Teensy development platform for PlatformIO compatible with GCC10 & C++20
選択できるのは25トピックまでです。 トピックは、先頭が英数字で、英数字とダッシュ('-')を使用した35文字以内のものにしてください。

136688 行
5.6MB

  1. <?xml version="1.0" encoding="UTF-8"?>
  2. <device schemaVersion="1.1" xmlns:xs="http://www.w3.org/2001/XMLSchema-instance" xs:noNamespaceSchemaLocation="CMSIS-SVD_Schema_1_1.xsd">
  3. <vendor>Freescale Semiconductor, Inc.</vendor>
  4. <vendorID>Freescale</vendorID>
  5. <series>Kinetis_K</series>
  6. <name>MK64F12</name>
  7. <version>1.6</version>
  8. <description>MK64F12 Freescale Microcontroller</description>
  9. <licenseText>Redistribution and use in source and binary forms, with or without modification,\nare permitted provided that the following conditions are met:\n o Redistributions of source code must retain the above copyright notice, this list\n of conditions and the following disclaimer.\n o Redistributions in binary form must reproduce the above copyright notice, this\n list of conditions and the following disclaimer in the documentation and/or\n other materials provided with the distribution.\n o Neither the name of Freescale Semiconductor, Inc. nor the names of its\n contributors may be used to endorse or promote products derived from this\n software without specific prior written permission.\n THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS &quot;AS IS&quot; AND\n ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED\n WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE\n DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR\n ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES\n (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;\n LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON\n ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT\n (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS\n SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.</licenseText>
  10. <cpu>
  11. <name>CM4</name>
  12. <revision>r0p1</revision>
  13. <endian>little</endian>
  14. <fpuPresent>true</fpuPresent>
  15. <mpuPresent>false</mpuPresent>
  16. <vtorPresent>true</vtorPresent>
  17. <nvicPrioBits>4</nvicPrioBits>
  18. <vendorSystickConfig>false</vendorSystickConfig>
  19. </cpu>
  20. <addressUnitBits>8</addressUnitBits>
  21. <width>32</width>
  22. <peripherals>
  23. <peripheral>
  24. <name>FTFE_FlashConfig</name>
  25. <description>Flash configuration field</description>
  26. <prependToName>NV_</prependToName>
  27. <baseAddress>0x400</baseAddress>
  28. <addressBlock>
  29. <offset>0</offset>
  30. <size>0x10</size>
  31. <usage>registers</usage>
  32. </addressBlock>
  33. <registers>
  34. <register>
  35. <name>BACKKEY3</name>
  36. <description>Backdoor Comparison Key 3.</description>
  37. <addressOffset>0</addressOffset>
  38. <size>8</size>
  39. <access>read-only</access>
  40. <resetValue>0xFF</resetValue>
  41. <resetMask>0xFF</resetMask>
  42. <fields>
  43. <field>
  44. <name>KEY</name>
  45. <description>Backdoor Comparison Key.</description>
  46. <bitOffset>0</bitOffset>
  47. <bitWidth>8</bitWidth>
  48. <access>read-only</access>
  49. </field>
  50. </fields>
  51. </register>
  52. <register>
  53. <name>BACKKEY2</name>
  54. <description>Backdoor Comparison Key 2.</description>
  55. <addressOffset>0x1</addressOffset>
  56. <size>8</size>
  57. <access>read-only</access>
  58. <resetValue>0xFF</resetValue>
  59. <resetMask>0xFF</resetMask>
  60. <fields>
  61. <field>
  62. <name>KEY</name>
  63. <description>Backdoor Comparison Key.</description>
  64. <bitOffset>0</bitOffset>
  65. <bitWidth>8</bitWidth>
  66. <access>read-only</access>
  67. </field>
  68. </fields>
  69. </register>
  70. <register>
  71. <name>BACKKEY1</name>
  72. <description>Backdoor Comparison Key 1.</description>
  73. <addressOffset>0x2</addressOffset>
  74. <size>8</size>
  75. <access>read-only</access>
  76. <resetValue>0xFF</resetValue>
  77. <resetMask>0xFF</resetMask>
  78. <fields>
  79. <field>
  80. <name>KEY</name>
  81. <description>Backdoor Comparison Key.</description>
  82. <bitOffset>0</bitOffset>
  83. <bitWidth>8</bitWidth>
  84. <access>read-only</access>
  85. </field>
  86. </fields>
  87. </register>
  88. <register>
  89. <name>BACKKEY0</name>
  90. <description>Backdoor Comparison Key 0.</description>
  91. <addressOffset>0x3</addressOffset>
  92. <size>8</size>
  93. <access>read-only</access>
  94. <resetValue>0xFF</resetValue>
  95. <resetMask>0xFF</resetMask>
  96. <fields>
  97. <field>
  98. <name>KEY</name>
  99. <description>Backdoor Comparison Key.</description>
  100. <bitOffset>0</bitOffset>
  101. <bitWidth>8</bitWidth>
  102. <access>read-only</access>
  103. </field>
  104. </fields>
  105. </register>
  106. <register>
  107. <name>BACKKEY7</name>
  108. <description>Backdoor Comparison Key 7.</description>
  109. <addressOffset>0x4</addressOffset>
  110. <size>8</size>
  111. <access>read-only</access>
  112. <resetValue>0xFF</resetValue>
  113. <resetMask>0xFF</resetMask>
  114. <fields>
  115. <field>
  116. <name>KEY</name>
  117. <description>Backdoor Comparison Key.</description>
  118. <bitOffset>0</bitOffset>
  119. <bitWidth>8</bitWidth>
  120. <access>read-only</access>
  121. </field>
  122. </fields>
  123. </register>
  124. <register>
  125. <name>BACKKEY6</name>
  126. <description>Backdoor Comparison Key 6.</description>
  127. <addressOffset>0x5</addressOffset>
  128. <size>8</size>
  129. <access>read-only</access>
  130. <resetValue>0xFF</resetValue>
  131. <resetMask>0xFF</resetMask>
  132. <fields>
  133. <field>
  134. <name>KEY</name>
  135. <description>Backdoor Comparison Key.</description>
  136. <bitOffset>0</bitOffset>
  137. <bitWidth>8</bitWidth>
  138. <access>read-only</access>
  139. </field>
  140. </fields>
  141. </register>
  142. <register>
  143. <name>BACKKEY5</name>
  144. <description>Backdoor Comparison Key 5.</description>
  145. <addressOffset>0x6</addressOffset>
  146. <size>8</size>
  147. <access>read-only</access>
  148. <resetValue>0xFF</resetValue>
  149. <resetMask>0xFF</resetMask>
  150. <fields>
  151. <field>
  152. <name>KEY</name>
  153. <description>Backdoor Comparison Key.</description>
  154. <bitOffset>0</bitOffset>
  155. <bitWidth>8</bitWidth>
  156. <access>read-only</access>
  157. </field>
  158. </fields>
  159. </register>
  160. <register>
  161. <name>BACKKEY4</name>
  162. <description>Backdoor Comparison Key 4.</description>
  163. <addressOffset>0x7</addressOffset>
  164. <size>8</size>
  165. <access>read-only</access>
  166. <resetValue>0xFF</resetValue>
  167. <resetMask>0xFF</resetMask>
  168. <fields>
  169. <field>
  170. <name>KEY</name>
  171. <description>Backdoor Comparison Key.</description>
  172. <bitOffset>0</bitOffset>
  173. <bitWidth>8</bitWidth>
  174. <access>read-only</access>
  175. </field>
  176. </fields>
  177. </register>
  178. <register>
  179. <name>FPROT3</name>
  180. <description>Non-volatile P-Flash Protection 1 - Low Register</description>
  181. <addressOffset>0x8</addressOffset>
  182. <size>8</size>
  183. <access>read-only</access>
  184. <resetValue>0xFF</resetValue>
  185. <resetMask>0xFF</resetMask>
  186. <fields>
  187. <field>
  188. <name>PROT</name>
  189. <description>P-Flash Region Protect</description>
  190. <bitOffset>0</bitOffset>
  191. <bitWidth>8</bitWidth>
  192. <access>read-only</access>
  193. </field>
  194. </fields>
  195. </register>
  196. <register>
  197. <name>FPROT2</name>
  198. <description>Non-volatile P-Flash Protection 1 - High Register</description>
  199. <addressOffset>0x9</addressOffset>
  200. <size>8</size>
  201. <access>read-only</access>
  202. <resetValue>0xFF</resetValue>
  203. <resetMask>0xFF</resetMask>
  204. <fields>
  205. <field>
  206. <name>PROT</name>
  207. <description>P-Flash Region Protect</description>
  208. <bitOffset>0</bitOffset>
  209. <bitWidth>8</bitWidth>
  210. <access>read-only</access>
  211. </field>
  212. </fields>
  213. </register>
  214. <register>
  215. <name>FPROT1</name>
  216. <description>Non-volatile P-Flash Protection 0 - Low Register</description>
  217. <addressOffset>0xA</addressOffset>
  218. <size>8</size>
  219. <access>read-only</access>
  220. <resetValue>0xFF</resetValue>
  221. <resetMask>0xFF</resetMask>
  222. <fields>
  223. <field>
  224. <name>PROT</name>
  225. <description>P-Flash Region Protect</description>
  226. <bitOffset>0</bitOffset>
  227. <bitWidth>8</bitWidth>
  228. <access>read-only</access>
  229. </field>
  230. </fields>
  231. </register>
  232. <register>
  233. <name>FPROT0</name>
  234. <description>Non-volatile P-Flash Protection 0 - High Register</description>
  235. <addressOffset>0xB</addressOffset>
  236. <size>8</size>
  237. <access>read-only</access>
  238. <resetValue>0xFF</resetValue>
  239. <resetMask>0xFF</resetMask>
  240. <fields>
  241. <field>
  242. <name>PROT</name>
  243. <description>P-Flash Region Protect</description>
  244. <bitOffset>0</bitOffset>
  245. <bitWidth>8</bitWidth>
  246. <access>read-only</access>
  247. </field>
  248. </fields>
  249. </register>
  250. <register>
  251. <name>FSEC</name>
  252. <description>Non-volatile Flash Security Register</description>
  253. <addressOffset>0xC</addressOffset>
  254. <size>8</size>
  255. <access>read-only</access>
  256. <resetValue>0xFF</resetValue>
  257. <resetMask>0xFF</resetMask>
  258. <fields>
  259. <field>
  260. <name>SEC</name>
  261. <description>Flash Security</description>
  262. <bitOffset>0</bitOffset>
  263. <bitWidth>2</bitWidth>
  264. <access>read-only</access>
  265. <enumeratedValues>
  266. <enumeratedValue>
  267. <name>10</name>
  268. <description>MCU security status is unsecure</description>
  269. <value>#10</value>
  270. </enumeratedValue>
  271. <enumeratedValue>
  272. <name>11</name>
  273. <description>MCU security status is secure</description>
  274. <value>#11</value>
  275. </enumeratedValue>
  276. </enumeratedValues>
  277. </field>
  278. <field>
  279. <name>FSLACC</name>
  280. <description>Freescale Failure Analysis Access Code</description>
  281. <bitOffset>2</bitOffset>
  282. <bitWidth>2</bitWidth>
  283. <access>read-only</access>
  284. <enumeratedValues>
  285. <enumeratedValue>
  286. <name>10</name>
  287. <description>Freescale factory access denied</description>
  288. <value>#10</value>
  289. </enumeratedValue>
  290. <enumeratedValue>
  291. <name>11</name>
  292. <description>Freescale factory access granted</description>
  293. <value>#11</value>
  294. </enumeratedValue>
  295. </enumeratedValues>
  296. </field>
  297. <field>
  298. <name>MEEN</name>
  299. <description>no description available</description>
  300. <bitOffset>4</bitOffset>
  301. <bitWidth>2</bitWidth>
  302. <access>read-only</access>
  303. <enumeratedValues>
  304. <enumeratedValue>
  305. <name>10</name>
  306. <description>Mass erase is disabled</description>
  307. <value>#10</value>
  308. </enumeratedValue>
  309. <enumeratedValue>
  310. <name>11</name>
  311. <description>Mass erase is enabled</description>
  312. <value>#11</value>
  313. </enumeratedValue>
  314. </enumeratedValues>
  315. </field>
  316. <field>
  317. <name>KEYEN</name>
  318. <description>Backdoor Key Security Enable</description>
  319. <bitOffset>6</bitOffset>
  320. <bitWidth>2</bitWidth>
  321. <access>read-only</access>
  322. <enumeratedValues>
  323. <enumeratedValue>
  324. <name>10</name>
  325. <description>Backdoor key access enabled</description>
  326. <value>#10</value>
  327. </enumeratedValue>
  328. <enumeratedValue>
  329. <name>11</name>
  330. <description>Backdoor key access disabled</description>
  331. <value>#11</value>
  332. </enumeratedValue>
  333. </enumeratedValues>
  334. </field>
  335. </fields>
  336. </register>
  337. <register>
  338. <name>FOPT</name>
  339. <description>Non-volatile Flash Option Register</description>
  340. <addressOffset>0xD</addressOffset>
  341. <size>8</size>
  342. <access>read-only</access>
  343. <resetValue>0xFF</resetValue>
  344. <resetMask>0xFF</resetMask>
  345. <fields>
  346. <field>
  347. <name>LPBOOT</name>
  348. <description>no description available</description>
  349. <bitOffset>0</bitOffset>
  350. <bitWidth>1</bitWidth>
  351. <access>read-only</access>
  352. <enumeratedValues>
  353. <enumeratedValue>
  354. <name>00</name>
  355. <description>Low-power boot</description>
  356. <value>#0</value>
  357. </enumeratedValue>
  358. <enumeratedValue>
  359. <name>01</name>
  360. <description>Normal boot</description>
  361. <value>#1</value>
  362. </enumeratedValue>
  363. </enumeratedValues>
  364. </field>
  365. <field>
  366. <name>EZPORT_DIS</name>
  367. <description>no description available</description>
  368. <bitOffset>1</bitOffset>
  369. <bitWidth>1</bitWidth>
  370. <access>read-only</access>
  371. <enumeratedValues>
  372. <enumeratedValue>
  373. <name>00</name>
  374. <description>EzPort operation is disabled</description>
  375. <value>#0</value>
  376. </enumeratedValue>
  377. <enumeratedValue>
  378. <name>01</name>
  379. <description>EzPort operation is enabled</description>
  380. <value>#1</value>
  381. </enumeratedValue>
  382. </enumeratedValues>
  383. </field>
  384. </fields>
  385. </register>
  386. <register>
  387. <name>FEPROT</name>
  388. <description>Non-volatile EERAM Protection Register</description>
  389. <addressOffset>0xE</addressOffset>
  390. <size>8</size>
  391. <access>read-only</access>
  392. <resetValue>0xFF</resetValue>
  393. <resetMask>0xFF</resetMask>
  394. <fields>
  395. <field>
  396. <name>EPROT</name>
  397. <description>no description available</description>
  398. <bitOffset>0</bitOffset>
  399. <bitWidth>8</bitWidth>
  400. <access>read-only</access>
  401. </field>
  402. </fields>
  403. </register>
  404. <register>
  405. <name>FDPROT</name>
  406. <description>Non-volatile D-Flash Protection Register</description>
  407. <addressOffset>0xF</addressOffset>
  408. <size>8</size>
  409. <access>read-only</access>
  410. <resetValue>0xFF</resetValue>
  411. <resetMask>0xFF</resetMask>
  412. <fields>
  413. <field>
  414. <name>DPROT</name>
  415. <description>D-Flash Region Protect</description>
  416. <bitOffset>0</bitOffset>
  417. <bitWidth>8</bitWidth>
  418. <access>read-only</access>
  419. </field>
  420. </fields>
  421. </register>
  422. </registers>
  423. </peripheral>
  424. <peripheral>
  425. <name>AIPS0</name>
  426. <description>AIPS-Lite Bridge</description>
  427. <groupName>AIPS</groupName>
  428. <prependToName>AIPS0_</prependToName>
  429. <baseAddress>0x40000000</baseAddress>
  430. <addressBlock>
  431. <offset>0</offset>
  432. <size>0x84</size>
  433. <usage>registers</usage>
  434. </addressBlock>
  435. <registers>
  436. <register>
  437. <name>MPRA</name>
  438. <description>Master Privilege Register A</description>
  439. <addressOffset>0</addressOffset>
  440. <size>32</size>
  441. <access>read-write</access>
  442. <resetValue>0x77700000</resetValue>
  443. <resetMask>0xFFFFFFFF</resetMask>
  444. <fields>
  445. <field>
  446. <name>MPL5</name>
  447. <description>Master 5 Privilege Level</description>
  448. <bitOffset>8</bitOffset>
  449. <bitWidth>1</bitWidth>
  450. <access>read-write</access>
  451. <enumeratedValues>
  452. <enumeratedValue>
  453. <name>0</name>
  454. <description>Accesses from this master are forced to user-mode.</description>
  455. <value>#0</value>
  456. </enumeratedValue>
  457. <enumeratedValue>
  458. <name>1</name>
  459. <description>Accesses from this master are not forced to user-mode.</description>
  460. <value>#1</value>
  461. </enumeratedValue>
  462. </enumeratedValues>
  463. </field>
  464. <field>
  465. <name>MTW5</name>
  466. <description>Master 5 Trusted For Writes</description>
  467. <bitOffset>9</bitOffset>
  468. <bitWidth>1</bitWidth>
  469. <access>read-write</access>
  470. <enumeratedValues>
  471. <enumeratedValue>
  472. <name>0</name>
  473. <description>This master is not trusted for write accesses.</description>
  474. <value>#0</value>
  475. </enumeratedValue>
  476. <enumeratedValue>
  477. <name>1</name>
  478. <description>This master is trusted for write accesses.</description>
  479. <value>#1</value>
  480. </enumeratedValue>
  481. </enumeratedValues>
  482. </field>
  483. <field>
  484. <name>MTR5</name>
  485. <description>Master 5 Trusted For Read</description>
  486. <bitOffset>10</bitOffset>
  487. <bitWidth>1</bitWidth>
  488. <access>read-write</access>
  489. <enumeratedValues>
  490. <enumeratedValue>
  491. <name>0</name>
  492. <description>This master is not trusted for read accesses.</description>
  493. <value>#0</value>
  494. </enumeratedValue>
  495. <enumeratedValue>
  496. <name>1</name>
  497. <description>This master is trusted for read accesses.</description>
  498. <value>#1</value>
  499. </enumeratedValue>
  500. </enumeratedValues>
  501. </field>
  502. <field>
  503. <name>MPL4</name>
  504. <description>Master 4 Privilege Level</description>
  505. <bitOffset>12</bitOffset>
  506. <bitWidth>1</bitWidth>
  507. <access>read-write</access>
  508. <enumeratedValues>
  509. <enumeratedValue>
  510. <name>0</name>
  511. <description>Accesses from this master are forced to user-mode.</description>
  512. <value>#0</value>
  513. </enumeratedValue>
  514. <enumeratedValue>
  515. <name>1</name>
  516. <description>Accesses from this master are not forced to user-mode.</description>
  517. <value>#1</value>
  518. </enumeratedValue>
  519. </enumeratedValues>
  520. </field>
  521. <field>
  522. <name>MTW4</name>
  523. <description>Master 4 Trusted For Writes</description>
  524. <bitOffset>13</bitOffset>
  525. <bitWidth>1</bitWidth>
  526. <access>read-write</access>
  527. <enumeratedValues>
  528. <enumeratedValue>
  529. <name>0</name>
  530. <description>This master is not trusted for write accesses.</description>
  531. <value>#0</value>
  532. </enumeratedValue>
  533. <enumeratedValue>
  534. <name>1</name>
  535. <description>This master is trusted for write accesses.</description>
  536. <value>#1</value>
  537. </enumeratedValue>
  538. </enumeratedValues>
  539. </field>
  540. <field>
  541. <name>MTR4</name>
  542. <description>Master 4 Trusted For Read</description>
  543. <bitOffset>14</bitOffset>
  544. <bitWidth>1</bitWidth>
  545. <access>read-write</access>
  546. <enumeratedValues>
  547. <enumeratedValue>
  548. <name>0</name>
  549. <description>This master is not trusted for read accesses.</description>
  550. <value>#0</value>
  551. </enumeratedValue>
  552. <enumeratedValue>
  553. <name>1</name>
  554. <description>This master is trusted for read accesses.</description>
  555. <value>#1</value>
  556. </enumeratedValue>
  557. </enumeratedValues>
  558. </field>
  559. <field>
  560. <name>MPL3</name>
  561. <description>Master 3 Privilege Level</description>
  562. <bitOffset>16</bitOffset>
  563. <bitWidth>1</bitWidth>
  564. <access>read-write</access>
  565. <enumeratedValues>
  566. <enumeratedValue>
  567. <name>0</name>
  568. <description>Accesses from this master are forced to user-mode.</description>
  569. <value>#0</value>
  570. </enumeratedValue>
  571. <enumeratedValue>
  572. <name>1</name>
  573. <description>Accesses from this master are not forced to user-mode.</description>
  574. <value>#1</value>
  575. </enumeratedValue>
  576. </enumeratedValues>
  577. </field>
  578. <field>
  579. <name>MTW3</name>
  580. <description>Master 3 Trusted For Writes</description>
  581. <bitOffset>17</bitOffset>
  582. <bitWidth>1</bitWidth>
  583. <access>read-write</access>
  584. <enumeratedValues>
  585. <enumeratedValue>
  586. <name>0</name>
  587. <description>This master is not trusted for write accesses.</description>
  588. <value>#0</value>
  589. </enumeratedValue>
  590. <enumeratedValue>
  591. <name>1</name>
  592. <description>This master is trusted for write accesses.</description>
  593. <value>#1</value>
  594. </enumeratedValue>
  595. </enumeratedValues>
  596. </field>
  597. <field>
  598. <name>MTR3</name>
  599. <description>Master 3 Trusted For Read</description>
  600. <bitOffset>18</bitOffset>
  601. <bitWidth>1</bitWidth>
  602. <access>read-write</access>
  603. <enumeratedValues>
  604. <enumeratedValue>
  605. <name>0</name>
  606. <description>This master is not trusted for read accesses.</description>
  607. <value>#0</value>
  608. </enumeratedValue>
  609. <enumeratedValue>
  610. <name>1</name>
  611. <description>This master is trusted for read accesses.</description>
  612. <value>#1</value>
  613. </enumeratedValue>
  614. </enumeratedValues>
  615. </field>
  616. <field>
  617. <name>MPL2</name>
  618. <description>Master 2 Privilege Level</description>
  619. <bitOffset>20</bitOffset>
  620. <bitWidth>1</bitWidth>
  621. <access>read-write</access>
  622. <enumeratedValues>
  623. <enumeratedValue>
  624. <name>0</name>
  625. <description>Accesses from this master are forced to user-mode.</description>
  626. <value>#0</value>
  627. </enumeratedValue>
  628. <enumeratedValue>
  629. <name>1</name>
  630. <description>Accesses from this master are not forced to user-mode.</description>
  631. <value>#1</value>
  632. </enumeratedValue>
  633. </enumeratedValues>
  634. </field>
  635. <field>
  636. <name>MTW2</name>
  637. <description>Master 2 Trusted For Writes</description>
  638. <bitOffset>21</bitOffset>
  639. <bitWidth>1</bitWidth>
  640. <access>read-write</access>
  641. <enumeratedValues>
  642. <enumeratedValue>
  643. <name>0</name>
  644. <description>This master is not trusted for write accesses.</description>
  645. <value>#0</value>
  646. </enumeratedValue>
  647. <enumeratedValue>
  648. <name>1</name>
  649. <description>This master is trusted for write accesses.</description>
  650. <value>#1</value>
  651. </enumeratedValue>
  652. </enumeratedValues>
  653. </field>
  654. <field>
  655. <name>MTR2</name>
  656. <description>Master 2 Trusted For Read</description>
  657. <bitOffset>22</bitOffset>
  658. <bitWidth>1</bitWidth>
  659. <access>read-write</access>
  660. <enumeratedValues>
  661. <enumeratedValue>
  662. <name>0</name>
  663. <description>This master is not trusted for read accesses.</description>
  664. <value>#0</value>
  665. </enumeratedValue>
  666. <enumeratedValue>
  667. <name>1</name>
  668. <description>This master is trusted for read accesses.</description>
  669. <value>#1</value>
  670. </enumeratedValue>
  671. </enumeratedValues>
  672. </field>
  673. <field>
  674. <name>MPL1</name>
  675. <description>Master 1 Privilege Level</description>
  676. <bitOffset>24</bitOffset>
  677. <bitWidth>1</bitWidth>
  678. <access>read-write</access>
  679. <enumeratedValues>
  680. <enumeratedValue>
  681. <name>0</name>
  682. <description>Accesses from this master are forced to user-mode.</description>
  683. <value>#0</value>
  684. </enumeratedValue>
  685. <enumeratedValue>
  686. <name>1</name>
  687. <description>Accesses from this master are not forced to user-mode.</description>
  688. <value>#1</value>
  689. </enumeratedValue>
  690. </enumeratedValues>
  691. </field>
  692. <field>
  693. <name>MTW1</name>
  694. <description>Master 1 Trusted for Writes</description>
  695. <bitOffset>25</bitOffset>
  696. <bitWidth>1</bitWidth>
  697. <access>read-write</access>
  698. <enumeratedValues>
  699. <enumeratedValue>
  700. <name>0</name>
  701. <description>This master is not trusted for write accesses.</description>
  702. <value>#0</value>
  703. </enumeratedValue>
  704. <enumeratedValue>
  705. <name>1</name>
  706. <description>This master is trusted for write accesses.</description>
  707. <value>#1</value>
  708. </enumeratedValue>
  709. </enumeratedValues>
  710. </field>
  711. <field>
  712. <name>MTR1</name>
  713. <description>Master 1 Trusted for Read</description>
  714. <bitOffset>26</bitOffset>
  715. <bitWidth>1</bitWidth>
  716. <access>read-write</access>
  717. <enumeratedValues>
  718. <enumeratedValue>
  719. <name>0</name>
  720. <description>This master is not trusted for read accesses.</description>
  721. <value>#0</value>
  722. </enumeratedValue>
  723. <enumeratedValue>
  724. <name>1</name>
  725. <description>This master is trusted for read accesses.</description>
  726. <value>#1</value>
  727. </enumeratedValue>
  728. </enumeratedValues>
  729. </field>
  730. <field>
  731. <name>MPL0</name>
  732. <description>Master 0 Privilege Level</description>
  733. <bitOffset>28</bitOffset>
  734. <bitWidth>1</bitWidth>
  735. <access>read-write</access>
  736. <enumeratedValues>
  737. <enumeratedValue>
  738. <name>0</name>
  739. <description>Accesses from this master are forced to user-mode.</description>
  740. <value>#0</value>
  741. </enumeratedValue>
  742. <enumeratedValue>
  743. <name>1</name>
  744. <description>Accesses from this master are not forced to user-mode.</description>
  745. <value>#1</value>
  746. </enumeratedValue>
  747. </enumeratedValues>
  748. </field>
  749. <field>
  750. <name>MTW0</name>
  751. <description>Master 0 Trusted For Writes</description>
  752. <bitOffset>29</bitOffset>
  753. <bitWidth>1</bitWidth>
  754. <access>read-write</access>
  755. <enumeratedValues>
  756. <enumeratedValue>
  757. <name>0</name>
  758. <description>This master is not trusted for write accesses.</description>
  759. <value>#0</value>
  760. </enumeratedValue>
  761. <enumeratedValue>
  762. <name>1</name>
  763. <description>This master is trusted for write accesses.</description>
  764. <value>#1</value>
  765. </enumeratedValue>
  766. </enumeratedValues>
  767. </field>
  768. <field>
  769. <name>MTR0</name>
  770. <description>Master 0 Trusted For Read</description>
  771. <bitOffset>30</bitOffset>
  772. <bitWidth>1</bitWidth>
  773. <access>read-write</access>
  774. <enumeratedValues>
  775. <enumeratedValue>
  776. <name>0</name>
  777. <description>This master is not trusted for read accesses.</description>
  778. <value>#0</value>
  779. </enumeratedValue>
  780. <enumeratedValue>
  781. <name>1</name>
  782. <description>This master is trusted for read accesses.</description>
  783. <value>#1</value>
  784. </enumeratedValue>
  785. </enumeratedValues>
  786. </field>
  787. </fields>
  788. </register>
  789. <register>
  790. <name>PACRA</name>
  791. <description>Peripheral Access Control Register</description>
  792. <addressOffset>0x20</addressOffset>
  793. <size>32</size>
  794. <access>read-write</access>
  795. <resetValue>0x50004000</resetValue>
  796. <resetMask>0xFFFFFFFF</resetMask>
  797. <fields>
  798. <field>
  799. <name>TP7</name>
  800. <description>Trusted Protect</description>
  801. <bitOffset>0</bitOffset>
  802. <bitWidth>1</bitWidth>
  803. <access>read-write</access>
  804. <enumeratedValues>
  805. <enumeratedValue>
  806. <name>0</name>
  807. <description>Accesses from an untrusted master are allowed.</description>
  808. <value>#0</value>
  809. </enumeratedValue>
  810. <enumeratedValue>
  811. <name>1</name>
  812. <description>Accesses from an untrusted master are not allowed.</description>
  813. <value>#1</value>
  814. </enumeratedValue>
  815. </enumeratedValues>
  816. </field>
  817. <field>
  818. <name>WP7</name>
  819. <description>Write Protect</description>
  820. <bitOffset>1</bitOffset>
  821. <bitWidth>1</bitWidth>
  822. <access>read-write</access>
  823. <enumeratedValues>
  824. <enumeratedValue>
  825. <name>0</name>
  826. <description>This peripheral allows write accesses.</description>
  827. <value>#0</value>
  828. </enumeratedValue>
  829. <enumeratedValue>
  830. <name>1</name>
  831. <description>This peripheral is write protected.</description>
  832. <value>#1</value>
  833. </enumeratedValue>
  834. </enumeratedValues>
  835. </field>
  836. <field>
  837. <name>SP7</name>
  838. <description>Supervisor Protect</description>
  839. <bitOffset>2</bitOffset>
  840. <bitWidth>1</bitWidth>
  841. <access>read-write</access>
  842. <enumeratedValues>
  843. <enumeratedValue>
  844. <name>0</name>
  845. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  846. <value>#0</value>
  847. </enumeratedValue>
  848. <enumeratedValue>
  849. <name>1</name>
  850. <description>This peripheral requires supervisor privilege level for accesses.</description>
  851. <value>#1</value>
  852. </enumeratedValue>
  853. </enumeratedValues>
  854. </field>
  855. <field>
  856. <name>TP6</name>
  857. <description>Trusted Protect</description>
  858. <bitOffset>4</bitOffset>
  859. <bitWidth>1</bitWidth>
  860. <access>read-write</access>
  861. <enumeratedValues>
  862. <enumeratedValue>
  863. <name>0</name>
  864. <description>Accesses from an untrusted master are allowed.</description>
  865. <value>#0</value>
  866. </enumeratedValue>
  867. <enumeratedValue>
  868. <name>1</name>
  869. <description>Accesses from an untrusted master are not allowed.</description>
  870. <value>#1</value>
  871. </enumeratedValue>
  872. </enumeratedValues>
  873. </field>
  874. <field>
  875. <name>WP6</name>
  876. <description>Write Protect</description>
  877. <bitOffset>5</bitOffset>
  878. <bitWidth>1</bitWidth>
  879. <access>read-write</access>
  880. <enumeratedValues>
  881. <enumeratedValue>
  882. <name>0</name>
  883. <description>This peripheral allows write accesses.</description>
  884. <value>#0</value>
  885. </enumeratedValue>
  886. <enumeratedValue>
  887. <name>1</name>
  888. <description>This peripheral is write protected.</description>
  889. <value>#1</value>
  890. </enumeratedValue>
  891. </enumeratedValues>
  892. </field>
  893. <field>
  894. <name>SP6</name>
  895. <description>Supervisor Protect</description>
  896. <bitOffset>6</bitOffset>
  897. <bitWidth>1</bitWidth>
  898. <access>read-write</access>
  899. <enumeratedValues>
  900. <enumeratedValue>
  901. <name>0</name>
  902. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  903. <value>#0</value>
  904. </enumeratedValue>
  905. <enumeratedValue>
  906. <name>1</name>
  907. <description>This peripheral requires supervisor privilege level for accesses.</description>
  908. <value>#1</value>
  909. </enumeratedValue>
  910. </enumeratedValues>
  911. </field>
  912. <field>
  913. <name>TP5</name>
  914. <description>Trusted Protect</description>
  915. <bitOffset>8</bitOffset>
  916. <bitWidth>1</bitWidth>
  917. <access>read-write</access>
  918. <enumeratedValues>
  919. <enumeratedValue>
  920. <name>0</name>
  921. <description>Accesses from an untrusted master are allowed.</description>
  922. <value>#0</value>
  923. </enumeratedValue>
  924. <enumeratedValue>
  925. <name>1</name>
  926. <description>Accesses from an untrusted master are not allowed.</description>
  927. <value>#1</value>
  928. </enumeratedValue>
  929. </enumeratedValues>
  930. </field>
  931. <field>
  932. <name>WP5</name>
  933. <description>Write Protect</description>
  934. <bitOffset>9</bitOffset>
  935. <bitWidth>1</bitWidth>
  936. <access>read-write</access>
  937. <enumeratedValues>
  938. <enumeratedValue>
  939. <name>0</name>
  940. <description>This peripheral allows write accesses.</description>
  941. <value>#0</value>
  942. </enumeratedValue>
  943. <enumeratedValue>
  944. <name>1</name>
  945. <description>This peripheral is write protected.</description>
  946. <value>#1</value>
  947. </enumeratedValue>
  948. </enumeratedValues>
  949. </field>
  950. <field>
  951. <name>SP5</name>
  952. <description>Supervisor Protect</description>
  953. <bitOffset>10</bitOffset>
  954. <bitWidth>1</bitWidth>
  955. <access>read-write</access>
  956. <enumeratedValues>
  957. <enumeratedValue>
  958. <name>0</name>
  959. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  960. <value>#0</value>
  961. </enumeratedValue>
  962. <enumeratedValue>
  963. <name>1</name>
  964. <description>This peripheral requires supervisor privilege level for accesses.</description>
  965. <value>#1</value>
  966. </enumeratedValue>
  967. </enumeratedValues>
  968. </field>
  969. <field>
  970. <name>TP4</name>
  971. <description>Trusted Protect</description>
  972. <bitOffset>12</bitOffset>
  973. <bitWidth>1</bitWidth>
  974. <access>read-write</access>
  975. <enumeratedValues>
  976. <enumeratedValue>
  977. <name>0</name>
  978. <description>Accesses from an untrusted master are allowed.</description>
  979. <value>#0</value>
  980. </enumeratedValue>
  981. <enumeratedValue>
  982. <name>1</name>
  983. <description>Accesses from an untrusted master are not allowed.</description>
  984. <value>#1</value>
  985. </enumeratedValue>
  986. </enumeratedValues>
  987. </field>
  988. <field>
  989. <name>WP4</name>
  990. <description>Write Protect</description>
  991. <bitOffset>13</bitOffset>
  992. <bitWidth>1</bitWidth>
  993. <access>read-write</access>
  994. <enumeratedValues>
  995. <enumeratedValue>
  996. <name>0</name>
  997. <description>This peripheral allows write accesses.</description>
  998. <value>#0</value>
  999. </enumeratedValue>
  1000. <enumeratedValue>
  1001. <name>1</name>
  1002. <description>This peripheral is write protected.</description>
  1003. <value>#1</value>
  1004. </enumeratedValue>
  1005. </enumeratedValues>
  1006. </field>
  1007. <field>
  1008. <name>SP4</name>
  1009. <description>Supervisor Protect</description>
  1010. <bitOffset>14</bitOffset>
  1011. <bitWidth>1</bitWidth>
  1012. <access>read-write</access>
  1013. <enumeratedValues>
  1014. <enumeratedValue>
  1015. <name>0</name>
  1016. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  1017. <value>#0</value>
  1018. </enumeratedValue>
  1019. <enumeratedValue>
  1020. <name>1</name>
  1021. <description>This peripheral requires supervisor privilege level for accesses.</description>
  1022. <value>#1</value>
  1023. </enumeratedValue>
  1024. </enumeratedValues>
  1025. </field>
  1026. <field>
  1027. <name>TP3</name>
  1028. <description>Trusted Protect</description>
  1029. <bitOffset>16</bitOffset>
  1030. <bitWidth>1</bitWidth>
  1031. <access>read-write</access>
  1032. <enumeratedValues>
  1033. <enumeratedValue>
  1034. <name>0</name>
  1035. <description>Accesses from an untrusted master are allowed.</description>
  1036. <value>#0</value>
  1037. </enumeratedValue>
  1038. <enumeratedValue>
  1039. <name>1</name>
  1040. <description>Accesses from an untrusted master are not allowed.</description>
  1041. <value>#1</value>
  1042. </enumeratedValue>
  1043. </enumeratedValues>
  1044. </field>
  1045. <field>
  1046. <name>WP3</name>
  1047. <description>Write Protect</description>
  1048. <bitOffset>17</bitOffset>
  1049. <bitWidth>1</bitWidth>
  1050. <access>read-write</access>
  1051. <enumeratedValues>
  1052. <enumeratedValue>
  1053. <name>0</name>
  1054. <description>This peripheral allows write accesses.</description>
  1055. <value>#0</value>
  1056. </enumeratedValue>
  1057. <enumeratedValue>
  1058. <name>1</name>
  1059. <description>This peripheral is write protected.</description>
  1060. <value>#1</value>
  1061. </enumeratedValue>
  1062. </enumeratedValues>
  1063. </field>
  1064. <field>
  1065. <name>SP3</name>
  1066. <description>Supervisor Protect</description>
  1067. <bitOffset>18</bitOffset>
  1068. <bitWidth>1</bitWidth>
  1069. <access>read-write</access>
  1070. <enumeratedValues>
  1071. <enumeratedValue>
  1072. <name>0</name>
  1073. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  1074. <value>#0</value>
  1075. </enumeratedValue>
  1076. <enumeratedValue>
  1077. <name>1</name>
  1078. <description>This peripheral requires supervisor privilege level for accesses.</description>
  1079. <value>#1</value>
  1080. </enumeratedValue>
  1081. </enumeratedValues>
  1082. </field>
  1083. <field>
  1084. <name>TP2</name>
  1085. <description>Trusted Protect</description>
  1086. <bitOffset>20</bitOffset>
  1087. <bitWidth>1</bitWidth>
  1088. <access>read-write</access>
  1089. <enumeratedValues>
  1090. <enumeratedValue>
  1091. <name>0</name>
  1092. <description>Accesses from an untrusted master are allowed.</description>
  1093. <value>#0</value>
  1094. </enumeratedValue>
  1095. <enumeratedValue>
  1096. <name>1</name>
  1097. <description>Accesses from an untrusted master are not allowed.</description>
  1098. <value>#1</value>
  1099. </enumeratedValue>
  1100. </enumeratedValues>
  1101. </field>
  1102. <field>
  1103. <name>WP2</name>
  1104. <description>Write Protect</description>
  1105. <bitOffset>21</bitOffset>
  1106. <bitWidth>1</bitWidth>
  1107. <access>read-write</access>
  1108. <enumeratedValues>
  1109. <enumeratedValue>
  1110. <name>0</name>
  1111. <description>This peripheral allows write accesses.</description>
  1112. <value>#0</value>
  1113. </enumeratedValue>
  1114. <enumeratedValue>
  1115. <name>1</name>
  1116. <description>This peripheral is write protected.</description>
  1117. <value>#1</value>
  1118. </enumeratedValue>
  1119. </enumeratedValues>
  1120. </field>
  1121. <field>
  1122. <name>SP2</name>
  1123. <description>Supervisor Protect</description>
  1124. <bitOffset>22</bitOffset>
  1125. <bitWidth>1</bitWidth>
  1126. <access>read-write</access>
  1127. <enumeratedValues>
  1128. <enumeratedValue>
  1129. <name>0</name>
  1130. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  1131. <value>#0</value>
  1132. </enumeratedValue>
  1133. <enumeratedValue>
  1134. <name>1</name>
  1135. <description>This peripheral requires supervisor privilege level for accesses.</description>
  1136. <value>#1</value>
  1137. </enumeratedValue>
  1138. </enumeratedValues>
  1139. </field>
  1140. <field>
  1141. <name>TP1</name>
  1142. <description>Trusted Protect</description>
  1143. <bitOffset>24</bitOffset>
  1144. <bitWidth>1</bitWidth>
  1145. <access>read-write</access>
  1146. <enumeratedValues>
  1147. <enumeratedValue>
  1148. <name>0</name>
  1149. <description>Accesses from an untrusted master are allowed.</description>
  1150. <value>#0</value>
  1151. </enumeratedValue>
  1152. <enumeratedValue>
  1153. <name>1</name>
  1154. <description>Accesses from an untrusted master are not allowed.</description>
  1155. <value>#1</value>
  1156. </enumeratedValue>
  1157. </enumeratedValues>
  1158. </field>
  1159. <field>
  1160. <name>WP1</name>
  1161. <description>Write Protect</description>
  1162. <bitOffset>25</bitOffset>
  1163. <bitWidth>1</bitWidth>
  1164. <access>read-write</access>
  1165. <enumeratedValues>
  1166. <enumeratedValue>
  1167. <name>0</name>
  1168. <description>This peripheral allows write accesses.</description>
  1169. <value>#0</value>
  1170. </enumeratedValue>
  1171. <enumeratedValue>
  1172. <name>1</name>
  1173. <description>This peripheral is write protected.</description>
  1174. <value>#1</value>
  1175. </enumeratedValue>
  1176. </enumeratedValues>
  1177. </field>
  1178. <field>
  1179. <name>SP1</name>
  1180. <description>Supervisor Protect</description>
  1181. <bitOffset>26</bitOffset>
  1182. <bitWidth>1</bitWidth>
  1183. <access>read-write</access>
  1184. <enumeratedValues>
  1185. <enumeratedValue>
  1186. <name>0</name>
  1187. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  1188. <value>#0</value>
  1189. </enumeratedValue>
  1190. <enumeratedValue>
  1191. <name>1</name>
  1192. <description>This peripheral requires supervisor privilege level for accesses.</description>
  1193. <value>#1</value>
  1194. </enumeratedValue>
  1195. </enumeratedValues>
  1196. </field>
  1197. <field>
  1198. <name>TP0</name>
  1199. <description>Trusted Protect</description>
  1200. <bitOffset>28</bitOffset>
  1201. <bitWidth>1</bitWidth>
  1202. <access>read-write</access>
  1203. <enumeratedValues>
  1204. <enumeratedValue>
  1205. <name>0</name>
  1206. <description>Accesses from an untrusted master are allowed.</description>
  1207. <value>#0</value>
  1208. </enumeratedValue>
  1209. <enumeratedValue>
  1210. <name>1</name>
  1211. <description>Accesses from an untrusted master are not allowed.</description>
  1212. <value>#1</value>
  1213. </enumeratedValue>
  1214. </enumeratedValues>
  1215. </field>
  1216. <field>
  1217. <name>WP0</name>
  1218. <description>Write Protect</description>
  1219. <bitOffset>29</bitOffset>
  1220. <bitWidth>1</bitWidth>
  1221. <access>read-write</access>
  1222. <enumeratedValues>
  1223. <enumeratedValue>
  1224. <name>0</name>
  1225. <description>This peripheral allows write accesses.</description>
  1226. <value>#0</value>
  1227. </enumeratedValue>
  1228. <enumeratedValue>
  1229. <name>1</name>
  1230. <description>This peripheral is write protected.</description>
  1231. <value>#1</value>
  1232. </enumeratedValue>
  1233. </enumeratedValues>
  1234. </field>
  1235. <field>
  1236. <name>SP0</name>
  1237. <description>Supervisor Protect</description>
  1238. <bitOffset>30</bitOffset>
  1239. <bitWidth>1</bitWidth>
  1240. <access>read-write</access>
  1241. <enumeratedValues>
  1242. <enumeratedValue>
  1243. <name>0</name>
  1244. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  1245. <value>#0</value>
  1246. </enumeratedValue>
  1247. <enumeratedValue>
  1248. <name>1</name>
  1249. <description>This peripheral requires supervisor privilege level for accesses.</description>
  1250. <value>#1</value>
  1251. </enumeratedValue>
  1252. </enumeratedValues>
  1253. </field>
  1254. </fields>
  1255. </register>
  1256. <register>
  1257. <name>PACRB</name>
  1258. <description>Peripheral Access Control Register</description>
  1259. <addressOffset>0x24</addressOffset>
  1260. <size>32</size>
  1261. <access>read-write</access>
  1262. <resetValue>0x44004400</resetValue>
  1263. <resetMask>0xFFFFFFFF</resetMask>
  1264. <fields>
  1265. <field>
  1266. <name>TP7</name>
  1267. <description>Trusted Protect</description>
  1268. <bitOffset>0</bitOffset>
  1269. <bitWidth>1</bitWidth>
  1270. <access>read-write</access>
  1271. <enumeratedValues>
  1272. <enumeratedValue>
  1273. <name>0</name>
  1274. <description>Accesses from an untrusted master are allowed.</description>
  1275. <value>#0</value>
  1276. </enumeratedValue>
  1277. <enumeratedValue>
  1278. <name>1</name>
  1279. <description>Accesses from an untrusted master are not allowed.</description>
  1280. <value>#1</value>
  1281. </enumeratedValue>
  1282. </enumeratedValues>
  1283. </field>
  1284. <field>
  1285. <name>WP7</name>
  1286. <description>Write Protect</description>
  1287. <bitOffset>1</bitOffset>
  1288. <bitWidth>1</bitWidth>
  1289. <access>read-write</access>
  1290. <enumeratedValues>
  1291. <enumeratedValue>
  1292. <name>0</name>
  1293. <description>This peripheral allows write accesses.</description>
  1294. <value>#0</value>
  1295. </enumeratedValue>
  1296. <enumeratedValue>
  1297. <name>1</name>
  1298. <description>This peripheral is write protected.</description>
  1299. <value>#1</value>
  1300. </enumeratedValue>
  1301. </enumeratedValues>
  1302. </field>
  1303. <field>
  1304. <name>SP7</name>
  1305. <description>Supervisor Protect</description>
  1306. <bitOffset>2</bitOffset>
  1307. <bitWidth>1</bitWidth>
  1308. <access>read-write</access>
  1309. <enumeratedValues>
  1310. <enumeratedValue>
  1311. <name>0</name>
  1312. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  1313. <value>#0</value>
  1314. </enumeratedValue>
  1315. <enumeratedValue>
  1316. <name>1</name>
  1317. <description>This peripheral requires supervisor privilege level for accesses.</description>
  1318. <value>#1</value>
  1319. </enumeratedValue>
  1320. </enumeratedValues>
  1321. </field>
  1322. <field>
  1323. <name>TP6</name>
  1324. <description>Trusted Protect</description>
  1325. <bitOffset>4</bitOffset>
  1326. <bitWidth>1</bitWidth>
  1327. <access>read-write</access>
  1328. <enumeratedValues>
  1329. <enumeratedValue>
  1330. <name>0</name>
  1331. <description>Accesses from an untrusted master are allowed.</description>
  1332. <value>#0</value>
  1333. </enumeratedValue>
  1334. <enumeratedValue>
  1335. <name>1</name>
  1336. <description>Accesses from an untrusted master are not allowed.</description>
  1337. <value>#1</value>
  1338. </enumeratedValue>
  1339. </enumeratedValues>
  1340. </field>
  1341. <field>
  1342. <name>WP6</name>
  1343. <description>Write Protect</description>
  1344. <bitOffset>5</bitOffset>
  1345. <bitWidth>1</bitWidth>
  1346. <access>read-write</access>
  1347. <enumeratedValues>
  1348. <enumeratedValue>
  1349. <name>0</name>
  1350. <description>This peripheral allows write accesses.</description>
  1351. <value>#0</value>
  1352. </enumeratedValue>
  1353. <enumeratedValue>
  1354. <name>1</name>
  1355. <description>This peripheral is write protected.</description>
  1356. <value>#1</value>
  1357. </enumeratedValue>
  1358. </enumeratedValues>
  1359. </field>
  1360. <field>
  1361. <name>SP6</name>
  1362. <description>Supervisor Protect</description>
  1363. <bitOffset>6</bitOffset>
  1364. <bitWidth>1</bitWidth>
  1365. <access>read-write</access>
  1366. <enumeratedValues>
  1367. <enumeratedValue>
  1368. <name>0</name>
  1369. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  1370. <value>#0</value>
  1371. </enumeratedValue>
  1372. <enumeratedValue>
  1373. <name>1</name>
  1374. <description>This peripheral requires supervisor privilege level for accesses.</description>
  1375. <value>#1</value>
  1376. </enumeratedValue>
  1377. </enumeratedValues>
  1378. </field>
  1379. <field>
  1380. <name>TP5</name>
  1381. <description>Trusted Protect</description>
  1382. <bitOffset>8</bitOffset>
  1383. <bitWidth>1</bitWidth>
  1384. <access>read-write</access>
  1385. <enumeratedValues>
  1386. <enumeratedValue>
  1387. <name>0</name>
  1388. <description>Accesses from an untrusted master are allowed.</description>
  1389. <value>#0</value>
  1390. </enumeratedValue>
  1391. <enumeratedValue>
  1392. <name>1</name>
  1393. <description>Accesses from an untrusted master are not allowed.</description>
  1394. <value>#1</value>
  1395. </enumeratedValue>
  1396. </enumeratedValues>
  1397. </field>
  1398. <field>
  1399. <name>WP5</name>
  1400. <description>Write Protect</description>
  1401. <bitOffset>9</bitOffset>
  1402. <bitWidth>1</bitWidth>
  1403. <access>read-write</access>
  1404. <enumeratedValues>
  1405. <enumeratedValue>
  1406. <name>0</name>
  1407. <description>This peripheral allows write accesses.</description>
  1408. <value>#0</value>
  1409. </enumeratedValue>
  1410. <enumeratedValue>
  1411. <name>1</name>
  1412. <description>This peripheral is write protected.</description>
  1413. <value>#1</value>
  1414. </enumeratedValue>
  1415. </enumeratedValues>
  1416. </field>
  1417. <field>
  1418. <name>SP5</name>
  1419. <description>Supervisor Protect</description>
  1420. <bitOffset>10</bitOffset>
  1421. <bitWidth>1</bitWidth>
  1422. <access>read-write</access>
  1423. <enumeratedValues>
  1424. <enumeratedValue>
  1425. <name>0</name>
  1426. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  1427. <value>#0</value>
  1428. </enumeratedValue>
  1429. <enumeratedValue>
  1430. <name>1</name>
  1431. <description>This peripheral requires supervisor privilege level for accesses.</description>
  1432. <value>#1</value>
  1433. </enumeratedValue>
  1434. </enumeratedValues>
  1435. </field>
  1436. <field>
  1437. <name>TP4</name>
  1438. <description>Trusted Protect</description>
  1439. <bitOffset>12</bitOffset>
  1440. <bitWidth>1</bitWidth>
  1441. <access>read-write</access>
  1442. <enumeratedValues>
  1443. <enumeratedValue>
  1444. <name>0</name>
  1445. <description>Accesses from an untrusted master are allowed.</description>
  1446. <value>#0</value>
  1447. </enumeratedValue>
  1448. <enumeratedValue>
  1449. <name>1</name>
  1450. <description>Accesses from an untrusted master are not allowed.</description>
  1451. <value>#1</value>
  1452. </enumeratedValue>
  1453. </enumeratedValues>
  1454. </field>
  1455. <field>
  1456. <name>WP4</name>
  1457. <description>Write Protect</description>
  1458. <bitOffset>13</bitOffset>
  1459. <bitWidth>1</bitWidth>
  1460. <access>read-write</access>
  1461. <enumeratedValues>
  1462. <enumeratedValue>
  1463. <name>0</name>
  1464. <description>This peripheral allows write accesses.</description>
  1465. <value>#0</value>
  1466. </enumeratedValue>
  1467. <enumeratedValue>
  1468. <name>1</name>
  1469. <description>This peripheral is write protected.</description>
  1470. <value>#1</value>
  1471. </enumeratedValue>
  1472. </enumeratedValues>
  1473. </field>
  1474. <field>
  1475. <name>SP4</name>
  1476. <description>Supervisor Protect</description>
  1477. <bitOffset>14</bitOffset>
  1478. <bitWidth>1</bitWidth>
  1479. <access>read-write</access>
  1480. <enumeratedValues>
  1481. <enumeratedValue>
  1482. <name>0</name>
  1483. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  1484. <value>#0</value>
  1485. </enumeratedValue>
  1486. <enumeratedValue>
  1487. <name>1</name>
  1488. <description>This peripheral requires supervisor privilege level for accesses.</description>
  1489. <value>#1</value>
  1490. </enumeratedValue>
  1491. </enumeratedValues>
  1492. </field>
  1493. <field>
  1494. <name>TP3</name>
  1495. <description>Trusted Protect</description>
  1496. <bitOffset>16</bitOffset>
  1497. <bitWidth>1</bitWidth>
  1498. <access>read-write</access>
  1499. <enumeratedValues>
  1500. <enumeratedValue>
  1501. <name>0</name>
  1502. <description>Accesses from an untrusted master are allowed.</description>
  1503. <value>#0</value>
  1504. </enumeratedValue>
  1505. <enumeratedValue>
  1506. <name>1</name>
  1507. <description>Accesses from an untrusted master are not allowed.</description>
  1508. <value>#1</value>
  1509. </enumeratedValue>
  1510. </enumeratedValues>
  1511. </field>
  1512. <field>
  1513. <name>WP3</name>
  1514. <description>Write Protect</description>
  1515. <bitOffset>17</bitOffset>
  1516. <bitWidth>1</bitWidth>
  1517. <access>read-write</access>
  1518. <enumeratedValues>
  1519. <enumeratedValue>
  1520. <name>0</name>
  1521. <description>This peripheral allows write accesses.</description>
  1522. <value>#0</value>
  1523. </enumeratedValue>
  1524. <enumeratedValue>
  1525. <name>1</name>
  1526. <description>This peripheral is write protected.</description>
  1527. <value>#1</value>
  1528. </enumeratedValue>
  1529. </enumeratedValues>
  1530. </field>
  1531. <field>
  1532. <name>SP3</name>
  1533. <description>Supervisor Protect</description>
  1534. <bitOffset>18</bitOffset>
  1535. <bitWidth>1</bitWidth>
  1536. <access>read-write</access>
  1537. <enumeratedValues>
  1538. <enumeratedValue>
  1539. <name>0</name>
  1540. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  1541. <value>#0</value>
  1542. </enumeratedValue>
  1543. <enumeratedValue>
  1544. <name>1</name>
  1545. <description>This peripheral requires supervisor privilege level for accesses.</description>
  1546. <value>#1</value>
  1547. </enumeratedValue>
  1548. </enumeratedValues>
  1549. </field>
  1550. <field>
  1551. <name>TP2</name>
  1552. <description>Trusted Protect</description>
  1553. <bitOffset>20</bitOffset>
  1554. <bitWidth>1</bitWidth>
  1555. <access>read-write</access>
  1556. <enumeratedValues>
  1557. <enumeratedValue>
  1558. <name>0</name>
  1559. <description>Accesses from an untrusted master are allowed.</description>
  1560. <value>#0</value>
  1561. </enumeratedValue>
  1562. <enumeratedValue>
  1563. <name>1</name>
  1564. <description>Accesses from an untrusted master are not allowed.</description>
  1565. <value>#1</value>
  1566. </enumeratedValue>
  1567. </enumeratedValues>
  1568. </field>
  1569. <field>
  1570. <name>WP2</name>
  1571. <description>Write Protect</description>
  1572. <bitOffset>21</bitOffset>
  1573. <bitWidth>1</bitWidth>
  1574. <access>read-write</access>
  1575. <enumeratedValues>
  1576. <enumeratedValue>
  1577. <name>0</name>
  1578. <description>This peripheral allows write accesses.</description>
  1579. <value>#0</value>
  1580. </enumeratedValue>
  1581. <enumeratedValue>
  1582. <name>1</name>
  1583. <description>This peripheral is write protected.</description>
  1584. <value>#1</value>
  1585. </enumeratedValue>
  1586. </enumeratedValues>
  1587. </field>
  1588. <field>
  1589. <name>SP2</name>
  1590. <description>Supervisor Protect</description>
  1591. <bitOffset>22</bitOffset>
  1592. <bitWidth>1</bitWidth>
  1593. <access>read-write</access>
  1594. <enumeratedValues>
  1595. <enumeratedValue>
  1596. <name>0</name>
  1597. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  1598. <value>#0</value>
  1599. </enumeratedValue>
  1600. <enumeratedValue>
  1601. <name>1</name>
  1602. <description>This peripheral requires supervisor privilege level for accesses.</description>
  1603. <value>#1</value>
  1604. </enumeratedValue>
  1605. </enumeratedValues>
  1606. </field>
  1607. <field>
  1608. <name>TP1</name>
  1609. <description>Trusted Protect</description>
  1610. <bitOffset>24</bitOffset>
  1611. <bitWidth>1</bitWidth>
  1612. <access>read-write</access>
  1613. <enumeratedValues>
  1614. <enumeratedValue>
  1615. <name>0</name>
  1616. <description>Accesses from an untrusted master are allowed.</description>
  1617. <value>#0</value>
  1618. </enumeratedValue>
  1619. <enumeratedValue>
  1620. <name>1</name>
  1621. <description>Accesses from an untrusted master are not allowed.</description>
  1622. <value>#1</value>
  1623. </enumeratedValue>
  1624. </enumeratedValues>
  1625. </field>
  1626. <field>
  1627. <name>WP1</name>
  1628. <description>Write Protect</description>
  1629. <bitOffset>25</bitOffset>
  1630. <bitWidth>1</bitWidth>
  1631. <access>read-write</access>
  1632. <enumeratedValues>
  1633. <enumeratedValue>
  1634. <name>0</name>
  1635. <description>This peripheral allows write accesses.</description>
  1636. <value>#0</value>
  1637. </enumeratedValue>
  1638. <enumeratedValue>
  1639. <name>1</name>
  1640. <description>This peripheral is write protected.</description>
  1641. <value>#1</value>
  1642. </enumeratedValue>
  1643. </enumeratedValues>
  1644. </field>
  1645. <field>
  1646. <name>SP1</name>
  1647. <description>Supervisor Protect</description>
  1648. <bitOffset>26</bitOffset>
  1649. <bitWidth>1</bitWidth>
  1650. <access>read-write</access>
  1651. <enumeratedValues>
  1652. <enumeratedValue>
  1653. <name>0</name>
  1654. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  1655. <value>#0</value>
  1656. </enumeratedValue>
  1657. <enumeratedValue>
  1658. <name>1</name>
  1659. <description>This peripheral requires supervisor privilege level for accesses.</description>
  1660. <value>#1</value>
  1661. </enumeratedValue>
  1662. </enumeratedValues>
  1663. </field>
  1664. <field>
  1665. <name>TP0</name>
  1666. <description>Trusted Protect</description>
  1667. <bitOffset>28</bitOffset>
  1668. <bitWidth>1</bitWidth>
  1669. <access>read-write</access>
  1670. <enumeratedValues>
  1671. <enumeratedValue>
  1672. <name>0</name>
  1673. <description>Accesses from an untrusted master are allowed.</description>
  1674. <value>#0</value>
  1675. </enumeratedValue>
  1676. <enumeratedValue>
  1677. <name>1</name>
  1678. <description>Accesses from an untrusted master are not allowed.</description>
  1679. <value>#1</value>
  1680. </enumeratedValue>
  1681. </enumeratedValues>
  1682. </field>
  1683. <field>
  1684. <name>WP0</name>
  1685. <description>Write Protect</description>
  1686. <bitOffset>29</bitOffset>
  1687. <bitWidth>1</bitWidth>
  1688. <access>read-write</access>
  1689. <enumeratedValues>
  1690. <enumeratedValue>
  1691. <name>0</name>
  1692. <description>This peripheral allows write accesses.</description>
  1693. <value>#0</value>
  1694. </enumeratedValue>
  1695. <enumeratedValue>
  1696. <name>1</name>
  1697. <description>This peripheral is write protected.</description>
  1698. <value>#1</value>
  1699. </enumeratedValue>
  1700. </enumeratedValues>
  1701. </field>
  1702. <field>
  1703. <name>SP0</name>
  1704. <description>Supervisor Protect</description>
  1705. <bitOffset>30</bitOffset>
  1706. <bitWidth>1</bitWidth>
  1707. <access>read-write</access>
  1708. <enumeratedValues>
  1709. <enumeratedValue>
  1710. <name>0</name>
  1711. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  1712. <value>#0</value>
  1713. </enumeratedValue>
  1714. <enumeratedValue>
  1715. <name>1</name>
  1716. <description>This peripheral requires supervisor privilege level for accesses.</description>
  1717. <value>#1</value>
  1718. </enumeratedValue>
  1719. </enumeratedValues>
  1720. </field>
  1721. </fields>
  1722. </register>
  1723. <register>
  1724. <name>PACRC</name>
  1725. <description>Peripheral Access Control Register</description>
  1726. <addressOffset>0x28</addressOffset>
  1727. <size>32</size>
  1728. <access>read-write</access>
  1729. <resetValue>0</resetValue>
  1730. <resetMask>0xFFFFFFFF</resetMask>
  1731. <fields>
  1732. <field>
  1733. <name>TP7</name>
  1734. <description>Trusted Protect</description>
  1735. <bitOffset>0</bitOffset>
  1736. <bitWidth>1</bitWidth>
  1737. <access>read-write</access>
  1738. <enumeratedValues>
  1739. <enumeratedValue>
  1740. <name>0</name>
  1741. <description>Accesses from an untrusted master are allowed.</description>
  1742. <value>#0</value>
  1743. </enumeratedValue>
  1744. <enumeratedValue>
  1745. <name>1</name>
  1746. <description>Accesses from an untrusted master are not allowed.</description>
  1747. <value>#1</value>
  1748. </enumeratedValue>
  1749. </enumeratedValues>
  1750. </field>
  1751. <field>
  1752. <name>WP7</name>
  1753. <description>Write Protect</description>
  1754. <bitOffset>1</bitOffset>
  1755. <bitWidth>1</bitWidth>
  1756. <access>read-write</access>
  1757. <enumeratedValues>
  1758. <enumeratedValue>
  1759. <name>0</name>
  1760. <description>This peripheral allows write accesses.</description>
  1761. <value>#0</value>
  1762. </enumeratedValue>
  1763. <enumeratedValue>
  1764. <name>1</name>
  1765. <description>This peripheral is write protected.</description>
  1766. <value>#1</value>
  1767. </enumeratedValue>
  1768. </enumeratedValues>
  1769. </field>
  1770. <field>
  1771. <name>SP7</name>
  1772. <description>Supervisor Protect</description>
  1773. <bitOffset>2</bitOffset>
  1774. <bitWidth>1</bitWidth>
  1775. <access>read-write</access>
  1776. <enumeratedValues>
  1777. <enumeratedValue>
  1778. <name>0</name>
  1779. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  1780. <value>#0</value>
  1781. </enumeratedValue>
  1782. <enumeratedValue>
  1783. <name>1</name>
  1784. <description>This peripheral requires supervisor privilege level for accesses.</description>
  1785. <value>#1</value>
  1786. </enumeratedValue>
  1787. </enumeratedValues>
  1788. </field>
  1789. <field>
  1790. <name>TP6</name>
  1791. <description>Trusted Protect</description>
  1792. <bitOffset>4</bitOffset>
  1793. <bitWidth>1</bitWidth>
  1794. <access>read-write</access>
  1795. <enumeratedValues>
  1796. <enumeratedValue>
  1797. <name>0</name>
  1798. <description>Accesses from an untrusted master are allowed.</description>
  1799. <value>#0</value>
  1800. </enumeratedValue>
  1801. <enumeratedValue>
  1802. <name>1</name>
  1803. <description>Accesses from an untrusted master are not allowed.</description>
  1804. <value>#1</value>
  1805. </enumeratedValue>
  1806. </enumeratedValues>
  1807. </field>
  1808. <field>
  1809. <name>WP6</name>
  1810. <description>Write Protect</description>
  1811. <bitOffset>5</bitOffset>
  1812. <bitWidth>1</bitWidth>
  1813. <access>read-write</access>
  1814. <enumeratedValues>
  1815. <enumeratedValue>
  1816. <name>0</name>
  1817. <description>This peripheral allows write accesses.</description>
  1818. <value>#0</value>
  1819. </enumeratedValue>
  1820. <enumeratedValue>
  1821. <name>1</name>
  1822. <description>This peripheral is write protected.</description>
  1823. <value>#1</value>
  1824. </enumeratedValue>
  1825. </enumeratedValues>
  1826. </field>
  1827. <field>
  1828. <name>SP6</name>
  1829. <description>Supervisor Protect</description>
  1830. <bitOffset>6</bitOffset>
  1831. <bitWidth>1</bitWidth>
  1832. <access>read-write</access>
  1833. <enumeratedValues>
  1834. <enumeratedValue>
  1835. <name>0</name>
  1836. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  1837. <value>#0</value>
  1838. </enumeratedValue>
  1839. <enumeratedValue>
  1840. <name>1</name>
  1841. <description>This peripheral requires supervisor privilege level for accesses.</description>
  1842. <value>#1</value>
  1843. </enumeratedValue>
  1844. </enumeratedValues>
  1845. </field>
  1846. <field>
  1847. <name>TP5</name>
  1848. <description>Trusted Protect</description>
  1849. <bitOffset>8</bitOffset>
  1850. <bitWidth>1</bitWidth>
  1851. <access>read-write</access>
  1852. <enumeratedValues>
  1853. <enumeratedValue>
  1854. <name>0</name>
  1855. <description>Accesses from an untrusted master are allowed.</description>
  1856. <value>#0</value>
  1857. </enumeratedValue>
  1858. <enumeratedValue>
  1859. <name>1</name>
  1860. <description>Accesses from an untrusted master are not allowed.</description>
  1861. <value>#1</value>
  1862. </enumeratedValue>
  1863. </enumeratedValues>
  1864. </field>
  1865. <field>
  1866. <name>WP5</name>
  1867. <description>Write Protect</description>
  1868. <bitOffset>9</bitOffset>
  1869. <bitWidth>1</bitWidth>
  1870. <access>read-write</access>
  1871. <enumeratedValues>
  1872. <enumeratedValue>
  1873. <name>0</name>
  1874. <description>This peripheral allows write accesses.</description>
  1875. <value>#0</value>
  1876. </enumeratedValue>
  1877. <enumeratedValue>
  1878. <name>1</name>
  1879. <description>This peripheral is write protected.</description>
  1880. <value>#1</value>
  1881. </enumeratedValue>
  1882. </enumeratedValues>
  1883. </field>
  1884. <field>
  1885. <name>SP5</name>
  1886. <description>Supervisor Protect</description>
  1887. <bitOffset>10</bitOffset>
  1888. <bitWidth>1</bitWidth>
  1889. <access>read-write</access>
  1890. <enumeratedValues>
  1891. <enumeratedValue>
  1892. <name>0</name>
  1893. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  1894. <value>#0</value>
  1895. </enumeratedValue>
  1896. <enumeratedValue>
  1897. <name>1</name>
  1898. <description>This peripheral requires supervisor privilege level for accesses.</description>
  1899. <value>#1</value>
  1900. </enumeratedValue>
  1901. </enumeratedValues>
  1902. </field>
  1903. <field>
  1904. <name>TP4</name>
  1905. <description>Trusted Protect</description>
  1906. <bitOffset>12</bitOffset>
  1907. <bitWidth>1</bitWidth>
  1908. <access>read-write</access>
  1909. <enumeratedValues>
  1910. <enumeratedValue>
  1911. <name>0</name>
  1912. <description>Accesses from an untrusted master are allowed.</description>
  1913. <value>#0</value>
  1914. </enumeratedValue>
  1915. <enumeratedValue>
  1916. <name>1</name>
  1917. <description>Accesses from an untrusted master are not allowed.</description>
  1918. <value>#1</value>
  1919. </enumeratedValue>
  1920. </enumeratedValues>
  1921. </field>
  1922. <field>
  1923. <name>WP4</name>
  1924. <description>Write Protect</description>
  1925. <bitOffset>13</bitOffset>
  1926. <bitWidth>1</bitWidth>
  1927. <access>read-write</access>
  1928. <enumeratedValues>
  1929. <enumeratedValue>
  1930. <name>0</name>
  1931. <description>This peripheral allows write accesses.</description>
  1932. <value>#0</value>
  1933. </enumeratedValue>
  1934. <enumeratedValue>
  1935. <name>1</name>
  1936. <description>This peripheral is write protected.</description>
  1937. <value>#1</value>
  1938. </enumeratedValue>
  1939. </enumeratedValues>
  1940. </field>
  1941. <field>
  1942. <name>SP4</name>
  1943. <description>Supervisor Protect</description>
  1944. <bitOffset>14</bitOffset>
  1945. <bitWidth>1</bitWidth>
  1946. <access>read-write</access>
  1947. <enumeratedValues>
  1948. <enumeratedValue>
  1949. <name>0</name>
  1950. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  1951. <value>#0</value>
  1952. </enumeratedValue>
  1953. <enumeratedValue>
  1954. <name>1</name>
  1955. <description>This peripheral requires supervisor privilege level for accesses.</description>
  1956. <value>#1</value>
  1957. </enumeratedValue>
  1958. </enumeratedValues>
  1959. </field>
  1960. <field>
  1961. <name>TP3</name>
  1962. <description>Trusted Protect</description>
  1963. <bitOffset>16</bitOffset>
  1964. <bitWidth>1</bitWidth>
  1965. <access>read-write</access>
  1966. <enumeratedValues>
  1967. <enumeratedValue>
  1968. <name>0</name>
  1969. <description>Accesses from an untrusted master are allowed.</description>
  1970. <value>#0</value>
  1971. </enumeratedValue>
  1972. <enumeratedValue>
  1973. <name>1</name>
  1974. <description>Accesses from an untrusted master are not allowed.</description>
  1975. <value>#1</value>
  1976. </enumeratedValue>
  1977. </enumeratedValues>
  1978. </field>
  1979. <field>
  1980. <name>WP3</name>
  1981. <description>Write Protect</description>
  1982. <bitOffset>17</bitOffset>
  1983. <bitWidth>1</bitWidth>
  1984. <access>read-write</access>
  1985. <enumeratedValues>
  1986. <enumeratedValue>
  1987. <name>0</name>
  1988. <description>This peripheral allows write accesses.</description>
  1989. <value>#0</value>
  1990. </enumeratedValue>
  1991. <enumeratedValue>
  1992. <name>1</name>
  1993. <description>This peripheral is write protected.</description>
  1994. <value>#1</value>
  1995. </enumeratedValue>
  1996. </enumeratedValues>
  1997. </field>
  1998. <field>
  1999. <name>SP3</name>
  2000. <description>Supervisor Protect</description>
  2001. <bitOffset>18</bitOffset>
  2002. <bitWidth>1</bitWidth>
  2003. <access>read-write</access>
  2004. <enumeratedValues>
  2005. <enumeratedValue>
  2006. <name>0</name>
  2007. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  2008. <value>#0</value>
  2009. </enumeratedValue>
  2010. <enumeratedValue>
  2011. <name>1</name>
  2012. <description>This peripheral requires supervisor privilege level for accesses.</description>
  2013. <value>#1</value>
  2014. </enumeratedValue>
  2015. </enumeratedValues>
  2016. </field>
  2017. <field>
  2018. <name>TP2</name>
  2019. <description>Trusted Protect</description>
  2020. <bitOffset>20</bitOffset>
  2021. <bitWidth>1</bitWidth>
  2022. <access>read-write</access>
  2023. <enumeratedValues>
  2024. <enumeratedValue>
  2025. <name>0</name>
  2026. <description>Accesses from an untrusted master are allowed.</description>
  2027. <value>#0</value>
  2028. </enumeratedValue>
  2029. <enumeratedValue>
  2030. <name>1</name>
  2031. <description>Accesses from an untrusted master are not allowed.</description>
  2032. <value>#1</value>
  2033. </enumeratedValue>
  2034. </enumeratedValues>
  2035. </field>
  2036. <field>
  2037. <name>WP2</name>
  2038. <description>Write Protect</description>
  2039. <bitOffset>21</bitOffset>
  2040. <bitWidth>1</bitWidth>
  2041. <access>read-write</access>
  2042. <enumeratedValues>
  2043. <enumeratedValue>
  2044. <name>0</name>
  2045. <description>This peripheral allows write accesses.</description>
  2046. <value>#0</value>
  2047. </enumeratedValue>
  2048. <enumeratedValue>
  2049. <name>1</name>
  2050. <description>This peripheral is write protected.</description>
  2051. <value>#1</value>
  2052. </enumeratedValue>
  2053. </enumeratedValues>
  2054. </field>
  2055. <field>
  2056. <name>SP2</name>
  2057. <description>Supervisor Protect</description>
  2058. <bitOffset>22</bitOffset>
  2059. <bitWidth>1</bitWidth>
  2060. <access>read-write</access>
  2061. <enumeratedValues>
  2062. <enumeratedValue>
  2063. <name>0</name>
  2064. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  2065. <value>#0</value>
  2066. </enumeratedValue>
  2067. <enumeratedValue>
  2068. <name>1</name>
  2069. <description>This peripheral requires supervisor privilege level for accesses.</description>
  2070. <value>#1</value>
  2071. </enumeratedValue>
  2072. </enumeratedValues>
  2073. </field>
  2074. <field>
  2075. <name>TP1</name>
  2076. <description>Trusted Protect</description>
  2077. <bitOffset>24</bitOffset>
  2078. <bitWidth>1</bitWidth>
  2079. <access>read-write</access>
  2080. <enumeratedValues>
  2081. <enumeratedValue>
  2082. <name>0</name>
  2083. <description>Accesses from an untrusted master are allowed.</description>
  2084. <value>#0</value>
  2085. </enumeratedValue>
  2086. <enumeratedValue>
  2087. <name>1</name>
  2088. <description>Accesses from an untrusted master are not allowed.</description>
  2089. <value>#1</value>
  2090. </enumeratedValue>
  2091. </enumeratedValues>
  2092. </field>
  2093. <field>
  2094. <name>WP1</name>
  2095. <description>Write Protect</description>
  2096. <bitOffset>25</bitOffset>
  2097. <bitWidth>1</bitWidth>
  2098. <access>read-write</access>
  2099. <enumeratedValues>
  2100. <enumeratedValue>
  2101. <name>0</name>
  2102. <description>This peripheral allows write accesses.</description>
  2103. <value>#0</value>
  2104. </enumeratedValue>
  2105. <enumeratedValue>
  2106. <name>1</name>
  2107. <description>This peripheral is write protected.</description>
  2108. <value>#1</value>
  2109. </enumeratedValue>
  2110. </enumeratedValues>
  2111. </field>
  2112. <field>
  2113. <name>SP1</name>
  2114. <description>Supervisor Protect</description>
  2115. <bitOffset>26</bitOffset>
  2116. <bitWidth>1</bitWidth>
  2117. <access>read-write</access>
  2118. <enumeratedValues>
  2119. <enumeratedValue>
  2120. <name>0</name>
  2121. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  2122. <value>#0</value>
  2123. </enumeratedValue>
  2124. <enumeratedValue>
  2125. <name>1</name>
  2126. <description>This peripheral requires supervisor privilege level for accesses.</description>
  2127. <value>#1</value>
  2128. </enumeratedValue>
  2129. </enumeratedValues>
  2130. </field>
  2131. <field>
  2132. <name>TP0</name>
  2133. <description>Trusted Protect</description>
  2134. <bitOffset>28</bitOffset>
  2135. <bitWidth>1</bitWidth>
  2136. <access>read-write</access>
  2137. <enumeratedValues>
  2138. <enumeratedValue>
  2139. <name>0</name>
  2140. <description>Accesses from an untrusted master are allowed.</description>
  2141. <value>#0</value>
  2142. </enumeratedValue>
  2143. <enumeratedValue>
  2144. <name>1</name>
  2145. <description>Accesses from an untrusted master are not allowed.</description>
  2146. <value>#1</value>
  2147. </enumeratedValue>
  2148. </enumeratedValues>
  2149. </field>
  2150. <field>
  2151. <name>WP0</name>
  2152. <description>Write Protect</description>
  2153. <bitOffset>29</bitOffset>
  2154. <bitWidth>1</bitWidth>
  2155. <access>read-write</access>
  2156. <enumeratedValues>
  2157. <enumeratedValue>
  2158. <name>0</name>
  2159. <description>This peripheral allows write accesses.</description>
  2160. <value>#0</value>
  2161. </enumeratedValue>
  2162. <enumeratedValue>
  2163. <name>1</name>
  2164. <description>This peripheral is write protected.</description>
  2165. <value>#1</value>
  2166. </enumeratedValue>
  2167. </enumeratedValues>
  2168. </field>
  2169. <field>
  2170. <name>SP0</name>
  2171. <description>Supervisor Protect</description>
  2172. <bitOffset>30</bitOffset>
  2173. <bitWidth>1</bitWidth>
  2174. <access>read-write</access>
  2175. <enumeratedValues>
  2176. <enumeratedValue>
  2177. <name>0</name>
  2178. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  2179. <value>#0</value>
  2180. </enumeratedValue>
  2181. <enumeratedValue>
  2182. <name>1</name>
  2183. <description>This peripheral requires supervisor privilege level for accesses.</description>
  2184. <value>#1</value>
  2185. </enumeratedValue>
  2186. </enumeratedValues>
  2187. </field>
  2188. </fields>
  2189. </register>
  2190. <register>
  2191. <name>PACRD</name>
  2192. <description>Peripheral Access Control Register</description>
  2193. <addressOffset>0x2C</addressOffset>
  2194. <size>32</size>
  2195. <access>read-write</access>
  2196. <resetValue>0x4</resetValue>
  2197. <resetMask>0xFFFFFFFF</resetMask>
  2198. <fields>
  2199. <field>
  2200. <name>TP7</name>
  2201. <description>Trusted Protect</description>
  2202. <bitOffset>0</bitOffset>
  2203. <bitWidth>1</bitWidth>
  2204. <access>read-write</access>
  2205. <enumeratedValues>
  2206. <enumeratedValue>
  2207. <name>0</name>
  2208. <description>Accesses from an untrusted master are allowed.</description>
  2209. <value>#0</value>
  2210. </enumeratedValue>
  2211. <enumeratedValue>
  2212. <name>1</name>
  2213. <description>Accesses from an untrusted master are not allowed.</description>
  2214. <value>#1</value>
  2215. </enumeratedValue>
  2216. </enumeratedValues>
  2217. </field>
  2218. <field>
  2219. <name>WP7</name>
  2220. <description>Write Protect</description>
  2221. <bitOffset>1</bitOffset>
  2222. <bitWidth>1</bitWidth>
  2223. <access>read-write</access>
  2224. <enumeratedValues>
  2225. <enumeratedValue>
  2226. <name>0</name>
  2227. <description>This peripheral allows write accesses.</description>
  2228. <value>#0</value>
  2229. </enumeratedValue>
  2230. <enumeratedValue>
  2231. <name>1</name>
  2232. <description>This peripheral is write protected.</description>
  2233. <value>#1</value>
  2234. </enumeratedValue>
  2235. </enumeratedValues>
  2236. </field>
  2237. <field>
  2238. <name>SP7</name>
  2239. <description>Supervisor Protect</description>
  2240. <bitOffset>2</bitOffset>
  2241. <bitWidth>1</bitWidth>
  2242. <access>read-write</access>
  2243. <enumeratedValues>
  2244. <enumeratedValue>
  2245. <name>0</name>
  2246. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  2247. <value>#0</value>
  2248. </enumeratedValue>
  2249. <enumeratedValue>
  2250. <name>1</name>
  2251. <description>This peripheral requires supervisor privilege level for accesses.</description>
  2252. <value>#1</value>
  2253. </enumeratedValue>
  2254. </enumeratedValues>
  2255. </field>
  2256. <field>
  2257. <name>TP6</name>
  2258. <description>Trusted Protect</description>
  2259. <bitOffset>4</bitOffset>
  2260. <bitWidth>1</bitWidth>
  2261. <access>read-write</access>
  2262. <enumeratedValues>
  2263. <enumeratedValue>
  2264. <name>0</name>
  2265. <description>Accesses from an untrusted master are allowed.</description>
  2266. <value>#0</value>
  2267. </enumeratedValue>
  2268. <enumeratedValue>
  2269. <name>1</name>
  2270. <description>Accesses from an untrusted master are not allowed.</description>
  2271. <value>#1</value>
  2272. </enumeratedValue>
  2273. </enumeratedValues>
  2274. </field>
  2275. <field>
  2276. <name>WP6</name>
  2277. <description>Write Protect</description>
  2278. <bitOffset>5</bitOffset>
  2279. <bitWidth>1</bitWidth>
  2280. <access>read-write</access>
  2281. <enumeratedValues>
  2282. <enumeratedValue>
  2283. <name>0</name>
  2284. <description>This peripheral allows write accesses.</description>
  2285. <value>#0</value>
  2286. </enumeratedValue>
  2287. <enumeratedValue>
  2288. <name>1</name>
  2289. <description>This peripheral is write protected.</description>
  2290. <value>#1</value>
  2291. </enumeratedValue>
  2292. </enumeratedValues>
  2293. </field>
  2294. <field>
  2295. <name>SP6</name>
  2296. <description>Supervisor Protect</description>
  2297. <bitOffset>6</bitOffset>
  2298. <bitWidth>1</bitWidth>
  2299. <access>read-write</access>
  2300. <enumeratedValues>
  2301. <enumeratedValue>
  2302. <name>0</name>
  2303. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  2304. <value>#0</value>
  2305. </enumeratedValue>
  2306. <enumeratedValue>
  2307. <name>1</name>
  2308. <description>This peripheral requires supervisor privilege level for accesses.</description>
  2309. <value>#1</value>
  2310. </enumeratedValue>
  2311. </enumeratedValues>
  2312. </field>
  2313. <field>
  2314. <name>TP5</name>
  2315. <description>Trusted Protect</description>
  2316. <bitOffset>8</bitOffset>
  2317. <bitWidth>1</bitWidth>
  2318. <access>read-write</access>
  2319. <enumeratedValues>
  2320. <enumeratedValue>
  2321. <name>0</name>
  2322. <description>Accesses from an untrusted master are allowed.</description>
  2323. <value>#0</value>
  2324. </enumeratedValue>
  2325. <enumeratedValue>
  2326. <name>1</name>
  2327. <description>Accesses from an untrusted master are not allowed.</description>
  2328. <value>#1</value>
  2329. </enumeratedValue>
  2330. </enumeratedValues>
  2331. </field>
  2332. <field>
  2333. <name>WP5</name>
  2334. <description>Write Protect</description>
  2335. <bitOffset>9</bitOffset>
  2336. <bitWidth>1</bitWidth>
  2337. <access>read-write</access>
  2338. <enumeratedValues>
  2339. <enumeratedValue>
  2340. <name>0</name>
  2341. <description>This peripheral allows write accesses.</description>
  2342. <value>#0</value>
  2343. </enumeratedValue>
  2344. <enumeratedValue>
  2345. <name>1</name>
  2346. <description>This peripheral is write protected.</description>
  2347. <value>#1</value>
  2348. </enumeratedValue>
  2349. </enumeratedValues>
  2350. </field>
  2351. <field>
  2352. <name>SP5</name>
  2353. <description>Supervisor Protect</description>
  2354. <bitOffset>10</bitOffset>
  2355. <bitWidth>1</bitWidth>
  2356. <access>read-write</access>
  2357. <enumeratedValues>
  2358. <enumeratedValue>
  2359. <name>0</name>
  2360. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  2361. <value>#0</value>
  2362. </enumeratedValue>
  2363. <enumeratedValue>
  2364. <name>1</name>
  2365. <description>This peripheral requires supervisor privilege level for accesses.</description>
  2366. <value>#1</value>
  2367. </enumeratedValue>
  2368. </enumeratedValues>
  2369. </field>
  2370. <field>
  2371. <name>TP4</name>
  2372. <description>Trusted Protect</description>
  2373. <bitOffset>12</bitOffset>
  2374. <bitWidth>1</bitWidth>
  2375. <access>read-write</access>
  2376. <enumeratedValues>
  2377. <enumeratedValue>
  2378. <name>0</name>
  2379. <description>Accesses from an untrusted master are allowed.</description>
  2380. <value>#0</value>
  2381. </enumeratedValue>
  2382. <enumeratedValue>
  2383. <name>1</name>
  2384. <description>Accesses from an untrusted master are not allowed.</description>
  2385. <value>#1</value>
  2386. </enumeratedValue>
  2387. </enumeratedValues>
  2388. </field>
  2389. <field>
  2390. <name>WP4</name>
  2391. <description>Write Protect</description>
  2392. <bitOffset>13</bitOffset>
  2393. <bitWidth>1</bitWidth>
  2394. <access>read-write</access>
  2395. <enumeratedValues>
  2396. <enumeratedValue>
  2397. <name>0</name>
  2398. <description>This peripheral allows write accesses.</description>
  2399. <value>#0</value>
  2400. </enumeratedValue>
  2401. <enumeratedValue>
  2402. <name>1</name>
  2403. <description>This peripheral is write protected.</description>
  2404. <value>#1</value>
  2405. </enumeratedValue>
  2406. </enumeratedValues>
  2407. </field>
  2408. <field>
  2409. <name>SP4</name>
  2410. <description>Supervisor Protect</description>
  2411. <bitOffset>14</bitOffset>
  2412. <bitWidth>1</bitWidth>
  2413. <access>read-write</access>
  2414. <enumeratedValues>
  2415. <enumeratedValue>
  2416. <name>0</name>
  2417. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  2418. <value>#0</value>
  2419. </enumeratedValue>
  2420. <enumeratedValue>
  2421. <name>1</name>
  2422. <description>This peripheral requires supervisor privilege level for accesses.</description>
  2423. <value>#1</value>
  2424. </enumeratedValue>
  2425. </enumeratedValues>
  2426. </field>
  2427. <field>
  2428. <name>TP3</name>
  2429. <description>Trusted Protect</description>
  2430. <bitOffset>16</bitOffset>
  2431. <bitWidth>1</bitWidth>
  2432. <access>read-write</access>
  2433. <enumeratedValues>
  2434. <enumeratedValue>
  2435. <name>0</name>
  2436. <description>Accesses from an untrusted master are allowed.</description>
  2437. <value>#0</value>
  2438. </enumeratedValue>
  2439. <enumeratedValue>
  2440. <name>1</name>
  2441. <description>Accesses from an untrusted master are not allowed.</description>
  2442. <value>#1</value>
  2443. </enumeratedValue>
  2444. </enumeratedValues>
  2445. </field>
  2446. <field>
  2447. <name>WP3</name>
  2448. <description>Write Protect</description>
  2449. <bitOffset>17</bitOffset>
  2450. <bitWidth>1</bitWidth>
  2451. <access>read-write</access>
  2452. <enumeratedValues>
  2453. <enumeratedValue>
  2454. <name>0</name>
  2455. <description>This peripheral allows write accesses.</description>
  2456. <value>#0</value>
  2457. </enumeratedValue>
  2458. <enumeratedValue>
  2459. <name>1</name>
  2460. <description>This peripheral is write protected.</description>
  2461. <value>#1</value>
  2462. </enumeratedValue>
  2463. </enumeratedValues>
  2464. </field>
  2465. <field>
  2466. <name>SP3</name>
  2467. <description>Supervisor Protect</description>
  2468. <bitOffset>18</bitOffset>
  2469. <bitWidth>1</bitWidth>
  2470. <access>read-write</access>
  2471. <enumeratedValues>
  2472. <enumeratedValue>
  2473. <name>0</name>
  2474. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  2475. <value>#0</value>
  2476. </enumeratedValue>
  2477. <enumeratedValue>
  2478. <name>1</name>
  2479. <description>This peripheral requires supervisor privilege level for accesses.</description>
  2480. <value>#1</value>
  2481. </enumeratedValue>
  2482. </enumeratedValues>
  2483. </field>
  2484. <field>
  2485. <name>TP2</name>
  2486. <description>Trusted Protect</description>
  2487. <bitOffset>20</bitOffset>
  2488. <bitWidth>1</bitWidth>
  2489. <access>read-write</access>
  2490. <enumeratedValues>
  2491. <enumeratedValue>
  2492. <name>0</name>
  2493. <description>Accesses from an untrusted master are allowed.</description>
  2494. <value>#0</value>
  2495. </enumeratedValue>
  2496. <enumeratedValue>
  2497. <name>1</name>
  2498. <description>Accesses from an untrusted master are not allowed.</description>
  2499. <value>#1</value>
  2500. </enumeratedValue>
  2501. </enumeratedValues>
  2502. </field>
  2503. <field>
  2504. <name>WP2</name>
  2505. <description>Write Protect</description>
  2506. <bitOffset>21</bitOffset>
  2507. <bitWidth>1</bitWidth>
  2508. <access>read-write</access>
  2509. <enumeratedValues>
  2510. <enumeratedValue>
  2511. <name>0</name>
  2512. <description>This peripheral allows write accesses.</description>
  2513. <value>#0</value>
  2514. </enumeratedValue>
  2515. <enumeratedValue>
  2516. <name>1</name>
  2517. <description>This peripheral is write protected.</description>
  2518. <value>#1</value>
  2519. </enumeratedValue>
  2520. </enumeratedValues>
  2521. </field>
  2522. <field>
  2523. <name>SP2</name>
  2524. <description>Supervisor Protect</description>
  2525. <bitOffset>22</bitOffset>
  2526. <bitWidth>1</bitWidth>
  2527. <access>read-write</access>
  2528. <enumeratedValues>
  2529. <enumeratedValue>
  2530. <name>0</name>
  2531. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  2532. <value>#0</value>
  2533. </enumeratedValue>
  2534. <enumeratedValue>
  2535. <name>1</name>
  2536. <description>This peripheral requires supervisor privilege level for accesses.</description>
  2537. <value>#1</value>
  2538. </enumeratedValue>
  2539. </enumeratedValues>
  2540. </field>
  2541. <field>
  2542. <name>TP1</name>
  2543. <description>Trusted Protect</description>
  2544. <bitOffset>24</bitOffset>
  2545. <bitWidth>1</bitWidth>
  2546. <access>read-write</access>
  2547. <enumeratedValues>
  2548. <enumeratedValue>
  2549. <name>0</name>
  2550. <description>Accesses from an untrusted master are allowed.</description>
  2551. <value>#0</value>
  2552. </enumeratedValue>
  2553. <enumeratedValue>
  2554. <name>1</name>
  2555. <description>Accesses from an untrusted master are not allowed.</description>
  2556. <value>#1</value>
  2557. </enumeratedValue>
  2558. </enumeratedValues>
  2559. </field>
  2560. <field>
  2561. <name>WP1</name>
  2562. <description>Write Protect</description>
  2563. <bitOffset>25</bitOffset>
  2564. <bitWidth>1</bitWidth>
  2565. <access>read-write</access>
  2566. <enumeratedValues>
  2567. <enumeratedValue>
  2568. <name>0</name>
  2569. <description>This peripheral allows write accesses.</description>
  2570. <value>#0</value>
  2571. </enumeratedValue>
  2572. <enumeratedValue>
  2573. <name>1</name>
  2574. <description>This peripheral is write protected.</description>
  2575. <value>#1</value>
  2576. </enumeratedValue>
  2577. </enumeratedValues>
  2578. </field>
  2579. <field>
  2580. <name>SP1</name>
  2581. <description>Supervisor Protect</description>
  2582. <bitOffset>26</bitOffset>
  2583. <bitWidth>1</bitWidth>
  2584. <access>read-write</access>
  2585. <enumeratedValues>
  2586. <enumeratedValue>
  2587. <name>0</name>
  2588. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  2589. <value>#0</value>
  2590. </enumeratedValue>
  2591. <enumeratedValue>
  2592. <name>1</name>
  2593. <description>This peripheral requires supervisor privilege level for accesses.</description>
  2594. <value>#1</value>
  2595. </enumeratedValue>
  2596. </enumeratedValues>
  2597. </field>
  2598. <field>
  2599. <name>TP0</name>
  2600. <description>Trusted Protect</description>
  2601. <bitOffset>28</bitOffset>
  2602. <bitWidth>1</bitWidth>
  2603. <access>read-write</access>
  2604. <enumeratedValues>
  2605. <enumeratedValue>
  2606. <name>0</name>
  2607. <description>Accesses from an untrusted master are allowed.</description>
  2608. <value>#0</value>
  2609. </enumeratedValue>
  2610. <enumeratedValue>
  2611. <name>1</name>
  2612. <description>Accesses from an untrusted master are not allowed.</description>
  2613. <value>#1</value>
  2614. </enumeratedValue>
  2615. </enumeratedValues>
  2616. </field>
  2617. <field>
  2618. <name>WP0</name>
  2619. <description>Write Protect</description>
  2620. <bitOffset>29</bitOffset>
  2621. <bitWidth>1</bitWidth>
  2622. <access>read-write</access>
  2623. <enumeratedValues>
  2624. <enumeratedValue>
  2625. <name>0</name>
  2626. <description>This peripheral allows write accesses.</description>
  2627. <value>#0</value>
  2628. </enumeratedValue>
  2629. <enumeratedValue>
  2630. <name>1</name>
  2631. <description>This peripheral is write protected.</description>
  2632. <value>#1</value>
  2633. </enumeratedValue>
  2634. </enumeratedValues>
  2635. </field>
  2636. <field>
  2637. <name>SP0</name>
  2638. <description>Supervisor Protect</description>
  2639. <bitOffset>30</bitOffset>
  2640. <bitWidth>1</bitWidth>
  2641. <access>read-write</access>
  2642. <enumeratedValues>
  2643. <enumeratedValue>
  2644. <name>0</name>
  2645. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  2646. <value>#0</value>
  2647. </enumeratedValue>
  2648. <enumeratedValue>
  2649. <name>1</name>
  2650. <description>This peripheral requires supervisor privilege level for accesses.</description>
  2651. <value>#1</value>
  2652. </enumeratedValue>
  2653. </enumeratedValues>
  2654. </field>
  2655. </fields>
  2656. </register>
  2657. <register>
  2658. <name>PACRE</name>
  2659. <description>Peripheral Access Control Register</description>
  2660. <addressOffset>0x40</addressOffset>
  2661. <size>32</size>
  2662. <access>read-write</access>
  2663. <resetValue>0x44444444</resetValue>
  2664. <resetMask>0xFFFFFFFF</resetMask>
  2665. <fields>
  2666. <field>
  2667. <name>TP7</name>
  2668. <description>Trusted Protect</description>
  2669. <bitOffset>0</bitOffset>
  2670. <bitWidth>1</bitWidth>
  2671. <access>read-write</access>
  2672. <enumeratedValues>
  2673. <enumeratedValue>
  2674. <name>0</name>
  2675. <description>Accesses from an untrusted master are allowed.</description>
  2676. <value>#0</value>
  2677. </enumeratedValue>
  2678. <enumeratedValue>
  2679. <name>1</name>
  2680. <description>Accesses from an untrusted master are not allowed.</description>
  2681. <value>#1</value>
  2682. </enumeratedValue>
  2683. </enumeratedValues>
  2684. </field>
  2685. <field>
  2686. <name>WP7</name>
  2687. <description>Write Protect</description>
  2688. <bitOffset>1</bitOffset>
  2689. <bitWidth>1</bitWidth>
  2690. <access>read-write</access>
  2691. <enumeratedValues>
  2692. <enumeratedValue>
  2693. <name>0</name>
  2694. <description>This peripheral allows write accesses.</description>
  2695. <value>#0</value>
  2696. </enumeratedValue>
  2697. <enumeratedValue>
  2698. <name>1</name>
  2699. <description>This peripheral is write protected.</description>
  2700. <value>#1</value>
  2701. </enumeratedValue>
  2702. </enumeratedValues>
  2703. </field>
  2704. <field>
  2705. <name>SP7</name>
  2706. <description>Supervisor Protect</description>
  2707. <bitOffset>2</bitOffset>
  2708. <bitWidth>1</bitWidth>
  2709. <access>read-write</access>
  2710. <enumeratedValues>
  2711. <enumeratedValue>
  2712. <name>0</name>
  2713. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  2714. <value>#0</value>
  2715. </enumeratedValue>
  2716. <enumeratedValue>
  2717. <name>1</name>
  2718. <description>This peripheral requires supervisor privilege level for accesses.</description>
  2719. <value>#1</value>
  2720. </enumeratedValue>
  2721. </enumeratedValues>
  2722. </field>
  2723. <field>
  2724. <name>TP6</name>
  2725. <description>Trusted Protect</description>
  2726. <bitOffset>4</bitOffset>
  2727. <bitWidth>1</bitWidth>
  2728. <access>read-write</access>
  2729. <enumeratedValues>
  2730. <enumeratedValue>
  2731. <name>0</name>
  2732. <description>Accesses from an untrusted master are allowed.</description>
  2733. <value>#0</value>
  2734. </enumeratedValue>
  2735. <enumeratedValue>
  2736. <name>1</name>
  2737. <description>Accesses from an untrusted master are not allowed.</description>
  2738. <value>#1</value>
  2739. </enumeratedValue>
  2740. </enumeratedValues>
  2741. </field>
  2742. <field>
  2743. <name>WP6</name>
  2744. <description>Write Protect</description>
  2745. <bitOffset>5</bitOffset>
  2746. <bitWidth>1</bitWidth>
  2747. <access>read-write</access>
  2748. <enumeratedValues>
  2749. <enumeratedValue>
  2750. <name>0</name>
  2751. <description>This peripheral allows write accesses.</description>
  2752. <value>#0</value>
  2753. </enumeratedValue>
  2754. <enumeratedValue>
  2755. <name>1</name>
  2756. <description>This peripheral is write protected.</description>
  2757. <value>#1</value>
  2758. </enumeratedValue>
  2759. </enumeratedValues>
  2760. </field>
  2761. <field>
  2762. <name>SP6</name>
  2763. <description>Supervisor Protect</description>
  2764. <bitOffset>6</bitOffset>
  2765. <bitWidth>1</bitWidth>
  2766. <access>read-write</access>
  2767. <enumeratedValues>
  2768. <enumeratedValue>
  2769. <name>0</name>
  2770. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  2771. <value>#0</value>
  2772. </enumeratedValue>
  2773. <enumeratedValue>
  2774. <name>1</name>
  2775. <description>This peripheral requires supervisor privilege level for accesses.</description>
  2776. <value>#1</value>
  2777. </enumeratedValue>
  2778. </enumeratedValues>
  2779. </field>
  2780. <field>
  2781. <name>TP5</name>
  2782. <description>Trusted Protect</description>
  2783. <bitOffset>8</bitOffset>
  2784. <bitWidth>1</bitWidth>
  2785. <access>read-write</access>
  2786. <enumeratedValues>
  2787. <enumeratedValue>
  2788. <name>0</name>
  2789. <description>Accesses from an untrusted master are allowed.</description>
  2790. <value>#0</value>
  2791. </enumeratedValue>
  2792. <enumeratedValue>
  2793. <name>1</name>
  2794. <description>Accesses from an untrusted master are not allowed.</description>
  2795. <value>#1</value>
  2796. </enumeratedValue>
  2797. </enumeratedValues>
  2798. </field>
  2799. <field>
  2800. <name>WP5</name>
  2801. <description>Write Protect</description>
  2802. <bitOffset>9</bitOffset>
  2803. <bitWidth>1</bitWidth>
  2804. <access>read-write</access>
  2805. <enumeratedValues>
  2806. <enumeratedValue>
  2807. <name>0</name>
  2808. <description>This peripheral allows write accesses.</description>
  2809. <value>#0</value>
  2810. </enumeratedValue>
  2811. <enumeratedValue>
  2812. <name>1</name>
  2813. <description>This peripheral is write protected.</description>
  2814. <value>#1</value>
  2815. </enumeratedValue>
  2816. </enumeratedValues>
  2817. </field>
  2818. <field>
  2819. <name>SP5</name>
  2820. <description>Supervisor Protect</description>
  2821. <bitOffset>10</bitOffset>
  2822. <bitWidth>1</bitWidth>
  2823. <access>read-write</access>
  2824. <enumeratedValues>
  2825. <enumeratedValue>
  2826. <name>0</name>
  2827. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  2828. <value>#0</value>
  2829. </enumeratedValue>
  2830. <enumeratedValue>
  2831. <name>1</name>
  2832. <description>This peripheral requires supervisor privilege level for accesses.</description>
  2833. <value>#1</value>
  2834. </enumeratedValue>
  2835. </enumeratedValues>
  2836. </field>
  2837. <field>
  2838. <name>TP4</name>
  2839. <description>Trusted Protect</description>
  2840. <bitOffset>12</bitOffset>
  2841. <bitWidth>1</bitWidth>
  2842. <access>read-write</access>
  2843. <enumeratedValues>
  2844. <enumeratedValue>
  2845. <name>0</name>
  2846. <description>Accesses from an untrusted master are allowed.</description>
  2847. <value>#0</value>
  2848. </enumeratedValue>
  2849. <enumeratedValue>
  2850. <name>1</name>
  2851. <description>Accesses from an untrusted master are not allowed.</description>
  2852. <value>#1</value>
  2853. </enumeratedValue>
  2854. </enumeratedValues>
  2855. </field>
  2856. <field>
  2857. <name>WP4</name>
  2858. <description>Write Protect</description>
  2859. <bitOffset>13</bitOffset>
  2860. <bitWidth>1</bitWidth>
  2861. <access>read-write</access>
  2862. <enumeratedValues>
  2863. <enumeratedValue>
  2864. <name>0</name>
  2865. <description>This peripheral allows write accesses.</description>
  2866. <value>#0</value>
  2867. </enumeratedValue>
  2868. <enumeratedValue>
  2869. <name>1</name>
  2870. <description>This peripheral is write protected.</description>
  2871. <value>#1</value>
  2872. </enumeratedValue>
  2873. </enumeratedValues>
  2874. </field>
  2875. <field>
  2876. <name>SP4</name>
  2877. <description>Supervisor Protect</description>
  2878. <bitOffset>14</bitOffset>
  2879. <bitWidth>1</bitWidth>
  2880. <access>read-write</access>
  2881. <enumeratedValues>
  2882. <enumeratedValue>
  2883. <name>0</name>
  2884. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  2885. <value>#0</value>
  2886. </enumeratedValue>
  2887. <enumeratedValue>
  2888. <name>1</name>
  2889. <description>This peripheral requires supervisor privilege level for accesses.</description>
  2890. <value>#1</value>
  2891. </enumeratedValue>
  2892. </enumeratedValues>
  2893. </field>
  2894. <field>
  2895. <name>TP3</name>
  2896. <description>Trusted Protect</description>
  2897. <bitOffset>16</bitOffset>
  2898. <bitWidth>1</bitWidth>
  2899. <access>read-write</access>
  2900. <enumeratedValues>
  2901. <enumeratedValue>
  2902. <name>0</name>
  2903. <description>Accesses from an untrusted master are allowed.</description>
  2904. <value>#0</value>
  2905. </enumeratedValue>
  2906. <enumeratedValue>
  2907. <name>1</name>
  2908. <description>Accesses from an untrusted master are not allowed.</description>
  2909. <value>#1</value>
  2910. </enumeratedValue>
  2911. </enumeratedValues>
  2912. </field>
  2913. <field>
  2914. <name>WP3</name>
  2915. <description>Write Protect</description>
  2916. <bitOffset>17</bitOffset>
  2917. <bitWidth>1</bitWidth>
  2918. <access>read-write</access>
  2919. <enumeratedValues>
  2920. <enumeratedValue>
  2921. <name>0</name>
  2922. <description>This peripheral allows write accesses.</description>
  2923. <value>#0</value>
  2924. </enumeratedValue>
  2925. <enumeratedValue>
  2926. <name>1</name>
  2927. <description>This peripheral is write protected.</description>
  2928. <value>#1</value>
  2929. </enumeratedValue>
  2930. </enumeratedValues>
  2931. </field>
  2932. <field>
  2933. <name>SP3</name>
  2934. <description>Supervisor Protect</description>
  2935. <bitOffset>18</bitOffset>
  2936. <bitWidth>1</bitWidth>
  2937. <access>read-write</access>
  2938. <enumeratedValues>
  2939. <enumeratedValue>
  2940. <name>0</name>
  2941. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  2942. <value>#0</value>
  2943. </enumeratedValue>
  2944. <enumeratedValue>
  2945. <name>1</name>
  2946. <description>This peripheral requires supervisor privilege level for accesses.</description>
  2947. <value>#1</value>
  2948. </enumeratedValue>
  2949. </enumeratedValues>
  2950. </field>
  2951. <field>
  2952. <name>TP2</name>
  2953. <description>Trusted Protect</description>
  2954. <bitOffset>20</bitOffset>
  2955. <bitWidth>1</bitWidth>
  2956. <access>read-write</access>
  2957. <enumeratedValues>
  2958. <enumeratedValue>
  2959. <name>0</name>
  2960. <description>Accesses from an untrusted master are allowed.</description>
  2961. <value>#0</value>
  2962. </enumeratedValue>
  2963. <enumeratedValue>
  2964. <name>1</name>
  2965. <description>Accesses from an untrusted master are not allowed.</description>
  2966. <value>#1</value>
  2967. </enumeratedValue>
  2968. </enumeratedValues>
  2969. </field>
  2970. <field>
  2971. <name>WP2</name>
  2972. <description>Write Protect</description>
  2973. <bitOffset>21</bitOffset>
  2974. <bitWidth>1</bitWidth>
  2975. <access>read-write</access>
  2976. <enumeratedValues>
  2977. <enumeratedValue>
  2978. <name>0</name>
  2979. <description>This peripheral allows write accesses.</description>
  2980. <value>#0</value>
  2981. </enumeratedValue>
  2982. <enumeratedValue>
  2983. <name>1</name>
  2984. <description>This peripheral is write protected.</description>
  2985. <value>#1</value>
  2986. </enumeratedValue>
  2987. </enumeratedValues>
  2988. </field>
  2989. <field>
  2990. <name>SP2</name>
  2991. <description>Supervisor Protect</description>
  2992. <bitOffset>22</bitOffset>
  2993. <bitWidth>1</bitWidth>
  2994. <access>read-write</access>
  2995. <enumeratedValues>
  2996. <enumeratedValue>
  2997. <name>0</name>
  2998. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  2999. <value>#0</value>
  3000. </enumeratedValue>
  3001. <enumeratedValue>
  3002. <name>1</name>
  3003. <description>This peripheral requires supervisor privilege level for accesses.</description>
  3004. <value>#1</value>
  3005. </enumeratedValue>
  3006. </enumeratedValues>
  3007. </field>
  3008. <field>
  3009. <name>TP1</name>
  3010. <description>Trusted Protect</description>
  3011. <bitOffset>24</bitOffset>
  3012. <bitWidth>1</bitWidth>
  3013. <access>read-write</access>
  3014. <enumeratedValues>
  3015. <enumeratedValue>
  3016. <name>0</name>
  3017. <description>Accesses from an untrusted master are allowed.</description>
  3018. <value>#0</value>
  3019. </enumeratedValue>
  3020. <enumeratedValue>
  3021. <name>1</name>
  3022. <description>Accesses from an untrusted master are not allowed.</description>
  3023. <value>#1</value>
  3024. </enumeratedValue>
  3025. </enumeratedValues>
  3026. </field>
  3027. <field>
  3028. <name>WP1</name>
  3029. <description>Write Protect</description>
  3030. <bitOffset>25</bitOffset>
  3031. <bitWidth>1</bitWidth>
  3032. <access>read-write</access>
  3033. <enumeratedValues>
  3034. <enumeratedValue>
  3035. <name>0</name>
  3036. <description>This peripheral allows write accesses.</description>
  3037. <value>#0</value>
  3038. </enumeratedValue>
  3039. <enumeratedValue>
  3040. <name>1</name>
  3041. <description>This peripheral is write protected.</description>
  3042. <value>#1</value>
  3043. </enumeratedValue>
  3044. </enumeratedValues>
  3045. </field>
  3046. <field>
  3047. <name>SP1</name>
  3048. <description>Supervisor Protect</description>
  3049. <bitOffset>26</bitOffset>
  3050. <bitWidth>1</bitWidth>
  3051. <access>read-write</access>
  3052. <enumeratedValues>
  3053. <enumeratedValue>
  3054. <name>0</name>
  3055. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  3056. <value>#0</value>
  3057. </enumeratedValue>
  3058. <enumeratedValue>
  3059. <name>1</name>
  3060. <description>This peripheral requires supervisor privilege level for accesses.</description>
  3061. <value>#1</value>
  3062. </enumeratedValue>
  3063. </enumeratedValues>
  3064. </field>
  3065. <field>
  3066. <name>TP0</name>
  3067. <description>Trusted Protect</description>
  3068. <bitOffset>28</bitOffset>
  3069. <bitWidth>1</bitWidth>
  3070. <access>read-write</access>
  3071. <enumeratedValues>
  3072. <enumeratedValue>
  3073. <name>0</name>
  3074. <description>Accesses from an untrusted master are allowed.</description>
  3075. <value>#0</value>
  3076. </enumeratedValue>
  3077. <enumeratedValue>
  3078. <name>1</name>
  3079. <description>Accesses from an untrusted master are not allowed.</description>
  3080. <value>#1</value>
  3081. </enumeratedValue>
  3082. </enumeratedValues>
  3083. </field>
  3084. <field>
  3085. <name>WP0</name>
  3086. <description>Write Protect</description>
  3087. <bitOffset>29</bitOffset>
  3088. <bitWidth>1</bitWidth>
  3089. <access>read-write</access>
  3090. <enumeratedValues>
  3091. <enumeratedValue>
  3092. <name>0</name>
  3093. <description>This peripheral allows write accesses.</description>
  3094. <value>#0</value>
  3095. </enumeratedValue>
  3096. <enumeratedValue>
  3097. <name>1</name>
  3098. <description>This peripheral is write protected.</description>
  3099. <value>#1</value>
  3100. </enumeratedValue>
  3101. </enumeratedValues>
  3102. </field>
  3103. <field>
  3104. <name>SP0</name>
  3105. <description>Supervisor Protect</description>
  3106. <bitOffset>30</bitOffset>
  3107. <bitWidth>1</bitWidth>
  3108. <access>read-write</access>
  3109. <enumeratedValues>
  3110. <enumeratedValue>
  3111. <name>0</name>
  3112. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  3113. <value>#0</value>
  3114. </enumeratedValue>
  3115. <enumeratedValue>
  3116. <name>1</name>
  3117. <description>This peripheral requires supervisor privilege level for accesses.</description>
  3118. <value>#1</value>
  3119. </enumeratedValue>
  3120. </enumeratedValues>
  3121. </field>
  3122. </fields>
  3123. </register>
  3124. <register>
  3125. <name>PACRF</name>
  3126. <description>Peripheral Access Control Register</description>
  3127. <addressOffset>0x44</addressOffset>
  3128. <size>32</size>
  3129. <access>read-write</access>
  3130. <resetValue>0x44444444</resetValue>
  3131. <resetMask>0xFFFFFFFF</resetMask>
  3132. <fields>
  3133. <field>
  3134. <name>TP7</name>
  3135. <description>Trusted Protect</description>
  3136. <bitOffset>0</bitOffset>
  3137. <bitWidth>1</bitWidth>
  3138. <access>read-write</access>
  3139. <enumeratedValues>
  3140. <enumeratedValue>
  3141. <name>0</name>
  3142. <description>Accesses from an untrusted master are allowed.</description>
  3143. <value>#0</value>
  3144. </enumeratedValue>
  3145. <enumeratedValue>
  3146. <name>1</name>
  3147. <description>Accesses from an untrusted master are not allowed.</description>
  3148. <value>#1</value>
  3149. </enumeratedValue>
  3150. </enumeratedValues>
  3151. </field>
  3152. <field>
  3153. <name>WP7</name>
  3154. <description>Write Protect</description>
  3155. <bitOffset>1</bitOffset>
  3156. <bitWidth>1</bitWidth>
  3157. <access>read-write</access>
  3158. <enumeratedValues>
  3159. <enumeratedValue>
  3160. <name>0</name>
  3161. <description>This peripheral allows write accesses.</description>
  3162. <value>#0</value>
  3163. </enumeratedValue>
  3164. <enumeratedValue>
  3165. <name>1</name>
  3166. <description>This peripheral is write protected.</description>
  3167. <value>#1</value>
  3168. </enumeratedValue>
  3169. </enumeratedValues>
  3170. </field>
  3171. <field>
  3172. <name>SP7</name>
  3173. <description>Supervisor Protect</description>
  3174. <bitOffset>2</bitOffset>
  3175. <bitWidth>1</bitWidth>
  3176. <access>read-write</access>
  3177. <enumeratedValues>
  3178. <enumeratedValue>
  3179. <name>0</name>
  3180. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  3181. <value>#0</value>
  3182. </enumeratedValue>
  3183. <enumeratedValue>
  3184. <name>1</name>
  3185. <description>This peripheral requires supervisor privilege level for accesses.</description>
  3186. <value>#1</value>
  3187. </enumeratedValue>
  3188. </enumeratedValues>
  3189. </field>
  3190. <field>
  3191. <name>TP6</name>
  3192. <description>Trusted Protect</description>
  3193. <bitOffset>4</bitOffset>
  3194. <bitWidth>1</bitWidth>
  3195. <access>read-write</access>
  3196. <enumeratedValues>
  3197. <enumeratedValue>
  3198. <name>0</name>
  3199. <description>Accesses from an untrusted master are allowed.</description>
  3200. <value>#0</value>
  3201. </enumeratedValue>
  3202. <enumeratedValue>
  3203. <name>1</name>
  3204. <description>Accesses from an untrusted master are not allowed.</description>
  3205. <value>#1</value>
  3206. </enumeratedValue>
  3207. </enumeratedValues>
  3208. </field>
  3209. <field>
  3210. <name>WP6</name>
  3211. <description>Write Protect</description>
  3212. <bitOffset>5</bitOffset>
  3213. <bitWidth>1</bitWidth>
  3214. <access>read-write</access>
  3215. <enumeratedValues>
  3216. <enumeratedValue>
  3217. <name>0</name>
  3218. <description>This peripheral allows write accesses.</description>
  3219. <value>#0</value>
  3220. </enumeratedValue>
  3221. <enumeratedValue>
  3222. <name>1</name>
  3223. <description>This peripheral is write protected.</description>
  3224. <value>#1</value>
  3225. </enumeratedValue>
  3226. </enumeratedValues>
  3227. </field>
  3228. <field>
  3229. <name>SP6</name>
  3230. <description>Supervisor Protect</description>
  3231. <bitOffset>6</bitOffset>
  3232. <bitWidth>1</bitWidth>
  3233. <access>read-write</access>
  3234. <enumeratedValues>
  3235. <enumeratedValue>
  3236. <name>0</name>
  3237. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  3238. <value>#0</value>
  3239. </enumeratedValue>
  3240. <enumeratedValue>
  3241. <name>1</name>
  3242. <description>This peripheral requires supervisor privilege level for accesses.</description>
  3243. <value>#1</value>
  3244. </enumeratedValue>
  3245. </enumeratedValues>
  3246. </field>
  3247. <field>
  3248. <name>TP5</name>
  3249. <description>Trusted Protect</description>
  3250. <bitOffset>8</bitOffset>
  3251. <bitWidth>1</bitWidth>
  3252. <access>read-write</access>
  3253. <enumeratedValues>
  3254. <enumeratedValue>
  3255. <name>0</name>
  3256. <description>Accesses from an untrusted master are allowed.</description>
  3257. <value>#0</value>
  3258. </enumeratedValue>
  3259. <enumeratedValue>
  3260. <name>1</name>
  3261. <description>Accesses from an untrusted master are not allowed.</description>
  3262. <value>#1</value>
  3263. </enumeratedValue>
  3264. </enumeratedValues>
  3265. </field>
  3266. <field>
  3267. <name>WP5</name>
  3268. <description>Write Protect</description>
  3269. <bitOffset>9</bitOffset>
  3270. <bitWidth>1</bitWidth>
  3271. <access>read-write</access>
  3272. <enumeratedValues>
  3273. <enumeratedValue>
  3274. <name>0</name>
  3275. <description>This peripheral allows write accesses.</description>
  3276. <value>#0</value>
  3277. </enumeratedValue>
  3278. <enumeratedValue>
  3279. <name>1</name>
  3280. <description>This peripheral is write protected.</description>
  3281. <value>#1</value>
  3282. </enumeratedValue>
  3283. </enumeratedValues>
  3284. </field>
  3285. <field>
  3286. <name>SP5</name>
  3287. <description>Supervisor Protect</description>
  3288. <bitOffset>10</bitOffset>
  3289. <bitWidth>1</bitWidth>
  3290. <access>read-write</access>
  3291. <enumeratedValues>
  3292. <enumeratedValue>
  3293. <name>0</name>
  3294. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  3295. <value>#0</value>
  3296. </enumeratedValue>
  3297. <enumeratedValue>
  3298. <name>1</name>
  3299. <description>This peripheral requires supervisor privilege level for accesses.</description>
  3300. <value>#1</value>
  3301. </enumeratedValue>
  3302. </enumeratedValues>
  3303. </field>
  3304. <field>
  3305. <name>TP4</name>
  3306. <description>Trusted Protect</description>
  3307. <bitOffset>12</bitOffset>
  3308. <bitWidth>1</bitWidth>
  3309. <access>read-write</access>
  3310. <enumeratedValues>
  3311. <enumeratedValue>
  3312. <name>0</name>
  3313. <description>Accesses from an untrusted master are allowed.</description>
  3314. <value>#0</value>
  3315. </enumeratedValue>
  3316. <enumeratedValue>
  3317. <name>1</name>
  3318. <description>Accesses from an untrusted master are not allowed.</description>
  3319. <value>#1</value>
  3320. </enumeratedValue>
  3321. </enumeratedValues>
  3322. </field>
  3323. <field>
  3324. <name>WP4</name>
  3325. <description>Write Protect</description>
  3326. <bitOffset>13</bitOffset>
  3327. <bitWidth>1</bitWidth>
  3328. <access>read-write</access>
  3329. <enumeratedValues>
  3330. <enumeratedValue>
  3331. <name>0</name>
  3332. <description>This peripheral allows write accesses.</description>
  3333. <value>#0</value>
  3334. </enumeratedValue>
  3335. <enumeratedValue>
  3336. <name>1</name>
  3337. <description>This peripheral is write protected.</description>
  3338. <value>#1</value>
  3339. </enumeratedValue>
  3340. </enumeratedValues>
  3341. </field>
  3342. <field>
  3343. <name>SP4</name>
  3344. <description>Supervisor Protect</description>
  3345. <bitOffset>14</bitOffset>
  3346. <bitWidth>1</bitWidth>
  3347. <access>read-write</access>
  3348. <enumeratedValues>
  3349. <enumeratedValue>
  3350. <name>0</name>
  3351. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  3352. <value>#0</value>
  3353. </enumeratedValue>
  3354. <enumeratedValue>
  3355. <name>1</name>
  3356. <description>This peripheral requires supervisor privilege level for accesses.</description>
  3357. <value>#1</value>
  3358. </enumeratedValue>
  3359. </enumeratedValues>
  3360. </field>
  3361. <field>
  3362. <name>TP3</name>
  3363. <description>Trusted Protect</description>
  3364. <bitOffset>16</bitOffset>
  3365. <bitWidth>1</bitWidth>
  3366. <access>read-write</access>
  3367. <enumeratedValues>
  3368. <enumeratedValue>
  3369. <name>0</name>
  3370. <description>Accesses from an untrusted master are allowed.</description>
  3371. <value>#0</value>
  3372. </enumeratedValue>
  3373. <enumeratedValue>
  3374. <name>1</name>
  3375. <description>Accesses from an untrusted master are not allowed.</description>
  3376. <value>#1</value>
  3377. </enumeratedValue>
  3378. </enumeratedValues>
  3379. </field>
  3380. <field>
  3381. <name>WP3</name>
  3382. <description>Write Protect</description>
  3383. <bitOffset>17</bitOffset>
  3384. <bitWidth>1</bitWidth>
  3385. <access>read-write</access>
  3386. <enumeratedValues>
  3387. <enumeratedValue>
  3388. <name>0</name>
  3389. <description>This peripheral allows write accesses.</description>
  3390. <value>#0</value>
  3391. </enumeratedValue>
  3392. <enumeratedValue>
  3393. <name>1</name>
  3394. <description>This peripheral is write protected.</description>
  3395. <value>#1</value>
  3396. </enumeratedValue>
  3397. </enumeratedValues>
  3398. </field>
  3399. <field>
  3400. <name>SP3</name>
  3401. <description>Supervisor Protect</description>
  3402. <bitOffset>18</bitOffset>
  3403. <bitWidth>1</bitWidth>
  3404. <access>read-write</access>
  3405. <enumeratedValues>
  3406. <enumeratedValue>
  3407. <name>0</name>
  3408. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  3409. <value>#0</value>
  3410. </enumeratedValue>
  3411. <enumeratedValue>
  3412. <name>1</name>
  3413. <description>This peripheral requires supervisor privilege level for accesses.</description>
  3414. <value>#1</value>
  3415. </enumeratedValue>
  3416. </enumeratedValues>
  3417. </field>
  3418. <field>
  3419. <name>TP2</name>
  3420. <description>Trusted Protect</description>
  3421. <bitOffset>20</bitOffset>
  3422. <bitWidth>1</bitWidth>
  3423. <access>read-write</access>
  3424. <enumeratedValues>
  3425. <enumeratedValue>
  3426. <name>0</name>
  3427. <description>Accesses from an untrusted master are allowed.</description>
  3428. <value>#0</value>
  3429. </enumeratedValue>
  3430. <enumeratedValue>
  3431. <name>1</name>
  3432. <description>Accesses from an untrusted master are not allowed.</description>
  3433. <value>#1</value>
  3434. </enumeratedValue>
  3435. </enumeratedValues>
  3436. </field>
  3437. <field>
  3438. <name>WP2</name>
  3439. <description>Write Protect</description>
  3440. <bitOffset>21</bitOffset>
  3441. <bitWidth>1</bitWidth>
  3442. <access>read-write</access>
  3443. <enumeratedValues>
  3444. <enumeratedValue>
  3445. <name>0</name>
  3446. <description>This peripheral allows write accesses.</description>
  3447. <value>#0</value>
  3448. </enumeratedValue>
  3449. <enumeratedValue>
  3450. <name>1</name>
  3451. <description>This peripheral is write protected.</description>
  3452. <value>#1</value>
  3453. </enumeratedValue>
  3454. </enumeratedValues>
  3455. </field>
  3456. <field>
  3457. <name>SP2</name>
  3458. <description>Supervisor Protect</description>
  3459. <bitOffset>22</bitOffset>
  3460. <bitWidth>1</bitWidth>
  3461. <access>read-write</access>
  3462. <enumeratedValues>
  3463. <enumeratedValue>
  3464. <name>0</name>
  3465. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  3466. <value>#0</value>
  3467. </enumeratedValue>
  3468. <enumeratedValue>
  3469. <name>1</name>
  3470. <description>This peripheral requires supervisor privilege level for accesses.</description>
  3471. <value>#1</value>
  3472. </enumeratedValue>
  3473. </enumeratedValues>
  3474. </field>
  3475. <field>
  3476. <name>TP1</name>
  3477. <description>Trusted Protect</description>
  3478. <bitOffset>24</bitOffset>
  3479. <bitWidth>1</bitWidth>
  3480. <access>read-write</access>
  3481. <enumeratedValues>
  3482. <enumeratedValue>
  3483. <name>0</name>
  3484. <description>Accesses from an untrusted master are allowed.</description>
  3485. <value>#0</value>
  3486. </enumeratedValue>
  3487. <enumeratedValue>
  3488. <name>1</name>
  3489. <description>Accesses from an untrusted master are not allowed.</description>
  3490. <value>#1</value>
  3491. </enumeratedValue>
  3492. </enumeratedValues>
  3493. </field>
  3494. <field>
  3495. <name>WP1</name>
  3496. <description>Write Protect</description>
  3497. <bitOffset>25</bitOffset>
  3498. <bitWidth>1</bitWidth>
  3499. <access>read-write</access>
  3500. <enumeratedValues>
  3501. <enumeratedValue>
  3502. <name>0</name>
  3503. <description>This peripheral allows write accesses.</description>
  3504. <value>#0</value>
  3505. </enumeratedValue>
  3506. <enumeratedValue>
  3507. <name>1</name>
  3508. <description>This peripheral is write protected.</description>
  3509. <value>#1</value>
  3510. </enumeratedValue>
  3511. </enumeratedValues>
  3512. </field>
  3513. <field>
  3514. <name>SP1</name>
  3515. <description>Supervisor Protect</description>
  3516. <bitOffset>26</bitOffset>
  3517. <bitWidth>1</bitWidth>
  3518. <access>read-write</access>
  3519. <enumeratedValues>
  3520. <enumeratedValue>
  3521. <name>0</name>
  3522. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  3523. <value>#0</value>
  3524. </enumeratedValue>
  3525. <enumeratedValue>
  3526. <name>1</name>
  3527. <description>This peripheral requires supervisor privilege level for accesses.</description>
  3528. <value>#1</value>
  3529. </enumeratedValue>
  3530. </enumeratedValues>
  3531. </field>
  3532. <field>
  3533. <name>TP0</name>
  3534. <description>Trusted Protect</description>
  3535. <bitOffset>28</bitOffset>
  3536. <bitWidth>1</bitWidth>
  3537. <access>read-write</access>
  3538. <enumeratedValues>
  3539. <enumeratedValue>
  3540. <name>0</name>
  3541. <description>Accesses from an untrusted master are allowed.</description>
  3542. <value>#0</value>
  3543. </enumeratedValue>
  3544. <enumeratedValue>
  3545. <name>1</name>
  3546. <description>Accesses from an untrusted master are not allowed.</description>
  3547. <value>#1</value>
  3548. </enumeratedValue>
  3549. </enumeratedValues>
  3550. </field>
  3551. <field>
  3552. <name>WP0</name>
  3553. <description>Write Protect</description>
  3554. <bitOffset>29</bitOffset>
  3555. <bitWidth>1</bitWidth>
  3556. <access>read-write</access>
  3557. <enumeratedValues>
  3558. <enumeratedValue>
  3559. <name>0</name>
  3560. <description>This peripheral allows write accesses.</description>
  3561. <value>#0</value>
  3562. </enumeratedValue>
  3563. <enumeratedValue>
  3564. <name>1</name>
  3565. <description>This peripheral is write protected.</description>
  3566. <value>#1</value>
  3567. </enumeratedValue>
  3568. </enumeratedValues>
  3569. </field>
  3570. <field>
  3571. <name>SP0</name>
  3572. <description>Supervisor Protect</description>
  3573. <bitOffset>30</bitOffset>
  3574. <bitWidth>1</bitWidth>
  3575. <access>read-write</access>
  3576. <enumeratedValues>
  3577. <enumeratedValue>
  3578. <name>0</name>
  3579. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  3580. <value>#0</value>
  3581. </enumeratedValue>
  3582. <enumeratedValue>
  3583. <name>1</name>
  3584. <description>This peripheral requires supervisor privilege level for accesses.</description>
  3585. <value>#1</value>
  3586. </enumeratedValue>
  3587. </enumeratedValues>
  3588. </field>
  3589. </fields>
  3590. </register>
  3591. <register>
  3592. <name>PACRG</name>
  3593. <description>Peripheral Access Control Register</description>
  3594. <addressOffset>0x48</addressOffset>
  3595. <size>32</size>
  3596. <access>read-write</access>
  3597. <resetValue>0x44444444</resetValue>
  3598. <resetMask>0xFFFFFFFF</resetMask>
  3599. <fields>
  3600. <field>
  3601. <name>TP7</name>
  3602. <description>Trusted Protect</description>
  3603. <bitOffset>0</bitOffset>
  3604. <bitWidth>1</bitWidth>
  3605. <access>read-write</access>
  3606. <enumeratedValues>
  3607. <enumeratedValue>
  3608. <name>0</name>
  3609. <description>Accesses from an untrusted master are allowed.</description>
  3610. <value>#0</value>
  3611. </enumeratedValue>
  3612. <enumeratedValue>
  3613. <name>1</name>
  3614. <description>Accesses from an untrusted master are not allowed.</description>
  3615. <value>#1</value>
  3616. </enumeratedValue>
  3617. </enumeratedValues>
  3618. </field>
  3619. <field>
  3620. <name>WP7</name>
  3621. <description>Write Protect</description>
  3622. <bitOffset>1</bitOffset>
  3623. <bitWidth>1</bitWidth>
  3624. <access>read-write</access>
  3625. <enumeratedValues>
  3626. <enumeratedValue>
  3627. <name>0</name>
  3628. <description>This peripheral allows write accesses.</description>
  3629. <value>#0</value>
  3630. </enumeratedValue>
  3631. <enumeratedValue>
  3632. <name>1</name>
  3633. <description>This peripheral is write protected.</description>
  3634. <value>#1</value>
  3635. </enumeratedValue>
  3636. </enumeratedValues>
  3637. </field>
  3638. <field>
  3639. <name>SP7</name>
  3640. <description>Supervisor Protect</description>
  3641. <bitOffset>2</bitOffset>
  3642. <bitWidth>1</bitWidth>
  3643. <access>read-write</access>
  3644. <enumeratedValues>
  3645. <enumeratedValue>
  3646. <name>0</name>
  3647. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  3648. <value>#0</value>
  3649. </enumeratedValue>
  3650. <enumeratedValue>
  3651. <name>1</name>
  3652. <description>This peripheral requires supervisor privilege level for accesses.</description>
  3653. <value>#1</value>
  3654. </enumeratedValue>
  3655. </enumeratedValues>
  3656. </field>
  3657. <field>
  3658. <name>TP6</name>
  3659. <description>Trusted Protect</description>
  3660. <bitOffset>4</bitOffset>
  3661. <bitWidth>1</bitWidth>
  3662. <access>read-write</access>
  3663. <enumeratedValues>
  3664. <enumeratedValue>
  3665. <name>0</name>
  3666. <description>Accesses from an untrusted master are allowed.</description>
  3667. <value>#0</value>
  3668. </enumeratedValue>
  3669. <enumeratedValue>
  3670. <name>1</name>
  3671. <description>Accesses from an untrusted master are not allowed.</description>
  3672. <value>#1</value>
  3673. </enumeratedValue>
  3674. </enumeratedValues>
  3675. </field>
  3676. <field>
  3677. <name>WP6</name>
  3678. <description>Write Protect</description>
  3679. <bitOffset>5</bitOffset>
  3680. <bitWidth>1</bitWidth>
  3681. <access>read-write</access>
  3682. <enumeratedValues>
  3683. <enumeratedValue>
  3684. <name>0</name>
  3685. <description>This peripheral allows write accesses.</description>
  3686. <value>#0</value>
  3687. </enumeratedValue>
  3688. <enumeratedValue>
  3689. <name>1</name>
  3690. <description>This peripheral is write protected.</description>
  3691. <value>#1</value>
  3692. </enumeratedValue>
  3693. </enumeratedValues>
  3694. </field>
  3695. <field>
  3696. <name>SP6</name>
  3697. <description>Supervisor Protect</description>
  3698. <bitOffset>6</bitOffset>
  3699. <bitWidth>1</bitWidth>
  3700. <access>read-write</access>
  3701. <enumeratedValues>
  3702. <enumeratedValue>
  3703. <name>0</name>
  3704. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  3705. <value>#0</value>
  3706. </enumeratedValue>
  3707. <enumeratedValue>
  3708. <name>1</name>
  3709. <description>This peripheral requires supervisor privilege level for accesses.</description>
  3710. <value>#1</value>
  3711. </enumeratedValue>
  3712. </enumeratedValues>
  3713. </field>
  3714. <field>
  3715. <name>TP5</name>
  3716. <description>Trusted Protect</description>
  3717. <bitOffset>8</bitOffset>
  3718. <bitWidth>1</bitWidth>
  3719. <access>read-write</access>
  3720. <enumeratedValues>
  3721. <enumeratedValue>
  3722. <name>0</name>
  3723. <description>Accesses from an untrusted master are allowed.</description>
  3724. <value>#0</value>
  3725. </enumeratedValue>
  3726. <enumeratedValue>
  3727. <name>1</name>
  3728. <description>Accesses from an untrusted master are not allowed.</description>
  3729. <value>#1</value>
  3730. </enumeratedValue>
  3731. </enumeratedValues>
  3732. </field>
  3733. <field>
  3734. <name>WP5</name>
  3735. <description>Write Protect</description>
  3736. <bitOffset>9</bitOffset>
  3737. <bitWidth>1</bitWidth>
  3738. <access>read-write</access>
  3739. <enumeratedValues>
  3740. <enumeratedValue>
  3741. <name>0</name>
  3742. <description>This peripheral allows write accesses.</description>
  3743. <value>#0</value>
  3744. </enumeratedValue>
  3745. <enumeratedValue>
  3746. <name>1</name>
  3747. <description>This peripheral is write protected.</description>
  3748. <value>#1</value>
  3749. </enumeratedValue>
  3750. </enumeratedValues>
  3751. </field>
  3752. <field>
  3753. <name>SP5</name>
  3754. <description>Supervisor Protect</description>
  3755. <bitOffset>10</bitOffset>
  3756. <bitWidth>1</bitWidth>
  3757. <access>read-write</access>
  3758. <enumeratedValues>
  3759. <enumeratedValue>
  3760. <name>0</name>
  3761. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  3762. <value>#0</value>
  3763. </enumeratedValue>
  3764. <enumeratedValue>
  3765. <name>1</name>
  3766. <description>This peripheral requires supervisor privilege level for accesses.</description>
  3767. <value>#1</value>
  3768. </enumeratedValue>
  3769. </enumeratedValues>
  3770. </field>
  3771. <field>
  3772. <name>TP4</name>
  3773. <description>Trusted Protect</description>
  3774. <bitOffset>12</bitOffset>
  3775. <bitWidth>1</bitWidth>
  3776. <access>read-write</access>
  3777. <enumeratedValues>
  3778. <enumeratedValue>
  3779. <name>0</name>
  3780. <description>Accesses from an untrusted master are allowed.</description>
  3781. <value>#0</value>
  3782. </enumeratedValue>
  3783. <enumeratedValue>
  3784. <name>1</name>
  3785. <description>Accesses from an untrusted master are not allowed.</description>
  3786. <value>#1</value>
  3787. </enumeratedValue>
  3788. </enumeratedValues>
  3789. </field>
  3790. <field>
  3791. <name>WP4</name>
  3792. <description>Write Protect</description>
  3793. <bitOffset>13</bitOffset>
  3794. <bitWidth>1</bitWidth>
  3795. <access>read-write</access>
  3796. <enumeratedValues>
  3797. <enumeratedValue>
  3798. <name>0</name>
  3799. <description>This peripheral allows write accesses.</description>
  3800. <value>#0</value>
  3801. </enumeratedValue>
  3802. <enumeratedValue>
  3803. <name>1</name>
  3804. <description>This peripheral is write protected.</description>
  3805. <value>#1</value>
  3806. </enumeratedValue>
  3807. </enumeratedValues>
  3808. </field>
  3809. <field>
  3810. <name>SP4</name>
  3811. <description>Supervisor Protect</description>
  3812. <bitOffset>14</bitOffset>
  3813. <bitWidth>1</bitWidth>
  3814. <access>read-write</access>
  3815. <enumeratedValues>
  3816. <enumeratedValue>
  3817. <name>0</name>
  3818. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  3819. <value>#0</value>
  3820. </enumeratedValue>
  3821. <enumeratedValue>
  3822. <name>1</name>
  3823. <description>This peripheral requires supervisor privilege level for accesses.</description>
  3824. <value>#1</value>
  3825. </enumeratedValue>
  3826. </enumeratedValues>
  3827. </field>
  3828. <field>
  3829. <name>TP3</name>
  3830. <description>Trusted Protect</description>
  3831. <bitOffset>16</bitOffset>
  3832. <bitWidth>1</bitWidth>
  3833. <access>read-write</access>
  3834. <enumeratedValues>
  3835. <enumeratedValue>
  3836. <name>0</name>
  3837. <description>Accesses from an untrusted master are allowed.</description>
  3838. <value>#0</value>
  3839. </enumeratedValue>
  3840. <enumeratedValue>
  3841. <name>1</name>
  3842. <description>Accesses from an untrusted master are not allowed.</description>
  3843. <value>#1</value>
  3844. </enumeratedValue>
  3845. </enumeratedValues>
  3846. </field>
  3847. <field>
  3848. <name>WP3</name>
  3849. <description>Write Protect</description>
  3850. <bitOffset>17</bitOffset>
  3851. <bitWidth>1</bitWidth>
  3852. <access>read-write</access>
  3853. <enumeratedValues>
  3854. <enumeratedValue>
  3855. <name>0</name>
  3856. <description>This peripheral allows write accesses.</description>
  3857. <value>#0</value>
  3858. </enumeratedValue>
  3859. <enumeratedValue>
  3860. <name>1</name>
  3861. <description>This peripheral is write protected.</description>
  3862. <value>#1</value>
  3863. </enumeratedValue>
  3864. </enumeratedValues>
  3865. </field>
  3866. <field>
  3867. <name>SP3</name>
  3868. <description>Supervisor Protect</description>
  3869. <bitOffset>18</bitOffset>
  3870. <bitWidth>1</bitWidth>
  3871. <access>read-write</access>
  3872. <enumeratedValues>
  3873. <enumeratedValue>
  3874. <name>0</name>
  3875. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  3876. <value>#0</value>
  3877. </enumeratedValue>
  3878. <enumeratedValue>
  3879. <name>1</name>
  3880. <description>This peripheral requires supervisor privilege level for accesses.</description>
  3881. <value>#1</value>
  3882. </enumeratedValue>
  3883. </enumeratedValues>
  3884. </field>
  3885. <field>
  3886. <name>TP2</name>
  3887. <description>Trusted Protect</description>
  3888. <bitOffset>20</bitOffset>
  3889. <bitWidth>1</bitWidth>
  3890. <access>read-write</access>
  3891. <enumeratedValues>
  3892. <enumeratedValue>
  3893. <name>0</name>
  3894. <description>Accesses from an untrusted master are allowed.</description>
  3895. <value>#0</value>
  3896. </enumeratedValue>
  3897. <enumeratedValue>
  3898. <name>1</name>
  3899. <description>Accesses from an untrusted master are not allowed.</description>
  3900. <value>#1</value>
  3901. </enumeratedValue>
  3902. </enumeratedValues>
  3903. </field>
  3904. <field>
  3905. <name>WP2</name>
  3906. <description>Write Protect</description>
  3907. <bitOffset>21</bitOffset>
  3908. <bitWidth>1</bitWidth>
  3909. <access>read-write</access>
  3910. <enumeratedValues>
  3911. <enumeratedValue>
  3912. <name>0</name>
  3913. <description>This peripheral allows write accesses.</description>
  3914. <value>#0</value>
  3915. </enumeratedValue>
  3916. <enumeratedValue>
  3917. <name>1</name>
  3918. <description>This peripheral is write protected.</description>
  3919. <value>#1</value>
  3920. </enumeratedValue>
  3921. </enumeratedValues>
  3922. </field>
  3923. <field>
  3924. <name>SP2</name>
  3925. <description>Supervisor Protect</description>
  3926. <bitOffset>22</bitOffset>
  3927. <bitWidth>1</bitWidth>
  3928. <access>read-write</access>
  3929. <enumeratedValues>
  3930. <enumeratedValue>
  3931. <name>0</name>
  3932. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  3933. <value>#0</value>
  3934. </enumeratedValue>
  3935. <enumeratedValue>
  3936. <name>1</name>
  3937. <description>This peripheral requires supervisor privilege level for accesses.</description>
  3938. <value>#1</value>
  3939. </enumeratedValue>
  3940. </enumeratedValues>
  3941. </field>
  3942. <field>
  3943. <name>TP1</name>
  3944. <description>Trusted Protect</description>
  3945. <bitOffset>24</bitOffset>
  3946. <bitWidth>1</bitWidth>
  3947. <access>read-write</access>
  3948. <enumeratedValues>
  3949. <enumeratedValue>
  3950. <name>0</name>
  3951. <description>Accesses from an untrusted master are allowed.</description>
  3952. <value>#0</value>
  3953. </enumeratedValue>
  3954. <enumeratedValue>
  3955. <name>1</name>
  3956. <description>Accesses from an untrusted master are not allowed.</description>
  3957. <value>#1</value>
  3958. </enumeratedValue>
  3959. </enumeratedValues>
  3960. </field>
  3961. <field>
  3962. <name>WP1</name>
  3963. <description>Write Protect</description>
  3964. <bitOffset>25</bitOffset>
  3965. <bitWidth>1</bitWidth>
  3966. <access>read-write</access>
  3967. <enumeratedValues>
  3968. <enumeratedValue>
  3969. <name>0</name>
  3970. <description>This peripheral allows write accesses.</description>
  3971. <value>#0</value>
  3972. </enumeratedValue>
  3973. <enumeratedValue>
  3974. <name>1</name>
  3975. <description>This peripheral is write protected.</description>
  3976. <value>#1</value>
  3977. </enumeratedValue>
  3978. </enumeratedValues>
  3979. </field>
  3980. <field>
  3981. <name>SP1</name>
  3982. <description>Supervisor Protect</description>
  3983. <bitOffset>26</bitOffset>
  3984. <bitWidth>1</bitWidth>
  3985. <access>read-write</access>
  3986. <enumeratedValues>
  3987. <enumeratedValue>
  3988. <name>0</name>
  3989. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  3990. <value>#0</value>
  3991. </enumeratedValue>
  3992. <enumeratedValue>
  3993. <name>1</name>
  3994. <description>This peripheral requires supervisor privilege level for accesses.</description>
  3995. <value>#1</value>
  3996. </enumeratedValue>
  3997. </enumeratedValues>
  3998. </field>
  3999. <field>
  4000. <name>TP0</name>
  4001. <description>Trusted Protect</description>
  4002. <bitOffset>28</bitOffset>
  4003. <bitWidth>1</bitWidth>
  4004. <access>read-write</access>
  4005. <enumeratedValues>
  4006. <enumeratedValue>
  4007. <name>0</name>
  4008. <description>Accesses from an untrusted master are allowed.</description>
  4009. <value>#0</value>
  4010. </enumeratedValue>
  4011. <enumeratedValue>
  4012. <name>1</name>
  4013. <description>Accesses from an untrusted master are not allowed.</description>
  4014. <value>#1</value>
  4015. </enumeratedValue>
  4016. </enumeratedValues>
  4017. </field>
  4018. <field>
  4019. <name>WP0</name>
  4020. <description>Write Protect</description>
  4021. <bitOffset>29</bitOffset>
  4022. <bitWidth>1</bitWidth>
  4023. <access>read-write</access>
  4024. <enumeratedValues>
  4025. <enumeratedValue>
  4026. <name>0</name>
  4027. <description>This peripheral allows write accesses.</description>
  4028. <value>#0</value>
  4029. </enumeratedValue>
  4030. <enumeratedValue>
  4031. <name>1</name>
  4032. <description>This peripheral is write protected.</description>
  4033. <value>#1</value>
  4034. </enumeratedValue>
  4035. </enumeratedValues>
  4036. </field>
  4037. <field>
  4038. <name>SP0</name>
  4039. <description>Supervisor Protect</description>
  4040. <bitOffset>30</bitOffset>
  4041. <bitWidth>1</bitWidth>
  4042. <access>read-write</access>
  4043. <enumeratedValues>
  4044. <enumeratedValue>
  4045. <name>0</name>
  4046. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  4047. <value>#0</value>
  4048. </enumeratedValue>
  4049. <enumeratedValue>
  4050. <name>1</name>
  4051. <description>This peripheral requires supervisor privilege level for accesses.</description>
  4052. <value>#1</value>
  4053. </enumeratedValue>
  4054. </enumeratedValues>
  4055. </field>
  4056. </fields>
  4057. </register>
  4058. <register>
  4059. <name>PACRH</name>
  4060. <description>Peripheral Access Control Register</description>
  4061. <addressOffset>0x4C</addressOffset>
  4062. <size>32</size>
  4063. <access>read-write</access>
  4064. <resetValue>0x44444444</resetValue>
  4065. <resetMask>0xFFFFFFFF</resetMask>
  4066. <fields>
  4067. <field>
  4068. <name>TP7</name>
  4069. <description>Trusted Protect</description>
  4070. <bitOffset>0</bitOffset>
  4071. <bitWidth>1</bitWidth>
  4072. <access>read-write</access>
  4073. <enumeratedValues>
  4074. <enumeratedValue>
  4075. <name>0</name>
  4076. <description>Accesses from an untrusted master are allowed.</description>
  4077. <value>#0</value>
  4078. </enumeratedValue>
  4079. <enumeratedValue>
  4080. <name>1</name>
  4081. <description>Accesses from an untrusted master are not allowed.</description>
  4082. <value>#1</value>
  4083. </enumeratedValue>
  4084. </enumeratedValues>
  4085. </field>
  4086. <field>
  4087. <name>WP7</name>
  4088. <description>Write Protect</description>
  4089. <bitOffset>1</bitOffset>
  4090. <bitWidth>1</bitWidth>
  4091. <access>read-write</access>
  4092. <enumeratedValues>
  4093. <enumeratedValue>
  4094. <name>0</name>
  4095. <description>This peripheral allows write accesses.</description>
  4096. <value>#0</value>
  4097. </enumeratedValue>
  4098. <enumeratedValue>
  4099. <name>1</name>
  4100. <description>This peripheral is write protected.</description>
  4101. <value>#1</value>
  4102. </enumeratedValue>
  4103. </enumeratedValues>
  4104. </field>
  4105. <field>
  4106. <name>SP7</name>
  4107. <description>Supervisor Protect</description>
  4108. <bitOffset>2</bitOffset>
  4109. <bitWidth>1</bitWidth>
  4110. <access>read-write</access>
  4111. <enumeratedValues>
  4112. <enumeratedValue>
  4113. <name>0</name>
  4114. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  4115. <value>#0</value>
  4116. </enumeratedValue>
  4117. <enumeratedValue>
  4118. <name>1</name>
  4119. <description>This peripheral requires supervisor privilege level for accesses.</description>
  4120. <value>#1</value>
  4121. </enumeratedValue>
  4122. </enumeratedValues>
  4123. </field>
  4124. <field>
  4125. <name>TP6</name>
  4126. <description>Trusted Protect</description>
  4127. <bitOffset>4</bitOffset>
  4128. <bitWidth>1</bitWidth>
  4129. <access>read-write</access>
  4130. <enumeratedValues>
  4131. <enumeratedValue>
  4132. <name>0</name>
  4133. <description>Accesses from an untrusted master are allowed.</description>
  4134. <value>#0</value>
  4135. </enumeratedValue>
  4136. <enumeratedValue>
  4137. <name>1</name>
  4138. <description>Accesses from an untrusted master are not allowed.</description>
  4139. <value>#1</value>
  4140. </enumeratedValue>
  4141. </enumeratedValues>
  4142. </field>
  4143. <field>
  4144. <name>WP6</name>
  4145. <description>Write Protect</description>
  4146. <bitOffset>5</bitOffset>
  4147. <bitWidth>1</bitWidth>
  4148. <access>read-write</access>
  4149. <enumeratedValues>
  4150. <enumeratedValue>
  4151. <name>0</name>
  4152. <description>This peripheral allows write accesses.</description>
  4153. <value>#0</value>
  4154. </enumeratedValue>
  4155. <enumeratedValue>
  4156. <name>1</name>
  4157. <description>This peripheral is write protected.</description>
  4158. <value>#1</value>
  4159. </enumeratedValue>
  4160. </enumeratedValues>
  4161. </field>
  4162. <field>
  4163. <name>SP6</name>
  4164. <description>Supervisor Protect</description>
  4165. <bitOffset>6</bitOffset>
  4166. <bitWidth>1</bitWidth>
  4167. <access>read-write</access>
  4168. <enumeratedValues>
  4169. <enumeratedValue>
  4170. <name>0</name>
  4171. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  4172. <value>#0</value>
  4173. </enumeratedValue>
  4174. <enumeratedValue>
  4175. <name>1</name>
  4176. <description>This peripheral requires supervisor privilege level for accesses.</description>
  4177. <value>#1</value>
  4178. </enumeratedValue>
  4179. </enumeratedValues>
  4180. </field>
  4181. <field>
  4182. <name>TP5</name>
  4183. <description>Trusted Protect</description>
  4184. <bitOffset>8</bitOffset>
  4185. <bitWidth>1</bitWidth>
  4186. <access>read-write</access>
  4187. <enumeratedValues>
  4188. <enumeratedValue>
  4189. <name>0</name>
  4190. <description>Accesses from an untrusted master are allowed.</description>
  4191. <value>#0</value>
  4192. </enumeratedValue>
  4193. <enumeratedValue>
  4194. <name>1</name>
  4195. <description>Accesses from an untrusted master are not allowed.</description>
  4196. <value>#1</value>
  4197. </enumeratedValue>
  4198. </enumeratedValues>
  4199. </field>
  4200. <field>
  4201. <name>WP5</name>
  4202. <description>Write Protect</description>
  4203. <bitOffset>9</bitOffset>
  4204. <bitWidth>1</bitWidth>
  4205. <access>read-write</access>
  4206. <enumeratedValues>
  4207. <enumeratedValue>
  4208. <name>0</name>
  4209. <description>This peripheral allows write accesses.</description>
  4210. <value>#0</value>
  4211. </enumeratedValue>
  4212. <enumeratedValue>
  4213. <name>1</name>
  4214. <description>This peripheral is write protected.</description>
  4215. <value>#1</value>
  4216. </enumeratedValue>
  4217. </enumeratedValues>
  4218. </field>
  4219. <field>
  4220. <name>SP5</name>
  4221. <description>Supervisor Protect</description>
  4222. <bitOffset>10</bitOffset>
  4223. <bitWidth>1</bitWidth>
  4224. <access>read-write</access>
  4225. <enumeratedValues>
  4226. <enumeratedValue>
  4227. <name>0</name>
  4228. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  4229. <value>#0</value>
  4230. </enumeratedValue>
  4231. <enumeratedValue>
  4232. <name>1</name>
  4233. <description>This peripheral requires supervisor privilege level for accesses.</description>
  4234. <value>#1</value>
  4235. </enumeratedValue>
  4236. </enumeratedValues>
  4237. </field>
  4238. <field>
  4239. <name>TP4</name>
  4240. <description>Trusted Protect</description>
  4241. <bitOffset>12</bitOffset>
  4242. <bitWidth>1</bitWidth>
  4243. <access>read-write</access>
  4244. <enumeratedValues>
  4245. <enumeratedValue>
  4246. <name>0</name>
  4247. <description>Accesses from an untrusted master are allowed.</description>
  4248. <value>#0</value>
  4249. </enumeratedValue>
  4250. <enumeratedValue>
  4251. <name>1</name>
  4252. <description>Accesses from an untrusted master are not allowed.</description>
  4253. <value>#1</value>
  4254. </enumeratedValue>
  4255. </enumeratedValues>
  4256. </field>
  4257. <field>
  4258. <name>WP4</name>
  4259. <description>Write Protect</description>
  4260. <bitOffset>13</bitOffset>
  4261. <bitWidth>1</bitWidth>
  4262. <access>read-write</access>
  4263. <enumeratedValues>
  4264. <enumeratedValue>
  4265. <name>0</name>
  4266. <description>This peripheral allows write accesses.</description>
  4267. <value>#0</value>
  4268. </enumeratedValue>
  4269. <enumeratedValue>
  4270. <name>1</name>
  4271. <description>This peripheral is write protected.</description>
  4272. <value>#1</value>
  4273. </enumeratedValue>
  4274. </enumeratedValues>
  4275. </field>
  4276. <field>
  4277. <name>SP4</name>
  4278. <description>Supervisor Protect</description>
  4279. <bitOffset>14</bitOffset>
  4280. <bitWidth>1</bitWidth>
  4281. <access>read-write</access>
  4282. <enumeratedValues>
  4283. <enumeratedValue>
  4284. <name>0</name>
  4285. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  4286. <value>#0</value>
  4287. </enumeratedValue>
  4288. <enumeratedValue>
  4289. <name>1</name>
  4290. <description>This peripheral requires supervisor privilege level for accesses.</description>
  4291. <value>#1</value>
  4292. </enumeratedValue>
  4293. </enumeratedValues>
  4294. </field>
  4295. <field>
  4296. <name>TP3</name>
  4297. <description>Trusted Protect</description>
  4298. <bitOffset>16</bitOffset>
  4299. <bitWidth>1</bitWidth>
  4300. <access>read-write</access>
  4301. <enumeratedValues>
  4302. <enumeratedValue>
  4303. <name>0</name>
  4304. <description>Accesses from an untrusted master are allowed.</description>
  4305. <value>#0</value>
  4306. </enumeratedValue>
  4307. <enumeratedValue>
  4308. <name>1</name>
  4309. <description>Accesses from an untrusted master are not allowed.</description>
  4310. <value>#1</value>
  4311. </enumeratedValue>
  4312. </enumeratedValues>
  4313. </field>
  4314. <field>
  4315. <name>WP3</name>
  4316. <description>Write Protect</description>
  4317. <bitOffset>17</bitOffset>
  4318. <bitWidth>1</bitWidth>
  4319. <access>read-write</access>
  4320. <enumeratedValues>
  4321. <enumeratedValue>
  4322. <name>0</name>
  4323. <description>This peripheral allows write accesses.</description>
  4324. <value>#0</value>
  4325. </enumeratedValue>
  4326. <enumeratedValue>
  4327. <name>1</name>
  4328. <description>This peripheral is write protected.</description>
  4329. <value>#1</value>
  4330. </enumeratedValue>
  4331. </enumeratedValues>
  4332. </field>
  4333. <field>
  4334. <name>SP3</name>
  4335. <description>Supervisor Protect</description>
  4336. <bitOffset>18</bitOffset>
  4337. <bitWidth>1</bitWidth>
  4338. <access>read-write</access>
  4339. <enumeratedValues>
  4340. <enumeratedValue>
  4341. <name>0</name>
  4342. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  4343. <value>#0</value>
  4344. </enumeratedValue>
  4345. <enumeratedValue>
  4346. <name>1</name>
  4347. <description>This peripheral requires supervisor privilege level for accesses.</description>
  4348. <value>#1</value>
  4349. </enumeratedValue>
  4350. </enumeratedValues>
  4351. </field>
  4352. <field>
  4353. <name>TP2</name>
  4354. <description>Trusted Protect</description>
  4355. <bitOffset>20</bitOffset>
  4356. <bitWidth>1</bitWidth>
  4357. <access>read-write</access>
  4358. <enumeratedValues>
  4359. <enumeratedValue>
  4360. <name>0</name>
  4361. <description>Accesses from an untrusted master are allowed.</description>
  4362. <value>#0</value>
  4363. </enumeratedValue>
  4364. <enumeratedValue>
  4365. <name>1</name>
  4366. <description>Accesses from an untrusted master are not allowed.</description>
  4367. <value>#1</value>
  4368. </enumeratedValue>
  4369. </enumeratedValues>
  4370. </field>
  4371. <field>
  4372. <name>WP2</name>
  4373. <description>Write Protect</description>
  4374. <bitOffset>21</bitOffset>
  4375. <bitWidth>1</bitWidth>
  4376. <access>read-write</access>
  4377. <enumeratedValues>
  4378. <enumeratedValue>
  4379. <name>0</name>
  4380. <description>This peripheral allows write accesses.</description>
  4381. <value>#0</value>
  4382. </enumeratedValue>
  4383. <enumeratedValue>
  4384. <name>1</name>
  4385. <description>This peripheral is write protected.</description>
  4386. <value>#1</value>
  4387. </enumeratedValue>
  4388. </enumeratedValues>
  4389. </field>
  4390. <field>
  4391. <name>SP2</name>
  4392. <description>Supervisor Protect</description>
  4393. <bitOffset>22</bitOffset>
  4394. <bitWidth>1</bitWidth>
  4395. <access>read-write</access>
  4396. <enumeratedValues>
  4397. <enumeratedValue>
  4398. <name>0</name>
  4399. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  4400. <value>#0</value>
  4401. </enumeratedValue>
  4402. <enumeratedValue>
  4403. <name>1</name>
  4404. <description>This peripheral requires supervisor privilege level for accesses.</description>
  4405. <value>#1</value>
  4406. </enumeratedValue>
  4407. </enumeratedValues>
  4408. </field>
  4409. <field>
  4410. <name>TP1</name>
  4411. <description>Trusted Protect</description>
  4412. <bitOffset>24</bitOffset>
  4413. <bitWidth>1</bitWidth>
  4414. <access>read-write</access>
  4415. <enumeratedValues>
  4416. <enumeratedValue>
  4417. <name>0</name>
  4418. <description>Accesses from an untrusted master are allowed.</description>
  4419. <value>#0</value>
  4420. </enumeratedValue>
  4421. <enumeratedValue>
  4422. <name>1</name>
  4423. <description>Accesses from an untrusted master are not allowed.</description>
  4424. <value>#1</value>
  4425. </enumeratedValue>
  4426. </enumeratedValues>
  4427. </field>
  4428. <field>
  4429. <name>WP1</name>
  4430. <description>Write Protect</description>
  4431. <bitOffset>25</bitOffset>
  4432. <bitWidth>1</bitWidth>
  4433. <access>read-write</access>
  4434. <enumeratedValues>
  4435. <enumeratedValue>
  4436. <name>0</name>
  4437. <description>This peripheral allows write accesses.</description>
  4438. <value>#0</value>
  4439. </enumeratedValue>
  4440. <enumeratedValue>
  4441. <name>1</name>
  4442. <description>This peripheral is write protected.</description>
  4443. <value>#1</value>
  4444. </enumeratedValue>
  4445. </enumeratedValues>
  4446. </field>
  4447. <field>
  4448. <name>SP1</name>
  4449. <description>Supervisor Protect</description>
  4450. <bitOffset>26</bitOffset>
  4451. <bitWidth>1</bitWidth>
  4452. <access>read-write</access>
  4453. <enumeratedValues>
  4454. <enumeratedValue>
  4455. <name>0</name>
  4456. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  4457. <value>#0</value>
  4458. </enumeratedValue>
  4459. <enumeratedValue>
  4460. <name>1</name>
  4461. <description>This peripheral requires supervisor privilege level for accesses.</description>
  4462. <value>#1</value>
  4463. </enumeratedValue>
  4464. </enumeratedValues>
  4465. </field>
  4466. <field>
  4467. <name>TP0</name>
  4468. <description>Trusted Protect</description>
  4469. <bitOffset>28</bitOffset>
  4470. <bitWidth>1</bitWidth>
  4471. <access>read-write</access>
  4472. <enumeratedValues>
  4473. <enumeratedValue>
  4474. <name>0</name>
  4475. <description>Accesses from an untrusted master are allowed.</description>
  4476. <value>#0</value>
  4477. </enumeratedValue>
  4478. <enumeratedValue>
  4479. <name>1</name>
  4480. <description>Accesses from an untrusted master are not allowed.</description>
  4481. <value>#1</value>
  4482. </enumeratedValue>
  4483. </enumeratedValues>
  4484. </field>
  4485. <field>
  4486. <name>WP0</name>
  4487. <description>Write Protect</description>
  4488. <bitOffset>29</bitOffset>
  4489. <bitWidth>1</bitWidth>
  4490. <access>read-write</access>
  4491. <enumeratedValues>
  4492. <enumeratedValue>
  4493. <name>0</name>
  4494. <description>This peripheral allows write accesses.</description>
  4495. <value>#0</value>
  4496. </enumeratedValue>
  4497. <enumeratedValue>
  4498. <name>1</name>
  4499. <description>This peripheral is write protected.</description>
  4500. <value>#1</value>
  4501. </enumeratedValue>
  4502. </enumeratedValues>
  4503. </field>
  4504. <field>
  4505. <name>SP0</name>
  4506. <description>Supervisor Protect</description>
  4507. <bitOffset>30</bitOffset>
  4508. <bitWidth>1</bitWidth>
  4509. <access>read-write</access>
  4510. <enumeratedValues>
  4511. <enumeratedValue>
  4512. <name>0</name>
  4513. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  4514. <value>#0</value>
  4515. </enumeratedValue>
  4516. <enumeratedValue>
  4517. <name>1</name>
  4518. <description>This peripheral requires supervisor privilege level for accesses.</description>
  4519. <value>#1</value>
  4520. </enumeratedValue>
  4521. </enumeratedValues>
  4522. </field>
  4523. </fields>
  4524. </register>
  4525. <register>
  4526. <name>PACRI</name>
  4527. <description>Peripheral Access Control Register</description>
  4528. <addressOffset>0x50</addressOffset>
  4529. <size>32</size>
  4530. <access>read-write</access>
  4531. <resetValue>0x44444444</resetValue>
  4532. <resetMask>0xFFFFFFFF</resetMask>
  4533. <fields>
  4534. <field>
  4535. <name>TP7</name>
  4536. <description>Trusted Protect</description>
  4537. <bitOffset>0</bitOffset>
  4538. <bitWidth>1</bitWidth>
  4539. <access>read-write</access>
  4540. <enumeratedValues>
  4541. <enumeratedValue>
  4542. <name>0</name>
  4543. <description>Accesses from an untrusted master are allowed.</description>
  4544. <value>#0</value>
  4545. </enumeratedValue>
  4546. <enumeratedValue>
  4547. <name>1</name>
  4548. <description>Accesses from an untrusted master are not allowed.</description>
  4549. <value>#1</value>
  4550. </enumeratedValue>
  4551. </enumeratedValues>
  4552. </field>
  4553. <field>
  4554. <name>WP7</name>
  4555. <description>Write Protect</description>
  4556. <bitOffset>1</bitOffset>
  4557. <bitWidth>1</bitWidth>
  4558. <access>read-write</access>
  4559. <enumeratedValues>
  4560. <enumeratedValue>
  4561. <name>0</name>
  4562. <description>This peripheral allows write accesses.</description>
  4563. <value>#0</value>
  4564. </enumeratedValue>
  4565. <enumeratedValue>
  4566. <name>1</name>
  4567. <description>This peripheral is write protected.</description>
  4568. <value>#1</value>
  4569. </enumeratedValue>
  4570. </enumeratedValues>
  4571. </field>
  4572. <field>
  4573. <name>SP7</name>
  4574. <description>Supervisor Protect</description>
  4575. <bitOffset>2</bitOffset>
  4576. <bitWidth>1</bitWidth>
  4577. <access>read-write</access>
  4578. <enumeratedValues>
  4579. <enumeratedValue>
  4580. <name>0</name>
  4581. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  4582. <value>#0</value>
  4583. </enumeratedValue>
  4584. <enumeratedValue>
  4585. <name>1</name>
  4586. <description>This peripheral requires supervisor privilege level for accesses.</description>
  4587. <value>#1</value>
  4588. </enumeratedValue>
  4589. </enumeratedValues>
  4590. </field>
  4591. <field>
  4592. <name>TP6</name>
  4593. <description>Trusted Protect</description>
  4594. <bitOffset>4</bitOffset>
  4595. <bitWidth>1</bitWidth>
  4596. <access>read-write</access>
  4597. <enumeratedValues>
  4598. <enumeratedValue>
  4599. <name>0</name>
  4600. <description>Accesses from an untrusted master are allowed.</description>
  4601. <value>#0</value>
  4602. </enumeratedValue>
  4603. <enumeratedValue>
  4604. <name>1</name>
  4605. <description>Accesses from an untrusted master are not allowed.</description>
  4606. <value>#1</value>
  4607. </enumeratedValue>
  4608. </enumeratedValues>
  4609. </field>
  4610. <field>
  4611. <name>WP6</name>
  4612. <description>Write Protect</description>
  4613. <bitOffset>5</bitOffset>
  4614. <bitWidth>1</bitWidth>
  4615. <access>read-write</access>
  4616. <enumeratedValues>
  4617. <enumeratedValue>
  4618. <name>0</name>
  4619. <description>This peripheral allows write accesses.</description>
  4620. <value>#0</value>
  4621. </enumeratedValue>
  4622. <enumeratedValue>
  4623. <name>1</name>
  4624. <description>This peripheral is write protected.</description>
  4625. <value>#1</value>
  4626. </enumeratedValue>
  4627. </enumeratedValues>
  4628. </field>
  4629. <field>
  4630. <name>SP6</name>
  4631. <description>Supervisor Protect</description>
  4632. <bitOffset>6</bitOffset>
  4633. <bitWidth>1</bitWidth>
  4634. <access>read-write</access>
  4635. <enumeratedValues>
  4636. <enumeratedValue>
  4637. <name>0</name>
  4638. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  4639. <value>#0</value>
  4640. </enumeratedValue>
  4641. <enumeratedValue>
  4642. <name>1</name>
  4643. <description>This peripheral requires supervisor privilege level for accesses.</description>
  4644. <value>#1</value>
  4645. </enumeratedValue>
  4646. </enumeratedValues>
  4647. </field>
  4648. <field>
  4649. <name>TP5</name>
  4650. <description>Trusted Protect</description>
  4651. <bitOffset>8</bitOffset>
  4652. <bitWidth>1</bitWidth>
  4653. <access>read-write</access>
  4654. <enumeratedValues>
  4655. <enumeratedValue>
  4656. <name>0</name>
  4657. <description>Accesses from an untrusted master are allowed.</description>
  4658. <value>#0</value>
  4659. </enumeratedValue>
  4660. <enumeratedValue>
  4661. <name>1</name>
  4662. <description>Accesses from an untrusted master are not allowed.</description>
  4663. <value>#1</value>
  4664. </enumeratedValue>
  4665. </enumeratedValues>
  4666. </field>
  4667. <field>
  4668. <name>WP5</name>
  4669. <description>Write Protect</description>
  4670. <bitOffset>9</bitOffset>
  4671. <bitWidth>1</bitWidth>
  4672. <access>read-write</access>
  4673. <enumeratedValues>
  4674. <enumeratedValue>
  4675. <name>0</name>
  4676. <description>This peripheral allows write accesses.</description>
  4677. <value>#0</value>
  4678. </enumeratedValue>
  4679. <enumeratedValue>
  4680. <name>1</name>
  4681. <description>This peripheral is write protected.</description>
  4682. <value>#1</value>
  4683. </enumeratedValue>
  4684. </enumeratedValues>
  4685. </field>
  4686. <field>
  4687. <name>SP5</name>
  4688. <description>Supervisor Protect</description>
  4689. <bitOffset>10</bitOffset>
  4690. <bitWidth>1</bitWidth>
  4691. <access>read-write</access>
  4692. <enumeratedValues>
  4693. <enumeratedValue>
  4694. <name>0</name>
  4695. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  4696. <value>#0</value>
  4697. </enumeratedValue>
  4698. <enumeratedValue>
  4699. <name>1</name>
  4700. <description>This peripheral requires supervisor privilege level for accesses.</description>
  4701. <value>#1</value>
  4702. </enumeratedValue>
  4703. </enumeratedValues>
  4704. </field>
  4705. <field>
  4706. <name>TP4</name>
  4707. <description>Trusted Protect</description>
  4708. <bitOffset>12</bitOffset>
  4709. <bitWidth>1</bitWidth>
  4710. <access>read-write</access>
  4711. <enumeratedValues>
  4712. <enumeratedValue>
  4713. <name>0</name>
  4714. <description>Accesses from an untrusted master are allowed.</description>
  4715. <value>#0</value>
  4716. </enumeratedValue>
  4717. <enumeratedValue>
  4718. <name>1</name>
  4719. <description>Accesses from an untrusted master are not allowed.</description>
  4720. <value>#1</value>
  4721. </enumeratedValue>
  4722. </enumeratedValues>
  4723. </field>
  4724. <field>
  4725. <name>WP4</name>
  4726. <description>Write Protect</description>
  4727. <bitOffset>13</bitOffset>
  4728. <bitWidth>1</bitWidth>
  4729. <access>read-write</access>
  4730. <enumeratedValues>
  4731. <enumeratedValue>
  4732. <name>0</name>
  4733. <description>This peripheral allows write accesses.</description>
  4734. <value>#0</value>
  4735. </enumeratedValue>
  4736. <enumeratedValue>
  4737. <name>1</name>
  4738. <description>This peripheral is write protected.</description>
  4739. <value>#1</value>
  4740. </enumeratedValue>
  4741. </enumeratedValues>
  4742. </field>
  4743. <field>
  4744. <name>SP4</name>
  4745. <description>Supervisor Protect</description>
  4746. <bitOffset>14</bitOffset>
  4747. <bitWidth>1</bitWidth>
  4748. <access>read-write</access>
  4749. <enumeratedValues>
  4750. <enumeratedValue>
  4751. <name>0</name>
  4752. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  4753. <value>#0</value>
  4754. </enumeratedValue>
  4755. <enumeratedValue>
  4756. <name>1</name>
  4757. <description>This peripheral requires supervisor privilege level for accesses.</description>
  4758. <value>#1</value>
  4759. </enumeratedValue>
  4760. </enumeratedValues>
  4761. </field>
  4762. <field>
  4763. <name>TP3</name>
  4764. <description>Trusted Protect</description>
  4765. <bitOffset>16</bitOffset>
  4766. <bitWidth>1</bitWidth>
  4767. <access>read-write</access>
  4768. <enumeratedValues>
  4769. <enumeratedValue>
  4770. <name>0</name>
  4771. <description>Accesses from an untrusted master are allowed.</description>
  4772. <value>#0</value>
  4773. </enumeratedValue>
  4774. <enumeratedValue>
  4775. <name>1</name>
  4776. <description>Accesses from an untrusted master are not allowed.</description>
  4777. <value>#1</value>
  4778. </enumeratedValue>
  4779. </enumeratedValues>
  4780. </field>
  4781. <field>
  4782. <name>WP3</name>
  4783. <description>Write Protect</description>
  4784. <bitOffset>17</bitOffset>
  4785. <bitWidth>1</bitWidth>
  4786. <access>read-write</access>
  4787. <enumeratedValues>
  4788. <enumeratedValue>
  4789. <name>0</name>
  4790. <description>This peripheral allows write accesses.</description>
  4791. <value>#0</value>
  4792. </enumeratedValue>
  4793. <enumeratedValue>
  4794. <name>1</name>
  4795. <description>This peripheral is write protected.</description>
  4796. <value>#1</value>
  4797. </enumeratedValue>
  4798. </enumeratedValues>
  4799. </field>
  4800. <field>
  4801. <name>SP3</name>
  4802. <description>Supervisor Protect</description>
  4803. <bitOffset>18</bitOffset>
  4804. <bitWidth>1</bitWidth>
  4805. <access>read-write</access>
  4806. <enumeratedValues>
  4807. <enumeratedValue>
  4808. <name>0</name>
  4809. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  4810. <value>#0</value>
  4811. </enumeratedValue>
  4812. <enumeratedValue>
  4813. <name>1</name>
  4814. <description>This peripheral requires supervisor privilege level for accesses.</description>
  4815. <value>#1</value>
  4816. </enumeratedValue>
  4817. </enumeratedValues>
  4818. </field>
  4819. <field>
  4820. <name>TP2</name>
  4821. <description>Trusted Protect</description>
  4822. <bitOffset>20</bitOffset>
  4823. <bitWidth>1</bitWidth>
  4824. <access>read-write</access>
  4825. <enumeratedValues>
  4826. <enumeratedValue>
  4827. <name>0</name>
  4828. <description>Accesses from an untrusted master are allowed.</description>
  4829. <value>#0</value>
  4830. </enumeratedValue>
  4831. <enumeratedValue>
  4832. <name>1</name>
  4833. <description>Accesses from an untrusted master are not allowed.</description>
  4834. <value>#1</value>
  4835. </enumeratedValue>
  4836. </enumeratedValues>
  4837. </field>
  4838. <field>
  4839. <name>WP2</name>
  4840. <description>Write Protect</description>
  4841. <bitOffset>21</bitOffset>
  4842. <bitWidth>1</bitWidth>
  4843. <access>read-write</access>
  4844. <enumeratedValues>
  4845. <enumeratedValue>
  4846. <name>0</name>
  4847. <description>This peripheral allows write accesses.</description>
  4848. <value>#0</value>
  4849. </enumeratedValue>
  4850. <enumeratedValue>
  4851. <name>1</name>
  4852. <description>This peripheral is write protected.</description>
  4853. <value>#1</value>
  4854. </enumeratedValue>
  4855. </enumeratedValues>
  4856. </field>
  4857. <field>
  4858. <name>SP2</name>
  4859. <description>Supervisor Protect</description>
  4860. <bitOffset>22</bitOffset>
  4861. <bitWidth>1</bitWidth>
  4862. <access>read-write</access>
  4863. <enumeratedValues>
  4864. <enumeratedValue>
  4865. <name>0</name>
  4866. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  4867. <value>#0</value>
  4868. </enumeratedValue>
  4869. <enumeratedValue>
  4870. <name>1</name>
  4871. <description>This peripheral requires supervisor privilege level for accesses.</description>
  4872. <value>#1</value>
  4873. </enumeratedValue>
  4874. </enumeratedValues>
  4875. </field>
  4876. <field>
  4877. <name>TP1</name>
  4878. <description>Trusted Protect</description>
  4879. <bitOffset>24</bitOffset>
  4880. <bitWidth>1</bitWidth>
  4881. <access>read-write</access>
  4882. <enumeratedValues>
  4883. <enumeratedValue>
  4884. <name>0</name>
  4885. <description>Accesses from an untrusted master are allowed.</description>
  4886. <value>#0</value>
  4887. </enumeratedValue>
  4888. <enumeratedValue>
  4889. <name>1</name>
  4890. <description>Accesses from an untrusted master are not allowed.</description>
  4891. <value>#1</value>
  4892. </enumeratedValue>
  4893. </enumeratedValues>
  4894. </field>
  4895. <field>
  4896. <name>WP1</name>
  4897. <description>Write Protect</description>
  4898. <bitOffset>25</bitOffset>
  4899. <bitWidth>1</bitWidth>
  4900. <access>read-write</access>
  4901. <enumeratedValues>
  4902. <enumeratedValue>
  4903. <name>0</name>
  4904. <description>This peripheral allows write accesses.</description>
  4905. <value>#0</value>
  4906. </enumeratedValue>
  4907. <enumeratedValue>
  4908. <name>1</name>
  4909. <description>This peripheral is write protected.</description>
  4910. <value>#1</value>
  4911. </enumeratedValue>
  4912. </enumeratedValues>
  4913. </field>
  4914. <field>
  4915. <name>SP1</name>
  4916. <description>Supervisor Protect</description>
  4917. <bitOffset>26</bitOffset>
  4918. <bitWidth>1</bitWidth>
  4919. <access>read-write</access>
  4920. <enumeratedValues>
  4921. <enumeratedValue>
  4922. <name>0</name>
  4923. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  4924. <value>#0</value>
  4925. </enumeratedValue>
  4926. <enumeratedValue>
  4927. <name>1</name>
  4928. <description>This peripheral requires supervisor privilege level for accesses.</description>
  4929. <value>#1</value>
  4930. </enumeratedValue>
  4931. </enumeratedValues>
  4932. </field>
  4933. <field>
  4934. <name>TP0</name>
  4935. <description>Trusted Protect</description>
  4936. <bitOffset>28</bitOffset>
  4937. <bitWidth>1</bitWidth>
  4938. <access>read-write</access>
  4939. <enumeratedValues>
  4940. <enumeratedValue>
  4941. <name>0</name>
  4942. <description>Accesses from an untrusted master are allowed.</description>
  4943. <value>#0</value>
  4944. </enumeratedValue>
  4945. <enumeratedValue>
  4946. <name>1</name>
  4947. <description>Accesses from an untrusted master are not allowed.</description>
  4948. <value>#1</value>
  4949. </enumeratedValue>
  4950. </enumeratedValues>
  4951. </field>
  4952. <field>
  4953. <name>WP0</name>
  4954. <description>Write Protect</description>
  4955. <bitOffset>29</bitOffset>
  4956. <bitWidth>1</bitWidth>
  4957. <access>read-write</access>
  4958. <enumeratedValues>
  4959. <enumeratedValue>
  4960. <name>0</name>
  4961. <description>This peripheral allows write accesses.</description>
  4962. <value>#0</value>
  4963. </enumeratedValue>
  4964. <enumeratedValue>
  4965. <name>1</name>
  4966. <description>This peripheral is write protected.</description>
  4967. <value>#1</value>
  4968. </enumeratedValue>
  4969. </enumeratedValues>
  4970. </field>
  4971. <field>
  4972. <name>SP0</name>
  4973. <description>Supervisor Protect</description>
  4974. <bitOffset>30</bitOffset>
  4975. <bitWidth>1</bitWidth>
  4976. <access>read-write</access>
  4977. <enumeratedValues>
  4978. <enumeratedValue>
  4979. <name>0</name>
  4980. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  4981. <value>#0</value>
  4982. </enumeratedValue>
  4983. <enumeratedValue>
  4984. <name>1</name>
  4985. <description>This peripheral requires supervisor privilege level for accesses.</description>
  4986. <value>#1</value>
  4987. </enumeratedValue>
  4988. </enumeratedValues>
  4989. </field>
  4990. </fields>
  4991. </register>
  4992. <register>
  4993. <name>PACRJ</name>
  4994. <description>Peripheral Access Control Register</description>
  4995. <addressOffset>0x54</addressOffset>
  4996. <size>32</size>
  4997. <access>read-write</access>
  4998. <resetValue>0x44444444</resetValue>
  4999. <resetMask>0xFFFFFFFF</resetMask>
  5000. <fields>
  5001. <field>
  5002. <name>TP7</name>
  5003. <description>Trusted Protect</description>
  5004. <bitOffset>0</bitOffset>
  5005. <bitWidth>1</bitWidth>
  5006. <access>read-write</access>
  5007. <enumeratedValues>
  5008. <enumeratedValue>
  5009. <name>0</name>
  5010. <description>Accesses from an untrusted master are allowed.</description>
  5011. <value>#0</value>
  5012. </enumeratedValue>
  5013. <enumeratedValue>
  5014. <name>1</name>
  5015. <description>Accesses from an untrusted master are not allowed.</description>
  5016. <value>#1</value>
  5017. </enumeratedValue>
  5018. </enumeratedValues>
  5019. </field>
  5020. <field>
  5021. <name>WP7</name>
  5022. <description>Write Protect</description>
  5023. <bitOffset>1</bitOffset>
  5024. <bitWidth>1</bitWidth>
  5025. <access>read-write</access>
  5026. <enumeratedValues>
  5027. <enumeratedValue>
  5028. <name>0</name>
  5029. <description>This peripheral allows write accesses.</description>
  5030. <value>#0</value>
  5031. </enumeratedValue>
  5032. <enumeratedValue>
  5033. <name>1</name>
  5034. <description>This peripheral is write protected.</description>
  5035. <value>#1</value>
  5036. </enumeratedValue>
  5037. </enumeratedValues>
  5038. </field>
  5039. <field>
  5040. <name>SP7</name>
  5041. <description>Supervisor Protect</description>
  5042. <bitOffset>2</bitOffset>
  5043. <bitWidth>1</bitWidth>
  5044. <access>read-write</access>
  5045. <enumeratedValues>
  5046. <enumeratedValue>
  5047. <name>0</name>
  5048. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  5049. <value>#0</value>
  5050. </enumeratedValue>
  5051. <enumeratedValue>
  5052. <name>1</name>
  5053. <description>This peripheral requires supervisor privilege level for accesses.</description>
  5054. <value>#1</value>
  5055. </enumeratedValue>
  5056. </enumeratedValues>
  5057. </field>
  5058. <field>
  5059. <name>TP6</name>
  5060. <description>Trusted Protect</description>
  5061. <bitOffset>4</bitOffset>
  5062. <bitWidth>1</bitWidth>
  5063. <access>read-write</access>
  5064. <enumeratedValues>
  5065. <enumeratedValue>
  5066. <name>0</name>
  5067. <description>Accesses from an untrusted master are allowed.</description>
  5068. <value>#0</value>
  5069. </enumeratedValue>
  5070. <enumeratedValue>
  5071. <name>1</name>
  5072. <description>Accesses from an untrusted master are not allowed.</description>
  5073. <value>#1</value>
  5074. </enumeratedValue>
  5075. </enumeratedValues>
  5076. </field>
  5077. <field>
  5078. <name>WP6</name>
  5079. <description>Write Protect</description>
  5080. <bitOffset>5</bitOffset>
  5081. <bitWidth>1</bitWidth>
  5082. <access>read-write</access>
  5083. <enumeratedValues>
  5084. <enumeratedValue>
  5085. <name>0</name>
  5086. <description>This peripheral allows write accesses.</description>
  5087. <value>#0</value>
  5088. </enumeratedValue>
  5089. <enumeratedValue>
  5090. <name>1</name>
  5091. <description>This peripheral is write protected.</description>
  5092. <value>#1</value>
  5093. </enumeratedValue>
  5094. </enumeratedValues>
  5095. </field>
  5096. <field>
  5097. <name>SP6</name>
  5098. <description>Supervisor Protect</description>
  5099. <bitOffset>6</bitOffset>
  5100. <bitWidth>1</bitWidth>
  5101. <access>read-write</access>
  5102. <enumeratedValues>
  5103. <enumeratedValue>
  5104. <name>0</name>
  5105. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  5106. <value>#0</value>
  5107. </enumeratedValue>
  5108. <enumeratedValue>
  5109. <name>1</name>
  5110. <description>This peripheral requires supervisor privilege level for accesses.</description>
  5111. <value>#1</value>
  5112. </enumeratedValue>
  5113. </enumeratedValues>
  5114. </field>
  5115. <field>
  5116. <name>TP5</name>
  5117. <description>Trusted Protect</description>
  5118. <bitOffset>8</bitOffset>
  5119. <bitWidth>1</bitWidth>
  5120. <access>read-write</access>
  5121. <enumeratedValues>
  5122. <enumeratedValue>
  5123. <name>0</name>
  5124. <description>Accesses from an untrusted master are allowed.</description>
  5125. <value>#0</value>
  5126. </enumeratedValue>
  5127. <enumeratedValue>
  5128. <name>1</name>
  5129. <description>Accesses from an untrusted master are not allowed.</description>
  5130. <value>#1</value>
  5131. </enumeratedValue>
  5132. </enumeratedValues>
  5133. </field>
  5134. <field>
  5135. <name>WP5</name>
  5136. <description>Write Protect</description>
  5137. <bitOffset>9</bitOffset>
  5138. <bitWidth>1</bitWidth>
  5139. <access>read-write</access>
  5140. <enumeratedValues>
  5141. <enumeratedValue>
  5142. <name>0</name>
  5143. <description>This peripheral allows write accesses.</description>
  5144. <value>#0</value>
  5145. </enumeratedValue>
  5146. <enumeratedValue>
  5147. <name>1</name>
  5148. <description>This peripheral is write protected.</description>
  5149. <value>#1</value>
  5150. </enumeratedValue>
  5151. </enumeratedValues>
  5152. </field>
  5153. <field>
  5154. <name>SP5</name>
  5155. <description>Supervisor Protect</description>
  5156. <bitOffset>10</bitOffset>
  5157. <bitWidth>1</bitWidth>
  5158. <access>read-write</access>
  5159. <enumeratedValues>
  5160. <enumeratedValue>
  5161. <name>0</name>
  5162. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  5163. <value>#0</value>
  5164. </enumeratedValue>
  5165. <enumeratedValue>
  5166. <name>1</name>
  5167. <description>This peripheral requires supervisor privilege level for accesses.</description>
  5168. <value>#1</value>
  5169. </enumeratedValue>
  5170. </enumeratedValues>
  5171. </field>
  5172. <field>
  5173. <name>TP4</name>
  5174. <description>Trusted Protect</description>
  5175. <bitOffset>12</bitOffset>
  5176. <bitWidth>1</bitWidth>
  5177. <access>read-write</access>
  5178. <enumeratedValues>
  5179. <enumeratedValue>
  5180. <name>0</name>
  5181. <description>Accesses from an untrusted master are allowed.</description>
  5182. <value>#0</value>
  5183. </enumeratedValue>
  5184. <enumeratedValue>
  5185. <name>1</name>
  5186. <description>Accesses from an untrusted master are not allowed.</description>
  5187. <value>#1</value>
  5188. </enumeratedValue>
  5189. </enumeratedValues>
  5190. </field>
  5191. <field>
  5192. <name>WP4</name>
  5193. <description>Write Protect</description>
  5194. <bitOffset>13</bitOffset>
  5195. <bitWidth>1</bitWidth>
  5196. <access>read-write</access>
  5197. <enumeratedValues>
  5198. <enumeratedValue>
  5199. <name>0</name>
  5200. <description>This peripheral allows write accesses.</description>
  5201. <value>#0</value>
  5202. </enumeratedValue>
  5203. <enumeratedValue>
  5204. <name>1</name>
  5205. <description>This peripheral is write protected.</description>
  5206. <value>#1</value>
  5207. </enumeratedValue>
  5208. </enumeratedValues>
  5209. </field>
  5210. <field>
  5211. <name>SP4</name>
  5212. <description>Supervisor Protect</description>
  5213. <bitOffset>14</bitOffset>
  5214. <bitWidth>1</bitWidth>
  5215. <access>read-write</access>
  5216. <enumeratedValues>
  5217. <enumeratedValue>
  5218. <name>0</name>
  5219. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  5220. <value>#0</value>
  5221. </enumeratedValue>
  5222. <enumeratedValue>
  5223. <name>1</name>
  5224. <description>This peripheral requires supervisor privilege level for accesses.</description>
  5225. <value>#1</value>
  5226. </enumeratedValue>
  5227. </enumeratedValues>
  5228. </field>
  5229. <field>
  5230. <name>TP3</name>
  5231. <description>Trusted Protect</description>
  5232. <bitOffset>16</bitOffset>
  5233. <bitWidth>1</bitWidth>
  5234. <access>read-write</access>
  5235. <enumeratedValues>
  5236. <enumeratedValue>
  5237. <name>0</name>
  5238. <description>Accesses from an untrusted master are allowed.</description>
  5239. <value>#0</value>
  5240. </enumeratedValue>
  5241. <enumeratedValue>
  5242. <name>1</name>
  5243. <description>Accesses from an untrusted master are not allowed.</description>
  5244. <value>#1</value>
  5245. </enumeratedValue>
  5246. </enumeratedValues>
  5247. </field>
  5248. <field>
  5249. <name>WP3</name>
  5250. <description>Write Protect</description>
  5251. <bitOffset>17</bitOffset>
  5252. <bitWidth>1</bitWidth>
  5253. <access>read-write</access>
  5254. <enumeratedValues>
  5255. <enumeratedValue>
  5256. <name>0</name>
  5257. <description>This peripheral allows write accesses.</description>
  5258. <value>#0</value>
  5259. </enumeratedValue>
  5260. <enumeratedValue>
  5261. <name>1</name>
  5262. <description>This peripheral is write protected.</description>
  5263. <value>#1</value>
  5264. </enumeratedValue>
  5265. </enumeratedValues>
  5266. </field>
  5267. <field>
  5268. <name>SP3</name>
  5269. <description>Supervisor Protect</description>
  5270. <bitOffset>18</bitOffset>
  5271. <bitWidth>1</bitWidth>
  5272. <access>read-write</access>
  5273. <enumeratedValues>
  5274. <enumeratedValue>
  5275. <name>0</name>
  5276. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  5277. <value>#0</value>
  5278. </enumeratedValue>
  5279. <enumeratedValue>
  5280. <name>1</name>
  5281. <description>This peripheral requires supervisor privilege level for accesses.</description>
  5282. <value>#1</value>
  5283. </enumeratedValue>
  5284. </enumeratedValues>
  5285. </field>
  5286. <field>
  5287. <name>TP2</name>
  5288. <description>Trusted Protect</description>
  5289. <bitOffset>20</bitOffset>
  5290. <bitWidth>1</bitWidth>
  5291. <access>read-write</access>
  5292. <enumeratedValues>
  5293. <enumeratedValue>
  5294. <name>0</name>
  5295. <description>Accesses from an untrusted master are allowed.</description>
  5296. <value>#0</value>
  5297. </enumeratedValue>
  5298. <enumeratedValue>
  5299. <name>1</name>
  5300. <description>Accesses from an untrusted master are not allowed.</description>
  5301. <value>#1</value>
  5302. </enumeratedValue>
  5303. </enumeratedValues>
  5304. </field>
  5305. <field>
  5306. <name>WP2</name>
  5307. <description>Write Protect</description>
  5308. <bitOffset>21</bitOffset>
  5309. <bitWidth>1</bitWidth>
  5310. <access>read-write</access>
  5311. <enumeratedValues>
  5312. <enumeratedValue>
  5313. <name>0</name>
  5314. <description>This peripheral allows write accesses.</description>
  5315. <value>#0</value>
  5316. </enumeratedValue>
  5317. <enumeratedValue>
  5318. <name>1</name>
  5319. <description>This peripheral is write protected.</description>
  5320. <value>#1</value>
  5321. </enumeratedValue>
  5322. </enumeratedValues>
  5323. </field>
  5324. <field>
  5325. <name>SP2</name>
  5326. <description>Supervisor Protect</description>
  5327. <bitOffset>22</bitOffset>
  5328. <bitWidth>1</bitWidth>
  5329. <access>read-write</access>
  5330. <enumeratedValues>
  5331. <enumeratedValue>
  5332. <name>0</name>
  5333. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  5334. <value>#0</value>
  5335. </enumeratedValue>
  5336. <enumeratedValue>
  5337. <name>1</name>
  5338. <description>This peripheral requires supervisor privilege level for accesses.</description>
  5339. <value>#1</value>
  5340. </enumeratedValue>
  5341. </enumeratedValues>
  5342. </field>
  5343. <field>
  5344. <name>TP1</name>
  5345. <description>Trusted Protect</description>
  5346. <bitOffset>24</bitOffset>
  5347. <bitWidth>1</bitWidth>
  5348. <access>read-write</access>
  5349. <enumeratedValues>
  5350. <enumeratedValue>
  5351. <name>0</name>
  5352. <description>Accesses from an untrusted master are allowed.</description>
  5353. <value>#0</value>
  5354. </enumeratedValue>
  5355. <enumeratedValue>
  5356. <name>1</name>
  5357. <description>Accesses from an untrusted master are not allowed.</description>
  5358. <value>#1</value>
  5359. </enumeratedValue>
  5360. </enumeratedValues>
  5361. </field>
  5362. <field>
  5363. <name>WP1</name>
  5364. <description>Write Protect</description>
  5365. <bitOffset>25</bitOffset>
  5366. <bitWidth>1</bitWidth>
  5367. <access>read-write</access>
  5368. <enumeratedValues>
  5369. <enumeratedValue>
  5370. <name>0</name>
  5371. <description>This peripheral allows write accesses.</description>
  5372. <value>#0</value>
  5373. </enumeratedValue>
  5374. <enumeratedValue>
  5375. <name>1</name>
  5376. <description>This peripheral is write protected.</description>
  5377. <value>#1</value>
  5378. </enumeratedValue>
  5379. </enumeratedValues>
  5380. </field>
  5381. <field>
  5382. <name>SP1</name>
  5383. <description>Supervisor Protect</description>
  5384. <bitOffset>26</bitOffset>
  5385. <bitWidth>1</bitWidth>
  5386. <access>read-write</access>
  5387. <enumeratedValues>
  5388. <enumeratedValue>
  5389. <name>0</name>
  5390. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  5391. <value>#0</value>
  5392. </enumeratedValue>
  5393. <enumeratedValue>
  5394. <name>1</name>
  5395. <description>This peripheral requires supervisor privilege level for accesses.</description>
  5396. <value>#1</value>
  5397. </enumeratedValue>
  5398. </enumeratedValues>
  5399. </field>
  5400. <field>
  5401. <name>TP0</name>
  5402. <description>Trusted Protect</description>
  5403. <bitOffset>28</bitOffset>
  5404. <bitWidth>1</bitWidth>
  5405. <access>read-write</access>
  5406. <enumeratedValues>
  5407. <enumeratedValue>
  5408. <name>0</name>
  5409. <description>Accesses from an untrusted master are allowed.</description>
  5410. <value>#0</value>
  5411. </enumeratedValue>
  5412. <enumeratedValue>
  5413. <name>1</name>
  5414. <description>Accesses from an untrusted master are not allowed.</description>
  5415. <value>#1</value>
  5416. </enumeratedValue>
  5417. </enumeratedValues>
  5418. </field>
  5419. <field>
  5420. <name>WP0</name>
  5421. <description>Write Protect</description>
  5422. <bitOffset>29</bitOffset>
  5423. <bitWidth>1</bitWidth>
  5424. <access>read-write</access>
  5425. <enumeratedValues>
  5426. <enumeratedValue>
  5427. <name>0</name>
  5428. <description>This peripheral allows write accesses.</description>
  5429. <value>#0</value>
  5430. </enumeratedValue>
  5431. <enumeratedValue>
  5432. <name>1</name>
  5433. <description>This peripheral is write protected.</description>
  5434. <value>#1</value>
  5435. </enumeratedValue>
  5436. </enumeratedValues>
  5437. </field>
  5438. <field>
  5439. <name>SP0</name>
  5440. <description>Supervisor Protect</description>
  5441. <bitOffset>30</bitOffset>
  5442. <bitWidth>1</bitWidth>
  5443. <access>read-write</access>
  5444. <enumeratedValues>
  5445. <enumeratedValue>
  5446. <name>0</name>
  5447. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  5448. <value>#0</value>
  5449. </enumeratedValue>
  5450. <enumeratedValue>
  5451. <name>1</name>
  5452. <description>This peripheral requires supervisor privilege level for accesses.</description>
  5453. <value>#1</value>
  5454. </enumeratedValue>
  5455. </enumeratedValues>
  5456. </field>
  5457. </fields>
  5458. </register>
  5459. <register>
  5460. <name>PACRK</name>
  5461. <description>Peripheral Access Control Register</description>
  5462. <addressOffset>0x58</addressOffset>
  5463. <size>32</size>
  5464. <access>read-write</access>
  5465. <resetValue>0x44444444</resetValue>
  5466. <resetMask>0xFFFFFFFF</resetMask>
  5467. <fields>
  5468. <field>
  5469. <name>TP7</name>
  5470. <description>Trusted Protect</description>
  5471. <bitOffset>0</bitOffset>
  5472. <bitWidth>1</bitWidth>
  5473. <access>read-write</access>
  5474. <enumeratedValues>
  5475. <enumeratedValue>
  5476. <name>0</name>
  5477. <description>Accesses from an untrusted master are allowed.</description>
  5478. <value>#0</value>
  5479. </enumeratedValue>
  5480. <enumeratedValue>
  5481. <name>1</name>
  5482. <description>Accesses from an untrusted master are not allowed.</description>
  5483. <value>#1</value>
  5484. </enumeratedValue>
  5485. </enumeratedValues>
  5486. </field>
  5487. <field>
  5488. <name>WP7</name>
  5489. <description>Write Protect</description>
  5490. <bitOffset>1</bitOffset>
  5491. <bitWidth>1</bitWidth>
  5492. <access>read-write</access>
  5493. <enumeratedValues>
  5494. <enumeratedValue>
  5495. <name>0</name>
  5496. <description>This peripheral allows write accesses.</description>
  5497. <value>#0</value>
  5498. </enumeratedValue>
  5499. <enumeratedValue>
  5500. <name>1</name>
  5501. <description>This peripheral is write protected.</description>
  5502. <value>#1</value>
  5503. </enumeratedValue>
  5504. </enumeratedValues>
  5505. </field>
  5506. <field>
  5507. <name>SP7</name>
  5508. <description>Supervisor Protect</description>
  5509. <bitOffset>2</bitOffset>
  5510. <bitWidth>1</bitWidth>
  5511. <access>read-write</access>
  5512. <enumeratedValues>
  5513. <enumeratedValue>
  5514. <name>0</name>
  5515. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  5516. <value>#0</value>
  5517. </enumeratedValue>
  5518. <enumeratedValue>
  5519. <name>1</name>
  5520. <description>This peripheral requires supervisor privilege level for accesses.</description>
  5521. <value>#1</value>
  5522. </enumeratedValue>
  5523. </enumeratedValues>
  5524. </field>
  5525. <field>
  5526. <name>TP6</name>
  5527. <description>Trusted Protect</description>
  5528. <bitOffset>4</bitOffset>
  5529. <bitWidth>1</bitWidth>
  5530. <access>read-write</access>
  5531. <enumeratedValues>
  5532. <enumeratedValue>
  5533. <name>0</name>
  5534. <description>Accesses from an untrusted master are allowed.</description>
  5535. <value>#0</value>
  5536. </enumeratedValue>
  5537. <enumeratedValue>
  5538. <name>1</name>
  5539. <description>Accesses from an untrusted master are not allowed.</description>
  5540. <value>#1</value>
  5541. </enumeratedValue>
  5542. </enumeratedValues>
  5543. </field>
  5544. <field>
  5545. <name>WP6</name>
  5546. <description>Write Protect</description>
  5547. <bitOffset>5</bitOffset>
  5548. <bitWidth>1</bitWidth>
  5549. <access>read-write</access>
  5550. <enumeratedValues>
  5551. <enumeratedValue>
  5552. <name>0</name>
  5553. <description>This peripheral allows write accesses.</description>
  5554. <value>#0</value>
  5555. </enumeratedValue>
  5556. <enumeratedValue>
  5557. <name>1</name>
  5558. <description>This peripheral is write protected.</description>
  5559. <value>#1</value>
  5560. </enumeratedValue>
  5561. </enumeratedValues>
  5562. </field>
  5563. <field>
  5564. <name>SP6</name>
  5565. <description>Supervisor Protect</description>
  5566. <bitOffset>6</bitOffset>
  5567. <bitWidth>1</bitWidth>
  5568. <access>read-write</access>
  5569. <enumeratedValues>
  5570. <enumeratedValue>
  5571. <name>0</name>
  5572. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  5573. <value>#0</value>
  5574. </enumeratedValue>
  5575. <enumeratedValue>
  5576. <name>1</name>
  5577. <description>This peripheral requires supervisor privilege level for accesses.</description>
  5578. <value>#1</value>
  5579. </enumeratedValue>
  5580. </enumeratedValues>
  5581. </field>
  5582. <field>
  5583. <name>TP5</name>
  5584. <description>Trusted Protect</description>
  5585. <bitOffset>8</bitOffset>
  5586. <bitWidth>1</bitWidth>
  5587. <access>read-write</access>
  5588. <enumeratedValues>
  5589. <enumeratedValue>
  5590. <name>0</name>
  5591. <description>Accesses from an untrusted master are allowed.</description>
  5592. <value>#0</value>
  5593. </enumeratedValue>
  5594. <enumeratedValue>
  5595. <name>1</name>
  5596. <description>Accesses from an untrusted master are not allowed.</description>
  5597. <value>#1</value>
  5598. </enumeratedValue>
  5599. </enumeratedValues>
  5600. </field>
  5601. <field>
  5602. <name>WP5</name>
  5603. <description>Write Protect</description>
  5604. <bitOffset>9</bitOffset>
  5605. <bitWidth>1</bitWidth>
  5606. <access>read-write</access>
  5607. <enumeratedValues>
  5608. <enumeratedValue>
  5609. <name>0</name>
  5610. <description>This peripheral allows write accesses.</description>
  5611. <value>#0</value>
  5612. </enumeratedValue>
  5613. <enumeratedValue>
  5614. <name>1</name>
  5615. <description>This peripheral is write protected.</description>
  5616. <value>#1</value>
  5617. </enumeratedValue>
  5618. </enumeratedValues>
  5619. </field>
  5620. <field>
  5621. <name>SP5</name>
  5622. <description>Supervisor Protect</description>
  5623. <bitOffset>10</bitOffset>
  5624. <bitWidth>1</bitWidth>
  5625. <access>read-write</access>
  5626. <enumeratedValues>
  5627. <enumeratedValue>
  5628. <name>0</name>
  5629. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  5630. <value>#0</value>
  5631. </enumeratedValue>
  5632. <enumeratedValue>
  5633. <name>1</name>
  5634. <description>This peripheral requires supervisor privilege level for accesses.</description>
  5635. <value>#1</value>
  5636. </enumeratedValue>
  5637. </enumeratedValues>
  5638. </field>
  5639. <field>
  5640. <name>TP4</name>
  5641. <description>Trusted Protect</description>
  5642. <bitOffset>12</bitOffset>
  5643. <bitWidth>1</bitWidth>
  5644. <access>read-write</access>
  5645. <enumeratedValues>
  5646. <enumeratedValue>
  5647. <name>0</name>
  5648. <description>Accesses from an untrusted master are allowed.</description>
  5649. <value>#0</value>
  5650. </enumeratedValue>
  5651. <enumeratedValue>
  5652. <name>1</name>
  5653. <description>Accesses from an untrusted master are not allowed.</description>
  5654. <value>#1</value>
  5655. </enumeratedValue>
  5656. </enumeratedValues>
  5657. </field>
  5658. <field>
  5659. <name>WP4</name>
  5660. <description>Write Protect</description>
  5661. <bitOffset>13</bitOffset>
  5662. <bitWidth>1</bitWidth>
  5663. <access>read-write</access>
  5664. <enumeratedValues>
  5665. <enumeratedValue>
  5666. <name>0</name>
  5667. <description>This peripheral allows write accesses.</description>
  5668. <value>#0</value>
  5669. </enumeratedValue>
  5670. <enumeratedValue>
  5671. <name>1</name>
  5672. <description>This peripheral is write protected.</description>
  5673. <value>#1</value>
  5674. </enumeratedValue>
  5675. </enumeratedValues>
  5676. </field>
  5677. <field>
  5678. <name>SP4</name>
  5679. <description>Supervisor Protect</description>
  5680. <bitOffset>14</bitOffset>
  5681. <bitWidth>1</bitWidth>
  5682. <access>read-write</access>
  5683. <enumeratedValues>
  5684. <enumeratedValue>
  5685. <name>0</name>
  5686. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  5687. <value>#0</value>
  5688. </enumeratedValue>
  5689. <enumeratedValue>
  5690. <name>1</name>
  5691. <description>This peripheral requires supervisor privilege level for accesses.</description>
  5692. <value>#1</value>
  5693. </enumeratedValue>
  5694. </enumeratedValues>
  5695. </field>
  5696. <field>
  5697. <name>TP3</name>
  5698. <description>Trusted Protect</description>
  5699. <bitOffset>16</bitOffset>
  5700. <bitWidth>1</bitWidth>
  5701. <access>read-write</access>
  5702. <enumeratedValues>
  5703. <enumeratedValue>
  5704. <name>0</name>
  5705. <description>Accesses from an untrusted master are allowed.</description>
  5706. <value>#0</value>
  5707. </enumeratedValue>
  5708. <enumeratedValue>
  5709. <name>1</name>
  5710. <description>Accesses from an untrusted master are not allowed.</description>
  5711. <value>#1</value>
  5712. </enumeratedValue>
  5713. </enumeratedValues>
  5714. </field>
  5715. <field>
  5716. <name>WP3</name>
  5717. <description>Write Protect</description>
  5718. <bitOffset>17</bitOffset>
  5719. <bitWidth>1</bitWidth>
  5720. <access>read-write</access>
  5721. <enumeratedValues>
  5722. <enumeratedValue>
  5723. <name>0</name>
  5724. <description>This peripheral allows write accesses.</description>
  5725. <value>#0</value>
  5726. </enumeratedValue>
  5727. <enumeratedValue>
  5728. <name>1</name>
  5729. <description>This peripheral is write protected.</description>
  5730. <value>#1</value>
  5731. </enumeratedValue>
  5732. </enumeratedValues>
  5733. </field>
  5734. <field>
  5735. <name>SP3</name>
  5736. <description>Supervisor Protect</description>
  5737. <bitOffset>18</bitOffset>
  5738. <bitWidth>1</bitWidth>
  5739. <access>read-write</access>
  5740. <enumeratedValues>
  5741. <enumeratedValue>
  5742. <name>0</name>
  5743. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  5744. <value>#0</value>
  5745. </enumeratedValue>
  5746. <enumeratedValue>
  5747. <name>1</name>
  5748. <description>This peripheral requires supervisor privilege level for accesses.</description>
  5749. <value>#1</value>
  5750. </enumeratedValue>
  5751. </enumeratedValues>
  5752. </field>
  5753. <field>
  5754. <name>TP2</name>
  5755. <description>Trusted Protect</description>
  5756. <bitOffset>20</bitOffset>
  5757. <bitWidth>1</bitWidth>
  5758. <access>read-write</access>
  5759. <enumeratedValues>
  5760. <enumeratedValue>
  5761. <name>0</name>
  5762. <description>Accesses from an untrusted master are allowed.</description>
  5763. <value>#0</value>
  5764. </enumeratedValue>
  5765. <enumeratedValue>
  5766. <name>1</name>
  5767. <description>Accesses from an untrusted master are not allowed.</description>
  5768. <value>#1</value>
  5769. </enumeratedValue>
  5770. </enumeratedValues>
  5771. </field>
  5772. <field>
  5773. <name>WP2</name>
  5774. <description>Write Protect</description>
  5775. <bitOffset>21</bitOffset>
  5776. <bitWidth>1</bitWidth>
  5777. <access>read-write</access>
  5778. <enumeratedValues>
  5779. <enumeratedValue>
  5780. <name>0</name>
  5781. <description>This peripheral allows write accesses.</description>
  5782. <value>#0</value>
  5783. </enumeratedValue>
  5784. <enumeratedValue>
  5785. <name>1</name>
  5786. <description>This peripheral is write protected.</description>
  5787. <value>#1</value>
  5788. </enumeratedValue>
  5789. </enumeratedValues>
  5790. </field>
  5791. <field>
  5792. <name>SP2</name>
  5793. <description>Supervisor Protect</description>
  5794. <bitOffset>22</bitOffset>
  5795. <bitWidth>1</bitWidth>
  5796. <access>read-write</access>
  5797. <enumeratedValues>
  5798. <enumeratedValue>
  5799. <name>0</name>
  5800. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  5801. <value>#0</value>
  5802. </enumeratedValue>
  5803. <enumeratedValue>
  5804. <name>1</name>
  5805. <description>This peripheral requires supervisor privilege level for accesses.</description>
  5806. <value>#1</value>
  5807. </enumeratedValue>
  5808. </enumeratedValues>
  5809. </field>
  5810. <field>
  5811. <name>TP1</name>
  5812. <description>Trusted Protect</description>
  5813. <bitOffset>24</bitOffset>
  5814. <bitWidth>1</bitWidth>
  5815. <access>read-write</access>
  5816. <enumeratedValues>
  5817. <enumeratedValue>
  5818. <name>0</name>
  5819. <description>Accesses from an untrusted master are allowed.</description>
  5820. <value>#0</value>
  5821. </enumeratedValue>
  5822. <enumeratedValue>
  5823. <name>1</name>
  5824. <description>Accesses from an untrusted master are not allowed.</description>
  5825. <value>#1</value>
  5826. </enumeratedValue>
  5827. </enumeratedValues>
  5828. </field>
  5829. <field>
  5830. <name>WP1</name>
  5831. <description>Write Protect</description>
  5832. <bitOffset>25</bitOffset>
  5833. <bitWidth>1</bitWidth>
  5834. <access>read-write</access>
  5835. <enumeratedValues>
  5836. <enumeratedValue>
  5837. <name>0</name>
  5838. <description>This peripheral allows write accesses.</description>
  5839. <value>#0</value>
  5840. </enumeratedValue>
  5841. <enumeratedValue>
  5842. <name>1</name>
  5843. <description>This peripheral is write protected.</description>
  5844. <value>#1</value>
  5845. </enumeratedValue>
  5846. </enumeratedValues>
  5847. </field>
  5848. <field>
  5849. <name>SP1</name>
  5850. <description>Supervisor Protect</description>
  5851. <bitOffset>26</bitOffset>
  5852. <bitWidth>1</bitWidth>
  5853. <access>read-write</access>
  5854. <enumeratedValues>
  5855. <enumeratedValue>
  5856. <name>0</name>
  5857. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  5858. <value>#0</value>
  5859. </enumeratedValue>
  5860. <enumeratedValue>
  5861. <name>1</name>
  5862. <description>This peripheral requires supervisor privilege level for accesses.</description>
  5863. <value>#1</value>
  5864. </enumeratedValue>
  5865. </enumeratedValues>
  5866. </field>
  5867. <field>
  5868. <name>TP0</name>
  5869. <description>Trusted Protect</description>
  5870. <bitOffset>28</bitOffset>
  5871. <bitWidth>1</bitWidth>
  5872. <access>read-write</access>
  5873. <enumeratedValues>
  5874. <enumeratedValue>
  5875. <name>0</name>
  5876. <description>Accesses from an untrusted master are allowed.</description>
  5877. <value>#0</value>
  5878. </enumeratedValue>
  5879. <enumeratedValue>
  5880. <name>1</name>
  5881. <description>Accesses from an untrusted master are not allowed.</description>
  5882. <value>#1</value>
  5883. </enumeratedValue>
  5884. </enumeratedValues>
  5885. </field>
  5886. <field>
  5887. <name>WP0</name>
  5888. <description>Write Protect</description>
  5889. <bitOffset>29</bitOffset>
  5890. <bitWidth>1</bitWidth>
  5891. <access>read-write</access>
  5892. <enumeratedValues>
  5893. <enumeratedValue>
  5894. <name>0</name>
  5895. <description>This peripheral allows write accesses.</description>
  5896. <value>#0</value>
  5897. </enumeratedValue>
  5898. <enumeratedValue>
  5899. <name>1</name>
  5900. <description>This peripheral is write protected.</description>
  5901. <value>#1</value>
  5902. </enumeratedValue>
  5903. </enumeratedValues>
  5904. </field>
  5905. <field>
  5906. <name>SP0</name>
  5907. <description>Supervisor Protect</description>
  5908. <bitOffset>30</bitOffset>
  5909. <bitWidth>1</bitWidth>
  5910. <access>read-write</access>
  5911. <enumeratedValues>
  5912. <enumeratedValue>
  5913. <name>0</name>
  5914. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  5915. <value>#0</value>
  5916. </enumeratedValue>
  5917. <enumeratedValue>
  5918. <name>1</name>
  5919. <description>This peripheral requires supervisor privilege level for accesses.</description>
  5920. <value>#1</value>
  5921. </enumeratedValue>
  5922. </enumeratedValues>
  5923. </field>
  5924. </fields>
  5925. </register>
  5926. <register>
  5927. <name>PACRL</name>
  5928. <description>Peripheral Access Control Register</description>
  5929. <addressOffset>0x5C</addressOffset>
  5930. <size>32</size>
  5931. <access>read-write</access>
  5932. <resetValue>0x44444444</resetValue>
  5933. <resetMask>0xFFFFFFFF</resetMask>
  5934. <fields>
  5935. <field>
  5936. <name>TP7</name>
  5937. <description>Trusted Protect</description>
  5938. <bitOffset>0</bitOffset>
  5939. <bitWidth>1</bitWidth>
  5940. <access>read-write</access>
  5941. <enumeratedValues>
  5942. <enumeratedValue>
  5943. <name>0</name>
  5944. <description>Accesses from an untrusted master are allowed.</description>
  5945. <value>#0</value>
  5946. </enumeratedValue>
  5947. <enumeratedValue>
  5948. <name>1</name>
  5949. <description>Accesses from an untrusted master are not allowed.</description>
  5950. <value>#1</value>
  5951. </enumeratedValue>
  5952. </enumeratedValues>
  5953. </field>
  5954. <field>
  5955. <name>WP7</name>
  5956. <description>Write Protect</description>
  5957. <bitOffset>1</bitOffset>
  5958. <bitWidth>1</bitWidth>
  5959. <access>read-write</access>
  5960. <enumeratedValues>
  5961. <enumeratedValue>
  5962. <name>0</name>
  5963. <description>This peripheral allows write accesses.</description>
  5964. <value>#0</value>
  5965. </enumeratedValue>
  5966. <enumeratedValue>
  5967. <name>1</name>
  5968. <description>This peripheral is write protected.</description>
  5969. <value>#1</value>
  5970. </enumeratedValue>
  5971. </enumeratedValues>
  5972. </field>
  5973. <field>
  5974. <name>SP7</name>
  5975. <description>Supervisor Protect</description>
  5976. <bitOffset>2</bitOffset>
  5977. <bitWidth>1</bitWidth>
  5978. <access>read-write</access>
  5979. <enumeratedValues>
  5980. <enumeratedValue>
  5981. <name>0</name>
  5982. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  5983. <value>#0</value>
  5984. </enumeratedValue>
  5985. <enumeratedValue>
  5986. <name>1</name>
  5987. <description>This peripheral requires supervisor privilege level for accesses.</description>
  5988. <value>#1</value>
  5989. </enumeratedValue>
  5990. </enumeratedValues>
  5991. </field>
  5992. <field>
  5993. <name>TP6</name>
  5994. <description>Trusted Protect</description>
  5995. <bitOffset>4</bitOffset>
  5996. <bitWidth>1</bitWidth>
  5997. <access>read-write</access>
  5998. <enumeratedValues>
  5999. <enumeratedValue>
  6000. <name>0</name>
  6001. <description>Accesses from an untrusted master are allowed.</description>
  6002. <value>#0</value>
  6003. </enumeratedValue>
  6004. <enumeratedValue>
  6005. <name>1</name>
  6006. <description>Accesses from an untrusted master are not allowed.</description>
  6007. <value>#1</value>
  6008. </enumeratedValue>
  6009. </enumeratedValues>
  6010. </field>
  6011. <field>
  6012. <name>WP6</name>
  6013. <description>Write Protect</description>
  6014. <bitOffset>5</bitOffset>
  6015. <bitWidth>1</bitWidth>
  6016. <access>read-write</access>
  6017. <enumeratedValues>
  6018. <enumeratedValue>
  6019. <name>0</name>
  6020. <description>This peripheral allows write accesses.</description>
  6021. <value>#0</value>
  6022. </enumeratedValue>
  6023. <enumeratedValue>
  6024. <name>1</name>
  6025. <description>This peripheral is write protected.</description>
  6026. <value>#1</value>
  6027. </enumeratedValue>
  6028. </enumeratedValues>
  6029. </field>
  6030. <field>
  6031. <name>SP6</name>
  6032. <description>Supervisor Protect</description>
  6033. <bitOffset>6</bitOffset>
  6034. <bitWidth>1</bitWidth>
  6035. <access>read-write</access>
  6036. <enumeratedValues>
  6037. <enumeratedValue>
  6038. <name>0</name>
  6039. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  6040. <value>#0</value>
  6041. </enumeratedValue>
  6042. <enumeratedValue>
  6043. <name>1</name>
  6044. <description>This peripheral requires supervisor privilege level for accesses.</description>
  6045. <value>#1</value>
  6046. </enumeratedValue>
  6047. </enumeratedValues>
  6048. </field>
  6049. <field>
  6050. <name>TP5</name>
  6051. <description>Trusted Protect</description>
  6052. <bitOffset>8</bitOffset>
  6053. <bitWidth>1</bitWidth>
  6054. <access>read-write</access>
  6055. <enumeratedValues>
  6056. <enumeratedValue>
  6057. <name>0</name>
  6058. <description>Accesses from an untrusted master are allowed.</description>
  6059. <value>#0</value>
  6060. </enumeratedValue>
  6061. <enumeratedValue>
  6062. <name>1</name>
  6063. <description>Accesses from an untrusted master are not allowed.</description>
  6064. <value>#1</value>
  6065. </enumeratedValue>
  6066. </enumeratedValues>
  6067. </field>
  6068. <field>
  6069. <name>WP5</name>
  6070. <description>Write Protect</description>
  6071. <bitOffset>9</bitOffset>
  6072. <bitWidth>1</bitWidth>
  6073. <access>read-write</access>
  6074. <enumeratedValues>
  6075. <enumeratedValue>
  6076. <name>0</name>
  6077. <description>This peripheral allows write accesses.</description>
  6078. <value>#0</value>
  6079. </enumeratedValue>
  6080. <enumeratedValue>
  6081. <name>1</name>
  6082. <description>This peripheral is write protected.</description>
  6083. <value>#1</value>
  6084. </enumeratedValue>
  6085. </enumeratedValues>
  6086. </field>
  6087. <field>
  6088. <name>SP5</name>
  6089. <description>Supervisor Protect</description>
  6090. <bitOffset>10</bitOffset>
  6091. <bitWidth>1</bitWidth>
  6092. <access>read-write</access>
  6093. <enumeratedValues>
  6094. <enumeratedValue>
  6095. <name>0</name>
  6096. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  6097. <value>#0</value>
  6098. </enumeratedValue>
  6099. <enumeratedValue>
  6100. <name>1</name>
  6101. <description>This peripheral requires supervisor privilege level for accesses.</description>
  6102. <value>#1</value>
  6103. </enumeratedValue>
  6104. </enumeratedValues>
  6105. </field>
  6106. <field>
  6107. <name>TP4</name>
  6108. <description>Trusted Protect</description>
  6109. <bitOffset>12</bitOffset>
  6110. <bitWidth>1</bitWidth>
  6111. <access>read-write</access>
  6112. <enumeratedValues>
  6113. <enumeratedValue>
  6114. <name>0</name>
  6115. <description>Accesses from an untrusted master are allowed.</description>
  6116. <value>#0</value>
  6117. </enumeratedValue>
  6118. <enumeratedValue>
  6119. <name>1</name>
  6120. <description>Accesses from an untrusted master are not allowed.</description>
  6121. <value>#1</value>
  6122. </enumeratedValue>
  6123. </enumeratedValues>
  6124. </field>
  6125. <field>
  6126. <name>WP4</name>
  6127. <description>Write Protect</description>
  6128. <bitOffset>13</bitOffset>
  6129. <bitWidth>1</bitWidth>
  6130. <access>read-write</access>
  6131. <enumeratedValues>
  6132. <enumeratedValue>
  6133. <name>0</name>
  6134. <description>This peripheral allows write accesses.</description>
  6135. <value>#0</value>
  6136. </enumeratedValue>
  6137. <enumeratedValue>
  6138. <name>1</name>
  6139. <description>This peripheral is write protected.</description>
  6140. <value>#1</value>
  6141. </enumeratedValue>
  6142. </enumeratedValues>
  6143. </field>
  6144. <field>
  6145. <name>SP4</name>
  6146. <description>Supervisor Protect</description>
  6147. <bitOffset>14</bitOffset>
  6148. <bitWidth>1</bitWidth>
  6149. <access>read-write</access>
  6150. <enumeratedValues>
  6151. <enumeratedValue>
  6152. <name>0</name>
  6153. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  6154. <value>#0</value>
  6155. </enumeratedValue>
  6156. <enumeratedValue>
  6157. <name>1</name>
  6158. <description>This peripheral requires supervisor privilege level for accesses.</description>
  6159. <value>#1</value>
  6160. </enumeratedValue>
  6161. </enumeratedValues>
  6162. </field>
  6163. <field>
  6164. <name>TP3</name>
  6165. <description>Trusted Protect</description>
  6166. <bitOffset>16</bitOffset>
  6167. <bitWidth>1</bitWidth>
  6168. <access>read-write</access>
  6169. <enumeratedValues>
  6170. <enumeratedValue>
  6171. <name>0</name>
  6172. <description>Accesses from an untrusted master are allowed.</description>
  6173. <value>#0</value>
  6174. </enumeratedValue>
  6175. <enumeratedValue>
  6176. <name>1</name>
  6177. <description>Accesses from an untrusted master are not allowed.</description>
  6178. <value>#1</value>
  6179. </enumeratedValue>
  6180. </enumeratedValues>
  6181. </field>
  6182. <field>
  6183. <name>WP3</name>
  6184. <description>Write Protect</description>
  6185. <bitOffset>17</bitOffset>
  6186. <bitWidth>1</bitWidth>
  6187. <access>read-write</access>
  6188. <enumeratedValues>
  6189. <enumeratedValue>
  6190. <name>0</name>
  6191. <description>This peripheral allows write accesses.</description>
  6192. <value>#0</value>
  6193. </enumeratedValue>
  6194. <enumeratedValue>
  6195. <name>1</name>
  6196. <description>This peripheral is write protected.</description>
  6197. <value>#1</value>
  6198. </enumeratedValue>
  6199. </enumeratedValues>
  6200. </field>
  6201. <field>
  6202. <name>SP3</name>
  6203. <description>Supervisor Protect</description>
  6204. <bitOffset>18</bitOffset>
  6205. <bitWidth>1</bitWidth>
  6206. <access>read-write</access>
  6207. <enumeratedValues>
  6208. <enumeratedValue>
  6209. <name>0</name>
  6210. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  6211. <value>#0</value>
  6212. </enumeratedValue>
  6213. <enumeratedValue>
  6214. <name>1</name>
  6215. <description>This peripheral requires supervisor privilege level for accesses.</description>
  6216. <value>#1</value>
  6217. </enumeratedValue>
  6218. </enumeratedValues>
  6219. </field>
  6220. <field>
  6221. <name>TP2</name>
  6222. <description>Trusted Protect</description>
  6223. <bitOffset>20</bitOffset>
  6224. <bitWidth>1</bitWidth>
  6225. <access>read-write</access>
  6226. <enumeratedValues>
  6227. <enumeratedValue>
  6228. <name>0</name>
  6229. <description>Accesses from an untrusted master are allowed.</description>
  6230. <value>#0</value>
  6231. </enumeratedValue>
  6232. <enumeratedValue>
  6233. <name>1</name>
  6234. <description>Accesses from an untrusted master are not allowed.</description>
  6235. <value>#1</value>
  6236. </enumeratedValue>
  6237. </enumeratedValues>
  6238. </field>
  6239. <field>
  6240. <name>WP2</name>
  6241. <description>Write Protect</description>
  6242. <bitOffset>21</bitOffset>
  6243. <bitWidth>1</bitWidth>
  6244. <access>read-write</access>
  6245. <enumeratedValues>
  6246. <enumeratedValue>
  6247. <name>0</name>
  6248. <description>This peripheral allows write accesses.</description>
  6249. <value>#0</value>
  6250. </enumeratedValue>
  6251. <enumeratedValue>
  6252. <name>1</name>
  6253. <description>This peripheral is write protected.</description>
  6254. <value>#1</value>
  6255. </enumeratedValue>
  6256. </enumeratedValues>
  6257. </field>
  6258. <field>
  6259. <name>SP2</name>
  6260. <description>Supervisor Protect</description>
  6261. <bitOffset>22</bitOffset>
  6262. <bitWidth>1</bitWidth>
  6263. <access>read-write</access>
  6264. <enumeratedValues>
  6265. <enumeratedValue>
  6266. <name>0</name>
  6267. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  6268. <value>#0</value>
  6269. </enumeratedValue>
  6270. <enumeratedValue>
  6271. <name>1</name>
  6272. <description>This peripheral requires supervisor privilege level for accesses.</description>
  6273. <value>#1</value>
  6274. </enumeratedValue>
  6275. </enumeratedValues>
  6276. </field>
  6277. <field>
  6278. <name>TP1</name>
  6279. <description>Trusted Protect</description>
  6280. <bitOffset>24</bitOffset>
  6281. <bitWidth>1</bitWidth>
  6282. <access>read-write</access>
  6283. <enumeratedValues>
  6284. <enumeratedValue>
  6285. <name>0</name>
  6286. <description>Accesses from an untrusted master are allowed.</description>
  6287. <value>#0</value>
  6288. </enumeratedValue>
  6289. <enumeratedValue>
  6290. <name>1</name>
  6291. <description>Accesses from an untrusted master are not allowed.</description>
  6292. <value>#1</value>
  6293. </enumeratedValue>
  6294. </enumeratedValues>
  6295. </field>
  6296. <field>
  6297. <name>WP1</name>
  6298. <description>Write Protect</description>
  6299. <bitOffset>25</bitOffset>
  6300. <bitWidth>1</bitWidth>
  6301. <access>read-write</access>
  6302. <enumeratedValues>
  6303. <enumeratedValue>
  6304. <name>0</name>
  6305. <description>This peripheral allows write accesses.</description>
  6306. <value>#0</value>
  6307. </enumeratedValue>
  6308. <enumeratedValue>
  6309. <name>1</name>
  6310. <description>This peripheral is write protected.</description>
  6311. <value>#1</value>
  6312. </enumeratedValue>
  6313. </enumeratedValues>
  6314. </field>
  6315. <field>
  6316. <name>SP1</name>
  6317. <description>Supervisor Protect</description>
  6318. <bitOffset>26</bitOffset>
  6319. <bitWidth>1</bitWidth>
  6320. <access>read-write</access>
  6321. <enumeratedValues>
  6322. <enumeratedValue>
  6323. <name>0</name>
  6324. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  6325. <value>#0</value>
  6326. </enumeratedValue>
  6327. <enumeratedValue>
  6328. <name>1</name>
  6329. <description>This peripheral requires supervisor privilege level for accesses.</description>
  6330. <value>#1</value>
  6331. </enumeratedValue>
  6332. </enumeratedValues>
  6333. </field>
  6334. <field>
  6335. <name>TP0</name>
  6336. <description>Trusted Protect</description>
  6337. <bitOffset>28</bitOffset>
  6338. <bitWidth>1</bitWidth>
  6339. <access>read-write</access>
  6340. <enumeratedValues>
  6341. <enumeratedValue>
  6342. <name>0</name>
  6343. <description>Accesses from an untrusted master are allowed.</description>
  6344. <value>#0</value>
  6345. </enumeratedValue>
  6346. <enumeratedValue>
  6347. <name>1</name>
  6348. <description>Accesses from an untrusted master are not allowed.</description>
  6349. <value>#1</value>
  6350. </enumeratedValue>
  6351. </enumeratedValues>
  6352. </field>
  6353. <field>
  6354. <name>WP0</name>
  6355. <description>Write Protect</description>
  6356. <bitOffset>29</bitOffset>
  6357. <bitWidth>1</bitWidth>
  6358. <access>read-write</access>
  6359. <enumeratedValues>
  6360. <enumeratedValue>
  6361. <name>0</name>
  6362. <description>This peripheral allows write accesses.</description>
  6363. <value>#0</value>
  6364. </enumeratedValue>
  6365. <enumeratedValue>
  6366. <name>1</name>
  6367. <description>This peripheral is write protected.</description>
  6368. <value>#1</value>
  6369. </enumeratedValue>
  6370. </enumeratedValues>
  6371. </field>
  6372. <field>
  6373. <name>SP0</name>
  6374. <description>Supervisor Protect</description>
  6375. <bitOffset>30</bitOffset>
  6376. <bitWidth>1</bitWidth>
  6377. <access>read-write</access>
  6378. <enumeratedValues>
  6379. <enumeratedValue>
  6380. <name>0</name>
  6381. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  6382. <value>#0</value>
  6383. </enumeratedValue>
  6384. <enumeratedValue>
  6385. <name>1</name>
  6386. <description>This peripheral requires supervisor privilege level for accesses.</description>
  6387. <value>#1</value>
  6388. </enumeratedValue>
  6389. </enumeratedValues>
  6390. </field>
  6391. </fields>
  6392. </register>
  6393. <register>
  6394. <name>PACRM</name>
  6395. <description>Peripheral Access Control Register</description>
  6396. <addressOffset>0x60</addressOffset>
  6397. <size>32</size>
  6398. <access>read-write</access>
  6399. <resetValue>0x44444444</resetValue>
  6400. <resetMask>0xFFFFFFFF</resetMask>
  6401. <fields>
  6402. <field>
  6403. <name>TP7</name>
  6404. <description>Trusted Protect</description>
  6405. <bitOffset>0</bitOffset>
  6406. <bitWidth>1</bitWidth>
  6407. <access>read-write</access>
  6408. <enumeratedValues>
  6409. <enumeratedValue>
  6410. <name>0</name>
  6411. <description>Accesses from an untrusted master are allowed.</description>
  6412. <value>#0</value>
  6413. </enumeratedValue>
  6414. <enumeratedValue>
  6415. <name>1</name>
  6416. <description>Accesses from an untrusted master are not allowed.</description>
  6417. <value>#1</value>
  6418. </enumeratedValue>
  6419. </enumeratedValues>
  6420. </field>
  6421. <field>
  6422. <name>WP7</name>
  6423. <description>Write Protect</description>
  6424. <bitOffset>1</bitOffset>
  6425. <bitWidth>1</bitWidth>
  6426. <access>read-write</access>
  6427. <enumeratedValues>
  6428. <enumeratedValue>
  6429. <name>0</name>
  6430. <description>This peripheral allows write accesses.</description>
  6431. <value>#0</value>
  6432. </enumeratedValue>
  6433. <enumeratedValue>
  6434. <name>1</name>
  6435. <description>This peripheral is write protected.</description>
  6436. <value>#1</value>
  6437. </enumeratedValue>
  6438. </enumeratedValues>
  6439. </field>
  6440. <field>
  6441. <name>SP7</name>
  6442. <description>Supervisor Protect</description>
  6443. <bitOffset>2</bitOffset>
  6444. <bitWidth>1</bitWidth>
  6445. <access>read-write</access>
  6446. <enumeratedValues>
  6447. <enumeratedValue>
  6448. <name>0</name>
  6449. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  6450. <value>#0</value>
  6451. </enumeratedValue>
  6452. <enumeratedValue>
  6453. <name>1</name>
  6454. <description>This peripheral requires supervisor privilege level for accesses.</description>
  6455. <value>#1</value>
  6456. </enumeratedValue>
  6457. </enumeratedValues>
  6458. </field>
  6459. <field>
  6460. <name>TP6</name>
  6461. <description>Trusted Protect</description>
  6462. <bitOffset>4</bitOffset>
  6463. <bitWidth>1</bitWidth>
  6464. <access>read-write</access>
  6465. <enumeratedValues>
  6466. <enumeratedValue>
  6467. <name>0</name>
  6468. <description>Accesses from an untrusted master are allowed.</description>
  6469. <value>#0</value>
  6470. </enumeratedValue>
  6471. <enumeratedValue>
  6472. <name>1</name>
  6473. <description>Accesses from an untrusted master are not allowed.</description>
  6474. <value>#1</value>
  6475. </enumeratedValue>
  6476. </enumeratedValues>
  6477. </field>
  6478. <field>
  6479. <name>WP6</name>
  6480. <description>Write Protect</description>
  6481. <bitOffset>5</bitOffset>
  6482. <bitWidth>1</bitWidth>
  6483. <access>read-write</access>
  6484. <enumeratedValues>
  6485. <enumeratedValue>
  6486. <name>0</name>
  6487. <description>This peripheral allows write accesses.</description>
  6488. <value>#0</value>
  6489. </enumeratedValue>
  6490. <enumeratedValue>
  6491. <name>1</name>
  6492. <description>This peripheral is write protected.</description>
  6493. <value>#1</value>
  6494. </enumeratedValue>
  6495. </enumeratedValues>
  6496. </field>
  6497. <field>
  6498. <name>SP6</name>
  6499. <description>Supervisor Protect</description>
  6500. <bitOffset>6</bitOffset>
  6501. <bitWidth>1</bitWidth>
  6502. <access>read-write</access>
  6503. <enumeratedValues>
  6504. <enumeratedValue>
  6505. <name>0</name>
  6506. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  6507. <value>#0</value>
  6508. </enumeratedValue>
  6509. <enumeratedValue>
  6510. <name>1</name>
  6511. <description>This peripheral requires supervisor privilege level for accesses.</description>
  6512. <value>#1</value>
  6513. </enumeratedValue>
  6514. </enumeratedValues>
  6515. </field>
  6516. <field>
  6517. <name>TP5</name>
  6518. <description>Trusted Protect</description>
  6519. <bitOffset>8</bitOffset>
  6520. <bitWidth>1</bitWidth>
  6521. <access>read-write</access>
  6522. <enumeratedValues>
  6523. <enumeratedValue>
  6524. <name>0</name>
  6525. <description>Accesses from an untrusted master are allowed.</description>
  6526. <value>#0</value>
  6527. </enumeratedValue>
  6528. <enumeratedValue>
  6529. <name>1</name>
  6530. <description>Accesses from an untrusted master are not allowed.</description>
  6531. <value>#1</value>
  6532. </enumeratedValue>
  6533. </enumeratedValues>
  6534. </field>
  6535. <field>
  6536. <name>WP5</name>
  6537. <description>Write Protect</description>
  6538. <bitOffset>9</bitOffset>
  6539. <bitWidth>1</bitWidth>
  6540. <access>read-write</access>
  6541. <enumeratedValues>
  6542. <enumeratedValue>
  6543. <name>0</name>
  6544. <description>This peripheral allows write accesses.</description>
  6545. <value>#0</value>
  6546. </enumeratedValue>
  6547. <enumeratedValue>
  6548. <name>1</name>
  6549. <description>This peripheral is write protected.</description>
  6550. <value>#1</value>
  6551. </enumeratedValue>
  6552. </enumeratedValues>
  6553. </field>
  6554. <field>
  6555. <name>SP5</name>
  6556. <description>Supervisor Protect</description>
  6557. <bitOffset>10</bitOffset>
  6558. <bitWidth>1</bitWidth>
  6559. <access>read-write</access>
  6560. <enumeratedValues>
  6561. <enumeratedValue>
  6562. <name>0</name>
  6563. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  6564. <value>#0</value>
  6565. </enumeratedValue>
  6566. <enumeratedValue>
  6567. <name>1</name>
  6568. <description>This peripheral requires supervisor privilege level for accesses.</description>
  6569. <value>#1</value>
  6570. </enumeratedValue>
  6571. </enumeratedValues>
  6572. </field>
  6573. <field>
  6574. <name>TP4</name>
  6575. <description>Trusted Protect</description>
  6576. <bitOffset>12</bitOffset>
  6577. <bitWidth>1</bitWidth>
  6578. <access>read-write</access>
  6579. <enumeratedValues>
  6580. <enumeratedValue>
  6581. <name>0</name>
  6582. <description>Accesses from an untrusted master are allowed.</description>
  6583. <value>#0</value>
  6584. </enumeratedValue>
  6585. <enumeratedValue>
  6586. <name>1</name>
  6587. <description>Accesses from an untrusted master are not allowed.</description>
  6588. <value>#1</value>
  6589. </enumeratedValue>
  6590. </enumeratedValues>
  6591. </field>
  6592. <field>
  6593. <name>WP4</name>
  6594. <description>Write Protect</description>
  6595. <bitOffset>13</bitOffset>
  6596. <bitWidth>1</bitWidth>
  6597. <access>read-write</access>
  6598. <enumeratedValues>
  6599. <enumeratedValue>
  6600. <name>0</name>
  6601. <description>This peripheral allows write accesses.</description>
  6602. <value>#0</value>
  6603. </enumeratedValue>
  6604. <enumeratedValue>
  6605. <name>1</name>
  6606. <description>This peripheral is write protected.</description>
  6607. <value>#1</value>
  6608. </enumeratedValue>
  6609. </enumeratedValues>
  6610. </field>
  6611. <field>
  6612. <name>SP4</name>
  6613. <description>Supervisor Protect</description>
  6614. <bitOffset>14</bitOffset>
  6615. <bitWidth>1</bitWidth>
  6616. <access>read-write</access>
  6617. <enumeratedValues>
  6618. <enumeratedValue>
  6619. <name>0</name>
  6620. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  6621. <value>#0</value>
  6622. </enumeratedValue>
  6623. <enumeratedValue>
  6624. <name>1</name>
  6625. <description>This peripheral requires supervisor privilege level for accesses.</description>
  6626. <value>#1</value>
  6627. </enumeratedValue>
  6628. </enumeratedValues>
  6629. </field>
  6630. <field>
  6631. <name>TP3</name>
  6632. <description>Trusted Protect</description>
  6633. <bitOffset>16</bitOffset>
  6634. <bitWidth>1</bitWidth>
  6635. <access>read-write</access>
  6636. <enumeratedValues>
  6637. <enumeratedValue>
  6638. <name>0</name>
  6639. <description>Accesses from an untrusted master are allowed.</description>
  6640. <value>#0</value>
  6641. </enumeratedValue>
  6642. <enumeratedValue>
  6643. <name>1</name>
  6644. <description>Accesses from an untrusted master are not allowed.</description>
  6645. <value>#1</value>
  6646. </enumeratedValue>
  6647. </enumeratedValues>
  6648. </field>
  6649. <field>
  6650. <name>WP3</name>
  6651. <description>Write Protect</description>
  6652. <bitOffset>17</bitOffset>
  6653. <bitWidth>1</bitWidth>
  6654. <access>read-write</access>
  6655. <enumeratedValues>
  6656. <enumeratedValue>
  6657. <name>0</name>
  6658. <description>This peripheral allows write accesses.</description>
  6659. <value>#0</value>
  6660. </enumeratedValue>
  6661. <enumeratedValue>
  6662. <name>1</name>
  6663. <description>This peripheral is write protected.</description>
  6664. <value>#1</value>
  6665. </enumeratedValue>
  6666. </enumeratedValues>
  6667. </field>
  6668. <field>
  6669. <name>SP3</name>
  6670. <description>Supervisor Protect</description>
  6671. <bitOffset>18</bitOffset>
  6672. <bitWidth>1</bitWidth>
  6673. <access>read-write</access>
  6674. <enumeratedValues>
  6675. <enumeratedValue>
  6676. <name>0</name>
  6677. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  6678. <value>#0</value>
  6679. </enumeratedValue>
  6680. <enumeratedValue>
  6681. <name>1</name>
  6682. <description>This peripheral requires supervisor privilege level for accesses.</description>
  6683. <value>#1</value>
  6684. </enumeratedValue>
  6685. </enumeratedValues>
  6686. </field>
  6687. <field>
  6688. <name>TP2</name>
  6689. <description>Trusted Protect</description>
  6690. <bitOffset>20</bitOffset>
  6691. <bitWidth>1</bitWidth>
  6692. <access>read-write</access>
  6693. <enumeratedValues>
  6694. <enumeratedValue>
  6695. <name>0</name>
  6696. <description>Accesses from an untrusted master are allowed.</description>
  6697. <value>#0</value>
  6698. </enumeratedValue>
  6699. <enumeratedValue>
  6700. <name>1</name>
  6701. <description>Accesses from an untrusted master are not allowed.</description>
  6702. <value>#1</value>
  6703. </enumeratedValue>
  6704. </enumeratedValues>
  6705. </field>
  6706. <field>
  6707. <name>WP2</name>
  6708. <description>Write Protect</description>
  6709. <bitOffset>21</bitOffset>
  6710. <bitWidth>1</bitWidth>
  6711. <access>read-write</access>
  6712. <enumeratedValues>
  6713. <enumeratedValue>
  6714. <name>0</name>
  6715. <description>This peripheral allows write accesses.</description>
  6716. <value>#0</value>
  6717. </enumeratedValue>
  6718. <enumeratedValue>
  6719. <name>1</name>
  6720. <description>This peripheral is write protected.</description>
  6721. <value>#1</value>
  6722. </enumeratedValue>
  6723. </enumeratedValues>
  6724. </field>
  6725. <field>
  6726. <name>SP2</name>
  6727. <description>Supervisor Protect</description>
  6728. <bitOffset>22</bitOffset>
  6729. <bitWidth>1</bitWidth>
  6730. <access>read-write</access>
  6731. <enumeratedValues>
  6732. <enumeratedValue>
  6733. <name>0</name>
  6734. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  6735. <value>#0</value>
  6736. </enumeratedValue>
  6737. <enumeratedValue>
  6738. <name>1</name>
  6739. <description>This peripheral requires supervisor privilege level for accesses.</description>
  6740. <value>#1</value>
  6741. </enumeratedValue>
  6742. </enumeratedValues>
  6743. </field>
  6744. <field>
  6745. <name>TP1</name>
  6746. <description>Trusted Protect</description>
  6747. <bitOffset>24</bitOffset>
  6748. <bitWidth>1</bitWidth>
  6749. <access>read-write</access>
  6750. <enumeratedValues>
  6751. <enumeratedValue>
  6752. <name>0</name>
  6753. <description>Accesses from an untrusted master are allowed.</description>
  6754. <value>#0</value>
  6755. </enumeratedValue>
  6756. <enumeratedValue>
  6757. <name>1</name>
  6758. <description>Accesses from an untrusted master are not allowed.</description>
  6759. <value>#1</value>
  6760. </enumeratedValue>
  6761. </enumeratedValues>
  6762. </field>
  6763. <field>
  6764. <name>WP1</name>
  6765. <description>Write Protect</description>
  6766. <bitOffset>25</bitOffset>
  6767. <bitWidth>1</bitWidth>
  6768. <access>read-write</access>
  6769. <enumeratedValues>
  6770. <enumeratedValue>
  6771. <name>0</name>
  6772. <description>This peripheral allows write accesses.</description>
  6773. <value>#0</value>
  6774. </enumeratedValue>
  6775. <enumeratedValue>
  6776. <name>1</name>
  6777. <description>This peripheral is write protected.</description>
  6778. <value>#1</value>
  6779. </enumeratedValue>
  6780. </enumeratedValues>
  6781. </field>
  6782. <field>
  6783. <name>SP1</name>
  6784. <description>Supervisor Protect</description>
  6785. <bitOffset>26</bitOffset>
  6786. <bitWidth>1</bitWidth>
  6787. <access>read-write</access>
  6788. <enumeratedValues>
  6789. <enumeratedValue>
  6790. <name>0</name>
  6791. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  6792. <value>#0</value>
  6793. </enumeratedValue>
  6794. <enumeratedValue>
  6795. <name>1</name>
  6796. <description>This peripheral requires supervisor privilege level for accesses.</description>
  6797. <value>#1</value>
  6798. </enumeratedValue>
  6799. </enumeratedValues>
  6800. </field>
  6801. <field>
  6802. <name>TP0</name>
  6803. <description>Trusted Protect</description>
  6804. <bitOffset>28</bitOffset>
  6805. <bitWidth>1</bitWidth>
  6806. <access>read-write</access>
  6807. <enumeratedValues>
  6808. <enumeratedValue>
  6809. <name>0</name>
  6810. <description>Accesses from an untrusted master are allowed.</description>
  6811. <value>#0</value>
  6812. </enumeratedValue>
  6813. <enumeratedValue>
  6814. <name>1</name>
  6815. <description>Accesses from an untrusted master are not allowed.</description>
  6816. <value>#1</value>
  6817. </enumeratedValue>
  6818. </enumeratedValues>
  6819. </field>
  6820. <field>
  6821. <name>WP0</name>
  6822. <description>Write Protect</description>
  6823. <bitOffset>29</bitOffset>
  6824. <bitWidth>1</bitWidth>
  6825. <access>read-write</access>
  6826. <enumeratedValues>
  6827. <enumeratedValue>
  6828. <name>0</name>
  6829. <description>This peripheral allows write accesses.</description>
  6830. <value>#0</value>
  6831. </enumeratedValue>
  6832. <enumeratedValue>
  6833. <name>1</name>
  6834. <description>This peripheral is write protected.</description>
  6835. <value>#1</value>
  6836. </enumeratedValue>
  6837. </enumeratedValues>
  6838. </field>
  6839. <field>
  6840. <name>SP0</name>
  6841. <description>Supervisor Protect</description>
  6842. <bitOffset>30</bitOffset>
  6843. <bitWidth>1</bitWidth>
  6844. <access>read-write</access>
  6845. <enumeratedValues>
  6846. <enumeratedValue>
  6847. <name>0</name>
  6848. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  6849. <value>#0</value>
  6850. </enumeratedValue>
  6851. <enumeratedValue>
  6852. <name>1</name>
  6853. <description>This peripheral requires supervisor privilege level for accesses.</description>
  6854. <value>#1</value>
  6855. </enumeratedValue>
  6856. </enumeratedValues>
  6857. </field>
  6858. </fields>
  6859. </register>
  6860. <register>
  6861. <name>PACRN</name>
  6862. <description>Peripheral Access Control Register</description>
  6863. <addressOffset>0x64</addressOffset>
  6864. <size>32</size>
  6865. <access>read-write</access>
  6866. <resetValue>0x44444444</resetValue>
  6867. <resetMask>0xFFFFFFFF</resetMask>
  6868. <fields>
  6869. <field>
  6870. <name>TP7</name>
  6871. <description>Trusted Protect</description>
  6872. <bitOffset>0</bitOffset>
  6873. <bitWidth>1</bitWidth>
  6874. <access>read-write</access>
  6875. <enumeratedValues>
  6876. <enumeratedValue>
  6877. <name>0</name>
  6878. <description>Accesses from an untrusted master are allowed.</description>
  6879. <value>#0</value>
  6880. </enumeratedValue>
  6881. <enumeratedValue>
  6882. <name>1</name>
  6883. <description>Accesses from an untrusted master are not allowed.</description>
  6884. <value>#1</value>
  6885. </enumeratedValue>
  6886. </enumeratedValues>
  6887. </field>
  6888. <field>
  6889. <name>WP7</name>
  6890. <description>Write Protect</description>
  6891. <bitOffset>1</bitOffset>
  6892. <bitWidth>1</bitWidth>
  6893. <access>read-write</access>
  6894. <enumeratedValues>
  6895. <enumeratedValue>
  6896. <name>0</name>
  6897. <description>This peripheral allows write accesses.</description>
  6898. <value>#0</value>
  6899. </enumeratedValue>
  6900. <enumeratedValue>
  6901. <name>1</name>
  6902. <description>This peripheral is write protected.</description>
  6903. <value>#1</value>
  6904. </enumeratedValue>
  6905. </enumeratedValues>
  6906. </field>
  6907. <field>
  6908. <name>SP7</name>
  6909. <description>Supervisor Protect</description>
  6910. <bitOffset>2</bitOffset>
  6911. <bitWidth>1</bitWidth>
  6912. <access>read-write</access>
  6913. <enumeratedValues>
  6914. <enumeratedValue>
  6915. <name>0</name>
  6916. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  6917. <value>#0</value>
  6918. </enumeratedValue>
  6919. <enumeratedValue>
  6920. <name>1</name>
  6921. <description>This peripheral requires supervisor privilege level for accesses.</description>
  6922. <value>#1</value>
  6923. </enumeratedValue>
  6924. </enumeratedValues>
  6925. </field>
  6926. <field>
  6927. <name>TP6</name>
  6928. <description>Trusted Protect</description>
  6929. <bitOffset>4</bitOffset>
  6930. <bitWidth>1</bitWidth>
  6931. <access>read-write</access>
  6932. <enumeratedValues>
  6933. <enumeratedValue>
  6934. <name>0</name>
  6935. <description>Accesses from an untrusted master are allowed.</description>
  6936. <value>#0</value>
  6937. </enumeratedValue>
  6938. <enumeratedValue>
  6939. <name>1</name>
  6940. <description>Accesses from an untrusted master are not allowed.</description>
  6941. <value>#1</value>
  6942. </enumeratedValue>
  6943. </enumeratedValues>
  6944. </field>
  6945. <field>
  6946. <name>WP6</name>
  6947. <description>Write Protect</description>
  6948. <bitOffset>5</bitOffset>
  6949. <bitWidth>1</bitWidth>
  6950. <access>read-write</access>
  6951. <enumeratedValues>
  6952. <enumeratedValue>
  6953. <name>0</name>
  6954. <description>This peripheral allows write accesses.</description>
  6955. <value>#0</value>
  6956. </enumeratedValue>
  6957. <enumeratedValue>
  6958. <name>1</name>
  6959. <description>This peripheral is write protected.</description>
  6960. <value>#1</value>
  6961. </enumeratedValue>
  6962. </enumeratedValues>
  6963. </field>
  6964. <field>
  6965. <name>SP6</name>
  6966. <description>Supervisor Protect</description>
  6967. <bitOffset>6</bitOffset>
  6968. <bitWidth>1</bitWidth>
  6969. <access>read-write</access>
  6970. <enumeratedValues>
  6971. <enumeratedValue>
  6972. <name>0</name>
  6973. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  6974. <value>#0</value>
  6975. </enumeratedValue>
  6976. <enumeratedValue>
  6977. <name>1</name>
  6978. <description>This peripheral requires supervisor privilege level for accesses.</description>
  6979. <value>#1</value>
  6980. </enumeratedValue>
  6981. </enumeratedValues>
  6982. </field>
  6983. <field>
  6984. <name>TP5</name>
  6985. <description>Trusted Protect</description>
  6986. <bitOffset>8</bitOffset>
  6987. <bitWidth>1</bitWidth>
  6988. <access>read-write</access>
  6989. <enumeratedValues>
  6990. <enumeratedValue>
  6991. <name>0</name>
  6992. <description>Accesses from an untrusted master are allowed.</description>
  6993. <value>#0</value>
  6994. </enumeratedValue>
  6995. <enumeratedValue>
  6996. <name>1</name>
  6997. <description>Accesses from an untrusted master are not allowed.</description>
  6998. <value>#1</value>
  6999. </enumeratedValue>
  7000. </enumeratedValues>
  7001. </field>
  7002. <field>
  7003. <name>WP5</name>
  7004. <description>Write Protect</description>
  7005. <bitOffset>9</bitOffset>
  7006. <bitWidth>1</bitWidth>
  7007. <access>read-write</access>
  7008. <enumeratedValues>
  7009. <enumeratedValue>
  7010. <name>0</name>
  7011. <description>This peripheral allows write accesses.</description>
  7012. <value>#0</value>
  7013. </enumeratedValue>
  7014. <enumeratedValue>
  7015. <name>1</name>
  7016. <description>This peripheral is write protected.</description>
  7017. <value>#1</value>
  7018. </enumeratedValue>
  7019. </enumeratedValues>
  7020. </field>
  7021. <field>
  7022. <name>SP5</name>
  7023. <description>Supervisor Protect</description>
  7024. <bitOffset>10</bitOffset>
  7025. <bitWidth>1</bitWidth>
  7026. <access>read-write</access>
  7027. <enumeratedValues>
  7028. <enumeratedValue>
  7029. <name>0</name>
  7030. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  7031. <value>#0</value>
  7032. </enumeratedValue>
  7033. <enumeratedValue>
  7034. <name>1</name>
  7035. <description>This peripheral requires supervisor privilege level for accesses.</description>
  7036. <value>#1</value>
  7037. </enumeratedValue>
  7038. </enumeratedValues>
  7039. </field>
  7040. <field>
  7041. <name>TP4</name>
  7042. <description>Trusted Protect</description>
  7043. <bitOffset>12</bitOffset>
  7044. <bitWidth>1</bitWidth>
  7045. <access>read-write</access>
  7046. <enumeratedValues>
  7047. <enumeratedValue>
  7048. <name>0</name>
  7049. <description>Accesses from an untrusted master are allowed.</description>
  7050. <value>#0</value>
  7051. </enumeratedValue>
  7052. <enumeratedValue>
  7053. <name>1</name>
  7054. <description>Accesses from an untrusted master are not allowed.</description>
  7055. <value>#1</value>
  7056. </enumeratedValue>
  7057. </enumeratedValues>
  7058. </field>
  7059. <field>
  7060. <name>WP4</name>
  7061. <description>Write Protect</description>
  7062. <bitOffset>13</bitOffset>
  7063. <bitWidth>1</bitWidth>
  7064. <access>read-write</access>
  7065. <enumeratedValues>
  7066. <enumeratedValue>
  7067. <name>0</name>
  7068. <description>This peripheral allows write accesses.</description>
  7069. <value>#0</value>
  7070. </enumeratedValue>
  7071. <enumeratedValue>
  7072. <name>1</name>
  7073. <description>This peripheral is write protected.</description>
  7074. <value>#1</value>
  7075. </enumeratedValue>
  7076. </enumeratedValues>
  7077. </field>
  7078. <field>
  7079. <name>SP4</name>
  7080. <description>Supervisor Protect</description>
  7081. <bitOffset>14</bitOffset>
  7082. <bitWidth>1</bitWidth>
  7083. <access>read-write</access>
  7084. <enumeratedValues>
  7085. <enumeratedValue>
  7086. <name>0</name>
  7087. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  7088. <value>#0</value>
  7089. </enumeratedValue>
  7090. <enumeratedValue>
  7091. <name>1</name>
  7092. <description>This peripheral requires supervisor privilege level for accesses.</description>
  7093. <value>#1</value>
  7094. </enumeratedValue>
  7095. </enumeratedValues>
  7096. </field>
  7097. <field>
  7098. <name>TP3</name>
  7099. <description>Trusted Protect</description>
  7100. <bitOffset>16</bitOffset>
  7101. <bitWidth>1</bitWidth>
  7102. <access>read-write</access>
  7103. <enumeratedValues>
  7104. <enumeratedValue>
  7105. <name>0</name>
  7106. <description>Accesses from an untrusted master are allowed.</description>
  7107. <value>#0</value>
  7108. </enumeratedValue>
  7109. <enumeratedValue>
  7110. <name>1</name>
  7111. <description>Accesses from an untrusted master are not allowed.</description>
  7112. <value>#1</value>
  7113. </enumeratedValue>
  7114. </enumeratedValues>
  7115. </field>
  7116. <field>
  7117. <name>WP3</name>
  7118. <description>Write Protect</description>
  7119. <bitOffset>17</bitOffset>
  7120. <bitWidth>1</bitWidth>
  7121. <access>read-write</access>
  7122. <enumeratedValues>
  7123. <enumeratedValue>
  7124. <name>0</name>
  7125. <description>This peripheral allows write accesses.</description>
  7126. <value>#0</value>
  7127. </enumeratedValue>
  7128. <enumeratedValue>
  7129. <name>1</name>
  7130. <description>This peripheral is write protected.</description>
  7131. <value>#1</value>
  7132. </enumeratedValue>
  7133. </enumeratedValues>
  7134. </field>
  7135. <field>
  7136. <name>SP3</name>
  7137. <description>Supervisor Protect</description>
  7138. <bitOffset>18</bitOffset>
  7139. <bitWidth>1</bitWidth>
  7140. <access>read-write</access>
  7141. <enumeratedValues>
  7142. <enumeratedValue>
  7143. <name>0</name>
  7144. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  7145. <value>#0</value>
  7146. </enumeratedValue>
  7147. <enumeratedValue>
  7148. <name>1</name>
  7149. <description>This peripheral requires supervisor privilege level for accesses.</description>
  7150. <value>#1</value>
  7151. </enumeratedValue>
  7152. </enumeratedValues>
  7153. </field>
  7154. <field>
  7155. <name>TP2</name>
  7156. <description>Trusted Protect</description>
  7157. <bitOffset>20</bitOffset>
  7158. <bitWidth>1</bitWidth>
  7159. <access>read-write</access>
  7160. <enumeratedValues>
  7161. <enumeratedValue>
  7162. <name>0</name>
  7163. <description>Accesses from an untrusted master are allowed.</description>
  7164. <value>#0</value>
  7165. </enumeratedValue>
  7166. <enumeratedValue>
  7167. <name>1</name>
  7168. <description>Accesses from an untrusted master are not allowed.</description>
  7169. <value>#1</value>
  7170. </enumeratedValue>
  7171. </enumeratedValues>
  7172. </field>
  7173. <field>
  7174. <name>WP2</name>
  7175. <description>Write Protect</description>
  7176. <bitOffset>21</bitOffset>
  7177. <bitWidth>1</bitWidth>
  7178. <access>read-write</access>
  7179. <enumeratedValues>
  7180. <enumeratedValue>
  7181. <name>0</name>
  7182. <description>This peripheral allows write accesses.</description>
  7183. <value>#0</value>
  7184. </enumeratedValue>
  7185. <enumeratedValue>
  7186. <name>1</name>
  7187. <description>This peripheral is write protected.</description>
  7188. <value>#1</value>
  7189. </enumeratedValue>
  7190. </enumeratedValues>
  7191. </field>
  7192. <field>
  7193. <name>SP2</name>
  7194. <description>Supervisor Protect</description>
  7195. <bitOffset>22</bitOffset>
  7196. <bitWidth>1</bitWidth>
  7197. <access>read-write</access>
  7198. <enumeratedValues>
  7199. <enumeratedValue>
  7200. <name>0</name>
  7201. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  7202. <value>#0</value>
  7203. </enumeratedValue>
  7204. <enumeratedValue>
  7205. <name>1</name>
  7206. <description>This peripheral requires supervisor privilege level for accesses.</description>
  7207. <value>#1</value>
  7208. </enumeratedValue>
  7209. </enumeratedValues>
  7210. </field>
  7211. <field>
  7212. <name>TP1</name>
  7213. <description>Trusted Protect</description>
  7214. <bitOffset>24</bitOffset>
  7215. <bitWidth>1</bitWidth>
  7216. <access>read-write</access>
  7217. <enumeratedValues>
  7218. <enumeratedValue>
  7219. <name>0</name>
  7220. <description>Accesses from an untrusted master are allowed.</description>
  7221. <value>#0</value>
  7222. </enumeratedValue>
  7223. <enumeratedValue>
  7224. <name>1</name>
  7225. <description>Accesses from an untrusted master are not allowed.</description>
  7226. <value>#1</value>
  7227. </enumeratedValue>
  7228. </enumeratedValues>
  7229. </field>
  7230. <field>
  7231. <name>WP1</name>
  7232. <description>Write Protect</description>
  7233. <bitOffset>25</bitOffset>
  7234. <bitWidth>1</bitWidth>
  7235. <access>read-write</access>
  7236. <enumeratedValues>
  7237. <enumeratedValue>
  7238. <name>0</name>
  7239. <description>This peripheral allows write accesses.</description>
  7240. <value>#0</value>
  7241. </enumeratedValue>
  7242. <enumeratedValue>
  7243. <name>1</name>
  7244. <description>This peripheral is write protected.</description>
  7245. <value>#1</value>
  7246. </enumeratedValue>
  7247. </enumeratedValues>
  7248. </field>
  7249. <field>
  7250. <name>SP1</name>
  7251. <description>Supervisor Protect</description>
  7252. <bitOffset>26</bitOffset>
  7253. <bitWidth>1</bitWidth>
  7254. <access>read-write</access>
  7255. <enumeratedValues>
  7256. <enumeratedValue>
  7257. <name>0</name>
  7258. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  7259. <value>#0</value>
  7260. </enumeratedValue>
  7261. <enumeratedValue>
  7262. <name>1</name>
  7263. <description>This peripheral requires supervisor privilege level for accesses.</description>
  7264. <value>#1</value>
  7265. </enumeratedValue>
  7266. </enumeratedValues>
  7267. </field>
  7268. <field>
  7269. <name>TP0</name>
  7270. <description>Trusted Protect</description>
  7271. <bitOffset>28</bitOffset>
  7272. <bitWidth>1</bitWidth>
  7273. <access>read-write</access>
  7274. <enumeratedValues>
  7275. <enumeratedValue>
  7276. <name>0</name>
  7277. <description>Accesses from an untrusted master are allowed.</description>
  7278. <value>#0</value>
  7279. </enumeratedValue>
  7280. <enumeratedValue>
  7281. <name>1</name>
  7282. <description>Accesses from an untrusted master are not allowed.</description>
  7283. <value>#1</value>
  7284. </enumeratedValue>
  7285. </enumeratedValues>
  7286. </field>
  7287. <field>
  7288. <name>WP0</name>
  7289. <description>Write Protect</description>
  7290. <bitOffset>29</bitOffset>
  7291. <bitWidth>1</bitWidth>
  7292. <access>read-write</access>
  7293. <enumeratedValues>
  7294. <enumeratedValue>
  7295. <name>0</name>
  7296. <description>This peripheral allows write accesses.</description>
  7297. <value>#0</value>
  7298. </enumeratedValue>
  7299. <enumeratedValue>
  7300. <name>1</name>
  7301. <description>This peripheral is write protected.</description>
  7302. <value>#1</value>
  7303. </enumeratedValue>
  7304. </enumeratedValues>
  7305. </field>
  7306. <field>
  7307. <name>SP0</name>
  7308. <description>Supervisor Protect</description>
  7309. <bitOffset>30</bitOffset>
  7310. <bitWidth>1</bitWidth>
  7311. <access>read-write</access>
  7312. <enumeratedValues>
  7313. <enumeratedValue>
  7314. <name>0</name>
  7315. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  7316. <value>#0</value>
  7317. </enumeratedValue>
  7318. <enumeratedValue>
  7319. <name>1</name>
  7320. <description>This peripheral requires supervisor privilege level for accesses.</description>
  7321. <value>#1</value>
  7322. </enumeratedValue>
  7323. </enumeratedValues>
  7324. </field>
  7325. </fields>
  7326. </register>
  7327. <register>
  7328. <name>PACRO</name>
  7329. <description>Peripheral Access Control Register</description>
  7330. <addressOffset>0x68</addressOffset>
  7331. <size>32</size>
  7332. <access>read-write</access>
  7333. <resetValue>0x44444444</resetValue>
  7334. <resetMask>0xFFFFFFFF</resetMask>
  7335. <fields>
  7336. <field>
  7337. <name>TP7</name>
  7338. <description>Trusted Protect</description>
  7339. <bitOffset>0</bitOffset>
  7340. <bitWidth>1</bitWidth>
  7341. <access>read-write</access>
  7342. <enumeratedValues>
  7343. <enumeratedValue>
  7344. <name>0</name>
  7345. <description>Accesses from an untrusted master are allowed.</description>
  7346. <value>#0</value>
  7347. </enumeratedValue>
  7348. <enumeratedValue>
  7349. <name>1</name>
  7350. <description>Accesses from an untrusted master are not allowed.</description>
  7351. <value>#1</value>
  7352. </enumeratedValue>
  7353. </enumeratedValues>
  7354. </field>
  7355. <field>
  7356. <name>WP7</name>
  7357. <description>Write Protect</description>
  7358. <bitOffset>1</bitOffset>
  7359. <bitWidth>1</bitWidth>
  7360. <access>read-write</access>
  7361. <enumeratedValues>
  7362. <enumeratedValue>
  7363. <name>0</name>
  7364. <description>This peripheral allows write accesses.</description>
  7365. <value>#0</value>
  7366. </enumeratedValue>
  7367. <enumeratedValue>
  7368. <name>1</name>
  7369. <description>This peripheral is write protected.</description>
  7370. <value>#1</value>
  7371. </enumeratedValue>
  7372. </enumeratedValues>
  7373. </field>
  7374. <field>
  7375. <name>SP7</name>
  7376. <description>Supervisor Protect</description>
  7377. <bitOffset>2</bitOffset>
  7378. <bitWidth>1</bitWidth>
  7379. <access>read-write</access>
  7380. <enumeratedValues>
  7381. <enumeratedValue>
  7382. <name>0</name>
  7383. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  7384. <value>#0</value>
  7385. </enumeratedValue>
  7386. <enumeratedValue>
  7387. <name>1</name>
  7388. <description>This peripheral requires supervisor privilege level for accesses.</description>
  7389. <value>#1</value>
  7390. </enumeratedValue>
  7391. </enumeratedValues>
  7392. </field>
  7393. <field>
  7394. <name>TP6</name>
  7395. <description>Trusted Protect</description>
  7396. <bitOffset>4</bitOffset>
  7397. <bitWidth>1</bitWidth>
  7398. <access>read-write</access>
  7399. <enumeratedValues>
  7400. <enumeratedValue>
  7401. <name>0</name>
  7402. <description>Accesses from an untrusted master are allowed.</description>
  7403. <value>#0</value>
  7404. </enumeratedValue>
  7405. <enumeratedValue>
  7406. <name>1</name>
  7407. <description>Accesses from an untrusted master are not allowed.</description>
  7408. <value>#1</value>
  7409. </enumeratedValue>
  7410. </enumeratedValues>
  7411. </field>
  7412. <field>
  7413. <name>WP6</name>
  7414. <description>Write Protect</description>
  7415. <bitOffset>5</bitOffset>
  7416. <bitWidth>1</bitWidth>
  7417. <access>read-write</access>
  7418. <enumeratedValues>
  7419. <enumeratedValue>
  7420. <name>0</name>
  7421. <description>This peripheral allows write accesses.</description>
  7422. <value>#0</value>
  7423. </enumeratedValue>
  7424. <enumeratedValue>
  7425. <name>1</name>
  7426. <description>This peripheral is write protected.</description>
  7427. <value>#1</value>
  7428. </enumeratedValue>
  7429. </enumeratedValues>
  7430. </field>
  7431. <field>
  7432. <name>SP6</name>
  7433. <description>Supervisor Protect</description>
  7434. <bitOffset>6</bitOffset>
  7435. <bitWidth>1</bitWidth>
  7436. <access>read-write</access>
  7437. <enumeratedValues>
  7438. <enumeratedValue>
  7439. <name>0</name>
  7440. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  7441. <value>#0</value>
  7442. </enumeratedValue>
  7443. <enumeratedValue>
  7444. <name>1</name>
  7445. <description>This peripheral requires supervisor privilege level for accesses.</description>
  7446. <value>#1</value>
  7447. </enumeratedValue>
  7448. </enumeratedValues>
  7449. </field>
  7450. <field>
  7451. <name>TP5</name>
  7452. <description>Trusted Protect</description>
  7453. <bitOffset>8</bitOffset>
  7454. <bitWidth>1</bitWidth>
  7455. <access>read-write</access>
  7456. <enumeratedValues>
  7457. <enumeratedValue>
  7458. <name>0</name>
  7459. <description>Accesses from an untrusted master are allowed.</description>
  7460. <value>#0</value>
  7461. </enumeratedValue>
  7462. <enumeratedValue>
  7463. <name>1</name>
  7464. <description>Accesses from an untrusted master are not allowed.</description>
  7465. <value>#1</value>
  7466. </enumeratedValue>
  7467. </enumeratedValues>
  7468. </field>
  7469. <field>
  7470. <name>WP5</name>
  7471. <description>Write Protect</description>
  7472. <bitOffset>9</bitOffset>
  7473. <bitWidth>1</bitWidth>
  7474. <access>read-write</access>
  7475. <enumeratedValues>
  7476. <enumeratedValue>
  7477. <name>0</name>
  7478. <description>This peripheral allows write accesses.</description>
  7479. <value>#0</value>
  7480. </enumeratedValue>
  7481. <enumeratedValue>
  7482. <name>1</name>
  7483. <description>This peripheral is write protected.</description>
  7484. <value>#1</value>
  7485. </enumeratedValue>
  7486. </enumeratedValues>
  7487. </field>
  7488. <field>
  7489. <name>SP5</name>
  7490. <description>Supervisor Protect</description>
  7491. <bitOffset>10</bitOffset>
  7492. <bitWidth>1</bitWidth>
  7493. <access>read-write</access>
  7494. <enumeratedValues>
  7495. <enumeratedValue>
  7496. <name>0</name>
  7497. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  7498. <value>#0</value>
  7499. </enumeratedValue>
  7500. <enumeratedValue>
  7501. <name>1</name>
  7502. <description>This peripheral requires supervisor privilege level for accesses.</description>
  7503. <value>#1</value>
  7504. </enumeratedValue>
  7505. </enumeratedValues>
  7506. </field>
  7507. <field>
  7508. <name>TP4</name>
  7509. <description>Trusted Protect</description>
  7510. <bitOffset>12</bitOffset>
  7511. <bitWidth>1</bitWidth>
  7512. <access>read-write</access>
  7513. <enumeratedValues>
  7514. <enumeratedValue>
  7515. <name>0</name>
  7516. <description>Accesses from an untrusted master are allowed.</description>
  7517. <value>#0</value>
  7518. </enumeratedValue>
  7519. <enumeratedValue>
  7520. <name>1</name>
  7521. <description>Accesses from an untrusted master are not allowed.</description>
  7522. <value>#1</value>
  7523. </enumeratedValue>
  7524. </enumeratedValues>
  7525. </field>
  7526. <field>
  7527. <name>WP4</name>
  7528. <description>Write Protect</description>
  7529. <bitOffset>13</bitOffset>
  7530. <bitWidth>1</bitWidth>
  7531. <access>read-write</access>
  7532. <enumeratedValues>
  7533. <enumeratedValue>
  7534. <name>0</name>
  7535. <description>This peripheral allows write accesses.</description>
  7536. <value>#0</value>
  7537. </enumeratedValue>
  7538. <enumeratedValue>
  7539. <name>1</name>
  7540. <description>This peripheral is write protected.</description>
  7541. <value>#1</value>
  7542. </enumeratedValue>
  7543. </enumeratedValues>
  7544. </field>
  7545. <field>
  7546. <name>SP4</name>
  7547. <description>Supervisor Protect</description>
  7548. <bitOffset>14</bitOffset>
  7549. <bitWidth>1</bitWidth>
  7550. <access>read-write</access>
  7551. <enumeratedValues>
  7552. <enumeratedValue>
  7553. <name>0</name>
  7554. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  7555. <value>#0</value>
  7556. </enumeratedValue>
  7557. <enumeratedValue>
  7558. <name>1</name>
  7559. <description>This peripheral requires supervisor privilege level for accesses.</description>
  7560. <value>#1</value>
  7561. </enumeratedValue>
  7562. </enumeratedValues>
  7563. </field>
  7564. <field>
  7565. <name>TP3</name>
  7566. <description>Trusted Protect</description>
  7567. <bitOffset>16</bitOffset>
  7568. <bitWidth>1</bitWidth>
  7569. <access>read-write</access>
  7570. <enumeratedValues>
  7571. <enumeratedValue>
  7572. <name>0</name>
  7573. <description>Accesses from an untrusted master are allowed.</description>
  7574. <value>#0</value>
  7575. </enumeratedValue>
  7576. <enumeratedValue>
  7577. <name>1</name>
  7578. <description>Accesses from an untrusted master are not allowed.</description>
  7579. <value>#1</value>
  7580. </enumeratedValue>
  7581. </enumeratedValues>
  7582. </field>
  7583. <field>
  7584. <name>WP3</name>
  7585. <description>Write Protect</description>
  7586. <bitOffset>17</bitOffset>
  7587. <bitWidth>1</bitWidth>
  7588. <access>read-write</access>
  7589. <enumeratedValues>
  7590. <enumeratedValue>
  7591. <name>0</name>
  7592. <description>This peripheral allows write accesses.</description>
  7593. <value>#0</value>
  7594. </enumeratedValue>
  7595. <enumeratedValue>
  7596. <name>1</name>
  7597. <description>This peripheral is write protected.</description>
  7598. <value>#1</value>
  7599. </enumeratedValue>
  7600. </enumeratedValues>
  7601. </field>
  7602. <field>
  7603. <name>SP3</name>
  7604. <description>Supervisor Protect</description>
  7605. <bitOffset>18</bitOffset>
  7606. <bitWidth>1</bitWidth>
  7607. <access>read-write</access>
  7608. <enumeratedValues>
  7609. <enumeratedValue>
  7610. <name>0</name>
  7611. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  7612. <value>#0</value>
  7613. </enumeratedValue>
  7614. <enumeratedValue>
  7615. <name>1</name>
  7616. <description>This peripheral requires supervisor privilege level for accesses.</description>
  7617. <value>#1</value>
  7618. </enumeratedValue>
  7619. </enumeratedValues>
  7620. </field>
  7621. <field>
  7622. <name>TP2</name>
  7623. <description>Trusted Protect</description>
  7624. <bitOffset>20</bitOffset>
  7625. <bitWidth>1</bitWidth>
  7626. <access>read-write</access>
  7627. <enumeratedValues>
  7628. <enumeratedValue>
  7629. <name>0</name>
  7630. <description>Accesses from an untrusted master are allowed.</description>
  7631. <value>#0</value>
  7632. </enumeratedValue>
  7633. <enumeratedValue>
  7634. <name>1</name>
  7635. <description>Accesses from an untrusted master are not allowed.</description>
  7636. <value>#1</value>
  7637. </enumeratedValue>
  7638. </enumeratedValues>
  7639. </field>
  7640. <field>
  7641. <name>WP2</name>
  7642. <description>Write Protect</description>
  7643. <bitOffset>21</bitOffset>
  7644. <bitWidth>1</bitWidth>
  7645. <access>read-write</access>
  7646. <enumeratedValues>
  7647. <enumeratedValue>
  7648. <name>0</name>
  7649. <description>This peripheral allows write accesses.</description>
  7650. <value>#0</value>
  7651. </enumeratedValue>
  7652. <enumeratedValue>
  7653. <name>1</name>
  7654. <description>This peripheral is write protected.</description>
  7655. <value>#1</value>
  7656. </enumeratedValue>
  7657. </enumeratedValues>
  7658. </field>
  7659. <field>
  7660. <name>SP2</name>
  7661. <description>Supervisor Protect</description>
  7662. <bitOffset>22</bitOffset>
  7663. <bitWidth>1</bitWidth>
  7664. <access>read-write</access>
  7665. <enumeratedValues>
  7666. <enumeratedValue>
  7667. <name>0</name>
  7668. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  7669. <value>#0</value>
  7670. </enumeratedValue>
  7671. <enumeratedValue>
  7672. <name>1</name>
  7673. <description>This peripheral requires supervisor privilege level for accesses.</description>
  7674. <value>#1</value>
  7675. </enumeratedValue>
  7676. </enumeratedValues>
  7677. </field>
  7678. <field>
  7679. <name>TP1</name>
  7680. <description>Trusted Protect</description>
  7681. <bitOffset>24</bitOffset>
  7682. <bitWidth>1</bitWidth>
  7683. <access>read-write</access>
  7684. <enumeratedValues>
  7685. <enumeratedValue>
  7686. <name>0</name>
  7687. <description>Accesses from an untrusted master are allowed.</description>
  7688. <value>#0</value>
  7689. </enumeratedValue>
  7690. <enumeratedValue>
  7691. <name>1</name>
  7692. <description>Accesses from an untrusted master are not allowed.</description>
  7693. <value>#1</value>
  7694. </enumeratedValue>
  7695. </enumeratedValues>
  7696. </field>
  7697. <field>
  7698. <name>WP1</name>
  7699. <description>Write Protect</description>
  7700. <bitOffset>25</bitOffset>
  7701. <bitWidth>1</bitWidth>
  7702. <access>read-write</access>
  7703. <enumeratedValues>
  7704. <enumeratedValue>
  7705. <name>0</name>
  7706. <description>This peripheral allows write accesses.</description>
  7707. <value>#0</value>
  7708. </enumeratedValue>
  7709. <enumeratedValue>
  7710. <name>1</name>
  7711. <description>This peripheral is write protected.</description>
  7712. <value>#1</value>
  7713. </enumeratedValue>
  7714. </enumeratedValues>
  7715. </field>
  7716. <field>
  7717. <name>SP1</name>
  7718. <description>Supervisor Protect</description>
  7719. <bitOffset>26</bitOffset>
  7720. <bitWidth>1</bitWidth>
  7721. <access>read-write</access>
  7722. <enumeratedValues>
  7723. <enumeratedValue>
  7724. <name>0</name>
  7725. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  7726. <value>#0</value>
  7727. </enumeratedValue>
  7728. <enumeratedValue>
  7729. <name>1</name>
  7730. <description>This peripheral requires supervisor privilege level for accesses.</description>
  7731. <value>#1</value>
  7732. </enumeratedValue>
  7733. </enumeratedValues>
  7734. </field>
  7735. <field>
  7736. <name>TP0</name>
  7737. <description>Trusted Protect</description>
  7738. <bitOffset>28</bitOffset>
  7739. <bitWidth>1</bitWidth>
  7740. <access>read-write</access>
  7741. <enumeratedValues>
  7742. <enumeratedValue>
  7743. <name>0</name>
  7744. <description>Accesses from an untrusted master are allowed.</description>
  7745. <value>#0</value>
  7746. </enumeratedValue>
  7747. <enumeratedValue>
  7748. <name>1</name>
  7749. <description>Accesses from an untrusted master are not allowed.</description>
  7750. <value>#1</value>
  7751. </enumeratedValue>
  7752. </enumeratedValues>
  7753. </field>
  7754. <field>
  7755. <name>WP0</name>
  7756. <description>Write Protect</description>
  7757. <bitOffset>29</bitOffset>
  7758. <bitWidth>1</bitWidth>
  7759. <access>read-write</access>
  7760. <enumeratedValues>
  7761. <enumeratedValue>
  7762. <name>0</name>
  7763. <description>This peripheral allows write accesses.</description>
  7764. <value>#0</value>
  7765. </enumeratedValue>
  7766. <enumeratedValue>
  7767. <name>1</name>
  7768. <description>This peripheral is write protected.</description>
  7769. <value>#1</value>
  7770. </enumeratedValue>
  7771. </enumeratedValues>
  7772. </field>
  7773. <field>
  7774. <name>SP0</name>
  7775. <description>Supervisor Protect</description>
  7776. <bitOffset>30</bitOffset>
  7777. <bitWidth>1</bitWidth>
  7778. <access>read-write</access>
  7779. <enumeratedValues>
  7780. <enumeratedValue>
  7781. <name>0</name>
  7782. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  7783. <value>#0</value>
  7784. </enumeratedValue>
  7785. <enumeratedValue>
  7786. <name>1</name>
  7787. <description>This peripheral requires supervisor privilege level for accesses.</description>
  7788. <value>#1</value>
  7789. </enumeratedValue>
  7790. </enumeratedValues>
  7791. </field>
  7792. </fields>
  7793. </register>
  7794. <register>
  7795. <name>PACRP</name>
  7796. <description>Peripheral Access Control Register</description>
  7797. <addressOffset>0x6C</addressOffset>
  7798. <size>32</size>
  7799. <access>read-write</access>
  7800. <resetValue>0x44444444</resetValue>
  7801. <resetMask>0xFFFFFFFF</resetMask>
  7802. <fields>
  7803. <field>
  7804. <name>TP7</name>
  7805. <description>Trusted Protect</description>
  7806. <bitOffset>0</bitOffset>
  7807. <bitWidth>1</bitWidth>
  7808. <access>read-write</access>
  7809. <enumeratedValues>
  7810. <enumeratedValue>
  7811. <name>0</name>
  7812. <description>Accesses from an untrusted master are allowed.</description>
  7813. <value>#0</value>
  7814. </enumeratedValue>
  7815. <enumeratedValue>
  7816. <name>1</name>
  7817. <description>Accesses from an untrusted master are not allowed.</description>
  7818. <value>#1</value>
  7819. </enumeratedValue>
  7820. </enumeratedValues>
  7821. </field>
  7822. <field>
  7823. <name>WP7</name>
  7824. <description>Write Protect</description>
  7825. <bitOffset>1</bitOffset>
  7826. <bitWidth>1</bitWidth>
  7827. <access>read-write</access>
  7828. <enumeratedValues>
  7829. <enumeratedValue>
  7830. <name>0</name>
  7831. <description>This peripheral allows write accesses.</description>
  7832. <value>#0</value>
  7833. </enumeratedValue>
  7834. <enumeratedValue>
  7835. <name>1</name>
  7836. <description>This peripheral is write protected.</description>
  7837. <value>#1</value>
  7838. </enumeratedValue>
  7839. </enumeratedValues>
  7840. </field>
  7841. <field>
  7842. <name>SP7</name>
  7843. <description>Supervisor Protect</description>
  7844. <bitOffset>2</bitOffset>
  7845. <bitWidth>1</bitWidth>
  7846. <access>read-write</access>
  7847. <enumeratedValues>
  7848. <enumeratedValue>
  7849. <name>0</name>
  7850. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  7851. <value>#0</value>
  7852. </enumeratedValue>
  7853. <enumeratedValue>
  7854. <name>1</name>
  7855. <description>This peripheral requires supervisor privilege level for accesses.</description>
  7856. <value>#1</value>
  7857. </enumeratedValue>
  7858. </enumeratedValues>
  7859. </field>
  7860. <field>
  7861. <name>TP6</name>
  7862. <description>Trusted Protect</description>
  7863. <bitOffset>4</bitOffset>
  7864. <bitWidth>1</bitWidth>
  7865. <access>read-write</access>
  7866. <enumeratedValues>
  7867. <enumeratedValue>
  7868. <name>0</name>
  7869. <description>Accesses from an untrusted master are allowed.</description>
  7870. <value>#0</value>
  7871. </enumeratedValue>
  7872. <enumeratedValue>
  7873. <name>1</name>
  7874. <description>Accesses from an untrusted master are not allowed.</description>
  7875. <value>#1</value>
  7876. </enumeratedValue>
  7877. </enumeratedValues>
  7878. </field>
  7879. <field>
  7880. <name>WP6</name>
  7881. <description>Write Protect</description>
  7882. <bitOffset>5</bitOffset>
  7883. <bitWidth>1</bitWidth>
  7884. <access>read-write</access>
  7885. <enumeratedValues>
  7886. <enumeratedValue>
  7887. <name>0</name>
  7888. <description>This peripheral allows write accesses.</description>
  7889. <value>#0</value>
  7890. </enumeratedValue>
  7891. <enumeratedValue>
  7892. <name>1</name>
  7893. <description>This peripheral is write protected.</description>
  7894. <value>#1</value>
  7895. </enumeratedValue>
  7896. </enumeratedValues>
  7897. </field>
  7898. <field>
  7899. <name>SP6</name>
  7900. <description>Supervisor Protect</description>
  7901. <bitOffset>6</bitOffset>
  7902. <bitWidth>1</bitWidth>
  7903. <access>read-write</access>
  7904. <enumeratedValues>
  7905. <enumeratedValue>
  7906. <name>0</name>
  7907. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  7908. <value>#0</value>
  7909. </enumeratedValue>
  7910. <enumeratedValue>
  7911. <name>1</name>
  7912. <description>This peripheral requires supervisor privilege level for accesses.</description>
  7913. <value>#1</value>
  7914. </enumeratedValue>
  7915. </enumeratedValues>
  7916. </field>
  7917. <field>
  7918. <name>TP5</name>
  7919. <description>Trusted Protect</description>
  7920. <bitOffset>8</bitOffset>
  7921. <bitWidth>1</bitWidth>
  7922. <access>read-write</access>
  7923. <enumeratedValues>
  7924. <enumeratedValue>
  7925. <name>0</name>
  7926. <description>Accesses from an untrusted master are allowed.</description>
  7927. <value>#0</value>
  7928. </enumeratedValue>
  7929. <enumeratedValue>
  7930. <name>1</name>
  7931. <description>Accesses from an untrusted master are not allowed.</description>
  7932. <value>#1</value>
  7933. </enumeratedValue>
  7934. </enumeratedValues>
  7935. </field>
  7936. <field>
  7937. <name>WP5</name>
  7938. <description>Write Protect</description>
  7939. <bitOffset>9</bitOffset>
  7940. <bitWidth>1</bitWidth>
  7941. <access>read-write</access>
  7942. <enumeratedValues>
  7943. <enumeratedValue>
  7944. <name>0</name>
  7945. <description>This peripheral allows write accesses.</description>
  7946. <value>#0</value>
  7947. </enumeratedValue>
  7948. <enumeratedValue>
  7949. <name>1</name>
  7950. <description>This peripheral is write protected.</description>
  7951. <value>#1</value>
  7952. </enumeratedValue>
  7953. </enumeratedValues>
  7954. </field>
  7955. <field>
  7956. <name>SP5</name>
  7957. <description>Supervisor Protect</description>
  7958. <bitOffset>10</bitOffset>
  7959. <bitWidth>1</bitWidth>
  7960. <access>read-write</access>
  7961. <enumeratedValues>
  7962. <enumeratedValue>
  7963. <name>0</name>
  7964. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  7965. <value>#0</value>
  7966. </enumeratedValue>
  7967. <enumeratedValue>
  7968. <name>1</name>
  7969. <description>This peripheral requires supervisor privilege level for accesses.</description>
  7970. <value>#1</value>
  7971. </enumeratedValue>
  7972. </enumeratedValues>
  7973. </field>
  7974. <field>
  7975. <name>TP4</name>
  7976. <description>Trusted Protect</description>
  7977. <bitOffset>12</bitOffset>
  7978. <bitWidth>1</bitWidth>
  7979. <access>read-write</access>
  7980. <enumeratedValues>
  7981. <enumeratedValue>
  7982. <name>0</name>
  7983. <description>Accesses from an untrusted master are allowed.</description>
  7984. <value>#0</value>
  7985. </enumeratedValue>
  7986. <enumeratedValue>
  7987. <name>1</name>
  7988. <description>Accesses from an untrusted master are not allowed.</description>
  7989. <value>#1</value>
  7990. </enumeratedValue>
  7991. </enumeratedValues>
  7992. </field>
  7993. <field>
  7994. <name>WP4</name>
  7995. <description>Write Protect</description>
  7996. <bitOffset>13</bitOffset>
  7997. <bitWidth>1</bitWidth>
  7998. <access>read-write</access>
  7999. <enumeratedValues>
  8000. <enumeratedValue>
  8001. <name>0</name>
  8002. <description>This peripheral allows write accesses.</description>
  8003. <value>#0</value>
  8004. </enumeratedValue>
  8005. <enumeratedValue>
  8006. <name>1</name>
  8007. <description>This peripheral is write protected.</description>
  8008. <value>#1</value>
  8009. </enumeratedValue>
  8010. </enumeratedValues>
  8011. </field>
  8012. <field>
  8013. <name>SP4</name>
  8014. <description>Supervisor Protect</description>
  8015. <bitOffset>14</bitOffset>
  8016. <bitWidth>1</bitWidth>
  8017. <access>read-write</access>
  8018. <enumeratedValues>
  8019. <enumeratedValue>
  8020. <name>0</name>
  8021. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  8022. <value>#0</value>
  8023. </enumeratedValue>
  8024. <enumeratedValue>
  8025. <name>1</name>
  8026. <description>This peripheral requires supervisor privilege level for accesses.</description>
  8027. <value>#1</value>
  8028. </enumeratedValue>
  8029. </enumeratedValues>
  8030. </field>
  8031. <field>
  8032. <name>TP3</name>
  8033. <description>Trusted Protect</description>
  8034. <bitOffset>16</bitOffset>
  8035. <bitWidth>1</bitWidth>
  8036. <access>read-write</access>
  8037. <enumeratedValues>
  8038. <enumeratedValue>
  8039. <name>0</name>
  8040. <description>Accesses from an untrusted master are allowed.</description>
  8041. <value>#0</value>
  8042. </enumeratedValue>
  8043. <enumeratedValue>
  8044. <name>1</name>
  8045. <description>Accesses from an untrusted master are not allowed.</description>
  8046. <value>#1</value>
  8047. </enumeratedValue>
  8048. </enumeratedValues>
  8049. </field>
  8050. <field>
  8051. <name>WP3</name>
  8052. <description>Write Protect</description>
  8053. <bitOffset>17</bitOffset>
  8054. <bitWidth>1</bitWidth>
  8055. <access>read-write</access>
  8056. <enumeratedValues>
  8057. <enumeratedValue>
  8058. <name>0</name>
  8059. <description>This peripheral allows write accesses.</description>
  8060. <value>#0</value>
  8061. </enumeratedValue>
  8062. <enumeratedValue>
  8063. <name>1</name>
  8064. <description>This peripheral is write protected.</description>
  8065. <value>#1</value>
  8066. </enumeratedValue>
  8067. </enumeratedValues>
  8068. </field>
  8069. <field>
  8070. <name>SP3</name>
  8071. <description>Supervisor Protect</description>
  8072. <bitOffset>18</bitOffset>
  8073. <bitWidth>1</bitWidth>
  8074. <access>read-write</access>
  8075. <enumeratedValues>
  8076. <enumeratedValue>
  8077. <name>0</name>
  8078. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  8079. <value>#0</value>
  8080. </enumeratedValue>
  8081. <enumeratedValue>
  8082. <name>1</name>
  8083. <description>This peripheral requires supervisor privilege level for accesses.</description>
  8084. <value>#1</value>
  8085. </enumeratedValue>
  8086. </enumeratedValues>
  8087. </field>
  8088. <field>
  8089. <name>TP2</name>
  8090. <description>Trusted Protect</description>
  8091. <bitOffset>20</bitOffset>
  8092. <bitWidth>1</bitWidth>
  8093. <access>read-write</access>
  8094. <enumeratedValues>
  8095. <enumeratedValue>
  8096. <name>0</name>
  8097. <description>Accesses from an untrusted master are allowed.</description>
  8098. <value>#0</value>
  8099. </enumeratedValue>
  8100. <enumeratedValue>
  8101. <name>1</name>
  8102. <description>Accesses from an untrusted master are not allowed.</description>
  8103. <value>#1</value>
  8104. </enumeratedValue>
  8105. </enumeratedValues>
  8106. </field>
  8107. <field>
  8108. <name>WP2</name>
  8109. <description>Write Protect</description>
  8110. <bitOffset>21</bitOffset>
  8111. <bitWidth>1</bitWidth>
  8112. <access>read-write</access>
  8113. <enumeratedValues>
  8114. <enumeratedValue>
  8115. <name>0</name>
  8116. <description>This peripheral allows write accesses.</description>
  8117. <value>#0</value>
  8118. </enumeratedValue>
  8119. <enumeratedValue>
  8120. <name>1</name>
  8121. <description>This peripheral is write protected.</description>
  8122. <value>#1</value>
  8123. </enumeratedValue>
  8124. </enumeratedValues>
  8125. </field>
  8126. <field>
  8127. <name>SP2</name>
  8128. <description>Supervisor Protect</description>
  8129. <bitOffset>22</bitOffset>
  8130. <bitWidth>1</bitWidth>
  8131. <access>read-write</access>
  8132. <enumeratedValues>
  8133. <enumeratedValue>
  8134. <name>0</name>
  8135. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  8136. <value>#0</value>
  8137. </enumeratedValue>
  8138. <enumeratedValue>
  8139. <name>1</name>
  8140. <description>This peripheral requires supervisor privilege level for accesses.</description>
  8141. <value>#1</value>
  8142. </enumeratedValue>
  8143. </enumeratedValues>
  8144. </field>
  8145. <field>
  8146. <name>TP1</name>
  8147. <description>Trusted Protect</description>
  8148. <bitOffset>24</bitOffset>
  8149. <bitWidth>1</bitWidth>
  8150. <access>read-write</access>
  8151. <enumeratedValues>
  8152. <enumeratedValue>
  8153. <name>0</name>
  8154. <description>Accesses from an untrusted master are allowed.</description>
  8155. <value>#0</value>
  8156. </enumeratedValue>
  8157. <enumeratedValue>
  8158. <name>1</name>
  8159. <description>Accesses from an untrusted master are not allowed.</description>
  8160. <value>#1</value>
  8161. </enumeratedValue>
  8162. </enumeratedValues>
  8163. </field>
  8164. <field>
  8165. <name>WP1</name>
  8166. <description>Write Protect</description>
  8167. <bitOffset>25</bitOffset>
  8168. <bitWidth>1</bitWidth>
  8169. <access>read-write</access>
  8170. <enumeratedValues>
  8171. <enumeratedValue>
  8172. <name>0</name>
  8173. <description>This peripheral allows write accesses.</description>
  8174. <value>#0</value>
  8175. </enumeratedValue>
  8176. <enumeratedValue>
  8177. <name>1</name>
  8178. <description>This peripheral is write protected.</description>
  8179. <value>#1</value>
  8180. </enumeratedValue>
  8181. </enumeratedValues>
  8182. </field>
  8183. <field>
  8184. <name>SP1</name>
  8185. <description>Supervisor Protect</description>
  8186. <bitOffset>26</bitOffset>
  8187. <bitWidth>1</bitWidth>
  8188. <access>read-write</access>
  8189. <enumeratedValues>
  8190. <enumeratedValue>
  8191. <name>0</name>
  8192. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  8193. <value>#0</value>
  8194. </enumeratedValue>
  8195. <enumeratedValue>
  8196. <name>1</name>
  8197. <description>This peripheral requires supervisor privilege level for accesses.</description>
  8198. <value>#1</value>
  8199. </enumeratedValue>
  8200. </enumeratedValues>
  8201. </field>
  8202. <field>
  8203. <name>TP0</name>
  8204. <description>Trusted Protect</description>
  8205. <bitOffset>28</bitOffset>
  8206. <bitWidth>1</bitWidth>
  8207. <access>read-write</access>
  8208. <enumeratedValues>
  8209. <enumeratedValue>
  8210. <name>0</name>
  8211. <description>Accesses from an untrusted master are allowed.</description>
  8212. <value>#0</value>
  8213. </enumeratedValue>
  8214. <enumeratedValue>
  8215. <name>1</name>
  8216. <description>Accesses from an untrusted master are not allowed.</description>
  8217. <value>#1</value>
  8218. </enumeratedValue>
  8219. </enumeratedValues>
  8220. </field>
  8221. <field>
  8222. <name>WP0</name>
  8223. <description>Write Protect</description>
  8224. <bitOffset>29</bitOffset>
  8225. <bitWidth>1</bitWidth>
  8226. <access>read-write</access>
  8227. <enumeratedValues>
  8228. <enumeratedValue>
  8229. <name>0</name>
  8230. <description>This peripheral allows write accesses.</description>
  8231. <value>#0</value>
  8232. </enumeratedValue>
  8233. <enumeratedValue>
  8234. <name>1</name>
  8235. <description>This peripheral is write protected.</description>
  8236. <value>#1</value>
  8237. </enumeratedValue>
  8238. </enumeratedValues>
  8239. </field>
  8240. <field>
  8241. <name>SP0</name>
  8242. <description>Supervisor Protect</description>
  8243. <bitOffset>30</bitOffset>
  8244. <bitWidth>1</bitWidth>
  8245. <access>read-write</access>
  8246. <enumeratedValues>
  8247. <enumeratedValue>
  8248. <name>0</name>
  8249. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  8250. <value>#0</value>
  8251. </enumeratedValue>
  8252. <enumeratedValue>
  8253. <name>1</name>
  8254. <description>This peripheral requires supervisor privilege level for accesses.</description>
  8255. <value>#1</value>
  8256. </enumeratedValue>
  8257. </enumeratedValues>
  8258. </field>
  8259. </fields>
  8260. </register>
  8261. <register>
  8262. <name>PACRU</name>
  8263. <description>Peripheral Access Control Register</description>
  8264. <addressOffset>0x80</addressOffset>
  8265. <size>32</size>
  8266. <access>read-write</access>
  8267. <resetValue>0x44000000</resetValue>
  8268. <resetMask>0xFFFFFFFF</resetMask>
  8269. <fields>
  8270. <field>
  8271. <name>TP1</name>
  8272. <description>Trusted Protect</description>
  8273. <bitOffset>24</bitOffset>
  8274. <bitWidth>1</bitWidth>
  8275. <access>read-write</access>
  8276. <enumeratedValues>
  8277. <enumeratedValue>
  8278. <name>0</name>
  8279. <description>Accesses from an untrusted master are allowed.</description>
  8280. <value>#0</value>
  8281. </enumeratedValue>
  8282. <enumeratedValue>
  8283. <name>1</name>
  8284. <description>Accesses from an untrusted master are not allowed.</description>
  8285. <value>#1</value>
  8286. </enumeratedValue>
  8287. </enumeratedValues>
  8288. </field>
  8289. <field>
  8290. <name>WP1</name>
  8291. <description>Write Protect</description>
  8292. <bitOffset>25</bitOffset>
  8293. <bitWidth>1</bitWidth>
  8294. <access>read-write</access>
  8295. <enumeratedValues>
  8296. <enumeratedValue>
  8297. <name>0</name>
  8298. <description>This peripheral allows write accesses.</description>
  8299. <value>#0</value>
  8300. </enumeratedValue>
  8301. <enumeratedValue>
  8302. <name>1</name>
  8303. <description>This peripheral is write protected.</description>
  8304. <value>#1</value>
  8305. </enumeratedValue>
  8306. </enumeratedValues>
  8307. </field>
  8308. <field>
  8309. <name>SP1</name>
  8310. <description>Supervisor Protect</description>
  8311. <bitOffset>26</bitOffset>
  8312. <bitWidth>1</bitWidth>
  8313. <access>read-write</access>
  8314. <enumeratedValues>
  8315. <enumeratedValue>
  8316. <name>0</name>
  8317. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  8318. <value>#0</value>
  8319. </enumeratedValue>
  8320. <enumeratedValue>
  8321. <name>1</name>
  8322. <description>This peripheral requires supervisor privilege level for accesses.</description>
  8323. <value>#1</value>
  8324. </enumeratedValue>
  8325. </enumeratedValues>
  8326. </field>
  8327. <field>
  8328. <name>TP0</name>
  8329. <description>Trusted Protect</description>
  8330. <bitOffset>28</bitOffset>
  8331. <bitWidth>1</bitWidth>
  8332. <access>read-write</access>
  8333. <enumeratedValues>
  8334. <enumeratedValue>
  8335. <name>0</name>
  8336. <description>Accesses from an untrusted master are allowed.</description>
  8337. <value>#0</value>
  8338. </enumeratedValue>
  8339. <enumeratedValue>
  8340. <name>1</name>
  8341. <description>Accesses from an untrusted master are not allowed.</description>
  8342. <value>#1</value>
  8343. </enumeratedValue>
  8344. </enumeratedValues>
  8345. </field>
  8346. <field>
  8347. <name>WP0</name>
  8348. <description>Write Protect</description>
  8349. <bitOffset>29</bitOffset>
  8350. <bitWidth>1</bitWidth>
  8351. <access>read-write</access>
  8352. <enumeratedValues>
  8353. <enumeratedValue>
  8354. <name>0</name>
  8355. <description>This peripheral allows write accesses.</description>
  8356. <value>#0</value>
  8357. </enumeratedValue>
  8358. <enumeratedValue>
  8359. <name>1</name>
  8360. <description>This peripheral is write protected.</description>
  8361. <value>#1</value>
  8362. </enumeratedValue>
  8363. </enumeratedValues>
  8364. </field>
  8365. <field>
  8366. <name>SP0</name>
  8367. <description>Supervisor Protect</description>
  8368. <bitOffset>30</bitOffset>
  8369. <bitWidth>1</bitWidth>
  8370. <access>read-write</access>
  8371. <enumeratedValues>
  8372. <enumeratedValue>
  8373. <name>0</name>
  8374. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  8375. <value>#0</value>
  8376. </enumeratedValue>
  8377. <enumeratedValue>
  8378. <name>1</name>
  8379. <description>This peripheral requires supervisor privilege level for accesses.</description>
  8380. <value>#1</value>
  8381. </enumeratedValue>
  8382. </enumeratedValues>
  8383. </field>
  8384. </fields>
  8385. </register>
  8386. </registers>
  8387. </peripheral>
  8388. <peripheral>
  8389. <name>AIPS1</name>
  8390. <description>AIPS-Lite Bridge</description>
  8391. <groupName>AIPS</groupName>
  8392. <prependToName>AIPS1_</prependToName>
  8393. <baseAddress>0x40080000</baseAddress>
  8394. <addressBlock>
  8395. <offset>0</offset>
  8396. <size>0x84</size>
  8397. <usage>registers</usage>
  8398. </addressBlock>
  8399. <registers>
  8400. <register>
  8401. <name>MPRA</name>
  8402. <description>Master Privilege Register A</description>
  8403. <addressOffset>0</addressOffset>
  8404. <size>32</size>
  8405. <access>read-write</access>
  8406. <resetValue>0x77700000</resetValue>
  8407. <resetMask>0xFFFFFFFF</resetMask>
  8408. <fields>
  8409. <field>
  8410. <name>MPL5</name>
  8411. <description>Master 5 Privilege Level</description>
  8412. <bitOffset>8</bitOffset>
  8413. <bitWidth>1</bitWidth>
  8414. <access>read-write</access>
  8415. <enumeratedValues>
  8416. <enumeratedValue>
  8417. <name>0</name>
  8418. <description>Accesses from this master are forced to user-mode.</description>
  8419. <value>#0</value>
  8420. </enumeratedValue>
  8421. <enumeratedValue>
  8422. <name>1</name>
  8423. <description>Accesses from this master are not forced to user-mode.</description>
  8424. <value>#1</value>
  8425. </enumeratedValue>
  8426. </enumeratedValues>
  8427. </field>
  8428. <field>
  8429. <name>MTW5</name>
  8430. <description>Master 5 Trusted For Writes</description>
  8431. <bitOffset>9</bitOffset>
  8432. <bitWidth>1</bitWidth>
  8433. <access>read-write</access>
  8434. <enumeratedValues>
  8435. <enumeratedValue>
  8436. <name>0</name>
  8437. <description>This master is not trusted for write accesses.</description>
  8438. <value>#0</value>
  8439. </enumeratedValue>
  8440. <enumeratedValue>
  8441. <name>1</name>
  8442. <description>This master is trusted for write accesses.</description>
  8443. <value>#1</value>
  8444. </enumeratedValue>
  8445. </enumeratedValues>
  8446. </field>
  8447. <field>
  8448. <name>MTR5</name>
  8449. <description>Master 5 Trusted For Read</description>
  8450. <bitOffset>10</bitOffset>
  8451. <bitWidth>1</bitWidth>
  8452. <access>read-write</access>
  8453. <enumeratedValues>
  8454. <enumeratedValue>
  8455. <name>0</name>
  8456. <description>This master is not trusted for read accesses.</description>
  8457. <value>#0</value>
  8458. </enumeratedValue>
  8459. <enumeratedValue>
  8460. <name>1</name>
  8461. <description>This master is trusted for read accesses.</description>
  8462. <value>#1</value>
  8463. </enumeratedValue>
  8464. </enumeratedValues>
  8465. </field>
  8466. <field>
  8467. <name>MPL4</name>
  8468. <description>Master 4 Privilege Level</description>
  8469. <bitOffset>12</bitOffset>
  8470. <bitWidth>1</bitWidth>
  8471. <access>read-write</access>
  8472. <enumeratedValues>
  8473. <enumeratedValue>
  8474. <name>0</name>
  8475. <description>Accesses from this master are forced to user-mode.</description>
  8476. <value>#0</value>
  8477. </enumeratedValue>
  8478. <enumeratedValue>
  8479. <name>1</name>
  8480. <description>Accesses from this master are not forced to user-mode.</description>
  8481. <value>#1</value>
  8482. </enumeratedValue>
  8483. </enumeratedValues>
  8484. </field>
  8485. <field>
  8486. <name>MTW4</name>
  8487. <description>Master 4 Trusted For Writes</description>
  8488. <bitOffset>13</bitOffset>
  8489. <bitWidth>1</bitWidth>
  8490. <access>read-write</access>
  8491. <enumeratedValues>
  8492. <enumeratedValue>
  8493. <name>0</name>
  8494. <description>This master is not trusted for write accesses.</description>
  8495. <value>#0</value>
  8496. </enumeratedValue>
  8497. <enumeratedValue>
  8498. <name>1</name>
  8499. <description>This master is trusted for write accesses.</description>
  8500. <value>#1</value>
  8501. </enumeratedValue>
  8502. </enumeratedValues>
  8503. </field>
  8504. <field>
  8505. <name>MTR4</name>
  8506. <description>Master 4 Trusted For Read</description>
  8507. <bitOffset>14</bitOffset>
  8508. <bitWidth>1</bitWidth>
  8509. <access>read-write</access>
  8510. <enumeratedValues>
  8511. <enumeratedValue>
  8512. <name>0</name>
  8513. <description>This master is not trusted for read accesses.</description>
  8514. <value>#0</value>
  8515. </enumeratedValue>
  8516. <enumeratedValue>
  8517. <name>1</name>
  8518. <description>This master is trusted for read accesses.</description>
  8519. <value>#1</value>
  8520. </enumeratedValue>
  8521. </enumeratedValues>
  8522. </field>
  8523. <field>
  8524. <name>MPL3</name>
  8525. <description>Master 3 Privilege Level</description>
  8526. <bitOffset>16</bitOffset>
  8527. <bitWidth>1</bitWidth>
  8528. <access>read-write</access>
  8529. <enumeratedValues>
  8530. <enumeratedValue>
  8531. <name>0</name>
  8532. <description>Accesses from this master are forced to user-mode.</description>
  8533. <value>#0</value>
  8534. </enumeratedValue>
  8535. <enumeratedValue>
  8536. <name>1</name>
  8537. <description>Accesses from this master are not forced to user-mode.</description>
  8538. <value>#1</value>
  8539. </enumeratedValue>
  8540. </enumeratedValues>
  8541. </field>
  8542. <field>
  8543. <name>MTW3</name>
  8544. <description>Master 3 Trusted For Writes</description>
  8545. <bitOffset>17</bitOffset>
  8546. <bitWidth>1</bitWidth>
  8547. <access>read-write</access>
  8548. <enumeratedValues>
  8549. <enumeratedValue>
  8550. <name>0</name>
  8551. <description>This master is not trusted for write accesses.</description>
  8552. <value>#0</value>
  8553. </enumeratedValue>
  8554. <enumeratedValue>
  8555. <name>1</name>
  8556. <description>This master is trusted for write accesses.</description>
  8557. <value>#1</value>
  8558. </enumeratedValue>
  8559. </enumeratedValues>
  8560. </field>
  8561. <field>
  8562. <name>MTR3</name>
  8563. <description>Master 3 Trusted For Read</description>
  8564. <bitOffset>18</bitOffset>
  8565. <bitWidth>1</bitWidth>
  8566. <access>read-write</access>
  8567. <enumeratedValues>
  8568. <enumeratedValue>
  8569. <name>0</name>
  8570. <description>This master is not trusted for read accesses.</description>
  8571. <value>#0</value>
  8572. </enumeratedValue>
  8573. <enumeratedValue>
  8574. <name>1</name>
  8575. <description>This master is trusted for read accesses.</description>
  8576. <value>#1</value>
  8577. </enumeratedValue>
  8578. </enumeratedValues>
  8579. </field>
  8580. <field>
  8581. <name>MPL2</name>
  8582. <description>Master 2 Privilege Level</description>
  8583. <bitOffset>20</bitOffset>
  8584. <bitWidth>1</bitWidth>
  8585. <access>read-write</access>
  8586. <enumeratedValues>
  8587. <enumeratedValue>
  8588. <name>0</name>
  8589. <description>Accesses from this master are forced to user-mode.</description>
  8590. <value>#0</value>
  8591. </enumeratedValue>
  8592. <enumeratedValue>
  8593. <name>1</name>
  8594. <description>Accesses from this master are not forced to user-mode.</description>
  8595. <value>#1</value>
  8596. </enumeratedValue>
  8597. </enumeratedValues>
  8598. </field>
  8599. <field>
  8600. <name>MTW2</name>
  8601. <description>Master 2 Trusted For Writes</description>
  8602. <bitOffset>21</bitOffset>
  8603. <bitWidth>1</bitWidth>
  8604. <access>read-write</access>
  8605. <enumeratedValues>
  8606. <enumeratedValue>
  8607. <name>0</name>
  8608. <description>This master is not trusted for write accesses.</description>
  8609. <value>#0</value>
  8610. </enumeratedValue>
  8611. <enumeratedValue>
  8612. <name>1</name>
  8613. <description>This master is trusted for write accesses.</description>
  8614. <value>#1</value>
  8615. </enumeratedValue>
  8616. </enumeratedValues>
  8617. </field>
  8618. <field>
  8619. <name>MTR2</name>
  8620. <description>Master 2 Trusted For Read</description>
  8621. <bitOffset>22</bitOffset>
  8622. <bitWidth>1</bitWidth>
  8623. <access>read-write</access>
  8624. <enumeratedValues>
  8625. <enumeratedValue>
  8626. <name>0</name>
  8627. <description>This master is not trusted for read accesses.</description>
  8628. <value>#0</value>
  8629. </enumeratedValue>
  8630. <enumeratedValue>
  8631. <name>1</name>
  8632. <description>This master is trusted for read accesses.</description>
  8633. <value>#1</value>
  8634. </enumeratedValue>
  8635. </enumeratedValues>
  8636. </field>
  8637. <field>
  8638. <name>MPL1</name>
  8639. <description>Master 1 Privilege Level</description>
  8640. <bitOffset>24</bitOffset>
  8641. <bitWidth>1</bitWidth>
  8642. <access>read-write</access>
  8643. <enumeratedValues>
  8644. <enumeratedValue>
  8645. <name>0</name>
  8646. <description>Accesses from this master are forced to user-mode.</description>
  8647. <value>#0</value>
  8648. </enumeratedValue>
  8649. <enumeratedValue>
  8650. <name>1</name>
  8651. <description>Accesses from this master are not forced to user-mode.</description>
  8652. <value>#1</value>
  8653. </enumeratedValue>
  8654. </enumeratedValues>
  8655. </field>
  8656. <field>
  8657. <name>MTW1</name>
  8658. <description>Master 1 Trusted for Writes</description>
  8659. <bitOffset>25</bitOffset>
  8660. <bitWidth>1</bitWidth>
  8661. <access>read-write</access>
  8662. <enumeratedValues>
  8663. <enumeratedValue>
  8664. <name>0</name>
  8665. <description>This master is not trusted for write accesses.</description>
  8666. <value>#0</value>
  8667. </enumeratedValue>
  8668. <enumeratedValue>
  8669. <name>1</name>
  8670. <description>This master is trusted for write accesses.</description>
  8671. <value>#1</value>
  8672. </enumeratedValue>
  8673. </enumeratedValues>
  8674. </field>
  8675. <field>
  8676. <name>MTR1</name>
  8677. <description>Master 1 Trusted for Read</description>
  8678. <bitOffset>26</bitOffset>
  8679. <bitWidth>1</bitWidth>
  8680. <access>read-write</access>
  8681. <enumeratedValues>
  8682. <enumeratedValue>
  8683. <name>0</name>
  8684. <description>This master is not trusted for read accesses.</description>
  8685. <value>#0</value>
  8686. </enumeratedValue>
  8687. <enumeratedValue>
  8688. <name>1</name>
  8689. <description>This master is trusted for read accesses.</description>
  8690. <value>#1</value>
  8691. </enumeratedValue>
  8692. </enumeratedValues>
  8693. </field>
  8694. <field>
  8695. <name>MPL0</name>
  8696. <description>Master 0 Privilege Level</description>
  8697. <bitOffset>28</bitOffset>
  8698. <bitWidth>1</bitWidth>
  8699. <access>read-write</access>
  8700. <enumeratedValues>
  8701. <enumeratedValue>
  8702. <name>0</name>
  8703. <description>Accesses from this master are forced to user-mode.</description>
  8704. <value>#0</value>
  8705. </enumeratedValue>
  8706. <enumeratedValue>
  8707. <name>1</name>
  8708. <description>Accesses from this master are not forced to user-mode.</description>
  8709. <value>#1</value>
  8710. </enumeratedValue>
  8711. </enumeratedValues>
  8712. </field>
  8713. <field>
  8714. <name>MTW0</name>
  8715. <description>Master 0 Trusted For Writes</description>
  8716. <bitOffset>29</bitOffset>
  8717. <bitWidth>1</bitWidth>
  8718. <access>read-write</access>
  8719. <enumeratedValues>
  8720. <enumeratedValue>
  8721. <name>0</name>
  8722. <description>This master is not trusted for write accesses.</description>
  8723. <value>#0</value>
  8724. </enumeratedValue>
  8725. <enumeratedValue>
  8726. <name>1</name>
  8727. <description>This master is trusted for write accesses.</description>
  8728. <value>#1</value>
  8729. </enumeratedValue>
  8730. </enumeratedValues>
  8731. </field>
  8732. <field>
  8733. <name>MTR0</name>
  8734. <description>Master 0 Trusted For Read</description>
  8735. <bitOffset>30</bitOffset>
  8736. <bitWidth>1</bitWidth>
  8737. <access>read-write</access>
  8738. <enumeratedValues>
  8739. <enumeratedValue>
  8740. <name>0</name>
  8741. <description>This master is not trusted for read accesses.</description>
  8742. <value>#0</value>
  8743. </enumeratedValue>
  8744. <enumeratedValue>
  8745. <name>1</name>
  8746. <description>This master is trusted for read accesses.</description>
  8747. <value>#1</value>
  8748. </enumeratedValue>
  8749. </enumeratedValues>
  8750. </field>
  8751. </fields>
  8752. </register>
  8753. <register>
  8754. <name>PACRA</name>
  8755. <description>Peripheral Access Control Register</description>
  8756. <addressOffset>0x20</addressOffset>
  8757. <size>32</size>
  8758. <access>read-write</access>
  8759. <resetValue>0x50000000</resetValue>
  8760. <resetMask>0xFFFFFFFF</resetMask>
  8761. <fields>
  8762. <field>
  8763. <name>TP7</name>
  8764. <description>Trusted Protect</description>
  8765. <bitOffset>0</bitOffset>
  8766. <bitWidth>1</bitWidth>
  8767. <access>read-write</access>
  8768. <enumeratedValues>
  8769. <enumeratedValue>
  8770. <name>0</name>
  8771. <description>Accesses from an untrusted master are allowed.</description>
  8772. <value>#0</value>
  8773. </enumeratedValue>
  8774. <enumeratedValue>
  8775. <name>1</name>
  8776. <description>Accesses from an untrusted master are not allowed.</description>
  8777. <value>#1</value>
  8778. </enumeratedValue>
  8779. </enumeratedValues>
  8780. </field>
  8781. <field>
  8782. <name>WP7</name>
  8783. <description>Write Protect</description>
  8784. <bitOffset>1</bitOffset>
  8785. <bitWidth>1</bitWidth>
  8786. <access>read-write</access>
  8787. <enumeratedValues>
  8788. <enumeratedValue>
  8789. <name>0</name>
  8790. <description>This peripheral allows write accesses.</description>
  8791. <value>#0</value>
  8792. </enumeratedValue>
  8793. <enumeratedValue>
  8794. <name>1</name>
  8795. <description>This peripheral is write protected.</description>
  8796. <value>#1</value>
  8797. </enumeratedValue>
  8798. </enumeratedValues>
  8799. </field>
  8800. <field>
  8801. <name>SP7</name>
  8802. <description>Supervisor Protect</description>
  8803. <bitOffset>2</bitOffset>
  8804. <bitWidth>1</bitWidth>
  8805. <access>read-write</access>
  8806. <enumeratedValues>
  8807. <enumeratedValue>
  8808. <name>0</name>
  8809. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  8810. <value>#0</value>
  8811. </enumeratedValue>
  8812. <enumeratedValue>
  8813. <name>1</name>
  8814. <description>This peripheral requires supervisor privilege level for accesses.</description>
  8815. <value>#1</value>
  8816. </enumeratedValue>
  8817. </enumeratedValues>
  8818. </field>
  8819. <field>
  8820. <name>TP6</name>
  8821. <description>Trusted Protect</description>
  8822. <bitOffset>4</bitOffset>
  8823. <bitWidth>1</bitWidth>
  8824. <access>read-write</access>
  8825. <enumeratedValues>
  8826. <enumeratedValue>
  8827. <name>0</name>
  8828. <description>Accesses from an untrusted master are allowed.</description>
  8829. <value>#0</value>
  8830. </enumeratedValue>
  8831. <enumeratedValue>
  8832. <name>1</name>
  8833. <description>Accesses from an untrusted master are not allowed.</description>
  8834. <value>#1</value>
  8835. </enumeratedValue>
  8836. </enumeratedValues>
  8837. </field>
  8838. <field>
  8839. <name>WP6</name>
  8840. <description>Write Protect</description>
  8841. <bitOffset>5</bitOffset>
  8842. <bitWidth>1</bitWidth>
  8843. <access>read-write</access>
  8844. <enumeratedValues>
  8845. <enumeratedValue>
  8846. <name>0</name>
  8847. <description>This peripheral allows write accesses.</description>
  8848. <value>#0</value>
  8849. </enumeratedValue>
  8850. <enumeratedValue>
  8851. <name>1</name>
  8852. <description>This peripheral is write protected.</description>
  8853. <value>#1</value>
  8854. </enumeratedValue>
  8855. </enumeratedValues>
  8856. </field>
  8857. <field>
  8858. <name>SP6</name>
  8859. <description>Supervisor Protect</description>
  8860. <bitOffset>6</bitOffset>
  8861. <bitWidth>1</bitWidth>
  8862. <access>read-write</access>
  8863. <enumeratedValues>
  8864. <enumeratedValue>
  8865. <name>0</name>
  8866. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  8867. <value>#0</value>
  8868. </enumeratedValue>
  8869. <enumeratedValue>
  8870. <name>1</name>
  8871. <description>This peripheral requires supervisor privilege level for accesses.</description>
  8872. <value>#1</value>
  8873. </enumeratedValue>
  8874. </enumeratedValues>
  8875. </field>
  8876. <field>
  8877. <name>TP5</name>
  8878. <description>Trusted Protect</description>
  8879. <bitOffset>8</bitOffset>
  8880. <bitWidth>1</bitWidth>
  8881. <access>read-write</access>
  8882. <enumeratedValues>
  8883. <enumeratedValue>
  8884. <name>0</name>
  8885. <description>Accesses from an untrusted master are allowed.</description>
  8886. <value>#0</value>
  8887. </enumeratedValue>
  8888. <enumeratedValue>
  8889. <name>1</name>
  8890. <description>Accesses from an untrusted master are not allowed.</description>
  8891. <value>#1</value>
  8892. </enumeratedValue>
  8893. </enumeratedValues>
  8894. </field>
  8895. <field>
  8896. <name>WP5</name>
  8897. <description>Write Protect</description>
  8898. <bitOffset>9</bitOffset>
  8899. <bitWidth>1</bitWidth>
  8900. <access>read-write</access>
  8901. <enumeratedValues>
  8902. <enumeratedValue>
  8903. <name>0</name>
  8904. <description>This peripheral allows write accesses.</description>
  8905. <value>#0</value>
  8906. </enumeratedValue>
  8907. <enumeratedValue>
  8908. <name>1</name>
  8909. <description>This peripheral is write protected.</description>
  8910. <value>#1</value>
  8911. </enumeratedValue>
  8912. </enumeratedValues>
  8913. </field>
  8914. <field>
  8915. <name>SP5</name>
  8916. <description>Supervisor Protect</description>
  8917. <bitOffset>10</bitOffset>
  8918. <bitWidth>1</bitWidth>
  8919. <access>read-write</access>
  8920. <enumeratedValues>
  8921. <enumeratedValue>
  8922. <name>0</name>
  8923. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  8924. <value>#0</value>
  8925. </enumeratedValue>
  8926. <enumeratedValue>
  8927. <name>1</name>
  8928. <description>This peripheral requires supervisor privilege level for accesses.</description>
  8929. <value>#1</value>
  8930. </enumeratedValue>
  8931. </enumeratedValues>
  8932. </field>
  8933. <field>
  8934. <name>TP4</name>
  8935. <description>Trusted Protect</description>
  8936. <bitOffset>12</bitOffset>
  8937. <bitWidth>1</bitWidth>
  8938. <access>read-write</access>
  8939. <enumeratedValues>
  8940. <enumeratedValue>
  8941. <name>0</name>
  8942. <description>Accesses from an untrusted master are allowed.</description>
  8943. <value>#0</value>
  8944. </enumeratedValue>
  8945. <enumeratedValue>
  8946. <name>1</name>
  8947. <description>Accesses from an untrusted master are not allowed.</description>
  8948. <value>#1</value>
  8949. </enumeratedValue>
  8950. </enumeratedValues>
  8951. </field>
  8952. <field>
  8953. <name>WP4</name>
  8954. <description>Write Protect</description>
  8955. <bitOffset>13</bitOffset>
  8956. <bitWidth>1</bitWidth>
  8957. <access>read-write</access>
  8958. <enumeratedValues>
  8959. <enumeratedValue>
  8960. <name>0</name>
  8961. <description>This peripheral allows write accesses.</description>
  8962. <value>#0</value>
  8963. </enumeratedValue>
  8964. <enumeratedValue>
  8965. <name>1</name>
  8966. <description>This peripheral is write protected.</description>
  8967. <value>#1</value>
  8968. </enumeratedValue>
  8969. </enumeratedValues>
  8970. </field>
  8971. <field>
  8972. <name>SP4</name>
  8973. <description>Supervisor Protect</description>
  8974. <bitOffset>14</bitOffset>
  8975. <bitWidth>1</bitWidth>
  8976. <access>read-write</access>
  8977. <enumeratedValues>
  8978. <enumeratedValue>
  8979. <name>0</name>
  8980. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  8981. <value>#0</value>
  8982. </enumeratedValue>
  8983. <enumeratedValue>
  8984. <name>1</name>
  8985. <description>This peripheral requires supervisor privilege level for accesses.</description>
  8986. <value>#1</value>
  8987. </enumeratedValue>
  8988. </enumeratedValues>
  8989. </field>
  8990. <field>
  8991. <name>TP3</name>
  8992. <description>Trusted Protect</description>
  8993. <bitOffset>16</bitOffset>
  8994. <bitWidth>1</bitWidth>
  8995. <access>read-write</access>
  8996. <enumeratedValues>
  8997. <enumeratedValue>
  8998. <name>0</name>
  8999. <description>Accesses from an untrusted master are allowed.</description>
  9000. <value>#0</value>
  9001. </enumeratedValue>
  9002. <enumeratedValue>
  9003. <name>1</name>
  9004. <description>Accesses from an untrusted master are not allowed.</description>
  9005. <value>#1</value>
  9006. </enumeratedValue>
  9007. </enumeratedValues>
  9008. </field>
  9009. <field>
  9010. <name>WP3</name>
  9011. <description>Write Protect</description>
  9012. <bitOffset>17</bitOffset>
  9013. <bitWidth>1</bitWidth>
  9014. <access>read-write</access>
  9015. <enumeratedValues>
  9016. <enumeratedValue>
  9017. <name>0</name>
  9018. <description>This peripheral allows write accesses.</description>
  9019. <value>#0</value>
  9020. </enumeratedValue>
  9021. <enumeratedValue>
  9022. <name>1</name>
  9023. <description>This peripheral is write protected.</description>
  9024. <value>#1</value>
  9025. </enumeratedValue>
  9026. </enumeratedValues>
  9027. </field>
  9028. <field>
  9029. <name>SP3</name>
  9030. <description>Supervisor Protect</description>
  9031. <bitOffset>18</bitOffset>
  9032. <bitWidth>1</bitWidth>
  9033. <access>read-write</access>
  9034. <enumeratedValues>
  9035. <enumeratedValue>
  9036. <name>0</name>
  9037. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  9038. <value>#0</value>
  9039. </enumeratedValue>
  9040. <enumeratedValue>
  9041. <name>1</name>
  9042. <description>This peripheral requires supervisor privilege level for accesses.</description>
  9043. <value>#1</value>
  9044. </enumeratedValue>
  9045. </enumeratedValues>
  9046. </field>
  9047. <field>
  9048. <name>TP2</name>
  9049. <description>Trusted Protect</description>
  9050. <bitOffset>20</bitOffset>
  9051. <bitWidth>1</bitWidth>
  9052. <access>read-write</access>
  9053. <enumeratedValues>
  9054. <enumeratedValue>
  9055. <name>0</name>
  9056. <description>Accesses from an untrusted master are allowed.</description>
  9057. <value>#0</value>
  9058. </enumeratedValue>
  9059. <enumeratedValue>
  9060. <name>1</name>
  9061. <description>Accesses from an untrusted master are not allowed.</description>
  9062. <value>#1</value>
  9063. </enumeratedValue>
  9064. </enumeratedValues>
  9065. </field>
  9066. <field>
  9067. <name>WP2</name>
  9068. <description>Write Protect</description>
  9069. <bitOffset>21</bitOffset>
  9070. <bitWidth>1</bitWidth>
  9071. <access>read-write</access>
  9072. <enumeratedValues>
  9073. <enumeratedValue>
  9074. <name>0</name>
  9075. <description>This peripheral allows write accesses.</description>
  9076. <value>#0</value>
  9077. </enumeratedValue>
  9078. <enumeratedValue>
  9079. <name>1</name>
  9080. <description>This peripheral is write protected.</description>
  9081. <value>#1</value>
  9082. </enumeratedValue>
  9083. </enumeratedValues>
  9084. </field>
  9085. <field>
  9086. <name>SP2</name>
  9087. <description>Supervisor Protect</description>
  9088. <bitOffset>22</bitOffset>
  9089. <bitWidth>1</bitWidth>
  9090. <access>read-write</access>
  9091. <enumeratedValues>
  9092. <enumeratedValue>
  9093. <name>0</name>
  9094. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  9095. <value>#0</value>
  9096. </enumeratedValue>
  9097. <enumeratedValue>
  9098. <name>1</name>
  9099. <description>This peripheral requires supervisor privilege level for accesses.</description>
  9100. <value>#1</value>
  9101. </enumeratedValue>
  9102. </enumeratedValues>
  9103. </field>
  9104. <field>
  9105. <name>TP1</name>
  9106. <description>Trusted Protect</description>
  9107. <bitOffset>24</bitOffset>
  9108. <bitWidth>1</bitWidth>
  9109. <access>read-write</access>
  9110. <enumeratedValues>
  9111. <enumeratedValue>
  9112. <name>0</name>
  9113. <description>Accesses from an untrusted master are allowed.</description>
  9114. <value>#0</value>
  9115. </enumeratedValue>
  9116. <enumeratedValue>
  9117. <name>1</name>
  9118. <description>Accesses from an untrusted master are not allowed.</description>
  9119. <value>#1</value>
  9120. </enumeratedValue>
  9121. </enumeratedValues>
  9122. </field>
  9123. <field>
  9124. <name>WP1</name>
  9125. <description>Write Protect</description>
  9126. <bitOffset>25</bitOffset>
  9127. <bitWidth>1</bitWidth>
  9128. <access>read-write</access>
  9129. <enumeratedValues>
  9130. <enumeratedValue>
  9131. <name>0</name>
  9132. <description>This peripheral allows write accesses.</description>
  9133. <value>#0</value>
  9134. </enumeratedValue>
  9135. <enumeratedValue>
  9136. <name>1</name>
  9137. <description>This peripheral is write protected.</description>
  9138. <value>#1</value>
  9139. </enumeratedValue>
  9140. </enumeratedValues>
  9141. </field>
  9142. <field>
  9143. <name>SP1</name>
  9144. <description>Supervisor Protect</description>
  9145. <bitOffset>26</bitOffset>
  9146. <bitWidth>1</bitWidth>
  9147. <access>read-write</access>
  9148. <enumeratedValues>
  9149. <enumeratedValue>
  9150. <name>0</name>
  9151. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  9152. <value>#0</value>
  9153. </enumeratedValue>
  9154. <enumeratedValue>
  9155. <name>1</name>
  9156. <description>This peripheral requires supervisor privilege level for accesses.</description>
  9157. <value>#1</value>
  9158. </enumeratedValue>
  9159. </enumeratedValues>
  9160. </field>
  9161. <field>
  9162. <name>TP0</name>
  9163. <description>Trusted Protect</description>
  9164. <bitOffset>28</bitOffset>
  9165. <bitWidth>1</bitWidth>
  9166. <access>read-write</access>
  9167. <enumeratedValues>
  9168. <enumeratedValue>
  9169. <name>0</name>
  9170. <description>Accesses from an untrusted master are allowed.</description>
  9171. <value>#0</value>
  9172. </enumeratedValue>
  9173. <enumeratedValue>
  9174. <name>1</name>
  9175. <description>Accesses from an untrusted master are not allowed.</description>
  9176. <value>#1</value>
  9177. </enumeratedValue>
  9178. </enumeratedValues>
  9179. </field>
  9180. <field>
  9181. <name>WP0</name>
  9182. <description>Write Protect</description>
  9183. <bitOffset>29</bitOffset>
  9184. <bitWidth>1</bitWidth>
  9185. <access>read-write</access>
  9186. <enumeratedValues>
  9187. <enumeratedValue>
  9188. <name>0</name>
  9189. <description>This peripheral allows write accesses.</description>
  9190. <value>#0</value>
  9191. </enumeratedValue>
  9192. <enumeratedValue>
  9193. <name>1</name>
  9194. <description>This peripheral is write protected.</description>
  9195. <value>#1</value>
  9196. </enumeratedValue>
  9197. </enumeratedValues>
  9198. </field>
  9199. <field>
  9200. <name>SP0</name>
  9201. <description>Supervisor Protect</description>
  9202. <bitOffset>30</bitOffset>
  9203. <bitWidth>1</bitWidth>
  9204. <access>read-write</access>
  9205. <enumeratedValues>
  9206. <enumeratedValue>
  9207. <name>0</name>
  9208. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  9209. <value>#0</value>
  9210. </enumeratedValue>
  9211. <enumeratedValue>
  9212. <name>1</name>
  9213. <description>This peripheral requires supervisor privilege level for accesses.</description>
  9214. <value>#1</value>
  9215. </enumeratedValue>
  9216. </enumeratedValues>
  9217. </field>
  9218. </fields>
  9219. </register>
  9220. <register>
  9221. <name>PACRB</name>
  9222. <description>Peripheral Access Control Register</description>
  9223. <addressOffset>0x24</addressOffset>
  9224. <size>32</size>
  9225. <access>read-write</access>
  9226. <resetValue>0</resetValue>
  9227. <resetMask>0xFFFFFFFF</resetMask>
  9228. <fields>
  9229. <field>
  9230. <name>TP7</name>
  9231. <description>Trusted Protect</description>
  9232. <bitOffset>0</bitOffset>
  9233. <bitWidth>1</bitWidth>
  9234. <access>read-write</access>
  9235. <enumeratedValues>
  9236. <enumeratedValue>
  9237. <name>0</name>
  9238. <description>Accesses from an untrusted master are allowed.</description>
  9239. <value>#0</value>
  9240. </enumeratedValue>
  9241. <enumeratedValue>
  9242. <name>1</name>
  9243. <description>Accesses from an untrusted master are not allowed.</description>
  9244. <value>#1</value>
  9245. </enumeratedValue>
  9246. </enumeratedValues>
  9247. </field>
  9248. <field>
  9249. <name>WP7</name>
  9250. <description>Write Protect</description>
  9251. <bitOffset>1</bitOffset>
  9252. <bitWidth>1</bitWidth>
  9253. <access>read-write</access>
  9254. <enumeratedValues>
  9255. <enumeratedValue>
  9256. <name>0</name>
  9257. <description>This peripheral allows write accesses.</description>
  9258. <value>#0</value>
  9259. </enumeratedValue>
  9260. <enumeratedValue>
  9261. <name>1</name>
  9262. <description>This peripheral is write protected.</description>
  9263. <value>#1</value>
  9264. </enumeratedValue>
  9265. </enumeratedValues>
  9266. </field>
  9267. <field>
  9268. <name>SP7</name>
  9269. <description>Supervisor Protect</description>
  9270. <bitOffset>2</bitOffset>
  9271. <bitWidth>1</bitWidth>
  9272. <access>read-write</access>
  9273. <enumeratedValues>
  9274. <enumeratedValue>
  9275. <name>0</name>
  9276. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  9277. <value>#0</value>
  9278. </enumeratedValue>
  9279. <enumeratedValue>
  9280. <name>1</name>
  9281. <description>This peripheral requires supervisor privilege level for accesses.</description>
  9282. <value>#1</value>
  9283. </enumeratedValue>
  9284. </enumeratedValues>
  9285. </field>
  9286. <field>
  9287. <name>TP6</name>
  9288. <description>Trusted Protect</description>
  9289. <bitOffset>4</bitOffset>
  9290. <bitWidth>1</bitWidth>
  9291. <access>read-write</access>
  9292. <enumeratedValues>
  9293. <enumeratedValue>
  9294. <name>0</name>
  9295. <description>Accesses from an untrusted master are allowed.</description>
  9296. <value>#0</value>
  9297. </enumeratedValue>
  9298. <enumeratedValue>
  9299. <name>1</name>
  9300. <description>Accesses from an untrusted master are not allowed.</description>
  9301. <value>#1</value>
  9302. </enumeratedValue>
  9303. </enumeratedValues>
  9304. </field>
  9305. <field>
  9306. <name>WP6</name>
  9307. <description>Write Protect</description>
  9308. <bitOffset>5</bitOffset>
  9309. <bitWidth>1</bitWidth>
  9310. <access>read-write</access>
  9311. <enumeratedValues>
  9312. <enumeratedValue>
  9313. <name>0</name>
  9314. <description>This peripheral allows write accesses.</description>
  9315. <value>#0</value>
  9316. </enumeratedValue>
  9317. <enumeratedValue>
  9318. <name>1</name>
  9319. <description>This peripheral is write protected.</description>
  9320. <value>#1</value>
  9321. </enumeratedValue>
  9322. </enumeratedValues>
  9323. </field>
  9324. <field>
  9325. <name>SP6</name>
  9326. <description>Supervisor Protect</description>
  9327. <bitOffset>6</bitOffset>
  9328. <bitWidth>1</bitWidth>
  9329. <access>read-write</access>
  9330. <enumeratedValues>
  9331. <enumeratedValue>
  9332. <name>0</name>
  9333. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  9334. <value>#0</value>
  9335. </enumeratedValue>
  9336. <enumeratedValue>
  9337. <name>1</name>
  9338. <description>This peripheral requires supervisor privilege level for accesses.</description>
  9339. <value>#1</value>
  9340. </enumeratedValue>
  9341. </enumeratedValues>
  9342. </field>
  9343. <field>
  9344. <name>TP5</name>
  9345. <description>Trusted Protect</description>
  9346. <bitOffset>8</bitOffset>
  9347. <bitWidth>1</bitWidth>
  9348. <access>read-write</access>
  9349. <enumeratedValues>
  9350. <enumeratedValue>
  9351. <name>0</name>
  9352. <description>Accesses from an untrusted master are allowed.</description>
  9353. <value>#0</value>
  9354. </enumeratedValue>
  9355. <enumeratedValue>
  9356. <name>1</name>
  9357. <description>Accesses from an untrusted master are not allowed.</description>
  9358. <value>#1</value>
  9359. </enumeratedValue>
  9360. </enumeratedValues>
  9361. </field>
  9362. <field>
  9363. <name>WP5</name>
  9364. <description>Write Protect</description>
  9365. <bitOffset>9</bitOffset>
  9366. <bitWidth>1</bitWidth>
  9367. <access>read-write</access>
  9368. <enumeratedValues>
  9369. <enumeratedValue>
  9370. <name>0</name>
  9371. <description>This peripheral allows write accesses.</description>
  9372. <value>#0</value>
  9373. </enumeratedValue>
  9374. <enumeratedValue>
  9375. <name>1</name>
  9376. <description>This peripheral is write protected.</description>
  9377. <value>#1</value>
  9378. </enumeratedValue>
  9379. </enumeratedValues>
  9380. </field>
  9381. <field>
  9382. <name>SP5</name>
  9383. <description>Supervisor Protect</description>
  9384. <bitOffset>10</bitOffset>
  9385. <bitWidth>1</bitWidth>
  9386. <access>read-write</access>
  9387. <enumeratedValues>
  9388. <enumeratedValue>
  9389. <name>0</name>
  9390. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  9391. <value>#0</value>
  9392. </enumeratedValue>
  9393. <enumeratedValue>
  9394. <name>1</name>
  9395. <description>This peripheral requires supervisor privilege level for accesses.</description>
  9396. <value>#1</value>
  9397. </enumeratedValue>
  9398. </enumeratedValues>
  9399. </field>
  9400. <field>
  9401. <name>TP4</name>
  9402. <description>Trusted Protect</description>
  9403. <bitOffset>12</bitOffset>
  9404. <bitWidth>1</bitWidth>
  9405. <access>read-write</access>
  9406. <enumeratedValues>
  9407. <enumeratedValue>
  9408. <name>0</name>
  9409. <description>Accesses from an untrusted master are allowed.</description>
  9410. <value>#0</value>
  9411. </enumeratedValue>
  9412. <enumeratedValue>
  9413. <name>1</name>
  9414. <description>Accesses from an untrusted master are not allowed.</description>
  9415. <value>#1</value>
  9416. </enumeratedValue>
  9417. </enumeratedValues>
  9418. </field>
  9419. <field>
  9420. <name>WP4</name>
  9421. <description>Write Protect</description>
  9422. <bitOffset>13</bitOffset>
  9423. <bitWidth>1</bitWidth>
  9424. <access>read-write</access>
  9425. <enumeratedValues>
  9426. <enumeratedValue>
  9427. <name>0</name>
  9428. <description>This peripheral allows write accesses.</description>
  9429. <value>#0</value>
  9430. </enumeratedValue>
  9431. <enumeratedValue>
  9432. <name>1</name>
  9433. <description>This peripheral is write protected.</description>
  9434. <value>#1</value>
  9435. </enumeratedValue>
  9436. </enumeratedValues>
  9437. </field>
  9438. <field>
  9439. <name>SP4</name>
  9440. <description>Supervisor Protect</description>
  9441. <bitOffset>14</bitOffset>
  9442. <bitWidth>1</bitWidth>
  9443. <access>read-write</access>
  9444. <enumeratedValues>
  9445. <enumeratedValue>
  9446. <name>0</name>
  9447. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  9448. <value>#0</value>
  9449. </enumeratedValue>
  9450. <enumeratedValue>
  9451. <name>1</name>
  9452. <description>This peripheral requires supervisor privilege level for accesses.</description>
  9453. <value>#1</value>
  9454. </enumeratedValue>
  9455. </enumeratedValues>
  9456. </field>
  9457. <field>
  9458. <name>TP3</name>
  9459. <description>Trusted Protect</description>
  9460. <bitOffset>16</bitOffset>
  9461. <bitWidth>1</bitWidth>
  9462. <access>read-write</access>
  9463. <enumeratedValues>
  9464. <enumeratedValue>
  9465. <name>0</name>
  9466. <description>Accesses from an untrusted master are allowed.</description>
  9467. <value>#0</value>
  9468. </enumeratedValue>
  9469. <enumeratedValue>
  9470. <name>1</name>
  9471. <description>Accesses from an untrusted master are not allowed.</description>
  9472. <value>#1</value>
  9473. </enumeratedValue>
  9474. </enumeratedValues>
  9475. </field>
  9476. <field>
  9477. <name>WP3</name>
  9478. <description>Write Protect</description>
  9479. <bitOffset>17</bitOffset>
  9480. <bitWidth>1</bitWidth>
  9481. <access>read-write</access>
  9482. <enumeratedValues>
  9483. <enumeratedValue>
  9484. <name>0</name>
  9485. <description>This peripheral allows write accesses.</description>
  9486. <value>#0</value>
  9487. </enumeratedValue>
  9488. <enumeratedValue>
  9489. <name>1</name>
  9490. <description>This peripheral is write protected.</description>
  9491. <value>#1</value>
  9492. </enumeratedValue>
  9493. </enumeratedValues>
  9494. </field>
  9495. <field>
  9496. <name>SP3</name>
  9497. <description>Supervisor Protect</description>
  9498. <bitOffset>18</bitOffset>
  9499. <bitWidth>1</bitWidth>
  9500. <access>read-write</access>
  9501. <enumeratedValues>
  9502. <enumeratedValue>
  9503. <name>0</name>
  9504. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  9505. <value>#0</value>
  9506. </enumeratedValue>
  9507. <enumeratedValue>
  9508. <name>1</name>
  9509. <description>This peripheral requires supervisor privilege level for accesses.</description>
  9510. <value>#1</value>
  9511. </enumeratedValue>
  9512. </enumeratedValues>
  9513. </field>
  9514. <field>
  9515. <name>TP2</name>
  9516. <description>Trusted Protect</description>
  9517. <bitOffset>20</bitOffset>
  9518. <bitWidth>1</bitWidth>
  9519. <access>read-write</access>
  9520. <enumeratedValues>
  9521. <enumeratedValue>
  9522. <name>0</name>
  9523. <description>Accesses from an untrusted master are allowed.</description>
  9524. <value>#0</value>
  9525. </enumeratedValue>
  9526. <enumeratedValue>
  9527. <name>1</name>
  9528. <description>Accesses from an untrusted master are not allowed.</description>
  9529. <value>#1</value>
  9530. </enumeratedValue>
  9531. </enumeratedValues>
  9532. </field>
  9533. <field>
  9534. <name>WP2</name>
  9535. <description>Write Protect</description>
  9536. <bitOffset>21</bitOffset>
  9537. <bitWidth>1</bitWidth>
  9538. <access>read-write</access>
  9539. <enumeratedValues>
  9540. <enumeratedValue>
  9541. <name>0</name>
  9542. <description>This peripheral allows write accesses.</description>
  9543. <value>#0</value>
  9544. </enumeratedValue>
  9545. <enumeratedValue>
  9546. <name>1</name>
  9547. <description>This peripheral is write protected.</description>
  9548. <value>#1</value>
  9549. </enumeratedValue>
  9550. </enumeratedValues>
  9551. </field>
  9552. <field>
  9553. <name>SP2</name>
  9554. <description>Supervisor Protect</description>
  9555. <bitOffset>22</bitOffset>
  9556. <bitWidth>1</bitWidth>
  9557. <access>read-write</access>
  9558. <enumeratedValues>
  9559. <enumeratedValue>
  9560. <name>0</name>
  9561. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  9562. <value>#0</value>
  9563. </enumeratedValue>
  9564. <enumeratedValue>
  9565. <name>1</name>
  9566. <description>This peripheral requires supervisor privilege level for accesses.</description>
  9567. <value>#1</value>
  9568. </enumeratedValue>
  9569. </enumeratedValues>
  9570. </field>
  9571. <field>
  9572. <name>TP1</name>
  9573. <description>Trusted Protect</description>
  9574. <bitOffset>24</bitOffset>
  9575. <bitWidth>1</bitWidth>
  9576. <access>read-write</access>
  9577. <enumeratedValues>
  9578. <enumeratedValue>
  9579. <name>0</name>
  9580. <description>Accesses from an untrusted master are allowed.</description>
  9581. <value>#0</value>
  9582. </enumeratedValue>
  9583. <enumeratedValue>
  9584. <name>1</name>
  9585. <description>Accesses from an untrusted master are not allowed.</description>
  9586. <value>#1</value>
  9587. </enumeratedValue>
  9588. </enumeratedValues>
  9589. </field>
  9590. <field>
  9591. <name>WP1</name>
  9592. <description>Write Protect</description>
  9593. <bitOffset>25</bitOffset>
  9594. <bitWidth>1</bitWidth>
  9595. <access>read-write</access>
  9596. <enumeratedValues>
  9597. <enumeratedValue>
  9598. <name>0</name>
  9599. <description>This peripheral allows write accesses.</description>
  9600. <value>#0</value>
  9601. </enumeratedValue>
  9602. <enumeratedValue>
  9603. <name>1</name>
  9604. <description>This peripheral is write protected.</description>
  9605. <value>#1</value>
  9606. </enumeratedValue>
  9607. </enumeratedValues>
  9608. </field>
  9609. <field>
  9610. <name>SP1</name>
  9611. <description>Supervisor Protect</description>
  9612. <bitOffset>26</bitOffset>
  9613. <bitWidth>1</bitWidth>
  9614. <access>read-write</access>
  9615. <enumeratedValues>
  9616. <enumeratedValue>
  9617. <name>0</name>
  9618. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  9619. <value>#0</value>
  9620. </enumeratedValue>
  9621. <enumeratedValue>
  9622. <name>1</name>
  9623. <description>This peripheral requires supervisor privilege level for accesses.</description>
  9624. <value>#1</value>
  9625. </enumeratedValue>
  9626. </enumeratedValues>
  9627. </field>
  9628. <field>
  9629. <name>TP0</name>
  9630. <description>Trusted Protect</description>
  9631. <bitOffset>28</bitOffset>
  9632. <bitWidth>1</bitWidth>
  9633. <access>read-write</access>
  9634. <enumeratedValues>
  9635. <enumeratedValue>
  9636. <name>0</name>
  9637. <description>Accesses from an untrusted master are allowed.</description>
  9638. <value>#0</value>
  9639. </enumeratedValue>
  9640. <enumeratedValue>
  9641. <name>1</name>
  9642. <description>Accesses from an untrusted master are not allowed.</description>
  9643. <value>#1</value>
  9644. </enumeratedValue>
  9645. </enumeratedValues>
  9646. </field>
  9647. <field>
  9648. <name>WP0</name>
  9649. <description>Write Protect</description>
  9650. <bitOffset>29</bitOffset>
  9651. <bitWidth>1</bitWidth>
  9652. <access>read-write</access>
  9653. <enumeratedValues>
  9654. <enumeratedValue>
  9655. <name>0</name>
  9656. <description>This peripheral allows write accesses.</description>
  9657. <value>#0</value>
  9658. </enumeratedValue>
  9659. <enumeratedValue>
  9660. <name>1</name>
  9661. <description>This peripheral is write protected.</description>
  9662. <value>#1</value>
  9663. </enumeratedValue>
  9664. </enumeratedValues>
  9665. </field>
  9666. <field>
  9667. <name>SP0</name>
  9668. <description>Supervisor Protect</description>
  9669. <bitOffset>30</bitOffset>
  9670. <bitWidth>1</bitWidth>
  9671. <access>read-write</access>
  9672. <enumeratedValues>
  9673. <enumeratedValue>
  9674. <name>0</name>
  9675. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  9676. <value>#0</value>
  9677. </enumeratedValue>
  9678. <enumeratedValue>
  9679. <name>1</name>
  9680. <description>This peripheral requires supervisor privilege level for accesses.</description>
  9681. <value>#1</value>
  9682. </enumeratedValue>
  9683. </enumeratedValues>
  9684. </field>
  9685. </fields>
  9686. </register>
  9687. <register>
  9688. <name>PACRC</name>
  9689. <description>Peripheral Access Control Register</description>
  9690. <addressOffset>0x28</addressOffset>
  9691. <size>32</size>
  9692. <access>read-write</access>
  9693. <resetValue>0</resetValue>
  9694. <resetMask>0xFFFFFFFF</resetMask>
  9695. <fields>
  9696. <field>
  9697. <name>TP7</name>
  9698. <description>Trusted Protect</description>
  9699. <bitOffset>0</bitOffset>
  9700. <bitWidth>1</bitWidth>
  9701. <access>read-write</access>
  9702. <enumeratedValues>
  9703. <enumeratedValue>
  9704. <name>0</name>
  9705. <description>Accesses from an untrusted master are allowed.</description>
  9706. <value>#0</value>
  9707. </enumeratedValue>
  9708. <enumeratedValue>
  9709. <name>1</name>
  9710. <description>Accesses from an untrusted master are not allowed.</description>
  9711. <value>#1</value>
  9712. </enumeratedValue>
  9713. </enumeratedValues>
  9714. </field>
  9715. <field>
  9716. <name>WP7</name>
  9717. <description>Write Protect</description>
  9718. <bitOffset>1</bitOffset>
  9719. <bitWidth>1</bitWidth>
  9720. <access>read-write</access>
  9721. <enumeratedValues>
  9722. <enumeratedValue>
  9723. <name>0</name>
  9724. <description>This peripheral allows write accesses.</description>
  9725. <value>#0</value>
  9726. </enumeratedValue>
  9727. <enumeratedValue>
  9728. <name>1</name>
  9729. <description>This peripheral is write protected.</description>
  9730. <value>#1</value>
  9731. </enumeratedValue>
  9732. </enumeratedValues>
  9733. </field>
  9734. <field>
  9735. <name>SP7</name>
  9736. <description>Supervisor Protect</description>
  9737. <bitOffset>2</bitOffset>
  9738. <bitWidth>1</bitWidth>
  9739. <access>read-write</access>
  9740. <enumeratedValues>
  9741. <enumeratedValue>
  9742. <name>0</name>
  9743. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  9744. <value>#0</value>
  9745. </enumeratedValue>
  9746. <enumeratedValue>
  9747. <name>1</name>
  9748. <description>This peripheral requires supervisor privilege level for accesses.</description>
  9749. <value>#1</value>
  9750. </enumeratedValue>
  9751. </enumeratedValues>
  9752. </field>
  9753. <field>
  9754. <name>TP6</name>
  9755. <description>Trusted Protect</description>
  9756. <bitOffset>4</bitOffset>
  9757. <bitWidth>1</bitWidth>
  9758. <access>read-write</access>
  9759. <enumeratedValues>
  9760. <enumeratedValue>
  9761. <name>0</name>
  9762. <description>Accesses from an untrusted master are allowed.</description>
  9763. <value>#0</value>
  9764. </enumeratedValue>
  9765. <enumeratedValue>
  9766. <name>1</name>
  9767. <description>Accesses from an untrusted master are not allowed.</description>
  9768. <value>#1</value>
  9769. </enumeratedValue>
  9770. </enumeratedValues>
  9771. </field>
  9772. <field>
  9773. <name>WP6</name>
  9774. <description>Write Protect</description>
  9775. <bitOffset>5</bitOffset>
  9776. <bitWidth>1</bitWidth>
  9777. <access>read-write</access>
  9778. <enumeratedValues>
  9779. <enumeratedValue>
  9780. <name>0</name>
  9781. <description>This peripheral allows write accesses.</description>
  9782. <value>#0</value>
  9783. </enumeratedValue>
  9784. <enumeratedValue>
  9785. <name>1</name>
  9786. <description>This peripheral is write protected.</description>
  9787. <value>#1</value>
  9788. </enumeratedValue>
  9789. </enumeratedValues>
  9790. </field>
  9791. <field>
  9792. <name>SP6</name>
  9793. <description>Supervisor Protect</description>
  9794. <bitOffset>6</bitOffset>
  9795. <bitWidth>1</bitWidth>
  9796. <access>read-write</access>
  9797. <enumeratedValues>
  9798. <enumeratedValue>
  9799. <name>0</name>
  9800. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  9801. <value>#0</value>
  9802. </enumeratedValue>
  9803. <enumeratedValue>
  9804. <name>1</name>
  9805. <description>This peripheral requires supervisor privilege level for accesses.</description>
  9806. <value>#1</value>
  9807. </enumeratedValue>
  9808. </enumeratedValues>
  9809. </field>
  9810. <field>
  9811. <name>TP5</name>
  9812. <description>Trusted Protect</description>
  9813. <bitOffset>8</bitOffset>
  9814. <bitWidth>1</bitWidth>
  9815. <access>read-write</access>
  9816. <enumeratedValues>
  9817. <enumeratedValue>
  9818. <name>0</name>
  9819. <description>Accesses from an untrusted master are allowed.</description>
  9820. <value>#0</value>
  9821. </enumeratedValue>
  9822. <enumeratedValue>
  9823. <name>1</name>
  9824. <description>Accesses from an untrusted master are not allowed.</description>
  9825. <value>#1</value>
  9826. </enumeratedValue>
  9827. </enumeratedValues>
  9828. </field>
  9829. <field>
  9830. <name>WP5</name>
  9831. <description>Write Protect</description>
  9832. <bitOffset>9</bitOffset>
  9833. <bitWidth>1</bitWidth>
  9834. <access>read-write</access>
  9835. <enumeratedValues>
  9836. <enumeratedValue>
  9837. <name>0</name>
  9838. <description>This peripheral allows write accesses.</description>
  9839. <value>#0</value>
  9840. </enumeratedValue>
  9841. <enumeratedValue>
  9842. <name>1</name>
  9843. <description>This peripheral is write protected.</description>
  9844. <value>#1</value>
  9845. </enumeratedValue>
  9846. </enumeratedValues>
  9847. </field>
  9848. <field>
  9849. <name>SP5</name>
  9850. <description>Supervisor Protect</description>
  9851. <bitOffset>10</bitOffset>
  9852. <bitWidth>1</bitWidth>
  9853. <access>read-write</access>
  9854. <enumeratedValues>
  9855. <enumeratedValue>
  9856. <name>0</name>
  9857. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  9858. <value>#0</value>
  9859. </enumeratedValue>
  9860. <enumeratedValue>
  9861. <name>1</name>
  9862. <description>This peripheral requires supervisor privilege level for accesses.</description>
  9863. <value>#1</value>
  9864. </enumeratedValue>
  9865. </enumeratedValues>
  9866. </field>
  9867. <field>
  9868. <name>TP4</name>
  9869. <description>Trusted Protect</description>
  9870. <bitOffset>12</bitOffset>
  9871. <bitWidth>1</bitWidth>
  9872. <access>read-write</access>
  9873. <enumeratedValues>
  9874. <enumeratedValue>
  9875. <name>0</name>
  9876. <description>Accesses from an untrusted master are allowed.</description>
  9877. <value>#0</value>
  9878. </enumeratedValue>
  9879. <enumeratedValue>
  9880. <name>1</name>
  9881. <description>Accesses from an untrusted master are not allowed.</description>
  9882. <value>#1</value>
  9883. </enumeratedValue>
  9884. </enumeratedValues>
  9885. </field>
  9886. <field>
  9887. <name>WP4</name>
  9888. <description>Write Protect</description>
  9889. <bitOffset>13</bitOffset>
  9890. <bitWidth>1</bitWidth>
  9891. <access>read-write</access>
  9892. <enumeratedValues>
  9893. <enumeratedValue>
  9894. <name>0</name>
  9895. <description>This peripheral allows write accesses.</description>
  9896. <value>#0</value>
  9897. </enumeratedValue>
  9898. <enumeratedValue>
  9899. <name>1</name>
  9900. <description>This peripheral is write protected.</description>
  9901. <value>#1</value>
  9902. </enumeratedValue>
  9903. </enumeratedValues>
  9904. </field>
  9905. <field>
  9906. <name>SP4</name>
  9907. <description>Supervisor Protect</description>
  9908. <bitOffset>14</bitOffset>
  9909. <bitWidth>1</bitWidth>
  9910. <access>read-write</access>
  9911. <enumeratedValues>
  9912. <enumeratedValue>
  9913. <name>0</name>
  9914. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  9915. <value>#0</value>
  9916. </enumeratedValue>
  9917. <enumeratedValue>
  9918. <name>1</name>
  9919. <description>This peripheral requires supervisor privilege level for accesses.</description>
  9920. <value>#1</value>
  9921. </enumeratedValue>
  9922. </enumeratedValues>
  9923. </field>
  9924. <field>
  9925. <name>TP3</name>
  9926. <description>Trusted Protect</description>
  9927. <bitOffset>16</bitOffset>
  9928. <bitWidth>1</bitWidth>
  9929. <access>read-write</access>
  9930. <enumeratedValues>
  9931. <enumeratedValue>
  9932. <name>0</name>
  9933. <description>Accesses from an untrusted master are allowed.</description>
  9934. <value>#0</value>
  9935. </enumeratedValue>
  9936. <enumeratedValue>
  9937. <name>1</name>
  9938. <description>Accesses from an untrusted master are not allowed.</description>
  9939. <value>#1</value>
  9940. </enumeratedValue>
  9941. </enumeratedValues>
  9942. </field>
  9943. <field>
  9944. <name>WP3</name>
  9945. <description>Write Protect</description>
  9946. <bitOffset>17</bitOffset>
  9947. <bitWidth>1</bitWidth>
  9948. <access>read-write</access>
  9949. <enumeratedValues>
  9950. <enumeratedValue>
  9951. <name>0</name>
  9952. <description>This peripheral allows write accesses.</description>
  9953. <value>#0</value>
  9954. </enumeratedValue>
  9955. <enumeratedValue>
  9956. <name>1</name>
  9957. <description>This peripheral is write protected.</description>
  9958. <value>#1</value>
  9959. </enumeratedValue>
  9960. </enumeratedValues>
  9961. </field>
  9962. <field>
  9963. <name>SP3</name>
  9964. <description>Supervisor Protect</description>
  9965. <bitOffset>18</bitOffset>
  9966. <bitWidth>1</bitWidth>
  9967. <access>read-write</access>
  9968. <enumeratedValues>
  9969. <enumeratedValue>
  9970. <name>0</name>
  9971. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  9972. <value>#0</value>
  9973. </enumeratedValue>
  9974. <enumeratedValue>
  9975. <name>1</name>
  9976. <description>This peripheral requires supervisor privilege level for accesses.</description>
  9977. <value>#1</value>
  9978. </enumeratedValue>
  9979. </enumeratedValues>
  9980. </field>
  9981. <field>
  9982. <name>TP2</name>
  9983. <description>Trusted Protect</description>
  9984. <bitOffset>20</bitOffset>
  9985. <bitWidth>1</bitWidth>
  9986. <access>read-write</access>
  9987. <enumeratedValues>
  9988. <enumeratedValue>
  9989. <name>0</name>
  9990. <description>Accesses from an untrusted master are allowed.</description>
  9991. <value>#0</value>
  9992. </enumeratedValue>
  9993. <enumeratedValue>
  9994. <name>1</name>
  9995. <description>Accesses from an untrusted master are not allowed.</description>
  9996. <value>#1</value>
  9997. </enumeratedValue>
  9998. </enumeratedValues>
  9999. </field>
  10000. <field>
  10001. <name>WP2</name>
  10002. <description>Write Protect</description>
  10003. <bitOffset>21</bitOffset>
  10004. <bitWidth>1</bitWidth>
  10005. <access>read-write</access>
  10006. <enumeratedValues>
  10007. <enumeratedValue>
  10008. <name>0</name>
  10009. <description>This peripheral allows write accesses.</description>
  10010. <value>#0</value>
  10011. </enumeratedValue>
  10012. <enumeratedValue>
  10013. <name>1</name>
  10014. <description>This peripheral is write protected.</description>
  10015. <value>#1</value>
  10016. </enumeratedValue>
  10017. </enumeratedValues>
  10018. </field>
  10019. <field>
  10020. <name>SP2</name>
  10021. <description>Supervisor Protect</description>
  10022. <bitOffset>22</bitOffset>
  10023. <bitWidth>1</bitWidth>
  10024. <access>read-write</access>
  10025. <enumeratedValues>
  10026. <enumeratedValue>
  10027. <name>0</name>
  10028. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  10029. <value>#0</value>
  10030. </enumeratedValue>
  10031. <enumeratedValue>
  10032. <name>1</name>
  10033. <description>This peripheral requires supervisor privilege level for accesses.</description>
  10034. <value>#1</value>
  10035. </enumeratedValue>
  10036. </enumeratedValues>
  10037. </field>
  10038. <field>
  10039. <name>TP1</name>
  10040. <description>Trusted Protect</description>
  10041. <bitOffset>24</bitOffset>
  10042. <bitWidth>1</bitWidth>
  10043. <access>read-write</access>
  10044. <enumeratedValues>
  10045. <enumeratedValue>
  10046. <name>0</name>
  10047. <description>Accesses from an untrusted master are allowed.</description>
  10048. <value>#0</value>
  10049. </enumeratedValue>
  10050. <enumeratedValue>
  10051. <name>1</name>
  10052. <description>Accesses from an untrusted master are not allowed.</description>
  10053. <value>#1</value>
  10054. </enumeratedValue>
  10055. </enumeratedValues>
  10056. </field>
  10057. <field>
  10058. <name>WP1</name>
  10059. <description>Write Protect</description>
  10060. <bitOffset>25</bitOffset>
  10061. <bitWidth>1</bitWidth>
  10062. <access>read-write</access>
  10063. <enumeratedValues>
  10064. <enumeratedValue>
  10065. <name>0</name>
  10066. <description>This peripheral allows write accesses.</description>
  10067. <value>#0</value>
  10068. </enumeratedValue>
  10069. <enumeratedValue>
  10070. <name>1</name>
  10071. <description>This peripheral is write protected.</description>
  10072. <value>#1</value>
  10073. </enumeratedValue>
  10074. </enumeratedValues>
  10075. </field>
  10076. <field>
  10077. <name>SP1</name>
  10078. <description>Supervisor Protect</description>
  10079. <bitOffset>26</bitOffset>
  10080. <bitWidth>1</bitWidth>
  10081. <access>read-write</access>
  10082. <enumeratedValues>
  10083. <enumeratedValue>
  10084. <name>0</name>
  10085. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  10086. <value>#0</value>
  10087. </enumeratedValue>
  10088. <enumeratedValue>
  10089. <name>1</name>
  10090. <description>This peripheral requires supervisor privilege level for accesses.</description>
  10091. <value>#1</value>
  10092. </enumeratedValue>
  10093. </enumeratedValues>
  10094. </field>
  10095. <field>
  10096. <name>TP0</name>
  10097. <description>Trusted Protect</description>
  10098. <bitOffset>28</bitOffset>
  10099. <bitWidth>1</bitWidth>
  10100. <access>read-write</access>
  10101. <enumeratedValues>
  10102. <enumeratedValue>
  10103. <name>0</name>
  10104. <description>Accesses from an untrusted master are allowed.</description>
  10105. <value>#0</value>
  10106. </enumeratedValue>
  10107. <enumeratedValue>
  10108. <name>1</name>
  10109. <description>Accesses from an untrusted master are not allowed.</description>
  10110. <value>#1</value>
  10111. </enumeratedValue>
  10112. </enumeratedValues>
  10113. </field>
  10114. <field>
  10115. <name>WP0</name>
  10116. <description>Write Protect</description>
  10117. <bitOffset>29</bitOffset>
  10118. <bitWidth>1</bitWidth>
  10119. <access>read-write</access>
  10120. <enumeratedValues>
  10121. <enumeratedValue>
  10122. <name>0</name>
  10123. <description>This peripheral allows write accesses.</description>
  10124. <value>#0</value>
  10125. </enumeratedValue>
  10126. <enumeratedValue>
  10127. <name>1</name>
  10128. <description>This peripheral is write protected.</description>
  10129. <value>#1</value>
  10130. </enumeratedValue>
  10131. </enumeratedValues>
  10132. </field>
  10133. <field>
  10134. <name>SP0</name>
  10135. <description>Supervisor Protect</description>
  10136. <bitOffset>30</bitOffset>
  10137. <bitWidth>1</bitWidth>
  10138. <access>read-write</access>
  10139. <enumeratedValues>
  10140. <enumeratedValue>
  10141. <name>0</name>
  10142. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  10143. <value>#0</value>
  10144. </enumeratedValue>
  10145. <enumeratedValue>
  10146. <name>1</name>
  10147. <description>This peripheral requires supervisor privilege level for accesses.</description>
  10148. <value>#1</value>
  10149. </enumeratedValue>
  10150. </enumeratedValues>
  10151. </field>
  10152. </fields>
  10153. </register>
  10154. <register>
  10155. <name>PACRD</name>
  10156. <description>Peripheral Access Control Register</description>
  10157. <addressOffset>0x2C</addressOffset>
  10158. <size>32</size>
  10159. <access>read-write</access>
  10160. <resetValue>0</resetValue>
  10161. <resetMask>0xFFFFFFFF</resetMask>
  10162. <fields>
  10163. <field>
  10164. <name>TP7</name>
  10165. <description>Trusted Protect</description>
  10166. <bitOffset>0</bitOffset>
  10167. <bitWidth>1</bitWidth>
  10168. <access>read-write</access>
  10169. <enumeratedValues>
  10170. <enumeratedValue>
  10171. <name>0</name>
  10172. <description>Accesses from an untrusted master are allowed.</description>
  10173. <value>#0</value>
  10174. </enumeratedValue>
  10175. <enumeratedValue>
  10176. <name>1</name>
  10177. <description>Accesses from an untrusted master are not allowed.</description>
  10178. <value>#1</value>
  10179. </enumeratedValue>
  10180. </enumeratedValues>
  10181. </field>
  10182. <field>
  10183. <name>WP7</name>
  10184. <description>Write Protect</description>
  10185. <bitOffset>1</bitOffset>
  10186. <bitWidth>1</bitWidth>
  10187. <access>read-write</access>
  10188. <enumeratedValues>
  10189. <enumeratedValue>
  10190. <name>0</name>
  10191. <description>This peripheral allows write accesses.</description>
  10192. <value>#0</value>
  10193. </enumeratedValue>
  10194. <enumeratedValue>
  10195. <name>1</name>
  10196. <description>This peripheral is write protected.</description>
  10197. <value>#1</value>
  10198. </enumeratedValue>
  10199. </enumeratedValues>
  10200. </field>
  10201. <field>
  10202. <name>SP7</name>
  10203. <description>Supervisor Protect</description>
  10204. <bitOffset>2</bitOffset>
  10205. <bitWidth>1</bitWidth>
  10206. <access>read-write</access>
  10207. <enumeratedValues>
  10208. <enumeratedValue>
  10209. <name>0</name>
  10210. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  10211. <value>#0</value>
  10212. </enumeratedValue>
  10213. <enumeratedValue>
  10214. <name>1</name>
  10215. <description>This peripheral requires supervisor privilege level for accesses.</description>
  10216. <value>#1</value>
  10217. </enumeratedValue>
  10218. </enumeratedValues>
  10219. </field>
  10220. <field>
  10221. <name>TP6</name>
  10222. <description>Trusted Protect</description>
  10223. <bitOffset>4</bitOffset>
  10224. <bitWidth>1</bitWidth>
  10225. <access>read-write</access>
  10226. <enumeratedValues>
  10227. <enumeratedValue>
  10228. <name>0</name>
  10229. <description>Accesses from an untrusted master are allowed.</description>
  10230. <value>#0</value>
  10231. </enumeratedValue>
  10232. <enumeratedValue>
  10233. <name>1</name>
  10234. <description>Accesses from an untrusted master are not allowed.</description>
  10235. <value>#1</value>
  10236. </enumeratedValue>
  10237. </enumeratedValues>
  10238. </field>
  10239. <field>
  10240. <name>WP6</name>
  10241. <description>Write Protect</description>
  10242. <bitOffset>5</bitOffset>
  10243. <bitWidth>1</bitWidth>
  10244. <access>read-write</access>
  10245. <enumeratedValues>
  10246. <enumeratedValue>
  10247. <name>0</name>
  10248. <description>This peripheral allows write accesses.</description>
  10249. <value>#0</value>
  10250. </enumeratedValue>
  10251. <enumeratedValue>
  10252. <name>1</name>
  10253. <description>This peripheral is write protected.</description>
  10254. <value>#1</value>
  10255. </enumeratedValue>
  10256. </enumeratedValues>
  10257. </field>
  10258. <field>
  10259. <name>SP6</name>
  10260. <description>Supervisor Protect</description>
  10261. <bitOffset>6</bitOffset>
  10262. <bitWidth>1</bitWidth>
  10263. <access>read-write</access>
  10264. <enumeratedValues>
  10265. <enumeratedValue>
  10266. <name>0</name>
  10267. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  10268. <value>#0</value>
  10269. </enumeratedValue>
  10270. <enumeratedValue>
  10271. <name>1</name>
  10272. <description>This peripheral requires supervisor privilege level for accesses.</description>
  10273. <value>#1</value>
  10274. </enumeratedValue>
  10275. </enumeratedValues>
  10276. </field>
  10277. <field>
  10278. <name>TP5</name>
  10279. <description>Trusted Protect</description>
  10280. <bitOffset>8</bitOffset>
  10281. <bitWidth>1</bitWidth>
  10282. <access>read-write</access>
  10283. <enumeratedValues>
  10284. <enumeratedValue>
  10285. <name>0</name>
  10286. <description>Accesses from an untrusted master are allowed.</description>
  10287. <value>#0</value>
  10288. </enumeratedValue>
  10289. <enumeratedValue>
  10290. <name>1</name>
  10291. <description>Accesses from an untrusted master are not allowed.</description>
  10292. <value>#1</value>
  10293. </enumeratedValue>
  10294. </enumeratedValues>
  10295. </field>
  10296. <field>
  10297. <name>WP5</name>
  10298. <description>Write Protect</description>
  10299. <bitOffset>9</bitOffset>
  10300. <bitWidth>1</bitWidth>
  10301. <access>read-write</access>
  10302. <enumeratedValues>
  10303. <enumeratedValue>
  10304. <name>0</name>
  10305. <description>This peripheral allows write accesses.</description>
  10306. <value>#0</value>
  10307. </enumeratedValue>
  10308. <enumeratedValue>
  10309. <name>1</name>
  10310. <description>This peripheral is write protected.</description>
  10311. <value>#1</value>
  10312. </enumeratedValue>
  10313. </enumeratedValues>
  10314. </field>
  10315. <field>
  10316. <name>SP5</name>
  10317. <description>Supervisor Protect</description>
  10318. <bitOffset>10</bitOffset>
  10319. <bitWidth>1</bitWidth>
  10320. <access>read-write</access>
  10321. <enumeratedValues>
  10322. <enumeratedValue>
  10323. <name>0</name>
  10324. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  10325. <value>#0</value>
  10326. </enumeratedValue>
  10327. <enumeratedValue>
  10328. <name>1</name>
  10329. <description>This peripheral requires supervisor privilege level for accesses.</description>
  10330. <value>#1</value>
  10331. </enumeratedValue>
  10332. </enumeratedValues>
  10333. </field>
  10334. <field>
  10335. <name>TP4</name>
  10336. <description>Trusted Protect</description>
  10337. <bitOffset>12</bitOffset>
  10338. <bitWidth>1</bitWidth>
  10339. <access>read-write</access>
  10340. <enumeratedValues>
  10341. <enumeratedValue>
  10342. <name>0</name>
  10343. <description>Accesses from an untrusted master are allowed.</description>
  10344. <value>#0</value>
  10345. </enumeratedValue>
  10346. <enumeratedValue>
  10347. <name>1</name>
  10348. <description>Accesses from an untrusted master are not allowed.</description>
  10349. <value>#1</value>
  10350. </enumeratedValue>
  10351. </enumeratedValues>
  10352. </field>
  10353. <field>
  10354. <name>WP4</name>
  10355. <description>Write Protect</description>
  10356. <bitOffset>13</bitOffset>
  10357. <bitWidth>1</bitWidth>
  10358. <access>read-write</access>
  10359. <enumeratedValues>
  10360. <enumeratedValue>
  10361. <name>0</name>
  10362. <description>This peripheral allows write accesses.</description>
  10363. <value>#0</value>
  10364. </enumeratedValue>
  10365. <enumeratedValue>
  10366. <name>1</name>
  10367. <description>This peripheral is write protected.</description>
  10368. <value>#1</value>
  10369. </enumeratedValue>
  10370. </enumeratedValues>
  10371. </field>
  10372. <field>
  10373. <name>SP4</name>
  10374. <description>Supervisor Protect</description>
  10375. <bitOffset>14</bitOffset>
  10376. <bitWidth>1</bitWidth>
  10377. <access>read-write</access>
  10378. <enumeratedValues>
  10379. <enumeratedValue>
  10380. <name>0</name>
  10381. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  10382. <value>#0</value>
  10383. </enumeratedValue>
  10384. <enumeratedValue>
  10385. <name>1</name>
  10386. <description>This peripheral requires supervisor privilege level for accesses.</description>
  10387. <value>#1</value>
  10388. </enumeratedValue>
  10389. </enumeratedValues>
  10390. </field>
  10391. <field>
  10392. <name>TP3</name>
  10393. <description>Trusted Protect</description>
  10394. <bitOffset>16</bitOffset>
  10395. <bitWidth>1</bitWidth>
  10396. <access>read-write</access>
  10397. <enumeratedValues>
  10398. <enumeratedValue>
  10399. <name>0</name>
  10400. <description>Accesses from an untrusted master are allowed.</description>
  10401. <value>#0</value>
  10402. </enumeratedValue>
  10403. <enumeratedValue>
  10404. <name>1</name>
  10405. <description>Accesses from an untrusted master are not allowed.</description>
  10406. <value>#1</value>
  10407. </enumeratedValue>
  10408. </enumeratedValues>
  10409. </field>
  10410. <field>
  10411. <name>WP3</name>
  10412. <description>Write Protect</description>
  10413. <bitOffset>17</bitOffset>
  10414. <bitWidth>1</bitWidth>
  10415. <access>read-write</access>
  10416. <enumeratedValues>
  10417. <enumeratedValue>
  10418. <name>0</name>
  10419. <description>This peripheral allows write accesses.</description>
  10420. <value>#0</value>
  10421. </enumeratedValue>
  10422. <enumeratedValue>
  10423. <name>1</name>
  10424. <description>This peripheral is write protected.</description>
  10425. <value>#1</value>
  10426. </enumeratedValue>
  10427. </enumeratedValues>
  10428. </field>
  10429. <field>
  10430. <name>SP3</name>
  10431. <description>Supervisor Protect</description>
  10432. <bitOffset>18</bitOffset>
  10433. <bitWidth>1</bitWidth>
  10434. <access>read-write</access>
  10435. <enumeratedValues>
  10436. <enumeratedValue>
  10437. <name>0</name>
  10438. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  10439. <value>#0</value>
  10440. </enumeratedValue>
  10441. <enumeratedValue>
  10442. <name>1</name>
  10443. <description>This peripheral requires supervisor privilege level for accesses.</description>
  10444. <value>#1</value>
  10445. </enumeratedValue>
  10446. </enumeratedValues>
  10447. </field>
  10448. <field>
  10449. <name>TP2</name>
  10450. <description>Trusted Protect</description>
  10451. <bitOffset>20</bitOffset>
  10452. <bitWidth>1</bitWidth>
  10453. <access>read-write</access>
  10454. <enumeratedValues>
  10455. <enumeratedValue>
  10456. <name>0</name>
  10457. <description>Accesses from an untrusted master are allowed.</description>
  10458. <value>#0</value>
  10459. </enumeratedValue>
  10460. <enumeratedValue>
  10461. <name>1</name>
  10462. <description>Accesses from an untrusted master are not allowed.</description>
  10463. <value>#1</value>
  10464. </enumeratedValue>
  10465. </enumeratedValues>
  10466. </field>
  10467. <field>
  10468. <name>WP2</name>
  10469. <description>Write Protect</description>
  10470. <bitOffset>21</bitOffset>
  10471. <bitWidth>1</bitWidth>
  10472. <access>read-write</access>
  10473. <enumeratedValues>
  10474. <enumeratedValue>
  10475. <name>0</name>
  10476. <description>This peripheral allows write accesses.</description>
  10477. <value>#0</value>
  10478. </enumeratedValue>
  10479. <enumeratedValue>
  10480. <name>1</name>
  10481. <description>This peripheral is write protected.</description>
  10482. <value>#1</value>
  10483. </enumeratedValue>
  10484. </enumeratedValues>
  10485. </field>
  10486. <field>
  10487. <name>SP2</name>
  10488. <description>Supervisor Protect</description>
  10489. <bitOffset>22</bitOffset>
  10490. <bitWidth>1</bitWidth>
  10491. <access>read-write</access>
  10492. <enumeratedValues>
  10493. <enumeratedValue>
  10494. <name>0</name>
  10495. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  10496. <value>#0</value>
  10497. </enumeratedValue>
  10498. <enumeratedValue>
  10499. <name>1</name>
  10500. <description>This peripheral requires supervisor privilege level for accesses.</description>
  10501. <value>#1</value>
  10502. </enumeratedValue>
  10503. </enumeratedValues>
  10504. </field>
  10505. <field>
  10506. <name>TP1</name>
  10507. <description>Trusted Protect</description>
  10508. <bitOffset>24</bitOffset>
  10509. <bitWidth>1</bitWidth>
  10510. <access>read-write</access>
  10511. <enumeratedValues>
  10512. <enumeratedValue>
  10513. <name>0</name>
  10514. <description>Accesses from an untrusted master are allowed.</description>
  10515. <value>#0</value>
  10516. </enumeratedValue>
  10517. <enumeratedValue>
  10518. <name>1</name>
  10519. <description>Accesses from an untrusted master are not allowed.</description>
  10520. <value>#1</value>
  10521. </enumeratedValue>
  10522. </enumeratedValues>
  10523. </field>
  10524. <field>
  10525. <name>WP1</name>
  10526. <description>Write Protect</description>
  10527. <bitOffset>25</bitOffset>
  10528. <bitWidth>1</bitWidth>
  10529. <access>read-write</access>
  10530. <enumeratedValues>
  10531. <enumeratedValue>
  10532. <name>0</name>
  10533. <description>This peripheral allows write accesses.</description>
  10534. <value>#0</value>
  10535. </enumeratedValue>
  10536. <enumeratedValue>
  10537. <name>1</name>
  10538. <description>This peripheral is write protected.</description>
  10539. <value>#1</value>
  10540. </enumeratedValue>
  10541. </enumeratedValues>
  10542. </field>
  10543. <field>
  10544. <name>SP1</name>
  10545. <description>Supervisor Protect</description>
  10546. <bitOffset>26</bitOffset>
  10547. <bitWidth>1</bitWidth>
  10548. <access>read-write</access>
  10549. <enumeratedValues>
  10550. <enumeratedValue>
  10551. <name>0</name>
  10552. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  10553. <value>#0</value>
  10554. </enumeratedValue>
  10555. <enumeratedValue>
  10556. <name>1</name>
  10557. <description>This peripheral requires supervisor privilege level for accesses.</description>
  10558. <value>#1</value>
  10559. </enumeratedValue>
  10560. </enumeratedValues>
  10561. </field>
  10562. <field>
  10563. <name>TP0</name>
  10564. <description>Trusted Protect</description>
  10565. <bitOffset>28</bitOffset>
  10566. <bitWidth>1</bitWidth>
  10567. <access>read-write</access>
  10568. <enumeratedValues>
  10569. <enumeratedValue>
  10570. <name>0</name>
  10571. <description>Accesses from an untrusted master are allowed.</description>
  10572. <value>#0</value>
  10573. </enumeratedValue>
  10574. <enumeratedValue>
  10575. <name>1</name>
  10576. <description>Accesses from an untrusted master are not allowed.</description>
  10577. <value>#1</value>
  10578. </enumeratedValue>
  10579. </enumeratedValues>
  10580. </field>
  10581. <field>
  10582. <name>WP0</name>
  10583. <description>Write Protect</description>
  10584. <bitOffset>29</bitOffset>
  10585. <bitWidth>1</bitWidth>
  10586. <access>read-write</access>
  10587. <enumeratedValues>
  10588. <enumeratedValue>
  10589. <name>0</name>
  10590. <description>This peripheral allows write accesses.</description>
  10591. <value>#0</value>
  10592. </enumeratedValue>
  10593. <enumeratedValue>
  10594. <name>1</name>
  10595. <description>This peripheral is write protected.</description>
  10596. <value>#1</value>
  10597. </enumeratedValue>
  10598. </enumeratedValues>
  10599. </field>
  10600. <field>
  10601. <name>SP0</name>
  10602. <description>Supervisor Protect</description>
  10603. <bitOffset>30</bitOffset>
  10604. <bitWidth>1</bitWidth>
  10605. <access>read-write</access>
  10606. <enumeratedValues>
  10607. <enumeratedValue>
  10608. <name>0</name>
  10609. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  10610. <value>#0</value>
  10611. </enumeratedValue>
  10612. <enumeratedValue>
  10613. <name>1</name>
  10614. <description>This peripheral requires supervisor privilege level for accesses.</description>
  10615. <value>#1</value>
  10616. </enumeratedValue>
  10617. </enumeratedValues>
  10618. </field>
  10619. </fields>
  10620. </register>
  10621. <register>
  10622. <name>PACRE</name>
  10623. <description>Peripheral Access Control Register</description>
  10624. <addressOffset>0x40</addressOffset>
  10625. <size>32</size>
  10626. <access>read-write</access>
  10627. <resetValue>0x44444444</resetValue>
  10628. <resetMask>0xFFFFFFFF</resetMask>
  10629. <fields>
  10630. <field>
  10631. <name>TP7</name>
  10632. <description>Trusted Protect</description>
  10633. <bitOffset>0</bitOffset>
  10634. <bitWidth>1</bitWidth>
  10635. <access>read-write</access>
  10636. <enumeratedValues>
  10637. <enumeratedValue>
  10638. <name>0</name>
  10639. <description>Accesses from an untrusted master are allowed.</description>
  10640. <value>#0</value>
  10641. </enumeratedValue>
  10642. <enumeratedValue>
  10643. <name>1</name>
  10644. <description>Accesses from an untrusted master are not allowed.</description>
  10645. <value>#1</value>
  10646. </enumeratedValue>
  10647. </enumeratedValues>
  10648. </field>
  10649. <field>
  10650. <name>WP7</name>
  10651. <description>Write Protect</description>
  10652. <bitOffset>1</bitOffset>
  10653. <bitWidth>1</bitWidth>
  10654. <access>read-write</access>
  10655. <enumeratedValues>
  10656. <enumeratedValue>
  10657. <name>0</name>
  10658. <description>This peripheral allows write accesses.</description>
  10659. <value>#0</value>
  10660. </enumeratedValue>
  10661. <enumeratedValue>
  10662. <name>1</name>
  10663. <description>This peripheral is write protected.</description>
  10664. <value>#1</value>
  10665. </enumeratedValue>
  10666. </enumeratedValues>
  10667. </field>
  10668. <field>
  10669. <name>SP7</name>
  10670. <description>Supervisor Protect</description>
  10671. <bitOffset>2</bitOffset>
  10672. <bitWidth>1</bitWidth>
  10673. <access>read-write</access>
  10674. <enumeratedValues>
  10675. <enumeratedValue>
  10676. <name>0</name>
  10677. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  10678. <value>#0</value>
  10679. </enumeratedValue>
  10680. <enumeratedValue>
  10681. <name>1</name>
  10682. <description>This peripheral requires supervisor privilege level for accesses.</description>
  10683. <value>#1</value>
  10684. </enumeratedValue>
  10685. </enumeratedValues>
  10686. </field>
  10687. <field>
  10688. <name>TP6</name>
  10689. <description>Trusted Protect</description>
  10690. <bitOffset>4</bitOffset>
  10691. <bitWidth>1</bitWidth>
  10692. <access>read-write</access>
  10693. <enumeratedValues>
  10694. <enumeratedValue>
  10695. <name>0</name>
  10696. <description>Accesses from an untrusted master are allowed.</description>
  10697. <value>#0</value>
  10698. </enumeratedValue>
  10699. <enumeratedValue>
  10700. <name>1</name>
  10701. <description>Accesses from an untrusted master are not allowed.</description>
  10702. <value>#1</value>
  10703. </enumeratedValue>
  10704. </enumeratedValues>
  10705. </field>
  10706. <field>
  10707. <name>WP6</name>
  10708. <description>Write Protect</description>
  10709. <bitOffset>5</bitOffset>
  10710. <bitWidth>1</bitWidth>
  10711. <access>read-write</access>
  10712. <enumeratedValues>
  10713. <enumeratedValue>
  10714. <name>0</name>
  10715. <description>This peripheral allows write accesses.</description>
  10716. <value>#0</value>
  10717. </enumeratedValue>
  10718. <enumeratedValue>
  10719. <name>1</name>
  10720. <description>This peripheral is write protected.</description>
  10721. <value>#1</value>
  10722. </enumeratedValue>
  10723. </enumeratedValues>
  10724. </field>
  10725. <field>
  10726. <name>SP6</name>
  10727. <description>Supervisor Protect</description>
  10728. <bitOffset>6</bitOffset>
  10729. <bitWidth>1</bitWidth>
  10730. <access>read-write</access>
  10731. <enumeratedValues>
  10732. <enumeratedValue>
  10733. <name>0</name>
  10734. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  10735. <value>#0</value>
  10736. </enumeratedValue>
  10737. <enumeratedValue>
  10738. <name>1</name>
  10739. <description>This peripheral requires supervisor privilege level for accesses.</description>
  10740. <value>#1</value>
  10741. </enumeratedValue>
  10742. </enumeratedValues>
  10743. </field>
  10744. <field>
  10745. <name>TP5</name>
  10746. <description>Trusted Protect</description>
  10747. <bitOffset>8</bitOffset>
  10748. <bitWidth>1</bitWidth>
  10749. <access>read-write</access>
  10750. <enumeratedValues>
  10751. <enumeratedValue>
  10752. <name>0</name>
  10753. <description>Accesses from an untrusted master are allowed.</description>
  10754. <value>#0</value>
  10755. </enumeratedValue>
  10756. <enumeratedValue>
  10757. <name>1</name>
  10758. <description>Accesses from an untrusted master are not allowed.</description>
  10759. <value>#1</value>
  10760. </enumeratedValue>
  10761. </enumeratedValues>
  10762. </field>
  10763. <field>
  10764. <name>WP5</name>
  10765. <description>Write Protect</description>
  10766. <bitOffset>9</bitOffset>
  10767. <bitWidth>1</bitWidth>
  10768. <access>read-write</access>
  10769. <enumeratedValues>
  10770. <enumeratedValue>
  10771. <name>0</name>
  10772. <description>This peripheral allows write accesses.</description>
  10773. <value>#0</value>
  10774. </enumeratedValue>
  10775. <enumeratedValue>
  10776. <name>1</name>
  10777. <description>This peripheral is write protected.</description>
  10778. <value>#1</value>
  10779. </enumeratedValue>
  10780. </enumeratedValues>
  10781. </field>
  10782. <field>
  10783. <name>SP5</name>
  10784. <description>Supervisor Protect</description>
  10785. <bitOffset>10</bitOffset>
  10786. <bitWidth>1</bitWidth>
  10787. <access>read-write</access>
  10788. <enumeratedValues>
  10789. <enumeratedValue>
  10790. <name>0</name>
  10791. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  10792. <value>#0</value>
  10793. </enumeratedValue>
  10794. <enumeratedValue>
  10795. <name>1</name>
  10796. <description>This peripheral requires supervisor privilege level for accesses.</description>
  10797. <value>#1</value>
  10798. </enumeratedValue>
  10799. </enumeratedValues>
  10800. </field>
  10801. <field>
  10802. <name>TP4</name>
  10803. <description>Trusted Protect</description>
  10804. <bitOffset>12</bitOffset>
  10805. <bitWidth>1</bitWidth>
  10806. <access>read-write</access>
  10807. <enumeratedValues>
  10808. <enumeratedValue>
  10809. <name>0</name>
  10810. <description>Accesses from an untrusted master are allowed.</description>
  10811. <value>#0</value>
  10812. </enumeratedValue>
  10813. <enumeratedValue>
  10814. <name>1</name>
  10815. <description>Accesses from an untrusted master are not allowed.</description>
  10816. <value>#1</value>
  10817. </enumeratedValue>
  10818. </enumeratedValues>
  10819. </field>
  10820. <field>
  10821. <name>WP4</name>
  10822. <description>Write Protect</description>
  10823. <bitOffset>13</bitOffset>
  10824. <bitWidth>1</bitWidth>
  10825. <access>read-write</access>
  10826. <enumeratedValues>
  10827. <enumeratedValue>
  10828. <name>0</name>
  10829. <description>This peripheral allows write accesses.</description>
  10830. <value>#0</value>
  10831. </enumeratedValue>
  10832. <enumeratedValue>
  10833. <name>1</name>
  10834. <description>This peripheral is write protected.</description>
  10835. <value>#1</value>
  10836. </enumeratedValue>
  10837. </enumeratedValues>
  10838. </field>
  10839. <field>
  10840. <name>SP4</name>
  10841. <description>Supervisor Protect</description>
  10842. <bitOffset>14</bitOffset>
  10843. <bitWidth>1</bitWidth>
  10844. <access>read-write</access>
  10845. <enumeratedValues>
  10846. <enumeratedValue>
  10847. <name>0</name>
  10848. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  10849. <value>#0</value>
  10850. </enumeratedValue>
  10851. <enumeratedValue>
  10852. <name>1</name>
  10853. <description>This peripheral requires supervisor privilege level for accesses.</description>
  10854. <value>#1</value>
  10855. </enumeratedValue>
  10856. </enumeratedValues>
  10857. </field>
  10858. <field>
  10859. <name>TP3</name>
  10860. <description>Trusted Protect</description>
  10861. <bitOffset>16</bitOffset>
  10862. <bitWidth>1</bitWidth>
  10863. <access>read-write</access>
  10864. <enumeratedValues>
  10865. <enumeratedValue>
  10866. <name>0</name>
  10867. <description>Accesses from an untrusted master are allowed.</description>
  10868. <value>#0</value>
  10869. </enumeratedValue>
  10870. <enumeratedValue>
  10871. <name>1</name>
  10872. <description>Accesses from an untrusted master are not allowed.</description>
  10873. <value>#1</value>
  10874. </enumeratedValue>
  10875. </enumeratedValues>
  10876. </field>
  10877. <field>
  10878. <name>WP3</name>
  10879. <description>Write Protect</description>
  10880. <bitOffset>17</bitOffset>
  10881. <bitWidth>1</bitWidth>
  10882. <access>read-write</access>
  10883. <enumeratedValues>
  10884. <enumeratedValue>
  10885. <name>0</name>
  10886. <description>This peripheral allows write accesses.</description>
  10887. <value>#0</value>
  10888. </enumeratedValue>
  10889. <enumeratedValue>
  10890. <name>1</name>
  10891. <description>This peripheral is write protected.</description>
  10892. <value>#1</value>
  10893. </enumeratedValue>
  10894. </enumeratedValues>
  10895. </field>
  10896. <field>
  10897. <name>SP3</name>
  10898. <description>Supervisor Protect</description>
  10899. <bitOffset>18</bitOffset>
  10900. <bitWidth>1</bitWidth>
  10901. <access>read-write</access>
  10902. <enumeratedValues>
  10903. <enumeratedValue>
  10904. <name>0</name>
  10905. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  10906. <value>#0</value>
  10907. </enumeratedValue>
  10908. <enumeratedValue>
  10909. <name>1</name>
  10910. <description>This peripheral requires supervisor privilege level for accesses.</description>
  10911. <value>#1</value>
  10912. </enumeratedValue>
  10913. </enumeratedValues>
  10914. </field>
  10915. <field>
  10916. <name>TP2</name>
  10917. <description>Trusted Protect</description>
  10918. <bitOffset>20</bitOffset>
  10919. <bitWidth>1</bitWidth>
  10920. <access>read-write</access>
  10921. <enumeratedValues>
  10922. <enumeratedValue>
  10923. <name>0</name>
  10924. <description>Accesses from an untrusted master are allowed.</description>
  10925. <value>#0</value>
  10926. </enumeratedValue>
  10927. <enumeratedValue>
  10928. <name>1</name>
  10929. <description>Accesses from an untrusted master are not allowed.</description>
  10930. <value>#1</value>
  10931. </enumeratedValue>
  10932. </enumeratedValues>
  10933. </field>
  10934. <field>
  10935. <name>WP2</name>
  10936. <description>Write Protect</description>
  10937. <bitOffset>21</bitOffset>
  10938. <bitWidth>1</bitWidth>
  10939. <access>read-write</access>
  10940. <enumeratedValues>
  10941. <enumeratedValue>
  10942. <name>0</name>
  10943. <description>This peripheral allows write accesses.</description>
  10944. <value>#0</value>
  10945. </enumeratedValue>
  10946. <enumeratedValue>
  10947. <name>1</name>
  10948. <description>This peripheral is write protected.</description>
  10949. <value>#1</value>
  10950. </enumeratedValue>
  10951. </enumeratedValues>
  10952. </field>
  10953. <field>
  10954. <name>SP2</name>
  10955. <description>Supervisor Protect</description>
  10956. <bitOffset>22</bitOffset>
  10957. <bitWidth>1</bitWidth>
  10958. <access>read-write</access>
  10959. <enumeratedValues>
  10960. <enumeratedValue>
  10961. <name>0</name>
  10962. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  10963. <value>#0</value>
  10964. </enumeratedValue>
  10965. <enumeratedValue>
  10966. <name>1</name>
  10967. <description>This peripheral requires supervisor privilege level for accesses.</description>
  10968. <value>#1</value>
  10969. </enumeratedValue>
  10970. </enumeratedValues>
  10971. </field>
  10972. <field>
  10973. <name>TP1</name>
  10974. <description>Trusted Protect</description>
  10975. <bitOffset>24</bitOffset>
  10976. <bitWidth>1</bitWidth>
  10977. <access>read-write</access>
  10978. <enumeratedValues>
  10979. <enumeratedValue>
  10980. <name>0</name>
  10981. <description>Accesses from an untrusted master are allowed.</description>
  10982. <value>#0</value>
  10983. </enumeratedValue>
  10984. <enumeratedValue>
  10985. <name>1</name>
  10986. <description>Accesses from an untrusted master are not allowed.</description>
  10987. <value>#1</value>
  10988. </enumeratedValue>
  10989. </enumeratedValues>
  10990. </field>
  10991. <field>
  10992. <name>WP1</name>
  10993. <description>Write Protect</description>
  10994. <bitOffset>25</bitOffset>
  10995. <bitWidth>1</bitWidth>
  10996. <access>read-write</access>
  10997. <enumeratedValues>
  10998. <enumeratedValue>
  10999. <name>0</name>
  11000. <description>This peripheral allows write accesses.</description>
  11001. <value>#0</value>
  11002. </enumeratedValue>
  11003. <enumeratedValue>
  11004. <name>1</name>
  11005. <description>This peripheral is write protected.</description>
  11006. <value>#1</value>
  11007. </enumeratedValue>
  11008. </enumeratedValues>
  11009. </field>
  11010. <field>
  11011. <name>SP1</name>
  11012. <description>Supervisor Protect</description>
  11013. <bitOffset>26</bitOffset>
  11014. <bitWidth>1</bitWidth>
  11015. <access>read-write</access>
  11016. <enumeratedValues>
  11017. <enumeratedValue>
  11018. <name>0</name>
  11019. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  11020. <value>#0</value>
  11021. </enumeratedValue>
  11022. <enumeratedValue>
  11023. <name>1</name>
  11024. <description>This peripheral requires supervisor privilege level for accesses.</description>
  11025. <value>#1</value>
  11026. </enumeratedValue>
  11027. </enumeratedValues>
  11028. </field>
  11029. <field>
  11030. <name>TP0</name>
  11031. <description>Trusted Protect</description>
  11032. <bitOffset>28</bitOffset>
  11033. <bitWidth>1</bitWidth>
  11034. <access>read-write</access>
  11035. <enumeratedValues>
  11036. <enumeratedValue>
  11037. <name>0</name>
  11038. <description>Accesses from an untrusted master are allowed.</description>
  11039. <value>#0</value>
  11040. </enumeratedValue>
  11041. <enumeratedValue>
  11042. <name>1</name>
  11043. <description>Accesses from an untrusted master are not allowed.</description>
  11044. <value>#1</value>
  11045. </enumeratedValue>
  11046. </enumeratedValues>
  11047. </field>
  11048. <field>
  11049. <name>WP0</name>
  11050. <description>Write Protect</description>
  11051. <bitOffset>29</bitOffset>
  11052. <bitWidth>1</bitWidth>
  11053. <access>read-write</access>
  11054. <enumeratedValues>
  11055. <enumeratedValue>
  11056. <name>0</name>
  11057. <description>This peripheral allows write accesses.</description>
  11058. <value>#0</value>
  11059. </enumeratedValue>
  11060. <enumeratedValue>
  11061. <name>1</name>
  11062. <description>This peripheral is write protected.</description>
  11063. <value>#1</value>
  11064. </enumeratedValue>
  11065. </enumeratedValues>
  11066. </field>
  11067. <field>
  11068. <name>SP0</name>
  11069. <description>Supervisor Protect</description>
  11070. <bitOffset>30</bitOffset>
  11071. <bitWidth>1</bitWidth>
  11072. <access>read-write</access>
  11073. <enumeratedValues>
  11074. <enumeratedValue>
  11075. <name>0</name>
  11076. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  11077. <value>#0</value>
  11078. </enumeratedValue>
  11079. <enumeratedValue>
  11080. <name>1</name>
  11081. <description>This peripheral requires supervisor privilege level for accesses.</description>
  11082. <value>#1</value>
  11083. </enumeratedValue>
  11084. </enumeratedValues>
  11085. </field>
  11086. </fields>
  11087. </register>
  11088. <register>
  11089. <name>PACRF</name>
  11090. <description>Peripheral Access Control Register</description>
  11091. <addressOffset>0x44</addressOffset>
  11092. <size>32</size>
  11093. <access>read-write</access>
  11094. <resetValue>0x44444444</resetValue>
  11095. <resetMask>0xFFFFFFFF</resetMask>
  11096. <fields>
  11097. <field>
  11098. <name>TP7</name>
  11099. <description>Trusted Protect</description>
  11100. <bitOffset>0</bitOffset>
  11101. <bitWidth>1</bitWidth>
  11102. <access>read-write</access>
  11103. <enumeratedValues>
  11104. <enumeratedValue>
  11105. <name>0</name>
  11106. <description>Accesses from an untrusted master are allowed.</description>
  11107. <value>#0</value>
  11108. </enumeratedValue>
  11109. <enumeratedValue>
  11110. <name>1</name>
  11111. <description>Accesses from an untrusted master are not allowed.</description>
  11112. <value>#1</value>
  11113. </enumeratedValue>
  11114. </enumeratedValues>
  11115. </field>
  11116. <field>
  11117. <name>WP7</name>
  11118. <description>Write Protect</description>
  11119. <bitOffset>1</bitOffset>
  11120. <bitWidth>1</bitWidth>
  11121. <access>read-write</access>
  11122. <enumeratedValues>
  11123. <enumeratedValue>
  11124. <name>0</name>
  11125. <description>This peripheral allows write accesses.</description>
  11126. <value>#0</value>
  11127. </enumeratedValue>
  11128. <enumeratedValue>
  11129. <name>1</name>
  11130. <description>This peripheral is write protected.</description>
  11131. <value>#1</value>
  11132. </enumeratedValue>
  11133. </enumeratedValues>
  11134. </field>
  11135. <field>
  11136. <name>SP7</name>
  11137. <description>Supervisor Protect</description>
  11138. <bitOffset>2</bitOffset>
  11139. <bitWidth>1</bitWidth>
  11140. <access>read-write</access>
  11141. <enumeratedValues>
  11142. <enumeratedValue>
  11143. <name>0</name>
  11144. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  11145. <value>#0</value>
  11146. </enumeratedValue>
  11147. <enumeratedValue>
  11148. <name>1</name>
  11149. <description>This peripheral requires supervisor privilege level for accesses.</description>
  11150. <value>#1</value>
  11151. </enumeratedValue>
  11152. </enumeratedValues>
  11153. </field>
  11154. <field>
  11155. <name>TP6</name>
  11156. <description>Trusted Protect</description>
  11157. <bitOffset>4</bitOffset>
  11158. <bitWidth>1</bitWidth>
  11159. <access>read-write</access>
  11160. <enumeratedValues>
  11161. <enumeratedValue>
  11162. <name>0</name>
  11163. <description>Accesses from an untrusted master are allowed.</description>
  11164. <value>#0</value>
  11165. </enumeratedValue>
  11166. <enumeratedValue>
  11167. <name>1</name>
  11168. <description>Accesses from an untrusted master are not allowed.</description>
  11169. <value>#1</value>
  11170. </enumeratedValue>
  11171. </enumeratedValues>
  11172. </field>
  11173. <field>
  11174. <name>WP6</name>
  11175. <description>Write Protect</description>
  11176. <bitOffset>5</bitOffset>
  11177. <bitWidth>1</bitWidth>
  11178. <access>read-write</access>
  11179. <enumeratedValues>
  11180. <enumeratedValue>
  11181. <name>0</name>
  11182. <description>This peripheral allows write accesses.</description>
  11183. <value>#0</value>
  11184. </enumeratedValue>
  11185. <enumeratedValue>
  11186. <name>1</name>
  11187. <description>This peripheral is write protected.</description>
  11188. <value>#1</value>
  11189. </enumeratedValue>
  11190. </enumeratedValues>
  11191. </field>
  11192. <field>
  11193. <name>SP6</name>
  11194. <description>Supervisor Protect</description>
  11195. <bitOffset>6</bitOffset>
  11196. <bitWidth>1</bitWidth>
  11197. <access>read-write</access>
  11198. <enumeratedValues>
  11199. <enumeratedValue>
  11200. <name>0</name>
  11201. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  11202. <value>#0</value>
  11203. </enumeratedValue>
  11204. <enumeratedValue>
  11205. <name>1</name>
  11206. <description>This peripheral requires supervisor privilege level for accesses.</description>
  11207. <value>#1</value>
  11208. </enumeratedValue>
  11209. </enumeratedValues>
  11210. </field>
  11211. <field>
  11212. <name>TP5</name>
  11213. <description>Trusted Protect</description>
  11214. <bitOffset>8</bitOffset>
  11215. <bitWidth>1</bitWidth>
  11216. <access>read-write</access>
  11217. <enumeratedValues>
  11218. <enumeratedValue>
  11219. <name>0</name>
  11220. <description>Accesses from an untrusted master are allowed.</description>
  11221. <value>#0</value>
  11222. </enumeratedValue>
  11223. <enumeratedValue>
  11224. <name>1</name>
  11225. <description>Accesses from an untrusted master are not allowed.</description>
  11226. <value>#1</value>
  11227. </enumeratedValue>
  11228. </enumeratedValues>
  11229. </field>
  11230. <field>
  11231. <name>WP5</name>
  11232. <description>Write Protect</description>
  11233. <bitOffset>9</bitOffset>
  11234. <bitWidth>1</bitWidth>
  11235. <access>read-write</access>
  11236. <enumeratedValues>
  11237. <enumeratedValue>
  11238. <name>0</name>
  11239. <description>This peripheral allows write accesses.</description>
  11240. <value>#0</value>
  11241. </enumeratedValue>
  11242. <enumeratedValue>
  11243. <name>1</name>
  11244. <description>This peripheral is write protected.</description>
  11245. <value>#1</value>
  11246. </enumeratedValue>
  11247. </enumeratedValues>
  11248. </field>
  11249. <field>
  11250. <name>SP5</name>
  11251. <description>Supervisor Protect</description>
  11252. <bitOffset>10</bitOffset>
  11253. <bitWidth>1</bitWidth>
  11254. <access>read-write</access>
  11255. <enumeratedValues>
  11256. <enumeratedValue>
  11257. <name>0</name>
  11258. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  11259. <value>#0</value>
  11260. </enumeratedValue>
  11261. <enumeratedValue>
  11262. <name>1</name>
  11263. <description>This peripheral requires supervisor privilege level for accesses.</description>
  11264. <value>#1</value>
  11265. </enumeratedValue>
  11266. </enumeratedValues>
  11267. </field>
  11268. <field>
  11269. <name>TP4</name>
  11270. <description>Trusted Protect</description>
  11271. <bitOffset>12</bitOffset>
  11272. <bitWidth>1</bitWidth>
  11273. <access>read-write</access>
  11274. <enumeratedValues>
  11275. <enumeratedValue>
  11276. <name>0</name>
  11277. <description>Accesses from an untrusted master are allowed.</description>
  11278. <value>#0</value>
  11279. </enumeratedValue>
  11280. <enumeratedValue>
  11281. <name>1</name>
  11282. <description>Accesses from an untrusted master are not allowed.</description>
  11283. <value>#1</value>
  11284. </enumeratedValue>
  11285. </enumeratedValues>
  11286. </field>
  11287. <field>
  11288. <name>WP4</name>
  11289. <description>Write Protect</description>
  11290. <bitOffset>13</bitOffset>
  11291. <bitWidth>1</bitWidth>
  11292. <access>read-write</access>
  11293. <enumeratedValues>
  11294. <enumeratedValue>
  11295. <name>0</name>
  11296. <description>This peripheral allows write accesses.</description>
  11297. <value>#0</value>
  11298. </enumeratedValue>
  11299. <enumeratedValue>
  11300. <name>1</name>
  11301. <description>This peripheral is write protected.</description>
  11302. <value>#1</value>
  11303. </enumeratedValue>
  11304. </enumeratedValues>
  11305. </field>
  11306. <field>
  11307. <name>SP4</name>
  11308. <description>Supervisor Protect</description>
  11309. <bitOffset>14</bitOffset>
  11310. <bitWidth>1</bitWidth>
  11311. <access>read-write</access>
  11312. <enumeratedValues>
  11313. <enumeratedValue>
  11314. <name>0</name>
  11315. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  11316. <value>#0</value>
  11317. </enumeratedValue>
  11318. <enumeratedValue>
  11319. <name>1</name>
  11320. <description>This peripheral requires supervisor privilege level for accesses.</description>
  11321. <value>#1</value>
  11322. </enumeratedValue>
  11323. </enumeratedValues>
  11324. </field>
  11325. <field>
  11326. <name>TP3</name>
  11327. <description>Trusted Protect</description>
  11328. <bitOffset>16</bitOffset>
  11329. <bitWidth>1</bitWidth>
  11330. <access>read-write</access>
  11331. <enumeratedValues>
  11332. <enumeratedValue>
  11333. <name>0</name>
  11334. <description>Accesses from an untrusted master are allowed.</description>
  11335. <value>#0</value>
  11336. </enumeratedValue>
  11337. <enumeratedValue>
  11338. <name>1</name>
  11339. <description>Accesses from an untrusted master are not allowed.</description>
  11340. <value>#1</value>
  11341. </enumeratedValue>
  11342. </enumeratedValues>
  11343. </field>
  11344. <field>
  11345. <name>WP3</name>
  11346. <description>Write Protect</description>
  11347. <bitOffset>17</bitOffset>
  11348. <bitWidth>1</bitWidth>
  11349. <access>read-write</access>
  11350. <enumeratedValues>
  11351. <enumeratedValue>
  11352. <name>0</name>
  11353. <description>This peripheral allows write accesses.</description>
  11354. <value>#0</value>
  11355. </enumeratedValue>
  11356. <enumeratedValue>
  11357. <name>1</name>
  11358. <description>This peripheral is write protected.</description>
  11359. <value>#1</value>
  11360. </enumeratedValue>
  11361. </enumeratedValues>
  11362. </field>
  11363. <field>
  11364. <name>SP3</name>
  11365. <description>Supervisor Protect</description>
  11366. <bitOffset>18</bitOffset>
  11367. <bitWidth>1</bitWidth>
  11368. <access>read-write</access>
  11369. <enumeratedValues>
  11370. <enumeratedValue>
  11371. <name>0</name>
  11372. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  11373. <value>#0</value>
  11374. </enumeratedValue>
  11375. <enumeratedValue>
  11376. <name>1</name>
  11377. <description>This peripheral requires supervisor privilege level for accesses.</description>
  11378. <value>#1</value>
  11379. </enumeratedValue>
  11380. </enumeratedValues>
  11381. </field>
  11382. <field>
  11383. <name>TP2</name>
  11384. <description>Trusted Protect</description>
  11385. <bitOffset>20</bitOffset>
  11386. <bitWidth>1</bitWidth>
  11387. <access>read-write</access>
  11388. <enumeratedValues>
  11389. <enumeratedValue>
  11390. <name>0</name>
  11391. <description>Accesses from an untrusted master are allowed.</description>
  11392. <value>#0</value>
  11393. </enumeratedValue>
  11394. <enumeratedValue>
  11395. <name>1</name>
  11396. <description>Accesses from an untrusted master are not allowed.</description>
  11397. <value>#1</value>
  11398. </enumeratedValue>
  11399. </enumeratedValues>
  11400. </field>
  11401. <field>
  11402. <name>WP2</name>
  11403. <description>Write Protect</description>
  11404. <bitOffset>21</bitOffset>
  11405. <bitWidth>1</bitWidth>
  11406. <access>read-write</access>
  11407. <enumeratedValues>
  11408. <enumeratedValue>
  11409. <name>0</name>
  11410. <description>This peripheral allows write accesses.</description>
  11411. <value>#0</value>
  11412. </enumeratedValue>
  11413. <enumeratedValue>
  11414. <name>1</name>
  11415. <description>This peripheral is write protected.</description>
  11416. <value>#1</value>
  11417. </enumeratedValue>
  11418. </enumeratedValues>
  11419. </field>
  11420. <field>
  11421. <name>SP2</name>
  11422. <description>Supervisor Protect</description>
  11423. <bitOffset>22</bitOffset>
  11424. <bitWidth>1</bitWidth>
  11425. <access>read-write</access>
  11426. <enumeratedValues>
  11427. <enumeratedValue>
  11428. <name>0</name>
  11429. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  11430. <value>#0</value>
  11431. </enumeratedValue>
  11432. <enumeratedValue>
  11433. <name>1</name>
  11434. <description>This peripheral requires supervisor privilege level for accesses.</description>
  11435. <value>#1</value>
  11436. </enumeratedValue>
  11437. </enumeratedValues>
  11438. </field>
  11439. <field>
  11440. <name>TP1</name>
  11441. <description>Trusted Protect</description>
  11442. <bitOffset>24</bitOffset>
  11443. <bitWidth>1</bitWidth>
  11444. <access>read-write</access>
  11445. <enumeratedValues>
  11446. <enumeratedValue>
  11447. <name>0</name>
  11448. <description>Accesses from an untrusted master are allowed.</description>
  11449. <value>#0</value>
  11450. </enumeratedValue>
  11451. <enumeratedValue>
  11452. <name>1</name>
  11453. <description>Accesses from an untrusted master are not allowed.</description>
  11454. <value>#1</value>
  11455. </enumeratedValue>
  11456. </enumeratedValues>
  11457. </field>
  11458. <field>
  11459. <name>WP1</name>
  11460. <description>Write Protect</description>
  11461. <bitOffset>25</bitOffset>
  11462. <bitWidth>1</bitWidth>
  11463. <access>read-write</access>
  11464. <enumeratedValues>
  11465. <enumeratedValue>
  11466. <name>0</name>
  11467. <description>This peripheral allows write accesses.</description>
  11468. <value>#0</value>
  11469. </enumeratedValue>
  11470. <enumeratedValue>
  11471. <name>1</name>
  11472. <description>This peripheral is write protected.</description>
  11473. <value>#1</value>
  11474. </enumeratedValue>
  11475. </enumeratedValues>
  11476. </field>
  11477. <field>
  11478. <name>SP1</name>
  11479. <description>Supervisor Protect</description>
  11480. <bitOffset>26</bitOffset>
  11481. <bitWidth>1</bitWidth>
  11482. <access>read-write</access>
  11483. <enumeratedValues>
  11484. <enumeratedValue>
  11485. <name>0</name>
  11486. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  11487. <value>#0</value>
  11488. </enumeratedValue>
  11489. <enumeratedValue>
  11490. <name>1</name>
  11491. <description>This peripheral requires supervisor privilege level for accesses.</description>
  11492. <value>#1</value>
  11493. </enumeratedValue>
  11494. </enumeratedValues>
  11495. </field>
  11496. <field>
  11497. <name>TP0</name>
  11498. <description>Trusted Protect</description>
  11499. <bitOffset>28</bitOffset>
  11500. <bitWidth>1</bitWidth>
  11501. <access>read-write</access>
  11502. <enumeratedValues>
  11503. <enumeratedValue>
  11504. <name>0</name>
  11505. <description>Accesses from an untrusted master are allowed.</description>
  11506. <value>#0</value>
  11507. </enumeratedValue>
  11508. <enumeratedValue>
  11509. <name>1</name>
  11510. <description>Accesses from an untrusted master are not allowed.</description>
  11511. <value>#1</value>
  11512. </enumeratedValue>
  11513. </enumeratedValues>
  11514. </field>
  11515. <field>
  11516. <name>WP0</name>
  11517. <description>Write Protect</description>
  11518. <bitOffset>29</bitOffset>
  11519. <bitWidth>1</bitWidth>
  11520. <access>read-write</access>
  11521. <enumeratedValues>
  11522. <enumeratedValue>
  11523. <name>0</name>
  11524. <description>This peripheral allows write accesses.</description>
  11525. <value>#0</value>
  11526. </enumeratedValue>
  11527. <enumeratedValue>
  11528. <name>1</name>
  11529. <description>This peripheral is write protected.</description>
  11530. <value>#1</value>
  11531. </enumeratedValue>
  11532. </enumeratedValues>
  11533. </field>
  11534. <field>
  11535. <name>SP0</name>
  11536. <description>Supervisor Protect</description>
  11537. <bitOffset>30</bitOffset>
  11538. <bitWidth>1</bitWidth>
  11539. <access>read-write</access>
  11540. <enumeratedValues>
  11541. <enumeratedValue>
  11542. <name>0</name>
  11543. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  11544. <value>#0</value>
  11545. </enumeratedValue>
  11546. <enumeratedValue>
  11547. <name>1</name>
  11548. <description>This peripheral requires supervisor privilege level for accesses.</description>
  11549. <value>#1</value>
  11550. </enumeratedValue>
  11551. </enumeratedValues>
  11552. </field>
  11553. </fields>
  11554. </register>
  11555. <register>
  11556. <name>PACRG</name>
  11557. <description>Peripheral Access Control Register</description>
  11558. <addressOffset>0x48</addressOffset>
  11559. <size>32</size>
  11560. <access>read-write</access>
  11561. <resetValue>0x44444444</resetValue>
  11562. <resetMask>0xFFFFFFFF</resetMask>
  11563. <fields>
  11564. <field>
  11565. <name>TP7</name>
  11566. <description>Trusted Protect</description>
  11567. <bitOffset>0</bitOffset>
  11568. <bitWidth>1</bitWidth>
  11569. <access>read-write</access>
  11570. <enumeratedValues>
  11571. <enumeratedValue>
  11572. <name>0</name>
  11573. <description>Accesses from an untrusted master are allowed.</description>
  11574. <value>#0</value>
  11575. </enumeratedValue>
  11576. <enumeratedValue>
  11577. <name>1</name>
  11578. <description>Accesses from an untrusted master are not allowed.</description>
  11579. <value>#1</value>
  11580. </enumeratedValue>
  11581. </enumeratedValues>
  11582. </field>
  11583. <field>
  11584. <name>WP7</name>
  11585. <description>Write Protect</description>
  11586. <bitOffset>1</bitOffset>
  11587. <bitWidth>1</bitWidth>
  11588. <access>read-write</access>
  11589. <enumeratedValues>
  11590. <enumeratedValue>
  11591. <name>0</name>
  11592. <description>This peripheral allows write accesses.</description>
  11593. <value>#0</value>
  11594. </enumeratedValue>
  11595. <enumeratedValue>
  11596. <name>1</name>
  11597. <description>This peripheral is write protected.</description>
  11598. <value>#1</value>
  11599. </enumeratedValue>
  11600. </enumeratedValues>
  11601. </field>
  11602. <field>
  11603. <name>SP7</name>
  11604. <description>Supervisor Protect</description>
  11605. <bitOffset>2</bitOffset>
  11606. <bitWidth>1</bitWidth>
  11607. <access>read-write</access>
  11608. <enumeratedValues>
  11609. <enumeratedValue>
  11610. <name>0</name>
  11611. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  11612. <value>#0</value>
  11613. </enumeratedValue>
  11614. <enumeratedValue>
  11615. <name>1</name>
  11616. <description>This peripheral requires supervisor privilege level for accesses.</description>
  11617. <value>#1</value>
  11618. </enumeratedValue>
  11619. </enumeratedValues>
  11620. </field>
  11621. <field>
  11622. <name>TP6</name>
  11623. <description>Trusted Protect</description>
  11624. <bitOffset>4</bitOffset>
  11625. <bitWidth>1</bitWidth>
  11626. <access>read-write</access>
  11627. <enumeratedValues>
  11628. <enumeratedValue>
  11629. <name>0</name>
  11630. <description>Accesses from an untrusted master are allowed.</description>
  11631. <value>#0</value>
  11632. </enumeratedValue>
  11633. <enumeratedValue>
  11634. <name>1</name>
  11635. <description>Accesses from an untrusted master are not allowed.</description>
  11636. <value>#1</value>
  11637. </enumeratedValue>
  11638. </enumeratedValues>
  11639. </field>
  11640. <field>
  11641. <name>WP6</name>
  11642. <description>Write Protect</description>
  11643. <bitOffset>5</bitOffset>
  11644. <bitWidth>1</bitWidth>
  11645. <access>read-write</access>
  11646. <enumeratedValues>
  11647. <enumeratedValue>
  11648. <name>0</name>
  11649. <description>This peripheral allows write accesses.</description>
  11650. <value>#0</value>
  11651. </enumeratedValue>
  11652. <enumeratedValue>
  11653. <name>1</name>
  11654. <description>This peripheral is write protected.</description>
  11655. <value>#1</value>
  11656. </enumeratedValue>
  11657. </enumeratedValues>
  11658. </field>
  11659. <field>
  11660. <name>SP6</name>
  11661. <description>Supervisor Protect</description>
  11662. <bitOffset>6</bitOffset>
  11663. <bitWidth>1</bitWidth>
  11664. <access>read-write</access>
  11665. <enumeratedValues>
  11666. <enumeratedValue>
  11667. <name>0</name>
  11668. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  11669. <value>#0</value>
  11670. </enumeratedValue>
  11671. <enumeratedValue>
  11672. <name>1</name>
  11673. <description>This peripheral requires supervisor privilege level for accesses.</description>
  11674. <value>#1</value>
  11675. </enumeratedValue>
  11676. </enumeratedValues>
  11677. </field>
  11678. <field>
  11679. <name>TP5</name>
  11680. <description>Trusted Protect</description>
  11681. <bitOffset>8</bitOffset>
  11682. <bitWidth>1</bitWidth>
  11683. <access>read-write</access>
  11684. <enumeratedValues>
  11685. <enumeratedValue>
  11686. <name>0</name>
  11687. <description>Accesses from an untrusted master are allowed.</description>
  11688. <value>#0</value>
  11689. </enumeratedValue>
  11690. <enumeratedValue>
  11691. <name>1</name>
  11692. <description>Accesses from an untrusted master are not allowed.</description>
  11693. <value>#1</value>
  11694. </enumeratedValue>
  11695. </enumeratedValues>
  11696. </field>
  11697. <field>
  11698. <name>WP5</name>
  11699. <description>Write Protect</description>
  11700. <bitOffset>9</bitOffset>
  11701. <bitWidth>1</bitWidth>
  11702. <access>read-write</access>
  11703. <enumeratedValues>
  11704. <enumeratedValue>
  11705. <name>0</name>
  11706. <description>This peripheral allows write accesses.</description>
  11707. <value>#0</value>
  11708. </enumeratedValue>
  11709. <enumeratedValue>
  11710. <name>1</name>
  11711. <description>This peripheral is write protected.</description>
  11712. <value>#1</value>
  11713. </enumeratedValue>
  11714. </enumeratedValues>
  11715. </field>
  11716. <field>
  11717. <name>SP5</name>
  11718. <description>Supervisor Protect</description>
  11719. <bitOffset>10</bitOffset>
  11720. <bitWidth>1</bitWidth>
  11721. <access>read-write</access>
  11722. <enumeratedValues>
  11723. <enumeratedValue>
  11724. <name>0</name>
  11725. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  11726. <value>#0</value>
  11727. </enumeratedValue>
  11728. <enumeratedValue>
  11729. <name>1</name>
  11730. <description>This peripheral requires supervisor privilege level for accesses.</description>
  11731. <value>#1</value>
  11732. </enumeratedValue>
  11733. </enumeratedValues>
  11734. </field>
  11735. <field>
  11736. <name>TP4</name>
  11737. <description>Trusted Protect</description>
  11738. <bitOffset>12</bitOffset>
  11739. <bitWidth>1</bitWidth>
  11740. <access>read-write</access>
  11741. <enumeratedValues>
  11742. <enumeratedValue>
  11743. <name>0</name>
  11744. <description>Accesses from an untrusted master are allowed.</description>
  11745. <value>#0</value>
  11746. </enumeratedValue>
  11747. <enumeratedValue>
  11748. <name>1</name>
  11749. <description>Accesses from an untrusted master are not allowed.</description>
  11750. <value>#1</value>
  11751. </enumeratedValue>
  11752. </enumeratedValues>
  11753. </field>
  11754. <field>
  11755. <name>WP4</name>
  11756. <description>Write Protect</description>
  11757. <bitOffset>13</bitOffset>
  11758. <bitWidth>1</bitWidth>
  11759. <access>read-write</access>
  11760. <enumeratedValues>
  11761. <enumeratedValue>
  11762. <name>0</name>
  11763. <description>This peripheral allows write accesses.</description>
  11764. <value>#0</value>
  11765. </enumeratedValue>
  11766. <enumeratedValue>
  11767. <name>1</name>
  11768. <description>This peripheral is write protected.</description>
  11769. <value>#1</value>
  11770. </enumeratedValue>
  11771. </enumeratedValues>
  11772. </field>
  11773. <field>
  11774. <name>SP4</name>
  11775. <description>Supervisor Protect</description>
  11776. <bitOffset>14</bitOffset>
  11777. <bitWidth>1</bitWidth>
  11778. <access>read-write</access>
  11779. <enumeratedValues>
  11780. <enumeratedValue>
  11781. <name>0</name>
  11782. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  11783. <value>#0</value>
  11784. </enumeratedValue>
  11785. <enumeratedValue>
  11786. <name>1</name>
  11787. <description>This peripheral requires supervisor privilege level for accesses.</description>
  11788. <value>#1</value>
  11789. </enumeratedValue>
  11790. </enumeratedValues>
  11791. </field>
  11792. <field>
  11793. <name>TP3</name>
  11794. <description>Trusted Protect</description>
  11795. <bitOffset>16</bitOffset>
  11796. <bitWidth>1</bitWidth>
  11797. <access>read-write</access>
  11798. <enumeratedValues>
  11799. <enumeratedValue>
  11800. <name>0</name>
  11801. <description>Accesses from an untrusted master are allowed.</description>
  11802. <value>#0</value>
  11803. </enumeratedValue>
  11804. <enumeratedValue>
  11805. <name>1</name>
  11806. <description>Accesses from an untrusted master are not allowed.</description>
  11807. <value>#1</value>
  11808. </enumeratedValue>
  11809. </enumeratedValues>
  11810. </field>
  11811. <field>
  11812. <name>WP3</name>
  11813. <description>Write Protect</description>
  11814. <bitOffset>17</bitOffset>
  11815. <bitWidth>1</bitWidth>
  11816. <access>read-write</access>
  11817. <enumeratedValues>
  11818. <enumeratedValue>
  11819. <name>0</name>
  11820. <description>This peripheral allows write accesses.</description>
  11821. <value>#0</value>
  11822. </enumeratedValue>
  11823. <enumeratedValue>
  11824. <name>1</name>
  11825. <description>This peripheral is write protected.</description>
  11826. <value>#1</value>
  11827. </enumeratedValue>
  11828. </enumeratedValues>
  11829. </field>
  11830. <field>
  11831. <name>SP3</name>
  11832. <description>Supervisor Protect</description>
  11833. <bitOffset>18</bitOffset>
  11834. <bitWidth>1</bitWidth>
  11835. <access>read-write</access>
  11836. <enumeratedValues>
  11837. <enumeratedValue>
  11838. <name>0</name>
  11839. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  11840. <value>#0</value>
  11841. </enumeratedValue>
  11842. <enumeratedValue>
  11843. <name>1</name>
  11844. <description>This peripheral requires supervisor privilege level for accesses.</description>
  11845. <value>#1</value>
  11846. </enumeratedValue>
  11847. </enumeratedValues>
  11848. </field>
  11849. <field>
  11850. <name>TP2</name>
  11851. <description>Trusted Protect</description>
  11852. <bitOffset>20</bitOffset>
  11853. <bitWidth>1</bitWidth>
  11854. <access>read-write</access>
  11855. <enumeratedValues>
  11856. <enumeratedValue>
  11857. <name>0</name>
  11858. <description>Accesses from an untrusted master are allowed.</description>
  11859. <value>#0</value>
  11860. </enumeratedValue>
  11861. <enumeratedValue>
  11862. <name>1</name>
  11863. <description>Accesses from an untrusted master are not allowed.</description>
  11864. <value>#1</value>
  11865. </enumeratedValue>
  11866. </enumeratedValues>
  11867. </field>
  11868. <field>
  11869. <name>WP2</name>
  11870. <description>Write Protect</description>
  11871. <bitOffset>21</bitOffset>
  11872. <bitWidth>1</bitWidth>
  11873. <access>read-write</access>
  11874. <enumeratedValues>
  11875. <enumeratedValue>
  11876. <name>0</name>
  11877. <description>This peripheral allows write accesses.</description>
  11878. <value>#0</value>
  11879. </enumeratedValue>
  11880. <enumeratedValue>
  11881. <name>1</name>
  11882. <description>This peripheral is write protected.</description>
  11883. <value>#1</value>
  11884. </enumeratedValue>
  11885. </enumeratedValues>
  11886. </field>
  11887. <field>
  11888. <name>SP2</name>
  11889. <description>Supervisor Protect</description>
  11890. <bitOffset>22</bitOffset>
  11891. <bitWidth>1</bitWidth>
  11892. <access>read-write</access>
  11893. <enumeratedValues>
  11894. <enumeratedValue>
  11895. <name>0</name>
  11896. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  11897. <value>#0</value>
  11898. </enumeratedValue>
  11899. <enumeratedValue>
  11900. <name>1</name>
  11901. <description>This peripheral requires supervisor privilege level for accesses.</description>
  11902. <value>#1</value>
  11903. </enumeratedValue>
  11904. </enumeratedValues>
  11905. </field>
  11906. <field>
  11907. <name>TP1</name>
  11908. <description>Trusted Protect</description>
  11909. <bitOffset>24</bitOffset>
  11910. <bitWidth>1</bitWidth>
  11911. <access>read-write</access>
  11912. <enumeratedValues>
  11913. <enumeratedValue>
  11914. <name>0</name>
  11915. <description>Accesses from an untrusted master are allowed.</description>
  11916. <value>#0</value>
  11917. </enumeratedValue>
  11918. <enumeratedValue>
  11919. <name>1</name>
  11920. <description>Accesses from an untrusted master are not allowed.</description>
  11921. <value>#1</value>
  11922. </enumeratedValue>
  11923. </enumeratedValues>
  11924. </field>
  11925. <field>
  11926. <name>WP1</name>
  11927. <description>Write Protect</description>
  11928. <bitOffset>25</bitOffset>
  11929. <bitWidth>1</bitWidth>
  11930. <access>read-write</access>
  11931. <enumeratedValues>
  11932. <enumeratedValue>
  11933. <name>0</name>
  11934. <description>This peripheral allows write accesses.</description>
  11935. <value>#0</value>
  11936. </enumeratedValue>
  11937. <enumeratedValue>
  11938. <name>1</name>
  11939. <description>This peripheral is write protected.</description>
  11940. <value>#1</value>
  11941. </enumeratedValue>
  11942. </enumeratedValues>
  11943. </field>
  11944. <field>
  11945. <name>SP1</name>
  11946. <description>Supervisor Protect</description>
  11947. <bitOffset>26</bitOffset>
  11948. <bitWidth>1</bitWidth>
  11949. <access>read-write</access>
  11950. <enumeratedValues>
  11951. <enumeratedValue>
  11952. <name>0</name>
  11953. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  11954. <value>#0</value>
  11955. </enumeratedValue>
  11956. <enumeratedValue>
  11957. <name>1</name>
  11958. <description>This peripheral requires supervisor privilege level for accesses.</description>
  11959. <value>#1</value>
  11960. </enumeratedValue>
  11961. </enumeratedValues>
  11962. </field>
  11963. <field>
  11964. <name>TP0</name>
  11965. <description>Trusted Protect</description>
  11966. <bitOffset>28</bitOffset>
  11967. <bitWidth>1</bitWidth>
  11968. <access>read-write</access>
  11969. <enumeratedValues>
  11970. <enumeratedValue>
  11971. <name>0</name>
  11972. <description>Accesses from an untrusted master are allowed.</description>
  11973. <value>#0</value>
  11974. </enumeratedValue>
  11975. <enumeratedValue>
  11976. <name>1</name>
  11977. <description>Accesses from an untrusted master are not allowed.</description>
  11978. <value>#1</value>
  11979. </enumeratedValue>
  11980. </enumeratedValues>
  11981. </field>
  11982. <field>
  11983. <name>WP0</name>
  11984. <description>Write Protect</description>
  11985. <bitOffset>29</bitOffset>
  11986. <bitWidth>1</bitWidth>
  11987. <access>read-write</access>
  11988. <enumeratedValues>
  11989. <enumeratedValue>
  11990. <name>0</name>
  11991. <description>This peripheral allows write accesses.</description>
  11992. <value>#0</value>
  11993. </enumeratedValue>
  11994. <enumeratedValue>
  11995. <name>1</name>
  11996. <description>This peripheral is write protected.</description>
  11997. <value>#1</value>
  11998. </enumeratedValue>
  11999. </enumeratedValues>
  12000. </field>
  12001. <field>
  12002. <name>SP0</name>
  12003. <description>Supervisor Protect</description>
  12004. <bitOffset>30</bitOffset>
  12005. <bitWidth>1</bitWidth>
  12006. <access>read-write</access>
  12007. <enumeratedValues>
  12008. <enumeratedValue>
  12009. <name>0</name>
  12010. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  12011. <value>#0</value>
  12012. </enumeratedValue>
  12013. <enumeratedValue>
  12014. <name>1</name>
  12015. <description>This peripheral requires supervisor privilege level for accesses.</description>
  12016. <value>#1</value>
  12017. </enumeratedValue>
  12018. </enumeratedValues>
  12019. </field>
  12020. </fields>
  12021. </register>
  12022. <register>
  12023. <name>PACRH</name>
  12024. <description>Peripheral Access Control Register</description>
  12025. <addressOffset>0x4C</addressOffset>
  12026. <size>32</size>
  12027. <access>read-write</access>
  12028. <resetValue>0x44444444</resetValue>
  12029. <resetMask>0xFFFFFFFF</resetMask>
  12030. <fields>
  12031. <field>
  12032. <name>TP7</name>
  12033. <description>Trusted Protect</description>
  12034. <bitOffset>0</bitOffset>
  12035. <bitWidth>1</bitWidth>
  12036. <access>read-write</access>
  12037. <enumeratedValues>
  12038. <enumeratedValue>
  12039. <name>0</name>
  12040. <description>Accesses from an untrusted master are allowed.</description>
  12041. <value>#0</value>
  12042. </enumeratedValue>
  12043. <enumeratedValue>
  12044. <name>1</name>
  12045. <description>Accesses from an untrusted master are not allowed.</description>
  12046. <value>#1</value>
  12047. </enumeratedValue>
  12048. </enumeratedValues>
  12049. </field>
  12050. <field>
  12051. <name>WP7</name>
  12052. <description>Write Protect</description>
  12053. <bitOffset>1</bitOffset>
  12054. <bitWidth>1</bitWidth>
  12055. <access>read-write</access>
  12056. <enumeratedValues>
  12057. <enumeratedValue>
  12058. <name>0</name>
  12059. <description>This peripheral allows write accesses.</description>
  12060. <value>#0</value>
  12061. </enumeratedValue>
  12062. <enumeratedValue>
  12063. <name>1</name>
  12064. <description>This peripheral is write protected.</description>
  12065. <value>#1</value>
  12066. </enumeratedValue>
  12067. </enumeratedValues>
  12068. </field>
  12069. <field>
  12070. <name>SP7</name>
  12071. <description>Supervisor Protect</description>
  12072. <bitOffset>2</bitOffset>
  12073. <bitWidth>1</bitWidth>
  12074. <access>read-write</access>
  12075. <enumeratedValues>
  12076. <enumeratedValue>
  12077. <name>0</name>
  12078. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  12079. <value>#0</value>
  12080. </enumeratedValue>
  12081. <enumeratedValue>
  12082. <name>1</name>
  12083. <description>This peripheral requires supervisor privilege level for accesses.</description>
  12084. <value>#1</value>
  12085. </enumeratedValue>
  12086. </enumeratedValues>
  12087. </field>
  12088. <field>
  12089. <name>TP6</name>
  12090. <description>Trusted Protect</description>
  12091. <bitOffset>4</bitOffset>
  12092. <bitWidth>1</bitWidth>
  12093. <access>read-write</access>
  12094. <enumeratedValues>
  12095. <enumeratedValue>
  12096. <name>0</name>
  12097. <description>Accesses from an untrusted master are allowed.</description>
  12098. <value>#0</value>
  12099. </enumeratedValue>
  12100. <enumeratedValue>
  12101. <name>1</name>
  12102. <description>Accesses from an untrusted master are not allowed.</description>
  12103. <value>#1</value>
  12104. </enumeratedValue>
  12105. </enumeratedValues>
  12106. </field>
  12107. <field>
  12108. <name>WP6</name>
  12109. <description>Write Protect</description>
  12110. <bitOffset>5</bitOffset>
  12111. <bitWidth>1</bitWidth>
  12112. <access>read-write</access>
  12113. <enumeratedValues>
  12114. <enumeratedValue>
  12115. <name>0</name>
  12116. <description>This peripheral allows write accesses.</description>
  12117. <value>#0</value>
  12118. </enumeratedValue>
  12119. <enumeratedValue>
  12120. <name>1</name>
  12121. <description>This peripheral is write protected.</description>
  12122. <value>#1</value>
  12123. </enumeratedValue>
  12124. </enumeratedValues>
  12125. </field>
  12126. <field>
  12127. <name>SP6</name>
  12128. <description>Supervisor Protect</description>
  12129. <bitOffset>6</bitOffset>
  12130. <bitWidth>1</bitWidth>
  12131. <access>read-write</access>
  12132. <enumeratedValues>
  12133. <enumeratedValue>
  12134. <name>0</name>
  12135. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  12136. <value>#0</value>
  12137. </enumeratedValue>
  12138. <enumeratedValue>
  12139. <name>1</name>
  12140. <description>This peripheral requires supervisor privilege level for accesses.</description>
  12141. <value>#1</value>
  12142. </enumeratedValue>
  12143. </enumeratedValues>
  12144. </field>
  12145. <field>
  12146. <name>TP5</name>
  12147. <description>Trusted Protect</description>
  12148. <bitOffset>8</bitOffset>
  12149. <bitWidth>1</bitWidth>
  12150. <access>read-write</access>
  12151. <enumeratedValues>
  12152. <enumeratedValue>
  12153. <name>0</name>
  12154. <description>Accesses from an untrusted master are allowed.</description>
  12155. <value>#0</value>
  12156. </enumeratedValue>
  12157. <enumeratedValue>
  12158. <name>1</name>
  12159. <description>Accesses from an untrusted master are not allowed.</description>
  12160. <value>#1</value>
  12161. </enumeratedValue>
  12162. </enumeratedValues>
  12163. </field>
  12164. <field>
  12165. <name>WP5</name>
  12166. <description>Write Protect</description>
  12167. <bitOffset>9</bitOffset>
  12168. <bitWidth>1</bitWidth>
  12169. <access>read-write</access>
  12170. <enumeratedValues>
  12171. <enumeratedValue>
  12172. <name>0</name>
  12173. <description>This peripheral allows write accesses.</description>
  12174. <value>#0</value>
  12175. </enumeratedValue>
  12176. <enumeratedValue>
  12177. <name>1</name>
  12178. <description>This peripheral is write protected.</description>
  12179. <value>#1</value>
  12180. </enumeratedValue>
  12181. </enumeratedValues>
  12182. </field>
  12183. <field>
  12184. <name>SP5</name>
  12185. <description>Supervisor Protect</description>
  12186. <bitOffset>10</bitOffset>
  12187. <bitWidth>1</bitWidth>
  12188. <access>read-write</access>
  12189. <enumeratedValues>
  12190. <enumeratedValue>
  12191. <name>0</name>
  12192. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  12193. <value>#0</value>
  12194. </enumeratedValue>
  12195. <enumeratedValue>
  12196. <name>1</name>
  12197. <description>This peripheral requires supervisor privilege level for accesses.</description>
  12198. <value>#1</value>
  12199. </enumeratedValue>
  12200. </enumeratedValues>
  12201. </field>
  12202. <field>
  12203. <name>TP4</name>
  12204. <description>Trusted Protect</description>
  12205. <bitOffset>12</bitOffset>
  12206. <bitWidth>1</bitWidth>
  12207. <access>read-write</access>
  12208. <enumeratedValues>
  12209. <enumeratedValue>
  12210. <name>0</name>
  12211. <description>Accesses from an untrusted master are allowed.</description>
  12212. <value>#0</value>
  12213. </enumeratedValue>
  12214. <enumeratedValue>
  12215. <name>1</name>
  12216. <description>Accesses from an untrusted master are not allowed.</description>
  12217. <value>#1</value>
  12218. </enumeratedValue>
  12219. </enumeratedValues>
  12220. </field>
  12221. <field>
  12222. <name>WP4</name>
  12223. <description>Write Protect</description>
  12224. <bitOffset>13</bitOffset>
  12225. <bitWidth>1</bitWidth>
  12226. <access>read-write</access>
  12227. <enumeratedValues>
  12228. <enumeratedValue>
  12229. <name>0</name>
  12230. <description>This peripheral allows write accesses.</description>
  12231. <value>#0</value>
  12232. </enumeratedValue>
  12233. <enumeratedValue>
  12234. <name>1</name>
  12235. <description>This peripheral is write protected.</description>
  12236. <value>#1</value>
  12237. </enumeratedValue>
  12238. </enumeratedValues>
  12239. </field>
  12240. <field>
  12241. <name>SP4</name>
  12242. <description>Supervisor Protect</description>
  12243. <bitOffset>14</bitOffset>
  12244. <bitWidth>1</bitWidth>
  12245. <access>read-write</access>
  12246. <enumeratedValues>
  12247. <enumeratedValue>
  12248. <name>0</name>
  12249. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  12250. <value>#0</value>
  12251. </enumeratedValue>
  12252. <enumeratedValue>
  12253. <name>1</name>
  12254. <description>This peripheral requires supervisor privilege level for accesses.</description>
  12255. <value>#1</value>
  12256. </enumeratedValue>
  12257. </enumeratedValues>
  12258. </field>
  12259. <field>
  12260. <name>TP3</name>
  12261. <description>Trusted Protect</description>
  12262. <bitOffset>16</bitOffset>
  12263. <bitWidth>1</bitWidth>
  12264. <access>read-write</access>
  12265. <enumeratedValues>
  12266. <enumeratedValue>
  12267. <name>0</name>
  12268. <description>Accesses from an untrusted master are allowed.</description>
  12269. <value>#0</value>
  12270. </enumeratedValue>
  12271. <enumeratedValue>
  12272. <name>1</name>
  12273. <description>Accesses from an untrusted master are not allowed.</description>
  12274. <value>#1</value>
  12275. </enumeratedValue>
  12276. </enumeratedValues>
  12277. </field>
  12278. <field>
  12279. <name>WP3</name>
  12280. <description>Write Protect</description>
  12281. <bitOffset>17</bitOffset>
  12282. <bitWidth>1</bitWidth>
  12283. <access>read-write</access>
  12284. <enumeratedValues>
  12285. <enumeratedValue>
  12286. <name>0</name>
  12287. <description>This peripheral allows write accesses.</description>
  12288. <value>#0</value>
  12289. </enumeratedValue>
  12290. <enumeratedValue>
  12291. <name>1</name>
  12292. <description>This peripheral is write protected.</description>
  12293. <value>#1</value>
  12294. </enumeratedValue>
  12295. </enumeratedValues>
  12296. </field>
  12297. <field>
  12298. <name>SP3</name>
  12299. <description>Supervisor Protect</description>
  12300. <bitOffset>18</bitOffset>
  12301. <bitWidth>1</bitWidth>
  12302. <access>read-write</access>
  12303. <enumeratedValues>
  12304. <enumeratedValue>
  12305. <name>0</name>
  12306. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  12307. <value>#0</value>
  12308. </enumeratedValue>
  12309. <enumeratedValue>
  12310. <name>1</name>
  12311. <description>This peripheral requires supervisor privilege level for accesses.</description>
  12312. <value>#1</value>
  12313. </enumeratedValue>
  12314. </enumeratedValues>
  12315. </field>
  12316. <field>
  12317. <name>TP2</name>
  12318. <description>Trusted Protect</description>
  12319. <bitOffset>20</bitOffset>
  12320. <bitWidth>1</bitWidth>
  12321. <access>read-write</access>
  12322. <enumeratedValues>
  12323. <enumeratedValue>
  12324. <name>0</name>
  12325. <description>Accesses from an untrusted master are allowed.</description>
  12326. <value>#0</value>
  12327. </enumeratedValue>
  12328. <enumeratedValue>
  12329. <name>1</name>
  12330. <description>Accesses from an untrusted master are not allowed.</description>
  12331. <value>#1</value>
  12332. </enumeratedValue>
  12333. </enumeratedValues>
  12334. </field>
  12335. <field>
  12336. <name>WP2</name>
  12337. <description>Write Protect</description>
  12338. <bitOffset>21</bitOffset>
  12339. <bitWidth>1</bitWidth>
  12340. <access>read-write</access>
  12341. <enumeratedValues>
  12342. <enumeratedValue>
  12343. <name>0</name>
  12344. <description>This peripheral allows write accesses.</description>
  12345. <value>#0</value>
  12346. </enumeratedValue>
  12347. <enumeratedValue>
  12348. <name>1</name>
  12349. <description>This peripheral is write protected.</description>
  12350. <value>#1</value>
  12351. </enumeratedValue>
  12352. </enumeratedValues>
  12353. </field>
  12354. <field>
  12355. <name>SP2</name>
  12356. <description>Supervisor Protect</description>
  12357. <bitOffset>22</bitOffset>
  12358. <bitWidth>1</bitWidth>
  12359. <access>read-write</access>
  12360. <enumeratedValues>
  12361. <enumeratedValue>
  12362. <name>0</name>
  12363. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  12364. <value>#0</value>
  12365. </enumeratedValue>
  12366. <enumeratedValue>
  12367. <name>1</name>
  12368. <description>This peripheral requires supervisor privilege level for accesses.</description>
  12369. <value>#1</value>
  12370. </enumeratedValue>
  12371. </enumeratedValues>
  12372. </field>
  12373. <field>
  12374. <name>TP1</name>
  12375. <description>Trusted Protect</description>
  12376. <bitOffset>24</bitOffset>
  12377. <bitWidth>1</bitWidth>
  12378. <access>read-write</access>
  12379. <enumeratedValues>
  12380. <enumeratedValue>
  12381. <name>0</name>
  12382. <description>Accesses from an untrusted master are allowed.</description>
  12383. <value>#0</value>
  12384. </enumeratedValue>
  12385. <enumeratedValue>
  12386. <name>1</name>
  12387. <description>Accesses from an untrusted master are not allowed.</description>
  12388. <value>#1</value>
  12389. </enumeratedValue>
  12390. </enumeratedValues>
  12391. </field>
  12392. <field>
  12393. <name>WP1</name>
  12394. <description>Write Protect</description>
  12395. <bitOffset>25</bitOffset>
  12396. <bitWidth>1</bitWidth>
  12397. <access>read-write</access>
  12398. <enumeratedValues>
  12399. <enumeratedValue>
  12400. <name>0</name>
  12401. <description>This peripheral allows write accesses.</description>
  12402. <value>#0</value>
  12403. </enumeratedValue>
  12404. <enumeratedValue>
  12405. <name>1</name>
  12406. <description>This peripheral is write protected.</description>
  12407. <value>#1</value>
  12408. </enumeratedValue>
  12409. </enumeratedValues>
  12410. </field>
  12411. <field>
  12412. <name>SP1</name>
  12413. <description>Supervisor Protect</description>
  12414. <bitOffset>26</bitOffset>
  12415. <bitWidth>1</bitWidth>
  12416. <access>read-write</access>
  12417. <enumeratedValues>
  12418. <enumeratedValue>
  12419. <name>0</name>
  12420. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  12421. <value>#0</value>
  12422. </enumeratedValue>
  12423. <enumeratedValue>
  12424. <name>1</name>
  12425. <description>This peripheral requires supervisor privilege level for accesses.</description>
  12426. <value>#1</value>
  12427. </enumeratedValue>
  12428. </enumeratedValues>
  12429. </field>
  12430. <field>
  12431. <name>TP0</name>
  12432. <description>Trusted Protect</description>
  12433. <bitOffset>28</bitOffset>
  12434. <bitWidth>1</bitWidth>
  12435. <access>read-write</access>
  12436. <enumeratedValues>
  12437. <enumeratedValue>
  12438. <name>0</name>
  12439. <description>Accesses from an untrusted master are allowed.</description>
  12440. <value>#0</value>
  12441. </enumeratedValue>
  12442. <enumeratedValue>
  12443. <name>1</name>
  12444. <description>Accesses from an untrusted master are not allowed.</description>
  12445. <value>#1</value>
  12446. </enumeratedValue>
  12447. </enumeratedValues>
  12448. </field>
  12449. <field>
  12450. <name>WP0</name>
  12451. <description>Write Protect</description>
  12452. <bitOffset>29</bitOffset>
  12453. <bitWidth>1</bitWidth>
  12454. <access>read-write</access>
  12455. <enumeratedValues>
  12456. <enumeratedValue>
  12457. <name>0</name>
  12458. <description>This peripheral allows write accesses.</description>
  12459. <value>#0</value>
  12460. </enumeratedValue>
  12461. <enumeratedValue>
  12462. <name>1</name>
  12463. <description>This peripheral is write protected.</description>
  12464. <value>#1</value>
  12465. </enumeratedValue>
  12466. </enumeratedValues>
  12467. </field>
  12468. <field>
  12469. <name>SP0</name>
  12470. <description>Supervisor Protect</description>
  12471. <bitOffset>30</bitOffset>
  12472. <bitWidth>1</bitWidth>
  12473. <access>read-write</access>
  12474. <enumeratedValues>
  12475. <enumeratedValue>
  12476. <name>0</name>
  12477. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  12478. <value>#0</value>
  12479. </enumeratedValue>
  12480. <enumeratedValue>
  12481. <name>1</name>
  12482. <description>This peripheral requires supervisor privilege level for accesses.</description>
  12483. <value>#1</value>
  12484. </enumeratedValue>
  12485. </enumeratedValues>
  12486. </field>
  12487. </fields>
  12488. </register>
  12489. <register>
  12490. <name>PACRI</name>
  12491. <description>Peripheral Access Control Register</description>
  12492. <addressOffset>0x50</addressOffset>
  12493. <size>32</size>
  12494. <access>read-write</access>
  12495. <resetValue>0x44444444</resetValue>
  12496. <resetMask>0xFFFFFFFF</resetMask>
  12497. <fields>
  12498. <field>
  12499. <name>TP7</name>
  12500. <description>Trusted Protect</description>
  12501. <bitOffset>0</bitOffset>
  12502. <bitWidth>1</bitWidth>
  12503. <access>read-write</access>
  12504. <enumeratedValues>
  12505. <enumeratedValue>
  12506. <name>0</name>
  12507. <description>Accesses from an untrusted master are allowed.</description>
  12508. <value>#0</value>
  12509. </enumeratedValue>
  12510. <enumeratedValue>
  12511. <name>1</name>
  12512. <description>Accesses from an untrusted master are not allowed.</description>
  12513. <value>#1</value>
  12514. </enumeratedValue>
  12515. </enumeratedValues>
  12516. </field>
  12517. <field>
  12518. <name>WP7</name>
  12519. <description>Write Protect</description>
  12520. <bitOffset>1</bitOffset>
  12521. <bitWidth>1</bitWidth>
  12522. <access>read-write</access>
  12523. <enumeratedValues>
  12524. <enumeratedValue>
  12525. <name>0</name>
  12526. <description>This peripheral allows write accesses.</description>
  12527. <value>#0</value>
  12528. </enumeratedValue>
  12529. <enumeratedValue>
  12530. <name>1</name>
  12531. <description>This peripheral is write protected.</description>
  12532. <value>#1</value>
  12533. </enumeratedValue>
  12534. </enumeratedValues>
  12535. </field>
  12536. <field>
  12537. <name>SP7</name>
  12538. <description>Supervisor Protect</description>
  12539. <bitOffset>2</bitOffset>
  12540. <bitWidth>1</bitWidth>
  12541. <access>read-write</access>
  12542. <enumeratedValues>
  12543. <enumeratedValue>
  12544. <name>0</name>
  12545. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  12546. <value>#0</value>
  12547. </enumeratedValue>
  12548. <enumeratedValue>
  12549. <name>1</name>
  12550. <description>This peripheral requires supervisor privilege level for accesses.</description>
  12551. <value>#1</value>
  12552. </enumeratedValue>
  12553. </enumeratedValues>
  12554. </field>
  12555. <field>
  12556. <name>TP6</name>
  12557. <description>Trusted Protect</description>
  12558. <bitOffset>4</bitOffset>
  12559. <bitWidth>1</bitWidth>
  12560. <access>read-write</access>
  12561. <enumeratedValues>
  12562. <enumeratedValue>
  12563. <name>0</name>
  12564. <description>Accesses from an untrusted master are allowed.</description>
  12565. <value>#0</value>
  12566. </enumeratedValue>
  12567. <enumeratedValue>
  12568. <name>1</name>
  12569. <description>Accesses from an untrusted master are not allowed.</description>
  12570. <value>#1</value>
  12571. </enumeratedValue>
  12572. </enumeratedValues>
  12573. </field>
  12574. <field>
  12575. <name>WP6</name>
  12576. <description>Write Protect</description>
  12577. <bitOffset>5</bitOffset>
  12578. <bitWidth>1</bitWidth>
  12579. <access>read-write</access>
  12580. <enumeratedValues>
  12581. <enumeratedValue>
  12582. <name>0</name>
  12583. <description>This peripheral allows write accesses.</description>
  12584. <value>#0</value>
  12585. </enumeratedValue>
  12586. <enumeratedValue>
  12587. <name>1</name>
  12588. <description>This peripheral is write protected.</description>
  12589. <value>#1</value>
  12590. </enumeratedValue>
  12591. </enumeratedValues>
  12592. </field>
  12593. <field>
  12594. <name>SP6</name>
  12595. <description>Supervisor Protect</description>
  12596. <bitOffset>6</bitOffset>
  12597. <bitWidth>1</bitWidth>
  12598. <access>read-write</access>
  12599. <enumeratedValues>
  12600. <enumeratedValue>
  12601. <name>0</name>
  12602. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  12603. <value>#0</value>
  12604. </enumeratedValue>
  12605. <enumeratedValue>
  12606. <name>1</name>
  12607. <description>This peripheral requires supervisor privilege level for accesses.</description>
  12608. <value>#1</value>
  12609. </enumeratedValue>
  12610. </enumeratedValues>
  12611. </field>
  12612. <field>
  12613. <name>TP5</name>
  12614. <description>Trusted Protect</description>
  12615. <bitOffset>8</bitOffset>
  12616. <bitWidth>1</bitWidth>
  12617. <access>read-write</access>
  12618. <enumeratedValues>
  12619. <enumeratedValue>
  12620. <name>0</name>
  12621. <description>Accesses from an untrusted master are allowed.</description>
  12622. <value>#0</value>
  12623. </enumeratedValue>
  12624. <enumeratedValue>
  12625. <name>1</name>
  12626. <description>Accesses from an untrusted master are not allowed.</description>
  12627. <value>#1</value>
  12628. </enumeratedValue>
  12629. </enumeratedValues>
  12630. </field>
  12631. <field>
  12632. <name>WP5</name>
  12633. <description>Write Protect</description>
  12634. <bitOffset>9</bitOffset>
  12635. <bitWidth>1</bitWidth>
  12636. <access>read-write</access>
  12637. <enumeratedValues>
  12638. <enumeratedValue>
  12639. <name>0</name>
  12640. <description>This peripheral allows write accesses.</description>
  12641. <value>#0</value>
  12642. </enumeratedValue>
  12643. <enumeratedValue>
  12644. <name>1</name>
  12645. <description>This peripheral is write protected.</description>
  12646. <value>#1</value>
  12647. </enumeratedValue>
  12648. </enumeratedValues>
  12649. </field>
  12650. <field>
  12651. <name>SP5</name>
  12652. <description>Supervisor Protect</description>
  12653. <bitOffset>10</bitOffset>
  12654. <bitWidth>1</bitWidth>
  12655. <access>read-write</access>
  12656. <enumeratedValues>
  12657. <enumeratedValue>
  12658. <name>0</name>
  12659. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  12660. <value>#0</value>
  12661. </enumeratedValue>
  12662. <enumeratedValue>
  12663. <name>1</name>
  12664. <description>This peripheral requires supervisor privilege level for accesses.</description>
  12665. <value>#1</value>
  12666. </enumeratedValue>
  12667. </enumeratedValues>
  12668. </field>
  12669. <field>
  12670. <name>TP4</name>
  12671. <description>Trusted Protect</description>
  12672. <bitOffset>12</bitOffset>
  12673. <bitWidth>1</bitWidth>
  12674. <access>read-write</access>
  12675. <enumeratedValues>
  12676. <enumeratedValue>
  12677. <name>0</name>
  12678. <description>Accesses from an untrusted master are allowed.</description>
  12679. <value>#0</value>
  12680. </enumeratedValue>
  12681. <enumeratedValue>
  12682. <name>1</name>
  12683. <description>Accesses from an untrusted master are not allowed.</description>
  12684. <value>#1</value>
  12685. </enumeratedValue>
  12686. </enumeratedValues>
  12687. </field>
  12688. <field>
  12689. <name>WP4</name>
  12690. <description>Write Protect</description>
  12691. <bitOffset>13</bitOffset>
  12692. <bitWidth>1</bitWidth>
  12693. <access>read-write</access>
  12694. <enumeratedValues>
  12695. <enumeratedValue>
  12696. <name>0</name>
  12697. <description>This peripheral allows write accesses.</description>
  12698. <value>#0</value>
  12699. </enumeratedValue>
  12700. <enumeratedValue>
  12701. <name>1</name>
  12702. <description>This peripheral is write protected.</description>
  12703. <value>#1</value>
  12704. </enumeratedValue>
  12705. </enumeratedValues>
  12706. </field>
  12707. <field>
  12708. <name>SP4</name>
  12709. <description>Supervisor Protect</description>
  12710. <bitOffset>14</bitOffset>
  12711. <bitWidth>1</bitWidth>
  12712. <access>read-write</access>
  12713. <enumeratedValues>
  12714. <enumeratedValue>
  12715. <name>0</name>
  12716. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  12717. <value>#0</value>
  12718. </enumeratedValue>
  12719. <enumeratedValue>
  12720. <name>1</name>
  12721. <description>This peripheral requires supervisor privilege level for accesses.</description>
  12722. <value>#1</value>
  12723. </enumeratedValue>
  12724. </enumeratedValues>
  12725. </field>
  12726. <field>
  12727. <name>TP3</name>
  12728. <description>Trusted Protect</description>
  12729. <bitOffset>16</bitOffset>
  12730. <bitWidth>1</bitWidth>
  12731. <access>read-write</access>
  12732. <enumeratedValues>
  12733. <enumeratedValue>
  12734. <name>0</name>
  12735. <description>Accesses from an untrusted master are allowed.</description>
  12736. <value>#0</value>
  12737. </enumeratedValue>
  12738. <enumeratedValue>
  12739. <name>1</name>
  12740. <description>Accesses from an untrusted master are not allowed.</description>
  12741. <value>#1</value>
  12742. </enumeratedValue>
  12743. </enumeratedValues>
  12744. </field>
  12745. <field>
  12746. <name>WP3</name>
  12747. <description>Write Protect</description>
  12748. <bitOffset>17</bitOffset>
  12749. <bitWidth>1</bitWidth>
  12750. <access>read-write</access>
  12751. <enumeratedValues>
  12752. <enumeratedValue>
  12753. <name>0</name>
  12754. <description>This peripheral allows write accesses.</description>
  12755. <value>#0</value>
  12756. </enumeratedValue>
  12757. <enumeratedValue>
  12758. <name>1</name>
  12759. <description>This peripheral is write protected.</description>
  12760. <value>#1</value>
  12761. </enumeratedValue>
  12762. </enumeratedValues>
  12763. </field>
  12764. <field>
  12765. <name>SP3</name>
  12766. <description>Supervisor Protect</description>
  12767. <bitOffset>18</bitOffset>
  12768. <bitWidth>1</bitWidth>
  12769. <access>read-write</access>
  12770. <enumeratedValues>
  12771. <enumeratedValue>
  12772. <name>0</name>
  12773. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  12774. <value>#0</value>
  12775. </enumeratedValue>
  12776. <enumeratedValue>
  12777. <name>1</name>
  12778. <description>This peripheral requires supervisor privilege level for accesses.</description>
  12779. <value>#1</value>
  12780. </enumeratedValue>
  12781. </enumeratedValues>
  12782. </field>
  12783. <field>
  12784. <name>TP2</name>
  12785. <description>Trusted Protect</description>
  12786. <bitOffset>20</bitOffset>
  12787. <bitWidth>1</bitWidth>
  12788. <access>read-write</access>
  12789. <enumeratedValues>
  12790. <enumeratedValue>
  12791. <name>0</name>
  12792. <description>Accesses from an untrusted master are allowed.</description>
  12793. <value>#0</value>
  12794. </enumeratedValue>
  12795. <enumeratedValue>
  12796. <name>1</name>
  12797. <description>Accesses from an untrusted master are not allowed.</description>
  12798. <value>#1</value>
  12799. </enumeratedValue>
  12800. </enumeratedValues>
  12801. </field>
  12802. <field>
  12803. <name>WP2</name>
  12804. <description>Write Protect</description>
  12805. <bitOffset>21</bitOffset>
  12806. <bitWidth>1</bitWidth>
  12807. <access>read-write</access>
  12808. <enumeratedValues>
  12809. <enumeratedValue>
  12810. <name>0</name>
  12811. <description>This peripheral allows write accesses.</description>
  12812. <value>#0</value>
  12813. </enumeratedValue>
  12814. <enumeratedValue>
  12815. <name>1</name>
  12816. <description>This peripheral is write protected.</description>
  12817. <value>#1</value>
  12818. </enumeratedValue>
  12819. </enumeratedValues>
  12820. </field>
  12821. <field>
  12822. <name>SP2</name>
  12823. <description>Supervisor Protect</description>
  12824. <bitOffset>22</bitOffset>
  12825. <bitWidth>1</bitWidth>
  12826. <access>read-write</access>
  12827. <enumeratedValues>
  12828. <enumeratedValue>
  12829. <name>0</name>
  12830. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  12831. <value>#0</value>
  12832. </enumeratedValue>
  12833. <enumeratedValue>
  12834. <name>1</name>
  12835. <description>This peripheral requires supervisor privilege level for accesses.</description>
  12836. <value>#1</value>
  12837. </enumeratedValue>
  12838. </enumeratedValues>
  12839. </field>
  12840. <field>
  12841. <name>TP1</name>
  12842. <description>Trusted Protect</description>
  12843. <bitOffset>24</bitOffset>
  12844. <bitWidth>1</bitWidth>
  12845. <access>read-write</access>
  12846. <enumeratedValues>
  12847. <enumeratedValue>
  12848. <name>0</name>
  12849. <description>Accesses from an untrusted master are allowed.</description>
  12850. <value>#0</value>
  12851. </enumeratedValue>
  12852. <enumeratedValue>
  12853. <name>1</name>
  12854. <description>Accesses from an untrusted master are not allowed.</description>
  12855. <value>#1</value>
  12856. </enumeratedValue>
  12857. </enumeratedValues>
  12858. </field>
  12859. <field>
  12860. <name>WP1</name>
  12861. <description>Write Protect</description>
  12862. <bitOffset>25</bitOffset>
  12863. <bitWidth>1</bitWidth>
  12864. <access>read-write</access>
  12865. <enumeratedValues>
  12866. <enumeratedValue>
  12867. <name>0</name>
  12868. <description>This peripheral allows write accesses.</description>
  12869. <value>#0</value>
  12870. </enumeratedValue>
  12871. <enumeratedValue>
  12872. <name>1</name>
  12873. <description>This peripheral is write protected.</description>
  12874. <value>#1</value>
  12875. </enumeratedValue>
  12876. </enumeratedValues>
  12877. </field>
  12878. <field>
  12879. <name>SP1</name>
  12880. <description>Supervisor Protect</description>
  12881. <bitOffset>26</bitOffset>
  12882. <bitWidth>1</bitWidth>
  12883. <access>read-write</access>
  12884. <enumeratedValues>
  12885. <enumeratedValue>
  12886. <name>0</name>
  12887. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  12888. <value>#0</value>
  12889. </enumeratedValue>
  12890. <enumeratedValue>
  12891. <name>1</name>
  12892. <description>This peripheral requires supervisor privilege level for accesses.</description>
  12893. <value>#1</value>
  12894. </enumeratedValue>
  12895. </enumeratedValues>
  12896. </field>
  12897. <field>
  12898. <name>TP0</name>
  12899. <description>Trusted Protect</description>
  12900. <bitOffset>28</bitOffset>
  12901. <bitWidth>1</bitWidth>
  12902. <access>read-write</access>
  12903. <enumeratedValues>
  12904. <enumeratedValue>
  12905. <name>0</name>
  12906. <description>Accesses from an untrusted master are allowed.</description>
  12907. <value>#0</value>
  12908. </enumeratedValue>
  12909. <enumeratedValue>
  12910. <name>1</name>
  12911. <description>Accesses from an untrusted master are not allowed.</description>
  12912. <value>#1</value>
  12913. </enumeratedValue>
  12914. </enumeratedValues>
  12915. </field>
  12916. <field>
  12917. <name>WP0</name>
  12918. <description>Write Protect</description>
  12919. <bitOffset>29</bitOffset>
  12920. <bitWidth>1</bitWidth>
  12921. <access>read-write</access>
  12922. <enumeratedValues>
  12923. <enumeratedValue>
  12924. <name>0</name>
  12925. <description>This peripheral allows write accesses.</description>
  12926. <value>#0</value>
  12927. </enumeratedValue>
  12928. <enumeratedValue>
  12929. <name>1</name>
  12930. <description>This peripheral is write protected.</description>
  12931. <value>#1</value>
  12932. </enumeratedValue>
  12933. </enumeratedValues>
  12934. </field>
  12935. <field>
  12936. <name>SP0</name>
  12937. <description>Supervisor Protect</description>
  12938. <bitOffset>30</bitOffset>
  12939. <bitWidth>1</bitWidth>
  12940. <access>read-write</access>
  12941. <enumeratedValues>
  12942. <enumeratedValue>
  12943. <name>0</name>
  12944. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  12945. <value>#0</value>
  12946. </enumeratedValue>
  12947. <enumeratedValue>
  12948. <name>1</name>
  12949. <description>This peripheral requires supervisor privilege level for accesses.</description>
  12950. <value>#1</value>
  12951. </enumeratedValue>
  12952. </enumeratedValues>
  12953. </field>
  12954. </fields>
  12955. </register>
  12956. <register>
  12957. <name>PACRJ</name>
  12958. <description>Peripheral Access Control Register</description>
  12959. <addressOffset>0x54</addressOffset>
  12960. <size>32</size>
  12961. <access>read-write</access>
  12962. <resetValue>0x44444444</resetValue>
  12963. <resetMask>0xFFFFFFFF</resetMask>
  12964. <fields>
  12965. <field>
  12966. <name>TP7</name>
  12967. <description>Trusted Protect</description>
  12968. <bitOffset>0</bitOffset>
  12969. <bitWidth>1</bitWidth>
  12970. <access>read-write</access>
  12971. <enumeratedValues>
  12972. <enumeratedValue>
  12973. <name>0</name>
  12974. <description>Accesses from an untrusted master are allowed.</description>
  12975. <value>#0</value>
  12976. </enumeratedValue>
  12977. <enumeratedValue>
  12978. <name>1</name>
  12979. <description>Accesses from an untrusted master are not allowed.</description>
  12980. <value>#1</value>
  12981. </enumeratedValue>
  12982. </enumeratedValues>
  12983. </field>
  12984. <field>
  12985. <name>WP7</name>
  12986. <description>Write Protect</description>
  12987. <bitOffset>1</bitOffset>
  12988. <bitWidth>1</bitWidth>
  12989. <access>read-write</access>
  12990. <enumeratedValues>
  12991. <enumeratedValue>
  12992. <name>0</name>
  12993. <description>This peripheral allows write accesses.</description>
  12994. <value>#0</value>
  12995. </enumeratedValue>
  12996. <enumeratedValue>
  12997. <name>1</name>
  12998. <description>This peripheral is write protected.</description>
  12999. <value>#1</value>
  13000. </enumeratedValue>
  13001. </enumeratedValues>
  13002. </field>
  13003. <field>
  13004. <name>SP7</name>
  13005. <description>Supervisor Protect</description>
  13006. <bitOffset>2</bitOffset>
  13007. <bitWidth>1</bitWidth>
  13008. <access>read-write</access>
  13009. <enumeratedValues>
  13010. <enumeratedValue>
  13011. <name>0</name>
  13012. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  13013. <value>#0</value>
  13014. </enumeratedValue>
  13015. <enumeratedValue>
  13016. <name>1</name>
  13017. <description>This peripheral requires supervisor privilege level for accesses.</description>
  13018. <value>#1</value>
  13019. </enumeratedValue>
  13020. </enumeratedValues>
  13021. </field>
  13022. <field>
  13023. <name>TP6</name>
  13024. <description>Trusted Protect</description>
  13025. <bitOffset>4</bitOffset>
  13026. <bitWidth>1</bitWidth>
  13027. <access>read-write</access>
  13028. <enumeratedValues>
  13029. <enumeratedValue>
  13030. <name>0</name>
  13031. <description>Accesses from an untrusted master are allowed.</description>
  13032. <value>#0</value>
  13033. </enumeratedValue>
  13034. <enumeratedValue>
  13035. <name>1</name>
  13036. <description>Accesses from an untrusted master are not allowed.</description>
  13037. <value>#1</value>
  13038. </enumeratedValue>
  13039. </enumeratedValues>
  13040. </field>
  13041. <field>
  13042. <name>WP6</name>
  13043. <description>Write Protect</description>
  13044. <bitOffset>5</bitOffset>
  13045. <bitWidth>1</bitWidth>
  13046. <access>read-write</access>
  13047. <enumeratedValues>
  13048. <enumeratedValue>
  13049. <name>0</name>
  13050. <description>This peripheral allows write accesses.</description>
  13051. <value>#0</value>
  13052. </enumeratedValue>
  13053. <enumeratedValue>
  13054. <name>1</name>
  13055. <description>This peripheral is write protected.</description>
  13056. <value>#1</value>
  13057. </enumeratedValue>
  13058. </enumeratedValues>
  13059. </field>
  13060. <field>
  13061. <name>SP6</name>
  13062. <description>Supervisor Protect</description>
  13063. <bitOffset>6</bitOffset>
  13064. <bitWidth>1</bitWidth>
  13065. <access>read-write</access>
  13066. <enumeratedValues>
  13067. <enumeratedValue>
  13068. <name>0</name>
  13069. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  13070. <value>#0</value>
  13071. </enumeratedValue>
  13072. <enumeratedValue>
  13073. <name>1</name>
  13074. <description>This peripheral requires supervisor privilege level for accesses.</description>
  13075. <value>#1</value>
  13076. </enumeratedValue>
  13077. </enumeratedValues>
  13078. </field>
  13079. <field>
  13080. <name>TP5</name>
  13081. <description>Trusted Protect</description>
  13082. <bitOffset>8</bitOffset>
  13083. <bitWidth>1</bitWidth>
  13084. <access>read-write</access>
  13085. <enumeratedValues>
  13086. <enumeratedValue>
  13087. <name>0</name>
  13088. <description>Accesses from an untrusted master are allowed.</description>
  13089. <value>#0</value>
  13090. </enumeratedValue>
  13091. <enumeratedValue>
  13092. <name>1</name>
  13093. <description>Accesses from an untrusted master are not allowed.</description>
  13094. <value>#1</value>
  13095. </enumeratedValue>
  13096. </enumeratedValues>
  13097. </field>
  13098. <field>
  13099. <name>WP5</name>
  13100. <description>Write Protect</description>
  13101. <bitOffset>9</bitOffset>
  13102. <bitWidth>1</bitWidth>
  13103. <access>read-write</access>
  13104. <enumeratedValues>
  13105. <enumeratedValue>
  13106. <name>0</name>
  13107. <description>This peripheral allows write accesses.</description>
  13108. <value>#0</value>
  13109. </enumeratedValue>
  13110. <enumeratedValue>
  13111. <name>1</name>
  13112. <description>This peripheral is write protected.</description>
  13113. <value>#1</value>
  13114. </enumeratedValue>
  13115. </enumeratedValues>
  13116. </field>
  13117. <field>
  13118. <name>SP5</name>
  13119. <description>Supervisor Protect</description>
  13120. <bitOffset>10</bitOffset>
  13121. <bitWidth>1</bitWidth>
  13122. <access>read-write</access>
  13123. <enumeratedValues>
  13124. <enumeratedValue>
  13125. <name>0</name>
  13126. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  13127. <value>#0</value>
  13128. </enumeratedValue>
  13129. <enumeratedValue>
  13130. <name>1</name>
  13131. <description>This peripheral requires supervisor privilege level for accesses.</description>
  13132. <value>#1</value>
  13133. </enumeratedValue>
  13134. </enumeratedValues>
  13135. </field>
  13136. <field>
  13137. <name>TP4</name>
  13138. <description>Trusted Protect</description>
  13139. <bitOffset>12</bitOffset>
  13140. <bitWidth>1</bitWidth>
  13141. <access>read-write</access>
  13142. <enumeratedValues>
  13143. <enumeratedValue>
  13144. <name>0</name>
  13145. <description>Accesses from an untrusted master are allowed.</description>
  13146. <value>#0</value>
  13147. </enumeratedValue>
  13148. <enumeratedValue>
  13149. <name>1</name>
  13150. <description>Accesses from an untrusted master are not allowed.</description>
  13151. <value>#1</value>
  13152. </enumeratedValue>
  13153. </enumeratedValues>
  13154. </field>
  13155. <field>
  13156. <name>WP4</name>
  13157. <description>Write Protect</description>
  13158. <bitOffset>13</bitOffset>
  13159. <bitWidth>1</bitWidth>
  13160. <access>read-write</access>
  13161. <enumeratedValues>
  13162. <enumeratedValue>
  13163. <name>0</name>
  13164. <description>This peripheral allows write accesses.</description>
  13165. <value>#0</value>
  13166. </enumeratedValue>
  13167. <enumeratedValue>
  13168. <name>1</name>
  13169. <description>This peripheral is write protected.</description>
  13170. <value>#1</value>
  13171. </enumeratedValue>
  13172. </enumeratedValues>
  13173. </field>
  13174. <field>
  13175. <name>SP4</name>
  13176. <description>Supervisor Protect</description>
  13177. <bitOffset>14</bitOffset>
  13178. <bitWidth>1</bitWidth>
  13179. <access>read-write</access>
  13180. <enumeratedValues>
  13181. <enumeratedValue>
  13182. <name>0</name>
  13183. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  13184. <value>#0</value>
  13185. </enumeratedValue>
  13186. <enumeratedValue>
  13187. <name>1</name>
  13188. <description>This peripheral requires supervisor privilege level for accesses.</description>
  13189. <value>#1</value>
  13190. </enumeratedValue>
  13191. </enumeratedValues>
  13192. </field>
  13193. <field>
  13194. <name>TP3</name>
  13195. <description>Trusted Protect</description>
  13196. <bitOffset>16</bitOffset>
  13197. <bitWidth>1</bitWidth>
  13198. <access>read-write</access>
  13199. <enumeratedValues>
  13200. <enumeratedValue>
  13201. <name>0</name>
  13202. <description>Accesses from an untrusted master are allowed.</description>
  13203. <value>#0</value>
  13204. </enumeratedValue>
  13205. <enumeratedValue>
  13206. <name>1</name>
  13207. <description>Accesses from an untrusted master are not allowed.</description>
  13208. <value>#1</value>
  13209. </enumeratedValue>
  13210. </enumeratedValues>
  13211. </field>
  13212. <field>
  13213. <name>WP3</name>
  13214. <description>Write Protect</description>
  13215. <bitOffset>17</bitOffset>
  13216. <bitWidth>1</bitWidth>
  13217. <access>read-write</access>
  13218. <enumeratedValues>
  13219. <enumeratedValue>
  13220. <name>0</name>
  13221. <description>This peripheral allows write accesses.</description>
  13222. <value>#0</value>
  13223. </enumeratedValue>
  13224. <enumeratedValue>
  13225. <name>1</name>
  13226. <description>This peripheral is write protected.</description>
  13227. <value>#1</value>
  13228. </enumeratedValue>
  13229. </enumeratedValues>
  13230. </field>
  13231. <field>
  13232. <name>SP3</name>
  13233. <description>Supervisor Protect</description>
  13234. <bitOffset>18</bitOffset>
  13235. <bitWidth>1</bitWidth>
  13236. <access>read-write</access>
  13237. <enumeratedValues>
  13238. <enumeratedValue>
  13239. <name>0</name>
  13240. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  13241. <value>#0</value>
  13242. </enumeratedValue>
  13243. <enumeratedValue>
  13244. <name>1</name>
  13245. <description>This peripheral requires supervisor privilege level for accesses.</description>
  13246. <value>#1</value>
  13247. </enumeratedValue>
  13248. </enumeratedValues>
  13249. </field>
  13250. <field>
  13251. <name>TP2</name>
  13252. <description>Trusted Protect</description>
  13253. <bitOffset>20</bitOffset>
  13254. <bitWidth>1</bitWidth>
  13255. <access>read-write</access>
  13256. <enumeratedValues>
  13257. <enumeratedValue>
  13258. <name>0</name>
  13259. <description>Accesses from an untrusted master are allowed.</description>
  13260. <value>#0</value>
  13261. </enumeratedValue>
  13262. <enumeratedValue>
  13263. <name>1</name>
  13264. <description>Accesses from an untrusted master are not allowed.</description>
  13265. <value>#1</value>
  13266. </enumeratedValue>
  13267. </enumeratedValues>
  13268. </field>
  13269. <field>
  13270. <name>WP2</name>
  13271. <description>Write Protect</description>
  13272. <bitOffset>21</bitOffset>
  13273. <bitWidth>1</bitWidth>
  13274. <access>read-write</access>
  13275. <enumeratedValues>
  13276. <enumeratedValue>
  13277. <name>0</name>
  13278. <description>This peripheral allows write accesses.</description>
  13279. <value>#0</value>
  13280. </enumeratedValue>
  13281. <enumeratedValue>
  13282. <name>1</name>
  13283. <description>This peripheral is write protected.</description>
  13284. <value>#1</value>
  13285. </enumeratedValue>
  13286. </enumeratedValues>
  13287. </field>
  13288. <field>
  13289. <name>SP2</name>
  13290. <description>Supervisor Protect</description>
  13291. <bitOffset>22</bitOffset>
  13292. <bitWidth>1</bitWidth>
  13293. <access>read-write</access>
  13294. <enumeratedValues>
  13295. <enumeratedValue>
  13296. <name>0</name>
  13297. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  13298. <value>#0</value>
  13299. </enumeratedValue>
  13300. <enumeratedValue>
  13301. <name>1</name>
  13302. <description>This peripheral requires supervisor privilege level for accesses.</description>
  13303. <value>#1</value>
  13304. </enumeratedValue>
  13305. </enumeratedValues>
  13306. </field>
  13307. <field>
  13308. <name>TP1</name>
  13309. <description>Trusted Protect</description>
  13310. <bitOffset>24</bitOffset>
  13311. <bitWidth>1</bitWidth>
  13312. <access>read-write</access>
  13313. <enumeratedValues>
  13314. <enumeratedValue>
  13315. <name>0</name>
  13316. <description>Accesses from an untrusted master are allowed.</description>
  13317. <value>#0</value>
  13318. </enumeratedValue>
  13319. <enumeratedValue>
  13320. <name>1</name>
  13321. <description>Accesses from an untrusted master are not allowed.</description>
  13322. <value>#1</value>
  13323. </enumeratedValue>
  13324. </enumeratedValues>
  13325. </field>
  13326. <field>
  13327. <name>WP1</name>
  13328. <description>Write Protect</description>
  13329. <bitOffset>25</bitOffset>
  13330. <bitWidth>1</bitWidth>
  13331. <access>read-write</access>
  13332. <enumeratedValues>
  13333. <enumeratedValue>
  13334. <name>0</name>
  13335. <description>This peripheral allows write accesses.</description>
  13336. <value>#0</value>
  13337. </enumeratedValue>
  13338. <enumeratedValue>
  13339. <name>1</name>
  13340. <description>This peripheral is write protected.</description>
  13341. <value>#1</value>
  13342. </enumeratedValue>
  13343. </enumeratedValues>
  13344. </field>
  13345. <field>
  13346. <name>SP1</name>
  13347. <description>Supervisor Protect</description>
  13348. <bitOffset>26</bitOffset>
  13349. <bitWidth>1</bitWidth>
  13350. <access>read-write</access>
  13351. <enumeratedValues>
  13352. <enumeratedValue>
  13353. <name>0</name>
  13354. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  13355. <value>#0</value>
  13356. </enumeratedValue>
  13357. <enumeratedValue>
  13358. <name>1</name>
  13359. <description>This peripheral requires supervisor privilege level for accesses.</description>
  13360. <value>#1</value>
  13361. </enumeratedValue>
  13362. </enumeratedValues>
  13363. </field>
  13364. <field>
  13365. <name>TP0</name>
  13366. <description>Trusted Protect</description>
  13367. <bitOffset>28</bitOffset>
  13368. <bitWidth>1</bitWidth>
  13369. <access>read-write</access>
  13370. <enumeratedValues>
  13371. <enumeratedValue>
  13372. <name>0</name>
  13373. <description>Accesses from an untrusted master are allowed.</description>
  13374. <value>#0</value>
  13375. </enumeratedValue>
  13376. <enumeratedValue>
  13377. <name>1</name>
  13378. <description>Accesses from an untrusted master are not allowed.</description>
  13379. <value>#1</value>
  13380. </enumeratedValue>
  13381. </enumeratedValues>
  13382. </field>
  13383. <field>
  13384. <name>WP0</name>
  13385. <description>Write Protect</description>
  13386. <bitOffset>29</bitOffset>
  13387. <bitWidth>1</bitWidth>
  13388. <access>read-write</access>
  13389. <enumeratedValues>
  13390. <enumeratedValue>
  13391. <name>0</name>
  13392. <description>This peripheral allows write accesses.</description>
  13393. <value>#0</value>
  13394. </enumeratedValue>
  13395. <enumeratedValue>
  13396. <name>1</name>
  13397. <description>This peripheral is write protected.</description>
  13398. <value>#1</value>
  13399. </enumeratedValue>
  13400. </enumeratedValues>
  13401. </field>
  13402. <field>
  13403. <name>SP0</name>
  13404. <description>Supervisor Protect</description>
  13405. <bitOffset>30</bitOffset>
  13406. <bitWidth>1</bitWidth>
  13407. <access>read-write</access>
  13408. <enumeratedValues>
  13409. <enumeratedValue>
  13410. <name>0</name>
  13411. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  13412. <value>#0</value>
  13413. </enumeratedValue>
  13414. <enumeratedValue>
  13415. <name>1</name>
  13416. <description>This peripheral requires supervisor privilege level for accesses.</description>
  13417. <value>#1</value>
  13418. </enumeratedValue>
  13419. </enumeratedValues>
  13420. </field>
  13421. </fields>
  13422. </register>
  13423. <register>
  13424. <name>PACRK</name>
  13425. <description>Peripheral Access Control Register</description>
  13426. <addressOffset>0x58</addressOffset>
  13427. <size>32</size>
  13428. <access>read-write</access>
  13429. <resetValue>0x44444444</resetValue>
  13430. <resetMask>0xFFFFFFFF</resetMask>
  13431. <fields>
  13432. <field>
  13433. <name>TP7</name>
  13434. <description>Trusted Protect</description>
  13435. <bitOffset>0</bitOffset>
  13436. <bitWidth>1</bitWidth>
  13437. <access>read-write</access>
  13438. <enumeratedValues>
  13439. <enumeratedValue>
  13440. <name>0</name>
  13441. <description>Accesses from an untrusted master are allowed.</description>
  13442. <value>#0</value>
  13443. </enumeratedValue>
  13444. <enumeratedValue>
  13445. <name>1</name>
  13446. <description>Accesses from an untrusted master are not allowed.</description>
  13447. <value>#1</value>
  13448. </enumeratedValue>
  13449. </enumeratedValues>
  13450. </field>
  13451. <field>
  13452. <name>WP7</name>
  13453. <description>Write Protect</description>
  13454. <bitOffset>1</bitOffset>
  13455. <bitWidth>1</bitWidth>
  13456. <access>read-write</access>
  13457. <enumeratedValues>
  13458. <enumeratedValue>
  13459. <name>0</name>
  13460. <description>This peripheral allows write accesses.</description>
  13461. <value>#0</value>
  13462. </enumeratedValue>
  13463. <enumeratedValue>
  13464. <name>1</name>
  13465. <description>This peripheral is write protected.</description>
  13466. <value>#1</value>
  13467. </enumeratedValue>
  13468. </enumeratedValues>
  13469. </field>
  13470. <field>
  13471. <name>SP7</name>
  13472. <description>Supervisor Protect</description>
  13473. <bitOffset>2</bitOffset>
  13474. <bitWidth>1</bitWidth>
  13475. <access>read-write</access>
  13476. <enumeratedValues>
  13477. <enumeratedValue>
  13478. <name>0</name>
  13479. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  13480. <value>#0</value>
  13481. </enumeratedValue>
  13482. <enumeratedValue>
  13483. <name>1</name>
  13484. <description>This peripheral requires supervisor privilege level for accesses.</description>
  13485. <value>#1</value>
  13486. </enumeratedValue>
  13487. </enumeratedValues>
  13488. </field>
  13489. <field>
  13490. <name>TP6</name>
  13491. <description>Trusted Protect</description>
  13492. <bitOffset>4</bitOffset>
  13493. <bitWidth>1</bitWidth>
  13494. <access>read-write</access>
  13495. <enumeratedValues>
  13496. <enumeratedValue>
  13497. <name>0</name>
  13498. <description>Accesses from an untrusted master are allowed.</description>
  13499. <value>#0</value>
  13500. </enumeratedValue>
  13501. <enumeratedValue>
  13502. <name>1</name>
  13503. <description>Accesses from an untrusted master are not allowed.</description>
  13504. <value>#1</value>
  13505. </enumeratedValue>
  13506. </enumeratedValues>
  13507. </field>
  13508. <field>
  13509. <name>WP6</name>
  13510. <description>Write Protect</description>
  13511. <bitOffset>5</bitOffset>
  13512. <bitWidth>1</bitWidth>
  13513. <access>read-write</access>
  13514. <enumeratedValues>
  13515. <enumeratedValue>
  13516. <name>0</name>
  13517. <description>This peripheral allows write accesses.</description>
  13518. <value>#0</value>
  13519. </enumeratedValue>
  13520. <enumeratedValue>
  13521. <name>1</name>
  13522. <description>This peripheral is write protected.</description>
  13523. <value>#1</value>
  13524. </enumeratedValue>
  13525. </enumeratedValues>
  13526. </field>
  13527. <field>
  13528. <name>SP6</name>
  13529. <description>Supervisor Protect</description>
  13530. <bitOffset>6</bitOffset>
  13531. <bitWidth>1</bitWidth>
  13532. <access>read-write</access>
  13533. <enumeratedValues>
  13534. <enumeratedValue>
  13535. <name>0</name>
  13536. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  13537. <value>#0</value>
  13538. </enumeratedValue>
  13539. <enumeratedValue>
  13540. <name>1</name>
  13541. <description>This peripheral requires supervisor privilege level for accesses.</description>
  13542. <value>#1</value>
  13543. </enumeratedValue>
  13544. </enumeratedValues>
  13545. </field>
  13546. <field>
  13547. <name>TP5</name>
  13548. <description>Trusted Protect</description>
  13549. <bitOffset>8</bitOffset>
  13550. <bitWidth>1</bitWidth>
  13551. <access>read-write</access>
  13552. <enumeratedValues>
  13553. <enumeratedValue>
  13554. <name>0</name>
  13555. <description>Accesses from an untrusted master are allowed.</description>
  13556. <value>#0</value>
  13557. </enumeratedValue>
  13558. <enumeratedValue>
  13559. <name>1</name>
  13560. <description>Accesses from an untrusted master are not allowed.</description>
  13561. <value>#1</value>
  13562. </enumeratedValue>
  13563. </enumeratedValues>
  13564. </field>
  13565. <field>
  13566. <name>WP5</name>
  13567. <description>Write Protect</description>
  13568. <bitOffset>9</bitOffset>
  13569. <bitWidth>1</bitWidth>
  13570. <access>read-write</access>
  13571. <enumeratedValues>
  13572. <enumeratedValue>
  13573. <name>0</name>
  13574. <description>This peripheral allows write accesses.</description>
  13575. <value>#0</value>
  13576. </enumeratedValue>
  13577. <enumeratedValue>
  13578. <name>1</name>
  13579. <description>This peripheral is write protected.</description>
  13580. <value>#1</value>
  13581. </enumeratedValue>
  13582. </enumeratedValues>
  13583. </field>
  13584. <field>
  13585. <name>SP5</name>
  13586. <description>Supervisor Protect</description>
  13587. <bitOffset>10</bitOffset>
  13588. <bitWidth>1</bitWidth>
  13589. <access>read-write</access>
  13590. <enumeratedValues>
  13591. <enumeratedValue>
  13592. <name>0</name>
  13593. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  13594. <value>#0</value>
  13595. </enumeratedValue>
  13596. <enumeratedValue>
  13597. <name>1</name>
  13598. <description>This peripheral requires supervisor privilege level for accesses.</description>
  13599. <value>#1</value>
  13600. </enumeratedValue>
  13601. </enumeratedValues>
  13602. </field>
  13603. <field>
  13604. <name>TP4</name>
  13605. <description>Trusted Protect</description>
  13606. <bitOffset>12</bitOffset>
  13607. <bitWidth>1</bitWidth>
  13608. <access>read-write</access>
  13609. <enumeratedValues>
  13610. <enumeratedValue>
  13611. <name>0</name>
  13612. <description>Accesses from an untrusted master are allowed.</description>
  13613. <value>#0</value>
  13614. </enumeratedValue>
  13615. <enumeratedValue>
  13616. <name>1</name>
  13617. <description>Accesses from an untrusted master are not allowed.</description>
  13618. <value>#1</value>
  13619. </enumeratedValue>
  13620. </enumeratedValues>
  13621. </field>
  13622. <field>
  13623. <name>WP4</name>
  13624. <description>Write Protect</description>
  13625. <bitOffset>13</bitOffset>
  13626. <bitWidth>1</bitWidth>
  13627. <access>read-write</access>
  13628. <enumeratedValues>
  13629. <enumeratedValue>
  13630. <name>0</name>
  13631. <description>This peripheral allows write accesses.</description>
  13632. <value>#0</value>
  13633. </enumeratedValue>
  13634. <enumeratedValue>
  13635. <name>1</name>
  13636. <description>This peripheral is write protected.</description>
  13637. <value>#1</value>
  13638. </enumeratedValue>
  13639. </enumeratedValues>
  13640. </field>
  13641. <field>
  13642. <name>SP4</name>
  13643. <description>Supervisor Protect</description>
  13644. <bitOffset>14</bitOffset>
  13645. <bitWidth>1</bitWidth>
  13646. <access>read-write</access>
  13647. <enumeratedValues>
  13648. <enumeratedValue>
  13649. <name>0</name>
  13650. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  13651. <value>#0</value>
  13652. </enumeratedValue>
  13653. <enumeratedValue>
  13654. <name>1</name>
  13655. <description>This peripheral requires supervisor privilege level for accesses.</description>
  13656. <value>#1</value>
  13657. </enumeratedValue>
  13658. </enumeratedValues>
  13659. </field>
  13660. <field>
  13661. <name>TP3</name>
  13662. <description>Trusted Protect</description>
  13663. <bitOffset>16</bitOffset>
  13664. <bitWidth>1</bitWidth>
  13665. <access>read-write</access>
  13666. <enumeratedValues>
  13667. <enumeratedValue>
  13668. <name>0</name>
  13669. <description>Accesses from an untrusted master are allowed.</description>
  13670. <value>#0</value>
  13671. </enumeratedValue>
  13672. <enumeratedValue>
  13673. <name>1</name>
  13674. <description>Accesses from an untrusted master are not allowed.</description>
  13675. <value>#1</value>
  13676. </enumeratedValue>
  13677. </enumeratedValues>
  13678. </field>
  13679. <field>
  13680. <name>WP3</name>
  13681. <description>Write Protect</description>
  13682. <bitOffset>17</bitOffset>
  13683. <bitWidth>1</bitWidth>
  13684. <access>read-write</access>
  13685. <enumeratedValues>
  13686. <enumeratedValue>
  13687. <name>0</name>
  13688. <description>This peripheral allows write accesses.</description>
  13689. <value>#0</value>
  13690. </enumeratedValue>
  13691. <enumeratedValue>
  13692. <name>1</name>
  13693. <description>This peripheral is write protected.</description>
  13694. <value>#1</value>
  13695. </enumeratedValue>
  13696. </enumeratedValues>
  13697. </field>
  13698. <field>
  13699. <name>SP3</name>
  13700. <description>Supervisor Protect</description>
  13701. <bitOffset>18</bitOffset>
  13702. <bitWidth>1</bitWidth>
  13703. <access>read-write</access>
  13704. <enumeratedValues>
  13705. <enumeratedValue>
  13706. <name>0</name>
  13707. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  13708. <value>#0</value>
  13709. </enumeratedValue>
  13710. <enumeratedValue>
  13711. <name>1</name>
  13712. <description>This peripheral requires supervisor privilege level for accesses.</description>
  13713. <value>#1</value>
  13714. </enumeratedValue>
  13715. </enumeratedValues>
  13716. </field>
  13717. <field>
  13718. <name>TP2</name>
  13719. <description>Trusted Protect</description>
  13720. <bitOffset>20</bitOffset>
  13721. <bitWidth>1</bitWidth>
  13722. <access>read-write</access>
  13723. <enumeratedValues>
  13724. <enumeratedValue>
  13725. <name>0</name>
  13726. <description>Accesses from an untrusted master are allowed.</description>
  13727. <value>#0</value>
  13728. </enumeratedValue>
  13729. <enumeratedValue>
  13730. <name>1</name>
  13731. <description>Accesses from an untrusted master are not allowed.</description>
  13732. <value>#1</value>
  13733. </enumeratedValue>
  13734. </enumeratedValues>
  13735. </field>
  13736. <field>
  13737. <name>WP2</name>
  13738. <description>Write Protect</description>
  13739. <bitOffset>21</bitOffset>
  13740. <bitWidth>1</bitWidth>
  13741. <access>read-write</access>
  13742. <enumeratedValues>
  13743. <enumeratedValue>
  13744. <name>0</name>
  13745. <description>This peripheral allows write accesses.</description>
  13746. <value>#0</value>
  13747. </enumeratedValue>
  13748. <enumeratedValue>
  13749. <name>1</name>
  13750. <description>This peripheral is write protected.</description>
  13751. <value>#1</value>
  13752. </enumeratedValue>
  13753. </enumeratedValues>
  13754. </field>
  13755. <field>
  13756. <name>SP2</name>
  13757. <description>Supervisor Protect</description>
  13758. <bitOffset>22</bitOffset>
  13759. <bitWidth>1</bitWidth>
  13760. <access>read-write</access>
  13761. <enumeratedValues>
  13762. <enumeratedValue>
  13763. <name>0</name>
  13764. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  13765. <value>#0</value>
  13766. </enumeratedValue>
  13767. <enumeratedValue>
  13768. <name>1</name>
  13769. <description>This peripheral requires supervisor privilege level for accesses.</description>
  13770. <value>#1</value>
  13771. </enumeratedValue>
  13772. </enumeratedValues>
  13773. </field>
  13774. <field>
  13775. <name>TP1</name>
  13776. <description>Trusted Protect</description>
  13777. <bitOffset>24</bitOffset>
  13778. <bitWidth>1</bitWidth>
  13779. <access>read-write</access>
  13780. <enumeratedValues>
  13781. <enumeratedValue>
  13782. <name>0</name>
  13783. <description>Accesses from an untrusted master are allowed.</description>
  13784. <value>#0</value>
  13785. </enumeratedValue>
  13786. <enumeratedValue>
  13787. <name>1</name>
  13788. <description>Accesses from an untrusted master are not allowed.</description>
  13789. <value>#1</value>
  13790. </enumeratedValue>
  13791. </enumeratedValues>
  13792. </field>
  13793. <field>
  13794. <name>WP1</name>
  13795. <description>Write Protect</description>
  13796. <bitOffset>25</bitOffset>
  13797. <bitWidth>1</bitWidth>
  13798. <access>read-write</access>
  13799. <enumeratedValues>
  13800. <enumeratedValue>
  13801. <name>0</name>
  13802. <description>This peripheral allows write accesses.</description>
  13803. <value>#0</value>
  13804. </enumeratedValue>
  13805. <enumeratedValue>
  13806. <name>1</name>
  13807. <description>This peripheral is write protected.</description>
  13808. <value>#1</value>
  13809. </enumeratedValue>
  13810. </enumeratedValues>
  13811. </field>
  13812. <field>
  13813. <name>SP1</name>
  13814. <description>Supervisor Protect</description>
  13815. <bitOffset>26</bitOffset>
  13816. <bitWidth>1</bitWidth>
  13817. <access>read-write</access>
  13818. <enumeratedValues>
  13819. <enumeratedValue>
  13820. <name>0</name>
  13821. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  13822. <value>#0</value>
  13823. </enumeratedValue>
  13824. <enumeratedValue>
  13825. <name>1</name>
  13826. <description>This peripheral requires supervisor privilege level for accesses.</description>
  13827. <value>#1</value>
  13828. </enumeratedValue>
  13829. </enumeratedValues>
  13830. </field>
  13831. <field>
  13832. <name>TP0</name>
  13833. <description>Trusted Protect</description>
  13834. <bitOffset>28</bitOffset>
  13835. <bitWidth>1</bitWidth>
  13836. <access>read-write</access>
  13837. <enumeratedValues>
  13838. <enumeratedValue>
  13839. <name>0</name>
  13840. <description>Accesses from an untrusted master are allowed.</description>
  13841. <value>#0</value>
  13842. </enumeratedValue>
  13843. <enumeratedValue>
  13844. <name>1</name>
  13845. <description>Accesses from an untrusted master are not allowed.</description>
  13846. <value>#1</value>
  13847. </enumeratedValue>
  13848. </enumeratedValues>
  13849. </field>
  13850. <field>
  13851. <name>WP0</name>
  13852. <description>Write Protect</description>
  13853. <bitOffset>29</bitOffset>
  13854. <bitWidth>1</bitWidth>
  13855. <access>read-write</access>
  13856. <enumeratedValues>
  13857. <enumeratedValue>
  13858. <name>0</name>
  13859. <description>This peripheral allows write accesses.</description>
  13860. <value>#0</value>
  13861. </enumeratedValue>
  13862. <enumeratedValue>
  13863. <name>1</name>
  13864. <description>This peripheral is write protected.</description>
  13865. <value>#1</value>
  13866. </enumeratedValue>
  13867. </enumeratedValues>
  13868. </field>
  13869. <field>
  13870. <name>SP0</name>
  13871. <description>Supervisor Protect</description>
  13872. <bitOffset>30</bitOffset>
  13873. <bitWidth>1</bitWidth>
  13874. <access>read-write</access>
  13875. <enumeratedValues>
  13876. <enumeratedValue>
  13877. <name>0</name>
  13878. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  13879. <value>#0</value>
  13880. </enumeratedValue>
  13881. <enumeratedValue>
  13882. <name>1</name>
  13883. <description>This peripheral requires supervisor privilege level for accesses.</description>
  13884. <value>#1</value>
  13885. </enumeratedValue>
  13886. </enumeratedValues>
  13887. </field>
  13888. </fields>
  13889. </register>
  13890. <register>
  13891. <name>PACRL</name>
  13892. <description>Peripheral Access Control Register</description>
  13893. <addressOffset>0x5C</addressOffset>
  13894. <size>32</size>
  13895. <access>read-write</access>
  13896. <resetValue>0x44444444</resetValue>
  13897. <resetMask>0xFFFFFFFF</resetMask>
  13898. <fields>
  13899. <field>
  13900. <name>TP7</name>
  13901. <description>Trusted Protect</description>
  13902. <bitOffset>0</bitOffset>
  13903. <bitWidth>1</bitWidth>
  13904. <access>read-write</access>
  13905. <enumeratedValues>
  13906. <enumeratedValue>
  13907. <name>0</name>
  13908. <description>Accesses from an untrusted master are allowed.</description>
  13909. <value>#0</value>
  13910. </enumeratedValue>
  13911. <enumeratedValue>
  13912. <name>1</name>
  13913. <description>Accesses from an untrusted master are not allowed.</description>
  13914. <value>#1</value>
  13915. </enumeratedValue>
  13916. </enumeratedValues>
  13917. </field>
  13918. <field>
  13919. <name>WP7</name>
  13920. <description>Write Protect</description>
  13921. <bitOffset>1</bitOffset>
  13922. <bitWidth>1</bitWidth>
  13923. <access>read-write</access>
  13924. <enumeratedValues>
  13925. <enumeratedValue>
  13926. <name>0</name>
  13927. <description>This peripheral allows write accesses.</description>
  13928. <value>#0</value>
  13929. </enumeratedValue>
  13930. <enumeratedValue>
  13931. <name>1</name>
  13932. <description>This peripheral is write protected.</description>
  13933. <value>#1</value>
  13934. </enumeratedValue>
  13935. </enumeratedValues>
  13936. </field>
  13937. <field>
  13938. <name>SP7</name>
  13939. <description>Supervisor Protect</description>
  13940. <bitOffset>2</bitOffset>
  13941. <bitWidth>1</bitWidth>
  13942. <access>read-write</access>
  13943. <enumeratedValues>
  13944. <enumeratedValue>
  13945. <name>0</name>
  13946. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  13947. <value>#0</value>
  13948. </enumeratedValue>
  13949. <enumeratedValue>
  13950. <name>1</name>
  13951. <description>This peripheral requires supervisor privilege level for accesses.</description>
  13952. <value>#1</value>
  13953. </enumeratedValue>
  13954. </enumeratedValues>
  13955. </field>
  13956. <field>
  13957. <name>TP6</name>
  13958. <description>Trusted Protect</description>
  13959. <bitOffset>4</bitOffset>
  13960. <bitWidth>1</bitWidth>
  13961. <access>read-write</access>
  13962. <enumeratedValues>
  13963. <enumeratedValue>
  13964. <name>0</name>
  13965. <description>Accesses from an untrusted master are allowed.</description>
  13966. <value>#0</value>
  13967. </enumeratedValue>
  13968. <enumeratedValue>
  13969. <name>1</name>
  13970. <description>Accesses from an untrusted master are not allowed.</description>
  13971. <value>#1</value>
  13972. </enumeratedValue>
  13973. </enumeratedValues>
  13974. </field>
  13975. <field>
  13976. <name>WP6</name>
  13977. <description>Write Protect</description>
  13978. <bitOffset>5</bitOffset>
  13979. <bitWidth>1</bitWidth>
  13980. <access>read-write</access>
  13981. <enumeratedValues>
  13982. <enumeratedValue>
  13983. <name>0</name>
  13984. <description>This peripheral allows write accesses.</description>
  13985. <value>#0</value>
  13986. </enumeratedValue>
  13987. <enumeratedValue>
  13988. <name>1</name>
  13989. <description>This peripheral is write protected.</description>
  13990. <value>#1</value>
  13991. </enumeratedValue>
  13992. </enumeratedValues>
  13993. </field>
  13994. <field>
  13995. <name>SP6</name>
  13996. <description>Supervisor Protect</description>
  13997. <bitOffset>6</bitOffset>
  13998. <bitWidth>1</bitWidth>
  13999. <access>read-write</access>
  14000. <enumeratedValues>
  14001. <enumeratedValue>
  14002. <name>0</name>
  14003. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  14004. <value>#0</value>
  14005. </enumeratedValue>
  14006. <enumeratedValue>
  14007. <name>1</name>
  14008. <description>This peripheral requires supervisor privilege level for accesses.</description>
  14009. <value>#1</value>
  14010. </enumeratedValue>
  14011. </enumeratedValues>
  14012. </field>
  14013. <field>
  14014. <name>TP5</name>
  14015. <description>Trusted Protect</description>
  14016. <bitOffset>8</bitOffset>
  14017. <bitWidth>1</bitWidth>
  14018. <access>read-write</access>
  14019. <enumeratedValues>
  14020. <enumeratedValue>
  14021. <name>0</name>
  14022. <description>Accesses from an untrusted master are allowed.</description>
  14023. <value>#0</value>
  14024. </enumeratedValue>
  14025. <enumeratedValue>
  14026. <name>1</name>
  14027. <description>Accesses from an untrusted master are not allowed.</description>
  14028. <value>#1</value>
  14029. </enumeratedValue>
  14030. </enumeratedValues>
  14031. </field>
  14032. <field>
  14033. <name>WP5</name>
  14034. <description>Write Protect</description>
  14035. <bitOffset>9</bitOffset>
  14036. <bitWidth>1</bitWidth>
  14037. <access>read-write</access>
  14038. <enumeratedValues>
  14039. <enumeratedValue>
  14040. <name>0</name>
  14041. <description>This peripheral allows write accesses.</description>
  14042. <value>#0</value>
  14043. </enumeratedValue>
  14044. <enumeratedValue>
  14045. <name>1</name>
  14046. <description>This peripheral is write protected.</description>
  14047. <value>#1</value>
  14048. </enumeratedValue>
  14049. </enumeratedValues>
  14050. </field>
  14051. <field>
  14052. <name>SP5</name>
  14053. <description>Supervisor Protect</description>
  14054. <bitOffset>10</bitOffset>
  14055. <bitWidth>1</bitWidth>
  14056. <access>read-write</access>
  14057. <enumeratedValues>
  14058. <enumeratedValue>
  14059. <name>0</name>
  14060. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  14061. <value>#0</value>
  14062. </enumeratedValue>
  14063. <enumeratedValue>
  14064. <name>1</name>
  14065. <description>This peripheral requires supervisor privilege level for accesses.</description>
  14066. <value>#1</value>
  14067. </enumeratedValue>
  14068. </enumeratedValues>
  14069. </field>
  14070. <field>
  14071. <name>TP4</name>
  14072. <description>Trusted Protect</description>
  14073. <bitOffset>12</bitOffset>
  14074. <bitWidth>1</bitWidth>
  14075. <access>read-write</access>
  14076. <enumeratedValues>
  14077. <enumeratedValue>
  14078. <name>0</name>
  14079. <description>Accesses from an untrusted master are allowed.</description>
  14080. <value>#0</value>
  14081. </enumeratedValue>
  14082. <enumeratedValue>
  14083. <name>1</name>
  14084. <description>Accesses from an untrusted master are not allowed.</description>
  14085. <value>#1</value>
  14086. </enumeratedValue>
  14087. </enumeratedValues>
  14088. </field>
  14089. <field>
  14090. <name>WP4</name>
  14091. <description>Write Protect</description>
  14092. <bitOffset>13</bitOffset>
  14093. <bitWidth>1</bitWidth>
  14094. <access>read-write</access>
  14095. <enumeratedValues>
  14096. <enumeratedValue>
  14097. <name>0</name>
  14098. <description>This peripheral allows write accesses.</description>
  14099. <value>#0</value>
  14100. </enumeratedValue>
  14101. <enumeratedValue>
  14102. <name>1</name>
  14103. <description>This peripheral is write protected.</description>
  14104. <value>#1</value>
  14105. </enumeratedValue>
  14106. </enumeratedValues>
  14107. </field>
  14108. <field>
  14109. <name>SP4</name>
  14110. <description>Supervisor Protect</description>
  14111. <bitOffset>14</bitOffset>
  14112. <bitWidth>1</bitWidth>
  14113. <access>read-write</access>
  14114. <enumeratedValues>
  14115. <enumeratedValue>
  14116. <name>0</name>
  14117. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  14118. <value>#0</value>
  14119. </enumeratedValue>
  14120. <enumeratedValue>
  14121. <name>1</name>
  14122. <description>This peripheral requires supervisor privilege level for accesses.</description>
  14123. <value>#1</value>
  14124. </enumeratedValue>
  14125. </enumeratedValues>
  14126. </field>
  14127. <field>
  14128. <name>TP3</name>
  14129. <description>Trusted Protect</description>
  14130. <bitOffset>16</bitOffset>
  14131. <bitWidth>1</bitWidth>
  14132. <access>read-write</access>
  14133. <enumeratedValues>
  14134. <enumeratedValue>
  14135. <name>0</name>
  14136. <description>Accesses from an untrusted master are allowed.</description>
  14137. <value>#0</value>
  14138. </enumeratedValue>
  14139. <enumeratedValue>
  14140. <name>1</name>
  14141. <description>Accesses from an untrusted master are not allowed.</description>
  14142. <value>#1</value>
  14143. </enumeratedValue>
  14144. </enumeratedValues>
  14145. </field>
  14146. <field>
  14147. <name>WP3</name>
  14148. <description>Write Protect</description>
  14149. <bitOffset>17</bitOffset>
  14150. <bitWidth>1</bitWidth>
  14151. <access>read-write</access>
  14152. <enumeratedValues>
  14153. <enumeratedValue>
  14154. <name>0</name>
  14155. <description>This peripheral allows write accesses.</description>
  14156. <value>#0</value>
  14157. </enumeratedValue>
  14158. <enumeratedValue>
  14159. <name>1</name>
  14160. <description>This peripheral is write protected.</description>
  14161. <value>#1</value>
  14162. </enumeratedValue>
  14163. </enumeratedValues>
  14164. </field>
  14165. <field>
  14166. <name>SP3</name>
  14167. <description>Supervisor Protect</description>
  14168. <bitOffset>18</bitOffset>
  14169. <bitWidth>1</bitWidth>
  14170. <access>read-write</access>
  14171. <enumeratedValues>
  14172. <enumeratedValue>
  14173. <name>0</name>
  14174. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  14175. <value>#0</value>
  14176. </enumeratedValue>
  14177. <enumeratedValue>
  14178. <name>1</name>
  14179. <description>This peripheral requires supervisor privilege level for accesses.</description>
  14180. <value>#1</value>
  14181. </enumeratedValue>
  14182. </enumeratedValues>
  14183. </field>
  14184. <field>
  14185. <name>TP2</name>
  14186. <description>Trusted Protect</description>
  14187. <bitOffset>20</bitOffset>
  14188. <bitWidth>1</bitWidth>
  14189. <access>read-write</access>
  14190. <enumeratedValues>
  14191. <enumeratedValue>
  14192. <name>0</name>
  14193. <description>Accesses from an untrusted master are allowed.</description>
  14194. <value>#0</value>
  14195. </enumeratedValue>
  14196. <enumeratedValue>
  14197. <name>1</name>
  14198. <description>Accesses from an untrusted master are not allowed.</description>
  14199. <value>#1</value>
  14200. </enumeratedValue>
  14201. </enumeratedValues>
  14202. </field>
  14203. <field>
  14204. <name>WP2</name>
  14205. <description>Write Protect</description>
  14206. <bitOffset>21</bitOffset>
  14207. <bitWidth>1</bitWidth>
  14208. <access>read-write</access>
  14209. <enumeratedValues>
  14210. <enumeratedValue>
  14211. <name>0</name>
  14212. <description>This peripheral allows write accesses.</description>
  14213. <value>#0</value>
  14214. </enumeratedValue>
  14215. <enumeratedValue>
  14216. <name>1</name>
  14217. <description>This peripheral is write protected.</description>
  14218. <value>#1</value>
  14219. </enumeratedValue>
  14220. </enumeratedValues>
  14221. </field>
  14222. <field>
  14223. <name>SP2</name>
  14224. <description>Supervisor Protect</description>
  14225. <bitOffset>22</bitOffset>
  14226. <bitWidth>1</bitWidth>
  14227. <access>read-write</access>
  14228. <enumeratedValues>
  14229. <enumeratedValue>
  14230. <name>0</name>
  14231. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  14232. <value>#0</value>
  14233. </enumeratedValue>
  14234. <enumeratedValue>
  14235. <name>1</name>
  14236. <description>This peripheral requires supervisor privilege level for accesses.</description>
  14237. <value>#1</value>
  14238. </enumeratedValue>
  14239. </enumeratedValues>
  14240. </field>
  14241. <field>
  14242. <name>TP1</name>
  14243. <description>Trusted Protect</description>
  14244. <bitOffset>24</bitOffset>
  14245. <bitWidth>1</bitWidth>
  14246. <access>read-write</access>
  14247. <enumeratedValues>
  14248. <enumeratedValue>
  14249. <name>0</name>
  14250. <description>Accesses from an untrusted master are allowed.</description>
  14251. <value>#0</value>
  14252. </enumeratedValue>
  14253. <enumeratedValue>
  14254. <name>1</name>
  14255. <description>Accesses from an untrusted master are not allowed.</description>
  14256. <value>#1</value>
  14257. </enumeratedValue>
  14258. </enumeratedValues>
  14259. </field>
  14260. <field>
  14261. <name>WP1</name>
  14262. <description>Write Protect</description>
  14263. <bitOffset>25</bitOffset>
  14264. <bitWidth>1</bitWidth>
  14265. <access>read-write</access>
  14266. <enumeratedValues>
  14267. <enumeratedValue>
  14268. <name>0</name>
  14269. <description>This peripheral allows write accesses.</description>
  14270. <value>#0</value>
  14271. </enumeratedValue>
  14272. <enumeratedValue>
  14273. <name>1</name>
  14274. <description>This peripheral is write protected.</description>
  14275. <value>#1</value>
  14276. </enumeratedValue>
  14277. </enumeratedValues>
  14278. </field>
  14279. <field>
  14280. <name>SP1</name>
  14281. <description>Supervisor Protect</description>
  14282. <bitOffset>26</bitOffset>
  14283. <bitWidth>1</bitWidth>
  14284. <access>read-write</access>
  14285. <enumeratedValues>
  14286. <enumeratedValue>
  14287. <name>0</name>
  14288. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  14289. <value>#0</value>
  14290. </enumeratedValue>
  14291. <enumeratedValue>
  14292. <name>1</name>
  14293. <description>This peripheral requires supervisor privilege level for accesses.</description>
  14294. <value>#1</value>
  14295. </enumeratedValue>
  14296. </enumeratedValues>
  14297. </field>
  14298. <field>
  14299. <name>TP0</name>
  14300. <description>Trusted Protect</description>
  14301. <bitOffset>28</bitOffset>
  14302. <bitWidth>1</bitWidth>
  14303. <access>read-write</access>
  14304. <enumeratedValues>
  14305. <enumeratedValue>
  14306. <name>0</name>
  14307. <description>Accesses from an untrusted master are allowed.</description>
  14308. <value>#0</value>
  14309. </enumeratedValue>
  14310. <enumeratedValue>
  14311. <name>1</name>
  14312. <description>Accesses from an untrusted master are not allowed.</description>
  14313. <value>#1</value>
  14314. </enumeratedValue>
  14315. </enumeratedValues>
  14316. </field>
  14317. <field>
  14318. <name>WP0</name>
  14319. <description>Write Protect</description>
  14320. <bitOffset>29</bitOffset>
  14321. <bitWidth>1</bitWidth>
  14322. <access>read-write</access>
  14323. <enumeratedValues>
  14324. <enumeratedValue>
  14325. <name>0</name>
  14326. <description>This peripheral allows write accesses.</description>
  14327. <value>#0</value>
  14328. </enumeratedValue>
  14329. <enumeratedValue>
  14330. <name>1</name>
  14331. <description>This peripheral is write protected.</description>
  14332. <value>#1</value>
  14333. </enumeratedValue>
  14334. </enumeratedValues>
  14335. </field>
  14336. <field>
  14337. <name>SP0</name>
  14338. <description>Supervisor Protect</description>
  14339. <bitOffset>30</bitOffset>
  14340. <bitWidth>1</bitWidth>
  14341. <access>read-write</access>
  14342. <enumeratedValues>
  14343. <enumeratedValue>
  14344. <name>0</name>
  14345. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  14346. <value>#0</value>
  14347. </enumeratedValue>
  14348. <enumeratedValue>
  14349. <name>1</name>
  14350. <description>This peripheral requires supervisor privilege level for accesses.</description>
  14351. <value>#1</value>
  14352. </enumeratedValue>
  14353. </enumeratedValues>
  14354. </field>
  14355. </fields>
  14356. </register>
  14357. <register>
  14358. <name>PACRM</name>
  14359. <description>Peripheral Access Control Register</description>
  14360. <addressOffset>0x60</addressOffset>
  14361. <size>32</size>
  14362. <access>read-write</access>
  14363. <resetValue>0x44444444</resetValue>
  14364. <resetMask>0xFFFFFFFF</resetMask>
  14365. <fields>
  14366. <field>
  14367. <name>TP7</name>
  14368. <description>Trusted Protect</description>
  14369. <bitOffset>0</bitOffset>
  14370. <bitWidth>1</bitWidth>
  14371. <access>read-write</access>
  14372. <enumeratedValues>
  14373. <enumeratedValue>
  14374. <name>0</name>
  14375. <description>Accesses from an untrusted master are allowed.</description>
  14376. <value>#0</value>
  14377. </enumeratedValue>
  14378. <enumeratedValue>
  14379. <name>1</name>
  14380. <description>Accesses from an untrusted master are not allowed.</description>
  14381. <value>#1</value>
  14382. </enumeratedValue>
  14383. </enumeratedValues>
  14384. </field>
  14385. <field>
  14386. <name>WP7</name>
  14387. <description>Write Protect</description>
  14388. <bitOffset>1</bitOffset>
  14389. <bitWidth>1</bitWidth>
  14390. <access>read-write</access>
  14391. <enumeratedValues>
  14392. <enumeratedValue>
  14393. <name>0</name>
  14394. <description>This peripheral allows write accesses.</description>
  14395. <value>#0</value>
  14396. </enumeratedValue>
  14397. <enumeratedValue>
  14398. <name>1</name>
  14399. <description>This peripheral is write protected.</description>
  14400. <value>#1</value>
  14401. </enumeratedValue>
  14402. </enumeratedValues>
  14403. </field>
  14404. <field>
  14405. <name>SP7</name>
  14406. <description>Supervisor Protect</description>
  14407. <bitOffset>2</bitOffset>
  14408. <bitWidth>1</bitWidth>
  14409. <access>read-write</access>
  14410. <enumeratedValues>
  14411. <enumeratedValue>
  14412. <name>0</name>
  14413. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  14414. <value>#0</value>
  14415. </enumeratedValue>
  14416. <enumeratedValue>
  14417. <name>1</name>
  14418. <description>This peripheral requires supervisor privilege level for accesses.</description>
  14419. <value>#1</value>
  14420. </enumeratedValue>
  14421. </enumeratedValues>
  14422. </field>
  14423. <field>
  14424. <name>TP6</name>
  14425. <description>Trusted Protect</description>
  14426. <bitOffset>4</bitOffset>
  14427. <bitWidth>1</bitWidth>
  14428. <access>read-write</access>
  14429. <enumeratedValues>
  14430. <enumeratedValue>
  14431. <name>0</name>
  14432. <description>Accesses from an untrusted master are allowed.</description>
  14433. <value>#0</value>
  14434. </enumeratedValue>
  14435. <enumeratedValue>
  14436. <name>1</name>
  14437. <description>Accesses from an untrusted master are not allowed.</description>
  14438. <value>#1</value>
  14439. </enumeratedValue>
  14440. </enumeratedValues>
  14441. </field>
  14442. <field>
  14443. <name>WP6</name>
  14444. <description>Write Protect</description>
  14445. <bitOffset>5</bitOffset>
  14446. <bitWidth>1</bitWidth>
  14447. <access>read-write</access>
  14448. <enumeratedValues>
  14449. <enumeratedValue>
  14450. <name>0</name>
  14451. <description>This peripheral allows write accesses.</description>
  14452. <value>#0</value>
  14453. </enumeratedValue>
  14454. <enumeratedValue>
  14455. <name>1</name>
  14456. <description>This peripheral is write protected.</description>
  14457. <value>#1</value>
  14458. </enumeratedValue>
  14459. </enumeratedValues>
  14460. </field>
  14461. <field>
  14462. <name>SP6</name>
  14463. <description>Supervisor Protect</description>
  14464. <bitOffset>6</bitOffset>
  14465. <bitWidth>1</bitWidth>
  14466. <access>read-write</access>
  14467. <enumeratedValues>
  14468. <enumeratedValue>
  14469. <name>0</name>
  14470. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  14471. <value>#0</value>
  14472. </enumeratedValue>
  14473. <enumeratedValue>
  14474. <name>1</name>
  14475. <description>This peripheral requires supervisor privilege level for accesses.</description>
  14476. <value>#1</value>
  14477. </enumeratedValue>
  14478. </enumeratedValues>
  14479. </field>
  14480. <field>
  14481. <name>TP5</name>
  14482. <description>Trusted Protect</description>
  14483. <bitOffset>8</bitOffset>
  14484. <bitWidth>1</bitWidth>
  14485. <access>read-write</access>
  14486. <enumeratedValues>
  14487. <enumeratedValue>
  14488. <name>0</name>
  14489. <description>Accesses from an untrusted master are allowed.</description>
  14490. <value>#0</value>
  14491. </enumeratedValue>
  14492. <enumeratedValue>
  14493. <name>1</name>
  14494. <description>Accesses from an untrusted master are not allowed.</description>
  14495. <value>#1</value>
  14496. </enumeratedValue>
  14497. </enumeratedValues>
  14498. </field>
  14499. <field>
  14500. <name>WP5</name>
  14501. <description>Write Protect</description>
  14502. <bitOffset>9</bitOffset>
  14503. <bitWidth>1</bitWidth>
  14504. <access>read-write</access>
  14505. <enumeratedValues>
  14506. <enumeratedValue>
  14507. <name>0</name>
  14508. <description>This peripheral allows write accesses.</description>
  14509. <value>#0</value>
  14510. </enumeratedValue>
  14511. <enumeratedValue>
  14512. <name>1</name>
  14513. <description>This peripheral is write protected.</description>
  14514. <value>#1</value>
  14515. </enumeratedValue>
  14516. </enumeratedValues>
  14517. </field>
  14518. <field>
  14519. <name>SP5</name>
  14520. <description>Supervisor Protect</description>
  14521. <bitOffset>10</bitOffset>
  14522. <bitWidth>1</bitWidth>
  14523. <access>read-write</access>
  14524. <enumeratedValues>
  14525. <enumeratedValue>
  14526. <name>0</name>
  14527. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  14528. <value>#0</value>
  14529. </enumeratedValue>
  14530. <enumeratedValue>
  14531. <name>1</name>
  14532. <description>This peripheral requires supervisor privilege level for accesses.</description>
  14533. <value>#1</value>
  14534. </enumeratedValue>
  14535. </enumeratedValues>
  14536. </field>
  14537. <field>
  14538. <name>TP4</name>
  14539. <description>Trusted Protect</description>
  14540. <bitOffset>12</bitOffset>
  14541. <bitWidth>1</bitWidth>
  14542. <access>read-write</access>
  14543. <enumeratedValues>
  14544. <enumeratedValue>
  14545. <name>0</name>
  14546. <description>Accesses from an untrusted master are allowed.</description>
  14547. <value>#0</value>
  14548. </enumeratedValue>
  14549. <enumeratedValue>
  14550. <name>1</name>
  14551. <description>Accesses from an untrusted master are not allowed.</description>
  14552. <value>#1</value>
  14553. </enumeratedValue>
  14554. </enumeratedValues>
  14555. </field>
  14556. <field>
  14557. <name>WP4</name>
  14558. <description>Write Protect</description>
  14559. <bitOffset>13</bitOffset>
  14560. <bitWidth>1</bitWidth>
  14561. <access>read-write</access>
  14562. <enumeratedValues>
  14563. <enumeratedValue>
  14564. <name>0</name>
  14565. <description>This peripheral allows write accesses.</description>
  14566. <value>#0</value>
  14567. </enumeratedValue>
  14568. <enumeratedValue>
  14569. <name>1</name>
  14570. <description>This peripheral is write protected.</description>
  14571. <value>#1</value>
  14572. </enumeratedValue>
  14573. </enumeratedValues>
  14574. </field>
  14575. <field>
  14576. <name>SP4</name>
  14577. <description>Supervisor Protect</description>
  14578. <bitOffset>14</bitOffset>
  14579. <bitWidth>1</bitWidth>
  14580. <access>read-write</access>
  14581. <enumeratedValues>
  14582. <enumeratedValue>
  14583. <name>0</name>
  14584. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  14585. <value>#0</value>
  14586. </enumeratedValue>
  14587. <enumeratedValue>
  14588. <name>1</name>
  14589. <description>This peripheral requires supervisor privilege level for accesses.</description>
  14590. <value>#1</value>
  14591. </enumeratedValue>
  14592. </enumeratedValues>
  14593. </field>
  14594. <field>
  14595. <name>TP3</name>
  14596. <description>Trusted Protect</description>
  14597. <bitOffset>16</bitOffset>
  14598. <bitWidth>1</bitWidth>
  14599. <access>read-write</access>
  14600. <enumeratedValues>
  14601. <enumeratedValue>
  14602. <name>0</name>
  14603. <description>Accesses from an untrusted master are allowed.</description>
  14604. <value>#0</value>
  14605. </enumeratedValue>
  14606. <enumeratedValue>
  14607. <name>1</name>
  14608. <description>Accesses from an untrusted master are not allowed.</description>
  14609. <value>#1</value>
  14610. </enumeratedValue>
  14611. </enumeratedValues>
  14612. </field>
  14613. <field>
  14614. <name>WP3</name>
  14615. <description>Write Protect</description>
  14616. <bitOffset>17</bitOffset>
  14617. <bitWidth>1</bitWidth>
  14618. <access>read-write</access>
  14619. <enumeratedValues>
  14620. <enumeratedValue>
  14621. <name>0</name>
  14622. <description>This peripheral allows write accesses.</description>
  14623. <value>#0</value>
  14624. </enumeratedValue>
  14625. <enumeratedValue>
  14626. <name>1</name>
  14627. <description>This peripheral is write protected.</description>
  14628. <value>#1</value>
  14629. </enumeratedValue>
  14630. </enumeratedValues>
  14631. </field>
  14632. <field>
  14633. <name>SP3</name>
  14634. <description>Supervisor Protect</description>
  14635. <bitOffset>18</bitOffset>
  14636. <bitWidth>1</bitWidth>
  14637. <access>read-write</access>
  14638. <enumeratedValues>
  14639. <enumeratedValue>
  14640. <name>0</name>
  14641. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  14642. <value>#0</value>
  14643. </enumeratedValue>
  14644. <enumeratedValue>
  14645. <name>1</name>
  14646. <description>This peripheral requires supervisor privilege level for accesses.</description>
  14647. <value>#1</value>
  14648. </enumeratedValue>
  14649. </enumeratedValues>
  14650. </field>
  14651. <field>
  14652. <name>TP2</name>
  14653. <description>Trusted Protect</description>
  14654. <bitOffset>20</bitOffset>
  14655. <bitWidth>1</bitWidth>
  14656. <access>read-write</access>
  14657. <enumeratedValues>
  14658. <enumeratedValue>
  14659. <name>0</name>
  14660. <description>Accesses from an untrusted master are allowed.</description>
  14661. <value>#0</value>
  14662. </enumeratedValue>
  14663. <enumeratedValue>
  14664. <name>1</name>
  14665. <description>Accesses from an untrusted master are not allowed.</description>
  14666. <value>#1</value>
  14667. </enumeratedValue>
  14668. </enumeratedValues>
  14669. </field>
  14670. <field>
  14671. <name>WP2</name>
  14672. <description>Write Protect</description>
  14673. <bitOffset>21</bitOffset>
  14674. <bitWidth>1</bitWidth>
  14675. <access>read-write</access>
  14676. <enumeratedValues>
  14677. <enumeratedValue>
  14678. <name>0</name>
  14679. <description>This peripheral allows write accesses.</description>
  14680. <value>#0</value>
  14681. </enumeratedValue>
  14682. <enumeratedValue>
  14683. <name>1</name>
  14684. <description>This peripheral is write protected.</description>
  14685. <value>#1</value>
  14686. </enumeratedValue>
  14687. </enumeratedValues>
  14688. </field>
  14689. <field>
  14690. <name>SP2</name>
  14691. <description>Supervisor Protect</description>
  14692. <bitOffset>22</bitOffset>
  14693. <bitWidth>1</bitWidth>
  14694. <access>read-write</access>
  14695. <enumeratedValues>
  14696. <enumeratedValue>
  14697. <name>0</name>
  14698. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  14699. <value>#0</value>
  14700. </enumeratedValue>
  14701. <enumeratedValue>
  14702. <name>1</name>
  14703. <description>This peripheral requires supervisor privilege level for accesses.</description>
  14704. <value>#1</value>
  14705. </enumeratedValue>
  14706. </enumeratedValues>
  14707. </field>
  14708. <field>
  14709. <name>TP1</name>
  14710. <description>Trusted Protect</description>
  14711. <bitOffset>24</bitOffset>
  14712. <bitWidth>1</bitWidth>
  14713. <access>read-write</access>
  14714. <enumeratedValues>
  14715. <enumeratedValue>
  14716. <name>0</name>
  14717. <description>Accesses from an untrusted master are allowed.</description>
  14718. <value>#0</value>
  14719. </enumeratedValue>
  14720. <enumeratedValue>
  14721. <name>1</name>
  14722. <description>Accesses from an untrusted master are not allowed.</description>
  14723. <value>#1</value>
  14724. </enumeratedValue>
  14725. </enumeratedValues>
  14726. </field>
  14727. <field>
  14728. <name>WP1</name>
  14729. <description>Write Protect</description>
  14730. <bitOffset>25</bitOffset>
  14731. <bitWidth>1</bitWidth>
  14732. <access>read-write</access>
  14733. <enumeratedValues>
  14734. <enumeratedValue>
  14735. <name>0</name>
  14736. <description>This peripheral allows write accesses.</description>
  14737. <value>#0</value>
  14738. </enumeratedValue>
  14739. <enumeratedValue>
  14740. <name>1</name>
  14741. <description>This peripheral is write protected.</description>
  14742. <value>#1</value>
  14743. </enumeratedValue>
  14744. </enumeratedValues>
  14745. </field>
  14746. <field>
  14747. <name>SP1</name>
  14748. <description>Supervisor Protect</description>
  14749. <bitOffset>26</bitOffset>
  14750. <bitWidth>1</bitWidth>
  14751. <access>read-write</access>
  14752. <enumeratedValues>
  14753. <enumeratedValue>
  14754. <name>0</name>
  14755. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  14756. <value>#0</value>
  14757. </enumeratedValue>
  14758. <enumeratedValue>
  14759. <name>1</name>
  14760. <description>This peripheral requires supervisor privilege level for accesses.</description>
  14761. <value>#1</value>
  14762. </enumeratedValue>
  14763. </enumeratedValues>
  14764. </field>
  14765. <field>
  14766. <name>TP0</name>
  14767. <description>Trusted Protect</description>
  14768. <bitOffset>28</bitOffset>
  14769. <bitWidth>1</bitWidth>
  14770. <access>read-write</access>
  14771. <enumeratedValues>
  14772. <enumeratedValue>
  14773. <name>0</name>
  14774. <description>Accesses from an untrusted master are allowed.</description>
  14775. <value>#0</value>
  14776. </enumeratedValue>
  14777. <enumeratedValue>
  14778. <name>1</name>
  14779. <description>Accesses from an untrusted master are not allowed.</description>
  14780. <value>#1</value>
  14781. </enumeratedValue>
  14782. </enumeratedValues>
  14783. </field>
  14784. <field>
  14785. <name>WP0</name>
  14786. <description>Write Protect</description>
  14787. <bitOffset>29</bitOffset>
  14788. <bitWidth>1</bitWidth>
  14789. <access>read-write</access>
  14790. <enumeratedValues>
  14791. <enumeratedValue>
  14792. <name>0</name>
  14793. <description>This peripheral allows write accesses.</description>
  14794. <value>#0</value>
  14795. </enumeratedValue>
  14796. <enumeratedValue>
  14797. <name>1</name>
  14798. <description>This peripheral is write protected.</description>
  14799. <value>#1</value>
  14800. </enumeratedValue>
  14801. </enumeratedValues>
  14802. </field>
  14803. <field>
  14804. <name>SP0</name>
  14805. <description>Supervisor Protect</description>
  14806. <bitOffset>30</bitOffset>
  14807. <bitWidth>1</bitWidth>
  14808. <access>read-write</access>
  14809. <enumeratedValues>
  14810. <enumeratedValue>
  14811. <name>0</name>
  14812. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  14813. <value>#0</value>
  14814. </enumeratedValue>
  14815. <enumeratedValue>
  14816. <name>1</name>
  14817. <description>This peripheral requires supervisor privilege level for accesses.</description>
  14818. <value>#1</value>
  14819. </enumeratedValue>
  14820. </enumeratedValues>
  14821. </field>
  14822. </fields>
  14823. </register>
  14824. <register>
  14825. <name>PACRN</name>
  14826. <description>Peripheral Access Control Register</description>
  14827. <addressOffset>0x64</addressOffset>
  14828. <size>32</size>
  14829. <access>read-write</access>
  14830. <resetValue>0x44444444</resetValue>
  14831. <resetMask>0xFFFFFFFF</resetMask>
  14832. <fields>
  14833. <field>
  14834. <name>TP7</name>
  14835. <description>Trusted Protect</description>
  14836. <bitOffset>0</bitOffset>
  14837. <bitWidth>1</bitWidth>
  14838. <access>read-write</access>
  14839. <enumeratedValues>
  14840. <enumeratedValue>
  14841. <name>0</name>
  14842. <description>Accesses from an untrusted master are allowed.</description>
  14843. <value>#0</value>
  14844. </enumeratedValue>
  14845. <enumeratedValue>
  14846. <name>1</name>
  14847. <description>Accesses from an untrusted master are not allowed.</description>
  14848. <value>#1</value>
  14849. </enumeratedValue>
  14850. </enumeratedValues>
  14851. </field>
  14852. <field>
  14853. <name>WP7</name>
  14854. <description>Write Protect</description>
  14855. <bitOffset>1</bitOffset>
  14856. <bitWidth>1</bitWidth>
  14857. <access>read-write</access>
  14858. <enumeratedValues>
  14859. <enumeratedValue>
  14860. <name>0</name>
  14861. <description>This peripheral allows write accesses.</description>
  14862. <value>#0</value>
  14863. </enumeratedValue>
  14864. <enumeratedValue>
  14865. <name>1</name>
  14866. <description>This peripheral is write protected.</description>
  14867. <value>#1</value>
  14868. </enumeratedValue>
  14869. </enumeratedValues>
  14870. </field>
  14871. <field>
  14872. <name>SP7</name>
  14873. <description>Supervisor Protect</description>
  14874. <bitOffset>2</bitOffset>
  14875. <bitWidth>1</bitWidth>
  14876. <access>read-write</access>
  14877. <enumeratedValues>
  14878. <enumeratedValue>
  14879. <name>0</name>
  14880. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  14881. <value>#0</value>
  14882. </enumeratedValue>
  14883. <enumeratedValue>
  14884. <name>1</name>
  14885. <description>This peripheral requires supervisor privilege level for accesses.</description>
  14886. <value>#1</value>
  14887. </enumeratedValue>
  14888. </enumeratedValues>
  14889. </field>
  14890. <field>
  14891. <name>TP6</name>
  14892. <description>Trusted Protect</description>
  14893. <bitOffset>4</bitOffset>
  14894. <bitWidth>1</bitWidth>
  14895. <access>read-write</access>
  14896. <enumeratedValues>
  14897. <enumeratedValue>
  14898. <name>0</name>
  14899. <description>Accesses from an untrusted master are allowed.</description>
  14900. <value>#0</value>
  14901. </enumeratedValue>
  14902. <enumeratedValue>
  14903. <name>1</name>
  14904. <description>Accesses from an untrusted master are not allowed.</description>
  14905. <value>#1</value>
  14906. </enumeratedValue>
  14907. </enumeratedValues>
  14908. </field>
  14909. <field>
  14910. <name>WP6</name>
  14911. <description>Write Protect</description>
  14912. <bitOffset>5</bitOffset>
  14913. <bitWidth>1</bitWidth>
  14914. <access>read-write</access>
  14915. <enumeratedValues>
  14916. <enumeratedValue>
  14917. <name>0</name>
  14918. <description>This peripheral allows write accesses.</description>
  14919. <value>#0</value>
  14920. </enumeratedValue>
  14921. <enumeratedValue>
  14922. <name>1</name>
  14923. <description>This peripheral is write protected.</description>
  14924. <value>#1</value>
  14925. </enumeratedValue>
  14926. </enumeratedValues>
  14927. </field>
  14928. <field>
  14929. <name>SP6</name>
  14930. <description>Supervisor Protect</description>
  14931. <bitOffset>6</bitOffset>
  14932. <bitWidth>1</bitWidth>
  14933. <access>read-write</access>
  14934. <enumeratedValues>
  14935. <enumeratedValue>
  14936. <name>0</name>
  14937. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  14938. <value>#0</value>
  14939. </enumeratedValue>
  14940. <enumeratedValue>
  14941. <name>1</name>
  14942. <description>This peripheral requires supervisor privilege level for accesses.</description>
  14943. <value>#1</value>
  14944. </enumeratedValue>
  14945. </enumeratedValues>
  14946. </field>
  14947. <field>
  14948. <name>TP5</name>
  14949. <description>Trusted Protect</description>
  14950. <bitOffset>8</bitOffset>
  14951. <bitWidth>1</bitWidth>
  14952. <access>read-write</access>
  14953. <enumeratedValues>
  14954. <enumeratedValue>
  14955. <name>0</name>
  14956. <description>Accesses from an untrusted master are allowed.</description>
  14957. <value>#0</value>
  14958. </enumeratedValue>
  14959. <enumeratedValue>
  14960. <name>1</name>
  14961. <description>Accesses from an untrusted master are not allowed.</description>
  14962. <value>#1</value>
  14963. </enumeratedValue>
  14964. </enumeratedValues>
  14965. </field>
  14966. <field>
  14967. <name>WP5</name>
  14968. <description>Write Protect</description>
  14969. <bitOffset>9</bitOffset>
  14970. <bitWidth>1</bitWidth>
  14971. <access>read-write</access>
  14972. <enumeratedValues>
  14973. <enumeratedValue>
  14974. <name>0</name>
  14975. <description>This peripheral allows write accesses.</description>
  14976. <value>#0</value>
  14977. </enumeratedValue>
  14978. <enumeratedValue>
  14979. <name>1</name>
  14980. <description>This peripheral is write protected.</description>
  14981. <value>#1</value>
  14982. </enumeratedValue>
  14983. </enumeratedValues>
  14984. </field>
  14985. <field>
  14986. <name>SP5</name>
  14987. <description>Supervisor Protect</description>
  14988. <bitOffset>10</bitOffset>
  14989. <bitWidth>1</bitWidth>
  14990. <access>read-write</access>
  14991. <enumeratedValues>
  14992. <enumeratedValue>
  14993. <name>0</name>
  14994. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  14995. <value>#0</value>
  14996. </enumeratedValue>
  14997. <enumeratedValue>
  14998. <name>1</name>
  14999. <description>This peripheral requires supervisor privilege level for accesses.</description>
  15000. <value>#1</value>
  15001. </enumeratedValue>
  15002. </enumeratedValues>
  15003. </field>
  15004. <field>
  15005. <name>TP4</name>
  15006. <description>Trusted Protect</description>
  15007. <bitOffset>12</bitOffset>
  15008. <bitWidth>1</bitWidth>
  15009. <access>read-write</access>
  15010. <enumeratedValues>
  15011. <enumeratedValue>
  15012. <name>0</name>
  15013. <description>Accesses from an untrusted master are allowed.</description>
  15014. <value>#0</value>
  15015. </enumeratedValue>
  15016. <enumeratedValue>
  15017. <name>1</name>
  15018. <description>Accesses from an untrusted master are not allowed.</description>
  15019. <value>#1</value>
  15020. </enumeratedValue>
  15021. </enumeratedValues>
  15022. </field>
  15023. <field>
  15024. <name>WP4</name>
  15025. <description>Write Protect</description>
  15026. <bitOffset>13</bitOffset>
  15027. <bitWidth>1</bitWidth>
  15028. <access>read-write</access>
  15029. <enumeratedValues>
  15030. <enumeratedValue>
  15031. <name>0</name>
  15032. <description>This peripheral allows write accesses.</description>
  15033. <value>#0</value>
  15034. </enumeratedValue>
  15035. <enumeratedValue>
  15036. <name>1</name>
  15037. <description>This peripheral is write protected.</description>
  15038. <value>#1</value>
  15039. </enumeratedValue>
  15040. </enumeratedValues>
  15041. </field>
  15042. <field>
  15043. <name>SP4</name>
  15044. <description>Supervisor Protect</description>
  15045. <bitOffset>14</bitOffset>
  15046. <bitWidth>1</bitWidth>
  15047. <access>read-write</access>
  15048. <enumeratedValues>
  15049. <enumeratedValue>
  15050. <name>0</name>
  15051. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  15052. <value>#0</value>
  15053. </enumeratedValue>
  15054. <enumeratedValue>
  15055. <name>1</name>
  15056. <description>This peripheral requires supervisor privilege level for accesses.</description>
  15057. <value>#1</value>
  15058. </enumeratedValue>
  15059. </enumeratedValues>
  15060. </field>
  15061. <field>
  15062. <name>TP3</name>
  15063. <description>Trusted Protect</description>
  15064. <bitOffset>16</bitOffset>
  15065. <bitWidth>1</bitWidth>
  15066. <access>read-write</access>
  15067. <enumeratedValues>
  15068. <enumeratedValue>
  15069. <name>0</name>
  15070. <description>Accesses from an untrusted master are allowed.</description>
  15071. <value>#0</value>
  15072. </enumeratedValue>
  15073. <enumeratedValue>
  15074. <name>1</name>
  15075. <description>Accesses from an untrusted master are not allowed.</description>
  15076. <value>#1</value>
  15077. </enumeratedValue>
  15078. </enumeratedValues>
  15079. </field>
  15080. <field>
  15081. <name>WP3</name>
  15082. <description>Write Protect</description>
  15083. <bitOffset>17</bitOffset>
  15084. <bitWidth>1</bitWidth>
  15085. <access>read-write</access>
  15086. <enumeratedValues>
  15087. <enumeratedValue>
  15088. <name>0</name>
  15089. <description>This peripheral allows write accesses.</description>
  15090. <value>#0</value>
  15091. </enumeratedValue>
  15092. <enumeratedValue>
  15093. <name>1</name>
  15094. <description>This peripheral is write protected.</description>
  15095. <value>#1</value>
  15096. </enumeratedValue>
  15097. </enumeratedValues>
  15098. </field>
  15099. <field>
  15100. <name>SP3</name>
  15101. <description>Supervisor Protect</description>
  15102. <bitOffset>18</bitOffset>
  15103. <bitWidth>1</bitWidth>
  15104. <access>read-write</access>
  15105. <enumeratedValues>
  15106. <enumeratedValue>
  15107. <name>0</name>
  15108. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  15109. <value>#0</value>
  15110. </enumeratedValue>
  15111. <enumeratedValue>
  15112. <name>1</name>
  15113. <description>This peripheral requires supervisor privilege level for accesses.</description>
  15114. <value>#1</value>
  15115. </enumeratedValue>
  15116. </enumeratedValues>
  15117. </field>
  15118. <field>
  15119. <name>TP2</name>
  15120. <description>Trusted Protect</description>
  15121. <bitOffset>20</bitOffset>
  15122. <bitWidth>1</bitWidth>
  15123. <access>read-write</access>
  15124. <enumeratedValues>
  15125. <enumeratedValue>
  15126. <name>0</name>
  15127. <description>Accesses from an untrusted master are allowed.</description>
  15128. <value>#0</value>
  15129. </enumeratedValue>
  15130. <enumeratedValue>
  15131. <name>1</name>
  15132. <description>Accesses from an untrusted master are not allowed.</description>
  15133. <value>#1</value>
  15134. </enumeratedValue>
  15135. </enumeratedValues>
  15136. </field>
  15137. <field>
  15138. <name>WP2</name>
  15139. <description>Write Protect</description>
  15140. <bitOffset>21</bitOffset>
  15141. <bitWidth>1</bitWidth>
  15142. <access>read-write</access>
  15143. <enumeratedValues>
  15144. <enumeratedValue>
  15145. <name>0</name>
  15146. <description>This peripheral allows write accesses.</description>
  15147. <value>#0</value>
  15148. </enumeratedValue>
  15149. <enumeratedValue>
  15150. <name>1</name>
  15151. <description>This peripheral is write protected.</description>
  15152. <value>#1</value>
  15153. </enumeratedValue>
  15154. </enumeratedValues>
  15155. </field>
  15156. <field>
  15157. <name>SP2</name>
  15158. <description>Supervisor Protect</description>
  15159. <bitOffset>22</bitOffset>
  15160. <bitWidth>1</bitWidth>
  15161. <access>read-write</access>
  15162. <enumeratedValues>
  15163. <enumeratedValue>
  15164. <name>0</name>
  15165. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  15166. <value>#0</value>
  15167. </enumeratedValue>
  15168. <enumeratedValue>
  15169. <name>1</name>
  15170. <description>This peripheral requires supervisor privilege level for accesses.</description>
  15171. <value>#1</value>
  15172. </enumeratedValue>
  15173. </enumeratedValues>
  15174. </field>
  15175. <field>
  15176. <name>TP1</name>
  15177. <description>Trusted Protect</description>
  15178. <bitOffset>24</bitOffset>
  15179. <bitWidth>1</bitWidth>
  15180. <access>read-write</access>
  15181. <enumeratedValues>
  15182. <enumeratedValue>
  15183. <name>0</name>
  15184. <description>Accesses from an untrusted master are allowed.</description>
  15185. <value>#0</value>
  15186. </enumeratedValue>
  15187. <enumeratedValue>
  15188. <name>1</name>
  15189. <description>Accesses from an untrusted master are not allowed.</description>
  15190. <value>#1</value>
  15191. </enumeratedValue>
  15192. </enumeratedValues>
  15193. </field>
  15194. <field>
  15195. <name>WP1</name>
  15196. <description>Write Protect</description>
  15197. <bitOffset>25</bitOffset>
  15198. <bitWidth>1</bitWidth>
  15199. <access>read-write</access>
  15200. <enumeratedValues>
  15201. <enumeratedValue>
  15202. <name>0</name>
  15203. <description>This peripheral allows write accesses.</description>
  15204. <value>#0</value>
  15205. </enumeratedValue>
  15206. <enumeratedValue>
  15207. <name>1</name>
  15208. <description>This peripheral is write protected.</description>
  15209. <value>#1</value>
  15210. </enumeratedValue>
  15211. </enumeratedValues>
  15212. </field>
  15213. <field>
  15214. <name>SP1</name>
  15215. <description>Supervisor Protect</description>
  15216. <bitOffset>26</bitOffset>
  15217. <bitWidth>1</bitWidth>
  15218. <access>read-write</access>
  15219. <enumeratedValues>
  15220. <enumeratedValue>
  15221. <name>0</name>
  15222. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  15223. <value>#0</value>
  15224. </enumeratedValue>
  15225. <enumeratedValue>
  15226. <name>1</name>
  15227. <description>This peripheral requires supervisor privilege level for accesses.</description>
  15228. <value>#1</value>
  15229. </enumeratedValue>
  15230. </enumeratedValues>
  15231. </field>
  15232. <field>
  15233. <name>TP0</name>
  15234. <description>Trusted Protect</description>
  15235. <bitOffset>28</bitOffset>
  15236. <bitWidth>1</bitWidth>
  15237. <access>read-write</access>
  15238. <enumeratedValues>
  15239. <enumeratedValue>
  15240. <name>0</name>
  15241. <description>Accesses from an untrusted master are allowed.</description>
  15242. <value>#0</value>
  15243. </enumeratedValue>
  15244. <enumeratedValue>
  15245. <name>1</name>
  15246. <description>Accesses from an untrusted master are not allowed.</description>
  15247. <value>#1</value>
  15248. </enumeratedValue>
  15249. </enumeratedValues>
  15250. </field>
  15251. <field>
  15252. <name>WP0</name>
  15253. <description>Write Protect</description>
  15254. <bitOffset>29</bitOffset>
  15255. <bitWidth>1</bitWidth>
  15256. <access>read-write</access>
  15257. <enumeratedValues>
  15258. <enumeratedValue>
  15259. <name>0</name>
  15260. <description>This peripheral allows write accesses.</description>
  15261. <value>#0</value>
  15262. </enumeratedValue>
  15263. <enumeratedValue>
  15264. <name>1</name>
  15265. <description>This peripheral is write protected.</description>
  15266. <value>#1</value>
  15267. </enumeratedValue>
  15268. </enumeratedValues>
  15269. </field>
  15270. <field>
  15271. <name>SP0</name>
  15272. <description>Supervisor Protect</description>
  15273. <bitOffset>30</bitOffset>
  15274. <bitWidth>1</bitWidth>
  15275. <access>read-write</access>
  15276. <enumeratedValues>
  15277. <enumeratedValue>
  15278. <name>0</name>
  15279. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  15280. <value>#0</value>
  15281. </enumeratedValue>
  15282. <enumeratedValue>
  15283. <name>1</name>
  15284. <description>This peripheral requires supervisor privilege level for accesses.</description>
  15285. <value>#1</value>
  15286. </enumeratedValue>
  15287. </enumeratedValues>
  15288. </field>
  15289. </fields>
  15290. </register>
  15291. <register>
  15292. <name>PACRO</name>
  15293. <description>Peripheral Access Control Register</description>
  15294. <addressOffset>0x68</addressOffset>
  15295. <size>32</size>
  15296. <access>read-write</access>
  15297. <resetValue>0x44444444</resetValue>
  15298. <resetMask>0xFFFFFFFF</resetMask>
  15299. <fields>
  15300. <field>
  15301. <name>TP7</name>
  15302. <description>Trusted Protect</description>
  15303. <bitOffset>0</bitOffset>
  15304. <bitWidth>1</bitWidth>
  15305. <access>read-write</access>
  15306. <enumeratedValues>
  15307. <enumeratedValue>
  15308. <name>0</name>
  15309. <description>Accesses from an untrusted master are allowed.</description>
  15310. <value>#0</value>
  15311. </enumeratedValue>
  15312. <enumeratedValue>
  15313. <name>1</name>
  15314. <description>Accesses from an untrusted master are not allowed.</description>
  15315. <value>#1</value>
  15316. </enumeratedValue>
  15317. </enumeratedValues>
  15318. </field>
  15319. <field>
  15320. <name>WP7</name>
  15321. <description>Write Protect</description>
  15322. <bitOffset>1</bitOffset>
  15323. <bitWidth>1</bitWidth>
  15324. <access>read-write</access>
  15325. <enumeratedValues>
  15326. <enumeratedValue>
  15327. <name>0</name>
  15328. <description>This peripheral allows write accesses.</description>
  15329. <value>#0</value>
  15330. </enumeratedValue>
  15331. <enumeratedValue>
  15332. <name>1</name>
  15333. <description>This peripheral is write protected.</description>
  15334. <value>#1</value>
  15335. </enumeratedValue>
  15336. </enumeratedValues>
  15337. </field>
  15338. <field>
  15339. <name>SP7</name>
  15340. <description>Supervisor Protect</description>
  15341. <bitOffset>2</bitOffset>
  15342. <bitWidth>1</bitWidth>
  15343. <access>read-write</access>
  15344. <enumeratedValues>
  15345. <enumeratedValue>
  15346. <name>0</name>
  15347. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  15348. <value>#0</value>
  15349. </enumeratedValue>
  15350. <enumeratedValue>
  15351. <name>1</name>
  15352. <description>This peripheral requires supervisor privilege level for accesses.</description>
  15353. <value>#1</value>
  15354. </enumeratedValue>
  15355. </enumeratedValues>
  15356. </field>
  15357. <field>
  15358. <name>TP6</name>
  15359. <description>Trusted Protect</description>
  15360. <bitOffset>4</bitOffset>
  15361. <bitWidth>1</bitWidth>
  15362. <access>read-write</access>
  15363. <enumeratedValues>
  15364. <enumeratedValue>
  15365. <name>0</name>
  15366. <description>Accesses from an untrusted master are allowed.</description>
  15367. <value>#0</value>
  15368. </enumeratedValue>
  15369. <enumeratedValue>
  15370. <name>1</name>
  15371. <description>Accesses from an untrusted master are not allowed.</description>
  15372. <value>#1</value>
  15373. </enumeratedValue>
  15374. </enumeratedValues>
  15375. </field>
  15376. <field>
  15377. <name>WP6</name>
  15378. <description>Write Protect</description>
  15379. <bitOffset>5</bitOffset>
  15380. <bitWidth>1</bitWidth>
  15381. <access>read-write</access>
  15382. <enumeratedValues>
  15383. <enumeratedValue>
  15384. <name>0</name>
  15385. <description>This peripheral allows write accesses.</description>
  15386. <value>#0</value>
  15387. </enumeratedValue>
  15388. <enumeratedValue>
  15389. <name>1</name>
  15390. <description>This peripheral is write protected.</description>
  15391. <value>#1</value>
  15392. </enumeratedValue>
  15393. </enumeratedValues>
  15394. </field>
  15395. <field>
  15396. <name>SP6</name>
  15397. <description>Supervisor Protect</description>
  15398. <bitOffset>6</bitOffset>
  15399. <bitWidth>1</bitWidth>
  15400. <access>read-write</access>
  15401. <enumeratedValues>
  15402. <enumeratedValue>
  15403. <name>0</name>
  15404. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  15405. <value>#0</value>
  15406. </enumeratedValue>
  15407. <enumeratedValue>
  15408. <name>1</name>
  15409. <description>This peripheral requires supervisor privilege level for accesses.</description>
  15410. <value>#1</value>
  15411. </enumeratedValue>
  15412. </enumeratedValues>
  15413. </field>
  15414. <field>
  15415. <name>TP5</name>
  15416. <description>Trusted Protect</description>
  15417. <bitOffset>8</bitOffset>
  15418. <bitWidth>1</bitWidth>
  15419. <access>read-write</access>
  15420. <enumeratedValues>
  15421. <enumeratedValue>
  15422. <name>0</name>
  15423. <description>Accesses from an untrusted master are allowed.</description>
  15424. <value>#0</value>
  15425. </enumeratedValue>
  15426. <enumeratedValue>
  15427. <name>1</name>
  15428. <description>Accesses from an untrusted master are not allowed.</description>
  15429. <value>#1</value>
  15430. </enumeratedValue>
  15431. </enumeratedValues>
  15432. </field>
  15433. <field>
  15434. <name>WP5</name>
  15435. <description>Write Protect</description>
  15436. <bitOffset>9</bitOffset>
  15437. <bitWidth>1</bitWidth>
  15438. <access>read-write</access>
  15439. <enumeratedValues>
  15440. <enumeratedValue>
  15441. <name>0</name>
  15442. <description>This peripheral allows write accesses.</description>
  15443. <value>#0</value>
  15444. </enumeratedValue>
  15445. <enumeratedValue>
  15446. <name>1</name>
  15447. <description>This peripheral is write protected.</description>
  15448. <value>#1</value>
  15449. </enumeratedValue>
  15450. </enumeratedValues>
  15451. </field>
  15452. <field>
  15453. <name>SP5</name>
  15454. <description>Supervisor Protect</description>
  15455. <bitOffset>10</bitOffset>
  15456. <bitWidth>1</bitWidth>
  15457. <access>read-write</access>
  15458. <enumeratedValues>
  15459. <enumeratedValue>
  15460. <name>0</name>
  15461. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  15462. <value>#0</value>
  15463. </enumeratedValue>
  15464. <enumeratedValue>
  15465. <name>1</name>
  15466. <description>This peripheral requires supervisor privilege level for accesses.</description>
  15467. <value>#1</value>
  15468. </enumeratedValue>
  15469. </enumeratedValues>
  15470. </field>
  15471. <field>
  15472. <name>TP4</name>
  15473. <description>Trusted Protect</description>
  15474. <bitOffset>12</bitOffset>
  15475. <bitWidth>1</bitWidth>
  15476. <access>read-write</access>
  15477. <enumeratedValues>
  15478. <enumeratedValue>
  15479. <name>0</name>
  15480. <description>Accesses from an untrusted master are allowed.</description>
  15481. <value>#0</value>
  15482. </enumeratedValue>
  15483. <enumeratedValue>
  15484. <name>1</name>
  15485. <description>Accesses from an untrusted master are not allowed.</description>
  15486. <value>#1</value>
  15487. </enumeratedValue>
  15488. </enumeratedValues>
  15489. </field>
  15490. <field>
  15491. <name>WP4</name>
  15492. <description>Write Protect</description>
  15493. <bitOffset>13</bitOffset>
  15494. <bitWidth>1</bitWidth>
  15495. <access>read-write</access>
  15496. <enumeratedValues>
  15497. <enumeratedValue>
  15498. <name>0</name>
  15499. <description>This peripheral allows write accesses.</description>
  15500. <value>#0</value>
  15501. </enumeratedValue>
  15502. <enumeratedValue>
  15503. <name>1</name>
  15504. <description>This peripheral is write protected.</description>
  15505. <value>#1</value>
  15506. </enumeratedValue>
  15507. </enumeratedValues>
  15508. </field>
  15509. <field>
  15510. <name>SP4</name>
  15511. <description>Supervisor Protect</description>
  15512. <bitOffset>14</bitOffset>
  15513. <bitWidth>1</bitWidth>
  15514. <access>read-write</access>
  15515. <enumeratedValues>
  15516. <enumeratedValue>
  15517. <name>0</name>
  15518. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  15519. <value>#0</value>
  15520. </enumeratedValue>
  15521. <enumeratedValue>
  15522. <name>1</name>
  15523. <description>This peripheral requires supervisor privilege level for accesses.</description>
  15524. <value>#1</value>
  15525. </enumeratedValue>
  15526. </enumeratedValues>
  15527. </field>
  15528. <field>
  15529. <name>TP3</name>
  15530. <description>Trusted Protect</description>
  15531. <bitOffset>16</bitOffset>
  15532. <bitWidth>1</bitWidth>
  15533. <access>read-write</access>
  15534. <enumeratedValues>
  15535. <enumeratedValue>
  15536. <name>0</name>
  15537. <description>Accesses from an untrusted master are allowed.</description>
  15538. <value>#0</value>
  15539. </enumeratedValue>
  15540. <enumeratedValue>
  15541. <name>1</name>
  15542. <description>Accesses from an untrusted master are not allowed.</description>
  15543. <value>#1</value>
  15544. </enumeratedValue>
  15545. </enumeratedValues>
  15546. </field>
  15547. <field>
  15548. <name>WP3</name>
  15549. <description>Write Protect</description>
  15550. <bitOffset>17</bitOffset>
  15551. <bitWidth>1</bitWidth>
  15552. <access>read-write</access>
  15553. <enumeratedValues>
  15554. <enumeratedValue>
  15555. <name>0</name>
  15556. <description>This peripheral allows write accesses.</description>
  15557. <value>#0</value>
  15558. </enumeratedValue>
  15559. <enumeratedValue>
  15560. <name>1</name>
  15561. <description>This peripheral is write protected.</description>
  15562. <value>#1</value>
  15563. </enumeratedValue>
  15564. </enumeratedValues>
  15565. </field>
  15566. <field>
  15567. <name>SP3</name>
  15568. <description>Supervisor Protect</description>
  15569. <bitOffset>18</bitOffset>
  15570. <bitWidth>1</bitWidth>
  15571. <access>read-write</access>
  15572. <enumeratedValues>
  15573. <enumeratedValue>
  15574. <name>0</name>
  15575. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  15576. <value>#0</value>
  15577. </enumeratedValue>
  15578. <enumeratedValue>
  15579. <name>1</name>
  15580. <description>This peripheral requires supervisor privilege level for accesses.</description>
  15581. <value>#1</value>
  15582. </enumeratedValue>
  15583. </enumeratedValues>
  15584. </field>
  15585. <field>
  15586. <name>TP2</name>
  15587. <description>Trusted Protect</description>
  15588. <bitOffset>20</bitOffset>
  15589. <bitWidth>1</bitWidth>
  15590. <access>read-write</access>
  15591. <enumeratedValues>
  15592. <enumeratedValue>
  15593. <name>0</name>
  15594. <description>Accesses from an untrusted master are allowed.</description>
  15595. <value>#0</value>
  15596. </enumeratedValue>
  15597. <enumeratedValue>
  15598. <name>1</name>
  15599. <description>Accesses from an untrusted master are not allowed.</description>
  15600. <value>#1</value>
  15601. </enumeratedValue>
  15602. </enumeratedValues>
  15603. </field>
  15604. <field>
  15605. <name>WP2</name>
  15606. <description>Write Protect</description>
  15607. <bitOffset>21</bitOffset>
  15608. <bitWidth>1</bitWidth>
  15609. <access>read-write</access>
  15610. <enumeratedValues>
  15611. <enumeratedValue>
  15612. <name>0</name>
  15613. <description>This peripheral allows write accesses.</description>
  15614. <value>#0</value>
  15615. </enumeratedValue>
  15616. <enumeratedValue>
  15617. <name>1</name>
  15618. <description>This peripheral is write protected.</description>
  15619. <value>#1</value>
  15620. </enumeratedValue>
  15621. </enumeratedValues>
  15622. </field>
  15623. <field>
  15624. <name>SP2</name>
  15625. <description>Supervisor Protect</description>
  15626. <bitOffset>22</bitOffset>
  15627. <bitWidth>1</bitWidth>
  15628. <access>read-write</access>
  15629. <enumeratedValues>
  15630. <enumeratedValue>
  15631. <name>0</name>
  15632. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  15633. <value>#0</value>
  15634. </enumeratedValue>
  15635. <enumeratedValue>
  15636. <name>1</name>
  15637. <description>This peripheral requires supervisor privilege level for accesses.</description>
  15638. <value>#1</value>
  15639. </enumeratedValue>
  15640. </enumeratedValues>
  15641. </field>
  15642. <field>
  15643. <name>TP1</name>
  15644. <description>Trusted Protect</description>
  15645. <bitOffset>24</bitOffset>
  15646. <bitWidth>1</bitWidth>
  15647. <access>read-write</access>
  15648. <enumeratedValues>
  15649. <enumeratedValue>
  15650. <name>0</name>
  15651. <description>Accesses from an untrusted master are allowed.</description>
  15652. <value>#0</value>
  15653. </enumeratedValue>
  15654. <enumeratedValue>
  15655. <name>1</name>
  15656. <description>Accesses from an untrusted master are not allowed.</description>
  15657. <value>#1</value>
  15658. </enumeratedValue>
  15659. </enumeratedValues>
  15660. </field>
  15661. <field>
  15662. <name>WP1</name>
  15663. <description>Write Protect</description>
  15664. <bitOffset>25</bitOffset>
  15665. <bitWidth>1</bitWidth>
  15666. <access>read-write</access>
  15667. <enumeratedValues>
  15668. <enumeratedValue>
  15669. <name>0</name>
  15670. <description>This peripheral allows write accesses.</description>
  15671. <value>#0</value>
  15672. </enumeratedValue>
  15673. <enumeratedValue>
  15674. <name>1</name>
  15675. <description>This peripheral is write protected.</description>
  15676. <value>#1</value>
  15677. </enumeratedValue>
  15678. </enumeratedValues>
  15679. </field>
  15680. <field>
  15681. <name>SP1</name>
  15682. <description>Supervisor Protect</description>
  15683. <bitOffset>26</bitOffset>
  15684. <bitWidth>1</bitWidth>
  15685. <access>read-write</access>
  15686. <enumeratedValues>
  15687. <enumeratedValue>
  15688. <name>0</name>
  15689. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  15690. <value>#0</value>
  15691. </enumeratedValue>
  15692. <enumeratedValue>
  15693. <name>1</name>
  15694. <description>This peripheral requires supervisor privilege level for accesses.</description>
  15695. <value>#1</value>
  15696. </enumeratedValue>
  15697. </enumeratedValues>
  15698. </field>
  15699. <field>
  15700. <name>TP0</name>
  15701. <description>Trusted Protect</description>
  15702. <bitOffset>28</bitOffset>
  15703. <bitWidth>1</bitWidth>
  15704. <access>read-write</access>
  15705. <enumeratedValues>
  15706. <enumeratedValue>
  15707. <name>0</name>
  15708. <description>Accesses from an untrusted master are allowed.</description>
  15709. <value>#0</value>
  15710. </enumeratedValue>
  15711. <enumeratedValue>
  15712. <name>1</name>
  15713. <description>Accesses from an untrusted master are not allowed.</description>
  15714. <value>#1</value>
  15715. </enumeratedValue>
  15716. </enumeratedValues>
  15717. </field>
  15718. <field>
  15719. <name>WP0</name>
  15720. <description>Write Protect</description>
  15721. <bitOffset>29</bitOffset>
  15722. <bitWidth>1</bitWidth>
  15723. <access>read-write</access>
  15724. <enumeratedValues>
  15725. <enumeratedValue>
  15726. <name>0</name>
  15727. <description>This peripheral allows write accesses.</description>
  15728. <value>#0</value>
  15729. </enumeratedValue>
  15730. <enumeratedValue>
  15731. <name>1</name>
  15732. <description>This peripheral is write protected.</description>
  15733. <value>#1</value>
  15734. </enumeratedValue>
  15735. </enumeratedValues>
  15736. </field>
  15737. <field>
  15738. <name>SP0</name>
  15739. <description>Supervisor Protect</description>
  15740. <bitOffset>30</bitOffset>
  15741. <bitWidth>1</bitWidth>
  15742. <access>read-write</access>
  15743. <enumeratedValues>
  15744. <enumeratedValue>
  15745. <name>0</name>
  15746. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  15747. <value>#0</value>
  15748. </enumeratedValue>
  15749. <enumeratedValue>
  15750. <name>1</name>
  15751. <description>This peripheral requires supervisor privilege level for accesses.</description>
  15752. <value>#1</value>
  15753. </enumeratedValue>
  15754. </enumeratedValues>
  15755. </field>
  15756. </fields>
  15757. </register>
  15758. <register>
  15759. <name>PACRP</name>
  15760. <description>Peripheral Access Control Register</description>
  15761. <addressOffset>0x6C</addressOffset>
  15762. <size>32</size>
  15763. <access>read-write</access>
  15764. <resetValue>0x44444444</resetValue>
  15765. <resetMask>0xFFFFFFFF</resetMask>
  15766. <fields>
  15767. <field>
  15768. <name>TP7</name>
  15769. <description>Trusted Protect</description>
  15770. <bitOffset>0</bitOffset>
  15771. <bitWidth>1</bitWidth>
  15772. <access>read-write</access>
  15773. <enumeratedValues>
  15774. <enumeratedValue>
  15775. <name>0</name>
  15776. <description>Accesses from an untrusted master are allowed.</description>
  15777. <value>#0</value>
  15778. </enumeratedValue>
  15779. <enumeratedValue>
  15780. <name>1</name>
  15781. <description>Accesses from an untrusted master are not allowed.</description>
  15782. <value>#1</value>
  15783. </enumeratedValue>
  15784. </enumeratedValues>
  15785. </field>
  15786. <field>
  15787. <name>WP7</name>
  15788. <description>Write Protect</description>
  15789. <bitOffset>1</bitOffset>
  15790. <bitWidth>1</bitWidth>
  15791. <access>read-write</access>
  15792. <enumeratedValues>
  15793. <enumeratedValue>
  15794. <name>0</name>
  15795. <description>This peripheral allows write accesses.</description>
  15796. <value>#0</value>
  15797. </enumeratedValue>
  15798. <enumeratedValue>
  15799. <name>1</name>
  15800. <description>This peripheral is write protected.</description>
  15801. <value>#1</value>
  15802. </enumeratedValue>
  15803. </enumeratedValues>
  15804. </field>
  15805. <field>
  15806. <name>SP7</name>
  15807. <description>Supervisor Protect</description>
  15808. <bitOffset>2</bitOffset>
  15809. <bitWidth>1</bitWidth>
  15810. <access>read-write</access>
  15811. <enumeratedValues>
  15812. <enumeratedValue>
  15813. <name>0</name>
  15814. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  15815. <value>#0</value>
  15816. </enumeratedValue>
  15817. <enumeratedValue>
  15818. <name>1</name>
  15819. <description>This peripheral requires supervisor privilege level for accesses.</description>
  15820. <value>#1</value>
  15821. </enumeratedValue>
  15822. </enumeratedValues>
  15823. </field>
  15824. <field>
  15825. <name>TP6</name>
  15826. <description>Trusted Protect</description>
  15827. <bitOffset>4</bitOffset>
  15828. <bitWidth>1</bitWidth>
  15829. <access>read-write</access>
  15830. <enumeratedValues>
  15831. <enumeratedValue>
  15832. <name>0</name>
  15833. <description>Accesses from an untrusted master are allowed.</description>
  15834. <value>#0</value>
  15835. </enumeratedValue>
  15836. <enumeratedValue>
  15837. <name>1</name>
  15838. <description>Accesses from an untrusted master are not allowed.</description>
  15839. <value>#1</value>
  15840. </enumeratedValue>
  15841. </enumeratedValues>
  15842. </field>
  15843. <field>
  15844. <name>WP6</name>
  15845. <description>Write Protect</description>
  15846. <bitOffset>5</bitOffset>
  15847. <bitWidth>1</bitWidth>
  15848. <access>read-write</access>
  15849. <enumeratedValues>
  15850. <enumeratedValue>
  15851. <name>0</name>
  15852. <description>This peripheral allows write accesses.</description>
  15853. <value>#0</value>
  15854. </enumeratedValue>
  15855. <enumeratedValue>
  15856. <name>1</name>
  15857. <description>This peripheral is write protected.</description>
  15858. <value>#1</value>
  15859. </enumeratedValue>
  15860. </enumeratedValues>
  15861. </field>
  15862. <field>
  15863. <name>SP6</name>
  15864. <description>Supervisor Protect</description>
  15865. <bitOffset>6</bitOffset>
  15866. <bitWidth>1</bitWidth>
  15867. <access>read-write</access>
  15868. <enumeratedValues>
  15869. <enumeratedValue>
  15870. <name>0</name>
  15871. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  15872. <value>#0</value>
  15873. </enumeratedValue>
  15874. <enumeratedValue>
  15875. <name>1</name>
  15876. <description>This peripheral requires supervisor privilege level for accesses.</description>
  15877. <value>#1</value>
  15878. </enumeratedValue>
  15879. </enumeratedValues>
  15880. </field>
  15881. <field>
  15882. <name>TP5</name>
  15883. <description>Trusted Protect</description>
  15884. <bitOffset>8</bitOffset>
  15885. <bitWidth>1</bitWidth>
  15886. <access>read-write</access>
  15887. <enumeratedValues>
  15888. <enumeratedValue>
  15889. <name>0</name>
  15890. <description>Accesses from an untrusted master are allowed.</description>
  15891. <value>#0</value>
  15892. </enumeratedValue>
  15893. <enumeratedValue>
  15894. <name>1</name>
  15895. <description>Accesses from an untrusted master are not allowed.</description>
  15896. <value>#1</value>
  15897. </enumeratedValue>
  15898. </enumeratedValues>
  15899. </field>
  15900. <field>
  15901. <name>WP5</name>
  15902. <description>Write Protect</description>
  15903. <bitOffset>9</bitOffset>
  15904. <bitWidth>1</bitWidth>
  15905. <access>read-write</access>
  15906. <enumeratedValues>
  15907. <enumeratedValue>
  15908. <name>0</name>
  15909. <description>This peripheral allows write accesses.</description>
  15910. <value>#0</value>
  15911. </enumeratedValue>
  15912. <enumeratedValue>
  15913. <name>1</name>
  15914. <description>This peripheral is write protected.</description>
  15915. <value>#1</value>
  15916. </enumeratedValue>
  15917. </enumeratedValues>
  15918. </field>
  15919. <field>
  15920. <name>SP5</name>
  15921. <description>Supervisor Protect</description>
  15922. <bitOffset>10</bitOffset>
  15923. <bitWidth>1</bitWidth>
  15924. <access>read-write</access>
  15925. <enumeratedValues>
  15926. <enumeratedValue>
  15927. <name>0</name>
  15928. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  15929. <value>#0</value>
  15930. </enumeratedValue>
  15931. <enumeratedValue>
  15932. <name>1</name>
  15933. <description>This peripheral requires supervisor privilege level for accesses.</description>
  15934. <value>#1</value>
  15935. </enumeratedValue>
  15936. </enumeratedValues>
  15937. </field>
  15938. <field>
  15939. <name>TP4</name>
  15940. <description>Trusted Protect</description>
  15941. <bitOffset>12</bitOffset>
  15942. <bitWidth>1</bitWidth>
  15943. <access>read-write</access>
  15944. <enumeratedValues>
  15945. <enumeratedValue>
  15946. <name>0</name>
  15947. <description>Accesses from an untrusted master are allowed.</description>
  15948. <value>#0</value>
  15949. </enumeratedValue>
  15950. <enumeratedValue>
  15951. <name>1</name>
  15952. <description>Accesses from an untrusted master are not allowed.</description>
  15953. <value>#1</value>
  15954. </enumeratedValue>
  15955. </enumeratedValues>
  15956. </field>
  15957. <field>
  15958. <name>WP4</name>
  15959. <description>Write Protect</description>
  15960. <bitOffset>13</bitOffset>
  15961. <bitWidth>1</bitWidth>
  15962. <access>read-write</access>
  15963. <enumeratedValues>
  15964. <enumeratedValue>
  15965. <name>0</name>
  15966. <description>This peripheral allows write accesses.</description>
  15967. <value>#0</value>
  15968. </enumeratedValue>
  15969. <enumeratedValue>
  15970. <name>1</name>
  15971. <description>This peripheral is write protected.</description>
  15972. <value>#1</value>
  15973. </enumeratedValue>
  15974. </enumeratedValues>
  15975. </field>
  15976. <field>
  15977. <name>SP4</name>
  15978. <description>Supervisor Protect</description>
  15979. <bitOffset>14</bitOffset>
  15980. <bitWidth>1</bitWidth>
  15981. <access>read-write</access>
  15982. <enumeratedValues>
  15983. <enumeratedValue>
  15984. <name>0</name>
  15985. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  15986. <value>#0</value>
  15987. </enumeratedValue>
  15988. <enumeratedValue>
  15989. <name>1</name>
  15990. <description>This peripheral requires supervisor privilege level for accesses.</description>
  15991. <value>#1</value>
  15992. </enumeratedValue>
  15993. </enumeratedValues>
  15994. </field>
  15995. <field>
  15996. <name>TP3</name>
  15997. <description>Trusted Protect</description>
  15998. <bitOffset>16</bitOffset>
  15999. <bitWidth>1</bitWidth>
  16000. <access>read-write</access>
  16001. <enumeratedValues>
  16002. <enumeratedValue>
  16003. <name>0</name>
  16004. <description>Accesses from an untrusted master are allowed.</description>
  16005. <value>#0</value>
  16006. </enumeratedValue>
  16007. <enumeratedValue>
  16008. <name>1</name>
  16009. <description>Accesses from an untrusted master are not allowed.</description>
  16010. <value>#1</value>
  16011. </enumeratedValue>
  16012. </enumeratedValues>
  16013. </field>
  16014. <field>
  16015. <name>WP3</name>
  16016. <description>Write Protect</description>
  16017. <bitOffset>17</bitOffset>
  16018. <bitWidth>1</bitWidth>
  16019. <access>read-write</access>
  16020. <enumeratedValues>
  16021. <enumeratedValue>
  16022. <name>0</name>
  16023. <description>This peripheral allows write accesses.</description>
  16024. <value>#0</value>
  16025. </enumeratedValue>
  16026. <enumeratedValue>
  16027. <name>1</name>
  16028. <description>This peripheral is write protected.</description>
  16029. <value>#1</value>
  16030. </enumeratedValue>
  16031. </enumeratedValues>
  16032. </field>
  16033. <field>
  16034. <name>SP3</name>
  16035. <description>Supervisor Protect</description>
  16036. <bitOffset>18</bitOffset>
  16037. <bitWidth>1</bitWidth>
  16038. <access>read-write</access>
  16039. <enumeratedValues>
  16040. <enumeratedValue>
  16041. <name>0</name>
  16042. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  16043. <value>#0</value>
  16044. </enumeratedValue>
  16045. <enumeratedValue>
  16046. <name>1</name>
  16047. <description>This peripheral requires supervisor privilege level for accesses.</description>
  16048. <value>#1</value>
  16049. </enumeratedValue>
  16050. </enumeratedValues>
  16051. </field>
  16052. <field>
  16053. <name>TP2</name>
  16054. <description>Trusted Protect</description>
  16055. <bitOffset>20</bitOffset>
  16056. <bitWidth>1</bitWidth>
  16057. <access>read-write</access>
  16058. <enumeratedValues>
  16059. <enumeratedValue>
  16060. <name>0</name>
  16061. <description>Accesses from an untrusted master are allowed.</description>
  16062. <value>#0</value>
  16063. </enumeratedValue>
  16064. <enumeratedValue>
  16065. <name>1</name>
  16066. <description>Accesses from an untrusted master are not allowed.</description>
  16067. <value>#1</value>
  16068. </enumeratedValue>
  16069. </enumeratedValues>
  16070. </field>
  16071. <field>
  16072. <name>WP2</name>
  16073. <description>Write Protect</description>
  16074. <bitOffset>21</bitOffset>
  16075. <bitWidth>1</bitWidth>
  16076. <access>read-write</access>
  16077. <enumeratedValues>
  16078. <enumeratedValue>
  16079. <name>0</name>
  16080. <description>This peripheral allows write accesses.</description>
  16081. <value>#0</value>
  16082. </enumeratedValue>
  16083. <enumeratedValue>
  16084. <name>1</name>
  16085. <description>This peripheral is write protected.</description>
  16086. <value>#1</value>
  16087. </enumeratedValue>
  16088. </enumeratedValues>
  16089. </field>
  16090. <field>
  16091. <name>SP2</name>
  16092. <description>Supervisor Protect</description>
  16093. <bitOffset>22</bitOffset>
  16094. <bitWidth>1</bitWidth>
  16095. <access>read-write</access>
  16096. <enumeratedValues>
  16097. <enumeratedValue>
  16098. <name>0</name>
  16099. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  16100. <value>#0</value>
  16101. </enumeratedValue>
  16102. <enumeratedValue>
  16103. <name>1</name>
  16104. <description>This peripheral requires supervisor privilege level for accesses.</description>
  16105. <value>#1</value>
  16106. </enumeratedValue>
  16107. </enumeratedValues>
  16108. </field>
  16109. <field>
  16110. <name>TP1</name>
  16111. <description>Trusted Protect</description>
  16112. <bitOffset>24</bitOffset>
  16113. <bitWidth>1</bitWidth>
  16114. <access>read-write</access>
  16115. <enumeratedValues>
  16116. <enumeratedValue>
  16117. <name>0</name>
  16118. <description>Accesses from an untrusted master are allowed.</description>
  16119. <value>#0</value>
  16120. </enumeratedValue>
  16121. <enumeratedValue>
  16122. <name>1</name>
  16123. <description>Accesses from an untrusted master are not allowed.</description>
  16124. <value>#1</value>
  16125. </enumeratedValue>
  16126. </enumeratedValues>
  16127. </field>
  16128. <field>
  16129. <name>WP1</name>
  16130. <description>Write Protect</description>
  16131. <bitOffset>25</bitOffset>
  16132. <bitWidth>1</bitWidth>
  16133. <access>read-write</access>
  16134. <enumeratedValues>
  16135. <enumeratedValue>
  16136. <name>0</name>
  16137. <description>This peripheral allows write accesses.</description>
  16138. <value>#0</value>
  16139. </enumeratedValue>
  16140. <enumeratedValue>
  16141. <name>1</name>
  16142. <description>This peripheral is write protected.</description>
  16143. <value>#1</value>
  16144. </enumeratedValue>
  16145. </enumeratedValues>
  16146. </field>
  16147. <field>
  16148. <name>SP1</name>
  16149. <description>Supervisor Protect</description>
  16150. <bitOffset>26</bitOffset>
  16151. <bitWidth>1</bitWidth>
  16152. <access>read-write</access>
  16153. <enumeratedValues>
  16154. <enumeratedValue>
  16155. <name>0</name>
  16156. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  16157. <value>#0</value>
  16158. </enumeratedValue>
  16159. <enumeratedValue>
  16160. <name>1</name>
  16161. <description>This peripheral requires supervisor privilege level for accesses.</description>
  16162. <value>#1</value>
  16163. </enumeratedValue>
  16164. </enumeratedValues>
  16165. </field>
  16166. <field>
  16167. <name>TP0</name>
  16168. <description>Trusted Protect</description>
  16169. <bitOffset>28</bitOffset>
  16170. <bitWidth>1</bitWidth>
  16171. <access>read-write</access>
  16172. <enumeratedValues>
  16173. <enumeratedValue>
  16174. <name>0</name>
  16175. <description>Accesses from an untrusted master are allowed.</description>
  16176. <value>#0</value>
  16177. </enumeratedValue>
  16178. <enumeratedValue>
  16179. <name>1</name>
  16180. <description>Accesses from an untrusted master are not allowed.</description>
  16181. <value>#1</value>
  16182. </enumeratedValue>
  16183. </enumeratedValues>
  16184. </field>
  16185. <field>
  16186. <name>WP0</name>
  16187. <description>Write Protect</description>
  16188. <bitOffset>29</bitOffset>
  16189. <bitWidth>1</bitWidth>
  16190. <access>read-write</access>
  16191. <enumeratedValues>
  16192. <enumeratedValue>
  16193. <name>0</name>
  16194. <description>This peripheral allows write accesses.</description>
  16195. <value>#0</value>
  16196. </enumeratedValue>
  16197. <enumeratedValue>
  16198. <name>1</name>
  16199. <description>This peripheral is write protected.</description>
  16200. <value>#1</value>
  16201. </enumeratedValue>
  16202. </enumeratedValues>
  16203. </field>
  16204. <field>
  16205. <name>SP0</name>
  16206. <description>Supervisor Protect</description>
  16207. <bitOffset>30</bitOffset>
  16208. <bitWidth>1</bitWidth>
  16209. <access>read-write</access>
  16210. <enumeratedValues>
  16211. <enumeratedValue>
  16212. <name>0</name>
  16213. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  16214. <value>#0</value>
  16215. </enumeratedValue>
  16216. <enumeratedValue>
  16217. <name>1</name>
  16218. <description>This peripheral requires supervisor privilege level for accesses.</description>
  16219. <value>#1</value>
  16220. </enumeratedValue>
  16221. </enumeratedValues>
  16222. </field>
  16223. </fields>
  16224. </register>
  16225. <register>
  16226. <name>PACRU</name>
  16227. <description>Peripheral Access Control Register</description>
  16228. <addressOffset>0x80</addressOffset>
  16229. <size>32</size>
  16230. <access>read-write</access>
  16231. <resetValue>0x44000000</resetValue>
  16232. <resetMask>0xFFFFFFFF</resetMask>
  16233. <fields>
  16234. <field>
  16235. <name>TP1</name>
  16236. <description>Trusted Protect</description>
  16237. <bitOffset>24</bitOffset>
  16238. <bitWidth>1</bitWidth>
  16239. <access>read-write</access>
  16240. <enumeratedValues>
  16241. <enumeratedValue>
  16242. <name>0</name>
  16243. <description>Accesses from an untrusted master are allowed.</description>
  16244. <value>#0</value>
  16245. </enumeratedValue>
  16246. <enumeratedValue>
  16247. <name>1</name>
  16248. <description>Accesses from an untrusted master are not allowed.</description>
  16249. <value>#1</value>
  16250. </enumeratedValue>
  16251. </enumeratedValues>
  16252. </field>
  16253. <field>
  16254. <name>WP1</name>
  16255. <description>Write Protect</description>
  16256. <bitOffset>25</bitOffset>
  16257. <bitWidth>1</bitWidth>
  16258. <access>read-write</access>
  16259. <enumeratedValues>
  16260. <enumeratedValue>
  16261. <name>0</name>
  16262. <description>This peripheral allows write accesses.</description>
  16263. <value>#0</value>
  16264. </enumeratedValue>
  16265. <enumeratedValue>
  16266. <name>1</name>
  16267. <description>This peripheral is write protected.</description>
  16268. <value>#1</value>
  16269. </enumeratedValue>
  16270. </enumeratedValues>
  16271. </field>
  16272. <field>
  16273. <name>SP1</name>
  16274. <description>Supervisor Protect</description>
  16275. <bitOffset>26</bitOffset>
  16276. <bitWidth>1</bitWidth>
  16277. <access>read-write</access>
  16278. <enumeratedValues>
  16279. <enumeratedValue>
  16280. <name>0</name>
  16281. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  16282. <value>#0</value>
  16283. </enumeratedValue>
  16284. <enumeratedValue>
  16285. <name>1</name>
  16286. <description>This peripheral requires supervisor privilege level for accesses.</description>
  16287. <value>#1</value>
  16288. </enumeratedValue>
  16289. </enumeratedValues>
  16290. </field>
  16291. <field>
  16292. <name>TP0</name>
  16293. <description>Trusted Protect</description>
  16294. <bitOffset>28</bitOffset>
  16295. <bitWidth>1</bitWidth>
  16296. <access>read-write</access>
  16297. <enumeratedValues>
  16298. <enumeratedValue>
  16299. <name>0</name>
  16300. <description>Accesses from an untrusted master are allowed.</description>
  16301. <value>#0</value>
  16302. </enumeratedValue>
  16303. <enumeratedValue>
  16304. <name>1</name>
  16305. <description>Accesses from an untrusted master are not allowed.</description>
  16306. <value>#1</value>
  16307. </enumeratedValue>
  16308. </enumeratedValues>
  16309. </field>
  16310. <field>
  16311. <name>WP0</name>
  16312. <description>Write Protect</description>
  16313. <bitOffset>29</bitOffset>
  16314. <bitWidth>1</bitWidth>
  16315. <access>read-write</access>
  16316. <enumeratedValues>
  16317. <enumeratedValue>
  16318. <name>0</name>
  16319. <description>This peripheral allows write accesses.</description>
  16320. <value>#0</value>
  16321. </enumeratedValue>
  16322. <enumeratedValue>
  16323. <name>1</name>
  16324. <description>This peripheral is write protected.</description>
  16325. <value>#1</value>
  16326. </enumeratedValue>
  16327. </enumeratedValues>
  16328. </field>
  16329. <field>
  16330. <name>SP0</name>
  16331. <description>Supervisor Protect</description>
  16332. <bitOffset>30</bitOffset>
  16333. <bitWidth>1</bitWidth>
  16334. <access>read-write</access>
  16335. <enumeratedValues>
  16336. <enumeratedValue>
  16337. <name>0</name>
  16338. <description>This peripheral does not require supervisor privilege level for accesses.</description>
  16339. <value>#0</value>
  16340. </enumeratedValue>
  16341. <enumeratedValue>
  16342. <name>1</name>
  16343. <description>This peripheral requires supervisor privilege level for accesses.</description>
  16344. <value>#1</value>
  16345. </enumeratedValue>
  16346. </enumeratedValues>
  16347. </field>
  16348. </fields>
  16349. </register>
  16350. </registers>
  16351. </peripheral>
  16352. <peripheral>
  16353. <name>AXBS</name>
  16354. <description>Crossbar switch</description>
  16355. <prependToName>AXBS_</prependToName>
  16356. <baseAddress>0x40004000</baseAddress>
  16357. <addressBlock>
  16358. <offset>0</offset>
  16359. <size>0xD04</size>
  16360. <usage>registers</usage>
  16361. </addressBlock>
  16362. <registers>
  16363. <register>
  16364. <dim>5</dim>
  16365. <dimIncrement>0x100</dimIncrement>
  16366. <dimIndex>0,1,2,3,4</dimIndex>
  16367. <name>PRS%s</name>
  16368. <description>Priority Registers Slave</description>
  16369. <addressOffset>0</addressOffset>
  16370. <size>32</size>
  16371. <access>read-write</access>
  16372. <resetValue>0x543210</resetValue>
  16373. <resetMask>0xFFFFFFFF</resetMask>
  16374. <fields>
  16375. <field>
  16376. <name>M0</name>
  16377. <description>Master 0 Priority. Sets the arbitration priority for this port on the associated slave port.</description>
  16378. <bitOffset>0</bitOffset>
  16379. <bitWidth>3</bitWidth>
  16380. <access>read-write</access>
  16381. <enumeratedValues>
  16382. <enumeratedValue>
  16383. <name>000</name>
  16384. <description>This master has level 1, or highest, priority when accessing the slave port.</description>
  16385. <value>#000</value>
  16386. </enumeratedValue>
  16387. <enumeratedValue>
  16388. <name>001</name>
  16389. <description>This master has level 2 priority when accessing the slave port.</description>
  16390. <value>#001</value>
  16391. </enumeratedValue>
  16392. <enumeratedValue>
  16393. <name>010</name>
  16394. <description>This master has level 3 priority when accessing the slave port.</description>
  16395. <value>#010</value>
  16396. </enumeratedValue>
  16397. <enumeratedValue>
  16398. <name>011</name>
  16399. <description>This master has level 4 priority when accessing the slave port.</description>
  16400. <value>#011</value>
  16401. </enumeratedValue>
  16402. <enumeratedValue>
  16403. <name>100</name>
  16404. <description>This master has level 5 priority when accessing the slave port.</description>
  16405. <value>#100</value>
  16406. </enumeratedValue>
  16407. <enumeratedValue>
  16408. <name>101</name>
  16409. <description>This master has level 6 priority when accessing the slave port.</description>
  16410. <value>#101</value>
  16411. </enumeratedValue>
  16412. <enumeratedValue>
  16413. <name>110</name>
  16414. <description>This master has level 7 priority when accessing the slave port.</description>
  16415. <value>#110</value>
  16416. </enumeratedValue>
  16417. <enumeratedValue>
  16418. <name>111</name>
  16419. <description>This master has level 8, or lowest, priority when accessing the slave port.</description>
  16420. <value>#111</value>
  16421. </enumeratedValue>
  16422. </enumeratedValues>
  16423. </field>
  16424. <field>
  16425. <name>M1</name>
  16426. <description>Master 1 Priority. Sets the arbitration priority for this port on the associated slave port.</description>
  16427. <bitOffset>4</bitOffset>
  16428. <bitWidth>3</bitWidth>
  16429. <access>read-write</access>
  16430. <enumeratedValues>
  16431. <enumeratedValue>
  16432. <name>000</name>
  16433. <description>This master has level 1, or highest, priority when accessing the slave port.</description>
  16434. <value>#000</value>
  16435. </enumeratedValue>
  16436. <enumeratedValue>
  16437. <name>001</name>
  16438. <description>This master has level 2 priority when accessing the slave port.</description>
  16439. <value>#001</value>
  16440. </enumeratedValue>
  16441. <enumeratedValue>
  16442. <name>010</name>
  16443. <description>This master has level 3 priority when accessing the slave port.</description>
  16444. <value>#010</value>
  16445. </enumeratedValue>
  16446. <enumeratedValue>
  16447. <name>011</name>
  16448. <description>This master has level 4 priority when accessing the slave port.</description>
  16449. <value>#011</value>
  16450. </enumeratedValue>
  16451. <enumeratedValue>
  16452. <name>100</name>
  16453. <description>This master has level 5 priority when accessing the slave port.</description>
  16454. <value>#100</value>
  16455. </enumeratedValue>
  16456. <enumeratedValue>
  16457. <name>101</name>
  16458. <description>This master has level 6 priority when accessing the slave port.</description>
  16459. <value>#101</value>
  16460. </enumeratedValue>
  16461. <enumeratedValue>
  16462. <name>110</name>
  16463. <description>This master has level 7 priority when accessing the slave port.</description>
  16464. <value>#110</value>
  16465. </enumeratedValue>
  16466. <enumeratedValue>
  16467. <name>111</name>
  16468. <description>This master has level 8, or lowest, priority when accessing the slave port.</description>
  16469. <value>#111</value>
  16470. </enumeratedValue>
  16471. </enumeratedValues>
  16472. </field>
  16473. <field>
  16474. <name>M2</name>
  16475. <description>Master 2 Priority. Sets the arbitration priority for this port on the associated slave port.</description>
  16476. <bitOffset>8</bitOffset>
  16477. <bitWidth>3</bitWidth>
  16478. <access>read-write</access>
  16479. <enumeratedValues>
  16480. <enumeratedValue>
  16481. <name>000</name>
  16482. <description>This master has level 1, or highest, priority when accessing the slave port.</description>
  16483. <value>#000</value>
  16484. </enumeratedValue>
  16485. <enumeratedValue>
  16486. <name>001</name>
  16487. <description>This master has level 2 priority when accessing the slave port.</description>
  16488. <value>#001</value>
  16489. </enumeratedValue>
  16490. <enumeratedValue>
  16491. <name>010</name>
  16492. <description>This master has level 3 priority when accessing the slave port.</description>
  16493. <value>#010</value>
  16494. </enumeratedValue>
  16495. <enumeratedValue>
  16496. <name>011</name>
  16497. <description>This master has level 4 priority when accessing the slave port.</description>
  16498. <value>#011</value>
  16499. </enumeratedValue>
  16500. <enumeratedValue>
  16501. <name>100</name>
  16502. <description>This master has level 5 priority when accessing the slave port.</description>
  16503. <value>#100</value>
  16504. </enumeratedValue>
  16505. <enumeratedValue>
  16506. <name>101</name>
  16507. <description>This master has level 6 priority when accessing the slave port.</description>
  16508. <value>#101</value>
  16509. </enumeratedValue>
  16510. <enumeratedValue>
  16511. <name>110</name>
  16512. <description>This master has level 7 priority when accessing the slave port.</description>
  16513. <value>#110</value>
  16514. </enumeratedValue>
  16515. <enumeratedValue>
  16516. <name>111</name>
  16517. <description>This master has level 8, or lowest, priority when accessing the slave port.</description>
  16518. <value>#111</value>
  16519. </enumeratedValue>
  16520. </enumeratedValues>
  16521. </field>
  16522. <field>
  16523. <name>M3</name>
  16524. <description>Master 3 Priority. Sets the arbitration priority for this port on the associated slave port.</description>
  16525. <bitOffset>12</bitOffset>
  16526. <bitWidth>3</bitWidth>
  16527. <access>read-write</access>
  16528. <enumeratedValues>
  16529. <enumeratedValue>
  16530. <name>000</name>
  16531. <description>This master has level 1, or highest, priority when accessing the slave port.</description>
  16532. <value>#000</value>
  16533. </enumeratedValue>
  16534. <enumeratedValue>
  16535. <name>001</name>
  16536. <description>This master has level 2 priority when accessing the slave port.</description>
  16537. <value>#001</value>
  16538. </enumeratedValue>
  16539. <enumeratedValue>
  16540. <name>010</name>
  16541. <description>This master has level 3 priority when accessing the slave port.</description>
  16542. <value>#010</value>
  16543. </enumeratedValue>
  16544. <enumeratedValue>
  16545. <name>011</name>
  16546. <description>This master has level 4 priority when accessing the slave port.</description>
  16547. <value>#011</value>
  16548. </enumeratedValue>
  16549. <enumeratedValue>
  16550. <name>100</name>
  16551. <description>This master has level 5 priority when accessing the slave port.</description>
  16552. <value>#100</value>
  16553. </enumeratedValue>
  16554. <enumeratedValue>
  16555. <name>101</name>
  16556. <description>This master has level 6 priority when accessing the slave port.</description>
  16557. <value>#101</value>
  16558. </enumeratedValue>
  16559. <enumeratedValue>
  16560. <name>110</name>
  16561. <description>This master has level 7 priority when accessing the slave port.</description>
  16562. <value>#110</value>
  16563. </enumeratedValue>
  16564. <enumeratedValue>
  16565. <name>111</name>
  16566. <description>This master has level 8, or lowest, priority when accessing the slave port.</description>
  16567. <value>#111</value>
  16568. </enumeratedValue>
  16569. </enumeratedValues>
  16570. </field>
  16571. <field>
  16572. <name>M4</name>
  16573. <description>Master 4 Priority. Sets the arbitration priority for this port on the associated slave port.</description>
  16574. <bitOffset>16</bitOffset>
  16575. <bitWidth>3</bitWidth>
  16576. <access>read-write</access>
  16577. <enumeratedValues>
  16578. <enumeratedValue>
  16579. <name>000</name>
  16580. <description>This master has level 1, or highest, priority when accessing the slave port.</description>
  16581. <value>#000</value>
  16582. </enumeratedValue>
  16583. <enumeratedValue>
  16584. <name>001</name>
  16585. <description>This master has level 2 priority when accessing the slave port.</description>
  16586. <value>#001</value>
  16587. </enumeratedValue>
  16588. <enumeratedValue>
  16589. <name>010</name>
  16590. <description>This master has level 3 priority when accessing the slave port.</description>
  16591. <value>#010</value>
  16592. </enumeratedValue>
  16593. <enumeratedValue>
  16594. <name>011</name>
  16595. <description>This master has level 4 priority when accessing the slave port.</description>
  16596. <value>#011</value>
  16597. </enumeratedValue>
  16598. <enumeratedValue>
  16599. <name>100</name>
  16600. <description>This master has level 5 priority when accessing the slave port.</description>
  16601. <value>#100</value>
  16602. </enumeratedValue>
  16603. <enumeratedValue>
  16604. <name>101</name>
  16605. <description>This master has level 6 priority when accessing the slave port.</description>
  16606. <value>#101</value>
  16607. </enumeratedValue>
  16608. <enumeratedValue>
  16609. <name>110</name>
  16610. <description>This master has level 7 priority when accessing the slave port.</description>
  16611. <value>#110</value>
  16612. </enumeratedValue>
  16613. <enumeratedValue>
  16614. <name>111</name>
  16615. <description>This master has level 8, or lowest, priority when accessing the slave port.</description>
  16616. <value>#111</value>
  16617. </enumeratedValue>
  16618. </enumeratedValues>
  16619. </field>
  16620. <field>
  16621. <name>M5</name>
  16622. <description>Master 5 Priority. Sets the arbitration priority for this port on the associated slave port.</description>
  16623. <bitOffset>20</bitOffset>
  16624. <bitWidth>3</bitWidth>
  16625. <access>read-write</access>
  16626. <enumeratedValues>
  16627. <enumeratedValue>
  16628. <name>000</name>
  16629. <description>This master has level 1, or highest, priority when accessing the slave port.</description>
  16630. <value>#000</value>
  16631. </enumeratedValue>
  16632. <enumeratedValue>
  16633. <name>001</name>
  16634. <description>This master has level 2 priority when accessing the slave port.</description>
  16635. <value>#001</value>
  16636. </enumeratedValue>
  16637. <enumeratedValue>
  16638. <name>010</name>
  16639. <description>This master has level 3 priority when accessing the slave port.</description>
  16640. <value>#010</value>
  16641. </enumeratedValue>
  16642. <enumeratedValue>
  16643. <name>011</name>
  16644. <description>This master has level 4 priority when accessing the slave port.</description>
  16645. <value>#011</value>
  16646. </enumeratedValue>
  16647. <enumeratedValue>
  16648. <name>100</name>
  16649. <description>This master has level 5 priority when accessing the slave port.</description>
  16650. <value>#100</value>
  16651. </enumeratedValue>
  16652. <enumeratedValue>
  16653. <name>101</name>
  16654. <description>This master has level 6 priority when accessing the slave port.</description>
  16655. <value>#101</value>
  16656. </enumeratedValue>
  16657. <enumeratedValue>
  16658. <name>110</name>
  16659. <description>This master has level 7 priority when accessing the slave port.</description>
  16660. <value>#110</value>
  16661. </enumeratedValue>
  16662. <enumeratedValue>
  16663. <name>111</name>
  16664. <description>This master has level 8, or lowest, priority when accessing the slave port.</description>
  16665. <value>#111</value>
  16666. </enumeratedValue>
  16667. </enumeratedValues>
  16668. </field>
  16669. </fields>
  16670. </register>
  16671. <register>
  16672. <dim>5</dim>
  16673. <dimIncrement>0x100</dimIncrement>
  16674. <dimIndex>0,1,2,3,4</dimIndex>
  16675. <name>CRS%s</name>
  16676. <description>Control Register</description>
  16677. <addressOffset>0x10</addressOffset>
  16678. <size>32</size>
  16679. <access>read-write</access>
  16680. <resetValue>0</resetValue>
  16681. <resetMask>0xFFFFFFFF</resetMask>
  16682. <fields>
  16683. <field>
  16684. <name>PARK</name>
  16685. <description>Park</description>
  16686. <bitOffset>0</bitOffset>
  16687. <bitWidth>3</bitWidth>
  16688. <access>read-write</access>
  16689. <enumeratedValues>
  16690. <enumeratedValue>
  16691. <name>000</name>
  16692. <description>Park on master port M0</description>
  16693. <value>#000</value>
  16694. </enumeratedValue>
  16695. <enumeratedValue>
  16696. <name>001</name>
  16697. <description>Park on master port M1</description>
  16698. <value>#001</value>
  16699. </enumeratedValue>
  16700. <enumeratedValue>
  16701. <name>010</name>
  16702. <description>Park on master port M2</description>
  16703. <value>#010</value>
  16704. </enumeratedValue>
  16705. <enumeratedValue>
  16706. <name>011</name>
  16707. <description>Park on master port M3</description>
  16708. <value>#011</value>
  16709. </enumeratedValue>
  16710. <enumeratedValue>
  16711. <name>100</name>
  16712. <description>Park on master port M4</description>
  16713. <value>#100</value>
  16714. </enumeratedValue>
  16715. <enumeratedValue>
  16716. <name>101</name>
  16717. <description>Park on master port M5</description>
  16718. <value>#101</value>
  16719. </enumeratedValue>
  16720. <enumeratedValue>
  16721. <name>110</name>
  16722. <description>Park on master port M6</description>
  16723. <value>#110</value>
  16724. </enumeratedValue>
  16725. <enumeratedValue>
  16726. <name>111</name>
  16727. <description>Park on master port M7</description>
  16728. <value>#111</value>
  16729. </enumeratedValue>
  16730. </enumeratedValues>
  16731. </field>
  16732. <field>
  16733. <name>PCTL</name>
  16734. <description>Parking Control</description>
  16735. <bitOffset>4</bitOffset>
  16736. <bitWidth>2</bitWidth>
  16737. <access>read-write</access>
  16738. <enumeratedValues>
  16739. <enumeratedValue>
  16740. <name>00</name>
  16741. <description>When no master makes a request, the arbiter parks the slave port on the master port defined by the PARK field</description>
  16742. <value>#00</value>
  16743. </enumeratedValue>
  16744. <enumeratedValue>
  16745. <name>01</name>
  16746. <description>When no master makes a request, the arbiter parks the slave port on the last master to be in control of the slave port</description>
  16747. <value>#01</value>
  16748. </enumeratedValue>
  16749. <enumeratedValue>
  16750. <name>10</name>
  16751. <description>When no master makes a request, the slave port is not parked on a master and the arbiter drives all outputs to a constant safe state</description>
  16752. <value>#10</value>
  16753. </enumeratedValue>
  16754. </enumeratedValues>
  16755. </field>
  16756. <field>
  16757. <name>ARB</name>
  16758. <description>Arbitration Mode</description>
  16759. <bitOffset>8</bitOffset>
  16760. <bitWidth>2</bitWidth>
  16761. <access>read-write</access>
  16762. <enumeratedValues>
  16763. <enumeratedValue>
  16764. <name>00</name>
  16765. <description>Fixed priority</description>
  16766. <value>#00</value>
  16767. </enumeratedValue>
  16768. <enumeratedValue>
  16769. <name>01</name>
  16770. <description>Round-robin, or rotating, priority</description>
  16771. <value>#01</value>
  16772. </enumeratedValue>
  16773. </enumeratedValues>
  16774. </field>
  16775. <field>
  16776. <name>HLP</name>
  16777. <description>Halt Low Priority</description>
  16778. <bitOffset>30</bitOffset>
  16779. <bitWidth>1</bitWidth>
  16780. <access>read-write</access>
  16781. <enumeratedValues>
  16782. <enumeratedValue>
  16783. <name>0</name>
  16784. <description>The low power mode request has the highest priority for arbitration on this slave port</description>
  16785. <value>#0</value>
  16786. </enumeratedValue>
  16787. <enumeratedValue>
  16788. <name>1</name>
  16789. <description>The low power mode request has the lowest initial priority for arbitration on this slave port</description>
  16790. <value>#1</value>
  16791. </enumeratedValue>
  16792. </enumeratedValues>
  16793. </field>
  16794. <field>
  16795. <name>RO</name>
  16796. <description>Read Only</description>
  16797. <bitOffset>31</bitOffset>
  16798. <bitWidth>1</bitWidth>
  16799. <access>read-write</access>
  16800. <enumeratedValues>
  16801. <enumeratedValue>
  16802. <name>0</name>
  16803. <description>The slave port&apos;s registers are writeable</description>
  16804. <value>#0</value>
  16805. </enumeratedValue>
  16806. <enumeratedValue>
  16807. <name>1</name>
  16808. <description>The slave port&apos;s registers are read-only and cannot be written. Attempted writes have no effect on the registers and result in a bus error response.</description>
  16809. <value>#1</value>
  16810. </enumeratedValue>
  16811. </enumeratedValues>
  16812. </field>
  16813. </fields>
  16814. </register>
  16815. <register>
  16816. <dim>6</dim>
  16817. <dimIncrement>0x100</dimIncrement>
  16818. <dimIndex>0,1,2,3,4,5</dimIndex>
  16819. <name>MGPCR%s</name>
  16820. <description>Master General Purpose Control Register</description>
  16821. <addressOffset>0x800</addressOffset>
  16822. <size>32</size>
  16823. <access>read-write</access>
  16824. <resetValue>0</resetValue>
  16825. <resetMask>0xFFFFFFFF</resetMask>
  16826. <fields>
  16827. <field>
  16828. <name>AULB</name>
  16829. <description>Arbitrates On Undefined Length Bursts</description>
  16830. <bitOffset>0</bitOffset>
  16831. <bitWidth>3</bitWidth>
  16832. <access>read-write</access>
  16833. <enumeratedValues>
  16834. <enumeratedValue>
  16835. <name>000</name>
  16836. <description>No arbitration is allowed during an undefined length burst</description>
  16837. <value>#000</value>
  16838. </enumeratedValue>
  16839. <enumeratedValue>
  16840. <name>001</name>
  16841. <description>Arbitration is allowed at any time during an undefined length burst</description>
  16842. <value>#001</value>
  16843. </enumeratedValue>
  16844. <enumeratedValue>
  16845. <name>010</name>
  16846. <description>Arbitration is allowed after four beats of an undefined length burst</description>
  16847. <value>#010</value>
  16848. </enumeratedValue>
  16849. <enumeratedValue>
  16850. <name>011</name>
  16851. <description>Arbitration is allowed after eight beats of an undefined length burst</description>
  16852. <value>#011</value>
  16853. </enumeratedValue>
  16854. <enumeratedValue>
  16855. <name>100</name>
  16856. <description>Arbitration is allowed after 16 beats of an undefined length burst</description>
  16857. <value>#100</value>
  16858. </enumeratedValue>
  16859. </enumeratedValues>
  16860. </field>
  16861. </fields>
  16862. </register>
  16863. </registers>
  16864. </peripheral>
  16865. <peripheral>
  16866. <name>DMA</name>
  16867. <description>Enhanced direct memory access controller</description>
  16868. <prependToName>DMA_</prependToName>
  16869. <baseAddress>0x40008000</baseAddress>
  16870. <addressBlock>
  16871. <offset>0</offset>
  16872. <size>0x1200</size>
  16873. <usage>registers</usage>
  16874. </addressBlock>
  16875. <interrupt>
  16876. <name>DMA0</name>
  16877. <value>0</value>
  16878. </interrupt>
  16879. <interrupt>
  16880. <name>DMA1</name>
  16881. <value>1</value>
  16882. </interrupt>
  16883. <interrupt>
  16884. <name>DMA2</name>
  16885. <value>2</value>
  16886. </interrupt>
  16887. <interrupt>
  16888. <name>DMA3</name>
  16889. <value>3</value>
  16890. </interrupt>
  16891. <interrupt>
  16892. <name>DMA4</name>
  16893. <value>4</value>
  16894. </interrupt>
  16895. <interrupt>
  16896. <name>DMA5</name>
  16897. <value>5</value>
  16898. </interrupt>
  16899. <interrupt>
  16900. <name>DMA6</name>
  16901. <value>6</value>
  16902. </interrupt>
  16903. <interrupt>
  16904. <name>DMA7</name>
  16905. <value>7</value>
  16906. </interrupt>
  16907. <interrupt>
  16908. <name>DMA8</name>
  16909. <value>8</value>
  16910. </interrupt>
  16911. <interrupt>
  16912. <name>DMA9</name>
  16913. <value>9</value>
  16914. </interrupt>
  16915. <interrupt>
  16916. <name>DMA10</name>
  16917. <value>10</value>
  16918. </interrupt>
  16919. <interrupt>
  16920. <name>DMA11</name>
  16921. <value>11</value>
  16922. </interrupt>
  16923. <interrupt>
  16924. <name>DMA12</name>
  16925. <value>12</value>
  16926. </interrupt>
  16927. <interrupt>
  16928. <name>DMA13</name>
  16929. <value>13</value>
  16930. </interrupt>
  16931. <interrupt>
  16932. <name>DMA14</name>
  16933. <value>14</value>
  16934. </interrupt>
  16935. <interrupt>
  16936. <name>DMA15</name>
  16937. <value>15</value>
  16938. </interrupt>
  16939. <interrupt>
  16940. <name>DMA_Error</name>
  16941. <value>16</value>
  16942. </interrupt>
  16943. <registers>
  16944. <register>
  16945. <name>CR</name>
  16946. <description>Control Register</description>
  16947. <addressOffset>0</addressOffset>
  16948. <size>32</size>
  16949. <access>read-write</access>
  16950. <resetValue>0</resetValue>
  16951. <resetMask>0xFFFFFFFF</resetMask>
  16952. <fields>
  16953. <field>
  16954. <name>EDBG</name>
  16955. <description>Enable Debug</description>
  16956. <bitOffset>1</bitOffset>
  16957. <bitWidth>1</bitWidth>
  16958. <access>read-write</access>
  16959. <enumeratedValues>
  16960. <enumeratedValue>
  16961. <name>0</name>
  16962. <description>When in debug mode, the DMA continues to operate.</description>
  16963. <value>#0</value>
  16964. </enumeratedValue>
  16965. <enumeratedValue>
  16966. <name>1</name>
  16967. <description>When in debug mode, the DMA stalls the start of a new channel. Executing channels are allowed to complete. Channel execution resumes when the system exits debug mode or the EDBG bit is cleared.</description>
  16968. <value>#1</value>
  16969. </enumeratedValue>
  16970. </enumeratedValues>
  16971. </field>
  16972. <field>
  16973. <name>ERCA</name>
  16974. <description>Enable Round Robin Channel Arbitration</description>
  16975. <bitOffset>2</bitOffset>
  16976. <bitWidth>1</bitWidth>
  16977. <access>read-write</access>
  16978. <enumeratedValues>
  16979. <enumeratedValue>
  16980. <name>0</name>
  16981. <description>Fixed priority arbitration is used for channel selection .</description>
  16982. <value>#0</value>
  16983. </enumeratedValue>
  16984. <enumeratedValue>
  16985. <name>1</name>
  16986. <description>Round robin arbitration is used for channel selection .</description>
  16987. <value>#1</value>
  16988. </enumeratedValue>
  16989. </enumeratedValues>
  16990. </field>
  16991. <field>
  16992. <name>HOE</name>
  16993. <description>Halt On Error</description>
  16994. <bitOffset>4</bitOffset>
  16995. <bitWidth>1</bitWidth>
  16996. <access>read-write</access>
  16997. <enumeratedValues>
  16998. <enumeratedValue>
  16999. <name>0</name>
  17000. <description>Normal operation</description>
  17001. <value>#0</value>
  17002. </enumeratedValue>
  17003. <enumeratedValue>
  17004. <name>1</name>
  17005. <description>Any error causes the HALT bit to set. Subsequently, all service requests are ignored until the HALT bit is cleared.</description>
  17006. <value>#1</value>
  17007. </enumeratedValue>
  17008. </enumeratedValues>
  17009. </field>
  17010. <field>
  17011. <name>HALT</name>
  17012. <description>Halt DMA Operations</description>
  17013. <bitOffset>5</bitOffset>
  17014. <bitWidth>1</bitWidth>
  17015. <access>read-write</access>
  17016. <enumeratedValues>
  17017. <enumeratedValue>
  17018. <name>0</name>
  17019. <description>Normal operation</description>
  17020. <value>#0</value>
  17021. </enumeratedValue>
  17022. <enumeratedValue>
  17023. <name>1</name>
  17024. <description>Stall the start of any new channels. Executing channels are allowed to complete. Channel execution resumes when this bit is cleared.</description>
  17025. <value>#1</value>
  17026. </enumeratedValue>
  17027. </enumeratedValues>
  17028. </field>
  17029. <field>
  17030. <name>CLM</name>
  17031. <description>Continuous Link Mode</description>
  17032. <bitOffset>6</bitOffset>
  17033. <bitWidth>1</bitWidth>
  17034. <access>read-write</access>
  17035. <enumeratedValues>
  17036. <enumeratedValue>
  17037. <name>0</name>
  17038. <description>A minor loop channel link made to itself goes through channel arbitration before being activated again.</description>
  17039. <value>#0</value>
  17040. </enumeratedValue>
  17041. <enumeratedValue>
  17042. <name>1</name>
  17043. <description>A minor loop channel link made to itself does not go through channel arbitration before being activated again. Upon minor loop completion, the channel activates again if that channel has a minor loop channel link enabled and the link channel is itself. This effectively applies the minor loop offsets and restarts the next minor loop.</description>
  17044. <value>#1</value>
  17045. </enumeratedValue>
  17046. </enumeratedValues>
  17047. </field>
  17048. <field>
  17049. <name>EMLM</name>
  17050. <description>Enable Minor Loop Mapping</description>
  17051. <bitOffset>7</bitOffset>
  17052. <bitWidth>1</bitWidth>
  17053. <access>read-write</access>
  17054. <enumeratedValues>
  17055. <enumeratedValue>
  17056. <name>0</name>
  17057. <description>Disabled. TCDn.word2 is defined as a 32-bit NBYTES field.</description>
  17058. <value>#0</value>
  17059. </enumeratedValue>
  17060. <enumeratedValue>
  17061. <name>1</name>
  17062. <description>Enabled. TCDn.word2 is redefined to include individual enable fields, an offset field, and the NBYTES field. The individual enable fields allow the minor loop offset to be applied to the source address, the destination address, or both. The NBYTES field is reduced when either offset is enabled.</description>
  17063. <value>#1</value>
  17064. </enumeratedValue>
  17065. </enumeratedValues>
  17066. </field>
  17067. <field>
  17068. <name>ECX</name>
  17069. <description>Error Cancel Transfer</description>
  17070. <bitOffset>16</bitOffset>
  17071. <bitWidth>1</bitWidth>
  17072. <access>read-write</access>
  17073. <enumeratedValues>
  17074. <enumeratedValue>
  17075. <name>0</name>
  17076. <description>Normal operation</description>
  17077. <value>#0</value>
  17078. </enumeratedValue>
  17079. <enumeratedValue>
  17080. <name>1</name>
  17081. <description>Cancel the remaining data transfer in the same fashion as the CX bit. Stop the executing channel and force the minor loop to finish. The cancel takes effect after the last write of the current read/write sequence. The ECX bit clears itself after the cancel is honored. In addition to cancelling the transfer, ECX treats the cancel as an error condition, thus updating the Error Status register (DMAx_ES) and generating an optional error interrupt.</description>
  17082. <value>#1</value>
  17083. </enumeratedValue>
  17084. </enumeratedValues>
  17085. </field>
  17086. <field>
  17087. <name>CX</name>
  17088. <description>Cancel Transfer</description>
  17089. <bitOffset>17</bitOffset>
  17090. <bitWidth>1</bitWidth>
  17091. <access>read-write</access>
  17092. <enumeratedValues>
  17093. <enumeratedValue>
  17094. <name>0</name>
  17095. <description>Normal operation</description>
  17096. <value>#0</value>
  17097. </enumeratedValue>
  17098. <enumeratedValue>
  17099. <name>1</name>
  17100. <description>Cancel the remaining data transfer. Stop the executing channel and force the minor loop to finish. The cancel takes effect after the last write of the current read/write sequence. The CX bit clears itself after the cancel has been honored. This cancel retires the channel normally as if the minor loop was completed.</description>
  17101. <value>#1</value>
  17102. </enumeratedValue>
  17103. </enumeratedValues>
  17104. </field>
  17105. </fields>
  17106. </register>
  17107. <register>
  17108. <name>ES</name>
  17109. <description>Error Status Register</description>
  17110. <addressOffset>0x4</addressOffset>
  17111. <size>32</size>
  17112. <access>read-only</access>
  17113. <resetValue>0</resetValue>
  17114. <resetMask>0xFFFFFFFF</resetMask>
  17115. <fields>
  17116. <field>
  17117. <name>DBE</name>
  17118. <description>Destination Bus Error</description>
  17119. <bitOffset>0</bitOffset>
  17120. <bitWidth>1</bitWidth>
  17121. <access>read-only</access>
  17122. <enumeratedValues>
  17123. <enumeratedValue>
  17124. <name>0</name>
  17125. <description>No destination bus error</description>
  17126. <value>#0</value>
  17127. </enumeratedValue>
  17128. <enumeratedValue>
  17129. <name>1</name>
  17130. <description>The last recorded error was a bus error on a destination write</description>
  17131. <value>#1</value>
  17132. </enumeratedValue>
  17133. </enumeratedValues>
  17134. </field>
  17135. <field>
  17136. <name>SBE</name>
  17137. <description>Source Bus Error</description>
  17138. <bitOffset>1</bitOffset>
  17139. <bitWidth>1</bitWidth>
  17140. <access>read-only</access>
  17141. <enumeratedValues>
  17142. <enumeratedValue>
  17143. <name>0</name>
  17144. <description>No source bus error</description>
  17145. <value>#0</value>
  17146. </enumeratedValue>
  17147. <enumeratedValue>
  17148. <name>1</name>
  17149. <description>The last recorded error was a bus error on a source read</description>
  17150. <value>#1</value>
  17151. </enumeratedValue>
  17152. </enumeratedValues>
  17153. </field>
  17154. <field>
  17155. <name>SGE</name>
  17156. <description>Scatter/Gather Configuration Error</description>
  17157. <bitOffset>2</bitOffset>
  17158. <bitWidth>1</bitWidth>
  17159. <access>read-only</access>
  17160. <enumeratedValues>
  17161. <enumeratedValue>
  17162. <name>0</name>
  17163. <description>No scatter/gather configuration error</description>
  17164. <value>#0</value>
  17165. </enumeratedValue>
  17166. <enumeratedValue>
  17167. <name>1</name>
  17168. <description>The last recorded error was a configuration error detected in the TCDn_DLASTSGA field. This field is checked at the beginning of a scatter/gather operation after major loop completion if TCDn_CSR[ESG] is enabled. TCDn_DLASTSGA is not on a 32 byte boundary.</description>
  17169. <value>#1</value>
  17170. </enumeratedValue>
  17171. </enumeratedValues>
  17172. </field>
  17173. <field>
  17174. <name>NCE</name>
  17175. <description>NBYTES/CITER Configuration Error</description>
  17176. <bitOffset>3</bitOffset>
  17177. <bitWidth>1</bitWidth>
  17178. <access>read-only</access>
  17179. <enumeratedValues>
  17180. <enumeratedValue>
  17181. <name>0</name>
  17182. <description>No NBYTES/CITER configuration error</description>
  17183. <value>#0</value>
  17184. </enumeratedValue>
  17185. <enumeratedValue>
  17186. <name>1</name>
  17187. <description>The last recorded error was a configuration error detected in the TCDn_NBYTES or TCDn_CITER fields. TCDn_NBYTES is not a multiple of TCDn_ATTR[SSIZE] and TCDn_ATTR[DSIZE], or TCDn_CITER[CITER] is equal to zero, or TCDn_CITER[ELINK] is not equal to TCDn_BITER[ELINK]</description>
  17188. <value>#1</value>
  17189. </enumeratedValue>
  17190. </enumeratedValues>
  17191. </field>
  17192. <field>
  17193. <name>DOE</name>
  17194. <description>Destination Offset Error</description>
  17195. <bitOffset>4</bitOffset>
  17196. <bitWidth>1</bitWidth>
  17197. <access>read-only</access>
  17198. <enumeratedValues>
  17199. <enumeratedValue>
  17200. <name>0</name>
  17201. <description>No destination offset configuration error</description>
  17202. <value>#0</value>
  17203. </enumeratedValue>
  17204. <enumeratedValue>
  17205. <name>1</name>
  17206. <description>The last recorded error was a configuration error detected in the TCDn_DOFF field. TCDn_DOFF is inconsistent with TCDn_ATTR[DSIZE].</description>
  17207. <value>#1</value>
  17208. </enumeratedValue>
  17209. </enumeratedValues>
  17210. </field>
  17211. <field>
  17212. <name>DAE</name>
  17213. <description>Destination Address Error</description>
  17214. <bitOffset>5</bitOffset>
  17215. <bitWidth>1</bitWidth>
  17216. <access>read-only</access>
  17217. <enumeratedValues>
  17218. <enumeratedValue>
  17219. <name>0</name>
  17220. <description>No destination address configuration error</description>
  17221. <value>#0</value>
  17222. </enumeratedValue>
  17223. <enumeratedValue>
  17224. <name>1</name>
  17225. <description>The last recorded error was a configuration error detected in the TCDn_DADDR field. TCDn_DADDR is inconsistent with TCDn_ATTR[DSIZE].</description>
  17226. <value>#1</value>
  17227. </enumeratedValue>
  17228. </enumeratedValues>
  17229. </field>
  17230. <field>
  17231. <name>SOE</name>
  17232. <description>Source Offset Error</description>
  17233. <bitOffset>6</bitOffset>
  17234. <bitWidth>1</bitWidth>
  17235. <access>read-only</access>
  17236. <enumeratedValues>
  17237. <enumeratedValue>
  17238. <name>0</name>
  17239. <description>No source offset configuration error</description>
  17240. <value>#0</value>
  17241. </enumeratedValue>
  17242. <enumeratedValue>
  17243. <name>1</name>
  17244. <description>The last recorded error was a configuration error detected in the TCDn_SOFF field. TCDn_SOFF is inconsistent with TCDn_ATTR[SSIZE].</description>
  17245. <value>#1</value>
  17246. </enumeratedValue>
  17247. </enumeratedValues>
  17248. </field>
  17249. <field>
  17250. <name>SAE</name>
  17251. <description>Source Address Error</description>
  17252. <bitOffset>7</bitOffset>
  17253. <bitWidth>1</bitWidth>
  17254. <access>read-only</access>
  17255. <enumeratedValues>
  17256. <enumeratedValue>
  17257. <name>0</name>
  17258. <description>No source address configuration error.</description>
  17259. <value>#0</value>
  17260. </enumeratedValue>
  17261. <enumeratedValue>
  17262. <name>1</name>
  17263. <description>The last recorded error was a configuration error detected in the TCDn_SADDR field. TCDn_SADDR is inconsistent with TCDn_ATTR[SSIZE].</description>
  17264. <value>#1</value>
  17265. </enumeratedValue>
  17266. </enumeratedValues>
  17267. </field>
  17268. <field>
  17269. <name>ERRCHN</name>
  17270. <description>Error Channel Number or Canceled Channel Number</description>
  17271. <bitOffset>8</bitOffset>
  17272. <bitWidth>4</bitWidth>
  17273. <access>read-only</access>
  17274. </field>
  17275. <field>
  17276. <name>CPE</name>
  17277. <description>Channel Priority Error</description>
  17278. <bitOffset>14</bitOffset>
  17279. <bitWidth>1</bitWidth>
  17280. <access>read-only</access>
  17281. <enumeratedValues>
  17282. <enumeratedValue>
  17283. <name>0</name>
  17284. <description>No channel priority error</description>
  17285. <value>#0</value>
  17286. </enumeratedValue>
  17287. <enumeratedValue>
  17288. <name>1</name>
  17289. <description>The last recorded error was a configuration error in the channel priorities . Channel priorities are not unique.</description>
  17290. <value>#1</value>
  17291. </enumeratedValue>
  17292. </enumeratedValues>
  17293. </field>
  17294. <field>
  17295. <name>ECX</name>
  17296. <description>Transfer Canceled</description>
  17297. <bitOffset>16</bitOffset>
  17298. <bitWidth>1</bitWidth>
  17299. <access>read-only</access>
  17300. <enumeratedValues>
  17301. <enumeratedValue>
  17302. <name>0</name>
  17303. <description>No canceled transfers</description>
  17304. <value>#0</value>
  17305. </enumeratedValue>
  17306. <enumeratedValue>
  17307. <name>1</name>
  17308. <description>The last recorded entry was a canceled transfer by the error cancel transfer input</description>
  17309. <value>#1</value>
  17310. </enumeratedValue>
  17311. </enumeratedValues>
  17312. </field>
  17313. <field>
  17314. <name>VLD</name>
  17315. <description>Logical OR of all ERR status bits</description>
  17316. <bitOffset>31</bitOffset>
  17317. <bitWidth>1</bitWidth>
  17318. <access>read-only</access>
  17319. <enumeratedValues>
  17320. <enumeratedValue>
  17321. <name>0</name>
  17322. <description>No ERR bits are set</description>
  17323. <value>#0</value>
  17324. </enumeratedValue>
  17325. <enumeratedValue>
  17326. <name>1</name>
  17327. <description>At least one ERR bit is set indicating a valid error exists that has not been cleared</description>
  17328. <value>#1</value>
  17329. </enumeratedValue>
  17330. </enumeratedValues>
  17331. </field>
  17332. </fields>
  17333. </register>
  17334. <register>
  17335. <name>ERQ</name>
  17336. <description>Enable Request Register</description>
  17337. <addressOffset>0xC</addressOffset>
  17338. <size>32</size>
  17339. <access>read-write</access>
  17340. <resetValue>0</resetValue>
  17341. <resetMask>0xFFFFFFFF</resetMask>
  17342. <fields>
  17343. <field>
  17344. <name>ERQ0</name>
  17345. <description>Enable DMA Request 0</description>
  17346. <bitOffset>0</bitOffset>
  17347. <bitWidth>1</bitWidth>
  17348. <access>read-write</access>
  17349. <enumeratedValues>
  17350. <enumeratedValue>
  17351. <name>0</name>
  17352. <description>The DMA request signal for the corresponding channel is disabled</description>
  17353. <value>#0</value>
  17354. </enumeratedValue>
  17355. <enumeratedValue>
  17356. <name>1</name>
  17357. <description>The DMA request signal for the corresponding channel is enabled</description>
  17358. <value>#1</value>
  17359. </enumeratedValue>
  17360. </enumeratedValues>
  17361. </field>
  17362. <field>
  17363. <name>ERQ1</name>
  17364. <description>Enable DMA Request 1</description>
  17365. <bitOffset>1</bitOffset>
  17366. <bitWidth>1</bitWidth>
  17367. <access>read-write</access>
  17368. <enumeratedValues>
  17369. <enumeratedValue>
  17370. <name>0</name>
  17371. <description>The DMA request signal for the corresponding channel is disabled</description>
  17372. <value>#0</value>
  17373. </enumeratedValue>
  17374. <enumeratedValue>
  17375. <name>1</name>
  17376. <description>The DMA request signal for the corresponding channel is enabled</description>
  17377. <value>#1</value>
  17378. </enumeratedValue>
  17379. </enumeratedValues>
  17380. </field>
  17381. <field>
  17382. <name>ERQ2</name>
  17383. <description>Enable DMA Request 2</description>
  17384. <bitOffset>2</bitOffset>
  17385. <bitWidth>1</bitWidth>
  17386. <access>read-write</access>
  17387. <enumeratedValues>
  17388. <enumeratedValue>
  17389. <name>0</name>
  17390. <description>The DMA request signal for the corresponding channel is disabled</description>
  17391. <value>#0</value>
  17392. </enumeratedValue>
  17393. <enumeratedValue>
  17394. <name>1</name>
  17395. <description>The DMA request signal for the corresponding channel is enabled</description>
  17396. <value>#1</value>
  17397. </enumeratedValue>
  17398. </enumeratedValues>
  17399. </field>
  17400. <field>
  17401. <name>ERQ3</name>
  17402. <description>Enable DMA Request 3</description>
  17403. <bitOffset>3</bitOffset>
  17404. <bitWidth>1</bitWidth>
  17405. <access>read-write</access>
  17406. <enumeratedValues>
  17407. <enumeratedValue>
  17408. <name>0</name>
  17409. <description>The DMA request signal for the corresponding channel is disabled</description>
  17410. <value>#0</value>
  17411. </enumeratedValue>
  17412. <enumeratedValue>
  17413. <name>1</name>
  17414. <description>The DMA request signal for the corresponding channel is enabled</description>
  17415. <value>#1</value>
  17416. </enumeratedValue>
  17417. </enumeratedValues>
  17418. </field>
  17419. <field>
  17420. <name>ERQ4</name>
  17421. <description>Enable DMA Request 4</description>
  17422. <bitOffset>4</bitOffset>
  17423. <bitWidth>1</bitWidth>
  17424. <access>read-write</access>
  17425. <enumeratedValues>
  17426. <enumeratedValue>
  17427. <name>0</name>
  17428. <description>The DMA request signal for the corresponding channel is disabled</description>
  17429. <value>#0</value>
  17430. </enumeratedValue>
  17431. <enumeratedValue>
  17432. <name>1</name>
  17433. <description>The DMA request signal for the corresponding channel is enabled</description>
  17434. <value>#1</value>
  17435. </enumeratedValue>
  17436. </enumeratedValues>
  17437. </field>
  17438. <field>
  17439. <name>ERQ5</name>
  17440. <description>Enable DMA Request 5</description>
  17441. <bitOffset>5</bitOffset>
  17442. <bitWidth>1</bitWidth>
  17443. <access>read-write</access>
  17444. <enumeratedValues>
  17445. <enumeratedValue>
  17446. <name>0</name>
  17447. <description>The DMA request signal for the corresponding channel is disabled</description>
  17448. <value>#0</value>
  17449. </enumeratedValue>
  17450. <enumeratedValue>
  17451. <name>1</name>
  17452. <description>The DMA request signal for the corresponding channel is enabled</description>
  17453. <value>#1</value>
  17454. </enumeratedValue>
  17455. </enumeratedValues>
  17456. </field>
  17457. <field>
  17458. <name>ERQ6</name>
  17459. <description>Enable DMA Request 6</description>
  17460. <bitOffset>6</bitOffset>
  17461. <bitWidth>1</bitWidth>
  17462. <access>read-write</access>
  17463. <enumeratedValues>
  17464. <enumeratedValue>
  17465. <name>0</name>
  17466. <description>The DMA request signal for the corresponding channel is disabled</description>
  17467. <value>#0</value>
  17468. </enumeratedValue>
  17469. <enumeratedValue>
  17470. <name>1</name>
  17471. <description>The DMA request signal for the corresponding channel is enabled</description>
  17472. <value>#1</value>
  17473. </enumeratedValue>
  17474. </enumeratedValues>
  17475. </field>
  17476. <field>
  17477. <name>ERQ7</name>
  17478. <description>Enable DMA Request 7</description>
  17479. <bitOffset>7</bitOffset>
  17480. <bitWidth>1</bitWidth>
  17481. <access>read-write</access>
  17482. <enumeratedValues>
  17483. <enumeratedValue>
  17484. <name>0</name>
  17485. <description>The DMA request signal for the corresponding channel is disabled</description>
  17486. <value>#0</value>
  17487. </enumeratedValue>
  17488. <enumeratedValue>
  17489. <name>1</name>
  17490. <description>The DMA request signal for the corresponding channel is enabled</description>
  17491. <value>#1</value>
  17492. </enumeratedValue>
  17493. </enumeratedValues>
  17494. </field>
  17495. <field>
  17496. <name>ERQ8</name>
  17497. <description>Enable DMA Request 8</description>
  17498. <bitOffset>8</bitOffset>
  17499. <bitWidth>1</bitWidth>
  17500. <access>read-write</access>
  17501. <enumeratedValues>
  17502. <enumeratedValue>
  17503. <name>0</name>
  17504. <description>The DMA request signal for the corresponding channel is disabled</description>
  17505. <value>#0</value>
  17506. </enumeratedValue>
  17507. <enumeratedValue>
  17508. <name>1</name>
  17509. <description>The DMA request signal for the corresponding channel is enabled</description>
  17510. <value>#1</value>
  17511. </enumeratedValue>
  17512. </enumeratedValues>
  17513. </field>
  17514. <field>
  17515. <name>ERQ9</name>
  17516. <description>Enable DMA Request 9</description>
  17517. <bitOffset>9</bitOffset>
  17518. <bitWidth>1</bitWidth>
  17519. <access>read-write</access>
  17520. <enumeratedValues>
  17521. <enumeratedValue>
  17522. <name>0</name>
  17523. <description>The DMA request signal for the corresponding channel is disabled</description>
  17524. <value>#0</value>
  17525. </enumeratedValue>
  17526. <enumeratedValue>
  17527. <name>1</name>
  17528. <description>The DMA request signal for the corresponding channel is enabled</description>
  17529. <value>#1</value>
  17530. </enumeratedValue>
  17531. </enumeratedValues>
  17532. </field>
  17533. <field>
  17534. <name>ERQ10</name>
  17535. <description>Enable DMA Request 10</description>
  17536. <bitOffset>10</bitOffset>
  17537. <bitWidth>1</bitWidth>
  17538. <access>read-write</access>
  17539. <enumeratedValues>
  17540. <enumeratedValue>
  17541. <name>0</name>
  17542. <description>The DMA request signal for the corresponding channel is disabled</description>
  17543. <value>#0</value>
  17544. </enumeratedValue>
  17545. <enumeratedValue>
  17546. <name>1</name>
  17547. <description>The DMA request signal for the corresponding channel is enabled</description>
  17548. <value>#1</value>
  17549. </enumeratedValue>
  17550. </enumeratedValues>
  17551. </field>
  17552. <field>
  17553. <name>ERQ11</name>
  17554. <description>Enable DMA Request 11</description>
  17555. <bitOffset>11</bitOffset>
  17556. <bitWidth>1</bitWidth>
  17557. <access>read-write</access>
  17558. <enumeratedValues>
  17559. <enumeratedValue>
  17560. <name>0</name>
  17561. <description>The DMA request signal for the corresponding channel is disabled</description>
  17562. <value>#0</value>
  17563. </enumeratedValue>
  17564. <enumeratedValue>
  17565. <name>1</name>
  17566. <description>The DMA request signal for the corresponding channel is enabled</description>
  17567. <value>#1</value>
  17568. </enumeratedValue>
  17569. </enumeratedValues>
  17570. </field>
  17571. <field>
  17572. <name>ERQ12</name>
  17573. <description>Enable DMA Request 12</description>
  17574. <bitOffset>12</bitOffset>
  17575. <bitWidth>1</bitWidth>
  17576. <access>read-write</access>
  17577. <enumeratedValues>
  17578. <enumeratedValue>
  17579. <name>0</name>
  17580. <description>The DMA request signal for the corresponding channel is disabled</description>
  17581. <value>#0</value>
  17582. </enumeratedValue>
  17583. <enumeratedValue>
  17584. <name>1</name>
  17585. <description>The DMA request signal for the corresponding channel is enabled</description>
  17586. <value>#1</value>
  17587. </enumeratedValue>
  17588. </enumeratedValues>
  17589. </field>
  17590. <field>
  17591. <name>ERQ13</name>
  17592. <description>Enable DMA Request 13</description>
  17593. <bitOffset>13</bitOffset>
  17594. <bitWidth>1</bitWidth>
  17595. <access>read-write</access>
  17596. <enumeratedValues>
  17597. <enumeratedValue>
  17598. <name>0</name>
  17599. <description>The DMA request signal for the corresponding channel is disabled</description>
  17600. <value>#0</value>
  17601. </enumeratedValue>
  17602. <enumeratedValue>
  17603. <name>1</name>
  17604. <description>The DMA request signal for the corresponding channel is enabled</description>
  17605. <value>#1</value>
  17606. </enumeratedValue>
  17607. </enumeratedValues>
  17608. </field>
  17609. <field>
  17610. <name>ERQ14</name>
  17611. <description>Enable DMA Request 14</description>
  17612. <bitOffset>14</bitOffset>
  17613. <bitWidth>1</bitWidth>
  17614. <access>read-write</access>
  17615. <enumeratedValues>
  17616. <enumeratedValue>
  17617. <name>0</name>
  17618. <description>The DMA request signal for the corresponding channel is disabled</description>
  17619. <value>#0</value>
  17620. </enumeratedValue>
  17621. <enumeratedValue>
  17622. <name>1</name>
  17623. <description>The DMA request signal for the corresponding channel is enabled</description>
  17624. <value>#1</value>
  17625. </enumeratedValue>
  17626. </enumeratedValues>
  17627. </field>
  17628. <field>
  17629. <name>ERQ15</name>
  17630. <description>Enable DMA Request 15</description>
  17631. <bitOffset>15</bitOffset>
  17632. <bitWidth>1</bitWidth>
  17633. <access>read-write</access>
  17634. <enumeratedValues>
  17635. <enumeratedValue>
  17636. <name>0</name>
  17637. <description>The DMA request signal for the corresponding channel is disabled</description>
  17638. <value>#0</value>
  17639. </enumeratedValue>
  17640. <enumeratedValue>
  17641. <name>1</name>
  17642. <description>The DMA request signal for the corresponding channel is enabled</description>
  17643. <value>#1</value>
  17644. </enumeratedValue>
  17645. </enumeratedValues>
  17646. </field>
  17647. </fields>
  17648. </register>
  17649. <register>
  17650. <name>EEI</name>
  17651. <description>Enable Error Interrupt Register</description>
  17652. <addressOffset>0x14</addressOffset>
  17653. <size>32</size>
  17654. <access>read-write</access>
  17655. <resetValue>0</resetValue>
  17656. <resetMask>0xFFFFFFFF</resetMask>
  17657. <fields>
  17658. <field>
  17659. <name>EEI0</name>
  17660. <description>Enable Error Interrupt 0</description>
  17661. <bitOffset>0</bitOffset>
  17662. <bitWidth>1</bitWidth>
  17663. <access>read-write</access>
  17664. <enumeratedValues>
  17665. <enumeratedValue>
  17666. <name>0</name>
  17667. <description>The error signal for corresponding channel does not generate an error interrupt</description>
  17668. <value>#0</value>
  17669. </enumeratedValue>
  17670. <enumeratedValue>
  17671. <name>1</name>
  17672. <description>The assertion of the error signal for corresponding channel generates an error interrupt request</description>
  17673. <value>#1</value>
  17674. </enumeratedValue>
  17675. </enumeratedValues>
  17676. </field>
  17677. <field>
  17678. <name>EEI1</name>
  17679. <description>Enable Error Interrupt 1</description>
  17680. <bitOffset>1</bitOffset>
  17681. <bitWidth>1</bitWidth>
  17682. <access>read-write</access>
  17683. <enumeratedValues>
  17684. <enumeratedValue>
  17685. <name>0</name>
  17686. <description>The error signal for corresponding channel does not generate an error interrupt</description>
  17687. <value>#0</value>
  17688. </enumeratedValue>
  17689. <enumeratedValue>
  17690. <name>1</name>
  17691. <description>The assertion of the error signal for corresponding channel generates an error interrupt request</description>
  17692. <value>#1</value>
  17693. </enumeratedValue>
  17694. </enumeratedValues>
  17695. </field>
  17696. <field>
  17697. <name>EEI2</name>
  17698. <description>Enable Error Interrupt 2</description>
  17699. <bitOffset>2</bitOffset>
  17700. <bitWidth>1</bitWidth>
  17701. <access>read-write</access>
  17702. <enumeratedValues>
  17703. <enumeratedValue>
  17704. <name>0</name>
  17705. <description>The error signal for corresponding channel does not generate an error interrupt</description>
  17706. <value>#0</value>
  17707. </enumeratedValue>
  17708. <enumeratedValue>
  17709. <name>1</name>
  17710. <description>The assertion of the error signal for corresponding channel generates an error interrupt request</description>
  17711. <value>#1</value>
  17712. </enumeratedValue>
  17713. </enumeratedValues>
  17714. </field>
  17715. <field>
  17716. <name>EEI3</name>
  17717. <description>Enable Error Interrupt 3</description>
  17718. <bitOffset>3</bitOffset>
  17719. <bitWidth>1</bitWidth>
  17720. <access>read-write</access>
  17721. <enumeratedValues>
  17722. <enumeratedValue>
  17723. <name>0</name>
  17724. <description>The error signal for corresponding channel does not generate an error interrupt</description>
  17725. <value>#0</value>
  17726. </enumeratedValue>
  17727. <enumeratedValue>
  17728. <name>1</name>
  17729. <description>The assertion of the error signal for corresponding channel generates an error interrupt request</description>
  17730. <value>#1</value>
  17731. </enumeratedValue>
  17732. </enumeratedValues>
  17733. </field>
  17734. <field>
  17735. <name>EEI4</name>
  17736. <description>Enable Error Interrupt 4</description>
  17737. <bitOffset>4</bitOffset>
  17738. <bitWidth>1</bitWidth>
  17739. <access>read-write</access>
  17740. <enumeratedValues>
  17741. <enumeratedValue>
  17742. <name>0</name>
  17743. <description>The error signal for corresponding channel does not generate an error interrupt</description>
  17744. <value>#0</value>
  17745. </enumeratedValue>
  17746. <enumeratedValue>
  17747. <name>1</name>
  17748. <description>The assertion of the error signal for corresponding channel generates an error interrupt request</description>
  17749. <value>#1</value>
  17750. </enumeratedValue>
  17751. </enumeratedValues>
  17752. </field>
  17753. <field>
  17754. <name>EEI5</name>
  17755. <description>Enable Error Interrupt 5</description>
  17756. <bitOffset>5</bitOffset>
  17757. <bitWidth>1</bitWidth>
  17758. <access>read-write</access>
  17759. <enumeratedValues>
  17760. <enumeratedValue>
  17761. <name>0</name>
  17762. <description>The error signal for corresponding channel does not generate an error interrupt</description>
  17763. <value>#0</value>
  17764. </enumeratedValue>
  17765. <enumeratedValue>
  17766. <name>1</name>
  17767. <description>The assertion of the error signal for corresponding channel generates an error interrupt request</description>
  17768. <value>#1</value>
  17769. </enumeratedValue>
  17770. </enumeratedValues>
  17771. </field>
  17772. <field>
  17773. <name>EEI6</name>
  17774. <description>Enable Error Interrupt 6</description>
  17775. <bitOffset>6</bitOffset>
  17776. <bitWidth>1</bitWidth>
  17777. <access>read-write</access>
  17778. <enumeratedValues>
  17779. <enumeratedValue>
  17780. <name>0</name>
  17781. <description>The error signal for corresponding channel does not generate an error interrupt</description>
  17782. <value>#0</value>
  17783. </enumeratedValue>
  17784. <enumeratedValue>
  17785. <name>1</name>
  17786. <description>The assertion of the error signal for corresponding channel generates an error interrupt request</description>
  17787. <value>#1</value>
  17788. </enumeratedValue>
  17789. </enumeratedValues>
  17790. </field>
  17791. <field>
  17792. <name>EEI7</name>
  17793. <description>Enable Error Interrupt 7</description>
  17794. <bitOffset>7</bitOffset>
  17795. <bitWidth>1</bitWidth>
  17796. <access>read-write</access>
  17797. <enumeratedValues>
  17798. <enumeratedValue>
  17799. <name>0</name>
  17800. <description>The error signal for corresponding channel does not generate an error interrupt</description>
  17801. <value>#0</value>
  17802. </enumeratedValue>
  17803. <enumeratedValue>
  17804. <name>1</name>
  17805. <description>The assertion of the error signal for corresponding channel generates an error interrupt request</description>
  17806. <value>#1</value>
  17807. </enumeratedValue>
  17808. </enumeratedValues>
  17809. </field>
  17810. <field>
  17811. <name>EEI8</name>
  17812. <description>Enable Error Interrupt 8</description>
  17813. <bitOffset>8</bitOffset>
  17814. <bitWidth>1</bitWidth>
  17815. <access>read-write</access>
  17816. <enumeratedValues>
  17817. <enumeratedValue>
  17818. <name>0</name>
  17819. <description>The error signal for corresponding channel does not generate an error interrupt</description>
  17820. <value>#0</value>
  17821. </enumeratedValue>
  17822. <enumeratedValue>
  17823. <name>1</name>
  17824. <description>The assertion of the error signal for corresponding channel generates an error interrupt request</description>
  17825. <value>#1</value>
  17826. </enumeratedValue>
  17827. </enumeratedValues>
  17828. </field>
  17829. <field>
  17830. <name>EEI9</name>
  17831. <description>Enable Error Interrupt 9</description>
  17832. <bitOffset>9</bitOffset>
  17833. <bitWidth>1</bitWidth>
  17834. <access>read-write</access>
  17835. <enumeratedValues>
  17836. <enumeratedValue>
  17837. <name>0</name>
  17838. <description>The error signal for corresponding channel does not generate an error interrupt</description>
  17839. <value>#0</value>
  17840. </enumeratedValue>
  17841. <enumeratedValue>
  17842. <name>1</name>
  17843. <description>The assertion of the error signal for corresponding channel generates an error interrupt request</description>
  17844. <value>#1</value>
  17845. </enumeratedValue>
  17846. </enumeratedValues>
  17847. </field>
  17848. <field>
  17849. <name>EEI10</name>
  17850. <description>Enable Error Interrupt 10</description>
  17851. <bitOffset>10</bitOffset>
  17852. <bitWidth>1</bitWidth>
  17853. <access>read-write</access>
  17854. <enumeratedValues>
  17855. <enumeratedValue>
  17856. <name>0</name>
  17857. <description>The error signal for corresponding channel does not generate an error interrupt</description>
  17858. <value>#0</value>
  17859. </enumeratedValue>
  17860. <enumeratedValue>
  17861. <name>1</name>
  17862. <description>The assertion of the error signal for corresponding channel generates an error interrupt request</description>
  17863. <value>#1</value>
  17864. </enumeratedValue>
  17865. </enumeratedValues>
  17866. </field>
  17867. <field>
  17868. <name>EEI11</name>
  17869. <description>Enable Error Interrupt 11</description>
  17870. <bitOffset>11</bitOffset>
  17871. <bitWidth>1</bitWidth>
  17872. <access>read-write</access>
  17873. <enumeratedValues>
  17874. <enumeratedValue>
  17875. <name>0</name>
  17876. <description>The error signal for corresponding channel does not generate an error interrupt</description>
  17877. <value>#0</value>
  17878. </enumeratedValue>
  17879. <enumeratedValue>
  17880. <name>1</name>
  17881. <description>The assertion of the error signal for corresponding channel generates an error interrupt request</description>
  17882. <value>#1</value>
  17883. </enumeratedValue>
  17884. </enumeratedValues>
  17885. </field>
  17886. <field>
  17887. <name>EEI12</name>
  17888. <description>Enable Error Interrupt 12</description>
  17889. <bitOffset>12</bitOffset>
  17890. <bitWidth>1</bitWidth>
  17891. <access>read-write</access>
  17892. <enumeratedValues>
  17893. <enumeratedValue>
  17894. <name>0</name>
  17895. <description>The error signal for corresponding channel does not generate an error interrupt</description>
  17896. <value>#0</value>
  17897. </enumeratedValue>
  17898. <enumeratedValue>
  17899. <name>1</name>
  17900. <description>The assertion of the error signal for corresponding channel generates an error interrupt request</description>
  17901. <value>#1</value>
  17902. </enumeratedValue>
  17903. </enumeratedValues>
  17904. </field>
  17905. <field>
  17906. <name>EEI13</name>
  17907. <description>Enable Error Interrupt 13</description>
  17908. <bitOffset>13</bitOffset>
  17909. <bitWidth>1</bitWidth>
  17910. <access>read-write</access>
  17911. <enumeratedValues>
  17912. <enumeratedValue>
  17913. <name>0</name>
  17914. <description>The error signal for corresponding channel does not generate an error interrupt</description>
  17915. <value>#0</value>
  17916. </enumeratedValue>
  17917. <enumeratedValue>
  17918. <name>1</name>
  17919. <description>The assertion of the error signal for corresponding channel generates an error interrupt request</description>
  17920. <value>#1</value>
  17921. </enumeratedValue>
  17922. </enumeratedValues>
  17923. </field>
  17924. <field>
  17925. <name>EEI14</name>
  17926. <description>Enable Error Interrupt 14</description>
  17927. <bitOffset>14</bitOffset>
  17928. <bitWidth>1</bitWidth>
  17929. <access>read-write</access>
  17930. <enumeratedValues>
  17931. <enumeratedValue>
  17932. <name>0</name>
  17933. <description>The error signal for corresponding channel does not generate an error interrupt</description>
  17934. <value>#0</value>
  17935. </enumeratedValue>
  17936. <enumeratedValue>
  17937. <name>1</name>
  17938. <description>The assertion of the error signal for corresponding channel generates an error interrupt request</description>
  17939. <value>#1</value>
  17940. </enumeratedValue>
  17941. </enumeratedValues>
  17942. </field>
  17943. <field>
  17944. <name>EEI15</name>
  17945. <description>Enable Error Interrupt 15</description>
  17946. <bitOffset>15</bitOffset>
  17947. <bitWidth>1</bitWidth>
  17948. <access>read-write</access>
  17949. <enumeratedValues>
  17950. <enumeratedValue>
  17951. <name>0</name>
  17952. <description>The error signal for corresponding channel does not generate an error interrupt</description>
  17953. <value>#0</value>
  17954. </enumeratedValue>
  17955. <enumeratedValue>
  17956. <name>1</name>
  17957. <description>The assertion of the error signal for corresponding channel generates an error interrupt request</description>
  17958. <value>#1</value>
  17959. </enumeratedValue>
  17960. </enumeratedValues>
  17961. </field>
  17962. </fields>
  17963. </register>
  17964. <register>
  17965. <name>CEEI</name>
  17966. <description>Clear Enable Error Interrupt Register</description>
  17967. <addressOffset>0x18</addressOffset>
  17968. <size>8</size>
  17969. <access>write-only</access>
  17970. <resetValue>0</resetValue>
  17971. <resetMask>0xFF</resetMask>
  17972. <fields>
  17973. <field>
  17974. <name>CEEI</name>
  17975. <description>Clear Enable Error Interrupt</description>
  17976. <bitOffset>0</bitOffset>
  17977. <bitWidth>4</bitWidth>
  17978. <access>write-only</access>
  17979. </field>
  17980. <field>
  17981. <name>CAEE</name>
  17982. <description>Clear All Enable Error Interrupts</description>
  17983. <bitOffset>6</bitOffset>
  17984. <bitWidth>1</bitWidth>
  17985. <access>write-only</access>
  17986. <enumeratedValues>
  17987. <enumeratedValue>
  17988. <name>0</name>
  17989. <description>Clear only the EEI bit specified in the CEEI field</description>
  17990. <value>#0</value>
  17991. </enumeratedValue>
  17992. <enumeratedValue>
  17993. <name>1</name>
  17994. <description>Clear all bits in EEI</description>
  17995. <value>#1</value>
  17996. </enumeratedValue>
  17997. </enumeratedValues>
  17998. </field>
  17999. <field>
  18000. <name>NOP</name>
  18001. <description>No Op enable</description>
  18002. <bitOffset>7</bitOffset>
  18003. <bitWidth>1</bitWidth>
  18004. <access>write-only</access>
  18005. <enumeratedValues>
  18006. <enumeratedValue>
  18007. <name>0</name>
  18008. <description>Normal operation</description>
  18009. <value>#0</value>
  18010. </enumeratedValue>
  18011. <enumeratedValue>
  18012. <name>1</name>
  18013. <description>No operation, ignore the other bits in this register</description>
  18014. <value>#1</value>
  18015. </enumeratedValue>
  18016. </enumeratedValues>
  18017. </field>
  18018. </fields>
  18019. </register>
  18020. <register>
  18021. <name>SEEI</name>
  18022. <description>Set Enable Error Interrupt Register</description>
  18023. <addressOffset>0x19</addressOffset>
  18024. <size>8</size>
  18025. <access>write-only</access>
  18026. <resetValue>0</resetValue>
  18027. <resetMask>0xFF</resetMask>
  18028. <fields>
  18029. <field>
  18030. <name>SEEI</name>
  18031. <description>Set Enable Error Interrupt</description>
  18032. <bitOffset>0</bitOffset>
  18033. <bitWidth>4</bitWidth>
  18034. <access>write-only</access>
  18035. </field>
  18036. <field>
  18037. <name>SAEE</name>
  18038. <description>Sets All Enable Error Interrupts</description>
  18039. <bitOffset>6</bitOffset>
  18040. <bitWidth>1</bitWidth>
  18041. <access>write-only</access>
  18042. <enumeratedValues>
  18043. <enumeratedValue>
  18044. <name>0</name>
  18045. <description>Set only the EEI bit specified in the SEEI field.</description>
  18046. <value>#0</value>
  18047. </enumeratedValue>
  18048. <enumeratedValue>
  18049. <name>1</name>
  18050. <description>Sets all bits in EEI</description>
  18051. <value>#1</value>
  18052. </enumeratedValue>
  18053. </enumeratedValues>
  18054. </field>
  18055. <field>
  18056. <name>NOP</name>
  18057. <description>No Op enable</description>
  18058. <bitOffset>7</bitOffset>
  18059. <bitWidth>1</bitWidth>
  18060. <access>write-only</access>
  18061. <enumeratedValues>
  18062. <enumeratedValue>
  18063. <name>0</name>
  18064. <description>Normal operation</description>
  18065. <value>#0</value>
  18066. </enumeratedValue>
  18067. <enumeratedValue>
  18068. <name>1</name>
  18069. <description>No operation, ignore the other bits in this register</description>
  18070. <value>#1</value>
  18071. </enumeratedValue>
  18072. </enumeratedValues>
  18073. </field>
  18074. </fields>
  18075. </register>
  18076. <register>
  18077. <name>CERQ</name>
  18078. <description>Clear Enable Request Register</description>
  18079. <addressOffset>0x1A</addressOffset>
  18080. <size>8</size>
  18081. <access>write-only</access>
  18082. <resetValue>0</resetValue>
  18083. <resetMask>0xFF</resetMask>
  18084. <fields>
  18085. <field>
  18086. <name>CERQ</name>
  18087. <description>Clear Enable Request</description>
  18088. <bitOffset>0</bitOffset>
  18089. <bitWidth>4</bitWidth>
  18090. <access>write-only</access>
  18091. </field>
  18092. <field>
  18093. <name>CAER</name>
  18094. <description>Clear All Enable Requests</description>
  18095. <bitOffset>6</bitOffset>
  18096. <bitWidth>1</bitWidth>
  18097. <access>write-only</access>
  18098. <enumeratedValues>
  18099. <enumeratedValue>
  18100. <name>0</name>
  18101. <description>Clear only the ERQ bit specified in the CERQ field</description>
  18102. <value>#0</value>
  18103. </enumeratedValue>
  18104. <enumeratedValue>
  18105. <name>1</name>
  18106. <description>Clear all bits in ERQ</description>
  18107. <value>#1</value>
  18108. </enumeratedValue>
  18109. </enumeratedValues>
  18110. </field>
  18111. <field>
  18112. <name>NOP</name>
  18113. <description>No Op enable</description>
  18114. <bitOffset>7</bitOffset>
  18115. <bitWidth>1</bitWidth>
  18116. <access>write-only</access>
  18117. <enumeratedValues>
  18118. <enumeratedValue>
  18119. <name>0</name>
  18120. <description>Normal operation</description>
  18121. <value>#0</value>
  18122. </enumeratedValue>
  18123. <enumeratedValue>
  18124. <name>1</name>
  18125. <description>No operation, ignore the other bits in this register</description>
  18126. <value>#1</value>
  18127. </enumeratedValue>
  18128. </enumeratedValues>
  18129. </field>
  18130. </fields>
  18131. </register>
  18132. <register>
  18133. <name>SERQ</name>
  18134. <description>Set Enable Request Register</description>
  18135. <addressOffset>0x1B</addressOffset>
  18136. <size>8</size>
  18137. <access>write-only</access>
  18138. <resetValue>0</resetValue>
  18139. <resetMask>0xFF</resetMask>
  18140. <fields>
  18141. <field>
  18142. <name>SERQ</name>
  18143. <description>Set enable request</description>
  18144. <bitOffset>0</bitOffset>
  18145. <bitWidth>4</bitWidth>
  18146. <access>write-only</access>
  18147. </field>
  18148. <field>
  18149. <name>SAER</name>
  18150. <description>Set All Enable Requests</description>
  18151. <bitOffset>6</bitOffset>
  18152. <bitWidth>1</bitWidth>
  18153. <access>write-only</access>
  18154. <enumeratedValues>
  18155. <enumeratedValue>
  18156. <name>0</name>
  18157. <description>Set only the ERQ bit specified in the SERQ field</description>
  18158. <value>#0</value>
  18159. </enumeratedValue>
  18160. <enumeratedValue>
  18161. <name>1</name>
  18162. <description>Set all bits in ERQ</description>
  18163. <value>#1</value>
  18164. </enumeratedValue>
  18165. </enumeratedValues>
  18166. </field>
  18167. <field>
  18168. <name>NOP</name>
  18169. <description>No Op enable</description>
  18170. <bitOffset>7</bitOffset>
  18171. <bitWidth>1</bitWidth>
  18172. <access>write-only</access>
  18173. <enumeratedValues>
  18174. <enumeratedValue>
  18175. <name>0</name>
  18176. <description>Normal operation</description>
  18177. <value>#0</value>
  18178. </enumeratedValue>
  18179. <enumeratedValue>
  18180. <name>1</name>
  18181. <description>No operation, ignore the other bits in this register</description>
  18182. <value>#1</value>
  18183. </enumeratedValue>
  18184. </enumeratedValues>
  18185. </field>
  18186. </fields>
  18187. </register>
  18188. <register>
  18189. <name>CDNE</name>
  18190. <description>Clear DONE Status Bit Register</description>
  18191. <addressOffset>0x1C</addressOffset>
  18192. <size>8</size>
  18193. <access>write-only</access>
  18194. <resetValue>0</resetValue>
  18195. <resetMask>0xFF</resetMask>
  18196. <fields>
  18197. <field>
  18198. <name>CDNE</name>
  18199. <description>Clear DONE Bit</description>
  18200. <bitOffset>0</bitOffset>
  18201. <bitWidth>4</bitWidth>
  18202. <access>write-only</access>
  18203. </field>
  18204. <field>
  18205. <name>CADN</name>
  18206. <description>Clears All DONE Bits</description>
  18207. <bitOffset>6</bitOffset>
  18208. <bitWidth>1</bitWidth>
  18209. <access>write-only</access>
  18210. <enumeratedValues>
  18211. <enumeratedValue>
  18212. <name>0</name>
  18213. <description>Clears only the TCDn_CSR[DONE] bit specified in the CDNE field</description>
  18214. <value>#0</value>
  18215. </enumeratedValue>
  18216. <enumeratedValue>
  18217. <name>1</name>
  18218. <description>Clears all bits in TCDn_CSR[DONE]</description>
  18219. <value>#1</value>
  18220. </enumeratedValue>
  18221. </enumeratedValues>
  18222. </field>
  18223. <field>
  18224. <name>NOP</name>
  18225. <description>No Op enable</description>
  18226. <bitOffset>7</bitOffset>
  18227. <bitWidth>1</bitWidth>
  18228. <access>write-only</access>
  18229. <enumeratedValues>
  18230. <enumeratedValue>
  18231. <name>0</name>
  18232. <description>Normal operation</description>
  18233. <value>#0</value>
  18234. </enumeratedValue>
  18235. <enumeratedValue>
  18236. <name>1</name>
  18237. <description>No operation, ignore the other bits in this register</description>
  18238. <value>#1</value>
  18239. </enumeratedValue>
  18240. </enumeratedValues>
  18241. </field>
  18242. </fields>
  18243. </register>
  18244. <register>
  18245. <name>SSRT</name>
  18246. <description>Set START Bit Register</description>
  18247. <addressOffset>0x1D</addressOffset>
  18248. <size>8</size>
  18249. <access>write-only</access>
  18250. <resetValue>0</resetValue>
  18251. <resetMask>0xFF</resetMask>
  18252. <fields>
  18253. <field>
  18254. <name>SSRT</name>
  18255. <description>Set START Bit</description>
  18256. <bitOffset>0</bitOffset>
  18257. <bitWidth>4</bitWidth>
  18258. <access>write-only</access>
  18259. </field>
  18260. <field>
  18261. <name>SAST</name>
  18262. <description>Set All START Bits (activates all channels)</description>
  18263. <bitOffset>6</bitOffset>
  18264. <bitWidth>1</bitWidth>
  18265. <access>write-only</access>
  18266. <enumeratedValues>
  18267. <enumeratedValue>
  18268. <name>0</name>
  18269. <description>Set only the TCDn_CSR[START] bit specified in the SSRT field</description>
  18270. <value>#0</value>
  18271. </enumeratedValue>
  18272. <enumeratedValue>
  18273. <name>1</name>
  18274. <description>Set all bits in TCDn_CSR[START]</description>
  18275. <value>#1</value>
  18276. </enumeratedValue>
  18277. </enumeratedValues>
  18278. </field>
  18279. <field>
  18280. <name>NOP</name>
  18281. <description>No Op enable</description>
  18282. <bitOffset>7</bitOffset>
  18283. <bitWidth>1</bitWidth>
  18284. <access>write-only</access>
  18285. <enumeratedValues>
  18286. <enumeratedValue>
  18287. <name>0</name>
  18288. <description>Normal operation</description>
  18289. <value>#0</value>
  18290. </enumeratedValue>
  18291. <enumeratedValue>
  18292. <name>1</name>
  18293. <description>No operation, ignore the other bits in this register</description>
  18294. <value>#1</value>
  18295. </enumeratedValue>
  18296. </enumeratedValues>
  18297. </field>
  18298. </fields>
  18299. </register>
  18300. <register>
  18301. <name>CERR</name>
  18302. <description>Clear Error Register</description>
  18303. <addressOffset>0x1E</addressOffset>
  18304. <size>8</size>
  18305. <access>write-only</access>
  18306. <resetValue>0</resetValue>
  18307. <resetMask>0xFF</resetMask>
  18308. <fields>
  18309. <field>
  18310. <name>CERR</name>
  18311. <description>Clear Error Indicator</description>
  18312. <bitOffset>0</bitOffset>
  18313. <bitWidth>4</bitWidth>
  18314. <access>write-only</access>
  18315. </field>
  18316. <field>
  18317. <name>CAEI</name>
  18318. <description>Clear All Error Indicators</description>
  18319. <bitOffset>6</bitOffset>
  18320. <bitWidth>1</bitWidth>
  18321. <access>write-only</access>
  18322. <enumeratedValues>
  18323. <enumeratedValue>
  18324. <name>0</name>
  18325. <description>Clear only the ERR bit specified in the CERR field</description>
  18326. <value>#0</value>
  18327. </enumeratedValue>
  18328. <enumeratedValue>
  18329. <name>1</name>
  18330. <description>Clear all bits in ERR</description>
  18331. <value>#1</value>
  18332. </enumeratedValue>
  18333. </enumeratedValues>
  18334. </field>
  18335. <field>
  18336. <name>NOP</name>
  18337. <description>No Op enable</description>
  18338. <bitOffset>7</bitOffset>
  18339. <bitWidth>1</bitWidth>
  18340. <access>write-only</access>
  18341. <enumeratedValues>
  18342. <enumeratedValue>
  18343. <name>0</name>
  18344. <description>Normal operation</description>
  18345. <value>#0</value>
  18346. </enumeratedValue>
  18347. <enumeratedValue>
  18348. <name>1</name>
  18349. <description>No operation, ignore the other bits in this register</description>
  18350. <value>#1</value>
  18351. </enumeratedValue>
  18352. </enumeratedValues>
  18353. </field>
  18354. </fields>
  18355. </register>
  18356. <register>
  18357. <name>CINT</name>
  18358. <description>Clear Interrupt Request Register</description>
  18359. <addressOffset>0x1F</addressOffset>
  18360. <size>8</size>
  18361. <access>write-only</access>
  18362. <resetValue>0</resetValue>
  18363. <resetMask>0xFF</resetMask>
  18364. <fields>
  18365. <field>
  18366. <name>CINT</name>
  18367. <description>Clear Interrupt Request</description>
  18368. <bitOffset>0</bitOffset>
  18369. <bitWidth>4</bitWidth>
  18370. <access>write-only</access>
  18371. </field>
  18372. <field>
  18373. <name>CAIR</name>
  18374. <description>Clear All Interrupt Requests</description>
  18375. <bitOffset>6</bitOffset>
  18376. <bitWidth>1</bitWidth>
  18377. <access>write-only</access>
  18378. <enumeratedValues>
  18379. <enumeratedValue>
  18380. <name>0</name>
  18381. <description>Clear only the INT bit specified in the CINT field</description>
  18382. <value>#0</value>
  18383. </enumeratedValue>
  18384. <enumeratedValue>
  18385. <name>1</name>
  18386. <description>Clear all bits in INT</description>
  18387. <value>#1</value>
  18388. </enumeratedValue>
  18389. </enumeratedValues>
  18390. </field>
  18391. <field>
  18392. <name>NOP</name>
  18393. <description>No Op enable</description>
  18394. <bitOffset>7</bitOffset>
  18395. <bitWidth>1</bitWidth>
  18396. <access>write-only</access>
  18397. <enumeratedValues>
  18398. <enumeratedValue>
  18399. <name>0</name>
  18400. <description>Normal operation</description>
  18401. <value>#0</value>
  18402. </enumeratedValue>
  18403. <enumeratedValue>
  18404. <name>1</name>
  18405. <description>No operation, ignore the other bits in this register</description>
  18406. <value>#1</value>
  18407. </enumeratedValue>
  18408. </enumeratedValues>
  18409. </field>
  18410. </fields>
  18411. </register>
  18412. <register>
  18413. <name>INT</name>
  18414. <description>Interrupt Request Register</description>
  18415. <addressOffset>0x24</addressOffset>
  18416. <size>32</size>
  18417. <access>read-write</access>
  18418. <resetValue>0</resetValue>
  18419. <resetMask>0xFFFFFFFF</resetMask>
  18420. <fields>
  18421. <field>
  18422. <name>INT0</name>
  18423. <description>Interrupt Request 0</description>
  18424. <bitOffset>0</bitOffset>
  18425. <bitWidth>1</bitWidth>
  18426. <access>read-write</access>
  18427. <enumeratedValues>
  18428. <enumeratedValue>
  18429. <name>0</name>
  18430. <description>The interrupt request for corresponding channel is cleared</description>
  18431. <value>#0</value>
  18432. </enumeratedValue>
  18433. <enumeratedValue>
  18434. <name>1</name>
  18435. <description>The interrupt request for corresponding channel is active</description>
  18436. <value>#1</value>
  18437. </enumeratedValue>
  18438. </enumeratedValues>
  18439. </field>
  18440. <field>
  18441. <name>INT1</name>
  18442. <description>Interrupt Request 1</description>
  18443. <bitOffset>1</bitOffset>
  18444. <bitWidth>1</bitWidth>
  18445. <access>read-write</access>
  18446. <enumeratedValues>
  18447. <enumeratedValue>
  18448. <name>0</name>
  18449. <description>The interrupt request for corresponding channel is cleared</description>
  18450. <value>#0</value>
  18451. </enumeratedValue>
  18452. <enumeratedValue>
  18453. <name>1</name>
  18454. <description>The interrupt request for corresponding channel is active</description>
  18455. <value>#1</value>
  18456. </enumeratedValue>
  18457. </enumeratedValues>
  18458. </field>
  18459. <field>
  18460. <name>INT2</name>
  18461. <description>Interrupt Request 2</description>
  18462. <bitOffset>2</bitOffset>
  18463. <bitWidth>1</bitWidth>
  18464. <access>read-write</access>
  18465. <enumeratedValues>
  18466. <enumeratedValue>
  18467. <name>0</name>
  18468. <description>The interrupt request for corresponding channel is cleared</description>
  18469. <value>#0</value>
  18470. </enumeratedValue>
  18471. <enumeratedValue>
  18472. <name>1</name>
  18473. <description>The interrupt request for corresponding channel is active</description>
  18474. <value>#1</value>
  18475. </enumeratedValue>
  18476. </enumeratedValues>
  18477. </field>
  18478. <field>
  18479. <name>INT3</name>
  18480. <description>Interrupt Request 3</description>
  18481. <bitOffset>3</bitOffset>
  18482. <bitWidth>1</bitWidth>
  18483. <access>read-write</access>
  18484. <enumeratedValues>
  18485. <enumeratedValue>
  18486. <name>0</name>
  18487. <description>The interrupt request for corresponding channel is cleared</description>
  18488. <value>#0</value>
  18489. </enumeratedValue>
  18490. <enumeratedValue>
  18491. <name>1</name>
  18492. <description>The interrupt request for corresponding channel is active</description>
  18493. <value>#1</value>
  18494. </enumeratedValue>
  18495. </enumeratedValues>
  18496. </field>
  18497. <field>
  18498. <name>INT4</name>
  18499. <description>Interrupt Request 4</description>
  18500. <bitOffset>4</bitOffset>
  18501. <bitWidth>1</bitWidth>
  18502. <access>read-write</access>
  18503. <enumeratedValues>
  18504. <enumeratedValue>
  18505. <name>0</name>
  18506. <description>The interrupt request for corresponding channel is cleared</description>
  18507. <value>#0</value>
  18508. </enumeratedValue>
  18509. <enumeratedValue>
  18510. <name>1</name>
  18511. <description>The interrupt request for corresponding channel is active</description>
  18512. <value>#1</value>
  18513. </enumeratedValue>
  18514. </enumeratedValues>
  18515. </field>
  18516. <field>
  18517. <name>INT5</name>
  18518. <description>Interrupt Request 5</description>
  18519. <bitOffset>5</bitOffset>
  18520. <bitWidth>1</bitWidth>
  18521. <access>read-write</access>
  18522. <enumeratedValues>
  18523. <enumeratedValue>
  18524. <name>0</name>
  18525. <description>The interrupt request for corresponding channel is cleared</description>
  18526. <value>#0</value>
  18527. </enumeratedValue>
  18528. <enumeratedValue>
  18529. <name>1</name>
  18530. <description>The interrupt request for corresponding channel is active</description>
  18531. <value>#1</value>
  18532. </enumeratedValue>
  18533. </enumeratedValues>
  18534. </field>
  18535. <field>
  18536. <name>INT6</name>
  18537. <description>Interrupt Request 6</description>
  18538. <bitOffset>6</bitOffset>
  18539. <bitWidth>1</bitWidth>
  18540. <access>read-write</access>
  18541. <enumeratedValues>
  18542. <enumeratedValue>
  18543. <name>0</name>
  18544. <description>The interrupt request for corresponding channel is cleared</description>
  18545. <value>#0</value>
  18546. </enumeratedValue>
  18547. <enumeratedValue>
  18548. <name>1</name>
  18549. <description>The interrupt request for corresponding channel is active</description>
  18550. <value>#1</value>
  18551. </enumeratedValue>
  18552. </enumeratedValues>
  18553. </field>
  18554. <field>
  18555. <name>INT7</name>
  18556. <description>Interrupt Request 7</description>
  18557. <bitOffset>7</bitOffset>
  18558. <bitWidth>1</bitWidth>
  18559. <access>read-write</access>
  18560. <enumeratedValues>
  18561. <enumeratedValue>
  18562. <name>0</name>
  18563. <description>The interrupt request for corresponding channel is cleared</description>
  18564. <value>#0</value>
  18565. </enumeratedValue>
  18566. <enumeratedValue>
  18567. <name>1</name>
  18568. <description>The interrupt request for corresponding channel is active</description>
  18569. <value>#1</value>
  18570. </enumeratedValue>
  18571. </enumeratedValues>
  18572. </field>
  18573. <field>
  18574. <name>INT8</name>
  18575. <description>Interrupt Request 8</description>
  18576. <bitOffset>8</bitOffset>
  18577. <bitWidth>1</bitWidth>
  18578. <access>read-write</access>
  18579. <enumeratedValues>
  18580. <enumeratedValue>
  18581. <name>0</name>
  18582. <description>The interrupt request for corresponding channel is cleared</description>
  18583. <value>#0</value>
  18584. </enumeratedValue>
  18585. <enumeratedValue>
  18586. <name>1</name>
  18587. <description>The interrupt request for corresponding channel is active</description>
  18588. <value>#1</value>
  18589. </enumeratedValue>
  18590. </enumeratedValues>
  18591. </field>
  18592. <field>
  18593. <name>INT9</name>
  18594. <description>Interrupt Request 9</description>
  18595. <bitOffset>9</bitOffset>
  18596. <bitWidth>1</bitWidth>
  18597. <access>read-write</access>
  18598. <enumeratedValues>
  18599. <enumeratedValue>
  18600. <name>0</name>
  18601. <description>The interrupt request for corresponding channel is cleared</description>
  18602. <value>#0</value>
  18603. </enumeratedValue>
  18604. <enumeratedValue>
  18605. <name>1</name>
  18606. <description>The interrupt request for corresponding channel is active</description>
  18607. <value>#1</value>
  18608. </enumeratedValue>
  18609. </enumeratedValues>
  18610. </field>
  18611. <field>
  18612. <name>INT10</name>
  18613. <description>Interrupt Request 10</description>
  18614. <bitOffset>10</bitOffset>
  18615. <bitWidth>1</bitWidth>
  18616. <access>read-write</access>
  18617. <enumeratedValues>
  18618. <enumeratedValue>
  18619. <name>0</name>
  18620. <description>The interrupt request for corresponding channel is cleared</description>
  18621. <value>#0</value>
  18622. </enumeratedValue>
  18623. <enumeratedValue>
  18624. <name>1</name>
  18625. <description>The interrupt request for corresponding channel is active</description>
  18626. <value>#1</value>
  18627. </enumeratedValue>
  18628. </enumeratedValues>
  18629. </field>
  18630. <field>
  18631. <name>INT11</name>
  18632. <description>Interrupt Request 11</description>
  18633. <bitOffset>11</bitOffset>
  18634. <bitWidth>1</bitWidth>
  18635. <access>read-write</access>
  18636. <enumeratedValues>
  18637. <enumeratedValue>
  18638. <name>0</name>
  18639. <description>The interrupt request for corresponding channel is cleared</description>
  18640. <value>#0</value>
  18641. </enumeratedValue>
  18642. <enumeratedValue>
  18643. <name>1</name>
  18644. <description>The interrupt request for corresponding channel is active</description>
  18645. <value>#1</value>
  18646. </enumeratedValue>
  18647. </enumeratedValues>
  18648. </field>
  18649. <field>
  18650. <name>INT12</name>
  18651. <description>Interrupt Request 12</description>
  18652. <bitOffset>12</bitOffset>
  18653. <bitWidth>1</bitWidth>
  18654. <access>read-write</access>
  18655. <enumeratedValues>
  18656. <enumeratedValue>
  18657. <name>0</name>
  18658. <description>The interrupt request for corresponding channel is cleared</description>
  18659. <value>#0</value>
  18660. </enumeratedValue>
  18661. <enumeratedValue>
  18662. <name>1</name>
  18663. <description>The interrupt request for corresponding channel is active</description>
  18664. <value>#1</value>
  18665. </enumeratedValue>
  18666. </enumeratedValues>
  18667. </field>
  18668. <field>
  18669. <name>INT13</name>
  18670. <description>Interrupt Request 13</description>
  18671. <bitOffset>13</bitOffset>
  18672. <bitWidth>1</bitWidth>
  18673. <access>read-write</access>
  18674. <enumeratedValues>
  18675. <enumeratedValue>
  18676. <name>0</name>
  18677. <description>The interrupt request for corresponding channel is cleared</description>
  18678. <value>#0</value>
  18679. </enumeratedValue>
  18680. <enumeratedValue>
  18681. <name>1</name>
  18682. <description>The interrupt request for corresponding channel is active</description>
  18683. <value>#1</value>
  18684. </enumeratedValue>
  18685. </enumeratedValues>
  18686. </field>
  18687. <field>
  18688. <name>INT14</name>
  18689. <description>Interrupt Request 14</description>
  18690. <bitOffset>14</bitOffset>
  18691. <bitWidth>1</bitWidth>
  18692. <access>read-write</access>
  18693. <enumeratedValues>
  18694. <enumeratedValue>
  18695. <name>0</name>
  18696. <description>The interrupt request for corresponding channel is cleared</description>
  18697. <value>#0</value>
  18698. </enumeratedValue>
  18699. <enumeratedValue>
  18700. <name>1</name>
  18701. <description>The interrupt request for corresponding channel is active</description>
  18702. <value>#1</value>
  18703. </enumeratedValue>
  18704. </enumeratedValues>
  18705. </field>
  18706. <field>
  18707. <name>INT15</name>
  18708. <description>Interrupt Request 15</description>
  18709. <bitOffset>15</bitOffset>
  18710. <bitWidth>1</bitWidth>
  18711. <access>read-write</access>
  18712. <enumeratedValues>
  18713. <enumeratedValue>
  18714. <name>0</name>
  18715. <description>The interrupt request for corresponding channel is cleared</description>
  18716. <value>#0</value>
  18717. </enumeratedValue>
  18718. <enumeratedValue>
  18719. <name>1</name>
  18720. <description>The interrupt request for corresponding channel is active</description>
  18721. <value>#1</value>
  18722. </enumeratedValue>
  18723. </enumeratedValues>
  18724. </field>
  18725. </fields>
  18726. </register>
  18727. <register>
  18728. <name>ERR</name>
  18729. <description>Error Register</description>
  18730. <addressOffset>0x2C</addressOffset>
  18731. <size>32</size>
  18732. <access>read-write</access>
  18733. <resetValue>0</resetValue>
  18734. <resetMask>0xFFFFFFFF</resetMask>
  18735. <fields>
  18736. <field>
  18737. <name>ERR0</name>
  18738. <description>Error In Channel 0</description>
  18739. <bitOffset>0</bitOffset>
  18740. <bitWidth>1</bitWidth>
  18741. <access>read-write</access>
  18742. <enumeratedValues>
  18743. <enumeratedValue>
  18744. <name>0</name>
  18745. <description>An error in the corresponding channel has not occurred</description>
  18746. <value>#0</value>
  18747. </enumeratedValue>
  18748. <enumeratedValue>
  18749. <name>1</name>
  18750. <description>An error in the corresponding channel has occurred</description>
  18751. <value>#1</value>
  18752. </enumeratedValue>
  18753. </enumeratedValues>
  18754. </field>
  18755. <field>
  18756. <name>ERR1</name>
  18757. <description>Error In Channel 1</description>
  18758. <bitOffset>1</bitOffset>
  18759. <bitWidth>1</bitWidth>
  18760. <access>read-write</access>
  18761. <enumeratedValues>
  18762. <enumeratedValue>
  18763. <name>0</name>
  18764. <description>An error in the corresponding channel has not occurred</description>
  18765. <value>#0</value>
  18766. </enumeratedValue>
  18767. <enumeratedValue>
  18768. <name>1</name>
  18769. <description>An error in the corresponding channel has occurred</description>
  18770. <value>#1</value>
  18771. </enumeratedValue>
  18772. </enumeratedValues>
  18773. </field>
  18774. <field>
  18775. <name>ERR2</name>
  18776. <description>Error In Channel 2</description>
  18777. <bitOffset>2</bitOffset>
  18778. <bitWidth>1</bitWidth>
  18779. <access>read-write</access>
  18780. <enumeratedValues>
  18781. <enumeratedValue>
  18782. <name>0</name>
  18783. <description>An error in the corresponding channel has not occurred</description>
  18784. <value>#0</value>
  18785. </enumeratedValue>
  18786. <enumeratedValue>
  18787. <name>1</name>
  18788. <description>An error in the corresponding channel has occurred</description>
  18789. <value>#1</value>
  18790. </enumeratedValue>
  18791. </enumeratedValues>
  18792. </field>
  18793. <field>
  18794. <name>ERR3</name>
  18795. <description>Error In Channel 3</description>
  18796. <bitOffset>3</bitOffset>
  18797. <bitWidth>1</bitWidth>
  18798. <access>read-write</access>
  18799. <enumeratedValues>
  18800. <enumeratedValue>
  18801. <name>0</name>
  18802. <description>An error in the corresponding channel has not occurred</description>
  18803. <value>#0</value>
  18804. </enumeratedValue>
  18805. <enumeratedValue>
  18806. <name>1</name>
  18807. <description>An error in the corresponding channel has occurred</description>
  18808. <value>#1</value>
  18809. </enumeratedValue>
  18810. </enumeratedValues>
  18811. </field>
  18812. <field>
  18813. <name>ERR4</name>
  18814. <description>Error In Channel 4</description>
  18815. <bitOffset>4</bitOffset>
  18816. <bitWidth>1</bitWidth>
  18817. <access>read-write</access>
  18818. <enumeratedValues>
  18819. <enumeratedValue>
  18820. <name>0</name>
  18821. <description>An error in the corresponding channel has not occurred</description>
  18822. <value>#0</value>
  18823. </enumeratedValue>
  18824. <enumeratedValue>
  18825. <name>1</name>
  18826. <description>An error in the corresponding channel has occurred</description>
  18827. <value>#1</value>
  18828. </enumeratedValue>
  18829. </enumeratedValues>
  18830. </field>
  18831. <field>
  18832. <name>ERR5</name>
  18833. <description>Error In Channel 5</description>
  18834. <bitOffset>5</bitOffset>
  18835. <bitWidth>1</bitWidth>
  18836. <access>read-write</access>
  18837. <enumeratedValues>
  18838. <enumeratedValue>
  18839. <name>0</name>
  18840. <description>An error in the corresponding channel has not occurred</description>
  18841. <value>#0</value>
  18842. </enumeratedValue>
  18843. <enumeratedValue>
  18844. <name>1</name>
  18845. <description>An error in the corresponding channel has occurred</description>
  18846. <value>#1</value>
  18847. </enumeratedValue>
  18848. </enumeratedValues>
  18849. </field>
  18850. <field>
  18851. <name>ERR6</name>
  18852. <description>Error In Channel 6</description>
  18853. <bitOffset>6</bitOffset>
  18854. <bitWidth>1</bitWidth>
  18855. <access>read-write</access>
  18856. <enumeratedValues>
  18857. <enumeratedValue>
  18858. <name>0</name>
  18859. <description>An error in the corresponding channel has not occurred</description>
  18860. <value>#0</value>
  18861. </enumeratedValue>
  18862. <enumeratedValue>
  18863. <name>1</name>
  18864. <description>An error in the corresponding channel has occurred</description>
  18865. <value>#1</value>
  18866. </enumeratedValue>
  18867. </enumeratedValues>
  18868. </field>
  18869. <field>
  18870. <name>ERR7</name>
  18871. <description>Error In Channel 7</description>
  18872. <bitOffset>7</bitOffset>
  18873. <bitWidth>1</bitWidth>
  18874. <access>read-write</access>
  18875. <enumeratedValues>
  18876. <enumeratedValue>
  18877. <name>0</name>
  18878. <description>An error in the corresponding channel has not occurred</description>
  18879. <value>#0</value>
  18880. </enumeratedValue>
  18881. <enumeratedValue>
  18882. <name>1</name>
  18883. <description>An error in the corresponding channel has occurred</description>
  18884. <value>#1</value>
  18885. </enumeratedValue>
  18886. </enumeratedValues>
  18887. </field>
  18888. <field>
  18889. <name>ERR8</name>
  18890. <description>Error In Channel 8</description>
  18891. <bitOffset>8</bitOffset>
  18892. <bitWidth>1</bitWidth>
  18893. <access>read-write</access>
  18894. <enumeratedValues>
  18895. <enumeratedValue>
  18896. <name>0</name>
  18897. <description>An error in the corresponding channel has not occurred</description>
  18898. <value>#0</value>
  18899. </enumeratedValue>
  18900. <enumeratedValue>
  18901. <name>1</name>
  18902. <description>An error in the corresponding channel has occurred</description>
  18903. <value>#1</value>
  18904. </enumeratedValue>
  18905. </enumeratedValues>
  18906. </field>
  18907. <field>
  18908. <name>ERR9</name>
  18909. <description>Error In Channel 9</description>
  18910. <bitOffset>9</bitOffset>
  18911. <bitWidth>1</bitWidth>
  18912. <access>read-write</access>
  18913. <enumeratedValues>
  18914. <enumeratedValue>
  18915. <name>0</name>
  18916. <description>An error in the corresponding channel has not occurred</description>
  18917. <value>#0</value>
  18918. </enumeratedValue>
  18919. <enumeratedValue>
  18920. <name>1</name>
  18921. <description>An error in the corresponding channel has occurred</description>
  18922. <value>#1</value>
  18923. </enumeratedValue>
  18924. </enumeratedValues>
  18925. </field>
  18926. <field>
  18927. <name>ERR10</name>
  18928. <description>Error In Channel 10</description>
  18929. <bitOffset>10</bitOffset>
  18930. <bitWidth>1</bitWidth>
  18931. <access>read-write</access>
  18932. <enumeratedValues>
  18933. <enumeratedValue>
  18934. <name>0</name>
  18935. <description>An error in the corresponding channel has not occurred</description>
  18936. <value>#0</value>
  18937. </enumeratedValue>
  18938. <enumeratedValue>
  18939. <name>1</name>
  18940. <description>An error in the corresponding channel has occurred</description>
  18941. <value>#1</value>
  18942. </enumeratedValue>
  18943. </enumeratedValues>
  18944. </field>
  18945. <field>
  18946. <name>ERR11</name>
  18947. <description>Error In Channel 11</description>
  18948. <bitOffset>11</bitOffset>
  18949. <bitWidth>1</bitWidth>
  18950. <access>read-write</access>
  18951. <enumeratedValues>
  18952. <enumeratedValue>
  18953. <name>0</name>
  18954. <description>An error in the corresponding channel has not occurred</description>
  18955. <value>#0</value>
  18956. </enumeratedValue>
  18957. <enumeratedValue>
  18958. <name>1</name>
  18959. <description>An error in the corresponding channel has occurred</description>
  18960. <value>#1</value>
  18961. </enumeratedValue>
  18962. </enumeratedValues>
  18963. </field>
  18964. <field>
  18965. <name>ERR12</name>
  18966. <description>Error In Channel 12</description>
  18967. <bitOffset>12</bitOffset>
  18968. <bitWidth>1</bitWidth>
  18969. <access>read-write</access>
  18970. <enumeratedValues>
  18971. <enumeratedValue>
  18972. <name>0</name>
  18973. <description>An error in the corresponding channel has not occurred</description>
  18974. <value>#0</value>
  18975. </enumeratedValue>
  18976. <enumeratedValue>
  18977. <name>1</name>
  18978. <description>An error in the corresponding channel has occurred</description>
  18979. <value>#1</value>
  18980. </enumeratedValue>
  18981. </enumeratedValues>
  18982. </field>
  18983. <field>
  18984. <name>ERR13</name>
  18985. <description>Error In Channel 13</description>
  18986. <bitOffset>13</bitOffset>
  18987. <bitWidth>1</bitWidth>
  18988. <access>read-write</access>
  18989. <enumeratedValues>
  18990. <enumeratedValue>
  18991. <name>0</name>
  18992. <description>An error in the corresponding channel has not occurred</description>
  18993. <value>#0</value>
  18994. </enumeratedValue>
  18995. <enumeratedValue>
  18996. <name>1</name>
  18997. <description>An error in the corresponding channel has occurred</description>
  18998. <value>#1</value>
  18999. </enumeratedValue>
  19000. </enumeratedValues>
  19001. </field>
  19002. <field>
  19003. <name>ERR14</name>
  19004. <description>Error In Channel 14</description>
  19005. <bitOffset>14</bitOffset>
  19006. <bitWidth>1</bitWidth>
  19007. <access>read-write</access>
  19008. <enumeratedValues>
  19009. <enumeratedValue>
  19010. <name>0</name>
  19011. <description>An error in the corresponding channel has not occurred</description>
  19012. <value>#0</value>
  19013. </enumeratedValue>
  19014. <enumeratedValue>
  19015. <name>1</name>
  19016. <description>An error in the corresponding channel has occurred</description>
  19017. <value>#1</value>
  19018. </enumeratedValue>
  19019. </enumeratedValues>
  19020. </field>
  19021. <field>
  19022. <name>ERR15</name>
  19023. <description>Error In Channel 15</description>
  19024. <bitOffset>15</bitOffset>
  19025. <bitWidth>1</bitWidth>
  19026. <access>read-write</access>
  19027. <enumeratedValues>
  19028. <enumeratedValue>
  19029. <name>0</name>
  19030. <description>An error in the corresponding channel has not occurred</description>
  19031. <value>#0</value>
  19032. </enumeratedValue>
  19033. <enumeratedValue>
  19034. <name>1</name>
  19035. <description>An error in the corresponding channel has occurred</description>
  19036. <value>#1</value>
  19037. </enumeratedValue>
  19038. </enumeratedValues>
  19039. </field>
  19040. </fields>
  19041. </register>
  19042. <register>
  19043. <name>HRS</name>
  19044. <description>Hardware Request Status Register</description>
  19045. <addressOffset>0x34</addressOffset>
  19046. <size>32</size>
  19047. <access>read-only</access>
  19048. <resetValue>0</resetValue>
  19049. <resetMask>0xFFFFFFFF</resetMask>
  19050. <fields>
  19051. <field>
  19052. <name>HRS0</name>
  19053. <description>Hardware Request Status Channel 0</description>
  19054. <bitOffset>0</bitOffset>
  19055. <bitWidth>1</bitWidth>
  19056. <access>read-only</access>
  19057. <enumeratedValues>
  19058. <enumeratedValue>
  19059. <name>0</name>
  19060. <description>A hardware service request for channel 0 is not present</description>
  19061. <value>#0</value>
  19062. </enumeratedValue>
  19063. <enumeratedValue>
  19064. <name>1</name>
  19065. <description>A hardware service request for channel 0 is present</description>
  19066. <value>#1</value>
  19067. </enumeratedValue>
  19068. </enumeratedValues>
  19069. </field>
  19070. <field>
  19071. <name>HRS1</name>
  19072. <description>Hardware Request Status Channel 1</description>
  19073. <bitOffset>1</bitOffset>
  19074. <bitWidth>1</bitWidth>
  19075. <access>read-only</access>
  19076. <enumeratedValues>
  19077. <enumeratedValue>
  19078. <name>0</name>
  19079. <description>A hardware service request for channel 1 is not present</description>
  19080. <value>#0</value>
  19081. </enumeratedValue>
  19082. <enumeratedValue>
  19083. <name>1</name>
  19084. <description>A hardware service request for channel 1 is present</description>
  19085. <value>#1</value>
  19086. </enumeratedValue>
  19087. </enumeratedValues>
  19088. </field>
  19089. <field>
  19090. <name>HRS2</name>
  19091. <description>Hardware Request Status Channel 2</description>
  19092. <bitOffset>2</bitOffset>
  19093. <bitWidth>1</bitWidth>
  19094. <access>read-only</access>
  19095. <enumeratedValues>
  19096. <enumeratedValue>
  19097. <name>0</name>
  19098. <description>A hardware service request for channel 2 is not present</description>
  19099. <value>#0</value>
  19100. </enumeratedValue>
  19101. <enumeratedValue>
  19102. <name>1</name>
  19103. <description>A hardware service request for channel 2 is present</description>
  19104. <value>#1</value>
  19105. </enumeratedValue>
  19106. </enumeratedValues>
  19107. </field>
  19108. <field>
  19109. <name>HRS3</name>
  19110. <description>Hardware Request Status Channel 3</description>
  19111. <bitOffset>3</bitOffset>
  19112. <bitWidth>1</bitWidth>
  19113. <access>read-only</access>
  19114. <enumeratedValues>
  19115. <enumeratedValue>
  19116. <name>0</name>
  19117. <description>A hardware service request for channel 3 is not present</description>
  19118. <value>#0</value>
  19119. </enumeratedValue>
  19120. <enumeratedValue>
  19121. <name>1</name>
  19122. <description>A hardware service request for channel 3 is present</description>
  19123. <value>#1</value>
  19124. </enumeratedValue>
  19125. </enumeratedValues>
  19126. </field>
  19127. <field>
  19128. <name>HRS4</name>
  19129. <description>Hardware Request Status Channel 4</description>
  19130. <bitOffset>4</bitOffset>
  19131. <bitWidth>1</bitWidth>
  19132. <access>read-only</access>
  19133. <enumeratedValues>
  19134. <enumeratedValue>
  19135. <name>0</name>
  19136. <description>A hardware service request for channel 4 is not present</description>
  19137. <value>#0</value>
  19138. </enumeratedValue>
  19139. <enumeratedValue>
  19140. <name>1</name>
  19141. <description>A hardware service request for channel 4 is present</description>
  19142. <value>#1</value>
  19143. </enumeratedValue>
  19144. </enumeratedValues>
  19145. </field>
  19146. <field>
  19147. <name>HRS5</name>
  19148. <description>Hardware Request Status Channel 5</description>
  19149. <bitOffset>5</bitOffset>
  19150. <bitWidth>1</bitWidth>
  19151. <access>read-only</access>
  19152. <enumeratedValues>
  19153. <enumeratedValue>
  19154. <name>0</name>
  19155. <description>A hardware service request for channel 5 is not present</description>
  19156. <value>#0</value>
  19157. </enumeratedValue>
  19158. <enumeratedValue>
  19159. <name>1</name>
  19160. <description>A hardware service request for channel 5 is present</description>
  19161. <value>#1</value>
  19162. </enumeratedValue>
  19163. </enumeratedValues>
  19164. </field>
  19165. <field>
  19166. <name>HRS6</name>
  19167. <description>Hardware Request Status Channel 6</description>
  19168. <bitOffset>6</bitOffset>
  19169. <bitWidth>1</bitWidth>
  19170. <access>read-only</access>
  19171. <enumeratedValues>
  19172. <enumeratedValue>
  19173. <name>0</name>
  19174. <description>A hardware service request for channel 6 is not present</description>
  19175. <value>#0</value>
  19176. </enumeratedValue>
  19177. <enumeratedValue>
  19178. <name>1</name>
  19179. <description>A hardware service request for channel 6 is present</description>
  19180. <value>#1</value>
  19181. </enumeratedValue>
  19182. </enumeratedValues>
  19183. </field>
  19184. <field>
  19185. <name>HRS7</name>
  19186. <description>Hardware Request Status Channel 7</description>
  19187. <bitOffset>7</bitOffset>
  19188. <bitWidth>1</bitWidth>
  19189. <access>read-only</access>
  19190. <enumeratedValues>
  19191. <enumeratedValue>
  19192. <name>0</name>
  19193. <description>A hardware service request for channel 7 is not present</description>
  19194. <value>#0</value>
  19195. </enumeratedValue>
  19196. <enumeratedValue>
  19197. <name>1</name>
  19198. <description>A hardware service request for channel 7 is present</description>
  19199. <value>#1</value>
  19200. </enumeratedValue>
  19201. </enumeratedValues>
  19202. </field>
  19203. <field>
  19204. <name>HRS8</name>
  19205. <description>Hardware Request Status Channel 8</description>
  19206. <bitOffset>8</bitOffset>
  19207. <bitWidth>1</bitWidth>
  19208. <access>read-only</access>
  19209. <enumeratedValues>
  19210. <enumeratedValue>
  19211. <name>0</name>
  19212. <description>A hardware service request for channel 8 is not present</description>
  19213. <value>#0</value>
  19214. </enumeratedValue>
  19215. <enumeratedValue>
  19216. <name>1</name>
  19217. <description>A hardware service request for channel 8 is present</description>
  19218. <value>#1</value>
  19219. </enumeratedValue>
  19220. </enumeratedValues>
  19221. </field>
  19222. <field>
  19223. <name>HRS9</name>
  19224. <description>Hardware Request Status Channel 9</description>
  19225. <bitOffset>9</bitOffset>
  19226. <bitWidth>1</bitWidth>
  19227. <access>read-only</access>
  19228. <enumeratedValues>
  19229. <enumeratedValue>
  19230. <name>0</name>
  19231. <description>A hardware service request for channel 9 is not present</description>
  19232. <value>#0</value>
  19233. </enumeratedValue>
  19234. <enumeratedValue>
  19235. <name>1</name>
  19236. <description>A hardware service request for channel 9 is present</description>
  19237. <value>#1</value>
  19238. </enumeratedValue>
  19239. </enumeratedValues>
  19240. </field>
  19241. <field>
  19242. <name>HRS10</name>
  19243. <description>Hardware Request Status Channel 10</description>
  19244. <bitOffset>10</bitOffset>
  19245. <bitWidth>1</bitWidth>
  19246. <access>read-only</access>
  19247. <enumeratedValues>
  19248. <enumeratedValue>
  19249. <name>0</name>
  19250. <description>A hardware service request for channel 10 is not present</description>
  19251. <value>#0</value>
  19252. </enumeratedValue>
  19253. <enumeratedValue>
  19254. <name>1</name>
  19255. <description>A hardware service request for channel 10 is present</description>
  19256. <value>#1</value>
  19257. </enumeratedValue>
  19258. </enumeratedValues>
  19259. </field>
  19260. <field>
  19261. <name>HRS11</name>
  19262. <description>Hardware Request Status Channel 11</description>
  19263. <bitOffset>11</bitOffset>
  19264. <bitWidth>1</bitWidth>
  19265. <access>read-only</access>
  19266. <enumeratedValues>
  19267. <enumeratedValue>
  19268. <name>0</name>
  19269. <description>A hardware service request for channel 11 is not present</description>
  19270. <value>#0</value>
  19271. </enumeratedValue>
  19272. <enumeratedValue>
  19273. <name>1</name>
  19274. <description>A hardware service request for channel 11 is present</description>
  19275. <value>#1</value>
  19276. </enumeratedValue>
  19277. </enumeratedValues>
  19278. </field>
  19279. <field>
  19280. <name>HRS12</name>
  19281. <description>Hardware Request Status Channel 12</description>
  19282. <bitOffset>12</bitOffset>
  19283. <bitWidth>1</bitWidth>
  19284. <access>read-only</access>
  19285. <enumeratedValues>
  19286. <enumeratedValue>
  19287. <name>0</name>
  19288. <description>A hardware service request for channel 12 is not present</description>
  19289. <value>#0</value>
  19290. </enumeratedValue>
  19291. <enumeratedValue>
  19292. <name>1</name>
  19293. <description>A hardware service request for channel 12 is present</description>
  19294. <value>#1</value>
  19295. </enumeratedValue>
  19296. </enumeratedValues>
  19297. </field>
  19298. <field>
  19299. <name>HRS13</name>
  19300. <description>Hardware Request Status Channel 13</description>
  19301. <bitOffset>13</bitOffset>
  19302. <bitWidth>1</bitWidth>
  19303. <access>read-only</access>
  19304. <enumeratedValues>
  19305. <enumeratedValue>
  19306. <name>0</name>
  19307. <description>A hardware service request for channel 13 is not present</description>
  19308. <value>#0</value>
  19309. </enumeratedValue>
  19310. <enumeratedValue>
  19311. <name>1</name>
  19312. <description>A hardware service request for channel 13 is present</description>
  19313. <value>#1</value>
  19314. </enumeratedValue>
  19315. </enumeratedValues>
  19316. </field>
  19317. <field>
  19318. <name>HRS14</name>
  19319. <description>Hardware Request Status Channel 14</description>
  19320. <bitOffset>14</bitOffset>
  19321. <bitWidth>1</bitWidth>
  19322. <access>read-only</access>
  19323. <enumeratedValues>
  19324. <enumeratedValue>
  19325. <name>0</name>
  19326. <description>A hardware service request for channel 14 is not present</description>
  19327. <value>#0</value>
  19328. </enumeratedValue>
  19329. <enumeratedValue>
  19330. <name>1</name>
  19331. <description>A hardware service request for channel 14 is present</description>
  19332. <value>#1</value>
  19333. </enumeratedValue>
  19334. </enumeratedValues>
  19335. </field>
  19336. <field>
  19337. <name>HRS15</name>
  19338. <description>Hardware Request Status Channel 15</description>
  19339. <bitOffset>15</bitOffset>
  19340. <bitWidth>1</bitWidth>
  19341. <access>read-only</access>
  19342. <enumeratedValues>
  19343. <enumeratedValue>
  19344. <name>0</name>
  19345. <description>A hardware service request for channel 15 is not present</description>
  19346. <value>#0</value>
  19347. </enumeratedValue>
  19348. <enumeratedValue>
  19349. <name>1</name>
  19350. <description>A hardware service request for channel 15 is present</description>
  19351. <value>#1</value>
  19352. </enumeratedValue>
  19353. </enumeratedValues>
  19354. </field>
  19355. </fields>
  19356. </register>
  19357. <register>
  19358. <dim>16</dim>
  19359. <dimIncrement>0x1</dimIncrement>
  19360. <dimIndex>3,2,1,0,7,6,5,4,11,10,9,8,15,14,13,12</dimIndex>
  19361. <name>DCHPRI%s</name>
  19362. <description>Channel n Priority Register</description>
  19363. <addressOffset>0x100</addressOffset>
  19364. <size>8</size>
  19365. <access>read-write</access>
  19366. <resetValue>0</resetValue>
  19367. <resetMask>0xFF</resetMask>
  19368. <fields>
  19369. <field>
  19370. <name>CHPRI</name>
  19371. <description>Channel n Arbitration Priority</description>
  19372. <bitOffset>0</bitOffset>
  19373. <bitWidth>4</bitWidth>
  19374. <access>read-write</access>
  19375. </field>
  19376. <field>
  19377. <name>DPA</name>
  19378. <description>Disable Preempt Ability</description>
  19379. <bitOffset>6</bitOffset>
  19380. <bitWidth>1</bitWidth>
  19381. <access>read-write</access>
  19382. <enumeratedValues>
  19383. <enumeratedValue>
  19384. <name>0</name>
  19385. <description>Channel n can suspend a lower priority channel</description>
  19386. <value>#0</value>
  19387. </enumeratedValue>
  19388. <enumeratedValue>
  19389. <name>1</name>
  19390. <description>Channel n cannot suspend any channel, regardless of channel priority</description>
  19391. <value>#1</value>
  19392. </enumeratedValue>
  19393. </enumeratedValues>
  19394. </field>
  19395. <field>
  19396. <name>ECP</name>
  19397. <description>Enable Channel Preemption</description>
  19398. <bitOffset>7</bitOffset>
  19399. <bitWidth>1</bitWidth>
  19400. <access>read-write</access>
  19401. <enumeratedValues>
  19402. <enumeratedValue>
  19403. <name>0</name>
  19404. <description>Channel n cannot be suspended by a higher priority channel&apos;s service request</description>
  19405. <value>#0</value>
  19406. </enumeratedValue>
  19407. <enumeratedValue>
  19408. <name>1</name>
  19409. <description>Channel n can be temporarily suspended by the service request of a higher priority channel</description>
  19410. <value>#1</value>
  19411. </enumeratedValue>
  19412. </enumeratedValues>
  19413. </field>
  19414. </fields>
  19415. </register>
  19416. <register>
  19417. <dim>16</dim>
  19418. <dimIncrement>0x20</dimIncrement>
  19419. <dimIndex>0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15</dimIndex>
  19420. <name>TCD%s_SADDR</name>
  19421. <description>TCD Source Address</description>
  19422. <addressOffset>0x1000</addressOffset>
  19423. <size>32</size>
  19424. <access>read-write</access>
  19425. <resetValue>0</resetValue>
  19426. <resetMask>0</resetMask>
  19427. <fields>
  19428. <field>
  19429. <name>SADDR</name>
  19430. <description>Source Address</description>
  19431. <bitOffset>0</bitOffset>
  19432. <bitWidth>32</bitWidth>
  19433. <access>read-write</access>
  19434. </field>
  19435. </fields>
  19436. </register>
  19437. <register>
  19438. <dim>16</dim>
  19439. <dimIncrement>0x20</dimIncrement>
  19440. <dimIndex>0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15</dimIndex>
  19441. <name>TCD%s_SOFF</name>
  19442. <description>TCD Signed Source Address Offset</description>
  19443. <addressOffset>0x1004</addressOffset>
  19444. <size>16</size>
  19445. <access>read-write</access>
  19446. <resetValue>0</resetValue>
  19447. <resetMask>0</resetMask>
  19448. <fields>
  19449. <field>
  19450. <name>SOFF</name>
  19451. <description>Source address signed offset</description>
  19452. <bitOffset>0</bitOffset>
  19453. <bitWidth>16</bitWidth>
  19454. <access>read-write</access>
  19455. </field>
  19456. </fields>
  19457. </register>
  19458. <register>
  19459. <dim>16</dim>
  19460. <dimIncrement>0x20</dimIncrement>
  19461. <dimIndex>0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15</dimIndex>
  19462. <name>TCD%s_ATTR</name>
  19463. <description>TCD Transfer Attributes</description>
  19464. <addressOffset>0x1006</addressOffset>
  19465. <size>16</size>
  19466. <access>read-write</access>
  19467. <resetValue>0</resetValue>
  19468. <resetMask>0</resetMask>
  19469. <fields>
  19470. <field>
  19471. <name>DSIZE</name>
  19472. <description>Destination Data Transfer Size</description>
  19473. <bitOffset>0</bitOffset>
  19474. <bitWidth>3</bitWidth>
  19475. <access>read-write</access>
  19476. </field>
  19477. <field>
  19478. <name>DMOD</name>
  19479. <description>Destination Address Modulo</description>
  19480. <bitOffset>3</bitOffset>
  19481. <bitWidth>5</bitWidth>
  19482. <access>read-write</access>
  19483. </field>
  19484. <field>
  19485. <name>SSIZE</name>
  19486. <description>Source data transfer size</description>
  19487. <bitOffset>8</bitOffset>
  19488. <bitWidth>3</bitWidth>
  19489. <access>read-write</access>
  19490. <enumeratedValues>
  19491. <enumeratedValue>
  19492. <name>000</name>
  19493. <description>8-bit</description>
  19494. <value>#000</value>
  19495. </enumeratedValue>
  19496. <enumeratedValue>
  19497. <name>001</name>
  19498. <description>16-bit</description>
  19499. <value>#001</value>
  19500. </enumeratedValue>
  19501. <enumeratedValue>
  19502. <name>010</name>
  19503. <description>32-bit</description>
  19504. <value>#010</value>
  19505. </enumeratedValue>
  19506. <enumeratedValue>
  19507. <name>100</name>
  19508. <description>16-byte</description>
  19509. <value>#100</value>
  19510. </enumeratedValue>
  19511. <enumeratedValue>
  19512. <name>101</name>
  19513. <description>32-byte</description>
  19514. <value>#101</value>
  19515. </enumeratedValue>
  19516. </enumeratedValues>
  19517. </field>
  19518. <field>
  19519. <name>SMOD</name>
  19520. <description>Source Address Modulo.</description>
  19521. <bitOffset>11</bitOffset>
  19522. <bitWidth>5</bitWidth>
  19523. <access>read-write</access>
  19524. <enumeratedValues>
  19525. <enumeratedValue>
  19526. <name>0</name>
  19527. <description>Source address modulo feature is disabled</description>
  19528. <value>#00000</value>
  19529. </enumeratedValue>
  19530. </enumeratedValues>
  19531. </field>
  19532. </fields>
  19533. </register>
  19534. <register>
  19535. <dim>16</dim>
  19536. <dimIncrement>0x20</dimIncrement>
  19537. <dimIndex>0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15</dimIndex>
  19538. <name>TCD%s_NBYTES_MLNO</name>
  19539. <description>TCD Minor Byte Count (Minor Loop Disabled)</description>
  19540. <alternateGroup>DMA</alternateGroup>
  19541. <addressOffset>0x1008</addressOffset>
  19542. <size>32</size>
  19543. <access>read-write</access>
  19544. <resetValue>0</resetValue>
  19545. <resetMask>0</resetMask>
  19546. <fields>
  19547. <field>
  19548. <name>NBYTES</name>
  19549. <description>Minor Byte Transfer Count</description>
  19550. <bitOffset>0</bitOffset>
  19551. <bitWidth>32</bitWidth>
  19552. <access>read-write</access>
  19553. </field>
  19554. </fields>
  19555. </register>
  19556. <register>
  19557. <dim>16</dim>
  19558. <dimIncrement>0x20</dimIncrement>
  19559. <dimIndex>0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15</dimIndex>
  19560. <name>TCD%s_NBYTES_MLOFFNO</name>
  19561. <description>TCD Signed Minor Loop Offset (Minor Loop Enabled and Offset Disabled)</description>
  19562. <alternateGroup>DMA</alternateGroup>
  19563. <addressOffset>0x1008</addressOffset>
  19564. <size>32</size>
  19565. <access>read-write</access>
  19566. <resetValue>0</resetValue>
  19567. <resetMask>0</resetMask>
  19568. <fields>
  19569. <field>
  19570. <name>NBYTES</name>
  19571. <description>Minor Byte Transfer Count</description>
  19572. <bitOffset>0</bitOffset>
  19573. <bitWidth>30</bitWidth>
  19574. <access>read-write</access>
  19575. </field>
  19576. <field>
  19577. <name>DMLOE</name>
  19578. <description>Destination Minor Loop Offset enable</description>
  19579. <bitOffset>30</bitOffset>
  19580. <bitWidth>1</bitWidth>
  19581. <access>read-write</access>
  19582. <enumeratedValues>
  19583. <enumeratedValue>
  19584. <name>0</name>
  19585. <description>The minor loop offset is not applied to the DADDR</description>
  19586. <value>#0</value>
  19587. </enumeratedValue>
  19588. <enumeratedValue>
  19589. <name>1</name>
  19590. <description>The minor loop offset is applied to the DADDR</description>
  19591. <value>#1</value>
  19592. </enumeratedValue>
  19593. </enumeratedValues>
  19594. </field>
  19595. <field>
  19596. <name>SMLOE</name>
  19597. <description>Source Minor Loop Offset Enable</description>
  19598. <bitOffset>31</bitOffset>
  19599. <bitWidth>1</bitWidth>
  19600. <access>read-write</access>
  19601. <enumeratedValues>
  19602. <enumeratedValue>
  19603. <name>0</name>
  19604. <description>The minor loop offset is not applied to the SADDR</description>
  19605. <value>#0</value>
  19606. </enumeratedValue>
  19607. <enumeratedValue>
  19608. <name>1</name>
  19609. <description>The minor loop offset is applied to the SADDR</description>
  19610. <value>#1</value>
  19611. </enumeratedValue>
  19612. </enumeratedValues>
  19613. </field>
  19614. </fields>
  19615. </register>
  19616. <register>
  19617. <dim>16</dim>
  19618. <dimIncrement>0x20</dimIncrement>
  19619. <dimIndex>0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15</dimIndex>
  19620. <name>TCD%s_NBYTES_MLOFFYES</name>
  19621. <description>TCD Signed Minor Loop Offset (Minor Loop and Offset Enabled)</description>
  19622. <alternateGroup>DMA</alternateGroup>
  19623. <addressOffset>0x1008</addressOffset>
  19624. <size>32</size>
  19625. <access>read-write</access>
  19626. <resetValue>0</resetValue>
  19627. <resetMask>0</resetMask>
  19628. <fields>
  19629. <field>
  19630. <name>NBYTES</name>
  19631. <description>Minor Byte Transfer Count</description>
  19632. <bitOffset>0</bitOffset>
  19633. <bitWidth>10</bitWidth>
  19634. <access>read-write</access>
  19635. </field>
  19636. <field>
  19637. <name>MLOFF</name>
  19638. <description>If SMLOE or DMLOE is set, this field represents a sign-extended offset applied to the source or destination address to form the next-state value after the minor loop completes.</description>
  19639. <bitOffset>10</bitOffset>
  19640. <bitWidth>20</bitWidth>
  19641. <access>read-write</access>
  19642. </field>
  19643. <field>
  19644. <name>DMLOE</name>
  19645. <description>Destination Minor Loop Offset enable</description>
  19646. <bitOffset>30</bitOffset>
  19647. <bitWidth>1</bitWidth>
  19648. <access>read-write</access>
  19649. <enumeratedValues>
  19650. <enumeratedValue>
  19651. <name>0</name>
  19652. <description>The minor loop offset is not applied to the DADDR</description>
  19653. <value>#0</value>
  19654. </enumeratedValue>
  19655. <enumeratedValue>
  19656. <name>1</name>
  19657. <description>The minor loop offset is applied to the DADDR</description>
  19658. <value>#1</value>
  19659. </enumeratedValue>
  19660. </enumeratedValues>
  19661. </field>
  19662. <field>
  19663. <name>SMLOE</name>
  19664. <description>Source Minor Loop Offset Enable</description>
  19665. <bitOffset>31</bitOffset>
  19666. <bitWidth>1</bitWidth>
  19667. <access>read-write</access>
  19668. <enumeratedValues>
  19669. <enumeratedValue>
  19670. <name>0</name>
  19671. <description>The minor loop offset is not applied to the SADDR</description>
  19672. <value>#0</value>
  19673. </enumeratedValue>
  19674. <enumeratedValue>
  19675. <name>1</name>
  19676. <description>The minor loop offset is applied to the SADDR</description>
  19677. <value>#1</value>
  19678. </enumeratedValue>
  19679. </enumeratedValues>
  19680. </field>
  19681. </fields>
  19682. </register>
  19683. <register>
  19684. <dim>16</dim>
  19685. <dimIncrement>0x20</dimIncrement>
  19686. <dimIndex>0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15</dimIndex>
  19687. <name>TCD%s_SLAST</name>
  19688. <description>TCD Last Source Address Adjustment</description>
  19689. <addressOffset>0x100C</addressOffset>
  19690. <size>32</size>
  19691. <access>read-write</access>
  19692. <resetValue>0</resetValue>
  19693. <resetMask>0</resetMask>
  19694. <fields>
  19695. <field>
  19696. <name>SLAST</name>
  19697. <description>Last source Address Adjustment</description>
  19698. <bitOffset>0</bitOffset>
  19699. <bitWidth>32</bitWidth>
  19700. <access>read-write</access>
  19701. </field>
  19702. </fields>
  19703. </register>
  19704. <register>
  19705. <dim>16</dim>
  19706. <dimIncrement>0x20</dimIncrement>
  19707. <dimIndex>0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15</dimIndex>
  19708. <name>TCD%s_DADDR</name>
  19709. <description>TCD Destination Address</description>
  19710. <addressOffset>0x1010</addressOffset>
  19711. <size>32</size>
  19712. <access>read-write</access>
  19713. <resetValue>0</resetValue>
  19714. <resetMask>0</resetMask>
  19715. <fields>
  19716. <field>
  19717. <name>DADDR</name>
  19718. <description>Destination Address</description>
  19719. <bitOffset>0</bitOffset>
  19720. <bitWidth>32</bitWidth>
  19721. <access>read-write</access>
  19722. </field>
  19723. </fields>
  19724. </register>
  19725. <register>
  19726. <dim>16</dim>
  19727. <dimIncrement>0x20</dimIncrement>
  19728. <dimIndex>0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15</dimIndex>
  19729. <name>TCD%s_DOFF</name>
  19730. <description>TCD Signed Destination Address Offset</description>
  19731. <addressOffset>0x1014</addressOffset>
  19732. <size>16</size>
  19733. <access>read-write</access>
  19734. <resetValue>0</resetValue>
  19735. <resetMask>0</resetMask>
  19736. <fields>
  19737. <field>
  19738. <name>DOFF</name>
  19739. <description>Destination Address Signed offset</description>
  19740. <bitOffset>0</bitOffset>
  19741. <bitWidth>16</bitWidth>
  19742. <access>read-write</access>
  19743. </field>
  19744. </fields>
  19745. </register>
  19746. <register>
  19747. <dim>16</dim>
  19748. <dimIncrement>0x20</dimIncrement>
  19749. <dimIndex>0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15</dimIndex>
  19750. <name>TCD%s_CITER_ELINKNO</name>
  19751. <description>TCD Current Minor Loop Link, Major Loop Count (Channel Linking Disabled)</description>
  19752. <alternateGroup>DMA</alternateGroup>
  19753. <addressOffset>0x1016</addressOffset>
  19754. <size>16</size>
  19755. <access>read-write</access>
  19756. <resetValue>0</resetValue>
  19757. <resetMask>0</resetMask>
  19758. <fields>
  19759. <field>
  19760. <name>CITER</name>
  19761. <description>Current Major Iteration Count</description>
  19762. <bitOffset>0</bitOffset>
  19763. <bitWidth>15</bitWidth>
  19764. <access>read-write</access>
  19765. </field>
  19766. <field>
  19767. <name>ELINK</name>
  19768. <description>Enable channel-to-channel linking on minor-loop complete</description>
  19769. <bitOffset>15</bitOffset>
  19770. <bitWidth>1</bitWidth>
  19771. <access>read-write</access>
  19772. <enumeratedValues>
  19773. <enumeratedValue>
  19774. <name>0</name>
  19775. <description>The channel-to-channel linking is disabled</description>
  19776. <value>#0</value>
  19777. </enumeratedValue>
  19778. <enumeratedValue>
  19779. <name>1</name>
  19780. <description>The channel-to-channel linking is enabled</description>
  19781. <value>#1</value>
  19782. </enumeratedValue>
  19783. </enumeratedValues>
  19784. </field>
  19785. </fields>
  19786. </register>
  19787. <register>
  19788. <dim>16</dim>
  19789. <dimIncrement>0x20</dimIncrement>
  19790. <dimIndex>0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15</dimIndex>
  19791. <name>TCD%s_CITER_ELINKYES</name>
  19792. <description>TCD Current Minor Loop Link, Major Loop Count (Channel Linking Enabled)</description>
  19793. <alternateGroup>DMA</alternateGroup>
  19794. <addressOffset>0x1016</addressOffset>
  19795. <size>16</size>
  19796. <access>read-write</access>
  19797. <resetValue>0</resetValue>
  19798. <resetMask>0</resetMask>
  19799. <fields>
  19800. <field>
  19801. <name>CITER</name>
  19802. <description>Current Major Iteration Count</description>
  19803. <bitOffset>0</bitOffset>
  19804. <bitWidth>9</bitWidth>
  19805. <access>read-write</access>
  19806. </field>
  19807. <field>
  19808. <name>LINKCH</name>
  19809. <description>Link Channel Number</description>
  19810. <bitOffset>9</bitOffset>
  19811. <bitWidth>4</bitWidth>
  19812. <access>read-write</access>
  19813. </field>
  19814. <field>
  19815. <name>ELINK</name>
  19816. <description>Enable channel-to-channel linking on minor-loop complete</description>
  19817. <bitOffset>15</bitOffset>
  19818. <bitWidth>1</bitWidth>
  19819. <access>read-write</access>
  19820. <enumeratedValues>
  19821. <enumeratedValue>
  19822. <name>0</name>
  19823. <description>The channel-to-channel linking is disabled</description>
  19824. <value>#0</value>
  19825. </enumeratedValue>
  19826. <enumeratedValue>
  19827. <name>1</name>
  19828. <description>The channel-to-channel linking is enabled</description>
  19829. <value>#1</value>
  19830. </enumeratedValue>
  19831. </enumeratedValues>
  19832. </field>
  19833. </fields>
  19834. </register>
  19835. <register>
  19836. <dim>16</dim>
  19837. <dimIncrement>0x20</dimIncrement>
  19838. <dimIndex>0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15</dimIndex>
  19839. <name>TCD%s_DLASTSGA</name>
  19840. <description>TCD Last Destination Address Adjustment/Scatter Gather Address</description>
  19841. <addressOffset>0x1018</addressOffset>
  19842. <size>32</size>
  19843. <access>read-write</access>
  19844. <resetValue>0</resetValue>
  19845. <resetMask>0</resetMask>
  19846. <fields>
  19847. <field>
  19848. <name>DLASTSGA</name>
  19849. <description>Destination last address adjustment or the memory address for the next transfer control descriptor to be loaded into this channel (scatter/gather)</description>
  19850. <bitOffset>0</bitOffset>
  19851. <bitWidth>32</bitWidth>
  19852. <access>read-write</access>
  19853. </field>
  19854. </fields>
  19855. </register>
  19856. <register>
  19857. <dim>16</dim>
  19858. <dimIncrement>0x20</dimIncrement>
  19859. <dimIndex>0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15</dimIndex>
  19860. <name>TCD%s_CSR</name>
  19861. <description>TCD Control and Status</description>
  19862. <addressOffset>0x101C</addressOffset>
  19863. <size>16</size>
  19864. <access>read-write</access>
  19865. <resetValue>0</resetValue>
  19866. <resetMask>0xC1</resetMask>
  19867. <fields>
  19868. <field>
  19869. <name>START</name>
  19870. <description>Channel Start</description>
  19871. <bitOffset>0</bitOffset>
  19872. <bitWidth>1</bitWidth>
  19873. <access>read-write</access>
  19874. <enumeratedValues>
  19875. <enumeratedValue>
  19876. <name>0</name>
  19877. <description>The channel is not explicitly started</description>
  19878. <value>#0</value>
  19879. </enumeratedValue>
  19880. <enumeratedValue>
  19881. <name>1</name>
  19882. <description>The channel is explicitly started via a software initiated service request</description>
  19883. <value>#1</value>
  19884. </enumeratedValue>
  19885. </enumeratedValues>
  19886. </field>
  19887. <field>
  19888. <name>INTMAJOR</name>
  19889. <description>Enable an interrupt when major iteration count completes</description>
  19890. <bitOffset>1</bitOffset>
  19891. <bitWidth>1</bitWidth>
  19892. <access>read-write</access>
  19893. <enumeratedValues>
  19894. <enumeratedValue>
  19895. <name>0</name>
  19896. <description>The end-of-major loop interrupt is disabled</description>
  19897. <value>#0</value>
  19898. </enumeratedValue>
  19899. <enumeratedValue>
  19900. <name>1</name>
  19901. <description>The end-of-major loop interrupt is enabled</description>
  19902. <value>#1</value>
  19903. </enumeratedValue>
  19904. </enumeratedValues>
  19905. </field>
  19906. <field>
  19907. <name>INTHALF</name>
  19908. <description>Enable an interrupt when major counter is half complete.</description>
  19909. <bitOffset>2</bitOffset>
  19910. <bitWidth>1</bitWidth>
  19911. <access>read-write</access>
  19912. <enumeratedValues>
  19913. <enumeratedValue>
  19914. <name>0</name>
  19915. <description>The half-point interrupt is disabled</description>
  19916. <value>#0</value>
  19917. </enumeratedValue>
  19918. <enumeratedValue>
  19919. <name>1</name>
  19920. <description>The half-point interrupt is enabled</description>
  19921. <value>#1</value>
  19922. </enumeratedValue>
  19923. </enumeratedValues>
  19924. </field>
  19925. <field>
  19926. <name>DREQ</name>
  19927. <description>Disable Request</description>
  19928. <bitOffset>3</bitOffset>
  19929. <bitWidth>1</bitWidth>
  19930. <access>read-write</access>
  19931. <enumeratedValues>
  19932. <enumeratedValue>
  19933. <name>0</name>
  19934. <description>The channel&apos;s ERQ bit is not affected</description>
  19935. <value>#0</value>
  19936. </enumeratedValue>
  19937. <enumeratedValue>
  19938. <name>1</name>
  19939. <description>The channel&apos;s ERQ bit is cleared when the major loop is complete</description>
  19940. <value>#1</value>
  19941. </enumeratedValue>
  19942. </enumeratedValues>
  19943. </field>
  19944. <field>
  19945. <name>ESG</name>
  19946. <description>Enable Scatter/Gather Processing</description>
  19947. <bitOffset>4</bitOffset>
  19948. <bitWidth>1</bitWidth>
  19949. <access>read-write</access>
  19950. <enumeratedValues>
  19951. <enumeratedValue>
  19952. <name>0</name>
  19953. <description>The current channel&apos;s TCD is normal format.</description>
  19954. <value>#0</value>
  19955. </enumeratedValue>
  19956. <enumeratedValue>
  19957. <name>1</name>
  19958. <description>The current channel&apos;s TCD specifies a scatter gather format. The DLASTSGA field provides a memory pointer to the next TCD to be loaded into this channel after the major loop completes its execution.</description>
  19959. <value>#1</value>
  19960. </enumeratedValue>
  19961. </enumeratedValues>
  19962. </field>
  19963. <field>
  19964. <name>MAJORELINK</name>
  19965. <description>Enable channel-to-channel linking on major loop complete</description>
  19966. <bitOffset>5</bitOffset>
  19967. <bitWidth>1</bitWidth>
  19968. <access>read-write</access>
  19969. <enumeratedValues>
  19970. <enumeratedValue>
  19971. <name>0</name>
  19972. <description>The channel-to-channel linking is disabled</description>
  19973. <value>#0</value>
  19974. </enumeratedValue>
  19975. <enumeratedValue>
  19976. <name>1</name>
  19977. <description>The channel-to-channel linking is enabled</description>
  19978. <value>#1</value>
  19979. </enumeratedValue>
  19980. </enumeratedValues>
  19981. </field>
  19982. <field>
  19983. <name>ACTIVE</name>
  19984. <description>Channel Active</description>
  19985. <bitOffset>6</bitOffset>
  19986. <bitWidth>1</bitWidth>
  19987. <access>read-write</access>
  19988. </field>
  19989. <field>
  19990. <name>DONE</name>
  19991. <description>Channel Done</description>
  19992. <bitOffset>7</bitOffset>
  19993. <bitWidth>1</bitWidth>
  19994. <access>read-write</access>
  19995. </field>
  19996. <field>
  19997. <name>MAJORLINKCH</name>
  19998. <description>Link Channel Number</description>
  19999. <bitOffset>8</bitOffset>
  20000. <bitWidth>4</bitWidth>
  20001. <access>read-write</access>
  20002. </field>
  20003. <field>
  20004. <name>BWC</name>
  20005. <description>Bandwidth Control</description>
  20006. <bitOffset>14</bitOffset>
  20007. <bitWidth>2</bitWidth>
  20008. <access>read-write</access>
  20009. <enumeratedValues>
  20010. <enumeratedValue>
  20011. <name>00</name>
  20012. <description>No eDMA engine stalls</description>
  20013. <value>#00</value>
  20014. </enumeratedValue>
  20015. <enumeratedValue>
  20016. <name>10</name>
  20017. <description>eDMA engine stalls for 4 cycles after each r/w</description>
  20018. <value>#10</value>
  20019. </enumeratedValue>
  20020. <enumeratedValue>
  20021. <name>11</name>
  20022. <description>eDMA engine stalls for 8 cycles after each r/w</description>
  20023. <value>#11</value>
  20024. </enumeratedValue>
  20025. </enumeratedValues>
  20026. </field>
  20027. </fields>
  20028. </register>
  20029. <register>
  20030. <dim>16</dim>
  20031. <dimIncrement>0x20</dimIncrement>
  20032. <dimIndex>0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15</dimIndex>
  20033. <name>TCD%s_BITER_ELINKNO</name>
  20034. <description>TCD Beginning Minor Loop Link, Major Loop Count (Channel Linking Disabled)</description>
  20035. <alternateGroup>DMA</alternateGroup>
  20036. <addressOffset>0x101E</addressOffset>
  20037. <size>16</size>
  20038. <access>read-write</access>
  20039. <resetValue>0</resetValue>
  20040. <resetMask>0</resetMask>
  20041. <fields>
  20042. <field>
  20043. <name>BITER</name>
  20044. <description>Starting Major Iteration Count</description>
  20045. <bitOffset>0</bitOffset>
  20046. <bitWidth>15</bitWidth>
  20047. <access>read-write</access>
  20048. </field>
  20049. <field>
  20050. <name>ELINK</name>
  20051. <description>Enables channel-to-channel linking on minor loop complete</description>
  20052. <bitOffset>15</bitOffset>
  20053. <bitWidth>1</bitWidth>
  20054. <access>read-write</access>
  20055. <enumeratedValues>
  20056. <enumeratedValue>
  20057. <name>0</name>
  20058. <description>The channel-to-channel linking is disabled</description>
  20059. <value>#0</value>
  20060. </enumeratedValue>
  20061. <enumeratedValue>
  20062. <name>1</name>
  20063. <description>The channel-to-channel linking is enabled</description>
  20064. <value>#1</value>
  20065. </enumeratedValue>
  20066. </enumeratedValues>
  20067. </field>
  20068. </fields>
  20069. </register>
  20070. <register>
  20071. <dim>16</dim>
  20072. <dimIncrement>0x20</dimIncrement>
  20073. <dimIndex>0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15</dimIndex>
  20074. <name>TCD%s_BITER_ELINKYES</name>
  20075. <description>TCD Beginning Minor Loop Link, Major Loop Count (Channel Linking Enabled)</description>
  20076. <alternateGroup>DMA</alternateGroup>
  20077. <addressOffset>0x101E</addressOffset>
  20078. <size>16</size>
  20079. <access>read-write</access>
  20080. <resetValue>0</resetValue>
  20081. <resetMask>0</resetMask>
  20082. <fields>
  20083. <field>
  20084. <name>BITER</name>
  20085. <description>Starting Major Iteration Count</description>
  20086. <bitOffset>0</bitOffset>
  20087. <bitWidth>9</bitWidth>
  20088. <access>read-write</access>
  20089. </field>
  20090. <field>
  20091. <name>LINKCH</name>
  20092. <description>Link Channel Number</description>
  20093. <bitOffset>9</bitOffset>
  20094. <bitWidth>4</bitWidth>
  20095. <access>read-write</access>
  20096. </field>
  20097. <field>
  20098. <name>ELINK</name>
  20099. <description>Enables channel-to-channel linking on minor loop complete</description>
  20100. <bitOffset>15</bitOffset>
  20101. <bitWidth>1</bitWidth>
  20102. <access>read-write</access>
  20103. <enumeratedValues>
  20104. <enumeratedValue>
  20105. <name>0</name>
  20106. <description>The channel-to-channel linking is disabled</description>
  20107. <value>#0</value>
  20108. </enumeratedValue>
  20109. <enumeratedValue>
  20110. <name>1</name>
  20111. <description>The channel-to-channel linking is enabled</description>
  20112. <value>#1</value>
  20113. </enumeratedValue>
  20114. </enumeratedValues>
  20115. </field>
  20116. </fields>
  20117. </register>
  20118. </registers>
  20119. </peripheral>
  20120. <peripheral>
  20121. <name>FB</name>
  20122. <description>FlexBus external bus interface</description>
  20123. <prependToName>FB_</prependToName>
  20124. <baseAddress>0x4000C000</baseAddress>
  20125. <addressBlock>
  20126. <offset>0</offset>
  20127. <size>0x64</size>
  20128. <usage>registers</usage>
  20129. </addressBlock>
  20130. <registers>
  20131. <register>
  20132. <dim>6</dim>
  20133. <dimIncrement>0xC</dimIncrement>
  20134. <dimIndex>0,1,2,3,4,5</dimIndex>
  20135. <name>CSAR%s</name>
  20136. <description>Chip Select Address Register</description>
  20137. <addressOffset>0</addressOffset>
  20138. <size>32</size>
  20139. <access>read-write</access>
  20140. <resetValue>0</resetValue>
  20141. <resetMask>0xFFFFFFFF</resetMask>
  20142. <fields>
  20143. <field>
  20144. <name>BA</name>
  20145. <description>Base Address</description>
  20146. <bitOffset>16</bitOffset>
  20147. <bitWidth>16</bitWidth>
  20148. <access>read-write</access>
  20149. </field>
  20150. </fields>
  20151. </register>
  20152. <register>
  20153. <dim>6</dim>
  20154. <dimIncrement>0xC</dimIncrement>
  20155. <dimIndex>0,1,2,3,4,5</dimIndex>
  20156. <name>CSMR%s</name>
  20157. <description>Chip Select Mask Register</description>
  20158. <addressOffset>0x4</addressOffset>
  20159. <size>32</size>
  20160. <access>read-write</access>
  20161. <resetValue>0</resetValue>
  20162. <resetMask>0xFFFFFFFF</resetMask>
  20163. <fields>
  20164. <field>
  20165. <name>V</name>
  20166. <description>Valid</description>
  20167. <bitOffset>0</bitOffset>
  20168. <bitWidth>1</bitWidth>
  20169. <access>read-write</access>
  20170. <enumeratedValues>
  20171. <enumeratedValue>
  20172. <name>0</name>
  20173. <description>Chip-select is invalid.</description>
  20174. <value>#0</value>
  20175. </enumeratedValue>
  20176. <enumeratedValue>
  20177. <name>1</name>
  20178. <description>Chip-select is valid.</description>
  20179. <value>#1</value>
  20180. </enumeratedValue>
  20181. </enumeratedValues>
  20182. </field>
  20183. <field>
  20184. <name>WP</name>
  20185. <description>Write Protect</description>
  20186. <bitOffset>8</bitOffset>
  20187. <bitWidth>1</bitWidth>
  20188. <access>read-write</access>
  20189. <enumeratedValues>
  20190. <enumeratedValue>
  20191. <name>0</name>
  20192. <description>Write accesses are allowed.</description>
  20193. <value>#0</value>
  20194. </enumeratedValue>
  20195. <enumeratedValue>
  20196. <name>1</name>
  20197. <description>Write accesses are not allowed. Attempting to write to the range of addresses for which the WP bit is set results in a bus error termination of the internal cycle and no external cycle.</description>
  20198. <value>#1</value>
  20199. </enumeratedValue>
  20200. </enumeratedValues>
  20201. </field>
  20202. <field>
  20203. <name>BAM</name>
  20204. <description>Base Address Mask</description>
  20205. <bitOffset>16</bitOffset>
  20206. <bitWidth>16</bitWidth>
  20207. <access>read-write</access>
  20208. <enumeratedValues>
  20209. <enumeratedValue>
  20210. <name>0</name>
  20211. <description>The corresponding address bit in CSAR is used in the chip-select decode.</description>
  20212. <value>#0</value>
  20213. </enumeratedValue>
  20214. <enumeratedValue>
  20215. <name>1</name>
  20216. <description>The corresponding address bit in CSAR is a don&apos;t care in the chip-select decode.</description>
  20217. <value>#1</value>
  20218. </enumeratedValue>
  20219. </enumeratedValues>
  20220. </field>
  20221. </fields>
  20222. </register>
  20223. <register>
  20224. <dim>6</dim>
  20225. <dimIncrement>0xC</dimIncrement>
  20226. <dimIndex>0,1,2,3,4,5</dimIndex>
  20227. <name>CSCR%s</name>
  20228. <description>Chip Select Control Register</description>
  20229. <addressOffset>0x8</addressOffset>
  20230. <size>32</size>
  20231. <access>read-write</access>
  20232. <resetValue>0x3FFC00</resetValue>
  20233. <resetMask>0xFFFFFFFF</resetMask>
  20234. <fields>
  20235. <field>
  20236. <name>BSTW</name>
  20237. <description>Burst-Write Enable</description>
  20238. <bitOffset>3</bitOffset>
  20239. <bitWidth>1</bitWidth>
  20240. <access>read-write</access>
  20241. <enumeratedValues>
  20242. <enumeratedValue>
  20243. <name>0</name>
  20244. <description>Disabled. Data exceeding the specified port size is broken into individual, port-sized, non-burst writes. For example, a 32-bit write to an 8-bit port takes four byte writes.</description>
  20245. <value>#0</value>
  20246. </enumeratedValue>
  20247. <enumeratedValue>
  20248. <name>1</name>
  20249. <description>Enabled. Enables burst write of data larger than the specified port size, including 32-bit writes to 8- and 16-bit ports, 16-bit writes to 8-bit ports, and line writes to 8-, 16-, and 32-bit ports.</description>
  20250. <value>#1</value>
  20251. </enumeratedValue>
  20252. </enumeratedValues>
  20253. </field>
  20254. <field>
  20255. <name>BSTR</name>
  20256. <description>Burst-Read Enable</description>
  20257. <bitOffset>4</bitOffset>
  20258. <bitWidth>1</bitWidth>
  20259. <access>read-write</access>
  20260. <enumeratedValues>
  20261. <enumeratedValue>
  20262. <name>0</name>
  20263. <description>Disabled. Data exceeding the specified port size is broken into individual, port-sized, non-burst reads. For example, a 32-bit read from an 8-bit port is broken into four 8-bit reads.</description>
  20264. <value>#0</value>
  20265. </enumeratedValue>
  20266. <enumeratedValue>
  20267. <name>1</name>
  20268. <description>Enabled. Enables data burst reads larger than the specified port size, including 32-bit reads from 8- and 16-bit ports, 16-bit reads from 8-bit ports, and line reads from 8-, 16-, and 32-bit ports.</description>
  20269. <value>#1</value>
  20270. </enumeratedValue>
  20271. </enumeratedValues>
  20272. </field>
  20273. <field>
  20274. <name>BEM</name>
  20275. <description>Byte-Enable Mode</description>
  20276. <bitOffset>5</bitOffset>
  20277. <bitWidth>1</bitWidth>
  20278. <access>read-write</access>
  20279. <enumeratedValues>
  20280. <enumeratedValue>
  20281. <name>0</name>
  20282. <description>FB_BE is asserted for data write only.</description>
  20283. <value>#0</value>
  20284. </enumeratedValue>
  20285. <enumeratedValue>
  20286. <name>1</name>
  20287. <description>FB_BE is asserted for data read and write accesses.</description>
  20288. <value>#1</value>
  20289. </enumeratedValue>
  20290. </enumeratedValues>
  20291. </field>
  20292. <field>
  20293. <name>PS</name>
  20294. <description>Port Size</description>
  20295. <bitOffset>6</bitOffset>
  20296. <bitWidth>2</bitWidth>
  20297. <access>read-write</access>
  20298. <enumeratedValues>
  20299. <enumeratedValue>
  20300. <name>00</name>
  20301. <description>32-bit port size. Valid data is sampled and driven on FB_D[31:0].</description>
  20302. <value>#00</value>
  20303. </enumeratedValue>
  20304. <enumeratedValue>
  20305. <name>01</name>
  20306. <description>8-bit port size. Valid data is sampled and driven on FB_D[31:24] when BLS is 0b, or FB_D[7:0] when BLS is 1b.</description>
  20307. <value>#01</value>
  20308. </enumeratedValue>
  20309. <enumeratedValue>
  20310. <name>1X</name>
  20311. <description>16-bit port size. Valid data is sampled and driven on FB_D[31:16] when BLS is 0b, or FB_D[15:0] when BLS is 1b.</description>
  20312. <value>#1x</value>
  20313. </enumeratedValue>
  20314. </enumeratedValues>
  20315. </field>
  20316. <field>
  20317. <name>AA</name>
  20318. <description>Auto-Acknowledge Enable</description>
  20319. <bitOffset>8</bitOffset>
  20320. <bitWidth>1</bitWidth>
  20321. <access>read-write</access>
  20322. <enumeratedValues>
  20323. <enumeratedValue>
  20324. <name>0</name>
  20325. <description>Disabled. No internal transfer acknowledge is asserted and the cycle is terminated externally.</description>
  20326. <value>#0</value>
  20327. </enumeratedValue>
  20328. <enumeratedValue>
  20329. <name>1</name>
  20330. <description>Enabled. Internal transfer acknowledge is asserted as specified by WS.</description>
  20331. <value>#1</value>
  20332. </enumeratedValue>
  20333. </enumeratedValues>
  20334. </field>
  20335. <field>
  20336. <name>BLS</name>
  20337. <description>Byte-Lane Shift</description>
  20338. <bitOffset>9</bitOffset>
  20339. <bitWidth>1</bitWidth>
  20340. <access>read-write</access>
  20341. <enumeratedValues>
  20342. <enumeratedValue>
  20343. <name>0</name>
  20344. <description>Not shifted. Data is left-aligned on FB_AD.</description>
  20345. <value>#0</value>
  20346. </enumeratedValue>
  20347. <enumeratedValue>
  20348. <name>1</name>
  20349. <description>Shifted. Data is right-aligned on FB_AD.</description>
  20350. <value>#1</value>
  20351. </enumeratedValue>
  20352. </enumeratedValues>
  20353. </field>
  20354. <field>
  20355. <name>WS</name>
  20356. <description>Wait States</description>
  20357. <bitOffset>10</bitOffset>
  20358. <bitWidth>6</bitWidth>
  20359. <access>read-write</access>
  20360. </field>
  20361. <field>
  20362. <name>WRAH</name>
  20363. <description>Write Address Hold or Deselect</description>
  20364. <bitOffset>16</bitOffset>
  20365. <bitWidth>2</bitWidth>
  20366. <access>read-write</access>
  20367. <enumeratedValues>
  20368. <enumeratedValue>
  20369. <name>00</name>
  20370. <description>1 cycle (default for all but FB_CS0 )</description>
  20371. <value>#00</value>
  20372. </enumeratedValue>
  20373. <enumeratedValue>
  20374. <name>01</name>
  20375. <description>2 cycles</description>
  20376. <value>#01</value>
  20377. </enumeratedValue>
  20378. <enumeratedValue>
  20379. <name>10</name>
  20380. <description>3 cycles</description>
  20381. <value>#10</value>
  20382. </enumeratedValue>
  20383. <enumeratedValue>
  20384. <name>11</name>
  20385. <description>4 cycles (default for FB_CS0 )</description>
  20386. <value>#11</value>
  20387. </enumeratedValue>
  20388. </enumeratedValues>
  20389. </field>
  20390. <field>
  20391. <name>RDAH</name>
  20392. <description>Read Address Hold or Deselect</description>
  20393. <bitOffset>18</bitOffset>
  20394. <bitWidth>2</bitWidth>
  20395. <access>read-write</access>
  20396. <enumeratedValues>
  20397. <enumeratedValue>
  20398. <name>00</name>
  20399. <description>When AA is 0b, 1 cycle. When AA is 1b, 0 cycles.</description>
  20400. <value>#00</value>
  20401. </enumeratedValue>
  20402. <enumeratedValue>
  20403. <name>01</name>
  20404. <description>When AA is 0b, 2 cycles. When AA is 1b, 1 cycle.</description>
  20405. <value>#01</value>
  20406. </enumeratedValue>
  20407. <enumeratedValue>
  20408. <name>10</name>
  20409. <description>When AA is 0b, 3 cycles. When AA is 1b, 2 cycles.</description>
  20410. <value>#10</value>
  20411. </enumeratedValue>
  20412. <enumeratedValue>
  20413. <name>11</name>
  20414. <description>When AA is 0b, 4 cycles. When AA is 1b, 3 cycles.</description>
  20415. <value>#11</value>
  20416. </enumeratedValue>
  20417. </enumeratedValues>
  20418. </field>
  20419. <field>
  20420. <name>ASET</name>
  20421. <description>Address Setup</description>
  20422. <bitOffset>20</bitOffset>
  20423. <bitWidth>2</bitWidth>
  20424. <access>read-write</access>
  20425. <enumeratedValues>
  20426. <enumeratedValue>
  20427. <name>00</name>
  20428. <description>Assert FB_CSn on the first rising clock edge after the address is asserted (default for all but FB_CS0 ).</description>
  20429. <value>#00</value>
  20430. </enumeratedValue>
  20431. <enumeratedValue>
  20432. <name>01</name>
  20433. <description>Assert FB_CSn on the second rising clock edge after the address is asserted.</description>
  20434. <value>#01</value>
  20435. </enumeratedValue>
  20436. <enumeratedValue>
  20437. <name>10</name>
  20438. <description>Assert FB_CSn on the third rising clock edge after the address is asserted.</description>
  20439. <value>#10</value>
  20440. </enumeratedValue>
  20441. <enumeratedValue>
  20442. <name>11</name>
  20443. <description>Assert FB_CSn on the fourth rising clock edge after the address is asserted (default for FB_CS0 ).</description>
  20444. <value>#11</value>
  20445. </enumeratedValue>
  20446. </enumeratedValues>
  20447. </field>
  20448. <field>
  20449. <name>EXTS</name>
  20450. <description>Extended Transfer Start/Extended Address Latch Enable Controls how long FB_TS /FB_ALE is asserted.</description>
  20451. <bitOffset>22</bitOffset>
  20452. <bitWidth>1</bitWidth>
  20453. <access>read-write</access>
  20454. <enumeratedValues>
  20455. <enumeratedValue>
  20456. <name>0</name>
  20457. <description>Disabled. FB_TS /FB_ALE asserts for one bus clock cycle.</description>
  20458. <value>#0</value>
  20459. </enumeratedValue>
  20460. <enumeratedValue>
  20461. <name>1</name>
  20462. <description>Enabled. FB_TS /FB_ALE remains asserted until the first positive clock edge after FB_CSn asserts.</description>
  20463. <value>#1</value>
  20464. </enumeratedValue>
  20465. </enumeratedValues>
  20466. </field>
  20467. <field>
  20468. <name>SWSEN</name>
  20469. <description>Secondary Wait State Enable</description>
  20470. <bitOffset>23</bitOffset>
  20471. <bitWidth>1</bitWidth>
  20472. <access>read-write</access>
  20473. <enumeratedValues>
  20474. <enumeratedValue>
  20475. <name>0</name>
  20476. <description>Disabled. A number of wait states (specified by WS) are inserted before an internal transfer acknowledge is generated for all transfers.</description>
  20477. <value>#0</value>
  20478. </enumeratedValue>
  20479. <enumeratedValue>
  20480. <name>1</name>
  20481. <description>Enabled. A number of wait states (specified by SWS) are inserted before an internal transfer acknowledge is generated for burst transfer secondary terminations.</description>
  20482. <value>#1</value>
  20483. </enumeratedValue>
  20484. </enumeratedValues>
  20485. </field>
  20486. <field>
  20487. <name>SWS</name>
  20488. <description>Secondary Wait States</description>
  20489. <bitOffset>26</bitOffset>
  20490. <bitWidth>6</bitWidth>
  20491. <access>read-write</access>
  20492. </field>
  20493. </fields>
  20494. </register>
  20495. <register>
  20496. <name>CSPMCR</name>
  20497. <description>Chip Select port Multiplexing Control Register</description>
  20498. <addressOffset>0x60</addressOffset>
  20499. <size>32</size>
  20500. <access>read-write</access>
  20501. <resetValue>0</resetValue>
  20502. <resetMask>0xFFFFFFFF</resetMask>
  20503. <fields>
  20504. <field>
  20505. <name>GROUP5</name>
  20506. <description>FlexBus Signal Group 5 Multiplex control</description>
  20507. <bitOffset>12</bitOffset>
  20508. <bitWidth>4</bitWidth>
  20509. <access>read-write</access>
  20510. <enumeratedValues>
  20511. <enumeratedValue>
  20512. <name>0000</name>
  20513. <description>FB_TA</description>
  20514. <value>#0000</value>
  20515. </enumeratedValue>
  20516. <enumeratedValue>
  20517. <name>0001</name>
  20518. <description>FB_CS3 . You must also write 1b to CSCR[AA].</description>
  20519. <value>#0001</value>
  20520. </enumeratedValue>
  20521. <enumeratedValue>
  20522. <name>0010</name>
  20523. <description>FB_BE_7_0 . You must also write 1b to CSCR[AA].</description>
  20524. <value>#0010</value>
  20525. </enumeratedValue>
  20526. </enumeratedValues>
  20527. </field>
  20528. <field>
  20529. <name>GROUP4</name>
  20530. <description>FlexBus Signal Group 4 Multiplex control</description>
  20531. <bitOffset>16</bitOffset>
  20532. <bitWidth>4</bitWidth>
  20533. <access>read-write</access>
  20534. <enumeratedValues>
  20535. <enumeratedValue>
  20536. <name>0000</name>
  20537. <description>FB_TBST</description>
  20538. <value>#0000</value>
  20539. </enumeratedValue>
  20540. <enumeratedValue>
  20541. <name>0001</name>
  20542. <description>FB_CS2</description>
  20543. <value>#0001</value>
  20544. </enumeratedValue>
  20545. <enumeratedValue>
  20546. <name>0010</name>
  20547. <description>FB_BE_15_8</description>
  20548. <value>#0010</value>
  20549. </enumeratedValue>
  20550. </enumeratedValues>
  20551. </field>
  20552. <field>
  20553. <name>GROUP3</name>
  20554. <description>FlexBus Signal Group 3 Multiplex control</description>
  20555. <bitOffset>20</bitOffset>
  20556. <bitWidth>4</bitWidth>
  20557. <access>read-write</access>
  20558. <enumeratedValues>
  20559. <enumeratedValue>
  20560. <name>0000</name>
  20561. <description>FB_CS5</description>
  20562. <value>#0000</value>
  20563. </enumeratedValue>
  20564. <enumeratedValue>
  20565. <name>0001</name>
  20566. <description>FB_TSIZ1</description>
  20567. <value>#0001</value>
  20568. </enumeratedValue>
  20569. <enumeratedValue>
  20570. <name>0010</name>
  20571. <description>FB_BE_23_16</description>
  20572. <value>#0010</value>
  20573. </enumeratedValue>
  20574. </enumeratedValues>
  20575. </field>
  20576. <field>
  20577. <name>GROUP2</name>
  20578. <description>FlexBus Signal Group 2 Multiplex control</description>
  20579. <bitOffset>24</bitOffset>
  20580. <bitWidth>4</bitWidth>
  20581. <access>read-write</access>
  20582. <enumeratedValues>
  20583. <enumeratedValue>
  20584. <name>0000</name>
  20585. <description>FB_CS4</description>
  20586. <value>#0000</value>
  20587. </enumeratedValue>
  20588. <enumeratedValue>
  20589. <name>0001</name>
  20590. <description>FB_TSIZ0</description>
  20591. <value>#0001</value>
  20592. </enumeratedValue>
  20593. <enumeratedValue>
  20594. <name>0010</name>
  20595. <description>FB_BE_31_24</description>
  20596. <value>#0010</value>
  20597. </enumeratedValue>
  20598. </enumeratedValues>
  20599. </field>
  20600. <field>
  20601. <name>GROUP1</name>
  20602. <description>FlexBus Signal Group 1 Multiplex control</description>
  20603. <bitOffset>28</bitOffset>
  20604. <bitWidth>4</bitWidth>
  20605. <access>read-write</access>
  20606. <enumeratedValues>
  20607. <enumeratedValue>
  20608. <name>0000</name>
  20609. <description>FB_ALE</description>
  20610. <value>#0000</value>
  20611. </enumeratedValue>
  20612. <enumeratedValue>
  20613. <name>0001</name>
  20614. <description>FB_CS1</description>
  20615. <value>#0001</value>
  20616. </enumeratedValue>
  20617. <enumeratedValue>
  20618. <name>0010</name>
  20619. <description>FB_TS</description>
  20620. <value>#0010</value>
  20621. </enumeratedValue>
  20622. </enumeratedValues>
  20623. </field>
  20624. </fields>
  20625. </register>
  20626. </registers>
  20627. </peripheral>
  20628. <peripheral>
  20629. <name>MPU</name>
  20630. <description>Memory protection unit</description>
  20631. <prependToName>MPU_</prependToName>
  20632. <baseAddress>0x4000D000</baseAddress>
  20633. <addressBlock>
  20634. <offset>0</offset>
  20635. <size>0x830</size>
  20636. <usage>registers</usage>
  20637. </addressBlock>
  20638. <registers>
  20639. <register>
  20640. <name>CESR</name>
  20641. <description>Control/Error Status Register</description>
  20642. <addressOffset>0</addressOffset>
  20643. <size>32</size>
  20644. <access>read-write</access>
  20645. <resetValue>0x815101</resetValue>
  20646. <resetMask>0xFFFFFFFF</resetMask>
  20647. <fields>
  20648. <field>
  20649. <name>VLD</name>
  20650. <description>Valid</description>
  20651. <bitOffset>0</bitOffset>
  20652. <bitWidth>1</bitWidth>
  20653. <access>read-write</access>
  20654. <enumeratedValues>
  20655. <enumeratedValue>
  20656. <name>0</name>
  20657. <description>MPU is disabled. All accesses from all bus masters are allowed.</description>
  20658. <value>#0</value>
  20659. </enumeratedValue>
  20660. <enumeratedValue>
  20661. <name>1</name>
  20662. <description>MPU is enabled</description>
  20663. <value>#1</value>
  20664. </enumeratedValue>
  20665. </enumeratedValues>
  20666. </field>
  20667. <field>
  20668. <name>NRGD</name>
  20669. <description>Number Of Region Descriptors</description>
  20670. <bitOffset>8</bitOffset>
  20671. <bitWidth>4</bitWidth>
  20672. <access>read-only</access>
  20673. <enumeratedValues>
  20674. <enumeratedValue>
  20675. <name>0000</name>
  20676. <description>8 region descriptors</description>
  20677. <value>#0000</value>
  20678. </enumeratedValue>
  20679. <enumeratedValue>
  20680. <name>0001</name>
  20681. <description>12 region descriptors</description>
  20682. <value>#0001</value>
  20683. </enumeratedValue>
  20684. <enumeratedValue>
  20685. <name>0010</name>
  20686. <description>16 region descriptors</description>
  20687. <value>#0010</value>
  20688. </enumeratedValue>
  20689. </enumeratedValues>
  20690. </field>
  20691. <field>
  20692. <name>NSP</name>
  20693. <description>Number Of Slave Ports</description>
  20694. <bitOffset>12</bitOffset>
  20695. <bitWidth>4</bitWidth>
  20696. <access>read-only</access>
  20697. </field>
  20698. <field>
  20699. <name>HRL</name>
  20700. <description>Hardware Revision Level</description>
  20701. <bitOffset>16</bitOffset>
  20702. <bitWidth>4</bitWidth>
  20703. <access>read-only</access>
  20704. </field>
  20705. <field>
  20706. <name>SPERR</name>
  20707. <description>Slave Port n Error</description>
  20708. <bitOffset>27</bitOffset>
  20709. <bitWidth>5</bitWidth>
  20710. <access>read-write</access>
  20711. <enumeratedValues>
  20712. <enumeratedValue>
  20713. <name>0</name>
  20714. <description>No error has occurred for slave port n.</description>
  20715. <value>#00000</value>
  20716. </enumeratedValue>
  20717. <enumeratedValue>
  20718. <name>1</name>
  20719. <description>An error has occurred for slave port n.</description>
  20720. <value>#00001</value>
  20721. </enumeratedValue>
  20722. </enumeratedValues>
  20723. </field>
  20724. </fields>
  20725. </register>
  20726. <register>
  20727. <dim>5</dim>
  20728. <dimIncrement>0x8</dimIncrement>
  20729. <dimIndex>0,1,2,3,4</dimIndex>
  20730. <name>EAR%s</name>
  20731. <description>Error Address Register, slave port n</description>
  20732. <addressOffset>0x10</addressOffset>
  20733. <size>32</size>
  20734. <access>read-only</access>
  20735. <resetValue>0</resetValue>
  20736. <resetMask>0xFFFFFFFF</resetMask>
  20737. <fields>
  20738. <field>
  20739. <name>EADDR</name>
  20740. <description>Error Address</description>
  20741. <bitOffset>0</bitOffset>
  20742. <bitWidth>32</bitWidth>
  20743. <access>read-only</access>
  20744. </field>
  20745. </fields>
  20746. </register>
  20747. <register>
  20748. <dim>5</dim>
  20749. <dimIncrement>0x8</dimIncrement>
  20750. <dimIndex>0,1,2,3,4</dimIndex>
  20751. <name>EDR%s</name>
  20752. <description>Error Detail Register, slave port n</description>
  20753. <addressOffset>0x14</addressOffset>
  20754. <size>32</size>
  20755. <access>read-only</access>
  20756. <resetValue>0</resetValue>
  20757. <resetMask>0xFFFFFFFF</resetMask>
  20758. <fields>
  20759. <field>
  20760. <name>ERW</name>
  20761. <description>Error Read/Write</description>
  20762. <bitOffset>0</bitOffset>
  20763. <bitWidth>1</bitWidth>
  20764. <access>read-only</access>
  20765. <enumeratedValues>
  20766. <enumeratedValue>
  20767. <name>0</name>
  20768. <description>Read</description>
  20769. <value>#0</value>
  20770. </enumeratedValue>
  20771. <enumeratedValue>
  20772. <name>1</name>
  20773. <description>Write</description>
  20774. <value>#1</value>
  20775. </enumeratedValue>
  20776. </enumeratedValues>
  20777. </field>
  20778. <field>
  20779. <name>EATTR</name>
  20780. <description>Error Attributes</description>
  20781. <bitOffset>1</bitOffset>
  20782. <bitWidth>3</bitWidth>
  20783. <access>read-only</access>
  20784. <enumeratedValues>
  20785. <enumeratedValue>
  20786. <name>000</name>
  20787. <description>User mode, instruction access</description>
  20788. <value>#000</value>
  20789. </enumeratedValue>
  20790. <enumeratedValue>
  20791. <name>001</name>
  20792. <description>User mode, data access</description>
  20793. <value>#001</value>
  20794. </enumeratedValue>
  20795. <enumeratedValue>
  20796. <name>010</name>
  20797. <description>Supervisor mode, instruction access</description>
  20798. <value>#010</value>
  20799. </enumeratedValue>
  20800. <enumeratedValue>
  20801. <name>011</name>
  20802. <description>Supervisor mode, data access</description>
  20803. <value>#011</value>
  20804. </enumeratedValue>
  20805. </enumeratedValues>
  20806. </field>
  20807. <field>
  20808. <name>EMN</name>
  20809. <description>Error Master Number</description>
  20810. <bitOffset>4</bitOffset>
  20811. <bitWidth>4</bitWidth>
  20812. <access>read-only</access>
  20813. </field>
  20814. <field>
  20815. <name>EPID</name>
  20816. <description>Error Process Identification</description>
  20817. <bitOffset>8</bitOffset>
  20818. <bitWidth>8</bitWidth>
  20819. <access>read-only</access>
  20820. </field>
  20821. <field>
  20822. <name>EACD</name>
  20823. <description>Error Access Control Detail</description>
  20824. <bitOffset>16</bitOffset>
  20825. <bitWidth>16</bitWidth>
  20826. <access>read-only</access>
  20827. </field>
  20828. </fields>
  20829. </register>
  20830. <register>
  20831. <dim>12</dim>
  20832. <dimIncrement>0x10</dimIncrement>
  20833. <dimIndex>0,1,2,3,4,5,6,7,8,9,10,11</dimIndex>
  20834. <name>RGD%s_WORD0</name>
  20835. <description>Region Descriptor n, Word 0</description>
  20836. <addressOffset>0x400</addressOffset>
  20837. <size>32</size>
  20838. <access>read-write</access>
  20839. <resetValue>0</resetValue>
  20840. <resetMask>0xFFFFFFFF</resetMask>
  20841. <fields>
  20842. <field>
  20843. <name>SRTADDR</name>
  20844. <description>Start Address</description>
  20845. <bitOffset>5</bitOffset>
  20846. <bitWidth>27</bitWidth>
  20847. <access>read-write</access>
  20848. </field>
  20849. </fields>
  20850. </register>
  20851. <register>
  20852. <dim>12</dim>
  20853. <dimIncrement>0x10</dimIncrement>
  20854. <dimIndex>0,1,2,3,4,5,6,7,8,9,10,11</dimIndex>
  20855. <name>RGD%s_WORD1</name>
  20856. <description>Region Descriptor n, Word 1</description>
  20857. <addressOffset>0x404</addressOffset>
  20858. <size>32</size>
  20859. <access>read-write</access>
  20860. <resetValue>0xFFFFFFFF</resetValue>
  20861. <resetMask>0xFFFFFFFF</resetMask>
  20862. <fields>
  20863. <field>
  20864. <name>ENDADDR</name>
  20865. <description>End Address</description>
  20866. <bitOffset>5</bitOffset>
  20867. <bitWidth>27</bitWidth>
  20868. <access>read-write</access>
  20869. </field>
  20870. </fields>
  20871. </register>
  20872. <register>
  20873. <dim>12</dim>
  20874. <dimIncrement>0x10</dimIncrement>
  20875. <dimIndex>0,1,2,3,4,5,6,7,8,9,10,11</dimIndex>
  20876. <name>RGD%s_WORD2</name>
  20877. <description>Region Descriptor n, Word 2</description>
  20878. <addressOffset>0x408</addressOffset>
  20879. <size>32</size>
  20880. <access>read-write</access>
  20881. <resetValue>0x61F7DF</resetValue>
  20882. <resetMask>0xFFFFFFFF</resetMask>
  20883. <fields>
  20884. <field>
  20885. <name>M0UM</name>
  20886. <description>Bus Master 0 User Mode Access Control</description>
  20887. <bitOffset>0</bitOffset>
  20888. <bitWidth>3</bitWidth>
  20889. <access>read-write</access>
  20890. </field>
  20891. <field>
  20892. <name>M0SM</name>
  20893. <description>Bus Master 0 Supervisor Mode Access Control</description>
  20894. <bitOffset>3</bitOffset>
  20895. <bitWidth>2</bitWidth>
  20896. <access>read-write</access>
  20897. </field>
  20898. <field>
  20899. <name>M0PE</name>
  20900. <description>Bus Master 0 Process Identifier enable</description>
  20901. <bitOffset>5</bitOffset>
  20902. <bitWidth>1</bitWidth>
  20903. <access>read-write</access>
  20904. </field>
  20905. <field>
  20906. <name>M1UM</name>
  20907. <description>Bus Master 1 User Mode Access Control</description>
  20908. <bitOffset>6</bitOffset>
  20909. <bitWidth>3</bitWidth>
  20910. <access>read-write</access>
  20911. </field>
  20912. <field>
  20913. <name>M1SM</name>
  20914. <description>Bus Master 1 Supervisor Mode Access Control</description>
  20915. <bitOffset>9</bitOffset>
  20916. <bitWidth>2</bitWidth>
  20917. <access>read-write</access>
  20918. </field>
  20919. <field>
  20920. <name>M1PE</name>
  20921. <description>Bus Master 1 Process Identifier enable</description>
  20922. <bitOffset>11</bitOffset>
  20923. <bitWidth>1</bitWidth>
  20924. <access>read-write</access>
  20925. </field>
  20926. <field>
  20927. <name>M2UM</name>
  20928. <description>Bus Master 2 User Mode Access control</description>
  20929. <bitOffset>12</bitOffset>
  20930. <bitWidth>3</bitWidth>
  20931. <access>read-write</access>
  20932. </field>
  20933. <field>
  20934. <name>M2SM</name>
  20935. <description>Bus Master 2 Supervisor Mode Access Control</description>
  20936. <bitOffset>15</bitOffset>
  20937. <bitWidth>2</bitWidth>
  20938. <access>read-write</access>
  20939. </field>
  20940. <field>
  20941. <name>M2PE</name>
  20942. <description>Bus Master 2 Process Identifier Enable</description>
  20943. <bitOffset>17</bitOffset>
  20944. <bitWidth>1</bitWidth>
  20945. <access>read-write</access>
  20946. </field>
  20947. <field>
  20948. <name>M3UM</name>
  20949. <description>Bus Master 3 User Mode Access Control</description>
  20950. <bitOffset>18</bitOffset>
  20951. <bitWidth>3</bitWidth>
  20952. <access>read-write</access>
  20953. <enumeratedValues>
  20954. <enumeratedValue>
  20955. <name>0</name>
  20956. <description>An attempted access of that mode may be terminated with an access error (if not allowed by another descriptor) and the access not performed.</description>
  20957. <value>#000</value>
  20958. </enumeratedValue>
  20959. <enumeratedValue>
  20960. <name>1</name>
  20961. <description>Allows the given access type to occur</description>
  20962. <value>#001</value>
  20963. </enumeratedValue>
  20964. </enumeratedValues>
  20965. </field>
  20966. <field>
  20967. <name>M3SM</name>
  20968. <description>Bus Master 3 Supervisor Mode Access Control</description>
  20969. <bitOffset>21</bitOffset>
  20970. <bitWidth>2</bitWidth>
  20971. <access>read-write</access>
  20972. <enumeratedValues>
  20973. <enumeratedValue>
  20974. <name>00</name>
  20975. <description>r/w/x; read, write and execute allowed</description>
  20976. <value>#00</value>
  20977. </enumeratedValue>
  20978. <enumeratedValue>
  20979. <name>01</name>
  20980. <description>r/x; read and execute allowed, but no write</description>
  20981. <value>#01</value>
  20982. </enumeratedValue>
  20983. <enumeratedValue>
  20984. <name>10</name>
  20985. <description>r/w; read and write allowed, but no execute</description>
  20986. <value>#10</value>
  20987. </enumeratedValue>
  20988. <enumeratedValue>
  20989. <name>11</name>
  20990. <description>Same as User mode defined in M3UM</description>
  20991. <value>#11</value>
  20992. </enumeratedValue>
  20993. </enumeratedValues>
  20994. </field>
  20995. <field>
  20996. <name>M3PE</name>
  20997. <description>Bus Master 3 Process Identifier Enable</description>
  20998. <bitOffset>23</bitOffset>
  20999. <bitWidth>1</bitWidth>
  21000. <access>read-write</access>
  21001. <enumeratedValues>
  21002. <enumeratedValue>
  21003. <name>0</name>
  21004. <description>Do not include the process identifier in the evaluation</description>
  21005. <value>#0</value>
  21006. </enumeratedValue>
  21007. <enumeratedValue>
  21008. <name>1</name>
  21009. <description>Include the process identifier and mask (RGDn_WORD3) in the region hit evaluation</description>
  21010. <value>#1</value>
  21011. </enumeratedValue>
  21012. </enumeratedValues>
  21013. </field>
  21014. <field>
  21015. <name>M4WE</name>
  21016. <description>Bus Master 4 Write Enable</description>
  21017. <bitOffset>24</bitOffset>
  21018. <bitWidth>1</bitWidth>
  21019. <access>read-write</access>
  21020. <enumeratedValues>
  21021. <enumeratedValue>
  21022. <name>0</name>
  21023. <description>Bus master 4 writes terminate with an access error and the write is not performed</description>
  21024. <value>#0</value>
  21025. </enumeratedValue>
  21026. <enumeratedValue>
  21027. <name>1</name>
  21028. <description>Bus master 4 writes allowed</description>
  21029. <value>#1</value>
  21030. </enumeratedValue>
  21031. </enumeratedValues>
  21032. </field>
  21033. <field>
  21034. <name>M4RE</name>
  21035. <description>Bus Master 4 Read Enable</description>
  21036. <bitOffset>25</bitOffset>
  21037. <bitWidth>1</bitWidth>
  21038. <access>read-write</access>
  21039. <enumeratedValues>
  21040. <enumeratedValue>
  21041. <name>0</name>
  21042. <description>Bus master 4 reads terminate with an access error and the read is not performed</description>
  21043. <value>#0</value>
  21044. </enumeratedValue>
  21045. <enumeratedValue>
  21046. <name>1</name>
  21047. <description>Bus master 4 reads allowed</description>
  21048. <value>#1</value>
  21049. </enumeratedValue>
  21050. </enumeratedValues>
  21051. </field>
  21052. <field>
  21053. <name>M5WE</name>
  21054. <description>Bus Master 5 Write Enable</description>
  21055. <bitOffset>26</bitOffset>
  21056. <bitWidth>1</bitWidth>
  21057. <access>read-write</access>
  21058. <enumeratedValues>
  21059. <enumeratedValue>
  21060. <name>0</name>
  21061. <description>Bus master 5 writes terminate with an access error and the write is not performed</description>
  21062. <value>#0</value>
  21063. </enumeratedValue>
  21064. <enumeratedValue>
  21065. <name>1</name>
  21066. <description>Bus master 5 writes allowed</description>
  21067. <value>#1</value>
  21068. </enumeratedValue>
  21069. </enumeratedValues>
  21070. </field>
  21071. <field>
  21072. <name>M5RE</name>
  21073. <description>Bus Master 5 Read Enable</description>
  21074. <bitOffset>27</bitOffset>
  21075. <bitWidth>1</bitWidth>
  21076. <access>read-write</access>
  21077. <enumeratedValues>
  21078. <enumeratedValue>
  21079. <name>0</name>
  21080. <description>Bus master 5 reads terminate with an access error and the read is not performed</description>
  21081. <value>#0</value>
  21082. </enumeratedValue>
  21083. <enumeratedValue>
  21084. <name>1</name>
  21085. <description>Bus master 5 reads allowed</description>
  21086. <value>#1</value>
  21087. </enumeratedValue>
  21088. </enumeratedValues>
  21089. </field>
  21090. <field>
  21091. <name>M6WE</name>
  21092. <description>Bus Master 6 Write Enable</description>
  21093. <bitOffset>28</bitOffset>
  21094. <bitWidth>1</bitWidth>
  21095. <access>read-write</access>
  21096. <enumeratedValues>
  21097. <enumeratedValue>
  21098. <name>0</name>
  21099. <description>Bus master 6 writes terminate with an access error and the write is not performed</description>
  21100. <value>#0</value>
  21101. </enumeratedValue>
  21102. <enumeratedValue>
  21103. <name>1</name>
  21104. <description>Bus master 6 writes allowed</description>
  21105. <value>#1</value>
  21106. </enumeratedValue>
  21107. </enumeratedValues>
  21108. </field>
  21109. <field>
  21110. <name>M6RE</name>
  21111. <description>Bus Master 6 Read Enable</description>
  21112. <bitOffset>29</bitOffset>
  21113. <bitWidth>1</bitWidth>
  21114. <access>read-write</access>
  21115. <enumeratedValues>
  21116. <enumeratedValue>
  21117. <name>0</name>
  21118. <description>Bus master 6 reads terminate with an access error and the read is not performed</description>
  21119. <value>#0</value>
  21120. </enumeratedValue>
  21121. <enumeratedValue>
  21122. <name>1</name>
  21123. <description>Bus master 6 reads allowed</description>
  21124. <value>#1</value>
  21125. </enumeratedValue>
  21126. </enumeratedValues>
  21127. </field>
  21128. <field>
  21129. <name>M7WE</name>
  21130. <description>Bus Master 7 Write Enable</description>
  21131. <bitOffset>30</bitOffset>
  21132. <bitWidth>1</bitWidth>
  21133. <access>read-write</access>
  21134. <enumeratedValues>
  21135. <enumeratedValue>
  21136. <name>0</name>
  21137. <description>Bus master 7 writes terminate with an access error and the write is not performed</description>
  21138. <value>#0</value>
  21139. </enumeratedValue>
  21140. <enumeratedValue>
  21141. <name>1</name>
  21142. <description>Bus master 7 writes allowed</description>
  21143. <value>#1</value>
  21144. </enumeratedValue>
  21145. </enumeratedValues>
  21146. </field>
  21147. <field>
  21148. <name>M7RE</name>
  21149. <description>Bus Master 7 Read Enable</description>
  21150. <bitOffset>31</bitOffset>
  21151. <bitWidth>1</bitWidth>
  21152. <access>read-write</access>
  21153. <enumeratedValues>
  21154. <enumeratedValue>
  21155. <name>0</name>
  21156. <description>Bus master 7 reads terminate with an access error and the read is not performed</description>
  21157. <value>#0</value>
  21158. </enumeratedValue>
  21159. <enumeratedValue>
  21160. <name>1</name>
  21161. <description>Bus master 7 reads allowed</description>
  21162. <value>#1</value>
  21163. </enumeratedValue>
  21164. </enumeratedValues>
  21165. </field>
  21166. </fields>
  21167. </register>
  21168. <register>
  21169. <dim>12</dim>
  21170. <dimIncrement>0x10</dimIncrement>
  21171. <dimIndex>0,1,2,3,4,5,6,7,8,9,10,11</dimIndex>
  21172. <name>RGD%s_WORD3</name>
  21173. <description>Region Descriptor n, Word 3</description>
  21174. <addressOffset>0x40C</addressOffset>
  21175. <size>32</size>
  21176. <access>read-write</access>
  21177. <resetValue>0x1</resetValue>
  21178. <resetMask>0xFFFFFFFF</resetMask>
  21179. <fields>
  21180. <field>
  21181. <name>VLD</name>
  21182. <description>Valid</description>
  21183. <bitOffset>0</bitOffset>
  21184. <bitWidth>1</bitWidth>
  21185. <access>read-write</access>
  21186. <enumeratedValues>
  21187. <enumeratedValue>
  21188. <name>0</name>
  21189. <description>Region descriptor is invalid</description>
  21190. <value>#0</value>
  21191. </enumeratedValue>
  21192. <enumeratedValue>
  21193. <name>1</name>
  21194. <description>Region descriptor is valid</description>
  21195. <value>#1</value>
  21196. </enumeratedValue>
  21197. </enumeratedValues>
  21198. </field>
  21199. <field>
  21200. <name>PIDMASK</name>
  21201. <description>Process Identifier Mask</description>
  21202. <bitOffset>16</bitOffset>
  21203. <bitWidth>8</bitWidth>
  21204. <access>read-write</access>
  21205. </field>
  21206. <field>
  21207. <name>PID</name>
  21208. <description>Process Identifier</description>
  21209. <bitOffset>24</bitOffset>
  21210. <bitWidth>8</bitWidth>
  21211. <access>read-write</access>
  21212. </field>
  21213. </fields>
  21214. </register>
  21215. <register>
  21216. <dim>12</dim>
  21217. <dimIncrement>0x4</dimIncrement>
  21218. <dimIndex>0,1,2,3,4,5,6,7,8,9,10,11</dimIndex>
  21219. <name>RGDAAC%s</name>
  21220. <description>Region Descriptor Alternate Access Control n</description>
  21221. <addressOffset>0x800</addressOffset>
  21222. <size>32</size>
  21223. <access>read-write</access>
  21224. <resetValue>0x61F7DF</resetValue>
  21225. <resetMask>0xFFFFFFFF</resetMask>
  21226. <fields>
  21227. <field>
  21228. <name>M0UM</name>
  21229. <description>Bus Master 0 User Mode Access Control</description>
  21230. <bitOffset>0</bitOffset>
  21231. <bitWidth>3</bitWidth>
  21232. <access>read-write</access>
  21233. </field>
  21234. <field>
  21235. <name>M0SM</name>
  21236. <description>Bus Master 0 Supervisor Mode Access Control</description>
  21237. <bitOffset>3</bitOffset>
  21238. <bitWidth>2</bitWidth>
  21239. <access>read-write</access>
  21240. </field>
  21241. <field>
  21242. <name>M0PE</name>
  21243. <description>Bus Master 0 Process Identifier Enable</description>
  21244. <bitOffset>5</bitOffset>
  21245. <bitWidth>1</bitWidth>
  21246. <access>read-write</access>
  21247. </field>
  21248. <field>
  21249. <name>M1UM</name>
  21250. <description>Bus Master 1 User Mode Access Control</description>
  21251. <bitOffset>6</bitOffset>
  21252. <bitWidth>3</bitWidth>
  21253. <access>read-write</access>
  21254. </field>
  21255. <field>
  21256. <name>M1SM</name>
  21257. <description>Bus Master 1 Supervisor Mode Access Control</description>
  21258. <bitOffset>9</bitOffset>
  21259. <bitWidth>2</bitWidth>
  21260. <access>read-write</access>
  21261. </field>
  21262. <field>
  21263. <name>M1PE</name>
  21264. <description>Bus Master 1 Process Identifier Enable</description>
  21265. <bitOffset>11</bitOffset>
  21266. <bitWidth>1</bitWidth>
  21267. <access>read-write</access>
  21268. </field>
  21269. <field>
  21270. <name>M2UM</name>
  21271. <description>Bus Master 2 User Mode Access Control</description>
  21272. <bitOffset>12</bitOffset>
  21273. <bitWidth>3</bitWidth>
  21274. <access>read-write</access>
  21275. </field>
  21276. <field>
  21277. <name>M2SM</name>
  21278. <description>Bus Master 2 Supervisor Mode Access Control</description>
  21279. <bitOffset>15</bitOffset>
  21280. <bitWidth>2</bitWidth>
  21281. <access>read-write</access>
  21282. </field>
  21283. <field>
  21284. <name>M2PE</name>
  21285. <description>Bus Master 2 Process Identifier Enable</description>
  21286. <bitOffset>17</bitOffset>
  21287. <bitWidth>1</bitWidth>
  21288. <access>read-write</access>
  21289. </field>
  21290. <field>
  21291. <name>M3UM</name>
  21292. <description>Bus Master 3 User Mode Access Control</description>
  21293. <bitOffset>18</bitOffset>
  21294. <bitWidth>3</bitWidth>
  21295. <access>read-write</access>
  21296. <enumeratedValues>
  21297. <enumeratedValue>
  21298. <name>0</name>
  21299. <description>An attempted access of that mode may be terminated with an access error (if not allowed by another descriptor) and the access not performed.</description>
  21300. <value>#000</value>
  21301. </enumeratedValue>
  21302. <enumeratedValue>
  21303. <name>1</name>
  21304. <description>Allows the given access type to occur</description>
  21305. <value>#001</value>
  21306. </enumeratedValue>
  21307. </enumeratedValues>
  21308. </field>
  21309. <field>
  21310. <name>M3SM</name>
  21311. <description>Bus Master 3 Supervisor Mode Access Control</description>
  21312. <bitOffset>21</bitOffset>
  21313. <bitWidth>2</bitWidth>
  21314. <access>read-write</access>
  21315. <enumeratedValues>
  21316. <enumeratedValue>
  21317. <name>00</name>
  21318. <description>r/w/x; read, write and execute allowed</description>
  21319. <value>#00</value>
  21320. </enumeratedValue>
  21321. <enumeratedValue>
  21322. <name>01</name>
  21323. <description>r/x; read and execute allowed, but no write</description>
  21324. <value>#01</value>
  21325. </enumeratedValue>
  21326. <enumeratedValue>
  21327. <name>10</name>
  21328. <description>r/w; read and write allowed, but no execute</description>
  21329. <value>#10</value>
  21330. </enumeratedValue>
  21331. <enumeratedValue>
  21332. <name>11</name>
  21333. <description>Same as User mode defined in M3UM</description>
  21334. <value>#11</value>
  21335. </enumeratedValue>
  21336. </enumeratedValues>
  21337. </field>
  21338. <field>
  21339. <name>M3PE</name>
  21340. <description>Bus Master 3 Process Identifier Enable</description>
  21341. <bitOffset>23</bitOffset>
  21342. <bitWidth>1</bitWidth>
  21343. <access>read-write</access>
  21344. <enumeratedValues>
  21345. <enumeratedValue>
  21346. <name>0</name>
  21347. <description>Do not include the process identifier in the evaluation</description>
  21348. <value>#0</value>
  21349. </enumeratedValue>
  21350. <enumeratedValue>
  21351. <name>1</name>
  21352. <description>Include the process identifier and mask (RGDn.RGDAAC) in the region hit evaluation</description>
  21353. <value>#1</value>
  21354. </enumeratedValue>
  21355. </enumeratedValues>
  21356. </field>
  21357. <field>
  21358. <name>M4WE</name>
  21359. <description>Bus Master 4 Write Enable</description>
  21360. <bitOffset>24</bitOffset>
  21361. <bitWidth>1</bitWidth>
  21362. <access>read-write</access>
  21363. <enumeratedValues>
  21364. <enumeratedValue>
  21365. <name>0</name>
  21366. <description>Bus master 4 writes terminate with an access error and the write is not performed</description>
  21367. <value>#0</value>
  21368. </enumeratedValue>
  21369. <enumeratedValue>
  21370. <name>1</name>
  21371. <description>Bus master 4 writes allowed</description>
  21372. <value>#1</value>
  21373. </enumeratedValue>
  21374. </enumeratedValues>
  21375. </field>
  21376. <field>
  21377. <name>M4RE</name>
  21378. <description>Bus Master 4 Read Enable</description>
  21379. <bitOffset>25</bitOffset>
  21380. <bitWidth>1</bitWidth>
  21381. <access>read-write</access>
  21382. <enumeratedValues>
  21383. <enumeratedValue>
  21384. <name>0</name>
  21385. <description>Bus master 4 reads terminate with an access error and the read is not performed</description>
  21386. <value>#0</value>
  21387. </enumeratedValue>
  21388. <enumeratedValue>
  21389. <name>1</name>
  21390. <description>Bus master 4 reads allowed</description>
  21391. <value>#1</value>
  21392. </enumeratedValue>
  21393. </enumeratedValues>
  21394. </field>
  21395. <field>
  21396. <name>M5WE</name>
  21397. <description>Bus Master 5 Write Enable</description>
  21398. <bitOffset>26</bitOffset>
  21399. <bitWidth>1</bitWidth>
  21400. <access>read-write</access>
  21401. <enumeratedValues>
  21402. <enumeratedValue>
  21403. <name>0</name>
  21404. <description>Bus master 5 writes terminate with an access error and the write is not performed</description>
  21405. <value>#0</value>
  21406. </enumeratedValue>
  21407. <enumeratedValue>
  21408. <name>1</name>
  21409. <description>Bus master 5 writes allowed</description>
  21410. <value>#1</value>
  21411. </enumeratedValue>
  21412. </enumeratedValues>
  21413. </field>
  21414. <field>
  21415. <name>M5RE</name>
  21416. <description>Bus Master 5 Read Enable</description>
  21417. <bitOffset>27</bitOffset>
  21418. <bitWidth>1</bitWidth>
  21419. <access>read-write</access>
  21420. <enumeratedValues>
  21421. <enumeratedValue>
  21422. <name>0</name>
  21423. <description>Bus master 5 reads terminate with an access error and the read is not performed</description>
  21424. <value>#0</value>
  21425. </enumeratedValue>
  21426. <enumeratedValue>
  21427. <name>1</name>
  21428. <description>Bus master 5 reads allowed</description>
  21429. <value>#1</value>
  21430. </enumeratedValue>
  21431. </enumeratedValues>
  21432. </field>
  21433. <field>
  21434. <name>M6WE</name>
  21435. <description>Bus Master 6 Write Enable</description>
  21436. <bitOffset>28</bitOffset>
  21437. <bitWidth>1</bitWidth>
  21438. <access>read-write</access>
  21439. <enumeratedValues>
  21440. <enumeratedValue>
  21441. <name>0</name>
  21442. <description>Bus master 6 writes terminate with an access error and the write is not performed</description>
  21443. <value>#0</value>
  21444. </enumeratedValue>
  21445. <enumeratedValue>
  21446. <name>1</name>
  21447. <description>Bus master 6 writes allowed</description>
  21448. <value>#1</value>
  21449. </enumeratedValue>
  21450. </enumeratedValues>
  21451. </field>
  21452. <field>
  21453. <name>M6RE</name>
  21454. <description>Bus Master 6 Read Enable</description>
  21455. <bitOffset>29</bitOffset>
  21456. <bitWidth>1</bitWidth>
  21457. <access>read-write</access>
  21458. <enumeratedValues>
  21459. <enumeratedValue>
  21460. <name>0</name>
  21461. <description>Bus master 6 reads terminate with an access error and the read is not performed</description>
  21462. <value>#0</value>
  21463. </enumeratedValue>
  21464. <enumeratedValue>
  21465. <name>1</name>
  21466. <description>Bus master 6 reads allowed</description>
  21467. <value>#1</value>
  21468. </enumeratedValue>
  21469. </enumeratedValues>
  21470. </field>
  21471. <field>
  21472. <name>M7WE</name>
  21473. <description>Bus Master 7 Write Enable</description>
  21474. <bitOffset>30</bitOffset>
  21475. <bitWidth>1</bitWidth>
  21476. <access>read-write</access>
  21477. <enumeratedValues>
  21478. <enumeratedValue>
  21479. <name>0</name>
  21480. <description>Bus master 7 writes terminate with an access error and the write is not performed</description>
  21481. <value>#0</value>
  21482. </enumeratedValue>
  21483. <enumeratedValue>
  21484. <name>1</name>
  21485. <description>Bus master 7 writes allowed</description>
  21486. <value>#1</value>
  21487. </enumeratedValue>
  21488. </enumeratedValues>
  21489. </field>
  21490. <field>
  21491. <name>M7RE</name>
  21492. <description>Bus Master 7 Read Enable</description>
  21493. <bitOffset>31</bitOffset>
  21494. <bitWidth>1</bitWidth>
  21495. <access>read-write</access>
  21496. <enumeratedValues>
  21497. <enumeratedValue>
  21498. <name>0</name>
  21499. <description>Bus master 7 reads terminate with an access error and the read is not performed</description>
  21500. <value>#0</value>
  21501. </enumeratedValue>
  21502. <enumeratedValue>
  21503. <name>1</name>
  21504. <description>Bus master 7 reads allowed</description>
  21505. <value>#1</value>
  21506. </enumeratedValue>
  21507. </enumeratedValues>
  21508. </field>
  21509. </fields>
  21510. </register>
  21511. </registers>
  21512. </peripheral>
  21513. <peripheral>
  21514. <name>FMC</name>
  21515. <description>Flash Memory Controller</description>
  21516. <prependToName>FMC_</prependToName>
  21517. <baseAddress>0x4001F000</baseAddress>
  21518. <addressBlock>
  21519. <offset>0</offset>
  21520. <size>0x280</size>
  21521. <usage>registers</usage>
  21522. </addressBlock>
  21523. <registers>
  21524. <register>
  21525. <name>PFAPR</name>
  21526. <description>Flash Access Protection Register</description>
  21527. <addressOffset>0</addressOffset>
  21528. <size>32</size>
  21529. <access>read-write</access>
  21530. <resetValue>0xF8003F</resetValue>
  21531. <resetMask>0xFFFFFFFF</resetMask>
  21532. <fields>
  21533. <field>
  21534. <name>M0AP</name>
  21535. <description>Master 0 Access Protection</description>
  21536. <bitOffset>0</bitOffset>
  21537. <bitWidth>2</bitWidth>
  21538. <access>read-write</access>
  21539. <enumeratedValues>
  21540. <enumeratedValue>
  21541. <name>00</name>
  21542. <description>No access may be performed by this master</description>
  21543. <value>#00</value>
  21544. </enumeratedValue>
  21545. <enumeratedValue>
  21546. <name>01</name>
  21547. <description>Only read accesses may be performed by this master</description>
  21548. <value>#01</value>
  21549. </enumeratedValue>
  21550. <enumeratedValue>
  21551. <name>10</name>
  21552. <description>Only write accesses may be performed by this master</description>
  21553. <value>#10</value>
  21554. </enumeratedValue>
  21555. <enumeratedValue>
  21556. <name>11</name>
  21557. <description>Both read and write accesses may be performed by this master</description>
  21558. <value>#11</value>
  21559. </enumeratedValue>
  21560. </enumeratedValues>
  21561. </field>
  21562. <field>
  21563. <name>M1AP</name>
  21564. <description>Master 1 Access Protection</description>
  21565. <bitOffset>2</bitOffset>
  21566. <bitWidth>2</bitWidth>
  21567. <access>read-write</access>
  21568. <enumeratedValues>
  21569. <enumeratedValue>
  21570. <name>00</name>
  21571. <description>No access may be performed by this master</description>
  21572. <value>#00</value>
  21573. </enumeratedValue>
  21574. <enumeratedValue>
  21575. <name>01</name>
  21576. <description>Only read accesses may be performed by this master</description>
  21577. <value>#01</value>
  21578. </enumeratedValue>
  21579. <enumeratedValue>
  21580. <name>10</name>
  21581. <description>Only write accesses may be performed by this master</description>
  21582. <value>#10</value>
  21583. </enumeratedValue>
  21584. <enumeratedValue>
  21585. <name>11</name>
  21586. <description>Both read and write accesses may be performed by this master</description>
  21587. <value>#11</value>
  21588. </enumeratedValue>
  21589. </enumeratedValues>
  21590. </field>
  21591. <field>
  21592. <name>M2AP</name>
  21593. <description>Master 2 Access Protection</description>
  21594. <bitOffset>4</bitOffset>
  21595. <bitWidth>2</bitWidth>
  21596. <access>read-write</access>
  21597. <enumeratedValues>
  21598. <enumeratedValue>
  21599. <name>00</name>
  21600. <description>No access may be performed by this master</description>
  21601. <value>#00</value>
  21602. </enumeratedValue>
  21603. <enumeratedValue>
  21604. <name>01</name>
  21605. <description>Only read accesses may be performed by this master</description>
  21606. <value>#01</value>
  21607. </enumeratedValue>
  21608. <enumeratedValue>
  21609. <name>10</name>
  21610. <description>Only write accesses may be performed by this master</description>
  21611. <value>#10</value>
  21612. </enumeratedValue>
  21613. <enumeratedValue>
  21614. <name>11</name>
  21615. <description>Both read and write accesses may be performed by this master</description>
  21616. <value>#11</value>
  21617. </enumeratedValue>
  21618. </enumeratedValues>
  21619. </field>
  21620. <field>
  21621. <name>M3AP</name>
  21622. <description>Master 3 Access Protection</description>
  21623. <bitOffset>6</bitOffset>
  21624. <bitWidth>2</bitWidth>
  21625. <access>read-write</access>
  21626. <enumeratedValues>
  21627. <enumeratedValue>
  21628. <name>00</name>
  21629. <description>No access may be performed by this master</description>
  21630. <value>#00</value>
  21631. </enumeratedValue>
  21632. <enumeratedValue>
  21633. <name>01</name>
  21634. <description>Only read accesses may be performed by this master</description>
  21635. <value>#01</value>
  21636. </enumeratedValue>
  21637. <enumeratedValue>
  21638. <name>10</name>
  21639. <description>Only write accesses may be performed by this master</description>
  21640. <value>#10</value>
  21641. </enumeratedValue>
  21642. <enumeratedValue>
  21643. <name>11</name>
  21644. <description>Both read and write accesses may be performed by this master</description>
  21645. <value>#11</value>
  21646. </enumeratedValue>
  21647. </enumeratedValues>
  21648. </field>
  21649. <field>
  21650. <name>M4AP</name>
  21651. <description>Master 4 Access Protection</description>
  21652. <bitOffset>8</bitOffset>
  21653. <bitWidth>2</bitWidth>
  21654. <access>read-write</access>
  21655. <enumeratedValues>
  21656. <enumeratedValue>
  21657. <name>00</name>
  21658. <description>No access may be performed by this master</description>
  21659. <value>#00</value>
  21660. </enumeratedValue>
  21661. <enumeratedValue>
  21662. <name>01</name>
  21663. <description>Only read accesses may be performed by this master</description>
  21664. <value>#01</value>
  21665. </enumeratedValue>
  21666. <enumeratedValue>
  21667. <name>10</name>
  21668. <description>Only write accesses may be performed by this master</description>
  21669. <value>#10</value>
  21670. </enumeratedValue>
  21671. <enumeratedValue>
  21672. <name>11</name>
  21673. <description>Both read and write accesses may be performed by this master</description>
  21674. <value>#11</value>
  21675. </enumeratedValue>
  21676. </enumeratedValues>
  21677. </field>
  21678. <field>
  21679. <name>M5AP</name>
  21680. <description>Master 5 Access Protection</description>
  21681. <bitOffset>10</bitOffset>
  21682. <bitWidth>2</bitWidth>
  21683. <access>read-write</access>
  21684. <enumeratedValues>
  21685. <enumeratedValue>
  21686. <name>00</name>
  21687. <description>No access may be performed by this master</description>
  21688. <value>#00</value>
  21689. </enumeratedValue>
  21690. <enumeratedValue>
  21691. <name>01</name>
  21692. <description>Only read accesses may be performed by this master</description>
  21693. <value>#01</value>
  21694. </enumeratedValue>
  21695. <enumeratedValue>
  21696. <name>10</name>
  21697. <description>Only write accesses may be performed by this master</description>
  21698. <value>#10</value>
  21699. </enumeratedValue>
  21700. <enumeratedValue>
  21701. <name>11</name>
  21702. <description>Both read and write accesses may be performed by this master</description>
  21703. <value>#11</value>
  21704. </enumeratedValue>
  21705. </enumeratedValues>
  21706. </field>
  21707. <field>
  21708. <name>M6AP</name>
  21709. <description>Master 6 Access Protection</description>
  21710. <bitOffset>12</bitOffset>
  21711. <bitWidth>2</bitWidth>
  21712. <access>read-write</access>
  21713. <enumeratedValues>
  21714. <enumeratedValue>
  21715. <name>00</name>
  21716. <description>No access may be performed by this master</description>
  21717. <value>#00</value>
  21718. </enumeratedValue>
  21719. <enumeratedValue>
  21720. <name>01</name>
  21721. <description>Only read accesses may be performed by this master</description>
  21722. <value>#01</value>
  21723. </enumeratedValue>
  21724. <enumeratedValue>
  21725. <name>10</name>
  21726. <description>Only write accesses may be performed by this master</description>
  21727. <value>#10</value>
  21728. </enumeratedValue>
  21729. <enumeratedValue>
  21730. <name>11</name>
  21731. <description>Both read and write accesses may be performed by this master</description>
  21732. <value>#11</value>
  21733. </enumeratedValue>
  21734. </enumeratedValues>
  21735. </field>
  21736. <field>
  21737. <name>M7AP</name>
  21738. <description>Master 7 Access Protection</description>
  21739. <bitOffset>14</bitOffset>
  21740. <bitWidth>2</bitWidth>
  21741. <access>read-write</access>
  21742. <enumeratedValues>
  21743. <enumeratedValue>
  21744. <name>00</name>
  21745. <description>No access may be performed by this master.</description>
  21746. <value>#00</value>
  21747. </enumeratedValue>
  21748. <enumeratedValue>
  21749. <name>01</name>
  21750. <description>Only read accesses may be performed by this master.</description>
  21751. <value>#01</value>
  21752. </enumeratedValue>
  21753. <enumeratedValue>
  21754. <name>10</name>
  21755. <description>Only write accesses may be performed by this master.</description>
  21756. <value>#10</value>
  21757. </enumeratedValue>
  21758. <enumeratedValue>
  21759. <name>11</name>
  21760. <description>Both read and write accesses may be performed by this master.</description>
  21761. <value>#11</value>
  21762. </enumeratedValue>
  21763. </enumeratedValues>
  21764. </field>
  21765. <field>
  21766. <name>M0PFD</name>
  21767. <description>Master 0 Prefetch Disable</description>
  21768. <bitOffset>16</bitOffset>
  21769. <bitWidth>1</bitWidth>
  21770. <access>read-write</access>
  21771. <enumeratedValues>
  21772. <enumeratedValue>
  21773. <name>0</name>
  21774. <description>Prefetching for this master is enabled.</description>
  21775. <value>#0</value>
  21776. </enumeratedValue>
  21777. <enumeratedValue>
  21778. <name>1</name>
  21779. <description>Prefetching for this master is disabled.</description>
  21780. <value>#1</value>
  21781. </enumeratedValue>
  21782. </enumeratedValues>
  21783. </field>
  21784. <field>
  21785. <name>M1PFD</name>
  21786. <description>Master 1 Prefetch Disable</description>
  21787. <bitOffset>17</bitOffset>
  21788. <bitWidth>1</bitWidth>
  21789. <access>read-write</access>
  21790. <enumeratedValues>
  21791. <enumeratedValue>
  21792. <name>0</name>
  21793. <description>Prefetching for this master is enabled.</description>
  21794. <value>#0</value>
  21795. </enumeratedValue>
  21796. <enumeratedValue>
  21797. <name>1</name>
  21798. <description>Prefetching for this master is disabled.</description>
  21799. <value>#1</value>
  21800. </enumeratedValue>
  21801. </enumeratedValues>
  21802. </field>
  21803. <field>
  21804. <name>M2PFD</name>
  21805. <description>Master 2 Prefetch Disable</description>
  21806. <bitOffset>18</bitOffset>
  21807. <bitWidth>1</bitWidth>
  21808. <access>read-write</access>
  21809. <enumeratedValues>
  21810. <enumeratedValue>
  21811. <name>0</name>
  21812. <description>Prefetching for this master is enabled.</description>
  21813. <value>#0</value>
  21814. </enumeratedValue>
  21815. <enumeratedValue>
  21816. <name>1</name>
  21817. <description>Prefetching for this master is disabled.</description>
  21818. <value>#1</value>
  21819. </enumeratedValue>
  21820. </enumeratedValues>
  21821. </field>
  21822. <field>
  21823. <name>M3PFD</name>
  21824. <description>Master 3 Prefetch Disable</description>
  21825. <bitOffset>19</bitOffset>
  21826. <bitWidth>1</bitWidth>
  21827. <access>read-write</access>
  21828. <enumeratedValues>
  21829. <enumeratedValue>
  21830. <name>0</name>
  21831. <description>Prefetching for this master is enabled.</description>
  21832. <value>#0</value>
  21833. </enumeratedValue>
  21834. <enumeratedValue>
  21835. <name>1</name>
  21836. <description>Prefetching for this master is disabled.</description>
  21837. <value>#1</value>
  21838. </enumeratedValue>
  21839. </enumeratedValues>
  21840. </field>
  21841. <field>
  21842. <name>M4PFD</name>
  21843. <description>Master 4 Prefetch Disable</description>
  21844. <bitOffset>20</bitOffset>
  21845. <bitWidth>1</bitWidth>
  21846. <access>read-write</access>
  21847. <enumeratedValues>
  21848. <enumeratedValue>
  21849. <name>0</name>
  21850. <description>Prefetching for this master is enabled.</description>
  21851. <value>#0</value>
  21852. </enumeratedValue>
  21853. <enumeratedValue>
  21854. <name>1</name>
  21855. <description>Prefetching for this master is disabled.</description>
  21856. <value>#1</value>
  21857. </enumeratedValue>
  21858. </enumeratedValues>
  21859. </field>
  21860. <field>
  21861. <name>M5PFD</name>
  21862. <description>Master 5 Prefetch Disable</description>
  21863. <bitOffset>21</bitOffset>
  21864. <bitWidth>1</bitWidth>
  21865. <access>read-write</access>
  21866. <enumeratedValues>
  21867. <enumeratedValue>
  21868. <name>0</name>
  21869. <description>Prefetching for this master is enabled.</description>
  21870. <value>#0</value>
  21871. </enumeratedValue>
  21872. <enumeratedValue>
  21873. <name>1</name>
  21874. <description>Prefetching for this master is disabled.</description>
  21875. <value>#1</value>
  21876. </enumeratedValue>
  21877. </enumeratedValues>
  21878. </field>
  21879. <field>
  21880. <name>M6PFD</name>
  21881. <description>Master 6 Prefetch Disable</description>
  21882. <bitOffset>22</bitOffset>
  21883. <bitWidth>1</bitWidth>
  21884. <access>read-write</access>
  21885. <enumeratedValues>
  21886. <enumeratedValue>
  21887. <name>0</name>
  21888. <description>Prefetching for this master is enabled.</description>
  21889. <value>#0</value>
  21890. </enumeratedValue>
  21891. <enumeratedValue>
  21892. <name>1</name>
  21893. <description>Prefetching for this master is disabled.</description>
  21894. <value>#1</value>
  21895. </enumeratedValue>
  21896. </enumeratedValues>
  21897. </field>
  21898. <field>
  21899. <name>M7PFD</name>
  21900. <description>Master 7 Prefetch Disable</description>
  21901. <bitOffset>23</bitOffset>
  21902. <bitWidth>1</bitWidth>
  21903. <access>read-write</access>
  21904. <enumeratedValues>
  21905. <enumeratedValue>
  21906. <name>0</name>
  21907. <description>Prefetching for this master is enabled.</description>
  21908. <value>#0</value>
  21909. </enumeratedValue>
  21910. <enumeratedValue>
  21911. <name>1</name>
  21912. <description>Prefetching for this master is disabled.</description>
  21913. <value>#1</value>
  21914. </enumeratedValue>
  21915. </enumeratedValues>
  21916. </field>
  21917. </fields>
  21918. </register>
  21919. <register>
  21920. <name>PFB0CR</name>
  21921. <description>Flash Bank 0 Control Register</description>
  21922. <addressOffset>0x4</addressOffset>
  21923. <size>32</size>
  21924. <access>read-write</access>
  21925. <resetValue>0x3004001F</resetValue>
  21926. <resetMask>0xFFFFFFFF</resetMask>
  21927. <fields>
  21928. <field>
  21929. <name>B0SEBE</name>
  21930. <description>Bank 0 Single Entry Buffer Enable</description>
  21931. <bitOffset>0</bitOffset>
  21932. <bitWidth>1</bitWidth>
  21933. <access>read-write</access>
  21934. <enumeratedValues>
  21935. <enumeratedValue>
  21936. <name>0</name>
  21937. <description>Single entry buffer is disabled.</description>
  21938. <value>#0</value>
  21939. </enumeratedValue>
  21940. <enumeratedValue>
  21941. <name>1</name>
  21942. <description>Single entry buffer is enabled.</description>
  21943. <value>#1</value>
  21944. </enumeratedValue>
  21945. </enumeratedValues>
  21946. </field>
  21947. <field>
  21948. <name>B0IPE</name>
  21949. <description>Bank 0 Instruction Prefetch Enable</description>
  21950. <bitOffset>1</bitOffset>
  21951. <bitWidth>1</bitWidth>
  21952. <access>read-write</access>
  21953. <enumeratedValues>
  21954. <enumeratedValue>
  21955. <name>0</name>
  21956. <description>Do not prefetch in response to instruction fetches.</description>
  21957. <value>#0</value>
  21958. </enumeratedValue>
  21959. <enumeratedValue>
  21960. <name>1</name>
  21961. <description>Enable prefetches in response to instruction fetches.</description>
  21962. <value>#1</value>
  21963. </enumeratedValue>
  21964. </enumeratedValues>
  21965. </field>
  21966. <field>
  21967. <name>B0DPE</name>
  21968. <description>Bank 0 Data Prefetch Enable</description>
  21969. <bitOffset>2</bitOffset>
  21970. <bitWidth>1</bitWidth>
  21971. <access>read-write</access>
  21972. <enumeratedValues>
  21973. <enumeratedValue>
  21974. <name>0</name>
  21975. <description>Do not prefetch in response to data references.</description>
  21976. <value>#0</value>
  21977. </enumeratedValue>
  21978. <enumeratedValue>
  21979. <name>1</name>
  21980. <description>Enable prefetches in response to data references.</description>
  21981. <value>#1</value>
  21982. </enumeratedValue>
  21983. </enumeratedValues>
  21984. </field>
  21985. <field>
  21986. <name>B0ICE</name>
  21987. <description>Bank 0 Instruction Cache Enable</description>
  21988. <bitOffset>3</bitOffset>
  21989. <bitWidth>1</bitWidth>
  21990. <access>read-write</access>
  21991. <enumeratedValues>
  21992. <enumeratedValue>
  21993. <name>0</name>
  21994. <description>Do not cache instruction fetches.</description>
  21995. <value>#0</value>
  21996. </enumeratedValue>
  21997. <enumeratedValue>
  21998. <name>1</name>
  21999. <description>Cache instruction fetches.</description>
  22000. <value>#1</value>
  22001. </enumeratedValue>
  22002. </enumeratedValues>
  22003. </field>
  22004. <field>
  22005. <name>B0DCE</name>
  22006. <description>Bank 0 Data Cache Enable</description>
  22007. <bitOffset>4</bitOffset>
  22008. <bitWidth>1</bitWidth>
  22009. <access>read-write</access>
  22010. <enumeratedValues>
  22011. <enumeratedValue>
  22012. <name>0</name>
  22013. <description>Do not cache data references.</description>
  22014. <value>#0</value>
  22015. </enumeratedValue>
  22016. <enumeratedValue>
  22017. <name>1</name>
  22018. <description>Cache data references.</description>
  22019. <value>#1</value>
  22020. </enumeratedValue>
  22021. </enumeratedValues>
  22022. </field>
  22023. <field>
  22024. <name>CRC</name>
  22025. <description>Cache Replacement Control</description>
  22026. <bitOffset>5</bitOffset>
  22027. <bitWidth>3</bitWidth>
  22028. <access>read-write</access>
  22029. <enumeratedValues>
  22030. <enumeratedValue>
  22031. <name>000</name>
  22032. <description>LRU replacement algorithm per set across all four ways</description>
  22033. <value>#000</value>
  22034. </enumeratedValue>
  22035. <enumeratedValue>
  22036. <name>010</name>
  22037. <description>Independent LRU with ways [0-1] for ifetches, [2-3] for data</description>
  22038. <value>#010</value>
  22039. </enumeratedValue>
  22040. <enumeratedValue>
  22041. <name>011</name>
  22042. <description>Independent LRU with ways [0-2] for ifetches, [3] for data</description>
  22043. <value>#011</value>
  22044. </enumeratedValue>
  22045. </enumeratedValues>
  22046. </field>
  22047. <field>
  22048. <name>B0MW</name>
  22049. <description>Bank 0 Memory Width</description>
  22050. <bitOffset>17</bitOffset>
  22051. <bitWidth>2</bitWidth>
  22052. <access>read-only</access>
  22053. <enumeratedValues>
  22054. <enumeratedValue>
  22055. <name>00</name>
  22056. <description>32 bits</description>
  22057. <value>#00</value>
  22058. </enumeratedValue>
  22059. <enumeratedValue>
  22060. <name>01</name>
  22061. <description>64 bits</description>
  22062. <value>#01</value>
  22063. </enumeratedValue>
  22064. <enumeratedValue>
  22065. <name>10</name>
  22066. <description>128 bits</description>
  22067. <value>#10</value>
  22068. </enumeratedValue>
  22069. </enumeratedValues>
  22070. </field>
  22071. <field>
  22072. <name>S_B_INV</name>
  22073. <description>Invalidate Prefetch Speculation Buffer</description>
  22074. <bitOffset>19</bitOffset>
  22075. <bitWidth>1</bitWidth>
  22076. <access>write-only</access>
  22077. <enumeratedValues>
  22078. <enumeratedValue>
  22079. <name>0</name>
  22080. <description>Speculation buffer and single entry buffer are not affected.</description>
  22081. <value>#0</value>
  22082. </enumeratedValue>
  22083. <enumeratedValue>
  22084. <name>1</name>
  22085. <description>Invalidate (clear) speculation buffer and single entry buffer.</description>
  22086. <value>#1</value>
  22087. </enumeratedValue>
  22088. </enumeratedValues>
  22089. </field>
  22090. <field>
  22091. <name>CINV_WAY</name>
  22092. <description>Cache Invalidate Way x</description>
  22093. <bitOffset>20</bitOffset>
  22094. <bitWidth>4</bitWidth>
  22095. <access>write-only</access>
  22096. <enumeratedValues>
  22097. <enumeratedValue>
  22098. <name>0</name>
  22099. <description>No cache way invalidation for the corresponding cache</description>
  22100. <value>#0000</value>
  22101. </enumeratedValue>
  22102. <enumeratedValue>
  22103. <name>1</name>
  22104. <description>Invalidate cache way for the corresponding cache: clear the tag, data, and vld bits of ways selected</description>
  22105. <value>#0001</value>
  22106. </enumeratedValue>
  22107. </enumeratedValues>
  22108. </field>
  22109. <field>
  22110. <name>CLCK_WAY</name>
  22111. <description>Cache Lock Way x</description>
  22112. <bitOffset>24</bitOffset>
  22113. <bitWidth>4</bitWidth>
  22114. <access>read-write</access>
  22115. <enumeratedValues>
  22116. <enumeratedValue>
  22117. <name>0</name>
  22118. <description>Cache way is unlocked and may be displaced</description>
  22119. <value>#0000</value>
  22120. </enumeratedValue>
  22121. <enumeratedValue>
  22122. <name>1</name>
  22123. <description>Cache way is locked and its contents are not displaced</description>
  22124. <value>#0001</value>
  22125. </enumeratedValue>
  22126. </enumeratedValues>
  22127. </field>
  22128. <field>
  22129. <name>B0RWSC</name>
  22130. <description>Bank 0 Read Wait State Control</description>
  22131. <bitOffset>28</bitOffset>
  22132. <bitWidth>4</bitWidth>
  22133. <access>read-only</access>
  22134. </field>
  22135. </fields>
  22136. </register>
  22137. <register>
  22138. <name>PFB1CR</name>
  22139. <description>Flash Bank 1 Control Register</description>
  22140. <addressOffset>0x8</addressOffset>
  22141. <size>32</size>
  22142. <access>read-write</access>
  22143. <resetValue>0x3004001F</resetValue>
  22144. <resetMask>0xFFFFFFFF</resetMask>
  22145. <fields>
  22146. <field>
  22147. <name>B1SEBE</name>
  22148. <description>Bank 1 Single Entry Buffer Enable</description>
  22149. <bitOffset>0</bitOffset>
  22150. <bitWidth>1</bitWidth>
  22151. <access>read-write</access>
  22152. <enumeratedValues>
  22153. <enumeratedValue>
  22154. <name>0</name>
  22155. <description>Single entry buffer is disabled.</description>
  22156. <value>#0</value>
  22157. </enumeratedValue>
  22158. <enumeratedValue>
  22159. <name>1</name>
  22160. <description>Single entry buffer is enabled.</description>
  22161. <value>#1</value>
  22162. </enumeratedValue>
  22163. </enumeratedValues>
  22164. </field>
  22165. <field>
  22166. <name>B1IPE</name>
  22167. <description>Bank 1 Instruction Prefetch Enable</description>
  22168. <bitOffset>1</bitOffset>
  22169. <bitWidth>1</bitWidth>
  22170. <access>read-write</access>
  22171. <enumeratedValues>
  22172. <enumeratedValue>
  22173. <name>0</name>
  22174. <description>Do not prefetch in response to instruction fetches.</description>
  22175. <value>#0</value>
  22176. </enumeratedValue>
  22177. <enumeratedValue>
  22178. <name>1</name>
  22179. <description>Enable prefetches in response to instruction fetches.</description>
  22180. <value>#1</value>
  22181. </enumeratedValue>
  22182. </enumeratedValues>
  22183. </field>
  22184. <field>
  22185. <name>B1DPE</name>
  22186. <description>Bank 1 Data Prefetch Enable</description>
  22187. <bitOffset>2</bitOffset>
  22188. <bitWidth>1</bitWidth>
  22189. <access>read-write</access>
  22190. <enumeratedValues>
  22191. <enumeratedValue>
  22192. <name>0</name>
  22193. <description>Do not prefetch in response to data references.</description>
  22194. <value>#0</value>
  22195. </enumeratedValue>
  22196. <enumeratedValue>
  22197. <name>1</name>
  22198. <description>Enable prefetches in response to data references.</description>
  22199. <value>#1</value>
  22200. </enumeratedValue>
  22201. </enumeratedValues>
  22202. </field>
  22203. <field>
  22204. <name>B1ICE</name>
  22205. <description>Bank 1 Instruction Cache Enable</description>
  22206. <bitOffset>3</bitOffset>
  22207. <bitWidth>1</bitWidth>
  22208. <access>read-write</access>
  22209. <enumeratedValues>
  22210. <enumeratedValue>
  22211. <name>0</name>
  22212. <description>Do not cache instruction fetches.</description>
  22213. <value>#0</value>
  22214. </enumeratedValue>
  22215. <enumeratedValue>
  22216. <name>1</name>
  22217. <description>Cache instruction fetches.</description>
  22218. <value>#1</value>
  22219. </enumeratedValue>
  22220. </enumeratedValues>
  22221. </field>
  22222. <field>
  22223. <name>B1DCE</name>
  22224. <description>Bank 1 Data Cache Enable</description>
  22225. <bitOffset>4</bitOffset>
  22226. <bitWidth>1</bitWidth>
  22227. <access>read-write</access>
  22228. <enumeratedValues>
  22229. <enumeratedValue>
  22230. <name>0</name>
  22231. <description>Do not cache data references.</description>
  22232. <value>#0</value>
  22233. </enumeratedValue>
  22234. <enumeratedValue>
  22235. <name>1</name>
  22236. <description>Cache data references.</description>
  22237. <value>#1</value>
  22238. </enumeratedValue>
  22239. </enumeratedValues>
  22240. </field>
  22241. <field>
  22242. <name>B1MW</name>
  22243. <description>Bank 1 Memory Width</description>
  22244. <bitOffset>17</bitOffset>
  22245. <bitWidth>2</bitWidth>
  22246. <access>read-only</access>
  22247. <enumeratedValues>
  22248. <enumeratedValue>
  22249. <name>00</name>
  22250. <description>32 bits</description>
  22251. <value>#00</value>
  22252. </enumeratedValue>
  22253. <enumeratedValue>
  22254. <name>01</name>
  22255. <description>64 bits</description>
  22256. <value>#01</value>
  22257. </enumeratedValue>
  22258. <enumeratedValue>
  22259. <name>10</name>
  22260. <description>128 bits</description>
  22261. <value>#10</value>
  22262. </enumeratedValue>
  22263. </enumeratedValues>
  22264. </field>
  22265. <field>
  22266. <name>B1RWSC</name>
  22267. <description>Bank 1 Read Wait State Control</description>
  22268. <bitOffset>28</bitOffset>
  22269. <bitWidth>4</bitWidth>
  22270. <access>read-only</access>
  22271. </field>
  22272. </fields>
  22273. </register>
  22274. <register>
  22275. <dim>4</dim>
  22276. <dimIncrement>0x4</dimIncrement>
  22277. <dimIndex>0,1,2,3</dimIndex>
  22278. <name>TAGVDW0S%s</name>
  22279. <description>Cache Tag Storage</description>
  22280. <addressOffset>0x100</addressOffset>
  22281. <size>32</size>
  22282. <access>read-write</access>
  22283. <resetValue>0</resetValue>
  22284. <resetMask>0xFFFFFFFF</resetMask>
  22285. <fields>
  22286. <field>
  22287. <name>valid</name>
  22288. <description>1-bit valid for cache entry</description>
  22289. <bitOffset>0</bitOffset>
  22290. <bitWidth>1</bitWidth>
  22291. <access>read-write</access>
  22292. </field>
  22293. <field>
  22294. <name>tag</name>
  22295. <description>14-bit tag for cache entry</description>
  22296. <bitOffset>5</bitOffset>
  22297. <bitWidth>14</bitWidth>
  22298. <access>read-write</access>
  22299. </field>
  22300. </fields>
  22301. </register>
  22302. <register>
  22303. <dim>4</dim>
  22304. <dimIncrement>0x4</dimIncrement>
  22305. <dimIndex>0,1,2,3</dimIndex>
  22306. <name>TAGVDW1S%s</name>
  22307. <description>Cache Tag Storage</description>
  22308. <addressOffset>0x110</addressOffset>
  22309. <size>32</size>
  22310. <access>read-write</access>
  22311. <resetValue>0</resetValue>
  22312. <resetMask>0xFFFFFFFF</resetMask>
  22313. <fields>
  22314. <field>
  22315. <name>valid</name>
  22316. <description>1-bit valid for cache entry</description>
  22317. <bitOffset>0</bitOffset>
  22318. <bitWidth>1</bitWidth>
  22319. <access>read-write</access>
  22320. </field>
  22321. <field>
  22322. <name>tag</name>
  22323. <description>14-bit tag for cache entry</description>
  22324. <bitOffset>5</bitOffset>
  22325. <bitWidth>14</bitWidth>
  22326. <access>read-write</access>
  22327. </field>
  22328. </fields>
  22329. </register>
  22330. <register>
  22331. <dim>4</dim>
  22332. <dimIncrement>0x4</dimIncrement>
  22333. <dimIndex>0,1,2,3</dimIndex>
  22334. <name>TAGVDW2S%s</name>
  22335. <description>Cache Tag Storage</description>
  22336. <addressOffset>0x120</addressOffset>
  22337. <size>32</size>
  22338. <access>read-write</access>
  22339. <resetValue>0</resetValue>
  22340. <resetMask>0xFFFFFFFF</resetMask>
  22341. <fields>
  22342. <field>
  22343. <name>valid</name>
  22344. <description>1-bit valid for cache entry</description>
  22345. <bitOffset>0</bitOffset>
  22346. <bitWidth>1</bitWidth>
  22347. <access>read-write</access>
  22348. </field>
  22349. <field>
  22350. <name>tag</name>
  22351. <description>14-bit tag for cache entry</description>
  22352. <bitOffset>5</bitOffset>
  22353. <bitWidth>14</bitWidth>
  22354. <access>read-write</access>
  22355. </field>
  22356. </fields>
  22357. </register>
  22358. <register>
  22359. <dim>4</dim>
  22360. <dimIncrement>0x4</dimIncrement>
  22361. <dimIndex>0,1,2,3</dimIndex>
  22362. <name>TAGVDW3S%s</name>
  22363. <description>Cache Tag Storage</description>
  22364. <addressOffset>0x130</addressOffset>
  22365. <size>32</size>
  22366. <access>read-write</access>
  22367. <resetValue>0</resetValue>
  22368. <resetMask>0xFFFFFFFF</resetMask>
  22369. <fields>
  22370. <field>
  22371. <name>valid</name>
  22372. <description>1-bit valid for cache entry</description>
  22373. <bitOffset>0</bitOffset>
  22374. <bitWidth>1</bitWidth>
  22375. <access>read-write</access>
  22376. </field>
  22377. <field>
  22378. <name>tag</name>
  22379. <description>14-bit tag for cache entry</description>
  22380. <bitOffset>5</bitOffset>
  22381. <bitWidth>14</bitWidth>
  22382. <access>read-write</access>
  22383. </field>
  22384. </fields>
  22385. </register>
  22386. <register>
  22387. <dim>4</dim>
  22388. <dimIncrement>0x8</dimIncrement>
  22389. <dimIndex>0,1,2,3</dimIndex>
  22390. <name>DATAW0S%sU</name>
  22391. <description>Cache Data Storage (upper word)</description>
  22392. <addressOffset>0x200</addressOffset>
  22393. <size>32</size>
  22394. <access>read-write</access>
  22395. <resetValue>0</resetValue>
  22396. <resetMask>0xFFFFFFFF</resetMask>
  22397. <fields>
  22398. <field>
  22399. <name>data</name>
  22400. <description>Bits [63:32] of data entry</description>
  22401. <bitOffset>0</bitOffset>
  22402. <bitWidth>32</bitWidth>
  22403. <access>read-write</access>
  22404. </field>
  22405. </fields>
  22406. </register>
  22407. <register>
  22408. <dim>4</dim>
  22409. <dimIncrement>0x8</dimIncrement>
  22410. <dimIndex>0,1,2,3</dimIndex>
  22411. <name>DATAW0S%sL</name>
  22412. <description>Cache Data Storage (lower word)</description>
  22413. <addressOffset>0x204</addressOffset>
  22414. <size>32</size>
  22415. <access>read-write</access>
  22416. <resetValue>0</resetValue>
  22417. <resetMask>0xFFFFFFFF</resetMask>
  22418. <fields>
  22419. <field>
  22420. <name>data</name>
  22421. <description>Bits [31:0] of data entry</description>
  22422. <bitOffset>0</bitOffset>
  22423. <bitWidth>32</bitWidth>
  22424. <access>read-write</access>
  22425. </field>
  22426. </fields>
  22427. </register>
  22428. <register>
  22429. <dim>4</dim>
  22430. <dimIncrement>0x8</dimIncrement>
  22431. <dimIndex>0,1,2,3</dimIndex>
  22432. <name>DATAW1S%sU</name>
  22433. <description>Cache Data Storage (upper word)</description>
  22434. <addressOffset>0x220</addressOffset>
  22435. <size>32</size>
  22436. <access>read-write</access>
  22437. <resetValue>0</resetValue>
  22438. <resetMask>0xFFFFFFFF</resetMask>
  22439. <fields>
  22440. <field>
  22441. <name>data</name>
  22442. <description>Bits [63:32] of data entry</description>
  22443. <bitOffset>0</bitOffset>
  22444. <bitWidth>32</bitWidth>
  22445. <access>read-write</access>
  22446. </field>
  22447. </fields>
  22448. </register>
  22449. <register>
  22450. <dim>4</dim>
  22451. <dimIncrement>0x8</dimIncrement>
  22452. <dimIndex>0,1,2,3</dimIndex>
  22453. <name>DATAW1S%sL</name>
  22454. <description>Cache Data Storage (lower word)</description>
  22455. <addressOffset>0x224</addressOffset>
  22456. <size>32</size>
  22457. <access>read-write</access>
  22458. <resetValue>0</resetValue>
  22459. <resetMask>0xFFFFFFFF</resetMask>
  22460. <fields>
  22461. <field>
  22462. <name>data</name>
  22463. <description>Bits [31:0] of data entry</description>
  22464. <bitOffset>0</bitOffset>
  22465. <bitWidth>32</bitWidth>
  22466. <access>read-write</access>
  22467. </field>
  22468. </fields>
  22469. </register>
  22470. <register>
  22471. <dim>4</dim>
  22472. <dimIncrement>0x8</dimIncrement>
  22473. <dimIndex>0,1,2,3</dimIndex>
  22474. <name>DATAW2S%sU</name>
  22475. <description>Cache Data Storage (upper word)</description>
  22476. <addressOffset>0x240</addressOffset>
  22477. <size>32</size>
  22478. <access>read-write</access>
  22479. <resetValue>0</resetValue>
  22480. <resetMask>0xFFFFFFFF</resetMask>
  22481. <fields>
  22482. <field>
  22483. <name>data</name>
  22484. <description>Bits [63:32] of data entry</description>
  22485. <bitOffset>0</bitOffset>
  22486. <bitWidth>32</bitWidth>
  22487. <access>read-write</access>
  22488. </field>
  22489. </fields>
  22490. </register>
  22491. <register>
  22492. <dim>4</dim>
  22493. <dimIncrement>0x8</dimIncrement>
  22494. <dimIndex>0,1,2,3</dimIndex>
  22495. <name>DATAW2S%sL</name>
  22496. <description>Cache Data Storage (lower word)</description>
  22497. <addressOffset>0x244</addressOffset>
  22498. <size>32</size>
  22499. <access>read-write</access>
  22500. <resetValue>0</resetValue>
  22501. <resetMask>0xFFFFFFFF</resetMask>
  22502. <fields>
  22503. <field>
  22504. <name>data</name>
  22505. <description>Bits [31:0] of data entry</description>
  22506. <bitOffset>0</bitOffset>
  22507. <bitWidth>32</bitWidth>
  22508. <access>read-write</access>
  22509. </field>
  22510. </fields>
  22511. </register>
  22512. <register>
  22513. <dim>4</dim>
  22514. <dimIncrement>0x8</dimIncrement>
  22515. <dimIndex>0,1,2,3</dimIndex>
  22516. <name>DATAW3S%sU</name>
  22517. <description>Cache Data Storage (upper word)</description>
  22518. <addressOffset>0x260</addressOffset>
  22519. <size>32</size>
  22520. <access>read-write</access>
  22521. <resetValue>0</resetValue>
  22522. <resetMask>0xFFFFFFFF</resetMask>
  22523. <fields>
  22524. <field>
  22525. <name>data</name>
  22526. <description>Bits [63:32] of data entry</description>
  22527. <bitOffset>0</bitOffset>
  22528. <bitWidth>32</bitWidth>
  22529. <access>read-write</access>
  22530. </field>
  22531. </fields>
  22532. </register>
  22533. <register>
  22534. <dim>4</dim>
  22535. <dimIncrement>0x8</dimIncrement>
  22536. <dimIndex>0,1,2,3</dimIndex>
  22537. <name>DATAW3S%sL</name>
  22538. <description>Cache Data Storage (lower word)</description>
  22539. <addressOffset>0x264</addressOffset>
  22540. <size>32</size>
  22541. <access>read-write</access>
  22542. <resetValue>0</resetValue>
  22543. <resetMask>0xFFFFFFFF</resetMask>
  22544. <fields>
  22545. <field>
  22546. <name>data</name>
  22547. <description>Bits [31:0] of data entry</description>
  22548. <bitOffset>0</bitOffset>
  22549. <bitWidth>32</bitWidth>
  22550. <access>read-write</access>
  22551. </field>
  22552. </fields>
  22553. </register>
  22554. </registers>
  22555. </peripheral>
  22556. <peripheral>
  22557. <name>FTFE</name>
  22558. <description>Flash Memory Interface</description>
  22559. <prependToName>FTFE_</prependToName>
  22560. <baseAddress>0x40020000</baseAddress>
  22561. <addressBlock>
  22562. <offset>0</offset>
  22563. <size>0x18</size>
  22564. <usage>registers</usage>
  22565. </addressBlock>
  22566. <interrupt>
  22567. <name>FTFE</name>
  22568. <value>18</value>
  22569. </interrupt>
  22570. <interrupt>
  22571. <name>Read_Collision</name>
  22572. <value>19</value>
  22573. </interrupt>
  22574. <registers>
  22575. <register>
  22576. <name>FSTAT</name>
  22577. <description>Flash Status Register</description>
  22578. <addressOffset>0</addressOffset>
  22579. <size>8</size>
  22580. <access>read-write</access>
  22581. <resetValue>0</resetValue>
  22582. <resetMask>0xFF</resetMask>
  22583. <fields>
  22584. <field>
  22585. <name>MGSTAT0</name>
  22586. <description>Memory Controller Command Completion Status Flag</description>
  22587. <bitOffset>0</bitOffset>
  22588. <bitWidth>1</bitWidth>
  22589. <access>read-only</access>
  22590. </field>
  22591. <field>
  22592. <name>FPVIOL</name>
  22593. <description>Flash Protection Violation Flag</description>
  22594. <bitOffset>4</bitOffset>
  22595. <bitWidth>1</bitWidth>
  22596. <access>read-write</access>
  22597. <enumeratedValues>
  22598. <enumeratedValue>
  22599. <name>0</name>
  22600. <description>No protection violation detected</description>
  22601. <value>#0</value>
  22602. </enumeratedValue>
  22603. <enumeratedValue>
  22604. <name>1</name>
  22605. <description>Protection violation detected</description>
  22606. <value>#1</value>
  22607. </enumeratedValue>
  22608. </enumeratedValues>
  22609. </field>
  22610. <field>
  22611. <name>ACCERR</name>
  22612. <description>Flash Access Error Flag</description>
  22613. <bitOffset>5</bitOffset>
  22614. <bitWidth>1</bitWidth>
  22615. <access>read-write</access>
  22616. <enumeratedValues>
  22617. <enumeratedValue>
  22618. <name>0</name>
  22619. <description>No access error detected</description>
  22620. <value>#0</value>
  22621. </enumeratedValue>
  22622. <enumeratedValue>
  22623. <name>1</name>
  22624. <description>Access error detected</description>
  22625. <value>#1</value>
  22626. </enumeratedValue>
  22627. </enumeratedValues>
  22628. </field>
  22629. <field>
  22630. <name>RDCOLERR</name>
  22631. <description>FTFE Read Collision Error Flag</description>
  22632. <bitOffset>6</bitOffset>
  22633. <bitWidth>1</bitWidth>
  22634. <access>read-write</access>
  22635. <enumeratedValues>
  22636. <enumeratedValue>
  22637. <name>0</name>
  22638. <description>No collision error detected</description>
  22639. <value>#0</value>
  22640. </enumeratedValue>
  22641. <enumeratedValue>
  22642. <name>1</name>
  22643. <description>Collision error detected</description>
  22644. <value>#1</value>
  22645. </enumeratedValue>
  22646. </enumeratedValues>
  22647. </field>
  22648. <field>
  22649. <name>CCIF</name>
  22650. <description>Command Complete Interrupt Flag</description>
  22651. <bitOffset>7</bitOffset>
  22652. <bitWidth>1</bitWidth>
  22653. <access>read-write</access>
  22654. <enumeratedValues>
  22655. <enumeratedValue>
  22656. <name>0</name>
  22657. <description>FTFE command or EEPROM file system operation in progress</description>
  22658. <value>#0</value>
  22659. </enumeratedValue>
  22660. <enumeratedValue>
  22661. <name>1</name>
  22662. <description>FTFE command or EEPROM file system operation has completed</description>
  22663. <value>#1</value>
  22664. </enumeratedValue>
  22665. </enumeratedValues>
  22666. </field>
  22667. </fields>
  22668. </register>
  22669. <register>
  22670. <name>FCNFG</name>
  22671. <description>Flash Configuration Register</description>
  22672. <addressOffset>0x1</addressOffset>
  22673. <size>8</size>
  22674. <access>read-write</access>
  22675. <resetValue>0</resetValue>
  22676. <resetMask>0xFF</resetMask>
  22677. <fields>
  22678. <field>
  22679. <name>EEERDY</name>
  22680. <description>For devices with FlexNVM: This flag indicates if the EEPROM backup data has been copied to the FlexRAM and is therefore available for read access</description>
  22681. <bitOffset>0</bitOffset>
  22682. <bitWidth>1</bitWidth>
  22683. <access>read-only</access>
  22684. <enumeratedValues>
  22685. <enumeratedValue>
  22686. <name>0</name>
  22687. <description>For devices with FlexNVM: FlexRAM is not available for EEPROM operation.</description>
  22688. <value>#0</value>
  22689. </enumeratedValue>
  22690. <enumeratedValue>
  22691. <name>1</name>
  22692. <description>For devices with FlexNVM: FlexRAM is available for EEPROM operations where: reads from the FlexRAM return data previously written to the FlexRAM in EEPROM mode and writes launch an EEPROM operation to store the written data in the FlexRAM and EEPROM backup.</description>
  22693. <value>#1</value>
  22694. </enumeratedValue>
  22695. </enumeratedValues>
  22696. </field>
  22697. <field>
  22698. <name>RAMRDY</name>
  22699. <description>RAM Ready</description>
  22700. <bitOffset>1</bitOffset>
  22701. <bitWidth>1</bitWidth>
  22702. <access>read-only</access>
  22703. <enumeratedValues>
  22704. <enumeratedValue>
  22705. <name>0</name>
  22706. <description>For devices with FlexNVM: FlexRAM is not available for traditional RAM access. For devices without FlexNVM: Programming acceleration RAM is not available.</description>
  22707. <value>#0</value>
  22708. </enumeratedValue>
  22709. <enumeratedValue>
  22710. <name>1</name>
  22711. <description>For devices with FlexNVM: FlexRAM is available as traditional RAM only; writes to the FlexRAM do not trigger EEPROM operations. For devices without FlexNVM: Programming acceleration RAM is available.</description>
  22712. <value>#1</value>
  22713. </enumeratedValue>
  22714. </enumeratedValues>
  22715. </field>
  22716. <field>
  22717. <name>PFLSH</name>
  22718. <description>FTFE configuration</description>
  22719. <bitOffset>2</bitOffset>
  22720. <bitWidth>1</bitWidth>
  22721. <access>read-only</access>
  22722. <enumeratedValues>
  22723. <enumeratedValue>
  22724. <name>0</name>
  22725. <description>For devices with FlexNVM: FTFE configuration supports two program flash blocks and two FlexNVM blocks For devices with program flash only: Reserved</description>
  22726. <value>#0</value>
  22727. </enumeratedValue>
  22728. <enumeratedValue>
  22729. <name>1</name>
  22730. <description>For devices with FlexNVM: Reserved For devices with program flash only: FTFE configuration supports four program flash blocks</description>
  22731. <value>#1</value>
  22732. </enumeratedValue>
  22733. </enumeratedValues>
  22734. </field>
  22735. <field>
  22736. <name>SWAP</name>
  22737. <description>Swap</description>
  22738. <bitOffset>3</bitOffset>
  22739. <bitWidth>1</bitWidth>
  22740. <access>read-only</access>
  22741. <enumeratedValues>
  22742. <enumeratedValue>
  22743. <name>0</name>
  22744. <description>For devices with FlexNVM: Program flash 0 block is located at relative address 0x0000 For devices with program flash only: Program flash 0 block is located at relative address 0x0000</description>
  22745. <value>#0</value>
  22746. </enumeratedValue>
  22747. <enumeratedValue>
  22748. <name>1</name>
  22749. <description>For devices with FlexNVM: Reserved For devices with program flash only: Program flash 1 block is located at relative address 0x0000</description>
  22750. <value>#1</value>
  22751. </enumeratedValue>
  22752. </enumeratedValues>
  22753. </field>
  22754. <field>
  22755. <name>ERSSUSP</name>
  22756. <description>Erase Suspend</description>
  22757. <bitOffset>4</bitOffset>
  22758. <bitWidth>1</bitWidth>
  22759. <access>read-write</access>
  22760. <enumeratedValues>
  22761. <enumeratedValue>
  22762. <name>0</name>
  22763. <description>No suspend requested</description>
  22764. <value>#0</value>
  22765. </enumeratedValue>
  22766. <enumeratedValue>
  22767. <name>1</name>
  22768. <description>Suspend the current Erase Flash Sector command execution.</description>
  22769. <value>#1</value>
  22770. </enumeratedValue>
  22771. </enumeratedValues>
  22772. </field>
  22773. <field>
  22774. <name>ERSAREQ</name>
  22775. <description>Erase All Request</description>
  22776. <bitOffset>5</bitOffset>
  22777. <bitWidth>1</bitWidth>
  22778. <access>read-only</access>
  22779. <enumeratedValues>
  22780. <enumeratedValue>
  22781. <name>0</name>
  22782. <description>No request or request complete</description>
  22783. <value>#0</value>
  22784. </enumeratedValue>
  22785. <enumeratedValue>
  22786. <name>1</name>
  22787. <description>Request to: run the Erase All Blocks command, verify the erased state, program the security byte in the Flash Configuration Field to the unsecure state, and release MCU security by setting the FSEC[SEC] field to the unsecure state.</description>
  22788. <value>#1</value>
  22789. </enumeratedValue>
  22790. </enumeratedValues>
  22791. </field>
  22792. <field>
  22793. <name>RDCOLLIE</name>
  22794. <description>Read Collision Error Interrupt Enable</description>
  22795. <bitOffset>6</bitOffset>
  22796. <bitWidth>1</bitWidth>
  22797. <access>read-write</access>
  22798. <enumeratedValues>
  22799. <enumeratedValue>
  22800. <name>0</name>
  22801. <description>Read collision error interrupt disabled</description>
  22802. <value>#0</value>
  22803. </enumeratedValue>
  22804. <enumeratedValue>
  22805. <name>1</name>
  22806. <description>Read collision error interrupt enabled. An interrupt request is generated whenever an FTFE read collision error is detected (see the description of FSTAT[RDCOLERR]).</description>
  22807. <value>#1</value>
  22808. </enumeratedValue>
  22809. </enumeratedValues>
  22810. </field>
  22811. <field>
  22812. <name>CCIE</name>
  22813. <description>Command Complete Interrupt Enable</description>
  22814. <bitOffset>7</bitOffset>
  22815. <bitWidth>1</bitWidth>
  22816. <access>read-write</access>
  22817. <enumeratedValues>
  22818. <enumeratedValue>
  22819. <name>0</name>
  22820. <description>Command complete interrupt disabled</description>
  22821. <value>#0</value>
  22822. </enumeratedValue>
  22823. <enumeratedValue>
  22824. <name>1</name>
  22825. <description>Command complete interrupt enabled. An interrupt request is generated whenever the FSTAT[CCIF] flag is set.</description>
  22826. <value>#1</value>
  22827. </enumeratedValue>
  22828. </enumeratedValues>
  22829. </field>
  22830. </fields>
  22831. </register>
  22832. <register>
  22833. <name>FSEC</name>
  22834. <description>Flash Security Register</description>
  22835. <addressOffset>0x2</addressOffset>
  22836. <size>8</size>
  22837. <access>read-only</access>
  22838. <resetValue>0</resetValue>
  22839. <resetMask>0</resetMask>
  22840. <fields>
  22841. <field>
  22842. <name>SEC</name>
  22843. <description>Flash Security</description>
  22844. <bitOffset>0</bitOffset>
  22845. <bitWidth>2</bitWidth>
  22846. <access>read-only</access>
  22847. <enumeratedValues>
  22848. <enumeratedValue>
  22849. <name>00</name>
  22850. <description>MCU security status is secure</description>
  22851. <value>#00</value>
  22852. </enumeratedValue>
  22853. <enumeratedValue>
  22854. <name>01</name>
  22855. <description>MCU security status is secure</description>
  22856. <value>#01</value>
  22857. </enumeratedValue>
  22858. <enumeratedValue>
  22859. <name>10</name>
  22860. <description>MCU security status is unsecure (The standard shipping condition of the FTFE is unsecure.)</description>
  22861. <value>#10</value>
  22862. </enumeratedValue>
  22863. <enumeratedValue>
  22864. <name>11</name>
  22865. <description>MCU security status is secure</description>
  22866. <value>#11</value>
  22867. </enumeratedValue>
  22868. </enumeratedValues>
  22869. </field>
  22870. <field>
  22871. <name>FSLACC</name>
  22872. <description>Freescale Failure Analysis Access Code</description>
  22873. <bitOffset>2</bitOffset>
  22874. <bitWidth>2</bitWidth>
  22875. <access>read-only</access>
  22876. <enumeratedValues>
  22877. <enumeratedValue>
  22878. <name>00</name>
  22879. <description>Freescale factory access granted</description>
  22880. <value>#00</value>
  22881. </enumeratedValue>
  22882. <enumeratedValue>
  22883. <name>01</name>
  22884. <description>Freescale factory access denied</description>
  22885. <value>#01</value>
  22886. </enumeratedValue>
  22887. <enumeratedValue>
  22888. <name>10</name>
  22889. <description>Freescale factory access denied</description>
  22890. <value>#10</value>
  22891. </enumeratedValue>
  22892. <enumeratedValue>
  22893. <name>11</name>
  22894. <description>Freescale factory access granted</description>
  22895. <value>#11</value>
  22896. </enumeratedValue>
  22897. </enumeratedValues>
  22898. </field>
  22899. <field>
  22900. <name>MEEN</name>
  22901. <description>Mass Erase Enable Bits</description>
  22902. <bitOffset>4</bitOffset>
  22903. <bitWidth>2</bitWidth>
  22904. <access>read-only</access>
  22905. <enumeratedValues>
  22906. <enumeratedValue>
  22907. <name>00</name>
  22908. <description>Mass erase is enabled</description>
  22909. <value>#00</value>
  22910. </enumeratedValue>
  22911. <enumeratedValue>
  22912. <name>01</name>
  22913. <description>Mass erase is enabled</description>
  22914. <value>#01</value>
  22915. </enumeratedValue>
  22916. <enumeratedValue>
  22917. <name>10</name>
  22918. <description>Mass erase is disabled</description>
  22919. <value>#10</value>
  22920. </enumeratedValue>
  22921. <enumeratedValue>
  22922. <name>11</name>
  22923. <description>Mass erase is enabled</description>
  22924. <value>#11</value>
  22925. </enumeratedValue>
  22926. </enumeratedValues>
  22927. </field>
  22928. <field>
  22929. <name>KEYEN</name>
  22930. <description>Backdoor Key Security Enable</description>
  22931. <bitOffset>6</bitOffset>
  22932. <bitWidth>2</bitWidth>
  22933. <access>read-only</access>
  22934. <enumeratedValues>
  22935. <enumeratedValue>
  22936. <name>00</name>
  22937. <description>Backdoor key access disabled</description>
  22938. <value>#00</value>
  22939. </enumeratedValue>
  22940. <enumeratedValue>
  22941. <name>01</name>
  22942. <description>Backdoor key access disabled (preferred KEYEN state to disable backdoor key access)</description>
  22943. <value>#01</value>
  22944. </enumeratedValue>
  22945. <enumeratedValue>
  22946. <name>10</name>
  22947. <description>Backdoor key access enabled</description>
  22948. <value>#10</value>
  22949. </enumeratedValue>
  22950. <enumeratedValue>
  22951. <name>11</name>
  22952. <description>Backdoor key access disabled</description>
  22953. <value>#11</value>
  22954. </enumeratedValue>
  22955. </enumeratedValues>
  22956. </field>
  22957. </fields>
  22958. </register>
  22959. <register>
  22960. <name>FOPT</name>
  22961. <description>Flash Option Register</description>
  22962. <addressOffset>0x3</addressOffset>
  22963. <size>8</size>
  22964. <access>read-only</access>
  22965. <resetValue>0</resetValue>
  22966. <resetMask>0</resetMask>
  22967. <fields>
  22968. <field>
  22969. <name>OPT</name>
  22970. <description>Nonvolatile Option</description>
  22971. <bitOffset>0</bitOffset>
  22972. <bitWidth>8</bitWidth>
  22973. <access>read-only</access>
  22974. </field>
  22975. </fields>
  22976. </register>
  22977. <register>
  22978. <dim>12</dim>
  22979. <dimIncrement>0x1</dimIncrement>
  22980. <dimIndex>3,2,1,0,7,6,5,4,B,A,9,8</dimIndex>
  22981. <name>FCCOB%s</name>
  22982. <description>Flash Common Command Object Registers</description>
  22983. <addressOffset>0x4</addressOffset>
  22984. <size>8</size>
  22985. <access>read-write</access>
  22986. <resetValue>0</resetValue>
  22987. <resetMask>0xFF</resetMask>
  22988. <fields>
  22989. <field>
  22990. <name>CCOBn</name>
  22991. <description>The FCCOB register provides a command code and relevant parameters to the memory controller</description>
  22992. <bitOffset>0</bitOffset>
  22993. <bitWidth>8</bitWidth>
  22994. <access>read-write</access>
  22995. </field>
  22996. </fields>
  22997. </register>
  22998. <register>
  22999. <dim>4</dim>
  23000. <dimIncrement>0x1</dimIncrement>
  23001. <dimIndex>3,2,1,0</dimIndex>
  23002. <name>FPROT%s</name>
  23003. <description>Program Flash Protection Registers</description>
  23004. <addressOffset>0x10</addressOffset>
  23005. <size>8</size>
  23006. <access>read-write</access>
  23007. <resetValue>0</resetValue>
  23008. <resetMask>0</resetMask>
  23009. <fields>
  23010. <field>
  23011. <name>PROT</name>
  23012. <description>Program Flash Region Protect</description>
  23013. <bitOffset>0</bitOffset>
  23014. <bitWidth>8</bitWidth>
  23015. <access>read-write</access>
  23016. <enumeratedValues>
  23017. <enumeratedValue>
  23018. <name>0</name>
  23019. <description>Program flash region is protected.</description>
  23020. <value>#0</value>
  23021. </enumeratedValue>
  23022. <enumeratedValue>
  23023. <name>1</name>
  23024. <description>Program flash region is not protected</description>
  23025. <value>#1</value>
  23026. </enumeratedValue>
  23027. </enumeratedValues>
  23028. </field>
  23029. </fields>
  23030. </register>
  23031. <register>
  23032. <name>FEPROT</name>
  23033. <description>EEPROM Protection Register</description>
  23034. <addressOffset>0x16</addressOffset>
  23035. <size>8</size>
  23036. <access>read-write</access>
  23037. <resetValue>0</resetValue>
  23038. <resetMask>0</resetMask>
  23039. <fields>
  23040. <field>
  23041. <name>EPROT</name>
  23042. <description>EEPROM Region Protect</description>
  23043. <bitOffset>0</bitOffset>
  23044. <bitWidth>8</bitWidth>
  23045. <access>read-write</access>
  23046. <enumeratedValues>
  23047. <enumeratedValue>
  23048. <name>0</name>
  23049. <description>For devices with program flash only: Reserved For devices with FlexNVM: EEPROM region is protected</description>
  23050. <value>#0</value>
  23051. </enumeratedValue>
  23052. <enumeratedValue>
  23053. <name>1</name>
  23054. <description>For devices with program flash only: Reserved For devices with FlexNVM: EEPROM region is not protected</description>
  23055. <value>#1</value>
  23056. </enumeratedValue>
  23057. </enumeratedValues>
  23058. </field>
  23059. </fields>
  23060. </register>
  23061. <register>
  23062. <name>FDPROT</name>
  23063. <description>Data Flash Protection Register</description>
  23064. <addressOffset>0x17</addressOffset>
  23065. <size>8</size>
  23066. <access>read-write</access>
  23067. <resetValue>0</resetValue>
  23068. <resetMask>0</resetMask>
  23069. <fields>
  23070. <field>
  23071. <name>DPROT</name>
  23072. <description>Data Flash Region Protect</description>
  23073. <bitOffset>0</bitOffset>
  23074. <bitWidth>8</bitWidth>
  23075. <access>read-write</access>
  23076. <enumeratedValues>
  23077. <enumeratedValue>
  23078. <name>0</name>
  23079. <description>Data Flash region is protected</description>
  23080. <value>#0</value>
  23081. </enumeratedValue>
  23082. <enumeratedValue>
  23083. <name>1</name>
  23084. <description>Data Flash region is not protected</description>
  23085. <value>#1</value>
  23086. </enumeratedValue>
  23087. </enumeratedValues>
  23088. </field>
  23089. </fields>
  23090. </register>
  23091. </registers>
  23092. </peripheral>
  23093. <peripheral>
  23094. <name>DMAMUX</name>
  23095. <description>DMA channel multiplexor</description>
  23096. <prependToName>DMAMUX_</prependToName>
  23097. <baseAddress>0x40021000</baseAddress>
  23098. <addressBlock>
  23099. <offset>0</offset>
  23100. <size>0x10</size>
  23101. <usage>registers</usage>
  23102. </addressBlock>
  23103. <registers>
  23104. <register>
  23105. <dim>16</dim>
  23106. <dimIncrement>0x1</dimIncrement>
  23107. <dimIndex>0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15</dimIndex>
  23108. <name>CHCFG%s</name>
  23109. <description>Channel Configuration register</description>
  23110. <addressOffset>0</addressOffset>
  23111. <size>8</size>
  23112. <access>read-write</access>
  23113. <resetValue>0</resetValue>
  23114. <resetMask>0xFF</resetMask>
  23115. <fields>
  23116. <field>
  23117. <name>SOURCE</name>
  23118. <description>DMA Channel Source (Slot)</description>
  23119. <bitOffset>0</bitOffset>
  23120. <bitWidth>6</bitWidth>
  23121. <access>read-write</access>
  23122. <enumeratedValues>
  23123. <enumeratedValue>
  23124. <name>0</name>
  23125. <description>Disable_Signal</description>
  23126. <value>#0</value>
  23127. </enumeratedValue>
  23128. <enumeratedValue>
  23129. <name>2</name>
  23130. <description>UART0_Rx_Signal</description>
  23131. <value>#10</value>
  23132. </enumeratedValue>
  23133. <enumeratedValue>
  23134. <name>3</name>
  23135. <description>UART0_Tx_Signal</description>
  23136. <value>#11</value>
  23137. </enumeratedValue>
  23138. <enumeratedValue>
  23139. <name>4</name>
  23140. <description>UART1_Rx_Signal</description>
  23141. <value>#100</value>
  23142. </enumeratedValue>
  23143. <enumeratedValue>
  23144. <name>5</name>
  23145. <description>UART1_Tx_Signal</description>
  23146. <value>#101</value>
  23147. </enumeratedValue>
  23148. <enumeratedValue>
  23149. <name>6</name>
  23150. <description>UART2_Rx_Signal</description>
  23151. <value>#110</value>
  23152. </enumeratedValue>
  23153. <enumeratedValue>
  23154. <name>7</name>
  23155. <description>UART2_Tx_Signal</description>
  23156. <value>#111</value>
  23157. </enumeratedValue>
  23158. <enumeratedValue>
  23159. <name>8</name>
  23160. <description>UART3_Rx_Signal</description>
  23161. <value>#1000</value>
  23162. </enumeratedValue>
  23163. <enumeratedValue>
  23164. <name>9</name>
  23165. <description>UART3_Tx_Signal</description>
  23166. <value>#1001</value>
  23167. </enumeratedValue>
  23168. <enumeratedValue>
  23169. <name>10</name>
  23170. <description>UART4_Signal</description>
  23171. <value>#1010</value>
  23172. </enumeratedValue>
  23173. <enumeratedValue>
  23174. <name>11</name>
  23175. <description>UART5_Signal</description>
  23176. <value>#1011</value>
  23177. </enumeratedValue>
  23178. <enumeratedValue>
  23179. <name>12</name>
  23180. <description>I2S0_Rx_Signal</description>
  23181. <value>#1100</value>
  23182. </enumeratedValue>
  23183. <enumeratedValue>
  23184. <name>13</name>
  23185. <description>I2S0_Tx_Signal</description>
  23186. <value>#1101</value>
  23187. </enumeratedValue>
  23188. <enumeratedValue>
  23189. <name>14</name>
  23190. <description>SPI0_Rx_Signal</description>
  23191. <value>#1110</value>
  23192. </enumeratedValue>
  23193. <enumeratedValue>
  23194. <name>15</name>
  23195. <description>SPI0_Tx_Signal</description>
  23196. <value>#1111</value>
  23197. </enumeratedValue>
  23198. <enumeratedValue>
  23199. <name>16</name>
  23200. <description>SPI1_Signal</description>
  23201. <value>#10000</value>
  23202. </enumeratedValue>
  23203. <enumeratedValue>
  23204. <name>17</name>
  23205. <description>SPI2_Signal</description>
  23206. <value>#10001</value>
  23207. </enumeratedValue>
  23208. <enumeratedValue>
  23209. <name>18</name>
  23210. <description>I2C0_Signal</description>
  23211. <value>#10010</value>
  23212. </enumeratedValue>
  23213. <enumeratedValue>
  23214. <name>19</name>
  23215. <description>I2C1_I2C2_Signal</description>
  23216. <value>#10011</value>
  23217. </enumeratedValue>
  23218. <enumeratedValue>
  23219. <name>20</name>
  23220. <description>FTM0_Channel0_Signal</description>
  23221. <value>#10100</value>
  23222. </enumeratedValue>
  23223. <enumeratedValue>
  23224. <name>21</name>
  23225. <description>FTM0_Channel1_Signal</description>
  23226. <value>#10101</value>
  23227. </enumeratedValue>
  23228. <enumeratedValue>
  23229. <name>22</name>
  23230. <description>FTM0_Channel2_Signal</description>
  23231. <value>#10110</value>
  23232. </enumeratedValue>
  23233. <enumeratedValue>
  23234. <name>23</name>
  23235. <description>FTM0_Channel3_Signal</description>
  23236. <value>#10111</value>
  23237. </enumeratedValue>
  23238. <enumeratedValue>
  23239. <name>24</name>
  23240. <description>FTM0_Channel4_Signal</description>
  23241. <value>#11000</value>
  23242. </enumeratedValue>
  23243. <enumeratedValue>
  23244. <name>25</name>
  23245. <description>FTM0_Channel5_Signal</description>
  23246. <value>#11001</value>
  23247. </enumeratedValue>
  23248. <enumeratedValue>
  23249. <name>26</name>
  23250. <description>FTM0_Channel6_Signal</description>
  23251. <value>#11010</value>
  23252. </enumeratedValue>
  23253. <enumeratedValue>
  23254. <name>27</name>
  23255. <description>FTM0_Channel7_Signal</description>
  23256. <value>#11011</value>
  23257. </enumeratedValue>
  23258. <enumeratedValue>
  23259. <name>28</name>
  23260. <description>FTM1_Channel0_Signal</description>
  23261. <value>#11100</value>
  23262. </enumeratedValue>
  23263. <enumeratedValue>
  23264. <name>29</name>
  23265. <description>FTM1_Channel1_Signal</description>
  23266. <value>#11101</value>
  23267. </enumeratedValue>
  23268. <enumeratedValue>
  23269. <name>30</name>
  23270. <description>FTM2_Channel0_Signal</description>
  23271. <value>#11110</value>
  23272. </enumeratedValue>
  23273. <enumeratedValue>
  23274. <name>31</name>
  23275. <description>FTM2_Channel1_Signal</description>
  23276. <value>#11111</value>
  23277. </enumeratedValue>
  23278. <enumeratedValue>
  23279. <name>32</name>
  23280. <description>FTM3_Channel0_Signal</description>
  23281. <value>#100000</value>
  23282. </enumeratedValue>
  23283. <enumeratedValue>
  23284. <name>33</name>
  23285. <description>FTM3_Channel1_Signal</description>
  23286. <value>#100001</value>
  23287. </enumeratedValue>
  23288. <enumeratedValue>
  23289. <name>34</name>
  23290. <description>FTM3_Channel2_Signal</description>
  23291. <value>#100010</value>
  23292. </enumeratedValue>
  23293. <enumeratedValue>
  23294. <name>35</name>
  23295. <description>FTM3_Channel3_Signal</description>
  23296. <value>#100011</value>
  23297. </enumeratedValue>
  23298. <enumeratedValue>
  23299. <name>36</name>
  23300. <description>FTM3_Channel4_Signal</description>
  23301. <value>#100100</value>
  23302. </enumeratedValue>
  23303. <enumeratedValue>
  23304. <name>37</name>
  23305. <description>FTM3_Channel5_Signal</description>
  23306. <value>#100101</value>
  23307. </enumeratedValue>
  23308. <enumeratedValue>
  23309. <name>38</name>
  23310. <description>FTM3_Channel6_Signal</description>
  23311. <value>#100110</value>
  23312. </enumeratedValue>
  23313. <enumeratedValue>
  23314. <name>39</name>
  23315. <description>FTM3_Channel7_Signal</description>
  23316. <value>#100111</value>
  23317. </enumeratedValue>
  23318. <enumeratedValue>
  23319. <name>40</name>
  23320. <description>ADC0_Signal</description>
  23321. <value>#101000</value>
  23322. </enumeratedValue>
  23323. <enumeratedValue>
  23324. <name>41</name>
  23325. <description>ADC1_Signal</description>
  23326. <value>#101001</value>
  23327. </enumeratedValue>
  23328. <enumeratedValue>
  23329. <name>42</name>
  23330. <description>CMP0_Signal</description>
  23331. <value>#101010</value>
  23332. </enumeratedValue>
  23333. <enumeratedValue>
  23334. <name>43</name>
  23335. <description>CMP1_Signal</description>
  23336. <value>#101011</value>
  23337. </enumeratedValue>
  23338. <enumeratedValue>
  23339. <name>44</name>
  23340. <description>CMP2_Signal</description>
  23341. <value>#101100</value>
  23342. </enumeratedValue>
  23343. <enumeratedValue>
  23344. <name>45</name>
  23345. <description>DAC0_Signal</description>
  23346. <value>#101101</value>
  23347. </enumeratedValue>
  23348. <enumeratedValue>
  23349. <name>46</name>
  23350. <description>DAC1_Signal</description>
  23351. <value>#101110</value>
  23352. </enumeratedValue>
  23353. <enumeratedValue>
  23354. <name>47</name>
  23355. <description>CMT_Signal</description>
  23356. <value>#101111</value>
  23357. </enumeratedValue>
  23358. <enumeratedValue>
  23359. <name>48</name>
  23360. <description>PDB_Signal</description>
  23361. <value>#110000</value>
  23362. </enumeratedValue>
  23363. <enumeratedValue>
  23364. <name>49</name>
  23365. <description>PortA_Signal</description>
  23366. <value>#110001</value>
  23367. </enumeratedValue>
  23368. <enumeratedValue>
  23369. <name>50</name>
  23370. <description>PortB_Signal</description>
  23371. <value>#110010</value>
  23372. </enumeratedValue>
  23373. <enumeratedValue>
  23374. <name>51</name>
  23375. <description>PortC_Signal</description>
  23376. <value>#110011</value>
  23377. </enumeratedValue>
  23378. <enumeratedValue>
  23379. <name>52</name>
  23380. <description>PortD_Signal</description>
  23381. <value>#110100</value>
  23382. </enumeratedValue>
  23383. <enumeratedValue>
  23384. <name>53</name>
  23385. <description>PortE_Signal</description>
  23386. <value>#110101</value>
  23387. </enumeratedValue>
  23388. <enumeratedValue>
  23389. <name>54</name>
  23390. <description>IEEE1588Timer0_Signal</description>
  23391. <value>#110110</value>
  23392. </enumeratedValue>
  23393. <enumeratedValue>
  23394. <name>55</name>
  23395. <description>IEEE1588Timer1_Signal</description>
  23396. <value>#110111</value>
  23397. </enumeratedValue>
  23398. <enumeratedValue>
  23399. <name>56</name>
  23400. <description>IEEE1588Timer2_Signal</description>
  23401. <value>#111000</value>
  23402. </enumeratedValue>
  23403. <enumeratedValue>
  23404. <name>57</name>
  23405. <description>IEEE1588Timer3_Signal</description>
  23406. <value>#111001</value>
  23407. </enumeratedValue>
  23408. <enumeratedValue>
  23409. <name>58</name>
  23410. <description>AlwaysOn58_Signal</description>
  23411. <value>#111010</value>
  23412. </enumeratedValue>
  23413. <enumeratedValue>
  23414. <name>59</name>
  23415. <description>AlwaysOn59_Signal</description>
  23416. <value>#111011</value>
  23417. </enumeratedValue>
  23418. <enumeratedValue>
  23419. <name>60</name>
  23420. <description>AlwaysOn60_Signal</description>
  23421. <value>#111100</value>
  23422. </enumeratedValue>
  23423. <enumeratedValue>
  23424. <name>61</name>
  23425. <description>AlwaysOn61_Signal</description>
  23426. <value>#111101</value>
  23427. </enumeratedValue>
  23428. <enumeratedValue>
  23429. <name>62</name>
  23430. <description>AlwaysOn62_Signal</description>
  23431. <value>#111110</value>
  23432. </enumeratedValue>
  23433. <enumeratedValue>
  23434. <name>63</name>
  23435. <description>AlwaysOn63_Signal</description>
  23436. <value>#111111</value>
  23437. </enumeratedValue>
  23438. </enumeratedValues>
  23439. </field>
  23440. <field>
  23441. <name>TRIG</name>
  23442. <description>DMA Channel Trigger Enable</description>
  23443. <bitOffset>6</bitOffset>
  23444. <bitWidth>1</bitWidth>
  23445. <access>read-write</access>
  23446. <enumeratedValues>
  23447. <enumeratedValue>
  23448. <name>0</name>
  23449. <description>Triggering is disabled. If triggering is disabled and ENBL is set, the DMA Channel will simply route the specified source to the DMA channel. (Normal mode)</description>
  23450. <value>#0</value>
  23451. </enumeratedValue>
  23452. <enumeratedValue>
  23453. <name>1</name>
  23454. <description>Triggering is enabled. If triggering is enabled and ENBL is set, the DMAMUX is in Periodic Trigger mode.</description>
  23455. <value>#1</value>
  23456. </enumeratedValue>
  23457. </enumeratedValues>
  23458. </field>
  23459. <field>
  23460. <name>ENBL</name>
  23461. <description>DMA Channel Enable</description>
  23462. <bitOffset>7</bitOffset>
  23463. <bitWidth>1</bitWidth>
  23464. <access>read-write</access>
  23465. <enumeratedValues>
  23466. <enumeratedValue>
  23467. <name>0</name>
  23468. <description>DMA channel is disabled. This mode is primarily used during configuration of the DMAMux. The DMA has separate channel enables/disables, which should be used to disable or reconfigure a DMA channel.</description>
  23469. <value>#0</value>
  23470. </enumeratedValue>
  23471. <enumeratedValue>
  23472. <name>1</name>
  23473. <description>DMA channel is enabled</description>
  23474. <value>#1</value>
  23475. </enumeratedValue>
  23476. </enumeratedValues>
  23477. </field>
  23478. </fields>
  23479. </register>
  23480. </registers>
  23481. </peripheral>
  23482. <peripheral>
  23483. <name>CAN0</name>
  23484. <description>Flex Controller Area Network module</description>
  23485. <prependToName>CAN0_</prependToName>
  23486. <baseAddress>0x40024000</baseAddress>
  23487. <addressBlock>
  23488. <offset>0</offset>
  23489. <size>0x8C0</size>
  23490. <usage>registers</usage>
  23491. </addressBlock>
  23492. <interrupt>
  23493. <name>CAN0_ORed_Message_buffer</name>
  23494. <value>75</value>
  23495. </interrupt>
  23496. <interrupt>
  23497. <name>CAN0_Bus_Off</name>
  23498. <value>76</value>
  23499. </interrupt>
  23500. <interrupt>
  23501. <name>CAN0_Error</name>
  23502. <value>77</value>
  23503. </interrupt>
  23504. <interrupt>
  23505. <name>CAN0_Tx_Warning</name>
  23506. <value>78</value>
  23507. </interrupt>
  23508. <interrupt>
  23509. <name>CAN0_Rx_Warning</name>
  23510. <value>79</value>
  23511. </interrupt>
  23512. <interrupt>
  23513. <name>CAN0_Wake_Up</name>
  23514. <value>80</value>
  23515. </interrupt>
  23516. <registers>
  23517. <register>
  23518. <name>MCR</name>
  23519. <description>Module Configuration Register</description>
  23520. <addressOffset>0</addressOffset>
  23521. <size>32</size>
  23522. <access>read-write</access>
  23523. <resetValue>0xD890000F</resetValue>
  23524. <resetMask>0xFFFFFFFF</resetMask>
  23525. <fields>
  23526. <field>
  23527. <name>MAXMB</name>
  23528. <description>Number Of The Last Message Buffer</description>
  23529. <bitOffset>0</bitOffset>
  23530. <bitWidth>7</bitWidth>
  23531. <access>read-write</access>
  23532. </field>
  23533. <field>
  23534. <name>IDAM</name>
  23535. <description>ID Acceptance Mode</description>
  23536. <bitOffset>8</bitOffset>
  23537. <bitWidth>2</bitWidth>
  23538. <access>read-write</access>
  23539. <enumeratedValues>
  23540. <enumeratedValue>
  23541. <name>00</name>
  23542. <description>Format A: One full ID (standard and extended) per ID Filter Table element.</description>
  23543. <value>#00</value>
  23544. </enumeratedValue>
  23545. <enumeratedValue>
  23546. <name>01</name>
  23547. <description>Format B: Two full standard IDs or two partial 14-bit (standard and extended) IDs per ID Filter Table element.</description>
  23548. <value>#01</value>
  23549. </enumeratedValue>
  23550. <enumeratedValue>
  23551. <name>10</name>
  23552. <description>Format C: Four partial 8-bit Standard IDs per ID Filter Table element.</description>
  23553. <value>#10</value>
  23554. </enumeratedValue>
  23555. <enumeratedValue>
  23556. <name>11</name>
  23557. <description>Format D: All frames rejected.</description>
  23558. <value>#11</value>
  23559. </enumeratedValue>
  23560. </enumeratedValues>
  23561. </field>
  23562. <field>
  23563. <name>AEN</name>
  23564. <description>Abort Enable</description>
  23565. <bitOffset>12</bitOffset>
  23566. <bitWidth>1</bitWidth>
  23567. <access>read-write</access>
  23568. <enumeratedValues>
  23569. <enumeratedValue>
  23570. <name>0</name>
  23571. <description>Abort disabled.</description>
  23572. <value>#0</value>
  23573. </enumeratedValue>
  23574. <enumeratedValue>
  23575. <name>1</name>
  23576. <description>Abort enabled.</description>
  23577. <value>#1</value>
  23578. </enumeratedValue>
  23579. </enumeratedValues>
  23580. </field>
  23581. <field>
  23582. <name>LPRIOEN</name>
  23583. <description>Local Priority Enable</description>
  23584. <bitOffset>13</bitOffset>
  23585. <bitWidth>1</bitWidth>
  23586. <access>read-write</access>
  23587. <enumeratedValues>
  23588. <enumeratedValue>
  23589. <name>0</name>
  23590. <description>Local Priority disabled.</description>
  23591. <value>#0</value>
  23592. </enumeratedValue>
  23593. <enumeratedValue>
  23594. <name>1</name>
  23595. <description>Local Priority enabled.</description>
  23596. <value>#1</value>
  23597. </enumeratedValue>
  23598. </enumeratedValues>
  23599. </field>
  23600. <field>
  23601. <name>IRMQ</name>
  23602. <description>Individual Rx Masking And Queue Enable</description>
  23603. <bitOffset>16</bitOffset>
  23604. <bitWidth>1</bitWidth>
  23605. <access>read-write</access>
  23606. <enumeratedValues>
  23607. <enumeratedValue>
  23608. <name>0</name>
  23609. <description>Individual Rx masking and queue feature are disabled. For backward compatibility with legacy applications, the reading of C/S word locks the MB even if it is EMPTY.</description>
  23610. <value>#0</value>
  23611. </enumeratedValue>
  23612. <enumeratedValue>
  23613. <name>1</name>
  23614. <description>Individual Rx masking and queue feature are enabled.</description>
  23615. <value>#1</value>
  23616. </enumeratedValue>
  23617. </enumeratedValues>
  23618. </field>
  23619. <field>
  23620. <name>SRXDIS</name>
  23621. <description>Self Reception Disable</description>
  23622. <bitOffset>17</bitOffset>
  23623. <bitWidth>1</bitWidth>
  23624. <access>read-write</access>
  23625. <enumeratedValues>
  23626. <enumeratedValue>
  23627. <name>0</name>
  23628. <description>Self reception enabled.</description>
  23629. <value>#0</value>
  23630. </enumeratedValue>
  23631. <enumeratedValue>
  23632. <name>1</name>
  23633. <description>Self reception disabled.</description>
  23634. <value>#1</value>
  23635. </enumeratedValue>
  23636. </enumeratedValues>
  23637. </field>
  23638. <field>
  23639. <name>WAKSRC</name>
  23640. <description>Wake Up Source</description>
  23641. <bitOffset>19</bitOffset>
  23642. <bitWidth>1</bitWidth>
  23643. <access>read-write</access>
  23644. <enumeratedValues>
  23645. <enumeratedValue>
  23646. <name>0</name>
  23647. <description>FlexCAN uses the unfiltered Rx input to detect recessive to dominant edges on the CAN bus.</description>
  23648. <value>#0</value>
  23649. </enumeratedValue>
  23650. <enumeratedValue>
  23651. <name>1</name>
  23652. <description>FlexCAN uses the filtered Rx input to detect recessive to dominant edges on the CAN bus.</description>
  23653. <value>#1</value>
  23654. </enumeratedValue>
  23655. </enumeratedValues>
  23656. </field>
  23657. <field>
  23658. <name>LPMACK</name>
  23659. <description>Low-Power Mode Acknowledge</description>
  23660. <bitOffset>20</bitOffset>
  23661. <bitWidth>1</bitWidth>
  23662. <access>read-only</access>
  23663. <enumeratedValues>
  23664. <enumeratedValue>
  23665. <name>0</name>
  23666. <description>FlexCAN is not in a low-power mode.</description>
  23667. <value>#0</value>
  23668. </enumeratedValue>
  23669. <enumeratedValue>
  23670. <name>1</name>
  23671. <description>FlexCAN is in a low-power mode.</description>
  23672. <value>#1</value>
  23673. </enumeratedValue>
  23674. </enumeratedValues>
  23675. </field>
  23676. <field>
  23677. <name>WRNEN</name>
  23678. <description>Warning Interrupt Enable</description>
  23679. <bitOffset>21</bitOffset>
  23680. <bitWidth>1</bitWidth>
  23681. <access>read-write</access>
  23682. <enumeratedValues>
  23683. <enumeratedValue>
  23684. <name>0</name>
  23685. <description>TWRNINT and RWRNINT bits are zero, independent of the values in the error counters.</description>
  23686. <value>#0</value>
  23687. </enumeratedValue>
  23688. <enumeratedValue>
  23689. <name>1</name>
  23690. <description>TWRNINT and RWRNINT bits are set when the respective error counter transitions from less than 96 to greater than or equal to 96.</description>
  23691. <value>#1</value>
  23692. </enumeratedValue>
  23693. </enumeratedValues>
  23694. </field>
  23695. <field>
  23696. <name>SLFWAK</name>
  23697. <description>Self Wake Up</description>
  23698. <bitOffset>22</bitOffset>
  23699. <bitWidth>1</bitWidth>
  23700. <access>read-write</access>
  23701. <enumeratedValues>
  23702. <enumeratedValue>
  23703. <name>0</name>
  23704. <description>FlexCAN Self Wake Up feature is disabled.</description>
  23705. <value>#0</value>
  23706. </enumeratedValue>
  23707. <enumeratedValue>
  23708. <name>1</name>
  23709. <description>FlexCAN Self Wake Up feature is enabled.</description>
  23710. <value>#1</value>
  23711. </enumeratedValue>
  23712. </enumeratedValues>
  23713. </field>
  23714. <field>
  23715. <name>SUPV</name>
  23716. <description>Supervisor Mode</description>
  23717. <bitOffset>23</bitOffset>
  23718. <bitWidth>1</bitWidth>
  23719. <access>read-write</access>
  23720. <enumeratedValues>
  23721. <enumeratedValue>
  23722. <name>0</name>
  23723. <description>FlexCAN is in User mode. Affected registers allow both Supervisor and Unrestricted accesses .</description>
  23724. <value>#0</value>
  23725. </enumeratedValue>
  23726. <enumeratedValue>
  23727. <name>1</name>
  23728. <description>FlexCAN is in Supervisor mode. Affected registers allow only Supervisor access. Unrestricted access behaves as though the access was done to an unimplemented register location .</description>
  23729. <value>#1</value>
  23730. </enumeratedValue>
  23731. </enumeratedValues>
  23732. </field>
  23733. <field>
  23734. <name>FRZACK</name>
  23735. <description>Freeze Mode Acknowledge</description>
  23736. <bitOffset>24</bitOffset>
  23737. <bitWidth>1</bitWidth>
  23738. <access>read-only</access>
  23739. <enumeratedValues>
  23740. <enumeratedValue>
  23741. <name>0</name>
  23742. <description>FlexCAN not in Freeze mode, prescaler running.</description>
  23743. <value>#0</value>
  23744. </enumeratedValue>
  23745. <enumeratedValue>
  23746. <name>1</name>
  23747. <description>FlexCAN in Freeze mode, prescaler stopped.</description>
  23748. <value>#1</value>
  23749. </enumeratedValue>
  23750. </enumeratedValues>
  23751. </field>
  23752. <field>
  23753. <name>SOFTRST</name>
  23754. <description>Soft Reset</description>
  23755. <bitOffset>25</bitOffset>
  23756. <bitWidth>1</bitWidth>
  23757. <access>read-write</access>
  23758. <enumeratedValues>
  23759. <enumeratedValue>
  23760. <name>0</name>
  23761. <description>No reset request.</description>
  23762. <value>#0</value>
  23763. </enumeratedValue>
  23764. <enumeratedValue>
  23765. <name>1</name>
  23766. <description>Resets the registers affected by soft reset.</description>
  23767. <value>#1</value>
  23768. </enumeratedValue>
  23769. </enumeratedValues>
  23770. </field>
  23771. <field>
  23772. <name>WAKMSK</name>
  23773. <description>Wake Up Interrupt Mask</description>
  23774. <bitOffset>26</bitOffset>
  23775. <bitWidth>1</bitWidth>
  23776. <access>read-write</access>
  23777. <enumeratedValues>
  23778. <enumeratedValue>
  23779. <name>0</name>
  23780. <description>Wake Up Interrupt is disabled.</description>
  23781. <value>#0</value>
  23782. </enumeratedValue>
  23783. <enumeratedValue>
  23784. <name>1</name>
  23785. <description>Wake Up Interrupt is enabled.</description>
  23786. <value>#1</value>
  23787. </enumeratedValue>
  23788. </enumeratedValues>
  23789. </field>
  23790. <field>
  23791. <name>NOTRDY</name>
  23792. <description>FlexCAN Not Ready</description>
  23793. <bitOffset>27</bitOffset>
  23794. <bitWidth>1</bitWidth>
  23795. <access>read-only</access>
  23796. <enumeratedValues>
  23797. <enumeratedValue>
  23798. <name>0</name>
  23799. <description>FlexCAN module is either in Normal mode, Listen-Only mode or Loop-Back mode.</description>
  23800. <value>#0</value>
  23801. </enumeratedValue>
  23802. <enumeratedValue>
  23803. <name>1</name>
  23804. <description>FlexCAN module is either in Disable mode , Stop mode or Freeze mode.</description>
  23805. <value>#1</value>
  23806. </enumeratedValue>
  23807. </enumeratedValues>
  23808. </field>
  23809. <field>
  23810. <name>HALT</name>
  23811. <description>Halt FlexCAN</description>
  23812. <bitOffset>28</bitOffset>
  23813. <bitWidth>1</bitWidth>
  23814. <access>read-write</access>
  23815. <enumeratedValues>
  23816. <enumeratedValue>
  23817. <name>0</name>
  23818. <description>No Freeze mode request.</description>
  23819. <value>#0</value>
  23820. </enumeratedValue>
  23821. <enumeratedValue>
  23822. <name>1</name>
  23823. <description>Enters Freeze mode if the FRZ bit is asserted.</description>
  23824. <value>#1</value>
  23825. </enumeratedValue>
  23826. </enumeratedValues>
  23827. </field>
  23828. <field>
  23829. <name>RFEN</name>
  23830. <description>Rx FIFO Enable</description>
  23831. <bitOffset>29</bitOffset>
  23832. <bitWidth>1</bitWidth>
  23833. <access>read-write</access>
  23834. <enumeratedValues>
  23835. <enumeratedValue>
  23836. <name>0</name>
  23837. <description>Rx FIFO not enabled.</description>
  23838. <value>#0</value>
  23839. </enumeratedValue>
  23840. <enumeratedValue>
  23841. <name>1</name>
  23842. <description>Rx FIFO enabled.</description>
  23843. <value>#1</value>
  23844. </enumeratedValue>
  23845. </enumeratedValues>
  23846. </field>
  23847. <field>
  23848. <name>FRZ</name>
  23849. <description>Freeze Enable</description>
  23850. <bitOffset>30</bitOffset>
  23851. <bitWidth>1</bitWidth>
  23852. <access>read-write</access>
  23853. <enumeratedValues>
  23854. <enumeratedValue>
  23855. <name>0</name>
  23856. <description>Not enabled to enter Freeze mode.</description>
  23857. <value>#0</value>
  23858. </enumeratedValue>
  23859. <enumeratedValue>
  23860. <name>1</name>
  23861. <description>Enabled to enter Freeze mode.</description>
  23862. <value>#1</value>
  23863. </enumeratedValue>
  23864. </enumeratedValues>
  23865. </field>
  23866. <field>
  23867. <name>MDIS</name>
  23868. <description>Module Disable</description>
  23869. <bitOffset>31</bitOffset>
  23870. <bitWidth>1</bitWidth>
  23871. <access>read-write</access>
  23872. <enumeratedValues>
  23873. <enumeratedValue>
  23874. <name>0</name>
  23875. <description>Enable the FlexCAN module.</description>
  23876. <value>#0</value>
  23877. </enumeratedValue>
  23878. <enumeratedValue>
  23879. <name>1</name>
  23880. <description>Disable the FlexCAN module.</description>
  23881. <value>#1</value>
  23882. </enumeratedValue>
  23883. </enumeratedValues>
  23884. </field>
  23885. </fields>
  23886. </register>
  23887. <register>
  23888. <name>CTRL1</name>
  23889. <description>Control 1 register</description>
  23890. <addressOffset>0x4</addressOffset>
  23891. <size>32</size>
  23892. <access>read-write</access>
  23893. <resetValue>0</resetValue>
  23894. <resetMask>0xFFFFFFFF</resetMask>
  23895. <fields>
  23896. <field>
  23897. <name>PROPSEG</name>
  23898. <description>Propagation Segment</description>
  23899. <bitOffset>0</bitOffset>
  23900. <bitWidth>3</bitWidth>
  23901. <access>read-write</access>
  23902. </field>
  23903. <field>
  23904. <name>LOM</name>
  23905. <description>Listen-Only Mode</description>
  23906. <bitOffset>3</bitOffset>
  23907. <bitWidth>1</bitWidth>
  23908. <access>read-write</access>
  23909. <enumeratedValues>
  23910. <enumeratedValue>
  23911. <name>0</name>
  23912. <description>Listen-Only mode is deactivated.</description>
  23913. <value>#0</value>
  23914. </enumeratedValue>
  23915. <enumeratedValue>
  23916. <name>1</name>
  23917. <description>FlexCAN module operates in Listen-Only mode.</description>
  23918. <value>#1</value>
  23919. </enumeratedValue>
  23920. </enumeratedValues>
  23921. </field>
  23922. <field>
  23923. <name>LBUF</name>
  23924. <description>Lowest Buffer Transmitted First</description>
  23925. <bitOffset>4</bitOffset>
  23926. <bitWidth>1</bitWidth>
  23927. <access>read-write</access>
  23928. <enumeratedValues>
  23929. <enumeratedValue>
  23930. <name>0</name>
  23931. <description>Buffer with highest priority is transmitted first.</description>
  23932. <value>#0</value>
  23933. </enumeratedValue>
  23934. <enumeratedValue>
  23935. <name>1</name>
  23936. <description>Lowest number buffer is transmitted first.</description>
  23937. <value>#1</value>
  23938. </enumeratedValue>
  23939. </enumeratedValues>
  23940. </field>
  23941. <field>
  23942. <name>TSYN</name>
  23943. <description>Timer Sync</description>
  23944. <bitOffset>5</bitOffset>
  23945. <bitWidth>1</bitWidth>
  23946. <access>read-write</access>
  23947. <enumeratedValues>
  23948. <enumeratedValue>
  23949. <name>0</name>
  23950. <description>Timer Sync feature disabled</description>
  23951. <value>#0</value>
  23952. </enumeratedValue>
  23953. <enumeratedValue>
  23954. <name>1</name>
  23955. <description>Timer Sync feature enabled</description>
  23956. <value>#1</value>
  23957. </enumeratedValue>
  23958. </enumeratedValues>
  23959. </field>
  23960. <field>
  23961. <name>BOFFREC</name>
  23962. <description>Bus Off Recovery</description>
  23963. <bitOffset>6</bitOffset>
  23964. <bitWidth>1</bitWidth>
  23965. <access>read-write</access>
  23966. <enumeratedValues>
  23967. <enumeratedValue>
  23968. <name>0</name>
  23969. <description>Automatic recovering from Bus Off state enabled, according to CAN Spec 2.0 part B.</description>
  23970. <value>#0</value>
  23971. </enumeratedValue>
  23972. <enumeratedValue>
  23973. <name>1</name>
  23974. <description>Automatic recovering from Bus Off state disabled.</description>
  23975. <value>#1</value>
  23976. </enumeratedValue>
  23977. </enumeratedValues>
  23978. </field>
  23979. <field>
  23980. <name>SMP</name>
  23981. <description>CAN Bit Sampling</description>
  23982. <bitOffset>7</bitOffset>
  23983. <bitWidth>1</bitWidth>
  23984. <access>read-write</access>
  23985. <enumeratedValues>
  23986. <enumeratedValue>
  23987. <name>0</name>
  23988. <description>Just one sample is used to determine the bit value.</description>
  23989. <value>#0</value>
  23990. </enumeratedValue>
  23991. <enumeratedValue>
  23992. <name>1</name>
  23993. <description>Three samples are used to determine the value of the received bit: the regular one (sample point) and 2 preceding samples; a majority rule is used.</description>
  23994. <value>#1</value>
  23995. </enumeratedValue>
  23996. </enumeratedValues>
  23997. </field>
  23998. <field>
  23999. <name>RWRNMSK</name>
  24000. <description>Rx Warning Interrupt Mask</description>
  24001. <bitOffset>10</bitOffset>
  24002. <bitWidth>1</bitWidth>
  24003. <access>read-write</access>
  24004. <enumeratedValues>
  24005. <enumeratedValue>
  24006. <name>0</name>
  24007. <description>Rx Warning Interrupt disabled.</description>
  24008. <value>#0</value>
  24009. </enumeratedValue>
  24010. <enumeratedValue>
  24011. <name>1</name>
  24012. <description>Rx Warning Interrupt enabled.</description>
  24013. <value>#1</value>
  24014. </enumeratedValue>
  24015. </enumeratedValues>
  24016. </field>
  24017. <field>
  24018. <name>TWRNMSK</name>
  24019. <description>Tx Warning Interrupt Mask</description>
  24020. <bitOffset>11</bitOffset>
  24021. <bitWidth>1</bitWidth>
  24022. <access>read-write</access>
  24023. <enumeratedValues>
  24024. <enumeratedValue>
  24025. <name>0</name>
  24026. <description>Tx Warning Interrupt disabled.</description>
  24027. <value>#0</value>
  24028. </enumeratedValue>
  24029. <enumeratedValue>
  24030. <name>1</name>
  24031. <description>Tx Warning Interrupt enabled.</description>
  24032. <value>#1</value>
  24033. </enumeratedValue>
  24034. </enumeratedValues>
  24035. </field>
  24036. <field>
  24037. <name>LPB</name>
  24038. <description>Loop Back Mode</description>
  24039. <bitOffset>12</bitOffset>
  24040. <bitWidth>1</bitWidth>
  24041. <access>read-write</access>
  24042. <enumeratedValues>
  24043. <enumeratedValue>
  24044. <name>0</name>
  24045. <description>Loop Back disabled.</description>
  24046. <value>#0</value>
  24047. </enumeratedValue>
  24048. <enumeratedValue>
  24049. <name>1</name>
  24050. <description>Loop Back enabled.</description>
  24051. <value>#1</value>
  24052. </enumeratedValue>
  24053. </enumeratedValues>
  24054. </field>
  24055. <field>
  24056. <name>CLKSRC</name>
  24057. <description>CAN Engine Clock Source</description>
  24058. <bitOffset>13</bitOffset>
  24059. <bitWidth>1</bitWidth>
  24060. <access>read-write</access>
  24061. <enumeratedValues>
  24062. <enumeratedValue>
  24063. <name>0</name>
  24064. <description>The CAN engine clock source is the oscillator clock. Under this condition, the oscillator clock frequency must be lower than the bus clock.</description>
  24065. <value>#0</value>
  24066. </enumeratedValue>
  24067. <enumeratedValue>
  24068. <name>1</name>
  24069. <description>The CAN engine clock source is the peripheral clock.</description>
  24070. <value>#1</value>
  24071. </enumeratedValue>
  24072. </enumeratedValues>
  24073. </field>
  24074. <field>
  24075. <name>ERRMSK</name>
  24076. <description>Error Mask</description>
  24077. <bitOffset>14</bitOffset>
  24078. <bitWidth>1</bitWidth>
  24079. <access>read-write</access>
  24080. <enumeratedValues>
  24081. <enumeratedValue>
  24082. <name>0</name>
  24083. <description>Error interrupt disabled.</description>
  24084. <value>#0</value>
  24085. </enumeratedValue>
  24086. <enumeratedValue>
  24087. <name>1</name>
  24088. <description>Error interrupt enabled.</description>
  24089. <value>#1</value>
  24090. </enumeratedValue>
  24091. </enumeratedValues>
  24092. </field>
  24093. <field>
  24094. <name>BOFFMSK</name>
  24095. <description>Bus Off Mask</description>
  24096. <bitOffset>15</bitOffset>
  24097. <bitWidth>1</bitWidth>
  24098. <access>read-write</access>
  24099. <enumeratedValues>
  24100. <enumeratedValue>
  24101. <name>0</name>
  24102. <description>Bus Off interrupt disabled.</description>
  24103. <value>#0</value>
  24104. </enumeratedValue>
  24105. <enumeratedValue>
  24106. <name>1</name>
  24107. <description>Bus Off interrupt enabled.</description>
  24108. <value>#1</value>
  24109. </enumeratedValue>
  24110. </enumeratedValues>
  24111. </field>
  24112. <field>
  24113. <name>PSEG2</name>
  24114. <description>Phase Segment 2</description>
  24115. <bitOffset>16</bitOffset>
  24116. <bitWidth>3</bitWidth>
  24117. <access>read-write</access>
  24118. </field>
  24119. <field>
  24120. <name>PSEG1</name>
  24121. <description>Phase Segment 1</description>
  24122. <bitOffset>19</bitOffset>
  24123. <bitWidth>3</bitWidth>
  24124. <access>read-write</access>
  24125. </field>
  24126. <field>
  24127. <name>RJW</name>
  24128. <description>Resync Jump Width</description>
  24129. <bitOffset>22</bitOffset>
  24130. <bitWidth>2</bitWidth>
  24131. <access>read-write</access>
  24132. </field>
  24133. <field>
  24134. <name>PRESDIV</name>
  24135. <description>Prescaler Division Factor</description>
  24136. <bitOffset>24</bitOffset>
  24137. <bitWidth>8</bitWidth>
  24138. <access>read-write</access>
  24139. </field>
  24140. </fields>
  24141. </register>
  24142. <register>
  24143. <name>TIMER</name>
  24144. <description>Free Running Timer</description>
  24145. <addressOffset>0x8</addressOffset>
  24146. <size>32</size>
  24147. <access>read-write</access>
  24148. <resetValue>0</resetValue>
  24149. <resetMask>0xFFFFFFFF</resetMask>
  24150. <fields>
  24151. <field>
  24152. <name>TIMER</name>
  24153. <description>Timer Value</description>
  24154. <bitOffset>0</bitOffset>
  24155. <bitWidth>16</bitWidth>
  24156. <access>read-write</access>
  24157. </field>
  24158. </fields>
  24159. </register>
  24160. <register>
  24161. <name>RXMGMASK</name>
  24162. <description>Rx Mailboxes Global Mask Register</description>
  24163. <addressOffset>0x10</addressOffset>
  24164. <size>32</size>
  24165. <access>read-write</access>
  24166. <resetValue>0xFFFFFFFF</resetValue>
  24167. <resetMask>0xFFFFFFFF</resetMask>
  24168. <fields>
  24169. <field>
  24170. <name>MG</name>
  24171. <description>Rx Mailboxes Global Mask Bits</description>
  24172. <bitOffset>0</bitOffset>
  24173. <bitWidth>32</bitWidth>
  24174. <access>read-write</access>
  24175. <enumeratedValues>
  24176. <enumeratedValue>
  24177. <name>0</name>
  24178. <description>The corresponding bit in the filter is &quot;don&apos;t care.&quot;</description>
  24179. <value>#0</value>
  24180. </enumeratedValue>
  24181. <enumeratedValue>
  24182. <name>1</name>
  24183. <description>The corresponding bit in the filter is checked.</description>
  24184. <value>#1</value>
  24185. </enumeratedValue>
  24186. </enumeratedValues>
  24187. </field>
  24188. </fields>
  24189. </register>
  24190. <register>
  24191. <name>RX14MASK</name>
  24192. <description>Rx 14 Mask register</description>
  24193. <addressOffset>0x14</addressOffset>
  24194. <size>32</size>
  24195. <access>read-write</access>
  24196. <resetValue>0xFFFFFFFF</resetValue>
  24197. <resetMask>0xFFFFFFFF</resetMask>
  24198. <fields>
  24199. <field>
  24200. <name>RX14M</name>
  24201. <description>Rx Buffer 14 Mask Bits</description>
  24202. <bitOffset>0</bitOffset>
  24203. <bitWidth>32</bitWidth>
  24204. <access>read-write</access>
  24205. <enumeratedValues>
  24206. <enumeratedValue>
  24207. <name>0</name>
  24208. <description>The corresponding bit in the filter is &quot;don&apos;t care.&quot;</description>
  24209. <value>#0</value>
  24210. </enumeratedValue>
  24211. <enumeratedValue>
  24212. <name>1</name>
  24213. <description>The corresponding bit in the filter is checked.</description>
  24214. <value>#1</value>
  24215. </enumeratedValue>
  24216. </enumeratedValues>
  24217. </field>
  24218. </fields>
  24219. </register>
  24220. <register>
  24221. <name>RX15MASK</name>
  24222. <description>Rx 15 Mask register</description>
  24223. <addressOffset>0x18</addressOffset>
  24224. <size>32</size>
  24225. <access>read-write</access>
  24226. <resetValue>0xFFFFFFFF</resetValue>
  24227. <resetMask>0xFFFFFFFF</resetMask>
  24228. <fields>
  24229. <field>
  24230. <name>RX15M</name>
  24231. <description>Rx Buffer 15 Mask Bits</description>
  24232. <bitOffset>0</bitOffset>
  24233. <bitWidth>32</bitWidth>
  24234. <access>read-write</access>
  24235. <enumeratedValues>
  24236. <enumeratedValue>
  24237. <name>0</name>
  24238. <description>The corresponding bit in the filter is &quot;don&apos;t care.&quot;</description>
  24239. <value>#0</value>
  24240. </enumeratedValue>
  24241. <enumeratedValue>
  24242. <name>1</name>
  24243. <description>The corresponding bit in the filter is checked.</description>
  24244. <value>#1</value>
  24245. </enumeratedValue>
  24246. </enumeratedValues>
  24247. </field>
  24248. </fields>
  24249. </register>
  24250. <register>
  24251. <name>ECR</name>
  24252. <description>Error Counter</description>
  24253. <addressOffset>0x1C</addressOffset>
  24254. <size>32</size>
  24255. <access>read-write</access>
  24256. <resetValue>0</resetValue>
  24257. <resetMask>0xFFFFFFFF</resetMask>
  24258. <fields>
  24259. <field>
  24260. <name>TXERRCNT</name>
  24261. <description>Transmit Error Counter</description>
  24262. <bitOffset>0</bitOffset>
  24263. <bitWidth>8</bitWidth>
  24264. <access>read-write</access>
  24265. </field>
  24266. <field>
  24267. <name>RXERRCNT</name>
  24268. <description>Receive Error Counter</description>
  24269. <bitOffset>8</bitOffset>
  24270. <bitWidth>8</bitWidth>
  24271. <access>read-write</access>
  24272. </field>
  24273. </fields>
  24274. </register>
  24275. <register>
  24276. <name>ESR1</name>
  24277. <description>Error and Status 1 register</description>
  24278. <addressOffset>0x20</addressOffset>
  24279. <size>32</size>
  24280. <access>read-write</access>
  24281. <resetValue>0</resetValue>
  24282. <resetMask>0xFFFFFFFF</resetMask>
  24283. <fields>
  24284. <field>
  24285. <name>WAKINT</name>
  24286. <description>Wake-Up Interrupt</description>
  24287. <bitOffset>0</bitOffset>
  24288. <bitWidth>1</bitWidth>
  24289. <access>read-write</access>
  24290. <enumeratedValues>
  24291. <enumeratedValue>
  24292. <name>0</name>
  24293. <description>No such occurrence.</description>
  24294. <value>#0</value>
  24295. </enumeratedValue>
  24296. <enumeratedValue>
  24297. <name>1</name>
  24298. <description>Indicates a recessive to dominant transition was received on the CAN bus.</description>
  24299. <value>#1</value>
  24300. </enumeratedValue>
  24301. </enumeratedValues>
  24302. </field>
  24303. <field>
  24304. <name>ERRINT</name>
  24305. <description>Error Interrupt</description>
  24306. <bitOffset>1</bitOffset>
  24307. <bitWidth>1</bitWidth>
  24308. <access>read-write</access>
  24309. <enumeratedValues>
  24310. <enumeratedValue>
  24311. <name>0</name>
  24312. <description>No such occurrence.</description>
  24313. <value>#0</value>
  24314. </enumeratedValue>
  24315. <enumeratedValue>
  24316. <name>1</name>
  24317. <description>Indicates setting of any Error Bit in the Error and Status Register.</description>
  24318. <value>#1</value>
  24319. </enumeratedValue>
  24320. </enumeratedValues>
  24321. </field>
  24322. <field>
  24323. <name>BOFFINT</name>
  24324. <description>Bus Off Interrupt</description>
  24325. <bitOffset>2</bitOffset>
  24326. <bitWidth>1</bitWidth>
  24327. <access>read-write</access>
  24328. <enumeratedValues>
  24329. <enumeratedValue>
  24330. <name>0</name>
  24331. <description>No such occurrence.</description>
  24332. <value>#0</value>
  24333. </enumeratedValue>
  24334. <enumeratedValue>
  24335. <name>1</name>
  24336. <description>FlexCAN module entered Bus Off state.</description>
  24337. <value>#1</value>
  24338. </enumeratedValue>
  24339. </enumeratedValues>
  24340. </field>
  24341. <field>
  24342. <name>RX</name>
  24343. <description>FlexCAN In Reception</description>
  24344. <bitOffset>3</bitOffset>
  24345. <bitWidth>1</bitWidth>
  24346. <access>read-only</access>
  24347. <enumeratedValues>
  24348. <enumeratedValue>
  24349. <name>0</name>
  24350. <description>FlexCAN is not receiving a message.</description>
  24351. <value>#0</value>
  24352. </enumeratedValue>
  24353. <enumeratedValue>
  24354. <name>1</name>
  24355. <description>FlexCAN is receiving a message.</description>
  24356. <value>#1</value>
  24357. </enumeratedValue>
  24358. </enumeratedValues>
  24359. </field>
  24360. <field>
  24361. <name>FLTCONF</name>
  24362. <description>Fault Confinement State</description>
  24363. <bitOffset>4</bitOffset>
  24364. <bitWidth>2</bitWidth>
  24365. <access>read-only</access>
  24366. <enumeratedValues>
  24367. <enumeratedValue>
  24368. <name>00</name>
  24369. <description>Error Active</description>
  24370. <value>#00</value>
  24371. </enumeratedValue>
  24372. <enumeratedValue>
  24373. <name>01</name>
  24374. <description>Error Passive</description>
  24375. <value>#01</value>
  24376. </enumeratedValue>
  24377. <enumeratedValue>
  24378. <name>1x</name>
  24379. <description>Bus Off</description>
  24380. <value>#1x</value>
  24381. </enumeratedValue>
  24382. </enumeratedValues>
  24383. </field>
  24384. <field>
  24385. <name>TX</name>
  24386. <description>FlexCAN In Transmission</description>
  24387. <bitOffset>6</bitOffset>
  24388. <bitWidth>1</bitWidth>
  24389. <access>read-only</access>
  24390. <enumeratedValues>
  24391. <enumeratedValue>
  24392. <name>0</name>
  24393. <description>FlexCAN is not transmitting a message.</description>
  24394. <value>#0</value>
  24395. </enumeratedValue>
  24396. <enumeratedValue>
  24397. <name>1</name>
  24398. <description>FlexCAN is transmitting a message.</description>
  24399. <value>#1</value>
  24400. </enumeratedValue>
  24401. </enumeratedValues>
  24402. </field>
  24403. <field>
  24404. <name>IDLE</name>
  24405. <description>This bit indicates when CAN bus is in IDLE state</description>
  24406. <bitOffset>7</bitOffset>
  24407. <bitWidth>1</bitWidth>
  24408. <access>read-only</access>
  24409. <enumeratedValues>
  24410. <enumeratedValue>
  24411. <name>0</name>
  24412. <description>No such occurrence.</description>
  24413. <value>#0</value>
  24414. </enumeratedValue>
  24415. <enumeratedValue>
  24416. <name>1</name>
  24417. <description>CAN bus is now IDLE.</description>
  24418. <value>#1</value>
  24419. </enumeratedValue>
  24420. </enumeratedValues>
  24421. </field>
  24422. <field>
  24423. <name>RXWRN</name>
  24424. <description>Rx Error Warning</description>
  24425. <bitOffset>8</bitOffset>
  24426. <bitWidth>1</bitWidth>
  24427. <access>read-only</access>
  24428. <enumeratedValues>
  24429. <enumeratedValue>
  24430. <name>0</name>
  24431. <description>No such occurrence.</description>
  24432. <value>#0</value>
  24433. </enumeratedValue>
  24434. <enumeratedValue>
  24435. <name>1</name>
  24436. <description>RXERRCNT is greater than or equal to 96.</description>
  24437. <value>#1</value>
  24438. </enumeratedValue>
  24439. </enumeratedValues>
  24440. </field>
  24441. <field>
  24442. <name>TXWRN</name>
  24443. <description>TX Error Warning</description>
  24444. <bitOffset>9</bitOffset>
  24445. <bitWidth>1</bitWidth>
  24446. <access>read-only</access>
  24447. <enumeratedValues>
  24448. <enumeratedValue>
  24449. <name>0</name>
  24450. <description>No such occurrence.</description>
  24451. <value>#0</value>
  24452. </enumeratedValue>
  24453. <enumeratedValue>
  24454. <name>1</name>
  24455. <description>TXERRCNT is greater than or equal to 96.</description>
  24456. <value>#1</value>
  24457. </enumeratedValue>
  24458. </enumeratedValues>
  24459. </field>
  24460. <field>
  24461. <name>STFERR</name>
  24462. <description>Stuffing Error</description>
  24463. <bitOffset>10</bitOffset>
  24464. <bitWidth>1</bitWidth>
  24465. <access>read-only</access>
  24466. <enumeratedValues>
  24467. <enumeratedValue>
  24468. <name>0</name>
  24469. <description>No such occurrence.</description>
  24470. <value>#0</value>
  24471. </enumeratedValue>
  24472. <enumeratedValue>
  24473. <name>1</name>
  24474. <description>A Stuffing Error occurred since last read of this register.</description>
  24475. <value>#1</value>
  24476. </enumeratedValue>
  24477. </enumeratedValues>
  24478. </field>
  24479. <field>
  24480. <name>FRMERR</name>
  24481. <description>Form Error</description>
  24482. <bitOffset>11</bitOffset>
  24483. <bitWidth>1</bitWidth>
  24484. <access>read-only</access>
  24485. <enumeratedValues>
  24486. <enumeratedValue>
  24487. <name>0</name>
  24488. <description>No such occurrence.</description>
  24489. <value>#0</value>
  24490. </enumeratedValue>
  24491. <enumeratedValue>
  24492. <name>1</name>
  24493. <description>A Form Error occurred since last read of this register.</description>
  24494. <value>#1</value>
  24495. </enumeratedValue>
  24496. </enumeratedValues>
  24497. </field>
  24498. <field>
  24499. <name>CRCERR</name>
  24500. <description>Cyclic Redundancy Check Error</description>
  24501. <bitOffset>12</bitOffset>
  24502. <bitWidth>1</bitWidth>
  24503. <access>read-only</access>
  24504. <enumeratedValues>
  24505. <enumeratedValue>
  24506. <name>0</name>
  24507. <description>No such occurrence.</description>
  24508. <value>#0</value>
  24509. </enumeratedValue>
  24510. <enumeratedValue>
  24511. <name>1</name>
  24512. <description>A CRC error occurred since last read of this register.</description>
  24513. <value>#1</value>
  24514. </enumeratedValue>
  24515. </enumeratedValues>
  24516. </field>
  24517. <field>
  24518. <name>ACKERR</name>
  24519. <description>Acknowledge Error</description>
  24520. <bitOffset>13</bitOffset>
  24521. <bitWidth>1</bitWidth>
  24522. <access>read-only</access>
  24523. <enumeratedValues>
  24524. <enumeratedValue>
  24525. <name>0</name>
  24526. <description>No such occurrence.</description>
  24527. <value>#0</value>
  24528. </enumeratedValue>
  24529. <enumeratedValue>
  24530. <name>1</name>
  24531. <description>An ACK error occurred since last read of this register.</description>
  24532. <value>#1</value>
  24533. </enumeratedValue>
  24534. </enumeratedValues>
  24535. </field>
  24536. <field>
  24537. <name>BIT0ERR</name>
  24538. <description>Bit0 Error</description>
  24539. <bitOffset>14</bitOffset>
  24540. <bitWidth>1</bitWidth>
  24541. <access>read-only</access>
  24542. <enumeratedValues>
  24543. <enumeratedValue>
  24544. <name>0</name>
  24545. <description>No such occurrence.</description>
  24546. <value>#0</value>
  24547. </enumeratedValue>
  24548. <enumeratedValue>
  24549. <name>1</name>
  24550. <description>At least one bit sent as dominant is received as recessive.</description>
  24551. <value>#1</value>
  24552. </enumeratedValue>
  24553. </enumeratedValues>
  24554. </field>
  24555. <field>
  24556. <name>BIT1ERR</name>
  24557. <description>Bit1 Error</description>
  24558. <bitOffset>15</bitOffset>
  24559. <bitWidth>1</bitWidth>
  24560. <access>read-only</access>
  24561. <enumeratedValues>
  24562. <enumeratedValue>
  24563. <name>0</name>
  24564. <description>No such occurrence.</description>
  24565. <value>#0</value>
  24566. </enumeratedValue>
  24567. <enumeratedValue>
  24568. <name>1</name>
  24569. <description>At least one bit sent as recessive is received as dominant.</description>
  24570. <value>#1</value>
  24571. </enumeratedValue>
  24572. </enumeratedValues>
  24573. </field>
  24574. <field>
  24575. <name>RWRNINT</name>
  24576. <description>Rx Warning Interrupt Flag</description>
  24577. <bitOffset>16</bitOffset>
  24578. <bitWidth>1</bitWidth>
  24579. <access>read-write</access>
  24580. <enumeratedValues>
  24581. <enumeratedValue>
  24582. <name>0</name>
  24583. <description>No such occurrence.</description>
  24584. <value>#0</value>
  24585. </enumeratedValue>
  24586. <enumeratedValue>
  24587. <name>1</name>
  24588. <description>The Rx error counter transitioned from less than 96 to greater than or equal to 96.</description>
  24589. <value>#1</value>
  24590. </enumeratedValue>
  24591. </enumeratedValues>
  24592. </field>
  24593. <field>
  24594. <name>TWRNINT</name>
  24595. <description>Tx Warning Interrupt Flag</description>
  24596. <bitOffset>17</bitOffset>
  24597. <bitWidth>1</bitWidth>
  24598. <access>read-write</access>
  24599. <enumeratedValues>
  24600. <enumeratedValue>
  24601. <name>0</name>
  24602. <description>No such occurrence.</description>
  24603. <value>#0</value>
  24604. </enumeratedValue>
  24605. <enumeratedValue>
  24606. <name>1</name>
  24607. <description>The Tx error counter transitioned from less than 96 to greater than or equal to 96.</description>
  24608. <value>#1</value>
  24609. </enumeratedValue>
  24610. </enumeratedValues>
  24611. </field>
  24612. <field>
  24613. <name>SYNCH</name>
  24614. <description>CAN Synchronization Status</description>
  24615. <bitOffset>18</bitOffset>
  24616. <bitWidth>1</bitWidth>
  24617. <access>read-only</access>
  24618. <enumeratedValues>
  24619. <enumeratedValue>
  24620. <name>0</name>
  24621. <description>FlexCAN is not synchronized to the CAN bus.</description>
  24622. <value>#0</value>
  24623. </enumeratedValue>
  24624. <enumeratedValue>
  24625. <name>1</name>
  24626. <description>FlexCAN is synchronized to the CAN bus.</description>
  24627. <value>#1</value>
  24628. </enumeratedValue>
  24629. </enumeratedValues>
  24630. </field>
  24631. </fields>
  24632. </register>
  24633. <register>
  24634. <name>IMASK1</name>
  24635. <description>Interrupt Masks 1 register</description>
  24636. <addressOffset>0x28</addressOffset>
  24637. <size>32</size>
  24638. <access>read-write</access>
  24639. <resetValue>0</resetValue>
  24640. <resetMask>0xFFFFFFFF</resetMask>
  24641. <fields>
  24642. <field>
  24643. <name>BUFLM</name>
  24644. <description>Buffer MB i Mask</description>
  24645. <bitOffset>0</bitOffset>
  24646. <bitWidth>32</bitWidth>
  24647. <access>read-write</access>
  24648. <enumeratedValues>
  24649. <enumeratedValue>
  24650. <name>0</name>
  24651. <description>The corresponding buffer Interrupt is disabled.</description>
  24652. <value>#0</value>
  24653. </enumeratedValue>
  24654. <enumeratedValue>
  24655. <name>1</name>
  24656. <description>The corresponding buffer Interrupt is enabled.</description>
  24657. <value>#1</value>
  24658. </enumeratedValue>
  24659. </enumeratedValues>
  24660. </field>
  24661. </fields>
  24662. </register>
  24663. <register>
  24664. <name>IFLAG1</name>
  24665. <description>Interrupt Flags 1 register</description>
  24666. <addressOffset>0x30</addressOffset>
  24667. <size>32</size>
  24668. <access>read-write</access>
  24669. <resetValue>0</resetValue>
  24670. <resetMask>0xFFFFFFFF</resetMask>
  24671. <fields>
  24672. <field>
  24673. <name>BUF0I</name>
  24674. <description>Buffer MB0 Interrupt Or &quot;reserved&quot;</description>
  24675. <bitOffset>0</bitOffset>
  24676. <bitWidth>1</bitWidth>
  24677. <access>read-write</access>
  24678. <enumeratedValues>
  24679. <enumeratedValue>
  24680. <name>0</name>
  24681. <description>The corresponding buffer has no occurrence of successfully completed transmission or reception when MCR[RFEN]=0.</description>
  24682. <value>#0</value>
  24683. </enumeratedValue>
  24684. <enumeratedValue>
  24685. <name>1</name>
  24686. <description>The corresponding buffer has successfully completed transmission or reception when MCR[RFEN]=0.</description>
  24687. <value>#1</value>
  24688. </enumeratedValue>
  24689. </enumeratedValues>
  24690. </field>
  24691. <field>
  24692. <name>BUF4TO1I</name>
  24693. <description>Buffer MB i Interrupt Or &quot;reserved&quot;</description>
  24694. <bitOffset>1</bitOffset>
  24695. <bitWidth>4</bitWidth>
  24696. <access>read-write</access>
  24697. <enumeratedValues>
  24698. <enumeratedValue>
  24699. <name>0</name>
  24700. <description>The corresponding buffer has no occurrence of successfully completed transmission or reception when MCR[RFEN]=0.</description>
  24701. <value>#0000</value>
  24702. </enumeratedValue>
  24703. <enumeratedValue>
  24704. <name>1</name>
  24705. <description>The corresponding buffer has successfully completed transmission or reception when MCR[RFEN]=0.</description>
  24706. <value>#0001</value>
  24707. </enumeratedValue>
  24708. </enumeratedValues>
  24709. </field>
  24710. <field>
  24711. <name>BUF5I</name>
  24712. <description>Buffer MB5 Interrupt Or &quot;Frames available in Rx FIFO&quot;</description>
  24713. <bitOffset>5</bitOffset>
  24714. <bitWidth>1</bitWidth>
  24715. <access>read-write</access>
  24716. <enumeratedValues>
  24717. <enumeratedValue>
  24718. <name>0</name>
  24719. <description>No occurrence of MB5 completing transmission/reception when MCR[RFEN]=0, or of frame(s) available in the FIFO, when MCR[RFEN]=1</description>
  24720. <value>#0</value>
  24721. </enumeratedValue>
  24722. <enumeratedValue>
  24723. <name>1</name>
  24724. <description>MB5 completed transmission/reception when MCR[RFEN]=0, or frame(s) available in the Rx FIFO when MCR[RFEN]=1</description>
  24725. <value>#1</value>
  24726. </enumeratedValue>
  24727. </enumeratedValues>
  24728. </field>
  24729. <field>
  24730. <name>BUF6I</name>
  24731. <description>Buffer MB6 Interrupt Or &quot;Rx FIFO Warning&quot;</description>
  24732. <bitOffset>6</bitOffset>
  24733. <bitWidth>1</bitWidth>
  24734. <access>read-write</access>
  24735. <enumeratedValues>
  24736. <enumeratedValue>
  24737. <name>0</name>
  24738. <description>No occurrence of MB6 completing transmission/reception when MCR[RFEN]=0, or of Rx FIFO almost full when MCR[RFEN]=1</description>
  24739. <value>#0</value>
  24740. </enumeratedValue>
  24741. <enumeratedValue>
  24742. <name>1</name>
  24743. <description>MB6 completed transmission/reception when MCR[RFEN]=0, or Rx FIFO almost full when MCR[RFEN]=1</description>
  24744. <value>#1</value>
  24745. </enumeratedValue>
  24746. </enumeratedValues>
  24747. </field>
  24748. <field>
  24749. <name>BUF7I</name>
  24750. <description>Buffer MB7 Interrupt Or &quot;Rx FIFO Overflow&quot;</description>
  24751. <bitOffset>7</bitOffset>
  24752. <bitWidth>1</bitWidth>
  24753. <access>read-write</access>
  24754. <enumeratedValues>
  24755. <enumeratedValue>
  24756. <name>0</name>
  24757. <description>No occurrence of MB7 completing transmission/reception when MCR[RFEN]=0, or of Rx FIFO overflow when MCR[RFEN]=1</description>
  24758. <value>#0</value>
  24759. </enumeratedValue>
  24760. <enumeratedValue>
  24761. <name>1</name>
  24762. <description>MB7 completed transmission/reception when MCR[RFEN]=0, or Rx FIFO overflow when MCR[RFEN]=1</description>
  24763. <value>#1</value>
  24764. </enumeratedValue>
  24765. </enumeratedValues>
  24766. </field>
  24767. <field>
  24768. <name>BUF31TO8I</name>
  24769. <description>Buffer MBi Interrupt</description>
  24770. <bitOffset>8</bitOffset>
  24771. <bitWidth>24</bitWidth>
  24772. <access>read-write</access>
  24773. <enumeratedValues>
  24774. <enumeratedValue>
  24775. <name>0</name>
  24776. <description>The corresponding buffer has no occurrence of successfully completed transmission or reception.</description>
  24777. <value>#0</value>
  24778. </enumeratedValue>
  24779. <enumeratedValue>
  24780. <name>1</name>
  24781. <description>The corresponding buffer has successfully completed transmission or reception.</description>
  24782. <value>#1</value>
  24783. </enumeratedValue>
  24784. </enumeratedValues>
  24785. </field>
  24786. </fields>
  24787. </register>
  24788. <register>
  24789. <name>CTRL2</name>
  24790. <description>Control 2 register</description>
  24791. <addressOffset>0x34</addressOffset>
  24792. <size>32</size>
  24793. <access>read-write</access>
  24794. <resetValue>0xB00000</resetValue>
  24795. <resetMask>0xFFFFFFFF</resetMask>
  24796. <fields>
  24797. <field>
  24798. <name>EACEN</name>
  24799. <description>Entire Frame Arbitration Field Comparison Enable For Rx Mailboxes</description>
  24800. <bitOffset>16</bitOffset>
  24801. <bitWidth>1</bitWidth>
  24802. <access>read-write</access>
  24803. <enumeratedValues>
  24804. <enumeratedValue>
  24805. <name>0</name>
  24806. <description>Rx Mailbox filter&apos;s IDE bit is always compared and RTR is never compared despite mask bits.</description>
  24807. <value>#0</value>
  24808. </enumeratedValue>
  24809. <enumeratedValue>
  24810. <name>1</name>
  24811. <description>Enables the comparison of both Rx Mailbox filter&apos;s IDE and RTR bit with their corresponding bits within the incoming frame. Mask bits do apply.</description>
  24812. <value>#1</value>
  24813. </enumeratedValue>
  24814. </enumeratedValues>
  24815. </field>
  24816. <field>
  24817. <name>RRS</name>
  24818. <description>Remote Request Storing</description>
  24819. <bitOffset>17</bitOffset>
  24820. <bitWidth>1</bitWidth>
  24821. <access>read-write</access>
  24822. <enumeratedValues>
  24823. <enumeratedValue>
  24824. <name>0</name>
  24825. <description>Remote Response Frame is generated.</description>
  24826. <value>#0</value>
  24827. </enumeratedValue>
  24828. <enumeratedValue>
  24829. <name>1</name>
  24830. <description>Remote Request Frame is stored.</description>
  24831. <value>#1</value>
  24832. </enumeratedValue>
  24833. </enumeratedValues>
  24834. </field>
  24835. <field>
  24836. <name>MRP</name>
  24837. <description>Mailboxes Reception Priority</description>
  24838. <bitOffset>18</bitOffset>
  24839. <bitWidth>1</bitWidth>
  24840. <access>read-write</access>
  24841. <enumeratedValues>
  24842. <enumeratedValue>
  24843. <name>0</name>
  24844. <description>Matching starts from Rx FIFO and continues on Mailboxes.</description>
  24845. <value>#0</value>
  24846. </enumeratedValue>
  24847. <enumeratedValue>
  24848. <name>1</name>
  24849. <description>Matching starts from Mailboxes and continues on Rx FIFO.</description>
  24850. <value>#1</value>
  24851. </enumeratedValue>
  24852. </enumeratedValues>
  24853. </field>
  24854. <field>
  24855. <name>TASD</name>
  24856. <description>Tx Arbitration Start Delay</description>
  24857. <bitOffset>19</bitOffset>
  24858. <bitWidth>5</bitWidth>
  24859. <access>read-write</access>
  24860. </field>
  24861. <field>
  24862. <name>RFFN</name>
  24863. <description>Number Of Rx FIFO Filters</description>
  24864. <bitOffset>24</bitOffset>
  24865. <bitWidth>4</bitWidth>
  24866. <access>read-write</access>
  24867. </field>
  24868. <field>
  24869. <name>WRMFRZ</name>
  24870. <description>Write-Access To Memory In Freeze Mode</description>
  24871. <bitOffset>28</bitOffset>
  24872. <bitWidth>1</bitWidth>
  24873. <access>read-write</access>
  24874. <enumeratedValues>
  24875. <enumeratedValue>
  24876. <name>0</name>
  24877. <description>Maintain the write access restrictions.</description>
  24878. <value>#0</value>
  24879. </enumeratedValue>
  24880. <enumeratedValue>
  24881. <name>1</name>
  24882. <description>Enable unrestricted write access to FlexCAN memory.</description>
  24883. <value>#1</value>
  24884. </enumeratedValue>
  24885. </enumeratedValues>
  24886. </field>
  24887. </fields>
  24888. </register>
  24889. <register>
  24890. <name>ESR2</name>
  24891. <description>Error and Status 2 register</description>
  24892. <addressOffset>0x38</addressOffset>
  24893. <size>32</size>
  24894. <access>read-only</access>
  24895. <resetValue>0</resetValue>
  24896. <resetMask>0xFFFFFFFF</resetMask>
  24897. <fields>
  24898. <field>
  24899. <name>IMB</name>
  24900. <description>Inactive Mailbox</description>
  24901. <bitOffset>13</bitOffset>
  24902. <bitWidth>1</bitWidth>
  24903. <access>read-only</access>
  24904. <enumeratedValues>
  24905. <enumeratedValue>
  24906. <name>0</name>
  24907. <description>If ESR2[VPS] is asserted, the ESR2[LPTM] is not an inactive Mailbox.</description>
  24908. <value>#0</value>
  24909. </enumeratedValue>
  24910. <enumeratedValue>
  24911. <name>1</name>
  24912. <description>If ESR2[VPS] is asserted, there is at least one inactive Mailbox. LPTM content is the number of the first one.</description>
  24913. <value>#1</value>
  24914. </enumeratedValue>
  24915. </enumeratedValues>
  24916. </field>
  24917. <field>
  24918. <name>VPS</name>
  24919. <description>Valid Priority Status</description>
  24920. <bitOffset>14</bitOffset>
  24921. <bitWidth>1</bitWidth>
  24922. <access>read-only</access>
  24923. <enumeratedValues>
  24924. <enumeratedValue>
  24925. <name>0</name>
  24926. <description>Contents of IMB and LPTM are invalid.</description>
  24927. <value>#0</value>
  24928. </enumeratedValue>
  24929. <enumeratedValue>
  24930. <name>1</name>
  24931. <description>Contents of IMB and LPTM are valid.</description>
  24932. <value>#1</value>
  24933. </enumeratedValue>
  24934. </enumeratedValues>
  24935. </field>
  24936. <field>
  24937. <name>LPTM</name>
  24938. <description>Lowest Priority Tx Mailbox</description>
  24939. <bitOffset>16</bitOffset>
  24940. <bitWidth>7</bitWidth>
  24941. <access>read-only</access>
  24942. </field>
  24943. </fields>
  24944. </register>
  24945. <register>
  24946. <name>CRCR</name>
  24947. <description>CRC Register</description>
  24948. <addressOffset>0x44</addressOffset>
  24949. <size>32</size>
  24950. <access>read-only</access>
  24951. <resetValue>0</resetValue>
  24952. <resetMask>0xFFFFFFFF</resetMask>
  24953. <fields>
  24954. <field>
  24955. <name>TXCRC</name>
  24956. <description>CRC Transmitted</description>
  24957. <bitOffset>0</bitOffset>
  24958. <bitWidth>15</bitWidth>
  24959. <access>read-only</access>
  24960. </field>
  24961. <field>
  24962. <name>MBCRC</name>
  24963. <description>CRC Mailbox</description>
  24964. <bitOffset>16</bitOffset>
  24965. <bitWidth>7</bitWidth>
  24966. <access>read-only</access>
  24967. </field>
  24968. </fields>
  24969. </register>
  24970. <register>
  24971. <name>RXFGMASK</name>
  24972. <description>Rx FIFO Global Mask register</description>
  24973. <addressOffset>0x48</addressOffset>
  24974. <size>32</size>
  24975. <access>read-write</access>
  24976. <resetValue>0xFFFFFFFF</resetValue>
  24977. <resetMask>0xFFFFFFFF</resetMask>
  24978. <fields>
  24979. <field>
  24980. <name>FGM</name>
  24981. <description>Rx FIFO Global Mask Bits</description>
  24982. <bitOffset>0</bitOffset>
  24983. <bitWidth>32</bitWidth>
  24984. <access>read-write</access>
  24985. <enumeratedValues>
  24986. <enumeratedValue>
  24987. <name>0</name>
  24988. <description>The corresponding bit in the filter is &quot;don&apos;t care.&quot;</description>
  24989. <value>#0</value>
  24990. </enumeratedValue>
  24991. <enumeratedValue>
  24992. <name>1</name>
  24993. <description>The corresponding bit in the filter is checked.</description>
  24994. <value>#1</value>
  24995. </enumeratedValue>
  24996. </enumeratedValues>
  24997. </field>
  24998. </fields>
  24999. </register>
  25000. <register>
  25001. <name>RXFIR</name>
  25002. <description>Rx FIFO Information Register</description>
  25003. <addressOffset>0x4C</addressOffset>
  25004. <size>32</size>
  25005. <access>read-only</access>
  25006. <resetValue>0</resetValue>
  25007. <resetMask>0</resetMask>
  25008. <fields>
  25009. <field>
  25010. <name>IDHIT</name>
  25011. <description>Identifier Acceptance Filter Hit Indicator</description>
  25012. <bitOffset>0</bitOffset>
  25013. <bitWidth>9</bitWidth>
  25014. <access>read-only</access>
  25015. </field>
  25016. </fields>
  25017. </register>
  25018. <register>
  25019. <name>CS0</name>
  25020. <description>Message Buffer 0 CS Register</description>
  25021. <addressOffset>0x80</addressOffset>
  25022. <size>32</size>
  25023. <access>read-write</access>
  25024. <resetValue>0</resetValue>
  25025. <resetMask>0xFFFFFFFF</resetMask>
  25026. <fields>
  25027. <field>
  25028. <name>TIME_STAMP</name>
  25029. <description>Free-Running Counter Time stamp. This 16-bit field is a copy of the Free-Running Timer, captured for Tx and Rx frames at the time when the beginning of the Identifier field appears on the CAN bus.</description>
  25030. <bitOffset>0</bitOffset>
  25031. <bitWidth>16</bitWidth>
  25032. <access>read-write</access>
  25033. </field>
  25034. <field>
  25035. <name>DLC</name>
  25036. <description>Length of the data to be stored/transmitted.</description>
  25037. <bitOffset>16</bitOffset>
  25038. <bitWidth>4</bitWidth>
  25039. <access>read-write</access>
  25040. </field>
  25041. <field>
  25042. <name>RTR</name>
  25043. <description>Remote Transmission Request. One/zero for remote/data frame.</description>
  25044. <bitOffset>20</bitOffset>
  25045. <bitWidth>1</bitWidth>
  25046. <access>read-write</access>
  25047. </field>
  25048. <field>
  25049. <name>IDE</name>
  25050. <description>ID Extended. One/zero for extended/standard format frame.</description>
  25051. <bitOffset>21</bitOffset>
  25052. <bitWidth>1</bitWidth>
  25053. <access>read-write</access>
  25054. </field>
  25055. <field>
  25056. <name>SRR</name>
  25057. <description>Substitute Remote Request. Contains a fixed recessive bit.</description>
  25058. <bitOffset>22</bitOffset>
  25059. <bitWidth>1</bitWidth>
  25060. <access>read-write</access>
  25061. </field>
  25062. <field>
  25063. <name>CODE</name>
  25064. <description>Reserved</description>
  25065. <bitOffset>24</bitOffset>
  25066. <bitWidth>4</bitWidth>
  25067. <access>read-write</access>
  25068. </field>
  25069. </fields>
  25070. </register>
  25071. <register>
  25072. <name>ID0</name>
  25073. <description>Message Buffer 0 ID Register</description>
  25074. <addressOffset>0x84</addressOffset>
  25075. <size>32</size>
  25076. <access>read-write</access>
  25077. <resetValue>0</resetValue>
  25078. <resetMask>0xFFFFFFFF</resetMask>
  25079. <fields>
  25080. <field>
  25081. <name>EXT</name>
  25082. <description>Contains extended (LOW word) identifier of message buffer.</description>
  25083. <bitOffset>0</bitOffset>
  25084. <bitWidth>18</bitWidth>
  25085. <access>read-write</access>
  25086. </field>
  25087. <field>
  25088. <name>STD</name>
  25089. <description>Contains standard/extended (HIGH word) identifier of message buffer.</description>
  25090. <bitOffset>18</bitOffset>
  25091. <bitWidth>11</bitWidth>
  25092. <access>read-write</access>
  25093. </field>
  25094. <field>
  25095. <name>PRIO</name>
  25096. <description>Local priority. This 3-bit fieldis only used when LPRIO_EN bit is set in MCR and it only makes sense for Tx buffers. These bits are not transmitted. They are appended to the regular ID to define the transmission priority.</description>
  25097. <bitOffset>29</bitOffset>
  25098. <bitWidth>3</bitWidth>
  25099. <access>read-write</access>
  25100. </field>
  25101. </fields>
  25102. </register>
  25103. <register>
  25104. <name>WORD00</name>
  25105. <description>Message Buffer 0 WORD0 Register</description>
  25106. <addressOffset>0x88</addressOffset>
  25107. <size>32</size>
  25108. <access>read-write</access>
  25109. <resetValue>0</resetValue>
  25110. <resetMask>0xFFFFFFFF</resetMask>
  25111. <fields>
  25112. <field>
  25113. <name>DATA_BYTE_3</name>
  25114. <description>Data byte 3 of Rx/Tx frame.</description>
  25115. <bitOffset>0</bitOffset>
  25116. <bitWidth>8</bitWidth>
  25117. <access>read-write</access>
  25118. </field>
  25119. <field>
  25120. <name>DATA_BYTE_2</name>
  25121. <description>Data byte 2 of Rx/Tx frame.</description>
  25122. <bitOffset>8</bitOffset>
  25123. <bitWidth>8</bitWidth>
  25124. <access>read-write</access>
  25125. </field>
  25126. <field>
  25127. <name>DATA_BYTE_1</name>
  25128. <description>Data byte 1 of Rx/Tx frame.</description>
  25129. <bitOffset>16</bitOffset>
  25130. <bitWidth>8</bitWidth>
  25131. <access>read-write</access>
  25132. </field>
  25133. <field>
  25134. <name>DATA_BYTE_0</name>
  25135. <description>Data byte 0 of Rx/Tx frame.</description>
  25136. <bitOffset>24</bitOffset>
  25137. <bitWidth>8</bitWidth>
  25138. <access>read-write</access>
  25139. </field>
  25140. </fields>
  25141. </register>
  25142. <register>
  25143. <name>WORD10</name>
  25144. <description>Message Buffer 0 WORD1 Register</description>
  25145. <addressOffset>0x8C</addressOffset>
  25146. <size>32</size>
  25147. <access>read-write</access>
  25148. <resetValue>0</resetValue>
  25149. <resetMask>0xFFFFFFFF</resetMask>
  25150. <fields>
  25151. <field>
  25152. <name>DATA_BYTE_7</name>
  25153. <description>Data byte 7 of Rx/Tx frame.</description>
  25154. <bitOffset>0</bitOffset>
  25155. <bitWidth>8</bitWidth>
  25156. <access>read-write</access>
  25157. </field>
  25158. <field>
  25159. <name>DATA_BYTE_6</name>
  25160. <description>Data byte 6 of Rx/Tx frame.</description>
  25161. <bitOffset>8</bitOffset>
  25162. <bitWidth>8</bitWidth>
  25163. <access>read-write</access>
  25164. </field>
  25165. <field>
  25166. <name>DATA_BYTE_5</name>
  25167. <description>Data byte 5 of Rx/Tx frame.</description>
  25168. <bitOffset>16</bitOffset>
  25169. <bitWidth>8</bitWidth>
  25170. <access>read-write</access>
  25171. </field>
  25172. <field>
  25173. <name>DATA_BYTE_4</name>
  25174. <description>Data byte 4 of Rx/Tx frame.</description>
  25175. <bitOffset>24</bitOffset>
  25176. <bitWidth>8</bitWidth>
  25177. <access>read-write</access>
  25178. </field>
  25179. </fields>
  25180. </register>
  25181. <register>
  25182. <name>CS1</name>
  25183. <description>Message Buffer 1 CS Register</description>
  25184. <addressOffset>0x90</addressOffset>
  25185. <size>32</size>
  25186. <access>read-write</access>
  25187. <resetValue>0</resetValue>
  25188. <resetMask>0xFFFFFFFF</resetMask>
  25189. <fields>
  25190. <field>
  25191. <name>TIME_STAMP</name>
  25192. <description>Free-Running Counter Time stamp. This 16-bit field is a copy of the Free-Running Timer, captured for Tx and Rx frames at the time when the beginning of the Identifier field appears on the CAN bus.</description>
  25193. <bitOffset>0</bitOffset>
  25194. <bitWidth>16</bitWidth>
  25195. <access>read-write</access>
  25196. </field>
  25197. <field>
  25198. <name>DLC</name>
  25199. <description>Length of the data to be stored/transmitted.</description>
  25200. <bitOffset>16</bitOffset>
  25201. <bitWidth>4</bitWidth>
  25202. <access>read-write</access>
  25203. </field>
  25204. <field>
  25205. <name>RTR</name>
  25206. <description>Remote Transmission Request. One/zero for remote/data frame.</description>
  25207. <bitOffset>20</bitOffset>
  25208. <bitWidth>1</bitWidth>
  25209. <access>read-write</access>
  25210. </field>
  25211. <field>
  25212. <name>IDE</name>
  25213. <description>ID Extended. One/zero for extended/standard format frame.</description>
  25214. <bitOffset>21</bitOffset>
  25215. <bitWidth>1</bitWidth>
  25216. <access>read-write</access>
  25217. </field>
  25218. <field>
  25219. <name>SRR</name>
  25220. <description>Substitute Remote Request. Contains a fixed recessive bit.</description>
  25221. <bitOffset>22</bitOffset>
  25222. <bitWidth>1</bitWidth>
  25223. <access>read-write</access>
  25224. </field>
  25225. <field>
  25226. <name>CODE</name>
  25227. <description>Reserved</description>
  25228. <bitOffset>24</bitOffset>
  25229. <bitWidth>4</bitWidth>
  25230. <access>read-write</access>
  25231. </field>
  25232. </fields>
  25233. </register>
  25234. <register>
  25235. <name>ID1</name>
  25236. <description>Message Buffer 1 ID Register</description>
  25237. <addressOffset>0x94</addressOffset>
  25238. <size>32</size>
  25239. <access>read-write</access>
  25240. <resetValue>0</resetValue>
  25241. <resetMask>0xFFFFFFFF</resetMask>
  25242. <fields>
  25243. <field>
  25244. <name>EXT</name>
  25245. <description>Contains extended (LOW word) identifier of message buffer.</description>
  25246. <bitOffset>0</bitOffset>
  25247. <bitWidth>18</bitWidth>
  25248. <access>read-write</access>
  25249. </field>
  25250. <field>
  25251. <name>STD</name>
  25252. <description>Contains standard/extended (HIGH word) identifier of message buffer.</description>
  25253. <bitOffset>18</bitOffset>
  25254. <bitWidth>11</bitWidth>
  25255. <access>read-write</access>
  25256. </field>
  25257. <field>
  25258. <name>PRIO</name>
  25259. <description>Local priority. This 3-bit fieldis only used when LPRIO_EN bit is set in MCR and it only makes sense for Tx buffers. These bits are not transmitted. They are appended to the regular ID to define the transmission priority.</description>
  25260. <bitOffset>29</bitOffset>
  25261. <bitWidth>3</bitWidth>
  25262. <access>read-write</access>
  25263. </field>
  25264. </fields>
  25265. </register>
  25266. <register>
  25267. <name>WORD01</name>
  25268. <description>Message Buffer 1 WORD0 Register</description>
  25269. <addressOffset>0x98</addressOffset>
  25270. <size>32</size>
  25271. <access>read-write</access>
  25272. <resetValue>0</resetValue>
  25273. <resetMask>0xFFFFFFFF</resetMask>
  25274. <fields>
  25275. <field>
  25276. <name>DATA_BYTE_3</name>
  25277. <description>Data byte 3 of Rx/Tx frame.</description>
  25278. <bitOffset>0</bitOffset>
  25279. <bitWidth>8</bitWidth>
  25280. <access>read-write</access>
  25281. </field>
  25282. <field>
  25283. <name>DATA_BYTE_2</name>
  25284. <description>Data byte 2 of Rx/Tx frame.</description>
  25285. <bitOffset>8</bitOffset>
  25286. <bitWidth>8</bitWidth>
  25287. <access>read-write</access>
  25288. </field>
  25289. <field>
  25290. <name>DATA_BYTE_1</name>
  25291. <description>Data byte 1 of Rx/Tx frame.</description>
  25292. <bitOffset>16</bitOffset>
  25293. <bitWidth>8</bitWidth>
  25294. <access>read-write</access>
  25295. </field>
  25296. <field>
  25297. <name>DATA_BYTE_0</name>
  25298. <description>Data byte 0 of Rx/Tx frame.</description>
  25299. <bitOffset>24</bitOffset>
  25300. <bitWidth>8</bitWidth>
  25301. <access>read-write</access>
  25302. </field>
  25303. </fields>
  25304. </register>
  25305. <register>
  25306. <name>WORD11</name>
  25307. <description>Message Buffer 1 WORD1 Register</description>
  25308. <addressOffset>0x9C</addressOffset>
  25309. <size>32</size>
  25310. <access>read-write</access>
  25311. <resetValue>0</resetValue>
  25312. <resetMask>0xFFFFFFFF</resetMask>
  25313. <fields>
  25314. <field>
  25315. <name>DATA_BYTE_7</name>
  25316. <description>Data byte 7 of Rx/Tx frame.</description>
  25317. <bitOffset>0</bitOffset>
  25318. <bitWidth>8</bitWidth>
  25319. <access>read-write</access>
  25320. </field>
  25321. <field>
  25322. <name>DATA_BYTE_6</name>
  25323. <description>Data byte 6 of Rx/Tx frame.</description>
  25324. <bitOffset>8</bitOffset>
  25325. <bitWidth>8</bitWidth>
  25326. <access>read-write</access>
  25327. </field>
  25328. <field>
  25329. <name>DATA_BYTE_5</name>
  25330. <description>Data byte 5 of Rx/Tx frame.</description>
  25331. <bitOffset>16</bitOffset>
  25332. <bitWidth>8</bitWidth>
  25333. <access>read-write</access>
  25334. </field>
  25335. <field>
  25336. <name>DATA_BYTE_4</name>
  25337. <description>Data byte 4 of Rx/Tx frame.</description>
  25338. <bitOffset>24</bitOffset>
  25339. <bitWidth>8</bitWidth>
  25340. <access>read-write</access>
  25341. </field>
  25342. </fields>
  25343. </register>
  25344. <register>
  25345. <name>CS2</name>
  25346. <description>Message Buffer 2 CS Register</description>
  25347. <addressOffset>0xA0</addressOffset>
  25348. <size>32</size>
  25349. <access>read-write</access>
  25350. <resetValue>0</resetValue>
  25351. <resetMask>0xFFFFFFFF</resetMask>
  25352. <fields>
  25353. <field>
  25354. <name>TIME_STAMP</name>
  25355. <description>Free-Running Counter Time stamp. This 16-bit field is a copy of the Free-Running Timer, captured for Tx and Rx frames at the time when the beginning of the Identifier field appears on the CAN bus.</description>
  25356. <bitOffset>0</bitOffset>
  25357. <bitWidth>16</bitWidth>
  25358. <access>read-write</access>
  25359. </field>
  25360. <field>
  25361. <name>DLC</name>
  25362. <description>Length of the data to be stored/transmitted.</description>
  25363. <bitOffset>16</bitOffset>
  25364. <bitWidth>4</bitWidth>
  25365. <access>read-write</access>
  25366. </field>
  25367. <field>
  25368. <name>RTR</name>
  25369. <description>Remote Transmission Request. One/zero for remote/data frame.</description>
  25370. <bitOffset>20</bitOffset>
  25371. <bitWidth>1</bitWidth>
  25372. <access>read-write</access>
  25373. </field>
  25374. <field>
  25375. <name>IDE</name>
  25376. <description>ID Extended. One/zero for extended/standard format frame.</description>
  25377. <bitOffset>21</bitOffset>
  25378. <bitWidth>1</bitWidth>
  25379. <access>read-write</access>
  25380. </field>
  25381. <field>
  25382. <name>SRR</name>
  25383. <description>Substitute Remote Request. Contains a fixed recessive bit.</description>
  25384. <bitOffset>22</bitOffset>
  25385. <bitWidth>1</bitWidth>
  25386. <access>read-write</access>
  25387. </field>
  25388. <field>
  25389. <name>CODE</name>
  25390. <description>Reserved</description>
  25391. <bitOffset>24</bitOffset>
  25392. <bitWidth>4</bitWidth>
  25393. <access>read-write</access>
  25394. </field>
  25395. </fields>
  25396. </register>
  25397. <register>
  25398. <name>ID2</name>
  25399. <description>Message Buffer 2 ID Register</description>
  25400. <addressOffset>0xA4</addressOffset>
  25401. <size>32</size>
  25402. <access>read-write</access>
  25403. <resetValue>0</resetValue>
  25404. <resetMask>0xFFFFFFFF</resetMask>
  25405. <fields>
  25406. <field>
  25407. <name>EXT</name>
  25408. <description>Contains extended (LOW word) identifier of message buffer.</description>
  25409. <bitOffset>0</bitOffset>
  25410. <bitWidth>18</bitWidth>
  25411. <access>read-write</access>
  25412. </field>
  25413. <field>
  25414. <name>STD</name>
  25415. <description>Contains standard/extended (HIGH word) identifier of message buffer.</description>
  25416. <bitOffset>18</bitOffset>
  25417. <bitWidth>11</bitWidth>
  25418. <access>read-write</access>
  25419. </field>
  25420. <field>
  25421. <name>PRIO</name>
  25422. <description>Local priority. This 3-bit fieldis only used when LPRIO_EN bit is set in MCR and it only makes sense for Tx buffers. These bits are not transmitted. They are appended to the regular ID to define the transmission priority.</description>
  25423. <bitOffset>29</bitOffset>
  25424. <bitWidth>3</bitWidth>
  25425. <access>read-write</access>
  25426. </field>
  25427. </fields>
  25428. </register>
  25429. <register>
  25430. <name>WORD02</name>
  25431. <description>Message Buffer 2 WORD0 Register</description>
  25432. <addressOffset>0xA8</addressOffset>
  25433. <size>32</size>
  25434. <access>read-write</access>
  25435. <resetValue>0</resetValue>
  25436. <resetMask>0xFFFFFFFF</resetMask>
  25437. <fields>
  25438. <field>
  25439. <name>DATA_BYTE_3</name>
  25440. <description>Data byte 3 of Rx/Tx frame.</description>
  25441. <bitOffset>0</bitOffset>
  25442. <bitWidth>8</bitWidth>
  25443. <access>read-write</access>
  25444. </field>
  25445. <field>
  25446. <name>DATA_BYTE_2</name>
  25447. <description>Data byte 2 of Rx/Tx frame.</description>
  25448. <bitOffset>8</bitOffset>
  25449. <bitWidth>8</bitWidth>
  25450. <access>read-write</access>
  25451. </field>
  25452. <field>
  25453. <name>DATA_BYTE_1</name>
  25454. <description>Data byte 1 of Rx/Tx frame.</description>
  25455. <bitOffset>16</bitOffset>
  25456. <bitWidth>8</bitWidth>
  25457. <access>read-write</access>
  25458. </field>
  25459. <field>
  25460. <name>DATA_BYTE_0</name>
  25461. <description>Data byte 0 of Rx/Tx frame.</description>
  25462. <bitOffset>24</bitOffset>
  25463. <bitWidth>8</bitWidth>
  25464. <access>read-write</access>
  25465. </field>
  25466. </fields>
  25467. </register>
  25468. <register>
  25469. <name>WORD12</name>
  25470. <description>Message Buffer 2 WORD1 Register</description>
  25471. <addressOffset>0xAC</addressOffset>
  25472. <size>32</size>
  25473. <access>read-write</access>
  25474. <resetValue>0</resetValue>
  25475. <resetMask>0xFFFFFFFF</resetMask>
  25476. <fields>
  25477. <field>
  25478. <name>DATA_BYTE_7</name>
  25479. <description>Data byte 7 of Rx/Tx frame.</description>
  25480. <bitOffset>0</bitOffset>
  25481. <bitWidth>8</bitWidth>
  25482. <access>read-write</access>
  25483. </field>
  25484. <field>
  25485. <name>DATA_BYTE_6</name>
  25486. <description>Data byte 6 of Rx/Tx frame.</description>
  25487. <bitOffset>8</bitOffset>
  25488. <bitWidth>8</bitWidth>
  25489. <access>read-write</access>
  25490. </field>
  25491. <field>
  25492. <name>DATA_BYTE_5</name>
  25493. <description>Data byte 5 of Rx/Tx frame.</description>
  25494. <bitOffset>16</bitOffset>
  25495. <bitWidth>8</bitWidth>
  25496. <access>read-write</access>
  25497. </field>
  25498. <field>
  25499. <name>DATA_BYTE_4</name>
  25500. <description>Data byte 4 of Rx/Tx frame.</description>
  25501. <bitOffset>24</bitOffset>
  25502. <bitWidth>8</bitWidth>
  25503. <access>read-write</access>
  25504. </field>
  25505. </fields>
  25506. </register>
  25507. <register>
  25508. <name>CS3</name>
  25509. <description>Message Buffer 3 CS Register</description>
  25510. <addressOffset>0xB0</addressOffset>
  25511. <size>32</size>
  25512. <access>read-write</access>
  25513. <resetValue>0</resetValue>
  25514. <resetMask>0xFFFFFFFF</resetMask>
  25515. <fields>
  25516. <field>
  25517. <name>TIME_STAMP</name>
  25518. <description>Free-Running Counter Time stamp. This 16-bit field is a copy of the Free-Running Timer, captured for Tx and Rx frames at the time when the beginning of the Identifier field appears on the CAN bus.</description>
  25519. <bitOffset>0</bitOffset>
  25520. <bitWidth>16</bitWidth>
  25521. <access>read-write</access>
  25522. </field>
  25523. <field>
  25524. <name>DLC</name>
  25525. <description>Length of the data to be stored/transmitted.</description>
  25526. <bitOffset>16</bitOffset>
  25527. <bitWidth>4</bitWidth>
  25528. <access>read-write</access>
  25529. </field>
  25530. <field>
  25531. <name>RTR</name>
  25532. <description>Remote Transmission Request. One/zero for remote/data frame.</description>
  25533. <bitOffset>20</bitOffset>
  25534. <bitWidth>1</bitWidth>
  25535. <access>read-write</access>
  25536. </field>
  25537. <field>
  25538. <name>IDE</name>
  25539. <description>ID Extended. One/zero for extended/standard format frame.</description>
  25540. <bitOffset>21</bitOffset>
  25541. <bitWidth>1</bitWidth>
  25542. <access>read-write</access>
  25543. </field>
  25544. <field>
  25545. <name>SRR</name>
  25546. <description>Substitute Remote Request. Contains a fixed recessive bit.</description>
  25547. <bitOffset>22</bitOffset>
  25548. <bitWidth>1</bitWidth>
  25549. <access>read-write</access>
  25550. </field>
  25551. <field>
  25552. <name>CODE</name>
  25553. <description>Reserved</description>
  25554. <bitOffset>24</bitOffset>
  25555. <bitWidth>4</bitWidth>
  25556. <access>read-write</access>
  25557. </field>
  25558. </fields>
  25559. </register>
  25560. <register>
  25561. <name>ID3</name>
  25562. <description>Message Buffer 3 ID Register</description>
  25563. <addressOffset>0xB4</addressOffset>
  25564. <size>32</size>
  25565. <access>read-write</access>
  25566. <resetValue>0</resetValue>
  25567. <resetMask>0xFFFFFFFF</resetMask>
  25568. <fields>
  25569. <field>
  25570. <name>EXT</name>
  25571. <description>Contains extended (LOW word) identifier of message buffer.</description>
  25572. <bitOffset>0</bitOffset>
  25573. <bitWidth>18</bitWidth>
  25574. <access>read-write</access>
  25575. </field>
  25576. <field>
  25577. <name>STD</name>
  25578. <description>Contains standard/extended (HIGH word) identifier of message buffer.</description>
  25579. <bitOffset>18</bitOffset>
  25580. <bitWidth>11</bitWidth>
  25581. <access>read-write</access>
  25582. </field>
  25583. <field>
  25584. <name>PRIO</name>
  25585. <description>Local priority. This 3-bit fieldis only used when LPRIO_EN bit is set in MCR and it only makes sense for Tx buffers. These bits are not transmitted. They are appended to the regular ID to define the transmission priority.</description>
  25586. <bitOffset>29</bitOffset>
  25587. <bitWidth>3</bitWidth>
  25588. <access>read-write</access>
  25589. </field>
  25590. </fields>
  25591. </register>
  25592. <register>
  25593. <name>WORD03</name>
  25594. <description>Message Buffer 3 WORD0 Register</description>
  25595. <addressOffset>0xB8</addressOffset>
  25596. <size>32</size>
  25597. <access>read-write</access>
  25598. <resetValue>0</resetValue>
  25599. <resetMask>0xFFFFFFFF</resetMask>
  25600. <fields>
  25601. <field>
  25602. <name>DATA_BYTE_3</name>
  25603. <description>Data byte 3 of Rx/Tx frame.</description>
  25604. <bitOffset>0</bitOffset>
  25605. <bitWidth>8</bitWidth>
  25606. <access>read-write</access>
  25607. </field>
  25608. <field>
  25609. <name>DATA_BYTE_2</name>
  25610. <description>Data byte 2 of Rx/Tx frame.</description>
  25611. <bitOffset>8</bitOffset>
  25612. <bitWidth>8</bitWidth>
  25613. <access>read-write</access>
  25614. </field>
  25615. <field>
  25616. <name>DATA_BYTE_1</name>
  25617. <description>Data byte 1 of Rx/Tx frame.</description>
  25618. <bitOffset>16</bitOffset>
  25619. <bitWidth>8</bitWidth>
  25620. <access>read-write</access>
  25621. </field>
  25622. <field>
  25623. <name>DATA_BYTE_0</name>
  25624. <description>Data byte 0 of Rx/Tx frame.</description>
  25625. <bitOffset>24</bitOffset>
  25626. <bitWidth>8</bitWidth>
  25627. <access>read-write</access>
  25628. </field>
  25629. </fields>
  25630. </register>
  25631. <register>
  25632. <name>WORD13</name>
  25633. <description>Message Buffer 3 WORD1 Register</description>
  25634. <addressOffset>0xBC</addressOffset>
  25635. <size>32</size>
  25636. <access>read-write</access>
  25637. <resetValue>0</resetValue>
  25638. <resetMask>0xFFFFFFFF</resetMask>
  25639. <fields>
  25640. <field>
  25641. <name>DATA_BYTE_7</name>
  25642. <description>Data byte 7 of Rx/Tx frame.</description>
  25643. <bitOffset>0</bitOffset>
  25644. <bitWidth>8</bitWidth>
  25645. <access>read-write</access>
  25646. </field>
  25647. <field>
  25648. <name>DATA_BYTE_6</name>
  25649. <description>Data byte 6 of Rx/Tx frame.</description>
  25650. <bitOffset>8</bitOffset>
  25651. <bitWidth>8</bitWidth>
  25652. <access>read-write</access>
  25653. </field>
  25654. <field>
  25655. <name>DATA_BYTE_5</name>
  25656. <description>Data byte 5 of Rx/Tx frame.</description>
  25657. <bitOffset>16</bitOffset>
  25658. <bitWidth>8</bitWidth>
  25659. <access>read-write</access>
  25660. </field>
  25661. <field>
  25662. <name>DATA_BYTE_4</name>
  25663. <description>Data byte 4 of Rx/Tx frame.</description>
  25664. <bitOffset>24</bitOffset>
  25665. <bitWidth>8</bitWidth>
  25666. <access>read-write</access>
  25667. </field>
  25668. </fields>
  25669. </register>
  25670. <register>
  25671. <name>CS4</name>
  25672. <description>Message Buffer 4 CS Register</description>
  25673. <addressOffset>0xC0</addressOffset>
  25674. <size>32</size>
  25675. <access>read-write</access>
  25676. <resetValue>0</resetValue>
  25677. <resetMask>0xFFFFFFFF</resetMask>
  25678. <fields>
  25679. <field>
  25680. <name>TIME_STAMP</name>
  25681. <description>Free-Running Counter Time stamp. This 16-bit field is a copy of the Free-Running Timer, captured for Tx and Rx frames at the time when the beginning of the Identifier field appears on the CAN bus.</description>
  25682. <bitOffset>0</bitOffset>
  25683. <bitWidth>16</bitWidth>
  25684. <access>read-write</access>
  25685. </field>
  25686. <field>
  25687. <name>DLC</name>
  25688. <description>Length of the data to be stored/transmitted.</description>
  25689. <bitOffset>16</bitOffset>
  25690. <bitWidth>4</bitWidth>
  25691. <access>read-write</access>
  25692. </field>
  25693. <field>
  25694. <name>RTR</name>
  25695. <description>Remote Transmission Request. One/zero for remote/data frame.</description>
  25696. <bitOffset>20</bitOffset>
  25697. <bitWidth>1</bitWidth>
  25698. <access>read-write</access>
  25699. </field>
  25700. <field>
  25701. <name>IDE</name>
  25702. <description>ID Extended. One/zero for extended/standard format frame.</description>
  25703. <bitOffset>21</bitOffset>
  25704. <bitWidth>1</bitWidth>
  25705. <access>read-write</access>
  25706. </field>
  25707. <field>
  25708. <name>SRR</name>
  25709. <description>Substitute Remote Request. Contains a fixed recessive bit.</description>
  25710. <bitOffset>22</bitOffset>
  25711. <bitWidth>1</bitWidth>
  25712. <access>read-write</access>
  25713. </field>
  25714. <field>
  25715. <name>CODE</name>
  25716. <description>Reserved</description>
  25717. <bitOffset>24</bitOffset>
  25718. <bitWidth>4</bitWidth>
  25719. <access>read-write</access>
  25720. </field>
  25721. </fields>
  25722. </register>
  25723. <register>
  25724. <name>ID4</name>
  25725. <description>Message Buffer 4 ID Register</description>
  25726. <addressOffset>0xC4</addressOffset>
  25727. <size>32</size>
  25728. <access>read-write</access>
  25729. <resetValue>0</resetValue>
  25730. <resetMask>0xFFFFFFFF</resetMask>
  25731. <fields>
  25732. <field>
  25733. <name>EXT</name>
  25734. <description>Contains extended (LOW word) identifier of message buffer.</description>
  25735. <bitOffset>0</bitOffset>
  25736. <bitWidth>18</bitWidth>
  25737. <access>read-write</access>
  25738. </field>
  25739. <field>
  25740. <name>STD</name>
  25741. <description>Contains standard/extended (HIGH word) identifier of message buffer.</description>
  25742. <bitOffset>18</bitOffset>
  25743. <bitWidth>11</bitWidth>
  25744. <access>read-write</access>
  25745. </field>
  25746. <field>
  25747. <name>PRIO</name>
  25748. <description>Local priority. This 3-bit fieldis only used when LPRIO_EN bit is set in MCR and it only makes sense for Tx buffers. These bits are not transmitted. They are appended to the regular ID to define the transmission priority.</description>
  25749. <bitOffset>29</bitOffset>
  25750. <bitWidth>3</bitWidth>
  25751. <access>read-write</access>
  25752. </field>
  25753. </fields>
  25754. </register>
  25755. <register>
  25756. <name>WORD04</name>
  25757. <description>Message Buffer 4 WORD0 Register</description>
  25758. <addressOffset>0xC8</addressOffset>
  25759. <size>32</size>
  25760. <access>read-write</access>
  25761. <resetValue>0</resetValue>
  25762. <resetMask>0xFFFFFFFF</resetMask>
  25763. <fields>
  25764. <field>
  25765. <name>DATA_BYTE_3</name>
  25766. <description>Data byte 3 of Rx/Tx frame.</description>
  25767. <bitOffset>0</bitOffset>
  25768. <bitWidth>8</bitWidth>
  25769. <access>read-write</access>
  25770. </field>
  25771. <field>
  25772. <name>DATA_BYTE_2</name>
  25773. <description>Data byte 2 of Rx/Tx frame.</description>
  25774. <bitOffset>8</bitOffset>
  25775. <bitWidth>8</bitWidth>
  25776. <access>read-write</access>
  25777. </field>
  25778. <field>
  25779. <name>DATA_BYTE_1</name>
  25780. <description>Data byte 1 of Rx/Tx frame.</description>
  25781. <bitOffset>16</bitOffset>
  25782. <bitWidth>8</bitWidth>
  25783. <access>read-write</access>
  25784. </field>
  25785. <field>
  25786. <name>DATA_BYTE_0</name>
  25787. <description>Data byte 0 of Rx/Tx frame.</description>
  25788. <bitOffset>24</bitOffset>
  25789. <bitWidth>8</bitWidth>
  25790. <access>read-write</access>
  25791. </field>
  25792. </fields>
  25793. </register>
  25794. <register>
  25795. <name>WORD14</name>
  25796. <description>Message Buffer 4 WORD1 Register</description>
  25797. <addressOffset>0xCC</addressOffset>
  25798. <size>32</size>
  25799. <access>read-write</access>
  25800. <resetValue>0</resetValue>
  25801. <resetMask>0xFFFFFFFF</resetMask>
  25802. <fields>
  25803. <field>
  25804. <name>DATA_BYTE_7</name>
  25805. <description>Data byte 7 of Rx/Tx frame.</description>
  25806. <bitOffset>0</bitOffset>
  25807. <bitWidth>8</bitWidth>
  25808. <access>read-write</access>
  25809. </field>
  25810. <field>
  25811. <name>DATA_BYTE_6</name>
  25812. <description>Data byte 6 of Rx/Tx frame.</description>
  25813. <bitOffset>8</bitOffset>
  25814. <bitWidth>8</bitWidth>
  25815. <access>read-write</access>
  25816. </field>
  25817. <field>
  25818. <name>DATA_BYTE_5</name>
  25819. <description>Data byte 5 of Rx/Tx frame.</description>
  25820. <bitOffset>16</bitOffset>
  25821. <bitWidth>8</bitWidth>
  25822. <access>read-write</access>
  25823. </field>
  25824. <field>
  25825. <name>DATA_BYTE_4</name>
  25826. <description>Data byte 4 of Rx/Tx frame.</description>
  25827. <bitOffset>24</bitOffset>
  25828. <bitWidth>8</bitWidth>
  25829. <access>read-write</access>
  25830. </field>
  25831. </fields>
  25832. </register>
  25833. <register>
  25834. <name>CS5</name>
  25835. <description>Message Buffer 5 CS Register</description>
  25836. <addressOffset>0xD0</addressOffset>
  25837. <size>32</size>
  25838. <access>read-write</access>
  25839. <resetValue>0</resetValue>
  25840. <resetMask>0xFFFFFFFF</resetMask>
  25841. <fields>
  25842. <field>
  25843. <name>TIME_STAMP</name>
  25844. <description>Free-Running Counter Time stamp. This 16-bit field is a copy of the Free-Running Timer, captured for Tx and Rx frames at the time when the beginning of the Identifier field appears on the CAN bus.</description>
  25845. <bitOffset>0</bitOffset>
  25846. <bitWidth>16</bitWidth>
  25847. <access>read-write</access>
  25848. </field>
  25849. <field>
  25850. <name>DLC</name>
  25851. <description>Length of the data to be stored/transmitted.</description>
  25852. <bitOffset>16</bitOffset>
  25853. <bitWidth>4</bitWidth>
  25854. <access>read-write</access>
  25855. </field>
  25856. <field>
  25857. <name>RTR</name>
  25858. <description>Remote Transmission Request. One/zero for remote/data frame.</description>
  25859. <bitOffset>20</bitOffset>
  25860. <bitWidth>1</bitWidth>
  25861. <access>read-write</access>
  25862. </field>
  25863. <field>
  25864. <name>IDE</name>
  25865. <description>ID Extended. One/zero for extended/standard format frame.</description>
  25866. <bitOffset>21</bitOffset>
  25867. <bitWidth>1</bitWidth>
  25868. <access>read-write</access>
  25869. </field>
  25870. <field>
  25871. <name>SRR</name>
  25872. <description>Substitute Remote Request. Contains a fixed recessive bit.</description>
  25873. <bitOffset>22</bitOffset>
  25874. <bitWidth>1</bitWidth>
  25875. <access>read-write</access>
  25876. </field>
  25877. <field>
  25878. <name>CODE</name>
  25879. <description>Reserved</description>
  25880. <bitOffset>24</bitOffset>
  25881. <bitWidth>4</bitWidth>
  25882. <access>read-write</access>
  25883. </field>
  25884. </fields>
  25885. </register>
  25886. <register>
  25887. <name>ID5</name>
  25888. <description>Message Buffer 5 ID Register</description>
  25889. <addressOffset>0xD4</addressOffset>
  25890. <size>32</size>
  25891. <access>read-write</access>
  25892. <resetValue>0</resetValue>
  25893. <resetMask>0xFFFFFFFF</resetMask>
  25894. <fields>
  25895. <field>
  25896. <name>EXT</name>
  25897. <description>Contains extended (LOW word) identifier of message buffer.</description>
  25898. <bitOffset>0</bitOffset>
  25899. <bitWidth>18</bitWidth>
  25900. <access>read-write</access>
  25901. </field>
  25902. <field>
  25903. <name>STD</name>
  25904. <description>Contains standard/extended (HIGH word) identifier of message buffer.</description>
  25905. <bitOffset>18</bitOffset>
  25906. <bitWidth>11</bitWidth>
  25907. <access>read-write</access>
  25908. </field>
  25909. <field>
  25910. <name>PRIO</name>
  25911. <description>Local priority. This 3-bit fieldis only used when LPRIO_EN bit is set in MCR and it only makes sense for Tx buffers. These bits are not transmitted. They are appended to the regular ID to define the transmission priority.</description>
  25912. <bitOffset>29</bitOffset>
  25913. <bitWidth>3</bitWidth>
  25914. <access>read-write</access>
  25915. </field>
  25916. </fields>
  25917. </register>
  25918. <register>
  25919. <name>WORD05</name>
  25920. <description>Message Buffer 5 WORD0 Register</description>
  25921. <addressOffset>0xD8</addressOffset>
  25922. <size>32</size>
  25923. <access>read-write</access>
  25924. <resetValue>0</resetValue>
  25925. <resetMask>0xFFFFFFFF</resetMask>
  25926. <fields>
  25927. <field>
  25928. <name>DATA_BYTE_3</name>
  25929. <description>Data byte 3 of Rx/Tx frame.</description>
  25930. <bitOffset>0</bitOffset>
  25931. <bitWidth>8</bitWidth>
  25932. <access>read-write</access>
  25933. </field>
  25934. <field>
  25935. <name>DATA_BYTE_2</name>
  25936. <description>Data byte 2 of Rx/Tx frame.</description>
  25937. <bitOffset>8</bitOffset>
  25938. <bitWidth>8</bitWidth>
  25939. <access>read-write</access>
  25940. </field>
  25941. <field>
  25942. <name>DATA_BYTE_1</name>
  25943. <description>Data byte 1 of Rx/Tx frame.</description>
  25944. <bitOffset>16</bitOffset>
  25945. <bitWidth>8</bitWidth>
  25946. <access>read-write</access>
  25947. </field>
  25948. <field>
  25949. <name>DATA_BYTE_0</name>
  25950. <description>Data byte 0 of Rx/Tx frame.</description>
  25951. <bitOffset>24</bitOffset>
  25952. <bitWidth>8</bitWidth>
  25953. <access>read-write</access>
  25954. </field>
  25955. </fields>
  25956. </register>
  25957. <register>
  25958. <name>WORD15</name>
  25959. <description>Message Buffer 5 WORD1 Register</description>
  25960. <addressOffset>0xDC</addressOffset>
  25961. <size>32</size>
  25962. <access>read-write</access>
  25963. <resetValue>0</resetValue>
  25964. <resetMask>0xFFFFFFFF</resetMask>
  25965. <fields>
  25966. <field>
  25967. <name>DATA_BYTE_7</name>
  25968. <description>Data byte 7 of Rx/Tx frame.</description>
  25969. <bitOffset>0</bitOffset>
  25970. <bitWidth>8</bitWidth>
  25971. <access>read-write</access>
  25972. </field>
  25973. <field>
  25974. <name>DATA_BYTE_6</name>
  25975. <description>Data byte 6 of Rx/Tx frame.</description>
  25976. <bitOffset>8</bitOffset>
  25977. <bitWidth>8</bitWidth>
  25978. <access>read-write</access>
  25979. </field>
  25980. <field>
  25981. <name>DATA_BYTE_5</name>
  25982. <description>Data byte 5 of Rx/Tx frame.</description>
  25983. <bitOffset>16</bitOffset>
  25984. <bitWidth>8</bitWidth>
  25985. <access>read-write</access>
  25986. </field>
  25987. <field>
  25988. <name>DATA_BYTE_4</name>
  25989. <description>Data byte 4 of Rx/Tx frame.</description>
  25990. <bitOffset>24</bitOffset>
  25991. <bitWidth>8</bitWidth>
  25992. <access>read-write</access>
  25993. </field>
  25994. </fields>
  25995. </register>
  25996. <register>
  25997. <name>CS6</name>
  25998. <description>Message Buffer 6 CS Register</description>
  25999. <addressOffset>0xE0</addressOffset>
  26000. <size>32</size>
  26001. <access>read-write</access>
  26002. <resetValue>0</resetValue>
  26003. <resetMask>0xFFFFFFFF</resetMask>
  26004. <fields>
  26005. <field>
  26006. <name>TIME_STAMP</name>
  26007. <description>Free-Running Counter Time stamp. This 16-bit field is a copy of the Free-Running Timer, captured for Tx and Rx frames at the time when the beginning of the Identifier field appears on the CAN bus.</description>
  26008. <bitOffset>0</bitOffset>
  26009. <bitWidth>16</bitWidth>
  26010. <access>read-write</access>
  26011. </field>
  26012. <field>
  26013. <name>DLC</name>
  26014. <description>Length of the data to be stored/transmitted.</description>
  26015. <bitOffset>16</bitOffset>
  26016. <bitWidth>4</bitWidth>
  26017. <access>read-write</access>
  26018. </field>
  26019. <field>
  26020. <name>RTR</name>
  26021. <description>Remote Transmission Request. One/zero for remote/data frame.</description>
  26022. <bitOffset>20</bitOffset>
  26023. <bitWidth>1</bitWidth>
  26024. <access>read-write</access>
  26025. </field>
  26026. <field>
  26027. <name>IDE</name>
  26028. <description>ID Extended. One/zero for extended/standard format frame.</description>
  26029. <bitOffset>21</bitOffset>
  26030. <bitWidth>1</bitWidth>
  26031. <access>read-write</access>
  26032. </field>
  26033. <field>
  26034. <name>SRR</name>
  26035. <description>Substitute Remote Request. Contains a fixed recessive bit.</description>
  26036. <bitOffset>22</bitOffset>
  26037. <bitWidth>1</bitWidth>
  26038. <access>read-write</access>
  26039. </field>
  26040. <field>
  26041. <name>CODE</name>
  26042. <description>Reserved</description>
  26043. <bitOffset>24</bitOffset>
  26044. <bitWidth>4</bitWidth>
  26045. <access>read-write</access>
  26046. </field>
  26047. </fields>
  26048. </register>
  26049. <register>
  26050. <name>ID6</name>
  26051. <description>Message Buffer 6 ID Register</description>
  26052. <addressOffset>0xE4</addressOffset>
  26053. <size>32</size>
  26054. <access>read-write</access>
  26055. <resetValue>0</resetValue>
  26056. <resetMask>0xFFFFFFFF</resetMask>
  26057. <fields>
  26058. <field>
  26059. <name>EXT</name>
  26060. <description>Contains extended (LOW word) identifier of message buffer.</description>
  26061. <bitOffset>0</bitOffset>
  26062. <bitWidth>18</bitWidth>
  26063. <access>read-write</access>
  26064. </field>
  26065. <field>
  26066. <name>STD</name>
  26067. <description>Contains standard/extended (HIGH word) identifier of message buffer.</description>
  26068. <bitOffset>18</bitOffset>
  26069. <bitWidth>11</bitWidth>
  26070. <access>read-write</access>
  26071. </field>
  26072. <field>
  26073. <name>PRIO</name>
  26074. <description>Local priority. This 3-bit fieldis only used when LPRIO_EN bit is set in MCR and it only makes sense for Tx buffers. These bits are not transmitted. They are appended to the regular ID to define the transmission priority.</description>
  26075. <bitOffset>29</bitOffset>
  26076. <bitWidth>3</bitWidth>
  26077. <access>read-write</access>
  26078. </field>
  26079. </fields>
  26080. </register>
  26081. <register>
  26082. <name>WORD06</name>
  26083. <description>Message Buffer 6 WORD0 Register</description>
  26084. <addressOffset>0xE8</addressOffset>
  26085. <size>32</size>
  26086. <access>read-write</access>
  26087. <resetValue>0</resetValue>
  26088. <resetMask>0xFFFFFFFF</resetMask>
  26089. <fields>
  26090. <field>
  26091. <name>DATA_BYTE_3</name>
  26092. <description>Data byte 3 of Rx/Tx frame.</description>
  26093. <bitOffset>0</bitOffset>
  26094. <bitWidth>8</bitWidth>
  26095. <access>read-write</access>
  26096. </field>
  26097. <field>
  26098. <name>DATA_BYTE_2</name>
  26099. <description>Data byte 2 of Rx/Tx frame.</description>
  26100. <bitOffset>8</bitOffset>
  26101. <bitWidth>8</bitWidth>
  26102. <access>read-write</access>
  26103. </field>
  26104. <field>
  26105. <name>DATA_BYTE_1</name>
  26106. <description>Data byte 1 of Rx/Tx frame.</description>
  26107. <bitOffset>16</bitOffset>
  26108. <bitWidth>8</bitWidth>
  26109. <access>read-write</access>
  26110. </field>
  26111. <field>
  26112. <name>DATA_BYTE_0</name>
  26113. <description>Data byte 0 of Rx/Tx frame.</description>
  26114. <bitOffset>24</bitOffset>
  26115. <bitWidth>8</bitWidth>
  26116. <access>read-write</access>
  26117. </field>
  26118. </fields>
  26119. </register>
  26120. <register>
  26121. <name>WORD16</name>
  26122. <description>Message Buffer 6 WORD1 Register</description>
  26123. <addressOffset>0xEC</addressOffset>
  26124. <size>32</size>
  26125. <access>read-write</access>
  26126. <resetValue>0</resetValue>
  26127. <resetMask>0xFFFFFFFF</resetMask>
  26128. <fields>
  26129. <field>
  26130. <name>DATA_BYTE_7</name>
  26131. <description>Data byte 7 of Rx/Tx frame.</description>
  26132. <bitOffset>0</bitOffset>
  26133. <bitWidth>8</bitWidth>
  26134. <access>read-write</access>
  26135. </field>
  26136. <field>
  26137. <name>DATA_BYTE_6</name>
  26138. <description>Data byte 6 of Rx/Tx frame.</description>
  26139. <bitOffset>8</bitOffset>
  26140. <bitWidth>8</bitWidth>
  26141. <access>read-write</access>
  26142. </field>
  26143. <field>
  26144. <name>DATA_BYTE_5</name>
  26145. <description>Data byte 5 of Rx/Tx frame.</description>
  26146. <bitOffset>16</bitOffset>
  26147. <bitWidth>8</bitWidth>
  26148. <access>read-write</access>
  26149. </field>
  26150. <field>
  26151. <name>DATA_BYTE_4</name>
  26152. <description>Data byte 4 of Rx/Tx frame.</description>
  26153. <bitOffset>24</bitOffset>
  26154. <bitWidth>8</bitWidth>
  26155. <access>read-write</access>
  26156. </field>
  26157. </fields>
  26158. </register>
  26159. <register>
  26160. <name>CS7</name>
  26161. <description>Message Buffer 7 CS Register</description>
  26162. <addressOffset>0xF0</addressOffset>
  26163. <size>32</size>
  26164. <access>read-write</access>
  26165. <resetValue>0</resetValue>
  26166. <resetMask>0xFFFFFFFF</resetMask>
  26167. <fields>
  26168. <field>
  26169. <name>TIME_STAMP</name>
  26170. <description>Free-Running Counter Time stamp. This 16-bit field is a copy of the Free-Running Timer, captured for Tx and Rx frames at the time when the beginning of the Identifier field appears on the CAN bus.</description>
  26171. <bitOffset>0</bitOffset>
  26172. <bitWidth>16</bitWidth>
  26173. <access>read-write</access>
  26174. </field>
  26175. <field>
  26176. <name>DLC</name>
  26177. <description>Length of the data to be stored/transmitted.</description>
  26178. <bitOffset>16</bitOffset>
  26179. <bitWidth>4</bitWidth>
  26180. <access>read-write</access>
  26181. </field>
  26182. <field>
  26183. <name>RTR</name>
  26184. <description>Remote Transmission Request. One/zero for remote/data frame.</description>
  26185. <bitOffset>20</bitOffset>
  26186. <bitWidth>1</bitWidth>
  26187. <access>read-write</access>
  26188. </field>
  26189. <field>
  26190. <name>IDE</name>
  26191. <description>ID Extended. One/zero for extended/standard format frame.</description>
  26192. <bitOffset>21</bitOffset>
  26193. <bitWidth>1</bitWidth>
  26194. <access>read-write</access>
  26195. </field>
  26196. <field>
  26197. <name>SRR</name>
  26198. <description>Substitute Remote Request. Contains a fixed recessive bit.</description>
  26199. <bitOffset>22</bitOffset>
  26200. <bitWidth>1</bitWidth>
  26201. <access>read-write</access>
  26202. </field>
  26203. <field>
  26204. <name>CODE</name>
  26205. <description>Reserved</description>
  26206. <bitOffset>24</bitOffset>
  26207. <bitWidth>4</bitWidth>
  26208. <access>read-write</access>
  26209. </field>
  26210. </fields>
  26211. </register>
  26212. <register>
  26213. <name>ID7</name>
  26214. <description>Message Buffer 7 ID Register</description>
  26215. <addressOffset>0xF4</addressOffset>
  26216. <size>32</size>
  26217. <access>read-write</access>
  26218. <resetValue>0</resetValue>
  26219. <resetMask>0xFFFFFFFF</resetMask>
  26220. <fields>
  26221. <field>
  26222. <name>EXT</name>
  26223. <description>Contains extended (LOW word) identifier of message buffer.</description>
  26224. <bitOffset>0</bitOffset>
  26225. <bitWidth>18</bitWidth>
  26226. <access>read-write</access>
  26227. </field>
  26228. <field>
  26229. <name>STD</name>
  26230. <description>Contains standard/extended (HIGH word) identifier of message buffer.</description>
  26231. <bitOffset>18</bitOffset>
  26232. <bitWidth>11</bitWidth>
  26233. <access>read-write</access>
  26234. </field>
  26235. <field>
  26236. <name>PRIO</name>
  26237. <description>Local priority. This 3-bit fieldis only used when LPRIO_EN bit is set in MCR and it only makes sense for Tx buffers. These bits are not transmitted. They are appended to the regular ID to define the transmission priority.</description>
  26238. <bitOffset>29</bitOffset>
  26239. <bitWidth>3</bitWidth>
  26240. <access>read-write</access>
  26241. </field>
  26242. </fields>
  26243. </register>
  26244. <register>
  26245. <name>WORD07</name>
  26246. <description>Message Buffer 7 WORD0 Register</description>
  26247. <addressOffset>0xF8</addressOffset>
  26248. <size>32</size>
  26249. <access>read-write</access>
  26250. <resetValue>0</resetValue>
  26251. <resetMask>0xFFFFFFFF</resetMask>
  26252. <fields>
  26253. <field>
  26254. <name>DATA_BYTE_3</name>
  26255. <description>Data byte 3 of Rx/Tx frame.</description>
  26256. <bitOffset>0</bitOffset>
  26257. <bitWidth>8</bitWidth>
  26258. <access>read-write</access>
  26259. </field>
  26260. <field>
  26261. <name>DATA_BYTE_2</name>
  26262. <description>Data byte 2 of Rx/Tx frame.</description>
  26263. <bitOffset>8</bitOffset>
  26264. <bitWidth>8</bitWidth>
  26265. <access>read-write</access>
  26266. </field>
  26267. <field>
  26268. <name>DATA_BYTE_1</name>
  26269. <description>Data byte 1 of Rx/Tx frame.</description>
  26270. <bitOffset>16</bitOffset>
  26271. <bitWidth>8</bitWidth>
  26272. <access>read-write</access>
  26273. </field>
  26274. <field>
  26275. <name>DATA_BYTE_0</name>
  26276. <description>Data byte 0 of Rx/Tx frame.</description>
  26277. <bitOffset>24</bitOffset>
  26278. <bitWidth>8</bitWidth>
  26279. <access>read-write</access>
  26280. </field>
  26281. </fields>
  26282. </register>
  26283. <register>
  26284. <name>WORD17</name>
  26285. <description>Message Buffer 7 WORD1 Register</description>
  26286. <addressOffset>0xFC</addressOffset>
  26287. <size>32</size>
  26288. <access>read-write</access>
  26289. <resetValue>0</resetValue>
  26290. <resetMask>0xFFFFFFFF</resetMask>
  26291. <fields>
  26292. <field>
  26293. <name>DATA_BYTE_7</name>
  26294. <description>Data byte 7 of Rx/Tx frame.</description>
  26295. <bitOffset>0</bitOffset>
  26296. <bitWidth>8</bitWidth>
  26297. <access>read-write</access>
  26298. </field>
  26299. <field>
  26300. <name>DATA_BYTE_6</name>
  26301. <description>Data byte 6 of Rx/Tx frame.</description>
  26302. <bitOffset>8</bitOffset>
  26303. <bitWidth>8</bitWidth>
  26304. <access>read-write</access>
  26305. </field>
  26306. <field>
  26307. <name>DATA_BYTE_5</name>
  26308. <description>Data byte 5 of Rx/Tx frame.</description>
  26309. <bitOffset>16</bitOffset>
  26310. <bitWidth>8</bitWidth>
  26311. <access>read-write</access>
  26312. </field>
  26313. <field>
  26314. <name>DATA_BYTE_4</name>
  26315. <description>Data byte 4 of Rx/Tx frame.</description>
  26316. <bitOffset>24</bitOffset>
  26317. <bitWidth>8</bitWidth>
  26318. <access>read-write</access>
  26319. </field>
  26320. </fields>
  26321. </register>
  26322. <register>
  26323. <name>CS8</name>
  26324. <description>Message Buffer 8 CS Register</description>
  26325. <addressOffset>0x100</addressOffset>
  26326. <size>32</size>
  26327. <access>read-write</access>
  26328. <resetValue>0</resetValue>
  26329. <resetMask>0xFFFFFFFF</resetMask>
  26330. <fields>
  26331. <field>
  26332. <name>TIME_STAMP</name>
  26333. <description>Free-Running Counter Time stamp. This 16-bit field is a copy of the Free-Running Timer, captured for Tx and Rx frames at the time when the beginning of the Identifier field appears on the CAN bus.</description>
  26334. <bitOffset>0</bitOffset>
  26335. <bitWidth>16</bitWidth>
  26336. <access>read-write</access>
  26337. </field>
  26338. <field>
  26339. <name>DLC</name>
  26340. <description>Length of the data to be stored/transmitted.</description>
  26341. <bitOffset>16</bitOffset>
  26342. <bitWidth>4</bitWidth>
  26343. <access>read-write</access>
  26344. </field>
  26345. <field>
  26346. <name>RTR</name>
  26347. <description>Remote Transmission Request. One/zero for remote/data frame.</description>
  26348. <bitOffset>20</bitOffset>
  26349. <bitWidth>1</bitWidth>
  26350. <access>read-write</access>
  26351. </field>
  26352. <field>
  26353. <name>IDE</name>
  26354. <description>ID Extended. One/zero for extended/standard format frame.</description>
  26355. <bitOffset>21</bitOffset>
  26356. <bitWidth>1</bitWidth>
  26357. <access>read-write</access>
  26358. </field>
  26359. <field>
  26360. <name>SRR</name>
  26361. <description>Substitute Remote Request. Contains a fixed recessive bit.</description>
  26362. <bitOffset>22</bitOffset>
  26363. <bitWidth>1</bitWidth>
  26364. <access>read-write</access>
  26365. </field>
  26366. <field>
  26367. <name>CODE</name>
  26368. <description>Reserved</description>
  26369. <bitOffset>24</bitOffset>
  26370. <bitWidth>4</bitWidth>
  26371. <access>read-write</access>
  26372. </field>
  26373. </fields>
  26374. </register>
  26375. <register>
  26376. <name>ID8</name>
  26377. <description>Message Buffer 8 ID Register</description>
  26378. <addressOffset>0x104</addressOffset>
  26379. <size>32</size>
  26380. <access>read-write</access>
  26381. <resetValue>0</resetValue>
  26382. <resetMask>0xFFFFFFFF</resetMask>
  26383. <fields>
  26384. <field>
  26385. <name>EXT</name>
  26386. <description>Contains extended (LOW word) identifier of message buffer.</description>
  26387. <bitOffset>0</bitOffset>
  26388. <bitWidth>18</bitWidth>
  26389. <access>read-write</access>
  26390. </field>
  26391. <field>
  26392. <name>STD</name>
  26393. <description>Contains standard/extended (HIGH word) identifier of message buffer.</description>
  26394. <bitOffset>18</bitOffset>
  26395. <bitWidth>11</bitWidth>
  26396. <access>read-write</access>
  26397. </field>
  26398. <field>
  26399. <name>PRIO</name>
  26400. <description>Local priority. This 3-bit fieldis only used when LPRIO_EN bit is set in MCR and it only makes sense for Tx buffers. These bits are not transmitted. They are appended to the regular ID to define the transmission priority.</description>
  26401. <bitOffset>29</bitOffset>
  26402. <bitWidth>3</bitWidth>
  26403. <access>read-write</access>
  26404. </field>
  26405. </fields>
  26406. </register>
  26407. <register>
  26408. <name>WORD08</name>
  26409. <description>Message Buffer 8 WORD0 Register</description>
  26410. <addressOffset>0x108</addressOffset>
  26411. <size>32</size>
  26412. <access>read-write</access>
  26413. <resetValue>0</resetValue>
  26414. <resetMask>0xFFFFFFFF</resetMask>
  26415. <fields>
  26416. <field>
  26417. <name>DATA_BYTE_3</name>
  26418. <description>Data byte 3 of Rx/Tx frame.</description>
  26419. <bitOffset>0</bitOffset>
  26420. <bitWidth>8</bitWidth>
  26421. <access>read-write</access>
  26422. </field>
  26423. <field>
  26424. <name>DATA_BYTE_2</name>
  26425. <description>Data byte 2 of Rx/Tx frame.</description>
  26426. <bitOffset>8</bitOffset>
  26427. <bitWidth>8</bitWidth>
  26428. <access>read-write</access>
  26429. </field>
  26430. <field>
  26431. <name>DATA_BYTE_1</name>
  26432. <description>Data byte 1 of Rx/Tx frame.</description>
  26433. <bitOffset>16</bitOffset>
  26434. <bitWidth>8</bitWidth>
  26435. <access>read-write</access>
  26436. </field>
  26437. <field>
  26438. <name>DATA_BYTE_0</name>
  26439. <description>Data byte 0 of Rx/Tx frame.</description>
  26440. <bitOffset>24</bitOffset>
  26441. <bitWidth>8</bitWidth>
  26442. <access>read-write</access>
  26443. </field>
  26444. </fields>
  26445. </register>
  26446. <register>
  26447. <name>WORD18</name>
  26448. <description>Message Buffer 8 WORD1 Register</description>
  26449. <addressOffset>0x10C</addressOffset>
  26450. <size>32</size>
  26451. <access>read-write</access>
  26452. <resetValue>0</resetValue>
  26453. <resetMask>0xFFFFFFFF</resetMask>
  26454. <fields>
  26455. <field>
  26456. <name>DATA_BYTE_7</name>
  26457. <description>Data byte 7 of Rx/Tx frame.</description>
  26458. <bitOffset>0</bitOffset>
  26459. <bitWidth>8</bitWidth>
  26460. <access>read-write</access>
  26461. </field>
  26462. <field>
  26463. <name>DATA_BYTE_6</name>
  26464. <description>Data byte 6 of Rx/Tx frame.</description>
  26465. <bitOffset>8</bitOffset>
  26466. <bitWidth>8</bitWidth>
  26467. <access>read-write</access>
  26468. </field>
  26469. <field>
  26470. <name>DATA_BYTE_5</name>
  26471. <description>Data byte 5 of Rx/Tx frame.</description>
  26472. <bitOffset>16</bitOffset>
  26473. <bitWidth>8</bitWidth>
  26474. <access>read-write</access>
  26475. </field>
  26476. <field>
  26477. <name>DATA_BYTE_4</name>
  26478. <description>Data byte 4 of Rx/Tx frame.</description>
  26479. <bitOffset>24</bitOffset>
  26480. <bitWidth>8</bitWidth>
  26481. <access>read-write</access>
  26482. </field>
  26483. </fields>
  26484. </register>
  26485. <register>
  26486. <name>CS9</name>
  26487. <description>Message Buffer 9 CS Register</description>
  26488. <addressOffset>0x110</addressOffset>
  26489. <size>32</size>
  26490. <access>read-write</access>
  26491. <resetValue>0</resetValue>
  26492. <resetMask>0xFFFFFFFF</resetMask>
  26493. <fields>
  26494. <field>
  26495. <name>TIME_STAMP</name>
  26496. <description>Free-Running Counter Time stamp. This 16-bit field is a copy of the Free-Running Timer, captured for Tx and Rx frames at the time when the beginning of the Identifier field appears on the CAN bus.</description>
  26497. <bitOffset>0</bitOffset>
  26498. <bitWidth>16</bitWidth>
  26499. <access>read-write</access>
  26500. </field>
  26501. <field>
  26502. <name>DLC</name>
  26503. <description>Length of the data to be stored/transmitted.</description>
  26504. <bitOffset>16</bitOffset>
  26505. <bitWidth>4</bitWidth>
  26506. <access>read-write</access>
  26507. </field>
  26508. <field>
  26509. <name>RTR</name>
  26510. <description>Remote Transmission Request. One/zero for remote/data frame.</description>
  26511. <bitOffset>20</bitOffset>
  26512. <bitWidth>1</bitWidth>
  26513. <access>read-write</access>
  26514. </field>
  26515. <field>
  26516. <name>IDE</name>
  26517. <description>ID Extended. One/zero for extended/standard format frame.</description>
  26518. <bitOffset>21</bitOffset>
  26519. <bitWidth>1</bitWidth>
  26520. <access>read-write</access>
  26521. </field>
  26522. <field>
  26523. <name>SRR</name>
  26524. <description>Substitute Remote Request. Contains a fixed recessive bit.</description>
  26525. <bitOffset>22</bitOffset>
  26526. <bitWidth>1</bitWidth>
  26527. <access>read-write</access>
  26528. </field>
  26529. <field>
  26530. <name>CODE</name>
  26531. <description>Reserved</description>
  26532. <bitOffset>24</bitOffset>
  26533. <bitWidth>4</bitWidth>
  26534. <access>read-write</access>
  26535. </field>
  26536. </fields>
  26537. </register>
  26538. <register>
  26539. <name>ID9</name>
  26540. <description>Message Buffer 9 ID Register</description>
  26541. <addressOffset>0x114</addressOffset>
  26542. <size>32</size>
  26543. <access>read-write</access>
  26544. <resetValue>0</resetValue>
  26545. <resetMask>0xFFFFFFFF</resetMask>
  26546. <fields>
  26547. <field>
  26548. <name>EXT</name>
  26549. <description>Contains extended (LOW word) identifier of message buffer.</description>
  26550. <bitOffset>0</bitOffset>
  26551. <bitWidth>18</bitWidth>
  26552. <access>read-write</access>
  26553. </field>
  26554. <field>
  26555. <name>STD</name>
  26556. <description>Contains standard/extended (HIGH word) identifier of message buffer.</description>
  26557. <bitOffset>18</bitOffset>
  26558. <bitWidth>11</bitWidth>
  26559. <access>read-write</access>
  26560. </field>
  26561. <field>
  26562. <name>PRIO</name>
  26563. <description>Local priority. This 3-bit fieldis only used when LPRIO_EN bit is set in MCR and it only makes sense for Tx buffers. These bits are not transmitted. They are appended to the regular ID to define the transmission priority.</description>
  26564. <bitOffset>29</bitOffset>
  26565. <bitWidth>3</bitWidth>
  26566. <access>read-write</access>
  26567. </field>
  26568. </fields>
  26569. </register>
  26570. <register>
  26571. <name>WORD09</name>
  26572. <description>Message Buffer 9 WORD0 Register</description>
  26573. <addressOffset>0x118</addressOffset>
  26574. <size>32</size>
  26575. <access>read-write</access>
  26576. <resetValue>0</resetValue>
  26577. <resetMask>0xFFFFFFFF</resetMask>
  26578. <fields>
  26579. <field>
  26580. <name>DATA_BYTE_3</name>
  26581. <description>Data byte 3 of Rx/Tx frame.</description>
  26582. <bitOffset>0</bitOffset>
  26583. <bitWidth>8</bitWidth>
  26584. <access>read-write</access>
  26585. </field>
  26586. <field>
  26587. <name>DATA_BYTE_2</name>
  26588. <description>Data byte 2 of Rx/Tx frame.</description>
  26589. <bitOffset>8</bitOffset>
  26590. <bitWidth>8</bitWidth>
  26591. <access>read-write</access>
  26592. </field>
  26593. <field>
  26594. <name>DATA_BYTE_1</name>
  26595. <description>Data byte 1 of Rx/Tx frame.</description>
  26596. <bitOffset>16</bitOffset>
  26597. <bitWidth>8</bitWidth>
  26598. <access>read-write</access>
  26599. </field>
  26600. <field>
  26601. <name>DATA_BYTE_0</name>
  26602. <description>Data byte 0 of Rx/Tx frame.</description>
  26603. <bitOffset>24</bitOffset>
  26604. <bitWidth>8</bitWidth>
  26605. <access>read-write</access>
  26606. </field>
  26607. </fields>
  26608. </register>
  26609. <register>
  26610. <name>WORD19</name>
  26611. <description>Message Buffer 9 WORD1 Register</description>
  26612. <addressOffset>0x11C</addressOffset>
  26613. <size>32</size>
  26614. <access>read-write</access>
  26615. <resetValue>0</resetValue>
  26616. <resetMask>0xFFFFFFFF</resetMask>
  26617. <fields>
  26618. <field>
  26619. <name>DATA_BYTE_7</name>
  26620. <description>Data byte 7 of Rx/Tx frame.</description>
  26621. <bitOffset>0</bitOffset>
  26622. <bitWidth>8</bitWidth>
  26623. <access>read-write</access>
  26624. </field>
  26625. <field>
  26626. <name>DATA_BYTE_6</name>
  26627. <description>Data byte 6 of Rx/Tx frame.</description>
  26628. <bitOffset>8</bitOffset>
  26629. <bitWidth>8</bitWidth>
  26630. <access>read-write</access>
  26631. </field>
  26632. <field>
  26633. <name>DATA_BYTE_5</name>
  26634. <description>Data byte 5 of Rx/Tx frame.</description>
  26635. <bitOffset>16</bitOffset>
  26636. <bitWidth>8</bitWidth>
  26637. <access>read-write</access>
  26638. </field>
  26639. <field>
  26640. <name>DATA_BYTE_4</name>
  26641. <description>Data byte 4 of Rx/Tx frame.</description>
  26642. <bitOffset>24</bitOffset>
  26643. <bitWidth>8</bitWidth>
  26644. <access>read-write</access>
  26645. </field>
  26646. </fields>
  26647. </register>
  26648. <register>
  26649. <name>CS10</name>
  26650. <description>Message Buffer 10 CS Register</description>
  26651. <addressOffset>0x120</addressOffset>
  26652. <size>32</size>
  26653. <access>read-write</access>
  26654. <resetValue>0</resetValue>
  26655. <resetMask>0xFFFFFFFF</resetMask>
  26656. <fields>
  26657. <field>
  26658. <name>TIME_STAMP</name>
  26659. <description>Free-Running Counter Time stamp. This 16-bit field is a copy of the Free-Running Timer, captured for Tx and Rx frames at the time when the beginning of the Identifier field appears on the CAN bus.</description>
  26660. <bitOffset>0</bitOffset>
  26661. <bitWidth>16</bitWidth>
  26662. <access>read-write</access>
  26663. </field>
  26664. <field>
  26665. <name>DLC</name>
  26666. <description>Length of the data to be stored/transmitted.</description>
  26667. <bitOffset>16</bitOffset>
  26668. <bitWidth>4</bitWidth>
  26669. <access>read-write</access>
  26670. </field>
  26671. <field>
  26672. <name>RTR</name>
  26673. <description>Remote Transmission Request. One/zero for remote/data frame.</description>
  26674. <bitOffset>20</bitOffset>
  26675. <bitWidth>1</bitWidth>
  26676. <access>read-write</access>
  26677. </field>
  26678. <field>
  26679. <name>IDE</name>
  26680. <description>ID Extended. One/zero for extended/standard format frame.</description>
  26681. <bitOffset>21</bitOffset>
  26682. <bitWidth>1</bitWidth>
  26683. <access>read-write</access>
  26684. </field>
  26685. <field>
  26686. <name>SRR</name>
  26687. <description>Substitute Remote Request. Contains a fixed recessive bit.</description>
  26688. <bitOffset>22</bitOffset>
  26689. <bitWidth>1</bitWidth>
  26690. <access>read-write</access>
  26691. </field>
  26692. <field>
  26693. <name>CODE</name>
  26694. <description>Reserved</description>
  26695. <bitOffset>24</bitOffset>
  26696. <bitWidth>4</bitWidth>
  26697. <access>read-write</access>
  26698. </field>
  26699. </fields>
  26700. </register>
  26701. <register>
  26702. <name>ID10</name>
  26703. <description>Message Buffer 10 ID Register</description>
  26704. <addressOffset>0x124</addressOffset>
  26705. <size>32</size>
  26706. <access>read-write</access>
  26707. <resetValue>0</resetValue>
  26708. <resetMask>0xFFFFFFFF</resetMask>
  26709. <fields>
  26710. <field>
  26711. <name>EXT</name>
  26712. <description>Contains extended (LOW word) identifier of message buffer.</description>
  26713. <bitOffset>0</bitOffset>
  26714. <bitWidth>18</bitWidth>
  26715. <access>read-write</access>
  26716. </field>
  26717. <field>
  26718. <name>STD</name>
  26719. <description>Contains standard/extended (HIGH word) identifier of message buffer.</description>
  26720. <bitOffset>18</bitOffset>
  26721. <bitWidth>11</bitWidth>
  26722. <access>read-write</access>
  26723. </field>
  26724. <field>
  26725. <name>PRIO</name>
  26726. <description>Local priority. This 3-bit fieldis only used when LPRIO_EN bit is set in MCR and it only makes sense for Tx buffers. These bits are not transmitted. They are appended to the regular ID to define the transmission priority.</description>
  26727. <bitOffset>29</bitOffset>
  26728. <bitWidth>3</bitWidth>
  26729. <access>read-write</access>
  26730. </field>
  26731. </fields>
  26732. </register>
  26733. <register>
  26734. <name>WORD010</name>
  26735. <description>Message Buffer 10 WORD0 Register</description>
  26736. <addressOffset>0x128</addressOffset>
  26737. <size>32</size>
  26738. <access>read-write</access>
  26739. <resetValue>0</resetValue>
  26740. <resetMask>0xFFFFFFFF</resetMask>
  26741. <fields>
  26742. <field>
  26743. <name>DATA_BYTE_3</name>
  26744. <description>Data byte 3 of Rx/Tx frame.</description>
  26745. <bitOffset>0</bitOffset>
  26746. <bitWidth>8</bitWidth>
  26747. <access>read-write</access>
  26748. </field>
  26749. <field>
  26750. <name>DATA_BYTE_2</name>
  26751. <description>Data byte 2 of Rx/Tx frame.</description>
  26752. <bitOffset>8</bitOffset>
  26753. <bitWidth>8</bitWidth>
  26754. <access>read-write</access>
  26755. </field>
  26756. <field>
  26757. <name>DATA_BYTE_1</name>
  26758. <description>Data byte 1 of Rx/Tx frame.</description>
  26759. <bitOffset>16</bitOffset>
  26760. <bitWidth>8</bitWidth>
  26761. <access>read-write</access>
  26762. </field>
  26763. <field>
  26764. <name>DATA_BYTE_0</name>
  26765. <description>Data byte 0 of Rx/Tx frame.</description>
  26766. <bitOffset>24</bitOffset>
  26767. <bitWidth>8</bitWidth>
  26768. <access>read-write</access>
  26769. </field>
  26770. </fields>
  26771. </register>
  26772. <register>
  26773. <name>WORD110</name>
  26774. <description>Message Buffer 10 WORD1 Register</description>
  26775. <addressOffset>0x12C</addressOffset>
  26776. <size>32</size>
  26777. <access>read-write</access>
  26778. <resetValue>0</resetValue>
  26779. <resetMask>0xFFFFFFFF</resetMask>
  26780. <fields>
  26781. <field>
  26782. <name>DATA_BYTE_7</name>
  26783. <description>Data byte 7 of Rx/Tx frame.</description>
  26784. <bitOffset>0</bitOffset>
  26785. <bitWidth>8</bitWidth>
  26786. <access>read-write</access>
  26787. </field>
  26788. <field>
  26789. <name>DATA_BYTE_6</name>
  26790. <description>Data byte 6 of Rx/Tx frame.</description>
  26791. <bitOffset>8</bitOffset>
  26792. <bitWidth>8</bitWidth>
  26793. <access>read-write</access>
  26794. </field>
  26795. <field>
  26796. <name>DATA_BYTE_5</name>
  26797. <description>Data byte 5 of Rx/Tx frame.</description>
  26798. <bitOffset>16</bitOffset>
  26799. <bitWidth>8</bitWidth>
  26800. <access>read-write</access>
  26801. </field>
  26802. <field>
  26803. <name>DATA_BYTE_4</name>
  26804. <description>Data byte 4 of Rx/Tx frame.</description>
  26805. <bitOffset>24</bitOffset>
  26806. <bitWidth>8</bitWidth>
  26807. <access>read-write</access>
  26808. </field>
  26809. </fields>
  26810. </register>
  26811. <register>
  26812. <name>CS11</name>
  26813. <description>Message Buffer 11 CS Register</description>
  26814. <addressOffset>0x130</addressOffset>
  26815. <size>32</size>
  26816. <access>read-write</access>
  26817. <resetValue>0</resetValue>
  26818. <resetMask>0xFFFFFFFF</resetMask>
  26819. <fields>
  26820. <field>
  26821. <name>TIME_STAMP</name>
  26822. <description>Free-Running Counter Time stamp. This 16-bit field is a copy of the Free-Running Timer, captured for Tx and Rx frames at the time when the beginning of the Identifier field appears on the CAN bus.</description>
  26823. <bitOffset>0</bitOffset>
  26824. <bitWidth>16</bitWidth>
  26825. <access>read-write</access>
  26826. </field>
  26827. <field>
  26828. <name>DLC</name>
  26829. <description>Length of the data to be stored/transmitted.</description>
  26830. <bitOffset>16</bitOffset>
  26831. <bitWidth>4</bitWidth>
  26832. <access>read-write</access>
  26833. </field>
  26834. <field>
  26835. <name>RTR</name>
  26836. <description>Remote Transmission Request. One/zero for remote/data frame.</description>
  26837. <bitOffset>20</bitOffset>
  26838. <bitWidth>1</bitWidth>
  26839. <access>read-write</access>
  26840. </field>
  26841. <field>
  26842. <name>IDE</name>
  26843. <description>ID Extended. One/zero for extended/standard format frame.</description>
  26844. <bitOffset>21</bitOffset>
  26845. <bitWidth>1</bitWidth>
  26846. <access>read-write</access>
  26847. </field>
  26848. <field>
  26849. <name>SRR</name>
  26850. <description>Substitute Remote Request. Contains a fixed recessive bit.</description>
  26851. <bitOffset>22</bitOffset>
  26852. <bitWidth>1</bitWidth>
  26853. <access>read-write</access>
  26854. </field>
  26855. <field>
  26856. <name>CODE</name>
  26857. <description>Reserved</description>
  26858. <bitOffset>24</bitOffset>
  26859. <bitWidth>4</bitWidth>
  26860. <access>read-write</access>
  26861. </field>
  26862. </fields>
  26863. </register>
  26864. <register>
  26865. <name>ID11</name>
  26866. <description>Message Buffer 11 ID Register</description>
  26867. <addressOffset>0x134</addressOffset>
  26868. <size>32</size>
  26869. <access>read-write</access>
  26870. <resetValue>0</resetValue>
  26871. <resetMask>0xFFFFFFFF</resetMask>
  26872. <fields>
  26873. <field>
  26874. <name>EXT</name>
  26875. <description>Contains extended (LOW word) identifier of message buffer.</description>
  26876. <bitOffset>0</bitOffset>
  26877. <bitWidth>18</bitWidth>
  26878. <access>read-write</access>
  26879. </field>
  26880. <field>
  26881. <name>STD</name>
  26882. <description>Contains standard/extended (HIGH word) identifier of message buffer.</description>
  26883. <bitOffset>18</bitOffset>
  26884. <bitWidth>11</bitWidth>
  26885. <access>read-write</access>
  26886. </field>
  26887. <field>
  26888. <name>PRIO</name>
  26889. <description>Local priority. This 3-bit fieldis only used when LPRIO_EN bit is set in MCR and it only makes sense for Tx buffers. These bits are not transmitted. They are appended to the regular ID to define the transmission priority.</description>
  26890. <bitOffset>29</bitOffset>
  26891. <bitWidth>3</bitWidth>
  26892. <access>read-write</access>
  26893. </field>
  26894. </fields>
  26895. </register>
  26896. <register>
  26897. <name>WORD011</name>
  26898. <description>Message Buffer 11 WORD0 Register</description>
  26899. <addressOffset>0x138</addressOffset>
  26900. <size>32</size>
  26901. <access>read-write</access>
  26902. <resetValue>0</resetValue>
  26903. <resetMask>0xFFFFFFFF</resetMask>
  26904. <fields>
  26905. <field>
  26906. <name>DATA_BYTE_3</name>
  26907. <description>Data byte 3 of Rx/Tx frame.</description>
  26908. <bitOffset>0</bitOffset>
  26909. <bitWidth>8</bitWidth>
  26910. <access>read-write</access>
  26911. </field>
  26912. <field>
  26913. <name>DATA_BYTE_2</name>
  26914. <description>Data byte 2 of Rx/Tx frame.</description>
  26915. <bitOffset>8</bitOffset>
  26916. <bitWidth>8</bitWidth>
  26917. <access>read-write</access>
  26918. </field>
  26919. <field>
  26920. <name>DATA_BYTE_1</name>
  26921. <description>Data byte 1 of Rx/Tx frame.</description>
  26922. <bitOffset>16</bitOffset>
  26923. <bitWidth>8</bitWidth>
  26924. <access>read-write</access>
  26925. </field>
  26926. <field>
  26927. <name>DATA_BYTE_0</name>
  26928. <description>Data byte 0 of Rx/Tx frame.</description>
  26929. <bitOffset>24</bitOffset>
  26930. <bitWidth>8</bitWidth>
  26931. <access>read-write</access>
  26932. </field>
  26933. </fields>
  26934. </register>
  26935. <register>
  26936. <name>WORD111</name>
  26937. <description>Message Buffer 11 WORD1 Register</description>
  26938. <addressOffset>0x13C</addressOffset>
  26939. <size>32</size>
  26940. <access>read-write</access>
  26941. <resetValue>0</resetValue>
  26942. <resetMask>0xFFFFFFFF</resetMask>
  26943. <fields>
  26944. <field>
  26945. <name>DATA_BYTE_7</name>
  26946. <description>Data byte 7 of Rx/Tx frame.</description>
  26947. <bitOffset>0</bitOffset>
  26948. <bitWidth>8</bitWidth>
  26949. <access>read-write</access>
  26950. </field>
  26951. <field>
  26952. <name>DATA_BYTE_6</name>
  26953. <description>Data byte 6 of Rx/Tx frame.</description>
  26954. <bitOffset>8</bitOffset>
  26955. <bitWidth>8</bitWidth>
  26956. <access>read-write</access>
  26957. </field>
  26958. <field>
  26959. <name>DATA_BYTE_5</name>
  26960. <description>Data byte 5 of Rx/Tx frame.</description>
  26961. <bitOffset>16</bitOffset>
  26962. <bitWidth>8</bitWidth>
  26963. <access>read-write</access>
  26964. </field>
  26965. <field>
  26966. <name>DATA_BYTE_4</name>
  26967. <description>Data byte 4 of Rx/Tx frame.</description>
  26968. <bitOffset>24</bitOffset>
  26969. <bitWidth>8</bitWidth>
  26970. <access>read-write</access>
  26971. </field>
  26972. </fields>
  26973. </register>
  26974. <register>
  26975. <name>CS12</name>
  26976. <description>Message Buffer 12 CS Register</description>
  26977. <addressOffset>0x140</addressOffset>
  26978. <size>32</size>
  26979. <access>read-write</access>
  26980. <resetValue>0</resetValue>
  26981. <resetMask>0xFFFFFFFF</resetMask>
  26982. <fields>
  26983. <field>
  26984. <name>TIME_STAMP</name>
  26985. <description>Free-Running Counter Time stamp. This 16-bit field is a copy of the Free-Running Timer, captured for Tx and Rx frames at the time when the beginning of the Identifier field appears on the CAN bus.</description>
  26986. <bitOffset>0</bitOffset>
  26987. <bitWidth>16</bitWidth>
  26988. <access>read-write</access>
  26989. </field>
  26990. <field>
  26991. <name>DLC</name>
  26992. <description>Length of the data to be stored/transmitted.</description>
  26993. <bitOffset>16</bitOffset>
  26994. <bitWidth>4</bitWidth>
  26995. <access>read-write</access>
  26996. </field>
  26997. <field>
  26998. <name>RTR</name>
  26999. <description>Remote Transmission Request. One/zero for remote/data frame.</description>
  27000. <bitOffset>20</bitOffset>
  27001. <bitWidth>1</bitWidth>
  27002. <access>read-write</access>
  27003. </field>
  27004. <field>
  27005. <name>IDE</name>
  27006. <description>ID Extended. One/zero for extended/standard format frame.</description>
  27007. <bitOffset>21</bitOffset>
  27008. <bitWidth>1</bitWidth>
  27009. <access>read-write</access>
  27010. </field>
  27011. <field>
  27012. <name>SRR</name>
  27013. <description>Substitute Remote Request. Contains a fixed recessive bit.</description>
  27014. <bitOffset>22</bitOffset>
  27015. <bitWidth>1</bitWidth>
  27016. <access>read-write</access>
  27017. </field>
  27018. <field>
  27019. <name>CODE</name>
  27020. <description>Reserved</description>
  27021. <bitOffset>24</bitOffset>
  27022. <bitWidth>4</bitWidth>
  27023. <access>read-write</access>
  27024. </field>
  27025. </fields>
  27026. </register>
  27027. <register>
  27028. <name>ID12</name>
  27029. <description>Message Buffer 12 ID Register</description>
  27030. <addressOffset>0x144</addressOffset>
  27031. <size>32</size>
  27032. <access>read-write</access>
  27033. <resetValue>0</resetValue>
  27034. <resetMask>0xFFFFFFFF</resetMask>
  27035. <fields>
  27036. <field>
  27037. <name>EXT</name>
  27038. <description>Contains extended (LOW word) identifier of message buffer.</description>
  27039. <bitOffset>0</bitOffset>
  27040. <bitWidth>18</bitWidth>
  27041. <access>read-write</access>
  27042. </field>
  27043. <field>
  27044. <name>STD</name>
  27045. <description>Contains standard/extended (HIGH word) identifier of message buffer.</description>
  27046. <bitOffset>18</bitOffset>
  27047. <bitWidth>11</bitWidth>
  27048. <access>read-write</access>
  27049. </field>
  27050. <field>
  27051. <name>PRIO</name>
  27052. <description>Local priority. This 3-bit fieldis only used when LPRIO_EN bit is set in MCR and it only makes sense for Tx buffers. These bits are not transmitted. They are appended to the regular ID to define the transmission priority.</description>
  27053. <bitOffset>29</bitOffset>
  27054. <bitWidth>3</bitWidth>
  27055. <access>read-write</access>
  27056. </field>
  27057. </fields>
  27058. </register>
  27059. <register>
  27060. <name>WORD012</name>
  27061. <description>Message Buffer 12 WORD0 Register</description>
  27062. <addressOffset>0x148</addressOffset>
  27063. <size>32</size>
  27064. <access>read-write</access>
  27065. <resetValue>0</resetValue>
  27066. <resetMask>0xFFFFFFFF</resetMask>
  27067. <fields>
  27068. <field>
  27069. <name>DATA_BYTE_3</name>
  27070. <description>Data byte 3 of Rx/Tx frame.</description>
  27071. <bitOffset>0</bitOffset>
  27072. <bitWidth>8</bitWidth>
  27073. <access>read-write</access>
  27074. </field>
  27075. <field>
  27076. <name>DATA_BYTE_2</name>
  27077. <description>Data byte 2 of Rx/Tx frame.</description>
  27078. <bitOffset>8</bitOffset>
  27079. <bitWidth>8</bitWidth>
  27080. <access>read-write</access>
  27081. </field>
  27082. <field>
  27083. <name>DATA_BYTE_1</name>
  27084. <description>Data byte 1 of Rx/Tx frame.</description>
  27085. <bitOffset>16</bitOffset>
  27086. <bitWidth>8</bitWidth>
  27087. <access>read-write</access>
  27088. </field>
  27089. <field>
  27090. <name>DATA_BYTE_0</name>
  27091. <description>Data byte 0 of Rx/Tx frame.</description>
  27092. <bitOffset>24</bitOffset>
  27093. <bitWidth>8</bitWidth>
  27094. <access>read-write</access>
  27095. </field>
  27096. </fields>
  27097. </register>
  27098. <register>
  27099. <name>WORD112</name>
  27100. <description>Message Buffer 12 WORD1 Register</description>
  27101. <addressOffset>0x14C</addressOffset>
  27102. <size>32</size>
  27103. <access>read-write</access>
  27104. <resetValue>0</resetValue>
  27105. <resetMask>0xFFFFFFFF</resetMask>
  27106. <fields>
  27107. <field>
  27108. <name>DATA_BYTE_7</name>
  27109. <description>Data byte 7 of Rx/Tx frame.</description>
  27110. <bitOffset>0</bitOffset>
  27111. <bitWidth>8</bitWidth>
  27112. <access>read-write</access>
  27113. </field>
  27114. <field>
  27115. <name>DATA_BYTE_6</name>
  27116. <description>Data byte 6 of Rx/Tx frame.</description>
  27117. <bitOffset>8</bitOffset>
  27118. <bitWidth>8</bitWidth>
  27119. <access>read-write</access>
  27120. </field>
  27121. <field>
  27122. <name>DATA_BYTE_5</name>
  27123. <description>Data byte 5 of Rx/Tx frame.</description>
  27124. <bitOffset>16</bitOffset>
  27125. <bitWidth>8</bitWidth>
  27126. <access>read-write</access>
  27127. </field>
  27128. <field>
  27129. <name>DATA_BYTE_4</name>
  27130. <description>Data byte 4 of Rx/Tx frame.</description>
  27131. <bitOffset>24</bitOffset>
  27132. <bitWidth>8</bitWidth>
  27133. <access>read-write</access>
  27134. </field>
  27135. </fields>
  27136. </register>
  27137. <register>
  27138. <name>CS13</name>
  27139. <description>Message Buffer 13 CS Register</description>
  27140. <addressOffset>0x150</addressOffset>
  27141. <size>32</size>
  27142. <access>read-write</access>
  27143. <resetValue>0</resetValue>
  27144. <resetMask>0xFFFFFFFF</resetMask>
  27145. <fields>
  27146. <field>
  27147. <name>TIME_STAMP</name>
  27148. <description>Free-Running Counter Time stamp. This 16-bit field is a copy of the Free-Running Timer, captured for Tx and Rx frames at the time when the beginning of the Identifier field appears on the CAN bus.</description>
  27149. <bitOffset>0</bitOffset>
  27150. <bitWidth>16</bitWidth>
  27151. <access>read-write</access>
  27152. </field>
  27153. <field>
  27154. <name>DLC</name>
  27155. <description>Length of the data to be stored/transmitted.</description>
  27156. <bitOffset>16</bitOffset>
  27157. <bitWidth>4</bitWidth>
  27158. <access>read-write</access>
  27159. </field>
  27160. <field>
  27161. <name>RTR</name>
  27162. <description>Remote Transmission Request. One/zero for remote/data frame.</description>
  27163. <bitOffset>20</bitOffset>
  27164. <bitWidth>1</bitWidth>
  27165. <access>read-write</access>
  27166. </field>
  27167. <field>
  27168. <name>IDE</name>
  27169. <description>ID Extended. One/zero for extended/standard format frame.</description>
  27170. <bitOffset>21</bitOffset>
  27171. <bitWidth>1</bitWidth>
  27172. <access>read-write</access>
  27173. </field>
  27174. <field>
  27175. <name>SRR</name>
  27176. <description>Substitute Remote Request. Contains a fixed recessive bit.</description>
  27177. <bitOffset>22</bitOffset>
  27178. <bitWidth>1</bitWidth>
  27179. <access>read-write</access>
  27180. </field>
  27181. <field>
  27182. <name>CODE</name>
  27183. <description>Reserved</description>
  27184. <bitOffset>24</bitOffset>
  27185. <bitWidth>4</bitWidth>
  27186. <access>read-write</access>
  27187. </field>
  27188. </fields>
  27189. </register>
  27190. <register>
  27191. <name>ID13</name>
  27192. <description>Message Buffer 13 ID Register</description>
  27193. <addressOffset>0x154</addressOffset>
  27194. <size>32</size>
  27195. <access>read-write</access>
  27196. <resetValue>0</resetValue>
  27197. <resetMask>0xFFFFFFFF</resetMask>
  27198. <fields>
  27199. <field>
  27200. <name>EXT</name>
  27201. <description>Contains extended (LOW word) identifier of message buffer.</description>
  27202. <bitOffset>0</bitOffset>
  27203. <bitWidth>18</bitWidth>
  27204. <access>read-write</access>
  27205. </field>
  27206. <field>
  27207. <name>STD</name>
  27208. <description>Contains standard/extended (HIGH word) identifier of message buffer.</description>
  27209. <bitOffset>18</bitOffset>
  27210. <bitWidth>11</bitWidth>
  27211. <access>read-write</access>
  27212. </field>
  27213. <field>
  27214. <name>PRIO</name>
  27215. <description>Local priority. This 3-bit fieldis only used when LPRIO_EN bit is set in MCR and it only makes sense for Tx buffers. These bits are not transmitted. They are appended to the regular ID to define the transmission priority.</description>
  27216. <bitOffset>29</bitOffset>
  27217. <bitWidth>3</bitWidth>
  27218. <access>read-write</access>
  27219. </field>
  27220. </fields>
  27221. </register>
  27222. <register>
  27223. <name>WORD013</name>
  27224. <description>Message Buffer 13 WORD0 Register</description>
  27225. <addressOffset>0x158</addressOffset>
  27226. <size>32</size>
  27227. <access>read-write</access>
  27228. <resetValue>0</resetValue>
  27229. <resetMask>0xFFFFFFFF</resetMask>
  27230. <fields>
  27231. <field>
  27232. <name>DATA_BYTE_3</name>
  27233. <description>Data byte 3 of Rx/Tx frame.</description>
  27234. <bitOffset>0</bitOffset>
  27235. <bitWidth>8</bitWidth>
  27236. <access>read-write</access>
  27237. </field>
  27238. <field>
  27239. <name>DATA_BYTE_2</name>
  27240. <description>Data byte 2 of Rx/Tx frame.</description>
  27241. <bitOffset>8</bitOffset>
  27242. <bitWidth>8</bitWidth>
  27243. <access>read-write</access>
  27244. </field>
  27245. <field>
  27246. <name>DATA_BYTE_1</name>
  27247. <description>Data byte 1 of Rx/Tx frame.</description>
  27248. <bitOffset>16</bitOffset>
  27249. <bitWidth>8</bitWidth>
  27250. <access>read-write</access>
  27251. </field>
  27252. <field>
  27253. <name>DATA_BYTE_0</name>
  27254. <description>Data byte 0 of Rx/Tx frame.</description>
  27255. <bitOffset>24</bitOffset>
  27256. <bitWidth>8</bitWidth>
  27257. <access>read-write</access>
  27258. </field>
  27259. </fields>
  27260. </register>
  27261. <register>
  27262. <name>WORD113</name>
  27263. <description>Message Buffer 13 WORD1 Register</description>
  27264. <addressOffset>0x15C</addressOffset>
  27265. <size>32</size>
  27266. <access>read-write</access>
  27267. <resetValue>0</resetValue>
  27268. <resetMask>0xFFFFFFFF</resetMask>
  27269. <fields>
  27270. <field>
  27271. <name>DATA_BYTE_7</name>
  27272. <description>Data byte 7 of Rx/Tx frame.</description>
  27273. <bitOffset>0</bitOffset>
  27274. <bitWidth>8</bitWidth>
  27275. <access>read-write</access>
  27276. </field>
  27277. <field>
  27278. <name>DATA_BYTE_6</name>
  27279. <description>Data byte 6 of Rx/Tx frame.</description>
  27280. <bitOffset>8</bitOffset>
  27281. <bitWidth>8</bitWidth>
  27282. <access>read-write</access>
  27283. </field>
  27284. <field>
  27285. <name>DATA_BYTE_5</name>
  27286. <description>Data byte 5 of Rx/Tx frame.</description>
  27287. <bitOffset>16</bitOffset>
  27288. <bitWidth>8</bitWidth>
  27289. <access>read-write</access>
  27290. </field>
  27291. <field>
  27292. <name>DATA_BYTE_4</name>
  27293. <description>Data byte 4 of Rx/Tx frame.</description>
  27294. <bitOffset>24</bitOffset>
  27295. <bitWidth>8</bitWidth>
  27296. <access>read-write</access>
  27297. </field>
  27298. </fields>
  27299. </register>
  27300. <register>
  27301. <name>CS14</name>
  27302. <description>Message Buffer 14 CS Register</description>
  27303. <addressOffset>0x160</addressOffset>
  27304. <size>32</size>
  27305. <access>read-write</access>
  27306. <resetValue>0</resetValue>
  27307. <resetMask>0xFFFFFFFF</resetMask>
  27308. <fields>
  27309. <field>
  27310. <name>TIME_STAMP</name>
  27311. <description>Free-Running Counter Time stamp. This 16-bit field is a copy of the Free-Running Timer, captured for Tx and Rx frames at the time when the beginning of the Identifier field appears on the CAN bus.</description>
  27312. <bitOffset>0</bitOffset>
  27313. <bitWidth>16</bitWidth>
  27314. <access>read-write</access>
  27315. </field>
  27316. <field>
  27317. <name>DLC</name>
  27318. <description>Length of the data to be stored/transmitted.</description>
  27319. <bitOffset>16</bitOffset>
  27320. <bitWidth>4</bitWidth>
  27321. <access>read-write</access>
  27322. </field>
  27323. <field>
  27324. <name>RTR</name>
  27325. <description>Remote Transmission Request. One/zero for remote/data frame.</description>
  27326. <bitOffset>20</bitOffset>
  27327. <bitWidth>1</bitWidth>
  27328. <access>read-write</access>
  27329. </field>
  27330. <field>
  27331. <name>IDE</name>
  27332. <description>ID Extended. One/zero for extended/standard format frame.</description>
  27333. <bitOffset>21</bitOffset>
  27334. <bitWidth>1</bitWidth>
  27335. <access>read-write</access>
  27336. </field>
  27337. <field>
  27338. <name>SRR</name>
  27339. <description>Substitute Remote Request. Contains a fixed recessive bit.</description>
  27340. <bitOffset>22</bitOffset>
  27341. <bitWidth>1</bitWidth>
  27342. <access>read-write</access>
  27343. </field>
  27344. <field>
  27345. <name>CODE</name>
  27346. <description>Reserved</description>
  27347. <bitOffset>24</bitOffset>
  27348. <bitWidth>4</bitWidth>
  27349. <access>read-write</access>
  27350. </field>
  27351. </fields>
  27352. </register>
  27353. <register>
  27354. <name>ID14</name>
  27355. <description>Message Buffer 14 ID Register</description>
  27356. <addressOffset>0x164</addressOffset>
  27357. <size>32</size>
  27358. <access>read-write</access>
  27359. <resetValue>0</resetValue>
  27360. <resetMask>0xFFFFFFFF</resetMask>
  27361. <fields>
  27362. <field>
  27363. <name>EXT</name>
  27364. <description>Contains extended (LOW word) identifier of message buffer.</description>
  27365. <bitOffset>0</bitOffset>
  27366. <bitWidth>18</bitWidth>
  27367. <access>read-write</access>
  27368. </field>
  27369. <field>
  27370. <name>STD</name>
  27371. <description>Contains standard/extended (HIGH word) identifier of message buffer.</description>
  27372. <bitOffset>18</bitOffset>
  27373. <bitWidth>11</bitWidth>
  27374. <access>read-write</access>
  27375. </field>
  27376. <field>
  27377. <name>PRIO</name>
  27378. <description>Local priority. This 3-bit fieldis only used when LPRIO_EN bit is set in MCR and it only makes sense for Tx buffers. These bits are not transmitted. They are appended to the regular ID to define the transmission priority.</description>
  27379. <bitOffset>29</bitOffset>
  27380. <bitWidth>3</bitWidth>
  27381. <access>read-write</access>
  27382. </field>
  27383. </fields>
  27384. </register>
  27385. <register>
  27386. <name>WORD014</name>
  27387. <description>Message Buffer 14 WORD0 Register</description>
  27388. <addressOffset>0x168</addressOffset>
  27389. <size>32</size>
  27390. <access>read-write</access>
  27391. <resetValue>0</resetValue>
  27392. <resetMask>0xFFFFFFFF</resetMask>
  27393. <fields>
  27394. <field>
  27395. <name>DATA_BYTE_3</name>
  27396. <description>Data byte 3 of Rx/Tx frame.</description>
  27397. <bitOffset>0</bitOffset>
  27398. <bitWidth>8</bitWidth>
  27399. <access>read-write</access>
  27400. </field>
  27401. <field>
  27402. <name>DATA_BYTE_2</name>
  27403. <description>Data byte 2 of Rx/Tx frame.</description>
  27404. <bitOffset>8</bitOffset>
  27405. <bitWidth>8</bitWidth>
  27406. <access>read-write</access>
  27407. </field>
  27408. <field>
  27409. <name>DATA_BYTE_1</name>
  27410. <description>Data byte 1 of Rx/Tx frame.</description>
  27411. <bitOffset>16</bitOffset>
  27412. <bitWidth>8</bitWidth>
  27413. <access>read-write</access>
  27414. </field>
  27415. <field>
  27416. <name>DATA_BYTE_0</name>
  27417. <description>Data byte 0 of Rx/Tx frame.</description>
  27418. <bitOffset>24</bitOffset>
  27419. <bitWidth>8</bitWidth>
  27420. <access>read-write</access>
  27421. </field>
  27422. </fields>
  27423. </register>
  27424. <register>
  27425. <name>WORD114</name>
  27426. <description>Message Buffer 14 WORD1 Register</description>
  27427. <addressOffset>0x16C</addressOffset>
  27428. <size>32</size>
  27429. <access>read-write</access>
  27430. <resetValue>0</resetValue>
  27431. <resetMask>0xFFFFFFFF</resetMask>
  27432. <fields>
  27433. <field>
  27434. <name>DATA_BYTE_7</name>
  27435. <description>Data byte 7 of Rx/Tx frame.</description>
  27436. <bitOffset>0</bitOffset>
  27437. <bitWidth>8</bitWidth>
  27438. <access>read-write</access>
  27439. </field>
  27440. <field>
  27441. <name>DATA_BYTE_6</name>
  27442. <description>Data byte 6 of Rx/Tx frame.</description>
  27443. <bitOffset>8</bitOffset>
  27444. <bitWidth>8</bitWidth>
  27445. <access>read-write</access>
  27446. </field>
  27447. <field>
  27448. <name>DATA_BYTE_5</name>
  27449. <description>Data byte 5 of Rx/Tx frame.</description>
  27450. <bitOffset>16</bitOffset>
  27451. <bitWidth>8</bitWidth>
  27452. <access>read-write</access>
  27453. </field>
  27454. <field>
  27455. <name>DATA_BYTE_4</name>
  27456. <description>Data byte 4 of Rx/Tx frame.</description>
  27457. <bitOffset>24</bitOffset>
  27458. <bitWidth>8</bitWidth>
  27459. <access>read-write</access>
  27460. </field>
  27461. </fields>
  27462. </register>
  27463. <register>
  27464. <name>CS15</name>
  27465. <description>Message Buffer 15 CS Register</description>
  27466. <addressOffset>0x170</addressOffset>
  27467. <size>32</size>
  27468. <access>read-write</access>
  27469. <resetValue>0</resetValue>
  27470. <resetMask>0xFFFFFFFF</resetMask>
  27471. <fields>
  27472. <field>
  27473. <name>TIME_STAMP</name>
  27474. <description>Free-Running Counter Time stamp. This 16-bit field is a copy of the Free-Running Timer, captured for Tx and Rx frames at the time when the beginning of the Identifier field appears on the CAN bus.</description>
  27475. <bitOffset>0</bitOffset>
  27476. <bitWidth>16</bitWidth>
  27477. <access>read-write</access>
  27478. </field>
  27479. <field>
  27480. <name>DLC</name>
  27481. <description>Length of the data to be stored/transmitted.</description>
  27482. <bitOffset>16</bitOffset>
  27483. <bitWidth>4</bitWidth>
  27484. <access>read-write</access>
  27485. </field>
  27486. <field>
  27487. <name>RTR</name>
  27488. <description>Remote Transmission Request. One/zero for remote/data frame.</description>
  27489. <bitOffset>20</bitOffset>
  27490. <bitWidth>1</bitWidth>
  27491. <access>read-write</access>
  27492. </field>
  27493. <field>
  27494. <name>IDE</name>
  27495. <description>ID Extended. One/zero for extended/standard format frame.</description>
  27496. <bitOffset>21</bitOffset>
  27497. <bitWidth>1</bitWidth>
  27498. <access>read-write</access>
  27499. </field>
  27500. <field>
  27501. <name>SRR</name>
  27502. <description>Substitute Remote Request. Contains a fixed recessive bit.</description>
  27503. <bitOffset>22</bitOffset>
  27504. <bitWidth>1</bitWidth>
  27505. <access>read-write</access>
  27506. </field>
  27507. <field>
  27508. <name>CODE</name>
  27509. <description>Reserved</description>
  27510. <bitOffset>24</bitOffset>
  27511. <bitWidth>4</bitWidth>
  27512. <access>read-write</access>
  27513. </field>
  27514. </fields>
  27515. </register>
  27516. <register>
  27517. <name>ID15</name>
  27518. <description>Message Buffer 15 ID Register</description>
  27519. <addressOffset>0x174</addressOffset>
  27520. <size>32</size>
  27521. <access>read-write</access>
  27522. <resetValue>0</resetValue>
  27523. <resetMask>0xFFFFFFFF</resetMask>
  27524. <fields>
  27525. <field>
  27526. <name>EXT</name>
  27527. <description>Contains extended (LOW word) identifier of message buffer.</description>
  27528. <bitOffset>0</bitOffset>
  27529. <bitWidth>18</bitWidth>
  27530. <access>read-write</access>
  27531. </field>
  27532. <field>
  27533. <name>STD</name>
  27534. <description>Contains standard/extended (HIGH word) identifier of message buffer.</description>
  27535. <bitOffset>18</bitOffset>
  27536. <bitWidth>11</bitWidth>
  27537. <access>read-write</access>
  27538. </field>
  27539. <field>
  27540. <name>PRIO</name>
  27541. <description>Local priority. This 3-bit fieldis only used when LPRIO_EN bit is set in MCR and it only makes sense for Tx buffers. These bits are not transmitted. They are appended to the regular ID to define the transmission priority.</description>
  27542. <bitOffset>29</bitOffset>
  27543. <bitWidth>3</bitWidth>
  27544. <access>read-write</access>
  27545. </field>
  27546. </fields>
  27547. </register>
  27548. <register>
  27549. <name>WORD015</name>
  27550. <description>Message Buffer 15 WORD0 Register</description>
  27551. <addressOffset>0x178</addressOffset>
  27552. <size>32</size>
  27553. <access>read-write</access>
  27554. <resetValue>0</resetValue>
  27555. <resetMask>0xFFFFFFFF</resetMask>
  27556. <fields>
  27557. <field>
  27558. <name>DATA_BYTE_3</name>
  27559. <description>Data byte 3 of Rx/Tx frame.</description>
  27560. <bitOffset>0</bitOffset>
  27561. <bitWidth>8</bitWidth>
  27562. <access>read-write</access>
  27563. </field>
  27564. <field>
  27565. <name>DATA_BYTE_2</name>
  27566. <description>Data byte 2 of Rx/Tx frame.</description>
  27567. <bitOffset>8</bitOffset>
  27568. <bitWidth>8</bitWidth>
  27569. <access>read-write</access>
  27570. </field>
  27571. <field>
  27572. <name>DATA_BYTE_1</name>
  27573. <description>Data byte 1 of Rx/Tx frame.</description>
  27574. <bitOffset>16</bitOffset>
  27575. <bitWidth>8</bitWidth>
  27576. <access>read-write</access>
  27577. </field>
  27578. <field>
  27579. <name>DATA_BYTE_0</name>
  27580. <description>Data byte 0 of Rx/Tx frame.</description>
  27581. <bitOffset>24</bitOffset>
  27582. <bitWidth>8</bitWidth>
  27583. <access>read-write</access>
  27584. </field>
  27585. </fields>
  27586. </register>
  27587. <register>
  27588. <name>WORD115</name>
  27589. <description>Message Buffer 15 WORD1 Register</description>
  27590. <addressOffset>0x17C</addressOffset>
  27591. <size>32</size>
  27592. <access>read-write</access>
  27593. <resetValue>0</resetValue>
  27594. <resetMask>0xFFFFFFFF</resetMask>
  27595. <fields>
  27596. <field>
  27597. <name>DATA_BYTE_7</name>
  27598. <description>Data byte 7 of Rx/Tx frame.</description>
  27599. <bitOffset>0</bitOffset>
  27600. <bitWidth>8</bitWidth>
  27601. <access>read-write</access>
  27602. </field>
  27603. <field>
  27604. <name>DATA_BYTE_6</name>
  27605. <description>Data byte 6 of Rx/Tx frame.</description>
  27606. <bitOffset>8</bitOffset>
  27607. <bitWidth>8</bitWidth>
  27608. <access>read-write</access>
  27609. </field>
  27610. <field>
  27611. <name>DATA_BYTE_5</name>
  27612. <description>Data byte 5 of Rx/Tx frame.</description>
  27613. <bitOffset>16</bitOffset>
  27614. <bitWidth>8</bitWidth>
  27615. <access>read-write</access>
  27616. </field>
  27617. <field>
  27618. <name>DATA_BYTE_4</name>
  27619. <description>Data byte 4 of Rx/Tx frame.</description>
  27620. <bitOffset>24</bitOffset>
  27621. <bitWidth>8</bitWidth>
  27622. <access>read-write</access>
  27623. </field>
  27624. </fields>
  27625. </register>
  27626. <register>
  27627. <dim>16</dim>
  27628. <dimIncrement>0x4</dimIncrement>
  27629. <dimIndex>0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15</dimIndex>
  27630. <name>RXIMR%s</name>
  27631. <description>Rx Individual Mask Registers</description>
  27632. <addressOffset>0x880</addressOffset>
  27633. <size>32</size>
  27634. <access>read-write</access>
  27635. <resetValue>0</resetValue>
  27636. <resetMask>0</resetMask>
  27637. <fields>
  27638. <field>
  27639. <name>MI</name>
  27640. <description>Individual Mask Bits</description>
  27641. <bitOffset>0</bitOffset>
  27642. <bitWidth>32</bitWidth>
  27643. <access>read-write</access>
  27644. <enumeratedValues>
  27645. <enumeratedValue>
  27646. <name>0</name>
  27647. <description>The corresponding bit in the filter is &quot;don&apos;t care.&quot;</description>
  27648. <value>#0</value>
  27649. </enumeratedValue>
  27650. <enumeratedValue>
  27651. <name>1</name>
  27652. <description>The corresponding bit in the filter is checked.</description>
  27653. <value>#1</value>
  27654. </enumeratedValue>
  27655. </enumeratedValues>
  27656. </field>
  27657. </fields>
  27658. </register>
  27659. </registers>
  27660. </peripheral>
  27661. <peripheral>
  27662. <name>RNG</name>
  27663. <description>Random Number Generator Accelerator</description>
  27664. <prependToName>RNG_</prependToName>
  27665. <baseAddress>0x40029000</baseAddress>
  27666. <addressBlock>
  27667. <offset>0</offset>
  27668. <size>0x10</size>
  27669. <usage>registers</usage>
  27670. </addressBlock>
  27671. <interrupt>
  27672. <name>RNG</name>
  27673. <value>23</value>
  27674. </interrupt>
  27675. <registers>
  27676. <register>
  27677. <name>CR</name>
  27678. <description>RNGA Control Register</description>
  27679. <addressOffset>0</addressOffset>
  27680. <size>32</size>
  27681. <access>read-write</access>
  27682. <resetValue>0</resetValue>
  27683. <resetMask>0xFFFFFFFF</resetMask>
  27684. <fields>
  27685. <field>
  27686. <name>GO</name>
  27687. <description>Go</description>
  27688. <bitOffset>0</bitOffset>
  27689. <bitWidth>1</bitWidth>
  27690. <access>read-write</access>
  27691. <enumeratedValues>
  27692. <enumeratedValue>
  27693. <name>0</name>
  27694. <description>Disabled</description>
  27695. <value>#0</value>
  27696. </enumeratedValue>
  27697. <enumeratedValue>
  27698. <name>1</name>
  27699. <description>Enabled</description>
  27700. <value>#1</value>
  27701. </enumeratedValue>
  27702. </enumeratedValues>
  27703. </field>
  27704. <field>
  27705. <name>HA</name>
  27706. <description>High Assurance</description>
  27707. <bitOffset>1</bitOffset>
  27708. <bitWidth>1</bitWidth>
  27709. <access>read-write</access>
  27710. <enumeratedValues>
  27711. <enumeratedValue>
  27712. <name>0</name>
  27713. <description>Disabled</description>
  27714. <value>#0</value>
  27715. </enumeratedValue>
  27716. <enumeratedValue>
  27717. <name>1</name>
  27718. <description>Enabled</description>
  27719. <value>#1</value>
  27720. </enumeratedValue>
  27721. </enumeratedValues>
  27722. </field>
  27723. <field>
  27724. <name>INTM</name>
  27725. <description>Interrupt Mask</description>
  27726. <bitOffset>2</bitOffset>
  27727. <bitWidth>1</bitWidth>
  27728. <access>read-write</access>
  27729. <enumeratedValues>
  27730. <enumeratedValue>
  27731. <name>0</name>
  27732. <description>Not masked</description>
  27733. <value>#0</value>
  27734. </enumeratedValue>
  27735. <enumeratedValue>
  27736. <name>1</name>
  27737. <description>Masked</description>
  27738. <value>#1</value>
  27739. </enumeratedValue>
  27740. </enumeratedValues>
  27741. </field>
  27742. <field>
  27743. <name>CLRI</name>
  27744. <description>Clear Interrupt</description>
  27745. <bitOffset>3</bitOffset>
  27746. <bitWidth>1</bitWidth>
  27747. <access>write-only</access>
  27748. <enumeratedValues>
  27749. <enumeratedValue>
  27750. <name>0</name>
  27751. <description>Do not clear the interrupt.</description>
  27752. <value>#0</value>
  27753. </enumeratedValue>
  27754. <enumeratedValue>
  27755. <name>1</name>
  27756. <description>Clear the interrupt. When you write 1 to this field, RNGA then resets the error-interrupt indicator (SR[ERRI]). This bit always reads as 0.</description>
  27757. <value>#1</value>
  27758. </enumeratedValue>
  27759. </enumeratedValues>
  27760. </field>
  27761. <field>
  27762. <name>SLP</name>
  27763. <description>Sleep</description>
  27764. <bitOffset>4</bitOffset>
  27765. <bitWidth>1</bitWidth>
  27766. <access>read-write</access>
  27767. <enumeratedValues>
  27768. <enumeratedValue>
  27769. <name>0</name>
  27770. <description>Normal mode</description>
  27771. <value>#0</value>
  27772. </enumeratedValue>
  27773. <enumeratedValue>
  27774. <name>1</name>
  27775. <description>Sleep (low-power) mode</description>
  27776. <value>#1</value>
  27777. </enumeratedValue>
  27778. </enumeratedValues>
  27779. </field>
  27780. </fields>
  27781. </register>
  27782. <register>
  27783. <name>SR</name>
  27784. <description>RNGA Status Register</description>
  27785. <addressOffset>0x4</addressOffset>
  27786. <size>32</size>
  27787. <access>read-only</access>
  27788. <resetValue>0x10000</resetValue>
  27789. <resetMask>0xFFFFFFFF</resetMask>
  27790. <fields>
  27791. <field>
  27792. <name>SECV</name>
  27793. <description>Security Violation</description>
  27794. <bitOffset>0</bitOffset>
  27795. <bitWidth>1</bitWidth>
  27796. <access>read-only</access>
  27797. <enumeratedValues>
  27798. <enumeratedValue>
  27799. <name>0</name>
  27800. <description>No security violation</description>
  27801. <value>#0</value>
  27802. </enumeratedValue>
  27803. <enumeratedValue>
  27804. <name>1</name>
  27805. <description>Security violation</description>
  27806. <value>#1</value>
  27807. </enumeratedValue>
  27808. </enumeratedValues>
  27809. </field>
  27810. <field>
  27811. <name>LRS</name>
  27812. <description>Last Read Status</description>
  27813. <bitOffset>1</bitOffset>
  27814. <bitWidth>1</bitWidth>
  27815. <access>read-only</access>
  27816. <enumeratedValues>
  27817. <enumeratedValue>
  27818. <name>0</name>
  27819. <description>No underflow</description>
  27820. <value>#0</value>
  27821. </enumeratedValue>
  27822. <enumeratedValue>
  27823. <name>1</name>
  27824. <description>Underflow</description>
  27825. <value>#1</value>
  27826. </enumeratedValue>
  27827. </enumeratedValues>
  27828. </field>
  27829. <field>
  27830. <name>ORU</name>
  27831. <description>Output Register Underflow</description>
  27832. <bitOffset>2</bitOffset>
  27833. <bitWidth>1</bitWidth>
  27834. <access>read-only</access>
  27835. <enumeratedValues>
  27836. <enumeratedValue>
  27837. <name>0</name>
  27838. <description>No underflow</description>
  27839. <value>#0</value>
  27840. </enumeratedValue>
  27841. <enumeratedValue>
  27842. <name>1</name>
  27843. <description>Underflow</description>
  27844. <value>#1</value>
  27845. </enumeratedValue>
  27846. </enumeratedValues>
  27847. </field>
  27848. <field>
  27849. <name>ERRI</name>
  27850. <description>Error Interrupt</description>
  27851. <bitOffset>3</bitOffset>
  27852. <bitWidth>1</bitWidth>
  27853. <access>read-only</access>
  27854. <enumeratedValues>
  27855. <enumeratedValue>
  27856. <name>0</name>
  27857. <description>No underflow</description>
  27858. <value>#0</value>
  27859. </enumeratedValue>
  27860. <enumeratedValue>
  27861. <name>1</name>
  27862. <description>Underflow</description>
  27863. <value>#1</value>
  27864. </enumeratedValue>
  27865. </enumeratedValues>
  27866. </field>
  27867. <field>
  27868. <name>SLP</name>
  27869. <description>Sleep</description>
  27870. <bitOffset>4</bitOffset>
  27871. <bitWidth>1</bitWidth>
  27872. <access>read-only</access>
  27873. <enumeratedValues>
  27874. <enumeratedValue>
  27875. <name>0</name>
  27876. <description>Normal mode</description>
  27877. <value>#0</value>
  27878. </enumeratedValue>
  27879. <enumeratedValue>
  27880. <name>1</name>
  27881. <description>Sleep (low-power) mode</description>
  27882. <value>#1</value>
  27883. </enumeratedValue>
  27884. </enumeratedValues>
  27885. </field>
  27886. <field>
  27887. <name>OREG_LVL</name>
  27888. <description>Output Register Level</description>
  27889. <bitOffset>8</bitOffset>
  27890. <bitWidth>8</bitWidth>
  27891. <access>read-only</access>
  27892. <enumeratedValues>
  27893. <enumeratedValue>
  27894. <name>0</name>
  27895. <description>No words (empty)</description>
  27896. <value>#0</value>
  27897. </enumeratedValue>
  27898. <enumeratedValue>
  27899. <name>1</name>
  27900. <description>One word (valid)</description>
  27901. <value>#1</value>
  27902. </enumeratedValue>
  27903. </enumeratedValues>
  27904. </field>
  27905. <field>
  27906. <name>OREG_SIZE</name>
  27907. <description>Output Register Size</description>
  27908. <bitOffset>16</bitOffset>
  27909. <bitWidth>8</bitWidth>
  27910. <access>read-only</access>
  27911. <enumeratedValues>
  27912. <enumeratedValue>
  27913. <name>1</name>
  27914. <description>One word (this value is fixed)</description>
  27915. <value>#1</value>
  27916. </enumeratedValue>
  27917. </enumeratedValues>
  27918. </field>
  27919. </fields>
  27920. </register>
  27921. <register>
  27922. <name>ER</name>
  27923. <description>RNGA Entropy Register</description>
  27924. <addressOffset>0x8</addressOffset>
  27925. <size>32</size>
  27926. <access>write-only</access>
  27927. <resetValue>0</resetValue>
  27928. <resetMask>0xFFFFFFFF</resetMask>
  27929. <fields>
  27930. <field>
  27931. <name>EXT_ENT</name>
  27932. <description>External Entropy</description>
  27933. <bitOffset>0</bitOffset>
  27934. <bitWidth>32</bitWidth>
  27935. <access>write-only</access>
  27936. </field>
  27937. </fields>
  27938. </register>
  27939. <register>
  27940. <name>OR</name>
  27941. <description>RNGA Output Register</description>
  27942. <addressOffset>0xC</addressOffset>
  27943. <size>32</size>
  27944. <access>read-only</access>
  27945. <resetValue>0</resetValue>
  27946. <resetMask>0xFFFFFFFF</resetMask>
  27947. <fields>
  27948. <field>
  27949. <name>RANDOUT</name>
  27950. <description>Random Output</description>
  27951. <bitOffset>0</bitOffset>
  27952. <bitWidth>32</bitWidth>
  27953. <access>read-only</access>
  27954. <enumeratedValues>
  27955. <enumeratedValue>
  27956. <name>0</name>
  27957. <description>Invalid data (if you read this field when it is 0 and SR[OREG_LVL] is 0, RNGA then writes 1 to SR[ERRI], SR[ORU], and SR[LRS]; when the error interrupt is not masked (CR[INTM]=0), RNGA also asserts an error interrupt request to the interrupt controller).</description>
  27958. <value>#0</value>
  27959. </enumeratedValue>
  27960. </enumeratedValues>
  27961. </field>
  27962. </fields>
  27963. </register>
  27964. </registers>
  27965. </peripheral>
  27966. <peripheral>
  27967. <name>SPI0</name>
  27968. <description>Serial Peripheral Interface</description>
  27969. <groupName>SPI</groupName>
  27970. <prependToName>SPI0_</prependToName>
  27971. <baseAddress>0x4002C000</baseAddress>
  27972. <addressBlock>
  27973. <offset>0</offset>
  27974. <size>0x8C</size>
  27975. <usage>registers</usage>
  27976. </addressBlock>
  27977. <interrupt>
  27978. <name>SPI0</name>
  27979. <value>26</value>
  27980. </interrupt>
  27981. <registers>
  27982. <register>
  27983. <name>MCR</name>
  27984. <description>Module Configuration Register</description>
  27985. <addressOffset>0</addressOffset>
  27986. <size>32</size>
  27987. <access>read-write</access>
  27988. <resetValue>0x4001</resetValue>
  27989. <resetMask>0xFFFFFFFF</resetMask>
  27990. <fields>
  27991. <field>
  27992. <name>HALT</name>
  27993. <description>Halt</description>
  27994. <bitOffset>0</bitOffset>
  27995. <bitWidth>1</bitWidth>
  27996. <access>read-write</access>
  27997. <enumeratedValues>
  27998. <enumeratedValue>
  27999. <name>0</name>
  28000. <description>Start transfers.</description>
  28001. <value>#0</value>
  28002. </enumeratedValue>
  28003. <enumeratedValue>
  28004. <name>1</name>
  28005. <description>Stop transfers.</description>
  28006. <value>#1</value>
  28007. </enumeratedValue>
  28008. </enumeratedValues>
  28009. </field>
  28010. <field>
  28011. <name>SMPL_PT</name>
  28012. <description>Sample Point</description>
  28013. <bitOffset>8</bitOffset>
  28014. <bitWidth>2</bitWidth>
  28015. <access>read-write</access>
  28016. <enumeratedValues>
  28017. <enumeratedValue>
  28018. <name>00</name>
  28019. <description>0 protocol clock cycles between SCK edge and SIN sample</description>
  28020. <value>#00</value>
  28021. </enumeratedValue>
  28022. <enumeratedValue>
  28023. <name>01</name>
  28024. <description>1 protocol clock cycle between SCK edge and SIN sample</description>
  28025. <value>#01</value>
  28026. </enumeratedValue>
  28027. <enumeratedValue>
  28028. <name>10</name>
  28029. <description>2 protocol clock cycles between SCK edge and SIN sample</description>
  28030. <value>#10</value>
  28031. </enumeratedValue>
  28032. </enumeratedValues>
  28033. </field>
  28034. <field>
  28035. <name>CLR_RXF</name>
  28036. <description>Flushes the RX FIFO</description>
  28037. <bitOffset>10</bitOffset>
  28038. <bitWidth>1</bitWidth>
  28039. <access>write-only</access>
  28040. <enumeratedValues>
  28041. <enumeratedValue>
  28042. <name>0</name>
  28043. <description>Do not clear the RX FIFO counter.</description>
  28044. <value>#0</value>
  28045. </enumeratedValue>
  28046. <enumeratedValue>
  28047. <name>1</name>
  28048. <description>Clear the RX FIFO counter.</description>
  28049. <value>#1</value>
  28050. </enumeratedValue>
  28051. </enumeratedValues>
  28052. </field>
  28053. <field>
  28054. <name>CLR_TXF</name>
  28055. <description>Clear TX FIFO</description>
  28056. <bitOffset>11</bitOffset>
  28057. <bitWidth>1</bitWidth>
  28058. <access>write-only</access>
  28059. <enumeratedValues>
  28060. <enumeratedValue>
  28061. <name>0</name>
  28062. <description>Do not clear the TX FIFO counter.</description>
  28063. <value>#0</value>
  28064. </enumeratedValue>
  28065. <enumeratedValue>
  28066. <name>1</name>
  28067. <description>Clear the TX FIFO counter.</description>
  28068. <value>#1</value>
  28069. </enumeratedValue>
  28070. </enumeratedValues>
  28071. </field>
  28072. <field>
  28073. <name>DIS_RXF</name>
  28074. <description>Disable Receive FIFO</description>
  28075. <bitOffset>12</bitOffset>
  28076. <bitWidth>1</bitWidth>
  28077. <access>read-write</access>
  28078. <enumeratedValues>
  28079. <enumeratedValue>
  28080. <name>0</name>
  28081. <description>RX FIFO is enabled.</description>
  28082. <value>#0</value>
  28083. </enumeratedValue>
  28084. <enumeratedValue>
  28085. <name>1</name>
  28086. <description>RX FIFO is disabled.</description>
  28087. <value>#1</value>
  28088. </enumeratedValue>
  28089. </enumeratedValues>
  28090. </field>
  28091. <field>
  28092. <name>DIS_TXF</name>
  28093. <description>Disable Transmit FIFO</description>
  28094. <bitOffset>13</bitOffset>
  28095. <bitWidth>1</bitWidth>
  28096. <access>read-write</access>
  28097. <enumeratedValues>
  28098. <enumeratedValue>
  28099. <name>0</name>
  28100. <description>TX FIFO is enabled.</description>
  28101. <value>#0</value>
  28102. </enumeratedValue>
  28103. <enumeratedValue>
  28104. <name>1</name>
  28105. <description>TX FIFO is disabled.</description>
  28106. <value>#1</value>
  28107. </enumeratedValue>
  28108. </enumeratedValues>
  28109. </field>
  28110. <field>
  28111. <name>MDIS</name>
  28112. <description>Module Disable</description>
  28113. <bitOffset>14</bitOffset>
  28114. <bitWidth>1</bitWidth>
  28115. <access>read-write</access>
  28116. <enumeratedValues>
  28117. <enumeratedValue>
  28118. <name>0</name>
  28119. <description>Enables the module clocks.</description>
  28120. <value>#0</value>
  28121. </enumeratedValue>
  28122. <enumeratedValue>
  28123. <name>1</name>
  28124. <description>Allows external logic to disable the module clocks.</description>
  28125. <value>#1</value>
  28126. </enumeratedValue>
  28127. </enumeratedValues>
  28128. </field>
  28129. <field>
  28130. <name>DOZE</name>
  28131. <description>Doze Enable</description>
  28132. <bitOffset>15</bitOffset>
  28133. <bitWidth>1</bitWidth>
  28134. <access>read-write</access>
  28135. <enumeratedValues>
  28136. <enumeratedValue>
  28137. <name>0</name>
  28138. <description>Doze mode has no effect on the module.</description>
  28139. <value>#0</value>
  28140. </enumeratedValue>
  28141. <enumeratedValue>
  28142. <name>1</name>
  28143. <description>Doze mode disables the module.</description>
  28144. <value>#1</value>
  28145. </enumeratedValue>
  28146. </enumeratedValues>
  28147. </field>
  28148. <field>
  28149. <name>PCSIS</name>
  28150. <description>Peripheral Chip Select x Inactive State</description>
  28151. <bitOffset>16</bitOffset>
  28152. <bitWidth>6</bitWidth>
  28153. <access>read-write</access>
  28154. <enumeratedValues>
  28155. <enumeratedValue>
  28156. <name>0</name>
  28157. <description>The inactive state of PCSx is low.</description>
  28158. <value>#0</value>
  28159. </enumeratedValue>
  28160. <enumeratedValue>
  28161. <name>1</name>
  28162. <description>The inactive state of PCSx is high.</description>
  28163. <value>#1</value>
  28164. </enumeratedValue>
  28165. </enumeratedValues>
  28166. </field>
  28167. <field>
  28168. <name>ROOE</name>
  28169. <description>Receive FIFO Overflow Overwrite Enable</description>
  28170. <bitOffset>24</bitOffset>
  28171. <bitWidth>1</bitWidth>
  28172. <access>read-write</access>
  28173. <enumeratedValues>
  28174. <enumeratedValue>
  28175. <name>0</name>
  28176. <description>Incoming data is ignored.</description>
  28177. <value>#0</value>
  28178. </enumeratedValue>
  28179. <enumeratedValue>
  28180. <name>1</name>
  28181. <description>Incoming data is shifted into the shift register.</description>
  28182. <value>#1</value>
  28183. </enumeratedValue>
  28184. </enumeratedValues>
  28185. </field>
  28186. <field>
  28187. <name>PCSSE</name>
  28188. <description>Peripheral Chip Select Strobe Enable</description>
  28189. <bitOffset>25</bitOffset>
  28190. <bitWidth>1</bitWidth>
  28191. <access>read-write</access>
  28192. <enumeratedValues>
  28193. <enumeratedValue>
  28194. <name>0</name>
  28195. <description>PCS5/ PCSS is used as the Peripheral Chip Select[5] signal.</description>
  28196. <value>#0</value>
  28197. </enumeratedValue>
  28198. <enumeratedValue>
  28199. <name>1</name>
  28200. <description>PCS5/ PCSS is used as an active-low PCS Strobe signal.</description>
  28201. <value>#1</value>
  28202. </enumeratedValue>
  28203. </enumeratedValues>
  28204. </field>
  28205. <field>
  28206. <name>MTFE</name>
  28207. <description>Modified Timing Format Enable</description>
  28208. <bitOffset>26</bitOffset>
  28209. <bitWidth>1</bitWidth>
  28210. <access>read-write</access>
  28211. <enumeratedValues>
  28212. <enumeratedValue>
  28213. <name>0</name>
  28214. <description>Modified SPI transfer format disabled.</description>
  28215. <value>#0</value>
  28216. </enumeratedValue>
  28217. <enumeratedValue>
  28218. <name>1</name>
  28219. <description>Modified SPI transfer format enabled.</description>
  28220. <value>#1</value>
  28221. </enumeratedValue>
  28222. </enumeratedValues>
  28223. </field>
  28224. <field>
  28225. <name>FRZ</name>
  28226. <description>Freeze</description>
  28227. <bitOffset>27</bitOffset>
  28228. <bitWidth>1</bitWidth>
  28229. <access>read-write</access>
  28230. <enumeratedValues>
  28231. <enumeratedValue>
  28232. <name>0</name>
  28233. <description>Do not halt serial transfers in Debug mode.</description>
  28234. <value>#0</value>
  28235. </enumeratedValue>
  28236. <enumeratedValue>
  28237. <name>1</name>
  28238. <description>Halt serial transfers in Debug mode.</description>
  28239. <value>#1</value>
  28240. </enumeratedValue>
  28241. </enumeratedValues>
  28242. </field>
  28243. <field>
  28244. <name>DCONF</name>
  28245. <description>SPI Configuration.</description>
  28246. <bitOffset>28</bitOffset>
  28247. <bitWidth>2</bitWidth>
  28248. <access>read-only</access>
  28249. <enumeratedValues>
  28250. <enumeratedValue>
  28251. <name>00</name>
  28252. <description>SPI</description>
  28253. <value>#00</value>
  28254. </enumeratedValue>
  28255. </enumeratedValues>
  28256. </field>
  28257. <field>
  28258. <name>CONT_SCKE</name>
  28259. <description>Continuous SCK Enable</description>
  28260. <bitOffset>30</bitOffset>
  28261. <bitWidth>1</bitWidth>
  28262. <access>read-write</access>
  28263. <enumeratedValues>
  28264. <enumeratedValue>
  28265. <name>0</name>
  28266. <description>Continuous SCK disabled.</description>
  28267. <value>#0</value>
  28268. </enumeratedValue>
  28269. <enumeratedValue>
  28270. <name>1</name>
  28271. <description>Continuous SCK enabled.</description>
  28272. <value>#1</value>
  28273. </enumeratedValue>
  28274. </enumeratedValues>
  28275. </field>
  28276. <field>
  28277. <name>MSTR</name>
  28278. <description>Master/Slave Mode Select</description>
  28279. <bitOffset>31</bitOffset>
  28280. <bitWidth>1</bitWidth>
  28281. <access>read-write</access>
  28282. <enumeratedValues>
  28283. <enumeratedValue>
  28284. <name>0</name>
  28285. <description>Enables Slave mode</description>
  28286. <value>#0</value>
  28287. </enumeratedValue>
  28288. <enumeratedValue>
  28289. <name>1</name>
  28290. <description>Enables Master mode</description>
  28291. <value>#1</value>
  28292. </enumeratedValue>
  28293. </enumeratedValues>
  28294. </field>
  28295. </fields>
  28296. </register>
  28297. <register>
  28298. <name>TCR</name>
  28299. <description>Transfer Count Register</description>
  28300. <addressOffset>0x8</addressOffset>
  28301. <size>32</size>
  28302. <access>read-write</access>
  28303. <resetValue>0</resetValue>
  28304. <resetMask>0xFFFFFFFF</resetMask>
  28305. <fields>
  28306. <field>
  28307. <name>SPI_TCNT</name>
  28308. <description>SPI Transfer Counter</description>
  28309. <bitOffset>16</bitOffset>
  28310. <bitWidth>16</bitWidth>
  28311. <access>read-write</access>
  28312. </field>
  28313. </fields>
  28314. </register>
  28315. <register>
  28316. <dim>2</dim>
  28317. <dimIncrement>0x4</dimIncrement>
  28318. <dimIndex>0,1</dimIndex>
  28319. <name>CTAR%s</name>
  28320. <description>Clock and Transfer Attributes Register (In Master Mode)</description>
  28321. <alternateGroup>SPI0</alternateGroup>
  28322. <addressOffset>0xC</addressOffset>
  28323. <size>32</size>
  28324. <access>read-write</access>
  28325. <resetValue>0x78000000</resetValue>
  28326. <resetMask>0xFFFFFFFF</resetMask>
  28327. <fields>
  28328. <field>
  28329. <name>BR</name>
  28330. <description>Baud Rate Scaler</description>
  28331. <bitOffset>0</bitOffset>
  28332. <bitWidth>4</bitWidth>
  28333. <access>read-write</access>
  28334. </field>
  28335. <field>
  28336. <name>DT</name>
  28337. <description>Delay After Transfer Scaler</description>
  28338. <bitOffset>4</bitOffset>
  28339. <bitWidth>4</bitWidth>
  28340. <access>read-write</access>
  28341. </field>
  28342. <field>
  28343. <name>ASC</name>
  28344. <description>After SCK Delay Scaler</description>
  28345. <bitOffset>8</bitOffset>
  28346. <bitWidth>4</bitWidth>
  28347. <access>read-write</access>
  28348. </field>
  28349. <field>
  28350. <name>CSSCK</name>
  28351. <description>PCS to SCK Delay Scaler</description>
  28352. <bitOffset>12</bitOffset>
  28353. <bitWidth>4</bitWidth>
  28354. <access>read-write</access>
  28355. </field>
  28356. <field>
  28357. <name>PBR</name>
  28358. <description>Baud Rate Prescaler</description>
  28359. <bitOffset>16</bitOffset>
  28360. <bitWidth>2</bitWidth>
  28361. <access>read-write</access>
  28362. <enumeratedValues>
  28363. <enumeratedValue>
  28364. <name>00</name>
  28365. <description>Baud Rate Prescaler value is 2.</description>
  28366. <value>#00</value>
  28367. </enumeratedValue>
  28368. <enumeratedValue>
  28369. <name>01</name>
  28370. <description>Baud Rate Prescaler value is 3.</description>
  28371. <value>#01</value>
  28372. </enumeratedValue>
  28373. <enumeratedValue>
  28374. <name>10</name>
  28375. <description>Baud Rate Prescaler value is 5.</description>
  28376. <value>#10</value>
  28377. </enumeratedValue>
  28378. <enumeratedValue>
  28379. <name>11</name>
  28380. <description>Baud Rate Prescaler value is 7.</description>
  28381. <value>#11</value>
  28382. </enumeratedValue>
  28383. </enumeratedValues>
  28384. </field>
  28385. <field>
  28386. <name>PDT</name>
  28387. <description>Delay after Transfer Prescaler</description>
  28388. <bitOffset>18</bitOffset>
  28389. <bitWidth>2</bitWidth>
  28390. <access>read-write</access>
  28391. <enumeratedValues>
  28392. <enumeratedValue>
  28393. <name>00</name>
  28394. <description>Delay after Transfer Prescaler value is 1.</description>
  28395. <value>#00</value>
  28396. </enumeratedValue>
  28397. <enumeratedValue>
  28398. <name>01</name>
  28399. <description>Delay after Transfer Prescaler value is 3.</description>
  28400. <value>#01</value>
  28401. </enumeratedValue>
  28402. <enumeratedValue>
  28403. <name>10</name>
  28404. <description>Delay after Transfer Prescaler value is 5.</description>
  28405. <value>#10</value>
  28406. </enumeratedValue>
  28407. <enumeratedValue>
  28408. <name>11</name>
  28409. <description>Delay after Transfer Prescaler value is 7.</description>
  28410. <value>#11</value>
  28411. </enumeratedValue>
  28412. </enumeratedValues>
  28413. </field>
  28414. <field>
  28415. <name>PASC</name>
  28416. <description>After SCK Delay Prescaler</description>
  28417. <bitOffset>20</bitOffset>
  28418. <bitWidth>2</bitWidth>
  28419. <access>read-write</access>
  28420. <enumeratedValues>
  28421. <enumeratedValue>
  28422. <name>00</name>
  28423. <description>Delay after Transfer Prescaler value is 1.</description>
  28424. <value>#00</value>
  28425. </enumeratedValue>
  28426. <enumeratedValue>
  28427. <name>01</name>
  28428. <description>Delay after Transfer Prescaler value is 3.</description>
  28429. <value>#01</value>
  28430. </enumeratedValue>
  28431. <enumeratedValue>
  28432. <name>10</name>
  28433. <description>Delay after Transfer Prescaler value is 5.</description>
  28434. <value>#10</value>
  28435. </enumeratedValue>
  28436. <enumeratedValue>
  28437. <name>11</name>
  28438. <description>Delay after Transfer Prescaler value is 7.</description>
  28439. <value>#11</value>
  28440. </enumeratedValue>
  28441. </enumeratedValues>
  28442. </field>
  28443. <field>
  28444. <name>PCSSCK</name>
  28445. <description>PCS to SCK Delay Prescaler</description>
  28446. <bitOffset>22</bitOffset>
  28447. <bitWidth>2</bitWidth>
  28448. <access>read-write</access>
  28449. <enumeratedValues>
  28450. <enumeratedValue>
  28451. <name>00</name>
  28452. <description>PCS to SCK Prescaler value is 1.</description>
  28453. <value>#00</value>
  28454. </enumeratedValue>
  28455. <enumeratedValue>
  28456. <name>01</name>
  28457. <description>PCS to SCK Prescaler value is 3.</description>
  28458. <value>#01</value>
  28459. </enumeratedValue>
  28460. <enumeratedValue>
  28461. <name>10</name>
  28462. <description>PCS to SCK Prescaler value is 5.</description>
  28463. <value>#10</value>
  28464. </enumeratedValue>
  28465. <enumeratedValue>
  28466. <name>11</name>
  28467. <description>PCS to SCK Prescaler value is 7.</description>
  28468. <value>#11</value>
  28469. </enumeratedValue>
  28470. </enumeratedValues>
  28471. </field>
  28472. <field>
  28473. <name>LSBFE</name>
  28474. <description>LSB First</description>
  28475. <bitOffset>24</bitOffset>
  28476. <bitWidth>1</bitWidth>
  28477. <access>read-write</access>
  28478. <enumeratedValues>
  28479. <enumeratedValue>
  28480. <name>0</name>
  28481. <description>Data is transferred MSB first.</description>
  28482. <value>#0</value>
  28483. </enumeratedValue>
  28484. <enumeratedValue>
  28485. <name>1</name>
  28486. <description>Data is transferred LSB first.</description>
  28487. <value>#1</value>
  28488. </enumeratedValue>
  28489. </enumeratedValues>
  28490. </field>
  28491. <field>
  28492. <name>CPHA</name>
  28493. <description>Clock Phase</description>
  28494. <bitOffset>25</bitOffset>
  28495. <bitWidth>1</bitWidth>
  28496. <access>read-write</access>
  28497. <enumeratedValues>
  28498. <enumeratedValue>
  28499. <name>0</name>
  28500. <description>Data is captured on the leading edge of SCK and changed on the following edge.</description>
  28501. <value>#0</value>
  28502. </enumeratedValue>
  28503. <enumeratedValue>
  28504. <name>1</name>
  28505. <description>Data is changed on the leading edge of SCK and captured on the following edge.</description>
  28506. <value>#1</value>
  28507. </enumeratedValue>
  28508. </enumeratedValues>
  28509. </field>
  28510. <field>
  28511. <name>CPOL</name>
  28512. <description>Clock Polarity</description>
  28513. <bitOffset>26</bitOffset>
  28514. <bitWidth>1</bitWidth>
  28515. <access>read-write</access>
  28516. <enumeratedValues>
  28517. <enumeratedValue>
  28518. <name>0</name>
  28519. <description>The inactive state value of SCK is low.</description>
  28520. <value>#0</value>
  28521. </enumeratedValue>
  28522. <enumeratedValue>
  28523. <name>1</name>
  28524. <description>The inactive state value of SCK is high.</description>
  28525. <value>#1</value>
  28526. </enumeratedValue>
  28527. </enumeratedValues>
  28528. </field>
  28529. <field>
  28530. <name>FMSZ</name>
  28531. <description>Frame Size</description>
  28532. <bitOffset>27</bitOffset>
  28533. <bitWidth>4</bitWidth>
  28534. <access>read-write</access>
  28535. </field>
  28536. <field>
  28537. <name>DBR</name>
  28538. <description>Double Baud Rate</description>
  28539. <bitOffset>31</bitOffset>
  28540. <bitWidth>1</bitWidth>
  28541. <access>read-write</access>
  28542. <enumeratedValues>
  28543. <enumeratedValue>
  28544. <name>0</name>
  28545. <description>The baud rate is computed normally with a 50/50 duty cycle.</description>
  28546. <value>#0</value>
  28547. </enumeratedValue>
  28548. <enumeratedValue>
  28549. <name>1</name>
  28550. <description>The baud rate is doubled with the duty cycle depending on the Baud Rate Prescaler.</description>
  28551. <value>#1</value>
  28552. </enumeratedValue>
  28553. </enumeratedValues>
  28554. </field>
  28555. </fields>
  28556. </register>
  28557. <register>
  28558. <name>CTAR_SLAVE</name>
  28559. <description>Clock and Transfer Attributes Register (In Slave Mode)</description>
  28560. <alternateGroup>SPI0</alternateGroup>
  28561. <addressOffset>0xC</addressOffset>
  28562. <size>32</size>
  28563. <access>read-write</access>
  28564. <resetValue>0x78000000</resetValue>
  28565. <resetMask>0xFFFFFFFF</resetMask>
  28566. <fields>
  28567. <field>
  28568. <name>CPHA</name>
  28569. <description>Clock Phase</description>
  28570. <bitOffset>25</bitOffset>
  28571. <bitWidth>1</bitWidth>
  28572. <access>read-write</access>
  28573. <enumeratedValues>
  28574. <enumeratedValue>
  28575. <name>0</name>
  28576. <description>Data is captured on the leading edge of SCK and changed on the following edge.</description>
  28577. <value>#0</value>
  28578. </enumeratedValue>
  28579. <enumeratedValue>
  28580. <name>1</name>
  28581. <description>Data is changed on the leading edge of SCK and captured on the following edge.</description>
  28582. <value>#1</value>
  28583. </enumeratedValue>
  28584. </enumeratedValues>
  28585. </field>
  28586. <field>
  28587. <name>CPOL</name>
  28588. <description>Clock Polarity</description>
  28589. <bitOffset>26</bitOffset>
  28590. <bitWidth>1</bitWidth>
  28591. <access>read-write</access>
  28592. <enumeratedValues>
  28593. <enumeratedValue>
  28594. <name>0</name>
  28595. <description>The inactive state value of SCK is low.</description>
  28596. <value>#0</value>
  28597. </enumeratedValue>
  28598. <enumeratedValue>
  28599. <name>1</name>
  28600. <description>The inactive state value of SCK is high.</description>
  28601. <value>#1</value>
  28602. </enumeratedValue>
  28603. </enumeratedValues>
  28604. </field>
  28605. <field>
  28606. <name>FMSZ</name>
  28607. <description>Frame Size</description>
  28608. <bitOffset>27</bitOffset>
  28609. <bitWidth>5</bitWidth>
  28610. <access>read-write</access>
  28611. </field>
  28612. </fields>
  28613. </register>
  28614. <register>
  28615. <name>SR</name>
  28616. <description>Status Register</description>
  28617. <addressOffset>0x2C</addressOffset>
  28618. <size>32</size>
  28619. <access>read-write</access>
  28620. <resetValue>0x2000000</resetValue>
  28621. <resetMask>0xFFFFFFFF</resetMask>
  28622. <fields>
  28623. <field>
  28624. <name>POPNXTPTR</name>
  28625. <description>Pop Next Pointer</description>
  28626. <bitOffset>0</bitOffset>
  28627. <bitWidth>4</bitWidth>
  28628. <access>read-only</access>
  28629. </field>
  28630. <field>
  28631. <name>RXCTR</name>
  28632. <description>RX FIFO Counter</description>
  28633. <bitOffset>4</bitOffset>
  28634. <bitWidth>4</bitWidth>
  28635. <access>read-only</access>
  28636. </field>
  28637. <field>
  28638. <name>TXNXTPTR</name>
  28639. <description>Transmit Next Pointer</description>
  28640. <bitOffset>8</bitOffset>
  28641. <bitWidth>4</bitWidth>
  28642. <access>read-only</access>
  28643. </field>
  28644. <field>
  28645. <name>TXCTR</name>
  28646. <description>TX FIFO Counter</description>
  28647. <bitOffset>12</bitOffset>
  28648. <bitWidth>4</bitWidth>
  28649. <access>read-only</access>
  28650. </field>
  28651. <field>
  28652. <name>RFDF</name>
  28653. <description>Receive FIFO Drain Flag</description>
  28654. <bitOffset>17</bitOffset>
  28655. <bitWidth>1</bitWidth>
  28656. <access>read-write</access>
  28657. <enumeratedValues>
  28658. <enumeratedValue>
  28659. <name>0</name>
  28660. <description>RX FIFO is empty.</description>
  28661. <value>#0</value>
  28662. </enumeratedValue>
  28663. <enumeratedValue>
  28664. <name>1</name>
  28665. <description>RX FIFO is not empty.</description>
  28666. <value>#1</value>
  28667. </enumeratedValue>
  28668. </enumeratedValues>
  28669. </field>
  28670. <field>
  28671. <name>RFOF</name>
  28672. <description>Receive FIFO Overflow Flag</description>
  28673. <bitOffset>19</bitOffset>
  28674. <bitWidth>1</bitWidth>
  28675. <access>read-write</access>
  28676. <enumeratedValues>
  28677. <enumeratedValue>
  28678. <name>0</name>
  28679. <description>No Rx FIFO overflow.</description>
  28680. <value>#0</value>
  28681. </enumeratedValue>
  28682. <enumeratedValue>
  28683. <name>1</name>
  28684. <description>Rx FIFO overflow has occurred.</description>
  28685. <value>#1</value>
  28686. </enumeratedValue>
  28687. </enumeratedValues>
  28688. </field>
  28689. <field>
  28690. <name>TFFF</name>
  28691. <description>Transmit FIFO Fill Flag</description>
  28692. <bitOffset>25</bitOffset>
  28693. <bitWidth>1</bitWidth>
  28694. <access>read-write</access>
  28695. <enumeratedValues>
  28696. <enumeratedValue>
  28697. <name>0</name>
  28698. <description>TX FIFO is full.</description>
  28699. <value>#0</value>
  28700. </enumeratedValue>
  28701. <enumeratedValue>
  28702. <name>1</name>
  28703. <description>TX FIFO is not full.</description>
  28704. <value>#1</value>
  28705. </enumeratedValue>
  28706. </enumeratedValues>
  28707. </field>
  28708. <field>
  28709. <name>TFUF</name>
  28710. <description>Transmit FIFO Underflow Flag</description>
  28711. <bitOffset>27</bitOffset>
  28712. <bitWidth>1</bitWidth>
  28713. <access>read-write</access>
  28714. <enumeratedValues>
  28715. <enumeratedValue>
  28716. <name>0</name>
  28717. <description>No TX FIFO underflow.</description>
  28718. <value>#0</value>
  28719. </enumeratedValue>
  28720. <enumeratedValue>
  28721. <name>1</name>
  28722. <description>TX FIFO underflow has occurred.</description>
  28723. <value>#1</value>
  28724. </enumeratedValue>
  28725. </enumeratedValues>
  28726. </field>
  28727. <field>
  28728. <name>EOQF</name>
  28729. <description>End of Queue Flag</description>
  28730. <bitOffset>28</bitOffset>
  28731. <bitWidth>1</bitWidth>
  28732. <access>read-write</access>
  28733. <enumeratedValues>
  28734. <enumeratedValue>
  28735. <name>0</name>
  28736. <description>EOQ is not set in the executing command.</description>
  28737. <value>#0</value>
  28738. </enumeratedValue>
  28739. <enumeratedValue>
  28740. <name>1</name>
  28741. <description>EOQ is set in the executing SPI command.</description>
  28742. <value>#1</value>
  28743. </enumeratedValue>
  28744. </enumeratedValues>
  28745. </field>
  28746. <field>
  28747. <name>TXRXS</name>
  28748. <description>TX and RX Status</description>
  28749. <bitOffset>30</bitOffset>
  28750. <bitWidth>1</bitWidth>
  28751. <access>read-write</access>
  28752. <enumeratedValues>
  28753. <enumeratedValue>
  28754. <name>0</name>
  28755. <description>Transmit and receive operations are disabled (The module is in Stopped state).</description>
  28756. <value>#0</value>
  28757. </enumeratedValue>
  28758. <enumeratedValue>
  28759. <name>1</name>
  28760. <description>Transmit and receive operations are enabled (The module is in Running state).</description>
  28761. <value>#1</value>
  28762. </enumeratedValue>
  28763. </enumeratedValues>
  28764. </field>
  28765. <field>
  28766. <name>TCF</name>
  28767. <description>Transfer Complete Flag</description>
  28768. <bitOffset>31</bitOffset>
  28769. <bitWidth>1</bitWidth>
  28770. <access>read-write</access>
  28771. <enumeratedValues>
  28772. <enumeratedValue>
  28773. <name>0</name>
  28774. <description>Transfer not complete.</description>
  28775. <value>#0</value>
  28776. </enumeratedValue>
  28777. <enumeratedValue>
  28778. <name>1</name>
  28779. <description>Transfer complete.</description>
  28780. <value>#1</value>
  28781. </enumeratedValue>
  28782. </enumeratedValues>
  28783. </field>
  28784. </fields>
  28785. </register>
  28786. <register>
  28787. <name>RSER</name>
  28788. <description>DMA/Interrupt Request Select and Enable Register</description>
  28789. <addressOffset>0x30</addressOffset>
  28790. <size>32</size>
  28791. <access>read-write</access>
  28792. <resetValue>0</resetValue>
  28793. <resetMask>0xFFFFFFFF</resetMask>
  28794. <fields>
  28795. <field>
  28796. <name>RFDF_DIRS</name>
  28797. <description>Receive FIFO Drain DMA or Interrupt Request Select</description>
  28798. <bitOffset>16</bitOffset>
  28799. <bitWidth>1</bitWidth>
  28800. <access>read-write</access>
  28801. <enumeratedValues>
  28802. <enumeratedValue>
  28803. <name>0</name>
  28804. <description>Interrupt request.</description>
  28805. <value>#0</value>
  28806. </enumeratedValue>
  28807. <enumeratedValue>
  28808. <name>1</name>
  28809. <description>DMA request.</description>
  28810. <value>#1</value>
  28811. </enumeratedValue>
  28812. </enumeratedValues>
  28813. </field>
  28814. <field>
  28815. <name>RFDF_RE</name>
  28816. <description>Receive FIFO Drain Request Enable</description>
  28817. <bitOffset>17</bitOffset>
  28818. <bitWidth>1</bitWidth>
  28819. <access>read-write</access>
  28820. <enumeratedValues>
  28821. <enumeratedValue>
  28822. <name>0</name>
  28823. <description>RFDF interrupt or DMA requests are disabled.</description>
  28824. <value>#0</value>
  28825. </enumeratedValue>
  28826. <enumeratedValue>
  28827. <name>1</name>
  28828. <description>RFDF interrupt or DMA requests are enabled.</description>
  28829. <value>#1</value>
  28830. </enumeratedValue>
  28831. </enumeratedValues>
  28832. </field>
  28833. <field>
  28834. <name>RFOF_RE</name>
  28835. <description>Receive FIFO Overflow Request Enable</description>
  28836. <bitOffset>19</bitOffset>
  28837. <bitWidth>1</bitWidth>
  28838. <access>read-write</access>
  28839. <enumeratedValues>
  28840. <enumeratedValue>
  28841. <name>0</name>
  28842. <description>RFOF interrupt requests are disabled.</description>
  28843. <value>#0</value>
  28844. </enumeratedValue>
  28845. <enumeratedValue>
  28846. <name>1</name>
  28847. <description>RFOF interrupt requests are enabled.</description>
  28848. <value>#1</value>
  28849. </enumeratedValue>
  28850. </enumeratedValues>
  28851. </field>
  28852. <field>
  28853. <name>TFFF_DIRS</name>
  28854. <description>Transmit FIFO Fill DMA or Interrupt Request Select</description>
  28855. <bitOffset>24</bitOffset>
  28856. <bitWidth>1</bitWidth>
  28857. <access>read-write</access>
  28858. <enumeratedValues>
  28859. <enumeratedValue>
  28860. <name>0</name>
  28861. <description>TFFF flag generates interrupt requests.</description>
  28862. <value>#0</value>
  28863. </enumeratedValue>
  28864. <enumeratedValue>
  28865. <name>1</name>
  28866. <description>TFFF flag generates DMA requests.</description>
  28867. <value>#1</value>
  28868. </enumeratedValue>
  28869. </enumeratedValues>
  28870. </field>
  28871. <field>
  28872. <name>TFFF_RE</name>
  28873. <description>Transmit FIFO Fill Request Enable</description>
  28874. <bitOffset>25</bitOffset>
  28875. <bitWidth>1</bitWidth>
  28876. <access>read-write</access>
  28877. <enumeratedValues>
  28878. <enumeratedValue>
  28879. <name>0</name>
  28880. <description>TFFF interrupts or DMA requests are disabled.</description>
  28881. <value>#0</value>
  28882. </enumeratedValue>
  28883. <enumeratedValue>
  28884. <name>1</name>
  28885. <description>TFFF interrupts or DMA requests are enabled.</description>
  28886. <value>#1</value>
  28887. </enumeratedValue>
  28888. </enumeratedValues>
  28889. </field>
  28890. <field>
  28891. <name>TFUF_RE</name>
  28892. <description>Transmit FIFO Underflow Request Enable</description>
  28893. <bitOffset>27</bitOffset>
  28894. <bitWidth>1</bitWidth>
  28895. <access>read-write</access>
  28896. <enumeratedValues>
  28897. <enumeratedValue>
  28898. <name>0</name>
  28899. <description>TFUF interrupt requests are disabled.</description>
  28900. <value>#0</value>
  28901. </enumeratedValue>
  28902. <enumeratedValue>
  28903. <name>1</name>
  28904. <description>TFUF interrupt requests are enabled.</description>
  28905. <value>#1</value>
  28906. </enumeratedValue>
  28907. </enumeratedValues>
  28908. </field>
  28909. <field>
  28910. <name>EOQF_RE</name>
  28911. <description>Finished Request Enable</description>
  28912. <bitOffset>28</bitOffset>
  28913. <bitWidth>1</bitWidth>
  28914. <access>read-write</access>
  28915. <enumeratedValues>
  28916. <enumeratedValue>
  28917. <name>0</name>
  28918. <description>EOQF interrupt requests are disabled.</description>
  28919. <value>#0</value>
  28920. </enumeratedValue>
  28921. <enumeratedValue>
  28922. <name>1</name>
  28923. <description>EOQF interrupt requests are enabled.</description>
  28924. <value>#1</value>
  28925. </enumeratedValue>
  28926. </enumeratedValues>
  28927. </field>
  28928. <field>
  28929. <name>TCF_RE</name>
  28930. <description>Transmission Complete Request Enable</description>
  28931. <bitOffset>31</bitOffset>
  28932. <bitWidth>1</bitWidth>
  28933. <access>read-write</access>
  28934. <enumeratedValues>
  28935. <enumeratedValue>
  28936. <name>0</name>
  28937. <description>TCF interrupt requests are disabled.</description>
  28938. <value>#0</value>
  28939. </enumeratedValue>
  28940. <enumeratedValue>
  28941. <name>1</name>
  28942. <description>TCF interrupt requests are enabled.</description>
  28943. <value>#1</value>
  28944. </enumeratedValue>
  28945. </enumeratedValues>
  28946. </field>
  28947. </fields>
  28948. </register>
  28949. <register>
  28950. <name>PUSHR</name>
  28951. <description>PUSH TX FIFO Register In Master Mode</description>
  28952. <alternateGroup>SPI0</alternateGroup>
  28953. <addressOffset>0x34</addressOffset>
  28954. <size>32</size>
  28955. <access>read-write</access>
  28956. <resetValue>0</resetValue>
  28957. <resetMask>0xFFFFFFFF</resetMask>
  28958. <fields>
  28959. <field>
  28960. <name>TXDATA</name>
  28961. <description>Transmit Data</description>
  28962. <bitOffset>0</bitOffset>
  28963. <bitWidth>16</bitWidth>
  28964. <access>read-write</access>
  28965. </field>
  28966. <field>
  28967. <name>PCS</name>
  28968. <description>Select which PCS signals are to be asserted for the transfer</description>
  28969. <bitOffset>16</bitOffset>
  28970. <bitWidth>6</bitWidth>
  28971. <access>read-write</access>
  28972. <enumeratedValues>
  28973. <enumeratedValue>
  28974. <name>0</name>
  28975. <description>Negate the PCS[x] signal.</description>
  28976. <value>#0</value>
  28977. </enumeratedValue>
  28978. <enumeratedValue>
  28979. <name>1</name>
  28980. <description>Assert the PCS[x] signal.</description>
  28981. <value>#1</value>
  28982. </enumeratedValue>
  28983. </enumeratedValues>
  28984. </field>
  28985. <field>
  28986. <name>CTCNT</name>
  28987. <description>Clear Transfer Counter</description>
  28988. <bitOffset>26</bitOffset>
  28989. <bitWidth>1</bitWidth>
  28990. <access>read-write</access>
  28991. <enumeratedValues>
  28992. <enumeratedValue>
  28993. <name>0</name>
  28994. <description>Do not clear the TCR[TCNT] field.</description>
  28995. <value>#0</value>
  28996. </enumeratedValue>
  28997. <enumeratedValue>
  28998. <name>1</name>
  28999. <description>Clear the TCR[TCNT] field.</description>
  29000. <value>#1</value>
  29001. </enumeratedValue>
  29002. </enumeratedValues>
  29003. </field>
  29004. <field>
  29005. <name>EOQ</name>
  29006. <description>End Of Queue</description>
  29007. <bitOffset>27</bitOffset>
  29008. <bitWidth>1</bitWidth>
  29009. <access>read-write</access>
  29010. <enumeratedValues>
  29011. <enumeratedValue>
  29012. <name>0</name>
  29013. <description>The SPI data is not the last data to transfer.</description>
  29014. <value>#0</value>
  29015. </enumeratedValue>
  29016. <enumeratedValue>
  29017. <name>1</name>
  29018. <description>The SPI data is the last data to transfer.</description>
  29019. <value>#1</value>
  29020. </enumeratedValue>
  29021. </enumeratedValues>
  29022. </field>
  29023. <field>
  29024. <name>CTAS</name>
  29025. <description>Clock and Transfer Attributes Select</description>
  29026. <bitOffset>28</bitOffset>
  29027. <bitWidth>3</bitWidth>
  29028. <access>read-write</access>
  29029. <enumeratedValues>
  29030. <enumeratedValue>
  29031. <name>000</name>
  29032. <description>CTAR0</description>
  29033. <value>#000</value>
  29034. </enumeratedValue>
  29035. <enumeratedValue>
  29036. <name>001</name>
  29037. <description>CTAR1</description>
  29038. <value>#001</value>
  29039. </enumeratedValue>
  29040. </enumeratedValues>
  29041. </field>
  29042. <field>
  29043. <name>CONT</name>
  29044. <description>Continuous Peripheral Chip Select Enable</description>
  29045. <bitOffset>31</bitOffset>
  29046. <bitWidth>1</bitWidth>
  29047. <access>read-write</access>
  29048. <enumeratedValues>
  29049. <enumeratedValue>
  29050. <name>0</name>
  29051. <description>Return PCSn signals to their inactive state between transfers.</description>
  29052. <value>#0</value>
  29053. </enumeratedValue>
  29054. <enumeratedValue>
  29055. <name>1</name>
  29056. <description>Keep PCSn signals asserted between transfers.</description>
  29057. <value>#1</value>
  29058. </enumeratedValue>
  29059. </enumeratedValues>
  29060. </field>
  29061. </fields>
  29062. </register>
  29063. <register>
  29064. <name>PUSHR_SLAVE</name>
  29065. <description>PUSH TX FIFO Register In Slave Mode</description>
  29066. <alternateGroup>SPI0</alternateGroup>
  29067. <addressOffset>0x34</addressOffset>
  29068. <size>32</size>
  29069. <access>read-write</access>
  29070. <resetValue>0</resetValue>
  29071. <resetMask>0xFFFFFFFF</resetMask>
  29072. <fields>
  29073. <field>
  29074. <name>TXDATA</name>
  29075. <description>Transmit Data</description>
  29076. <bitOffset>0</bitOffset>
  29077. <bitWidth>32</bitWidth>
  29078. <access>read-write</access>
  29079. </field>
  29080. </fields>
  29081. </register>
  29082. <register>
  29083. <name>POPR</name>
  29084. <description>POP RX FIFO Register</description>
  29085. <addressOffset>0x38</addressOffset>
  29086. <size>32</size>
  29087. <access>read-only</access>
  29088. <resetValue>0</resetValue>
  29089. <resetMask>0xFFFFFFFF</resetMask>
  29090. <fields>
  29091. <field>
  29092. <name>RXDATA</name>
  29093. <description>Received Data</description>
  29094. <bitOffset>0</bitOffset>
  29095. <bitWidth>32</bitWidth>
  29096. <access>read-only</access>
  29097. </field>
  29098. </fields>
  29099. </register>
  29100. <register>
  29101. <dim>4</dim>
  29102. <dimIncrement>0x4</dimIncrement>
  29103. <dimIndex>0,1,2,3</dimIndex>
  29104. <name>TXFR%s</name>
  29105. <description>Transmit FIFO Registers</description>
  29106. <addressOffset>0x3C</addressOffset>
  29107. <size>32</size>
  29108. <access>read-only</access>
  29109. <resetValue>0</resetValue>
  29110. <resetMask>0xFFFFFFFF</resetMask>
  29111. <fields>
  29112. <field>
  29113. <name>TXDATA</name>
  29114. <description>Transmit Data</description>
  29115. <bitOffset>0</bitOffset>
  29116. <bitWidth>16</bitWidth>
  29117. <access>read-only</access>
  29118. </field>
  29119. <field>
  29120. <name>TXCMD_TXDATA</name>
  29121. <description>Transmit Command or Transmit Data</description>
  29122. <bitOffset>16</bitOffset>
  29123. <bitWidth>16</bitWidth>
  29124. <access>read-only</access>
  29125. </field>
  29126. </fields>
  29127. </register>
  29128. <register>
  29129. <dim>4</dim>
  29130. <dimIncrement>0x4</dimIncrement>
  29131. <dimIndex>0,1,2,3</dimIndex>
  29132. <name>RXFR%s</name>
  29133. <description>Receive FIFO Registers</description>
  29134. <addressOffset>0x7C</addressOffset>
  29135. <size>32</size>
  29136. <access>read-only</access>
  29137. <resetValue>0</resetValue>
  29138. <resetMask>0xFFFFFFFF</resetMask>
  29139. <fields>
  29140. <field>
  29141. <name>RXDATA</name>
  29142. <description>Receive Data</description>
  29143. <bitOffset>0</bitOffset>
  29144. <bitWidth>32</bitWidth>
  29145. <access>read-only</access>
  29146. </field>
  29147. </fields>
  29148. </register>
  29149. </registers>
  29150. </peripheral>
  29151. <peripheral>
  29152. <name>SPI1</name>
  29153. <description>Serial Peripheral Interface</description>
  29154. <groupName>SPI</groupName>
  29155. <prependToName>SPI1_</prependToName>
  29156. <baseAddress>0x4002D000</baseAddress>
  29157. <addressBlock>
  29158. <offset>0</offset>
  29159. <size>0x8C</size>
  29160. <usage>registers</usage>
  29161. </addressBlock>
  29162. <interrupt>
  29163. <name>SPI1</name>
  29164. <value>27</value>
  29165. </interrupt>
  29166. <registers>
  29167. <register>
  29168. <name>MCR</name>
  29169. <description>Module Configuration Register</description>
  29170. <addressOffset>0</addressOffset>
  29171. <size>32</size>
  29172. <access>read-write</access>
  29173. <resetValue>0x4001</resetValue>
  29174. <resetMask>0xFFFFFFFF</resetMask>
  29175. <fields>
  29176. <field>
  29177. <name>HALT</name>
  29178. <description>Halt</description>
  29179. <bitOffset>0</bitOffset>
  29180. <bitWidth>1</bitWidth>
  29181. <access>read-write</access>
  29182. <enumeratedValues>
  29183. <enumeratedValue>
  29184. <name>0</name>
  29185. <description>Start transfers.</description>
  29186. <value>#0</value>
  29187. </enumeratedValue>
  29188. <enumeratedValue>
  29189. <name>1</name>
  29190. <description>Stop transfers.</description>
  29191. <value>#1</value>
  29192. </enumeratedValue>
  29193. </enumeratedValues>
  29194. </field>
  29195. <field>
  29196. <name>SMPL_PT</name>
  29197. <description>Sample Point</description>
  29198. <bitOffset>8</bitOffset>
  29199. <bitWidth>2</bitWidth>
  29200. <access>read-write</access>
  29201. <enumeratedValues>
  29202. <enumeratedValue>
  29203. <name>00</name>
  29204. <description>0 protocol clock cycles between SCK edge and SIN sample</description>
  29205. <value>#00</value>
  29206. </enumeratedValue>
  29207. <enumeratedValue>
  29208. <name>01</name>
  29209. <description>1 protocol clock cycle between SCK edge and SIN sample</description>
  29210. <value>#01</value>
  29211. </enumeratedValue>
  29212. <enumeratedValue>
  29213. <name>10</name>
  29214. <description>2 protocol clock cycles between SCK edge and SIN sample</description>
  29215. <value>#10</value>
  29216. </enumeratedValue>
  29217. </enumeratedValues>
  29218. </field>
  29219. <field>
  29220. <name>CLR_RXF</name>
  29221. <description>Flushes the RX FIFO</description>
  29222. <bitOffset>10</bitOffset>
  29223. <bitWidth>1</bitWidth>
  29224. <access>write-only</access>
  29225. <enumeratedValues>
  29226. <enumeratedValue>
  29227. <name>0</name>
  29228. <description>Do not clear the RX FIFO counter.</description>
  29229. <value>#0</value>
  29230. </enumeratedValue>
  29231. <enumeratedValue>
  29232. <name>1</name>
  29233. <description>Clear the RX FIFO counter.</description>
  29234. <value>#1</value>
  29235. </enumeratedValue>
  29236. </enumeratedValues>
  29237. </field>
  29238. <field>
  29239. <name>CLR_TXF</name>
  29240. <description>Clear TX FIFO</description>
  29241. <bitOffset>11</bitOffset>
  29242. <bitWidth>1</bitWidth>
  29243. <access>write-only</access>
  29244. <enumeratedValues>
  29245. <enumeratedValue>
  29246. <name>0</name>
  29247. <description>Do not clear the TX FIFO counter.</description>
  29248. <value>#0</value>
  29249. </enumeratedValue>
  29250. <enumeratedValue>
  29251. <name>1</name>
  29252. <description>Clear the TX FIFO counter.</description>
  29253. <value>#1</value>
  29254. </enumeratedValue>
  29255. </enumeratedValues>
  29256. </field>
  29257. <field>
  29258. <name>DIS_RXF</name>
  29259. <description>Disable Receive FIFO</description>
  29260. <bitOffset>12</bitOffset>
  29261. <bitWidth>1</bitWidth>
  29262. <access>read-write</access>
  29263. <enumeratedValues>
  29264. <enumeratedValue>
  29265. <name>0</name>
  29266. <description>RX FIFO is enabled.</description>
  29267. <value>#0</value>
  29268. </enumeratedValue>
  29269. <enumeratedValue>
  29270. <name>1</name>
  29271. <description>RX FIFO is disabled.</description>
  29272. <value>#1</value>
  29273. </enumeratedValue>
  29274. </enumeratedValues>
  29275. </field>
  29276. <field>
  29277. <name>DIS_TXF</name>
  29278. <description>Disable Transmit FIFO</description>
  29279. <bitOffset>13</bitOffset>
  29280. <bitWidth>1</bitWidth>
  29281. <access>read-write</access>
  29282. <enumeratedValues>
  29283. <enumeratedValue>
  29284. <name>0</name>
  29285. <description>TX FIFO is enabled.</description>
  29286. <value>#0</value>
  29287. </enumeratedValue>
  29288. <enumeratedValue>
  29289. <name>1</name>
  29290. <description>TX FIFO is disabled.</description>
  29291. <value>#1</value>
  29292. </enumeratedValue>
  29293. </enumeratedValues>
  29294. </field>
  29295. <field>
  29296. <name>MDIS</name>
  29297. <description>Module Disable</description>
  29298. <bitOffset>14</bitOffset>
  29299. <bitWidth>1</bitWidth>
  29300. <access>read-write</access>
  29301. <enumeratedValues>
  29302. <enumeratedValue>
  29303. <name>0</name>
  29304. <description>Enables the module clocks.</description>
  29305. <value>#0</value>
  29306. </enumeratedValue>
  29307. <enumeratedValue>
  29308. <name>1</name>
  29309. <description>Allows external logic to disable the module clocks.</description>
  29310. <value>#1</value>
  29311. </enumeratedValue>
  29312. </enumeratedValues>
  29313. </field>
  29314. <field>
  29315. <name>DOZE</name>
  29316. <description>Doze Enable</description>
  29317. <bitOffset>15</bitOffset>
  29318. <bitWidth>1</bitWidth>
  29319. <access>read-write</access>
  29320. <enumeratedValues>
  29321. <enumeratedValue>
  29322. <name>0</name>
  29323. <description>Doze mode has no effect on the module.</description>
  29324. <value>#0</value>
  29325. </enumeratedValue>
  29326. <enumeratedValue>
  29327. <name>1</name>
  29328. <description>Doze mode disables the module.</description>
  29329. <value>#1</value>
  29330. </enumeratedValue>
  29331. </enumeratedValues>
  29332. </field>
  29333. <field>
  29334. <name>PCSIS</name>
  29335. <description>Peripheral Chip Select x Inactive State</description>
  29336. <bitOffset>16</bitOffset>
  29337. <bitWidth>6</bitWidth>
  29338. <access>read-write</access>
  29339. <enumeratedValues>
  29340. <enumeratedValue>
  29341. <name>0</name>
  29342. <description>The inactive state of PCSx is low.</description>
  29343. <value>#0</value>
  29344. </enumeratedValue>
  29345. <enumeratedValue>
  29346. <name>1</name>
  29347. <description>The inactive state of PCSx is high.</description>
  29348. <value>#1</value>
  29349. </enumeratedValue>
  29350. </enumeratedValues>
  29351. </field>
  29352. <field>
  29353. <name>ROOE</name>
  29354. <description>Receive FIFO Overflow Overwrite Enable</description>
  29355. <bitOffset>24</bitOffset>
  29356. <bitWidth>1</bitWidth>
  29357. <access>read-write</access>
  29358. <enumeratedValues>
  29359. <enumeratedValue>
  29360. <name>0</name>
  29361. <description>Incoming data is ignored.</description>
  29362. <value>#0</value>
  29363. </enumeratedValue>
  29364. <enumeratedValue>
  29365. <name>1</name>
  29366. <description>Incoming data is shifted into the shift register.</description>
  29367. <value>#1</value>
  29368. </enumeratedValue>
  29369. </enumeratedValues>
  29370. </field>
  29371. <field>
  29372. <name>PCSSE</name>
  29373. <description>Peripheral Chip Select Strobe Enable</description>
  29374. <bitOffset>25</bitOffset>
  29375. <bitWidth>1</bitWidth>
  29376. <access>read-write</access>
  29377. <enumeratedValues>
  29378. <enumeratedValue>
  29379. <name>0</name>
  29380. <description>PCS5/ PCSS is used as the Peripheral Chip Select[5] signal.</description>
  29381. <value>#0</value>
  29382. </enumeratedValue>
  29383. <enumeratedValue>
  29384. <name>1</name>
  29385. <description>PCS5/ PCSS is used as an active-low PCS Strobe signal.</description>
  29386. <value>#1</value>
  29387. </enumeratedValue>
  29388. </enumeratedValues>
  29389. </field>
  29390. <field>
  29391. <name>MTFE</name>
  29392. <description>Modified Timing Format Enable</description>
  29393. <bitOffset>26</bitOffset>
  29394. <bitWidth>1</bitWidth>
  29395. <access>read-write</access>
  29396. <enumeratedValues>
  29397. <enumeratedValue>
  29398. <name>0</name>
  29399. <description>Modified SPI transfer format disabled.</description>
  29400. <value>#0</value>
  29401. </enumeratedValue>
  29402. <enumeratedValue>
  29403. <name>1</name>
  29404. <description>Modified SPI transfer format enabled.</description>
  29405. <value>#1</value>
  29406. </enumeratedValue>
  29407. </enumeratedValues>
  29408. </field>
  29409. <field>
  29410. <name>FRZ</name>
  29411. <description>Freeze</description>
  29412. <bitOffset>27</bitOffset>
  29413. <bitWidth>1</bitWidth>
  29414. <access>read-write</access>
  29415. <enumeratedValues>
  29416. <enumeratedValue>
  29417. <name>0</name>
  29418. <description>Do not halt serial transfers in Debug mode.</description>
  29419. <value>#0</value>
  29420. </enumeratedValue>
  29421. <enumeratedValue>
  29422. <name>1</name>
  29423. <description>Halt serial transfers in Debug mode.</description>
  29424. <value>#1</value>
  29425. </enumeratedValue>
  29426. </enumeratedValues>
  29427. </field>
  29428. <field>
  29429. <name>DCONF</name>
  29430. <description>SPI Configuration.</description>
  29431. <bitOffset>28</bitOffset>
  29432. <bitWidth>2</bitWidth>
  29433. <access>read-only</access>
  29434. <enumeratedValues>
  29435. <enumeratedValue>
  29436. <name>00</name>
  29437. <description>SPI</description>
  29438. <value>#00</value>
  29439. </enumeratedValue>
  29440. </enumeratedValues>
  29441. </field>
  29442. <field>
  29443. <name>CONT_SCKE</name>
  29444. <description>Continuous SCK Enable</description>
  29445. <bitOffset>30</bitOffset>
  29446. <bitWidth>1</bitWidth>
  29447. <access>read-write</access>
  29448. <enumeratedValues>
  29449. <enumeratedValue>
  29450. <name>0</name>
  29451. <description>Continuous SCK disabled.</description>
  29452. <value>#0</value>
  29453. </enumeratedValue>
  29454. <enumeratedValue>
  29455. <name>1</name>
  29456. <description>Continuous SCK enabled.</description>
  29457. <value>#1</value>
  29458. </enumeratedValue>
  29459. </enumeratedValues>
  29460. </field>
  29461. <field>
  29462. <name>MSTR</name>
  29463. <description>Master/Slave Mode Select</description>
  29464. <bitOffset>31</bitOffset>
  29465. <bitWidth>1</bitWidth>
  29466. <access>read-write</access>
  29467. <enumeratedValues>
  29468. <enumeratedValue>
  29469. <name>0</name>
  29470. <description>Enables Slave mode</description>
  29471. <value>#0</value>
  29472. </enumeratedValue>
  29473. <enumeratedValue>
  29474. <name>1</name>
  29475. <description>Enables Master mode</description>
  29476. <value>#1</value>
  29477. </enumeratedValue>
  29478. </enumeratedValues>
  29479. </field>
  29480. </fields>
  29481. </register>
  29482. <register>
  29483. <name>TCR</name>
  29484. <description>Transfer Count Register</description>
  29485. <addressOffset>0x8</addressOffset>
  29486. <size>32</size>
  29487. <access>read-write</access>
  29488. <resetValue>0</resetValue>
  29489. <resetMask>0xFFFFFFFF</resetMask>
  29490. <fields>
  29491. <field>
  29492. <name>SPI_TCNT</name>
  29493. <description>SPI Transfer Counter</description>
  29494. <bitOffset>16</bitOffset>
  29495. <bitWidth>16</bitWidth>
  29496. <access>read-write</access>
  29497. </field>
  29498. </fields>
  29499. </register>
  29500. <register>
  29501. <dim>2</dim>
  29502. <dimIncrement>0x4</dimIncrement>
  29503. <dimIndex>0,1</dimIndex>
  29504. <name>CTAR%s</name>
  29505. <description>Clock and Transfer Attributes Register (In Master Mode)</description>
  29506. <alternateGroup>SPI1</alternateGroup>
  29507. <addressOffset>0xC</addressOffset>
  29508. <size>32</size>
  29509. <access>read-write</access>
  29510. <resetValue>0x78000000</resetValue>
  29511. <resetMask>0xFFFFFFFF</resetMask>
  29512. <fields>
  29513. <field>
  29514. <name>BR</name>
  29515. <description>Baud Rate Scaler</description>
  29516. <bitOffset>0</bitOffset>
  29517. <bitWidth>4</bitWidth>
  29518. <access>read-write</access>
  29519. </field>
  29520. <field>
  29521. <name>DT</name>
  29522. <description>Delay After Transfer Scaler</description>
  29523. <bitOffset>4</bitOffset>
  29524. <bitWidth>4</bitWidth>
  29525. <access>read-write</access>
  29526. </field>
  29527. <field>
  29528. <name>ASC</name>
  29529. <description>After SCK Delay Scaler</description>
  29530. <bitOffset>8</bitOffset>
  29531. <bitWidth>4</bitWidth>
  29532. <access>read-write</access>
  29533. </field>
  29534. <field>
  29535. <name>CSSCK</name>
  29536. <description>PCS to SCK Delay Scaler</description>
  29537. <bitOffset>12</bitOffset>
  29538. <bitWidth>4</bitWidth>
  29539. <access>read-write</access>
  29540. </field>
  29541. <field>
  29542. <name>PBR</name>
  29543. <description>Baud Rate Prescaler</description>
  29544. <bitOffset>16</bitOffset>
  29545. <bitWidth>2</bitWidth>
  29546. <access>read-write</access>
  29547. <enumeratedValues>
  29548. <enumeratedValue>
  29549. <name>00</name>
  29550. <description>Baud Rate Prescaler value is 2.</description>
  29551. <value>#00</value>
  29552. </enumeratedValue>
  29553. <enumeratedValue>
  29554. <name>01</name>
  29555. <description>Baud Rate Prescaler value is 3.</description>
  29556. <value>#01</value>
  29557. </enumeratedValue>
  29558. <enumeratedValue>
  29559. <name>10</name>
  29560. <description>Baud Rate Prescaler value is 5.</description>
  29561. <value>#10</value>
  29562. </enumeratedValue>
  29563. <enumeratedValue>
  29564. <name>11</name>
  29565. <description>Baud Rate Prescaler value is 7.</description>
  29566. <value>#11</value>
  29567. </enumeratedValue>
  29568. </enumeratedValues>
  29569. </field>
  29570. <field>
  29571. <name>PDT</name>
  29572. <description>Delay after Transfer Prescaler</description>
  29573. <bitOffset>18</bitOffset>
  29574. <bitWidth>2</bitWidth>
  29575. <access>read-write</access>
  29576. <enumeratedValues>
  29577. <enumeratedValue>
  29578. <name>00</name>
  29579. <description>Delay after Transfer Prescaler value is 1.</description>
  29580. <value>#00</value>
  29581. </enumeratedValue>
  29582. <enumeratedValue>
  29583. <name>01</name>
  29584. <description>Delay after Transfer Prescaler value is 3.</description>
  29585. <value>#01</value>
  29586. </enumeratedValue>
  29587. <enumeratedValue>
  29588. <name>10</name>
  29589. <description>Delay after Transfer Prescaler value is 5.</description>
  29590. <value>#10</value>
  29591. </enumeratedValue>
  29592. <enumeratedValue>
  29593. <name>11</name>
  29594. <description>Delay after Transfer Prescaler value is 7.</description>
  29595. <value>#11</value>
  29596. </enumeratedValue>
  29597. </enumeratedValues>
  29598. </field>
  29599. <field>
  29600. <name>PASC</name>
  29601. <description>After SCK Delay Prescaler</description>
  29602. <bitOffset>20</bitOffset>
  29603. <bitWidth>2</bitWidth>
  29604. <access>read-write</access>
  29605. <enumeratedValues>
  29606. <enumeratedValue>
  29607. <name>00</name>
  29608. <description>Delay after Transfer Prescaler value is 1.</description>
  29609. <value>#00</value>
  29610. </enumeratedValue>
  29611. <enumeratedValue>
  29612. <name>01</name>
  29613. <description>Delay after Transfer Prescaler value is 3.</description>
  29614. <value>#01</value>
  29615. </enumeratedValue>
  29616. <enumeratedValue>
  29617. <name>10</name>
  29618. <description>Delay after Transfer Prescaler value is 5.</description>
  29619. <value>#10</value>
  29620. </enumeratedValue>
  29621. <enumeratedValue>
  29622. <name>11</name>
  29623. <description>Delay after Transfer Prescaler value is 7.</description>
  29624. <value>#11</value>
  29625. </enumeratedValue>
  29626. </enumeratedValues>
  29627. </field>
  29628. <field>
  29629. <name>PCSSCK</name>
  29630. <description>PCS to SCK Delay Prescaler</description>
  29631. <bitOffset>22</bitOffset>
  29632. <bitWidth>2</bitWidth>
  29633. <access>read-write</access>
  29634. <enumeratedValues>
  29635. <enumeratedValue>
  29636. <name>00</name>
  29637. <description>PCS to SCK Prescaler value is 1.</description>
  29638. <value>#00</value>
  29639. </enumeratedValue>
  29640. <enumeratedValue>
  29641. <name>01</name>
  29642. <description>PCS to SCK Prescaler value is 3.</description>
  29643. <value>#01</value>
  29644. </enumeratedValue>
  29645. <enumeratedValue>
  29646. <name>10</name>
  29647. <description>PCS to SCK Prescaler value is 5.</description>
  29648. <value>#10</value>
  29649. </enumeratedValue>
  29650. <enumeratedValue>
  29651. <name>11</name>
  29652. <description>PCS to SCK Prescaler value is 7.</description>
  29653. <value>#11</value>
  29654. </enumeratedValue>
  29655. </enumeratedValues>
  29656. </field>
  29657. <field>
  29658. <name>LSBFE</name>
  29659. <description>LSB First</description>
  29660. <bitOffset>24</bitOffset>
  29661. <bitWidth>1</bitWidth>
  29662. <access>read-write</access>
  29663. <enumeratedValues>
  29664. <enumeratedValue>
  29665. <name>0</name>
  29666. <description>Data is transferred MSB first.</description>
  29667. <value>#0</value>
  29668. </enumeratedValue>
  29669. <enumeratedValue>
  29670. <name>1</name>
  29671. <description>Data is transferred LSB first.</description>
  29672. <value>#1</value>
  29673. </enumeratedValue>
  29674. </enumeratedValues>
  29675. </field>
  29676. <field>
  29677. <name>CPHA</name>
  29678. <description>Clock Phase</description>
  29679. <bitOffset>25</bitOffset>
  29680. <bitWidth>1</bitWidth>
  29681. <access>read-write</access>
  29682. <enumeratedValues>
  29683. <enumeratedValue>
  29684. <name>0</name>
  29685. <description>Data is captured on the leading edge of SCK and changed on the following edge.</description>
  29686. <value>#0</value>
  29687. </enumeratedValue>
  29688. <enumeratedValue>
  29689. <name>1</name>
  29690. <description>Data is changed on the leading edge of SCK and captured on the following edge.</description>
  29691. <value>#1</value>
  29692. </enumeratedValue>
  29693. </enumeratedValues>
  29694. </field>
  29695. <field>
  29696. <name>CPOL</name>
  29697. <description>Clock Polarity</description>
  29698. <bitOffset>26</bitOffset>
  29699. <bitWidth>1</bitWidth>
  29700. <access>read-write</access>
  29701. <enumeratedValues>
  29702. <enumeratedValue>
  29703. <name>0</name>
  29704. <description>The inactive state value of SCK is low.</description>
  29705. <value>#0</value>
  29706. </enumeratedValue>
  29707. <enumeratedValue>
  29708. <name>1</name>
  29709. <description>The inactive state value of SCK is high.</description>
  29710. <value>#1</value>
  29711. </enumeratedValue>
  29712. </enumeratedValues>
  29713. </field>
  29714. <field>
  29715. <name>FMSZ</name>
  29716. <description>Frame Size</description>
  29717. <bitOffset>27</bitOffset>
  29718. <bitWidth>4</bitWidth>
  29719. <access>read-write</access>
  29720. </field>
  29721. <field>
  29722. <name>DBR</name>
  29723. <description>Double Baud Rate</description>
  29724. <bitOffset>31</bitOffset>
  29725. <bitWidth>1</bitWidth>
  29726. <access>read-write</access>
  29727. <enumeratedValues>
  29728. <enumeratedValue>
  29729. <name>0</name>
  29730. <description>The baud rate is computed normally with a 50/50 duty cycle.</description>
  29731. <value>#0</value>
  29732. </enumeratedValue>
  29733. <enumeratedValue>
  29734. <name>1</name>
  29735. <description>The baud rate is doubled with the duty cycle depending on the Baud Rate Prescaler.</description>
  29736. <value>#1</value>
  29737. </enumeratedValue>
  29738. </enumeratedValues>
  29739. </field>
  29740. </fields>
  29741. </register>
  29742. <register>
  29743. <name>CTAR_SLAVE</name>
  29744. <description>Clock and Transfer Attributes Register (In Slave Mode)</description>
  29745. <alternateGroup>SPI1</alternateGroup>
  29746. <addressOffset>0xC</addressOffset>
  29747. <size>32</size>
  29748. <access>read-write</access>
  29749. <resetValue>0x78000000</resetValue>
  29750. <resetMask>0xFFFFFFFF</resetMask>
  29751. <fields>
  29752. <field>
  29753. <name>CPHA</name>
  29754. <description>Clock Phase</description>
  29755. <bitOffset>25</bitOffset>
  29756. <bitWidth>1</bitWidth>
  29757. <access>read-write</access>
  29758. <enumeratedValues>
  29759. <enumeratedValue>
  29760. <name>0</name>
  29761. <description>Data is captured on the leading edge of SCK and changed on the following edge.</description>
  29762. <value>#0</value>
  29763. </enumeratedValue>
  29764. <enumeratedValue>
  29765. <name>1</name>
  29766. <description>Data is changed on the leading edge of SCK and captured on the following edge.</description>
  29767. <value>#1</value>
  29768. </enumeratedValue>
  29769. </enumeratedValues>
  29770. </field>
  29771. <field>
  29772. <name>CPOL</name>
  29773. <description>Clock Polarity</description>
  29774. <bitOffset>26</bitOffset>
  29775. <bitWidth>1</bitWidth>
  29776. <access>read-write</access>
  29777. <enumeratedValues>
  29778. <enumeratedValue>
  29779. <name>0</name>
  29780. <description>The inactive state value of SCK is low.</description>
  29781. <value>#0</value>
  29782. </enumeratedValue>
  29783. <enumeratedValue>
  29784. <name>1</name>
  29785. <description>The inactive state value of SCK is high.</description>
  29786. <value>#1</value>
  29787. </enumeratedValue>
  29788. </enumeratedValues>
  29789. </field>
  29790. <field>
  29791. <name>FMSZ</name>
  29792. <description>Frame Size</description>
  29793. <bitOffset>27</bitOffset>
  29794. <bitWidth>5</bitWidth>
  29795. <access>read-write</access>
  29796. </field>
  29797. </fields>
  29798. </register>
  29799. <register>
  29800. <name>SR</name>
  29801. <description>Status Register</description>
  29802. <addressOffset>0x2C</addressOffset>
  29803. <size>32</size>
  29804. <access>read-write</access>
  29805. <resetValue>0x2000000</resetValue>
  29806. <resetMask>0xFFFFFFFF</resetMask>
  29807. <fields>
  29808. <field>
  29809. <name>POPNXTPTR</name>
  29810. <description>Pop Next Pointer</description>
  29811. <bitOffset>0</bitOffset>
  29812. <bitWidth>4</bitWidth>
  29813. <access>read-only</access>
  29814. </field>
  29815. <field>
  29816. <name>RXCTR</name>
  29817. <description>RX FIFO Counter</description>
  29818. <bitOffset>4</bitOffset>
  29819. <bitWidth>4</bitWidth>
  29820. <access>read-only</access>
  29821. </field>
  29822. <field>
  29823. <name>TXNXTPTR</name>
  29824. <description>Transmit Next Pointer</description>
  29825. <bitOffset>8</bitOffset>
  29826. <bitWidth>4</bitWidth>
  29827. <access>read-only</access>
  29828. </field>
  29829. <field>
  29830. <name>TXCTR</name>
  29831. <description>TX FIFO Counter</description>
  29832. <bitOffset>12</bitOffset>
  29833. <bitWidth>4</bitWidth>
  29834. <access>read-only</access>
  29835. </field>
  29836. <field>
  29837. <name>RFDF</name>
  29838. <description>Receive FIFO Drain Flag</description>
  29839. <bitOffset>17</bitOffset>
  29840. <bitWidth>1</bitWidth>
  29841. <access>read-write</access>
  29842. <enumeratedValues>
  29843. <enumeratedValue>
  29844. <name>0</name>
  29845. <description>RX FIFO is empty.</description>
  29846. <value>#0</value>
  29847. </enumeratedValue>
  29848. <enumeratedValue>
  29849. <name>1</name>
  29850. <description>RX FIFO is not empty.</description>
  29851. <value>#1</value>
  29852. </enumeratedValue>
  29853. </enumeratedValues>
  29854. </field>
  29855. <field>
  29856. <name>RFOF</name>
  29857. <description>Receive FIFO Overflow Flag</description>
  29858. <bitOffset>19</bitOffset>
  29859. <bitWidth>1</bitWidth>
  29860. <access>read-write</access>
  29861. <enumeratedValues>
  29862. <enumeratedValue>
  29863. <name>0</name>
  29864. <description>No Rx FIFO overflow.</description>
  29865. <value>#0</value>
  29866. </enumeratedValue>
  29867. <enumeratedValue>
  29868. <name>1</name>
  29869. <description>Rx FIFO overflow has occurred.</description>
  29870. <value>#1</value>
  29871. </enumeratedValue>
  29872. </enumeratedValues>
  29873. </field>
  29874. <field>
  29875. <name>TFFF</name>
  29876. <description>Transmit FIFO Fill Flag</description>
  29877. <bitOffset>25</bitOffset>
  29878. <bitWidth>1</bitWidth>
  29879. <access>read-write</access>
  29880. <enumeratedValues>
  29881. <enumeratedValue>
  29882. <name>0</name>
  29883. <description>TX FIFO is full.</description>
  29884. <value>#0</value>
  29885. </enumeratedValue>
  29886. <enumeratedValue>
  29887. <name>1</name>
  29888. <description>TX FIFO is not full.</description>
  29889. <value>#1</value>
  29890. </enumeratedValue>
  29891. </enumeratedValues>
  29892. </field>
  29893. <field>
  29894. <name>TFUF</name>
  29895. <description>Transmit FIFO Underflow Flag</description>
  29896. <bitOffset>27</bitOffset>
  29897. <bitWidth>1</bitWidth>
  29898. <access>read-write</access>
  29899. <enumeratedValues>
  29900. <enumeratedValue>
  29901. <name>0</name>
  29902. <description>No TX FIFO underflow.</description>
  29903. <value>#0</value>
  29904. </enumeratedValue>
  29905. <enumeratedValue>
  29906. <name>1</name>
  29907. <description>TX FIFO underflow has occurred.</description>
  29908. <value>#1</value>
  29909. </enumeratedValue>
  29910. </enumeratedValues>
  29911. </field>
  29912. <field>
  29913. <name>EOQF</name>
  29914. <description>End of Queue Flag</description>
  29915. <bitOffset>28</bitOffset>
  29916. <bitWidth>1</bitWidth>
  29917. <access>read-write</access>
  29918. <enumeratedValues>
  29919. <enumeratedValue>
  29920. <name>0</name>
  29921. <description>EOQ is not set in the executing command.</description>
  29922. <value>#0</value>
  29923. </enumeratedValue>
  29924. <enumeratedValue>
  29925. <name>1</name>
  29926. <description>EOQ is set in the executing SPI command.</description>
  29927. <value>#1</value>
  29928. </enumeratedValue>
  29929. </enumeratedValues>
  29930. </field>
  29931. <field>
  29932. <name>TXRXS</name>
  29933. <description>TX and RX Status</description>
  29934. <bitOffset>30</bitOffset>
  29935. <bitWidth>1</bitWidth>
  29936. <access>read-write</access>
  29937. <enumeratedValues>
  29938. <enumeratedValue>
  29939. <name>0</name>
  29940. <description>Transmit and receive operations are disabled (The module is in Stopped state).</description>
  29941. <value>#0</value>
  29942. </enumeratedValue>
  29943. <enumeratedValue>
  29944. <name>1</name>
  29945. <description>Transmit and receive operations are enabled (The module is in Running state).</description>
  29946. <value>#1</value>
  29947. </enumeratedValue>
  29948. </enumeratedValues>
  29949. </field>
  29950. <field>
  29951. <name>TCF</name>
  29952. <description>Transfer Complete Flag</description>
  29953. <bitOffset>31</bitOffset>
  29954. <bitWidth>1</bitWidth>
  29955. <access>read-write</access>
  29956. <enumeratedValues>
  29957. <enumeratedValue>
  29958. <name>0</name>
  29959. <description>Transfer not complete.</description>
  29960. <value>#0</value>
  29961. </enumeratedValue>
  29962. <enumeratedValue>
  29963. <name>1</name>
  29964. <description>Transfer complete.</description>
  29965. <value>#1</value>
  29966. </enumeratedValue>
  29967. </enumeratedValues>
  29968. </field>
  29969. </fields>
  29970. </register>
  29971. <register>
  29972. <name>RSER</name>
  29973. <description>DMA/Interrupt Request Select and Enable Register</description>
  29974. <addressOffset>0x30</addressOffset>
  29975. <size>32</size>
  29976. <access>read-write</access>
  29977. <resetValue>0</resetValue>
  29978. <resetMask>0xFFFFFFFF</resetMask>
  29979. <fields>
  29980. <field>
  29981. <name>RFDF_DIRS</name>
  29982. <description>Receive FIFO Drain DMA or Interrupt Request Select</description>
  29983. <bitOffset>16</bitOffset>
  29984. <bitWidth>1</bitWidth>
  29985. <access>read-write</access>
  29986. <enumeratedValues>
  29987. <enumeratedValue>
  29988. <name>0</name>
  29989. <description>Interrupt request.</description>
  29990. <value>#0</value>
  29991. </enumeratedValue>
  29992. <enumeratedValue>
  29993. <name>1</name>
  29994. <description>DMA request.</description>
  29995. <value>#1</value>
  29996. </enumeratedValue>
  29997. </enumeratedValues>
  29998. </field>
  29999. <field>
  30000. <name>RFDF_RE</name>
  30001. <description>Receive FIFO Drain Request Enable</description>
  30002. <bitOffset>17</bitOffset>
  30003. <bitWidth>1</bitWidth>
  30004. <access>read-write</access>
  30005. <enumeratedValues>
  30006. <enumeratedValue>
  30007. <name>0</name>
  30008. <description>RFDF interrupt or DMA requests are disabled.</description>
  30009. <value>#0</value>
  30010. </enumeratedValue>
  30011. <enumeratedValue>
  30012. <name>1</name>
  30013. <description>RFDF interrupt or DMA requests are enabled.</description>
  30014. <value>#1</value>
  30015. </enumeratedValue>
  30016. </enumeratedValues>
  30017. </field>
  30018. <field>
  30019. <name>RFOF_RE</name>
  30020. <description>Receive FIFO Overflow Request Enable</description>
  30021. <bitOffset>19</bitOffset>
  30022. <bitWidth>1</bitWidth>
  30023. <access>read-write</access>
  30024. <enumeratedValues>
  30025. <enumeratedValue>
  30026. <name>0</name>
  30027. <description>RFOF interrupt requests are disabled.</description>
  30028. <value>#0</value>
  30029. </enumeratedValue>
  30030. <enumeratedValue>
  30031. <name>1</name>
  30032. <description>RFOF interrupt requests are enabled.</description>
  30033. <value>#1</value>
  30034. </enumeratedValue>
  30035. </enumeratedValues>
  30036. </field>
  30037. <field>
  30038. <name>TFFF_DIRS</name>
  30039. <description>Transmit FIFO Fill DMA or Interrupt Request Select</description>
  30040. <bitOffset>24</bitOffset>
  30041. <bitWidth>1</bitWidth>
  30042. <access>read-write</access>
  30043. <enumeratedValues>
  30044. <enumeratedValue>
  30045. <name>0</name>
  30046. <description>TFFF flag generates interrupt requests.</description>
  30047. <value>#0</value>
  30048. </enumeratedValue>
  30049. <enumeratedValue>
  30050. <name>1</name>
  30051. <description>TFFF flag generates DMA requests.</description>
  30052. <value>#1</value>
  30053. </enumeratedValue>
  30054. </enumeratedValues>
  30055. </field>
  30056. <field>
  30057. <name>TFFF_RE</name>
  30058. <description>Transmit FIFO Fill Request Enable</description>
  30059. <bitOffset>25</bitOffset>
  30060. <bitWidth>1</bitWidth>
  30061. <access>read-write</access>
  30062. <enumeratedValues>
  30063. <enumeratedValue>
  30064. <name>0</name>
  30065. <description>TFFF interrupts or DMA requests are disabled.</description>
  30066. <value>#0</value>
  30067. </enumeratedValue>
  30068. <enumeratedValue>
  30069. <name>1</name>
  30070. <description>TFFF interrupts or DMA requests are enabled.</description>
  30071. <value>#1</value>
  30072. </enumeratedValue>
  30073. </enumeratedValues>
  30074. </field>
  30075. <field>
  30076. <name>TFUF_RE</name>
  30077. <description>Transmit FIFO Underflow Request Enable</description>
  30078. <bitOffset>27</bitOffset>
  30079. <bitWidth>1</bitWidth>
  30080. <access>read-write</access>
  30081. <enumeratedValues>
  30082. <enumeratedValue>
  30083. <name>0</name>
  30084. <description>TFUF interrupt requests are disabled.</description>
  30085. <value>#0</value>
  30086. </enumeratedValue>
  30087. <enumeratedValue>
  30088. <name>1</name>
  30089. <description>TFUF interrupt requests are enabled.</description>
  30090. <value>#1</value>
  30091. </enumeratedValue>
  30092. </enumeratedValues>
  30093. </field>
  30094. <field>
  30095. <name>EOQF_RE</name>
  30096. <description>Finished Request Enable</description>
  30097. <bitOffset>28</bitOffset>
  30098. <bitWidth>1</bitWidth>
  30099. <access>read-write</access>
  30100. <enumeratedValues>
  30101. <enumeratedValue>
  30102. <name>0</name>
  30103. <description>EOQF interrupt requests are disabled.</description>
  30104. <value>#0</value>
  30105. </enumeratedValue>
  30106. <enumeratedValue>
  30107. <name>1</name>
  30108. <description>EOQF interrupt requests are enabled.</description>
  30109. <value>#1</value>
  30110. </enumeratedValue>
  30111. </enumeratedValues>
  30112. </field>
  30113. <field>
  30114. <name>TCF_RE</name>
  30115. <description>Transmission Complete Request Enable</description>
  30116. <bitOffset>31</bitOffset>
  30117. <bitWidth>1</bitWidth>
  30118. <access>read-write</access>
  30119. <enumeratedValues>
  30120. <enumeratedValue>
  30121. <name>0</name>
  30122. <description>TCF interrupt requests are disabled.</description>
  30123. <value>#0</value>
  30124. </enumeratedValue>
  30125. <enumeratedValue>
  30126. <name>1</name>
  30127. <description>TCF interrupt requests are enabled.</description>
  30128. <value>#1</value>
  30129. </enumeratedValue>
  30130. </enumeratedValues>
  30131. </field>
  30132. </fields>
  30133. </register>
  30134. <register>
  30135. <name>PUSHR</name>
  30136. <description>PUSH TX FIFO Register In Master Mode</description>
  30137. <alternateGroup>SPI1</alternateGroup>
  30138. <addressOffset>0x34</addressOffset>
  30139. <size>32</size>
  30140. <access>read-write</access>
  30141. <resetValue>0</resetValue>
  30142. <resetMask>0xFFFFFFFF</resetMask>
  30143. <fields>
  30144. <field>
  30145. <name>TXDATA</name>
  30146. <description>Transmit Data</description>
  30147. <bitOffset>0</bitOffset>
  30148. <bitWidth>16</bitWidth>
  30149. <access>read-write</access>
  30150. </field>
  30151. <field>
  30152. <name>PCS</name>
  30153. <description>Select which PCS signals are to be asserted for the transfer</description>
  30154. <bitOffset>16</bitOffset>
  30155. <bitWidth>6</bitWidth>
  30156. <access>read-write</access>
  30157. <enumeratedValues>
  30158. <enumeratedValue>
  30159. <name>0</name>
  30160. <description>Negate the PCS[x] signal.</description>
  30161. <value>#0</value>
  30162. </enumeratedValue>
  30163. <enumeratedValue>
  30164. <name>1</name>
  30165. <description>Assert the PCS[x] signal.</description>
  30166. <value>#1</value>
  30167. </enumeratedValue>
  30168. </enumeratedValues>
  30169. </field>
  30170. <field>
  30171. <name>CTCNT</name>
  30172. <description>Clear Transfer Counter</description>
  30173. <bitOffset>26</bitOffset>
  30174. <bitWidth>1</bitWidth>
  30175. <access>read-write</access>
  30176. <enumeratedValues>
  30177. <enumeratedValue>
  30178. <name>0</name>
  30179. <description>Do not clear the TCR[TCNT] field.</description>
  30180. <value>#0</value>
  30181. </enumeratedValue>
  30182. <enumeratedValue>
  30183. <name>1</name>
  30184. <description>Clear the TCR[TCNT] field.</description>
  30185. <value>#1</value>
  30186. </enumeratedValue>
  30187. </enumeratedValues>
  30188. </field>
  30189. <field>
  30190. <name>EOQ</name>
  30191. <description>End Of Queue</description>
  30192. <bitOffset>27</bitOffset>
  30193. <bitWidth>1</bitWidth>
  30194. <access>read-write</access>
  30195. <enumeratedValues>
  30196. <enumeratedValue>
  30197. <name>0</name>
  30198. <description>The SPI data is not the last data to transfer.</description>
  30199. <value>#0</value>
  30200. </enumeratedValue>
  30201. <enumeratedValue>
  30202. <name>1</name>
  30203. <description>The SPI data is the last data to transfer.</description>
  30204. <value>#1</value>
  30205. </enumeratedValue>
  30206. </enumeratedValues>
  30207. </field>
  30208. <field>
  30209. <name>CTAS</name>
  30210. <description>Clock and Transfer Attributes Select</description>
  30211. <bitOffset>28</bitOffset>
  30212. <bitWidth>3</bitWidth>
  30213. <access>read-write</access>
  30214. <enumeratedValues>
  30215. <enumeratedValue>
  30216. <name>000</name>
  30217. <description>CTAR0</description>
  30218. <value>#000</value>
  30219. </enumeratedValue>
  30220. <enumeratedValue>
  30221. <name>001</name>
  30222. <description>CTAR1</description>
  30223. <value>#001</value>
  30224. </enumeratedValue>
  30225. </enumeratedValues>
  30226. </field>
  30227. <field>
  30228. <name>CONT</name>
  30229. <description>Continuous Peripheral Chip Select Enable</description>
  30230. <bitOffset>31</bitOffset>
  30231. <bitWidth>1</bitWidth>
  30232. <access>read-write</access>
  30233. <enumeratedValues>
  30234. <enumeratedValue>
  30235. <name>0</name>
  30236. <description>Return PCSn signals to their inactive state between transfers.</description>
  30237. <value>#0</value>
  30238. </enumeratedValue>
  30239. <enumeratedValue>
  30240. <name>1</name>
  30241. <description>Keep PCSn signals asserted between transfers.</description>
  30242. <value>#1</value>
  30243. </enumeratedValue>
  30244. </enumeratedValues>
  30245. </field>
  30246. </fields>
  30247. </register>
  30248. <register>
  30249. <name>PUSHR_SLAVE</name>
  30250. <description>PUSH TX FIFO Register In Slave Mode</description>
  30251. <alternateGroup>SPI1</alternateGroup>
  30252. <addressOffset>0x34</addressOffset>
  30253. <size>32</size>
  30254. <access>read-write</access>
  30255. <resetValue>0</resetValue>
  30256. <resetMask>0xFFFFFFFF</resetMask>
  30257. <fields>
  30258. <field>
  30259. <name>TXDATA</name>
  30260. <description>Transmit Data</description>
  30261. <bitOffset>0</bitOffset>
  30262. <bitWidth>32</bitWidth>
  30263. <access>read-write</access>
  30264. </field>
  30265. </fields>
  30266. </register>
  30267. <register>
  30268. <name>POPR</name>
  30269. <description>POP RX FIFO Register</description>
  30270. <addressOffset>0x38</addressOffset>
  30271. <size>32</size>
  30272. <access>read-only</access>
  30273. <resetValue>0</resetValue>
  30274. <resetMask>0xFFFFFFFF</resetMask>
  30275. <fields>
  30276. <field>
  30277. <name>RXDATA</name>
  30278. <description>Received Data</description>
  30279. <bitOffset>0</bitOffset>
  30280. <bitWidth>32</bitWidth>
  30281. <access>read-only</access>
  30282. </field>
  30283. </fields>
  30284. </register>
  30285. <register>
  30286. <dim>4</dim>
  30287. <dimIncrement>0x4</dimIncrement>
  30288. <dimIndex>0,1,2,3</dimIndex>
  30289. <name>TXFR%s</name>
  30290. <description>Transmit FIFO Registers</description>
  30291. <addressOffset>0x3C</addressOffset>
  30292. <size>32</size>
  30293. <access>read-only</access>
  30294. <resetValue>0</resetValue>
  30295. <resetMask>0xFFFFFFFF</resetMask>
  30296. <fields>
  30297. <field>
  30298. <name>TXDATA</name>
  30299. <description>Transmit Data</description>
  30300. <bitOffset>0</bitOffset>
  30301. <bitWidth>16</bitWidth>
  30302. <access>read-only</access>
  30303. </field>
  30304. <field>
  30305. <name>TXCMD_TXDATA</name>
  30306. <description>Transmit Command or Transmit Data</description>
  30307. <bitOffset>16</bitOffset>
  30308. <bitWidth>16</bitWidth>
  30309. <access>read-only</access>
  30310. </field>
  30311. </fields>
  30312. </register>
  30313. <register>
  30314. <dim>4</dim>
  30315. <dimIncrement>0x4</dimIncrement>
  30316. <dimIndex>0,1,2,3</dimIndex>
  30317. <name>RXFR%s</name>
  30318. <description>Receive FIFO Registers</description>
  30319. <addressOffset>0x7C</addressOffset>
  30320. <size>32</size>
  30321. <access>read-only</access>
  30322. <resetValue>0</resetValue>
  30323. <resetMask>0xFFFFFFFF</resetMask>
  30324. <fields>
  30325. <field>
  30326. <name>RXDATA</name>
  30327. <description>Receive Data</description>
  30328. <bitOffset>0</bitOffset>
  30329. <bitWidth>32</bitWidth>
  30330. <access>read-only</access>
  30331. </field>
  30332. </fields>
  30333. </register>
  30334. </registers>
  30335. </peripheral>
  30336. <peripheral>
  30337. <name>SPI2</name>
  30338. <description>Serial Peripheral Interface</description>
  30339. <groupName>SPI</groupName>
  30340. <prependToName>SPI2_</prependToName>
  30341. <baseAddress>0x400AC000</baseAddress>
  30342. <addressBlock>
  30343. <offset>0</offset>
  30344. <size>0x8C</size>
  30345. <usage>registers</usage>
  30346. </addressBlock>
  30347. <interrupt>
  30348. <name>SPI2</name>
  30349. <value>65</value>
  30350. </interrupt>
  30351. <registers>
  30352. <register>
  30353. <name>MCR</name>
  30354. <description>Module Configuration Register</description>
  30355. <addressOffset>0</addressOffset>
  30356. <size>32</size>
  30357. <access>read-write</access>
  30358. <resetValue>0x4001</resetValue>
  30359. <resetMask>0xFFFFFFFF</resetMask>
  30360. <fields>
  30361. <field>
  30362. <name>HALT</name>
  30363. <description>Halt</description>
  30364. <bitOffset>0</bitOffset>
  30365. <bitWidth>1</bitWidth>
  30366. <access>read-write</access>
  30367. <enumeratedValues>
  30368. <enumeratedValue>
  30369. <name>0</name>
  30370. <description>Start transfers.</description>
  30371. <value>#0</value>
  30372. </enumeratedValue>
  30373. <enumeratedValue>
  30374. <name>1</name>
  30375. <description>Stop transfers.</description>
  30376. <value>#1</value>
  30377. </enumeratedValue>
  30378. </enumeratedValues>
  30379. </field>
  30380. <field>
  30381. <name>SMPL_PT</name>
  30382. <description>Sample Point</description>
  30383. <bitOffset>8</bitOffset>
  30384. <bitWidth>2</bitWidth>
  30385. <access>read-write</access>
  30386. <enumeratedValues>
  30387. <enumeratedValue>
  30388. <name>00</name>
  30389. <description>0 protocol clock cycles between SCK edge and SIN sample</description>
  30390. <value>#00</value>
  30391. </enumeratedValue>
  30392. <enumeratedValue>
  30393. <name>01</name>
  30394. <description>1 protocol clock cycle between SCK edge and SIN sample</description>
  30395. <value>#01</value>
  30396. </enumeratedValue>
  30397. <enumeratedValue>
  30398. <name>10</name>
  30399. <description>2 protocol clock cycles between SCK edge and SIN sample</description>
  30400. <value>#10</value>
  30401. </enumeratedValue>
  30402. </enumeratedValues>
  30403. </field>
  30404. <field>
  30405. <name>CLR_RXF</name>
  30406. <description>Flushes the RX FIFO</description>
  30407. <bitOffset>10</bitOffset>
  30408. <bitWidth>1</bitWidth>
  30409. <access>write-only</access>
  30410. <enumeratedValues>
  30411. <enumeratedValue>
  30412. <name>0</name>
  30413. <description>Do not clear the RX FIFO counter.</description>
  30414. <value>#0</value>
  30415. </enumeratedValue>
  30416. <enumeratedValue>
  30417. <name>1</name>
  30418. <description>Clear the RX FIFO counter.</description>
  30419. <value>#1</value>
  30420. </enumeratedValue>
  30421. </enumeratedValues>
  30422. </field>
  30423. <field>
  30424. <name>CLR_TXF</name>
  30425. <description>Clear TX FIFO</description>
  30426. <bitOffset>11</bitOffset>
  30427. <bitWidth>1</bitWidth>
  30428. <access>write-only</access>
  30429. <enumeratedValues>
  30430. <enumeratedValue>
  30431. <name>0</name>
  30432. <description>Do not clear the TX FIFO counter.</description>
  30433. <value>#0</value>
  30434. </enumeratedValue>
  30435. <enumeratedValue>
  30436. <name>1</name>
  30437. <description>Clear the TX FIFO counter.</description>
  30438. <value>#1</value>
  30439. </enumeratedValue>
  30440. </enumeratedValues>
  30441. </field>
  30442. <field>
  30443. <name>DIS_RXF</name>
  30444. <description>Disable Receive FIFO</description>
  30445. <bitOffset>12</bitOffset>
  30446. <bitWidth>1</bitWidth>
  30447. <access>read-write</access>
  30448. <enumeratedValues>
  30449. <enumeratedValue>
  30450. <name>0</name>
  30451. <description>RX FIFO is enabled.</description>
  30452. <value>#0</value>
  30453. </enumeratedValue>
  30454. <enumeratedValue>
  30455. <name>1</name>
  30456. <description>RX FIFO is disabled.</description>
  30457. <value>#1</value>
  30458. </enumeratedValue>
  30459. </enumeratedValues>
  30460. </field>
  30461. <field>
  30462. <name>DIS_TXF</name>
  30463. <description>Disable Transmit FIFO</description>
  30464. <bitOffset>13</bitOffset>
  30465. <bitWidth>1</bitWidth>
  30466. <access>read-write</access>
  30467. <enumeratedValues>
  30468. <enumeratedValue>
  30469. <name>0</name>
  30470. <description>TX FIFO is enabled.</description>
  30471. <value>#0</value>
  30472. </enumeratedValue>
  30473. <enumeratedValue>
  30474. <name>1</name>
  30475. <description>TX FIFO is disabled.</description>
  30476. <value>#1</value>
  30477. </enumeratedValue>
  30478. </enumeratedValues>
  30479. </field>
  30480. <field>
  30481. <name>MDIS</name>
  30482. <description>Module Disable</description>
  30483. <bitOffset>14</bitOffset>
  30484. <bitWidth>1</bitWidth>
  30485. <access>read-write</access>
  30486. <enumeratedValues>
  30487. <enumeratedValue>
  30488. <name>0</name>
  30489. <description>Enables the module clocks.</description>
  30490. <value>#0</value>
  30491. </enumeratedValue>
  30492. <enumeratedValue>
  30493. <name>1</name>
  30494. <description>Allows external logic to disable the module clocks.</description>
  30495. <value>#1</value>
  30496. </enumeratedValue>
  30497. </enumeratedValues>
  30498. </field>
  30499. <field>
  30500. <name>DOZE</name>
  30501. <description>Doze Enable</description>
  30502. <bitOffset>15</bitOffset>
  30503. <bitWidth>1</bitWidth>
  30504. <access>read-write</access>
  30505. <enumeratedValues>
  30506. <enumeratedValue>
  30507. <name>0</name>
  30508. <description>Doze mode has no effect on the module.</description>
  30509. <value>#0</value>
  30510. </enumeratedValue>
  30511. <enumeratedValue>
  30512. <name>1</name>
  30513. <description>Doze mode disables the module.</description>
  30514. <value>#1</value>
  30515. </enumeratedValue>
  30516. </enumeratedValues>
  30517. </field>
  30518. <field>
  30519. <name>PCSIS</name>
  30520. <description>Peripheral Chip Select x Inactive State</description>
  30521. <bitOffset>16</bitOffset>
  30522. <bitWidth>6</bitWidth>
  30523. <access>read-write</access>
  30524. <enumeratedValues>
  30525. <enumeratedValue>
  30526. <name>0</name>
  30527. <description>The inactive state of PCSx is low.</description>
  30528. <value>#0</value>
  30529. </enumeratedValue>
  30530. <enumeratedValue>
  30531. <name>1</name>
  30532. <description>The inactive state of PCSx is high.</description>
  30533. <value>#1</value>
  30534. </enumeratedValue>
  30535. </enumeratedValues>
  30536. </field>
  30537. <field>
  30538. <name>ROOE</name>
  30539. <description>Receive FIFO Overflow Overwrite Enable</description>
  30540. <bitOffset>24</bitOffset>
  30541. <bitWidth>1</bitWidth>
  30542. <access>read-write</access>
  30543. <enumeratedValues>
  30544. <enumeratedValue>
  30545. <name>0</name>
  30546. <description>Incoming data is ignored.</description>
  30547. <value>#0</value>
  30548. </enumeratedValue>
  30549. <enumeratedValue>
  30550. <name>1</name>
  30551. <description>Incoming data is shifted into the shift register.</description>
  30552. <value>#1</value>
  30553. </enumeratedValue>
  30554. </enumeratedValues>
  30555. </field>
  30556. <field>
  30557. <name>PCSSE</name>
  30558. <description>Peripheral Chip Select Strobe Enable</description>
  30559. <bitOffset>25</bitOffset>
  30560. <bitWidth>1</bitWidth>
  30561. <access>read-write</access>
  30562. <enumeratedValues>
  30563. <enumeratedValue>
  30564. <name>0</name>
  30565. <description>PCS5/ PCSS is used as the Peripheral Chip Select[5] signal.</description>
  30566. <value>#0</value>
  30567. </enumeratedValue>
  30568. <enumeratedValue>
  30569. <name>1</name>
  30570. <description>PCS5/ PCSS is used as an active-low PCS Strobe signal.</description>
  30571. <value>#1</value>
  30572. </enumeratedValue>
  30573. </enumeratedValues>
  30574. </field>
  30575. <field>
  30576. <name>MTFE</name>
  30577. <description>Modified Timing Format Enable</description>
  30578. <bitOffset>26</bitOffset>
  30579. <bitWidth>1</bitWidth>
  30580. <access>read-write</access>
  30581. <enumeratedValues>
  30582. <enumeratedValue>
  30583. <name>0</name>
  30584. <description>Modified SPI transfer format disabled.</description>
  30585. <value>#0</value>
  30586. </enumeratedValue>
  30587. <enumeratedValue>
  30588. <name>1</name>
  30589. <description>Modified SPI transfer format enabled.</description>
  30590. <value>#1</value>
  30591. </enumeratedValue>
  30592. </enumeratedValues>
  30593. </field>
  30594. <field>
  30595. <name>FRZ</name>
  30596. <description>Freeze</description>
  30597. <bitOffset>27</bitOffset>
  30598. <bitWidth>1</bitWidth>
  30599. <access>read-write</access>
  30600. <enumeratedValues>
  30601. <enumeratedValue>
  30602. <name>0</name>
  30603. <description>Do not halt serial transfers in Debug mode.</description>
  30604. <value>#0</value>
  30605. </enumeratedValue>
  30606. <enumeratedValue>
  30607. <name>1</name>
  30608. <description>Halt serial transfers in Debug mode.</description>
  30609. <value>#1</value>
  30610. </enumeratedValue>
  30611. </enumeratedValues>
  30612. </field>
  30613. <field>
  30614. <name>DCONF</name>
  30615. <description>SPI Configuration.</description>
  30616. <bitOffset>28</bitOffset>
  30617. <bitWidth>2</bitWidth>
  30618. <access>read-only</access>
  30619. <enumeratedValues>
  30620. <enumeratedValue>
  30621. <name>00</name>
  30622. <description>SPI</description>
  30623. <value>#00</value>
  30624. </enumeratedValue>
  30625. </enumeratedValues>
  30626. </field>
  30627. <field>
  30628. <name>CONT_SCKE</name>
  30629. <description>Continuous SCK Enable</description>
  30630. <bitOffset>30</bitOffset>
  30631. <bitWidth>1</bitWidth>
  30632. <access>read-write</access>
  30633. <enumeratedValues>
  30634. <enumeratedValue>
  30635. <name>0</name>
  30636. <description>Continuous SCK disabled.</description>
  30637. <value>#0</value>
  30638. </enumeratedValue>
  30639. <enumeratedValue>
  30640. <name>1</name>
  30641. <description>Continuous SCK enabled.</description>
  30642. <value>#1</value>
  30643. </enumeratedValue>
  30644. </enumeratedValues>
  30645. </field>
  30646. <field>
  30647. <name>MSTR</name>
  30648. <description>Master/Slave Mode Select</description>
  30649. <bitOffset>31</bitOffset>
  30650. <bitWidth>1</bitWidth>
  30651. <access>read-write</access>
  30652. <enumeratedValues>
  30653. <enumeratedValue>
  30654. <name>0</name>
  30655. <description>Enables Slave mode</description>
  30656. <value>#0</value>
  30657. </enumeratedValue>
  30658. <enumeratedValue>
  30659. <name>1</name>
  30660. <description>Enables Master mode</description>
  30661. <value>#1</value>
  30662. </enumeratedValue>
  30663. </enumeratedValues>
  30664. </field>
  30665. </fields>
  30666. </register>
  30667. <register>
  30668. <name>TCR</name>
  30669. <description>Transfer Count Register</description>
  30670. <addressOffset>0x8</addressOffset>
  30671. <size>32</size>
  30672. <access>read-write</access>
  30673. <resetValue>0</resetValue>
  30674. <resetMask>0xFFFFFFFF</resetMask>
  30675. <fields>
  30676. <field>
  30677. <name>SPI_TCNT</name>
  30678. <description>SPI Transfer Counter</description>
  30679. <bitOffset>16</bitOffset>
  30680. <bitWidth>16</bitWidth>
  30681. <access>read-write</access>
  30682. </field>
  30683. </fields>
  30684. </register>
  30685. <register>
  30686. <dim>2</dim>
  30687. <dimIncrement>0x4</dimIncrement>
  30688. <dimIndex>0,1</dimIndex>
  30689. <name>CTAR%s</name>
  30690. <description>Clock and Transfer Attributes Register (In Master Mode)</description>
  30691. <alternateGroup>SPI2</alternateGroup>
  30692. <addressOffset>0xC</addressOffset>
  30693. <size>32</size>
  30694. <access>read-write</access>
  30695. <resetValue>0x78000000</resetValue>
  30696. <resetMask>0xFFFFFFFF</resetMask>
  30697. <fields>
  30698. <field>
  30699. <name>BR</name>
  30700. <description>Baud Rate Scaler</description>
  30701. <bitOffset>0</bitOffset>
  30702. <bitWidth>4</bitWidth>
  30703. <access>read-write</access>
  30704. </field>
  30705. <field>
  30706. <name>DT</name>
  30707. <description>Delay After Transfer Scaler</description>
  30708. <bitOffset>4</bitOffset>
  30709. <bitWidth>4</bitWidth>
  30710. <access>read-write</access>
  30711. </field>
  30712. <field>
  30713. <name>ASC</name>
  30714. <description>After SCK Delay Scaler</description>
  30715. <bitOffset>8</bitOffset>
  30716. <bitWidth>4</bitWidth>
  30717. <access>read-write</access>
  30718. </field>
  30719. <field>
  30720. <name>CSSCK</name>
  30721. <description>PCS to SCK Delay Scaler</description>
  30722. <bitOffset>12</bitOffset>
  30723. <bitWidth>4</bitWidth>
  30724. <access>read-write</access>
  30725. </field>
  30726. <field>
  30727. <name>PBR</name>
  30728. <description>Baud Rate Prescaler</description>
  30729. <bitOffset>16</bitOffset>
  30730. <bitWidth>2</bitWidth>
  30731. <access>read-write</access>
  30732. <enumeratedValues>
  30733. <enumeratedValue>
  30734. <name>00</name>
  30735. <description>Baud Rate Prescaler value is 2.</description>
  30736. <value>#00</value>
  30737. </enumeratedValue>
  30738. <enumeratedValue>
  30739. <name>01</name>
  30740. <description>Baud Rate Prescaler value is 3.</description>
  30741. <value>#01</value>
  30742. </enumeratedValue>
  30743. <enumeratedValue>
  30744. <name>10</name>
  30745. <description>Baud Rate Prescaler value is 5.</description>
  30746. <value>#10</value>
  30747. </enumeratedValue>
  30748. <enumeratedValue>
  30749. <name>11</name>
  30750. <description>Baud Rate Prescaler value is 7.</description>
  30751. <value>#11</value>
  30752. </enumeratedValue>
  30753. </enumeratedValues>
  30754. </field>
  30755. <field>
  30756. <name>PDT</name>
  30757. <description>Delay after Transfer Prescaler</description>
  30758. <bitOffset>18</bitOffset>
  30759. <bitWidth>2</bitWidth>
  30760. <access>read-write</access>
  30761. <enumeratedValues>
  30762. <enumeratedValue>
  30763. <name>00</name>
  30764. <description>Delay after Transfer Prescaler value is 1.</description>
  30765. <value>#00</value>
  30766. </enumeratedValue>
  30767. <enumeratedValue>
  30768. <name>01</name>
  30769. <description>Delay after Transfer Prescaler value is 3.</description>
  30770. <value>#01</value>
  30771. </enumeratedValue>
  30772. <enumeratedValue>
  30773. <name>10</name>
  30774. <description>Delay after Transfer Prescaler value is 5.</description>
  30775. <value>#10</value>
  30776. </enumeratedValue>
  30777. <enumeratedValue>
  30778. <name>11</name>
  30779. <description>Delay after Transfer Prescaler value is 7.</description>
  30780. <value>#11</value>
  30781. </enumeratedValue>
  30782. </enumeratedValues>
  30783. </field>
  30784. <field>
  30785. <name>PASC</name>
  30786. <description>After SCK Delay Prescaler</description>
  30787. <bitOffset>20</bitOffset>
  30788. <bitWidth>2</bitWidth>
  30789. <access>read-write</access>
  30790. <enumeratedValues>
  30791. <enumeratedValue>
  30792. <name>00</name>
  30793. <description>Delay after Transfer Prescaler value is 1.</description>
  30794. <value>#00</value>
  30795. </enumeratedValue>
  30796. <enumeratedValue>
  30797. <name>01</name>
  30798. <description>Delay after Transfer Prescaler value is 3.</description>
  30799. <value>#01</value>
  30800. </enumeratedValue>
  30801. <enumeratedValue>
  30802. <name>10</name>
  30803. <description>Delay after Transfer Prescaler value is 5.</description>
  30804. <value>#10</value>
  30805. </enumeratedValue>
  30806. <enumeratedValue>
  30807. <name>11</name>
  30808. <description>Delay after Transfer Prescaler value is 7.</description>
  30809. <value>#11</value>
  30810. </enumeratedValue>
  30811. </enumeratedValues>
  30812. </field>
  30813. <field>
  30814. <name>PCSSCK</name>
  30815. <description>PCS to SCK Delay Prescaler</description>
  30816. <bitOffset>22</bitOffset>
  30817. <bitWidth>2</bitWidth>
  30818. <access>read-write</access>
  30819. <enumeratedValues>
  30820. <enumeratedValue>
  30821. <name>00</name>
  30822. <description>PCS to SCK Prescaler value is 1.</description>
  30823. <value>#00</value>
  30824. </enumeratedValue>
  30825. <enumeratedValue>
  30826. <name>01</name>
  30827. <description>PCS to SCK Prescaler value is 3.</description>
  30828. <value>#01</value>
  30829. </enumeratedValue>
  30830. <enumeratedValue>
  30831. <name>10</name>
  30832. <description>PCS to SCK Prescaler value is 5.</description>
  30833. <value>#10</value>
  30834. </enumeratedValue>
  30835. <enumeratedValue>
  30836. <name>11</name>
  30837. <description>PCS to SCK Prescaler value is 7.</description>
  30838. <value>#11</value>
  30839. </enumeratedValue>
  30840. </enumeratedValues>
  30841. </field>
  30842. <field>
  30843. <name>LSBFE</name>
  30844. <description>LSB First</description>
  30845. <bitOffset>24</bitOffset>
  30846. <bitWidth>1</bitWidth>
  30847. <access>read-write</access>
  30848. <enumeratedValues>
  30849. <enumeratedValue>
  30850. <name>0</name>
  30851. <description>Data is transferred MSB first.</description>
  30852. <value>#0</value>
  30853. </enumeratedValue>
  30854. <enumeratedValue>
  30855. <name>1</name>
  30856. <description>Data is transferred LSB first.</description>
  30857. <value>#1</value>
  30858. </enumeratedValue>
  30859. </enumeratedValues>
  30860. </field>
  30861. <field>
  30862. <name>CPHA</name>
  30863. <description>Clock Phase</description>
  30864. <bitOffset>25</bitOffset>
  30865. <bitWidth>1</bitWidth>
  30866. <access>read-write</access>
  30867. <enumeratedValues>
  30868. <enumeratedValue>
  30869. <name>0</name>
  30870. <description>Data is captured on the leading edge of SCK and changed on the following edge.</description>
  30871. <value>#0</value>
  30872. </enumeratedValue>
  30873. <enumeratedValue>
  30874. <name>1</name>
  30875. <description>Data is changed on the leading edge of SCK and captured on the following edge.</description>
  30876. <value>#1</value>
  30877. </enumeratedValue>
  30878. </enumeratedValues>
  30879. </field>
  30880. <field>
  30881. <name>CPOL</name>
  30882. <description>Clock Polarity</description>
  30883. <bitOffset>26</bitOffset>
  30884. <bitWidth>1</bitWidth>
  30885. <access>read-write</access>
  30886. <enumeratedValues>
  30887. <enumeratedValue>
  30888. <name>0</name>
  30889. <description>The inactive state value of SCK is low.</description>
  30890. <value>#0</value>
  30891. </enumeratedValue>
  30892. <enumeratedValue>
  30893. <name>1</name>
  30894. <description>The inactive state value of SCK is high.</description>
  30895. <value>#1</value>
  30896. </enumeratedValue>
  30897. </enumeratedValues>
  30898. </field>
  30899. <field>
  30900. <name>FMSZ</name>
  30901. <description>Frame Size</description>
  30902. <bitOffset>27</bitOffset>
  30903. <bitWidth>4</bitWidth>
  30904. <access>read-write</access>
  30905. </field>
  30906. <field>
  30907. <name>DBR</name>
  30908. <description>Double Baud Rate</description>
  30909. <bitOffset>31</bitOffset>
  30910. <bitWidth>1</bitWidth>
  30911. <access>read-write</access>
  30912. <enumeratedValues>
  30913. <enumeratedValue>
  30914. <name>0</name>
  30915. <description>The baud rate is computed normally with a 50/50 duty cycle.</description>
  30916. <value>#0</value>
  30917. </enumeratedValue>
  30918. <enumeratedValue>
  30919. <name>1</name>
  30920. <description>The baud rate is doubled with the duty cycle depending on the Baud Rate Prescaler.</description>
  30921. <value>#1</value>
  30922. </enumeratedValue>
  30923. </enumeratedValues>
  30924. </field>
  30925. </fields>
  30926. </register>
  30927. <register>
  30928. <name>CTAR_SLAVE</name>
  30929. <description>Clock and Transfer Attributes Register (In Slave Mode)</description>
  30930. <alternateGroup>SPI2</alternateGroup>
  30931. <addressOffset>0xC</addressOffset>
  30932. <size>32</size>
  30933. <access>read-write</access>
  30934. <resetValue>0x78000000</resetValue>
  30935. <resetMask>0xFFFFFFFF</resetMask>
  30936. <fields>
  30937. <field>
  30938. <name>CPHA</name>
  30939. <description>Clock Phase</description>
  30940. <bitOffset>25</bitOffset>
  30941. <bitWidth>1</bitWidth>
  30942. <access>read-write</access>
  30943. <enumeratedValues>
  30944. <enumeratedValue>
  30945. <name>0</name>
  30946. <description>Data is captured on the leading edge of SCK and changed on the following edge.</description>
  30947. <value>#0</value>
  30948. </enumeratedValue>
  30949. <enumeratedValue>
  30950. <name>1</name>
  30951. <description>Data is changed on the leading edge of SCK and captured on the following edge.</description>
  30952. <value>#1</value>
  30953. </enumeratedValue>
  30954. </enumeratedValues>
  30955. </field>
  30956. <field>
  30957. <name>CPOL</name>
  30958. <description>Clock Polarity</description>
  30959. <bitOffset>26</bitOffset>
  30960. <bitWidth>1</bitWidth>
  30961. <access>read-write</access>
  30962. <enumeratedValues>
  30963. <enumeratedValue>
  30964. <name>0</name>
  30965. <description>The inactive state value of SCK is low.</description>
  30966. <value>#0</value>
  30967. </enumeratedValue>
  30968. <enumeratedValue>
  30969. <name>1</name>
  30970. <description>The inactive state value of SCK is high.</description>
  30971. <value>#1</value>
  30972. </enumeratedValue>
  30973. </enumeratedValues>
  30974. </field>
  30975. <field>
  30976. <name>FMSZ</name>
  30977. <description>Frame Size</description>
  30978. <bitOffset>27</bitOffset>
  30979. <bitWidth>5</bitWidth>
  30980. <access>read-write</access>
  30981. </field>
  30982. </fields>
  30983. </register>
  30984. <register>
  30985. <name>SR</name>
  30986. <description>Status Register</description>
  30987. <addressOffset>0x2C</addressOffset>
  30988. <size>32</size>
  30989. <access>read-write</access>
  30990. <resetValue>0x2000000</resetValue>
  30991. <resetMask>0xFFFFFFFF</resetMask>
  30992. <fields>
  30993. <field>
  30994. <name>POPNXTPTR</name>
  30995. <description>Pop Next Pointer</description>
  30996. <bitOffset>0</bitOffset>
  30997. <bitWidth>4</bitWidth>
  30998. <access>read-only</access>
  30999. </field>
  31000. <field>
  31001. <name>RXCTR</name>
  31002. <description>RX FIFO Counter</description>
  31003. <bitOffset>4</bitOffset>
  31004. <bitWidth>4</bitWidth>
  31005. <access>read-only</access>
  31006. </field>
  31007. <field>
  31008. <name>TXNXTPTR</name>
  31009. <description>Transmit Next Pointer</description>
  31010. <bitOffset>8</bitOffset>
  31011. <bitWidth>4</bitWidth>
  31012. <access>read-only</access>
  31013. </field>
  31014. <field>
  31015. <name>TXCTR</name>
  31016. <description>TX FIFO Counter</description>
  31017. <bitOffset>12</bitOffset>
  31018. <bitWidth>4</bitWidth>
  31019. <access>read-only</access>
  31020. </field>
  31021. <field>
  31022. <name>RFDF</name>
  31023. <description>Receive FIFO Drain Flag</description>
  31024. <bitOffset>17</bitOffset>
  31025. <bitWidth>1</bitWidth>
  31026. <access>read-write</access>
  31027. <enumeratedValues>
  31028. <enumeratedValue>
  31029. <name>0</name>
  31030. <description>RX FIFO is empty.</description>
  31031. <value>#0</value>
  31032. </enumeratedValue>
  31033. <enumeratedValue>
  31034. <name>1</name>
  31035. <description>RX FIFO is not empty.</description>
  31036. <value>#1</value>
  31037. </enumeratedValue>
  31038. </enumeratedValues>
  31039. </field>
  31040. <field>
  31041. <name>RFOF</name>
  31042. <description>Receive FIFO Overflow Flag</description>
  31043. <bitOffset>19</bitOffset>
  31044. <bitWidth>1</bitWidth>
  31045. <access>read-write</access>
  31046. <enumeratedValues>
  31047. <enumeratedValue>
  31048. <name>0</name>
  31049. <description>No Rx FIFO overflow.</description>
  31050. <value>#0</value>
  31051. </enumeratedValue>
  31052. <enumeratedValue>
  31053. <name>1</name>
  31054. <description>Rx FIFO overflow has occurred.</description>
  31055. <value>#1</value>
  31056. </enumeratedValue>
  31057. </enumeratedValues>
  31058. </field>
  31059. <field>
  31060. <name>TFFF</name>
  31061. <description>Transmit FIFO Fill Flag</description>
  31062. <bitOffset>25</bitOffset>
  31063. <bitWidth>1</bitWidth>
  31064. <access>read-write</access>
  31065. <enumeratedValues>
  31066. <enumeratedValue>
  31067. <name>0</name>
  31068. <description>TX FIFO is full.</description>
  31069. <value>#0</value>
  31070. </enumeratedValue>
  31071. <enumeratedValue>
  31072. <name>1</name>
  31073. <description>TX FIFO is not full.</description>
  31074. <value>#1</value>
  31075. </enumeratedValue>
  31076. </enumeratedValues>
  31077. </field>
  31078. <field>
  31079. <name>TFUF</name>
  31080. <description>Transmit FIFO Underflow Flag</description>
  31081. <bitOffset>27</bitOffset>
  31082. <bitWidth>1</bitWidth>
  31083. <access>read-write</access>
  31084. <enumeratedValues>
  31085. <enumeratedValue>
  31086. <name>0</name>
  31087. <description>No TX FIFO underflow.</description>
  31088. <value>#0</value>
  31089. </enumeratedValue>
  31090. <enumeratedValue>
  31091. <name>1</name>
  31092. <description>TX FIFO underflow has occurred.</description>
  31093. <value>#1</value>
  31094. </enumeratedValue>
  31095. </enumeratedValues>
  31096. </field>
  31097. <field>
  31098. <name>EOQF</name>
  31099. <description>End of Queue Flag</description>
  31100. <bitOffset>28</bitOffset>
  31101. <bitWidth>1</bitWidth>
  31102. <access>read-write</access>
  31103. <enumeratedValues>
  31104. <enumeratedValue>
  31105. <name>0</name>
  31106. <description>EOQ is not set in the executing command.</description>
  31107. <value>#0</value>
  31108. </enumeratedValue>
  31109. <enumeratedValue>
  31110. <name>1</name>
  31111. <description>EOQ is set in the executing SPI command.</description>
  31112. <value>#1</value>
  31113. </enumeratedValue>
  31114. </enumeratedValues>
  31115. </field>
  31116. <field>
  31117. <name>TXRXS</name>
  31118. <description>TX and RX Status</description>
  31119. <bitOffset>30</bitOffset>
  31120. <bitWidth>1</bitWidth>
  31121. <access>read-write</access>
  31122. <enumeratedValues>
  31123. <enumeratedValue>
  31124. <name>0</name>
  31125. <description>Transmit and receive operations are disabled (The module is in Stopped state).</description>
  31126. <value>#0</value>
  31127. </enumeratedValue>
  31128. <enumeratedValue>
  31129. <name>1</name>
  31130. <description>Transmit and receive operations are enabled (The module is in Running state).</description>
  31131. <value>#1</value>
  31132. </enumeratedValue>
  31133. </enumeratedValues>
  31134. </field>
  31135. <field>
  31136. <name>TCF</name>
  31137. <description>Transfer Complete Flag</description>
  31138. <bitOffset>31</bitOffset>
  31139. <bitWidth>1</bitWidth>
  31140. <access>read-write</access>
  31141. <enumeratedValues>
  31142. <enumeratedValue>
  31143. <name>0</name>
  31144. <description>Transfer not complete.</description>
  31145. <value>#0</value>
  31146. </enumeratedValue>
  31147. <enumeratedValue>
  31148. <name>1</name>
  31149. <description>Transfer complete.</description>
  31150. <value>#1</value>
  31151. </enumeratedValue>
  31152. </enumeratedValues>
  31153. </field>
  31154. </fields>
  31155. </register>
  31156. <register>
  31157. <name>RSER</name>
  31158. <description>DMA/Interrupt Request Select and Enable Register</description>
  31159. <addressOffset>0x30</addressOffset>
  31160. <size>32</size>
  31161. <access>read-write</access>
  31162. <resetValue>0</resetValue>
  31163. <resetMask>0xFFFFFFFF</resetMask>
  31164. <fields>
  31165. <field>
  31166. <name>RFDF_DIRS</name>
  31167. <description>Receive FIFO Drain DMA or Interrupt Request Select</description>
  31168. <bitOffset>16</bitOffset>
  31169. <bitWidth>1</bitWidth>
  31170. <access>read-write</access>
  31171. <enumeratedValues>
  31172. <enumeratedValue>
  31173. <name>0</name>
  31174. <description>Interrupt request.</description>
  31175. <value>#0</value>
  31176. </enumeratedValue>
  31177. <enumeratedValue>
  31178. <name>1</name>
  31179. <description>DMA request.</description>
  31180. <value>#1</value>
  31181. </enumeratedValue>
  31182. </enumeratedValues>
  31183. </field>
  31184. <field>
  31185. <name>RFDF_RE</name>
  31186. <description>Receive FIFO Drain Request Enable</description>
  31187. <bitOffset>17</bitOffset>
  31188. <bitWidth>1</bitWidth>
  31189. <access>read-write</access>
  31190. <enumeratedValues>
  31191. <enumeratedValue>
  31192. <name>0</name>
  31193. <description>RFDF interrupt or DMA requests are disabled.</description>
  31194. <value>#0</value>
  31195. </enumeratedValue>
  31196. <enumeratedValue>
  31197. <name>1</name>
  31198. <description>RFDF interrupt or DMA requests are enabled.</description>
  31199. <value>#1</value>
  31200. </enumeratedValue>
  31201. </enumeratedValues>
  31202. </field>
  31203. <field>
  31204. <name>RFOF_RE</name>
  31205. <description>Receive FIFO Overflow Request Enable</description>
  31206. <bitOffset>19</bitOffset>
  31207. <bitWidth>1</bitWidth>
  31208. <access>read-write</access>
  31209. <enumeratedValues>
  31210. <enumeratedValue>
  31211. <name>0</name>
  31212. <description>RFOF interrupt requests are disabled.</description>
  31213. <value>#0</value>
  31214. </enumeratedValue>
  31215. <enumeratedValue>
  31216. <name>1</name>
  31217. <description>RFOF interrupt requests are enabled.</description>
  31218. <value>#1</value>
  31219. </enumeratedValue>
  31220. </enumeratedValues>
  31221. </field>
  31222. <field>
  31223. <name>TFFF_DIRS</name>
  31224. <description>Transmit FIFO Fill DMA or Interrupt Request Select</description>
  31225. <bitOffset>24</bitOffset>
  31226. <bitWidth>1</bitWidth>
  31227. <access>read-write</access>
  31228. <enumeratedValues>
  31229. <enumeratedValue>
  31230. <name>0</name>
  31231. <description>TFFF flag generates interrupt requests.</description>
  31232. <value>#0</value>
  31233. </enumeratedValue>
  31234. <enumeratedValue>
  31235. <name>1</name>
  31236. <description>TFFF flag generates DMA requests.</description>
  31237. <value>#1</value>
  31238. </enumeratedValue>
  31239. </enumeratedValues>
  31240. </field>
  31241. <field>
  31242. <name>TFFF_RE</name>
  31243. <description>Transmit FIFO Fill Request Enable</description>
  31244. <bitOffset>25</bitOffset>
  31245. <bitWidth>1</bitWidth>
  31246. <access>read-write</access>
  31247. <enumeratedValues>
  31248. <enumeratedValue>
  31249. <name>0</name>
  31250. <description>TFFF interrupts or DMA requests are disabled.</description>
  31251. <value>#0</value>
  31252. </enumeratedValue>
  31253. <enumeratedValue>
  31254. <name>1</name>
  31255. <description>TFFF interrupts or DMA requests are enabled.</description>
  31256. <value>#1</value>
  31257. </enumeratedValue>
  31258. </enumeratedValues>
  31259. </field>
  31260. <field>
  31261. <name>TFUF_RE</name>
  31262. <description>Transmit FIFO Underflow Request Enable</description>
  31263. <bitOffset>27</bitOffset>
  31264. <bitWidth>1</bitWidth>
  31265. <access>read-write</access>
  31266. <enumeratedValues>
  31267. <enumeratedValue>
  31268. <name>0</name>
  31269. <description>TFUF interrupt requests are disabled.</description>
  31270. <value>#0</value>
  31271. </enumeratedValue>
  31272. <enumeratedValue>
  31273. <name>1</name>
  31274. <description>TFUF interrupt requests are enabled.</description>
  31275. <value>#1</value>
  31276. </enumeratedValue>
  31277. </enumeratedValues>
  31278. </field>
  31279. <field>
  31280. <name>EOQF_RE</name>
  31281. <description>Finished Request Enable</description>
  31282. <bitOffset>28</bitOffset>
  31283. <bitWidth>1</bitWidth>
  31284. <access>read-write</access>
  31285. <enumeratedValues>
  31286. <enumeratedValue>
  31287. <name>0</name>
  31288. <description>EOQF interrupt requests are disabled.</description>
  31289. <value>#0</value>
  31290. </enumeratedValue>
  31291. <enumeratedValue>
  31292. <name>1</name>
  31293. <description>EOQF interrupt requests are enabled.</description>
  31294. <value>#1</value>
  31295. </enumeratedValue>
  31296. </enumeratedValues>
  31297. </field>
  31298. <field>
  31299. <name>TCF_RE</name>
  31300. <description>Transmission Complete Request Enable</description>
  31301. <bitOffset>31</bitOffset>
  31302. <bitWidth>1</bitWidth>
  31303. <access>read-write</access>
  31304. <enumeratedValues>
  31305. <enumeratedValue>
  31306. <name>0</name>
  31307. <description>TCF interrupt requests are disabled.</description>
  31308. <value>#0</value>
  31309. </enumeratedValue>
  31310. <enumeratedValue>
  31311. <name>1</name>
  31312. <description>TCF interrupt requests are enabled.</description>
  31313. <value>#1</value>
  31314. </enumeratedValue>
  31315. </enumeratedValues>
  31316. </field>
  31317. </fields>
  31318. </register>
  31319. <register>
  31320. <name>PUSHR</name>
  31321. <description>PUSH TX FIFO Register In Master Mode</description>
  31322. <alternateGroup>SPI2</alternateGroup>
  31323. <addressOffset>0x34</addressOffset>
  31324. <size>32</size>
  31325. <access>read-write</access>
  31326. <resetValue>0</resetValue>
  31327. <resetMask>0xFFFFFFFF</resetMask>
  31328. <fields>
  31329. <field>
  31330. <name>TXDATA</name>
  31331. <description>Transmit Data</description>
  31332. <bitOffset>0</bitOffset>
  31333. <bitWidth>16</bitWidth>
  31334. <access>read-write</access>
  31335. </field>
  31336. <field>
  31337. <name>PCS</name>
  31338. <description>Select which PCS signals are to be asserted for the transfer</description>
  31339. <bitOffset>16</bitOffset>
  31340. <bitWidth>6</bitWidth>
  31341. <access>read-write</access>
  31342. <enumeratedValues>
  31343. <enumeratedValue>
  31344. <name>0</name>
  31345. <description>Negate the PCS[x] signal.</description>
  31346. <value>#0</value>
  31347. </enumeratedValue>
  31348. <enumeratedValue>
  31349. <name>1</name>
  31350. <description>Assert the PCS[x] signal.</description>
  31351. <value>#1</value>
  31352. </enumeratedValue>
  31353. </enumeratedValues>
  31354. </field>
  31355. <field>
  31356. <name>CTCNT</name>
  31357. <description>Clear Transfer Counter</description>
  31358. <bitOffset>26</bitOffset>
  31359. <bitWidth>1</bitWidth>
  31360. <access>read-write</access>
  31361. <enumeratedValues>
  31362. <enumeratedValue>
  31363. <name>0</name>
  31364. <description>Do not clear the TCR[TCNT] field.</description>
  31365. <value>#0</value>
  31366. </enumeratedValue>
  31367. <enumeratedValue>
  31368. <name>1</name>
  31369. <description>Clear the TCR[TCNT] field.</description>
  31370. <value>#1</value>
  31371. </enumeratedValue>
  31372. </enumeratedValues>
  31373. </field>
  31374. <field>
  31375. <name>EOQ</name>
  31376. <description>End Of Queue</description>
  31377. <bitOffset>27</bitOffset>
  31378. <bitWidth>1</bitWidth>
  31379. <access>read-write</access>
  31380. <enumeratedValues>
  31381. <enumeratedValue>
  31382. <name>0</name>
  31383. <description>The SPI data is not the last data to transfer.</description>
  31384. <value>#0</value>
  31385. </enumeratedValue>
  31386. <enumeratedValue>
  31387. <name>1</name>
  31388. <description>The SPI data is the last data to transfer.</description>
  31389. <value>#1</value>
  31390. </enumeratedValue>
  31391. </enumeratedValues>
  31392. </field>
  31393. <field>
  31394. <name>CTAS</name>
  31395. <description>Clock and Transfer Attributes Select</description>
  31396. <bitOffset>28</bitOffset>
  31397. <bitWidth>3</bitWidth>
  31398. <access>read-write</access>
  31399. <enumeratedValues>
  31400. <enumeratedValue>
  31401. <name>000</name>
  31402. <description>CTAR0</description>
  31403. <value>#000</value>
  31404. </enumeratedValue>
  31405. <enumeratedValue>
  31406. <name>001</name>
  31407. <description>CTAR1</description>
  31408. <value>#001</value>
  31409. </enumeratedValue>
  31410. </enumeratedValues>
  31411. </field>
  31412. <field>
  31413. <name>CONT</name>
  31414. <description>Continuous Peripheral Chip Select Enable</description>
  31415. <bitOffset>31</bitOffset>
  31416. <bitWidth>1</bitWidth>
  31417. <access>read-write</access>
  31418. <enumeratedValues>
  31419. <enumeratedValue>
  31420. <name>0</name>
  31421. <description>Return PCSn signals to their inactive state between transfers.</description>
  31422. <value>#0</value>
  31423. </enumeratedValue>
  31424. <enumeratedValue>
  31425. <name>1</name>
  31426. <description>Keep PCSn signals asserted between transfers.</description>
  31427. <value>#1</value>
  31428. </enumeratedValue>
  31429. </enumeratedValues>
  31430. </field>
  31431. </fields>
  31432. </register>
  31433. <register>
  31434. <name>PUSHR_SLAVE</name>
  31435. <description>PUSH TX FIFO Register In Slave Mode</description>
  31436. <alternateGroup>SPI2</alternateGroup>
  31437. <addressOffset>0x34</addressOffset>
  31438. <size>32</size>
  31439. <access>read-write</access>
  31440. <resetValue>0</resetValue>
  31441. <resetMask>0xFFFFFFFF</resetMask>
  31442. <fields>
  31443. <field>
  31444. <name>TXDATA</name>
  31445. <description>Transmit Data</description>
  31446. <bitOffset>0</bitOffset>
  31447. <bitWidth>32</bitWidth>
  31448. <access>read-write</access>
  31449. </field>
  31450. </fields>
  31451. </register>
  31452. <register>
  31453. <name>POPR</name>
  31454. <description>POP RX FIFO Register</description>
  31455. <addressOffset>0x38</addressOffset>
  31456. <size>32</size>
  31457. <access>read-only</access>
  31458. <resetValue>0</resetValue>
  31459. <resetMask>0xFFFFFFFF</resetMask>
  31460. <fields>
  31461. <field>
  31462. <name>RXDATA</name>
  31463. <description>Received Data</description>
  31464. <bitOffset>0</bitOffset>
  31465. <bitWidth>32</bitWidth>
  31466. <access>read-only</access>
  31467. </field>
  31468. </fields>
  31469. </register>
  31470. <register>
  31471. <dim>4</dim>
  31472. <dimIncrement>0x4</dimIncrement>
  31473. <dimIndex>0,1,2,3</dimIndex>
  31474. <name>TXFR%s</name>
  31475. <description>Transmit FIFO Registers</description>
  31476. <addressOffset>0x3C</addressOffset>
  31477. <size>32</size>
  31478. <access>read-only</access>
  31479. <resetValue>0</resetValue>
  31480. <resetMask>0xFFFFFFFF</resetMask>
  31481. <fields>
  31482. <field>
  31483. <name>TXDATA</name>
  31484. <description>Transmit Data</description>
  31485. <bitOffset>0</bitOffset>
  31486. <bitWidth>16</bitWidth>
  31487. <access>read-only</access>
  31488. </field>
  31489. <field>
  31490. <name>TXCMD_TXDATA</name>
  31491. <description>Transmit Command or Transmit Data</description>
  31492. <bitOffset>16</bitOffset>
  31493. <bitWidth>16</bitWidth>
  31494. <access>read-only</access>
  31495. </field>
  31496. </fields>
  31497. </register>
  31498. <register>
  31499. <dim>4</dim>
  31500. <dimIncrement>0x4</dimIncrement>
  31501. <dimIndex>0,1,2,3</dimIndex>
  31502. <name>RXFR%s</name>
  31503. <description>Receive FIFO Registers</description>
  31504. <addressOffset>0x7C</addressOffset>
  31505. <size>32</size>
  31506. <access>read-only</access>
  31507. <resetValue>0</resetValue>
  31508. <resetMask>0xFFFFFFFF</resetMask>
  31509. <fields>
  31510. <field>
  31511. <name>RXDATA</name>
  31512. <description>Receive Data</description>
  31513. <bitOffset>0</bitOffset>
  31514. <bitWidth>32</bitWidth>
  31515. <access>read-only</access>
  31516. </field>
  31517. </fields>
  31518. </register>
  31519. </registers>
  31520. </peripheral>
  31521. <peripheral>
  31522. <name>I2S0</name>
  31523. <description>Inter-IC Sound / Synchronous Audio Interface</description>
  31524. <prependToName>I2S0_</prependToName>
  31525. <baseAddress>0x4002F000</baseAddress>
  31526. <addressBlock>
  31527. <offset>0</offset>
  31528. <size>0x108</size>
  31529. <usage>registers</usage>
  31530. </addressBlock>
  31531. <interrupt>
  31532. <name>I2S0_Tx</name>
  31533. <value>28</value>
  31534. </interrupt>
  31535. <interrupt>
  31536. <name>I2S0_Rx</name>
  31537. <value>29</value>
  31538. </interrupt>
  31539. <registers>
  31540. <register>
  31541. <name>TCSR</name>
  31542. <description>SAI Transmit Control Register</description>
  31543. <addressOffset>0</addressOffset>
  31544. <size>32</size>
  31545. <access>read-write</access>
  31546. <resetValue>0</resetValue>
  31547. <resetMask>0xFFFFFFFF</resetMask>
  31548. <fields>
  31549. <field>
  31550. <name>FRDE</name>
  31551. <description>FIFO Request DMA Enable</description>
  31552. <bitOffset>0</bitOffset>
  31553. <bitWidth>1</bitWidth>
  31554. <access>read-write</access>
  31555. <enumeratedValues>
  31556. <enumeratedValue>
  31557. <name>0</name>
  31558. <description>Disables the DMA request.</description>
  31559. <value>#0</value>
  31560. </enumeratedValue>
  31561. <enumeratedValue>
  31562. <name>1</name>
  31563. <description>Enables the DMA request.</description>
  31564. <value>#1</value>
  31565. </enumeratedValue>
  31566. </enumeratedValues>
  31567. </field>
  31568. <field>
  31569. <name>FWDE</name>
  31570. <description>FIFO Warning DMA Enable</description>
  31571. <bitOffset>1</bitOffset>
  31572. <bitWidth>1</bitWidth>
  31573. <access>read-write</access>
  31574. <enumeratedValues>
  31575. <enumeratedValue>
  31576. <name>0</name>
  31577. <description>Disables the DMA request.</description>
  31578. <value>#0</value>
  31579. </enumeratedValue>
  31580. <enumeratedValue>
  31581. <name>1</name>
  31582. <description>Enables the DMA request.</description>
  31583. <value>#1</value>
  31584. </enumeratedValue>
  31585. </enumeratedValues>
  31586. </field>
  31587. <field>
  31588. <name>FRIE</name>
  31589. <description>FIFO Request Interrupt Enable</description>
  31590. <bitOffset>8</bitOffset>
  31591. <bitWidth>1</bitWidth>
  31592. <access>read-write</access>
  31593. <enumeratedValues>
  31594. <enumeratedValue>
  31595. <name>0</name>
  31596. <description>Disables the interrupt.</description>
  31597. <value>#0</value>
  31598. </enumeratedValue>
  31599. <enumeratedValue>
  31600. <name>1</name>
  31601. <description>Enables the interrupt.</description>
  31602. <value>#1</value>
  31603. </enumeratedValue>
  31604. </enumeratedValues>
  31605. </field>
  31606. <field>
  31607. <name>FWIE</name>
  31608. <description>FIFO Warning Interrupt Enable</description>
  31609. <bitOffset>9</bitOffset>
  31610. <bitWidth>1</bitWidth>
  31611. <access>read-write</access>
  31612. <enumeratedValues>
  31613. <enumeratedValue>
  31614. <name>0</name>
  31615. <description>Disables the interrupt.</description>
  31616. <value>#0</value>
  31617. </enumeratedValue>
  31618. <enumeratedValue>
  31619. <name>1</name>
  31620. <description>Enables the interrupt.</description>
  31621. <value>#1</value>
  31622. </enumeratedValue>
  31623. </enumeratedValues>
  31624. </field>
  31625. <field>
  31626. <name>FEIE</name>
  31627. <description>FIFO Error Interrupt Enable</description>
  31628. <bitOffset>10</bitOffset>
  31629. <bitWidth>1</bitWidth>
  31630. <access>read-write</access>
  31631. <enumeratedValues>
  31632. <enumeratedValue>
  31633. <name>0</name>
  31634. <description>Disables the interrupt.</description>
  31635. <value>#0</value>
  31636. </enumeratedValue>
  31637. <enumeratedValue>
  31638. <name>1</name>
  31639. <description>Enables the interrupt.</description>
  31640. <value>#1</value>
  31641. </enumeratedValue>
  31642. </enumeratedValues>
  31643. </field>
  31644. <field>
  31645. <name>SEIE</name>
  31646. <description>Sync Error Interrupt Enable</description>
  31647. <bitOffset>11</bitOffset>
  31648. <bitWidth>1</bitWidth>
  31649. <access>read-write</access>
  31650. <enumeratedValues>
  31651. <enumeratedValue>
  31652. <name>0</name>
  31653. <description>Disables interrupt.</description>
  31654. <value>#0</value>
  31655. </enumeratedValue>
  31656. <enumeratedValue>
  31657. <name>1</name>
  31658. <description>Enables interrupt.</description>
  31659. <value>#1</value>
  31660. </enumeratedValue>
  31661. </enumeratedValues>
  31662. </field>
  31663. <field>
  31664. <name>WSIE</name>
  31665. <description>Word Start Interrupt Enable</description>
  31666. <bitOffset>12</bitOffset>
  31667. <bitWidth>1</bitWidth>
  31668. <access>read-write</access>
  31669. <enumeratedValues>
  31670. <enumeratedValue>
  31671. <name>0</name>
  31672. <description>Disables interrupt.</description>
  31673. <value>#0</value>
  31674. </enumeratedValue>
  31675. <enumeratedValue>
  31676. <name>1</name>
  31677. <description>Enables interrupt.</description>
  31678. <value>#1</value>
  31679. </enumeratedValue>
  31680. </enumeratedValues>
  31681. </field>
  31682. <field>
  31683. <name>FRF</name>
  31684. <description>FIFO Request Flag</description>
  31685. <bitOffset>16</bitOffset>
  31686. <bitWidth>1</bitWidth>
  31687. <access>read-only</access>
  31688. <enumeratedValues>
  31689. <enumeratedValue>
  31690. <name>0</name>
  31691. <description>Transmit FIFO watermark has not been reached.</description>
  31692. <value>#0</value>
  31693. </enumeratedValue>
  31694. <enumeratedValue>
  31695. <name>1</name>
  31696. <description>Transmit FIFO watermark has been reached.</description>
  31697. <value>#1</value>
  31698. </enumeratedValue>
  31699. </enumeratedValues>
  31700. </field>
  31701. <field>
  31702. <name>FWF</name>
  31703. <description>FIFO Warning Flag</description>
  31704. <bitOffset>17</bitOffset>
  31705. <bitWidth>1</bitWidth>
  31706. <access>read-only</access>
  31707. <enumeratedValues>
  31708. <enumeratedValue>
  31709. <name>0</name>
  31710. <description>No enabled transmit FIFO is empty.</description>
  31711. <value>#0</value>
  31712. </enumeratedValue>
  31713. <enumeratedValue>
  31714. <name>1</name>
  31715. <description>Enabled transmit FIFO is empty.</description>
  31716. <value>#1</value>
  31717. </enumeratedValue>
  31718. </enumeratedValues>
  31719. </field>
  31720. <field>
  31721. <name>FEF</name>
  31722. <description>FIFO Error Flag</description>
  31723. <bitOffset>18</bitOffset>
  31724. <bitWidth>1</bitWidth>
  31725. <access>read-write</access>
  31726. <enumeratedValues>
  31727. <enumeratedValue>
  31728. <name>0</name>
  31729. <description>Transmit underrun not detected.</description>
  31730. <value>#0</value>
  31731. </enumeratedValue>
  31732. <enumeratedValue>
  31733. <name>1</name>
  31734. <description>Transmit underrun detected.</description>
  31735. <value>#1</value>
  31736. </enumeratedValue>
  31737. </enumeratedValues>
  31738. </field>
  31739. <field>
  31740. <name>SEF</name>
  31741. <description>Sync Error Flag</description>
  31742. <bitOffset>19</bitOffset>
  31743. <bitWidth>1</bitWidth>
  31744. <access>read-write</access>
  31745. <enumeratedValues>
  31746. <enumeratedValue>
  31747. <name>0</name>
  31748. <description>Sync error not detected.</description>
  31749. <value>#0</value>
  31750. </enumeratedValue>
  31751. <enumeratedValue>
  31752. <name>1</name>
  31753. <description>Frame sync error detected.</description>
  31754. <value>#1</value>
  31755. </enumeratedValue>
  31756. </enumeratedValues>
  31757. </field>
  31758. <field>
  31759. <name>WSF</name>
  31760. <description>Word Start Flag</description>
  31761. <bitOffset>20</bitOffset>
  31762. <bitWidth>1</bitWidth>
  31763. <access>read-write</access>
  31764. <enumeratedValues>
  31765. <enumeratedValue>
  31766. <name>0</name>
  31767. <description>Start of word not detected.</description>
  31768. <value>#0</value>
  31769. </enumeratedValue>
  31770. <enumeratedValue>
  31771. <name>1</name>
  31772. <description>Start of word detected.</description>
  31773. <value>#1</value>
  31774. </enumeratedValue>
  31775. </enumeratedValues>
  31776. </field>
  31777. <field>
  31778. <name>SR</name>
  31779. <description>Software Reset</description>
  31780. <bitOffset>24</bitOffset>
  31781. <bitWidth>1</bitWidth>
  31782. <access>read-write</access>
  31783. <enumeratedValues>
  31784. <enumeratedValue>
  31785. <name>0</name>
  31786. <description>No effect.</description>
  31787. <value>#0</value>
  31788. </enumeratedValue>
  31789. <enumeratedValue>
  31790. <name>1</name>
  31791. <description>Software reset.</description>
  31792. <value>#1</value>
  31793. </enumeratedValue>
  31794. </enumeratedValues>
  31795. </field>
  31796. <field>
  31797. <name>FR</name>
  31798. <description>FIFO Reset</description>
  31799. <bitOffset>25</bitOffset>
  31800. <bitWidth>1</bitWidth>
  31801. <access>write-only</access>
  31802. <enumeratedValues>
  31803. <enumeratedValue>
  31804. <name>0</name>
  31805. <description>No effect.</description>
  31806. <value>#0</value>
  31807. </enumeratedValue>
  31808. <enumeratedValue>
  31809. <name>1</name>
  31810. <description>FIFO reset.</description>
  31811. <value>#1</value>
  31812. </enumeratedValue>
  31813. </enumeratedValues>
  31814. </field>
  31815. <field>
  31816. <name>BCE</name>
  31817. <description>Bit Clock Enable</description>
  31818. <bitOffset>28</bitOffset>
  31819. <bitWidth>1</bitWidth>
  31820. <access>read-write</access>
  31821. <enumeratedValues>
  31822. <enumeratedValue>
  31823. <name>0</name>
  31824. <description>Transmit bit clock is disabled.</description>
  31825. <value>#0</value>
  31826. </enumeratedValue>
  31827. <enumeratedValue>
  31828. <name>1</name>
  31829. <description>Transmit bit clock is enabled.</description>
  31830. <value>#1</value>
  31831. </enumeratedValue>
  31832. </enumeratedValues>
  31833. </field>
  31834. <field>
  31835. <name>DBGE</name>
  31836. <description>Debug Enable</description>
  31837. <bitOffset>29</bitOffset>
  31838. <bitWidth>1</bitWidth>
  31839. <access>read-write</access>
  31840. <enumeratedValues>
  31841. <enumeratedValue>
  31842. <name>0</name>
  31843. <description>Transmitter is disabled in Debug mode, after completing the current frame.</description>
  31844. <value>#0</value>
  31845. </enumeratedValue>
  31846. <enumeratedValue>
  31847. <name>1</name>
  31848. <description>Transmitter is enabled in Debug mode.</description>
  31849. <value>#1</value>
  31850. </enumeratedValue>
  31851. </enumeratedValues>
  31852. </field>
  31853. <field>
  31854. <name>STOPE</name>
  31855. <description>Stop Enable</description>
  31856. <bitOffset>30</bitOffset>
  31857. <bitWidth>1</bitWidth>
  31858. <access>read-write</access>
  31859. <enumeratedValues>
  31860. <enumeratedValue>
  31861. <name>0</name>
  31862. <description>Transmitter disabled in Stop mode.</description>
  31863. <value>#0</value>
  31864. </enumeratedValue>
  31865. <enumeratedValue>
  31866. <name>1</name>
  31867. <description>Transmitter enabled in Stop mode.</description>
  31868. <value>#1</value>
  31869. </enumeratedValue>
  31870. </enumeratedValues>
  31871. </field>
  31872. <field>
  31873. <name>TE</name>
  31874. <description>Transmitter Enable</description>
  31875. <bitOffset>31</bitOffset>
  31876. <bitWidth>1</bitWidth>
  31877. <access>read-write</access>
  31878. <enumeratedValues>
  31879. <enumeratedValue>
  31880. <name>0</name>
  31881. <description>Transmitter is disabled.</description>
  31882. <value>#0</value>
  31883. </enumeratedValue>
  31884. <enumeratedValue>
  31885. <name>1</name>
  31886. <description>Transmitter is enabled, or transmitter has been disabled and has not yet reached end of frame.</description>
  31887. <value>#1</value>
  31888. </enumeratedValue>
  31889. </enumeratedValues>
  31890. </field>
  31891. </fields>
  31892. </register>
  31893. <register>
  31894. <name>TCR1</name>
  31895. <description>SAI Transmit Configuration 1 Register</description>
  31896. <addressOffset>0x4</addressOffset>
  31897. <size>32</size>
  31898. <access>read-write</access>
  31899. <resetValue>0</resetValue>
  31900. <resetMask>0xFFFFFFFF</resetMask>
  31901. <fields>
  31902. <field>
  31903. <name>TFW</name>
  31904. <description>Transmit FIFO Watermark</description>
  31905. <bitOffset>0</bitOffset>
  31906. <bitWidth>3</bitWidth>
  31907. <access>read-write</access>
  31908. </field>
  31909. </fields>
  31910. </register>
  31911. <register>
  31912. <name>TCR2</name>
  31913. <description>SAI Transmit Configuration 2 Register</description>
  31914. <addressOffset>0x8</addressOffset>
  31915. <size>32</size>
  31916. <access>read-write</access>
  31917. <resetValue>0</resetValue>
  31918. <resetMask>0xFFFFFFFF</resetMask>
  31919. <fields>
  31920. <field>
  31921. <name>DIV</name>
  31922. <description>Bit Clock Divide</description>
  31923. <bitOffset>0</bitOffset>
  31924. <bitWidth>8</bitWidth>
  31925. <access>read-write</access>
  31926. </field>
  31927. <field>
  31928. <name>BCD</name>
  31929. <description>Bit Clock Direction</description>
  31930. <bitOffset>24</bitOffset>
  31931. <bitWidth>1</bitWidth>
  31932. <access>read-write</access>
  31933. <enumeratedValues>
  31934. <enumeratedValue>
  31935. <name>0</name>
  31936. <description>Bit clock is generated externally in Slave mode.</description>
  31937. <value>#0</value>
  31938. </enumeratedValue>
  31939. <enumeratedValue>
  31940. <name>1</name>
  31941. <description>Bit clock is generated internally in Master mode.</description>
  31942. <value>#1</value>
  31943. </enumeratedValue>
  31944. </enumeratedValues>
  31945. </field>
  31946. <field>
  31947. <name>BCP</name>
  31948. <description>Bit Clock Polarity</description>
  31949. <bitOffset>25</bitOffset>
  31950. <bitWidth>1</bitWidth>
  31951. <access>read-write</access>
  31952. <enumeratedValues>
  31953. <enumeratedValue>
  31954. <name>0</name>
  31955. <description>Bit clock is active high with drive outputs on rising edge and sample inputs on falling edge.</description>
  31956. <value>#0</value>
  31957. </enumeratedValue>
  31958. <enumeratedValue>
  31959. <name>1</name>
  31960. <description>Bit clock is active low with drive outputs on falling edge and sample inputs on rising edge.</description>
  31961. <value>#1</value>
  31962. </enumeratedValue>
  31963. </enumeratedValues>
  31964. </field>
  31965. <field>
  31966. <name>MSEL</name>
  31967. <description>MCLK Select</description>
  31968. <bitOffset>26</bitOffset>
  31969. <bitWidth>2</bitWidth>
  31970. <access>read-write</access>
  31971. <enumeratedValues>
  31972. <enumeratedValue>
  31973. <name>00</name>
  31974. <description>Bus Clock selected.</description>
  31975. <value>#00</value>
  31976. </enumeratedValue>
  31977. <enumeratedValue>
  31978. <name>01</name>
  31979. <description>Master Clock (MCLK) 1 option selected.</description>
  31980. <value>#01</value>
  31981. </enumeratedValue>
  31982. <enumeratedValue>
  31983. <name>10</name>
  31984. <description>Master Clock (MCLK) 2 option selected.</description>
  31985. <value>#10</value>
  31986. </enumeratedValue>
  31987. <enumeratedValue>
  31988. <name>11</name>
  31989. <description>Master Clock (MCLK) 3 option selected.</description>
  31990. <value>#11</value>
  31991. </enumeratedValue>
  31992. </enumeratedValues>
  31993. </field>
  31994. <field>
  31995. <name>BCI</name>
  31996. <description>Bit Clock Input</description>
  31997. <bitOffset>28</bitOffset>
  31998. <bitWidth>1</bitWidth>
  31999. <access>read-write</access>
  32000. <enumeratedValues>
  32001. <enumeratedValue>
  32002. <name>0</name>
  32003. <description>No effect.</description>
  32004. <value>#0</value>
  32005. </enumeratedValue>
  32006. <enumeratedValue>
  32007. <name>1</name>
  32008. <description>Internal logic is clocked as if bit clock was externally generated.</description>
  32009. <value>#1</value>
  32010. </enumeratedValue>
  32011. </enumeratedValues>
  32012. </field>
  32013. <field>
  32014. <name>BCS</name>
  32015. <description>Bit Clock Swap</description>
  32016. <bitOffset>29</bitOffset>
  32017. <bitWidth>1</bitWidth>
  32018. <access>read-write</access>
  32019. <enumeratedValues>
  32020. <enumeratedValue>
  32021. <name>0</name>
  32022. <description>Use the normal bit clock source.</description>
  32023. <value>#0</value>
  32024. </enumeratedValue>
  32025. <enumeratedValue>
  32026. <name>1</name>
  32027. <description>Swap the bit clock source.</description>
  32028. <value>#1</value>
  32029. </enumeratedValue>
  32030. </enumeratedValues>
  32031. </field>
  32032. <field>
  32033. <name>SYNC</name>
  32034. <description>Synchronous Mode</description>
  32035. <bitOffset>30</bitOffset>
  32036. <bitWidth>2</bitWidth>
  32037. <access>read-write</access>
  32038. <enumeratedValues>
  32039. <enumeratedValue>
  32040. <name>00</name>
  32041. <description>Asynchronous mode.</description>
  32042. <value>#00</value>
  32043. </enumeratedValue>
  32044. <enumeratedValue>
  32045. <name>01</name>
  32046. <description>Synchronous with receiver.</description>
  32047. <value>#01</value>
  32048. </enumeratedValue>
  32049. <enumeratedValue>
  32050. <name>10</name>
  32051. <description>Synchronous with another SAI transmitter.</description>
  32052. <value>#10</value>
  32053. </enumeratedValue>
  32054. <enumeratedValue>
  32055. <name>11</name>
  32056. <description>Synchronous with another SAI receiver.</description>
  32057. <value>#11</value>
  32058. </enumeratedValue>
  32059. </enumeratedValues>
  32060. </field>
  32061. </fields>
  32062. </register>
  32063. <register>
  32064. <name>TCR3</name>
  32065. <description>SAI Transmit Configuration 3 Register</description>
  32066. <addressOffset>0xC</addressOffset>
  32067. <size>32</size>
  32068. <access>read-write</access>
  32069. <resetValue>0</resetValue>
  32070. <resetMask>0xFFFFFFFF</resetMask>
  32071. <fields>
  32072. <field>
  32073. <name>WDFL</name>
  32074. <description>Word Flag Configuration</description>
  32075. <bitOffset>0</bitOffset>
  32076. <bitWidth>5</bitWidth>
  32077. <access>read-write</access>
  32078. </field>
  32079. <field>
  32080. <name>TCE</name>
  32081. <description>Transmit Channel Enable</description>
  32082. <bitOffset>16</bitOffset>
  32083. <bitWidth>2</bitWidth>
  32084. <access>read-write</access>
  32085. <enumeratedValues>
  32086. <enumeratedValue>
  32087. <name>0</name>
  32088. <description>Transmit data channel N is disabled.</description>
  32089. <value>#00</value>
  32090. </enumeratedValue>
  32091. <enumeratedValue>
  32092. <name>1</name>
  32093. <description>Transmit data channel N is enabled.</description>
  32094. <value>#01</value>
  32095. </enumeratedValue>
  32096. </enumeratedValues>
  32097. </field>
  32098. </fields>
  32099. </register>
  32100. <register>
  32101. <name>TCR4</name>
  32102. <description>SAI Transmit Configuration 4 Register</description>
  32103. <addressOffset>0x10</addressOffset>
  32104. <size>32</size>
  32105. <access>read-write</access>
  32106. <resetValue>0</resetValue>
  32107. <resetMask>0xFFFFFFFF</resetMask>
  32108. <fields>
  32109. <field>
  32110. <name>FSD</name>
  32111. <description>Frame Sync Direction</description>
  32112. <bitOffset>0</bitOffset>
  32113. <bitWidth>1</bitWidth>
  32114. <access>read-write</access>
  32115. <enumeratedValues>
  32116. <enumeratedValue>
  32117. <name>0</name>
  32118. <description>Frame sync is generated externally in Slave mode.</description>
  32119. <value>#0</value>
  32120. </enumeratedValue>
  32121. <enumeratedValue>
  32122. <name>1</name>
  32123. <description>Frame sync is generated internally in Master mode.</description>
  32124. <value>#1</value>
  32125. </enumeratedValue>
  32126. </enumeratedValues>
  32127. </field>
  32128. <field>
  32129. <name>FSP</name>
  32130. <description>Frame Sync Polarity</description>
  32131. <bitOffset>1</bitOffset>
  32132. <bitWidth>1</bitWidth>
  32133. <access>read-write</access>
  32134. <enumeratedValues>
  32135. <enumeratedValue>
  32136. <name>0</name>
  32137. <description>Frame sync is active high.</description>
  32138. <value>#0</value>
  32139. </enumeratedValue>
  32140. <enumeratedValue>
  32141. <name>1</name>
  32142. <description>Frame sync is active low.</description>
  32143. <value>#1</value>
  32144. </enumeratedValue>
  32145. </enumeratedValues>
  32146. </field>
  32147. <field>
  32148. <name>FSE</name>
  32149. <description>Frame Sync Early</description>
  32150. <bitOffset>3</bitOffset>
  32151. <bitWidth>1</bitWidth>
  32152. <access>read-write</access>
  32153. <enumeratedValues>
  32154. <enumeratedValue>
  32155. <name>0</name>
  32156. <description>Frame sync asserts with the first bit of the frame.</description>
  32157. <value>#0</value>
  32158. </enumeratedValue>
  32159. <enumeratedValue>
  32160. <name>1</name>
  32161. <description>Frame sync asserts one bit before the first bit of the frame.</description>
  32162. <value>#1</value>
  32163. </enumeratedValue>
  32164. </enumeratedValues>
  32165. </field>
  32166. <field>
  32167. <name>MF</name>
  32168. <description>MSB First</description>
  32169. <bitOffset>4</bitOffset>
  32170. <bitWidth>1</bitWidth>
  32171. <access>read-write</access>
  32172. <enumeratedValues>
  32173. <enumeratedValue>
  32174. <name>0</name>
  32175. <description>LSB is transmitted first.</description>
  32176. <value>#0</value>
  32177. </enumeratedValue>
  32178. <enumeratedValue>
  32179. <name>1</name>
  32180. <description>MSB is transmitted first.</description>
  32181. <value>#1</value>
  32182. </enumeratedValue>
  32183. </enumeratedValues>
  32184. </field>
  32185. <field>
  32186. <name>SYWD</name>
  32187. <description>Sync Width</description>
  32188. <bitOffset>8</bitOffset>
  32189. <bitWidth>5</bitWidth>
  32190. <access>read-write</access>
  32191. </field>
  32192. <field>
  32193. <name>FRSZ</name>
  32194. <description>Frame size</description>
  32195. <bitOffset>16</bitOffset>
  32196. <bitWidth>5</bitWidth>
  32197. <access>read-write</access>
  32198. </field>
  32199. </fields>
  32200. </register>
  32201. <register>
  32202. <name>TCR5</name>
  32203. <description>SAI Transmit Configuration 5 Register</description>
  32204. <addressOffset>0x14</addressOffset>
  32205. <size>32</size>
  32206. <access>read-write</access>
  32207. <resetValue>0</resetValue>
  32208. <resetMask>0xFFFFFFFF</resetMask>
  32209. <fields>
  32210. <field>
  32211. <name>FBT</name>
  32212. <description>First Bit Shifted</description>
  32213. <bitOffset>8</bitOffset>
  32214. <bitWidth>5</bitWidth>
  32215. <access>read-write</access>
  32216. </field>
  32217. <field>
  32218. <name>W0W</name>
  32219. <description>Word 0 Width</description>
  32220. <bitOffset>16</bitOffset>
  32221. <bitWidth>5</bitWidth>
  32222. <access>read-write</access>
  32223. </field>
  32224. <field>
  32225. <name>WNW</name>
  32226. <description>Word N Width</description>
  32227. <bitOffset>24</bitOffset>
  32228. <bitWidth>5</bitWidth>
  32229. <access>read-write</access>
  32230. </field>
  32231. </fields>
  32232. </register>
  32233. <register>
  32234. <dim>2</dim>
  32235. <dimIncrement>0x4</dimIncrement>
  32236. <dimIndex>0,1</dimIndex>
  32237. <name>TDR%s</name>
  32238. <description>SAI Transmit Data Register</description>
  32239. <addressOffset>0x20</addressOffset>
  32240. <size>32</size>
  32241. <access>write-only</access>
  32242. <resetValue>0</resetValue>
  32243. <resetMask>0xFFFFFFFF</resetMask>
  32244. <fields>
  32245. <field>
  32246. <name>TDR</name>
  32247. <description>Transmit Data Register</description>
  32248. <bitOffset>0</bitOffset>
  32249. <bitWidth>32</bitWidth>
  32250. <access>write-only</access>
  32251. </field>
  32252. </fields>
  32253. </register>
  32254. <register>
  32255. <dim>2</dim>
  32256. <dimIncrement>0x4</dimIncrement>
  32257. <dimIndex>0,1</dimIndex>
  32258. <name>TFR%s</name>
  32259. <description>SAI Transmit FIFO Register</description>
  32260. <addressOffset>0x40</addressOffset>
  32261. <size>32</size>
  32262. <access>read-only</access>
  32263. <resetValue>0</resetValue>
  32264. <resetMask>0xFFFFFFFF</resetMask>
  32265. <fields>
  32266. <field>
  32267. <name>RFP</name>
  32268. <description>Read FIFO Pointer</description>
  32269. <bitOffset>0</bitOffset>
  32270. <bitWidth>4</bitWidth>
  32271. <access>read-only</access>
  32272. </field>
  32273. <field>
  32274. <name>WFP</name>
  32275. <description>Write FIFO Pointer</description>
  32276. <bitOffset>16</bitOffset>
  32277. <bitWidth>4</bitWidth>
  32278. <access>read-only</access>
  32279. </field>
  32280. </fields>
  32281. </register>
  32282. <register>
  32283. <name>TMR</name>
  32284. <description>SAI Transmit Mask Register</description>
  32285. <addressOffset>0x60</addressOffset>
  32286. <size>32</size>
  32287. <access>read-write</access>
  32288. <resetValue>0</resetValue>
  32289. <resetMask>0xFFFFFFFF</resetMask>
  32290. <fields>
  32291. <field>
  32292. <name>TWM</name>
  32293. <description>Transmit Word Mask</description>
  32294. <bitOffset>0</bitOffset>
  32295. <bitWidth>32</bitWidth>
  32296. <access>read-write</access>
  32297. <enumeratedValues>
  32298. <enumeratedValue>
  32299. <name>0</name>
  32300. <description>Word N is enabled.</description>
  32301. <value>#0</value>
  32302. </enumeratedValue>
  32303. <enumeratedValue>
  32304. <name>1</name>
  32305. <description>Word N is masked. The transmit data pins are tri-stated when masked.</description>
  32306. <value>#1</value>
  32307. </enumeratedValue>
  32308. </enumeratedValues>
  32309. </field>
  32310. </fields>
  32311. </register>
  32312. <register>
  32313. <name>RCSR</name>
  32314. <description>SAI Receive Control Register</description>
  32315. <addressOffset>0x80</addressOffset>
  32316. <size>32</size>
  32317. <access>read-write</access>
  32318. <resetValue>0</resetValue>
  32319. <resetMask>0xFFFFFFFF</resetMask>
  32320. <fields>
  32321. <field>
  32322. <name>FRDE</name>
  32323. <description>FIFO Request DMA Enable</description>
  32324. <bitOffset>0</bitOffset>
  32325. <bitWidth>1</bitWidth>
  32326. <access>read-write</access>
  32327. <enumeratedValues>
  32328. <enumeratedValue>
  32329. <name>0</name>
  32330. <description>Disables the DMA request.</description>
  32331. <value>#0</value>
  32332. </enumeratedValue>
  32333. <enumeratedValue>
  32334. <name>1</name>
  32335. <description>Enables the DMA request.</description>
  32336. <value>#1</value>
  32337. </enumeratedValue>
  32338. </enumeratedValues>
  32339. </field>
  32340. <field>
  32341. <name>FWDE</name>
  32342. <description>FIFO Warning DMA Enable</description>
  32343. <bitOffset>1</bitOffset>
  32344. <bitWidth>1</bitWidth>
  32345. <access>read-write</access>
  32346. <enumeratedValues>
  32347. <enumeratedValue>
  32348. <name>0</name>
  32349. <description>Disables the DMA request.</description>
  32350. <value>#0</value>
  32351. </enumeratedValue>
  32352. <enumeratedValue>
  32353. <name>1</name>
  32354. <description>Enables the DMA request.</description>
  32355. <value>#1</value>
  32356. </enumeratedValue>
  32357. </enumeratedValues>
  32358. </field>
  32359. <field>
  32360. <name>FRIE</name>
  32361. <description>FIFO Request Interrupt Enable</description>
  32362. <bitOffset>8</bitOffset>
  32363. <bitWidth>1</bitWidth>
  32364. <access>read-write</access>
  32365. <enumeratedValues>
  32366. <enumeratedValue>
  32367. <name>0</name>
  32368. <description>Disables the interrupt.</description>
  32369. <value>#0</value>
  32370. </enumeratedValue>
  32371. <enumeratedValue>
  32372. <name>1</name>
  32373. <description>Enables the interrupt.</description>
  32374. <value>#1</value>
  32375. </enumeratedValue>
  32376. </enumeratedValues>
  32377. </field>
  32378. <field>
  32379. <name>FWIE</name>
  32380. <description>FIFO Warning Interrupt Enable</description>
  32381. <bitOffset>9</bitOffset>
  32382. <bitWidth>1</bitWidth>
  32383. <access>read-write</access>
  32384. <enumeratedValues>
  32385. <enumeratedValue>
  32386. <name>0</name>
  32387. <description>Disables the interrupt.</description>
  32388. <value>#0</value>
  32389. </enumeratedValue>
  32390. <enumeratedValue>
  32391. <name>1</name>
  32392. <description>Enables the interrupt.</description>
  32393. <value>#1</value>
  32394. </enumeratedValue>
  32395. </enumeratedValues>
  32396. </field>
  32397. <field>
  32398. <name>FEIE</name>
  32399. <description>FIFO Error Interrupt Enable</description>
  32400. <bitOffset>10</bitOffset>
  32401. <bitWidth>1</bitWidth>
  32402. <access>read-write</access>
  32403. <enumeratedValues>
  32404. <enumeratedValue>
  32405. <name>0</name>
  32406. <description>Disables the interrupt.</description>
  32407. <value>#0</value>
  32408. </enumeratedValue>
  32409. <enumeratedValue>
  32410. <name>1</name>
  32411. <description>Enables the interrupt.</description>
  32412. <value>#1</value>
  32413. </enumeratedValue>
  32414. </enumeratedValues>
  32415. </field>
  32416. <field>
  32417. <name>SEIE</name>
  32418. <description>Sync Error Interrupt Enable</description>
  32419. <bitOffset>11</bitOffset>
  32420. <bitWidth>1</bitWidth>
  32421. <access>read-write</access>
  32422. <enumeratedValues>
  32423. <enumeratedValue>
  32424. <name>0</name>
  32425. <description>Disables interrupt.</description>
  32426. <value>#0</value>
  32427. </enumeratedValue>
  32428. <enumeratedValue>
  32429. <name>1</name>
  32430. <description>Enables interrupt.</description>
  32431. <value>#1</value>
  32432. </enumeratedValue>
  32433. </enumeratedValues>
  32434. </field>
  32435. <field>
  32436. <name>WSIE</name>
  32437. <description>Word Start Interrupt Enable</description>
  32438. <bitOffset>12</bitOffset>
  32439. <bitWidth>1</bitWidth>
  32440. <access>read-write</access>
  32441. <enumeratedValues>
  32442. <enumeratedValue>
  32443. <name>0</name>
  32444. <description>Disables interrupt.</description>
  32445. <value>#0</value>
  32446. </enumeratedValue>
  32447. <enumeratedValue>
  32448. <name>1</name>
  32449. <description>Enables interrupt.</description>
  32450. <value>#1</value>
  32451. </enumeratedValue>
  32452. </enumeratedValues>
  32453. </field>
  32454. <field>
  32455. <name>FRF</name>
  32456. <description>FIFO Request Flag</description>
  32457. <bitOffset>16</bitOffset>
  32458. <bitWidth>1</bitWidth>
  32459. <access>read-only</access>
  32460. <enumeratedValues>
  32461. <enumeratedValue>
  32462. <name>0</name>
  32463. <description>Receive FIFO watermark not reached.</description>
  32464. <value>#0</value>
  32465. </enumeratedValue>
  32466. <enumeratedValue>
  32467. <name>1</name>
  32468. <description>Receive FIFO watermark has been reached.</description>
  32469. <value>#1</value>
  32470. </enumeratedValue>
  32471. </enumeratedValues>
  32472. </field>
  32473. <field>
  32474. <name>FWF</name>
  32475. <description>FIFO Warning Flag</description>
  32476. <bitOffset>17</bitOffset>
  32477. <bitWidth>1</bitWidth>
  32478. <access>read-only</access>
  32479. <enumeratedValues>
  32480. <enumeratedValue>
  32481. <name>0</name>
  32482. <description>No enabled receive FIFO is full.</description>
  32483. <value>#0</value>
  32484. </enumeratedValue>
  32485. <enumeratedValue>
  32486. <name>1</name>
  32487. <description>Enabled receive FIFO is full.</description>
  32488. <value>#1</value>
  32489. </enumeratedValue>
  32490. </enumeratedValues>
  32491. </field>
  32492. <field>
  32493. <name>FEF</name>
  32494. <description>FIFO Error Flag</description>
  32495. <bitOffset>18</bitOffset>
  32496. <bitWidth>1</bitWidth>
  32497. <access>read-write</access>
  32498. <enumeratedValues>
  32499. <enumeratedValue>
  32500. <name>0</name>
  32501. <description>Receive overflow not detected.</description>
  32502. <value>#0</value>
  32503. </enumeratedValue>
  32504. <enumeratedValue>
  32505. <name>1</name>
  32506. <description>Receive overflow detected.</description>
  32507. <value>#1</value>
  32508. </enumeratedValue>
  32509. </enumeratedValues>
  32510. </field>
  32511. <field>
  32512. <name>SEF</name>
  32513. <description>Sync Error Flag</description>
  32514. <bitOffset>19</bitOffset>
  32515. <bitWidth>1</bitWidth>
  32516. <access>read-write</access>
  32517. <enumeratedValues>
  32518. <enumeratedValue>
  32519. <name>0</name>
  32520. <description>Sync error not detected.</description>
  32521. <value>#0</value>
  32522. </enumeratedValue>
  32523. <enumeratedValue>
  32524. <name>1</name>
  32525. <description>Frame sync error detected.</description>
  32526. <value>#1</value>
  32527. </enumeratedValue>
  32528. </enumeratedValues>
  32529. </field>
  32530. <field>
  32531. <name>WSF</name>
  32532. <description>Word Start Flag</description>
  32533. <bitOffset>20</bitOffset>
  32534. <bitWidth>1</bitWidth>
  32535. <access>read-write</access>
  32536. <enumeratedValues>
  32537. <enumeratedValue>
  32538. <name>0</name>
  32539. <description>Start of word not detected.</description>
  32540. <value>#0</value>
  32541. </enumeratedValue>
  32542. <enumeratedValue>
  32543. <name>1</name>
  32544. <description>Start of word detected.</description>
  32545. <value>#1</value>
  32546. </enumeratedValue>
  32547. </enumeratedValues>
  32548. </field>
  32549. <field>
  32550. <name>SR</name>
  32551. <description>Software Reset</description>
  32552. <bitOffset>24</bitOffset>
  32553. <bitWidth>1</bitWidth>
  32554. <access>read-write</access>
  32555. <enumeratedValues>
  32556. <enumeratedValue>
  32557. <name>0</name>
  32558. <description>No effect.</description>
  32559. <value>#0</value>
  32560. </enumeratedValue>
  32561. <enumeratedValue>
  32562. <name>1</name>
  32563. <description>Software reset.</description>
  32564. <value>#1</value>
  32565. </enumeratedValue>
  32566. </enumeratedValues>
  32567. </field>
  32568. <field>
  32569. <name>FR</name>
  32570. <description>FIFO Reset</description>
  32571. <bitOffset>25</bitOffset>
  32572. <bitWidth>1</bitWidth>
  32573. <access>write-only</access>
  32574. <enumeratedValues>
  32575. <enumeratedValue>
  32576. <name>0</name>
  32577. <description>No effect.</description>
  32578. <value>#0</value>
  32579. </enumeratedValue>
  32580. <enumeratedValue>
  32581. <name>1</name>
  32582. <description>FIFO reset.</description>
  32583. <value>#1</value>
  32584. </enumeratedValue>
  32585. </enumeratedValues>
  32586. </field>
  32587. <field>
  32588. <name>BCE</name>
  32589. <description>Bit Clock Enable</description>
  32590. <bitOffset>28</bitOffset>
  32591. <bitWidth>1</bitWidth>
  32592. <access>read-write</access>
  32593. <enumeratedValues>
  32594. <enumeratedValue>
  32595. <name>0</name>
  32596. <description>Receive bit clock is disabled.</description>
  32597. <value>#0</value>
  32598. </enumeratedValue>
  32599. <enumeratedValue>
  32600. <name>1</name>
  32601. <description>Receive bit clock is enabled.</description>
  32602. <value>#1</value>
  32603. </enumeratedValue>
  32604. </enumeratedValues>
  32605. </field>
  32606. <field>
  32607. <name>DBGE</name>
  32608. <description>Debug Enable</description>
  32609. <bitOffset>29</bitOffset>
  32610. <bitWidth>1</bitWidth>
  32611. <access>read-write</access>
  32612. <enumeratedValues>
  32613. <enumeratedValue>
  32614. <name>0</name>
  32615. <description>Receiver is disabled in Debug mode, after completing the current frame.</description>
  32616. <value>#0</value>
  32617. </enumeratedValue>
  32618. <enumeratedValue>
  32619. <name>1</name>
  32620. <description>Receiver is enabled in Debug mode.</description>
  32621. <value>#1</value>
  32622. </enumeratedValue>
  32623. </enumeratedValues>
  32624. </field>
  32625. <field>
  32626. <name>STOPE</name>
  32627. <description>Stop Enable</description>
  32628. <bitOffset>30</bitOffset>
  32629. <bitWidth>1</bitWidth>
  32630. <access>read-write</access>
  32631. <enumeratedValues>
  32632. <enumeratedValue>
  32633. <name>0</name>
  32634. <description>Receiver disabled in Stop mode.</description>
  32635. <value>#0</value>
  32636. </enumeratedValue>
  32637. <enumeratedValue>
  32638. <name>1</name>
  32639. <description>Receiver enabled in Stop mode.</description>
  32640. <value>#1</value>
  32641. </enumeratedValue>
  32642. </enumeratedValues>
  32643. </field>
  32644. <field>
  32645. <name>RE</name>
  32646. <description>Receiver Enable</description>
  32647. <bitOffset>31</bitOffset>
  32648. <bitWidth>1</bitWidth>
  32649. <access>read-write</access>
  32650. <enumeratedValues>
  32651. <enumeratedValue>
  32652. <name>0</name>
  32653. <description>Receiver is disabled.</description>
  32654. <value>#0</value>
  32655. </enumeratedValue>
  32656. <enumeratedValue>
  32657. <name>1</name>
  32658. <description>Receiver is enabled, or receiver has been disabled and has not yet reached end of frame.</description>
  32659. <value>#1</value>
  32660. </enumeratedValue>
  32661. </enumeratedValues>
  32662. </field>
  32663. </fields>
  32664. </register>
  32665. <register>
  32666. <name>RCR1</name>
  32667. <description>SAI Receive Configuration 1 Register</description>
  32668. <addressOffset>0x84</addressOffset>
  32669. <size>32</size>
  32670. <access>read-write</access>
  32671. <resetValue>0</resetValue>
  32672. <resetMask>0xFFFFFFFF</resetMask>
  32673. <fields>
  32674. <field>
  32675. <name>RFW</name>
  32676. <description>Receive FIFO Watermark</description>
  32677. <bitOffset>0</bitOffset>
  32678. <bitWidth>3</bitWidth>
  32679. <access>read-write</access>
  32680. </field>
  32681. </fields>
  32682. </register>
  32683. <register>
  32684. <name>RCR2</name>
  32685. <description>SAI Receive Configuration 2 Register</description>
  32686. <addressOffset>0x88</addressOffset>
  32687. <size>32</size>
  32688. <access>read-write</access>
  32689. <resetValue>0</resetValue>
  32690. <resetMask>0xFFFFFFFF</resetMask>
  32691. <fields>
  32692. <field>
  32693. <name>DIV</name>
  32694. <description>Bit Clock Divide</description>
  32695. <bitOffset>0</bitOffset>
  32696. <bitWidth>8</bitWidth>
  32697. <access>read-write</access>
  32698. </field>
  32699. <field>
  32700. <name>BCD</name>
  32701. <description>Bit Clock Direction</description>
  32702. <bitOffset>24</bitOffset>
  32703. <bitWidth>1</bitWidth>
  32704. <access>read-write</access>
  32705. <enumeratedValues>
  32706. <enumeratedValue>
  32707. <name>0</name>
  32708. <description>Bit clock is generated externally in Slave mode.</description>
  32709. <value>#0</value>
  32710. </enumeratedValue>
  32711. <enumeratedValue>
  32712. <name>1</name>
  32713. <description>Bit clock is generated internally in Master mode.</description>
  32714. <value>#1</value>
  32715. </enumeratedValue>
  32716. </enumeratedValues>
  32717. </field>
  32718. <field>
  32719. <name>BCP</name>
  32720. <description>Bit Clock Polarity</description>
  32721. <bitOffset>25</bitOffset>
  32722. <bitWidth>1</bitWidth>
  32723. <access>read-write</access>
  32724. <enumeratedValues>
  32725. <enumeratedValue>
  32726. <name>0</name>
  32727. <description>Bit Clock is active high with drive outputs on rising edge and sample inputs on falling edge.</description>
  32728. <value>#0</value>
  32729. </enumeratedValue>
  32730. <enumeratedValue>
  32731. <name>1</name>
  32732. <description>Bit Clock is active low with drive outputs on falling edge and sample inputs on rising edge.</description>
  32733. <value>#1</value>
  32734. </enumeratedValue>
  32735. </enumeratedValues>
  32736. </field>
  32737. <field>
  32738. <name>MSEL</name>
  32739. <description>MCLK Select</description>
  32740. <bitOffset>26</bitOffset>
  32741. <bitWidth>2</bitWidth>
  32742. <access>read-write</access>
  32743. <enumeratedValues>
  32744. <enumeratedValue>
  32745. <name>00</name>
  32746. <description>Bus Clock selected.</description>
  32747. <value>#00</value>
  32748. </enumeratedValue>
  32749. <enumeratedValue>
  32750. <name>01</name>
  32751. <description>Master Clock (MCLK) 1 option selected.</description>
  32752. <value>#01</value>
  32753. </enumeratedValue>
  32754. <enumeratedValue>
  32755. <name>10</name>
  32756. <description>Master Clock (MCLK) 2 option selected.</description>
  32757. <value>#10</value>
  32758. </enumeratedValue>
  32759. <enumeratedValue>
  32760. <name>11</name>
  32761. <description>Master Clock (MCLK) 3 option selected.</description>
  32762. <value>#11</value>
  32763. </enumeratedValue>
  32764. </enumeratedValues>
  32765. </field>
  32766. <field>
  32767. <name>BCI</name>
  32768. <description>Bit Clock Input</description>
  32769. <bitOffset>28</bitOffset>
  32770. <bitWidth>1</bitWidth>
  32771. <access>read-write</access>
  32772. <enumeratedValues>
  32773. <enumeratedValue>
  32774. <name>0</name>
  32775. <description>No effect.</description>
  32776. <value>#0</value>
  32777. </enumeratedValue>
  32778. <enumeratedValue>
  32779. <name>1</name>
  32780. <description>Internal logic is clocked as if bit clock was externally generated.</description>
  32781. <value>#1</value>
  32782. </enumeratedValue>
  32783. </enumeratedValues>
  32784. </field>
  32785. <field>
  32786. <name>BCS</name>
  32787. <description>Bit Clock Swap</description>
  32788. <bitOffset>29</bitOffset>
  32789. <bitWidth>1</bitWidth>
  32790. <access>read-write</access>
  32791. <enumeratedValues>
  32792. <enumeratedValue>
  32793. <name>0</name>
  32794. <description>Use the normal bit clock source.</description>
  32795. <value>#0</value>
  32796. </enumeratedValue>
  32797. <enumeratedValue>
  32798. <name>1</name>
  32799. <description>Swap the bit clock source.</description>
  32800. <value>#1</value>
  32801. </enumeratedValue>
  32802. </enumeratedValues>
  32803. </field>
  32804. <field>
  32805. <name>SYNC</name>
  32806. <description>Synchronous Mode</description>
  32807. <bitOffset>30</bitOffset>
  32808. <bitWidth>2</bitWidth>
  32809. <access>read-write</access>
  32810. <enumeratedValues>
  32811. <enumeratedValue>
  32812. <name>00</name>
  32813. <description>Asynchronous mode.</description>
  32814. <value>#00</value>
  32815. </enumeratedValue>
  32816. <enumeratedValue>
  32817. <name>01</name>
  32818. <description>Synchronous with transmitter.</description>
  32819. <value>#01</value>
  32820. </enumeratedValue>
  32821. <enumeratedValue>
  32822. <name>10</name>
  32823. <description>Synchronous with another SAI receiver.</description>
  32824. <value>#10</value>
  32825. </enumeratedValue>
  32826. <enumeratedValue>
  32827. <name>11</name>
  32828. <description>Synchronous with another SAI transmitter.</description>
  32829. <value>#11</value>
  32830. </enumeratedValue>
  32831. </enumeratedValues>
  32832. </field>
  32833. </fields>
  32834. </register>
  32835. <register>
  32836. <name>RCR3</name>
  32837. <description>SAI Receive Configuration 3 Register</description>
  32838. <addressOffset>0x8C</addressOffset>
  32839. <size>32</size>
  32840. <access>read-write</access>
  32841. <resetValue>0</resetValue>
  32842. <resetMask>0xFFFFFFFF</resetMask>
  32843. <fields>
  32844. <field>
  32845. <name>WDFL</name>
  32846. <description>Word Flag Configuration</description>
  32847. <bitOffset>0</bitOffset>
  32848. <bitWidth>5</bitWidth>
  32849. <access>read-write</access>
  32850. </field>
  32851. <field>
  32852. <name>RCE</name>
  32853. <description>Receive Channel Enable</description>
  32854. <bitOffset>16</bitOffset>
  32855. <bitWidth>2</bitWidth>
  32856. <access>read-write</access>
  32857. <enumeratedValues>
  32858. <enumeratedValue>
  32859. <name>0</name>
  32860. <description>Receive data channel N is disabled.</description>
  32861. <value>#00</value>
  32862. </enumeratedValue>
  32863. <enumeratedValue>
  32864. <name>1</name>
  32865. <description>Receive data channel N is enabled.</description>
  32866. <value>#01</value>
  32867. </enumeratedValue>
  32868. </enumeratedValues>
  32869. </field>
  32870. </fields>
  32871. </register>
  32872. <register>
  32873. <name>RCR4</name>
  32874. <description>SAI Receive Configuration 4 Register</description>
  32875. <addressOffset>0x90</addressOffset>
  32876. <size>32</size>
  32877. <access>read-write</access>
  32878. <resetValue>0</resetValue>
  32879. <resetMask>0xFFFFFFFF</resetMask>
  32880. <fields>
  32881. <field>
  32882. <name>FSD</name>
  32883. <description>Frame Sync Direction</description>
  32884. <bitOffset>0</bitOffset>
  32885. <bitWidth>1</bitWidth>
  32886. <access>read-write</access>
  32887. <enumeratedValues>
  32888. <enumeratedValue>
  32889. <name>0</name>
  32890. <description>Frame Sync is generated externally in Slave mode.</description>
  32891. <value>#0</value>
  32892. </enumeratedValue>
  32893. <enumeratedValue>
  32894. <name>1</name>
  32895. <description>Frame Sync is generated internally in Master mode.</description>
  32896. <value>#1</value>
  32897. </enumeratedValue>
  32898. </enumeratedValues>
  32899. </field>
  32900. <field>
  32901. <name>FSP</name>
  32902. <description>Frame Sync Polarity</description>
  32903. <bitOffset>1</bitOffset>
  32904. <bitWidth>1</bitWidth>
  32905. <access>read-write</access>
  32906. <enumeratedValues>
  32907. <enumeratedValue>
  32908. <name>0</name>
  32909. <description>Frame sync is active high.</description>
  32910. <value>#0</value>
  32911. </enumeratedValue>
  32912. <enumeratedValue>
  32913. <name>1</name>
  32914. <description>Frame sync is active low.</description>
  32915. <value>#1</value>
  32916. </enumeratedValue>
  32917. </enumeratedValues>
  32918. </field>
  32919. <field>
  32920. <name>FSE</name>
  32921. <description>Frame Sync Early</description>
  32922. <bitOffset>3</bitOffset>
  32923. <bitWidth>1</bitWidth>
  32924. <access>read-write</access>
  32925. <enumeratedValues>
  32926. <enumeratedValue>
  32927. <name>0</name>
  32928. <description>Frame sync asserts with the first bit of the frame.</description>
  32929. <value>#0</value>
  32930. </enumeratedValue>
  32931. <enumeratedValue>
  32932. <name>1</name>
  32933. <description>Frame sync asserts one bit before the first bit of the frame.</description>
  32934. <value>#1</value>
  32935. </enumeratedValue>
  32936. </enumeratedValues>
  32937. </field>
  32938. <field>
  32939. <name>MF</name>
  32940. <description>MSB First</description>
  32941. <bitOffset>4</bitOffset>
  32942. <bitWidth>1</bitWidth>
  32943. <access>read-write</access>
  32944. <enumeratedValues>
  32945. <enumeratedValue>
  32946. <name>0</name>
  32947. <description>LSB is received first.</description>
  32948. <value>#0</value>
  32949. </enumeratedValue>
  32950. <enumeratedValue>
  32951. <name>1</name>
  32952. <description>MSB is received first.</description>
  32953. <value>#1</value>
  32954. </enumeratedValue>
  32955. </enumeratedValues>
  32956. </field>
  32957. <field>
  32958. <name>SYWD</name>
  32959. <description>Sync Width</description>
  32960. <bitOffset>8</bitOffset>
  32961. <bitWidth>5</bitWidth>
  32962. <access>read-write</access>
  32963. </field>
  32964. <field>
  32965. <name>FRSZ</name>
  32966. <description>Frame Size</description>
  32967. <bitOffset>16</bitOffset>
  32968. <bitWidth>5</bitWidth>
  32969. <access>read-write</access>
  32970. </field>
  32971. </fields>
  32972. </register>
  32973. <register>
  32974. <name>RCR5</name>
  32975. <description>SAI Receive Configuration 5 Register</description>
  32976. <addressOffset>0x94</addressOffset>
  32977. <size>32</size>
  32978. <access>read-write</access>
  32979. <resetValue>0</resetValue>
  32980. <resetMask>0xFFFFFFFF</resetMask>
  32981. <fields>
  32982. <field>
  32983. <name>FBT</name>
  32984. <description>First Bit Shifted</description>
  32985. <bitOffset>8</bitOffset>
  32986. <bitWidth>5</bitWidth>
  32987. <access>read-write</access>
  32988. </field>
  32989. <field>
  32990. <name>W0W</name>
  32991. <description>Word 0 Width</description>
  32992. <bitOffset>16</bitOffset>
  32993. <bitWidth>5</bitWidth>
  32994. <access>read-write</access>
  32995. </field>
  32996. <field>
  32997. <name>WNW</name>
  32998. <description>Word N Width</description>
  32999. <bitOffset>24</bitOffset>
  33000. <bitWidth>5</bitWidth>
  33001. <access>read-write</access>
  33002. </field>
  33003. </fields>
  33004. </register>
  33005. <register>
  33006. <dim>2</dim>
  33007. <dimIncrement>0x4</dimIncrement>
  33008. <dimIndex>0,1</dimIndex>
  33009. <name>RDR%s</name>
  33010. <description>SAI Receive Data Register</description>
  33011. <addressOffset>0xA0</addressOffset>
  33012. <size>32</size>
  33013. <access>read-only</access>
  33014. <resetValue>0</resetValue>
  33015. <resetMask>0xFFFFFFFF</resetMask>
  33016. <fields>
  33017. <field>
  33018. <name>RDR</name>
  33019. <description>Receive Data Register</description>
  33020. <bitOffset>0</bitOffset>
  33021. <bitWidth>32</bitWidth>
  33022. <access>read-only</access>
  33023. </field>
  33024. </fields>
  33025. </register>
  33026. <register>
  33027. <dim>2</dim>
  33028. <dimIncrement>0x4</dimIncrement>
  33029. <dimIndex>0,1</dimIndex>
  33030. <name>RFR%s</name>
  33031. <description>SAI Receive FIFO Register</description>
  33032. <addressOffset>0xC0</addressOffset>
  33033. <size>32</size>
  33034. <access>read-only</access>
  33035. <resetValue>0</resetValue>
  33036. <resetMask>0xFFFFFFFF</resetMask>
  33037. <fields>
  33038. <field>
  33039. <name>RFP</name>
  33040. <description>Read FIFO Pointer</description>
  33041. <bitOffset>0</bitOffset>
  33042. <bitWidth>4</bitWidth>
  33043. <access>read-only</access>
  33044. </field>
  33045. <field>
  33046. <name>WFP</name>
  33047. <description>Write FIFO Pointer</description>
  33048. <bitOffset>16</bitOffset>
  33049. <bitWidth>4</bitWidth>
  33050. <access>read-only</access>
  33051. </field>
  33052. </fields>
  33053. </register>
  33054. <register>
  33055. <name>RMR</name>
  33056. <description>SAI Receive Mask Register</description>
  33057. <addressOffset>0xE0</addressOffset>
  33058. <size>32</size>
  33059. <access>read-write</access>
  33060. <resetValue>0</resetValue>
  33061. <resetMask>0xFFFFFFFF</resetMask>
  33062. <fields>
  33063. <field>
  33064. <name>RWM</name>
  33065. <description>Receive Word Mask</description>
  33066. <bitOffset>0</bitOffset>
  33067. <bitWidth>32</bitWidth>
  33068. <access>read-write</access>
  33069. <enumeratedValues>
  33070. <enumeratedValue>
  33071. <name>0</name>
  33072. <description>Word N is enabled.</description>
  33073. <value>#0</value>
  33074. </enumeratedValue>
  33075. <enumeratedValue>
  33076. <name>1</name>
  33077. <description>Word N is masked.</description>
  33078. <value>#1</value>
  33079. </enumeratedValue>
  33080. </enumeratedValues>
  33081. </field>
  33082. </fields>
  33083. </register>
  33084. <register>
  33085. <name>MCR</name>
  33086. <description>SAI MCLK Control Register</description>
  33087. <addressOffset>0x100</addressOffset>
  33088. <size>32</size>
  33089. <access>read-write</access>
  33090. <resetValue>0</resetValue>
  33091. <resetMask>0xFFFFFFFF</resetMask>
  33092. <fields>
  33093. <field>
  33094. <name>MICS</name>
  33095. <description>MCLK Input Clock Select</description>
  33096. <bitOffset>24</bitOffset>
  33097. <bitWidth>2</bitWidth>
  33098. <access>read-write</access>
  33099. <enumeratedValues>
  33100. <enumeratedValue>
  33101. <name>00</name>
  33102. <description>MCLK divider input clock 0 selected.</description>
  33103. <value>#00</value>
  33104. </enumeratedValue>
  33105. <enumeratedValue>
  33106. <name>01</name>
  33107. <description>MCLK divider input clock 1 selected.</description>
  33108. <value>#01</value>
  33109. </enumeratedValue>
  33110. <enumeratedValue>
  33111. <name>10</name>
  33112. <description>MCLK divider input clock 2 selected.</description>
  33113. <value>#10</value>
  33114. </enumeratedValue>
  33115. <enumeratedValue>
  33116. <name>11</name>
  33117. <description>MCLK divider input clock 3 selected.</description>
  33118. <value>#11</value>
  33119. </enumeratedValue>
  33120. </enumeratedValues>
  33121. </field>
  33122. <field>
  33123. <name>MOE</name>
  33124. <description>MCLK Output Enable</description>
  33125. <bitOffset>30</bitOffset>
  33126. <bitWidth>1</bitWidth>
  33127. <access>read-write</access>
  33128. <enumeratedValues>
  33129. <enumeratedValue>
  33130. <name>0</name>
  33131. <description>MCLK signal pin is configured as an input that bypasses the MCLK divider.</description>
  33132. <value>#0</value>
  33133. </enumeratedValue>
  33134. <enumeratedValue>
  33135. <name>1</name>
  33136. <description>MCLK signal pin is configured as an output from the MCLK divider and the MCLK divider is enabled.</description>
  33137. <value>#1</value>
  33138. </enumeratedValue>
  33139. </enumeratedValues>
  33140. </field>
  33141. <field>
  33142. <name>DUF</name>
  33143. <description>Divider Update Flag</description>
  33144. <bitOffset>31</bitOffset>
  33145. <bitWidth>1</bitWidth>
  33146. <access>read-only</access>
  33147. <enumeratedValues>
  33148. <enumeratedValue>
  33149. <name>0</name>
  33150. <description>MCLK divider ratio is not being updated currently.</description>
  33151. <value>#0</value>
  33152. </enumeratedValue>
  33153. <enumeratedValue>
  33154. <name>1</name>
  33155. <description>MCLK divider ratio is updating on-the-fly. Further updates to the MCLK divider ratio are blocked while this flag remains set.</description>
  33156. <value>#1</value>
  33157. </enumeratedValue>
  33158. </enumeratedValues>
  33159. </field>
  33160. </fields>
  33161. </register>
  33162. <register>
  33163. <name>MDR</name>
  33164. <description>SAI MCLK Divide Register</description>
  33165. <addressOffset>0x104</addressOffset>
  33166. <size>32</size>
  33167. <access>read-write</access>
  33168. <resetValue>0</resetValue>
  33169. <resetMask>0xFFFFFFFF</resetMask>
  33170. <fields>
  33171. <field>
  33172. <name>DIVIDE</name>
  33173. <description>MCLK Divide</description>
  33174. <bitOffset>0</bitOffset>
  33175. <bitWidth>12</bitWidth>
  33176. <access>read-write</access>
  33177. </field>
  33178. <field>
  33179. <name>FRACT</name>
  33180. <description>MCLK Fraction</description>
  33181. <bitOffset>12</bitOffset>
  33182. <bitWidth>8</bitWidth>
  33183. <access>read-write</access>
  33184. </field>
  33185. </fields>
  33186. </register>
  33187. </registers>
  33188. </peripheral>
  33189. <peripheral>
  33190. <name>CRC</name>
  33191. <description>Cyclic Redundancy Check</description>
  33192. <prependToName>CRC_</prependToName>
  33193. <baseAddress>0x40032000</baseAddress>
  33194. <addressBlock>
  33195. <offset>0</offset>
  33196. <size>0xC</size>
  33197. <usage>registers</usage>
  33198. </addressBlock>
  33199. <registers>
  33200. <register>
  33201. <name>DATA</name>
  33202. <description>CRC Data register</description>
  33203. <alternateGroup>CRC</alternateGroup>
  33204. <addressOffset>0</addressOffset>
  33205. <size>32</size>
  33206. <access>read-write</access>
  33207. <resetValue>0xFFFFFFFF</resetValue>
  33208. <resetMask>0xFFFFFFFF</resetMask>
  33209. <fields>
  33210. <field>
  33211. <name>LL</name>
  33212. <description>CRC Low Lower Byte</description>
  33213. <bitOffset>0</bitOffset>
  33214. <bitWidth>8</bitWidth>
  33215. <access>read-write</access>
  33216. </field>
  33217. <field>
  33218. <name>LU</name>
  33219. <description>CRC Low Upper Byte</description>
  33220. <bitOffset>8</bitOffset>
  33221. <bitWidth>8</bitWidth>
  33222. <access>read-write</access>
  33223. </field>
  33224. <field>
  33225. <name>HL</name>
  33226. <description>CRC High Lower Byte</description>
  33227. <bitOffset>16</bitOffset>
  33228. <bitWidth>8</bitWidth>
  33229. <access>read-write</access>
  33230. </field>
  33231. <field>
  33232. <name>HU</name>
  33233. <description>CRC High Upper Byte</description>
  33234. <bitOffset>24</bitOffset>
  33235. <bitWidth>8</bitWidth>
  33236. <access>read-write</access>
  33237. </field>
  33238. </fields>
  33239. </register>
  33240. <register>
  33241. <name>DATAL</name>
  33242. <description>CRC_DATAL register.</description>
  33243. <alternateGroup>CRC</alternateGroup>
  33244. <addressOffset>0</addressOffset>
  33245. <size>16</size>
  33246. <access>read-write</access>
  33247. <resetValue>0xFFFF</resetValue>
  33248. <resetMask>0xFFFF</resetMask>
  33249. <fields>
  33250. <field>
  33251. <name>DATAL</name>
  33252. <description>DATAL stores the lower 16 bits of the 16/32 bit CRC</description>
  33253. <bitOffset>0</bitOffset>
  33254. <bitWidth>16</bitWidth>
  33255. <access>read-write</access>
  33256. </field>
  33257. </fields>
  33258. </register>
  33259. <register>
  33260. <name>DATALL</name>
  33261. <description>CRC_DATALL register.</description>
  33262. <alternateGroup>CRC</alternateGroup>
  33263. <addressOffset>0</addressOffset>
  33264. <size>8</size>
  33265. <access>read-write</access>
  33266. <resetValue>0xFF</resetValue>
  33267. <resetMask>0xFF</resetMask>
  33268. <fields>
  33269. <field>
  33270. <name>DATALL</name>
  33271. <description>CRCLL stores the first 8 bits of the 32 bit DATA</description>
  33272. <bitOffset>0</bitOffset>
  33273. <bitWidth>8</bitWidth>
  33274. <access>read-write</access>
  33275. </field>
  33276. </fields>
  33277. </register>
  33278. <register>
  33279. <name>DATALU</name>
  33280. <description>CRC_DATALU register.</description>
  33281. <addressOffset>0x1</addressOffset>
  33282. <size>8</size>
  33283. <access>read-write</access>
  33284. <resetValue>0xFF</resetValue>
  33285. <resetMask>0xFF</resetMask>
  33286. <fields>
  33287. <field>
  33288. <name>DATALU</name>
  33289. <description>DATALL stores the second 8 bits of the 32 bit CRC</description>
  33290. <bitOffset>0</bitOffset>
  33291. <bitWidth>8</bitWidth>
  33292. <access>read-write</access>
  33293. </field>
  33294. </fields>
  33295. </register>
  33296. <register>
  33297. <name>DATAH</name>
  33298. <description>CRC_DATAH register.</description>
  33299. <alternateGroup>CRC</alternateGroup>
  33300. <addressOffset>0x2</addressOffset>
  33301. <size>16</size>
  33302. <access>read-write</access>
  33303. <resetValue>0xFFFF</resetValue>
  33304. <resetMask>0xFFFF</resetMask>
  33305. <fields>
  33306. <field>
  33307. <name>DATAH</name>
  33308. <description>DATAH stores the high 16 bits of the 16/32 bit CRC</description>
  33309. <bitOffset>0</bitOffset>
  33310. <bitWidth>16</bitWidth>
  33311. <access>read-write</access>
  33312. </field>
  33313. </fields>
  33314. </register>
  33315. <register>
  33316. <name>DATAHL</name>
  33317. <description>CRC_DATAHL register.</description>
  33318. <alternateGroup>CRC</alternateGroup>
  33319. <addressOffset>0x2</addressOffset>
  33320. <size>8</size>
  33321. <access>read-write</access>
  33322. <resetValue>0xFF</resetValue>
  33323. <resetMask>0xFF</resetMask>
  33324. <fields>
  33325. <field>
  33326. <name>DATAHL</name>
  33327. <description>DATAHL stores the third 8 bits of the 32 bit CRC</description>
  33328. <bitOffset>0</bitOffset>
  33329. <bitWidth>8</bitWidth>
  33330. <access>read-write</access>
  33331. </field>
  33332. </fields>
  33333. </register>
  33334. <register>
  33335. <name>DATAHU</name>
  33336. <description>CRC_DATAHU register.</description>
  33337. <addressOffset>0x3</addressOffset>
  33338. <size>8</size>
  33339. <access>read-write</access>
  33340. <resetValue>0xFF</resetValue>
  33341. <resetMask>0xFF</resetMask>
  33342. <fields>
  33343. <field>
  33344. <name>DATAHU</name>
  33345. <description>DATAHU stores the fourth 8 bits of the 32 bit CRC</description>
  33346. <bitOffset>0</bitOffset>
  33347. <bitWidth>8</bitWidth>
  33348. <access>read-write</access>
  33349. </field>
  33350. </fields>
  33351. </register>
  33352. <register>
  33353. <name>GPOLY</name>
  33354. <description>CRC Polynomial register</description>
  33355. <alternateGroup>CRC</alternateGroup>
  33356. <addressOffset>0x4</addressOffset>
  33357. <size>32</size>
  33358. <access>read-write</access>
  33359. <resetValue>0x1021</resetValue>
  33360. <resetMask>0xFFFFFFFF</resetMask>
  33361. <fields>
  33362. <field>
  33363. <name>LOW</name>
  33364. <description>Low Polynominal Half-word</description>
  33365. <bitOffset>0</bitOffset>
  33366. <bitWidth>16</bitWidth>
  33367. <access>read-write</access>
  33368. </field>
  33369. <field>
  33370. <name>HIGH</name>
  33371. <description>High Polynominal Half-word</description>
  33372. <bitOffset>16</bitOffset>
  33373. <bitWidth>16</bitWidth>
  33374. <access>read-write</access>
  33375. </field>
  33376. </fields>
  33377. </register>
  33378. <register>
  33379. <name>GPOLYL</name>
  33380. <description>CRC_GPOLYL register.</description>
  33381. <alternateGroup>CRC</alternateGroup>
  33382. <addressOffset>0x4</addressOffset>
  33383. <size>16</size>
  33384. <access>read-write</access>
  33385. <resetValue>0xFFFF</resetValue>
  33386. <resetMask>0xFFFF</resetMask>
  33387. <fields>
  33388. <field>
  33389. <name>GPOLYL</name>
  33390. <description>POLYL stores the lower 16 bits of the 16/32 bit CRC polynomial value</description>
  33391. <bitOffset>0</bitOffset>
  33392. <bitWidth>16</bitWidth>
  33393. <access>read-write</access>
  33394. </field>
  33395. </fields>
  33396. </register>
  33397. <register>
  33398. <name>GPOLYLL</name>
  33399. <description>CRC_GPOLYLL register.</description>
  33400. <alternateGroup>CRC</alternateGroup>
  33401. <addressOffset>0x4</addressOffset>
  33402. <size>8</size>
  33403. <access>read-write</access>
  33404. <resetValue>0xFF</resetValue>
  33405. <resetMask>0xFF</resetMask>
  33406. <fields>
  33407. <field>
  33408. <name>GPOLYLL</name>
  33409. <description>POLYLL stores the first 8 bits of the 32 bit CRC</description>
  33410. <bitOffset>0</bitOffset>
  33411. <bitWidth>8</bitWidth>
  33412. <access>read-write</access>
  33413. </field>
  33414. </fields>
  33415. </register>
  33416. <register>
  33417. <name>GPOLYLU</name>
  33418. <description>CRC_GPOLYLU register.</description>
  33419. <addressOffset>0x5</addressOffset>
  33420. <size>8</size>
  33421. <access>read-write</access>
  33422. <resetValue>0xFF</resetValue>
  33423. <resetMask>0xFF</resetMask>
  33424. <fields>
  33425. <field>
  33426. <name>GPOLYLU</name>
  33427. <description>POLYLL stores the second 8 bits of the 32 bit CRC</description>
  33428. <bitOffset>0</bitOffset>
  33429. <bitWidth>8</bitWidth>
  33430. <access>read-write</access>
  33431. </field>
  33432. </fields>
  33433. </register>
  33434. <register>
  33435. <name>GPOLYH</name>
  33436. <description>CRC_GPOLYH register.</description>
  33437. <alternateGroup>CRC</alternateGroup>
  33438. <addressOffset>0x6</addressOffset>
  33439. <size>16</size>
  33440. <access>read-write</access>
  33441. <resetValue>0xFFFF</resetValue>
  33442. <resetMask>0xFFFF</resetMask>
  33443. <fields>
  33444. <field>
  33445. <name>GPOLYH</name>
  33446. <description>POLYH stores the high 16 bits of the 16/32 bit CRC polynomial value</description>
  33447. <bitOffset>0</bitOffset>
  33448. <bitWidth>16</bitWidth>
  33449. <access>read-write</access>
  33450. </field>
  33451. </fields>
  33452. </register>
  33453. <register>
  33454. <name>GPOLYHL</name>
  33455. <description>CRC_GPOLYHL register.</description>
  33456. <alternateGroup>CRC</alternateGroup>
  33457. <addressOffset>0x6</addressOffset>
  33458. <size>8</size>
  33459. <access>read-write</access>
  33460. <resetValue>0xFF</resetValue>
  33461. <resetMask>0xFF</resetMask>
  33462. <fields>
  33463. <field>
  33464. <name>GPOLYHL</name>
  33465. <description>POLYHL stores the third 8 bits of the 32 bit CRC</description>
  33466. <bitOffset>0</bitOffset>
  33467. <bitWidth>8</bitWidth>
  33468. <access>read-write</access>
  33469. </field>
  33470. </fields>
  33471. </register>
  33472. <register>
  33473. <name>GPOLYHU</name>
  33474. <description>CRC_GPOLYHU register.</description>
  33475. <addressOffset>0x7</addressOffset>
  33476. <size>8</size>
  33477. <access>read-write</access>
  33478. <resetValue>0xFF</resetValue>
  33479. <resetMask>0xFF</resetMask>
  33480. <fields>
  33481. <field>
  33482. <name>GPOLYHU</name>
  33483. <description>POLYHU stores the fourth 8 bits of the 32 bit CRC</description>
  33484. <bitOffset>0</bitOffset>
  33485. <bitWidth>8</bitWidth>
  33486. <access>read-write</access>
  33487. </field>
  33488. </fields>
  33489. </register>
  33490. <register>
  33491. <name>CTRL</name>
  33492. <description>CRC Control register</description>
  33493. <addressOffset>0x8</addressOffset>
  33494. <size>32</size>
  33495. <access>read-write</access>
  33496. <resetValue>0</resetValue>
  33497. <resetMask>0xFFFFFFFF</resetMask>
  33498. <fields>
  33499. <field>
  33500. <name>TCRC</name>
  33501. <description>Width of CRC protocol.</description>
  33502. <bitOffset>24</bitOffset>
  33503. <bitWidth>1</bitWidth>
  33504. <access>read-write</access>
  33505. <enumeratedValues>
  33506. <enumeratedValue>
  33507. <name>0</name>
  33508. <description>16-bit CRC protocol.</description>
  33509. <value>#0</value>
  33510. </enumeratedValue>
  33511. <enumeratedValue>
  33512. <name>1</name>
  33513. <description>32-bit CRC protocol.</description>
  33514. <value>#1</value>
  33515. </enumeratedValue>
  33516. </enumeratedValues>
  33517. </field>
  33518. <field>
  33519. <name>WAS</name>
  33520. <description>Write CRC Data Register As Seed</description>
  33521. <bitOffset>25</bitOffset>
  33522. <bitWidth>1</bitWidth>
  33523. <access>read-write</access>
  33524. <enumeratedValues>
  33525. <enumeratedValue>
  33526. <name>0</name>
  33527. <description>Writes to the CRC data register are data values.</description>
  33528. <value>#0</value>
  33529. </enumeratedValue>
  33530. <enumeratedValue>
  33531. <name>1</name>
  33532. <description>Writes to the CRC data register are seed values.</description>
  33533. <value>#1</value>
  33534. </enumeratedValue>
  33535. </enumeratedValues>
  33536. </field>
  33537. <field>
  33538. <name>FXOR</name>
  33539. <description>Complement Read Of CRC Data Register</description>
  33540. <bitOffset>26</bitOffset>
  33541. <bitWidth>1</bitWidth>
  33542. <access>read-write</access>
  33543. <enumeratedValues>
  33544. <enumeratedValue>
  33545. <name>0</name>
  33546. <description>No XOR on reading.</description>
  33547. <value>#0</value>
  33548. </enumeratedValue>
  33549. <enumeratedValue>
  33550. <name>1</name>
  33551. <description>Invert or complement the read value of the CRC Data register.</description>
  33552. <value>#1</value>
  33553. </enumeratedValue>
  33554. </enumeratedValues>
  33555. </field>
  33556. <field>
  33557. <name>TOTR</name>
  33558. <description>Type Of Transpose For Read</description>
  33559. <bitOffset>28</bitOffset>
  33560. <bitWidth>2</bitWidth>
  33561. <access>read-write</access>
  33562. <enumeratedValues>
  33563. <enumeratedValue>
  33564. <name>00</name>
  33565. <description>No transposition.</description>
  33566. <value>#00</value>
  33567. </enumeratedValue>
  33568. <enumeratedValue>
  33569. <name>01</name>
  33570. <description>Bits in bytes are transposed; bytes are not transposed.</description>
  33571. <value>#01</value>
  33572. </enumeratedValue>
  33573. <enumeratedValue>
  33574. <name>10</name>
  33575. <description>Both bits in bytes and bytes are transposed.</description>
  33576. <value>#10</value>
  33577. </enumeratedValue>
  33578. <enumeratedValue>
  33579. <name>11</name>
  33580. <description>Only bytes are transposed; no bits in a byte are transposed.</description>
  33581. <value>#11</value>
  33582. </enumeratedValue>
  33583. </enumeratedValues>
  33584. </field>
  33585. <field>
  33586. <name>TOT</name>
  33587. <description>Type Of Transpose For Writes</description>
  33588. <bitOffset>30</bitOffset>
  33589. <bitWidth>2</bitWidth>
  33590. <access>read-write</access>
  33591. <enumeratedValues>
  33592. <enumeratedValue>
  33593. <name>00</name>
  33594. <description>No transposition.</description>
  33595. <value>#00</value>
  33596. </enumeratedValue>
  33597. <enumeratedValue>
  33598. <name>01</name>
  33599. <description>Bits in bytes are transposed; bytes are not transposed.</description>
  33600. <value>#01</value>
  33601. </enumeratedValue>
  33602. <enumeratedValue>
  33603. <name>10</name>
  33604. <description>Both bits in bytes and bytes are transposed.</description>
  33605. <value>#10</value>
  33606. </enumeratedValue>
  33607. <enumeratedValue>
  33608. <name>11</name>
  33609. <description>Only bytes are transposed; no bits in a byte are transposed.</description>
  33610. <value>#11</value>
  33611. </enumeratedValue>
  33612. </enumeratedValues>
  33613. </field>
  33614. </fields>
  33615. </register>
  33616. <register>
  33617. <name>CTRLHU</name>
  33618. <description>CRC_CTRLHU register.</description>
  33619. <addressOffset>0xB</addressOffset>
  33620. <size>8</size>
  33621. <access>read-write</access>
  33622. <resetValue>0</resetValue>
  33623. <resetMask>0xFF</resetMask>
  33624. <fields>
  33625. <field>
  33626. <name>TCRC</name>
  33627. <description>no description available</description>
  33628. <bitOffset>0</bitOffset>
  33629. <bitWidth>1</bitWidth>
  33630. <access>read-write</access>
  33631. <enumeratedValues>
  33632. <enumeratedValue>
  33633. <name>0</name>
  33634. <description>16-bit CRC protocol.</description>
  33635. <value>#0</value>
  33636. </enumeratedValue>
  33637. <enumeratedValue>
  33638. <name>1</name>
  33639. <description>32-bit CRC protocol.</description>
  33640. <value>#1</value>
  33641. </enumeratedValue>
  33642. </enumeratedValues>
  33643. </field>
  33644. <field>
  33645. <name>WAS</name>
  33646. <description>no description available</description>
  33647. <bitOffset>1</bitOffset>
  33648. <bitWidth>1</bitWidth>
  33649. <access>read-write</access>
  33650. <enumeratedValues>
  33651. <enumeratedValue>
  33652. <name>0</name>
  33653. <description>Writes to CRC data register are data values.</description>
  33654. <value>#0</value>
  33655. </enumeratedValue>
  33656. <enumeratedValue>
  33657. <name>1</name>
  33658. <description>Writes to CRC data reguster are seed values.</description>
  33659. <value>#1</value>
  33660. </enumeratedValue>
  33661. </enumeratedValues>
  33662. </field>
  33663. <field>
  33664. <name>FXOR</name>
  33665. <description>no description available</description>
  33666. <bitOffset>2</bitOffset>
  33667. <bitWidth>1</bitWidth>
  33668. <access>read-write</access>
  33669. <enumeratedValues>
  33670. <enumeratedValue>
  33671. <name>0</name>
  33672. <description>No XOR on reading.</description>
  33673. <value>#0</value>
  33674. </enumeratedValue>
  33675. <enumeratedValue>
  33676. <name>1</name>
  33677. <description>Invert or complement the read value of CRC data register.</description>
  33678. <value>#1</value>
  33679. </enumeratedValue>
  33680. </enumeratedValues>
  33681. </field>
  33682. <field>
  33683. <name>TOTR</name>
  33684. <description>no description available</description>
  33685. <bitOffset>4</bitOffset>
  33686. <bitWidth>2</bitWidth>
  33687. <access>read-write</access>
  33688. <enumeratedValues>
  33689. <enumeratedValue>
  33690. <name>00</name>
  33691. <description>No Transposition.</description>
  33692. <value>#00</value>
  33693. </enumeratedValue>
  33694. <enumeratedValue>
  33695. <name>01</name>
  33696. <description>Bits in bytes are transposed, bytes are not transposed.</description>
  33697. <value>#01</value>
  33698. </enumeratedValue>
  33699. <enumeratedValue>
  33700. <name>10</name>
  33701. <description>Both bits in bytes and bytes are transposed.</description>
  33702. <value>#10</value>
  33703. </enumeratedValue>
  33704. <enumeratedValue>
  33705. <name>11</name>
  33706. <description>Only bytes are transposed; no bits in a byte are transposed.</description>
  33707. <value>#11</value>
  33708. </enumeratedValue>
  33709. </enumeratedValues>
  33710. </field>
  33711. <field>
  33712. <name>TOT</name>
  33713. <description>no description available</description>
  33714. <bitOffset>6</bitOffset>
  33715. <bitWidth>2</bitWidth>
  33716. <access>read-write</access>
  33717. <enumeratedValues>
  33718. <enumeratedValue>
  33719. <name>00</name>
  33720. <description>No Transposition.</description>
  33721. <value>#00</value>
  33722. </enumeratedValue>
  33723. <enumeratedValue>
  33724. <name>01</name>
  33725. <description>Bits in bytes are transposed, bytes are not transposed.</description>
  33726. <value>#01</value>
  33727. </enumeratedValue>
  33728. <enumeratedValue>
  33729. <name>10</name>
  33730. <description>Both bits in bytes and bytes are transposed.</description>
  33731. <value>#10</value>
  33732. </enumeratedValue>
  33733. <enumeratedValue>
  33734. <name>11</name>
  33735. <description>Only bytes are transposed; no bits in a byte are transposed.</description>
  33736. <value>#11</value>
  33737. </enumeratedValue>
  33738. </enumeratedValues>
  33739. </field>
  33740. </fields>
  33741. </register>
  33742. </registers>
  33743. </peripheral>
  33744. <peripheral>
  33745. <name>USBDCD</name>
  33746. <description>USB Device Charger Detection module</description>
  33747. <prependToName>USBDCD_</prependToName>
  33748. <baseAddress>0x40035000</baseAddress>
  33749. <addressBlock>
  33750. <offset>0</offset>
  33751. <size>0x1C</size>
  33752. <usage>registers</usage>
  33753. </addressBlock>
  33754. <interrupt>
  33755. <name>USBDCD</name>
  33756. <value>54</value>
  33757. </interrupt>
  33758. <registers>
  33759. <register>
  33760. <name>CONTROL</name>
  33761. <description>Control register</description>
  33762. <addressOffset>0</addressOffset>
  33763. <size>32</size>
  33764. <access>read-write</access>
  33765. <resetValue>0x10000</resetValue>
  33766. <resetMask>0xFFFFFFFF</resetMask>
  33767. <fields>
  33768. <field>
  33769. <name>IACK</name>
  33770. <description>Interrupt Acknowledge</description>
  33771. <bitOffset>0</bitOffset>
  33772. <bitWidth>1</bitWidth>
  33773. <access>write-only</access>
  33774. <enumeratedValues>
  33775. <enumeratedValue>
  33776. <name>0</name>
  33777. <description>Do not clear the interrupt.</description>
  33778. <value>#0</value>
  33779. </enumeratedValue>
  33780. <enumeratedValue>
  33781. <name>1</name>
  33782. <description>Clear the IF bit (interrupt flag).</description>
  33783. <value>#1</value>
  33784. </enumeratedValue>
  33785. </enumeratedValues>
  33786. </field>
  33787. <field>
  33788. <name>IF</name>
  33789. <description>Interrupt Flag</description>
  33790. <bitOffset>8</bitOffset>
  33791. <bitWidth>1</bitWidth>
  33792. <access>read-only</access>
  33793. <enumeratedValues>
  33794. <enumeratedValue>
  33795. <name>0</name>
  33796. <description>No interrupt is pending.</description>
  33797. <value>#0</value>
  33798. </enumeratedValue>
  33799. <enumeratedValue>
  33800. <name>1</name>
  33801. <description>An interrupt is pending.</description>
  33802. <value>#1</value>
  33803. </enumeratedValue>
  33804. </enumeratedValues>
  33805. </field>
  33806. <field>
  33807. <name>IE</name>
  33808. <description>Interrupt Enable</description>
  33809. <bitOffset>16</bitOffset>
  33810. <bitWidth>1</bitWidth>
  33811. <access>read-write</access>
  33812. <enumeratedValues>
  33813. <enumeratedValue>
  33814. <name>0</name>
  33815. <description>Disable interrupts to the system.</description>
  33816. <value>#0</value>
  33817. </enumeratedValue>
  33818. <enumeratedValue>
  33819. <name>1</name>
  33820. <description>Enable interrupts to the system.</description>
  33821. <value>#1</value>
  33822. </enumeratedValue>
  33823. </enumeratedValues>
  33824. </field>
  33825. <field>
  33826. <name>BC12</name>
  33827. <description>BC1.2 compatibility. This bit cannot be changed after start detection.</description>
  33828. <bitOffset>17</bitOffset>
  33829. <bitWidth>1</bitWidth>
  33830. <access>read-write</access>
  33831. <enumeratedValues>
  33832. <enumeratedValue>
  33833. <name>0</name>
  33834. <description>Compatible with BC1.1 (default)</description>
  33835. <value>#0</value>
  33836. </enumeratedValue>
  33837. <enumeratedValue>
  33838. <name>1</name>
  33839. <description>Compatible with BC1.2</description>
  33840. <value>#1</value>
  33841. </enumeratedValue>
  33842. </enumeratedValues>
  33843. </field>
  33844. <field>
  33845. <name>START</name>
  33846. <description>Start Change Detection Sequence</description>
  33847. <bitOffset>24</bitOffset>
  33848. <bitWidth>1</bitWidth>
  33849. <access>write-only</access>
  33850. <enumeratedValues>
  33851. <enumeratedValue>
  33852. <name>0</name>
  33853. <description>Do not start the sequence. Writes of this value have no effect.</description>
  33854. <value>#0</value>
  33855. </enumeratedValue>
  33856. <enumeratedValue>
  33857. <name>1</name>
  33858. <description>Initiate the charger detection sequence. If the sequence is already running, writes of this value have no effect.</description>
  33859. <value>#1</value>
  33860. </enumeratedValue>
  33861. </enumeratedValues>
  33862. </field>
  33863. <field>
  33864. <name>SR</name>
  33865. <description>Software Reset</description>
  33866. <bitOffset>25</bitOffset>
  33867. <bitWidth>1</bitWidth>
  33868. <access>write-only</access>
  33869. <enumeratedValues>
  33870. <enumeratedValue>
  33871. <name>0</name>
  33872. <description>Do not perform a software reset.</description>
  33873. <value>#0</value>
  33874. </enumeratedValue>
  33875. <enumeratedValue>
  33876. <name>1</name>
  33877. <description>Perform a software reset.</description>
  33878. <value>#1</value>
  33879. </enumeratedValue>
  33880. </enumeratedValues>
  33881. </field>
  33882. </fields>
  33883. </register>
  33884. <register>
  33885. <name>CLOCK</name>
  33886. <description>Clock register</description>
  33887. <addressOffset>0x4</addressOffset>
  33888. <size>32</size>
  33889. <access>read-write</access>
  33890. <resetValue>0xC1</resetValue>
  33891. <resetMask>0xFFFFFFFF</resetMask>
  33892. <fields>
  33893. <field>
  33894. <name>CLOCK_UNIT</name>
  33895. <description>Unit of Measurement Encoding for Clock Speed</description>
  33896. <bitOffset>0</bitOffset>
  33897. <bitWidth>1</bitWidth>
  33898. <access>read-write</access>
  33899. <enumeratedValues>
  33900. <enumeratedValue>
  33901. <name>0</name>
  33902. <description>kHz Speed (between 1 kHz and 1023 kHz)</description>
  33903. <value>#0</value>
  33904. </enumeratedValue>
  33905. <enumeratedValue>
  33906. <name>1</name>
  33907. <description>MHz Speed (between 1 MHz and 1023 MHz)</description>
  33908. <value>#1</value>
  33909. </enumeratedValue>
  33910. </enumeratedValues>
  33911. </field>
  33912. <field>
  33913. <name>CLOCK_SPEED</name>
  33914. <description>Numerical Value of Clock Speed in Binary</description>
  33915. <bitOffset>2</bitOffset>
  33916. <bitWidth>10</bitWidth>
  33917. <access>read-write</access>
  33918. </field>
  33919. </fields>
  33920. </register>
  33921. <register>
  33922. <name>STATUS</name>
  33923. <description>Status register</description>
  33924. <addressOffset>0x8</addressOffset>
  33925. <size>32</size>
  33926. <access>read-only</access>
  33927. <resetValue>0</resetValue>
  33928. <resetMask>0xFFFFFFFF</resetMask>
  33929. <fields>
  33930. <field>
  33931. <name>SEQ_RES</name>
  33932. <description>Charger Detection Sequence Results</description>
  33933. <bitOffset>16</bitOffset>
  33934. <bitWidth>2</bitWidth>
  33935. <access>read-only</access>
  33936. <enumeratedValues>
  33937. <enumeratedValue>
  33938. <name>00</name>
  33939. <description>No results to report.</description>
  33940. <value>#00</value>
  33941. </enumeratedValue>
  33942. <enumeratedValue>
  33943. <name>01</name>
  33944. <description>Attached to a standard host. Must comply with USB 2.0 by drawing only 2.5 mA (max) until connected.</description>
  33945. <value>#01</value>
  33946. </enumeratedValue>
  33947. <enumeratedValue>
  33948. <name>10</name>
  33949. <description>Attached to a charging port. The exact meaning depends on bit 18: 0: Attached to either a charging host or a dedicated charger. The charger type detection has not completed. 1: Attached to a charging host. The charger type detection has completed.</description>
  33950. <value>#10</value>
  33951. </enumeratedValue>
  33952. <enumeratedValue>
  33953. <name>11</name>
  33954. <description>Attached to a dedicated charger.</description>
  33955. <value>#11</value>
  33956. </enumeratedValue>
  33957. </enumeratedValues>
  33958. </field>
  33959. <field>
  33960. <name>SEQ_STAT</name>
  33961. <description>Charger Detection Sequence Status</description>
  33962. <bitOffset>18</bitOffset>
  33963. <bitWidth>2</bitWidth>
  33964. <access>read-only</access>
  33965. <enumeratedValues>
  33966. <enumeratedValue>
  33967. <name>00</name>
  33968. <description>The module is either not enabled, or the module is enabled but the data pins have not yet been detected.</description>
  33969. <value>#00</value>
  33970. </enumeratedValue>
  33971. <enumeratedValue>
  33972. <name>01</name>
  33973. <description>Data pin contact detection is complete.</description>
  33974. <value>#01</value>
  33975. </enumeratedValue>
  33976. <enumeratedValue>
  33977. <name>10</name>
  33978. <description>Charging port detection is complete.</description>
  33979. <value>#10</value>
  33980. </enumeratedValue>
  33981. <enumeratedValue>
  33982. <name>11</name>
  33983. <description>Charger type detection is complete.</description>
  33984. <value>#11</value>
  33985. </enumeratedValue>
  33986. </enumeratedValues>
  33987. </field>
  33988. <field>
  33989. <name>ERR</name>
  33990. <description>Error Flag</description>
  33991. <bitOffset>20</bitOffset>
  33992. <bitWidth>1</bitWidth>
  33993. <access>read-only</access>
  33994. <enumeratedValues>
  33995. <enumeratedValue>
  33996. <name>0</name>
  33997. <description>No sequence errors.</description>
  33998. <value>#0</value>
  33999. </enumeratedValue>
  34000. <enumeratedValue>
  34001. <name>1</name>
  34002. <description>Error in the detection sequence. See the SEQ_STAT field to determine the phase in which the error occurred.</description>
  34003. <value>#1</value>
  34004. </enumeratedValue>
  34005. </enumeratedValues>
  34006. </field>
  34007. <field>
  34008. <name>TO</name>
  34009. <description>Timeout Flag</description>
  34010. <bitOffset>21</bitOffset>
  34011. <bitWidth>1</bitWidth>
  34012. <access>read-only</access>
  34013. <enumeratedValues>
  34014. <enumeratedValue>
  34015. <name>0</name>
  34016. <description>The detection sequence has not been running for over 1 s.</description>
  34017. <value>#0</value>
  34018. </enumeratedValue>
  34019. <enumeratedValue>
  34020. <name>1</name>
  34021. <description>It has been over 1 s since the data pin contact was detected and debounced.</description>
  34022. <value>#1</value>
  34023. </enumeratedValue>
  34024. </enumeratedValues>
  34025. </field>
  34026. <field>
  34027. <name>ACTIVE</name>
  34028. <description>Active Status Indicator</description>
  34029. <bitOffset>22</bitOffset>
  34030. <bitWidth>1</bitWidth>
  34031. <access>read-only</access>
  34032. <enumeratedValues>
  34033. <enumeratedValue>
  34034. <name>0</name>
  34035. <description>The sequence is not running.</description>
  34036. <value>#0</value>
  34037. </enumeratedValue>
  34038. <enumeratedValue>
  34039. <name>1</name>
  34040. <description>The sequence is running.</description>
  34041. <value>#1</value>
  34042. </enumeratedValue>
  34043. </enumeratedValues>
  34044. </field>
  34045. </fields>
  34046. </register>
  34047. <register>
  34048. <name>TIMER0</name>
  34049. <description>TIMER0 register</description>
  34050. <addressOffset>0x10</addressOffset>
  34051. <size>32</size>
  34052. <access>read-write</access>
  34053. <resetValue>0x100000</resetValue>
  34054. <resetMask>0xFFFFFFFF</resetMask>
  34055. <fields>
  34056. <field>
  34057. <name>TUNITCON</name>
  34058. <description>Unit Connection Timer Elapse (in ms)</description>
  34059. <bitOffset>0</bitOffset>
  34060. <bitWidth>12</bitWidth>
  34061. <access>read-only</access>
  34062. </field>
  34063. <field>
  34064. <name>TSEQ_INIT</name>
  34065. <description>Sequence Initiation Time</description>
  34066. <bitOffset>16</bitOffset>
  34067. <bitWidth>10</bitWidth>
  34068. <access>read-write</access>
  34069. </field>
  34070. </fields>
  34071. </register>
  34072. <register>
  34073. <name>TIMER1</name>
  34074. <description>TIMER1 register</description>
  34075. <addressOffset>0x14</addressOffset>
  34076. <size>32</size>
  34077. <access>read-write</access>
  34078. <resetValue>0xA0028</resetValue>
  34079. <resetMask>0xFFFFFFFF</resetMask>
  34080. <fields>
  34081. <field>
  34082. <name>TVDPSRC_ON</name>
  34083. <description>Time Period Comparator Enabled</description>
  34084. <bitOffset>0</bitOffset>
  34085. <bitWidth>10</bitWidth>
  34086. <access>read-write</access>
  34087. </field>
  34088. <field>
  34089. <name>TDCD_DBNC</name>
  34090. <description>Time Period to Debounce D+ Signal</description>
  34091. <bitOffset>16</bitOffset>
  34092. <bitWidth>10</bitWidth>
  34093. <access>read-write</access>
  34094. </field>
  34095. </fields>
  34096. </register>
  34097. <register>
  34098. <name>TIMER2_BC11</name>
  34099. <description>TIMER2_BC11 register</description>
  34100. <alternateGroup>USBDCD</alternateGroup>
  34101. <addressOffset>0x18</addressOffset>
  34102. <size>32</size>
  34103. <access>read-write</access>
  34104. <resetValue>0x280001</resetValue>
  34105. <resetMask>0xFFFFFFFF</resetMask>
  34106. <fields>
  34107. <field>
  34108. <name>CHECK_DM</name>
  34109. <description>Time Before Check of D- Line</description>
  34110. <bitOffset>0</bitOffset>
  34111. <bitWidth>4</bitWidth>
  34112. <access>read-write</access>
  34113. </field>
  34114. <field>
  34115. <name>TVDPSRC_CON</name>
  34116. <description>Time Period Before Enabling D+ Pullup</description>
  34117. <bitOffset>16</bitOffset>
  34118. <bitWidth>10</bitWidth>
  34119. <access>read-write</access>
  34120. </field>
  34121. </fields>
  34122. </register>
  34123. <register>
  34124. <name>TIMER2_BC12</name>
  34125. <description>TIMER2_BC12 register</description>
  34126. <alternateGroup>USBDCD</alternateGroup>
  34127. <addressOffset>0x18</addressOffset>
  34128. <size>32</size>
  34129. <access>read-write</access>
  34130. <resetValue>0x10028</resetValue>
  34131. <resetMask>0xFFFFFFFF</resetMask>
  34132. <fields>
  34133. <field>
  34134. <name>TVDMSRC_ON</name>
  34135. <description>Sets the amount of time (in ms) that the module enables the VDM_SRC. Valid values are 0-40ms.</description>
  34136. <bitOffset>0</bitOffset>
  34137. <bitWidth>10</bitWidth>
  34138. <access>read-write</access>
  34139. </field>
  34140. <field>
  34141. <name>TWAIT_AFTER_PRD</name>
  34142. <description>Sets the amount of time (in ms) that the module waits after primary detection before start to secondary detection</description>
  34143. <bitOffset>16</bitOffset>
  34144. <bitWidth>10</bitWidth>
  34145. <access>read-write</access>
  34146. </field>
  34147. </fields>
  34148. </register>
  34149. </registers>
  34150. </peripheral>
  34151. <peripheral>
  34152. <name>PDB0</name>
  34153. <description>Programmable Delay Block</description>
  34154. <prependToName>PDB0_</prependToName>
  34155. <baseAddress>0x40036000</baseAddress>
  34156. <addressBlock>
  34157. <offset>0</offset>
  34158. <size>0x1A0</size>
  34159. <usage>registers</usage>
  34160. </addressBlock>
  34161. <interrupt>
  34162. <name>PDB0</name>
  34163. <value>52</value>
  34164. </interrupt>
  34165. <registers>
  34166. <register>
  34167. <name>SC</name>
  34168. <description>Status and Control register</description>
  34169. <addressOffset>0</addressOffset>
  34170. <size>32</size>
  34171. <access>read-write</access>
  34172. <resetValue>0</resetValue>
  34173. <resetMask>0xFFFFFFFF</resetMask>
  34174. <fields>
  34175. <field>
  34176. <name>LDOK</name>
  34177. <description>Load OK</description>
  34178. <bitOffset>0</bitOffset>
  34179. <bitWidth>1</bitWidth>
  34180. <access>read-write</access>
  34181. </field>
  34182. <field>
  34183. <name>CONT</name>
  34184. <description>Continuous Mode Enable</description>
  34185. <bitOffset>1</bitOffset>
  34186. <bitWidth>1</bitWidth>
  34187. <access>read-write</access>
  34188. <enumeratedValues>
  34189. <enumeratedValue>
  34190. <name>0</name>
  34191. <description>PDB operation in One-Shot mode</description>
  34192. <value>#0</value>
  34193. </enumeratedValue>
  34194. <enumeratedValue>
  34195. <name>1</name>
  34196. <description>PDB operation in Continuous mode</description>
  34197. <value>#1</value>
  34198. </enumeratedValue>
  34199. </enumeratedValues>
  34200. </field>
  34201. <field>
  34202. <name>MULT</name>
  34203. <description>Multiplication Factor Select for Prescaler</description>
  34204. <bitOffset>2</bitOffset>
  34205. <bitWidth>2</bitWidth>
  34206. <access>read-write</access>
  34207. <enumeratedValues>
  34208. <enumeratedValue>
  34209. <name>00</name>
  34210. <description>Multiplication factor is 1.</description>
  34211. <value>#00</value>
  34212. </enumeratedValue>
  34213. <enumeratedValue>
  34214. <name>01</name>
  34215. <description>Multiplication factor is 10.</description>
  34216. <value>#01</value>
  34217. </enumeratedValue>
  34218. <enumeratedValue>
  34219. <name>10</name>
  34220. <description>Multiplication factor is 20.</description>
  34221. <value>#10</value>
  34222. </enumeratedValue>
  34223. <enumeratedValue>
  34224. <name>11</name>
  34225. <description>Multiplication factor is 40.</description>
  34226. <value>#11</value>
  34227. </enumeratedValue>
  34228. </enumeratedValues>
  34229. </field>
  34230. <field>
  34231. <name>PDBIE</name>
  34232. <description>PDB Interrupt Enable</description>
  34233. <bitOffset>5</bitOffset>
  34234. <bitWidth>1</bitWidth>
  34235. <access>read-write</access>
  34236. <enumeratedValues>
  34237. <enumeratedValue>
  34238. <name>0</name>
  34239. <description>PDB interrupt disabled.</description>
  34240. <value>#0</value>
  34241. </enumeratedValue>
  34242. <enumeratedValue>
  34243. <name>1</name>
  34244. <description>PDB interrupt enabled.</description>
  34245. <value>#1</value>
  34246. </enumeratedValue>
  34247. </enumeratedValues>
  34248. </field>
  34249. <field>
  34250. <name>PDBIF</name>
  34251. <description>PDB Interrupt Flag</description>
  34252. <bitOffset>6</bitOffset>
  34253. <bitWidth>1</bitWidth>
  34254. <access>read-write</access>
  34255. </field>
  34256. <field>
  34257. <name>PDBEN</name>
  34258. <description>PDB Enable</description>
  34259. <bitOffset>7</bitOffset>
  34260. <bitWidth>1</bitWidth>
  34261. <access>read-write</access>
  34262. <enumeratedValues>
  34263. <enumeratedValue>
  34264. <name>0</name>
  34265. <description>PDB disabled. Counter is off.</description>
  34266. <value>#0</value>
  34267. </enumeratedValue>
  34268. <enumeratedValue>
  34269. <name>1</name>
  34270. <description>PDB enabled.</description>
  34271. <value>#1</value>
  34272. </enumeratedValue>
  34273. </enumeratedValues>
  34274. </field>
  34275. <field>
  34276. <name>TRGSEL</name>
  34277. <description>Trigger Input Source Select</description>
  34278. <bitOffset>8</bitOffset>
  34279. <bitWidth>4</bitWidth>
  34280. <access>read-write</access>
  34281. <enumeratedValues>
  34282. <enumeratedValue>
  34283. <name>0000</name>
  34284. <description>Trigger-In 0 is selected.</description>
  34285. <value>#0000</value>
  34286. </enumeratedValue>
  34287. <enumeratedValue>
  34288. <name>0001</name>
  34289. <description>Trigger-In 1 is selected.</description>
  34290. <value>#0001</value>
  34291. </enumeratedValue>
  34292. <enumeratedValue>
  34293. <name>0010</name>
  34294. <description>Trigger-In 2 is selected.</description>
  34295. <value>#0010</value>
  34296. </enumeratedValue>
  34297. <enumeratedValue>
  34298. <name>0011</name>
  34299. <description>Trigger-In 3 is selected.</description>
  34300. <value>#0011</value>
  34301. </enumeratedValue>
  34302. <enumeratedValue>
  34303. <name>0100</name>
  34304. <description>Trigger-In 4 is selected.</description>
  34305. <value>#0100</value>
  34306. </enumeratedValue>
  34307. <enumeratedValue>
  34308. <name>0101</name>
  34309. <description>Trigger-In 5 is selected.</description>
  34310. <value>#0101</value>
  34311. </enumeratedValue>
  34312. <enumeratedValue>
  34313. <name>0110</name>
  34314. <description>Trigger-In 6 is selected.</description>
  34315. <value>#0110</value>
  34316. </enumeratedValue>
  34317. <enumeratedValue>
  34318. <name>0111</name>
  34319. <description>Trigger-In 7 is selected.</description>
  34320. <value>#0111</value>
  34321. </enumeratedValue>
  34322. <enumeratedValue>
  34323. <name>1000</name>
  34324. <description>Trigger-In 8 is selected.</description>
  34325. <value>#1000</value>
  34326. </enumeratedValue>
  34327. <enumeratedValue>
  34328. <name>1001</name>
  34329. <description>Trigger-In 9 is selected.</description>
  34330. <value>#1001</value>
  34331. </enumeratedValue>
  34332. <enumeratedValue>
  34333. <name>1010</name>
  34334. <description>Trigger-In 10 is selected.</description>
  34335. <value>#1010</value>
  34336. </enumeratedValue>
  34337. <enumeratedValue>
  34338. <name>1011</name>
  34339. <description>Trigger-In 11 is selected.</description>
  34340. <value>#1011</value>
  34341. </enumeratedValue>
  34342. <enumeratedValue>
  34343. <name>1100</name>
  34344. <description>Trigger-In 12 is selected.</description>
  34345. <value>#1100</value>
  34346. </enumeratedValue>
  34347. <enumeratedValue>
  34348. <name>1101</name>
  34349. <description>Trigger-In 13 is selected.</description>
  34350. <value>#1101</value>
  34351. </enumeratedValue>
  34352. <enumeratedValue>
  34353. <name>1110</name>
  34354. <description>Trigger-In 14 is selected.</description>
  34355. <value>#1110</value>
  34356. </enumeratedValue>
  34357. <enumeratedValue>
  34358. <name>1111</name>
  34359. <description>Software trigger is selected.</description>
  34360. <value>#1111</value>
  34361. </enumeratedValue>
  34362. </enumeratedValues>
  34363. </field>
  34364. <field>
  34365. <name>PRESCALER</name>
  34366. <description>Prescaler Divider Select</description>
  34367. <bitOffset>12</bitOffset>
  34368. <bitWidth>3</bitWidth>
  34369. <access>read-write</access>
  34370. <enumeratedValues>
  34371. <enumeratedValue>
  34372. <name>000</name>
  34373. <description>Counting uses the peripheral clock divided by multiplication factor selected by MULT.</description>
  34374. <value>#000</value>
  34375. </enumeratedValue>
  34376. <enumeratedValue>
  34377. <name>001</name>
  34378. <description>Counting uses the peripheral clock divided by twice of the multiplication factor selected by MULT.</description>
  34379. <value>#001</value>
  34380. </enumeratedValue>
  34381. <enumeratedValue>
  34382. <name>010</name>
  34383. <description>Counting uses the peripheral clock divided by four times of the multiplication factor selected by MULT.</description>
  34384. <value>#010</value>
  34385. </enumeratedValue>
  34386. <enumeratedValue>
  34387. <name>011</name>
  34388. <description>Counting uses the peripheral clock divided by eight times of the multiplication factor selected by MULT.</description>
  34389. <value>#011</value>
  34390. </enumeratedValue>
  34391. <enumeratedValue>
  34392. <name>100</name>
  34393. <description>Counting uses the peripheral clock divided by 16 times of the multiplication factor selected by MULT.</description>
  34394. <value>#100</value>
  34395. </enumeratedValue>
  34396. <enumeratedValue>
  34397. <name>101</name>
  34398. <description>Counting uses the peripheral clock divided by 32 times of the multiplication factor selected by MULT.</description>
  34399. <value>#101</value>
  34400. </enumeratedValue>
  34401. <enumeratedValue>
  34402. <name>110</name>
  34403. <description>Counting uses the peripheral clock divided by 64 times of the multiplication factor selected by MULT.</description>
  34404. <value>#110</value>
  34405. </enumeratedValue>
  34406. <enumeratedValue>
  34407. <name>111</name>
  34408. <description>Counting uses the peripheral clock divided by 128 times of the multiplication factor selected by MULT.</description>
  34409. <value>#111</value>
  34410. </enumeratedValue>
  34411. </enumeratedValues>
  34412. </field>
  34413. <field>
  34414. <name>DMAEN</name>
  34415. <description>DMA Enable</description>
  34416. <bitOffset>15</bitOffset>
  34417. <bitWidth>1</bitWidth>
  34418. <access>read-write</access>
  34419. <enumeratedValues>
  34420. <enumeratedValue>
  34421. <name>0</name>
  34422. <description>DMA disabled.</description>
  34423. <value>#0</value>
  34424. </enumeratedValue>
  34425. <enumeratedValue>
  34426. <name>1</name>
  34427. <description>DMA enabled.</description>
  34428. <value>#1</value>
  34429. </enumeratedValue>
  34430. </enumeratedValues>
  34431. </field>
  34432. <field>
  34433. <name>SWTRIG</name>
  34434. <description>Software Trigger</description>
  34435. <bitOffset>16</bitOffset>
  34436. <bitWidth>1</bitWidth>
  34437. <access>write-only</access>
  34438. </field>
  34439. <field>
  34440. <name>PDBEIE</name>
  34441. <description>PDB Sequence Error Interrupt Enable</description>
  34442. <bitOffset>17</bitOffset>
  34443. <bitWidth>1</bitWidth>
  34444. <access>read-write</access>
  34445. <enumeratedValues>
  34446. <enumeratedValue>
  34447. <name>0</name>
  34448. <description>PDB sequence error interrupt disabled.</description>
  34449. <value>#0</value>
  34450. </enumeratedValue>
  34451. <enumeratedValue>
  34452. <name>1</name>
  34453. <description>PDB sequence error interrupt enabled.</description>
  34454. <value>#1</value>
  34455. </enumeratedValue>
  34456. </enumeratedValues>
  34457. </field>
  34458. <field>
  34459. <name>LDMOD</name>
  34460. <description>Load Mode Select</description>
  34461. <bitOffset>18</bitOffset>
  34462. <bitWidth>2</bitWidth>
  34463. <access>read-write</access>
  34464. <enumeratedValues>
  34465. <enumeratedValue>
  34466. <name>00</name>
  34467. <description>The internal registers are loaded with the values from their buffers immediately after 1 is written to LDOK.</description>
  34468. <value>#00</value>
  34469. </enumeratedValue>
  34470. <enumeratedValue>
  34471. <name>01</name>
  34472. <description>The internal registers are loaded with the values from their buffers when the PDB counter reaches the MOD register value after 1 is written to LDOK.</description>
  34473. <value>#01</value>
  34474. </enumeratedValue>
  34475. <enumeratedValue>
  34476. <name>10</name>
  34477. <description>The internal registers are loaded with the values from their buffers when a trigger input event is detected after 1 is written to LDOK.</description>
  34478. <value>#10</value>
  34479. </enumeratedValue>
  34480. <enumeratedValue>
  34481. <name>11</name>
  34482. <description>The internal registers are loaded with the values from their buffers when either the PDB counter reaches the MOD register value or a trigger input event is detected, after 1 is written to LDOK.</description>
  34483. <value>#11</value>
  34484. </enumeratedValue>
  34485. </enumeratedValues>
  34486. </field>
  34487. </fields>
  34488. </register>
  34489. <register>
  34490. <name>MOD</name>
  34491. <description>Modulus register</description>
  34492. <addressOffset>0x4</addressOffset>
  34493. <size>32</size>
  34494. <access>read-write</access>
  34495. <resetValue>0xFFFF</resetValue>
  34496. <resetMask>0xFFFFFFFF</resetMask>
  34497. <fields>
  34498. <field>
  34499. <name>MOD</name>
  34500. <description>PDB Modulus</description>
  34501. <bitOffset>0</bitOffset>
  34502. <bitWidth>16</bitWidth>
  34503. <access>read-write</access>
  34504. </field>
  34505. </fields>
  34506. </register>
  34507. <register>
  34508. <name>CNT</name>
  34509. <description>Counter register</description>
  34510. <addressOffset>0x8</addressOffset>
  34511. <size>32</size>
  34512. <access>read-only</access>
  34513. <resetValue>0</resetValue>
  34514. <resetMask>0xFFFFFFFF</resetMask>
  34515. <fields>
  34516. <field>
  34517. <name>CNT</name>
  34518. <description>PDB Counter</description>
  34519. <bitOffset>0</bitOffset>
  34520. <bitWidth>16</bitWidth>
  34521. <access>read-only</access>
  34522. </field>
  34523. </fields>
  34524. </register>
  34525. <register>
  34526. <name>IDLY</name>
  34527. <description>Interrupt Delay register</description>
  34528. <addressOffset>0xC</addressOffset>
  34529. <size>32</size>
  34530. <access>read-write</access>
  34531. <resetValue>0xFFFF</resetValue>
  34532. <resetMask>0xFFFFFFFF</resetMask>
  34533. <fields>
  34534. <field>
  34535. <name>IDLY</name>
  34536. <description>PDB Interrupt Delay</description>
  34537. <bitOffset>0</bitOffset>
  34538. <bitWidth>16</bitWidth>
  34539. <access>read-write</access>
  34540. </field>
  34541. </fields>
  34542. </register>
  34543. <register>
  34544. <dim>2</dim>
  34545. <dimIncrement>0x28</dimIncrement>
  34546. <dimIndex>0,1</dimIndex>
  34547. <name>CH%sC1</name>
  34548. <description>Channel n Control register 1</description>
  34549. <addressOffset>0x10</addressOffset>
  34550. <size>32</size>
  34551. <access>read-write</access>
  34552. <resetValue>0</resetValue>
  34553. <resetMask>0xFFFFFFFF</resetMask>
  34554. <fields>
  34555. <field>
  34556. <name>EN</name>
  34557. <description>PDB Channel Pre-Trigger Enable</description>
  34558. <bitOffset>0</bitOffset>
  34559. <bitWidth>8</bitWidth>
  34560. <access>read-write</access>
  34561. <enumeratedValues>
  34562. <enumeratedValue>
  34563. <name>0</name>
  34564. <description>PDB channel&apos;s corresponding pre-trigger disabled.</description>
  34565. <value>#0</value>
  34566. </enumeratedValue>
  34567. <enumeratedValue>
  34568. <name>1</name>
  34569. <description>PDB channel&apos;s corresponding pre-trigger enabled.</description>
  34570. <value>#1</value>
  34571. </enumeratedValue>
  34572. </enumeratedValues>
  34573. </field>
  34574. <field>
  34575. <name>TOS</name>
  34576. <description>PDB Channel Pre-Trigger Output Select</description>
  34577. <bitOffset>8</bitOffset>
  34578. <bitWidth>8</bitWidth>
  34579. <access>read-write</access>
  34580. <enumeratedValues>
  34581. <enumeratedValue>
  34582. <name>0</name>
  34583. <description>PDB channel&apos;s corresponding pre-trigger is in bypassed mode. The pre-trigger asserts one peripheral clock cycle after a rising edge is detected on selected trigger input source or software trigger is selected and SWTRIG is written with 1.</description>
  34584. <value>#0</value>
  34585. </enumeratedValue>
  34586. <enumeratedValue>
  34587. <name>1</name>
  34588. <description>PDB channel&apos;s corresponding pre-trigger asserts when the counter reaches the channel delay register and one peripheral clock cycle after a rising edge is detected on selected trigger input source or software trigger is selected and SETRIG is written with 1.</description>
  34589. <value>#1</value>
  34590. </enumeratedValue>
  34591. </enumeratedValues>
  34592. </field>
  34593. <field>
  34594. <name>BB</name>
  34595. <description>PDB Channel Pre-Trigger Back-to-Back Operation Enable</description>
  34596. <bitOffset>16</bitOffset>
  34597. <bitWidth>8</bitWidth>
  34598. <access>read-write</access>
  34599. <enumeratedValues>
  34600. <enumeratedValue>
  34601. <name>0</name>
  34602. <description>PDB channel&apos;s corresponding pre-trigger back-to-back operation disabled.</description>
  34603. <value>#0</value>
  34604. </enumeratedValue>
  34605. <enumeratedValue>
  34606. <name>1</name>
  34607. <description>PDB channel&apos;s corresponding pre-trigger back-to-back operation enabled.</description>
  34608. <value>#1</value>
  34609. </enumeratedValue>
  34610. </enumeratedValues>
  34611. </field>
  34612. </fields>
  34613. </register>
  34614. <register>
  34615. <dim>2</dim>
  34616. <dimIncrement>0x28</dimIncrement>
  34617. <dimIndex>0,1</dimIndex>
  34618. <name>CH%sS</name>
  34619. <description>Channel n Status register</description>
  34620. <addressOffset>0x14</addressOffset>
  34621. <size>32</size>
  34622. <access>read-write</access>
  34623. <resetValue>0</resetValue>
  34624. <resetMask>0xFFFFFFFF</resetMask>
  34625. <fields>
  34626. <field>
  34627. <name>ERR</name>
  34628. <description>PDB Channel Sequence Error Flags</description>
  34629. <bitOffset>0</bitOffset>
  34630. <bitWidth>8</bitWidth>
  34631. <access>read-write</access>
  34632. <enumeratedValues>
  34633. <enumeratedValue>
  34634. <name>0</name>
  34635. <description>Sequence error not detected on PDB channel&apos;s corresponding pre-trigger.</description>
  34636. <value>#0</value>
  34637. </enumeratedValue>
  34638. <enumeratedValue>
  34639. <name>1</name>
  34640. <description>Sequence error detected on PDB channel&apos;s corresponding pre-trigger. ADCn block can be triggered for a conversion by one pre-trigger from PDB channel n. When one conversion, which is triggered by one of the pre-triggers from PDB channel n, is in progress, new trigger from PDB channel&apos;s corresponding pre-trigger m cannot be accepted by ADCn, and ERR[m] is set. Writing 0&apos;s to clear the sequence error flags.</description>
  34641. <value>#1</value>
  34642. </enumeratedValue>
  34643. </enumeratedValues>
  34644. </field>
  34645. <field>
  34646. <name>CF</name>
  34647. <description>PDB Channel Flags</description>
  34648. <bitOffset>16</bitOffset>
  34649. <bitWidth>8</bitWidth>
  34650. <access>read-write</access>
  34651. </field>
  34652. </fields>
  34653. </register>
  34654. <register>
  34655. <dim>2</dim>
  34656. <dimIncrement>0x28</dimIncrement>
  34657. <dimIndex>0,1</dimIndex>
  34658. <name>CH%sDLY0</name>
  34659. <description>Channel n Delay 0 register</description>
  34660. <addressOffset>0x18</addressOffset>
  34661. <size>32</size>
  34662. <access>read-write</access>
  34663. <resetValue>0</resetValue>
  34664. <resetMask>0xFFFFFFFF</resetMask>
  34665. <fields>
  34666. <field>
  34667. <name>DLY</name>
  34668. <description>PDB Channel Delay</description>
  34669. <bitOffset>0</bitOffset>
  34670. <bitWidth>16</bitWidth>
  34671. <access>read-write</access>
  34672. </field>
  34673. </fields>
  34674. </register>
  34675. <register>
  34676. <dim>2</dim>
  34677. <dimIncrement>0x28</dimIncrement>
  34678. <dimIndex>0,1</dimIndex>
  34679. <name>CH%sDLY1</name>
  34680. <description>Channel n Delay 1 register</description>
  34681. <addressOffset>0x1C</addressOffset>
  34682. <size>32</size>
  34683. <access>read-write</access>
  34684. <resetValue>0</resetValue>
  34685. <resetMask>0xFFFFFFFF</resetMask>
  34686. <fields>
  34687. <field>
  34688. <name>DLY</name>
  34689. <description>PDB Channel Delay</description>
  34690. <bitOffset>0</bitOffset>
  34691. <bitWidth>16</bitWidth>
  34692. <access>read-write</access>
  34693. </field>
  34694. </fields>
  34695. </register>
  34696. <register>
  34697. <dim>2</dim>
  34698. <dimIncrement>0x8</dimIncrement>
  34699. <dimIndex>0,1</dimIndex>
  34700. <name>DACINTC%s</name>
  34701. <description>DAC Interval Trigger n Control register</description>
  34702. <addressOffset>0x150</addressOffset>
  34703. <size>32</size>
  34704. <access>read-write</access>
  34705. <resetValue>0</resetValue>
  34706. <resetMask>0xFFFFFFFF</resetMask>
  34707. <fields>
  34708. <field>
  34709. <name>TOE</name>
  34710. <description>DAC Interval Trigger Enable</description>
  34711. <bitOffset>0</bitOffset>
  34712. <bitWidth>1</bitWidth>
  34713. <access>read-write</access>
  34714. <enumeratedValues>
  34715. <enumeratedValue>
  34716. <name>0</name>
  34717. <description>DAC interval trigger disabled.</description>
  34718. <value>#0</value>
  34719. </enumeratedValue>
  34720. <enumeratedValue>
  34721. <name>1</name>
  34722. <description>DAC interval trigger enabled.</description>
  34723. <value>#1</value>
  34724. </enumeratedValue>
  34725. </enumeratedValues>
  34726. </field>
  34727. <field>
  34728. <name>EXT</name>
  34729. <description>DAC External Trigger Input Enable</description>
  34730. <bitOffset>1</bitOffset>
  34731. <bitWidth>1</bitWidth>
  34732. <access>read-write</access>
  34733. <enumeratedValues>
  34734. <enumeratedValue>
  34735. <name>0</name>
  34736. <description>DAC external trigger input disabled. DAC interval counter is reset and counting starts when a rising edge is detected on selected trigger input source or software trigger is selected and SWTRIG is written with 1.</description>
  34737. <value>#0</value>
  34738. </enumeratedValue>
  34739. <enumeratedValue>
  34740. <name>1</name>
  34741. <description>DAC external trigger input enabled. DAC interval counter is bypassed and DAC external trigger input triggers the DAC interval trigger.</description>
  34742. <value>#1</value>
  34743. </enumeratedValue>
  34744. </enumeratedValues>
  34745. </field>
  34746. </fields>
  34747. </register>
  34748. <register>
  34749. <dim>2</dim>
  34750. <dimIncrement>0x8</dimIncrement>
  34751. <dimIndex>0,1</dimIndex>
  34752. <name>DACINT%s</name>
  34753. <description>DAC Interval n register</description>
  34754. <addressOffset>0x154</addressOffset>
  34755. <size>32</size>
  34756. <access>read-write</access>
  34757. <resetValue>0</resetValue>
  34758. <resetMask>0xFFFFFFFF</resetMask>
  34759. <fields>
  34760. <field>
  34761. <name>INT</name>
  34762. <description>DAC Interval</description>
  34763. <bitOffset>0</bitOffset>
  34764. <bitWidth>16</bitWidth>
  34765. <access>read-write</access>
  34766. </field>
  34767. </fields>
  34768. </register>
  34769. <register>
  34770. <name>POEN</name>
  34771. <description>Pulse-Out n Enable register</description>
  34772. <addressOffset>0x190</addressOffset>
  34773. <size>32</size>
  34774. <access>read-write</access>
  34775. <resetValue>0</resetValue>
  34776. <resetMask>0xFFFFFFFF</resetMask>
  34777. <fields>
  34778. <field>
  34779. <name>POEN</name>
  34780. <description>PDB Pulse-Out Enable</description>
  34781. <bitOffset>0</bitOffset>
  34782. <bitWidth>8</bitWidth>
  34783. <access>read-write</access>
  34784. <enumeratedValues>
  34785. <enumeratedValue>
  34786. <name>0</name>
  34787. <description>PDB Pulse-Out disabled</description>
  34788. <value>#0</value>
  34789. </enumeratedValue>
  34790. <enumeratedValue>
  34791. <name>1</name>
  34792. <description>PDB Pulse-Out enabled</description>
  34793. <value>#1</value>
  34794. </enumeratedValue>
  34795. </enumeratedValues>
  34796. </field>
  34797. </fields>
  34798. </register>
  34799. <register>
  34800. <dim>3</dim>
  34801. <dimIncrement>0x4</dimIncrement>
  34802. <dimIndex>0,1,2</dimIndex>
  34803. <name>PO%sDLY</name>
  34804. <description>Pulse-Out n Delay register</description>
  34805. <addressOffset>0x194</addressOffset>
  34806. <size>32</size>
  34807. <access>read-write</access>
  34808. <resetValue>0</resetValue>
  34809. <resetMask>0xFFFFFFFF</resetMask>
  34810. <fields>
  34811. <field>
  34812. <name>DLY2</name>
  34813. <description>PDB Pulse-Out Delay 2</description>
  34814. <bitOffset>0</bitOffset>
  34815. <bitWidth>16</bitWidth>
  34816. <access>read-write</access>
  34817. </field>
  34818. <field>
  34819. <name>DLY1</name>
  34820. <description>PDB Pulse-Out Delay 1</description>
  34821. <bitOffset>16</bitOffset>
  34822. <bitWidth>16</bitWidth>
  34823. <access>read-write</access>
  34824. </field>
  34825. </fields>
  34826. </register>
  34827. </registers>
  34828. </peripheral>
  34829. <peripheral>
  34830. <name>PIT</name>
  34831. <description>Periodic Interrupt Timer</description>
  34832. <prependToName>PIT_</prependToName>
  34833. <baseAddress>0x40037000</baseAddress>
  34834. <addressBlock>
  34835. <offset>0</offset>
  34836. <size>0x140</size>
  34837. <usage>registers</usage>
  34838. </addressBlock>
  34839. <interrupt>
  34840. <name>PIT0</name>
  34841. <value>48</value>
  34842. </interrupt>
  34843. <interrupt>
  34844. <name>PIT1</name>
  34845. <value>49</value>
  34846. </interrupt>
  34847. <interrupt>
  34848. <name>PIT2</name>
  34849. <value>50</value>
  34850. </interrupt>
  34851. <interrupt>
  34852. <name>PIT3</name>
  34853. <value>51</value>
  34854. </interrupt>
  34855. <registers>
  34856. <register>
  34857. <name>MCR</name>
  34858. <description>PIT Module Control Register</description>
  34859. <addressOffset>0</addressOffset>
  34860. <size>32</size>
  34861. <access>read-write</access>
  34862. <resetValue>0x6</resetValue>
  34863. <resetMask>0xFFFFFFFF</resetMask>
  34864. <fields>
  34865. <field>
  34866. <name>FRZ</name>
  34867. <description>Freeze</description>
  34868. <bitOffset>0</bitOffset>
  34869. <bitWidth>1</bitWidth>
  34870. <access>read-write</access>
  34871. <enumeratedValues>
  34872. <enumeratedValue>
  34873. <name>0</name>
  34874. <description>Timers continue to run in Debug mode.</description>
  34875. <value>#0</value>
  34876. </enumeratedValue>
  34877. <enumeratedValue>
  34878. <name>1</name>
  34879. <description>Timers are stopped in Debug mode.</description>
  34880. <value>#1</value>
  34881. </enumeratedValue>
  34882. </enumeratedValues>
  34883. </field>
  34884. <field>
  34885. <name>MDIS</name>
  34886. <description>Module Disable - (PIT section)</description>
  34887. <bitOffset>1</bitOffset>
  34888. <bitWidth>1</bitWidth>
  34889. <access>read-write</access>
  34890. <enumeratedValues>
  34891. <enumeratedValue>
  34892. <name>0</name>
  34893. <description>Clock for standard PIT timers is enabled.</description>
  34894. <value>#0</value>
  34895. </enumeratedValue>
  34896. <enumeratedValue>
  34897. <name>1</name>
  34898. <description>Clock for standard PIT timers is disabled.</description>
  34899. <value>#1</value>
  34900. </enumeratedValue>
  34901. </enumeratedValues>
  34902. </field>
  34903. </fields>
  34904. </register>
  34905. <register>
  34906. <dim>4</dim>
  34907. <dimIncrement>0x10</dimIncrement>
  34908. <dimIndex>0,1,2,3</dimIndex>
  34909. <name>LDVAL%s</name>
  34910. <description>Timer Load Value Register</description>
  34911. <addressOffset>0x100</addressOffset>
  34912. <size>32</size>
  34913. <access>read-write</access>
  34914. <resetValue>0</resetValue>
  34915. <resetMask>0xFFFFFFFF</resetMask>
  34916. <fields>
  34917. <field>
  34918. <name>TSV</name>
  34919. <description>Timer Start Value</description>
  34920. <bitOffset>0</bitOffset>
  34921. <bitWidth>32</bitWidth>
  34922. <access>read-write</access>
  34923. </field>
  34924. </fields>
  34925. </register>
  34926. <register>
  34927. <dim>4</dim>
  34928. <dimIncrement>0x10</dimIncrement>
  34929. <dimIndex>0,1,2,3</dimIndex>
  34930. <name>CVAL%s</name>
  34931. <description>Current Timer Value Register</description>
  34932. <addressOffset>0x104</addressOffset>
  34933. <size>32</size>
  34934. <access>read-only</access>
  34935. <resetValue>0</resetValue>
  34936. <resetMask>0xFFFFFFFF</resetMask>
  34937. <fields>
  34938. <field>
  34939. <name>TVL</name>
  34940. <description>Current Timer Value</description>
  34941. <bitOffset>0</bitOffset>
  34942. <bitWidth>32</bitWidth>
  34943. <access>read-only</access>
  34944. </field>
  34945. </fields>
  34946. </register>
  34947. <register>
  34948. <dim>4</dim>
  34949. <dimIncrement>0x10</dimIncrement>
  34950. <dimIndex>0,1,2,3</dimIndex>
  34951. <name>TCTRL%s</name>
  34952. <description>Timer Control Register</description>
  34953. <addressOffset>0x108</addressOffset>
  34954. <size>32</size>
  34955. <access>read-write</access>
  34956. <resetValue>0</resetValue>
  34957. <resetMask>0xFFFFFFFF</resetMask>
  34958. <fields>
  34959. <field>
  34960. <name>TEN</name>
  34961. <description>Timer Enable</description>
  34962. <bitOffset>0</bitOffset>
  34963. <bitWidth>1</bitWidth>
  34964. <access>read-write</access>
  34965. <enumeratedValues>
  34966. <enumeratedValue>
  34967. <name>0</name>
  34968. <description>Timer n is disabled.</description>
  34969. <value>#0</value>
  34970. </enumeratedValue>
  34971. <enumeratedValue>
  34972. <name>1</name>
  34973. <description>Timer n is enabled.</description>
  34974. <value>#1</value>
  34975. </enumeratedValue>
  34976. </enumeratedValues>
  34977. </field>
  34978. <field>
  34979. <name>TIE</name>
  34980. <description>Timer Interrupt Enable</description>
  34981. <bitOffset>1</bitOffset>
  34982. <bitWidth>1</bitWidth>
  34983. <access>read-write</access>
  34984. <enumeratedValues>
  34985. <enumeratedValue>
  34986. <name>0</name>
  34987. <description>Interrupt requests from Timer n are disabled.</description>
  34988. <value>#0</value>
  34989. </enumeratedValue>
  34990. <enumeratedValue>
  34991. <name>1</name>
  34992. <description>Interrupt will be requested whenever TIF is set.</description>
  34993. <value>#1</value>
  34994. </enumeratedValue>
  34995. </enumeratedValues>
  34996. </field>
  34997. <field>
  34998. <name>CHN</name>
  34999. <description>Chain Mode</description>
  35000. <bitOffset>2</bitOffset>
  35001. <bitWidth>1</bitWidth>
  35002. <access>read-write</access>
  35003. <enumeratedValues>
  35004. <enumeratedValue>
  35005. <name>0</name>
  35006. <description>Timer is not chained.</description>
  35007. <value>#0</value>
  35008. </enumeratedValue>
  35009. <enumeratedValue>
  35010. <name>1</name>
  35011. <description>Timer is chained to previous timer. For example, for Channel 2, if this field is set, Timer 2 is chained to Timer 1.</description>
  35012. <value>#1</value>
  35013. </enumeratedValue>
  35014. </enumeratedValues>
  35015. </field>
  35016. </fields>
  35017. </register>
  35018. <register>
  35019. <dim>4</dim>
  35020. <dimIncrement>0x10</dimIncrement>
  35021. <dimIndex>0,1,2,3</dimIndex>
  35022. <name>TFLG%s</name>
  35023. <description>Timer Flag Register</description>
  35024. <addressOffset>0x10C</addressOffset>
  35025. <size>32</size>
  35026. <access>read-write</access>
  35027. <resetValue>0</resetValue>
  35028. <resetMask>0xFFFFFFFF</resetMask>
  35029. <fields>
  35030. <field>
  35031. <name>TIF</name>
  35032. <description>Timer Interrupt Flag</description>
  35033. <bitOffset>0</bitOffset>
  35034. <bitWidth>1</bitWidth>
  35035. <access>read-write</access>
  35036. <enumeratedValues>
  35037. <enumeratedValue>
  35038. <name>0</name>
  35039. <description>Timeout has not yet occurred.</description>
  35040. <value>#0</value>
  35041. </enumeratedValue>
  35042. <enumeratedValue>
  35043. <name>1</name>
  35044. <description>Timeout has occurred.</description>
  35045. <value>#1</value>
  35046. </enumeratedValue>
  35047. </enumeratedValues>
  35048. </field>
  35049. </fields>
  35050. </register>
  35051. </registers>
  35052. </peripheral>
  35053. <peripheral>
  35054. <name>FTM0</name>
  35055. <description>FlexTimer Module</description>
  35056. <groupName>FTM</groupName>
  35057. <prependToName>FTM0_</prependToName>
  35058. <baseAddress>0x40038000</baseAddress>
  35059. <addressBlock>
  35060. <offset>0</offset>
  35061. <size>0x9C</size>
  35062. <usage>registers</usage>
  35063. </addressBlock>
  35064. <interrupt>
  35065. <name>FTM0</name>
  35066. <value>42</value>
  35067. </interrupt>
  35068. <registers>
  35069. <register>
  35070. <name>SC</name>
  35071. <description>Status And Control</description>
  35072. <addressOffset>0</addressOffset>
  35073. <size>32</size>
  35074. <access>read-write</access>
  35075. <resetValue>0</resetValue>
  35076. <resetMask>0xFFFFFFFF</resetMask>
  35077. <fields>
  35078. <field>
  35079. <name>PS</name>
  35080. <description>Prescale Factor Selection</description>
  35081. <bitOffset>0</bitOffset>
  35082. <bitWidth>3</bitWidth>
  35083. <access>read-write</access>
  35084. <enumeratedValues>
  35085. <enumeratedValue>
  35086. <name>000</name>
  35087. <description>Divide by 1</description>
  35088. <value>#000</value>
  35089. </enumeratedValue>
  35090. <enumeratedValue>
  35091. <name>001</name>
  35092. <description>Divide by 2</description>
  35093. <value>#001</value>
  35094. </enumeratedValue>
  35095. <enumeratedValue>
  35096. <name>010</name>
  35097. <description>Divide by 4</description>
  35098. <value>#010</value>
  35099. </enumeratedValue>
  35100. <enumeratedValue>
  35101. <name>011</name>
  35102. <description>Divide by 8</description>
  35103. <value>#011</value>
  35104. </enumeratedValue>
  35105. <enumeratedValue>
  35106. <name>100</name>
  35107. <description>Divide by 16</description>
  35108. <value>#100</value>
  35109. </enumeratedValue>
  35110. <enumeratedValue>
  35111. <name>101</name>
  35112. <description>Divide by 32</description>
  35113. <value>#101</value>
  35114. </enumeratedValue>
  35115. <enumeratedValue>
  35116. <name>110</name>
  35117. <description>Divide by 64</description>
  35118. <value>#110</value>
  35119. </enumeratedValue>
  35120. <enumeratedValue>
  35121. <name>111</name>
  35122. <description>Divide by 128</description>
  35123. <value>#111</value>
  35124. </enumeratedValue>
  35125. </enumeratedValues>
  35126. </field>
  35127. <field>
  35128. <name>CLKS</name>
  35129. <description>Clock Source Selection</description>
  35130. <bitOffset>3</bitOffset>
  35131. <bitWidth>2</bitWidth>
  35132. <access>read-write</access>
  35133. <enumeratedValues>
  35134. <enumeratedValue>
  35135. <name>00</name>
  35136. <description>No clock selected. This in effect disables the FTM counter.</description>
  35137. <value>#00</value>
  35138. </enumeratedValue>
  35139. <enumeratedValue>
  35140. <name>01</name>
  35141. <description>System clock</description>
  35142. <value>#01</value>
  35143. </enumeratedValue>
  35144. <enumeratedValue>
  35145. <name>10</name>
  35146. <description>Fixed frequency clock</description>
  35147. <value>#10</value>
  35148. </enumeratedValue>
  35149. <enumeratedValue>
  35150. <name>11</name>
  35151. <description>External clock</description>
  35152. <value>#11</value>
  35153. </enumeratedValue>
  35154. </enumeratedValues>
  35155. </field>
  35156. <field>
  35157. <name>CPWMS</name>
  35158. <description>Center-Aligned PWM Select</description>
  35159. <bitOffset>5</bitOffset>
  35160. <bitWidth>1</bitWidth>
  35161. <access>read-write</access>
  35162. <enumeratedValues>
  35163. <enumeratedValue>
  35164. <name>0</name>
  35165. <description>FTM counter operates in Up Counting mode.</description>
  35166. <value>#0</value>
  35167. </enumeratedValue>
  35168. <enumeratedValue>
  35169. <name>1</name>
  35170. <description>FTM counter operates in Up-Down Counting mode.</description>
  35171. <value>#1</value>
  35172. </enumeratedValue>
  35173. </enumeratedValues>
  35174. </field>
  35175. <field>
  35176. <name>TOIE</name>
  35177. <description>Timer Overflow Interrupt Enable</description>
  35178. <bitOffset>6</bitOffset>
  35179. <bitWidth>1</bitWidth>
  35180. <access>read-write</access>
  35181. <enumeratedValues>
  35182. <enumeratedValue>
  35183. <name>0</name>
  35184. <description>Disable TOF interrupts. Use software polling.</description>
  35185. <value>#0</value>
  35186. </enumeratedValue>
  35187. <enumeratedValue>
  35188. <name>1</name>
  35189. <description>Enable TOF interrupts. An interrupt is generated when TOF equals one.</description>
  35190. <value>#1</value>
  35191. </enumeratedValue>
  35192. </enumeratedValues>
  35193. </field>
  35194. <field>
  35195. <name>TOF</name>
  35196. <description>Timer Overflow Flag</description>
  35197. <bitOffset>7</bitOffset>
  35198. <bitWidth>1</bitWidth>
  35199. <access>read-only</access>
  35200. <enumeratedValues>
  35201. <enumeratedValue>
  35202. <name>0</name>
  35203. <description>FTM counter has not overflowed.</description>
  35204. <value>#0</value>
  35205. </enumeratedValue>
  35206. <enumeratedValue>
  35207. <name>1</name>
  35208. <description>FTM counter has overflowed.</description>
  35209. <value>#1</value>
  35210. </enumeratedValue>
  35211. </enumeratedValues>
  35212. </field>
  35213. </fields>
  35214. </register>
  35215. <register>
  35216. <name>CNT</name>
  35217. <description>Counter</description>
  35218. <addressOffset>0x4</addressOffset>
  35219. <size>32</size>
  35220. <access>read-write</access>
  35221. <resetValue>0</resetValue>
  35222. <resetMask>0xFFFFFFFF</resetMask>
  35223. <fields>
  35224. <field>
  35225. <name>COUNT</name>
  35226. <description>Counter Value</description>
  35227. <bitOffset>0</bitOffset>
  35228. <bitWidth>16</bitWidth>
  35229. <access>read-write</access>
  35230. </field>
  35231. </fields>
  35232. </register>
  35233. <register>
  35234. <name>MOD</name>
  35235. <description>Modulo</description>
  35236. <addressOffset>0x8</addressOffset>
  35237. <size>32</size>
  35238. <access>read-write</access>
  35239. <resetValue>0</resetValue>
  35240. <resetMask>0xFFFFFFFF</resetMask>
  35241. <fields>
  35242. <field>
  35243. <name>MOD</name>
  35244. <description>Modulo Value</description>
  35245. <bitOffset>0</bitOffset>
  35246. <bitWidth>16</bitWidth>
  35247. <access>read-write</access>
  35248. </field>
  35249. </fields>
  35250. </register>
  35251. <register>
  35252. <dim>8</dim>
  35253. <dimIncrement>0x8</dimIncrement>
  35254. <dimIndex>0,1,2,3,4,5,6,7</dimIndex>
  35255. <name>C%sSC</name>
  35256. <description>Channel (n) Status And Control</description>
  35257. <addressOffset>0xC</addressOffset>
  35258. <size>32</size>
  35259. <access>read-write</access>
  35260. <resetValue>0</resetValue>
  35261. <resetMask>0xFFFFFFFF</resetMask>
  35262. <fields>
  35263. <field>
  35264. <name>DMA</name>
  35265. <description>DMA Enable</description>
  35266. <bitOffset>0</bitOffset>
  35267. <bitWidth>1</bitWidth>
  35268. <access>read-write</access>
  35269. <enumeratedValues>
  35270. <enumeratedValue>
  35271. <name>0</name>
  35272. <description>Disable DMA transfers.</description>
  35273. <value>#0</value>
  35274. </enumeratedValue>
  35275. <enumeratedValue>
  35276. <name>1</name>
  35277. <description>Enable DMA transfers.</description>
  35278. <value>#1</value>
  35279. </enumeratedValue>
  35280. </enumeratedValues>
  35281. </field>
  35282. <field>
  35283. <name>ELSA</name>
  35284. <description>Edge or Level Select</description>
  35285. <bitOffset>2</bitOffset>
  35286. <bitWidth>1</bitWidth>
  35287. <access>read-write</access>
  35288. </field>
  35289. <field>
  35290. <name>ELSB</name>
  35291. <description>Edge or Level Select</description>
  35292. <bitOffset>3</bitOffset>
  35293. <bitWidth>1</bitWidth>
  35294. <access>read-write</access>
  35295. </field>
  35296. <field>
  35297. <name>MSA</name>
  35298. <description>Channel Mode Select</description>
  35299. <bitOffset>4</bitOffset>
  35300. <bitWidth>1</bitWidth>
  35301. <access>read-write</access>
  35302. </field>
  35303. <field>
  35304. <name>MSB</name>
  35305. <description>Channel Mode Select</description>
  35306. <bitOffset>5</bitOffset>
  35307. <bitWidth>1</bitWidth>
  35308. <access>read-write</access>
  35309. </field>
  35310. <field>
  35311. <name>CHIE</name>
  35312. <description>Channel Interrupt Enable</description>
  35313. <bitOffset>6</bitOffset>
  35314. <bitWidth>1</bitWidth>
  35315. <access>read-write</access>
  35316. <enumeratedValues>
  35317. <enumeratedValue>
  35318. <name>0</name>
  35319. <description>Disable channel interrupts. Use software polling.</description>
  35320. <value>#0</value>
  35321. </enumeratedValue>
  35322. <enumeratedValue>
  35323. <name>1</name>
  35324. <description>Enable channel interrupts.</description>
  35325. <value>#1</value>
  35326. </enumeratedValue>
  35327. </enumeratedValues>
  35328. </field>
  35329. <field>
  35330. <name>CHF</name>
  35331. <description>Channel Flag</description>
  35332. <bitOffset>7</bitOffset>
  35333. <bitWidth>1</bitWidth>
  35334. <access>read-only</access>
  35335. <enumeratedValues>
  35336. <enumeratedValue>
  35337. <name>0</name>
  35338. <description>No channel event has occurred.</description>
  35339. <value>#0</value>
  35340. </enumeratedValue>
  35341. <enumeratedValue>
  35342. <name>1</name>
  35343. <description>A channel event has occurred.</description>
  35344. <value>#1</value>
  35345. </enumeratedValue>
  35346. </enumeratedValues>
  35347. </field>
  35348. </fields>
  35349. </register>
  35350. <register>
  35351. <dim>8</dim>
  35352. <dimIncrement>0x8</dimIncrement>
  35353. <dimIndex>0,1,2,3,4,5,6,7</dimIndex>
  35354. <name>C%sV</name>
  35355. <description>Channel (n) Value</description>
  35356. <addressOffset>0x10</addressOffset>
  35357. <size>32</size>
  35358. <access>read-write</access>
  35359. <resetValue>0</resetValue>
  35360. <resetMask>0xFFFFFFFF</resetMask>
  35361. <fields>
  35362. <field>
  35363. <name>VAL</name>
  35364. <description>Channel Value</description>
  35365. <bitOffset>0</bitOffset>
  35366. <bitWidth>16</bitWidth>
  35367. <access>read-write</access>
  35368. </field>
  35369. </fields>
  35370. </register>
  35371. <register>
  35372. <name>CNTIN</name>
  35373. <description>Counter Initial Value</description>
  35374. <addressOffset>0x4C</addressOffset>
  35375. <size>32</size>
  35376. <access>read-write</access>
  35377. <resetValue>0</resetValue>
  35378. <resetMask>0xFFFFFFFF</resetMask>
  35379. <fields>
  35380. <field>
  35381. <name>INIT</name>
  35382. <description>Initial Value Of The FTM Counter</description>
  35383. <bitOffset>0</bitOffset>
  35384. <bitWidth>16</bitWidth>
  35385. <access>read-write</access>
  35386. </field>
  35387. </fields>
  35388. </register>
  35389. <register>
  35390. <name>STATUS</name>
  35391. <description>Capture And Compare Status</description>
  35392. <addressOffset>0x50</addressOffset>
  35393. <size>32</size>
  35394. <access>read-write</access>
  35395. <resetValue>0</resetValue>
  35396. <resetMask>0xFFFFFFFF</resetMask>
  35397. <fields>
  35398. <field>
  35399. <name>CH0F</name>
  35400. <description>Channel 0 Flag</description>
  35401. <bitOffset>0</bitOffset>
  35402. <bitWidth>1</bitWidth>
  35403. <access>read-write</access>
  35404. <enumeratedValues>
  35405. <enumeratedValue>
  35406. <name>0</name>
  35407. <description>No channel event has occurred.</description>
  35408. <value>#0</value>
  35409. </enumeratedValue>
  35410. <enumeratedValue>
  35411. <name>1</name>
  35412. <description>A channel event has occurred.</description>
  35413. <value>#1</value>
  35414. </enumeratedValue>
  35415. </enumeratedValues>
  35416. </field>
  35417. <field>
  35418. <name>CH1F</name>
  35419. <description>Channel 1 Flag</description>
  35420. <bitOffset>1</bitOffset>
  35421. <bitWidth>1</bitWidth>
  35422. <access>read-write</access>
  35423. <enumeratedValues>
  35424. <enumeratedValue>
  35425. <name>0</name>
  35426. <description>No channel event has occurred.</description>
  35427. <value>#0</value>
  35428. </enumeratedValue>
  35429. <enumeratedValue>
  35430. <name>1</name>
  35431. <description>A channel event has occurred.</description>
  35432. <value>#1</value>
  35433. </enumeratedValue>
  35434. </enumeratedValues>
  35435. </field>
  35436. <field>
  35437. <name>CH2F</name>
  35438. <description>Channel 2 Flag</description>
  35439. <bitOffset>2</bitOffset>
  35440. <bitWidth>1</bitWidth>
  35441. <access>read-write</access>
  35442. <enumeratedValues>
  35443. <enumeratedValue>
  35444. <name>0</name>
  35445. <description>No channel event has occurred.</description>
  35446. <value>#0</value>
  35447. </enumeratedValue>
  35448. <enumeratedValue>
  35449. <name>1</name>
  35450. <description>A channel event has occurred.</description>
  35451. <value>#1</value>
  35452. </enumeratedValue>
  35453. </enumeratedValues>
  35454. </field>
  35455. <field>
  35456. <name>CH3F</name>
  35457. <description>Channel 3 Flag</description>
  35458. <bitOffset>3</bitOffset>
  35459. <bitWidth>1</bitWidth>
  35460. <access>read-write</access>
  35461. <enumeratedValues>
  35462. <enumeratedValue>
  35463. <name>0</name>
  35464. <description>No channel event has occurred.</description>
  35465. <value>#0</value>
  35466. </enumeratedValue>
  35467. <enumeratedValue>
  35468. <name>1</name>
  35469. <description>A channel event has occurred.</description>
  35470. <value>#1</value>
  35471. </enumeratedValue>
  35472. </enumeratedValues>
  35473. </field>
  35474. <field>
  35475. <name>CH4F</name>
  35476. <description>Channel 4 Flag</description>
  35477. <bitOffset>4</bitOffset>
  35478. <bitWidth>1</bitWidth>
  35479. <access>read-write</access>
  35480. <enumeratedValues>
  35481. <enumeratedValue>
  35482. <name>0</name>
  35483. <description>No channel event has occurred.</description>
  35484. <value>#0</value>
  35485. </enumeratedValue>
  35486. <enumeratedValue>
  35487. <name>1</name>
  35488. <description>A channel event has occurred.</description>
  35489. <value>#1</value>
  35490. </enumeratedValue>
  35491. </enumeratedValues>
  35492. </field>
  35493. <field>
  35494. <name>CH5F</name>
  35495. <description>Channel 5 Flag</description>
  35496. <bitOffset>5</bitOffset>
  35497. <bitWidth>1</bitWidth>
  35498. <access>read-write</access>
  35499. <enumeratedValues>
  35500. <enumeratedValue>
  35501. <name>0</name>
  35502. <description>No channel event has occurred.</description>
  35503. <value>#0</value>
  35504. </enumeratedValue>
  35505. <enumeratedValue>
  35506. <name>1</name>
  35507. <description>A channel event has occurred.</description>
  35508. <value>#1</value>
  35509. </enumeratedValue>
  35510. </enumeratedValues>
  35511. </field>
  35512. <field>
  35513. <name>CH6F</name>
  35514. <description>Channel 6 Flag</description>
  35515. <bitOffset>6</bitOffset>
  35516. <bitWidth>1</bitWidth>
  35517. <access>read-write</access>
  35518. <enumeratedValues>
  35519. <enumeratedValue>
  35520. <name>0</name>
  35521. <description>No channel event has occurred.</description>
  35522. <value>#0</value>
  35523. </enumeratedValue>
  35524. <enumeratedValue>
  35525. <name>1</name>
  35526. <description>A channel event has occurred.</description>
  35527. <value>#1</value>
  35528. </enumeratedValue>
  35529. </enumeratedValues>
  35530. </field>
  35531. <field>
  35532. <name>CH7F</name>
  35533. <description>Channel 7 Flag</description>
  35534. <bitOffset>7</bitOffset>
  35535. <bitWidth>1</bitWidth>
  35536. <access>read-write</access>
  35537. <enumeratedValues>
  35538. <enumeratedValue>
  35539. <name>0</name>
  35540. <description>No channel event has occurred.</description>
  35541. <value>#0</value>
  35542. </enumeratedValue>
  35543. <enumeratedValue>
  35544. <name>1</name>
  35545. <description>A channel event has occurred.</description>
  35546. <value>#1</value>
  35547. </enumeratedValue>
  35548. </enumeratedValues>
  35549. </field>
  35550. </fields>
  35551. </register>
  35552. <register>
  35553. <name>MODE</name>
  35554. <description>Features Mode Selection</description>
  35555. <addressOffset>0x54</addressOffset>
  35556. <size>32</size>
  35557. <access>read-write</access>
  35558. <resetValue>0x4</resetValue>
  35559. <resetMask>0xFFFFFFFF</resetMask>
  35560. <fields>
  35561. <field>
  35562. <name>FTMEN</name>
  35563. <description>FTM Enable</description>
  35564. <bitOffset>0</bitOffset>
  35565. <bitWidth>1</bitWidth>
  35566. <access>read-write</access>
  35567. <enumeratedValues>
  35568. <enumeratedValue>
  35569. <name>0</name>
  35570. <description>Only the TPM-compatible registers (first set of registers) can be used without any restriction. Do not use the FTM-specific registers.</description>
  35571. <value>#0</value>
  35572. </enumeratedValue>
  35573. <enumeratedValue>
  35574. <name>1</name>
  35575. <description>All registers including the FTM-specific registers (second set of registers) are available for use with no restrictions.</description>
  35576. <value>#1</value>
  35577. </enumeratedValue>
  35578. </enumeratedValues>
  35579. </field>
  35580. <field>
  35581. <name>INIT</name>
  35582. <description>Initialize The Channels Output</description>
  35583. <bitOffset>1</bitOffset>
  35584. <bitWidth>1</bitWidth>
  35585. <access>read-write</access>
  35586. </field>
  35587. <field>
  35588. <name>WPDIS</name>
  35589. <description>Write Protection Disable</description>
  35590. <bitOffset>2</bitOffset>
  35591. <bitWidth>1</bitWidth>
  35592. <access>read-write</access>
  35593. <enumeratedValues>
  35594. <enumeratedValue>
  35595. <name>0</name>
  35596. <description>Write protection is enabled.</description>
  35597. <value>#0</value>
  35598. </enumeratedValue>
  35599. <enumeratedValue>
  35600. <name>1</name>
  35601. <description>Write protection is disabled.</description>
  35602. <value>#1</value>
  35603. </enumeratedValue>
  35604. </enumeratedValues>
  35605. </field>
  35606. <field>
  35607. <name>PWMSYNC</name>
  35608. <description>PWM Synchronization Mode</description>
  35609. <bitOffset>3</bitOffset>
  35610. <bitWidth>1</bitWidth>
  35611. <access>read-write</access>
  35612. <enumeratedValues>
  35613. <enumeratedValue>
  35614. <name>0</name>
  35615. <description>No restrictions. Software and hardware triggers can be used by MOD, CnV, OUTMASK, and FTM counter synchronization.</description>
  35616. <value>#0</value>
  35617. </enumeratedValue>
  35618. <enumeratedValue>
  35619. <name>1</name>
  35620. <description>Software trigger can only be used by MOD and CnV synchronization, and hardware triggers can only be used by OUTMASK and FTM counter synchronization.</description>
  35621. <value>#1</value>
  35622. </enumeratedValue>
  35623. </enumeratedValues>
  35624. </field>
  35625. <field>
  35626. <name>CAPTEST</name>
  35627. <description>Capture Test Mode Enable</description>
  35628. <bitOffset>4</bitOffset>
  35629. <bitWidth>1</bitWidth>
  35630. <access>read-write</access>
  35631. <enumeratedValues>
  35632. <enumeratedValue>
  35633. <name>0</name>
  35634. <description>Capture test mode is disabled.</description>
  35635. <value>#0</value>
  35636. </enumeratedValue>
  35637. <enumeratedValue>
  35638. <name>1</name>
  35639. <description>Capture test mode is enabled.</description>
  35640. <value>#1</value>
  35641. </enumeratedValue>
  35642. </enumeratedValues>
  35643. </field>
  35644. <field>
  35645. <name>FAULTM</name>
  35646. <description>Fault Control Mode</description>
  35647. <bitOffset>5</bitOffset>
  35648. <bitWidth>2</bitWidth>
  35649. <access>read-write</access>
  35650. <enumeratedValues>
  35651. <enumeratedValue>
  35652. <name>00</name>
  35653. <description>Fault control is disabled for all channels.</description>
  35654. <value>#00</value>
  35655. </enumeratedValue>
  35656. <enumeratedValue>
  35657. <name>01</name>
  35658. <description>Fault control is enabled for even channels only (channels 0, 2, 4, and 6), and the selected mode is the manual fault clearing.</description>
  35659. <value>#01</value>
  35660. </enumeratedValue>
  35661. <enumeratedValue>
  35662. <name>10</name>
  35663. <description>Fault control is enabled for all channels, and the selected mode is the manual fault clearing.</description>
  35664. <value>#10</value>
  35665. </enumeratedValue>
  35666. <enumeratedValue>
  35667. <name>11</name>
  35668. <description>Fault control is enabled for all channels, and the selected mode is the automatic fault clearing.</description>
  35669. <value>#11</value>
  35670. </enumeratedValue>
  35671. </enumeratedValues>
  35672. </field>
  35673. <field>
  35674. <name>FAULTIE</name>
  35675. <description>Fault Interrupt Enable</description>
  35676. <bitOffset>7</bitOffset>
  35677. <bitWidth>1</bitWidth>
  35678. <access>read-write</access>
  35679. <enumeratedValues>
  35680. <enumeratedValue>
  35681. <name>0</name>
  35682. <description>Fault control interrupt is disabled.</description>
  35683. <value>#0</value>
  35684. </enumeratedValue>
  35685. <enumeratedValue>
  35686. <name>1</name>
  35687. <description>Fault control interrupt is enabled.</description>
  35688. <value>#1</value>
  35689. </enumeratedValue>
  35690. </enumeratedValues>
  35691. </field>
  35692. </fields>
  35693. </register>
  35694. <register>
  35695. <name>SYNC</name>
  35696. <description>Synchronization</description>
  35697. <addressOffset>0x58</addressOffset>
  35698. <size>32</size>
  35699. <access>read-write</access>
  35700. <resetValue>0</resetValue>
  35701. <resetMask>0xFFFFFFFF</resetMask>
  35702. <fields>
  35703. <field>
  35704. <name>CNTMIN</name>
  35705. <description>Minimum Loading Point Enable</description>
  35706. <bitOffset>0</bitOffset>
  35707. <bitWidth>1</bitWidth>
  35708. <access>read-write</access>
  35709. <enumeratedValues>
  35710. <enumeratedValue>
  35711. <name>0</name>
  35712. <description>The minimum loading point is disabled.</description>
  35713. <value>#0</value>
  35714. </enumeratedValue>
  35715. <enumeratedValue>
  35716. <name>1</name>
  35717. <description>The minimum loading point is enabled.</description>
  35718. <value>#1</value>
  35719. </enumeratedValue>
  35720. </enumeratedValues>
  35721. </field>
  35722. <field>
  35723. <name>CNTMAX</name>
  35724. <description>Maximum Loading Point Enable</description>
  35725. <bitOffset>1</bitOffset>
  35726. <bitWidth>1</bitWidth>
  35727. <access>read-write</access>
  35728. <enumeratedValues>
  35729. <enumeratedValue>
  35730. <name>0</name>
  35731. <description>The maximum loading point is disabled.</description>
  35732. <value>#0</value>
  35733. </enumeratedValue>
  35734. <enumeratedValue>
  35735. <name>1</name>
  35736. <description>The maximum loading point is enabled.</description>
  35737. <value>#1</value>
  35738. </enumeratedValue>
  35739. </enumeratedValues>
  35740. </field>
  35741. <field>
  35742. <name>REINIT</name>
  35743. <description>FTM Counter Reinitialization By Synchronization (FTM counter synchronization)</description>
  35744. <bitOffset>2</bitOffset>
  35745. <bitWidth>1</bitWidth>
  35746. <access>read-write</access>
  35747. <enumeratedValues>
  35748. <enumeratedValue>
  35749. <name>0</name>
  35750. <description>FTM counter continues to count normally.</description>
  35751. <value>#0</value>
  35752. </enumeratedValue>
  35753. <enumeratedValue>
  35754. <name>1</name>
  35755. <description>FTM counter is updated with its initial value when the selected trigger is detected.</description>
  35756. <value>#1</value>
  35757. </enumeratedValue>
  35758. </enumeratedValues>
  35759. </field>
  35760. <field>
  35761. <name>SYNCHOM</name>
  35762. <description>Output Mask Synchronization</description>
  35763. <bitOffset>3</bitOffset>
  35764. <bitWidth>1</bitWidth>
  35765. <access>read-write</access>
  35766. <enumeratedValues>
  35767. <enumeratedValue>
  35768. <name>0</name>
  35769. <description>OUTMASK register is updated with the value of its buffer in all rising edges of the system clock.</description>
  35770. <value>#0</value>
  35771. </enumeratedValue>
  35772. <enumeratedValue>
  35773. <name>1</name>
  35774. <description>OUTMASK register is updated with the value of its buffer only by the PWM synchronization.</description>
  35775. <value>#1</value>
  35776. </enumeratedValue>
  35777. </enumeratedValues>
  35778. </field>
  35779. <field>
  35780. <name>TRIG0</name>
  35781. <description>PWM Synchronization Hardware Trigger 0</description>
  35782. <bitOffset>4</bitOffset>
  35783. <bitWidth>1</bitWidth>
  35784. <access>read-write</access>
  35785. <enumeratedValues>
  35786. <enumeratedValue>
  35787. <name>0</name>
  35788. <description>Trigger is disabled.</description>
  35789. <value>#0</value>
  35790. </enumeratedValue>
  35791. <enumeratedValue>
  35792. <name>1</name>
  35793. <description>Trigger is enabled.</description>
  35794. <value>#1</value>
  35795. </enumeratedValue>
  35796. </enumeratedValues>
  35797. </field>
  35798. <field>
  35799. <name>TRIG1</name>
  35800. <description>PWM Synchronization Hardware Trigger 1</description>
  35801. <bitOffset>5</bitOffset>
  35802. <bitWidth>1</bitWidth>
  35803. <access>read-write</access>
  35804. <enumeratedValues>
  35805. <enumeratedValue>
  35806. <name>0</name>
  35807. <description>Trigger is disabled.</description>
  35808. <value>#0</value>
  35809. </enumeratedValue>
  35810. <enumeratedValue>
  35811. <name>1</name>
  35812. <description>Trigger is enabled.</description>
  35813. <value>#1</value>
  35814. </enumeratedValue>
  35815. </enumeratedValues>
  35816. </field>
  35817. <field>
  35818. <name>TRIG2</name>
  35819. <description>PWM Synchronization Hardware Trigger 2</description>
  35820. <bitOffset>6</bitOffset>
  35821. <bitWidth>1</bitWidth>
  35822. <access>read-write</access>
  35823. <enumeratedValues>
  35824. <enumeratedValue>
  35825. <name>0</name>
  35826. <description>Trigger is disabled.</description>
  35827. <value>#0</value>
  35828. </enumeratedValue>
  35829. <enumeratedValue>
  35830. <name>1</name>
  35831. <description>Trigger is enabled.</description>
  35832. <value>#1</value>
  35833. </enumeratedValue>
  35834. </enumeratedValues>
  35835. </field>
  35836. <field>
  35837. <name>SWSYNC</name>
  35838. <description>PWM Synchronization Software Trigger</description>
  35839. <bitOffset>7</bitOffset>
  35840. <bitWidth>1</bitWidth>
  35841. <access>read-write</access>
  35842. <enumeratedValues>
  35843. <enumeratedValue>
  35844. <name>0</name>
  35845. <description>Software trigger is not selected.</description>
  35846. <value>#0</value>
  35847. </enumeratedValue>
  35848. <enumeratedValue>
  35849. <name>1</name>
  35850. <description>Software trigger is selected.</description>
  35851. <value>#1</value>
  35852. </enumeratedValue>
  35853. </enumeratedValues>
  35854. </field>
  35855. </fields>
  35856. </register>
  35857. <register>
  35858. <name>OUTINIT</name>
  35859. <description>Initial State For Channels Output</description>
  35860. <addressOffset>0x5C</addressOffset>
  35861. <size>32</size>
  35862. <access>read-write</access>
  35863. <resetValue>0</resetValue>
  35864. <resetMask>0xFFFFFFFF</resetMask>
  35865. <fields>
  35866. <field>
  35867. <name>CH0OI</name>
  35868. <description>Channel 0 Output Initialization Value</description>
  35869. <bitOffset>0</bitOffset>
  35870. <bitWidth>1</bitWidth>
  35871. <access>read-write</access>
  35872. <enumeratedValues>
  35873. <enumeratedValue>
  35874. <name>0</name>
  35875. <description>The initialization value is 0.</description>
  35876. <value>#0</value>
  35877. </enumeratedValue>
  35878. <enumeratedValue>
  35879. <name>1</name>
  35880. <description>The initialization value is 1.</description>
  35881. <value>#1</value>
  35882. </enumeratedValue>
  35883. </enumeratedValues>
  35884. </field>
  35885. <field>
  35886. <name>CH1OI</name>
  35887. <description>Channel 1 Output Initialization Value</description>
  35888. <bitOffset>1</bitOffset>
  35889. <bitWidth>1</bitWidth>
  35890. <access>read-write</access>
  35891. <enumeratedValues>
  35892. <enumeratedValue>
  35893. <name>0</name>
  35894. <description>The initialization value is 0.</description>
  35895. <value>#0</value>
  35896. </enumeratedValue>
  35897. <enumeratedValue>
  35898. <name>1</name>
  35899. <description>The initialization value is 1.</description>
  35900. <value>#1</value>
  35901. </enumeratedValue>
  35902. </enumeratedValues>
  35903. </field>
  35904. <field>
  35905. <name>CH2OI</name>
  35906. <description>Channel 2 Output Initialization Value</description>
  35907. <bitOffset>2</bitOffset>
  35908. <bitWidth>1</bitWidth>
  35909. <access>read-write</access>
  35910. <enumeratedValues>
  35911. <enumeratedValue>
  35912. <name>0</name>
  35913. <description>The initialization value is 0.</description>
  35914. <value>#0</value>
  35915. </enumeratedValue>
  35916. <enumeratedValue>
  35917. <name>1</name>
  35918. <description>The initialization value is 1.</description>
  35919. <value>#1</value>
  35920. </enumeratedValue>
  35921. </enumeratedValues>
  35922. </field>
  35923. <field>
  35924. <name>CH3OI</name>
  35925. <description>Channel 3 Output Initialization Value</description>
  35926. <bitOffset>3</bitOffset>
  35927. <bitWidth>1</bitWidth>
  35928. <access>read-write</access>
  35929. <enumeratedValues>
  35930. <enumeratedValue>
  35931. <name>0</name>
  35932. <description>The initialization value is 0.</description>
  35933. <value>#0</value>
  35934. </enumeratedValue>
  35935. <enumeratedValue>
  35936. <name>1</name>
  35937. <description>The initialization value is 1.</description>
  35938. <value>#1</value>
  35939. </enumeratedValue>
  35940. </enumeratedValues>
  35941. </field>
  35942. <field>
  35943. <name>CH4OI</name>
  35944. <description>Channel 4 Output Initialization Value</description>
  35945. <bitOffset>4</bitOffset>
  35946. <bitWidth>1</bitWidth>
  35947. <access>read-write</access>
  35948. <enumeratedValues>
  35949. <enumeratedValue>
  35950. <name>0</name>
  35951. <description>The initialization value is 0.</description>
  35952. <value>#0</value>
  35953. </enumeratedValue>
  35954. <enumeratedValue>
  35955. <name>1</name>
  35956. <description>The initialization value is 1.</description>
  35957. <value>#1</value>
  35958. </enumeratedValue>
  35959. </enumeratedValues>
  35960. </field>
  35961. <field>
  35962. <name>CH5OI</name>
  35963. <description>Channel 5 Output Initialization Value</description>
  35964. <bitOffset>5</bitOffset>
  35965. <bitWidth>1</bitWidth>
  35966. <access>read-write</access>
  35967. <enumeratedValues>
  35968. <enumeratedValue>
  35969. <name>0</name>
  35970. <description>The initialization value is 0.</description>
  35971. <value>#0</value>
  35972. </enumeratedValue>
  35973. <enumeratedValue>
  35974. <name>1</name>
  35975. <description>The initialization value is 1.</description>
  35976. <value>#1</value>
  35977. </enumeratedValue>
  35978. </enumeratedValues>
  35979. </field>
  35980. <field>
  35981. <name>CH6OI</name>
  35982. <description>Channel 6 Output Initialization Value</description>
  35983. <bitOffset>6</bitOffset>
  35984. <bitWidth>1</bitWidth>
  35985. <access>read-write</access>
  35986. <enumeratedValues>
  35987. <enumeratedValue>
  35988. <name>0</name>
  35989. <description>The initialization value is 0.</description>
  35990. <value>#0</value>
  35991. </enumeratedValue>
  35992. <enumeratedValue>
  35993. <name>1</name>
  35994. <description>The initialization value is 1.</description>
  35995. <value>#1</value>
  35996. </enumeratedValue>
  35997. </enumeratedValues>
  35998. </field>
  35999. <field>
  36000. <name>CH7OI</name>
  36001. <description>Channel 7 Output Initialization Value</description>
  36002. <bitOffset>7</bitOffset>
  36003. <bitWidth>1</bitWidth>
  36004. <access>read-write</access>
  36005. <enumeratedValues>
  36006. <enumeratedValue>
  36007. <name>0</name>
  36008. <description>The initialization value is 0.</description>
  36009. <value>#0</value>
  36010. </enumeratedValue>
  36011. <enumeratedValue>
  36012. <name>1</name>
  36013. <description>The initialization value is 1.</description>
  36014. <value>#1</value>
  36015. </enumeratedValue>
  36016. </enumeratedValues>
  36017. </field>
  36018. </fields>
  36019. </register>
  36020. <register>
  36021. <name>OUTMASK</name>
  36022. <description>Output Mask</description>
  36023. <addressOffset>0x60</addressOffset>
  36024. <size>32</size>
  36025. <access>read-write</access>
  36026. <resetValue>0</resetValue>
  36027. <resetMask>0xFFFFFFFF</resetMask>
  36028. <fields>
  36029. <field>
  36030. <name>CH0OM</name>
  36031. <description>Channel 0 Output Mask</description>
  36032. <bitOffset>0</bitOffset>
  36033. <bitWidth>1</bitWidth>
  36034. <access>read-write</access>
  36035. <enumeratedValues>
  36036. <enumeratedValue>
  36037. <name>0</name>
  36038. <description>Channel output is not masked. It continues to operate normally.</description>
  36039. <value>#0</value>
  36040. </enumeratedValue>
  36041. <enumeratedValue>
  36042. <name>1</name>
  36043. <description>Channel output is masked. It is forced to its inactive state.</description>
  36044. <value>#1</value>
  36045. </enumeratedValue>
  36046. </enumeratedValues>
  36047. </field>
  36048. <field>
  36049. <name>CH1OM</name>
  36050. <description>Channel 1 Output Mask</description>
  36051. <bitOffset>1</bitOffset>
  36052. <bitWidth>1</bitWidth>
  36053. <access>read-write</access>
  36054. <enumeratedValues>
  36055. <enumeratedValue>
  36056. <name>0</name>
  36057. <description>Channel output is not masked. It continues to operate normally.</description>
  36058. <value>#0</value>
  36059. </enumeratedValue>
  36060. <enumeratedValue>
  36061. <name>1</name>
  36062. <description>Channel output is masked. It is forced to its inactive state.</description>
  36063. <value>#1</value>
  36064. </enumeratedValue>
  36065. </enumeratedValues>
  36066. </field>
  36067. <field>
  36068. <name>CH2OM</name>
  36069. <description>Channel 2 Output Mask</description>
  36070. <bitOffset>2</bitOffset>
  36071. <bitWidth>1</bitWidth>
  36072. <access>read-write</access>
  36073. <enumeratedValues>
  36074. <enumeratedValue>
  36075. <name>0</name>
  36076. <description>Channel output is not masked. It continues to operate normally.</description>
  36077. <value>#0</value>
  36078. </enumeratedValue>
  36079. <enumeratedValue>
  36080. <name>1</name>
  36081. <description>Channel output is masked. It is forced to its inactive state.</description>
  36082. <value>#1</value>
  36083. </enumeratedValue>
  36084. </enumeratedValues>
  36085. </field>
  36086. <field>
  36087. <name>CH3OM</name>
  36088. <description>Channel 3 Output Mask</description>
  36089. <bitOffset>3</bitOffset>
  36090. <bitWidth>1</bitWidth>
  36091. <access>read-write</access>
  36092. <enumeratedValues>
  36093. <enumeratedValue>
  36094. <name>0</name>
  36095. <description>Channel output is not masked. It continues to operate normally.</description>
  36096. <value>#0</value>
  36097. </enumeratedValue>
  36098. <enumeratedValue>
  36099. <name>1</name>
  36100. <description>Channel output is masked. It is forced to its inactive state.</description>
  36101. <value>#1</value>
  36102. </enumeratedValue>
  36103. </enumeratedValues>
  36104. </field>
  36105. <field>
  36106. <name>CH4OM</name>
  36107. <description>Channel 4 Output Mask</description>
  36108. <bitOffset>4</bitOffset>
  36109. <bitWidth>1</bitWidth>
  36110. <access>read-write</access>
  36111. <enumeratedValues>
  36112. <enumeratedValue>
  36113. <name>0</name>
  36114. <description>Channel output is not masked. It continues to operate normally.</description>
  36115. <value>#0</value>
  36116. </enumeratedValue>
  36117. <enumeratedValue>
  36118. <name>1</name>
  36119. <description>Channel output is masked. It is forced to its inactive state.</description>
  36120. <value>#1</value>
  36121. </enumeratedValue>
  36122. </enumeratedValues>
  36123. </field>
  36124. <field>
  36125. <name>CH5OM</name>
  36126. <description>Channel 5 Output Mask</description>
  36127. <bitOffset>5</bitOffset>
  36128. <bitWidth>1</bitWidth>
  36129. <access>read-write</access>
  36130. <enumeratedValues>
  36131. <enumeratedValue>
  36132. <name>0</name>
  36133. <description>Channel output is not masked. It continues to operate normally.</description>
  36134. <value>#0</value>
  36135. </enumeratedValue>
  36136. <enumeratedValue>
  36137. <name>1</name>
  36138. <description>Channel output is masked. It is forced to its inactive state.</description>
  36139. <value>#1</value>
  36140. </enumeratedValue>
  36141. </enumeratedValues>
  36142. </field>
  36143. <field>
  36144. <name>CH6OM</name>
  36145. <description>Channel 6 Output Mask</description>
  36146. <bitOffset>6</bitOffset>
  36147. <bitWidth>1</bitWidth>
  36148. <access>read-write</access>
  36149. <enumeratedValues>
  36150. <enumeratedValue>
  36151. <name>0</name>
  36152. <description>Channel output is not masked. It continues to operate normally.</description>
  36153. <value>#0</value>
  36154. </enumeratedValue>
  36155. <enumeratedValue>
  36156. <name>1</name>
  36157. <description>Channel output is masked. It is forced to its inactive state.</description>
  36158. <value>#1</value>
  36159. </enumeratedValue>
  36160. </enumeratedValues>
  36161. </field>
  36162. <field>
  36163. <name>CH7OM</name>
  36164. <description>Channel 7 Output Mask</description>
  36165. <bitOffset>7</bitOffset>
  36166. <bitWidth>1</bitWidth>
  36167. <access>read-write</access>
  36168. <enumeratedValues>
  36169. <enumeratedValue>
  36170. <name>0</name>
  36171. <description>Channel output is not masked. It continues to operate normally.</description>
  36172. <value>#0</value>
  36173. </enumeratedValue>
  36174. <enumeratedValue>
  36175. <name>1</name>
  36176. <description>Channel output is masked. It is forced to its inactive state.</description>
  36177. <value>#1</value>
  36178. </enumeratedValue>
  36179. </enumeratedValues>
  36180. </field>
  36181. </fields>
  36182. </register>
  36183. <register>
  36184. <name>COMBINE</name>
  36185. <description>Function For Linked Channels</description>
  36186. <addressOffset>0x64</addressOffset>
  36187. <size>32</size>
  36188. <access>read-write</access>
  36189. <resetValue>0</resetValue>
  36190. <resetMask>0xFFFFFFFF</resetMask>
  36191. <fields>
  36192. <field>
  36193. <name>COMBINE0</name>
  36194. <description>Combine Channels For n = 0</description>
  36195. <bitOffset>0</bitOffset>
  36196. <bitWidth>1</bitWidth>
  36197. <access>read-write</access>
  36198. <enumeratedValues>
  36199. <enumeratedValue>
  36200. <name>0</name>
  36201. <description>Channels (n) and (n+1) are independent.</description>
  36202. <value>#0</value>
  36203. </enumeratedValue>
  36204. <enumeratedValue>
  36205. <name>1</name>
  36206. <description>Channels (n) and (n+1) are combined.</description>
  36207. <value>#1</value>
  36208. </enumeratedValue>
  36209. </enumeratedValues>
  36210. </field>
  36211. <field>
  36212. <name>COMP0</name>
  36213. <description>Complement Of Channel (n) For n = 0</description>
  36214. <bitOffset>1</bitOffset>
  36215. <bitWidth>1</bitWidth>
  36216. <access>read-write</access>
  36217. <enumeratedValues>
  36218. <enumeratedValue>
  36219. <name>0</name>
  36220. <description>The channel (n+1) output is the same as the channel (n) output.</description>
  36221. <value>#0</value>
  36222. </enumeratedValue>
  36223. <enumeratedValue>
  36224. <name>1</name>
  36225. <description>The channel (n+1) output is the complement of the channel (n) output.</description>
  36226. <value>#1</value>
  36227. </enumeratedValue>
  36228. </enumeratedValues>
  36229. </field>
  36230. <field>
  36231. <name>DECAPEN0</name>
  36232. <description>Dual Edge Capture Mode Enable For n = 0</description>
  36233. <bitOffset>2</bitOffset>
  36234. <bitWidth>1</bitWidth>
  36235. <access>read-write</access>
  36236. <enumeratedValues>
  36237. <enumeratedValue>
  36238. <name>0</name>
  36239. <description>The Dual Edge Capture mode in this pair of channels is disabled.</description>
  36240. <value>#0</value>
  36241. </enumeratedValue>
  36242. <enumeratedValue>
  36243. <name>1</name>
  36244. <description>The Dual Edge Capture mode in this pair of channels is enabled.</description>
  36245. <value>#1</value>
  36246. </enumeratedValue>
  36247. </enumeratedValues>
  36248. </field>
  36249. <field>
  36250. <name>DECAP0</name>
  36251. <description>Dual Edge Capture Mode Captures For n = 0</description>
  36252. <bitOffset>3</bitOffset>
  36253. <bitWidth>1</bitWidth>
  36254. <access>read-write</access>
  36255. <enumeratedValues>
  36256. <enumeratedValue>
  36257. <name>0</name>
  36258. <description>The dual edge captures are inactive.</description>
  36259. <value>#0</value>
  36260. </enumeratedValue>
  36261. <enumeratedValue>
  36262. <name>1</name>
  36263. <description>The dual edge captures are active.</description>
  36264. <value>#1</value>
  36265. </enumeratedValue>
  36266. </enumeratedValues>
  36267. </field>
  36268. <field>
  36269. <name>DTEN0</name>
  36270. <description>Deadtime Enable For n = 0</description>
  36271. <bitOffset>4</bitOffset>
  36272. <bitWidth>1</bitWidth>
  36273. <access>read-write</access>
  36274. <enumeratedValues>
  36275. <enumeratedValue>
  36276. <name>0</name>
  36277. <description>The deadtime insertion in this pair of channels is disabled.</description>
  36278. <value>#0</value>
  36279. </enumeratedValue>
  36280. <enumeratedValue>
  36281. <name>1</name>
  36282. <description>The deadtime insertion in this pair of channels is enabled.</description>
  36283. <value>#1</value>
  36284. </enumeratedValue>
  36285. </enumeratedValues>
  36286. </field>
  36287. <field>
  36288. <name>SYNCEN0</name>
  36289. <description>Synchronization Enable For n = 0</description>
  36290. <bitOffset>5</bitOffset>
  36291. <bitWidth>1</bitWidth>
  36292. <access>read-write</access>
  36293. <enumeratedValues>
  36294. <enumeratedValue>
  36295. <name>0</name>
  36296. <description>The PWM synchronization in this pair of channels is disabled.</description>
  36297. <value>#0</value>
  36298. </enumeratedValue>
  36299. <enumeratedValue>
  36300. <name>1</name>
  36301. <description>The PWM synchronization in this pair of channels is enabled.</description>
  36302. <value>#1</value>
  36303. </enumeratedValue>
  36304. </enumeratedValues>
  36305. </field>
  36306. <field>
  36307. <name>FAULTEN0</name>
  36308. <description>Fault Control Enable For n = 0</description>
  36309. <bitOffset>6</bitOffset>
  36310. <bitWidth>1</bitWidth>
  36311. <access>read-write</access>
  36312. <enumeratedValues>
  36313. <enumeratedValue>
  36314. <name>0</name>
  36315. <description>The fault control in this pair of channels is disabled.</description>
  36316. <value>#0</value>
  36317. </enumeratedValue>
  36318. <enumeratedValue>
  36319. <name>1</name>
  36320. <description>The fault control in this pair of channels is enabled.</description>
  36321. <value>#1</value>
  36322. </enumeratedValue>
  36323. </enumeratedValues>
  36324. </field>
  36325. <field>
  36326. <name>COMBINE1</name>
  36327. <description>Combine Channels For n = 2</description>
  36328. <bitOffset>8</bitOffset>
  36329. <bitWidth>1</bitWidth>
  36330. <access>read-write</access>
  36331. <enumeratedValues>
  36332. <enumeratedValue>
  36333. <name>0</name>
  36334. <description>Channels (n) and (n+1) are independent.</description>
  36335. <value>#0</value>
  36336. </enumeratedValue>
  36337. <enumeratedValue>
  36338. <name>1</name>
  36339. <description>Channels (n) and (n+1) are combined.</description>
  36340. <value>#1</value>
  36341. </enumeratedValue>
  36342. </enumeratedValues>
  36343. </field>
  36344. <field>
  36345. <name>COMP1</name>
  36346. <description>Complement Of Channel (n) For n = 2</description>
  36347. <bitOffset>9</bitOffset>
  36348. <bitWidth>1</bitWidth>
  36349. <access>read-write</access>
  36350. <enumeratedValues>
  36351. <enumeratedValue>
  36352. <name>0</name>
  36353. <description>The channel (n+1) output is the same as the channel (n) output.</description>
  36354. <value>#0</value>
  36355. </enumeratedValue>
  36356. <enumeratedValue>
  36357. <name>1</name>
  36358. <description>The channel (n+1) output is the complement of the channel (n) output.</description>
  36359. <value>#1</value>
  36360. </enumeratedValue>
  36361. </enumeratedValues>
  36362. </field>
  36363. <field>
  36364. <name>DECAPEN1</name>
  36365. <description>Dual Edge Capture Mode Enable For n = 2</description>
  36366. <bitOffset>10</bitOffset>
  36367. <bitWidth>1</bitWidth>
  36368. <access>read-write</access>
  36369. <enumeratedValues>
  36370. <enumeratedValue>
  36371. <name>0</name>
  36372. <description>The Dual Edge Capture mode in this pair of channels is disabled.</description>
  36373. <value>#0</value>
  36374. </enumeratedValue>
  36375. <enumeratedValue>
  36376. <name>1</name>
  36377. <description>The Dual Edge Capture mode in this pair of channels is enabled.</description>
  36378. <value>#1</value>
  36379. </enumeratedValue>
  36380. </enumeratedValues>
  36381. </field>
  36382. <field>
  36383. <name>DECAP1</name>
  36384. <description>Dual Edge Capture Mode Captures For n = 2</description>
  36385. <bitOffset>11</bitOffset>
  36386. <bitWidth>1</bitWidth>
  36387. <access>read-write</access>
  36388. <enumeratedValues>
  36389. <enumeratedValue>
  36390. <name>0</name>
  36391. <description>The dual edge captures are inactive.</description>
  36392. <value>#0</value>
  36393. </enumeratedValue>
  36394. <enumeratedValue>
  36395. <name>1</name>
  36396. <description>The dual edge captures are active.</description>
  36397. <value>#1</value>
  36398. </enumeratedValue>
  36399. </enumeratedValues>
  36400. </field>
  36401. <field>
  36402. <name>DTEN1</name>
  36403. <description>Deadtime Enable For n = 2</description>
  36404. <bitOffset>12</bitOffset>
  36405. <bitWidth>1</bitWidth>
  36406. <access>read-write</access>
  36407. <enumeratedValues>
  36408. <enumeratedValue>
  36409. <name>0</name>
  36410. <description>The deadtime insertion in this pair of channels is disabled.</description>
  36411. <value>#0</value>
  36412. </enumeratedValue>
  36413. <enumeratedValue>
  36414. <name>1</name>
  36415. <description>The deadtime insertion in this pair of channels is enabled.</description>
  36416. <value>#1</value>
  36417. </enumeratedValue>
  36418. </enumeratedValues>
  36419. </field>
  36420. <field>
  36421. <name>SYNCEN1</name>
  36422. <description>Synchronization Enable For n = 2</description>
  36423. <bitOffset>13</bitOffset>
  36424. <bitWidth>1</bitWidth>
  36425. <access>read-write</access>
  36426. <enumeratedValues>
  36427. <enumeratedValue>
  36428. <name>0</name>
  36429. <description>The PWM synchronization in this pair of channels is disabled.</description>
  36430. <value>#0</value>
  36431. </enumeratedValue>
  36432. <enumeratedValue>
  36433. <name>1</name>
  36434. <description>The PWM synchronization in this pair of channels is enabled.</description>
  36435. <value>#1</value>
  36436. </enumeratedValue>
  36437. </enumeratedValues>
  36438. </field>
  36439. <field>
  36440. <name>FAULTEN1</name>
  36441. <description>Fault Control Enable For n = 2</description>
  36442. <bitOffset>14</bitOffset>
  36443. <bitWidth>1</bitWidth>
  36444. <access>read-write</access>
  36445. <enumeratedValues>
  36446. <enumeratedValue>
  36447. <name>0</name>
  36448. <description>The fault control in this pair of channels is disabled.</description>
  36449. <value>#0</value>
  36450. </enumeratedValue>
  36451. <enumeratedValue>
  36452. <name>1</name>
  36453. <description>The fault control in this pair of channels is enabled.</description>
  36454. <value>#1</value>
  36455. </enumeratedValue>
  36456. </enumeratedValues>
  36457. </field>
  36458. <field>
  36459. <name>COMBINE2</name>
  36460. <description>Combine Channels For n = 4</description>
  36461. <bitOffset>16</bitOffset>
  36462. <bitWidth>1</bitWidth>
  36463. <access>read-write</access>
  36464. <enumeratedValues>
  36465. <enumeratedValue>
  36466. <name>0</name>
  36467. <description>Channels (n) and (n+1) are independent.</description>
  36468. <value>#0</value>
  36469. </enumeratedValue>
  36470. <enumeratedValue>
  36471. <name>1</name>
  36472. <description>Channels (n) and (n+1) are combined.</description>
  36473. <value>#1</value>
  36474. </enumeratedValue>
  36475. </enumeratedValues>
  36476. </field>
  36477. <field>
  36478. <name>COMP2</name>
  36479. <description>Complement Of Channel (n) For n = 4</description>
  36480. <bitOffset>17</bitOffset>
  36481. <bitWidth>1</bitWidth>
  36482. <access>read-write</access>
  36483. <enumeratedValues>
  36484. <enumeratedValue>
  36485. <name>0</name>
  36486. <description>The channel (n+1) output is the same as the channel (n) output.</description>
  36487. <value>#0</value>
  36488. </enumeratedValue>
  36489. <enumeratedValue>
  36490. <name>1</name>
  36491. <description>The channel (n+1) output is the complement of the channel (n) output.</description>
  36492. <value>#1</value>
  36493. </enumeratedValue>
  36494. </enumeratedValues>
  36495. </field>
  36496. <field>
  36497. <name>DECAPEN2</name>
  36498. <description>Dual Edge Capture Mode Enable For n = 4</description>
  36499. <bitOffset>18</bitOffset>
  36500. <bitWidth>1</bitWidth>
  36501. <access>read-write</access>
  36502. <enumeratedValues>
  36503. <enumeratedValue>
  36504. <name>0</name>
  36505. <description>The Dual Edge Capture mode in this pair of channels is disabled.</description>
  36506. <value>#0</value>
  36507. </enumeratedValue>
  36508. <enumeratedValue>
  36509. <name>1</name>
  36510. <description>The Dual Edge Capture mode in this pair of channels is enabled.</description>
  36511. <value>#1</value>
  36512. </enumeratedValue>
  36513. </enumeratedValues>
  36514. </field>
  36515. <field>
  36516. <name>DECAP2</name>
  36517. <description>Dual Edge Capture Mode Captures For n = 4</description>
  36518. <bitOffset>19</bitOffset>
  36519. <bitWidth>1</bitWidth>
  36520. <access>read-write</access>
  36521. <enumeratedValues>
  36522. <enumeratedValue>
  36523. <name>0</name>
  36524. <description>The dual edge captures are inactive.</description>
  36525. <value>#0</value>
  36526. </enumeratedValue>
  36527. <enumeratedValue>
  36528. <name>1</name>
  36529. <description>The dual edge captures are active.</description>
  36530. <value>#1</value>
  36531. </enumeratedValue>
  36532. </enumeratedValues>
  36533. </field>
  36534. <field>
  36535. <name>DTEN2</name>
  36536. <description>Deadtime Enable For n = 4</description>
  36537. <bitOffset>20</bitOffset>
  36538. <bitWidth>1</bitWidth>
  36539. <access>read-write</access>
  36540. <enumeratedValues>
  36541. <enumeratedValue>
  36542. <name>0</name>
  36543. <description>The deadtime insertion in this pair of channels is disabled.</description>
  36544. <value>#0</value>
  36545. </enumeratedValue>
  36546. <enumeratedValue>
  36547. <name>1</name>
  36548. <description>The deadtime insertion in this pair of channels is enabled.</description>
  36549. <value>#1</value>
  36550. </enumeratedValue>
  36551. </enumeratedValues>
  36552. </field>
  36553. <field>
  36554. <name>SYNCEN2</name>
  36555. <description>Synchronization Enable For n = 4</description>
  36556. <bitOffset>21</bitOffset>
  36557. <bitWidth>1</bitWidth>
  36558. <access>read-write</access>
  36559. <enumeratedValues>
  36560. <enumeratedValue>
  36561. <name>0</name>
  36562. <description>The PWM synchronization in this pair of channels is disabled.</description>
  36563. <value>#0</value>
  36564. </enumeratedValue>
  36565. <enumeratedValue>
  36566. <name>1</name>
  36567. <description>The PWM synchronization in this pair of channels is enabled.</description>
  36568. <value>#1</value>
  36569. </enumeratedValue>
  36570. </enumeratedValues>
  36571. </field>
  36572. <field>
  36573. <name>FAULTEN2</name>
  36574. <description>Fault Control Enable For n = 4</description>
  36575. <bitOffset>22</bitOffset>
  36576. <bitWidth>1</bitWidth>
  36577. <access>read-write</access>
  36578. <enumeratedValues>
  36579. <enumeratedValue>
  36580. <name>0</name>
  36581. <description>The fault control in this pair of channels is disabled.</description>
  36582. <value>#0</value>
  36583. </enumeratedValue>
  36584. <enumeratedValue>
  36585. <name>1</name>
  36586. <description>The fault control in this pair of channels is enabled.</description>
  36587. <value>#1</value>
  36588. </enumeratedValue>
  36589. </enumeratedValues>
  36590. </field>
  36591. <field>
  36592. <name>COMBINE3</name>
  36593. <description>Combine Channels For n = 6</description>
  36594. <bitOffset>24</bitOffset>
  36595. <bitWidth>1</bitWidth>
  36596. <access>read-write</access>
  36597. <enumeratedValues>
  36598. <enumeratedValue>
  36599. <name>0</name>
  36600. <description>Channels (n) and (n+1) are independent.</description>
  36601. <value>#0</value>
  36602. </enumeratedValue>
  36603. <enumeratedValue>
  36604. <name>1</name>
  36605. <description>Channels (n) and (n+1) are combined.</description>
  36606. <value>#1</value>
  36607. </enumeratedValue>
  36608. </enumeratedValues>
  36609. </field>
  36610. <field>
  36611. <name>COMP3</name>
  36612. <description>Complement Of Channel (n) for n = 6</description>
  36613. <bitOffset>25</bitOffset>
  36614. <bitWidth>1</bitWidth>
  36615. <access>read-write</access>
  36616. <enumeratedValues>
  36617. <enumeratedValue>
  36618. <name>0</name>
  36619. <description>The channel (n+1) output is the same as the channel (n) output.</description>
  36620. <value>#0</value>
  36621. </enumeratedValue>
  36622. <enumeratedValue>
  36623. <name>1</name>
  36624. <description>The channel (n+1) output is the complement of the channel (n) output.</description>
  36625. <value>#1</value>
  36626. </enumeratedValue>
  36627. </enumeratedValues>
  36628. </field>
  36629. <field>
  36630. <name>DECAPEN3</name>
  36631. <description>Dual Edge Capture Mode Enable For n = 6</description>
  36632. <bitOffset>26</bitOffset>
  36633. <bitWidth>1</bitWidth>
  36634. <access>read-write</access>
  36635. <enumeratedValues>
  36636. <enumeratedValue>
  36637. <name>0</name>
  36638. <description>The Dual Edge Capture mode in this pair of channels is disabled.</description>
  36639. <value>#0</value>
  36640. </enumeratedValue>
  36641. <enumeratedValue>
  36642. <name>1</name>
  36643. <description>The Dual Edge Capture mode in this pair of channels is enabled.</description>
  36644. <value>#1</value>
  36645. </enumeratedValue>
  36646. </enumeratedValues>
  36647. </field>
  36648. <field>
  36649. <name>DECAP3</name>
  36650. <description>Dual Edge Capture Mode Captures For n = 6</description>
  36651. <bitOffset>27</bitOffset>
  36652. <bitWidth>1</bitWidth>
  36653. <access>read-write</access>
  36654. <enumeratedValues>
  36655. <enumeratedValue>
  36656. <name>0</name>
  36657. <description>The dual edge captures are inactive.</description>
  36658. <value>#0</value>
  36659. </enumeratedValue>
  36660. <enumeratedValue>
  36661. <name>1</name>
  36662. <description>The dual edge captures are active.</description>
  36663. <value>#1</value>
  36664. </enumeratedValue>
  36665. </enumeratedValues>
  36666. </field>
  36667. <field>
  36668. <name>DTEN3</name>
  36669. <description>Deadtime Enable For n = 6</description>
  36670. <bitOffset>28</bitOffset>
  36671. <bitWidth>1</bitWidth>
  36672. <access>read-write</access>
  36673. <enumeratedValues>
  36674. <enumeratedValue>
  36675. <name>0</name>
  36676. <description>The deadtime insertion in this pair of channels is disabled.</description>
  36677. <value>#0</value>
  36678. </enumeratedValue>
  36679. <enumeratedValue>
  36680. <name>1</name>
  36681. <description>The deadtime insertion in this pair of channels is enabled.</description>
  36682. <value>#1</value>
  36683. </enumeratedValue>
  36684. </enumeratedValues>
  36685. </field>
  36686. <field>
  36687. <name>SYNCEN3</name>
  36688. <description>Synchronization Enable For n = 6</description>
  36689. <bitOffset>29</bitOffset>
  36690. <bitWidth>1</bitWidth>
  36691. <access>read-write</access>
  36692. <enumeratedValues>
  36693. <enumeratedValue>
  36694. <name>0</name>
  36695. <description>The PWM synchronization in this pair of channels is disabled.</description>
  36696. <value>#0</value>
  36697. </enumeratedValue>
  36698. <enumeratedValue>
  36699. <name>1</name>
  36700. <description>The PWM synchronization in this pair of channels is enabled.</description>
  36701. <value>#1</value>
  36702. </enumeratedValue>
  36703. </enumeratedValues>
  36704. </field>
  36705. <field>
  36706. <name>FAULTEN3</name>
  36707. <description>Fault Control Enable For n = 6</description>
  36708. <bitOffset>30</bitOffset>
  36709. <bitWidth>1</bitWidth>
  36710. <access>read-write</access>
  36711. <enumeratedValues>
  36712. <enumeratedValue>
  36713. <name>0</name>
  36714. <description>The fault control in this pair of channels is disabled.</description>
  36715. <value>#0</value>
  36716. </enumeratedValue>
  36717. <enumeratedValue>
  36718. <name>1</name>
  36719. <description>The fault control in this pair of channels is enabled.</description>
  36720. <value>#1</value>
  36721. </enumeratedValue>
  36722. </enumeratedValues>
  36723. </field>
  36724. </fields>
  36725. </register>
  36726. <register>
  36727. <name>DEADTIME</name>
  36728. <description>Deadtime Insertion Control</description>
  36729. <addressOffset>0x68</addressOffset>
  36730. <size>32</size>
  36731. <access>read-write</access>
  36732. <resetValue>0</resetValue>
  36733. <resetMask>0xFFFFFFFF</resetMask>
  36734. <fields>
  36735. <field>
  36736. <name>DTVAL</name>
  36737. <description>Deadtime Value</description>
  36738. <bitOffset>0</bitOffset>
  36739. <bitWidth>6</bitWidth>
  36740. <access>read-write</access>
  36741. </field>
  36742. <field>
  36743. <name>DTPS</name>
  36744. <description>Deadtime Prescaler Value</description>
  36745. <bitOffset>6</bitOffset>
  36746. <bitWidth>2</bitWidth>
  36747. <access>read-write</access>
  36748. <enumeratedValues>
  36749. <enumeratedValue>
  36750. <name>0x</name>
  36751. <description>Divide the system clock by 1.</description>
  36752. <value>#0x</value>
  36753. </enumeratedValue>
  36754. <enumeratedValue>
  36755. <name>10</name>
  36756. <description>Divide the system clock by 4.</description>
  36757. <value>#10</value>
  36758. </enumeratedValue>
  36759. <enumeratedValue>
  36760. <name>11</name>
  36761. <description>Divide the system clock by 16.</description>
  36762. <value>#11</value>
  36763. </enumeratedValue>
  36764. </enumeratedValues>
  36765. </field>
  36766. </fields>
  36767. </register>
  36768. <register>
  36769. <name>EXTTRIG</name>
  36770. <description>FTM External Trigger</description>
  36771. <addressOffset>0x6C</addressOffset>
  36772. <size>32</size>
  36773. <access>read-write</access>
  36774. <resetValue>0</resetValue>
  36775. <resetMask>0xFFFFFFFF</resetMask>
  36776. <fields>
  36777. <field>
  36778. <name>CH2TRIG</name>
  36779. <description>Channel 2 Trigger Enable</description>
  36780. <bitOffset>0</bitOffset>
  36781. <bitWidth>1</bitWidth>
  36782. <access>read-write</access>
  36783. <enumeratedValues>
  36784. <enumeratedValue>
  36785. <name>0</name>
  36786. <description>The generation of the channel trigger is disabled.</description>
  36787. <value>#0</value>
  36788. </enumeratedValue>
  36789. <enumeratedValue>
  36790. <name>1</name>
  36791. <description>The generation of the channel trigger is enabled.</description>
  36792. <value>#1</value>
  36793. </enumeratedValue>
  36794. </enumeratedValues>
  36795. </field>
  36796. <field>
  36797. <name>CH3TRIG</name>
  36798. <description>Channel 3 Trigger Enable</description>
  36799. <bitOffset>1</bitOffset>
  36800. <bitWidth>1</bitWidth>
  36801. <access>read-write</access>
  36802. <enumeratedValues>
  36803. <enumeratedValue>
  36804. <name>0</name>
  36805. <description>The generation of the channel trigger is disabled.</description>
  36806. <value>#0</value>
  36807. </enumeratedValue>
  36808. <enumeratedValue>
  36809. <name>1</name>
  36810. <description>The generation of the channel trigger is enabled.</description>
  36811. <value>#1</value>
  36812. </enumeratedValue>
  36813. </enumeratedValues>
  36814. </field>
  36815. <field>
  36816. <name>CH4TRIG</name>
  36817. <description>Channel 4 Trigger Enable</description>
  36818. <bitOffset>2</bitOffset>
  36819. <bitWidth>1</bitWidth>
  36820. <access>read-write</access>
  36821. <enumeratedValues>
  36822. <enumeratedValue>
  36823. <name>0</name>
  36824. <description>The generation of the channel trigger is disabled.</description>
  36825. <value>#0</value>
  36826. </enumeratedValue>
  36827. <enumeratedValue>
  36828. <name>1</name>
  36829. <description>The generation of the channel trigger is enabled.</description>
  36830. <value>#1</value>
  36831. </enumeratedValue>
  36832. </enumeratedValues>
  36833. </field>
  36834. <field>
  36835. <name>CH5TRIG</name>
  36836. <description>Channel 5 Trigger Enable</description>
  36837. <bitOffset>3</bitOffset>
  36838. <bitWidth>1</bitWidth>
  36839. <access>read-write</access>
  36840. <enumeratedValues>
  36841. <enumeratedValue>
  36842. <name>0</name>
  36843. <description>The generation of the channel trigger is disabled.</description>
  36844. <value>#0</value>
  36845. </enumeratedValue>
  36846. <enumeratedValue>
  36847. <name>1</name>
  36848. <description>The generation of the channel trigger is enabled.</description>
  36849. <value>#1</value>
  36850. </enumeratedValue>
  36851. </enumeratedValues>
  36852. </field>
  36853. <field>
  36854. <name>CH0TRIG</name>
  36855. <description>Channel 0 Trigger Enable</description>
  36856. <bitOffset>4</bitOffset>
  36857. <bitWidth>1</bitWidth>
  36858. <access>read-write</access>
  36859. <enumeratedValues>
  36860. <enumeratedValue>
  36861. <name>0</name>
  36862. <description>The generation of the channel trigger is disabled.</description>
  36863. <value>#0</value>
  36864. </enumeratedValue>
  36865. <enumeratedValue>
  36866. <name>1</name>
  36867. <description>The generation of the channel trigger is enabled.</description>
  36868. <value>#1</value>
  36869. </enumeratedValue>
  36870. </enumeratedValues>
  36871. </field>
  36872. <field>
  36873. <name>CH1TRIG</name>
  36874. <description>Channel 1 Trigger Enable</description>
  36875. <bitOffset>5</bitOffset>
  36876. <bitWidth>1</bitWidth>
  36877. <access>read-write</access>
  36878. <enumeratedValues>
  36879. <enumeratedValue>
  36880. <name>0</name>
  36881. <description>The generation of the channel trigger is disabled.</description>
  36882. <value>#0</value>
  36883. </enumeratedValue>
  36884. <enumeratedValue>
  36885. <name>1</name>
  36886. <description>The generation of the channel trigger is enabled.</description>
  36887. <value>#1</value>
  36888. </enumeratedValue>
  36889. </enumeratedValues>
  36890. </field>
  36891. <field>
  36892. <name>INITTRIGEN</name>
  36893. <description>Initialization Trigger Enable</description>
  36894. <bitOffset>6</bitOffset>
  36895. <bitWidth>1</bitWidth>
  36896. <access>read-write</access>
  36897. <enumeratedValues>
  36898. <enumeratedValue>
  36899. <name>0</name>
  36900. <description>The generation of initialization trigger is disabled.</description>
  36901. <value>#0</value>
  36902. </enumeratedValue>
  36903. <enumeratedValue>
  36904. <name>1</name>
  36905. <description>The generation of initialization trigger is enabled.</description>
  36906. <value>#1</value>
  36907. </enumeratedValue>
  36908. </enumeratedValues>
  36909. </field>
  36910. <field>
  36911. <name>TRIGF</name>
  36912. <description>Channel Trigger Flag</description>
  36913. <bitOffset>7</bitOffset>
  36914. <bitWidth>1</bitWidth>
  36915. <access>read-only</access>
  36916. <enumeratedValues>
  36917. <enumeratedValue>
  36918. <name>0</name>
  36919. <description>No channel trigger was generated.</description>
  36920. <value>#0</value>
  36921. </enumeratedValue>
  36922. <enumeratedValue>
  36923. <name>1</name>
  36924. <description>A channel trigger was generated.</description>
  36925. <value>#1</value>
  36926. </enumeratedValue>
  36927. </enumeratedValues>
  36928. </field>
  36929. </fields>
  36930. </register>
  36931. <register>
  36932. <name>POL</name>
  36933. <description>Channels Polarity</description>
  36934. <addressOffset>0x70</addressOffset>
  36935. <size>32</size>
  36936. <access>read-write</access>
  36937. <resetValue>0</resetValue>
  36938. <resetMask>0xFFFFFFFF</resetMask>
  36939. <fields>
  36940. <field>
  36941. <name>POL0</name>
  36942. <description>Channel 0 Polarity</description>
  36943. <bitOffset>0</bitOffset>
  36944. <bitWidth>1</bitWidth>
  36945. <access>read-write</access>
  36946. <enumeratedValues>
  36947. <enumeratedValue>
  36948. <name>0</name>
  36949. <description>The channel polarity is active high.</description>
  36950. <value>#0</value>
  36951. </enumeratedValue>
  36952. <enumeratedValue>
  36953. <name>1</name>
  36954. <description>The channel polarity is active low.</description>
  36955. <value>#1</value>
  36956. </enumeratedValue>
  36957. </enumeratedValues>
  36958. </field>
  36959. <field>
  36960. <name>POL1</name>
  36961. <description>Channel 1 Polarity</description>
  36962. <bitOffset>1</bitOffset>
  36963. <bitWidth>1</bitWidth>
  36964. <access>read-write</access>
  36965. <enumeratedValues>
  36966. <enumeratedValue>
  36967. <name>0</name>
  36968. <description>The channel polarity is active high.</description>
  36969. <value>#0</value>
  36970. </enumeratedValue>
  36971. <enumeratedValue>
  36972. <name>1</name>
  36973. <description>The channel polarity is active low.</description>
  36974. <value>#1</value>
  36975. </enumeratedValue>
  36976. </enumeratedValues>
  36977. </field>
  36978. <field>
  36979. <name>POL2</name>
  36980. <description>Channel 2 Polarity</description>
  36981. <bitOffset>2</bitOffset>
  36982. <bitWidth>1</bitWidth>
  36983. <access>read-write</access>
  36984. <enumeratedValues>
  36985. <enumeratedValue>
  36986. <name>0</name>
  36987. <description>The channel polarity is active high.</description>
  36988. <value>#0</value>
  36989. </enumeratedValue>
  36990. <enumeratedValue>
  36991. <name>1</name>
  36992. <description>The channel polarity is active low.</description>
  36993. <value>#1</value>
  36994. </enumeratedValue>
  36995. </enumeratedValues>
  36996. </field>
  36997. <field>
  36998. <name>POL3</name>
  36999. <description>Channel 3 Polarity</description>
  37000. <bitOffset>3</bitOffset>
  37001. <bitWidth>1</bitWidth>
  37002. <access>read-write</access>
  37003. <enumeratedValues>
  37004. <enumeratedValue>
  37005. <name>0</name>
  37006. <description>The channel polarity is active high.</description>
  37007. <value>#0</value>
  37008. </enumeratedValue>
  37009. <enumeratedValue>
  37010. <name>1</name>
  37011. <description>The channel polarity is active low.</description>
  37012. <value>#1</value>
  37013. </enumeratedValue>
  37014. </enumeratedValues>
  37015. </field>
  37016. <field>
  37017. <name>POL4</name>
  37018. <description>Channel 4 Polarity</description>
  37019. <bitOffset>4</bitOffset>
  37020. <bitWidth>1</bitWidth>
  37021. <access>read-write</access>
  37022. <enumeratedValues>
  37023. <enumeratedValue>
  37024. <name>0</name>
  37025. <description>The channel polarity is active high.</description>
  37026. <value>#0</value>
  37027. </enumeratedValue>
  37028. <enumeratedValue>
  37029. <name>1</name>
  37030. <description>The channel polarity is active low.</description>
  37031. <value>#1</value>
  37032. </enumeratedValue>
  37033. </enumeratedValues>
  37034. </field>
  37035. <field>
  37036. <name>POL5</name>
  37037. <description>Channel 5 Polarity</description>
  37038. <bitOffset>5</bitOffset>
  37039. <bitWidth>1</bitWidth>
  37040. <access>read-write</access>
  37041. <enumeratedValues>
  37042. <enumeratedValue>
  37043. <name>0</name>
  37044. <description>The channel polarity is active high.</description>
  37045. <value>#0</value>
  37046. </enumeratedValue>
  37047. <enumeratedValue>
  37048. <name>1</name>
  37049. <description>The channel polarity is active low.</description>
  37050. <value>#1</value>
  37051. </enumeratedValue>
  37052. </enumeratedValues>
  37053. </field>
  37054. <field>
  37055. <name>POL6</name>
  37056. <description>Channel 6 Polarity</description>
  37057. <bitOffset>6</bitOffset>
  37058. <bitWidth>1</bitWidth>
  37059. <access>read-write</access>
  37060. <enumeratedValues>
  37061. <enumeratedValue>
  37062. <name>0</name>
  37063. <description>The channel polarity is active high.</description>
  37064. <value>#0</value>
  37065. </enumeratedValue>
  37066. <enumeratedValue>
  37067. <name>1</name>
  37068. <description>The channel polarity is active low.</description>
  37069. <value>#1</value>
  37070. </enumeratedValue>
  37071. </enumeratedValues>
  37072. </field>
  37073. <field>
  37074. <name>POL7</name>
  37075. <description>Channel 7 Polarity</description>
  37076. <bitOffset>7</bitOffset>
  37077. <bitWidth>1</bitWidth>
  37078. <access>read-write</access>
  37079. <enumeratedValues>
  37080. <enumeratedValue>
  37081. <name>0</name>
  37082. <description>The channel polarity is active high.</description>
  37083. <value>#0</value>
  37084. </enumeratedValue>
  37085. <enumeratedValue>
  37086. <name>1</name>
  37087. <description>The channel polarity is active low.</description>
  37088. <value>#1</value>
  37089. </enumeratedValue>
  37090. </enumeratedValues>
  37091. </field>
  37092. </fields>
  37093. </register>
  37094. <register>
  37095. <name>FMS</name>
  37096. <description>Fault Mode Status</description>
  37097. <addressOffset>0x74</addressOffset>
  37098. <size>32</size>
  37099. <access>read-write</access>
  37100. <resetValue>0</resetValue>
  37101. <resetMask>0xFFFFFFFF</resetMask>
  37102. <fields>
  37103. <field>
  37104. <name>FAULTF0</name>
  37105. <description>Fault Detection Flag 0</description>
  37106. <bitOffset>0</bitOffset>
  37107. <bitWidth>1</bitWidth>
  37108. <access>read-only</access>
  37109. <enumeratedValues>
  37110. <enumeratedValue>
  37111. <name>0</name>
  37112. <description>No fault condition was detected at the fault input.</description>
  37113. <value>#0</value>
  37114. </enumeratedValue>
  37115. <enumeratedValue>
  37116. <name>1</name>
  37117. <description>A fault condition was detected at the fault input.</description>
  37118. <value>#1</value>
  37119. </enumeratedValue>
  37120. </enumeratedValues>
  37121. </field>
  37122. <field>
  37123. <name>FAULTF1</name>
  37124. <description>Fault Detection Flag 1</description>
  37125. <bitOffset>1</bitOffset>
  37126. <bitWidth>1</bitWidth>
  37127. <access>read-only</access>
  37128. <enumeratedValues>
  37129. <enumeratedValue>
  37130. <name>0</name>
  37131. <description>No fault condition was detected at the fault input.</description>
  37132. <value>#0</value>
  37133. </enumeratedValue>
  37134. <enumeratedValue>
  37135. <name>1</name>
  37136. <description>A fault condition was detected at the fault input.</description>
  37137. <value>#1</value>
  37138. </enumeratedValue>
  37139. </enumeratedValues>
  37140. </field>
  37141. <field>
  37142. <name>FAULTF2</name>
  37143. <description>Fault Detection Flag 2</description>
  37144. <bitOffset>2</bitOffset>
  37145. <bitWidth>1</bitWidth>
  37146. <access>read-only</access>
  37147. <enumeratedValues>
  37148. <enumeratedValue>
  37149. <name>0</name>
  37150. <description>No fault condition was detected at the fault input.</description>
  37151. <value>#0</value>
  37152. </enumeratedValue>
  37153. <enumeratedValue>
  37154. <name>1</name>
  37155. <description>A fault condition was detected at the fault input.</description>
  37156. <value>#1</value>
  37157. </enumeratedValue>
  37158. </enumeratedValues>
  37159. </field>
  37160. <field>
  37161. <name>FAULTF3</name>
  37162. <description>Fault Detection Flag 3</description>
  37163. <bitOffset>3</bitOffset>
  37164. <bitWidth>1</bitWidth>
  37165. <access>read-only</access>
  37166. <enumeratedValues>
  37167. <enumeratedValue>
  37168. <name>0</name>
  37169. <description>No fault condition was detected at the fault input.</description>
  37170. <value>#0</value>
  37171. </enumeratedValue>
  37172. <enumeratedValue>
  37173. <name>1</name>
  37174. <description>A fault condition was detected at the fault input.</description>
  37175. <value>#1</value>
  37176. </enumeratedValue>
  37177. </enumeratedValues>
  37178. </field>
  37179. <field>
  37180. <name>FAULTIN</name>
  37181. <description>Fault Inputs</description>
  37182. <bitOffset>5</bitOffset>
  37183. <bitWidth>1</bitWidth>
  37184. <access>read-only</access>
  37185. <enumeratedValues>
  37186. <enumeratedValue>
  37187. <name>0</name>
  37188. <description>The logic OR of the enabled fault inputs is 0.</description>
  37189. <value>#0</value>
  37190. </enumeratedValue>
  37191. <enumeratedValue>
  37192. <name>1</name>
  37193. <description>The logic OR of the enabled fault inputs is 1.</description>
  37194. <value>#1</value>
  37195. </enumeratedValue>
  37196. </enumeratedValues>
  37197. </field>
  37198. <field>
  37199. <name>WPEN</name>
  37200. <description>Write Protection Enable</description>
  37201. <bitOffset>6</bitOffset>
  37202. <bitWidth>1</bitWidth>
  37203. <access>read-write</access>
  37204. <enumeratedValues>
  37205. <enumeratedValue>
  37206. <name>0</name>
  37207. <description>Write protection is disabled. Write protected bits can be written.</description>
  37208. <value>#0</value>
  37209. </enumeratedValue>
  37210. <enumeratedValue>
  37211. <name>1</name>
  37212. <description>Write protection is enabled. Write protected bits cannot be written.</description>
  37213. <value>#1</value>
  37214. </enumeratedValue>
  37215. </enumeratedValues>
  37216. </field>
  37217. <field>
  37218. <name>FAULTF</name>
  37219. <description>Fault Detection Flag</description>
  37220. <bitOffset>7</bitOffset>
  37221. <bitWidth>1</bitWidth>
  37222. <access>read-only</access>
  37223. <enumeratedValues>
  37224. <enumeratedValue>
  37225. <name>0</name>
  37226. <description>No fault condition was detected.</description>
  37227. <value>#0</value>
  37228. </enumeratedValue>
  37229. <enumeratedValue>
  37230. <name>1</name>
  37231. <description>A fault condition was detected.</description>
  37232. <value>#1</value>
  37233. </enumeratedValue>
  37234. </enumeratedValues>
  37235. </field>
  37236. </fields>
  37237. </register>
  37238. <register>
  37239. <name>FILTER</name>
  37240. <description>Input Capture Filter Control</description>
  37241. <addressOffset>0x78</addressOffset>
  37242. <size>32</size>
  37243. <access>read-write</access>
  37244. <resetValue>0</resetValue>
  37245. <resetMask>0xFFFFFFFF</resetMask>
  37246. <fields>
  37247. <field>
  37248. <name>CH0FVAL</name>
  37249. <description>Channel 0 Input Filter</description>
  37250. <bitOffset>0</bitOffset>
  37251. <bitWidth>4</bitWidth>
  37252. <access>read-write</access>
  37253. </field>
  37254. <field>
  37255. <name>CH1FVAL</name>
  37256. <description>Channel 1 Input Filter</description>
  37257. <bitOffset>4</bitOffset>
  37258. <bitWidth>4</bitWidth>
  37259. <access>read-write</access>
  37260. </field>
  37261. <field>
  37262. <name>CH2FVAL</name>
  37263. <description>Channel 2 Input Filter</description>
  37264. <bitOffset>8</bitOffset>
  37265. <bitWidth>4</bitWidth>
  37266. <access>read-write</access>
  37267. </field>
  37268. <field>
  37269. <name>CH3FVAL</name>
  37270. <description>Channel 3 Input Filter</description>
  37271. <bitOffset>12</bitOffset>
  37272. <bitWidth>4</bitWidth>
  37273. <access>read-write</access>
  37274. </field>
  37275. </fields>
  37276. </register>
  37277. <register>
  37278. <name>FLTCTRL</name>
  37279. <description>Fault Control</description>
  37280. <addressOffset>0x7C</addressOffset>
  37281. <size>32</size>
  37282. <access>read-write</access>
  37283. <resetValue>0</resetValue>
  37284. <resetMask>0xFFFFFFFF</resetMask>
  37285. <fields>
  37286. <field>
  37287. <name>FAULT0EN</name>
  37288. <description>Fault Input 0 Enable</description>
  37289. <bitOffset>0</bitOffset>
  37290. <bitWidth>1</bitWidth>
  37291. <access>read-write</access>
  37292. <enumeratedValues>
  37293. <enumeratedValue>
  37294. <name>0</name>
  37295. <description>Fault input is disabled.</description>
  37296. <value>#0</value>
  37297. </enumeratedValue>
  37298. <enumeratedValue>
  37299. <name>1</name>
  37300. <description>Fault input is enabled.</description>
  37301. <value>#1</value>
  37302. </enumeratedValue>
  37303. </enumeratedValues>
  37304. </field>
  37305. <field>
  37306. <name>FAULT1EN</name>
  37307. <description>Fault Input 1 Enable</description>
  37308. <bitOffset>1</bitOffset>
  37309. <bitWidth>1</bitWidth>
  37310. <access>read-write</access>
  37311. <enumeratedValues>
  37312. <enumeratedValue>
  37313. <name>0</name>
  37314. <description>Fault input is disabled.</description>
  37315. <value>#0</value>
  37316. </enumeratedValue>
  37317. <enumeratedValue>
  37318. <name>1</name>
  37319. <description>Fault input is enabled.</description>
  37320. <value>#1</value>
  37321. </enumeratedValue>
  37322. </enumeratedValues>
  37323. </field>
  37324. <field>
  37325. <name>FAULT2EN</name>
  37326. <description>Fault Input 2 Enable</description>
  37327. <bitOffset>2</bitOffset>
  37328. <bitWidth>1</bitWidth>
  37329. <access>read-write</access>
  37330. <enumeratedValues>
  37331. <enumeratedValue>
  37332. <name>0</name>
  37333. <description>Fault input is disabled.</description>
  37334. <value>#0</value>
  37335. </enumeratedValue>
  37336. <enumeratedValue>
  37337. <name>1</name>
  37338. <description>Fault input is enabled.</description>
  37339. <value>#1</value>
  37340. </enumeratedValue>
  37341. </enumeratedValues>
  37342. </field>
  37343. <field>
  37344. <name>FAULT3EN</name>
  37345. <description>Fault Input 3 Enable</description>
  37346. <bitOffset>3</bitOffset>
  37347. <bitWidth>1</bitWidth>
  37348. <access>read-write</access>
  37349. <enumeratedValues>
  37350. <enumeratedValue>
  37351. <name>0</name>
  37352. <description>Fault input is disabled.</description>
  37353. <value>#0</value>
  37354. </enumeratedValue>
  37355. <enumeratedValue>
  37356. <name>1</name>
  37357. <description>Fault input is enabled.</description>
  37358. <value>#1</value>
  37359. </enumeratedValue>
  37360. </enumeratedValues>
  37361. </field>
  37362. <field>
  37363. <name>FFLTR0EN</name>
  37364. <description>Fault Input 0 Filter Enable</description>
  37365. <bitOffset>4</bitOffset>
  37366. <bitWidth>1</bitWidth>
  37367. <access>read-write</access>
  37368. <enumeratedValues>
  37369. <enumeratedValue>
  37370. <name>0</name>
  37371. <description>Fault input filter is disabled.</description>
  37372. <value>#0</value>
  37373. </enumeratedValue>
  37374. <enumeratedValue>
  37375. <name>1</name>
  37376. <description>Fault input filter is enabled.</description>
  37377. <value>#1</value>
  37378. </enumeratedValue>
  37379. </enumeratedValues>
  37380. </field>
  37381. <field>
  37382. <name>FFLTR1EN</name>
  37383. <description>Fault Input 1 Filter Enable</description>
  37384. <bitOffset>5</bitOffset>
  37385. <bitWidth>1</bitWidth>
  37386. <access>read-write</access>
  37387. <enumeratedValues>
  37388. <enumeratedValue>
  37389. <name>0</name>
  37390. <description>Fault input filter is disabled.</description>
  37391. <value>#0</value>
  37392. </enumeratedValue>
  37393. <enumeratedValue>
  37394. <name>1</name>
  37395. <description>Fault input filter is enabled.</description>
  37396. <value>#1</value>
  37397. </enumeratedValue>
  37398. </enumeratedValues>
  37399. </field>
  37400. <field>
  37401. <name>FFLTR2EN</name>
  37402. <description>Fault Input 2 Filter Enable</description>
  37403. <bitOffset>6</bitOffset>
  37404. <bitWidth>1</bitWidth>
  37405. <access>read-write</access>
  37406. <enumeratedValues>
  37407. <enumeratedValue>
  37408. <name>0</name>
  37409. <description>Fault input filter is disabled.</description>
  37410. <value>#0</value>
  37411. </enumeratedValue>
  37412. <enumeratedValue>
  37413. <name>1</name>
  37414. <description>Fault input filter is enabled.</description>
  37415. <value>#1</value>
  37416. </enumeratedValue>
  37417. </enumeratedValues>
  37418. </field>
  37419. <field>
  37420. <name>FFLTR3EN</name>
  37421. <description>Fault Input 3 Filter Enable</description>
  37422. <bitOffset>7</bitOffset>
  37423. <bitWidth>1</bitWidth>
  37424. <access>read-write</access>
  37425. <enumeratedValues>
  37426. <enumeratedValue>
  37427. <name>0</name>
  37428. <description>Fault input filter is disabled.</description>
  37429. <value>#0</value>
  37430. </enumeratedValue>
  37431. <enumeratedValue>
  37432. <name>1</name>
  37433. <description>Fault input filter is enabled.</description>
  37434. <value>#1</value>
  37435. </enumeratedValue>
  37436. </enumeratedValues>
  37437. </field>
  37438. <field>
  37439. <name>FFVAL</name>
  37440. <description>Fault Input Filter</description>
  37441. <bitOffset>8</bitOffset>
  37442. <bitWidth>4</bitWidth>
  37443. <access>read-write</access>
  37444. </field>
  37445. </fields>
  37446. </register>
  37447. <register>
  37448. <name>QDCTRL</name>
  37449. <description>Quadrature Decoder Control And Status</description>
  37450. <addressOffset>0x80</addressOffset>
  37451. <size>32</size>
  37452. <access>read-write</access>
  37453. <resetValue>0</resetValue>
  37454. <resetMask>0xFFFFFFFF</resetMask>
  37455. <fields>
  37456. <field>
  37457. <name>QUADEN</name>
  37458. <description>Quadrature Decoder Mode Enable</description>
  37459. <bitOffset>0</bitOffset>
  37460. <bitWidth>1</bitWidth>
  37461. <access>read-write</access>
  37462. <enumeratedValues>
  37463. <enumeratedValue>
  37464. <name>0</name>
  37465. <description>Quadrature Decoder mode is disabled.</description>
  37466. <value>#0</value>
  37467. </enumeratedValue>
  37468. <enumeratedValue>
  37469. <name>1</name>
  37470. <description>Quadrature Decoder mode is enabled.</description>
  37471. <value>#1</value>
  37472. </enumeratedValue>
  37473. </enumeratedValues>
  37474. </field>
  37475. <field>
  37476. <name>TOFDIR</name>
  37477. <description>Timer Overflow Direction In Quadrature Decoder Mode</description>
  37478. <bitOffset>1</bitOffset>
  37479. <bitWidth>1</bitWidth>
  37480. <access>read-only</access>
  37481. <enumeratedValues>
  37482. <enumeratedValue>
  37483. <name>0</name>
  37484. <description>TOF bit was set on the bottom of counting. There was an FTM counter decrement and FTM counter changes from its minimum value (CNTIN register) to its maximum value (MOD register).</description>
  37485. <value>#0</value>
  37486. </enumeratedValue>
  37487. <enumeratedValue>
  37488. <name>1</name>
  37489. <description>TOF bit was set on the top of counting. There was an FTM counter increment and FTM counter changes from its maximum value (MOD register) to its minimum value (CNTIN register).</description>
  37490. <value>#1</value>
  37491. </enumeratedValue>
  37492. </enumeratedValues>
  37493. </field>
  37494. <field>
  37495. <name>QUADIR</name>
  37496. <description>FTM Counter Direction In Quadrature Decoder Mode</description>
  37497. <bitOffset>2</bitOffset>
  37498. <bitWidth>1</bitWidth>
  37499. <access>read-only</access>
  37500. <enumeratedValues>
  37501. <enumeratedValue>
  37502. <name>0</name>
  37503. <description>Counting direction is decreasing (FTM counter decrement).</description>
  37504. <value>#0</value>
  37505. </enumeratedValue>
  37506. <enumeratedValue>
  37507. <name>1</name>
  37508. <description>Counting direction is increasing (FTM counter increment).</description>
  37509. <value>#1</value>
  37510. </enumeratedValue>
  37511. </enumeratedValues>
  37512. </field>
  37513. <field>
  37514. <name>QUADMODE</name>
  37515. <description>Quadrature Decoder Mode</description>
  37516. <bitOffset>3</bitOffset>
  37517. <bitWidth>1</bitWidth>
  37518. <access>read-write</access>
  37519. <enumeratedValues>
  37520. <enumeratedValue>
  37521. <name>0</name>
  37522. <description>Phase A and phase B encoding mode.</description>
  37523. <value>#0</value>
  37524. </enumeratedValue>
  37525. <enumeratedValue>
  37526. <name>1</name>
  37527. <description>Count and direction encoding mode.</description>
  37528. <value>#1</value>
  37529. </enumeratedValue>
  37530. </enumeratedValues>
  37531. </field>
  37532. <field>
  37533. <name>PHBPOL</name>
  37534. <description>Phase B Input Polarity</description>
  37535. <bitOffset>4</bitOffset>
  37536. <bitWidth>1</bitWidth>
  37537. <access>read-write</access>
  37538. <enumeratedValues>
  37539. <enumeratedValue>
  37540. <name>0</name>
  37541. <description>Normal polarity. Phase B input signal is not inverted before identifying the rising and falling edges of this signal.</description>
  37542. <value>#0</value>
  37543. </enumeratedValue>
  37544. <enumeratedValue>
  37545. <name>1</name>
  37546. <description>Inverted polarity. Phase B input signal is inverted before identifying the rising and falling edges of this signal.</description>
  37547. <value>#1</value>
  37548. </enumeratedValue>
  37549. </enumeratedValues>
  37550. </field>
  37551. <field>
  37552. <name>PHAPOL</name>
  37553. <description>Phase A Input Polarity</description>
  37554. <bitOffset>5</bitOffset>
  37555. <bitWidth>1</bitWidth>
  37556. <access>read-write</access>
  37557. <enumeratedValues>
  37558. <enumeratedValue>
  37559. <name>0</name>
  37560. <description>Normal polarity. Phase A input signal is not inverted before identifying the rising and falling edges of this signal.</description>
  37561. <value>#0</value>
  37562. </enumeratedValue>
  37563. <enumeratedValue>
  37564. <name>1</name>
  37565. <description>Inverted polarity. Phase A input signal is inverted before identifying the rising and falling edges of this signal.</description>
  37566. <value>#1</value>
  37567. </enumeratedValue>
  37568. </enumeratedValues>
  37569. </field>
  37570. <field>
  37571. <name>PHBFLTREN</name>
  37572. <description>Phase B Input Filter Enable</description>
  37573. <bitOffset>6</bitOffset>
  37574. <bitWidth>1</bitWidth>
  37575. <access>read-write</access>
  37576. <enumeratedValues>
  37577. <enumeratedValue>
  37578. <name>0</name>
  37579. <description>Phase B input filter is disabled.</description>
  37580. <value>#0</value>
  37581. </enumeratedValue>
  37582. <enumeratedValue>
  37583. <name>1</name>
  37584. <description>Phase B input filter is enabled.</description>
  37585. <value>#1</value>
  37586. </enumeratedValue>
  37587. </enumeratedValues>
  37588. </field>
  37589. <field>
  37590. <name>PHAFLTREN</name>
  37591. <description>Phase A Input Filter Enable</description>
  37592. <bitOffset>7</bitOffset>
  37593. <bitWidth>1</bitWidth>
  37594. <access>read-write</access>
  37595. <enumeratedValues>
  37596. <enumeratedValue>
  37597. <name>0</name>
  37598. <description>Phase A input filter is disabled.</description>
  37599. <value>#0</value>
  37600. </enumeratedValue>
  37601. <enumeratedValue>
  37602. <name>1</name>
  37603. <description>Phase A input filter is enabled.</description>
  37604. <value>#1</value>
  37605. </enumeratedValue>
  37606. </enumeratedValues>
  37607. </field>
  37608. </fields>
  37609. </register>
  37610. <register>
  37611. <name>CONF</name>
  37612. <description>Configuration</description>
  37613. <addressOffset>0x84</addressOffset>
  37614. <size>32</size>
  37615. <access>read-write</access>
  37616. <resetValue>0</resetValue>
  37617. <resetMask>0xFFFFFFFF</resetMask>
  37618. <fields>
  37619. <field>
  37620. <name>NUMTOF</name>
  37621. <description>TOF Frequency</description>
  37622. <bitOffset>0</bitOffset>
  37623. <bitWidth>5</bitWidth>
  37624. <access>read-write</access>
  37625. </field>
  37626. <field>
  37627. <name>BDMMODE</name>
  37628. <description>BDM Mode</description>
  37629. <bitOffset>6</bitOffset>
  37630. <bitWidth>2</bitWidth>
  37631. <access>read-write</access>
  37632. </field>
  37633. <field>
  37634. <name>GTBEEN</name>
  37635. <description>Global Time Base Enable</description>
  37636. <bitOffset>9</bitOffset>
  37637. <bitWidth>1</bitWidth>
  37638. <access>read-write</access>
  37639. <enumeratedValues>
  37640. <enumeratedValue>
  37641. <name>0</name>
  37642. <description>Use of an external global time base is disabled.</description>
  37643. <value>#0</value>
  37644. </enumeratedValue>
  37645. <enumeratedValue>
  37646. <name>1</name>
  37647. <description>Use of an external global time base is enabled.</description>
  37648. <value>#1</value>
  37649. </enumeratedValue>
  37650. </enumeratedValues>
  37651. </field>
  37652. <field>
  37653. <name>GTBEOUT</name>
  37654. <description>Global Time Base Output</description>
  37655. <bitOffset>10</bitOffset>
  37656. <bitWidth>1</bitWidth>
  37657. <access>read-write</access>
  37658. <enumeratedValues>
  37659. <enumeratedValue>
  37660. <name>0</name>
  37661. <description>A global time base signal generation is disabled.</description>
  37662. <value>#0</value>
  37663. </enumeratedValue>
  37664. <enumeratedValue>
  37665. <name>1</name>
  37666. <description>A global time base signal generation is enabled.</description>
  37667. <value>#1</value>
  37668. </enumeratedValue>
  37669. </enumeratedValues>
  37670. </field>
  37671. </fields>
  37672. </register>
  37673. <register>
  37674. <name>FLTPOL</name>
  37675. <description>FTM Fault Input Polarity</description>
  37676. <addressOffset>0x88</addressOffset>
  37677. <size>32</size>
  37678. <access>read-write</access>
  37679. <resetValue>0</resetValue>
  37680. <resetMask>0xFFFFFFFF</resetMask>
  37681. <fields>
  37682. <field>
  37683. <name>FLT0POL</name>
  37684. <description>Fault Input 0 Polarity</description>
  37685. <bitOffset>0</bitOffset>
  37686. <bitWidth>1</bitWidth>
  37687. <access>read-write</access>
  37688. <enumeratedValues>
  37689. <enumeratedValue>
  37690. <name>0</name>
  37691. <description>The fault input polarity is active high. A 1 at the fault input indicates a fault.</description>
  37692. <value>#0</value>
  37693. </enumeratedValue>
  37694. <enumeratedValue>
  37695. <name>1</name>
  37696. <description>The fault input polarity is active low. A 0 at the fault input indicates a fault.</description>
  37697. <value>#1</value>
  37698. </enumeratedValue>
  37699. </enumeratedValues>
  37700. </field>
  37701. <field>
  37702. <name>FLT1POL</name>
  37703. <description>Fault Input 1 Polarity</description>
  37704. <bitOffset>1</bitOffset>
  37705. <bitWidth>1</bitWidth>
  37706. <access>read-write</access>
  37707. <enumeratedValues>
  37708. <enumeratedValue>
  37709. <name>0</name>
  37710. <description>The fault input polarity is active high. A 1 at the fault input indicates a fault.</description>
  37711. <value>#0</value>
  37712. </enumeratedValue>
  37713. <enumeratedValue>
  37714. <name>1</name>
  37715. <description>The fault input polarity is active low. A 0 at the fault input indicates a fault.</description>
  37716. <value>#1</value>
  37717. </enumeratedValue>
  37718. </enumeratedValues>
  37719. </field>
  37720. <field>
  37721. <name>FLT2POL</name>
  37722. <description>Fault Input 2 Polarity</description>
  37723. <bitOffset>2</bitOffset>
  37724. <bitWidth>1</bitWidth>
  37725. <access>read-write</access>
  37726. <enumeratedValues>
  37727. <enumeratedValue>
  37728. <name>0</name>
  37729. <description>The fault input polarity is active high. A 1 at the fault input indicates a fault.</description>
  37730. <value>#0</value>
  37731. </enumeratedValue>
  37732. <enumeratedValue>
  37733. <name>1</name>
  37734. <description>The fault input polarity is active low. A 0 at the fault input indicates a fault.</description>
  37735. <value>#1</value>
  37736. </enumeratedValue>
  37737. </enumeratedValues>
  37738. </field>
  37739. <field>
  37740. <name>FLT3POL</name>
  37741. <description>Fault Input 3 Polarity</description>
  37742. <bitOffset>3</bitOffset>
  37743. <bitWidth>1</bitWidth>
  37744. <access>read-write</access>
  37745. <enumeratedValues>
  37746. <enumeratedValue>
  37747. <name>0</name>
  37748. <description>The fault input polarity is active high. A 1 at the fault input indicates a fault.</description>
  37749. <value>#0</value>
  37750. </enumeratedValue>
  37751. <enumeratedValue>
  37752. <name>1</name>
  37753. <description>The fault input polarity is active low. A 0 at the fault input indicates a fault.</description>
  37754. <value>#1</value>
  37755. </enumeratedValue>
  37756. </enumeratedValues>
  37757. </field>
  37758. </fields>
  37759. </register>
  37760. <register>
  37761. <name>SYNCONF</name>
  37762. <description>Synchronization Configuration</description>
  37763. <addressOffset>0x8C</addressOffset>
  37764. <size>32</size>
  37765. <access>read-write</access>
  37766. <resetValue>0</resetValue>
  37767. <resetMask>0xFFFFFFFF</resetMask>
  37768. <fields>
  37769. <field>
  37770. <name>HWTRIGMODE</name>
  37771. <description>Hardware Trigger Mode</description>
  37772. <bitOffset>0</bitOffset>
  37773. <bitWidth>1</bitWidth>
  37774. <access>read-write</access>
  37775. <enumeratedValues>
  37776. <enumeratedValue>
  37777. <name>0</name>
  37778. <description>FTM clears the TRIGj bit when the hardware trigger j is detected, where j = 0, 1,2.</description>
  37779. <value>#0</value>
  37780. </enumeratedValue>
  37781. <enumeratedValue>
  37782. <name>1</name>
  37783. <description>FTM does not clear the TRIGj bit when the hardware trigger j is detected, where j = 0, 1,2.</description>
  37784. <value>#1</value>
  37785. </enumeratedValue>
  37786. </enumeratedValues>
  37787. </field>
  37788. <field>
  37789. <name>CNTINC</name>
  37790. <description>CNTIN Register Synchronization</description>
  37791. <bitOffset>2</bitOffset>
  37792. <bitWidth>1</bitWidth>
  37793. <access>read-write</access>
  37794. <enumeratedValues>
  37795. <enumeratedValue>
  37796. <name>0</name>
  37797. <description>CNTIN register is updated with its buffer value at all rising edges of system clock.</description>
  37798. <value>#0</value>
  37799. </enumeratedValue>
  37800. <enumeratedValue>
  37801. <name>1</name>
  37802. <description>CNTIN register is updated with its buffer value by the PWM synchronization.</description>
  37803. <value>#1</value>
  37804. </enumeratedValue>
  37805. </enumeratedValues>
  37806. </field>
  37807. <field>
  37808. <name>INVC</name>
  37809. <description>INVCTRL Register Synchronization</description>
  37810. <bitOffset>4</bitOffset>
  37811. <bitWidth>1</bitWidth>
  37812. <access>read-write</access>
  37813. <enumeratedValues>
  37814. <enumeratedValue>
  37815. <name>0</name>
  37816. <description>INVCTRL register is updated with its buffer value at all rising edges of system clock.</description>
  37817. <value>#0</value>
  37818. </enumeratedValue>
  37819. <enumeratedValue>
  37820. <name>1</name>
  37821. <description>INVCTRL register is updated with its buffer value by the PWM synchronization.</description>
  37822. <value>#1</value>
  37823. </enumeratedValue>
  37824. </enumeratedValues>
  37825. </field>
  37826. <field>
  37827. <name>SWOC</name>
  37828. <description>SWOCTRL Register Synchronization</description>
  37829. <bitOffset>5</bitOffset>
  37830. <bitWidth>1</bitWidth>
  37831. <access>read-write</access>
  37832. <enumeratedValues>
  37833. <enumeratedValue>
  37834. <name>0</name>
  37835. <description>SWOCTRL register is updated with its buffer value at all rising edges of system clock.</description>
  37836. <value>#0</value>
  37837. </enumeratedValue>
  37838. <enumeratedValue>
  37839. <name>1</name>
  37840. <description>SWOCTRL register is updated with its buffer value by the PWM synchronization.</description>
  37841. <value>#1</value>
  37842. </enumeratedValue>
  37843. </enumeratedValues>
  37844. </field>
  37845. <field>
  37846. <name>SYNCMODE</name>
  37847. <description>Synchronization Mode</description>
  37848. <bitOffset>7</bitOffset>
  37849. <bitWidth>1</bitWidth>
  37850. <access>read-write</access>
  37851. <enumeratedValues>
  37852. <enumeratedValue>
  37853. <name>0</name>
  37854. <description>Legacy PWM synchronization is selected.</description>
  37855. <value>#0</value>
  37856. </enumeratedValue>
  37857. <enumeratedValue>
  37858. <name>1</name>
  37859. <description>Enhanced PWM synchronization is selected.</description>
  37860. <value>#1</value>
  37861. </enumeratedValue>
  37862. </enumeratedValues>
  37863. </field>
  37864. <field>
  37865. <name>SWRSTCNT</name>
  37866. <description>FTM counter synchronization is activated by the software trigger.</description>
  37867. <bitOffset>8</bitOffset>
  37868. <bitWidth>1</bitWidth>
  37869. <access>read-write</access>
  37870. <enumeratedValues>
  37871. <enumeratedValue>
  37872. <name>0</name>
  37873. <description>The software trigger does not activate the FTM counter synchronization.</description>
  37874. <value>#0</value>
  37875. </enumeratedValue>
  37876. <enumeratedValue>
  37877. <name>1</name>
  37878. <description>The software trigger activates the FTM counter synchronization.</description>
  37879. <value>#1</value>
  37880. </enumeratedValue>
  37881. </enumeratedValues>
  37882. </field>
  37883. <field>
  37884. <name>SWWRBUF</name>
  37885. <description>MOD, CNTIN, and CV registers synchronization is activated by the software trigger.</description>
  37886. <bitOffset>9</bitOffset>
  37887. <bitWidth>1</bitWidth>
  37888. <access>read-write</access>
  37889. <enumeratedValues>
  37890. <enumeratedValue>
  37891. <name>0</name>
  37892. <description>The software trigger does not activate MOD, CNTIN, and CV registers synchronization.</description>
  37893. <value>#0</value>
  37894. </enumeratedValue>
  37895. <enumeratedValue>
  37896. <name>1</name>
  37897. <description>The software trigger activates MOD, CNTIN, and CV registers synchronization.</description>
  37898. <value>#1</value>
  37899. </enumeratedValue>
  37900. </enumeratedValues>
  37901. </field>
  37902. <field>
  37903. <name>SWOM</name>
  37904. <description>Output mask synchronization is activated by the software trigger.</description>
  37905. <bitOffset>10</bitOffset>
  37906. <bitWidth>1</bitWidth>
  37907. <access>read-write</access>
  37908. <enumeratedValues>
  37909. <enumeratedValue>
  37910. <name>0</name>
  37911. <description>The software trigger does not activate the OUTMASK register synchronization.</description>
  37912. <value>#0</value>
  37913. </enumeratedValue>
  37914. <enumeratedValue>
  37915. <name>1</name>
  37916. <description>The software trigger activates the OUTMASK register synchronization.</description>
  37917. <value>#1</value>
  37918. </enumeratedValue>
  37919. </enumeratedValues>
  37920. </field>
  37921. <field>
  37922. <name>SWINVC</name>
  37923. <description>Inverting control synchronization is activated by the software trigger.</description>
  37924. <bitOffset>11</bitOffset>
  37925. <bitWidth>1</bitWidth>
  37926. <access>read-write</access>
  37927. <enumeratedValues>
  37928. <enumeratedValue>
  37929. <name>0</name>
  37930. <description>The software trigger does not activate the INVCTRL register synchronization.</description>
  37931. <value>#0</value>
  37932. </enumeratedValue>
  37933. <enumeratedValue>
  37934. <name>1</name>
  37935. <description>The software trigger activates the INVCTRL register synchronization.</description>
  37936. <value>#1</value>
  37937. </enumeratedValue>
  37938. </enumeratedValues>
  37939. </field>
  37940. <field>
  37941. <name>SWSOC</name>
  37942. <description>Software output control synchronization is activated by the software trigger.</description>
  37943. <bitOffset>12</bitOffset>
  37944. <bitWidth>1</bitWidth>
  37945. <access>read-write</access>
  37946. <enumeratedValues>
  37947. <enumeratedValue>
  37948. <name>0</name>
  37949. <description>The software trigger does not activate the SWOCTRL register synchronization.</description>
  37950. <value>#0</value>
  37951. </enumeratedValue>
  37952. <enumeratedValue>
  37953. <name>1</name>
  37954. <description>The software trigger activates the SWOCTRL register synchronization.</description>
  37955. <value>#1</value>
  37956. </enumeratedValue>
  37957. </enumeratedValues>
  37958. </field>
  37959. <field>
  37960. <name>HWRSTCNT</name>
  37961. <description>FTM counter synchronization is activated by a hardware trigger.</description>
  37962. <bitOffset>16</bitOffset>
  37963. <bitWidth>1</bitWidth>
  37964. <access>read-write</access>
  37965. <enumeratedValues>
  37966. <enumeratedValue>
  37967. <name>0</name>
  37968. <description>A hardware trigger does not activate the FTM counter synchronization.</description>
  37969. <value>#0</value>
  37970. </enumeratedValue>
  37971. <enumeratedValue>
  37972. <name>1</name>
  37973. <description>A hardware trigger activates the FTM counter synchronization.</description>
  37974. <value>#1</value>
  37975. </enumeratedValue>
  37976. </enumeratedValues>
  37977. </field>
  37978. <field>
  37979. <name>HWWRBUF</name>
  37980. <description>MOD, CNTIN, and CV registers synchronization is activated by a hardware trigger.</description>
  37981. <bitOffset>17</bitOffset>
  37982. <bitWidth>1</bitWidth>
  37983. <access>read-write</access>
  37984. <enumeratedValues>
  37985. <enumeratedValue>
  37986. <name>0</name>
  37987. <description>A hardware trigger does not activate MOD, CNTIN, and CV registers synchronization.</description>
  37988. <value>#0</value>
  37989. </enumeratedValue>
  37990. <enumeratedValue>
  37991. <name>1</name>
  37992. <description>A hardware trigger activates MOD, CNTIN, and CV registers synchronization.</description>
  37993. <value>#1</value>
  37994. </enumeratedValue>
  37995. </enumeratedValues>
  37996. </field>
  37997. <field>
  37998. <name>HWOM</name>
  37999. <description>Output mask synchronization is activated by a hardware trigger.</description>
  38000. <bitOffset>18</bitOffset>
  38001. <bitWidth>1</bitWidth>
  38002. <access>read-write</access>
  38003. <enumeratedValues>
  38004. <enumeratedValue>
  38005. <name>0</name>
  38006. <description>A hardware trigger does not activate the OUTMASK register synchronization.</description>
  38007. <value>#0</value>
  38008. </enumeratedValue>
  38009. <enumeratedValue>
  38010. <name>1</name>
  38011. <description>A hardware trigger activates the OUTMASK register synchronization.</description>
  38012. <value>#1</value>
  38013. </enumeratedValue>
  38014. </enumeratedValues>
  38015. </field>
  38016. <field>
  38017. <name>HWINVC</name>
  38018. <description>Inverting control synchronization is activated by a hardware trigger.</description>
  38019. <bitOffset>19</bitOffset>
  38020. <bitWidth>1</bitWidth>
  38021. <access>read-write</access>
  38022. <enumeratedValues>
  38023. <enumeratedValue>
  38024. <name>0</name>
  38025. <description>A hardware trigger does not activate the INVCTRL register synchronization.</description>
  38026. <value>#0</value>
  38027. </enumeratedValue>
  38028. <enumeratedValue>
  38029. <name>1</name>
  38030. <description>A hardware trigger activates the INVCTRL register synchronization.</description>
  38031. <value>#1</value>
  38032. </enumeratedValue>
  38033. </enumeratedValues>
  38034. </field>
  38035. <field>
  38036. <name>HWSOC</name>
  38037. <description>Software output control synchronization is activated by a hardware trigger.</description>
  38038. <bitOffset>20</bitOffset>
  38039. <bitWidth>1</bitWidth>
  38040. <access>read-write</access>
  38041. <enumeratedValues>
  38042. <enumeratedValue>
  38043. <name>0</name>
  38044. <description>A hardware trigger does not activate the SWOCTRL register synchronization.</description>
  38045. <value>#0</value>
  38046. </enumeratedValue>
  38047. <enumeratedValue>
  38048. <name>1</name>
  38049. <description>A hardware trigger activates the SWOCTRL register synchronization.</description>
  38050. <value>#1</value>
  38051. </enumeratedValue>
  38052. </enumeratedValues>
  38053. </field>
  38054. </fields>
  38055. </register>
  38056. <register>
  38057. <name>INVCTRL</name>
  38058. <description>FTM Inverting Control</description>
  38059. <addressOffset>0x90</addressOffset>
  38060. <size>32</size>
  38061. <access>read-write</access>
  38062. <resetValue>0</resetValue>
  38063. <resetMask>0xFFFFFFFF</resetMask>
  38064. <fields>
  38065. <field>
  38066. <name>INV0EN</name>
  38067. <description>Pair Channels 0 Inverting Enable</description>
  38068. <bitOffset>0</bitOffset>
  38069. <bitWidth>1</bitWidth>
  38070. <access>read-write</access>
  38071. <enumeratedValues>
  38072. <enumeratedValue>
  38073. <name>0</name>
  38074. <description>Inverting is disabled.</description>
  38075. <value>#0</value>
  38076. </enumeratedValue>
  38077. <enumeratedValue>
  38078. <name>1</name>
  38079. <description>Inverting is enabled.</description>
  38080. <value>#1</value>
  38081. </enumeratedValue>
  38082. </enumeratedValues>
  38083. </field>
  38084. <field>
  38085. <name>INV1EN</name>
  38086. <description>Pair Channels 1 Inverting Enable</description>
  38087. <bitOffset>1</bitOffset>
  38088. <bitWidth>1</bitWidth>
  38089. <access>read-write</access>
  38090. <enumeratedValues>
  38091. <enumeratedValue>
  38092. <name>0</name>
  38093. <description>Inverting is disabled.</description>
  38094. <value>#0</value>
  38095. </enumeratedValue>
  38096. <enumeratedValue>
  38097. <name>1</name>
  38098. <description>Inverting is enabled.</description>
  38099. <value>#1</value>
  38100. </enumeratedValue>
  38101. </enumeratedValues>
  38102. </field>
  38103. <field>
  38104. <name>INV2EN</name>
  38105. <description>Pair Channels 2 Inverting Enable</description>
  38106. <bitOffset>2</bitOffset>
  38107. <bitWidth>1</bitWidth>
  38108. <access>read-write</access>
  38109. <enumeratedValues>
  38110. <enumeratedValue>
  38111. <name>0</name>
  38112. <description>Inverting is disabled.</description>
  38113. <value>#0</value>
  38114. </enumeratedValue>
  38115. <enumeratedValue>
  38116. <name>1</name>
  38117. <description>Inverting is enabled.</description>
  38118. <value>#1</value>
  38119. </enumeratedValue>
  38120. </enumeratedValues>
  38121. </field>
  38122. <field>
  38123. <name>INV3EN</name>
  38124. <description>Pair Channels 3 Inverting Enable</description>
  38125. <bitOffset>3</bitOffset>
  38126. <bitWidth>1</bitWidth>
  38127. <access>read-write</access>
  38128. <enumeratedValues>
  38129. <enumeratedValue>
  38130. <name>0</name>
  38131. <description>Inverting is disabled.</description>
  38132. <value>#0</value>
  38133. </enumeratedValue>
  38134. <enumeratedValue>
  38135. <name>1</name>
  38136. <description>Inverting is enabled.</description>
  38137. <value>#1</value>
  38138. </enumeratedValue>
  38139. </enumeratedValues>
  38140. </field>
  38141. </fields>
  38142. </register>
  38143. <register>
  38144. <name>SWOCTRL</name>
  38145. <description>FTM Software Output Control</description>
  38146. <addressOffset>0x94</addressOffset>
  38147. <size>32</size>
  38148. <access>read-write</access>
  38149. <resetValue>0</resetValue>
  38150. <resetMask>0xFFFFFFFF</resetMask>
  38151. <fields>
  38152. <field>
  38153. <name>CH0OC</name>
  38154. <description>Channel 0 Software Output Control Enable</description>
  38155. <bitOffset>0</bitOffset>
  38156. <bitWidth>1</bitWidth>
  38157. <access>read-write</access>
  38158. <enumeratedValues>
  38159. <enumeratedValue>
  38160. <name>0</name>
  38161. <description>The channel output is not affected by software output control.</description>
  38162. <value>#0</value>
  38163. </enumeratedValue>
  38164. <enumeratedValue>
  38165. <name>1</name>
  38166. <description>The channel output is affected by software output control.</description>
  38167. <value>#1</value>
  38168. </enumeratedValue>
  38169. </enumeratedValues>
  38170. </field>
  38171. <field>
  38172. <name>CH1OC</name>
  38173. <description>Channel 1 Software Output Control Enable</description>
  38174. <bitOffset>1</bitOffset>
  38175. <bitWidth>1</bitWidth>
  38176. <access>read-write</access>
  38177. <enumeratedValues>
  38178. <enumeratedValue>
  38179. <name>0</name>
  38180. <description>The channel output is not affected by software output control.</description>
  38181. <value>#0</value>
  38182. </enumeratedValue>
  38183. <enumeratedValue>
  38184. <name>1</name>
  38185. <description>The channel output is affected by software output control.</description>
  38186. <value>#1</value>
  38187. </enumeratedValue>
  38188. </enumeratedValues>
  38189. </field>
  38190. <field>
  38191. <name>CH2OC</name>
  38192. <description>Channel 2 Software Output Control Enable</description>
  38193. <bitOffset>2</bitOffset>
  38194. <bitWidth>1</bitWidth>
  38195. <access>read-write</access>
  38196. <enumeratedValues>
  38197. <enumeratedValue>
  38198. <name>0</name>
  38199. <description>The channel output is not affected by software output control.</description>
  38200. <value>#0</value>
  38201. </enumeratedValue>
  38202. <enumeratedValue>
  38203. <name>1</name>
  38204. <description>The channel output is affected by software output control.</description>
  38205. <value>#1</value>
  38206. </enumeratedValue>
  38207. </enumeratedValues>
  38208. </field>
  38209. <field>
  38210. <name>CH3OC</name>
  38211. <description>Channel 3 Software Output Control Enable</description>
  38212. <bitOffset>3</bitOffset>
  38213. <bitWidth>1</bitWidth>
  38214. <access>read-write</access>
  38215. <enumeratedValues>
  38216. <enumeratedValue>
  38217. <name>0</name>
  38218. <description>The channel output is not affected by software output control.</description>
  38219. <value>#0</value>
  38220. </enumeratedValue>
  38221. <enumeratedValue>
  38222. <name>1</name>
  38223. <description>The channel output is affected by software output control.</description>
  38224. <value>#1</value>
  38225. </enumeratedValue>
  38226. </enumeratedValues>
  38227. </field>
  38228. <field>
  38229. <name>CH4OC</name>
  38230. <description>Channel 4 Software Output Control Enable</description>
  38231. <bitOffset>4</bitOffset>
  38232. <bitWidth>1</bitWidth>
  38233. <access>read-write</access>
  38234. <enumeratedValues>
  38235. <enumeratedValue>
  38236. <name>0</name>
  38237. <description>The channel output is not affected by software output control.</description>
  38238. <value>#0</value>
  38239. </enumeratedValue>
  38240. <enumeratedValue>
  38241. <name>1</name>
  38242. <description>The channel output is affected by software output control.</description>
  38243. <value>#1</value>
  38244. </enumeratedValue>
  38245. </enumeratedValues>
  38246. </field>
  38247. <field>
  38248. <name>CH5OC</name>
  38249. <description>Channel 5 Software Output Control Enable</description>
  38250. <bitOffset>5</bitOffset>
  38251. <bitWidth>1</bitWidth>
  38252. <access>read-write</access>
  38253. <enumeratedValues>
  38254. <enumeratedValue>
  38255. <name>0</name>
  38256. <description>The channel output is not affected by software output control.</description>
  38257. <value>#0</value>
  38258. </enumeratedValue>
  38259. <enumeratedValue>
  38260. <name>1</name>
  38261. <description>The channel output is affected by software output control.</description>
  38262. <value>#1</value>
  38263. </enumeratedValue>
  38264. </enumeratedValues>
  38265. </field>
  38266. <field>
  38267. <name>CH6OC</name>
  38268. <description>Channel 6 Software Output Control Enable</description>
  38269. <bitOffset>6</bitOffset>
  38270. <bitWidth>1</bitWidth>
  38271. <access>read-write</access>
  38272. <enumeratedValues>
  38273. <enumeratedValue>
  38274. <name>0</name>
  38275. <description>The channel output is not affected by software output control.</description>
  38276. <value>#0</value>
  38277. </enumeratedValue>
  38278. <enumeratedValue>
  38279. <name>1</name>
  38280. <description>The channel output is affected by software output control.</description>
  38281. <value>#1</value>
  38282. </enumeratedValue>
  38283. </enumeratedValues>
  38284. </field>
  38285. <field>
  38286. <name>CH7OC</name>
  38287. <description>Channel 7 Software Output Control Enable</description>
  38288. <bitOffset>7</bitOffset>
  38289. <bitWidth>1</bitWidth>
  38290. <access>read-write</access>
  38291. <enumeratedValues>
  38292. <enumeratedValue>
  38293. <name>0</name>
  38294. <description>The channel output is not affected by software output control.</description>
  38295. <value>#0</value>
  38296. </enumeratedValue>
  38297. <enumeratedValue>
  38298. <name>1</name>
  38299. <description>The channel output is affected by software output control.</description>
  38300. <value>#1</value>
  38301. </enumeratedValue>
  38302. </enumeratedValues>
  38303. </field>
  38304. <field>
  38305. <name>CH0OCV</name>
  38306. <description>Channel 0 Software Output Control Value</description>
  38307. <bitOffset>8</bitOffset>
  38308. <bitWidth>1</bitWidth>
  38309. <access>read-write</access>
  38310. <enumeratedValues>
  38311. <enumeratedValue>
  38312. <name>0</name>
  38313. <description>The software output control forces 0 to the channel output.</description>
  38314. <value>#0</value>
  38315. </enumeratedValue>
  38316. <enumeratedValue>
  38317. <name>1</name>
  38318. <description>The software output control forces 1 to the channel output.</description>
  38319. <value>#1</value>
  38320. </enumeratedValue>
  38321. </enumeratedValues>
  38322. </field>
  38323. <field>
  38324. <name>CH1OCV</name>
  38325. <description>Channel 1 Software Output Control Value</description>
  38326. <bitOffset>9</bitOffset>
  38327. <bitWidth>1</bitWidth>
  38328. <access>read-write</access>
  38329. <enumeratedValues>
  38330. <enumeratedValue>
  38331. <name>0</name>
  38332. <description>The software output control forces 0 to the channel output.</description>
  38333. <value>#0</value>
  38334. </enumeratedValue>
  38335. <enumeratedValue>
  38336. <name>1</name>
  38337. <description>The software output control forces 1 to the channel output.</description>
  38338. <value>#1</value>
  38339. </enumeratedValue>
  38340. </enumeratedValues>
  38341. </field>
  38342. <field>
  38343. <name>CH2OCV</name>
  38344. <description>Channel 2 Software Output Control Value</description>
  38345. <bitOffset>10</bitOffset>
  38346. <bitWidth>1</bitWidth>
  38347. <access>read-write</access>
  38348. <enumeratedValues>
  38349. <enumeratedValue>
  38350. <name>0</name>
  38351. <description>The software output control forces 0 to the channel output.</description>
  38352. <value>#0</value>
  38353. </enumeratedValue>
  38354. <enumeratedValue>
  38355. <name>1</name>
  38356. <description>The software output control forces 1 to the channel output.</description>
  38357. <value>#1</value>
  38358. </enumeratedValue>
  38359. </enumeratedValues>
  38360. </field>
  38361. <field>
  38362. <name>CH3OCV</name>
  38363. <description>Channel 3 Software Output Control Value</description>
  38364. <bitOffset>11</bitOffset>
  38365. <bitWidth>1</bitWidth>
  38366. <access>read-write</access>
  38367. <enumeratedValues>
  38368. <enumeratedValue>
  38369. <name>0</name>
  38370. <description>The software output control forces 0 to the channel output.</description>
  38371. <value>#0</value>
  38372. </enumeratedValue>
  38373. <enumeratedValue>
  38374. <name>1</name>
  38375. <description>The software output control forces 1 to the channel output.</description>
  38376. <value>#1</value>
  38377. </enumeratedValue>
  38378. </enumeratedValues>
  38379. </field>
  38380. <field>
  38381. <name>CH4OCV</name>
  38382. <description>Channel 4 Software Output Control Value</description>
  38383. <bitOffset>12</bitOffset>
  38384. <bitWidth>1</bitWidth>
  38385. <access>read-write</access>
  38386. <enumeratedValues>
  38387. <enumeratedValue>
  38388. <name>0</name>
  38389. <description>The software output control forces 0 to the channel output.</description>
  38390. <value>#0</value>
  38391. </enumeratedValue>
  38392. <enumeratedValue>
  38393. <name>1</name>
  38394. <description>The software output control forces 1 to the channel output.</description>
  38395. <value>#1</value>
  38396. </enumeratedValue>
  38397. </enumeratedValues>
  38398. </field>
  38399. <field>
  38400. <name>CH5OCV</name>
  38401. <description>Channel 5 Software Output Control Value</description>
  38402. <bitOffset>13</bitOffset>
  38403. <bitWidth>1</bitWidth>
  38404. <access>read-write</access>
  38405. <enumeratedValues>
  38406. <enumeratedValue>
  38407. <name>0</name>
  38408. <description>The software output control forces 0 to the channel output.</description>
  38409. <value>#0</value>
  38410. </enumeratedValue>
  38411. <enumeratedValue>
  38412. <name>1</name>
  38413. <description>The software output control forces 1 to the channel output.</description>
  38414. <value>#1</value>
  38415. </enumeratedValue>
  38416. </enumeratedValues>
  38417. </field>
  38418. <field>
  38419. <name>CH6OCV</name>
  38420. <description>Channel 6 Software Output Control Value</description>
  38421. <bitOffset>14</bitOffset>
  38422. <bitWidth>1</bitWidth>
  38423. <access>read-write</access>
  38424. <enumeratedValues>
  38425. <enumeratedValue>
  38426. <name>0</name>
  38427. <description>The software output control forces 0 to the channel output.</description>
  38428. <value>#0</value>
  38429. </enumeratedValue>
  38430. <enumeratedValue>
  38431. <name>1</name>
  38432. <description>The software output control forces 1 to the channel output.</description>
  38433. <value>#1</value>
  38434. </enumeratedValue>
  38435. </enumeratedValues>
  38436. </field>
  38437. <field>
  38438. <name>CH7OCV</name>
  38439. <description>Channel 7 Software Output Control Value</description>
  38440. <bitOffset>15</bitOffset>
  38441. <bitWidth>1</bitWidth>
  38442. <access>read-write</access>
  38443. <enumeratedValues>
  38444. <enumeratedValue>
  38445. <name>0</name>
  38446. <description>The software output control forces 0 to the channel output.</description>
  38447. <value>#0</value>
  38448. </enumeratedValue>
  38449. <enumeratedValue>
  38450. <name>1</name>
  38451. <description>The software output control forces 1 to the channel output.</description>
  38452. <value>#1</value>
  38453. </enumeratedValue>
  38454. </enumeratedValues>
  38455. </field>
  38456. </fields>
  38457. </register>
  38458. <register>
  38459. <name>PWMLOAD</name>
  38460. <description>FTM PWM Load</description>
  38461. <addressOffset>0x98</addressOffset>
  38462. <size>32</size>
  38463. <access>read-write</access>
  38464. <resetValue>0</resetValue>
  38465. <resetMask>0xFFFFFFFF</resetMask>
  38466. <fields>
  38467. <field>
  38468. <name>CH0SEL</name>
  38469. <description>Channel 0 Select</description>
  38470. <bitOffset>0</bitOffset>
  38471. <bitWidth>1</bitWidth>
  38472. <access>read-write</access>
  38473. <enumeratedValues>
  38474. <enumeratedValue>
  38475. <name>0</name>
  38476. <description>Do not include the channel in the matching process.</description>
  38477. <value>#0</value>
  38478. </enumeratedValue>
  38479. <enumeratedValue>
  38480. <name>1</name>
  38481. <description>Include the channel in the matching process.</description>
  38482. <value>#1</value>
  38483. </enumeratedValue>
  38484. </enumeratedValues>
  38485. </field>
  38486. <field>
  38487. <name>CH1SEL</name>
  38488. <description>Channel 1 Select</description>
  38489. <bitOffset>1</bitOffset>
  38490. <bitWidth>1</bitWidth>
  38491. <access>read-write</access>
  38492. <enumeratedValues>
  38493. <enumeratedValue>
  38494. <name>0</name>
  38495. <description>Do not include the channel in the matching process.</description>
  38496. <value>#0</value>
  38497. </enumeratedValue>
  38498. <enumeratedValue>
  38499. <name>1</name>
  38500. <description>Include the channel in the matching process.</description>
  38501. <value>#1</value>
  38502. </enumeratedValue>
  38503. </enumeratedValues>
  38504. </field>
  38505. <field>
  38506. <name>CH2SEL</name>
  38507. <description>Channel 2 Select</description>
  38508. <bitOffset>2</bitOffset>
  38509. <bitWidth>1</bitWidth>
  38510. <access>read-write</access>
  38511. <enumeratedValues>
  38512. <enumeratedValue>
  38513. <name>0</name>
  38514. <description>Do not include the channel in the matching process.</description>
  38515. <value>#0</value>
  38516. </enumeratedValue>
  38517. <enumeratedValue>
  38518. <name>1</name>
  38519. <description>Include the channel in the matching process.</description>
  38520. <value>#1</value>
  38521. </enumeratedValue>
  38522. </enumeratedValues>
  38523. </field>
  38524. <field>
  38525. <name>CH3SEL</name>
  38526. <description>Channel 3 Select</description>
  38527. <bitOffset>3</bitOffset>
  38528. <bitWidth>1</bitWidth>
  38529. <access>read-write</access>
  38530. <enumeratedValues>
  38531. <enumeratedValue>
  38532. <name>0</name>
  38533. <description>Do not include the channel in the matching process.</description>
  38534. <value>#0</value>
  38535. </enumeratedValue>
  38536. <enumeratedValue>
  38537. <name>1</name>
  38538. <description>Include the channel in the matching process.</description>
  38539. <value>#1</value>
  38540. </enumeratedValue>
  38541. </enumeratedValues>
  38542. </field>
  38543. <field>
  38544. <name>CH4SEL</name>
  38545. <description>Channel 4 Select</description>
  38546. <bitOffset>4</bitOffset>
  38547. <bitWidth>1</bitWidth>
  38548. <access>read-write</access>
  38549. <enumeratedValues>
  38550. <enumeratedValue>
  38551. <name>0</name>
  38552. <description>Do not include the channel in the matching process.</description>
  38553. <value>#0</value>
  38554. </enumeratedValue>
  38555. <enumeratedValue>
  38556. <name>1</name>
  38557. <description>Include the channel in the matching process.</description>
  38558. <value>#1</value>
  38559. </enumeratedValue>
  38560. </enumeratedValues>
  38561. </field>
  38562. <field>
  38563. <name>CH5SEL</name>
  38564. <description>Channel 5 Select</description>
  38565. <bitOffset>5</bitOffset>
  38566. <bitWidth>1</bitWidth>
  38567. <access>read-write</access>
  38568. <enumeratedValues>
  38569. <enumeratedValue>
  38570. <name>0</name>
  38571. <description>Do not include the channel in the matching process.</description>
  38572. <value>#0</value>
  38573. </enumeratedValue>
  38574. <enumeratedValue>
  38575. <name>1</name>
  38576. <description>Include the channel in the matching process.</description>
  38577. <value>#1</value>
  38578. </enumeratedValue>
  38579. </enumeratedValues>
  38580. </field>
  38581. <field>
  38582. <name>CH6SEL</name>
  38583. <description>Channel 6 Select</description>
  38584. <bitOffset>6</bitOffset>
  38585. <bitWidth>1</bitWidth>
  38586. <access>read-write</access>
  38587. <enumeratedValues>
  38588. <enumeratedValue>
  38589. <name>0</name>
  38590. <description>Do not include the channel in the matching process.</description>
  38591. <value>#0</value>
  38592. </enumeratedValue>
  38593. <enumeratedValue>
  38594. <name>1</name>
  38595. <description>Include the channel in the matching process.</description>
  38596. <value>#1</value>
  38597. </enumeratedValue>
  38598. </enumeratedValues>
  38599. </field>
  38600. <field>
  38601. <name>CH7SEL</name>
  38602. <description>Channel 7 Select</description>
  38603. <bitOffset>7</bitOffset>
  38604. <bitWidth>1</bitWidth>
  38605. <access>read-write</access>
  38606. <enumeratedValues>
  38607. <enumeratedValue>
  38608. <name>0</name>
  38609. <description>Do not include the channel in the matching process.</description>
  38610. <value>#0</value>
  38611. </enumeratedValue>
  38612. <enumeratedValue>
  38613. <name>1</name>
  38614. <description>Include the channel in the matching process.</description>
  38615. <value>#1</value>
  38616. </enumeratedValue>
  38617. </enumeratedValues>
  38618. </field>
  38619. <field>
  38620. <name>LDOK</name>
  38621. <description>Load Enable</description>
  38622. <bitOffset>9</bitOffset>
  38623. <bitWidth>1</bitWidth>
  38624. <access>read-write</access>
  38625. <enumeratedValues>
  38626. <enumeratedValue>
  38627. <name>0</name>
  38628. <description>Loading updated values is disabled.</description>
  38629. <value>#0</value>
  38630. </enumeratedValue>
  38631. <enumeratedValue>
  38632. <name>1</name>
  38633. <description>Loading updated values is enabled.</description>
  38634. <value>#1</value>
  38635. </enumeratedValue>
  38636. </enumeratedValues>
  38637. </field>
  38638. </fields>
  38639. </register>
  38640. </registers>
  38641. </peripheral>
  38642. <peripheral>
  38643. <name>FTM1</name>
  38644. <description>FlexTimer Module</description>
  38645. <groupName>FTM</groupName>
  38646. <prependToName>FTM1_</prependToName>
  38647. <baseAddress>0x40039000</baseAddress>
  38648. <addressBlock>
  38649. <offset>0</offset>
  38650. <size>0x9C</size>
  38651. <usage>registers</usage>
  38652. </addressBlock>
  38653. <interrupt>
  38654. <name>FTM1</name>
  38655. <value>43</value>
  38656. </interrupt>
  38657. <registers>
  38658. <register>
  38659. <name>SC</name>
  38660. <description>Status And Control</description>
  38661. <addressOffset>0</addressOffset>
  38662. <size>32</size>
  38663. <access>read-write</access>
  38664. <resetValue>0</resetValue>
  38665. <resetMask>0xFFFFFFFF</resetMask>
  38666. <fields>
  38667. <field>
  38668. <name>PS</name>
  38669. <description>Prescale Factor Selection</description>
  38670. <bitOffset>0</bitOffset>
  38671. <bitWidth>3</bitWidth>
  38672. <access>read-write</access>
  38673. <enumeratedValues>
  38674. <enumeratedValue>
  38675. <name>000</name>
  38676. <description>Divide by 1</description>
  38677. <value>#000</value>
  38678. </enumeratedValue>
  38679. <enumeratedValue>
  38680. <name>001</name>
  38681. <description>Divide by 2</description>
  38682. <value>#001</value>
  38683. </enumeratedValue>
  38684. <enumeratedValue>
  38685. <name>010</name>
  38686. <description>Divide by 4</description>
  38687. <value>#010</value>
  38688. </enumeratedValue>
  38689. <enumeratedValue>
  38690. <name>011</name>
  38691. <description>Divide by 8</description>
  38692. <value>#011</value>
  38693. </enumeratedValue>
  38694. <enumeratedValue>
  38695. <name>100</name>
  38696. <description>Divide by 16</description>
  38697. <value>#100</value>
  38698. </enumeratedValue>
  38699. <enumeratedValue>
  38700. <name>101</name>
  38701. <description>Divide by 32</description>
  38702. <value>#101</value>
  38703. </enumeratedValue>
  38704. <enumeratedValue>
  38705. <name>110</name>
  38706. <description>Divide by 64</description>
  38707. <value>#110</value>
  38708. </enumeratedValue>
  38709. <enumeratedValue>
  38710. <name>111</name>
  38711. <description>Divide by 128</description>
  38712. <value>#111</value>
  38713. </enumeratedValue>
  38714. </enumeratedValues>
  38715. </field>
  38716. <field>
  38717. <name>CLKS</name>
  38718. <description>Clock Source Selection</description>
  38719. <bitOffset>3</bitOffset>
  38720. <bitWidth>2</bitWidth>
  38721. <access>read-write</access>
  38722. <enumeratedValues>
  38723. <enumeratedValue>
  38724. <name>00</name>
  38725. <description>No clock selected. This in effect disables the FTM counter.</description>
  38726. <value>#00</value>
  38727. </enumeratedValue>
  38728. <enumeratedValue>
  38729. <name>01</name>
  38730. <description>System clock</description>
  38731. <value>#01</value>
  38732. </enumeratedValue>
  38733. <enumeratedValue>
  38734. <name>10</name>
  38735. <description>Fixed frequency clock</description>
  38736. <value>#10</value>
  38737. </enumeratedValue>
  38738. <enumeratedValue>
  38739. <name>11</name>
  38740. <description>External clock</description>
  38741. <value>#11</value>
  38742. </enumeratedValue>
  38743. </enumeratedValues>
  38744. </field>
  38745. <field>
  38746. <name>CPWMS</name>
  38747. <description>Center-Aligned PWM Select</description>
  38748. <bitOffset>5</bitOffset>
  38749. <bitWidth>1</bitWidth>
  38750. <access>read-write</access>
  38751. <enumeratedValues>
  38752. <enumeratedValue>
  38753. <name>0</name>
  38754. <description>FTM counter operates in Up Counting mode.</description>
  38755. <value>#0</value>
  38756. </enumeratedValue>
  38757. <enumeratedValue>
  38758. <name>1</name>
  38759. <description>FTM counter operates in Up-Down Counting mode.</description>
  38760. <value>#1</value>
  38761. </enumeratedValue>
  38762. </enumeratedValues>
  38763. </field>
  38764. <field>
  38765. <name>TOIE</name>
  38766. <description>Timer Overflow Interrupt Enable</description>
  38767. <bitOffset>6</bitOffset>
  38768. <bitWidth>1</bitWidth>
  38769. <access>read-write</access>
  38770. <enumeratedValues>
  38771. <enumeratedValue>
  38772. <name>0</name>
  38773. <description>Disable TOF interrupts. Use software polling.</description>
  38774. <value>#0</value>
  38775. </enumeratedValue>
  38776. <enumeratedValue>
  38777. <name>1</name>
  38778. <description>Enable TOF interrupts. An interrupt is generated when TOF equals one.</description>
  38779. <value>#1</value>
  38780. </enumeratedValue>
  38781. </enumeratedValues>
  38782. </field>
  38783. <field>
  38784. <name>TOF</name>
  38785. <description>Timer Overflow Flag</description>
  38786. <bitOffset>7</bitOffset>
  38787. <bitWidth>1</bitWidth>
  38788. <access>read-only</access>
  38789. <enumeratedValues>
  38790. <enumeratedValue>
  38791. <name>0</name>
  38792. <description>FTM counter has not overflowed.</description>
  38793. <value>#0</value>
  38794. </enumeratedValue>
  38795. <enumeratedValue>
  38796. <name>1</name>
  38797. <description>FTM counter has overflowed.</description>
  38798. <value>#1</value>
  38799. </enumeratedValue>
  38800. </enumeratedValues>
  38801. </field>
  38802. </fields>
  38803. </register>
  38804. <register>
  38805. <name>CNT</name>
  38806. <description>Counter</description>
  38807. <addressOffset>0x4</addressOffset>
  38808. <size>32</size>
  38809. <access>read-write</access>
  38810. <resetValue>0</resetValue>
  38811. <resetMask>0xFFFFFFFF</resetMask>
  38812. <fields>
  38813. <field>
  38814. <name>COUNT</name>
  38815. <description>Counter Value</description>
  38816. <bitOffset>0</bitOffset>
  38817. <bitWidth>16</bitWidth>
  38818. <access>read-write</access>
  38819. </field>
  38820. </fields>
  38821. </register>
  38822. <register>
  38823. <name>MOD</name>
  38824. <description>Modulo</description>
  38825. <addressOffset>0x8</addressOffset>
  38826. <size>32</size>
  38827. <access>read-write</access>
  38828. <resetValue>0</resetValue>
  38829. <resetMask>0xFFFFFFFF</resetMask>
  38830. <fields>
  38831. <field>
  38832. <name>MOD</name>
  38833. <description>Modulo Value</description>
  38834. <bitOffset>0</bitOffset>
  38835. <bitWidth>16</bitWidth>
  38836. <access>read-write</access>
  38837. </field>
  38838. </fields>
  38839. </register>
  38840. <register>
  38841. <dim>2</dim>
  38842. <dimIncrement>0x8</dimIncrement>
  38843. <dimIndex>0,1</dimIndex>
  38844. <name>C%sSC</name>
  38845. <description>Channel (n) Status And Control</description>
  38846. <addressOffset>0xC</addressOffset>
  38847. <size>32</size>
  38848. <access>read-write</access>
  38849. <resetValue>0</resetValue>
  38850. <resetMask>0xFFFFFFFF</resetMask>
  38851. <fields>
  38852. <field>
  38853. <name>DMA</name>
  38854. <description>DMA Enable</description>
  38855. <bitOffset>0</bitOffset>
  38856. <bitWidth>1</bitWidth>
  38857. <access>read-write</access>
  38858. <enumeratedValues>
  38859. <enumeratedValue>
  38860. <name>0</name>
  38861. <description>Disable DMA transfers.</description>
  38862. <value>#0</value>
  38863. </enumeratedValue>
  38864. <enumeratedValue>
  38865. <name>1</name>
  38866. <description>Enable DMA transfers.</description>
  38867. <value>#1</value>
  38868. </enumeratedValue>
  38869. </enumeratedValues>
  38870. </field>
  38871. <field>
  38872. <name>ELSA</name>
  38873. <description>Edge or Level Select</description>
  38874. <bitOffset>2</bitOffset>
  38875. <bitWidth>1</bitWidth>
  38876. <access>read-write</access>
  38877. </field>
  38878. <field>
  38879. <name>ELSB</name>
  38880. <description>Edge or Level Select</description>
  38881. <bitOffset>3</bitOffset>
  38882. <bitWidth>1</bitWidth>
  38883. <access>read-write</access>
  38884. </field>
  38885. <field>
  38886. <name>MSA</name>
  38887. <description>Channel Mode Select</description>
  38888. <bitOffset>4</bitOffset>
  38889. <bitWidth>1</bitWidth>
  38890. <access>read-write</access>
  38891. </field>
  38892. <field>
  38893. <name>MSB</name>
  38894. <description>Channel Mode Select</description>
  38895. <bitOffset>5</bitOffset>
  38896. <bitWidth>1</bitWidth>
  38897. <access>read-write</access>
  38898. </field>
  38899. <field>
  38900. <name>CHIE</name>
  38901. <description>Channel Interrupt Enable</description>
  38902. <bitOffset>6</bitOffset>
  38903. <bitWidth>1</bitWidth>
  38904. <access>read-write</access>
  38905. <enumeratedValues>
  38906. <enumeratedValue>
  38907. <name>0</name>
  38908. <description>Disable channel interrupts. Use software polling.</description>
  38909. <value>#0</value>
  38910. </enumeratedValue>
  38911. <enumeratedValue>
  38912. <name>1</name>
  38913. <description>Enable channel interrupts.</description>
  38914. <value>#1</value>
  38915. </enumeratedValue>
  38916. </enumeratedValues>
  38917. </field>
  38918. <field>
  38919. <name>CHF</name>
  38920. <description>Channel Flag</description>
  38921. <bitOffset>7</bitOffset>
  38922. <bitWidth>1</bitWidth>
  38923. <access>read-only</access>
  38924. <enumeratedValues>
  38925. <enumeratedValue>
  38926. <name>0</name>
  38927. <description>No channel event has occurred.</description>
  38928. <value>#0</value>
  38929. </enumeratedValue>
  38930. <enumeratedValue>
  38931. <name>1</name>
  38932. <description>A channel event has occurred.</description>
  38933. <value>#1</value>
  38934. </enumeratedValue>
  38935. </enumeratedValues>
  38936. </field>
  38937. </fields>
  38938. </register>
  38939. <register>
  38940. <dim>2</dim>
  38941. <dimIncrement>0x8</dimIncrement>
  38942. <dimIndex>0,1</dimIndex>
  38943. <name>C%sV</name>
  38944. <description>Channel (n) Value</description>
  38945. <addressOffset>0x10</addressOffset>
  38946. <size>32</size>
  38947. <access>read-write</access>
  38948. <resetValue>0</resetValue>
  38949. <resetMask>0xFFFFFFFF</resetMask>
  38950. <fields>
  38951. <field>
  38952. <name>VAL</name>
  38953. <description>Channel Value</description>
  38954. <bitOffset>0</bitOffset>
  38955. <bitWidth>16</bitWidth>
  38956. <access>read-write</access>
  38957. </field>
  38958. </fields>
  38959. </register>
  38960. <register>
  38961. <name>CNTIN</name>
  38962. <description>Counter Initial Value</description>
  38963. <addressOffset>0x4C</addressOffset>
  38964. <size>32</size>
  38965. <access>read-write</access>
  38966. <resetValue>0</resetValue>
  38967. <resetMask>0xFFFFFFFF</resetMask>
  38968. <fields>
  38969. <field>
  38970. <name>INIT</name>
  38971. <description>Initial Value Of The FTM Counter</description>
  38972. <bitOffset>0</bitOffset>
  38973. <bitWidth>16</bitWidth>
  38974. <access>read-write</access>
  38975. </field>
  38976. </fields>
  38977. </register>
  38978. <register>
  38979. <name>STATUS</name>
  38980. <description>Capture And Compare Status</description>
  38981. <addressOffset>0x50</addressOffset>
  38982. <size>32</size>
  38983. <access>read-write</access>
  38984. <resetValue>0</resetValue>
  38985. <resetMask>0xFFFFFFFF</resetMask>
  38986. <fields>
  38987. <field>
  38988. <name>CH0F</name>
  38989. <description>Channel 0 Flag</description>
  38990. <bitOffset>0</bitOffset>
  38991. <bitWidth>1</bitWidth>
  38992. <access>read-write</access>
  38993. <enumeratedValues>
  38994. <enumeratedValue>
  38995. <name>0</name>
  38996. <description>No channel event has occurred.</description>
  38997. <value>#0</value>
  38998. </enumeratedValue>
  38999. <enumeratedValue>
  39000. <name>1</name>
  39001. <description>A channel event has occurred.</description>
  39002. <value>#1</value>
  39003. </enumeratedValue>
  39004. </enumeratedValues>
  39005. </field>
  39006. <field>
  39007. <name>CH1F</name>
  39008. <description>Channel 1 Flag</description>
  39009. <bitOffset>1</bitOffset>
  39010. <bitWidth>1</bitWidth>
  39011. <access>read-write</access>
  39012. <enumeratedValues>
  39013. <enumeratedValue>
  39014. <name>0</name>
  39015. <description>No channel event has occurred.</description>
  39016. <value>#0</value>
  39017. </enumeratedValue>
  39018. <enumeratedValue>
  39019. <name>1</name>
  39020. <description>A channel event has occurred.</description>
  39021. <value>#1</value>
  39022. </enumeratedValue>
  39023. </enumeratedValues>
  39024. </field>
  39025. <field>
  39026. <name>CH2F</name>
  39027. <description>Channel 2 Flag</description>
  39028. <bitOffset>2</bitOffset>
  39029. <bitWidth>1</bitWidth>
  39030. <access>read-write</access>
  39031. <enumeratedValues>
  39032. <enumeratedValue>
  39033. <name>0</name>
  39034. <description>No channel event has occurred.</description>
  39035. <value>#0</value>
  39036. </enumeratedValue>
  39037. <enumeratedValue>
  39038. <name>1</name>
  39039. <description>A channel event has occurred.</description>
  39040. <value>#1</value>
  39041. </enumeratedValue>
  39042. </enumeratedValues>
  39043. </field>
  39044. <field>
  39045. <name>CH3F</name>
  39046. <description>Channel 3 Flag</description>
  39047. <bitOffset>3</bitOffset>
  39048. <bitWidth>1</bitWidth>
  39049. <access>read-write</access>
  39050. <enumeratedValues>
  39051. <enumeratedValue>
  39052. <name>0</name>
  39053. <description>No channel event has occurred.</description>
  39054. <value>#0</value>
  39055. </enumeratedValue>
  39056. <enumeratedValue>
  39057. <name>1</name>
  39058. <description>A channel event has occurred.</description>
  39059. <value>#1</value>
  39060. </enumeratedValue>
  39061. </enumeratedValues>
  39062. </field>
  39063. <field>
  39064. <name>CH4F</name>
  39065. <description>Channel 4 Flag</description>
  39066. <bitOffset>4</bitOffset>
  39067. <bitWidth>1</bitWidth>
  39068. <access>read-write</access>
  39069. <enumeratedValues>
  39070. <enumeratedValue>
  39071. <name>0</name>
  39072. <description>No channel event has occurred.</description>
  39073. <value>#0</value>
  39074. </enumeratedValue>
  39075. <enumeratedValue>
  39076. <name>1</name>
  39077. <description>A channel event has occurred.</description>
  39078. <value>#1</value>
  39079. </enumeratedValue>
  39080. </enumeratedValues>
  39081. </field>
  39082. <field>
  39083. <name>CH5F</name>
  39084. <description>Channel 5 Flag</description>
  39085. <bitOffset>5</bitOffset>
  39086. <bitWidth>1</bitWidth>
  39087. <access>read-write</access>
  39088. <enumeratedValues>
  39089. <enumeratedValue>
  39090. <name>0</name>
  39091. <description>No channel event has occurred.</description>
  39092. <value>#0</value>
  39093. </enumeratedValue>
  39094. <enumeratedValue>
  39095. <name>1</name>
  39096. <description>A channel event has occurred.</description>
  39097. <value>#1</value>
  39098. </enumeratedValue>
  39099. </enumeratedValues>
  39100. </field>
  39101. <field>
  39102. <name>CH6F</name>
  39103. <description>Channel 6 Flag</description>
  39104. <bitOffset>6</bitOffset>
  39105. <bitWidth>1</bitWidth>
  39106. <access>read-write</access>
  39107. <enumeratedValues>
  39108. <enumeratedValue>
  39109. <name>0</name>
  39110. <description>No channel event has occurred.</description>
  39111. <value>#0</value>
  39112. </enumeratedValue>
  39113. <enumeratedValue>
  39114. <name>1</name>
  39115. <description>A channel event has occurred.</description>
  39116. <value>#1</value>
  39117. </enumeratedValue>
  39118. </enumeratedValues>
  39119. </field>
  39120. <field>
  39121. <name>CH7F</name>
  39122. <description>Channel 7 Flag</description>
  39123. <bitOffset>7</bitOffset>
  39124. <bitWidth>1</bitWidth>
  39125. <access>read-write</access>
  39126. <enumeratedValues>
  39127. <enumeratedValue>
  39128. <name>0</name>
  39129. <description>No channel event has occurred.</description>
  39130. <value>#0</value>
  39131. </enumeratedValue>
  39132. <enumeratedValue>
  39133. <name>1</name>
  39134. <description>A channel event has occurred.</description>
  39135. <value>#1</value>
  39136. </enumeratedValue>
  39137. </enumeratedValues>
  39138. </field>
  39139. </fields>
  39140. </register>
  39141. <register>
  39142. <name>MODE</name>
  39143. <description>Features Mode Selection</description>
  39144. <addressOffset>0x54</addressOffset>
  39145. <size>32</size>
  39146. <access>read-write</access>
  39147. <resetValue>0x4</resetValue>
  39148. <resetMask>0xFFFFFFFF</resetMask>
  39149. <fields>
  39150. <field>
  39151. <name>FTMEN</name>
  39152. <description>FTM Enable</description>
  39153. <bitOffset>0</bitOffset>
  39154. <bitWidth>1</bitWidth>
  39155. <access>read-write</access>
  39156. <enumeratedValues>
  39157. <enumeratedValue>
  39158. <name>0</name>
  39159. <description>Only the TPM-compatible registers (first set of registers) can be used without any restriction. Do not use the FTM-specific registers.</description>
  39160. <value>#0</value>
  39161. </enumeratedValue>
  39162. <enumeratedValue>
  39163. <name>1</name>
  39164. <description>All registers including the FTM-specific registers (second set of registers) are available for use with no restrictions.</description>
  39165. <value>#1</value>
  39166. </enumeratedValue>
  39167. </enumeratedValues>
  39168. </field>
  39169. <field>
  39170. <name>INIT</name>
  39171. <description>Initialize The Channels Output</description>
  39172. <bitOffset>1</bitOffset>
  39173. <bitWidth>1</bitWidth>
  39174. <access>read-write</access>
  39175. </field>
  39176. <field>
  39177. <name>WPDIS</name>
  39178. <description>Write Protection Disable</description>
  39179. <bitOffset>2</bitOffset>
  39180. <bitWidth>1</bitWidth>
  39181. <access>read-write</access>
  39182. <enumeratedValues>
  39183. <enumeratedValue>
  39184. <name>0</name>
  39185. <description>Write protection is enabled.</description>
  39186. <value>#0</value>
  39187. </enumeratedValue>
  39188. <enumeratedValue>
  39189. <name>1</name>
  39190. <description>Write protection is disabled.</description>
  39191. <value>#1</value>
  39192. </enumeratedValue>
  39193. </enumeratedValues>
  39194. </field>
  39195. <field>
  39196. <name>PWMSYNC</name>
  39197. <description>PWM Synchronization Mode</description>
  39198. <bitOffset>3</bitOffset>
  39199. <bitWidth>1</bitWidth>
  39200. <access>read-write</access>
  39201. <enumeratedValues>
  39202. <enumeratedValue>
  39203. <name>0</name>
  39204. <description>No restrictions. Software and hardware triggers can be used by MOD, CnV, OUTMASK, and FTM counter synchronization.</description>
  39205. <value>#0</value>
  39206. </enumeratedValue>
  39207. <enumeratedValue>
  39208. <name>1</name>
  39209. <description>Software trigger can only be used by MOD and CnV synchronization, and hardware triggers can only be used by OUTMASK and FTM counter synchronization.</description>
  39210. <value>#1</value>
  39211. </enumeratedValue>
  39212. </enumeratedValues>
  39213. </field>
  39214. <field>
  39215. <name>CAPTEST</name>
  39216. <description>Capture Test Mode Enable</description>
  39217. <bitOffset>4</bitOffset>
  39218. <bitWidth>1</bitWidth>
  39219. <access>read-write</access>
  39220. <enumeratedValues>
  39221. <enumeratedValue>
  39222. <name>0</name>
  39223. <description>Capture test mode is disabled.</description>
  39224. <value>#0</value>
  39225. </enumeratedValue>
  39226. <enumeratedValue>
  39227. <name>1</name>
  39228. <description>Capture test mode is enabled.</description>
  39229. <value>#1</value>
  39230. </enumeratedValue>
  39231. </enumeratedValues>
  39232. </field>
  39233. <field>
  39234. <name>FAULTM</name>
  39235. <description>Fault Control Mode</description>
  39236. <bitOffset>5</bitOffset>
  39237. <bitWidth>2</bitWidth>
  39238. <access>read-write</access>
  39239. <enumeratedValues>
  39240. <enumeratedValue>
  39241. <name>00</name>
  39242. <description>Fault control is disabled for all channels.</description>
  39243. <value>#00</value>
  39244. </enumeratedValue>
  39245. <enumeratedValue>
  39246. <name>01</name>
  39247. <description>Fault control is enabled for even channels only (channels 0, 2, 4, and 6), and the selected mode is the manual fault clearing.</description>
  39248. <value>#01</value>
  39249. </enumeratedValue>
  39250. <enumeratedValue>
  39251. <name>10</name>
  39252. <description>Fault control is enabled for all channels, and the selected mode is the manual fault clearing.</description>
  39253. <value>#10</value>
  39254. </enumeratedValue>
  39255. <enumeratedValue>
  39256. <name>11</name>
  39257. <description>Fault control is enabled for all channels, and the selected mode is the automatic fault clearing.</description>
  39258. <value>#11</value>
  39259. </enumeratedValue>
  39260. </enumeratedValues>
  39261. </field>
  39262. <field>
  39263. <name>FAULTIE</name>
  39264. <description>Fault Interrupt Enable</description>
  39265. <bitOffset>7</bitOffset>
  39266. <bitWidth>1</bitWidth>
  39267. <access>read-write</access>
  39268. <enumeratedValues>
  39269. <enumeratedValue>
  39270. <name>0</name>
  39271. <description>Fault control interrupt is disabled.</description>
  39272. <value>#0</value>
  39273. </enumeratedValue>
  39274. <enumeratedValue>
  39275. <name>1</name>
  39276. <description>Fault control interrupt is enabled.</description>
  39277. <value>#1</value>
  39278. </enumeratedValue>
  39279. </enumeratedValues>
  39280. </field>
  39281. </fields>
  39282. </register>
  39283. <register>
  39284. <name>SYNC</name>
  39285. <description>Synchronization</description>
  39286. <addressOffset>0x58</addressOffset>
  39287. <size>32</size>
  39288. <access>read-write</access>
  39289. <resetValue>0</resetValue>
  39290. <resetMask>0xFFFFFFFF</resetMask>
  39291. <fields>
  39292. <field>
  39293. <name>CNTMIN</name>
  39294. <description>Minimum Loading Point Enable</description>
  39295. <bitOffset>0</bitOffset>
  39296. <bitWidth>1</bitWidth>
  39297. <access>read-write</access>
  39298. <enumeratedValues>
  39299. <enumeratedValue>
  39300. <name>0</name>
  39301. <description>The minimum loading point is disabled.</description>
  39302. <value>#0</value>
  39303. </enumeratedValue>
  39304. <enumeratedValue>
  39305. <name>1</name>
  39306. <description>The minimum loading point is enabled.</description>
  39307. <value>#1</value>
  39308. </enumeratedValue>
  39309. </enumeratedValues>
  39310. </field>
  39311. <field>
  39312. <name>CNTMAX</name>
  39313. <description>Maximum Loading Point Enable</description>
  39314. <bitOffset>1</bitOffset>
  39315. <bitWidth>1</bitWidth>
  39316. <access>read-write</access>
  39317. <enumeratedValues>
  39318. <enumeratedValue>
  39319. <name>0</name>
  39320. <description>The maximum loading point is disabled.</description>
  39321. <value>#0</value>
  39322. </enumeratedValue>
  39323. <enumeratedValue>
  39324. <name>1</name>
  39325. <description>The maximum loading point is enabled.</description>
  39326. <value>#1</value>
  39327. </enumeratedValue>
  39328. </enumeratedValues>
  39329. </field>
  39330. <field>
  39331. <name>REINIT</name>
  39332. <description>FTM Counter Reinitialization By Synchronization (FTM counter synchronization)</description>
  39333. <bitOffset>2</bitOffset>
  39334. <bitWidth>1</bitWidth>
  39335. <access>read-write</access>
  39336. <enumeratedValues>
  39337. <enumeratedValue>
  39338. <name>0</name>
  39339. <description>FTM counter continues to count normally.</description>
  39340. <value>#0</value>
  39341. </enumeratedValue>
  39342. <enumeratedValue>
  39343. <name>1</name>
  39344. <description>FTM counter is updated with its initial value when the selected trigger is detected.</description>
  39345. <value>#1</value>
  39346. </enumeratedValue>
  39347. </enumeratedValues>
  39348. </field>
  39349. <field>
  39350. <name>SYNCHOM</name>
  39351. <description>Output Mask Synchronization</description>
  39352. <bitOffset>3</bitOffset>
  39353. <bitWidth>1</bitWidth>
  39354. <access>read-write</access>
  39355. <enumeratedValues>
  39356. <enumeratedValue>
  39357. <name>0</name>
  39358. <description>OUTMASK register is updated with the value of its buffer in all rising edges of the system clock.</description>
  39359. <value>#0</value>
  39360. </enumeratedValue>
  39361. <enumeratedValue>
  39362. <name>1</name>
  39363. <description>OUTMASK register is updated with the value of its buffer only by the PWM synchronization.</description>
  39364. <value>#1</value>
  39365. </enumeratedValue>
  39366. </enumeratedValues>
  39367. </field>
  39368. <field>
  39369. <name>TRIG0</name>
  39370. <description>PWM Synchronization Hardware Trigger 0</description>
  39371. <bitOffset>4</bitOffset>
  39372. <bitWidth>1</bitWidth>
  39373. <access>read-write</access>
  39374. <enumeratedValues>
  39375. <enumeratedValue>
  39376. <name>0</name>
  39377. <description>Trigger is disabled.</description>
  39378. <value>#0</value>
  39379. </enumeratedValue>
  39380. <enumeratedValue>
  39381. <name>1</name>
  39382. <description>Trigger is enabled.</description>
  39383. <value>#1</value>
  39384. </enumeratedValue>
  39385. </enumeratedValues>
  39386. </field>
  39387. <field>
  39388. <name>TRIG1</name>
  39389. <description>PWM Synchronization Hardware Trigger 1</description>
  39390. <bitOffset>5</bitOffset>
  39391. <bitWidth>1</bitWidth>
  39392. <access>read-write</access>
  39393. <enumeratedValues>
  39394. <enumeratedValue>
  39395. <name>0</name>
  39396. <description>Trigger is disabled.</description>
  39397. <value>#0</value>
  39398. </enumeratedValue>
  39399. <enumeratedValue>
  39400. <name>1</name>
  39401. <description>Trigger is enabled.</description>
  39402. <value>#1</value>
  39403. </enumeratedValue>
  39404. </enumeratedValues>
  39405. </field>
  39406. <field>
  39407. <name>TRIG2</name>
  39408. <description>PWM Synchronization Hardware Trigger 2</description>
  39409. <bitOffset>6</bitOffset>
  39410. <bitWidth>1</bitWidth>
  39411. <access>read-write</access>
  39412. <enumeratedValues>
  39413. <enumeratedValue>
  39414. <name>0</name>
  39415. <description>Trigger is disabled.</description>
  39416. <value>#0</value>
  39417. </enumeratedValue>
  39418. <enumeratedValue>
  39419. <name>1</name>
  39420. <description>Trigger is enabled.</description>
  39421. <value>#1</value>
  39422. </enumeratedValue>
  39423. </enumeratedValues>
  39424. </field>
  39425. <field>
  39426. <name>SWSYNC</name>
  39427. <description>PWM Synchronization Software Trigger</description>
  39428. <bitOffset>7</bitOffset>
  39429. <bitWidth>1</bitWidth>
  39430. <access>read-write</access>
  39431. <enumeratedValues>
  39432. <enumeratedValue>
  39433. <name>0</name>
  39434. <description>Software trigger is not selected.</description>
  39435. <value>#0</value>
  39436. </enumeratedValue>
  39437. <enumeratedValue>
  39438. <name>1</name>
  39439. <description>Software trigger is selected.</description>
  39440. <value>#1</value>
  39441. </enumeratedValue>
  39442. </enumeratedValues>
  39443. </field>
  39444. </fields>
  39445. </register>
  39446. <register>
  39447. <name>OUTINIT</name>
  39448. <description>Initial State For Channels Output</description>
  39449. <addressOffset>0x5C</addressOffset>
  39450. <size>32</size>
  39451. <access>read-write</access>
  39452. <resetValue>0</resetValue>
  39453. <resetMask>0xFFFFFFFF</resetMask>
  39454. <fields>
  39455. <field>
  39456. <name>CH0OI</name>
  39457. <description>Channel 0 Output Initialization Value</description>
  39458. <bitOffset>0</bitOffset>
  39459. <bitWidth>1</bitWidth>
  39460. <access>read-write</access>
  39461. <enumeratedValues>
  39462. <enumeratedValue>
  39463. <name>0</name>
  39464. <description>The initialization value is 0.</description>
  39465. <value>#0</value>
  39466. </enumeratedValue>
  39467. <enumeratedValue>
  39468. <name>1</name>
  39469. <description>The initialization value is 1.</description>
  39470. <value>#1</value>
  39471. </enumeratedValue>
  39472. </enumeratedValues>
  39473. </field>
  39474. <field>
  39475. <name>CH1OI</name>
  39476. <description>Channel 1 Output Initialization Value</description>
  39477. <bitOffset>1</bitOffset>
  39478. <bitWidth>1</bitWidth>
  39479. <access>read-write</access>
  39480. <enumeratedValues>
  39481. <enumeratedValue>
  39482. <name>0</name>
  39483. <description>The initialization value is 0.</description>
  39484. <value>#0</value>
  39485. </enumeratedValue>
  39486. <enumeratedValue>
  39487. <name>1</name>
  39488. <description>The initialization value is 1.</description>
  39489. <value>#1</value>
  39490. </enumeratedValue>
  39491. </enumeratedValues>
  39492. </field>
  39493. <field>
  39494. <name>CH2OI</name>
  39495. <description>Channel 2 Output Initialization Value</description>
  39496. <bitOffset>2</bitOffset>
  39497. <bitWidth>1</bitWidth>
  39498. <access>read-write</access>
  39499. <enumeratedValues>
  39500. <enumeratedValue>
  39501. <name>0</name>
  39502. <description>The initialization value is 0.</description>
  39503. <value>#0</value>
  39504. </enumeratedValue>
  39505. <enumeratedValue>
  39506. <name>1</name>
  39507. <description>The initialization value is 1.</description>
  39508. <value>#1</value>
  39509. </enumeratedValue>
  39510. </enumeratedValues>
  39511. </field>
  39512. <field>
  39513. <name>CH3OI</name>
  39514. <description>Channel 3 Output Initialization Value</description>
  39515. <bitOffset>3</bitOffset>
  39516. <bitWidth>1</bitWidth>
  39517. <access>read-write</access>
  39518. <enumeratedValues>
  39519. <enumeratedValue>
  39520. <name>0</name>
  39521. <description>The initialization value is 0.</description>
  39522. <value>#0</value>
  39523. </enumeratedValue>
  39524. <enumeratedValue>
  39525. <name>1</name>
  39526. <description>The initialization value is 1.</description>
  39527. <value>#1</value>
  39528. </enumeratedValue>
  39529. </enumeratedValues>
  39530. </field>
  39531. <field>
  39532. <name>CH4OI</name>
  39533. <description>Channel 4 Output Initialization Value</description>
  39534. <bitOffset>4</bitOffset>
  39535. <bitWidth>1</bitWidth>
  39536. <access>read-write</access>
  39537. <enumeratedValues>
  39538. <enumeratedValue>
  39539. <name>0</name>
  39540. <description>The initialization value is 0.</description>
  39541. <value>#0</value>
  39542. </enumeratedValue>
  39543. <enumeratedValue>
  39544. <name>1</name>
  39545. <description>The initialization value is 1.</description>
  39546. <value>#1</value>
  39547. </enumeratedValue>
  39548. </enumeratedValues>
  39549. </field>
  39550. <field>
  39551. <name>CH5OI</name>
  39552. <description>Channel 5 Output Initialization Value</description>
  39553. <bitOffset>5</bitOffset>
  39554. <bitWidth>1</bitWidth>
  39555. <access>read-write</access>
  39556. <enumeratedValues>
  39557. <enumeratedValue>
  39558. <name>0</name>
  39559. <description>The initialization value is 0.</description>
  39560. <value>#0</value>
  39561. </enumeratedValue>
  39562. <enumeratedValue>
  39563. <name>1</name>
  39564. <description>The initialization value is 1.</description>
  39565. <value>#1</value>
  39566. </enumeratedValue>
  39567. </enumeratedValues>
  39568. </field>
  39569. <field>
  39570. <name>CH6OI</name>
  39571. <description>Channel 6 Output Initialization Value</description>
  39572. <bitOffset>6</bitOffset>
  39573. <bitWidth>1</bitWidth>
  39574. <access>read-write</access>
  39575. <enumeratedValues>
  39576. <enumeratedValue>
  39577. <name>0</name>
  39578. <description>The initialization value is 0.</description>
  39579. <value>#0</value>
  39580. </enumeratedValue>
  39581. <enumeratedValue>
  39582. <name>1</name>
  39583. <description>The initialization value is 1.</description>
  39584. <value>#1</value>
  39585. </enumeratedValue>
  39586. </enumeratedValues>
  39587. </field>
  39588. <field>
  39589. <name>CH7OI</name>
  39590. <description>Channel 7 Output Initialization Value</description>
  39591. <bitOffset>7</bitOffset>
  39592. <bitWidth>1</bitWidth>
  39593. <access>read-write</access>
  39594. <enumeratedValues>
  39595. <enumeratedValue>
  39596. <name>0</name>
  39597. <description>The initialization value is 0.</description>
  39598. <value>#0</value>
  39599. </enumeratedValue>
  39600. <enumeratedValue>
  39601. <name>1</name>
  39602. <description>The initialization value is 1.</description>
  39603. <value>#1</value>
  39604. </enumeratedValue>
  39605. </enumeratedValues>
  39606. </field>
  39607. </fields>
  39608. </register>
  39609. <register>
  39610. <name>OUTMASK</name>
  39611. <description>Output Mask</description>
  39612. <addressOffset>0x60</addressOffset>
  39613. <size>32</size>
  39614. <access>read-write</access>
  39615. <resetValue>0</resetValue>
  39616. <resetMask>0xFFFFFFFF</resetMask>
  39617. <fields>
  39618. <field>
  39619. <name>CH0OM</name>
  39620. <description>Channel 0 Output Mask</description>
  39621. <bitOffset>0</bitOffset>
  39622. <bitWidth>1</bitWidth>
  39623. <access>read-write</access>
  39624. <enumeratedValues>
  39625. <enumeratedValue>
  39626. <name>0</name>
  39627. <description>Channel output is not masked. It continues to operate normally.</description>
  39628. <value>#0</value>
  39629. </enumeratedValue>
  39630. <enumeratedValue>
  39631. <name>1</name>
  39632. <description>Channel output is masked. It is forced to its inactive state.</description>
  39633. <value>#1</value>
  39634. </enumeratedValue>
  39635. </enumeratedValues>
  39636. </field>
  39637. <field>
  39638. <name>CH1OM</name>
  39639. <description>Channel 1 Output Mask</description>
  39640. <bitOffset>1</bitOffset>
  39641. <bitWidth>1</bitWidth>
  39642. <access>read-write</access>
  39643. <enumeratedValues>
  39644. <enumeratedValue>
  39645. <name>0</name>
  39646. <description>Channel output is not masked. It continues to operate normally.</description>
  39647. <value>#0</value>
  39648. </enumeratedValue>
  39649. <enumeratedValue>
  39650. <name>1</name>
  39651. <description>Channel output is masked. It is forced to its inactive state.</description>
  39652. <value>#1</value>
  39653. </enumeratedValue>
  39654. </enumeratedValues>
  39655. </field>
  39656. <field>
  39657. <name>CH2OM</name>
  39658. <description>Channel 2 Output Mask</description>
  39659. <bitOffset>2</bitOffset>
  39660. <bitWidth>1</bitWidth>
  39661. <access>read-write</access>
  39662. <enumeratedValues>
  39663. <enumeratedValue>
  39664. <name>0</name>
  39665. <description>Channel output is not masked. It continues to operate normally.</description>
  39666. <value>#0</value>
  39667. </enumeratedValue>
  39668. <enumeratedValue>
  39669. <name>1</name>
  39670. <description>Channel output is masked. It is forced to its inactive state.</description>
  39671. <value>#1</value>
  39672. </enumeratedValue>
  39673. </enumeratedValues>
  39674. </field>
  39675. <field>
  39676. <name>CH3OM</name>
  39677. <description>Channel 3 Output Mask</description>
  39678. <bitOffset>3</bitOffset>
  39679. <bitWidth>1</bitWidth>
  39680. <access>read-write</access>
  39681. <enumeratedValues>
  39682. <enumeratedValue>
  39683. <name>0</name>
  39684. <description>Channel output is not masked. It continues to operate normally.</description>
  39685. <value>#0</value>
  39686. </enumeratedValue>
  39687. <enumeratedValue>
  39688. <name>1</name>
  39689. <description>Channel output is masked. It is forced to its inactive state.</description>
  39690. <value>#1</value>
  39691. </enumeratedValue>
  39692. </enumeratedValues>
  39693. </field>
  39694. <field>
  39695. <name>CH4OM</name>
  39696. <description>Channel 4 Output Mask</description>
  39697. <bitOffset>4</bitOffset>
  39698. <bitWidth>1</bitWidth>
  39699. <access>read-write</access>
  39700. <enumeratedValues>
  39701. <enumeratedValue>
  39702. <name>0</name>
  39703. <description>Channel output is not masked. It continues to operate normally.</description>
  39704. <value>#0</value>
  39705. </enumeratedValue>
  39706. <enumeratedValue>
  39707. <name>1</name>
  39708. <description>Channel output is masked. It is forced to its inactive state.</description>
  39709. <value>#1</value>
  39710. </enumeratedValue>
  39711. </enumeratedValues>
  39712. </field>
  39713. <field>
  39714. <name>CH5OM</name>
  39715. <description>Channel 5 Output Mask</description>
  39716. <bitOffset>5</bitOffset>
  39717. <bitWidth>1</bitWidth>
  39718. <access>read-write</access>
  39719. <enumeratedValues>
  39720. <enumeratedValue>
  39721. <name>0</name>
  39722. <description>Channel output is not masked. It continues to operate normally.</description>
  39723. <value>#0</value>
  39724. </enumeratedValue>
  39725. <enumeratedValue>
  39726. <name>1</name>
  39727. <description>Channel output is masked. It is forced to its inactive state.</description>
  39728. <value>#1</value>
  39729. </enumeratedValue>
  39730. </enumeratedValues>
  39731. </field>
  39732. <field>
  39733. <name>CH6OM</name>
  39734. <description>Channel 6 Output Mask</description>
  39735. <bitOffset>6</bitOffset>
  39736. <bitWidth>1</bitWidth>
  39737. <access>read-write</access>
  39738. <enumeratedValues>
  39739. <enumeratedValue>
  39740. <name>0</name>
  39741. <description>Channel output is not masked. It continues to operate normally.</description>
  39742. <value>#0</value>
  39743. </enumeratedValue>
  39744. <enumeratedValue>
  39745. <name>1</name>
  39746. <description>Channel output is masked. It is forced to its inactive state.</description>
  39747. <value>#1</value>
  39748. </enumeratedValue>
  39749. </enumeratedValues>
  39750. </field>
  39751. <field>
  39752. <name>CH7OM</name>
  39753. <description>Channel 7 Output Mask</description>
  39754. <bitOffset>7</bitOffset>
  39755. <bitWidth>1</bitWidth>
  39756. <access>read-write</access>
  39757. <enumeratedValues>
  39758. <enumeratedValue>
  39759. <name>0</name>
  39760. <description>Channel output is not masked. It continues to operate normally.</description>
  39761. <value>#0</value>
  39762. </enumeratedValue>
  39763. <enumeratedValue>
  39764. <name>1</name>
  39765. <description>Channel output is masked. It is forced to its inactive state.</description>
  39766. <value>#1</value>
  39767. </enumeratedValue>
  39768. </enumeratedValues>
  39769. </field>
  39770. </fields>
  39771. </register>
  39772. <register>
  39773. <name>COMBINE</name>
  39774. <description>Function For Linked Channels</description>
  39775. <addressOffset>0x64</addressOffset>
  39776. <size>32</size>
  39777. <access>read-write</access>
  39778. <resetValue>0</resetValue>
  39779. <resetMask>0xFFFFFFFF</resetMask>
  39780. <fields>
  39781. <field>
  39782. <name>COMBINE0</name>
  39783. <description>Combine Channels For n = 0</description>
  39784. <bitOffset>0</bitOffset>
  39785. <bitWidth>1</bitWidth>
  39786. <access>read-write</access>
  39787. <enumeratedValues>
  39788. <enumeratedValue>
  39789. <name>0</name>
  39790. <description>Channels (n) and (n+1) are independent.</description>
  39791. <value>#0</value>
  39792. </enumeratedValue>
  39793. <enumeratedValue>
  39794. <name>1</name>
  39795. <description>Channels (n) and (n+1) are combined.</description>
  39796. <value>#1</value>
  39797. </enumeratedValue>
  39798. </enumeratedValues>
  39799. </field>
  39800. <field>
  39801. <name>COMP0</name>
  39802. <description>Complement Of Channel (n) For n = 0</description>
  39803. <bitOffset>1</bitOffset>
  39804. <bitWidth>1</bitWidth>
  39805. <access>read-write</access>
  39806. <enumeratedValues>
  39807. <enumeratedValue>
  39808. <name>0</name>
  39809. <description>The channel (n+1) output is the same as the channel (n) output.</description>
  39810. <value>#0</value>
  39811. </enumeratedValue>
  39812. <enumeratedValue>
  39813. <name>1</name>
  39814. <description>The channel (n+1) output is the complement of the channel (n) output.</description>
  39815. <value>#1</value>
  39816. </enumeratedValue>
  39817. </enumeratedValues>
  39818. </field>
  39819. <field>
  39820. <name>DECAPEN0</name>
  39821. <description>Dual Edge Capture Mode Enable For n = 0</description>
  39822. <bitOffset>2</bitOffset>
  39823. <bitWidth>1</bitWidth>
  39824. <access>read-write</access>
  39825. <enumeratedValues>
  39826. <enumeratedValue>
  39827. <name>0</name>
  39828. <description>The Dual Edge Capture mode in this pair of channels is disabled.</description>
  39829. <value>#0</value>
  39830. </enumeratedValue>
  39831. <enumeratedValue>
  39832. <name>1</name>
  39833. <description>The Dual Edge Capture mode in this pair of channels is enabled.</description>
  39834. <value>#1</value>
  39835. </enumeratedValue>
  39836. </enumeratedValues>
  39837. </field>
  39838. <field>
  39839. <name>DECAP0</name>
  39840. <description>Dual Edge Capture Mode Captures For n = 0</description>
  39841. <bitOffset>3</bitOffset>
  39842. <bitWidth>1</bitWidth>
  39843. <access>read-write</access>
  39844. <enumeratedValues>
  39845. <enumeratedValue>
  39846. <name>0</name>
  39847. <description>The dual edge captures are inactive.</description>
  39848. <value>#0</value>
  39849. </enumeratedValue>
  39850. <enumeratedValue>
  39851. <name>1</name>
  39852. <description>The dual edge captures are active.</description>
  39853. <value>#1</value>
  39854. </enumeratedValue>
  39855. </enumeratedValues>
  39856. </field>
  39857. <field>
  39858. <name>DTEN0</name>
  39859. <description>Deadtime Enable For n = 0</description>
  39860. <bitOffset>4</bitOffset>
  39861. <bitWidth>1</bitWidth>
  39862. <access>read-write</access>
  39863. <enumeratedValues>
  39864. <enumeratedValue>
  39865. <name>0</name>
  39866. <description>The deadtime insertion in this pair of channels is disabled.</description>
  39867. <value>#0</value>
  39868. </enumeratedValue>
  39869. <enumeratedValue>
  39870. <name>1</name>
  39871. <description>The deadtime insertion in this pair of channels is enabled.</description>
  39872. <value>#1</value>
  39873. </enumeratedValue>
  39874. </enumeratedValues>
  39875. </field>
  39876. <field>
  39877. <name>SYNCEN0</name>
  39878. <description>Synchronization Enable For n = 0</description>
  39879. <bitOffset>5</bitOffset>
  39880. <bitWidth>1</bitWidth>
  39881. <access>read-write</access>
  39882. <enumeratedValues>
  39883. <enumeratedValue>
  39884. <name>0</name>
  39885. <description>The PWM synchronization in this pair of channels is disabled.</description>
  39886. <value>#0</value>
  39887. </enumeratedValue>
  39888. <enumeratedValue>
  39889. <name>1</name>
  39890. <description>The PWM synchronization in this pair of channels is enabled.</description>
  39891. <value>#1</value>
  39892. </enumeratedValue>
  39893. </enumeratedValues>
  39894. </field>
  39895. <field>
  39896. <name>FAULTEN0</name>
  39897. <description>Fault Control Enable For n = 0</description>
  39898. <bitOffset>6</bitOffset>
  39899. <bitWidth>1</bitWidth>
  39900. <access>read-write</access>
  39901. <enumeratedValues>
  39902. <enumeratedValue>
  39903. <name>0</name>
  39904. <description>The fault control in this pair of channels is disabled.</description>
  39905. <value>#0</value>
  39906. </enumeratedValue>
  39907. <enumeratedValue>
  39908. <name>1</name>
  39909. <description>The fault control in this pair of channels is enabled.</description>
  39910. <value>#1</value>
  39911. </enumeratedValue>
  39912. </enumeratedValues>
  39913. </field>
  39914. <field>
  39915. <name>COMBINE1</name>
  39916. <description>Combine Channels For n = 2</description>
  39917. <bitOffset>8</bitOffset>
  39918. <bitWidth>1</bitWidth>
  39919. <access>read-write</access>
  39920. <enumeratedValues>
  39921. <enumeratedValue>
  39922. <name>0</name>
  39923. <description>Channels (n) and (n+1) are independent.</description>
  39924. <value>#0</value>
  39925. </enumeratedValue>
  39926. <enumeratedValue>
  39927. <name>1</name>
  39928. <description>Channels (n) and (n+1) are combined.</description>
  39929. <value>#1</value>
  39930. </enumeratedValue>
  39931. </enumeratedValues>
  39932. </field>
  39933. <field>
  39934. <name>COMP1</name>
  39935. <description>Complement Of Channel (n) For n = 2</description>
  39936. <bitOffset>9</bitOffset>
  39937. <bitWidth>1</bitWidth>
  39938. <access>read-write</access>
  39939. <enumeratedValues>
  39940. <enumeratedValue>
  39941. <name>0</name>
  39942. <description>The channel (n+1) output is the same as the channel (n) output.</description>
  39943. <value>#0</value>
  39944. </enumeratedValue>
  39945. <enumeratedValue>
  39946. <name>1</name>
  39947. <description>The channel (n+1) output is the complement of the channel (n) output.</description>
  39948. <value>#1</value>
  39949. </enumeratedValue>
  39950. </enumeratedValues>
  39951. </field>
  39952. <field>
  39953. <name>DECAPEN1</name>
  39954. <description>Dual Edge Capture Mode Enable For n = 2</description>
  39955. <bitOffset>10</bitOffset>
  39956. <bitWidth>1</bitWidth>
  39957. <access>read-write</access>
  39958. <enumeratedValues>
  39959. <enumeratedValue>
  39960. <name>0</name>
  39961. <description>The Dual Edge Capture mode in this pair of channels is disabled.</description>
  39962. <value>#0</value>
  39963. </enumeratedValue>
  39964. <enumeratedValue>
  39965. <name>1</name>
  39966. <description>The Dual Edge Capture mode in this pair of channels is enabled.</description>
  39967. <value>#1</value>
  39968. </enumeratedValue>
  39969. </enumeratedValues>
  39970. </field>
  39971. <field>
  39972. <name>DECAP1</name>
  39973. <description>Dual Edge Capture Mode Captures For n = 2</description>
  39974. <bitOffset>11</bitOffset>
  39975. <bitWidth>1</bitWidth>
  39976. <access>read-write</access>
  39977. <enumeratedValues>
  39978. <enumeratedValue>
  39979. <name>0</name>
  39980. <description>The dual edge captures are inactive.</description>
  39981. <value>#0</value>
  39982. </enumeratedValue>
  39983. <enumeratedValue>
  39984. <name>1</name>
  39985. <description>The dual edge captures are active.</description>
  39986. <value>#1</value>
  39987. </enumeratedValue>
  39988. </enumeratedValues>
  39989. </field>
  39990. <field>
  39991. <name>DTEN1</name>
  39992. <description>Deadtime Enable For n = 2</description>
  39993. <bitOffset>12</bitOffset>
  39994. <bitWidth>1</bitWidth>
  39995. <access>read-write</access>
  39996. <enumeratedValues>
  39997. <enumeratedValue>
  39998. <name>0</name>
  39999. <description>The deadtime insertion in this pair of channels is disabled.</description>
  40000. <value>#0</value>
  40001. </enumeratedValue>
  40002. <enumeratedValue>
  40003. <name>1</name>
  40004. <description>The deadtime insertion in this pair of channels is enabled.</description>
  40005. <value>#1</value>
  40006. </enumeratedValue>
  40007. </enumeratedValues>
  40008. </field>
  40009. <field>
  40010. <name>SYNCEN1</name>
  40011. <description>Synchronization Enable For n = 2</description>
  40012. <bitOffset>13</bitOffset>
  40013. <bitWidth>1</bitWidth>
  40014. <access>read-write</access>
  40015. <enumeratedValues>
  40016. <enumeratedValue>
  40017. <name>0</name>
  40018. <description>The PWM synchronization in this pair of channels is disabled.</description>
  40019. <value>#0</value>
  40020. </enumeratedValue>
  40021. <enumeratedValue>
  40022. <name>1</name>
  40023. <description>The PWM synchronization in this pair of channels is enabled.</description>
  40024. <value>#1</value>
  40025. </enumeratedValue>
  40026. </enumeratedValues>
  40027. </field>
  40028. <field>
  40029. <name>FAULTEN1</name>
  40030. <description>Fault Control Enable For n = 2</description>
  40031. <bitOffset>14</bitOffset>
  40032. <bitWidth>1</bitWidth>
  40033. <access>read-write</access>
  40034. <enumeratedValues>
  40035. <enumeratedValue>
  40036. <name>0</name>
  40037. <description>The fault control in this pair of channels is disabled.</description>
  40038. <value>#0</value>
  40039. </enumeratedValue>
  40040. <enumeratedValue>
  40041. <name>1</name>
  40042. <description>The fault control in this pair of channels is enabled.</description>
  40043. <value>#1</value>
  40044. </enumeratedValue>
  40045. </enumeratedValues>
  40046. </field>
  40047. <field>
  40048. <name>COMBINE2</name>
  40049. <description>Combine Channels For n = 4</description>
  40050. <bitOffset>16</bitOffset>
  40051. <bitWidth>1</bitWidth>
  40052. <access>read-write</access>
  40053. <enumeratedValues>
  40054. <enumeratedValue>
  40055. <name>0</name>
  40056. <description>Channels (n) and (n+1) are independent.</description>
  40057. <value>#0</value>
  40058. </enumeratedValue>
  40059. <enumeratedValue>
  40060. <name>1</name>
  40061. <description>Channels (n) and (n+1) are combined.</description>
  40062. <value>#1</value>
  40063. </enumeratedValue>
  40064. </enumeratedValues>
  40065. </field>
  40066. <field>
  40067. <name>COMP2</name>
  40068. <description>Complement Of Channel (n) For n = 4</description>
  40069. <bitOffset>17</bitOffset>
  40070. <bitWidth>1</bitWidth>
  40071. <access>read-write</access>
  40072. <enumeratedValues>
  40073. <enumeratedValue>
  40074. <name>0</name>
  40075. <description>The channel (n+1) output is the same as the channel (n) output.</description>
  40076. <value>#0</value>
  40077. </enumeratedValue>
  40078. <enumeratedValue>
  40079. <name>1</name>
  40080. <description>The channel (n+1) output is the complement of the channel (n) output.</description>
  40081. <value>#1</value>
  40082. </enumeratedValue>
  40083. </enumeratedValues>
  40084. </field>
  40085. <field>
  40086. <name>DECAPEN2</name>
  40087. <description>Dual Edge Capture Mode Enable For n = 4</description>
  40088. <bitOffset>18</bitOffset>
  40089. <bitWidth>1</bitWidth>
  40090. <access>read-write</access>
  40091. <enumeratedValues>
  40092. <enumeratedValue>
  40093. <name>0</name>
  40094. <description>The Dual Edge Capture mode in this pair of channels is disabled.</description>
  40095. <value>#0</value>
  40096. </enumeratedValue>
  40097. <enumeratedValue>
  40098. <name>1</name>
  40099. <description>The Dual Edge Capture mode in this pair of channels is enabled.</description>
  40100. <value>#1</value>
  40101. </enumeratedValue>
  40102. </enumeratedValues>
  40103. </field>
  40104. <field>
  40105. <name>DECAP2</name>
  40106. <description>Dual Edge Capture Mode Captures For n = 4</description>
  40107. <bitOffset>19</bitOffset>
  40108. <bitWidth>1</bitWidth>
  40109. <access>read-write</access>
  40110. <enumeratedValues>
  40111. <enumeratedValue>
  40112. <name>0</name>
  40113. <description>The dual edge captures are inactive.</description>
  40114. <value>#0</value>
  40115. </enumeratedValue>
  40116. <enumeratedValue>
  40117. <name>1</name>
  40118. <description>The dual edge captures are active.</description>
  40119. <value>#1</value>
  40120. </enumeratedValue>
  40121. </enumeratedValues>
  40122. </field>
  40123. <field>
  40124. <name>DTEN2</name>
  40125. <description>Deadtime Enable For n = 4</description>
  40126. <bitOffset>20</bitOffset>
  40127. <bitWidth>1</bitWidth>
  40128. <access>read-write</access>
  40129. <enumeratedValues>
  40130. <enumeratedValue>
  40131. <name>0</name>
  40132. <description>The deadtime insertion in this pair of channels is disabled.</description>
  40133. <value>#0</value>
  40134. </enumeratedValue>
  40135. <enumeratedValue>
  40136. <name>1</name>
  40137. <description>The deadtime insertion in this pair of channels is enabled.</description>
  40138. <value>#1</value>
  40139. </enumeratedValue>
  40140. </enumeratedValues>
  40141. </field>
  40142. <field>
  40143. <name>SYNCEN2</name>
  40144. <description>Synchronization Enable For n = 4</description>
  40145. <bitOffset>21</bitOffset>
  40146. <bitWidth>1</bitWidth>
  40147. <access>read-write</access>
  40148. <enumeratedValues>
  40149. <enumeratedValue>
  40150. <name>0</name>
  40151. <description>The PWM synchronization in this pair of channels is disabled.</description>
  40152. <value>#0</value>
  40153. </enumeratedValue>
  40154. <enumeratedValue>
  40155. <name>1</name>
  40156. <description>The PWM synchronization in this pair of channels is enabled.</description>
  40157. <value>#1</value>
  40158. </enumeratedValue>
  40159. </enumeratedValues>
  40160. </field>
  40161. <field>
  40162. <name>FAULTEN2</name>
  40163. <description>Fault Control Enable For n = 4</description>
  40164. <bitOffset>22</bitOffset>
  40165. <bitWidth>1</bitWidth>
  40166. <access>read-write</access>
  40167. <enumeratedValues>
  40168. <enumeratedValue>
  40169. <name>0</name>
  40170. <description>The fault control in this pair of channels is disabled.</description>
  40171. <value>#0</value>
  40172. </enumeratedValue>
  40173. <enumeratedValue>
  40174. <name>1</name>
  40175. <description>The fault control in this pair of channels is enabled.</description>
  40176. <value>#1</value>
  40177. </enumeratedValue>
  40178. </enumeratedValues>
  40179. </field>
  40180. <field>
  40181. <name>COMBINE3</name>
  40182. <description>Combine Channels For n = 6</description>
  40183. <bitOffset>24</bitOffset>
  40184. <bitWidth>1</bitWidth>
  40185. <access>read-write</access>
  40186. <enumeratedValues>
  40187. <enumeratedValue>
  40188. <name>0</name>
  40189. <description>Channels (n) and (n+1) are independent.</description>
  40190. <value>#0</value>
  40191. </enumeratedValue>
  40192. <enumeratedValue>
  40193. <name>1</name>
  40194. <description>Channels (n) and (n+1) are combined.</description>
  40195. <value>#1</value>
  40196. </enumeratedValue>
  40197. </enumeratedValues>
  40198. </field>
  40199. <field>
  40200. <name>COMP3</name>
  40201. <description>Complement Of Channel (n) for n = 6</description>
  40202. <bitOffset>25</bitOffset>
  40203. <bitWidth>1</bitWidth>
  40204. <access>read-write</access>
  40205. <enumeratedValues>
  40206. <enumeratedValue>
  40207. <name>0</name>
  40208. <description>The channel (n+1) output is the same as the channel (n) output.</description>
  40209. <value>#0</value>
  40210. </enumeratedValue>
  40211. <enumeratedValue>
  40212. <name>1</name>
  40213. <description>The channel (n+1) output is the complement of the channel (n) output.</description>
  40214. <value>#1</value>
  40215. </enumeratedValue>
  40216. </enumeratedValues>
  40217. </field>
  40218. <field>
  40219. <name>DECAPEN3</name>
  40220. <description>Dual Edge Capture Mode Enable For n = 6</description>
  40221. <bitOffset>26</bitOffset>
  40222. <bitWidth>1</bitWidth>
  40223. <access>read-write</access>
  40224. <enumeratedValues>
  40225. <enumeratedValue>
  40226. <name>0</name>
  40227. <description>The Dual Edge Capture mode in this pair of channels is disabled.</description>
  40228. <value>#0</value>
  40229. </enumeratedValue>
  40230. <enumeratedValue>
  40231. <name>1</name>
  40232. <description>The Dual Edge Capture mode in this pair of channels is enabled.</description>
  40233. <value>#1</value>
  40234. </enumeratedValue>
  40235. </enumeratedValues>
  40236. </field>
  40237. <field>
  40238. <name>DECAP3</name>
  40239. <description>Dual Edge Capture Mode Captures For n = 6</description>
  40240. <bitOffset>27</bitOffset>
  40241. <bitWidth>1</bitWidth>
  40242. <access>read-write</access>
  40243. <enumeratedValues>
  40244. <enumeratedValue>
  40245. <name>0</name>
  40246. <description>The dual edge captures are inactive.</description>
  40247. <value>#0</value>
  40248. </enumeratedValue>
  40249. <enumeratedValue>
  40250. <name>1</name>
  40251. <description>The dual edge captures are active.</description>
  40252. <value>#1</value>
  40253. </enumeratedValue>
  40254. </enumeratedValues>
  40255. </field>
  40256. <field>
  40257. <name>DTEN3</name>
  40258. <description>Deadtime Enable For n = 6</description>
  40259. <bitOffset>28</bitOffset>
  40260. <bitWidth>1</bitWidth>
  40261. <access>read-write</access>
  40262. <enumeratedValues>
  40263. <enumeratedValue>
  40264. <name>0</name>
  40265. <description>The deadtime insertion in this pair of channels is disabled.</description>
  40266. <value>#0</value>
  40267. </enumeratedValue>
  40268. <enumeratedValue>
  40269. <name>1</name>
  40270. <description>The deadtime insertion in this pair of channels is enabled.</description>
  40271. <value>#1</value>
  40272. </enumeratedValue>
  40273. </enumeratedValues>
  40274. </field>
  40275. <field>
  40276. <name>SYNCEN3</name>
  40277. <description>Synchronization Enable For n = 6</description>
  40278. <bitOffset>29</bitOffset>
  40279. <bitWidth>1</bitWidth>
  40280. <access>read-write</access>
  40281. <enumeratedValues>
  40282. <enumeratedValue>
  40283. <name>0</name>
  40284. <description>The PWM synchronization in this pair of channels is disabled.</description>
  40285. <value>#0</value>
  40286. </enumeratedValue>
  40287. <enumeratedValue>
  40288. <name>1</name>
  40289. <description>The PWM synchronization in this pair of channels is enabled.</description>
  40290. <value>#1</value>
  40291. </enumeratedValue>
  40292. </enumeratedValues>
  40293. </field>
  40294. <field>
  40295. <name>FAULTEN3</name>
  40296. <description>Fault Control Enable For n = 6</description>
  40297. <bitOffset>30</bitOffset>
  40298. <bitWidth>1</bitWidth>
  40299. <access>read-write</access>
  40300. <enumeratedValues>
  40301. <enumeratedValue>
  40302. <name>0</name>
  40303. <description>The fault control in this pair of channels is disabled.</description>
  40304. <value>#0</value>
  40305. </enumeratedValue>
  40306. <enumeratedValue>
  40307. <name>1</name>
  40308. <description>The fault control in this pair of channels is enabled.</description>
  40309. <value>#1</value>
  40310. </enumeratedValue>
  40311. </enumeratedValues>
  40312. </field>
  40313. </fields>
  40314. </register>
  40315. <register>
  40316. <name>DEADTIME</name>
  40317. <description>Deadtime Insertion Control</description>
  40318. <addressOffset>0x68</addressOffset>
  40319. <size>32</size>
  40320. <access>read-write</access>
  40321. <resetValue>0</resetValue>
  40322. <resetMask>0xFFFFFFFF</resetMask>
  40323. <fields>
  40324. <field>
  40325. <name>DTVAL</name>
  40326. <description>Deadtime Value</description>
  40327. <bitOffset>0</bitOffset>
  40328. <bitWidth>6</bitWidth>
  40329. <access>read-write</access>
  40330. </field>
  40331. <field>
  40332. <name>DTPS</name>
  40333. <description>Deadtime Prescaler Value</description>
  40334. <bitOffset>6</bitOffset>
  40335. <bitWidth>2</bitWidth>
  40336. <access>read-write</access>
  40337. <enumeratedValues>
  40338. <enumeratedValue>
  40339. <name>0x</name>
  40340. <description>Divide the system clock by 1.</description>
  40341. <value>#0x</value>
  40342. </enumeratedValue>
  40343. <enumeratedValue>
  40344. <name>10</name>
  40345. <description>Divide the system clock by 4.</description>
  40346. <value>#10</value>
  40347. </enumeratedValue>
  40348. <enumeratedValue>
  40349. <name>11</name>
  40350. <description>Divide the system clock by 16.</description>
  40351. <value>#11</value>
  40352. </enumeratedValue>
  40353. </enumeratedValues>
  40354. </field>
  40355. </fields>
  40356. </register>
  40357. <register>
  40358. <name>EXTTRIG</name>
  40359. <description>FTM External Trigger</description>
  40360. <addressOffset>0x6C</addressOffset>
  40361. <size>32</size>
  40362. <access>read-write</access>
  40363. <resetValue>0</resetValue>
  40364. <resetMask>0xFFFFFFFF</resetMask>
  40365. <fields>
  40366. <field>
  40367. <name>CH2TRIG</name>
  40368. <description>Channel 2 Trigger Enable</description>
  40369. <bitOffset>0</bitOffset>
  40370. <bitWidth>1</bitWidth>
  40371. <access>read-write</access>
  40372. <enumeratedValues>
  40373. <enumeratedValue>
  40374. <name>0</name>
  40375. <description>The generation of the channel trigger is disabled.</description>
  40376. <value>#0</value>
  40377. </enumeratedValue>
  40378. <enumeratedValue>
  40379. <name>1</name>
  40380. <description>The generation of the channel trigger is enabled.</description>
  40381. <value>#1</value>
  40382. </enumeratedValue>
  40383. </enumeratedValues>
  40384. </field>
  40385. <field>
  40386. <name>CH3TRIG</name>
  40387. <description>Channel 3 Trigger Enable</description>
  40388. <bitOffset>1</bitOffset>
  40389. <bitWidth>1</bitWidth>
  40390. <access>read-write</access>
  40391. <enumeratedValues>
  40392. <enumeratedValue>
  40393. <name>0</name>
  40394. <description>The generation of the channel trigger is disabled.</description>
  40395. <value>#0</value>
  40396. </enumeratedValue>
  40397. <enumeratedValue>
  40398. <name>1</name>
  40399. <description>The generation of the channel trigger is enabled.</description>
  40400. <value>#1</value>
  40401. </enumeratedValue>
  40402. </enumeratedValues>
  40403. </field>
  40404. <field>
  40405. <name>CH4TRIG</name>
  40406. <description>Channel 4 Trigger Enable</description>
  40407. <bitOffset>2</bitOffset>
  40408. <bitWidth>1</bitWidth>
  40409. <access>read-write</access>
  40410. <enumeratedValues>
  40411. <enumeratedValue>
  40412. <name>0</name>
  40413. <description>The generation of the channel trigger is disabled.</description>
  40414. <value>#0</value>
  40415. </enumeratedValue>
  40416. <enumeratedValue>
  40417. <name>1</name>
  40418. <description>The generation of the channel trigger is enabled.</description>
  40419. <value>#1</value>
  40420. </enumeratedValue>
  40421. </enumeratedValues>
  40422. </field>
  40423. <field>
  40424. <name>CH5TRIG</name>
  40425. <description>Channel 5 Trigger Enable</description>
  40426. <bitOffset>3</bitOffset>
  40427. <bitWidth>1</bitWidth>
  40428. <access>read-write</access>
  40429. <enumeratedValues>
  40430. <enumeratedValue>
  40431. <name>0</name>
  40432. <description>The generation of the channel trigger is disabled.</description>
  40433. <value>#0</value>
  40434. </enumeratedValue>
  40435. <enumeratedValue>
  40436. <name>1</name>
  40437. <description>The generation of the channel trigger is enabled.</description>
  40438. <value>#1</value>
  40439. </enumeratedValue>
  40440. </enumeratedValues>
  40441. </field>
  40442. <field>
  40443. <name>CH0TRIG</name>
  40444. <description>Channel 0 Trigger Enable</description>
  40445. <bitOffset>4</bitOffset>
  40446. <bitWidth>1</bitWidth>
  40447. <access>read-write</access>
  40448. <enumeratedValues>
  40449. <enumeratedValue>
  40450. <name>0</name>
  40451. <description>The generation of the channel trigger is disabled.</description>
  40452. <value>#0</value>
  40453. </enumeratedValue>
  40454. <enumeratedValue>
  40455. <name>1</name>
  40456. <description>The generation of the channel trigger is enabled.</description>
  40457. <value>#1</value>
  40458. </enumeratedValue>
  40459. </enumeratedValues>
  40460. </field>
  40461. <field>
  40462. <name>CH1TRIG</name>
  40463. <description>Channel 1 Trigger Enable</description>
  40464. <bitOffset>5</bitOffset>
  40465. <bitWidth>1</bitWidth>
  40466. <access>read-write</access>
  40467. <enumeratedValues>
  40468. <enumeratedValue>
  40469. <name>0</name>
  40470. <description>The generation of the channel trigger is disabled.</description>
  40471. <value>#0</value>
  40472. </enumeratedValue>
  40473. <enumeratedValue>
  40474. <name>1</name>
  40475. <description>The generation of the channel trigger is enabled.</description>
  40476. <value>#1</value>
  40477. </enumeratedValue>
  40478. </enumeratedValues>
  40479. </field>
  40480. <field>
  40481. <name>INITTRIGEN</name>
  40482. <description>Initialization Trigger Enable</description>
  40483. <bitOffset>6</bitOffset>
  40484. <bitWidth>1</bitWidth>
  40485. <access>read-write</access>
  40486. <enumeratedValues>
  40487. <enumeratedValue>
  40488. <name>0</name>
  40489. <description>The generation of initialization trigger is disabled.</description>
  40490. <value>#0</value>
  40491. </enumeratedValue>
  40492. <enumeratedValue>
  40493. <name>1</name>
  40494. <description>The generation of initialization trigger is enabled.</description>
  40495. <value>#1</value>
  40496. </enumeratedValue>
  40497. </enumeratedValues>
  40498. </field>
  40499. <field>
  40500. <name>TRIGF</name>
  40501. <description>Channel Trigger Flag</description>
  40502. <bitOffset>7</bitOffset>
  40503. <bitWidth>1</bitWidth>
  40504. <access>read-only</access>
  40505. <enumeratedValues>
  40506. <enumeratedValue>
  40507. <name>0</name>
  40508. <description>No channel trigger was generated.</description>
  40509. <value>#0</value>
  40510. </enumeratedValue>
  40511. <enumeratedValue>
  40512. <name>1</name>
  40513. <description>A channel trigger was generated.</description>
  40514. <value>#1</value>
  40515. </enumeratedValue>
  40516. </enumeratedValues>
  40517. </field>
  40518. </fields>
  40519. </register>
  40520. <register>
  40521. <name>POL</name>
  40522. <description>Channels Polarity</description>
  40523. <addressOffset>0x70</addressOffset>
  40524. <size>32</size>
  40525. <access>read-write</access>
  40526. <resetValue>0</resetValue>
  40527. <resetMask>0xFFFFFFFF</resetMask>
  40528. <fields>
  40529. <field>
  40530. <name>POL0</name>
  40531. <description>Channel 0 Polarity</description>
  40532. <bitOffset>0</bitOffset>
  40533. <bitWidth>1</bitWidth>
  40534. <access>read-write</access>
  40535. <enumeratedValues>
  40536. <enumeratedValue>
  40537. <name>0</name>
  40538. <description>The channel polarity is active high.</description>
  40539. <value>#0</value>
  40540. </enumeratedValue>
  40541. <enumeratedValue>
  40542. <name>1</name>
  40543. <description>The channel polarity is active low.</description>
  40544. <value>#1</value>
  40545. </enumeratedValue>
  40546. </enumeratedValues>
  40547. </field>
  40548. <field>
  40549. <name>POL1</name>
  40550. <description>Channel 1 Polarity</description>
  40551. <bitOffset>1</bitOffset>
  40552. <bitWidth>1</bitWidth>
  40553. <access>read-write</access>
  40554. <enumeratedValues>
  40555. <enumeratedValue>
  40556. <name>0</name>
  40557. <description>The channel polarity is active high.</description>
  40558. <value>#0</value>
  40559. </enumeratedValue>
  40560. <enumeratedValue>
  40561. <name>1</name>
  40562. <description>The channel polarity is active low.</description>
  40563. <value>#1</value>
  40564. </enumeratedValue>
  40565. </enumeratedValues>
  40566. </field>
  40567. <field>
  40568. <name>POL2</name>
  40569. <description>Channel 2 Polarity</description>
  40570. <bitOffset>2</bitOffset>
  40571. <bitWidth>1</bitWidth>
  40572. <access>read-write</access>
  40573. <enumeratedValues>
  40574. <enumeratedValue>
  40575. <name>0</name>
  40576. <description>The channel polarity is active high.</description>
  40577. <value>#0</value>
  40578. </enumeratedValue>
  40579. <enumeratedValue>
  40580. <name>1</name>
  40581. <description>The channel polarity is active low.</description>
  40582. <value>#1</value>
  40583. </enumeratedValue>
  40584. </enumeratedValues>
  40585. </field>
  40586. <field>
  40587. <name>POL3</name>
  40588. <description>Channel 3 Polarity</description>
  40589. <bitOffset>3</bitOffset>
  40590. <bitWidth>1</bitWidth>
  40591. <access>read-write</access>
  40592. <enumeratedValues>
  40593. <enumeratedValue>
  40594. <name>0</name>
  40595. <description>The channel polarity is active high.</description>
  40596. <value>#0</value>
  40597. </enumeratedValue>
  40598. <enumeratedValue>
  40599. <name>1</name>
  40600. <description>The channel polarity is active low.</description>
  40601. <value>#1</value>
  40602. </enumeratedValue>
  40603. </enumeratedValues>
  40604. </field>
  40605. <field>
  40606. <name>POL4</name>
  40607. <description>Channel 4 Polarity</description>
  40608. <bitOffset>4</bitOffset>
  40609. <bitWidth>1</bitWidth>
  40610. <access>read-write</access>
  40611. <enumeratedValues>
  40612. <enumeratedValue>
  40613. <name>0</name>
  40614. <description>The channel polarity is active high.</description>
  40615. <value>#0</value>
  40616. </enumeratedValue>
  40617. <enumeratedValue>
  40618. <name>1</name>
  40619. <description>The channel polarity is active low.</description>
  40620. <value>#1</value>
  40621. </enumeratedValue>
  40622. </enumeratedValues>
  40623. </field>
  40624. <field>
  40625. <name>POL5</name>
  40626. <description>Channel 5 Polarity</description>
  40627. <bitOffset>5</bitOffset>
  40628. <bitWidth>1</bitWidth>
  40629. <access>read-write</access>
  40630. <enumeratedValues>
  40631. <enumeratedValue>
  40632. <name>0</name>
  40633. <description>The channel polarity is active high.</description>
  40634. <value>#0</value>
  40635. </enumeratedValue>
  40636. <enumeratedValue>
  40637. <name>1</name>
  40638. <description>The channel polarity is active low.</description>
  40639. <value>#1</value>
  40640. </enumeratedValue>
  40641. </enumeratedValues>
  40642. </field>
  40643. <field>
  40644. <name>POL6</name>
  40645. <description>Channel 6 Polarity</description>
  40646. <bitOffset>6</bitOffset>
  40647. <bitWidth>1</bitWidth>
  40648. <access>read-write</access>
  40649. <enumeratedValues>
  40650. <enumeratedValue>
  40651. <name>0</name>
  40652. <description>The channel polarity is active high.</description>
  40653. <value>#0</value>
  40654. </enumeratedValue>
  40655. <enumeratedValue>
  40656. <name>1</name>
  40657. <description>The channel polarity is active low.</description>
  40658. <value>#1</value>
  40659. </enumeratedValue>
  40660. </enumeratedValues>
  40661. </field>
  40662. <field>
  40663. <name>POL7</name>
  40664. <description>Channel 7 Polarity</description>
  40665. <bitOffset>7</bitOffset>
  40666. <bitWidth>1</bitWidth>
  40667. <access>read-write</access>
  40668. <enumeratedValues>
  40669. <enumeratedValue>
  40670. <name>0</name>
  40671. <description>The channel polarity is active high.</description>
  40672. <value>#0</value>
  40673. </enumeratedValue>
  40674. <enumeratedValue>
  40675. <name>1</name>
  40676. <description>The channel polarity is active low.</description>
  40677. <value>#1</value>
  40678. </enumeratedValue>
  40679. </enumeratedValues>
  40680. </field>
  40681. </fields>
  40682. </register>
  40683. <register>
  40684. <name>FMS</name>
  40685. <description>Fault Mode Status</description>
  40686. <addressOffset>0x74</addressOffset>
  40687. <size>32</size>
  40688. <access>read-write</access>
  40689. <resetValue>0</resetValue>
  40690. <resetMask>0xFFFFFFFF</resetMask>
  40691. <fields>
  40692. <field>
  40693. <name>FAULTF0</name>
  40694. <description>Fault Detection Flag 0</description>
  40695. <bitOffset>0</bitOffset>
  40696. <bitWidth>1</bitWidth>
  40697. <access>read-only</access>
  40698. <enumeratedValues>
  40699. <enumeratedValue>
  40700. <name>0</name>
  40701. <description>No fault condition was detected at the fault input.</description>
  40702. <value>#0</value>
  40703. </enumeratedValue>
  40704. <enumeratedValue>
  40705. <name>1</name>
  40706. <description>A fault condition was detected at the fault input.</description>
  40707. <value>#1</value>
  40708. </enumeratedValue>
  40709. </enumeratedValues>
  40710. </field>
  40711. <field>
  40712. <name>FAULTF1</name>
  40713. <description>Fault Detection Flag 1</description>
  40714. <bitOffset>1</bitOffset>
  40715. <bitWidth>1</bitWidth>
  40716. <access>read-only</access>
  40717. <enumeratedValues>
  40718. <enumeratedValue>
  40719. <name>0</name>
  40720. <description>No fault condition was detected at the fault input.</description>
  40721. <value>#0</value>
  40722. </enumeratedValue>
  40723. <enumeratedValue>
  40724. <name>1</name>
  40725. <description>A fault condition was detected at the fault input.</description>
  40726. <value>#1</value>
  40727. </enumeratedValue>
  40728. </enumeratedValues>
  40729. </field>
  40730. <field>
  40731. <name>FAULTF2</name>
  40732. <description>Fault Detection Flag 2</description>
  40733. <bitOffset>2</bitOffset>
  40734. <bitWidth>1</bitWidth>
  40735. <access>read-only</access>
  40736. <enumeratedValues>
  40737. <enumeratedValue>
  40738. <name>0</name>
  40739. <description>No fault condition was detected at the fault input.</description>
  40740. <value>#0</value>
  40741. </enumeratedValue>
  40742. <enumeratedValue>
  40743. <name>1</name>
  40744. <description>A fault condition was detected at the fault input.</description>
  40745. <value>#1</value>
  40746. </enumeratedValue>
  40747. </enumeratedValues>
  40748. </field>
  40749. <field>
  40750. <name>FAULTF3</name>
  40751. <description>Fault Detection Flag 3</description>
  40752. <bitOffset>3</bitOffset>
  40753. <bitWidth>1</bitWidth>
  40754. <access>read-only</access>
  40755. <enumeratedValues>
  40756. <enumeratedValue>
  40757. <name>0</name>
  40758. <description>No fault condition was detected at the fault input.</description>
  40759. <value>#0</value>
  40760. </enumeratedValue>
  40761. <enumeratedValue>
  40762. <name>1</name>
  40763. <description>A fault condition was detected at the fault input.</description>
  40764. <value>#1</value>
  40765. </enumeratedValue>
  40766. </enumeratedValues>
  40767. </field>
  40768. <field>
  40769. <name>FAULTIN</name>
  40770. <description>Fault Inputs</description>
  40771. <bitOffset>5</bitOffset>
  40772. <bitWidth>1</bitWidth>
  40773. <access>read-only</access>
  40774. <enumeratedValues>
  40775. <enumeratedValue>
  40776. <name>0</name>
  40777. <description>The logic OR of the enabled fault inputs is 0.</description>
  40778. <value>#0</value>
  40779. </enumeratedValue>
  40780. <enumeratedValue>
  40781. <name>1</name>
  40782. <description>The logic OR of the enabled fault inputs is 1.</description>
  40783. <value>#1</value>
  40784. </enumeratedValue>
  40785. </enumeratedValues>
  40786. </field>
  40787. <field>
  40788. <name>WPEN</name>
  40789. <description>Write Protection Enable</description>
  40790. <bitOffset>6</bitOffset>
  40791. <bitWidth>1</bitWidth>
  40792. <access>read-write</access>
  40793. <enumeratedValues>
  40794. <enumeratedValue>
  40795. <name>0</name>
  40796. <description>Write protection is disabled. Write protected bits can be written.</description>
  40797. <value>#0</value>
  40798. </enumeratedValue>
  40799. <enumeratedValue>
  40800. <name>1</name>
  40801. <description>Write protection is enabled. Write protected bits cannot be written.</description>
  40802. <value>#1</value>
  40803. </enumeratedValue>
  40804. </enumeratedValues>
  40805. </field>
  40806. <field>
  40807. <name>FAULTF</name>
  40808. <description>Fault Detection Flag</description>
  40809. <bitOffset>7</bitOffset>
  40810. <bitWidth>1</bitWidth>
  40811. <access>read-only</access>
  40812. <enumeratedValues>
  40813. <enumeratedValue>
  40814. <name>0</name>
  40815. <description>No fault condition was detected.</description>
  40816. <value>#0</value>
  40817. </enumeratedValue>
  40818. <enumeratedValue>
  40819. <name>1</name>
  40820. <description>A fault condition was detected.</description>
  40821. <value>#1</value>
  40822. </enumeratedValue>
  40823. </enumeratedValues>
  40824. </field>
  40825. </fields>
  40826. </register>
  40827. <register>
  40828. <name>FILTER</name>
  40829. <description>Input Capture Filter Control</description>
  40830. <addressOffset>0x78</addressOffset>
  40831. <size>32</size>
  40832. <access>read-write</access>
  40833. <resetValue>0</resetValue>
  40834. <resetMask>0xFFFFFFFF</resetMask>
  40835. <fields>
  40836. <field>
  40837. <name>CH0FVAL</name>
  40838. <description>Channel 0 Input Filter</description>
  40839. <bitOffset>0</bitOffset>
  40840. <bitWidth>4</bitWidth>
  40841. <access>read-write</access>
  40842. </field>
  40843. <field>
  40844. <name>CH1FVAL</name>
  40845. <description>Channel 1 Input Filter</description>
  40846. <bitOffset>4</bitOffset>
  40847. <bitWidth>4</bitWidth>
  40848. <access>read-write</access>
  40849. </field>
  40850. <field>
  40851. <name>CH2FVAL</name>
  40852. <description>Channel 2 Input Filter</description>
  40853. <bitOffset>8</bitOffset>
  40854. <bitWidth>4</bitWidth>
  40855. <access>read-write</access>
  40856. </field>
  40857. <field>
  40858. <name>CH3FVAL</name>
  40859. <description>Channel 3 Input Filter</description>
  40860. <bitOffset>12</bitOffset>
  40861. <bitWidth>4</bitWidth>
  40862. <access>read-write</access>
  40863. </field>
  40864. </fields>
  40865. </register>
  40866. <register>
  40867. <name>FLTCTRL</name>
  40868. <description>Fault Control</description>
  40869. <addressOffset>0x7C</addressOffset>
  40870. <size>32</size>
  40871. <access>read-write</access>
  40872. <resetValue>0</resetValue>
  40873. <resetMask>0xFFFFFFFF</resetMask>
  40874. <fields>
  40875. <field>
  40876. <name>FAULT0EN</name>
  40877. <description>Fault Input 0 Enable</description>
  40878. <bitOffset>0</bitOffset>
  40879. <bitWidth>1</bitWidth>
  40880. <access>read-write</access>
  40881. <enumeratedValues>
  40882. <enumeratedValue>
  40883. <name>0</name>
  40884. <description>Fault input is disabled.</description>
  40885. <value>#0</value>
  40886. </enumeratedValue>
  40887. <enumeratedValue>
  40888. <name>1</name>
  40889. <description>Fault input is enabled.</description>
  40890. <value>#1</value>
  40891. </enumeratedValue>
  40892. </enumeratedValues>
  40893. </field>
  40894. <field>
  40895. <name>FAULT1EN</name>
  40896. <description>Fault Input 1 Enable</description>
  40897. <bitOffset>1</bitOffset>
  40898. <bitWidth>1</bitWidth>
  40899. <access>read-write</access>
  40900. <enumeratedValues>
  40901. <enumeratedValue>
  40902. <name>0</name>
  40903. <description>Fault input is disabled.</description>
  40904. <value>#0</value>
  40905. </enumeratedValue>
  40906. <enumeratedValue>
  40907. <name>1</name>
  40908. <description>Fault input is enabled.</description>
  40909. <value>#1</value>
  40910. </enumeratedValue>
  40911. </enumeratedValues>
  40912. </field>
  40913. <field>
  40914. <name>FAULT2EN</name>
  40915. <description>Fault Input 2 Enable</description>
  40916. <bitOffset>2</bitOffset>
  40917. <bitWidth>1</bitWidth>
  40918. <access>read-write</access>
  40919. <enumeratedValues>
  40920. <enumeratedValue>
  40921. <name>0</name>
  40922. <description>Fault input is disabled.</description>
  40923. <value>#0</value>
  40924. </enumeratedValue>
  40925. <enumeratedValue>
  40926. <name>1</name>
  40927. <description>Fault input is enabled.</description>
  40928. <value>#1</value>
  40929. </enumeratedValue>
  40930. </enumeratedValues>
  40931. </field>
  40932. <field>
  40933. <name>FAULT3EN</name>
  40934. <description>Fault Input 3 Enable</description>
  40935. <bitOffset>3</bitOffset>
  40936. <bitWidth>1</bitWidth>
  40937. <access>read-write</access>
  40938. <enumeratedValues>
  40939. <enumeratedValue>
  40940. <name>0</name>
  40941. <description>Fault input is disabled.</description>
  40942. <value>#0</value>
  40943. </enumeratedValue>
  40944. <enumeratedValue>
  40945. <name>1</name>
  40946. <description>Fault input is enabled.</description>
  40947. <value>#1</value>
  40948. </enumeratedValue>
  40949. </enumeratedValues>
  40950. </field>
  40951. <field>
  40952. <name>FFLTR0EN</name>
  40953. <description>Fault Input 0 Filter Enable</description>
  40954. <bitOffset>4</bitOffset>
  40955. <bitWidth>1</bitWidth>
  40956. <access>read-write</access>
  40957. <enumeratedValues>
  40958. <enumeratedValue>
  40959. <name>0</name>
  40960. <description>Fault input filter is disabled.</description>
  40961. <value>#0</value>
  40962. </enumeratedValue>
  40963. <enumeratedValue>
  40964. <name>1</name>
  40965. <description>Fault input filter is enabled.</description>
  40966. <value>#1</value>
  40967. </enumeratedValue>
  40968. </enumeratedValues>
  40969. </field>
  40970. <field>
  40971. <name>FFLTR1EN</name>
  40972. <description>Fault Input 1 Filter Enable</description>
  40973. <bitOffset>5</bitOffset>
  40974. <bitWidth>1</bitWidth>
  40975. <access>read-write</access>
  40976. <enumeratedValues>
  40977. <enumeratedValue>
  40978. <name>0</name>
  40979. <description>Fault input filter is disabled.</description>
  40980. <value>#0</value>
  40981. </enumeratedValue>
  40982. <enumeratedValue>
  40983. <name>1</name>
  40984. <description>Fault input filter is enabled.</description>
  40985. <value>#1</value>
  40986. </enumeratedValue>
  40987. </enumeratedValues>
  40988. </field>
  40989. <field>
  40990. <name>FFLTR2EN</name>
  40991. <description>Fault Input 2 Filter Enable</description>
  40992. <bitOffset>6</bitOffset>
  40993. <bitWidth>1</bitWidth>
  40994. <access>read-write</access>
  40995. <enumeratedValues>
  40996. <enumeratedValue>
  40997. <name>0</name>
  40998. <description>Fault input filter is disabled.</description>
  40999. <value>#0</value>
  41000. </enumeratedValue>
  41001. <enumeratedValue>
  41002. <name>1</name>
  41003. <description>Fault input filter is enabled.</description>
  41004. <value>#1</value>
  41005. </enumeratedValue>
  41006. </enumeratedValues>
  41007. </field>
  41008. <field>
  41009. <name>FFLTR3EN</name>
  41010. <description>Fault Input 3 Filter Enable</description>
  41011. <bitOffset>7</bitOffset>
  41012. <bitWidth>1</bitWidth>
  41013. <access>read-write</access>
  41014. <enumeratedValues>
  41015. <enumeratedValue>
  41016. <name>0</name>
  41017. <description>Fault input filter is disabled.</description>
  41018. <value>#0</value>
  41019. </enumeratedValue>
  41020. <enumeratedValue>
  41021. <name>1</name>
  41022. <description>Fault input filter is enabled.</description>
  41023. <value>#1</value>
  41024. </enumeratedValue>
  41025. </enumeratedValues>
  41026. </field>
  41027. <field>
  41028. <name>FFVAL</name>
  41029. <description>Fault Input Filter</description>
  41030. <bitOffset>8</bitOffset>
  41031. <bitWidth>4</bitWidth>
  41032. <access>read-write</access>
  41033. </field>
  41034. </fields>
  41035. </register>
  41036. <register>
  41037. <name>QDCTRL</name>
  41038. <description>Quadrature Decoder Control And Status</description>
  41039. <addressOffset>0x80</addressOffset>
  41040. <size>32</size>
  41041. <access>read-write</access>
  41042. <resetValue>0</resetValue>
  41043. <resetMask>0xFFFFFFFF</resetMask>
  41044. <fields>
  41045. <field>
  41046. <name>QUADEN</name>
  41047. <description>Quadrature Decoder Mode Enable</description>
  41048. <bitOffset>0</bitOffset>
  41049. <bitWidth>1</bitWidth>
  41050. <access>read-write</access>
  41051. <enumeratedValues>
  41052. <enumeratedValue>
  41053. <name>0</name>
  41054. <description>Quadrature Decoder mode is disabled.</description>
  41055. <value>#0</value>
  41056. </enumeratedValue>
  41057. <enumeratedValue>
  41058. <name>1</name>
  41059. <description>Quadrature Decoder mode is enabled.</description>
  41060. <value>#1</value>
  41061. </enumeratedValue>
  41062. </enumeratedValues>
  41063. </field>
  41064. <field>
  41065. <name>TOFDIR</name>
  41066. <description>Timer Overflow Direction In Quadrature Decoder Mode</description>
  41067. <bitOffset>1</bitOffset>
  41068. <bitWidth>1</bitWidth>
  41069. <access>read-only</access>
  41070. <enumeratedValues>
  41071. <enumeratedValue>
  41072. <name>0</name>
  41073. <description>TOF bit was set on the bottom of counting. There was an FTM counter decrement and FTM counter changes from its minimum value (CNTIN register) to its maximum value (MOD register).</description>
  41074. <value>#0</value>
  41075. </enumeratedValue>
  41076. <enumeratedValue>
  41077. <name>1</name>
  41078. <description>TOF bit was set on the top of counting. There was an FTM counter increment and FTM counter changes from its maximum value (MOD register) to its minimum value (CNTIN register).</description>
  41079. <value>#1</value>
  41080. </enumeratedValue>
  41081. </enumeratedValues>
  41082. </field>
  41083. <field>
  41084. <name>QUADIR</name>
  41085. <description>FTM Counter Direction In Quadrature Decoder Mode</description>
  41086. <bitOffset>2</bitOffset>
  41087. <bitWidth>1</bitWidth>
  41088. <access>read-only</access>
  41089. <enumeratedValues>
  41090. <enumeratedValue>
  41091. <name>0</name>
  41092. <description>Counting direction is decreasing (FTM counter decrement).</description>
  41093. <value>#0</value>
  41094. </enumeratedValue>
  41095. <enumeratedValue>
  41096. <name>1</name>
  41097. <description>Counting direction is increasing (FTM counter increment).</description>
  41098. <value>#1</value>
  41099. </enumeratedValue>
  41100. </enumeratedValues>
  41101. </field>
  41102. <field>
  41103. <name>QUADMODE</name>
  41104. <description>Quadrature Decoder Mode</description>
  41105. <bitOffset>3</bitOffset>
  41106. <bitWidth>1</bitWidth>
  41107. <access>read-write</access>
  41108. <enumeratedValues>
  41109. <enumeratedValue>
  41110. <name>0</name>
  41111. <description>Phase A and phase B encoding mode.</description>
  41112. <value>#0</value>
  41113. </enumeratedValue>
  41114. <enumeratedValue>
  41115. <name>1</name>
  41116. <description>Count and direction encoding mode.</description>
  41117. <value>#1</value>
  41118. </enumeratedValue>
  41119. </enumeratedValues>
  41120. </field>
  41121. <field>
  41122. <name>PHBPOL</name>
  41123. <description>Phase B Input Polarity</description>
  41124. <bitOffset>4</bitOffset>
  41125. <bitWidth>1</bitWidth>
  41126. <access>read-write</access>
  41127. <enumeratedValues>
  41128. <enumeratedValue>
  41129. <name>0</name>
  41130. <description>Normal polarity. Phase B input signal is not inverted before identifying the rising and falling edges of this signal.</description>
  41131. <value>#0</value>
  41132. </enumeratedValue>
  41133. <enumeratedValue>
  41134. <name>1</name>
  41135. <description>Inverted polarity. Phase B input signal is inverted before identifying the rising and falling edges of this signal.</description>
  41136. <value>#1</value>
  41137. </enumeratedValue>
  41138. </enumeratedValues>
  41139. </field>
  41140. <field>
  41141. <name>PHAPOL</name>
  41142. <description>Phase A Input Polarity</description>
  41143. <bitOffset>5</bitOffset>
  41144. <bitWidth>1</bitWidth>
  41145. <access>read-write</access>
  41146. <enumeratedValues>
  41147. <enumeratedValue>
  41148. <name>0</name>
  41149. <description>Normal polarity. Phase A input signal is not inverted before identifying the rising and falling edges of this signal.</description>
  41150. <value>#0</value>
  41151. </enumeratedValue>
  41152. <enumeratedValue>
  41153. <name>1</name>
  41154. <description>Inverted polarity. Phase A input signal is inverted before identifying the rising and falling edges of this signal.</description>
  41155. <value>#1</value>
  41156. </enumeratedValue>
  41157. </enumeratedValues>
  41158. </field>
  41159. <field>
  41160. <name>PHBFLTREN</name>
  41161. <description>Phase B Input Filter Enable</description>
  41162. <bitOffset>6</bitOffset>
  41163. <bitWidth>1</bitWidth>
  41164. <access>read-write</access>
  41165. <enumeratedValues>
  41166. <enumeratedValue>
  41167. <name>0</name>
  41168. <description>Phase B input filter is disabled.</description>
  41169. <value>#0</value>
  41170. </enumeratedValue>
  41171. <enumeratedValue>
  41172. <name>1</name>
  41173. <description>Phase B input filter is enabled.</description>
  41174. <value>#1</value>
  41175. </enumeratedValue>
  41176. </enumeratedValues>
  41177. </field>
  41178. <field>
  41179. <name>PHAFLTREN</name>
  41180. <description>Phase A Input Filter Enable</description>
  41181. <bitOffset>7</bitOffset>
  41182. <bitWidth>1</bitWidth>
  41183. <access>read-write</access>
  41184. <enumeratedValues>
  41185. <enumeratedValue>
  41186. <name>0</name>
  41187. <description>Phase A input filter is disabled.</description>
  41188. <value>#0</value>
  41189. </enumeratedValue>
  41190. <enumeratedValue>
  41191. <name>1</name>
  41192. <description>Phase A input filter is enabled.</description>
  41193. <value>#1</value>
  41194. </enumeratedValue>
  41195. </enumeratedValues>
  41196. </field>
  41197. </fields>
  41198. </register>
  41199. <register>
  41200. <name>CONF</name>
  41201. <description>Configuration</description>
  41202. <addressOffset>0x84</addressOffset>
  41203. <size>32</size>
  41204. <access>read-write</access>
  41205. <resetValue>0</resetValue>
  41206. <resetMask>0xFFFFFFFF</resetMask>
  41207. <fields>
  41208. <field>
  41209. <name>NUMTOF</name>
  41210. <description>TOF Frequency</description>
  41211. <bitOffset>0</bitOffset>
  41212. <bitWidth>5</bitWidth>
  41213. <access>read-write</access>
  41214. </field>
  41215. <field>
  41216. <name>BDMMODE</name>
  41217. <description>BDM Mode</description>
  41218. <bitOffset>6</bitOffset>
  41219. <bitWidth>2</bitWidth>
  41220. <access>read-write</access>
  41221. </field>
  41222. <field>
  41223. <name>GTBEEN</name>
  41224. <description>Global Time Base Enable</description>
  41225. <bitOffset>9</bitOffset>
  41226. <bitWidth>1</bitWidth>
  41227. <access>read-write</access>
  41228. <enumeratedValues>
  41229. <enumeratedValue>
  41230. <name>0</name>
  41231. <description>Use of an external global time base is disabled.</description>
  41232. <value>#0</value>
  41233. </enumeratedValue>
  41234. <enumeratedValue>
  41235. <name>1</name>
  41236. <description>Use of an external global time base is enabled.</description>
  41237. <value>#1</value>
  41238. </enumeratedValue>
  41239. </enumeratedValues>
  41240. </field>
  41241. <field>
  41242. <name>GTBEOUT</name>
  41243. <description>Global Time Base Output</description>
  41244. <bitOffset>10</bitOffset>
  41245. <bitWidth>1</bitWidth>
  41246. <access>read-write</access>
  41247. <enumeratedValues>
  41248. <enumeratedValue>
  41249. <name>0</name>
  41250. <description>A global time base signal generation is disabled.</description>
  41251. <value>#0</value>
  41252. </enumeratedValue>
  41253. <enumeratedValue>
  41254. <name>1</name>
  41255. <description>A global time base signal generation is enabled.</description>
  41256. <value>#1</value>
  41257. </enumeratedValue>
  41258. </enumeratedValues>
  41259. </field>
  41260. </fields>
  41261. </register>
  41262. <register>
  41263. <name>FLTPOL</name>
  41264. <description>FTM Fault Input Polarity</description>
  41265. <addressOffset>0x88</addressOffset>
  41266. <size>32</size>
  41267. <access>read-write</access>
  41268. <resetValue>0</resetValue>
  41269. <resetMask>0xFFFFFFFF</resetMask>
  41270. <fields>
  41271. <field>
  41272. <name>FLT0POL</name>
  41273. <description>Fault Input 0 Polarity</description>
  41274. <bitOffset>0</bitOffset>
  41275. <bitWidth>1</bitWidth>
  41276. <access>read-write</access>
  41277. <enumeratedValues>
  41278. <enumeratedValue>
  41279. <name>0</name>
  41280. <description>The fault input polarity is active high. A 1 at the fault input indicates a fault.</description>
  41281. <value>#0</value>
  41282. </enumeratedValue>
  41283. <enumeratedValue>
  41284. <name>1</name>
  41285. <description>The fault input polarity is active low. A 0 at the fault input indicates a fault.</description>
  41286. <value>#1</value>
  41287. </enumeratedValue>
  41288. </enumeratedValues>
  41289. </field>
  41290. <field>
  41291. <name>FLT1POL</name>
  41292. <description>Fault Input 1 Polarity</description>
  41293. <bitOffset>1</bitOffset>
  41294. <bitWidth>1</bitWidth>
  41295. <access>read-write</access>
  41296. <enumeratedValues>
  41297. <enumeratedValue>
  41298. <name>0</name>
  41299. <description>The fault input polarity is active high. A 1 at the fault input indicates a fault.</description>
  41300. <value>#0</value>
  41301. </enumeratedValue>
  41302. <enumeratedValue>
  41303. <name>1</name>
  41304. <description>The fault input polarity is active low. A 0 at the fault input indicates a fault.</description>
  41305. <value>#1</value>
  41306. </enumeratedValue>
  41307. </enumeratedValues>
  41308. </field>
  41309. <field>
  41310. <name>FLT2POL</name>
  41311. <description>Fault Input 2 Polarity</description>
  41312. <bitOffset>2</bitOffset>
  41313. <bitWidth>1</bitWidth>
  41314. <access>read-write</access>
  41315. <enumeratedValues>
  41316. <enumeratedValue>
  41317. <name>0</name>
  41318. <description>The fault input polarity is active high. A 1 at the fault input indicates a fault.</description>
  41319. <value>#0</value>
  41320. </enumeratedValue>
  41321. <enumeratedValue>
  41322. <name>1</name>
  41323. <description>The fault input polarity is active low. A 0 at the fault input indicates a fault.</description>
  41324. <value>#1</value>
  41325. </enumeratedValue>
  41326. </enumeratedValues>
  41327. </field>
  41328. <field>
  41329. <name>FLT3POL</name>
  41330. <description>Fault Input 3 Polarity</description>
  41331. <bitOffset>3</bitOffset>
  41332. <bitWidth>1</bitWidth>
  41333. <access>read-write</access>
  41334. <enumeratedValues>
  41335. <enumeratedValue>
  41336. <name>0</name>
  41337. <description>The fault input polarity is active high. A 1 at the fault input indicates a fault.</description>
  41338. <value>#0</value>
  41339. </enumeratedValue>
  41340. <enumeratedValue>
  41341. <name>1</name>
  41342. <description>The fault input polarity is active low. A 0 at the fault input indicates a fault.</description>
  41343. <value>#1</value>
  41344. </enumeratedValue>
  41345. </enumeratedValues>
  41346. </field>
  41347. </fields>
  41348. </register>
  41349. <register>
  41350. <name>SYNCONF</name>
  41351. <description>Synchronization Configuration</description>
  41352. <addressOffset>0x8C</addressOffset>
  41353. <size>32</size>
  41354. <access>read-write</access>
  41355. <resetValue>0</resetValue>
  41356. <resetMask>0xFFFFFFFF</resetMask>
  41357. <fields>
  41358. <field>
  41359. <name>HWTRIGMODE</name>
  41360. <description>Hardware Trigger Mode</description>
  41361. <bitOffset>0</bitOffset>
  41362. <bitWidth>1</bitWidth>
  41363. <access>read-write</access>
  41364. <enumeratedValues>
  41365. <enumeratedValue>
  41366. <name>0</name>
  41367. <description>FTM clears the TRIGj bit when the hardware trigger j is detected, where j = 0, 1,2.</description>
  41368. <value>#0</value>
  41369. </enumeratedValue>
  41370. <enumeratedValue>
  41371. <name>1</name>
  41372. <description>FTM does not clear the TRIGj bit when the hardware trigger j is detected, where j = 0, 1,2.</description>
  41373. <value>#1</value>
  41374. </enumeratedValue>
  41375. </enumeratedValues>
  41376. </field>
  41377. <field>
  41378. <name>CNTINC</name>
  41379. <description>CNTIN Register Synchronization</description>
  41380. <bitOffset>2</bitOffset>
  41381. <bitWidth>1</bitWidth>
  41382. <access>read-write</access>
  41383. <enumeratedValues>
  41384. <enumeratedValue>
  41385. <name>0</name>
  41386. <description>CNTIN register is updated with its buffer value at all rising edges of system clock.</description>
  41387. <value>#0</value>
  41388. </enumeratedValue>
  41389. <enumeratedValue>
  41390. <name>1</name>
  41391. <description>CNTIN register is updated with its buffer value by the PWM synchronization.</description>
  41392. <value>#1</value>
  41393. </enumeratedValue>
  41394. </enumeratedValues>
  41395. </field>
  41396. <field>
  41397. <name>INVC</name>
  41398. <description>INVCTRL Register Synchronization</description>
  41399. <bitOffset>4</bitOffset>
  41400. <bitWidth>1</bitWidth>
  41401. <access>read-write</access>
  41402. <enumeratedValues>
  41403. <enumeratedValue>
  41404. <name>0</name>
  41405. <description>INVCTRL register is updated with its buffer value at all rising edges of system clock.</description>
  41406. <value>#0</value>
  41407. </enumeratedValue>
  41408. <enumeratedValue>
  41409. <name>1</name>
  41410. <description>INVCTRL register is updated with its buffer value by the PWM synchronization.</description>
  41411. <value>#1</value>
  41412. </enumeratedValue>
  41413. </enumeratedValues>
  41414. </field>
  41415. <field>
  41416. <name>SWOC</name>
  41417. <description>SWOCTRL Register Synchronization</description>
  41418. <bitOffset>5</bitOffset>
  41419. <bitWidth>1</bitWidth>
  41420. <access>read-write</access>
  41421. <enumeratedValues>
  41422. <enumeratedValue>
  41423. <name>0</name>
  41424. <description>SWOCTRL register is updated with its buffer value at all rising edges of system clock.</description>
  41425. <value>#0</value>
  41426. </enumeratedValue>
  41427. <enumeratedValue>
  41428. <name>1</name>
  41429. <description>SWOCTRL register is updated with its buffer value by the PWM synchronization.</description>
  41430. <value>#1</value>
  41431. </enumeratedValue>
  41432. </enumeratedValues>
  41433. </field>
  41434. <field>
  41435. <name>SYNCMODE</name>
  41436. <description>Synchronization Mode</description>
  41437. <bitOffset>7</bitOffset>
  41438. <bitWidth>1</bitWidth>
  41439. <access>read-write</access>
  41440. <enumeratedValues>
  41441. <enumeratedValue>
  41442. <name>0</name>
  41443. <description>Legacy PWM synchronization is selected.</description>
  41444. <value>#0</value>
  41445. </enumeratedValue>
  41446. <enumeratedValue>
  41447. <name>1</name>
  41448. <description>Enhanced PWM synchronization is selected.</description>
  41449. <value>#1</value>
  41450. </enumeratedValue>
  41451. </enumeratedValues>
  41452. </field>
  41453. <field>
  41454. <name>SWRSTCNT</name>
  41455. <description>FTM counter synchronization is activated by the software trigger.</description>
  41456. <bitOffset>8</bitOffset>
  41457. <bitWidth>1</bitWidth>
  41458. <access>read-write</access>
  41459. <enumeratedValues>
  41460. <enumeratedValue>
  41461. <name>0</name>
  41462. <description>The software trigger does not activate the FTM counter synchronization.</description>
  41463. <value>#0</value>
  41464. </enumeratedValue>
  41465. <enumeratedValue>
  41466. <name>1</name>
  41467. <description>The software trigger activates the FTM counter synchronization.</description>
  41468. <value>#1</value>
  41469. </enumeratedValue>
  41470. </enumeratedValues>
  41471. </field>
  41472. <field>
  41473. <name>SWWRBUF</name>
  41474. <description>MOD, CNTIN, and CV registers synchronization is activated by the software trigger.</description>
  41475. <bitOffset>9</bitOffset>
  41476. <bitWidth>1</bitWidth>
  41477. <access>read-write</access>
  41478. <enumeratedValues>
  41479. <enumeratedValue>
  41480. <name>0</name>
  41481. <description>The software trigger does not activate MOD, CNTIN, and CV registers synchronization.</description>
  41482. <value>#0</value>
  41483. </enumeratedValue>
  41484. <enumeratedValue>
  41485. <name>1</name>
  41486. <description>The software trigger activates MOD, CNTIN, and CV registers synchronization.</description>
  41487. <value>#1</value>
  41488. </enumeratedValue>
  41489. </enumeratedValues>
  41490. </field>
  41491. <field>
  41492. <name>SWOM</name>
  41493. <description>Output mask synchronization is activated by the software trigger.</description>
  41494. <bitOffset>10</bitOffset>
  41495. <bitWidth>1</bitWidth>
  41496. <access>read-write</access>
  41497. <enumeratedValues>
  41498. <enumeratedValue>
  41499. <name>0</name>
  41500. <description>The software trigger does not activate the OUTMASK register synchronization.</description>
  41501. <value>#0</value>
  41502. </enumeratedValue>
  41503. <enumeratedValue>
  41504. <name>1</name>
  41505. <description>The software trigger activates the OUTMASK register synchronization.</description>
  41506. <value>#1</value>
  41507. </enumeratedValue>
  41508. </enumeratedValues>
  41509. </field>
  41510. <field>
  41511. <name>SWINVC</name>
  41512. <description>Inverting control synchronization is activated by the software trigger.</description>
  41513. <bitOffset>11</bitOffset>
  41514. <bitWidth>1</bitWidth>
  41515. <access>read-write</access>
  41516. <enumeratedValues>
  41517. <enumeratedValue>
  41518. <name>0</name>
  41519. <description>The software trigger does not activate the INVCTRL register synchronization.</description>
  41520. <value>#0</value>
  41521. </enumeratedValue>
  41522. <enumeratedValue>
  41523. <name>1</name>
  41524. <description>The software trigger activates the INVCTRL register synchronization.</description>
  41525. <value>#1</value>
  41526. </enumeratedValue>
  41527. </enumeratedValues>
  41528. </field>
  41529. <field>
  41530. <name>SWSOC</name>
  41531. <description>Software output control synchronization is activated by the software trigger.</description>
  41532. <bitOffset>12</bitOffset>
  41533. <bitWidth>1</bitWidth>
  41534. <access>read-write</access>
  41535. <enumeratedValues>
  41536. <enumeratedValue>
  41537. <name>0</name>
  41538. <description>The software trigger does not activate the SWOCTRL register synchronization.</description>
  41539. <value>#0</value>
  41540. </enumeratedValue>
  41541. <enumeratedValue>
  41542. <name>1</name>
  41543. <description>The software trigger activates the SWOCTRL register synchronization.</description>
  41544. <value>#1</value>
  41545. </enumeratedValue>
  41546. </enumeratedValues>
  41547. </field>
  41548. <field>
  41549. <name>HWRSTCNT</name>
  41550. <description>FTM counter synchronization is activated by a hardware trigger.</description>
  41551. <bitOffset>16</bitOffset>
  41552. <bitWidth>1</bitWidth>
  41553. <access>read-write</access>
  41554. <enumeratedValues>
  41555. <enumeratedValue>
  41556. <name>0</name>
  41557. <description>A hardware trigger does not activate the FTM counter synchronization.</description>
  41558. <value>#0</value>
  41559. </enumeratedValue>
  41560. <enumeratedValue>
  41561. <name>1</name>
  41562. <description>A hardware trigger activates the FTM counter synchronization.</description>
  41563. <value>#1</value>
  41564. </enumeratedValue>
  41565. </enumeratedValues>
  41566. </field>
  41567. <field>
  41568. <name>HWWRBUF</name>
  41569. <description>MOD, CNTIN, and CV registers synchronization is activated by a hardware trigger.</description>
  41570. <bitOffset>17</bitOffset>
  41571. <bitWidth>1</bitWidth>
  41572. <access>read-write</access>
  41573. <enumeratedValues>
  41574. <enumeratedValue>
  41575. <name>0</name>
  41576. <description>A hardware trigger does not activate MOD, CNTIN, and CV registers synchronization.</description>
  41577. <value>#0</value>
  41578. </enumeratedValue>
  41579. <enumeratedValue>
  41580. <name>1</name>
  41581. <description>A hardware trigger activates MOD, CNTIN, and CV registers synchronization.</description>
  41582. <value>#1</value>
  41583. </enumeratedValue>
  41584. </enumeratedValues>
  41585. </field>
  41586. <field>
  41587. <name>HWOM</name>
  41588. <description>Output mask synchronization is activated by a hardware trigger.</description>
  41589. <bitOffset>18</bitOffset>
  41590. <bitWidth>1</bitWidth>
  41591. <access>read-write</access>
  41592. <enumeratedValues>
  41593. <enumeratedValue>
  41594. <name>0</name>
  41595. <description>A hardware trigger does not activate the OUTMASK register synchronization.</description>
  41596. <value>#0</value>
  41597. </enumeratedValue>
  41598. <enumeratedValue>
  41599. <name>1</name>
  41600. <description>A hardware trigger activates the OUTMASK register synchronization.</description>
  41601. <value>#1</value>
  41602. </enumeratedValue>
  41603. </enumeratedValues>
  41604. </field>
  41605. <field>
  41606. <name>HWINVC</name>
  41607. <description>Inverting control synchronization is activated by a hardware trigger.</description>
  41608. <bitOffset>19</bitOffset>
  41609. <bitWidth>1</bitWidth>
  41610. <access>read-write</access>
  41611. <enumeratedValues>
  41612. <enumeratedValue>
  41613. <name>0</name>
  41614. <description>A hardware trigger does not activate the INVCTRL register synchronization.</description>
  41615. <value>#0</value>
  41616. </enumeratedValue>
  41617. <enumeratedValue>
  41618. <name>1</name>
  41619. <description>A hardware trigger activates the INVCTRL register synchronization.</description>
  41620. <value>#1</value>
  41621. </enumeratedValue>
  41622. </enumeratedValues>
  41623. </field>
  41624. <field>
  41625. <name>HWSOC</name>
  41626. <description>Software output control synchronization is activated by a hardware trigger.</description>
  41627. <bitOffset>20</bitOffset>
  41628. <bitWidth>1</bitWidth>
  41629. <access>read-write</access>
  41630. <enumeratedValues>
  41631. <enumeratedValue>
  41632. <name>0</name>
  41633. <description>A hardware trigger does not activate the SWOCTRL register synchronization.</description>
  41634. <value>#0</value>
  41635. </enumeratedValue>
  41636. <enumeratedValue>
  41637. <name>1</name>
  41638. <description>A hardware trigger activates the SWOCTRL register synchronization.</description>
  41639. <value>#1</value>
  41640. </enumeratedValue>
  41641. </enumeratedValues>
  41642. </field>
  41643. </fields>
  41644. </register>
  41645. <register>
  41646. <name>INVCTRL</name>
  41647. <description>FTM Inverting Control</description>
  41648. <addressOffset>0x90</addressOffset>
  41649. <size>32</size>
  41650. <access>read-write</access>
  41651. <resetValue>0</resetValue>
  41652. <resetMask>0xFFFFFFFF</resetMask>
  41653. <fields>
  41654. <field>
  41655. <name>INV0EN</name>
  41656. <description>Pair Channels 0 Inverting Enable</description>
  41657. <bitOffset>0</bitOffset>
  41658. <bitWidth>1</bitWidth>
  41659. <access>read-write</access>
  41660. <enumeratedValues>
  41661. <enumeratedValue>
  41662. <name>0</name>
  41663. <description>Inverting is disabled.</description>
  41664. <value>#0</value>
  41665. </enumeratedValue>
  41666. <enumeratedValue>
  41667. <name>1</name>
  41668. <description>Inverting is enabled.</description>
  41669. <value>#1</value>
  41670. </enumeratedValue>
  41671. </enumeratedValues>
  41672. </field>
  41673. <field>
  41674. <name>INV1EN</name>
  41675. <description>Pair Channels 1 Inverting Enable</description>
  41676. <bitOffset>1</bitOffset>
  41677. <bitWidth>1</bitWidth>
  41678. <access>read-write</access>
  41679. <enumeratedValues>
  41680. <enumeratedValue>
  41681. <name>0</name>
  41682. <description>Inverting is disabled.</description>
  41683. <value>#0</value>
  41684. </enumeratedValue>
  41685. <enumeratedValue>
  41686. <name>1</name>
  41687. <description>Inverting is enabled.</description>
  41688. <value>#1</value>
  41689. </enumeratedValue>
  41690. </enumeratedValues>
  41691. </field>
  41692. <field>
  41693. <name>INV2EN</name>
  41694. <description>Pair Channels 2 Inverting Enable</description>
  41695. <bitOffset>2</bitOffset>
  41696. <bitWidth>1</bitWidth>
  41697. <access>read-write</access>
  41698. <enumeratedValues>
  41699. <enumeratedValue>
  41700. <name>0</name>
  41701. <description>Inverting is disabled.</description>
  41702. <value>#0</value>
  41703. </enumeratedValue>
  41704. <enumeratedValue>
  41705. <name>1</name>
  41706. <description>Inverting is enabled.</description>
  41707. <value>#1</value>
  41708. </enumeratedValue>
  41709. </enumeratedValues>
  41710. </field>
  41711. <field>
  41712. <name>INV3EN</name>
  41713. <description>Pair Channels 3 Inverting Enable</description>
  41714. <bitOffset>3</bitOffset>
  41715. <bitWidth>1</bitWidth>
  41716. <access>read-write</access>
  41717. <enumeratedValues>
  41718. <enumeratedValue>
  41719. <name>0</name>
  41720. <description>Inverting is disabled.</description>
  41721. <value>#0</value>
  41722. </enumeratedValue>
  41723. <enumeratedValue>
  41724. <name>1</name>
  41725. <description>Inverting is enabled.</description>
  41726. <value>#1</value>
  41727. </enumeratedValue>
  41728. </enumeratedValues>
  41729. </field>
  41730. </fields>
  41731. </register>
  41732. <register>
  41733. <name>SWOCTRL</name>
  41734. <description>FTM Software Output Control</description>
  41735. <addressOffset>0x94</addressOffset>
  41736. <size>32</size>
  41737. <access>read-write</access>
  41738. <resetValue>0</resetValue>
  41739. <resetMask>0xFFFFFFFF</resetMask>
  41740. <fields>
  41741. <field>
  41742. <name>CH0OC</name>
  41743. <description>Channel 0 Software Output Control Enable</description>
  41744. <bitOffset>0</bitOffset>
  41745. <bitWidth>1</bitWidth>
  41746. <access>read-write</access>
  41747. <enumeratedValues>
  41748. <enumeratedValue>
  41749. <name>0</name>
  41750. <description>The channel output is not affected by software output control.</description>
  41751. <value>#0</value>
  41752. </enumeratedValue>
  41753. <enumeratedValue>
  41754. <name>1</name>
  41755. <description>The channel output is affected by software output control.</description>
  41756. <value>#1</value>
  41757. </enumeratedValue>
  41758. </enumeratedValues>
  41759. </field>
  41760. <field>
  41761. <name>CH1OC</name>
  41762. <description>Channel 1 Software Output Control Enable</description>
  41763. <bitOffset>1</bitOffset>
  41764. <bitWidth>1</bitWidth>
  41765. <access>read-write</access>
  41766. <enumeratedValues>
  41767. <enumeratedValue>
  41768. <name>0</name>
  41769. <description>The channel output is not affected by software output control.</description>
  41770. <value>#0</value>
  41771. </enumeratedValue>
  41772. <enumeratedValue>
  41773. <name>1</name>
  41774. <description>The channel output is affected by software output control.</description>
  41775. <value>#1</value>
  41776. </enumeratedValue>
  41777. </enumeratedValues>
  41778. </field>
  41779. <field>
  41780. <name>CH2OC</name>
  41781. <description>Channel 2 Software Output Control Enable</description>
  41782. <bitOffset>2</bitOffset>
  41783. <bitWidth>1</bitWidth>
  41784. <access>read-write</access>
  41785. <enumeratedValues>
  41786. <enumeratedValue>
  41787. <name>0</name>
  41788. <description>The channel output is not affected by software output control.</description>
  41789. <value>#0</value>
  41790. </enumeratedValue>
  41791. <enumeratedValue>
  41792. <name>1</name>
  41793. <description>The channel output is affected by software output control.</description>
  41794. <value>#1</value>
  41795. </enumeratedValue>
  41796. </enumeratedValues>
  41797. </field>
  41798. <field>
  41799. <name>CH3OC</name>
  41800. <description>Channel 3 Software Output Control Enable</description>
  41801. <bitOffset>3</bitOffset>
  41802. <bitWidth>1</bitWidth>
  41803. <access>read-write</access>
  41804. <enumeratedValues>
  41805. <enumeratedValue>
  41806. <name>0</name>
  41807. <description>The channel output is not affected by software output control.</description>
  41808. <value>#0</value>
  41809. </enumeratedValue>
  41810. <enumeratedValue>
  41811. <name>1</name>
  41812. <description>The channel output is affected by software output control.</description>
  41813. <value>#1</value>
  41814. </enumeratedValue>
  41815. </enumeratedValues>
  41816. </field>
  41817. <field>
  41818. <name>CH4OC</name>
  41819. <description>Channel 4 Software Output Control Enable</description>
  41820. <bitOffset>4</bitOffset>
  41821. <bitWidth>1</bitWidth>
  41822. <access>read-write</access>
  41823. <enumeratedValues>
  41824. <enumeratedValue>
  41825. <name>0</name>
  41826. <description>The channel output is not affected by software output control.</description>
  41827. <value>#0</value>
  41828. </enumeratedValue>
  41829. <enumeratedValue>
  41830. <name>1</name>
  41831. <description>The channel output is affected by software output control.</description>
  41832. <value>#1</value>
  41833. </enumeratedValue>
  41834. </enumeratedValues>
  41835. </field>
  41836. <field>
  41837. <name>CH5OC</name>
  41838. <description>Channel 5 Software Output Control Enable</description>
  41839. <bitOffset>5</bitOffset>
  41840. <bitWidth>1</bitWidth>
  41841. <access>read-write</access>
  41842. <enumeratedValues>
  41843. <enumeratedValue>
  41844. <name>0</name>
  41845. <description>The channel output is not affected by software output control.</description>
  41846. <value>#0</value>
  41847. </enumeratedValue>
  41848. <enumeratedValue>
  41849. <name>1</name>
  41850. <description>The channel output is affected by software output control.</description>
  41851. <value>#1</value>
  41852. </enumeratedValue>
  41853. </enumeratedValues>
  41854. </field>
  41855. <field>
  41856. <name>CH6OC</name>
  41857. <description>Channel 6 Software Output Control Enable</description>
  41858. <bitOffset>6</bitOffset>
  41859. <bitWidth>1</bitWidth>
  41860. <access>read-write</access>
  41861. <enumeratedValues>
  41862. <enumeratedValue>
  41863. <name>0</name>
  41864. <description>The channel output is not affected by software output control.</description>
  41865. <value>#0</value>
  41866. </enumeratedValue>
  41867. <enumeratedValue>
  41868. <name>1</name>
  41869. <description>The channel output is affected by software output control.</description>
  41870. <value>#1</value>
  41871. </enumeratedValue>
  41872. </enumeratedValues>
  41873. </field>
  41874. <field>
  41875. <name>CH7OC</name>
  41876. <description>Channel 7 Software Output Control Enable</description>
  41877. <bitOffset>7</bitOffset>
  41878. <bitWidth>1</bitWidth>
  41879. <access>read-write</access>
  41880. <enumeratedValues>
  41881. <enumeratedValue>
  41882. <name>0</name>
  41883. <description>The channel output is not affected by software output control.</description>
  41884. <value>#0</value>
  41885. </enumeratedValue>
  41886. <enumeratedValue>
  41887. <name>1</name>
  41888. <description>The channel output is affected by software output control.</description>
  41889. <value>#1</value>
  41890. </enumeratedValue>
  41891. </enumeratedValues>
  41892. </field>
  41893. <field>
  41894. <name>CH0OCV</name>
  41895. <description>Channel 0 Software Output Control Value</description>
  41896. <bitOffset>8</bitOffset>
  41897. <bitWidth>1</bitWidth>
  41898. <access>read-write</access>
  41899. <enumeratedValues>
  41900. <enumeratedValue>
  41901. <name>0</name>
  41902. <description>The software output control forces 0 to the channel output.</description>
  41903. <value>#0</value>
  41904. </enumeratedValue>
  41905. <enumeratedValue>
  41906. <name>1</name>
  41907. <description>The software output control forces 1 to the channel output.</description>
  41908. <value>#1</value>
  41909. </enumeratedValue>
  41910. </enumeratedValues>
  41911. </field>
  41912. <field>
  41913. <name>CH1OCV</name>
  41914. <description>Channel 1 Software Output Control Value</description>
  41915. <bitOffset>9</bitOffset>
  41916. <bitWidth>1</bitWidth>
  41917. <access>read-write</access>
  41918. <enumeratedValues>
  41919. <enumeratedValue>
  41920. <name>0</name>
  41921. <description>The software output control forces 0 to the channel output.</description>
  41922. <value>#0</value>
  41923. </enumeratedValue>
  41924. <enumeratedValue>
  41925. <name>1</name>
  41926. <description>The software output control forces 1 to the channel output.</description>
  41927. <value>#1</value>
  41928. </enumeratedValue>
  41929. </enumeratedValues>
  41930. </field>
  41931. <field>
  41932. <name>CH2OCV</name>
  41933. <description>Channel 2 Software Output Control Value</description>
  41934. <bitOffset>10</bitOffset>
  41935. <bitWidth>1</bitWidth>
  41936. <access>read-write</access>
  41937. <enumeratedValues>
  41938. <enumeratedValue>
  41939. <name>0</name>
  41940. <description>The software output control forces 0 to the channel output.</description>
  41941. <value>#0</value>
  41942. </enumeratedValue>
  41943. <enumeratedValue>
  41944. <name>1</name>
  41945. <description>The software output control forces 1 to the channel output.</description>
  41946. <value>#1</value>
  41947. </enumeratedValue>
  41948. </enumeratedValues>
  41949. </field>
  41950. <field>
  41951. <name>CH3OCV</name>
  41952. <description>Channel 3 Software Output Control Value</description>
  41953. <bitOffset>11</bitOffset>
  41954. <bitWidth>1</bitWidth>
  41955. <access>read-write</access>
  41956. <enumeratedValues>
  41957. <enumeratedValue>
  41958. <name>0</name>
  41959. <description>The software output control forces 0 to the channel output.</description>
  41960. <value>#0</value>
  41961. </enumeratedValue>
  41962. <enumeratedValue>
  41963. <name>1</name>
  41964. <description>The software output control forces 1 to the channel output.</description>
  41965. <value>#1</value>
  41966. </enumeratedValue>
  41967. </enumeratedValues>
  41968. </field>
  41969. <field>
  41970. <name>CH4OCV</name>
  41971. <description>Channel 4 Software Output Control Value</description>
  41972. <bitOffset>12</bitOffset>
  41973. <bitWidth>1</bitWidth>
  41974. <access>read-write</access>
  41975. <enumeratedValues>
  41976. <enumeratedValue>
  41977. <name>0</name>
  41978. <description>The software output control forces 0 to the channel output.</description>
  41979. <value>#0</value>
  41980. </enumeratedValue>
  41981. <enumeratedValue>
  41982. <name>1</name>
  41983. <description>The software output control forces 1 to the channel output.</description>
  41984. <value>#1</value>
  41985. </enumeratedValue>
  41986. </enumeratedValues>
  41987. </field>
  41988. <field>
  41989. <name>CH5OCV</name>
  41990. <description>Channel 5 Software Output Control Value</description>
  41991. <bitOffset>13</bitOffset>
  41992. <bitWidth>1</bitWidth>
  41993. <access>read-write</access>
  41994. <enumeratedValues>
  41995. <enumeratedValue>
  41996. <name>0</name>
  41997. <description>The software output control forces 0 to the channel output.</description>
  41998. <value>#0</value>
  41999. </enumeratedValue>
  42000. <enumeratedValue>
  42001. <name>1</name>
  42002. <description>The software output control forces 1 to the channel output.</description>
  42003. <value>#1</value>
  42004. </enumeratedValue>
  42005. </enumeratedValues>
  42006. </field>
  42007. <field>
  42008. <name>CH6OCV</name>
  42009. <description>Channel 6 Software Output Control Value</description>
  42010. <bitOffset>14</bitOffset>
  42011. <bitWidth>1</bitWidth>
  42012. <access>read-write</access>
  42013. <enumeratedValues>
  42014. <enumeratedValue>
  42015. <name>0</name>
  42016. <description>The software output control forces 0 to the channel output.</description>
  42017. <value>#0</value>
  42018. </enumeratedValue>
  42019. <enumeratedValue>
  42020. <name>1</name>
  42021. <description>The software output control forces 1 to the channel output.</description>
  42022. <value>#1</value>
  42023. </enumeratedValue>
  42024. </enumeratedValues>
  42025. </field>
  42026. <field>
  42027. <name>CH7OCV</name>
  42028. <description>Channel 7 Software Output Control Value</description>
  42029. <bitOffset>15</bitOffset>
  42030. <bitWidth>1</bitWidth>
  42031. <access>read-write</access>
  42032. <enumeratedValues>
  42033. <enumeratedValue>
  42034. <name>0</name>
  42035. <description>The software output control forces 0 to the channel output.</description>
  42036. <value>#0</value>
  42037. </enumeratedValue>
  42038. <enumeratedValue>
  42039. <name>1</name>
  42040. <description>The software output control forces 1 to the channel output.</description>
  42041. <value>#1</value>
  42042. </enumeratedValue>
  42043. </enumeratedValues>
  42044. </field>
  42045. </fields>
  42046. </register>
  42047. <register>
  42048. <name>PWMLOAD</name>
  42049. <description>FTM PWM Load</description>
  42050. <addressOffset>0x98</addressOffset>
  42051. <size>32</size>
  42052. <access>read-write</access>
  42053. <resetValue>0</resetValue>
  42054. <resetMask>0xFFFFFFFF</resetMask>
  42055. <fields>
  42056. <field>
  42057. <name>CH0SEL</name>
  42058. <description>Channel 0 Select</description>
  42059. <bitOffset>0</bitOffset>
  42060. <bitWidth>1</bitWidth>
  42061. <access>read-write</access>
  42062. <enumeratedValues>
  42063. <enumeratedValue>
  42064. <name>0</name>
  42065. <description>Do not include the channel in the matching process.</description>
  42066. <value>#0</value>
  42067. </enumeratedValue>
  42068. <enumeratedValue>
  42069. <name>1</name>
  42070. <description>Include the channel in the matching process.</description>
  42071. <value>#1</value>
  42072. </enumeratedValue>
  42073. </enumeratedValues>
  42074. </field>
  42075. <field>
  42076. <name>CH1SEL</name>
  42077. <description>Channel 1 Select</description>
  42078. <bitOffset>1</bitOffset>
  42079. <bitWidth>1</bitWidth>
  42080. <access>read-write</access>
  42081. <enumeratedValues>
  42082. <enumeratedValue>
  42083. <name>0</name>
  42084. <description>Do not include the channel in the matching process.</description>
  42085. <value>#0</value>
  42086. </enumeratedValue>
  42087. <enumeratedValue>
  42088. <name>1</name>
  42089. <description>Include the channel in the matching process.</description>
  42090. <value>#1</value>
  42091. </enumeratedValue>
  42092. </enumeratedValues>
  42093. </field>
  42094. <field>
  42095. <name>CH2SEL</name>
  42096. <description>Channel 2 Select</description>
  42097. <bitOffset>2</bitOffset>
  42098. <bitWidth>1</bitWidth>
  42099. <access>read-write</access>
  42100. <enumeratedValues>
  42101. <enumeratedValue>
  42102. <name>0</name>
  42103. <description>Do not include the channel in the matching process.</description>
  42104. <value>#0</value>
  42105. </enumeratedValue>
  42106. <enumeratedValue>
  42107. <name>1</name>
  42108. <description>Include the channel in the matching process.</description>
  42109. <value>#1</value>
  42110. </enumeratedValue>
  42111. </enumeratedValues>
  42112. </field>
  42113. <field>
  42114. <name>CH3SEL</name>
  42115. <description>Channel 3 Select</description>
  42116. <bitOffset>3</bitOffset>
  42117. <bitWidth>1</bitWidth>
  42118. <access>read-write</access>
  42119. <enumeratedValues>
  42120. <enumeratedValue>
  42121. <name>0</name>
  42122. <description>Do not include the channel in the matching process.</description>
  42123. <value>#0</value>
  42124. </enumeratedValue>
  42125. <enumeratedValue>
  42126. <name>1</name>
  42127. <description>Include the channel in the matching process.</description>
  42128. <value>#1</value>
  42129. </enumeratedValue>
  42130. </enumeratedValues>
  42131. </field>
  42132. <field>
  42133. <name>CH4SEL</name>
  42134. <description>Channel 4 Select</description>
  42135. <bitOffset>4</bitOffset>
  42136. <bitWidth>1</bitWidth>
  42137. <access>read-write</access>
  42138. <enumeratedValues>
  42139. <enumeratedValue>
  42140. <name>0</name>
  42141. <description>Do not include the channel in the matching process.</description>
  42142. <value>#0</value>
  42143. </enumeratedValue>
  42144. <enumeratedValue>
  42145. <name>1</name>
  42146. <description>Include the channel in the matching process.</description>
  42147. <value>#1</value>
  42148. </enumeratedValue>
  42149. </enumeratedValues>
  42150. </field>
  42151. <field>
  42152. <name>CH5SEL</name>
  42153. <description>Channel 5 Select</description>
  42154. <bitOffset>5</bitOffset>
  42155. <bitWidth>1</bitWidth>
  42156. <access>read-write</access>
  42157. <enumeratedValues>
  42158. <enumeratedValue>
  42159. <name>0</name>
  42160. <description>Do not include the channel in the matching process.</description>
  42161. <value>#0</value>
  42162. </enumeratedValue>
  42163. <enumeratedValue>
  42164. <name>1</name>
  42165. <description>Include the channel in the matching process.</description>
  42166. <value>#1</value>
  42167. </enumeratedValue>
  42168. </enumeratedValues>
  42169. </field>
  42170. <field>
  42171. <name>CH6SEL</name>
  42172. <description>Channel 6 Select</description>
  42173. <bitOffset>6</bitOffset>
  42174. <bitWidth>1</bitWidth>
  42175. <access>read-write</access>
  42176. <enumeratedValues>
  42177. <enumeratedValue>
  42178. <name>0</name>
  42179. <description>Do not include the channel in the matching process.</description>
  42180. <value>#0</value>
  42181. </enumeratedValue>
  42182. <enumeratedValue>
  42183. <name>1</name>
  42184. <description>Include the channel in the matching process.</description>
  42185. <value>#1</value>
  42186. </enumeratedValue>
  42187. </enumeratedValues>
  42188. </field>
  42189. <field>
  42190. <name>CH7SEL</name>
  42191. <description>Channel 7 Select</description>
  42192. <bitOffset>7</bitOffset>
  42193. <bitWidth>1</bitWidth>
  42194. <access>read-write</access>
  42195. <enumeratedValues>
  42196. <enumeratedValue>
  42197. <name>0</name>
  42198. <description>Do not include the channel in the matching process.</description>
  42199. <value>#0</value>
  42200. </enumeratedValue>
  42201. <enumeratedValue>
  42202. <name>1</name>
  42203. <description>Include the channel in the matching process.</description>
  42204. <value>#1</value>
  42205. </enumeratedValue>
  42206. </enumeratedValues>
  42207. </field>
  42208. <field>
  42209. <name>LDOK</name>
  42210. <description>Load Enable</description>
  42211. <bitOffset>9</bitOffset>
  42212. <bitWidth>1</bitWidth>
  42213. <access>read-write</access>
  42214. <enumeratedValues>
  42215. <enumeratedValue>
  42216. <name>0</name>
  42217. <description>Loading updated values is disabled.</description>
  42218. <value>#0</value>
  42219. </enumeratedValue>
  42220. <enumeratedValue>
  42221. <name>1</name>
  42222. <description>Loading updated values is enabled.</description>
  42223. <value>#1</value>
  42224. </enumeratedValue>
  42225. </enumeratedValues>
  42226. </field>
  42227. </fields>
  42228. </register>
  42229. </registers>
  42230. </peripheral>
  42231. <peripheral>
  42232. <name>FTM2</name>
  42233. <description>FlexTimer Module</description>
  42234. <groupName>FTM</groupName>
  42235. <prependToName>FTM2_</prependToName>
  42236. <baseAddress>0x4003A000</baseAddress>
  42237. <addressBlock>
  42238. <offset>0</offset>
  42239. <size>0x9C</size>
  42240. <usage>registers</usage>
  42241. </addressBlock>
  42242. <interrupt>
  42243. <name>FTM2</name>
  42244. <value>44</value>
  42245. </interrupt>
  42246. <registers>
  42247. <register>
  42248. <name>SC</name>
  42249. <description>Status And Control</description>
  42250. <addressOffset>0</addressOffset>
  42251. <size>32</size>
  42252. <access>read-write</access>
  42253. <resetValue>0</resetValue>
  42254. <resetMask>0xFFFFFFFF</resetMask>
  42255. <fields>
  42256. <field>
  42257. <name>PS</name>
  42258. <description>Prescale Factor Selection</description>
  42259. <bitOffset>0</bitOffset>
  42260. <bitWidth>3</bitWidth>
  42261. <access>read-write</access>
  42262. <enumeratedValues>
  42263. <enumeratedValue>
  42264. <name>000</name>
  42265. <description>Divide by 1</description>
  42266. <value>#000</value>
  42267. </enumeratedValue>
  42268. <enumeratedValue>
  42269. <name>001</name>
  42270. <description>Divide by 2</description>
  42271. <value>#001</value>
  42272. </enumeratedValue>
  42273. <enumeratedValue>
  42274. <name>010</name>
  42275. <description>Divide by 4</description>
  42276. <value>#010</value>
  42277. </enumeratedValue>
  42278. <enumeratedValue>
  42279. <name>011</name>
  42280. <description>Divide by 8</description>
  42281. <value>#011</value>
  42282. </enumeratedValue>
  42283. <enumeratedValue>
  42284. <name>100</name>
  42285. <description>Divide by 16</description>
  42286. <value>#100</value>
  42287. </enumeratedValue>
  42288. <enumeratedValue>
  42289. <name>101</name>
  42290. <description>Divide by 32</description>
  42291. <value>#101</value>
  42292. </enumeratedValue>
  42293. <enumeratedValue>
  42294. <name>110</name>
  42295. <description>Divide by 64</description>
  42296. <value>#110</value>
  42297. </enumeratedValue>
  42298. <enumeratedValue>
  42299. <name>111</name>
  42300. <description>Divide by 128</description>
  42301. <value>#111</value>
  42302. </enumeratedValue>
  42303. </enumeratedValues>
  42304. </field>
  42305. <field>
  42306. <name>CLKS</name>
  42307. <description>Clock Source Selection</description>
  42308. <bitOffset>3</bitOffset>
  42309. <bitWidth>2</bitWidth>
  42310. <access>read-write</access>
  42311. <enumeratedValues>
  42312. <enumeratedValue>
  42313. <name>00</name>
  42314. <description>No clock selected. This in effect disables the FTM counter.</description>
  42315. <value>#00</value>
  42316. </enumeratedValue>
  42317. <enumeratedValue>
  42318. <name>01</name>
  42319. <description>System clock</description>
  42320. <value>#01</value>
  42321. </enumeratedValue>
  42322. <enumeratedValue>
  42323. <name>10</name>
  42324. <description>Fixed frequency clock</description>
  42325. <value>#10</value>
  42326. </enumeratedValue>
  42327. <enumeratedValue>
  42328. <name>11</name>
  42329. <description>External clock</description>
  42330. <value>#11</value>
  42331. </enumeratedValue>
  42332. </enumeratedValues>
  42333. </field>
  42334. <field>
  42335. <name>CPWMS</name>
  42336. <description>Center-Aligned PWM Select</description>
  42337. <bitOffset>5</bitOffset>
  42338. <bitWidth>1</bitWidth>
  42339. <access>read-write</access>
  42340. <enumeratedValues>
  42341. <enumeratedValue>
  42342. <name>0</name>
  42343. <description>FTM counter operates in Up Counting mode.</description>
  42344. <value>#0</value>
  42345. </enumeratedValue>
  42346. <enumeratedValue>
  42347. <name>1</name>
  42348. <description>FTM counter operates in Up-Down Counting mode.</description>
  42349. <value>#1</value>
  42350. </enumeratedValue>
  42351. </enumeratedValues>
  42352. </field>
  42353. <field>
  42354. <name>TOIE</name>
  42355. <description>Timer Overflow Interrupt Enable</description>
  42356. <bitOffset>6</bitOffset>
  42357. <bitWidth>1</bitWidth>
  42358. <access>read-write</access>
  42359. <enumeratedValues>
  42360. <enumeratedValue>
  42361. <name>0</name>
  42362. <description>Disable TOF interrupts. Use software polling.</description>
  42363. <value>#0</value>
  42364. </enumeratedValue>
  42365. <enumeratedValue>
  42366. <name>1</name>
  42367. <description>Enable TOF interrupts. An interrupt is generated when TOF equals one.</description>
  42368. <value>#1</value>
  42369. </enumeratedValue>
  42370. </enumeratedValues>
  42371. </field>
  42372. <field>
  42373. <name>TOF</name>
  42374. <description>Timer Overflow Flag</description>
  42375. <bitOffset>7</bitOffset>
  42376. <bitWidth>1</bitWidth>
  42377. <access>read-only</access>
  42378. <enumeratedValues>
  42379. <enumeratedValue>
  42380. <name>0</name>
  42381. <description>FTM counter has not overflowed.</description>
  42382. <value>#0</value>
  42383. </enumeratedValue>
  42384. <enumeratedValue>
  42385. <name>1</name>
  42386. <description>FTM counter has overflowed.</description>
  42387. <value>#1</value>
  42388. </enumeratedValue>
  42389. </enumeratedValues>
  42390. </field>
  42391. </fields>
  42392. </register>
  42393. <register>
  42394. <name>CNT</name>
  42395. <description>Counter</description>
  42396. <addressOffset>0x4</addressOffset>
  42397. <size>32</size>
  42398. <access>read-write</access>
  42399. <resetValue>0</resetValue>
  42400. <resetMask>0xFFFFFFFF</resetMask>
  42401. <fields>
  42402. <field>
  42403. <name>COUNT</name>
  42404. <description>Counter Value</description>
  42405. <bitOffset>0</bitOffset>
  42406. <bitWidth>16</bitWidth>
  42407. <access>read-write</access>
  42408. </field>
  42409. </fields>
  42410. </register>
  42411. <register>
  42412. <name>MOD</name>
  42413. <description>Modulo</description>
  42414. <addressOffset>0x8</addressOffset>
  42415. <size>32</size>
  42416. <access>read-write</access>
  42417. <resetValue>0</resetValue>
  42418. <resetMask>0xFFFFFFFF</resetMask>
  42419. <fields>
  42420. <field>
  42421. <name>MOD</name>
  42422. <description>Modulo Value</description>
  42423. <bitOffset>0</bitOffset>
  42424. <bitWidth>16</bitWidth>
  42425. <access>read-write</access>
  42426. </field>
  42427. </fields>
  42428. </register>
  42429. <register>
  42430. <dim>2</dim>
  42431. <dimIncrement>0x8</dimIncrement>
  42432. <dimIndex>0,1</dimIndex>
  42433. <name>C%sSC</name>
  42434. <description>Channel (n) Status And Control</description>
  42435. <addressOffset>0xC</addressOffset>
  42436. <size>32</size>
  42437. <access>read-write</access>
  42438. <resetValue>0</resetValue>
  42439. <resetMask>0xFFFFFFFF</resetMask>
  42440. <fields>
  42441. <field>
  42442. <name>DMA</name>
  42443. <description>DMA Enable</description>
  42444. <bitOffset>0</bitOffset>
  42445. <bitWidth>1</bitWidth>
  42446. <access>read-write</access>
  42447. <enumeratedValues>
  42448. <enumeratedValue>
  42449. <name>0</name>
  42450. <description>Disable DMA transfers.</description>
  42451. <value>#0</value>
  42452. </enumeratedValue>
  42453. <enumeratedValue>
  42454. <name>1</name>
  42455. <description>Enable DMA transfers.</description>
  42456. <value>#1</value>
  42457. </enumeratedValue>
  42458. </enumeratedValues>
  42459. </field>
  42460. <field>
  42461. <name>ELSA</name>
  42462. <description>Edge or Level Select</description>
  42463. <bitOffset>2</bitOffset>
  42464. <bitWidth>1</bitWidth>
  42465. <access>read-write</access>
  42466. </field>
  42467. <field>
  42468. <name>ELSB</name>
  42469. <description>Edge or Level Select</description>
  42470. <bitOffset>3</bitOffset>
  42471. <bitWidth>1</bitWidth>
  42472. <access>read-write</access>
  42473. </field>
  42474. <field>
  42475. <name>MSA</name>
  42476. <description>Channel Mode Select</description>
  42477. <bitOffset>4</bitOffset>
  42478. <bitWidth>1</bitWidth>
  42479. <access>read-write</access>
  42480. </field>
  42481. <field>
  42482. <name>MSB</name>
  42483. <description>Channel Mode Select</description>
  42484. <bitOffset>5</bitOffset>
  42485. <bitWidth>1</bitWidth>
  42486. <access>read-write</access>
  42487. </field>
  42488. <field>
  42489. <name>CHIE</name>
  42490. <description>Channel Interrupt Enable</description>
  42491. <bitOffset>6</bitOffset>
  42492. <bitWidth>1</bitWidth>
  42493. <access>read-write</access>
  42494. <enumeratedValues>
  42495. <enumeratedValue>
  42496. <name>0</name>
  42497. <description>Disable channel interrupts. Use software polling.</description>
  42498. <value>#0</value>
  42499. </enumeratedValue>
  42500. <enumeratedValue>
  42501. <name>1</name>
  42502. <description>Enable channel interrupts.</description>
  42503. <value>#1</value>
  42504. </enumeratedValue>
  42505. </enumeratedValues>
  42506. </field>
  42507. <field>
  42508. <name>CHF</name>
  42509. <description>Channel Flag</description>
  42510. <bitOffset>7</bitOffset>
  42511. <bitWidth>1</bitWidth>
  42512. <access>read-only</access>
  42513. <enumeratedValues>
  42514. <enumeratedValue>
  42515. <name>0</name>
  42516. <description>No channel event has occurred.</description>
  42517. <value>#0</value>
  42518. </enumeratedValue>
  42519. <enumeratedValue>
  42520. <name>1</name>
  42521. <description>A channel event has occurred.</description>
  42522. <value>#1</value>
  42523. </enumeratedValue>
  42524. </enumeratedValues>
  42525. </field>
  42526. </fields>
  42527. </register>
  42528. <register>
  42529. <dim>2</dim>
  42530. <dimIncrement>0x8</dimIncrement>
  42531. <dimIndex>0,1</dimIndex>
  42532. <name>C%sV</name>
  42533. <description>Channel (n) Value</description>
  42534. <addressOffset>0x10</addressOffset>
  42535. <size>32</size>
  42536. <access>read-write</access>
  42537. <resetValue>0</resetValue>
  42538. <resetMask>0xFFFFFFFF</resetMask>
  42539. <fields>
  42540. <field>
  42541. <name>VAL</name>
  42542. <description>Channel Value</description>
  42543. <bitOffset>0</bitOffset>
  42544. <bitWidth>16</bitWidth>
  42545. <access>read-write</access>
  42546. </field>
  42547. </fields>
  42548. </register>
  42549. <register>
  42550. <name>CNTIN</name>
  42551. <description>Counter Initial Value</description>
  42552. <addressOffset>0x4C</addressOffset>
  42553. <size>32</size>
  42554. <access>read-write</access>
  42555. <resetValue>0</resetValue>
  42556. <resetMask>0xFFFFFFFF</resetMask>
  42557. <fields>
  42558. <field>
  42559. <name>INIT</name>
  42560. <description>Initial Value Of The FTM Counter</description>
  42561. <bitOffset>0</bitOffset>
  42562. <bitWidth>16</bitWidth>
  42563. <access>read-write</access>
  42564. </field>
  42565. </fields>
  42566. </register>
  42567. <register>
  42568. <name>STATUS</name>
  42569. <description>Capture And Compare Status</description>
  42570. <addressOffset>0x50</addressOffset>
  42571. <size>32</size>
  42572. <access>read-write</access>
  42573. <resetValue>0</resetValue>
  42574. <resetMask>0xFFFFFFFF</resetMask>
  42575. <fields>
  42576. <field>
  42577. <name>CH0F</name>
  42578. <description>Channel 0 Flag</description>
  42579. <bitOffset>0</bitOffset>
  42580. <bitWidth>1</bitWidth>
  42581. <access>read-write</access>
  42582. <enumeratedValues>
  42583. <enumeratedValue>
  42584. <name>0</name>
  42585. <description>No channel event has occurred.</description>
  42586. <value>#0</value>
  42587. </enumeratedValue>
  42588. <enumeratedValue>
  42589. <name>1</name>
  42590. <description>A channel event has occurred.</description>
  42591. <value>#1</value>
  42592. </enumeratedValue>
  42593. </enumeratedValues>
  42594. </field>
  42595. <field>
  42596. <name>CH1F</name>
  42597. <description>Channel 1 Flag</description>
  42598. <bitOffset>1</bitOffset>
  42599. <bitWidth>1</bitWidth>
  42600. <access>read-write</access>
  42601. <enumeratedValues>
  42602. <enumeratedValue>
  42603. <name>0</name>
  42604. <description>No channel event has occurred.</description>
  42605. <value>#0</value>
  42606. </enumeratedValue>
  42607. <enumeratedValue>
  42608. <name>1</name>
  42609. <description>A channel event has occurred.</description>
  42610. <value>#1</value>
  42611. </enumeratedValue>
  42612. </enumeratedValues>
  42613. </field>
  42614. <field>
  42615. <name>CH2F</name>
  42616. <description>Channel 2 Flag</description>
  42617. <bitOffset>2</bitOffset>
  42618. <bitWidth>1</bitWidth>
  42619. <access>read-write</access>
  42620. <enumeratedValues>
  42621. <enumeratedValue>
  42622. <name>0</name>
  42623. <description>No channel event has occurred.</description>
  42624. <value>#0</value>
  42625. </enumeratedValue>
  42626. <enumeratedValue>
  42627. <name>1</name>
  42628. <description>A channel event has occurred.</description>
  42629. <value>#1</value>
  42630. </enumeratedValue>
  42631. </enumeratedValues>
  42632. </field>
  42633. <field>
  42634. <name>CH3F</name>
  42635. <description>Channel 3 Flag</description>
  42636. <bitOffset>3</bitOffset>
  42637. <bitWidth>1</bitWidth>
  42638. <access>read-write</access>
  42639. <enumeratedValues>
  42640. <enumeratedValue>
  42641. <name>0</name>
  42642. <description>No channel event has occurred.</description>
  42643. <value>#0</value>
  42644. </enumeratedValue>
  42645. <enumeratedValue>
  42646. <name>1</name>
  42647. <description>A channel event has occurred.</description>
  42648. <value>#1</value>
  42649. </enumeratedValue>
  42650. </enumeratedValues>
  42651. </field>
  42652. <field>
  42653. <name>CH4F</name>
  42654. <description>Channel 4 Flag</description>
  42655. <bitOffset>4</bitOffset>
  42656. <bitWidth>1</bitWidth>
  42657. <access>read-write</access>
  42658. <enumeratedValues>
  42659. <enumeratedValue>
  42660. <name>0</name>
  42661. <description>No channel event has occurred.</description>
  42662. <value>#0</value>
  42663. </enumeratedValue>
  42664. <enumeratedValue>
  42665. <name>1</name>
  42666. <description>A channel event has occurred.</description>
  42667. <value>#1</value>
  42668. </enumeratedValue>
  42669. </enumeratedValues>
  42670. </field>
  42671. <field>
  42672. <name>CH5F</name>
  42673. <description>Channel 5 Flag</description>
  42674. <bitOffset>5</bitOffset>
  42675. <bitWidth>1</bitWidth>
  42676. <access>read-write</access>
  42677. <enumeratedValues>
  42678. <enumeratedValue>
  42679. <name>0</name>
  42680. <description>No channel event has occurred.</description>
  42681. <value>#0</value>
  42682. </enumeratedValue>
  42683. <enumeratedValue>
  42684. <name>1</name>
  42685. <description>A channel event has occurred.</description>
  42686. <value>#1</value>
  42687. </enumeratedValue>
  42688. </enumeratedValues>
  42689. </field>
  42690. <field>
  42691. <name>CH6F</name>
  42692. <description>Channel 6 Flag</description>
  42693. <bitOffset>6</bitOffset>
  42694. <bitWidth>1</bitWidth>
  42695. <access>read-write</access>
  42696. <enumeratedValues>
  42697. <enumeratedValue>
  42698. <name>0</name>
  42699. <description>No channel event has occurred.</description>
  42700. <value>#0</value>
  42701. </enumeratedValue>
  42702. <enumeratedValue>
  42703. <name>1</name>
  42704. <description>A channel event has occurred.</description>
  42705. <value>#1</value>
  42706. </enumeratedValue>
  42707. </enumeratedValues>
  42708. </field>
  42709. <field>
  42710. <name>CH7F</name>
  42711. <description>Channel 7 Flag</description>
  42712. <bitOffset>7</bitOffset>
  42713. <bitWidth>1</bitWidth>
  42714. <access>read-write</access>
  42715. <enumeratedValues>
  42716. <enumeratedValue>
  42717. <name>0</name>
  42718. <description>No channel event has occurred.</description>
  42719. <value>#0</value>
  42720. </enumeratedValue>
  42721. <enumeratedValue>
  42722. <name>1</name>
  42723. <description>A channel event has occurred.</description>
  42724. <value>#1</value>
  42725. </enumeratedValue>
  42726. </enumeratedValues>
  42727. </field>
  42728. </fields>
  42729. </register>
  42730. <register>
  42731. <name>MODE</name>
  42732. <description>Features Mode Selection</description>
  42733. <addressOffset>0x54</addressOffset>
  42734. <size>32</size>
  42735. <access>read-write</access>
  42736. <resetValue>0x4</resetValue>
  42737. <resetMask>0xFFFFFFFF</resetMask>
  42738. <fields>
  42739. <field>
  42740. <name>FTMEN</name>
  42741. <description>FTM Enable</description>
  42742. <bitOffset>0</bitOffset>
  42743. <bitWidth>1</bitWidth>
  42744. <access>read-write</access>
  42745. <enumeratedValues>
  42746. <enumeratedValue>
  42747. <name>0</name>
  42748. <description>Only the TPM-compatible registers (first set of registers) can be used without any restriction. Do not use the FTM-specific registers.</description>
  42749. <value>#0</value>
  42750. </enumeratedValue>
  42751. <enumeratedValue>
  42752. <name>1</name>
  42753. <description>All registers including the FTM-specific registers (second set of registers) are available for use with no restrictions.</description>
  42754. <value>#1</value>
  42755. </enumeratedValue>
  42756. </enumeratedValues>
  42757. </field>
  42758. <field>
  42759. <name>INIT</name>
  42760. <description>Initialize The Channels Output</description>
  42761. <bitOffset>1</bitOffset>
  42762. <bitWidth>1</bitWidth>
  42763. <access>read-write</access>
  42764. </field>
  42765. <field>
  42766. <name>WPDIS</name>
  42767. <description>Write Protection Disable</description>
  42768. <bitOffset>2</bitOffset>
  42769. <bitWidth>1</bitWidth>
  42770. <access>read-write</access>
  42771. <enumeratedValues>
  42772. <enumeratedValue>
  42773. <name>0</name>
  42774. <description>Write protection is enabled.</description>
  42775. <value>#0</value>
  42776. </enumeratedValue>
  42777. <enumeratedValue>
  42778. <name>1</name>
  42779. <description>Write protection is disabled.</description>
  42780. <value>#1</value>
  42781. </enumeratedValue>
  42782. </enumeratedValues>
  42783. </field>
  42784. <field>
  42785. <name>PWMSYNC</name>
  42786. <description>PWM Synchronization Mode</description>
  42787. <bitOffset>3</bitOffset>
  42788. <bitWidth>1</bitWidth>
  42789. <access>read-write</access>
  42790. <enumeratedValues>
  42791. <enumeratedValue>
  42792. <name>0</name>
  42793. <description>No restrictions. Software and hardware triggers can be used by MOD, CnV, OUTMASK, and FTM counter synchronization.</description>
  42794. <value>#0</value>
  42795. </enumeratedValue>
  42796. <enumeratedValue>
  42797. <name>1</name>
  42798. <description>Software trigger can only be used by MOD and CnV synchronization, and hardware triggers can only be used by OUTMASK and FTM counter synchronization.</description>
  42799. <value>#1</value>
  42800. </enumeratedValue>
  42801. </enumeratedValues>
  42802. </field>
  42803. <field>
  42804. <name>CAPTEST</name>
  42805. <description>Capture Test Mode Enable</description>
  42806. <bitOffset>4</bitOffset>
  42807. <bitWidth>1</bitWidth>
  42808. <access>read-write</access>
  42809. <enumeratedValues>
  42810. <enumeratedValue>
  42811. <name>0</name>
  42812. <description>Capture test mode is disabled.</description>
  42813. <value>#0</value>
  42814. </enumeratedValue>
  42815. <enumeratedValue>
  42816. <name>1</name>
  42817. <description>Capture test mode is enabled.</description>
  42818. <value>#1</value>
  42819. </enumeratedValue>
  42820. </enumeratedValues>
  42821. </field>
  42822. <field>
  42823. <name>FAULTM</name>
  42824. <description>Fault Control Mode</description>
  42825. <bitOffset>5</bitOffset>
  42826. <bitWidth>2</bitWidth>
  42827. <access>read-write</access>
  42828. <enumeratedValues>
  42829. <enumeratedValue>
  42830. <name>00</name>
  42831. <description>Fault control is disabled for all channels.</description>
  42832. <value>#00</value>
  42833. </enumeratedValue>
  42834. <enumeratedValue>
  42835. <name>01</name>
  42836. <description>Fault control is enabled for even channels only (channels 0, 2, 4, and 6), and the selected mode is the manual fault clearing.</description>
  42837. <value>#01</value>
  42838. </enumeratedValue>
  42839. <enumeratedValue>
  42840. <name>10</name>
  42841. <description>Fault control is enabled for all channels, and the selected mode is the manual fault clearing.</description>
  42842. <value>#10</value>
  42843. </enumeratedValue>
  42844. <enumeratedValue>
  42845. <name>11</name>
  42846. <description>Fault control is enabled for all channels, and the selected mode is the automatic fault clearing.</description>
  42847. <value>#11</value>
  42848. </enumeratedValue>
  42849. </enumeratedValues>
  42850. </field>
  42851. <field>
  42852. <name>FAULTIE</name>
  42853. <description>Fault Interrupt Enable</description>
  42854. <bitOffset>7</bitOffset>
  42855. <bitWidth>1</bitWidth>
  42856. <access>read-write</access>
  42857. <enumeratedValues>
  42858. <enumeratedValue>
  42859. <name>0</name>
  42860. <description>Fault control interrupt is disabled.</description>
  42861. <value>#0</value>
  42862. </enumeratedValue>
  42863. <enumeratedValue>
  42864. <name>1</name>
  42865. <description>Fault control interrupt is enabled.</description>
  42866. <value>#1</value>
  42867. </enumeratedValue>
  42868. </enumeratedValues>
  42869. </field>
  42870. </fields>
  42871. </register>
  42872. <register>
  42873. <name>SYNC</name>
  42874. <description>Synchronization</description>
  42875. <addressOffset>0x58</addressOffset>
  42876. <size>32</size>
  42877. <access>read-write</access>
  42878. <resetValue>0</resetValue>
  42879. <resetMask>0xFFFFFFFF</resetMask>
  42880. <fields>
  42881. <field>
  42882. <name>CNTMIN</name>
  42883. <description>Minimum Loading Point Enable</description>
  42884. <bitOffset>0</bitOffset>
  42885. <bitWidth>1</bitWidth>
  42886. <access>read-write</access>
  42887. <enumeratedValues>
  42888. <enumeratedValue>
  42889. <name>0</name>
  42890. <description>The minimum loading point is disabled.</description>
  42891. <value>#0</value>
  42892. </enumeratedValue>
  42893. <enumeratedValue>
  42894. <name>1</name>
  42895. <description>The minimum loading point is enabled.</description>
  42896. <value>#1</value>
  42897. </enumeratedValue>
  42898. </enumeratedValues>
  42899. </field>
  42900. <field>
  42901. <name>CNTMAX</name>
  42902. <description>Maximum Loading Point Enable</description>
  42903. <bitOffset>1</bitOffset>
  42904. <bitWidth>1</bitWidth>
  42905. <access>read-write</access>
  42906. <enumeratedValues>
  42907. <enumeratedValue>
  42908. <name>0</name>
  42909. <description>The maximum loading point is disabled.</description>
  42910. <value>#0</value>
  42911. </enumeratedValue>
  42912. <enumeratedValue>
  42913. <name>1</name>
  42914. <description>The maximum loading point is enabled.</description>
  42915. <value>#1</value>
  42916. </enumeratedValue>
  42917. </enumeratedValues>
  42918. </field>
  42919. <field>
  42920. <name>REINIT</name>
  42921. <description>FTM Counter Reinitialization By Synchronization (FTM counter synchronization)</description>
  42922. <bitOffset>2</bitOffset>
  42923. <bitWidth>1</bitWidth>
  42924. <access>read-write</access>
  42925. <enumeratedValues>
  42926. <enumeratedValue>
  42927. <name>0</name>
  42928. <description>FTM counter continues to count normally.</description>
  42929. <value>#0</value>
  42930. </enumeratedValue>
  42931. <enumeratedValue>
  42932. <name>1</name>
  42933. <description>FTM counter is updated with its initial value when the selected trigger is detected.</description>
  42934. <value>#1</value>
  42935. </enumeratedValue>
  42936. </enumeratedValues>
  42937. </field>
  42938. <field>
  42939. <name>SYNCHOM</name>
  42940. <description>Output Mask Synchronization</description>
  42941. <bitOffset>3</bitOffset>
  42942. <bitWidth>1</bitWidth>
  42943. <access>read-write</access>
  42944. <enumeratedValues>
  42945. <enumeratedValue>
  42946. <name>0</name>
  42947. <description>OUTMASK register is updated with the value of its buffer in all rising edges of the system clock.</description>
  42948. <value>#0</value>
  42949. </enumeratedValue>
  42950. <enumeratedValue>
  42951. <name>1</name>
  42952. <description>OUTMASK register is updated with the value of its buffer only by the PWM synchronization.</description>
  42953. <value>#1</value>
  42954. </enumeratedValue>
  42955. </enumeratedValues>
  42956. </field>
  42957. <field>
  42958. <name>TRIG0</name>
  42959. <description>PWM Synchronization Hardware Trigger 0</description>
  42960. <bitOffset>4</bitOffset>
  42961. <bitWidth>1</bitWidth>
  42962. <access>read-write</access>
  42963. <enumeratedValues>
  42964. <enumeratedValue>
  42965. <name>0</name>
  42966. <description>Trigger is disabled.</description>
  42967. <value>#0</value>
  42968. </enumeratedValue>
  42969. <enumeratedValue>
  42970. <name>1</name>
  42971. <description>Trigger is enabled.</description>
  42972. <value>#1</value>
  42973. </enumeratedValue>
  42974. </enumeratedValues>
  42975. </field>
  42976. <field>
  42977. <name>TRIG1</name>
  42978. <description>PWM Synchronization Hardware Trigger 1</description>
  42979. <bitOffset>5</bitOffset>
  42980. <bitWidth>1</bitWidth>
  42981. <access>read-write</access>
  42982. <enumeratedValues>
  42983. <enumeratedValue>
  42984. <name>0</name>
  42985. <description>Trigger is disabled.</description>
  42986. <value>#0</value>
  42987. </enumeratedValue>
  42988. <enumeratedValue>
  42989. <name>1</name>
  42990. <description>Trigger is enabled.</description>
  42991. <value>#1</value>
  42992. </enumeratedValue>
  42993. </enumeratedValues>
  42994. </field>
  42995. <field>
  42996. <name>TRIG2</name>
  42997. <description>PWM Synchronization Hardware Trigger 2</description>
  42998. <bitOffset>6</bitOffset>
  42999. <bitWidth>1</bitWidth>
  43000. <access>read-write</access>
  43001. <enumeratedValues>
  43002. <enumeratedValue>
  43003. <name>0</name>
  43004. <description>Trigger is disabled.</description>
  43005. <value>#0</value>
  43006. </enumeratedValue>
  43007. <enumeratedValue>
  43008. <name>1</name>
  43009. <description>Trigger is enabled.</description>
  43010. <value>#1</value>
  43011. </enumeratedValue>
  43012. </enumeratedValues>
  43013. </field>
  43014. <field>
  43015. <name>SWSYNC</name>
  43016. <description>PWM Synchronization Software Trigger</description>
  43017. <bitOffset>7</bitOffset>
  43018. <bitWidth>1</bitWidth>
  43019. <access>read-write</access>
  43020. <enumeratedValues>
  43021. <enumeratedValue>
  43022. <name>0</name>
  43023. <description>Software trigger is not selected.</description>
  43024. <value>#0</value>
  43025. </enumeratedValue>
  43026. <enumeratedValue>
  43027. <name>1</name>
  43028. <description>Software trigger is selected.</description>
  43029. <value>#1</value>
  43030. </enumeratedValue>
  43031. </enumeratedValues>
  43032. </field>
  43033. </fields>
  43034. </register>
  43035. <register>
  43036. <name>OUTINIT</name>
  43037. <description>Initial State For Channels Output</description>
  43038. <addressOffset>0x5C</addressOffset>
  43039. <size>32</size>
  43040. <access>read-write</access>
  43041. <resetValue>0</resetValue>
  43042. <resetMask>0xFFFFFFFF</resetMask>
  43043. <fields>
  43044. <field>
  43045. <name>CH0OI</name>
  43046. <description>Channel 0 Output Initialization Value</description>
  43047. <bitOffset>0</bitOffset>
  43048. <bitWidth>1</bitWidth>
  43049. <access>read-write</access>
  43050. <enumeratedValues>
  43051. <enumeratedValue>
  43052. <name>0</name>
  43053. <description>The initialization value is 0.</description>
  43054. <value>#0</value>
  43055. </enumeratedValue>
  43056. <enumeratedValue>
  43057. <name>1</name>
  43058. <description>The initialization value is 1.</description>
  43059. <value>#1</value>
  43060. </enumeratedValue>
  43061. </enumeratedValues>
  43062. </field>
  43063. <field>
  43064. <name>CH1OI</name>
  43065. <description>Channel 1 Output Initialization Value</description>
  43066. <bitOffset>1</bitOffset>
  43067. <bitWidth>1</bitWidth>
  43068. <access>read-write</access>
  43069. <enumeratedValues>
  43070. <enumeratedValue>
  43071. <name>0</name>
  43072. <description>The initialization value is 0.</description>
  43073. <value>#0</value>
  43074. </enumeratedValue>
  43075. <enumeratedValue>
  43076. <name>1</name>
  43077. <description>The initialization value is 1.</description>
  43078. <value>#1</value>
  43079. </enumeratedValue>
  43080. </enumeratedValues>
  43081. </field>
  43082. <field>
  43083. <name>CH2OI</name>
  43084. <description>Channel 2 Output Initialization Value</description>
  43085. <bitOffset>2</bitOffset>
  43086. <bitWidth>1</bitWidth>
  43087. <access>read-write</access>
  43088. <enumeratedValues>
  43089. <enumeratedValue>
  43090. <name>0</name>
  43091. <description>The initialization value is 0.</description>
  43092. <value>#0</value>
  43093. </enumeratedValue>
  43094. <enumeratedValue>
  43095. <name>1</name>
  43096. <description>The initialization value is 1.</description>
  43097. <value>#1</value>
  43098. </enumeratedValue>
  43099. </enumeratedValues>
  43100. </field>
  43101. <field>
  43102. <name>CH3OI</name>
  43103. <description>Channel 3 Output Initialization Value</description>
  43104. <bitOffset>3</bitOffset>
  43105. <bitWidth>1</bitWidth>
  43106. <access>read-write</access>
  43107. <enumeratedValues>
  43108. <enumeratedValue>
  43109. <name>0</name>
  43110. <description>The initialization value is 0.</description>
  43111. <value>#0</value>
  43112. </enumeratedValue>
  43113. <enumeratedValue>
  43114. <name>1</name>
  43115. <description>The initialization value is 1.</description>
  43116. <value>#1</value>
  43117. </enumeratedValue>
  43118. </enumeratedValues>
  43119. </field>
  43120. <field>
  43121. <name>CH4OI</name>
  43122. <description>Channel 4 Output Initialization Value</description>
  43123. <bitOffset>4</bitOffset>
  43124. <bitWidth>1</bitWidth>
  43125. <access>read-write</access>
  43126. <enumeratedValues>
  43127. <enumeratedValue>
  43128. <name>0</name>
  43129. <description>The initialization value is 0.</description>
  43130. <value>#0</value>
  43131. </enumeratedValue>
  43132. <enumeratedValue>
  43133. <name>1</name>
  43134. <description>The initialization value is 1.</description>
  43135. <value>#1</value>
  43136. </enumeratedValue>
  43137. </enumeratedValues>
  43138. </field>
  43139. <field>
  43140. <name>CH5OI</name>
  43141. <description>Channel 5 Output Initialization Value</description>
  43142. <bitOffset>5</bitOffset>
  43143. <bitWidth>1</bitWidth>
  43144. <access>read-write</access>
  43145. <enumeratedValues>
  43146. <enumeratedValue>
  43147. <name>0</name>
  43148. <description>The initialization value is 0.</description>
  43149. <value>#0</value>
  43150. </enumeratedValue>
  43151. <enumeratedValue>
  43152. <name>1</name>
  43153. <description>The initialization value is 1.</description>
  43154. <value>#1</value>
  43155. </enumeratedValue>
  43156. </enumeratedValues>
  43157. </field>
  43158. <field>
  43159. <name>CH6OI</name>
  43160. <description>Channel 6 Output Initialization Value</description>
  43161. <bitOffset>6</bitOffset>
  43162. <bitWidth>1</bitWidth>
  43163. <access>read-write</access>
  43164. <enumeratedValues>
  43165. <enumeratedValue>
  43166. <name>0</name>
  43167. <description>The initialization value is 0.</description>
  43168. <value>#0</value>
  43169. </enumeratedValue>
  43170. <enumeratedValue>
  43171. <name>1</name>
  43172. <description>The initialization value is 1.</description>
  43173. <value>#1</value>
  43174. </enumeratedValue>
  43175. </enumeratedValues>
  43176. </field>
  43177. <field>
  43178. <name>CH7OI</name>
  43179. <description>Channel 7 Output Initialization Value</description>
  43180. <bitOffset>7</bitOffset>
  43181. <bitWidth>1</bitWidth>
  43182. <access>read-write</access>
  43183. <enumeratedValues>
  43184. <enumeratedValue>
  43185. <name>0</name>
  43186. <description>The initialization value is 0.</description>
  43187. <value>#0</value>
  43188. </enumeratedValue>
  43189. <enumeratedValue>
  43190. <name>1</name>
  43191. <description>The initialization value is 1.</description>
  43192. <value>#1</value>
  43193. </enumeratedValue>
  43194. </enumeratedValues>
  43195. </field>
  43196. </fields>
  43197. </register>
  43198. <register>
  43199. <name>OUTMASK</name>
  43200. <description>Output Mask</description>
  43201. <addressOffset>0x60</addressOffset>
  43202. <size>32</size>
  43203. <access>read-write</access>
  43204. <resetValue>0</resetValue>
  43205. <resetMask>0xFFFFFFFF</resetMask>
  43206. <fields>
  43207. <field>
  43208. <name>CH0OM</name>
  43209. <description>Channel 0 Output Mask</description>
  43210. <bitOffset>0</bitOffset>
  43211. <bitWidth>1</bitWidth>
  43212. <access>read-write</access>
  43213. <enumeratedValues>
  43214. <enumeratedValue>
  43215. <name>0</name>
  43216. <description>Channel output is not masked. It continues to operate normally.</description>
  43217. <value>#0</value>
  43218. </enumeratedValue>
  43219. <enumeratedValue>
  43220. <name>1</name>
  43221. <description>Channel output is masked. It is forced to its inactive state.</description>
  43222. <value>#1</value>
  43223. </enumeratedValue>
  43224. </enumeratedValues>
  43225. </field>
  43226. <field>
  43227. <name>CH1OM</name>
  43228. <description>Channel 1 Output Mask</description>
  43229. <bitOffset>1</bitOffset>
  43230. <bitWidth>1</bitWidth>
  43231. <access>read-write</access>
  43232. <enumeratedValues>
  43233. <enumeratedValue>
  43234. <name>0</name>
  43235. <description>Channel output is not masked. It continues to operate normally.</description>
  43236. <value>#0</value>
  43237. </enumeratedValue>
  43238. <enumeratedValue>
  43239. <name>1</name>
  43240. <description>Channel output is masked. It is forced to its inactive state.</description>
  43241. <value>#1</value>
  43242. </enumeratedValue>
  43243. </enumeratedValues>
  43244. </field>
  43245. <field>
  43246. <name>CH2OM</name>
  43247. <description>Channel 2 Output Mask</description>
  43248. <bitOffset>2</bitOffset>
  43249. <bitWidth>1</bitWidth>
  43250. <access>read-write</access>
  43251. <enumeratedValues>
  43252. <enumeratedValue>
  43253. <name>0</name>
  43254. <description>Channel output is not masked. It continues to operate normally.</description>
  43255. <value>#0</value>
  43256. </enumeratedValue>
  43257. <enumeratedValue>
  43258. <name>1</name>
  43259. <description>Channel output is masked. It is forced to its inactive state.</description>
  43260. <value>#1</value>
  43261. </enumeratedValue>
  43262. </enumeratedValues>
  43263. </field>
  43264. <field>
  43265. <name>CH3OM</name>
  43266. <description>Channel 3 Output Mask</description>
  43267. <bitOffset>3</bitOffset>
  43268. <bitWidth>1</bitWidth>
  43269. <access>read-write</access>
  43270. <enumeratedValues>
  43271. <enumeratedValue>
  43272. <name>0</name>
  43273. <description>Channel output is not masked. It continues to operate normally.</description>
  43274. <value>#0</value>
  43275. </enumeratedValue>
  43276. <enumeratedValue>
  43277. <name>1</name>
  43278. <description>Channel output is masked. It is forced to its inactive state.</description>
  43279. <value>#1</value>
  43280. </enumeratedValue>
  43281. </enumeratedValues>
  43282. </field>
  43283. <field>
  43284. <name>CH4OM</name>
  43285. <description>Channel 4 Output Mask</description>
  43286. <bitOffset>4</bitOffset>
  43287. <bitWidth>1</bitWidth>
  43288. <access>read-write</access>
  43289. <enumeratedValues>
  43290. <enumeratedValue>
  43291. <name>0</name>
  43292. <description>Channel output is not masked. It continues to operate normally.</description>
  43293. <value>#0</value>
  43294. </enumeratedValue>
  43295. <enumeratedValue>
  43296. <name>1</name>
  43297. <description>Channel output is masked. It is forced to its inactive state.</description>
  43298. <value>#1</value>
  43299. </enumeratedValue>
  43300. </enumeratedValues>
  43301. </field>
  43302. <field>
  43303. <name>CH5OM</name>
  43304. <description>Channel 5 Output Mask</description>
  43305. <bitOffset>5</bitOffset>
  43306. <bitWidth>1</bitWidth>
  43307. <access>read-write</access>
  43308. <enumeratedValues>
  43309. <enumeratedValue>
  43310. <name>0</name>
  43311. <description>Channel output is not masked. It continues to operate normally.</description>
  43312. <value>#0</value>
  43313. </enumeratedValue>
  43314. <enumeratedValue>
  43315. <name>1</name>
  43316. <description>Channel output is masked. It is forced to its inactive state.</description>
  43317. <value>#1</value>
  43318. </enumeratedValue>
  43319. </enumeratedValues>
  43320. </field>
  43321. <field>
  43322. <name>CH6OM</name>
  43323. <description>Channel 6 Output Mask</description>
  43324. <bitOffset>6</bitOffset>
  43325. <bitWidth>1</bitWidth>
  43326. <access>read-write</access>
  43327. <enumeratedValues>
  43328. <enumeratedValue>
  43329. <name>0</name>
  43330. <description>Channel output is not masked. It continues to operate normally.</description>
  43331. <value>#0</value>
  43332. </enumeratedValue>
  43333. <enumeratedValue>
  43334. <name>1</name>
  43335. <description>Channel output is masked. It is forced to its inactive state.</description>
  43336. <value>#1</value>
  43337. </enumeratedValue>
  43338. </enumeratedValues>
  43339. </field>
  43340. <field>
  43341. <name>CH7OM</name>
  43342. <description>Channel 7 Output Mask</description>
  43343. <bitOffset>7</bitOffset>
  43344. <bitWidth>1</bitWidth>
  43345. <access>read-write</access>
  43346. <enumeratedValues>
  43347. <enumeratedValue>
  43348. <name>0</name>
  43349. <description>Channel output is not masked. It continues to operate normally.</description>
  43350. <value>#0</value>
  43351. </enumeratedValue>
  43352. <enumeratedValue>
  43353. <name>1</name>
  43354. <description>Channel output is masked. It is forced to its inactive state.</description>
  43355. <value>#1</value>
  43356. </enumeratedValue>
  43357. </enumeratedValues>
  43358. </field>
  43359. </fields>
  43360. </register>
  43361. <register>
  43362. <name>COMBINE</name>
  43363. <description>Function For Linked Channels</description>
  43364. <addressOffset>0x64</addressOffset>
  43365. <size>32</size>
  43366. <access>read-write</access>
  43367. <resetValue>0</resetValue>
  43368. <resetMask>0xFFFFFFFF</resetMask>
  43369. <fields>
  43370. <field>
  43371. <name>COMBINE0</name>
  43372. <description>Combine Channels For n = 0</description>
  43373. <bitOffset>0</bitOffset>
  43374. <bitWidth>1</bitWidth>
  43375. <access>read-write</access>
  43376. <enumeratedValues>
  43377. <enumeratedValue>
  43378. <name>0</name>
  43379. <description>Channels (n) and (n+1) are independent.</description>
  43380. <value>#0</value>
  43381. </enumeratedValue>
  43382. <enumeratedValue>
  43383. <name>1</name>
  43384. <description>Channels (n) and (n+1) are combined.</description>
  43385. <value>#1</value>
  43386. </enumeratedValue>
  43387. </enumeratedValues>
  43388. </field>
  43389. <field>
  43390. <name>COMP0</name>
  43391. <description>Complement Of Channel (n) For n = 0</description>
  43392. <bitOffset>1</bitOffset>
  43393. <bitWidth>1</bitWidth>
  43394. <access>read-write</access>
  43395. <enumeratedValues>
  43396. <enumeratedValue>
  43397. <name>0</name>
  43398. <description>The channel (n+1) output is the same as the channel (n) output.</description>
  43399. <value>#0</value>
  43400. </enumeratedValue>
  43401. <enumeratedValue>
  43402. <name>1</name>
  43403. <description>The channel (n+1) output is the complement of the channel (n) output.</description>
  43404. <value>#1</value>
  43405. </enumeratedValue>
  43406. </enumeratedValues>
  43407. </field>
  43408. <field>
  43409. <name>DECAPEN0</name>
  43410. <description>Dual Edge Capture Mode Enable For n = 0</description>
  43411. <bitOffset>2</bitOffset>
  43412. <bitWidth>1</bitWidth>
  43413. <access>read-write</access>
  43414. <enumeratedValues>
  43415. <enumeratedValue>
  43416. <name>0</name>
  43417. <description>The Dual Edge Capture mode in this pair of channels is disabled.</description>
  43418. <value>#0</value>
  43419. </enumeratedValue>
  43420. <enumeratedValue>
  43421. <name>1</name>
  43422. <description>The Dual Edge Capture mode in this pair of channels is enabled.</description>
  43423. <value>#1</value>
  43424. </enumeratedValue>
  43425. </enumeratedValues>
  43426. </field>
  43427. <field>
  43428. <name>DECAP0</name>
  43429. <description>Dual Edge Capture Mode Captures For n = 0</description>
  43430. <bitOffset>3</bitOffset>
  43431. <bitWidth>1</bitWidth>
  43432. <access>read-write</access>
  43433. <enumeratedValues>
  43434. <enumeratedValue>
  43435. <name>0</name>
  43436. <description>The dual edge captures are inactive.</description>
  43437. <value>#0</value>
  43438. </enumeratedValue>
  43439. <enumeratedValue>
  43440. <name>1</name>
  43441. <description>The dual edge captures are active.</description>
  43442. <value>#1</value>
  43443. </enumeratedValue>
  43444. </enumeratedValues>
  43445. </field>
  43446. <field>
  43447. <name>DTEN0</name>
  43448. <description>Deadtime Enable For n = 0</description>
  43449. <bitOffset>4</bitOffset>
  43450. <bitWidth>1</bitWidth>
  43451. <access>read-write</access>
  43452. <enumeratedValues>
  43453. <enumeratedValue>
  43454. <name>0</name>
  43455. <description>The deadtime insertion in this pair of channels is disabled.</description>
  43456. <value>#0</value>
  43457. </enumeratedValue>
  43458. <enumeratedValue>
  43459. <name>1</name>
  43460. <description>The deadtime insertion in this pair of channels is enabled.</description>
  43461. <value>#1</value>
  43462. </enumeratedValue>
  43463. </enumeratedValues>
  43464. </field>
  43465. <field>
  43466. <name>SYNCEN0</name>
  43467. <description>Synchronization Enable For n = 0</description>
  43468. <bitOffset>5</bitOffset>
  43469. <bitWidth>1</bitWidth>
  43470. <access>read-write</access>
  43471. <enumeratedValues>
  43472. <enumeratedValue>
  43473. <name>0</name>
  43474. <description>The PWM synchronization in this pair of channels is disabled.</description>
  43475. <value>#0</value>
  43476. </enumeratedValue>
  43477. <enumeratedValue>
  43478. <name>1</name>
  43479. <description>The PWM synchronization in this pair of channels is enabled.</description>
  43480. <value>#1</value>
  43481. </enumeratedValue>
  43482. </enumeratedValues>
  43483. </field>
  43484. <field>
  43485. <name>FAULTEN0</name>
  43486. <description>Fault Control Enable For n = 0</description>
  43487. <bitOffset>6</bitOffset>
  43488. <bitWidth>1</bitWidth>
  43489. <access>read-write</access>
  43490. <enumeratedValues>
  43491. <enumeratedValue>
  43492. <name>0</name>
  43493. <description>The fault control in this pair of channels is disabled.</description>
  43494. <value>#0</value>
  43495. </enumeratedValue>
  43496. <enumeratedValue>
  43497. <name>1</name>
  43498. <description>The fault control in this pair of channels is enabled.</description>
  43499. <value>#1</value>
  43500. </enumeratedValue>
  43501. </enumeratedValues>
  43502. </field>
  43503. <field>
  43504. <name>COMBINE1</name>
  43505. <description>Combine Channels For n = 2</description>
  43506. <bitOffset>8</bitOffset>
  43507. <bitWidth>1</bitWidth>
  43508. <access>read-write</access>
  43509. <enumeratedValues>
  43510. <enumeratedValue>
  43511. <name>0</name>
  43512. <description>Channels (n) and (n+1) are independent.</description>
  43513. <value>#0</value>
  43514. </enumeratedValue>
  43515. <enumeratedValue>
  43516. <name>1</name>
  43517. <description>Channels (n) and (n+1) are combined.</description>
  43518. <value>#1</value>
  43519. </enumeratedValue>
  43520. </enumeratedValues>
  43521. </field>
  43522. <field>
  43523. <name>COMP1</name>
  43524. <description>Complement Of Channel (n) For n = 2</description>
  43525. <bitOffset>9</bitOffset>
  43526. <bitWidth>1</bitWidth>
  43527. <access>read-write</access>
  43528. <enumeratedValues>
  43529. <enumeratedValue>
  43530. <name>0</name>
  43531. <description>The channel (n+1) output is the same as the channel (n) output.</description>
  43532. <value>#0</value>
  43533. </enumeratedValue>
  43534. <enumeratedValue>
  43535. <name>1</name>
  43536. <description>The channel (n+1) output is the complement of the channel (n) output.</description>
  43537. <value>#1</value>
  43538. </enumeratedValue>
  43539. </enumeratedValues>
  43540. </field>
  43541. <field>
  43542. <name>DECAPEN1</name>
  43543. <description>Dual Edge Capture Mode Enable For n = 2</description>
  43544. <bitOffset>10</bitOffset>
  43545. <bitWidth>1</bitWidth>
  43546. <access>read-write</access>
  43547. <enumeratedValues>
  43548. <enumeratedValue>
  43549. <name>0</name>
  43550. <description>The Dual Edge Capture mode in this pair of channels is disabled.</description>
  43551. <value>#0</value>
  43552. </enumeratedValue>
  43553. <enumeratedValue>
  43554. <name>1</name>
  43555. <description>The Dual Edge Capture mode in this pair of channels is enabled.</description>
  43556. <value>#1</value>
  43557. </enumeratedValue>
  43558. </enumeratedValues>
  43559. </field>
  43560. <field>
  43561. <name>DECAP1</name>
  43562. <description>Dual Edge Capture Mode Captures For n = 2</description>
  43563. <bitOffset>11</bitOffset>
  43564. <bitWidth>1</bitWidth>
  43565. <access>read-write</access>
  43566. <enumeratedValues>
  43567. <enumeratedValue>
  43568. <name>0</name>
  43569. <description>The dual edge captures are inactive.</description>
  43570. <value>#0</value>
  43571. </enumeratedValue>
  43572. <enumeratedValue>
  43573. <name>1</name>
  43574. <description>The dual edge captures are active.</description>
  43575. <value>#1</value>
  43576. </enumeratedValue>
  43577. </enumeratedValues>
  43578. </field>
  43579. <field>
  43580. <name>DTEN1</name>
  43581. <description>Deadtime Enable For n = 2</description>
  43582. <bitOffset>12</bitOffset>
  43583. <bitWidth>1</bitWidth>
  43584. <access>read-write</access>
  43585. <enumeratedValues>
  43586. <enumeratedValue>
  43587. <name>0</name>
  43588. <description>The deadtime insertion in this pair of channels is disabled.</description>
  43589. <value>#0</value>
  43590. </enumeratedValue>
  43591. <enumeratedValue>
  43592. <name>1</name>
  43593. <description>The deadtime insertion in this pair of channels is enabled.</description>
  43594. <value>#1</value>
  43595. </enumeratedValue>
  43596. </enumeratedValues>
  43597. </field>
  43598. <field>
  43599. <name>SYNCEN1</name>
  43600. <description>Synchronization Enable For n = 2</description>
  43601. <bitOffset>13</bitOffset>
  43602. <bitWidth>1</bitWidth>
  43603. <access>read-write</access>
  43604. <enumeratedValues>
  43605. <enumeratedValue>
  43606. <name>0</name>
  43607. <description>The PWM synchronization in this pair of channels is disabled.</description>
  43608. <value>#0</value>
  43609. </enumeratedValue>
  43610. <enumeratedValue>
  43611. <name>1</name>
  43612. <description>The PWM synchronization in this pair of channels is enabled.</description>
  43613. <value>#1</value>
  43614. </enumeratedValue>
  43615. </enumeratedValues>
  43616. </field>
  43617. <field>
  43618. <name>FAULTEN1</name>
  43619. <description>Fault Control Enable For n = 2</description>
  43620. <bitOffset>14</bitOffset>
  43621. <bitWidth>1</bitWidth>
  43622. <access>read-write</access>
  43623. <enumeratedValues>
  43624. <enumeratedValue>
  43625. <name>0</name>
  43626. <description>The fault control in this pair of channels is disabled.</description>
  43627. <value>#0</value>
  43628. </enumeratedValue>
  43629. <enumeratedValue>
  43630. <name>1</name>
  43631. <description>The fault control in this pair of channels is enabled.</description>
  43632. <value>#1</value>
  43633. </enumeratedValue>
  43634. </enumeratedValues>
  43635. </field>
  43636. <field>
  43637. <name>COMBINE2</name>
  43638. <description>Combine Channels For n = 4</description>
  43639. <bitOffset>16</bitOffset>
  43640. <bitWidth>1</bitWidth>
  43641. <access>read-write</access>
  43642. <enumeratedValues>
  43643. <enumeratedValue>
  43644. <name>0</name>
  43645. <description>Channels (n) and (n+1) are independent.</description>
  43646. <value>#0</value>
  43647. </enumeratedValue>
  43648. <enumeratedValue>
  43649. <name>1</name>
  43650. <description>Channels (n) and (n+1) are combined.</description>
  43651. <value>#1</value>
  43652. </enumeratedValue>
  43653. </enumeratedValues>
  43654. </field>
  43655. <field>
  43656. <name>COMP2</name>
  43657. <description>Complement Of Channel (n) For n = 4</description>
  43658. <bitOffset>17</bitOffset>
  43659. <bitWidth>1</bitWidth>
  43660. <access>read-write</access>
  43661. <enumeratedValues>
  43662. <enumeratedValue>
  43663. <name>0</name>
  43664. <description>The channel (n+1) output is the same as the channel (n) output.</description>
  43665. <value>#0</value>
  43666. </enumeratedValue>
  43667. <enumeratedValue>
  43668. <name>1</name>
  43669. <description>The channel (n+1) output is the complement of the channel (n) output.</description>
  43670. <value>#1</value>
  43671. </enumeratedValue>
  43672. </enumeratedValues>
  43673. </field>
  43674. <field>
  43675. <name>DECAPEN2</name>
  43676. <description>Dual Edge Capture Mode Enable For n = 4</description>
  43677. <bitOffset>18</bitOffset>
  43678. <bitWidth>1</bitWidth>
  43679. <access>read-write</access>
  43680. <enumeratedValues>
  43681. <enumeratedValue>
  43682. <name>0</name>
  43683. <description>The Dual Edge Capture mode in this pair of channels is disabled.</description>
  43684. <value>#0</value>
  43685. </enumeratedValue>
  43686. <enumeratedValue>
  43687. <name>1</name>
  43688. <description>The Dual Edge Capture mode in this pair of channels is enabled.</description>
  43689. <value>#1</value>
  43690. </enumeratedValue>
  43691. </enumeratedValues>
  43692. </field>
  43693. <field>
  43694. <name>DECAP2</name>
  43695. <description>Dual Edge Capture Mode Captures For n = 4</description>
  43696. <bitOffset>19</bitOffset>
  43697. <bitWidth>1</bitWidth>
  43698. <access>read-write</access>
  43699. <enumeratedValues>
  43700. <enumeratedValue>
  43701. <name>0</name>
  43702. <description>The dual edge captures are inactive.</description>
  43703. <value>#0</value>
  43704. </enumeratedValue>
  43705. <enumeratedValue>
  43706. <name>1</name>
  43707. <description>The dual edge captures are active.</description>
  43708. <value>#1</value>
  43709. </enumeratedValue>
  43710. </enumeratedValues>
  43711. </field>
  43712. <field>
  43713. <name>DTEN2</name>
  43714. <description>Deadtime Enable For n = 4</description>
  43715. <bitOffset>20</bitOffset>
  43716. <bitWidth>1</bitWidth>
  43717. <access>read-write</access>
  43718. <enumeratedValues>
  43719. <enumeratedValue>
  43720. <name>0</name>
  43721. <description>The deadtime insertion in this pair of channels is disabled.</description>
  43722. <value>#0</value>
  43723. </enumeratedValue>
  43724. <enumeratedValue>
  43725. <name>1</name>
  43726. <description>The deadtime insertion in this pair of channels is enabled.</description>
  43727. <value>#1</value>
  43728. </enumeratedValue>
  43729. </enumeratedValues>
  43730. </field>
  43731. <field>
  43732. <name>SYNCEN2</name>
  43733. <description>Synchronization Enable For n = 4</description>
  43734. <bitOffset>21</bitOffset>
  43735. <bitWidth>1</bitWidth>
  43736. <access>read-write</access>
  43737. <enumeratedValues>
  43738. <enumeratedValue>
  43739. <name>0</name>
  43740. <description>The PWM synchronization in this pair of channels is disabled.</description>
  43741. <value>#0</value>
  43742. </enumeratedValue>
  43743. <enumeratedValue>
  43744. <name>1</name>
  43745. <description>The PWM synchronization in this pair of channels is enabled.</description>
  43746. <value>#1</value>
  43747. </enumeratedValue>
  43748. </enumeratedValues>
  43749. </field>
  43750. <field>
  43751. <name>FAULTEN2</name>
  43752. <description>Fault Control Enable For n = 4</description>
  43753. <bitOffset>22</bitOffset>
  43754. <bitWidth>1</bitWidth>
  43755. <access>read-write</access>
  43756. <enumeratedValues>
  43757. <enumeratedValue>
  43758. <name>0</name>
  43759. <description>The fault control in this pair of channels is disabled.</description>
  43760. <value>#0</value>
  43761. </enumeratedValue>
  43762. <enumeratedValue>
  43763. <name>1</name>
  43764. <description>The fault control in this pair of channels is enabled.</description>
  43765. <value>#1</value>
  43766. </enumeratedValue>
  43767. </enumeratedValues>
  43768. </field>
  43769. <field>
  43770. <name>COMBINE3</name>
  43771. <description>Combine Channels For n = 6</description>
  43772. <bitOffset>24</bitOffset>
  43773. <bitWidth>1</bitWidth>
  43774. <access>read-write</access>
  43775. <enumeratedValues>
  43776. <enumeratedValue>
  43777. <name>0</name>
  43778. <description>Channels (n) and (n+1) are independent.</description>
  43779. <value>#0</value>
  43780. </enumeratedValue>
  43781. <enumeratedValue>
  43782. <name>1</name>
  43783. <description>Channels (n) and (n+1) are combined.</description>
  43784. <value>#1</value>
  43785. </enumeratedValue>
  43786. </enumeratedValues>
  43787. </field>
  43788. <field>
  43789. <name>COMP3</name>
  43790. <description>Complement Of Channel (n) for n = 6</description>
  43791. <bitOffset>25</bitOffset>
  43792. <bitWidth>1</bitWidth>
  43793. <access>read-write</access>
  43794. <enumeratedValues>
  43795. <enumeratedValue>
  43796. <name>0</name>
  43797. <description>The channel (n+1) output is the same as the channel (n) output.</description>
  43798. <value>#0</value>
  43799. </enumeratedValue>
  43800. <enumeratedValue>
  43801. <name>1</name>
  43802. <description>The channel (n+1) output is the complement of the channel (n) output.</description>
  43803. <value>#1</value>
  43804. </enumeratedValue>
  43805. </enumeratedValues>
  43806. </field>
  43807. <field>
  43808. <name>DECAPEN3</name>
  43809. <description>Dual Edge Capture Mode Enable For n = 6</description>
  43810. <bitOffset>26</bitOffset>
  43811. <bitWidth>1</bitWidth>
  43812. <access>read-write</access>
  43813. <enumeratedValues>
  43814. <enumeratedValue>
  43815. <name>0</name>
  43816. <description>The Dual Edge Capture mode in this pair of channels is disabled.</description>
  43817. <value>#0</value>
  43818. </enumeratedValue>
  43819. <enumeratedValue>
  43820. <name>1</name>
  43821. <description>The Dual Edge Capture mode in this pair of channels is enabled.</description>
  43822. <value>#1</value>
  43823. </enumeratedValue>
  43824. </enumeratedValues>
  43825. </field>
  43826. <field>
  43827. <name>DECAP3</name>
  43828. <description>Dual Edge Capture Mode Captures For n = 6</description>
  43829. <bitOffset>27</bitOffset>
  43830. <bitWidth>1</bitWidth>
  43831. <access>read-write</access>
  43832. <enumeratedValues>
  43833. <enumeratedValue>
  43834. <name>0</name>
  43835. <description>The dual edge captures are inactive.</description>
  43836. <value>#0</value>
  43837. </enumeratedValue>
  43838. <enumeratedValue>
  43839. <name>1</name>
  43840. <description>The dual edge captures are active.</description>
  43841. <value>#1</value>
  43842. </enumeratedValue>
  43843. </enumeratedValues>
  43844. </field>
  43845. <field>
  43846. <name>DTEN3</name>
  43847. <description>Deadtime Enable For n = 6</description>
  43848. <bitOffset>28</bitOffset>
  43849. <bitWidth>1</bitWidth>
  43850. <access>read-write</access>
  43851. <enumeratedValues>
  43852. <enumeratedValue>
  43853. <name>0</name>
  43854. <description>The deadtime insertion in this pair of channels is disabled.</description>
  43855. <value>#0</value>
  43856. </enumeratedValue>
  43857. <enumeratedValue>
  43858. <name>1</name>
  43859. <description>The deadtime insertion in this pair of channels is enabled.</description>
  43860. <value>#1</value>
  43861. </enumeratedValue>
  43862. </enumeratedValues>
  43863. </field>
  43864. <field>
  43865. <name>SYNCEN3</name>
  43866. <description>Synchronization Enable For n = 6</description>
  43867. <bitOffset>29</bitOffset>
  43868. <bitWidth>1</bitWidth>
  43869. <access>read-write</access>
  43870. <enumeratedValues>
  43871. <enumeratedValue>
  43872. <name>0</name>
  43873. <description>The PWM synchronization in this pair of channels is disabled.</description>
  43874. <value>#0</value>
  43875. </enumeratedValue>
  43876. <enumeratedValue>
  43877. <name>1</name>
  43878. <description>The PWM synchronization in this pair of channels is enabled.</description>
  43879. <value>#1</value>
  43880. </enumeratedValue>
  43881. </enumeratedValues>
  43882. </field>
  43883. <field>
  43884. <name>FAULTEN3</name>
  43885. <description>Fault Control Enable For n = 6</description>
  43886. <bitOffset>30</bitOffset>
  43887. <bitWidth>1</bitWidth>
  43888. <access>read-write</access>
  43889. <enumeratedValues>
  43890. <enumeratedValue>
  43891. <name>0</name>
  43892. <description>The fault control in this pair of channels is disabled.</description>
  43893. <value>#0</value>
  43894. </enumeratedValue>
  43895. <enumeratedValue>
  43896. <name>1</name>
  43897. <description>The fault control in this pair of channels is enabled.</description>
  43898. <value>#1</value>
  43899. </enumeratedValue>
  43900. </enumeratedValues>
  43901. </field>
  43902. </fields>
  43903. </register>
  43904. <register>
  43905. <name>DEADTIME</name>
  43906. <description>Deadtime Insertion Control</description>
  43907. <addressOffset>0x68</addressOffset>
  43908. <size>32</size>
  43909. <access>read-write</access>
  43910. <resetValue>0</resetValue>
  43911. <resetMask>0xFFFFFFFF</resetMask>
  43912. <fields>
  43913. <field>
  43914. <name>DTVAL</name>
  43915. <description>Deadtime Value</description>
  43916. <bitOffset>0</bitOffset>
  43917. <bitWidth>6</bitWidth>
  43918. <access>read-write</access>
  43919. </field>
  43920. <field>
  43921. <name>DTPS</name>
  43922. <description>Deadtime Prescaler Value</description>
  43923. <bitOffset>6</bitOffset>
  43924. <bitWidth>2</bitWidth>
  43925. <access>read-write</access>
  43926. <enumeratedValues>
  43927. <enumeratedValue>
  43928. <name>0x</name>
  43929. <description>Divide the system clock by 1.</description>
  43930. <value>#0x</value>
  43931. </enumeratedValue>
  43932. <enumeratedValue>
  43933. <name>10</name>
  43934. <description>Divide the system clock by 4.</description>
  43935. <value>#10</value>
  43936. </enumeratedValue>
  43937. <enumeratedValue>
  43938. <name>11</name>
  43939. <description>Divide the system clock by 16.</description>
  43940. <value>#11</value>
  43941. </enumeratedValue>
  43942. </enumeratedValues>
  43943. </field>
  43944. </fields>
  43945. </register>
  43946. <register>
  43947. <name>EXTTRIG</name>
  43948. <description>FTM External Trigger</description>
  43949. <addressOffset>0x6C</addressOffset>
  43950. <size>32</size>
  43951. <access>read-write</access>
  43952. <resetValue>0</resetValue>
  43953. <resetMask>0xFFFFFFFF</resetMask>
  43954. <fields>
  43955. <field>
  43956. <name>CH2TRIG</name>
  43957. <description>Channel 2 Trigger Enable</description>
  43958. <bitOffset>0</bitOffset>
  43959. <bitWidth>1</bitWidth>
  43960. <access>read-write</access>
  43961. <enumeratedValues>
  43962. <enumeratedValue>
  43963. <name>0</name>
  43964. <description>The generation of the channel trigger is disabled.</description>
  43965. <value>#0</value>
  43966. </enumeratedValue>
  43967. <enumeratedValue>
  43968. <name>1</name>
  43969. <description>The generation of the channel trigger is enabled.</description>
  43970. <value>#1</value>
  43971. </enumeratedValue>
  43972. </enumeratedValues>
  43973. </field>
  43974. <field>
  43975. <name>CH3TRIG</name>
  43976. <description>Channel 3 Trigger Enable</description>
  43977. <bitOffset>1</bitOffset>
  43978. <bitWidth>1</bitWidth>
  43979. <access>read-write</access>
  43980. <enumeratedValues>
  43981. <enumeratedValue>
  43982. <name>0</name>
  43983. <description>The generation of the channel trigger is disabled.</description>
  43984. <value>#0</value>
  43985. </enumeratedValue>
  43986. <enumeratedValue>
  43987. <name>1</name>
  43988. <description>The generation of the channel trigger is enabled.</description>
  43989. <value>#1</value>
  43990. </enumeratedValue>
  43991. </enumeratedValues>
  43992. </field>
  43993. <field>
  43994. <name>CH4TRIG</name>
  43995. <description>Channel 4 Trigger Enable</description>
  43996. <bitOffset>2</bitOffset>
  43997. <bitWidth>1</bitWidth>
  43998. <access>read-write</access>
  43999. <enumeratedValues>
  44000. <enumeratedValue>
  44001. <name>0</name>
  44002. <description>The generation of the channel trigger is disabled.</description>
  44003. <value>#0</value>
  44004. </enumeratedValue>
  44005. <enumeratedValue>
  44006. <name>1</name>
  44007. <description>The generation of the channel trigger is enabled.</description>
  44008. <value>#1</value>
  44009. </enumeratedValue>
  44010. </enumeratedValues>
  44011. </field>
  44012. <field>
  44013. <name>CH5TRIG</name>
  44014. <description>Channel 5 Trigger Enable</description>
  44015. <bitOffset>3</bitOffset>
  44016. <bitWidth>1</bitWidth>
  44017. <access>read-write</access>
  44018. <enumeratedValues>
  44019. <enumeratedValue>
  44020. <name>0</name>
  44021. <description>The generation of the channel trigger is disabled.</description>
  44022. <value>#0</value>
  44023. </enumeratedValue>
  44024. <enumeratedValue>
  44025. <name>1</name>
  44026. <description>The generation of the channel trigger is enabled.</description>
  44027. <value>#1</value>
  44028. </enumeratedValue>
  44029. </enumeratedValues>
  44030. </field>
  44031. <field>
  44032. <name>CH0TRIG</name>
  44033. <description>Channel 0 Trigger Enable</description>
  44034. <bitOffset>4</bitOffset>
  44035. <bitWidth>1</bitWidth>
  44036. <access>read-write</access>
  44037. <enumeratedValues>
  44038. <enumeratedValue>
  44039. <name>0</name>
  44040. <description>The generation of the channel trigger is disabled.</description>
  44041. <value>#0</value>
  44042. </enumeratedValue>
  44043. <enumeratedValue>
  44044. <name>1</name>
  44045. <description>The generation of the channel trigger is enabled.</description>
  44046. <value>#1</value>
  44047. </enumeratedValue>
  44048. </enumeratedValues>
  44049. </field>
  44050. <field>
  44051. <name>CH1TRIG</name>
  44052. <description>Channel 1 Trigger Enable</description>
  44053. <bitOffset>5</bitOffset>
  44054. <bitWidth>1</bitWidth>
  44055. <access>read-write</access>
  44056. <enumeratedValues>
  44057. <enumeratedValue>
  44058. <name>0</name>
  44059. <description>The generation of the channel trigger is disabled.</description>
  44060. <value>#0</value>
  44061. </enumeratedValue>
  44062. <enumeratedValue>
  44063. <name>1</name>
  44064. <description>The generation of the channel trigger is enabled.</description>
  44065. <value>#1</value>
  44066. </enumeratedValue>
  44067. </enumeratedValues>
  44068. </field>
  44069. <field>
  44070. <name>INITTRIGEN</name>
  44071. <description>Initialization Trigger Enable</description>
  44072. <bitOffset>6</bitOffset>
  44073. <bitWidth>1</bitWidth>
  44074. <access>read-write</access>
  44075. <enumeratedValues>
  44076. <enumeratedValue>
  44077. <name>0</name>
  44078. <description>The generation of initialization trigger is disabled.</description>
  44079. <value>#0</value>
  44080. </enumeratedValue>
  44081. <enumeratedValue>
  44082. <name>1</name>
  44083. <description>The generation of initialization trigger is enabled.</description>
  44084. <value>#1</value>
  44085. </enumeratedValue>
  44086. </enumeratedValues>
  44087. </field>
  44088. <field>
  44089. <name>TRIGF</name>
  44090. <description>Channel Trigger Flag</description>
  44091. <bitOffset>7</bitOffset>
  44092. <bitWidth>1</bitWidth>
  44093. <access>read-only</access>
  44094. <enumeratedValues>
  44095. <enumeratedValue>
  44096. <name>0</name>
  44097. <description>No channel trigger was generated.</description>
  44098. <value>#0</value>
  44099. </enumeratedValue>
  44100. <enumeratedValue>
  44101. <name>1</name>
  44102. <description>A channel trigger was generated.</description>
  44103. <value>#1</value>
  44104. </enumeratedValue>
  44105. </enumeratedValues>
  44106. </field>
  44107. </fields>
  44108. </register>
  44109. <register>
  44110. <name>POL</name>
  44111. <description>Channels Polarity</description>
  44112. <addressOffset>0x70</addressOffset>
  44113. <size>32</size>
  44114. <access>read-write</access>
  44115. <resetValue>0</resetValue>
  44116. <resetMask>0xFFFFFFFF</resetMask>
  44117. <fields>
  44118. <field>
  44119. <name>POL0</name>
  44120. <description>Channel 0 Polarity</description>
  44121. <bitOffset>0</bitOffset>
  44122. <bitWidth>1</bitWidth>
  44123. <access>read-write</access>
  44124. <enumeratedValues>
  44125. <enumeratedValue>
  44126. <name>0</name>
  44127. <description>The channel polarity is active high.</description>
  44128. <value>#0</value>
  44129. </enumeratedValue>
  44130. <enumeratedValue>
  44131. <name>1</name>
  44132. <description>The channel polarity is active low.</description>
  44133. <value>#1</value>
  44134. </enumeratedValue>
  44135. </enumeratedValues>
  44136. </field>
  44137. <field>
  44138. <name>POL1</name>
  44139. <description>Channel 1 Polarity</description>
  44140. <bitOffset>1</bitOffset>
  44141. <bitWidth>1</bitWidth>
  44142. <access>read-write</access>
  44143. <enumeratedValues>
  44144. <enumeratedValue>
  44145. <name>0</name>
  44146. <description>The channel polarity is active high.</description>
  44147. <value>#0</value>
  44148. </enumeratedValue>
  44149. <enumeratedValue>
  44150. <name>1</name>
  44151. <description>The channel polarity is active low.</description>
  44152. <value>#1</value>
  44153. </enumeratedValue>
  44154. </enumeratedValues>
  44155. </field>
  44156. <field>
  44157. <name>POL2</name>
  44158. <description>Channel 2 Polarity</description>
  44159. <bitOffset>2</bitOffset>
  44160. <bitWidth>1</bitWidth>
  44161. <access>read-write</access>
  44162. <enumeratedValues>
  44163. <enumeratedValue>
  44164. <name>0</name>
  44165. <description>The channel polarity is active high.</description>
  44166. <value>#0</value>
  44167. </enumeratedValue>
  44168. <enumeratedValue>
  44169. <name>1</name>
  44170. <description>The channel polarity is active low.</description>
  44171. <value>#1</value>
  44172. </enumeratedValue>
  44173. </enumeratedValues>
  44174. </field>
  44175. <field>
  44176. <name>POL3</name>
  44177. <description>Channel 3 Polarity</description>
  44178. <bitOffset>3</bitOffset>
  44179. <bitWidth>1</bitWidth>
  44180. <access>read-write</access>
  44181. <enumeratedValues>
  44182. <enumeratedValue>
  44183. <name>0</name>
  44184. <description>The channel polarity is active high.</description>
  44185. <value>#0</value>
  44186. </enumeratedValue>
  44187. <enumeratedValue>
  44188. <name>1</name>
  44189. <description>The channel polarity is active low.</description>
  44190. <value>#1</value>
  44191. </enumeratedValue>
  44192. </enumeratedValues>
  44193. </field>
  44194. <field>
  44195. <name>POL4</name>
  44196. <description>Channel 4 Polarity</description>
  44197. <bitOffset>4</bitOffset>
  44198. <bitWidth>1</bitWidth>
  44199. <access>read-write</access>
  44200. <enumeratedValues>
  44201. <enumeratedValue>
  44202. <name>0</name>
  44203. <description>The channel polarity is active high.</description>
  44204. <value>#0</value>
  44205. </enumeratedValue>
  44206. <enumeratedValue>
  44207. <name>1</name>
  44208. <description>The channel polarity is active low.</description>
  44209. <value>#1</value>
  44210. </enumeratedValue>
  44211. </enumeratedValues>
  44212. </field>
  44213. <field>
  44214. <name>POL5</name>
  44215. <description>Channel 5 Polarity</description>
  44216. <bitOffset>5</bitOffset>
  44217. <bitWidth>1</bitWidth>
  44218. <access>read-write</access>
  44219. <enumeratedValues>
  44220. <enumeratedValue>
  44221. <name>0</name>
  44222. <description>The channel polarity is active high.</description>
  44223. <value>#0</value>
  44224. </enumeratedValue>
  44225. <enumeratedValue>
  44226. <name>1</name>
  44227. <description>The channel polarity is active low.</description>
  44228. <value>#1</value>
  44229. </enumeratedValue>
  44230. </enumeratedValues>
  44231. </field>
  44232. <field>
  44233. <name>POL6</name>
  44234. <description>Channel 6 Polarity</description>
  44235. <bitOffset>6</bitOffset>
  44236. <bitWidth>1</bitWidth>
  44237. <access>read-write</access>
  44238. <enumeratedValues>
  44239. <enumeratedValue>
  44240. <name>0</name>
  44241. <description>The channel polarity is active high.</description>
  44242. <value>#0</value>
  44243. </enumeratedValue>
  44244. <enumeratedValue>
  44245. <name>1</name>
  44246. <description>The channel polarity is active low.</description>
  44247. <value>#1</value>
  44248. </enumeratedValue>
  44249. </enumeratedValues>
  44250. </field>
  44251. <field>
  44252. <name>POL7</name>
  44253. <description>Channel 7 Polarity</description>
  44254. <bitOffset>7</bitOffset>
  44255. <bitWidth>1</bitWidth>
  44256. <access>read-write</access>
  44257. <enumeratedValues>
  44258. <enumeratedValue>
  44259. <name>0</name>
  44260. <description>The channel polarity is active high.</description>
  44261. <value>#0</value>
  44262. </enumeratedValue>
  44263. <enumeratedValue>
  44264. <name>1</name>
  44265. <description>The channel polarity is active low.</description>
  44266. <value>#1</value>
  44267. </enumeratedValue>
  44268. </enumeratedValues>
  44269. </field>
  44270. </fields>
  44271. </register>
  44272. <register>
  44273. <name>FMS</name>
  44274. <description>Fault Mode Status</description>
  44275. <addressOffset>0x74</addressOffset>
  44276. <size>32</size>
  44277. <access>read-write</access>
  44278. <resetValue>0</resetValue>
  44279. <resetMask>0xFFFFFFFF</resetMask>
  44280. <fields>
  44281. <field>
  44282. <name>FAULTF0</name>
  44283. <description>Fault Detection Flag 0</description>
  44284. <bitOffset>0</bitOffset>
  44285. <bitWidth>1</bitWidth>
  44286. <access>read-only</access>
  44287. <enumeratedValues>
  44288. <enumeratedValue>
  44289. <name>0</name>
  44290. <description>No fault condition was detected at the fault input.</description>
  44291. <value>#0</value>
  44292. </enumeratedValue>
  44293. <enumeratedValue>
  44294. <name>1</name>
  44295. <description>A fault condition was detected at the fault input.</description>
  44296. <value>#1</value>
  44297. </enumeratedValue>
  44298. </enumeratedValues>
  44299. </field>
  44300. <field>
  44301. <name>FAULTF1</name>
  44302. <description>Fault Detection Flag 1</description>
  44303. <bitOffset>1</bitOffset>
  44304. <bitWidth>1</bitWidth>
  44305. <access>read-only</access>
  44306. <enumeratedValues>
  44307. <enumeratedValue>
  44308. <name>0</name>
  44309. <description>No fault condition was detected at the fault input.</description>
  44310. <value>#0</value>
  44311. </enumeratedValue>
  44312. <enumeratedValue>
  44313. <name>1</name>
  44314. <description>A fault condition was detected at the fault input.</description>
  44315. <value>#1</value>
  44316. </enumeratedValue>
  44317. </enumeratedValues>
  44318. </field>
  44319. <field>
  44320. <name>FAULTF2</name>
  44321. <description>Fault Detection Flag 2</description>
  44322. <bitOffset>2</bitOffset>
  44323. <bitWidth>1</bitWidth>
  44324. <access>read-only</access>
  44325. <enumeratedValues>
  44326. <enumeratedValue>
  44327. <name>0</name>
  44328. <description>No fault condition was detected at the fault input.</description>
  44329. <value>#0</value>
  44330. </enumeratedValue>
  44331. <enumeratedValue>
  44332. <name>1</name>
  44333. <description>A fault condition was detected at the fault input.</description>
  44334. <value>#1</value>
  44335. </enumeratedValue>
  44336. </enumeratedValues>
  44337. </field>
  44338. <field>
  44339. <name>FAULTF3</name>
  44340. <description>Fault Detection Flag 3</description>
  44341. <bitOffset>3</bitOffset>
  44342. <bitWidth>1</bitWidth>
  44343. <access>read-only</access>
  44344. <enumeratedValues>
  44345. <enumeratedValue>
  44346. <name>0</name>
  44347. <description>No fault condition was detected at the fault input.</description>
  44348. <value>#0</value>
  44349. </enumeratedValue>
  44350. <enumeratedValue>
  44351. <name>1</name>
  44352. <description>A fault condition was detected at the fault input.</description>
  44353. <value>#1</value>
  44354. </enumeratedValue>
  44355. </enumeratedValues>
  44356. </field>
  44357. <field>
  44358. <name>FAULTIN</name>
  44359. <description>Fault Inputs</description>
  44360. <bitOffset>5</bitOffset>
  44361. <bitWidth>1</bitWidth>
  44362. <access>read-only</access>
  44363. <enumeratedValues>
  44364. <enumeratedValue>
  44365. <name>0</name>
  44366. <description>The logic OR of the enabled fault inputs is 0.</description>
  44367. <value>#0</value>
  44368. </enumeratedValue>
  44369. <enumeratedValue>
  44370. <name>1</name>
  44371. <description>The logic OR of the enabled fault inputs is 1.</description>
  44372. <value>#1</value>
  44373. </enumeratedValue>
  44374. </enumeratedValues>
  44375. </field>
  44376. <field>
  44377. <name>WPEN</name>
  44378. <description>Write Protection Enable</description>
  44379. <bitOffset>6</bitOffset>
  44380. <bitWidth>1</bitWidth>
  44381. <access>read-write</access>
  44382. <enumeratedValues>
  44383. <enumeratedValue>
  44384. <name>0</name>
  44385. <description>Write protection is disabled. Write protected bits can be written.</description>
  44386. <value>#0</value>
  44387. </enumeratedValue>
  44388. <enumeratedValue>
  44389. <name>1</name>
  44390. <description>Write protection is enabled. Write protected bits cannot be written.</description>
  44391. <value>#1</value>
  44392. </enumeratedValue>
  44393. </enumeratedValues>
  44394. </field>
  44395. <field>
  44396. <name>FAULTF</name>
  44397. <description>Fault Detection Flag</description>
  44398. <bitOffset>7</bitOffset>
  44399. <bitWidth>1</bitWidth>
  44400. <access>read-only</access>
  44401. <enumeratedValues>
  44402. <enumeratedValue>
  44403. <name>0</name>
  44404. <description>No fault condition was detected.</description>
  44405. <value>#0</value>
  44406. </enumeratedValue>
  44407. <enumeratedValue>
  44408. <name>1</name>
  44409. <description>A fault condition was detected.</description>
  44410. <value>#1</value>
  44411. </enumeratedValue>
  44412. </enumeratedValues>
  44413. </field>
  44414. </fields>
  44415. </register>
  44416. <register>
  44417. <name>FILTER</name>
  44418. <description>Input Capture Filter Control</description>
  44419. <addressOffset>0x78</addressOffset>
  44420. <size>32</size>
  44421. <access>read-write</access>
  44422. <resetValue>0</resetValue>
  44423. <resetMask>0xFFFFFFFF</resetMask>
  44424. <fields>
  44425. <field>
  44426. <name>CH0FVAL</name>
  44427. <description>Channel 0 Input Filter</description>
  44428. <bitOffset>0</bitOffset>
  44429. <bitWidth>4</bitWidth>
  44430. <access>read-write</access>
  44431. </field>
  44432. <field>
  44433. <name>CH1FVAL</name>
  44434. <description>Channel 1 Input Filter</description>
  44435. <bitOffset>4</bitOffset>
  44436. <bitWidth>4</bitWidth>
  44437. <access>read-write</access>
  44438. </field>
  44439. <field>
  44440. <name>CH2FVAL</name>
  44441. <description>Channel 2 Input Filter</description>
  44442. <bitOffset>8</bitOffset>
  44443. <bitWidth>4</bitWidth>
  44444. <access>read-write</access>
  44445. </field>
  44446. <field>
  44447. <name>CH3FVAL</name>
  44448. <description>Channel 3 Input Filter</description>
  44449. <bitOffset>12</bitOffset>
  44450. <bitWidth>4</bitWidth>
  44451. <access>read-write</access>
  44452. </field>
  44453. </fields>
  44454. </register>
  44455. <register>
  44456. <name>FLTCTRL</name>
  44457. <description>Fault Control</description>
  44458. <addressOffset>0x7C</addressOffset>
  44459. <size>32</size>
  44460. <access>read-write</access>
  44461. <resetValue>0</resetValue>
  44462. <resetMask>0xFFFFFFFF</resetMask>
  44463. <fields>
  44464. <field>
  44465. <name>FAULT0EN</name>
  44466. <description>Fault Input 0 Enable</description>
  44467. <bitOffset>0</bitOffset>
  44468. <bitWidth>1</bitWidth>
  44469. <access>read-write</access>
  44470. <enumeratedValues>
  44471. <enumeratedValue>
  44472. <name>0</name>
  44473. <description>Fault input is disabled.</description>
  44474. <value>#0</value>
  44475. </enumeratedValue>
  44476. <enumeratedValue>
  44477. <name>1</name>
  44478. <description>Fault input is enabled.</description>
  44479. <value>#1</value>
  44480. </enumeratedValue>
  44481. </enumeratedValues>
  44482. </field>
  44483. <field>
  44484. <name>FAULT1EN</name>
  44485. <description>Fault Input 1 Enable</description>
  44486. <bitOffset>1</bitOffset>
  44487. <bitWidth>1</bitWidth>
  44488. <access>read-write</access>
  44489. <enumeratedValues>
  44490. <enumeratedValue>
  44491. <name>0</name>
  44492. <description>Fault input is disabled.</description>
  44493. <value>#0</value>
  44494. </enumeratedValue>
  44495. <enumeratedValue>
  44496. <name>1</name>
  44497. <description>Fault input is enabled.</description>
  44498. <value>#1</value>
  44499. </enumeratedValue>
  44500. </enumeratedValues>
  44501. </field>
  44502. <field>
  44503. <name>FAULT2EN</name>
  44504. <description>Fault Input 2 Enable</description>
  44505. <bitOffset>2</bitOffset>
  44506. <bitWidth>1</bitWidth>
  44507. <access>read-write</access>
  44508. <enumeratedValues>
  44509. <enumeratedValue>
  44510. <name>0</name>
  44511. <description>Fault input is disabled.</description>
  44512. <value>#0</value>
  44513. </enumeratedValue>
  44514. <enumeratedValue>
  44515. <name>1</name>
  44516. <description>Fault input is enabled.</description>
  44517. <value>#1</value>
  44518. </enumeratedValue>
  44519. </enumeratedValues>
  44520. </field>
  44521. <field>
  44522. <name>FAULT3EN</name>
  44523. <description>Fault Input 3 Enable</description>
  44524. <bitOffset>3</bitOffset>
  44525. <bitWidth>1</bitWidth>
  44526. <access>read-write</access>
  44527. <enumeratedValues>
  44528. <enumeratedValue>
  44529. <name>0</name>
  44530. <description>Fault input is disabled.</description>
  44531. <value>#0</value>
  44532. </enumeratedValue>
  44533. <enumeratedValue>
  44534. <name>1</name>
  44535. <description>Fault input is enabled.</description>
  44536. <value>#1</value>
  44537. </enumeratedValue>
  44538. </enumeratedValues>
  44539. </field>
  44540. <field>
  44541. <name>FFLTR0EN</name>
  44542. <description>Fault Input 0 Filter Enable</description>
  44543. <bitOffset>4</bitOffset>
  44544. <bitWidth>1</bitWidth>
  44545. <access>read-write</access>
  44546. <enumeratedValues>
  44547. <enumeratedValue>
  44548. <name>0</name>
  44549. <description>Fault input filter is disabled.</description>
  44550. <value>#0</value>
  44551. </enumeratedValue>
  44552. <enumeratedValue>
  44553. <name>1</name>
  44554. <description>Fault input filter is enabled.</description>
  44555. <value>#1</value>
  44556. </enumeratedValue>
  44557. </enumeratedValues>
  44558. </field>
  44559. <field>
  44560. <name>FFLTR1EN</name>
  44561. <description>Fault Input 1 Filter Enable</description>
  44562. <bitOffset>5</bitOffset>
  44563. <bitWidth>1</bitWidth>
  44564. <access>read-write</access>
  44565. <enumeratedValues>
  44566. <enumeratedValue>
  44567. <name>0</name>
  44568. <description>Fault input filter is disabled.</description>
  44569. <value>#0</value>
  44570. </enumeratedValue>
  44571. <enumeratedValue>
  44572. <name>1</name>
  44573. <description>Fault input filter is enabled.</description>
  44574. <value>#1</value>
  44575. </enumeratedValue>
  44576. </enumeratedValues>
  44577. </field>
  44578. <field>
  44579. <name>FFLTR2EN</name>
  44580. <description>Fault Input 2 Filter Enable</description>
  44581. <bitOffset>6</bitOffset>
  44582. <bitWidth>1</bitWidth>
  44583. <access>read-write</access>
  44584. <enumeratedValues>
  44585. <enumeratedValue>
  44586. <name>0</name>
  44587. <description>Fault input filter is disabled.</description>
  44588. <value>#0</value>
  44589. </enumeratedValue>
  44590. <enumeratedValue>
  44591. <name>1</name>
  44592. <description>Fault input filter is enabled.</description>
  44593. <value>#1</value>
  44594. </enumeratedValue>
  44595. </enumeratedValues>
  44596. </field>
  44597. <field>
  44598. <name>FFLTR3EN</name>
  44599. <description>Fault Input 3 Filter Enable</description>
  44600. <bitOffset>7</bitOffset>
  44601. <bitWidth>1</bitWidth>
  44602. <access>read-write</access>
  44603. <enumeratedValues>
  44604. <enumeratedValue>
  44605. <name>0</name>
  44606. <description>Fault input filter is disabled.</description>
  44607. <value>#0</value>
  44608. </enumeratedValue>
  44609. <enumeratedValue>
  44610. <name>1</name>
  44611. <description>Fault input filter is enabled.</description>
  44612. <value>#1</value>
  44613. </enumeratedValue>
  44614. </enumeratedValues>
  44615. </field>
  44616. <field>
  44617. <name>FFVAL</name>
  44618. <description>Fault Input Filter</description>
  44619. <bitOffset>8</bitOffset>
  44620. <bitWidth>4</bitWidth>
  44621. <access>read-write</access>
  44622. </field>
  44623. </fields>
  44624. </register>
  44625. <register>
  44626. <name>QDCTRL</name>
  44627. <description>Quadrature Decoder Control And Status</description>
  44628. <addressOffset>0x80</addressOffset>
  44629. <size>32</size>
  44630. <access>read-write</access>
  44631. <resetValue>0</resetValue>
  44632. <resetMask>0xFFFFFFFF</resetMask>
  44633. <fields>
  44634. <field>
  44635. <name>QUADEN</name>
  44636. <description>Quadrature Decoder Mode Enable</description>
  44637. <bitOffset>0</bitOffset>
  44638. <bitWidth>1</bitWidth>
  44639. <access>read-write</access>
  44640. <enumeratedValues>
  44641. <enumeratedValue>
  44642. <name>0</name>
  44643. <description>Quadrature Decoder mode is disabled.</description>
  44644. <value>#0</value>
  44645. </enumeratedValue>
  44646. <enumeratedValue>
  44647. <name>1</name>
  44648. <description>Quadrature Decoder mode is enabled.</description>
  44649. <value>#1</value>
  44650. </enumeratedValue>
  44651. </enumeratedValues>
  44652. </field>
  44653. <field>
  44654. <name>TOFDIR</name>
  44655. <description>Timer Overflow Direction In Quadrature Decoder Mode</description>
  44656. <bitOffset>1</bitOffset>
  44657. <bitWidth>1</bitWidth>
  44658. <access>read-only</access>
  44659. <enumeratedValues>
  44660. <enumeratedValue>
  44661. <name>0</name>
  44662. <description>TOF bit was set on the bottom of counting. There was an FTM counter decrement and FTM counter changes from its minimum value (CNTIN register) to its maximum value (MOD register).</description>
  44663. <value>#0</value>
  44664. </enumeratedValue>
  44665. <enumeratedValue>
  44666. <name>1</name>
  44667. <description>TOF bit was set on the top of counting. There was an FTM counter increment and FTM counter changes from its maximum value (MOD register) to its minimum value (CNTIN register).</description>
  44668. <value>#1</value>
  44669. </enumeratedValue>
  44670. </enumeratedValues>
  44671. </field>
  44672. <field>
  44673. <name>QUADIR</name>
  44674. <description>FTM Counter Direction In Quadrature Decoder Mode</description>
  44675. <bitOffset>2</bitOffset>
  44676. <bitWidth>1</bitWidth>
  44677. <access>read-only</access>
  44678. <enumeratedValues>
  44679. <enumeratedValue>
  44680. <name>0</name>
  44681. <description>Counting direction is decreasing (FTM counter decrement).</description>
  44682. <value>#0</value>
  44683. </enumeratedValue>
  44684. <enumeratedValue>
  44685. <name>1</name>
  44686. <description>Counting direction is increasing (FTM counter increment).</description>
  44687. <value>#1</value>
  44688. </enumeratedValue>
  44689. </enumeratedValues>
  44690. </field>
  44691. <field>
  44692. <name>QUADMODE</name>
  44693. <description>Quadrature Decoder Mode</description>
  44694. <bitOffset>3</bitOffset>
  44695. <bitWidth>1</bitWidth>
  44696. <access>read-write</access>
  44697. <enumeratedValues>
  44698. <enumeratedValue>
  44699. <name>0</name>
  44700. <description>Phase A and phase B encoding mode.</description>
  44701. <value>#0</value>
  44702. </enumeratedValue>
  44703. <enumeratedValue>
  44704. <name>1</name>
  44705. <description>Count and direction encoding mode.</description>
  44706. <value>#1</value>
  44707. </enumeratedValue>
  44708. </enumeratedValues>
  44709. </field>
  44710. <field>
  44711. <name>PHBPOL</name>
  44712. <description>Phase B Input Polarity</description>
  44713. <bitOffset>4</bitOffset>
  44714. <bitWidth>1</bitWidth>
  44715. <access>read-write</access>
  44716. <enumeratedValues>
  44717. <enumeratedValue>
  44718. <name>0</name>
  44719. <description>Normal polarity. Phase B input signal is not inverted before identifying the rising and falling edges of this signal.</description>
  44720. <value>#0</value>
  44721. </enumeratedValue>
  44722. <enumeratedValue>
  44723. <name>1</name>
  44724. <description>Inverted polarity. Phase B input signal is inverted before identifying the rising and falling edges of this signal.</description>
  44725. <value>#1</value>
  44726. </enumeratedValue>
  44727. </enumeratedValues>
  44728. </field>
  44729. <field>
  44730. <name>PHAPOL</name>
  44731. <description>Phase A Input Polarity</description>
  44732. <bitOffset>5</bitOffset>
  44733. <bitWidth>1</bitWidth>
  44734. <access>read-write</access>
  44735. <enumeratedValues>
  44736. <enumeratedValue>
  44737. <name>0</name>
  44738. <description>Normal polarity. Phase A input signal is not inverted before identifying the rising and falling edges of this signal.</description>
  44739. <value>#0</value>
  44740. </enumeratedValue>
  44741. <enumeratedValue>
  44742. <name>1</name>
  44743. <description>Inverted polarity. Phase A input signal is inverted before identifying the rising and falling edges of this signal.</description>
  44744. <value>#1</value>
  44745. </enumeratedValue>
  44746. </enumeratedValues>
  44747. </field>
  44748. <field>
  44749. <name>PHBFLTREN</name>
  44750. <description>Phase B Input Filter Enable</description>
  44751. <bitOffset>6</bitOffset>
  44752. <bitWidth>1</bitWidth>
  44753. <access>read-write</access>
  44754. <enumeratedValues>
  44755. <enumeratedValue>
  44756. <name>0</name>
  44757. <description>Phase B input filter is disabled.</description>
  44758. <value>#0</value>
  44759. </enumeratedValue>
  44760. <enumeratedValue>
  44761. <name>1</name>
  44762. <description>Phase B input filter is enabled.</description>
  44763. <value>#1</value>
  44764. </enumeratedValue>
  44765. </enumeratedValues>
  44766. </field>
  44767. <field>
  44768. <name>PHAFLTREN</name>
  44769. <description>Phase A Input Filter Enable</description>
  44770. <bitOffset>7</bitOffset>
  44771. <bitWidth>1</bitWidth>
  44772. <access>read-write</access>
  44773. <enumeratedValues>
  44774. <enumeratedValue>
  44775. <name>0</name>
  44776. <description>Phase A input filter is disabled.</description>
  44777. <value>#0</value>
  44778. </enumeratedValue>
  44779. <enumeratedValue>
  44780. <name>1</name>
  44781. <description>Phase A input filter is enabled.</description>
  44782. <value>#1</value>
  44783. </enumeratedValue>
  44784. </enumeratedValues>
  44785. </field>
  44786. </fields>
  44787. </register>
  44788. <register>
  44789. <name>CONF</name>
  44790. <description>Configuration</description>
  44791. <addressOffset>0x84</addressOffset>
  44792. <size>32</size>
  44793. <access>read-write</access>
  44794. <resetValue>0</resetValue>
  44795. <resetMask>0xFFFFFFFF</resetMask>
  44796. <fields>
  44797. <field>
  44798. <name>NUMTOF</name>
  44799. <description>TOF Frequency</description>
  44800. <bitOffset>0</bitOffset>
  44801. <bitWidth>5</bitWidth>
  44802. <access>read-write</access>
  44803. </field>
  44804. <field>
  44805. <name>BDMMODE</name>
  44806. <description>BDM Mode</description>
  44807. <bitOffset>6</bitOffset>
  44808. <bitWidth>2</bitWidth>
  44809. <access>read-write</access>
  44810. </field>
  44811. <field>
  44812. <name>GTBEEN</name>
  44813. <description>Global Time Base Enable</description>
  44814. <bitOffset>9</bitOffset>
  44815. <bitWidth>1</bitWidth>
  44816. <access>read-write</access>
  44817. <enumeratedValues>
  44818. <enumeratedValue>
  44819. <name>0</name>
  44820. <description>Use of an external global time base is disabled.</description>
  44821. <value>#0</value>
  44822. </enumeratedValue>
  44823. <enumeratedValue>
  44824. <name>1</name>
  44825. <description>Use of an external global time base is enabled.</description>
  44826. <value>#1</value>
  44827. </enumeratedValue>
  44828. </enumeratedValues>
  44829. </field>
  44830. <field>
  44831. <name>GTBEOUT</name>
  44832. <description>Global Time Base Output</description>
  44833. <bitOffset>10</bitOffset>
  44834. <bitWidth>1</bitWidth>
  44835. <access>read-write</access>
  44836. <enumeratedValues>
  44837. <enumeratedValue>
  44838. <name>0</name>
  44839. <description>A global time base signal generation is disabled.</description>
  44840. <value>#0</value>
  44841. </enumeratedValue>
  44842. <enumeratedValue>
  44843. <name>1</name>
  44844. <description>A global time base signal generation is enabled.</description>
  44845. <value>#1</value>
  44846. </enumeratedValue>
  44847. </enumeratedValues>
  44848. </field>
  44849. </fields>
  44850. </register>
  44851. <register>
  44852. <name>FLTPOL</name>
  44853. <description>FTM Fault Input Polarity</description>
  44854. <addressOffset>0x88</addressOffset>
  44855. <size>32</size>
  44856. <access>read-write</access>
  44857. <resetValue>0</resetValue>
  44858. <resetMask>0xFFFFFFFF</resetMask>
  44859. <fields>
  44860. <field>
  44861. <name>FLT0POL</name>
  44862. <description>Fault Input 0 Polarity</description>
  44863. <bitOffset>0</bitOffset>
  44864. <bitWidth>1</bitWidth>
  44865. <access>read-write</access>
  44866. <enumeratedValues>
  44867. <enumeratedValue>
  44868. <name>0</name>
  44869. <description>The fault input polarity is active high. A 1 at the fault input indicates a fault.</description>
  44870. <value>#0</value>
  44871. </enumeratedValue>
  44872. <enumeratedValue>
  44873. <name>1</name>
  44874. <description>The fault input polarity is active low. A 0 at the fault input indicates a fault.</description>
  44875. <value>#1</value>
  44876. </enumeratedValue>
  44877. </enumeratedValues>
  44878. </field>
  44879. <field>
  44880. <name>FLT1POL</name>
  44881. <description>Fault Input 1 Polarity</description>
  44882. <bitOffset>1</bitOffset>
  44883. <bitWidth>1</bitWidth>
  44884. <access>read-write</access>
  44885. <enumeratedValues>
  44886. <enumeratedValue>
  44887. <name>0</name>
  44888. <description>The fault input polarity is active high. A 1 at the fault input indicates a fault.</description>
  44889. <value>#0</value>
  44890. </enumeratedValue>
  44891. <enumeratedValue>
  44892. <name>1</name>
  44893. <description>The fault input polarity is active low. A 0 at the fault input indicates a fault.</description>
  44894. <value>#1</value>
  44895. </enumeratedValue>
  44896. </enumeratedValues>
  44897. </field>
  44898. <field>
  44899. <name>FLT2POL</name>
  44900. <description>Fault Input 2 Polarity</description>
  44901. <bitOffset>2</bitOffset>
  44902. <bitWidth>1</bitWidth>
  44903. <access>read-write</access>
  44904. <enumeratedValues>
  44905. <enumeratedValue>
  44906. <name>0</name>
  44907. <description>The fault input polarity is active high. A 1 at the fault input indicates a fault.</description>
  44908. <value>#0</value>
  44909. </enumeratedValue>
  44910. <enumeratedValue>
  44911. <name>1</name>
  44912. <description>The fault input polarity is active low. A 0 at the fault input indicates a fault.</description>
  44913. <value>#1</value>
  44914. </enumeratedValue>
  44915. </enumeratedValues>
  44916. </field>
  44917. <field>
  44918. <name>FLT3POL</name>
  44919. <description>Fault Input 3 Polarity</description>
  44920. <bitOffset>3</bitOffset>
  44921. <bitWidth>1</bitWidth>
  44922. <access>read-write</access>
  44923. <enumeratedValues>
  44924. <enumeratedValue>
  44925. <name>0</name>
  44926. <description>The fault input polarity is active high. A 1 at the fault input indicates a fault.</description>
  44927. <value>#0</value>
  44928. </enumeratedValue>
  44929. <enumeratedValue>
  44930. <name>1</name>
  44931. <description>The fault input polarity is active low. A 0 at the fault input indicates a fault.</description>
  44932. <value>#1</value>
  44933. </enumeratedValue>
  44934. </enumeratedValues>
  44935. </field>
  44936. </fields>
  44937. </register>
  44938. <register>
  44939. <name>SYNCONF</name>
  44940. <description>Synchronization Configuration</description>
  44941. <addressOffset>0x8C</addressOffset>
  44942. <size>32</size>
  44943. <access>read-write</access>
  44944. <resetValue>0</resetValue>
  44945. <resetMask>0xFFFFFFFF</resetMask>
  44946. <fields>
  44947. <field>
  44948. <name>HWTRIGMODE</name>
  44949. <description>Hardware Trigger Mode</description>
  44950. <bitOffset>0</bitOffset>
  44951. <bitWidth>1</bitWidth>
  44952. <access>read-write</access>
  44953. <enumeratedValues>
  44954. <enumeratedValue>
  44955. <name>0</name>
  44956. <description>FTM clears the TRIGj bit when the hardware trigger j is detected, where j = 0, 1,2.</description>
  44957. <value>#0</value>
  44958. </enumeratedValue>
  44959. <enumeratedValue>
  44960. <name>1</name>
  44961. <description>FTM does not clear the TRIGj bit when the hardware trigger j is detected, where j = 0, 1,2.</description>
  44962. <value>#1</value>
  44963. </enumeratedValue>
  44964. </enumeratedValues>
  44965. </field>
  44966. <field>
  44967. <name>CNTINC</name>
  44968. <description>CNTIN Register Synchronization</description>
  44969. <bitOffset>2</bitOffset>
  44970. <bitWidth>1</bitWidth>
  44971. <access>read-write</access>
  44972. <enumeratedValues>
  44973. <enumeratedValue>
  44974. <name>0</name>
  44975. <description>CNTIN register is updated with its buffer value at all rising edges of system clock.</description>
  44976. <value>#0</value>
  44977. </enumeratedValue>
  44978. <enumeratedValue>
  44979. <name>1</name>
  44980. <description>CNTIN register is updated with its buffer value by the PWM synchronization.</description>
  44981. <value>#1</value>
  44982. </enumeratedValue>
  44983. </enumeratedValues>
  44984. </field>
  44985. <field>
  44986. <name>INVC</name>
  44987. <description>INVCTRL Register Synchronization</description>
  44988. <bitOffset>4</bitOffset>
  44989. <bitWidth>1</bitWidth>
  44990. <access>read-write</access>
  44991. <enumeratedValues>
  44992. <enumeratedValue>
  44993. <name>0</name>
  44994. <description>INVCTRL register is updated with its buffer value at all rising edges of system clock.</description>
  44995. <value>#0</value>
  44996. </enumeratedValue>
  44997. <enumeratedValue>
  44998. <name>1</name>
  44999. <description>INVCTRL register is updated with its buffer value by the PWM synchronization.</description>
  45000. <value>#1</value>
  45001. </enumeratedValue>
  45002. </enumeratedValues>
  45003. </field>
  45004. <field>
  45005. <name>SWOC</name>
  45006. <description>SWOCTRL Register Synchronization</description>
  45007. <bitOffset>5</bitOffset>
  45008. <bitWidth>1</bitWidth>
  45009. <access>read-write</access>
  45010. <enumeratedValues>
  45011. <enumeratedValue>
  45012. <name>0</name>
  45013. <description>SWOCTRL register is updated with its buffer value at all rising edges of system clock.</description>
  45014. <value>#0</value>
  45015. </enumeratedValue>
  45016. <enumeratedValue>
  45017. <name>1</name>
  45018. <description>SWOCTRL register is updated with its buffer value by the PWM synchronization.</description>
  45019. <value>#1</value>
  45020. </enumeratedValue>
  45021. </enumeratedValues>
  45022. </field>
  45023. <field>
  45024. <name>SYNCMODE</name>
  45025. <description>Synchronization Mode</description>
  45026. <bitOffset>7</bitOffset>
  45027. <bitWidth>1</bitWidth>
  45028. <access>read-write</access>
  45029. <enumeratedValues>
  45030. <enumeratedValue>
  45031. <name>0</name>
  45032. <description>Legacy PWM synchronization is selected.</description>
  45033. <value>#0</value>
  45034. </enumeratedValue>
  45035. <enumeratedValue>
  45036. <name>1</name>
  45037. <description>Enhanced PWM synchronization is selected.</description>
  45038. <value>#1</value>
  45039. </enumeratedValue>
  45040. </enumeratedValues>
  45041. </field>
  45042. <field>
  45043. <name>SWRSTCNT</name>
  45044. <description>FTM counter synchronization is activated by the software trigger.</description>
  45045. <bitOffset>8</bitOffset>
  45046. <bitWidth>1</bitWidth>
  45047. <access>read-write</access>
  45048. <enumeratedValues>
  45049. <enumeratedValue>
  45050. <name>0</name>
  45051. <description>The software trigger does not activate the FTM counter synchronization.</description>
  45052. <value>#0</value>
  45053. </enumeratedValue>
  45054. <enumeratedValue>
  45055. <name>1</name>
  45056. <description>The software trigger activates the FTM counter synchronization.</description>
  45057. <value>#1</value>
  45058. </enumeratedValue>
  45059. </enumeratedValues>
  45060. </field>
  45061. <field>
  45062. <name>SWWRBUF</name>
  45063. <description>MOD, CNTIN, and CV registers synchronization is activated by the software trigger.</description>
  45064. <bitOffset>9</bitOffset>
  45065. <bitWidth>1</bitWidth>
  45066. <access>read-write</access>
  45067. <enumeratedValues>
  45068. <enumeratedValue>
  45069. <name>0</name>
  45070. <description>The software trigger does not activate MOD, CNTIN, and CV registers synchronization.</description>
  45071. <value>#0</value>
  45072. </enumeratedValue>
  45073. <enumeratedValue>
  45074. <name>1</name>
  45075. <description>The software trigger activates MOD, CNTIN, and CV registers synchronization.</description>
  45076. <value>#1</value>
  45077. </enumeratedValue>
  45078. </enumeratedValues>
  45079. </field>
  45080. <field>
  45081. <name>SWOM</name>
  45082. <description>Output mask synchronization is activated by the software trigger.</description>
  45083. <bitOffset>10</bitOffset>
  45084. <bitWidth>1</bitWidth>
  45085. <access>read-write</access>
  45086. <enumeratedValues>
  45087. <enumeratedValue>
  45088. <name>0</name>
  45089. <description>The software trigger does not activate the OUTMASK register synchronization.</description>
  45090. <value>#0</value>
  45091. </enumeratedValue>
  45092. <enumeratedValue>
  45093. <name>1</name>
  45094. <description>The software trigger activates the OUTMASK register synchronization.</description>
  45095. <value>#1</value>
  45096. </enumeratedValue>
  45097. </enumeratedValues>
  45098. </field>
  45099. <field>
  45100. <name>SWINVC</name>
  45101. <description>Inverting control synchronization is activated by the software trigger.</description>
  45102. <bitOffset>11</bitOffset>
  45103. <bitWidth>1</bitWidth>
  45104. <access>read-write</access>
  45105. <enumeratedValues>
  45106. <enumeratedValue>
  45107. <name>0</name>
  45108. <description>The software trigger does not activate the INVCTRL register synchronization.</description>
  45109. <value>#0</value>
  45110. </enumeratedValue>
  45111. <enumeratedValue>
  45112. <name>1</name>
  45113. <description>The software trigger activates the INVCTRL register synchronization.</description>
  45114. <value>#1</value>
  45115. </enumeratedValue>
  45116. </enumeratedValues>
  45117. </field>
  45118. <field>
  45119. <name>SWSOC</name>
  45120. <description>Software output control synchronization is activated by the software trigger.</description>
  45121. <bitOffset>12</bitOffset>
  45122. <bitWidth>1</bitWidth>
  45123. <access>read-write</access>
  45124. <enumeratedValues>
  45125. <enumeratedValue>
  45126. <name>0</name>
  45127. <description>The software trigger does not activate the SWOCTRL register synchronization.</description>
  45128. <value>#0</value>
  45129. </enumeratedValue>
  45130. <enumeratedValue>
  45131. <name>1</name>
  45132. <description>The software trigger activates the SWOCTRL register synchronization.</description>
  45133. <value>#1</value>
  45134. </enumeratedValue>
  45135. </enumeratedValues>
  45136. </field>
  45137. <field>
  45138. <name>HWRSTCNT</name>
  45139. <description>FTM counter synchronization is activated by a hardware trigger.</description>
  45140. <bitOffset>16</bitOffset>
  45141. <bitWidth>1</bitWidth>
  45142. <access>read-write</access>
  45143. <enumeratedValues>
  45144. <enumeratedValue>
  45145. <name>0</name>
  45146. <description>A hardware trigger does not activate the FTM counter synchronization.</description>
  45147. <value>#0</value>
  45148. </enumeratedValue>
  45149. <enumeratedValue>
  45150. <name>1</name>
  45151. <description>A hardware trigger activates the FTM counter synchronization.</description>
  45152. <value>#1</value>
  45153. </enumeratedValue>
  45154. </enumeratedValues>
  45155. </field>
  45156. <field>
  45157. <name>HWWRBUF</name>
  45158. <description>MOD, CNTIN, and CV registers synchronization is activated by a hardware trigger.</description>
  45159. <bitOffset>17</bitOffset>
  45160. <bitWidth>1</bitWidth>
  45161. <access>read-write</access>
  45162. <enumeratedValues>
  45163. <enumeratedValue>
  45164. <name>0</name>
  45165. <description>A hardware trigger does not activate MOD, CNTIN, and CV registers synchronization.</description>
  45166. <value>#0</value>
  45167. </enumeratedValue>
  45168. <enumeratedValue>
  45169. <name>1</name>
  45170. <description>A hardware trigger activates MOD, CNTIN, and CV registers synchronization.</description>
  45171. <value>#1</value>
  45172. </enumeratedValue>
  45173. </enumeratedValues>
  45174. </field>
  45175. <field>
  45176. <name>HWOM</name>
  45177. <description>Output mask synchronization is activated by a hardware trigger.</description>
  45178. <bitOffset>18</bitOffset>
  45179. <bitWidth>1</bitWidth>
  45180. <access>read-write</access>
  45181. <enumeratedValues>
  45182. <enumeratedValue>
  45183. <name>0</name>
  45184. <description>A hardware trigger does not activate the OUTMASK register synchronization.</description>
  45185. <value>#0</value>
  45186. </enumeratedValue>
  45187. <enumeratedValue>
  45188. <name>1</name>
  45189. <description>A hardware trigger activates the OUTMASK register synchronization.</description>
  45190. <value>#1</value>
  45191. </enumeratedValue>
  45192. </enumeratedValues>
  45193. </field>
  45194. <field>
  45195. <name>HWINVC</name>
  45196. <description>Inverting control synchronization is activated by a hardware trigger.</description>
  45197. <bitOffset>19</bitOffset>
  45198. <bitWidth>1</bitWidth>
  45199. <access>read-write</access>
  45200. <enumeratedValues>
  45201. <enumeratedValue>
  45202. <name>0</name>
  45203. <description>A hardware trigger does not activate the INVCTRL register synchronization.</description>
  45204. <value>#0</value>
  45205. </enumeratedValue>
  45206. <enumeratedValue>
  45207. <name>1</name>
  45208. <description>A hardware trigger activates the INVCTRL register synchronization.</description>
  45209. <value>#1</value>
  45210. </enumeratedValue>
  45211. </enumeratedValues>
  45212. </field>
  45213. <field>
  45214. <name>HWSOC</name>
  45215. <description>Software output control synchronization is activated by a hardware trigger.</description>
  45216. <bitOffset>20</bitOffset>
  45217. <bitWidth>1</bitWidth>
  45218. <access>read-write</access>
  45219. <enumeratedValues>
  45220. <enumeratedValue>
  45221. <name>0</name>
  45222. <description>A hardware trigger does not activate the SWOCTRL register synchronization.</description>
  45223. <value>#0</value>
  45224. </enumeratedValue>
  45225. <enumeratedValue>
  45226. <name>1</name>
  45227. <description>A hardware trigger activates the SWOCTRL register synchronization.</description>
  45228. <value>#1</value>
  45229. </enumeratedValue>
  45230. </enumeratedValues>
  45231. </field>
  45232. </fields>
  45233. </register>
  45234. <register>
  45235. <name>INVCTRL</name>
  45236. <description>FTM Inverting Control</description>
  45237. <addressOffset>0x90</addressOffset>
  45238. <size>32</size>
  45239. <access>read-write</access>
  45240. <resetValue>0</resetValue>
  45241. <resetMask>0xFFFFFFFF</resetMask>
  45242. <fields>
  45243. <field>
  45244. <name>INV0EN</name>
  45245. <description>Pair Channels 0 Inverting Enable</description>
  45246. <bitOffset>0</bitOffset>
  45247. <bitWidth>1</bitWidth>
  45248. <access>read-write</access>
  45249. <enumeratedValues>
  45250. <enumeratedValue>
  45251. <name>0</name>
  45252. <description>Inverting is disabled.</description>
  45253. <value>#0</value>
  45254. </enumeratedValue>
  45255. <enumeratedValue>
  45256. <name>1</name>
  45257. <description>Inverting is enabled.</description>
  45258. <value>#1</value>
  45259. </enumeratedValue>
  45260. </enumeratedValues>
  45261. </field>
  45262. <field>
  45263. <name>INV1EN</name>
  45264. <description>Pair Channels 1 Inverting Enable</description>
  45265. <bitOffset>1</bitOffset>
  45266. <bitWidth>1</bitWidth>
  45267. <access>read-write</access>
  45268. <enumeratedValues>
  45269. <enumeratedValue>
  45270. <name>0</name>
  45271. <description>Inverting is disabled.</description>
  45272. <value>#0</value>
  45273. </enumeratedValue>
  45274. <enumeratedValue>
  45275. <name>1</name>
  45276. <description>Inverting is enabled.</description>
  45277. <value>#1</value>
  45278. </enumeratedValue>
  45279. </enumeratedValues>
  45280. </field>
  45281. <field>
  45282. <name>INV2EN</name>
  45283. <description>Pair Channels 2 Inverting Enable</description>
  45284. <bitOffset>2</bitOffset>
  45285. <bitWidth>1</bitWidth>
  45286. <access>read-write</access>
  45287. <enumeratedValues>
  45288. <enumeratedValue>
  45289. <name>0</name>
  45290. <description>Inverting is disabled.</description>
  45291. <value>#0</value>
  45292. </enumeratedValue>
  45293. <enumeratedValue>
  45294. <name>1</name>
  45295. <description>Inverting is enabled.</description>
  45296. <value>#1</value>
  45297. </enumeratedValue>
  45298. </enumeratedValues>
  45299. </field>
  45300. <field>
  45301. <name>INV3EN</name>
  45302. <description>Pair Channels 3 Inverting Enable</description>
  45303. <bitOffset>3</bitOffset>
  45304. <bitWidth>1</bitWidth>
  45305. <access>read-write</access>
  45306. <enumeratedValues>
  45307. <enumeratedValue>
  45308. <name>0</name>
  45309. <description>Inverting is disabled.</description>
  45310. <value>#0</value>
  45311. </enumeratedValue>
  45312. <enumeratedValue>
  45313. <name>1</name>
  45314. <description>Inverting is enabled.</description>
  45315. <value>#1</value>
  45316. </enumeratedValue>
  45317. </enumeratedValues>
  45318. </field>
  45319. </fields>
  45320. </register>
  45321. <register>
  45322. <name>SWOCTRL</name>
  45323. <description>FTM Software Output Control</description>
  45324. <addressOffset>0x94</addressOffset>
  45325. <size>32</size>
  45326. <access>read-write</access>
  45327. <resetValue>0</resetValue>
  45328. <resetMask>0xFFFFFFFF</resetMask>
  45329. <fields>
  45330. <field>
  45331. <name>CH0OC</name>
  45332. <description>Channel 0 Software Output Control Enable</description>
  45333. <bitOffset>0</bitOffset>
  45334. <bitWidth>1</bitWidth>
  45335. <access>read-write</access>
  45336. <enumeratedValues>
  45337. <enumeratedValue>
  45338. <name>0</name>
  45339. <description>The channel output is not affected by software output control.</description>
  45340. <value>#0</value>
  45341. </enumeratedValue>
  45342. <enumeratedValue>
  45343. <name>1</name>
  45344. <description>The channel output is affected by software output control.</description>
  45345. <value>#1</value>
  45346. </enumeratedValue>
  45347. </enumeratedValues>
  45348. </field>
  45349. <field>
  45350. <name>CH1OC</name>
  45351. <description>Channel 1 Software Output Control Enable</description>
  45352. <bitOffset>1</bitOffset>
  45353. <bitWidth>1</bitWidth>
  45354. <access>read-write</access>
  45355. <enumeratedValues>
  45356. <enumeratedValue>
  45357. <name>0</name>
  45358. <description>The channel output is not affected by software output control.</description>
  45359. <value>#0</value>
  45360. </enumeratedValue>
  45361. <enumeratedValue>
  45362. <name>1</name>
  45363. <description>The channel output is affected by software output control.</description>
  45364. <value>#1</value>
  45365. </enumeratedValue>
  45366. </enumeratedValues>
  45367. </field>
  45368. <field>
  45369. <name>CH2OC</name>
  45370. <description>Channel 2 Software Output Control Enable</description>
  45371. <bitOffset>2</bitOffset>
  45372. <bitWidth>1</bitWidth>
  45373. <access>read-write</access>
  45374. <enumeratedValues>
  45375. <enumeratedValue>
  45376. <name>0</name>
  45377. <description>The channel output is not affected by software output control.</description>
  45378. <value>#0</value>
  45379. </enumeratedValue>
  45380. <enumeratedValue>
  45381. <name>1</name>
  45382. <description>The channel output is affected by software output control.</description>
  45383. <value>#1</value>
  45384. </enumeratedValue>
  45385. </enumeratedValues>
  45386. </field>
  45387. <field>
  45388. <name>CH3OC</name>
  45389. <description>Channel 3 Software Output Control Enable</description>
  45390. <bitOffset>3</bitOffset>
  45391. <bitWidth>1</bitWidth>
  45392. <access>read-write</access>
  45393. <enumeratedValues>
  45394. <enumeratedValue>
  45395. <name>0</name>
  45396. <description>The channel output is not affected by software output control.</description>
  45397. <value>#0</value>
  45398. </enumeratedValue>
  45399. <enumeratedValue>
  45400. <name>1</name>
  45401. <description>The channel output is affected by software output control.</description>
  45402. <value>#1</value>
  45403. </enumeratedValue>
  45404. </enumeratedValues>
  45405. </field>
  45406. <field>
  45407. <name>CH4OC</name>
  45408. <description>Channel 4 Software Output Control Enable</description>
  45409. <bitOffset>4</bitOffset>
  45410. <bitWidth>1</bitWidth>
  45411. <access>read-write</access>
  45412. <enumeratedValues>
  45413. <enumeratedValue>
  45414. <name>0</name>
  45415. <description>The channel output is not affected by software output control.</description>
  45416. <value>#0</value>
  45417. </enumeratedValue>
  45418. <enumeratedValue>
  45419. <name>1</name>
  45420. <description>The channel output is affected by software output control.</description>
  45421. <value>#1</value>
  45422. </enumeratedValue>
  45423. </enumeratedValues>
  45424. </field>
  45425. <field>
  45426. <name>CH5OC</name>
  45427. <description>Channel 5 Software Output Control Enable</description>
  45428. <bitOffset>5</bitOffset>
  45429. <bitWidth>1</bitWidth>
  45430. <access>read-write</access>
  45431. <enumeratedValues>
  45432. <enumeratedValue>
  45433. <name>0</name>
  45434. <description>The channel output is not affected by software output control.</description>
  45435. <value>#0</value>
  45436. </enumeratedValue>
  45437. <enumeratedValue>
  45438. <name>1</name>
  45439. <description>The channel output is affected by software output control.</description>
  45440. <value>#1</value>
  45441. </enumeratedValue>
  45442. </enumeratedValues>
  45443. </field>
  45444. <field>
  45445. <name>CH6OC</name>
  45446. <description>Channel 6 Software Output Control Enable</description>
  45447. <bitOffset>6</bitOffset>
  45448. <bitWidth>1</bitWidth>
  45449. <access>read-write</access>
  45450. <enumeratedValues>
  45451. <enumeratedValue>
  45452. <name>0</name>
  45453. <description>The channel output is not affected by software output control.</description>
  45454. <value>#0</value>
  45455. </enumeratedValue>
  45456. <enumeratedValue>
  45457. <name>1</name>
  45458. <description>The channel output is affected by software output control.</description>
  45459. <value>#1</value>
  45460. </enumeratedValue>
  45461. </enumeratedValues>
  45462. </field>
  45463. <field>
  45464. <name>CH7OC</name>
  45465. <description>Channel 7 Software Output Control Enable</description>
  45466. <bitOffset>7</bitOffset>
  45467. <bitWidth>1</bitWidth>
  45468. <access>read-write</access>
  45469. <enumeratedValues>
  45470. <enumeratedValue>
  45471. <name>0</name>
  45472. <description>The channel output is not affected by software output control.</description>
  45473. <value>#0</value>
  45474. </enumeratedValue>
  45475. <enumeratedValue>
  45476. <name>1</name>
  45477. <description>The channel output is affected by software output control.</description>
  45478. <value>#1</value>
  45479. </enumeratedValue>
  45480. </enumeratedValues>
  45481. </field>
  45482. <field>
  45483. <name>CH0OCV</name>
  45484. <description>Channel 0 Software Output Control Value</description>
  45485. <bitOffset>8</bitOffset>
  45486. <bitWidth>1</bitWidth>
  45487. <access>read-write</access>
  45488. <enumeratedValues>
  45489. <enumeratedValue>
  45490. <name>0</name>
  45491. <description>The software output control forces 0 to the channel output.</description>
  45492. <value>#0</value>
  45493. </enumeratedValue>
  45494. <enumeratedValue>
  45495. <name>1</name>
  45496. <description>The software output control forces 1 to the channel output.</description>
  45497. <value>#1</value>
  45498. </enumeratedValue>
  45499. </enumeratedValues>
  45500. </field>
  45501. <field>
  45502. <name>CH1OCV</name>
  45503. <description>Channel 1 Software Output Control Value</description>
  45504. <bitOffset>9</bitOffset>
  45505. <bitWidth>1</bitWidth>
  45506. <access>read-write</access>
  45507. <enumeratedValues>
  45508. <enumeratedValue>
  45509. <name>0</name>
  45510. <description>The software output control forces 0 to the channel output.</description>
  45511. <value>#0</value>
  45512. </enumeratedValue>
  45513. <enumeratedValue>
  45514. <name>1</name>
  45515. <description>The software output control forces 1 to the channel output.</description>
  45516. <value>#1</value>
  45517. </enumeratedValue>
  45518. </enumeratedValues>
  45519. </field>
  45520. <field>
  45521. <name>CH2OCV</name>
  45522. <description>Channel 2 Software Output Control Value</description>
  45523. <bitOffset>10</bitOffset>
  45524. <bitWidth>1</bitWidth>
  45525. <access>read-write</access>
  45526. <enumeratedValues>
  45527. <enumeratedValue>
  45528. <name>0</name>
  45529. <description>The software output control forces 0 to the channel output.</description>
  45530. <value>#0</value>
  45531. </enumeratedValue>
  45532. <enumeratedValue>
  45533. <name>1</name>
  45534. <description>The software output control forces 1 to the channel output.</description>
  45535. <value>#1</value>
  45536. </enumeratedValue>
  45537. </enumeratedValues>
  45538. </field>
  45539. <field>
  45540. <name>CH3OCV</name>
  45541. <description>Channel 3 Software Output Control Value</description>
  45542. <bitOffset>11</bitOffset>
  45543. <bitWidth>1</bitWidth>
  45544. <access>read-write</access>
  45545. <enumeratedValues>
  45546. <enumeratedValue>
  45547. <name>0</name>
  45548. <description>The software output control forces 0 to the channel output.</description>
  45549. <value>#0</value>
  45550. </enumeratedValue>
  45551. <enumeratedValue>
  45552. <name>1</name>
  45553. <description>The software output control forces 1 to the channel output.</description>
  45554. <value>#1</value>
  45555. </enumeratedValue>
  45556. </enumeratedValues>
  45557. </field>
  45558. <field>
  45559. <name>CH4OCV</name>
  45560. <description>Channel 4 Software Output Control Value</description>
  45561. <bitOffset>12</bitOffset>
  45562. <bitWidth>1</bitWidth>
  45563. <access>read-write</access>
  45564. <enumeratedValues>
  45565. <enumeratedValue>
  45566. <name>0</name>
  45567. <description>The software output control forces 0 to the channel output.</description>
  45568. <value>#0</value>
  45569. </enumeratedValue>
  45570. <enumeratedValue>
  45571. <name>1</name>
  45572. <description>The software output control forces 1 to the channel output.</description>
  45573. <value>#1</value>
  45574. </enumeratedValue>
  45575. </enumeratedValues>
  45576. </field>
  45577. <field>
  45578. <name>CH5OCV</name>
  45579. <description>Channel 5 Software Output Control Value</description>
  45580. <bitOffset>13</bitOffset>
  45581. <bitWidth>1</bitWidth>
  45582. <access>read-write</access>
  45583. <enumeratedValues>
  45584. <enumeratedValue>
  45585. <name>0</name>
  45586. <description>The software output control forces 0 to the channel output.</description>
  45587. <value>#0</value>
  45588. </enumeratedValue>
  45589. <enumeratedValue>
  45590. <name>1</name>
  45591. <description>The software output control forces 1 to the channel output.</description>
  45592. <value>#1</value>
  45593. </enumeratedValue>
  45594. </enumeratedValues>
  45595. </field>
  45596. <field>
  45597. <name>CH6OCV</name>
  45598. <description>Channel 6 Software Output Control Value</description>
  45599. <bitOffset>14</bitOffset>
  45600. <bitWidth>1</bitWidth>
  45601. <access>read-write</access>
  45602. <enumeratedValues>
  45603. <enumeratedValue>
  45604. <name>0</name>
  45605. <description>The software output control forces 0 to the channel output.</description>
  45606. <value>#0</value>
  45607. </enumeratedValue>
  45608. <enumeratedValue>
  45609. <name>1</name>
  45610. <description>The software output control forces 1 to the channel output.</description>
  45611. <value>#1</value>
  45612. </enumeratedValue>
  45613. </enumeratedValues>
  45614. </field>
  45615. <field>
  45616. <name>CH7OCV</name>
  45617. <description>Channel 7 Software Output Control Value</description>
  45618. <bitOffset>15</bitOffset>
  45619. <bitWidth>1</bitWidth>
  45620. <access>read-write</access>
  45621. <enumeratedValues>
  45622. <enumeratedValue>
  45623. <name>0</name>
  45624. <description>The software output control forces 0 to the channel output.</description>
  45625. <value>#0</value>
  45626. </enumeratedValue>
  45627. <enumeratedValue>
  45628. <name>1</name>
  45629. <description>The software output control forces 1 to the channel output.</description>
  45630. <value>#1</value>
  45631. </enumeratedValue>
  45632. </enumeratedValues>
  45633. </field>
  45634. </fields>
  45635. </register>
  45636. <register>
  45637. <name>PWMLOAD</name>
  45638. <description>FTM PWM Load</description>
  45639. <addressOffset>0x98</addressOffset>
  45640. <size>32</size>
  45641. <access>read-write</access>
  45642. <resetValue>0</resetValue>
  45643. <resetMask>0xFFFFFFFF</resetMask>
  45644. <fields>
  45645. <field>
  45646. <name>CH0SEL</name>
  45647. <description>Channel 0 Select</description>
  45648. <bitOffset>0</bitOffset>
  45649. <bitWidth>1</bitWidth>
  45650. <access>read-write</access>
  45651. <enumeratedValues>
  45652. <enumeratedValue>
  45653. <name>0</name>
  45654. <description>Do not include the channel in the matching process.</description>
  45655. <value>#0</value>
  45656. </enumeratedValue>
  45657. <enumeratedValue>
  45658. <name>1</name>
  45659. <description>Include the channel in the matching process.</description>
  45660. <value>#1</value>
  45661. </enumeratedValue>
  45662. </enumeratedValues>
  45663. </field>
  45664. <field>
  45665. <name>CH1SEL</name>
  45666. <description>Channel 1 Select</description>
  45667. <bitOffset>1</bitOffset>
  45668. <bitWidth>1</bitWidth>
  45669. <access>read-write</access>
  45670. <enumeratedValues>
  45671. <enumeratedValue>
  45672. <name>0</name>
  45673. <description>Do not include the channel in the matching process.</description>
  45674. <value>#0</value>
  45675. </enumeratedValue>
  45676. <enumeratedValue>
  45677. <name>1</name>
  45678. <description>Include the channel in the matching process.</description>
  45679. <value>#1</value>
  45680. </enumeratedValue>
  45681. </enumeratedValues>
  45682. </field>
  45683. <field>
  45684. <name>CH2SEL</name>
  45685. <description>Channel 2 Select</description>
  45686. <bitOffset>2</bitOffset>
  45687. <bitWidth>1</bitWidth>
  45688. <access>read-write</access>
  45689. <enumeratedValues>
  45690. <enumeratedValue>
  45691. <name>0</name>
  45692. <description>Do not include the channel in the matching process.</description>
  45693. <value>#0</value>
  45694. </enumeratedValue>
  45695. <enumeratedValue>
  45696. <name>1</name>
  45697. <description>Include the channel in the matching process.</description>
  45698. <value>#1</value>
  45699. </enumeratedValue>
  45700. </enumeratedValues>
  45701. </field>
  45702. <field>
  45703. <name>CH3SEL</name>
  45704. <description>Channel 3 Select</description>
  45705. <bitOffset>3</bitOffset>
  45706. <bitWidth>1</bitWidth>
  45707. <access>read-write</access>
  45708. <enumeratedValues>
  45709. <enumeratedValue>
  45710. <name>0</name>
  45711. <description>Do not include the channel in the matching process.</description>
  45712. <value>#0</value>
  45713. </enumeratedValue>
  45714. <enumeratedValue>
  45715. <name>1</name>
  45716. <description>Include the channel in the matching process.</description>
  45717. <value>#1</value>
  45718. </enumeratedValue>
  45719. </enumeratedValues>
  45720. </field>
  45721. <field>
  45722. <name>CH4SEL</name>
  45723. <description>Channel 4 Select</description>
  45724. <bitOffset>4</bitOffset>
  45725. <bitWidth>1</bitWidth>
  45726. <access>read-write</access>
  45727. <enumeratedValues>
  45728. <enumeratedValue>
  45729. <name>0</name>
  45730. <description>Do not include the channel in the matching process.</description>
  45731. <value>#0</value>
  45732. </enumeratedValue>
  45733. <enumeratedValue>
  45734. <name>1</name>
  45735. <description>Include the channel in the matching process.</description>
  45736. <value>#1</value>
  45737. </enumeratedValue>
  45738. </enumeratedValues>
  45739. </field>
  45740. <field>
  45741. <name>CH5SEL</name>
  45742. <description>Channel 5 Select</description>
  45743. <bitOffset>5</bitOffset>
  45744. <bitWidth>1</bitWidth>
  45745. <access>read-write</access>
  45746. <enumeratedValues>
  45747. <enumeratedValue>
  45748. <name>0</name>
  45749. <description>Do not include the channel in the matching process.</description>
  45750. <value>#0</value>
  45751. </enumeratedValue>
  45752. <enumeratedValue>
  45753. <name>1</name>
  45754. <description>Include the channel in the matching process.</description>
  45755. <value>#1</value>
  45756. </enumeratedValue>
  45757. </enumeratedValues>
  45758. </field>
  45759. <field>
  45760. <name>CH6SEL</name>
  45761. <description>Channel 6 Select</description>
  45762. <bitOffset>6</bitOffset>
  45763. <bitWidth>1</bitWidth>
  45764. <access>read-write</access>
  45765. <enumeratedValues>
  45766. <enumeratedValue>
  45767. <name>0</name>
  45768. <description>Do not include the channel in the matching process.</description>
  45769. <value>#0</value>
  45770. </enumeratedValue>
  45771. <enumeratedValue>
  45772. <name>1</name>
  45773. <description>Include the channel in the matching process.</description>
  45774. <value>#1</value>
  45775. </enumeratedValue>
  45776. </enumeratedValues>
  45777. </field>
  45778. <field>
  45779. <name>CH7SEL</name>
  45780. <description>Channel 7 Select</description>
  45781. <bitOffset>7</bitOffset>
  45782. <bitWidth>1</bitWidth>
  45783. <access>read-write</access>
  45784. <enumeratedValues>
  45785. <enumeratedValue>
  45786. <name>0</name>
  45787. <description>Do not include the channel in the matching process.</description>
  45788. <value>#0</value>
  45789. </enumeratedValue>
  45790. <enumeratedValue>
  45791. <name>1</name>
  45792. <description>Include the channel in the matching process.</description>
  45793. <value>#1</value>
  45794. </enumeratedValue>
  45795. </enumeratedValues>
  45796. </field>
  45797. <field>
  45798. <name>LDOK</name>
  45799. <description>Load Enable</description>
  45800. <bitOffset>9</bitOffset>
  45801. <bitWidth>1</bitWidth>
  45802. <access>read-write</access>
  45803. <enumeratedValues>
  45804. <enumeratedValue>
  45805. <name>0</name>
  45806. <description>Loading updated values is disabled.</description>
  45807. <value>#0</value>
  45808. </enumeratedValue>
  45809. <enumeratedValue>
  45810. <name>1</name>
  45811. <description>Loading updated values is enabled.</description>
  45812. <value>#1</value>
  45813. </enumeratedValue>
  45814. </enumeratedValues>
  45815. </field>
  45816. </fields>
  45817. </register>
  45818. </registers>
  45819. </peripheral>
  45820. <peripheral>
  45821. <name>FTM3</name>
  45822. <description>FlexTimer Module</description>
  45823. <groupName>FTM</groupName>
  45824. <prependToName>FTM3_</prependToName>
  45825. <baseAddress>0x400B9000</baseAddress>
  45826. <addressBlock>
  45827. <offset>0</offset>
  45828. <size>0x9C</size>
  45829. <usage>registers</usage>
  45830. </addressBlock>
  45831. <interrupt>
  45832. <name>FTM3</name>
  45833. <value>71</value>
  45834. </interrupt>
  45835. <registers>
  45836. <register>
  45837. <name>SC</name>
  45838. <description>Status And Control</description>
  45839. <addressOffset>0</addressOffset>
  45840. <size>32</size>
  45841. <access>read-write</access>
  45842. <resetValue>0</resetValue>
  45843. <resetMask>0xFFFFFFFF</resetMask>
  45844. <fields>
  45845. <field>
  45846. <name>PS</name>
  45847. <description>Prescale Factor Selection</description>
  45848. <bitOffset>0</bitOffset>
  45849. <bitWidth>3</bitWidth>
  45850. <access>read-write</access>
  45851. <enumeratedValues>
  45852. <enumeratedValue>
  45853. <name>000</name>
  45854. <description>Divide by 1</description>
  45855. <value>#000</value>
  45856. </enumeratedValue>
  45857. <enumeratedValue>
  45858. <name>001</name>
  45859. <description>Divide by 2</description>
  45860. <value>#001</value>
  45861. </enumeratedValue>
  45862. <enumeratedValue>
  45863. <name>010</name>
  45864. <description>Divide by 4</description>
  45865. <value>#010</value>
  45866. </enumeratedValue>
  45867. <enumeratedValue>
  45868. <name>011</name>
  45869. <description>Divide by 8</description>
  45870. <value>#011</value>
  45871. </enumeratedValue>
  45872. <enumeratedValue>
  45873. <name>100</name>
  45874. <description>Divide by 16</description>
  45875. <value>#100</value>
  45876. </enumeratedValue>
  45877. <enumeratedValue>
  45878. <name>101</name>
  45879. <description>Divide by 32</description>
  45880. <value>#101</value>
  45881. </enumeratedValue>
  45882. <enumeratedValue>
  45883. <name>110</name>
  45884. <description>Divide by 64</description>
  45885. <value>#110</value>
  45886. </enumeratedValue>
  45887. <enumeratedValue>
  45888. <name>111</name>
  45889. <description>Divide by 128</description>
  45890. <value>#111</value>
  45891. </enumeratedValue>
  45892. </enumeratedValues>
  45893. </field>
  45894. <field>
  45895. <name>CLKS</name>
  45896. <description>Clock Source Selection</description>
  45897. <bitOffset>3</bitOffset>
  45898. <bitWidth>2</bitWidth>
  45899. <access>read-write</access>
  45900. <enumeratedValues>
  45901. <enumeratedValue>
  45902. <name>00</name>
  45903. <description>No clock selected. This in effect disables the FTM counter.</description>
  45904. <value>#00</value>
  45905. </enumeratedValue>
  45906. <enumeratedValue>
  45907. <name>01</name>
  45908. <description>System clock</description>
  45909. <value>#01</value>
  45910. </enumeratedValue>
  45911. <enumeratedValue>
  45912. <name>10</name>
  45913. <description>Fixed frequency clock</description>
  45914. <value>#10</value>
  45915. </enumeratedValue>
  45916. <enumeratedValue>
  45917. <name>11</name>
  45918. <description>External clock</description>
  45919. <value>#11</value>
  45920. </enumeratedValue>
  45921. </enumeratedValues>
  45922. </field>
  45923. <field>
  45924. <name>CPWMS</name>
  45925. <description>Center-Aligned PWM Select</description>
  45926. <bitOffset>5</bitOffset>
  45927. <bitWidth>1</bitWidth>
  45928. <access>read-write</access>
  45929. <enumeratedValues>
  45930. <enumeratedValue>
  45931. <name>0</name>
  45932. <description>FTM counter operates in Up Counting mode.</description>
  45933. <value>#0</value>
  45934. </enumeratedValue>
  45935. <enumeratedValue>
  45936. <name>1</name>
  45937. <description>FTM counter operates in Up-Down Counting mode.</description>
  45938. <value>#1</value>
  45939. </enumeratedValue>
  45940. </enumeratedValues>
  45941. </field>
  45942. <field>
  45943. <name>TOIE</name>
  45944. <description>Timer Overflow Interrupt Enable</description>
  45945. <bitOffset>6</bitOffset>
  45946. <bitWidth>1</bitWidth>
  45947. <access>read-write</access>
  45948. <enumeratedValues>
  45949. <enumeratedValue>
  45950. <name>0</name>
  45951. <description>Disable TOF interrupts. Use software polling.</description>
  45952. <value>#0</value>
  45953. </enumeratedValue>
  45954. <enumeratedValue>
  45955. <name>1</name>
  45956. <description>Enable TOF interrupts. An interrupt is generated when TOF equals one.</description>
  45957. <value>#1</value>
  45958. </enumeratedValue>
  45959. </enumeratedValues>
  45960. </field>
  45961. <field>
  45962. <name>TOF</name>
  45963. <description>Timer Overflow Flag</description>
  45964. <bitOffset>7</bitOffset>
  45965. <bitWidth>1</bitWidth>
  45966. <access>read-only</access>
  45967. <enumeratedValues>
  45968. <enumeratedValue>
  45969. <name>0</name>
  45970. <description>FTM counter has not overflowed.</description>
  45971. <value>#0</value>
  45972. </enumeratedValue>
  45973. <enumeratedValue>
  45974. <name>1</name>
  45975. <description>FTM counter has overflowed.</description>
  45976. <value>#1</value>
  45977. </enumeratedValue>
  45978. </enumeratedValues>
  45979. </field>
  45980. </fields>
  45981. </register>
  45982. <register>
  45983. <name>CNT</name>
  45984. <description>Counter</description>
  45985. <addressOffset>0x4</addressOffset>
  45986. <size>32</size>
  45987. <access>read-write</access>
  45988. <resetValue>0</resetValue>
  45989. <resetMask>0xFFFFFFFF</resetMask>
  45990. <fields>
  45991. <field>
  45992. <name>COUNT</name>
  45993. <description>Counter Value</description>
  45994. <bitOffset>0</bitOffset>
  45995. <bitWidth>16</bitWidth>
  45996. <access>read-write</access>
  45997. </field>
  45998. </fields>
  45999. </register>
  46000. <register>
  46001. <name>MOD</name>
  46002. <description>Modulo</description>
  46003. <addressOffset>0x8</addressOffset>
  46004. <size>32</size>
  46005. <access>read-write</access>
  46006. <resetValue>0</resetValue>
  46007. <resetMask>0xFFFFFFFF</resetMask>
  46008. <fields>
  46009. <field>
  46010. <name>MOD</name>
  46011. <description>Modulo Value</description>
  46012. <bitOffset>0</bitOffset>
  46013. <bitWidth>16</bitWidth>
  46014. <access>read-write</access>
  46015. </field>
  46016. </fields>
  46017. </register>
  46018. <register>
  46019. <dim>8</dim>
  46020. <dimIncrement>0x8</dimIncrement>
  46021. <dimIndex>0,1,2,3,4,5,6,7</dimIndex>
  46022. <name>C%sSC</name>
  46023. <description>Channel (n) Status And Control</description>
  46024. <addressOffset>0xC</addressOffset>
  46025. <size>32</size>
  46026. <access>read-write</access>
  46027. <resetValue>0</resetValue>
  46028. <resetMask>0xFFFFFFFF</resetMask>
  46029. <fields>
  46030. <field>
  46031. <name>DMA</name>
  46032. <description>DMA Enable</description>
  46033. <bitOffset>0</bitOffset>
  46034. <bitWidth>1</bitWidth>
  46035. <access>read-write</access>
  46036. <enumeratedValues>
  46037. <enumeratedValue>
  46038. <name>0</name>
  46039. <description>Disable DMA transfers.</description>
  46040. <value>#0</value>
  46041. </enumeratedValue>
  46042. <enumeratedValue>
  46043. <name>1</name>
  46044. <description>Enable DMA transfers.</description>
  46045. <value>#1</value>
  46046. </enumeratedValue>
  46047. </enumeratedValues>
  46048. </field>
  46049. <field>
  46050. <name>ELSA</name>
  46051. <description>Edge or Level Select</description>
  46052. <bitOffset>2</bitOffset>
  46053. <bitWidth>1</bitWidth>
  46054. <access>read-write</access>
  46055. </field>
  46056. <field>
  46057. <name>ELSB</name>
  46058. <description>Edge or Level Select</description>
  46059. <bitOffset>3</bitOffset>
  46060. <bitWidth>1</bitWidth>
  46061. <access>read-write</access>
  46062. </field>
  46063. <field>
  46064. <name>MSA</name>
  46065. <description>Channel Mode Select</description>
  46066. <bitOffset>4</bitOffset>
  46067. <bitWidth>1</bitWidth>
  46068. <access>read-write</access>
  46069. </field>
  46070. <field>
  46071. <name>MSB</name>
  46072. <description>Channel Mode Select</description>
  46073. <bitOffset>5</bitOffset>
  46074. <bitWidth>1</bitWidth>
  46075. <access>read-write</access>
  46076. </field>
  46077. <field>
  46078. <name>CHIE</name>
  46079. <description>Channel Interrupt Enable</description>
  46080. <bitOffset>6</bitOffset>
  46081. <bitWidth>1</bitWidth>
  46082. <access>read-write</access>
  46083. <enumeratedValues>
  46084. <enumeratedValue>
  46085. <name>0</name>
  46086. <description>Disable channel interrupts. Use software polling.</description>
  46087. <value>#0</value>
  46088. </enumeratedValue>
  46089. <enumeratedValue>
  46090. <name>1</name>
  46091. <description>Enable channel interrupts.</description>
  46092. <value>#1</value>
  46093. </enumeratedValue>
  46094. </enumeratedValues>
  46095. </field>
  46096. <field>
  46097. <name>CHF</name>
  46098. <description>Channel Flag</description>
  46099. <bitOffset>7</bitOffset>
  46100. <bitWidth>1</bitWidth>
  46101. <access>read-only</access>
  46102. <enumeratedValues>
  46103. <enumeratedValue>
  46104. <name>0</name>
  46105. <description>No channel event has occurred.</description>
  46106. <value>#0</value>
  46107. </enumeratedValue>
  46108. <enumeratedValue>
  46109. <name>1</name>
  46110. <description>A channel event has occurred.</description>
  46111. <value>#1</value>
  46112. </enumeratedValue>
  46113. </enumeratedValues>
  46114. </field>
  46115. </fields>
  46116. </register>
  46117. <register>
  46118. <dim>8</dim>
  46119. <dimIncrement>0x8</dimIncrement>
  46120. <dimIndex>0,1,2,3,4,5,6,7</dimIndex>
  46121. <name>C%sV</name>
  46122. <description>Channel (n) Value</description>
  46123. <addressOffset>0x10</addressOffset>
  46124. <size>32</size>
  46125. <access>read-write</access>
  46126. <resetValue>0</resetValue>
  46127. <resetMask>0xFFFFFFFF</resetMask>
  46128. <fields>
  46129. <field>
  46130. <name>VAL</name>
  46131. <description>Channel Value</description>
  46132. <bitOffset>0</bitOffset>
  46133. <bitWidth>16</bitWidth>
  46134. <access>read-write</access>
  46135. </field>
  46136. </fields>
  46137. </register>
  46138. <register>
  46139. <name>CNTIN</name>
  46140. <description>Counter Initial Value</description>
  46141. <addressOffset>0x4C</addressOffset>
  46142. <size>32</size>
  46143. <access>read-write</access>
  46144. <resetValue>0</resetValue>
  46145. <resetMask>0xFFFFFFFF</resetMask>
  46146. <fields>
  46147. <field>
  46148. <name>INIT</name>
  46149. <description>Initial Value Of The FTM Counter</description>
  46150. <bitOffset>0</bitOffset>
  46151. <bitWidth>16</bitWidth>
  46152. <access>read-write</access>
  46153. </field>
  46154. </fields>
  46155. </register>
  46156. <register>
  46157. <name>STATUS</name>
  46158. <description>Capture And Compare Status</description>
  46159. <addressOffset>0x50</addressOffset>
  46160. <size>32</size>
  46161. <access>read-write</access>
  46162. <resetValue>0</resetValue>
  46163. <resetMask>0xFFFFFFFF</resetMask>
  46164. <fields>
  46165. <field>
  46166. <name>CH0F</name>
  46167. <description>Channel 0 Flag</description>
  46168. <bitOffset>0</bitOffset>
  46169. <bitWidth>1</bitWidth>
  46170. <access>read-write</access>
  46171. <enumeratedValues>
  46172. <enumeratedValue>
  46173. <name>0</name>
  46174. <description>No channel event has occurred.</description>
  46175. <value>#0</value>
  46176. </enumeratedValue>
  46177. <enumeratedValue>
  46178. <name>1</name>
  46179. <description>A channel event has occurred.</description>
  46180. <value>#1</value>
  46181. </enumeratedValue>
  46182. </enumeratedValues>
  46183. </field>
  46184. <field>
  46185. <name>CH1F</name>
  46186. <description>Channel 1 Flag</description>
  46187. <bitOffset>1</bitOffset>
  46188. <bitWidth>1</bitWidth>
  46189. <access>read-write</access>
  46190. <enumeratedValues>
  46191. <enumeratedValue>
  46192. <name>0</name>
  46193. <description>No channel event has occurred.</description>
  46194. <value>#0</value>
  46195. </enumeratedValue>
  46196. <enumeratedValue>
  46197. <name>1</name>
  46198. <description>A channel event has occurred.</description>
  46199. <value>#1</value>
  46200. </enumeratedValue>
  46201. </enumeratedValues>
  46202. </field>
  46203. <field>
  46204. <name>CH2F</name>
  46205. <description>Channel 2 Flag</description>
  46206. <bitOffset>2</bitOffset>
  46207. <bitWidth>1</bitWidth>
  46208. <access>read-write</access>
  46209. <enumeratedValues>
  46210. <enumeratedValue>
  46211. <name>0</name>
  46212. <description>No channel event has occurred.</description>
  46213. <value>#0</value>
  46214. </enumeratedValue>
  46215. <enumeratedValue>
  46216. <name>1</name>
  46217. <description>A channel event has occurred.</description>
  46218. <value>#1</value>
  46219. </enumeratedValue>
  46220. </enumeratedValues>
  46221. </field>
  46222. <field>
  46223. <name>CH3F</name>
  46224. <description>Channel 3 Flag</description>
  46225. <bitOffset>3</bitOffset>
  46226. <bitWidth>1</bitWidth>
  46227. <access>read-write</access>
  46228. <enumeratedValues>
  46229. <enumeratedValue>
  46230. <name>0</name>
  46231. <description>No channel event has occurred.</description>
  46232. <value>#0</value>
  46233. </enumeratedValue>
  46234. <enumeratedValue>
  46235. <name>1</name>
  46236. <description>A channel event has occurred.</description>
  46237. <value>#1</value>
  46238. </enumeratedValue>
  46239. </enumeratedValues>
  46240. </field>
  46241. <field>
  46242. <name>CH4F</name>
  46243. <description>Channel 4 Flag</description>
  46244. <bitOffset>4</bitOffset>
  46245. <bitWidth>1</bitWidth>
  46246. <access>read-write</access>
  46247. <enumeratedValues>
  46248. <enumeratedValue>
  46249. <name>0</name>
  46250. <description>No channel event has occurred.</description>
  46251. <value>#0</value>
  46252. </enumeratedValue>
  46253. <enumeratedValue>
  46254. <name>1</name>
  46255. <description>A channel event has occurred.</description>
  46256. <value>#1</value>
  46257. </enumeratedValue>
  46258. </enumeratedValues>
  46259. </field>
  46260. <field>
  46261. <name>CH5F</name>
  46262. <description>Channel 5 Flag</description>
  46263. <bitOffset>5</bitOffset>
  46264. <bitWidth>1</bitWidth>
  46265. <access>read-write</access>
  46266. <enumeratedValues>
  46267. <enumeratedValue>
  46268. <name>0</name>
  46269. <description>No channel event has occurred.</description>
  46270. <value>#0</value>
  46271. </enumeratedValue>
  46272. <enumeratedValue>
  46273. <name>1</name>
  46274. <description>A channel event has occurred.</description>
  46275. <value>#1</value>
  46276. </enumeratedValue>
  46277. </enumeratedValues>
  46278. </field>
  46279. <field>
  46280. <name>CH6F</name>
  46281. <description>Channel 6 Flag</description>
  46282. <bitOffset>6</bitOffset>
  46283. <bitWidth>1</bitWidth>
  46284. <access>read-write</access>
  46285. <enumeratedValues>
  46286. <enumeratedValue>
  46287. <name>0</name>
  46288. <description>No channel event has occurred.</description>
  46289. <value>#0</value>
  46290. </enumeratedValue>
  46291. <enumeratedValue>
  46292. <name>1</name>
  46293. <description>A channel event has occurred.</description>
  46294. <value>#1</value>
  46295. </enumeratedValue>
  46296. </enumeratedValues>
  46297. </field>
  46298. <field>
  46299. <name>CH7F</name>
  46300. <description>Channel 7 Flag</description>
  46301. <bitOffset>7</bitOffset>
  46302. <bitWidth>1</bitWidth>
  46303. <access>read-write</access>
  46304. <enumeratedValues>
  46305. <enumeratedValue>
  46306. <name>0</name>
  46307. <description>No channel event has occurred.</description>
  46308. <value>#0</value>
  46309. </enumeratedValue>
  46310. <enumeratedValue>
  46311. <name>1</name>
  46312. <description>A channel event has occurred.</description>
  46313. <value>#1</value>
  46314. </enumeratedValue>
  46315. </enumeratedValues>
  46316. </field>
  46317. </fields>
  46318. </register>
  46319. <register>
  46320. <name>MODE</name>
  46321. <description>Features Mode Selection</description>
  46322. <addressOffset>0x54</addressOffset>
  46323. <size>32</size>
  46324. <access>read-write</access>
  46325. <resetValue>0x4</resetValue>
  46326. <resetMask>0xFFFFFFFF</resetMask>
  46327. <fields>
  46328. <field>
  46329. <name>FTMEN</name>
  46330. <description>FTM Enable</description>
  46331. <bitOffset>0</bitOffset>
  46332. <bitWidth>1</bitWidth>
  46333. <access>read-write</access>
  46334. <enumeratedValues>
  46335. <enumeratedValue>
  46336. <name>0</name>
  46337. <description>Only the TPM-compatible registers (first set of registers) can be used without any restriction. Do not use the FTM-specific registers.</description>
  46338. <value>#0</value>
  46339. </enumeratedValue>
  46340. <enumeratedValue>
  46341. <name>1</name>
  46342. <description>All registers including the FTM-specific registers (second set of registers) are available for use with no restrictions.</description>
  46343. <value>#1</value>
  46344. </enumeratedValue>
  46345. </enumeratedValues>
  46346. </field>
  46347. <field>
  46348. <name>INIT</name>
  46349. <description>Initialize The Channels Output</description>
  46350. <bitOffset>1</bitOffset>
  46351. <bitWidth>1</bitWidth>
  46352. <access>read-write</access>
  46353. </field>
  46354. <field>
  46355. <name>WPDIS</name>
  46356. <description>Write Protection Disable</description>
  46357. <bitOffset>2</bitOffset>
  46358. <bitWidth>1</bitWidth>
  46359. <access>read-write</access>
  46360. <enumeratedValues>
  46361. <enumeratedValue>
  46362. <name>0</name>
  46363. <description>Write protection is enabled.</description>
  46364. <value>#0</value>
  46365. </enumeratedValue>
  46366. <enumeratedValue>
  46367. <name>1</name>
  46368. <description>Write protection is disabled.</description>
  46369. <value>#1</value>
  46370. </enumeratedValue>
  46371. </enumeratedValues>
  46372. </field>
  46373. <field>
  46374. <name>PWMSYNC</name>
  46375. <description>PWM Synchronization Mode</description>
  46376. <bitOffset>3</bitOffset>
  46377. <bitWidth>1</bitWidth>
  46378. <access>read-write</access>
  46379. <enumeratedValues>
  46380. <enumeratedValue>
  46381. <name>0</name>
  46382. <description>No restrictions. Software and hardware triggers can be used by MOD, CnV, OUTMASK, and FTM counter synchronization.</description>
  46383. <value>#0</value>
  46384. </enumeratedValue>
  46385. <enumeratedValue>
  46386. <name>1</name>
  46387. <description>Software trigger can only be used by MOD and CnV synchronization, and hardware triggers can only be used by OUTMASK and FTM counter synchronization.</description>
  46388. <value>#1</value>
  46389. </enumeratedValue>
  46390. </enumeratedValues>
  46391. </field>
  46392. <field>
  46393. <name>CAPTEST</name>
  46394. <description>Capture Test Mode Enable</description>
  46395. <bitOffset>4</bitOffset>
  46396. <bitWidth>1</bitWidth>
  46397. <access>read-write</access>
  46398. <enumeratedValues>
  46399. <enumeratedValue>
  46400. <name>0</name>
  46401. <description>Capture test mode is disabled.</description>
  46402. <value>#0</value>
  46403. </enumeratedValue>
  46404. <enumeratedValue>
  46405. <name>1</name>
  46406. <description>Capture test mode is enabled.</description>
  46407. <value>#1</value>
  46408. </enumeratedValue>
  46409. </enumeratedValues>
  46410. </field>
  46411. <field>
  46412. <name>FAULTM</name>
  46413. <description>Fault Control Mode</description>
  46414. <bitOffset>5</bitOffset>
  46415. <bitWidth>2</bitWidth>
  46416. <access>read-write</access>
  46417. <enumeratedValues>
  46418. <enumeratedValue>
  46419. <name>00</name>
  46420. <description>Fault control is disabled for all channels.</description>
  46421. <value>#00</value>
  46422. </enumeratedValue>
  46423. <enumeratedValue>
  46424. <name>01</name>
  46425. <description>Fault control is enabled for even channels only (channels 0, 2, 4, and 6), and the selected mode is the manual fault clearing.</description>
  46426. <value>#01</value>
  46427. </enumeratedValue>
  46428. <enumeratedValue>
  46429. <name>10</name>
  46430. <description>Fault control is enabled for all channels, and the selected mode is the manual fault clearing.</description>
  46431. <value>#10</value>
  46432. </enumeratedValue>
  46433. <enumeratedValue>
  46434. <name>11</name>
  46435. <description>Fault control is enabled for all channels, and the selected mode is the automatic fault clearing.</description>
  46436. <value>#11</value>
  46437. </enumeratedValue>
  46438. </enumeratedValues>
  46439. </field>
  46440. <field>
  46441. <name>FAULTIE</name>
  46442. <description>Fault Interrupt Enable</description>
  46443. <bitOffset>7</bitOffset>
  46444. <bitWidth>1</bitWidth>
  46445. <access>read-write</access>
  46446. <enumeratedValues>
  46447. <enumeratedValue>
  46448. <name>0</name>
  46449. <description>Fault control interrupt is disabled.</description>
  46450. <value>#0</value>
  46451. </enumeratedValue>
  46452. <enumeratedValue>
  46453. <name>1</name>
  46454. <description>Fault control interrupt is enabled.</description>
  46455. <value>#1</value>
  46456. </enumeratedValue>
  46457. </enumeratedValues>
  46458. </field>
  46459. </fields>
  46460. </register>
  46461. <register>
  46462. <name>SYNC</name>
  46463. <description>Synchronization</description>
  46464. <addressOffset>0x58</addressOffset>
  46465. <size>32</size>
  46466. <access>read-write</access>
  46467. <resetValue>0</resetValue>
  46468. <resetMask>0xFFFFFFFF</resetMask>
  46469. <fields>
  46470. <field>
  46471. <name>CNTMIN</name>
  46472. <description>Minimum Loading Point Enable</description>
  46473. <bitOffset>0</bitOffset>
  46474. <bitWidth>1</bitWidth>
  46475. <access>read-write</access>
  46476. <enumeratedValues>
  46477. <enumeratedValue>
  46478. <name>0</name>
  46479. <description>The minimum loading point is disabled.</description>
  46480. <value>#0</value>
  46481. </enumeratedValue>
  46482. <enumeratedValue>
  46483. <name>1</name>
  46484. <description>The minimum loading point is enabled.</description>
  46485. <value>#1</value>
  46486. </enumeratedValue>
  46487. </enumeratedValues>
  46488. </field>
  46489. <field>
  46490. <name>CNTMAX</name>
  46491. <description>Maximum Loading Point Enable</description>
  46492. <bitOffset>1</bitOffset>
  46493. <bitWidth>1</bitWidth>
  46494. <access>read-write</access>
  46495. <enumeratedValues>
  46496. <enumeratedValue>
  46497. <name>0</name>
  46498. <description>The maximum loading point is disabled.</description>
  46499. <value>#0</value>
  46500. </enumeratedValue>
  46501. <enumeratedValue>
  46502. <name>1</name>
  46503. <description>The maximum loading point is enabled.</description>
  46504. <value>#1</value>
  46505. </enumeratedValue>
  46506. </enumeratedValues>
  46507. </field>
  46508. <field>
  46509. <name>REINIT</name>
  46510. <description>FTM Counter Reinitialization By Synchronization (FTM counter synchronization)</description>
  46511. <bitOffset>2</bitOffset>
  46512. <bitWidth>1</bitWidth>
  46513. <access>read-write</access>
  46514. <enumeratedValues>
  46515. <enumeratedValue>
  46516. <name>0</name>
  46517. <description>FTM counter continues to count normally.</description>
  46518. <value>#0</value>
  46519. </enumeratedValue>
  46520. <enumeratedValue>
  46521. <name>1</name>
  46522. <description>FTM counter is updated with its initial value when the selected trigger is detected.</description>
  46523. <value>#1</value>
  46524. </enumeratedValue>
  46525. </enumeratedValues>
  46526. </field>
  46527. <field>
  46528. <name>SYNCHOM</name>
  46529. <description>Output Mask Synchronization</description>
  46530. <bitOffset>3</bitOffset>
  46531. <bitWidth>1</bitWidth>
  46532. <access>read-write</access>
  46533. <enumeratedValues>
  46534. <enumeratedValue>
  46535. <name>0</name>
  46536. <description>OUTMASK register is updated with the value of its buffer in all rising edges of the system clock.</description>
  46537. <value>#0</value>
  46538. </enumeratedValue>
  46539. <enumeratedValue>
  46540. <name>1</name>
  46541. <description>OUTMASK register is updated with the value of its buffer only by the PWM synchronization.</description>
  46542. <value>#1</value>
  46543. </enumeratedValue>
  46544. </enumeratedValues>
  46545. </field>
  46546. <field>
  46547. <name>TRIG0</name>
  46548. <description>PWM Synchronization Hardware Trigger 0</description>
  46549. <bitOffset>4</bitOffset>
  46550. <bitWidth>1</bitWidth>
  46551. <access>read-write</access>
  46552. <enumeratedValues>
  46553. <enumeratedValue>
  46554. <name>0</name>
  46555. <description>Trigger is disabled.</description>
  46556. <value>#0</value>
  46557. </enumeratedValue>
  46558. <enumeratedValue>
  46559. <name>1</name>
  46560. <description>Trigger is enabled.</description>
  46561. <value>#1</value>
  46562. </enumeratedValue>
  46563. </enumeratedValues>
  46564. </field>
  46565. <field>
  46566. <name>TRIG1</name>
  46567. <description>PWM Synchronization Hardware Trigger 1</description>
  46568. <bitOffset>5</bitOffset>
  46569. <bitWidth>1</bitWidth>
  46570. <access>read-write</access>
  46571. <enumeratedValues>
  46572. <enumeratedValue>
  46573. <name>0</name>
  46574. <description>Trigger is disabled.</description>
  46575. <value>#0</value>
  46576. </enumeratedValue>
  46577. <enumeratedValue>
  46578. <name>1</name>
  46579. <description>Trigger is enabled.</description>
  46580. <value>#1</value>
  46581. </enumeratedValue>
  46582. </enumeratedValues>
  46583. </field>
  46584. <field>
  46585. <name>TRIG2</name>
  46586. <description>PWM Synchronization Hardware Trigger 2</description>
  46587. <bitOffset>6</bitOffset>
  46588. <bitWidth>1</bitWidth>
  46589. <access>read-write</access>
  46590. <enumeratedValues>
  46591. <enumeratedValue>
  46592. <name>0</name>
  46593. <description>Trigger is disabled.</description>
  46594. <value>#0</value>
  46595. </enumeratedValue>
  46596. <enumeratedValue>
  46597. <name>1</name>
  46598. <description>Trigger is enabled.</description>
  46599. <value>#1</value>
  46600. </enumeratedValue>
  46601. </enumeratedValues>
  46602. </field>
  46603. <field>
  46604. <name>SWSYNC</name>
  46605. <description>PWM Synchronization Software Trigger</description>
  46606. <bitOffset>7</bitOffset>
  46607. <bitWidth>1</bitWidth>
  46608. <access>read-write</access>
  46609. <enumeratedValues>
  46610. <enumeratedValue>
  46611. <name>0</name>
  46612. <description>Software trigger is not selected.</description>
  46613. <value>#0</value>
  46614. </enumeratedValue>
  46615. <enumeratedValue>
  46616. <name>1</name>
  46617. <description>Software trigger is selected.</description>
  46618. <value>#1</value>
  46619. </enumeratedValue>
  46620. </enumeratedValues>
  46621. </field>
  46622. </fields>
  46623. </register>
  46624. <register>
  46625. <name>OUTINIT</name>
  46626. <description>Initial State For Channels Output</description>
  46627. <addressOffset>0x5C</addressOffset>
  46628. <size>32</size>
  46629. <access>read-write</access>
  46630. <resetValue>0</resetValue>
  46631. <resetMask>0xFFFFFFFF</resetMask>
  46632. <fields>
  46633. <field>
  46634. <name>CH0OI</name>
  46635. <description>Channel 0 Output Initialization Value</description>
  46636. <bitOffset>0</bitOffset>
  46637. <bitWidth>1</bitWidth>
  46638. <access>read-write</access>
  46639. <enumeratedValues>
  46640. <enumeratedValue>
  46641. <name>0</name>
  46642. <description>The initialization value is 0.</description>
  46643. <value>#0</value>
  46644. </enumeratedValue>
  46645. <enumeratedValue>
  46646. <name>1</name>
  46647. <description>The initialization value is 1.</description>
  46648. <value>#1</value>
  46649. </enumeratedValue>
  46650. </enumeratedValues>
  46651. </field>
  46652. <field>
  46653. <name>CH1OI</name>
  46654. <description>Channel 1 Output Initialization Value</description>
  46655. <bitOffset>1</bitOffset>
  46656. <bitWidth>1</bitWidth>
  46657. <access>read-write</access>
  46658. <enumeratedValues>
  46659. <enumeratedValue>
  46660. <name>0</name>
  46661. <description>The initialization value is 0.</description>
  46662. <value>#0</value>
  46663. </enumeratedValue>
  46664. <enumeratedValue>
  46665. <name>1</name>
  46666. <description>The initialization value is 1.</description>
  46667. <value>#1</value>
  46668. </enumeratedValue>
  46669. </enumeratedValues>
  46670. </field>
  46671. <field>
  46672. <name>CH2OI</name>
  46673. <description>Channel 2 Output Initialization Value</description>
  46674. <bitOffset>2</bitOffset>
  46675. <bitWidth>1</bitWidth>
  46676. <access>read-write</access>
  46677. <enumeratedValues>
  46678. <enumeratedValue>
  46679. <name>0</name>
  46680. <description>The initialization value is 0.</description>
  46681. <value>#0</value>
  46682. </enumeratedValue>
  46683. <enumeratedValue>
  46684. <name>1</name>
  46685. <description>The initialization value is 1.</description>
  46686. <value>#1</value>
  46687. </enumeratedValue>
  46688. </enumeratedValues>
  46689. </field>
  46690. <field>
  46691. <name>CH3OI</name>
  46692. <description>Channel 3 Output Initialization Value</description>
  46693. <bitOffset>3</bitOffset>
  46694. <bitWidth>1</bitWidth>
  46695. <access>read-write</access>
  46696. <enumeratedValues>
  46697. <enumeratedValue>
  46698. <name>0</name>
  46699. <description>The initialization value is 0.</description>
  46700. <value>#0</value>
  46701. </enumeratedValue>
  46702. <enumeratedValue>
  46703. <name>1</name>
  46704. <description>The initialization value is 1.</description>
  46705. <value>#1</value>
  46706. </enumeratedValue>
  46707. </enumeratedValues>
  46708. </field>
  46709. <field>
  46710. <name>CH4OI</name>
  46711. <description>Channel 4 Output Initialization Value</description>
  46712. <bitOffset>4</bitOffset>
  46713. <bitWidth>1</bitWidth>
  46714. <access>read-write</access>
  46715. <enumeratedValues>
  46716. <enumeratedValue>
  46717. <name>0</name>
  46718. <description>The initialization value is 0.</description>
  46719. <value>#0</value>
  46720. </enumeratedValue>
  46721. <enumeratedValue>
  46722. <name>1</name>
  46723. <description>The initialization value is 1.</description>
  46724. <value>#1</value>
  46725. </enumeratedValue>
  46726. </enumeratedValues>
  46727. </field>
  46728. <field>
  46729. <name>CH5OI</name>
  46730. <description>Channel 5 Output Initialization Value</description>
  46731. <bitOffset>5</bitOffset>
  46732. <bitWidth>1</bitWidth>
  46733. <access>read-write</access>
  46734. <enumeratedValues>
  46735. <enumeratedValue>
  46736. <name>0</name>
  46737. <description>The initialization value is 0.</description>
  46738. <value>#0</value>
  46739. </enumeratedValue>
  46740. <enumeratedValue>
  46741. <name>1</name>
  46742. <description>The initialization value is 1.</description>
  46743. <value>#1</value>
  46744. </enumeratedValue>
  46745. </enumeratedValues>
  46746. </field>
  46747. <field>
  46748. <name>CH6OI</name>
  46749. <description>Channel 6 Output Initialization Value</description>
  46750. <bitOffset>6</bitOffset>
  46751. <bitWidth>1</bitWidth>
  46752. <access>read-write</access>
  46753. <enumeratedValues>
  46754. <enumeratedValue>
  46755. <name>0</name>
  46756. <description>The initialization value is 0.</description>
  46757. <value>#0</value>
  46758. </enumeratedValue>
  46759. <enumeratedValue>
  46760. <name>1</name>
  46761. <description>The initialization value is 1.</description>
  46762. <value>#1</value>
  46763. </enumeratedValue>
  46764. </enumeratedValues>
  46765. </field>
  46766. <field>
  46767. <name>CH7OI</name>
  46768. <description>Channel 7 Output Initialization Value</description>
  46769. <bitOffset>7</bitOffset>
  46770. <bitWidth>1</bitWidth>
  46771. <access>read-write</access>
  46772. <enumeratedValues>
  46773. <enumeratedValue>
  46774. <name>0</name>
  46775. <description>The initialization value is 0.</description>
  46776. <value>#0</value>
  46777. </enumeratedValue>
  46778. <enumeratedValue>
  46779. <name>1</name>
  46780. <description>The initialization value is 1.</description>
  46781. <value>#1</value>
  46782. </enumeratedValue>
  46783. </enumeratedValues>
  46784. </field>
  46785. </fields>
  46786. </register>
  46787. <register>
  46788. <name>OUTMASK</name>
  46789. <description>Output Mask</description>
  46790. <addressOffset>0x60</addressOffset>
  46791. <size>32</size>
  46792. <access>read-write</access>
  46793. <resetValue>0</resetValue>
  46794. <resetMask>0xFFFFFFFF</resetMask>
  46795. <fields>
  46796. <field>
  46797. <name>CH0OM</name>
  46798. <description>Channel 0 Output Mask</description>
  46799. <bitOffset>0</bitOffset>
  46800. <bitWidth>1</bitWidth>
  46801. <access>read-write</access>
  46802. <enumeratedValues>
  46803. <enumeratedValue>
  46804. <name>0</name>
  46805. <description>Channel output is not masked. It continues to operate normally.</description>
  46806. <value>#0</value>
  46807. </enumeratedValue>
  46808. <enumeratedValue>
  46809. <name>1</name>
  46810. <description>Channel output is masked. It is forced to its inactive state.</description>
  46811. <value>#1</value>
  46812. </enumeratedValue>
  46813. </enumeratedValues>
  46814. </field>
  46815. <field>
  46816. <name>CH1OM</name>
  46817. <description>Channel 1 Output Mask</description>
  46818. <bitOffset>1</bitOffset>
  46819. <bitWidth>1</bitWidth>
  46820. <access>read-write</access>
  46821. <enumeratedValues>
  46822. <enumeratedValue>
  46823. <name>0</name>
  46824. <description>Channel output is not masked. It continues to operate normally.</description>
  46825. <value>#0</value>
  46826. </enumeratedValue>
  46827. <enumeratedValue>
  46828. <name>1</name>
  46829. <description>Channel output is masked. It is forced to its inactive state.</description>
  46830. <value>#1</value>
  46831. </enumeratedValue>
  46832. </enumeratedValues>
  46833. </field>
  46834. <field>
  46835. <name>CH2OM</name>
  46836. <description>Channel 2 Output Mask</description>
  46837. <bitOffset>2</bitOffset>
  46838. <bitWidth>1</bitWidth>
  46839. <access>read-write</access>
  46840. <enumeratedValues>
  46841. <enumeratedValue>
  46842. <name>0</name>
  46843. <description>Channel output is not masked. It continues to operate normally.</description>
  46844. <value>#0</value>
  46845. </enumeratedValue>
  46846. <enumeratedValue>
  46847. <name>1</name>
  46848. <description>Channel output is masked. It is forced to its inactive state.</description>
  46849. <value>#1</value>
  46850. </enumeratedValue>
  46851. </enumeratedValues>
  46852. </field>
  46853. <field>
  46854. <name>CH3OM</name>
  46855. <description>Channel 3 Output Mask</description>
  46856. <bitOffset>3</bitOffset>
  46857. <bitWidth>1</bitWidth>
  46858. <access>read-write</access>
  46859. <enumeratedValues>
  46860. <enumeratedValue>
  46861. <name>0</name>
  46862. <description>Channel output is not masked. It continues to operate normally.</description>
  46863. <value>#0</value>
  46864. </enumeratedValue>
  46865. <enumeratedValue>
  46866. <name>1</name>
  46867. <description>Channel output is masked. It is forced to its inactive state.</description>
  46868. <value>#1</value>
  46869. </enumeratedValue>
  46870. </enumeratedValues>
  46871. </field>
  46872. <field>
  46873. <name>CH4OM</name>
  46874. <description>Channel 4 Output Mask</description>
  46875. <bitOffset>4</bitOffset>
  46876. <bitWidth>1</bitWidth>
  46877. <access>read-write</access>
  46878. <enumeratedValues>
  46879. <enumeratedValue>
  46880. <name>0</name>
  46881. <description>Channel output is not masked. It continues to operate normally.</description>
  46882. <value>#0</value>
  46883. </enumeratedValue>
  46884. <enumeratedValue>
  46885. <name>1</name>
  46886. <description>Channel output is masked. It is forced to its inactive state.</description>
  46887. <value>#1</value>
  46888. </enumeratedValue>
  46889. </enumeratedValues>
  46890. </field>
  46891. <field>
  46892. <name>CH5OM</name>
  46893. <description>Channel 5 Output Mask</description>
  46894. <bitOffset>5</bitOffset>
  46895. <bitWidth>1</bitWidth>
  46896. <access>read-write</access>
  46897. <enumeratedValues>
  46898. <enumeratedValue>
  46899. <name>0</name>
  46900. <description>Channel output is not masked. It continues to operate normally.</description>
  46901. <value>#0</value>
  46902. </enumeratedValue>
  46903. <enumeratedValue>
  46904. <name>1</name>
  46905. <description>Channel output is masked. It is forced to its inactive state.</description>
  46906. <value>#1</value>
  46907. </enumeratedValue>
  46908. </enumeratedValues>
  46909. </field>
  46910. <field>
  46911. <name>CH6OM</name>
  46912. <description>Channel 6 Output Mask</description>
  46913. <bitOffset>6</bitOffset>
  46914. <bitWidth>1</bitWidth>
  46915. <access>read-write</access>
  46916. <enumeratedValues>
  46917. <enumeratedValue>
  46918. <name>0</name>
  46919. <description>Channel output is not masked. It continues to operate normally.</description>
  46920. <value>#0</value>
  46921. </enumeratedValue>
  46922. <enumeratedValue>
  46923. <name>1</name>
  46924. <description>Channel output is masked. It is forced to its inactive state.</description>
  46925. <value>#1</value>
  46926. </enumeratedValue>
  46927. </enumeratedValues>
  46928. </field>
  46929. <field>
  46930. <name>CH7OM</name>
  46931. <description>Channel 7 Output Mask</description>
  46932. <bitOffset>7</bitOffset>
  46933. <bitWidth>1</bitWidth>
  46934. <access>read-write</access>
  46935. <enumeratedValues>
  46936. <enumeratedValue>
  46937. <name>0</name>
  46938. <description>Channel output is not masked. It continues to operate normally.</description>
  46939. <value>#0</value>
  46940. </enumeratedValue>
  46941. <enumeratedValue>
  46942. <name>1</name>
  46943. <description>Channel output is masked. It is forced to its inactive state.</description>
  46944. <value>#1</value>
  46945. </enumeratedValue>
  46946. </enumeratedValues>
  46947. </field>
  46948. </fields>
  46949. </register>
  46950. <register>
  46951. <name>COMBINE</name>
  46952. <description>Function For Linked Channels</description>
  46953. <addressOffset>0x64</addressOffset>
  46954. <size>32</size>
  46955. <access>read-write</access>
  46956. <resetValue>0</resetValue>
  46957. <resetMask>0xFFFFFFFF</resetMask>
  46958. <fields>
  46959. <field>
  46960. <name>COMBINE0</name>
  46961. <description>Combine Channels For n = 0</description>
  46962. <bitOffset>0</bitOffset>
  46963. <bitWidth>1</bitWidth>
  46964. <access>read-write</access>
  46965. <enumeratedValues>
  46966. <enumeratedValue>
  46967. <name>0</name>
  46968. <description>Channels (n) and (n+1) are independent.</description>
  46969. <value>#0</value>
  46970. </enumeratedValue>
  46971. <enumeratedValue>
  46972. <name>1</name>
  46973. <description>Channels (n) and (n+1) are combined.</description>
  46974. <value>#1</value>
  46975. </enumeratedValue>
  46976. </enumeratedValues>
  46977. </field>
  46978. <field>
  46979. <name>COMP0</name>
  46980. <description>Complement Of Channel (n) For n = 0</description>
  46981. <bitOffset>1</bitOffset>
  46982. <bitWidth>1</bitWidth>
  46983. <access>read-write</access>
  46984. <enumeratedValues>
  46985. <enumeratedValue>
  46986. <name>0</name>
  46987. <description>The channel (n+1) output is the same as the channel (n) output.</description>
  46988. <value>#0</value>
  46989. </enumeratedValue>
  46990. <enumeratedValue>
  46991. <name>1</name>
  46992. <description>The channel (n+1) output is the complement of the channel (n) output.</description>
  46993. <value>#1</value>
  46994. </enumeratedValue>
  46995. </enumeratedValues>
  46996. </field>
  46997. <field>
  46998. <name>DECAPEN0</name>
  46999. <description>Dual Edge Capture Mode Enable For n = 0</description>
  47000. <bitOffset>2</bitOffset>
  47001. <bitWidth>1</bitWidth>
  47002. <access>read-write</access>
  47003. <enumeratedValues>
  47004. <enumeratedValue>
  47005. <name>0</name>
  47006. <description>The Dual Edge Capture mode in this pair of channels is disabled.</description>
  47007. <value>#0</value>
  47008. </enumeratedValue>
  47009. <enumeratedValue>
  47010. <name>1</name>
  47011. <description>The Dual Edge Capture mode in this pair of channels is enabled.</description>
  47012. <value>#1</value>
  47013. </enumeratedValue>
  47014. </enumeratedValues>
  47015. </field>
  47016. <field>
  47017. <name>DECAP0</name>
  47018. <description>Dual Edge Capture Mode Captures For n = 0</description>
  47019. <bitOffset>3</bitOffset>
  47020. <bitWidth>1</bitWidth>
  47021. <access>read-write</access>
  47022. <enumeratedValues>
  47023. <enumeratedValue>
  47024. <name>0</name>
  47025. <description>The dual edge captures are inactive.</description>
  47026. <value>#0</value>
  47027. </enumeratedValue>
  47028. <enumeratedValue>
  47029. <name>1</name>
  47030. <description>The dual edge captures are active.</description>
  47031. <value>#1</value>
  47032. </enumeratedValue>
  47033. </enumeratedValues>
  47034. </field>
  47035. <field>
  47036. <name>DTEN0</name>
  47037. <description>Deadtime Enable For n = 0</description>
  47038. <bitOffset>4</bitOffset>
  47039. <bitWidth>1</bitWidth>
  47040. <access>read-write</access>
  47041. <enumeratedValues>
  47042. <enumeratedValue>
  47043. <name>0</name>
  47044. <description>The deadtime insertion in this pair of channels is disabled.</description>
  47045. <value>#0</value>
  47046. </enumeratedValue>
  47047. <enumeratedValue>
  47048. <name>1</name>
  47049. <description>The deadtime insertion in this pair of channels is enabled.</description>
  47050. <value>#1</value>
  47051. </enumeratedValue>
  47052. </enumeratedValues>
  47053. </field>
  47054. <field>
  47055. <name>SYNCEN0</name>
  47056. <description>Synchronization Enable For n = 0</description>
  47057. <bitOffset>5</bitOffset>
  47058. <bitWidth>1</bitWidth>
  47059. <access>read-write</access>
  47060. <enumeratedValues>
  47061. <enumeratedValue>
  47062. <name>0</name>
  47063. <description>The PWM synchronization in this pair of channels is disabled.</description>
  47064. <value>#0</value>
  47065. </enumeratedValue>
  47066. <enumeratedValue>
  47067. <name>1</name>
  47068. <description>The PWM synchronization in this pair of channels is enabled.</description>
  47069. <value>#1</value>
  47070. </enumeratedValue>
  47071. </enumeratedValues>
  47072. </field>
  47073. <field>
  47074. <name>FAULTEN0</name>
  47075. <description>Fault Control Enable For n = 0</description>
  47076. <bitOffset>6</bitOffset>
  47077. <bitWidth>1</bitWidth>
  47078. <access>read-write</access>
  47079. <enumeratedValues>
  47080. <enumeratedValue>
  47081. <name>0</name>
  47082. <description>The fault control in this pair of channels is disabled.</description>
  47083. <value>#0</value>
  47084. </enumeratedValue>
  47085. <enumeratedValue>
  47086. <name>1</name>
  47087. <description>The fault control in this pair of channels is enabled.</description>
  47088. <value>#1</value>
  47089. </enumeratedValue>
  47090. </enumeratedValues>
  47091. </field>
  47092. <field>
  47093. <name>COMBINE1</name>
  47094. <description>Combine Channels For n = 2</description>
  47095. <bitOffset>8</bitOffset>
  47096. <bitWidth>1</bitWidth>
  47097. <access>read-write</access>
  47098. <enumeratedValues>
  47099. <enumeratedValue>
  47100. <name>0</name>
  47101. <description>Channels (n) and (n+1) are independent.</description>
  47102. <value>#0</value>
  47103. </enumeratedValue>
  47104. <enumeratedValue>
  47105. <name>1</name>
  47106. <description>Channels (n) and (n+1) are combined.</description>
  47107. <value>#1</value>
  47108. </enumeratedValue>
  47109. </enumeratedValues>
  47110. </field>
  47111. <field>
  47112. <name>COMP1</name>
  47113. <description>Complement Of Channel (n) For n = 2</description>
  47114. <bitOffset>9</bitOffset>
  47115. <bitWidth>1</bitWidth>
  47116. <access>read-write</access>
  47117. <enumeratedValues>
  47118. <enumeratedValue>
  47119. <name>0</name>
  47120. <description>The channel (n+1) output is the same as the channel (n) output.</description>
  47121. <value>#0</value>
  47122. </enumeratedValue>
  47123. <enumeratedValue>
  47124. <name>1</name>
  47125. <description>The channel (n+1) output is the complement of the channel (n) output.</description>
  47126. <value>#1</value>
  47127. </enumeratedValue>
  47128. </enumeratedValues>
  47129. </field>
  47130. <field>
  47131. <name>DECAPEN1</name>
  47132. <description>Dual Edge Capture Mode Enable For n = 2</description>
  47133. <bitOffset>10</bitOffset>
  47134. <bitWidth>1</bitWidth>
  47135. <access>read-write</access>
  47136. <enumeratedValues>
  47137. <enumeratedValue>
  47138. <name>0</name>
  47139. <description>The Dual Edge Capture mode in this pair of channels is disabled.</description>
  47140. <value>#0</value>
  47141. </enumeratedValue>
  47142. <enumeratedValue>
  47143. <name>1</name>
  47144. <description>The Dual Edge Capture mode in this pair of channels is enabled.</description>
  47145. <value>#1</value>
  47146. </enumeratedValue>
  47147. </enumeratedValues>
  47148. </field>
  47149. <field>
  47150. <name>DECAP1</name>
  47151. <description>Dual Edge Capture Mode Captures For n = 2</description>
  47152. <bitOffset>11</bitOffset>
  47153. <bitWidth>1</bitWidth>
  47154. <access>read-write</access>
  47155. <enumeratedValues>
  47156. <enumeratedValue>
  47157. <name>0</name>
  47158. <description>The dual edge captures are inactive.</description>
  47159. <value>#0</value>
  47160. </enumeratedValue>
  47161. <enumeratedValue>
  47162. <name>1</name>
  47163. <description>The dual edge captures are active.</description>
  47164. <value>#1</value>
  47165. </enumeratedValue>
  47166. </enumeratedValues>
  47167. </field>
  47168. <field>
  47169. <name>DTEN1</name>
  47170. <description>Deadtime Enable For n = 2</description>
  47171. <bitOffset>12</bitOffset>
  47172. <bitWidth>1</bitWidth>
  47173. <access>read-write</access>
  47174. <enumeratedValues>
  47175. <enumeratedValue>
  47176. <name>0</name>
  47177. <description>The deadtime insertion in this pair of channels is disabled.</description>
  47178. <value>#0</value>
  47179. </enumeratedValue>
  47180. <enumeratedValue>
  47181. <name>1</name>
  47182. <description>The deadtime insertion in this pair of channels is enabled.</description>
  47183. <value>#1</value>
  47184. </enumeratedValue>
  47185. </enumeratedValues>
  47186. </field>
  47187. <field>
  47188. <name>SYNCEN1</name>
  47189. <description>Synchronization Enable For n = 2</description>
  47190. <bitOffset>13</bitOffset>
  47191. <bitWidth>1</bitWidth>
  47192. <access>read-write</access>
  47193. <enumeratedValues>
  47194. <enumeratedValue>
  47195. <name>0</name>
  47196. <description>The PWM synchronization in this pair of channels is disabled.</description>
  47197. <value>#0</value>
  47198. </enumeratedValue>
  47199. <enumeratedValue>
  47200. <name>1</name>
  47201. <description>The PWM synchronization in this pair of channels is enabled.</description>
  47202. <value>#1</value>
  47203. </enumeratedValue>
  47204. </enumeratedValues>
  47205. </field>
  47206. <field>
  47207. <name>FAULTEN1</name>
  47208. <description>Fault Control Enable For n = 2</description>
  47209. <bitOffset>14</bitOffset>
  47210. <bitWidth>1</bitWidth>
  47211. <access>read-write</access>
  47212. <enumeratedValues>
  47213. <enumeratedValue>
  47214. <name>0</name>
  47215. <description>The fault control in this pair of channels is disabled.</description>
  47216. <value>#0</value>
  47217. </enumeratedValue>
  47218. <enumeratedValue>
  47219. <name>1</name>
  47220. <description>The fault control in this pair of channels is enabled.</description>
  47221. <value>#1</value>
  47222. </enumeratedValue>
  47223. </enumeratedValues>
  47224. </field>
  47225. <field>
  47226. <name>COMBINE2</name>
  47227. <description>Combine Channels For n = 4</description>
  47228. <bitOffset>16</bitOffset>
  47229. <bitWidth>1</bitWidth>
  47230. <access>read-write</access>
  47231. <enumeratedValues>
  47232. <enumeratedValue>
  47233. <name>0</name>
  47234. <description>Channels (n) and (n+1) are independent.</description>
  47235. <value>#0</value>
  47236. </enumeratedValue>
  47237. <enumeratedValue>
  47238. <name>1</name>
  47239. <description>Channels (n) and (n+1) are combined.</description>
  47240. <value>#1</value>
  47241. </enumeratedValue>
  47242. </enumeratedValues>
  47243. </field>
  47244. <field>
  47245. <name>COMP2</name>
  47246. <description>Complement Of Channel (n) For n = 4</description>
  47247. <bitOffset>17</bitOffset>
  47248. <bitWidth>1</bitWidth>
  47249. <access>read-write</access>
  47250. <enumeratedValues>
  47251. <enumeratedValue>
  47252. <name>0</name>
  47253. <description>The channel (n+1) output is the same as the channel (n) output.</description>
  47254. <value>#0</value>
  47255. </enumeratedValue>
  47256. <enumeratedValue>
  47257. <name>1</name>
  47258. <description>The channel (n+1) output is the complement of the channel (n) output.</description>
  47259. <value>#1</value>
  47260. </enumeratedValue>
  47261. </enumeratedValues>
  47262. </field>
  47263. <field>
  47264. <name>DECAPEN2</name>
  47265. <description>Dual Edge Capture Mode Enable For n = 4</description>
  47266. <bitOffset>18</bitOffset>
  47267. <bitWidth>1</bitWidth>
  47268. <access>read-write</access>
  47269. <enumeratedValues>
  47270. <enumeratedValue>
  47271. <name>0</name>
  47272. <description>The Dual Edge Capture mode in this pair of channels is disabled.</description>
  47273. <value>#0</value>
  47274. </enumeratedValue>
  47275. <enumeratedValue>
  47276. <name>1</name>
  47277. <description>The Dual Edge Capture mode in this pair of channels is enabled.</description>
  47278. <value>#1</value>
  47279. </enumeratedValue>
  47280. </enumeratedValues>
  47281. </field>
  47282. <field>
  47283. <name>DECAP2</name>
  47284. <description>Dual Edge Capture Mode Captures For n = 4</description>
  47285. <bitOffset>19</bitOffset>
  47286. <bitWidth>1</bitWidth>
  47287. <access>read-write</access>
  47288. <enumeratedValues>
  47289. <enumeratedValue>
  47290. <name>0</name>
  47291. <description>The dual edge captures are inactive.</description>
  47292. <value>#0</value>
  47293. </enumeratedValue>
  47294. <enumeratedValue>
  47295. <name>1</name>
  47296. <description>The dual edge captures are active.</description>
  47297. <value>#1</value>
  47298. </enumeratedValue>
  47299. </enumeratedValues>
  47300. </field>
  47301. <field>
  47302. <name>DTEN2</name>
  47303. <description>Deadtime Enable For n = 4</description>
  47304. <bitOffset>20</bitOffset>
  47305. <bitWidth>1</bitWidth>
  47306. <access>read-write</access>
  47307. <enumeratedValues>
  47308. <enumeratedValue>
  47309. <name>0</name>
  47310. <description>The deadtime insertion in this pair of channels is disabled.</description>
  47311. <value>#0</value>
  47312. </enumeratedValue>
  47313. <enumeratedValue>
  47314. <name>1</name>
  47315. <description>The deadtime insertion in this pair of channels is enabled.</description>
  47316. <value>#1</value>
  47317. </enumeratedValue>
  47318. </enumeratedValues>
  47319. </field>
  47320. <field>
  47321. <name>SYNCEN2</name>
  47322. <description>Synchronization Enable For n = 4</description>
  47323. <bitOffset>21</bitOffset>
  47324. <bitWidth>1</bitWidth>
  47325. <access>read-write</access>
  47326. <enumeratedValues>
  47327. <enumeratedValue>
  47328. <name>0</name>
  47329. <description>The PWM synchronization in this pair of channels is disabled.</description>
  47330. <value>#0</value>
  47331. </enumeratedValue>
  47332. <enumeratedValue>
  47333. <name>1</name>
  47334. <description>The PWM synchronization in this pair of channels is enabled.</description>
  47335. <value>#1</value>
  47336. </enumeratedValue>
  47337. </enumeratedValues>
  47338. </field>
  47339. <field>
  47340. <name>FAULTEN2</name>
  47341. <description>Fault Control Enable For n = 4</description>
  47342. <bitOffset>22</bitOffset>
  47343. <bitWidth>1</bitWidth>
  47344. <access>read-write</access>
  47345. <enumeratedValues>
  47346. <enumeratedValue>
  47347. <name>0</name>
  47348. <description>The fault control in this pair of channels is disabled.</description>
  47349. <value>#0</value>
  47350. </enumeratedValue>
  47351. <enumeratedValue>
  47352. <name>1</name>
  47353. <description>The fault control in this pair of channels is enabled.</description>
  47354. <value>#1</value>
  47355. </enumeratedValue>
  47356. </enumeratedValues>
  47357. </field>
  47358. <field>
  47359. <name>COMBINE3</name>
  47360. <description>Combine Channels For n = 6</description>
  47361. <bitOffset>24</bitOffset>
  47362. <bitWidth>1</bitWidth>
  47363. <access>read-write</access>
  47364. <enumeratedValues>
  47365. <enumeratedValue>
  47366. <name>0</name>
  47367. <description>Channels (n) and (n+1) are independent.</description>
  47368. <value>#0</value>
  47369. </enumeratedValue>
  47370. <enumeratedValue>
  47371. <name>1</name>
  47372. <description>Channels (n) and (n+1) are combined.</description>
  47373. <value>#1</value>
  47374. </enumeratedValue>
  47375. </enumeratedValues>
  47376. </field>
  47377. <field>
  47378. <name>COMP3</name>
  47379. <description>Complement Of Channel (n) for n = 6</description>
  47380. <bitOffset>25</bitOffset>
  47381. <bitWidth>1</bitWidth>
  47382. <access>read-write</access>
  47383. <enumeratedValues>
  47384. <enumeratedValue>
  47385. <name>0</name>
  47386. <description>The channel (n+1) output is the same as the channel (n) output.</description>
  47387. <value>#0</value>
  47388. </enumeratedValue>
  47389. <enumeratedValue>
  47390. <name>1</name>
  47391. <description>The channel (n+1) output is the complement of the channel (n) output.</description>
  47392. <value>#1</value>
  47393. </enumeratedValue>
  47394. </enumeratedValues>
  47395. </field>
  47396. <field>
  47397. <name>DECAPEN3</name>
  47398. <description>Dual Edge Capture Mode Enable For n = 6</description>
  47399. <bitOffset>26</bitOffset>
  47400. <bitWidth>1</bitWidth>
  47401. <access>read-write</access>
  47402. <enumeratedValues>
  47403. <enumeratedValue>
  47404. <name>0</name>
  47405. <description>The Dual Edge Capture mode in this pair of channels is disabled.</description>
  47406. <value>#0</value>
  47407. </enumeratedValue>
  47408. <enumeratedValue>
  47409. <name>1</name>
  47410. <description>The Dual Edge Capture mode in this pair of channels is enabled.</description>
  47411. <value>#1</value>
  47412. </enumeratedValue>
  47413. </enumeratedValues>
  47414. </field>
  47415. <field>
  47416. <name>DECAP3</name>
  47417. <description>Dual Edge Capture Mode Captures For n = 6</description>
  47418. <bitOffset>27</bitOffset>
  47419. <bitWidth>1</bitWidth>
  47420. <access>read-write</access>
  47421. <enumeratedValues>
  47422. <enumeratedValue>
  47423. <name>0</name>
  47424. <description>The dual edge captures are inactive.</description>
  47425. <value>#0</value>
  47426. </enumeratedValue>
  47427. <enumeratedValue>
  47428. <name>1</name>
  47429. <description>The dual edge captures are active.</description>
  47430. <value>#1</value>
  47431. </enumeratedValue>
  47432. </enumeratedValues>
  47433. </field>
  47434. <field>
  47435. <name>DTEN3</name>
  47436. <description>Deadtime Enable For n = 6</description>
  47437. <bitOffset>28</bitOffset>
  47438. <bitWidth>1</bitWidth>
  47439. <access>read-write</access>
  47440. <enumeratedValues>
  47441. <enumeratedValue>
  47442. <name>0</name>
  47443. <description>The deadtime insertion in this pair of channels is disabled.</description>
  47444. <value>#0</value>
  47445. </enumeratedValue>
  47446. <enumeratedValue>
  47447. <name>1</name>
  47448. <description>The deadtime insertion in this pair of channels is enabled.</description>
  47449. <value>#1</value>
  47450. </enumeratedValue>
  47451. </enumeratedValues>
  47452. </field>
  47453. <field>
  47454. <name>SYNCEN3</name>
  47455. <description>Synchronization Enable For n = 6</description>
  47456. <bitOffset>29</bitOffset>
  47457. <bitWidth>1</bitWidth>
  47458. <access>read-write</access>
  47459. <enumeratedValues>
  47460. <enumeratedValue>
  47461. <name>0</name>
  47462. <description>The PWM synchronization in this pair of channels is disabled.</description>
  47463. <value>#0</value>
  47464. </enumeratedValue>
  47465. <enumeratedValue>
  47466. <name>1</name>
  47467. <description>The PWM synchronization in this pair of channels is enabled.</description>
  47468. <value>#1</value>
  47469. </enumeratedValue>
  47470. </enumeratedValues>
  47471. </field>
  47472. <field>
  47473. <name>FAULTEN3</name>
  47474. <description>Fault Control Enable For n = 6</description>
  47475. <bitOffset>30</bitOffset>
  47476. <bitWidth>1</bitWidth>
  47477. <access>read-write</access>
  47478. <enumeratedValues>
  47479. <enumeratedValue>
  47480. <name>0</name>
  47481. <description>The fault control in this pair of channels is disabled.</description>
  47482. <value>#0</value>
  47483. </enumeratedValue>
  47484. <enumeratedValue>
  47485. <name>1</name>
  47486. <description>The fault control in this pair of channels is enabled.</description>
  47487. <value>#1</value>
  47488. </enumeratedValue>
  47489. </enumeratedValues>
  47490. </field>
  47491. </fields>
  47492. </register>
  47493. <register>
  47494. <name>DEADTIME</name>
  47495. <description>Deadtime Insertion Control</description>
  47496. <addressOffset>0x68</addressOffset>
  47497. <size>32</size>
  47498. <access>read-write</access>
  47499. <resetValue>0</resetValue>
  47500. <resetMask>0xFFFFFFFF</resetMask>
  47501. <fields>
  47502. <field>
  47503. <name>DTVAL</name>
  47504. <description>Deadtime Value</description>
  47505. <bitOffset>0</bitOffset>
  47506. <bitWidth>6</bitWidth>
  47507. <access>read-write</access>
  47508. </field>
  47509. <field>
  47510. <name>DTPS</name>
  47511. <description>Deadtime Prescaler Value</description>
  47512. <bitOffset>6</bitOffset>
  47513. <bitWidth>2</bitWidth>
  47514. <access>read-write</access>
  47515. <enumeratedValues>
  47516. <enumeratedValue>
  47517. <name>0x</name>
  47518. <description>Divide the system clock by 1.</description>
  47519. <value>#0x</value>
  47520. </enumeratedValue>
  47521. <enumeratedValue>
  47522. <name>10</name>
  47523. <description>Divide the system clock by 4.</description>
  47524. <value>#10</value>
  47525. </enumeratedValue>
  47526. <enumeratedValue>
  47527. <name>11</name>
  47528. <description>Divide the system clock by 16.</description>
  47529. <value>#11</value>
  47530. </enumeratedValue>
  47531. </enumeratedValues>
  47532. </field>
  47533. </fields>
  47534. </register>
  47535. <register>
  47536. <name>EXTTRIG</name>
  47537. <description>FTM External Trigger</description>
  47538. <addressOffset>0x6C</addressOffset>
  47539. <size>32</size>
  47540. <access>read-write</access>
  47541. <resetValue>0</resetValue>
  47542. <resetMask>0xFFFFFFFF</resetMask>
  47543. <fields>
  47544. <field>
  47545. <name>CH2TRIG</name>
  47546. <description>Channel 2 Trigger Enable</description>
  47547. <bitOffset>0</bitOffset>
  47548. <bitWidth>1</bitWidth>
  47549. <access>read-write</access>
  47550. <enumeratedValues>
  47551. <enumeratedValue>
  47552. <name>0</name>
  47553. <description>The generation of the channel trigger is disabled.</description>
  47554. <value>#0</value>
  47555. </enumeratedValue>
  47556. <enumeratedValue>
  47557. <name>1</name>
  47558. <description>The generation of the channel trigger is enabled.</description>
  47559. <value>#1</value>
  47560. </enumeratedValue>
  47561. </enumeratedValues>
  47562. </field>
  47563. <field>
  47564. <name>CH3TRIG</name>
  47565. <description>Channel 3 Trigger Enable</description>
  47566. <bitOffset>1</bitOffset>
  47567. <bitWidth>1</bitWidth>
  47568. <access>read-write</access>
  47569. <enumeratedValues>
  47570. <enumeratedValue>
  47571. <name>0</name>
  47572. <description>The generation of the channel trigger is disabled.</description>
  47573. <value>#0</value>
  47574. </enumeratedValue>
  47575. <enumeratedValue>
  47576. <name>1</name>
  47577. <description>The generation of the channel trigger is enabled.</description>
  47578. <value>#1</value>
  47579. </enumeratedValue>
  47580. </enumeratedValues>
  47581. </field>
  47582. <field>
  47583. <name>CH4TRIG</name>
  47584. <description>Channel 4 Trigger Enable</description>
  47585. <bitOffset>2</bitOffset>
  47586. <bitWidth>1</bitWidth>
  47587. <access>read-write</access>
  47588. <enumeratedValues>
  47589. <enumeratedValue>
  47590. <name>0</name>
  47591. <description>The generation of the channel trigger is disabled.</description>
  47592. <value>#0</value>
  47593. </enumeratedValue>
  47594. <enumeratedValue>
  47595. <name>1</name>
  47596. <description>The generation of the channel trigger is enabled.</description>
  47597. <value>#1</value>
  47598. </enumeratedValue>
  47599. </enumeratedValues>
  47600. </field>
  47601. <field>
  47602. <name>CH5TRIG</name>
  47603. <description>Channel 5 Trigger Enable</description>
  47604. <bitOffset>3</bitOffset>
  47605. <bitWidth>1</bitWidth>
  47606. <access>read-write</access>
  47607. <enumeratedValues>
  47608. <enumeratedValue>
  47609. <name>0</name>
  47610. <description>The generation of the channel trigger is disabled.</description>
  47611. <value>#0</value>
  47612. </enumeratedValue>
  47613. <enumeratedValue>
  47614. <name>1</name>
  47615. <description>The generation of the channel trigger is enabled.</description>
  47616. <value>#1</value>
  47617. </enumeratedValue>
  47618. </enumeratedValues>
  47619. </field>
  47620. <field>
  47621. <name>CH0TRIG</name>
  47622. <description>Channel 0 Trigger Enable</description>
  47623. <bitOffset>4</bitOffset>
  47624. <bitWidth>1</bitWidth>
  47625. <access>read-write</access>
  47626. <enumeratedValues>
  47627. <enumeratedValue>
  47628. <name>0</name>
  47629. <description>The generation of the channel trigger is disabled.</description>
  47630. <value>#0</value>
  47631. </enumeratedValue>
  47632. <enumeratedValue>
  47633. <name>1</name>
  47634. <description>The generation of the channel trigger is enabled.</description>
  47635. <value>#1</value>
  47636. </enumeratedValue>
  47637. </enumeratedValues>
  47638. </field>
  47639. <field>
  47640. <name>CH1TRIG</name>
  47641. <description>Channel 1 Trigger Enable</description>
  47642. <bitOffset>5</bitOffset>
  47643. <bitWidth>1</bitWidth>
  47644. <access>read-write</access>
  47645. <enumeratedValues>
  47646. <enumeratedValue>
  47647. <name>0</name>
  47648. <description>The generation of the channel trigger is disabled.</description>
  47649. <value>#0</value>
  47650. </enumeratedValue>
  47651. <enumeratedValue>
  47652. <name>1</name>
  47653. <description>The generation of the channel trigger is enabled.</description>
  47654. <value>#1</value>
  47655. </enumeratedValue>
  47656. </enumeratedValues>
  47657. </field>
  47658. <field>
  47659. <name>INITTRIGEN</name>
  47660. <description>Initialization Trigger Enable</description>
  47661. <bitOffset>6</bitOffset>
  47662. <bitWidth>1</bitWidth>
  47663. <access>read-write</access>
  47664. <enumeratedValues>
  47665. <enumeratedValue>
  47666. <name>0</name>
  47667. <description>The generation of initialization trigger is disabled.</description>
  47668. <value>#0</value>
  47669. </enumeratedValue>
  47670. <enumeratedValue>
  47671. <name>1</name>
  47672. <description>The generation of initialization trigger is enabled.</description>
  47673. <value>#1</value>
  47674. </enumeratedValue>
  47675. </enumeratedValues>
  47676. </field>
  47677. <field>
  47678. <name>TRIGF</name>
  47679. <description>Channel Trigger Flag</description>
  47680. <bitOffset>7</bitOffset>
  47681. <bitWidth>1</bitWidth>
  47682. <access>read-only</access>
  47683. <enumeratedValues>
  47684. <enumeratedValue>
  47685. <name>0</name>
  47686. <description>No channel trigger was generated.</description>
  47687. <value>#0</value>
  47688. </enumeratedValue>
  47689. <enumeratedValue>
  47690. <name>1</name>
  47691. <description>A channel trigger was generated.</description>
  47692. <value>#1</value>
  47693. </enumeratedValue>
  47694. </enumeratedValues>
  47695. </field>
  47696. </fields>
  47697. </register>
  47698. <register>
  47699. <name>POL</name>
  47700. <description>Channels Polarity</description>
  47701. <addressOffset>0x70</addressOffset>
  47702. <size>32</size>
  47703. <access>read-write</access>
  47704. <resetValue>0</resetValue>
  47705. <resetMask>0xFFFFFFFF</resetMask>
  47706. <fields>
  47707. <field>
  47708. <name>POL0</name>
  47709. <description>Channel 0 Polarity</description>
  47710. <bitOffset>0</bitOffset>
  47711. <bitWidth>1</bitWidth>
  47712. <access>read-write</access>
  47713. <enumeratedValues>
  47714. <enumeratedValue>
  47715. <name>0</name>
  47716. <description>The channel polarity is active high.</description>
  47717. <value>#0</value>
  47718. </enumeratedValue>
  47719. <enumeratedValue>
  47720. <name>1</name>
  47721. <description>The channel polarity is active low.</description>
  47722. <value>#1</value>
  47723. </enumeratedValue>
  47724. </enumeratedValues>
  47725. </field>
  47726. <field>
  47727. <name>POL1</name>
  47728. <description>Channel 1 Polarity</description>
  47729. <bitOffset>1</bitOffset>
  47730. <bitWidth>1</bitWidth>
  47731. <access>read-write</access>
  47732. <enumeratedValues>
  47733. <enumeratedValue>
  47734. <name>0</name>
  47735. <description>The channel polarity is active high.</description>
  47736. <value>#0</value>
  47737. </enumeratedValue>
  47738. <enumeratedValue>
  47739. <name>1</name>
  47740. <description>The channel polarity is active low.</description>
  47741. <value>#1</value>
  47742. </enumeratedValue>
  47743. </enumeratedValues>
  47744. </field>
  47745. <field>
  47746. <name>POL2</name>
  47747. <description>Channel 2 Polarity</description>
  47748. <bitOffset>2</bitOffset>
  47749. <bitWidth>1</bitWidth>
  47750. <access>read-write</access>
  47751. <enumeratedValues>
  47752. <enumeratedValue>
  47753. <name>0</name>
  47754. <description>The channel polarity is active high.</description>
  47755. <value>#0</value>
  47756. </enumeratedValue>
  47757. <enumeratedValue>
  47758. <name>1</name>
  47759. <description>The channel polarity is active low.</description>
  47760. <value>#1</value>
  47761. </enumeratedValue>
  47762. </enumeratedValues>
  47763. </field>
  47764. <field>
  47765. <name>POL3</name>
  47766. <description>Channel 3 Polarity</description>
  47767. <bitOffset>3</bitOffset>
  47768. <bitWidth>1</bitWidth>
  47769. <access>read-write</access>
  47770. <enumeratedValues>
  47771. <enumeratedValue>
  47772. <name>0</name>
  47773. <description>The channel polarity is active high.</description>
  47774. <value>#0</value>
  47775. </enumeratedValue>
  47776. <enumeratedValue>
  47777. <name>1</name>
  47778. <description>The channel polarity is active low.</description>
  47779. <value>#1</value>
  47780. </enumeratedValue>
  47781. </enumeratedValues>
  47782. </field>
  47783. <field>
  47784. <name>POL4</name>
  47785. <description>Channel 4 Polarity</description>
  47786. <bitOffset>4</bitOffset>
  47787. <bitWidth>1</bitWidth>
  47788. <access>read-write</access>
  47789. <enumeratedValues>
  47790. <enumeratedValue>
  47791. <name>0</name>
  47792. <description>The channel polarity is active high.</description>
  47793. <value>#0</value>
  47794. </enumeratedValue>
  47795. <enumeratedValue>
  47796. <name>1</name>
  47797. <description>The channel polarity is active low.</description>
  47798. <value>#1</value>
  47799. </enumeratedValue>
  47800. </enumeratedValues>
  47801. </field>
  47802. <field>
  47803. <name>POL5</name>
  47804. <description>Channel 5 Polarity</description>
  47805. <bitOffset>5</bitOffset>
  47806. <bitWidth>1</bitWidth>
  47807. <access>read-write</access>
  47808. <enumeratedValues>
  47809. <enumeratedValue>
  47810. <name>0</name>
  47811. <description>The channel polarity is active high.</description>
  47812. <value>#0</value>
  47813. </enumeratedValue>
  47814. <enumeratedValue>
  47815. <name>1</name>
  47816. <description>The channel polarity is active low.</description>
  47817. <value>#1</value>
  47818. </enumeratedValue>
  47819. </enumeratedValues>
  47820. </field>
  47821. <field>
  47822. <name>POL6</name>
  47823. <description>Channel 6 Polarity</description>
  47824. <bitOffset>6</bitOffset>
  47825. <bitWidth>1</bitWidth>
  47826. <access>read-write</access>
  47827. <enumeratedValues>
  47828. <enumeratedValue>
  47829. <name>0</name>
  47830. <description>The channel polarity is active high.</description>
  47831. <value>#0</value>
  47832. </enumeratedValue>
  47833. <enumeratedValue>
  47834. <name>1</name>
  47835. <description>The channel polarity is active low.</description>
  47836. <value>#1</value>
  47837. </enumeratedValue>
  47838. </enumeratedValues>
  47839. </field>
  47840. <field>
  47841. <name>POL7</name>
  47842. <description>Channel 7 Polarity</description>
  47843. <bitOffset>7</bitOffset>
  47844. <bitWidth>1</bitWidth>
  47845. <access>read-write</access>
  47846. <enumeratedValues>
  47847. <enumeratedValue>
  47848. <name>0</name>
  47849. <description>The channel polarity is active high.</description>
  47850. <value>#0</value>
  47851. </enumeratedValue>
  47852. <enumeratedValue>
  47853. <name>1</name>
  47854. <description>The channel polarity is active low.</description>
  47855. <value>#1</value>
  47856. </enumeratedValue>
  47857. </enumeratedValues>
  47858. </field>
  47859. </fields>
  47860. </register>
  47861. <register>
  47862. <name>FMS</name>
  47863. <description>Fault Mode Status</description>
  47864. <addressOffset>0x74</addressOffset>
  47865. <size>32</size>
  47866. <access>read-write</access>
  47867. <resetValue>0</resetValue>
  47868. <resetMask>0xFFFFFFFF</resetMask>
  47869. <fields>
  47870. <field>
  47871. <name>FAULTF0</name>
  47872. <description>Fault Detection Flag 0</description>
  47873. <bitOffset>0</bitOffset>
  47874. <bitWidth>1</bitWidth>
  47875. <access>read-only</access>
  47876. <enumeratedValues>
  47877. <enumeratedValue>
  47878. <name>0</name>
  47879. <description>No fault condition was detected at the fault input.</description>
  47880. <value>#0</value>
  47881. </enumeratedValue>
  47882. <enumeratedValue>
  47883. <name>1</name>
  47884. <description>A fault condition was detected at the fault input.</description>
  47885. <value>#1</value>
  47886. </enumeratedValue>
  47887. </enumeratedValues>
  47888. </field>
  47889. <field>
  47890. <name>FAULTF1</name>
  47891. <description>Fault Detection Flag 1</description>
  47892. <bitOffset>1</bitOffset>
  47893. <bitWidth>1</bitWidth>
  47894. <access>read-only</access>
  47895. <enumeratedValues>
  47896. <enumeratedValue>
  47897. <name>0</name>
  47898. <description>No fault condition was detected at the fault input.</description>
  47899. <value>#0</value>
  47900. </enumeratedValue>
  47901. <enumeratedValue>
  47902. <name>1</name>
  47903. <description>A fault condition was detected at the fault input.</description>
  47904. <value>#1</value>
  47905. </enumeratedValue>
  47906. </enumeratedValues>
  47907. </field>
  47908. <field>
  47909. <name>FAULTF2</name>
  47910. <description>Fault Detection Flag 2</description>
  47911. <bitOffset>2</bitOffset>
  47912. <bitWidth>1</bitWidth>
  47913. <access>read-only</access>
  47914. <enumeratedValues>
  47915. <enumeratedValue>
  47916. <name>0</name>
  47917. <description>No fault condition was detected at the fault input.</description>
  47918. <value>#0</value>
  47919. </enumeratedValue>
  47920. <enumeratedValue>
  47921. <name>1</name>
  47922. <description>A fault condition was detected at the fault input.</description>
  47923. <value>#1</value>
  47924. </enumeratedValue>
  47925. </enumeratedValues>
  47926. </field>
  47927. <field>
  47928. <name>FAULTF3</name>
  47929. <description>Fault Detection Flag 3</description>
  47930. <bitOffset>3</bitOffset>
  47931. <bitWidth>1</bitWidth>
  47932. <access>read-only</access>
  47933. <enumeratedValues>
  47934. <enumeratedValue>
  47935. <name>0</name>
  47936. <description>No fault condition was detected at the fault input.</description>
  47937. <value>#0</value>
  47938. </enumeratedValue>
  47939. <enumeratedValue>
  47940. <name>1</name>
  47941. <description>A fault condition was detected at the fault input.</description>
  47942. <value>#1</value>
  47943. </enumeratedValue>
  47944. </enumeratedValues>
  47945. </field>
  47946. <field>
  47947. <name>FAULTIN</name>
  47948. <description>Fault Inputs</description>
  47949. <bitOffset>5</bitOffset>
  47950. <bitWidth>1</bitWidth>
  47951. <access>read-only</access>
  47952. <enumeratedValues>
  47953. <enumeratedValue>
  47954. <name>0</name>
  47955. <description>The logic OR of the enabled fault inputs is 0.</description>
  47956. <value>#0</value>
  47957. </enumeratedValue>
  47958. <enumeratedValue>
  47959. <name>1</name>
  47960. <description>The logic OR of the enabled fault inputs is 1.</description>
  47961. <value>#1</value>
  47962. </enumeratedValue>
  47963. </enumeratedValues>
  47964. </field>
  47965. <field>
  47966. <name>WPEN</name>
  47967. <description>Write Protection Enable</description>
  47968. <bitOffset>6</bitOffset>
  47969. <bitWidth>1</bitWidth>
  47970. <access>read-write</access>
  47971. <enumeratedValues>
  47972. <enumeratedValue>
  47973. <name>0</name>
  47974. <description>Write protection is disabled. Write protected bits can be written.</description>
  47975. <value>#0</value>
  47976. </enumeratedValue>
  47977. <enumeratedValue>
  47978. <name>1</name>
  47979. <description>Write protection is enabled. Write protected bits cannot be written.</description>
  47980. <value>#1</value>
  47981. </enumeratedValue>
  47982. </enumeratedValues>
  47983. </field>
  47984. <field>
  47985. <name>FAULTF</name>
  47986. <description>Fault Detection Flag</description>
  47987. <bitOffset>7</bitOffset>
  47988. <bitWidth>1</bitWidth>
  47989. <access>read-only</access>
  47990. <enumeratedValues>
  47991. <enumeratedValue>
  47992. <name>0</name>
  47993. <description>No fault condition was detected.</description>
  47994. <value>#0</value>
  47995. </enumeratedValue>
  47996. <enumeratedValue>
  47997. <name>1</name>
  47998. <description>A fault condition was detected.</description>
  47999. <value>#1</value>
  48000. </enumeratedValue>
  48001. </enumeratedValues>
  48002. </field>
  48003. </fields>
  48004. </register>
  48005. <register>
  48006. <name>FILTER</name>
  48007. <description>Input Capture Filter Control</description>
  48008. <addressOffset>0x78</addressOffset>
  48009. <size>32</size>
  48010. <access>read-write</access>
  48011. <resetValue>0</resetValue>
  48012. <resetMask>0xFFFFFFFF</resetMask>
  48013. <fields>
  48014. <field>
  48015. <name>CH0FVAL</name>
  48016. <description>Channel 0 Input Filter</description>
  48017. <bitOffset>0</bitOffset>
  48018. <bitWidth>4</bitWidth>
  48019. <access>read-write</access>
  48020. </field>
  48021. <field>
  48022. <name>CH1FVAL</name>
  48023. <description>Channel 1 Input Filter</description>
  48024. <bitOffset>4</bitOffset>
  48025. <bitWidth>4</bitWidth>
  48026. <access>read-write</access>
  48027. </field>
  48028. <field>
  48029. <name>CH2FVAL</name>
  48030. <description>Channel 2 Input Filter</description>
  48031. <bitOffset>8</bitOffset>
  48032. <bitWidth>4</bitWidth>
  48033. <access>read-write</access>
  48034. </field>
  48035. <field>
  48036. <name>CH3FVAL</name>
  48037. <description>Channel 3 Input Filter</description>
  48038. <bitOffset>12</bitOffset>
  48039. <bitWidth>4</bitWidth>
  48040. <access>read-write</access>
  48041. </field>
  48042. </fields>
  48043. </register>
  48044. <register>
  48045. <name>FLTCTRL</name>
  48046. <description>Fault Control</description>
  48047. <addressOffset>0x7C</addressOffset>
  48048. <size>32</size>
  48049. <access>read-write</access>
  48050. <resetValue>0</resetValue>
  48051. <resetMask>0xFFFFFFFF</resetMask>
  48052. <fields>
  48053. <field>
  48054. <name>FAULT0EN</name>
  48055. <description>Fault Input 0 Enable</description>
  48056. <bitOffset>0</bitOffset>
  48057. <bitWidth>1</bitWidth>
  48058. <access>read-write</access>
  48059. <enumeratedValues>
  48060. <enumeratedValue>
  48061. <name>0</name>
  48062. <description>Fault input is disabled.</description>
  48063. <value>#0</value>
  48064. </enumeratedValue>
  48065. <enumeratedValue>
  48066. <name>1</name>
  48067. <description>Fault input is enabled.</description>
  48068. <value>#1</value>
  48069. </enumeratedValue>
  48070. </enumeratedValues>
  48071. </field>
  48072. <field>
  48073. <name>FAULT1EN</name>
  48074. <description>Fault Input 1 Enable</description>
  48075. <bitOffset>1</bitOffset>
  48076. <bitWidth>1</bitWidth>
  48077. <access>read-write</access>
  48078. <enumeratedValues>
  48079. <enumeratedValue>
  48080. <name>0</name>
  48081. <description>Fault input is disabled.</description>
  48082. <value>#0</value>
  48083. </enumeratedValue>
  48084. <enumeratedValue>
  48085. <name>1</name>
  48086. <description>Fault input is enabled.</description>
  48087. <value>#1</value>
  48088. </enumeratedValue>
  48089. </enumeratedValues>
  48090. </field>
  48091. <field>
  48092. <name>FAULT2EN</name>
  48093. <description>Fault Input 2 Enable</description>
  48094. <bitOffset>2</bitOffset>
  48095. <bitWidth>1</bitWidth>
  48096. <access>read-write</access>
  48097. <enumeratedValues>
  48098. <enumeratedValue>
  48099. <name>0</name>
  48100. <description>Fault input is disabled.</description>
  48101. <value>#0</value>
  48102. </enumeratedValue>
  48103. <enumeratedValue>
  48104. <name>1</name>
  48105. <description>Fault input is enabled.</description>
  48106. <value>#1</value>
  48107. </enumeratedValue>
  48108. </enumeratedValues>
  48109. </field>
  48110. <field>
  48111. <name>FAULT3EN</name>
  48112. <description>Fault Input 3 Enable</description>
  48113. <bitOffset>3</bitOffset>
  48114. <bitWidth>1</bitWidth>
  48115. <access>read-write</access>
  48116. <enumeratedValues>
  48117. <enumeratedValue>
  48118. <name>0</name>
  48119. <description>Fault input is disabled.</description>
  48120. <value>#0</value>
  48121. </enumeratedValue>
  48122. <enumeratedValue>
  48123. <name>1</name>
  48124. <description>Fault input is enabled.</description>
  48125. <value>#1</value>
  48126. </enumeratedValue>
  48127. </enumeratedValues>
  48128. </field>
  48129. <field>
  48130. <name>FFLTR0EN</name>
  48131. <description>Fault Input 0 Filter Enable</description>
  48132. <bitOffset>4</bitOffset>
  48133. <bitWidth>1</bitWidth>
  48134. <access>read-write</access>
  48135. <enumeratedValues>
  48136. <enumeratedValue>
  48137. <name>0</name>
  48138. <description>Fault input filter is disabled.</description>
  48139. <value>#0</value>
  48140. </enumeratedValue>
  48141. <enumeratedValue>
  48142. <name>1</name>
  48143. <description>Fault input filter is enabled.</description>
  48144. <value>#1</value>
  48145. </enumeratedValue>
  48146. </enumeratedValues>
  48147. </field>
  48148. <field>
  48149. <name>FFLTR1EN</name>
  48150. <description>Fault Input 1 Filter Enable</description>
  48151. <bitOffset>5</bitOffset>
  48152. <bitWidth>1</bitWidth>
  48153. <access>read-write</access>
  48154. <enumeratedValues>
  48155. <enumeratedValue>
  48156. <name>0</name>
  48157. <description>Fault input filter is disabled.</description>
  48158. <value>#0</value>
  48159. </enumeratedValue>
  48160. <enumeratedValue>
  48161. <name>1</name>
  48162. <description>Fault input filter is enabled.</description>
  48163. <value>#1</value>
  48164. </enumeratedValue>
  48165. </enumeratedValues>
  48166. </field>
  48167. <field>
  48168. <name>FFLTR2EN</name>
  48169. <description>Fault Input 2 Filter Enable</description>
  48170. <bitOffset>6</bitOffset>
  48171. <bitWidth>1</bitWidth>
  48172. <access>read-write</access>
  48173. <enumeratedValues>
  48174. <enumeratedValue>
  48175. <name>0</name>
  48176. <description>Fault input filter is disabled.</description>
  48177. <value>#0</value>
  48178. </enumeratedValue>
  48179. <enumeratedValue>
  48180. <name>1</name>
  48181. <description>Fault input filter is enabled.</description>
  48182. <value>#1</value>
  48183. </enumeratedValue>
  48184. </enumeratedValues>
  48185. </field>
  48186. <field>
  48187. <name>FFLTR3EN</name>
  48188. <description>Fault Input 3 Filter Enable</description>
  48189. <bitOffset>7</bitOffset>
  48190. <bitWidth>1</bitWidth>
  48191. <access>read-write</access>
  48192. <enumeratedValues>
  48193. <enumeratedValue>
  48194. <name>0</name>
  48195. <description>Fault input filter is disabled.</description>
  48196. <value>#0</value>
  48197. </enumeratedValue>
  48198. <enumeratedValue>
  48199. <name>1</name>
  48200. <description>Fault input filter is enabled.</description>
  48201. <value>#1</value>
  48202. </enumeratedValue>
  48203. </enumeratedValues>
  48204. </field>
  48205. <field>
  48206. <name>FFVAL</name>
  48207. <description>Fault Input Filter</description>
  48208. <bitOffset>8</bitOffset>
  48209. <bitWidth>4</bitWidth>
  48210. <access>read-write</access>
  48211. </field>
  48212. </fields>
  48213. </register>
  48214. <register>
  48215. <name>QDCTRL</name>
  48216. <description>Quadrature Decoder Control And Status</description>
  48217. <addressOffset>0x80</addressOffset>
  48218. <size>32</size>
  48219. <access>read-write</access>
  48220. <resetValue>0</resetValue>
  48221. <resetMask>0xFFFFFFFF</resetMask>
  48222. <fields>
  48223. <field>
  48224. <name>QUADEN</name>
  48225. <description>Quadrature Decoder Mode Enable</description>
  48226. <bitOffset>0</bitOffset>
  48227. <bitWidth>1</bitWidth>
  48228. <access>read-write</access>
  48229. <enumeratedValues>
  48230. <enumeratedValue>
  48231. <name>0</name>
  48232. <description>Quadrature Decoder mode is disabled.</description>
  48233. <value>#0</value>
  48234. </enumeratedValue>
  48235. <enumeratedValue>
  48236. <name>1</name>
  48237. <description>Quadrature Decoder mode is enabled.</description>
  48238. <value>#1</value>
  48239. </enumeratedValue>
  48240. </enumeratedValues>
  48241. </field>
  48242. <field>
  48243. <name>TOFDIR</name>
  48244. <description>Timer Overflow Direction In Quadrature Decoder Mode</description>
  48245. <bitOffset>1</bitOffset>
  48246. <bitWidth>1</bitWidth>
  48247. <access>read-only</access>
  48248. <enumeratedValues>
  48249. <enumeratedValue>
  48250. <name>0</name>
  48251. <description>TOF bit was set on the bottom of counting. There was an FTM counter decrement and FTM counter changes from its minimum value (CNTIN register) to its maximum value (MOD register).</description>
  48252. <value>#0</value>
  48253. </enumeratedValue>
  48254. <enumeratedValue>
  48255. <name>1</name>
  48256. <description>TOF bit was set on the top of counting. There was an FTM counter increment and FTM counter changes from its maximum value (MOD register) to its minimum value (CNTIN register).</description>
  48257. <value>#1</value>
  48258. </enumeratedValue>
  48259. </enumeratedValues>
  48260. </field>
  48261. <field>
  48262. <name>QUADIR</name>
  48263. <description>FTM Counter Direction In Quadrature Decoder Mode</description>
  48264. <bitOffset>2</bitOffset>
  48265. <bitWidth>1</bitWidth>
  48266. <access>read-only</access>
  48267. <enumeratedValues>
  48268. <enumeratedValue>
  48269. <name>0</name>
  48270. <description>Counting direction is decreasing (FTM counter decrement).</description>
  48271. <value>#0</value>
  48272. </enumeratedValue>
  48273. <enumeratedValue>
  48274. <name>1</name>
  48275. <description>Counting direction is increasing (FTM counter increment).</description>
  48276. <value>#1</value>
  48277. </enumeratedValue>
  48278. </enumeratedValues>
  48279. </field>
  48280. <field>
  48281. <name>QUADMODE</name>
  48282. <description>Quadrature Decoder Mode</description>
  48283. <bitOffset>3</bitOffset>
  48284. <bitWidth>1</bitWidth>
  48285. <access>read-write</access>
  48286. <enumeratedValues>
  48287. <enumeratedValue>
  48288. <name>0</name>
  48289. <description>Phase A and phase B encoding mode.</description>
  48290. <value>#0</value>
  48291. </enumeratedValue>
  48292. <enumeratedValue>
  48293. <name>1</name>
  48294. <description>Count and direction encoding mode.</description>
  48295. <value>#1</value>
  48296. </enumeratedValue>
  48297. </enumeratedValues>
  48298. </field>
  48299. <field>
  48300. <name>PHBPOL</name>
  48301. <description>Phase B Input Polarity</description>
  48302. <bitOffset>4</bitOffset>
  48303. <bitWidth>1</bitWidth>
  48304. <access>read-write</access>
  48305. <enumeratedValues>
  48306. <enumeratedValue>
  48307. <name>0</name>
  48308. <description>Normal polarity. Phase B input signal is not inverted before identifying the rising and falling edges of this signal.</description>
  48309. <value>#0</value>
  48310. </enumeratedValue>
  48311. <enumeratedValue>
  48312. <name>1</name>
  48313. <description>Inverted polarity. Phase B input signal is inverted before identifying the rising and falling edges of this signal.</description>
  48314. <value>#1</value>
  48315. </enumeratedValue>
  48316. </enumeratedValues>
  48317. </field>
  48318. <field>
  48319. <name>PHAPOL</name>
  48320. <description>Phase A Input Polarity</description>
  48321. <bitOffset>5</bitOffset>
  48322. <bitWidth>1</bitWidth>
  48323. <access>read-write</access>
  48324. <enumeratedValues>
  48325. <enumeratedValue>
  48326. <name>0</name>
  48327. <description>Normal polarity. Phase A input signal is not inverted before identifying the rising and falling edges of this signal.</description>
  48328. <value>#0</value>
  48329. </enumeratedValue>
  48330. <enumeratedValue>
  48331. <name>1</name>
  48332. <description>Inverted polarity. Phase A input signal is inverted before identifying the rising and falling edges of this signal.</description>
  48333. <value>#1</value>
  48334. </enumeratedValue>
  48335. </enumeratedValues>
  48336. </field>
  48337. <field>
  48338. <name>PHBFLTREN</name>
  48339. <description>Phase B Input Filter Enable</description>
  48340. <bitOffset>6</bitOffset>
  48341. <bitWidth>1</bitWidth>
  48342. <access>read-write</access>
  48343. <enumeratedValues>
  48344. <enumeratedValue>
  48345. <name>0</name>
  48346. <description>Phase B input filter is disabled.</description>
  48347. <value>#0</value>
  48348. </enumeratedValue>
  48349. <enumeratedValue>
  48350. <name>1</name>
  48351. <description>Phase B input filter is enabled.</description>
  48352. <value>#1</value>
  48353. </enumeratedValue>
  48354. </enumeratedValues>
  48355. </field>
  48356. <field>
  48357. <name>PHAFLTREN</name>
  48358. <description>Phase A Input Filter Enable</description>
  48359. <bitOffset>7</bitOffset>
  48360. <bitWidth>1</bitWidth>
  48361. <access>read-write</access>
  48362. <enumeratedValues>
  48363. <enumeratedValue>
  48364. <name>0</name>
  48365. <description>Phase A input filter is disabled.</description>
  48366. <value>#0</value>
  48367. </enumeratedValue>
  48368. <enumeratedValue>
  48369. <name>1</name>
  48370. <description>Phase A input filter is enabled.</description>
  48371. <value>#1</value>
  48372. </enumeratedValue>
  48373. </enumeratedValues>
  48374. </field>
  48375. </fields>
  48376. </register>
  48377. <register>
  48378. <name>CONF</name>
  48379. <description>Configuration</description>
  48380. <addressOffset>0x84</addressOffset>
  48381. <size>32</size>
  48382. <access>read-write</access>
  48383. <resetValue>0</resetValue>
  48384. <resetMask>0xFFFFFFFF</resetMask>
  48385. <fields>
  48386. <field>
  48387. <name>NUMTOF</name>
  48388. <description>TOF Frequency</description>
  48389. <bitOffset>0</bitOffset>
  48390. <bitWidth>5</bitWidth>
  48391. <access>read-write</access>
  48392. </field>
  48393. <field>
  48394. <name>BDMMODE</name>
  48395. <description>BDM Mode</description>
  48396. <bitOffset>6</bitOffset>
  48397. <bitWidth>2</bitWidth>
  48398. <access>read-write</access>
  48399. </field>
  48400. <field>
  48401. <name>GTBEEN</name>
  48402. <description>Global Time Base Enable</description>
  48403. <bitOffset>9</bitOffset>
  48404. <bitWidth>1</bitWidth>
  48405. <access>read-write</access>
  48406. <enumeratedValues>
  48407. <enumeratedValue>
  48408. <name>0</name>
  48409. <description>Use of an external global time base is disabled.</description>
  48410. <value>#0</value>
  48411. </enumeratedValue>
  48412. <enumeratedValue>
  48413. <name>1</name>
  48414. <description>Use of an external global time base is enabled.</description>
  48415. <value>#1</value>
  48416. </enumeratedValue>
  48417. </enumeratedValues>
  48418. </field>
  48419. <field>
  48420. <name>GTBEOUT</name>
  48421. <description>Global Time Base Output</description>
  48422. <bitOffset>10</bitOffset>
  48423. <bitWidth>1</bitWidth>
  48424. <access>read-write</access>
  48425. <enumeratedValues>
  48426. <enumeratedValue>
  48427. <name>0</name>
  48428. <description>A global time base signal generation is disabled.</description>
  48429. <value>#0</value>
  48430. </enumeratedValue>
  48431. <enumeratedValue>
  48432. <name>1</name>
  48433. <description>A global time base signal generation is enabled.</description>
  48434. <value>#1</value>
  48435. </enumeratedValue>
  48436. </enumeratedValues>
  48437. </field>
  48438. </fields>
  48439. </register>
  48440. <register>
  48441. <name>FLTPOL</name>
  48442. <description>FTM Fault Input Polarity</description>
  48443. <addressOffset>0x88</addressOffset>
  48444. <size>32</size>
  48445. <access>read-write</access>
  48446. <resetValue>0</resetValue>
  48447. <resetMask>0xFFFFFFFF</resetMask>
  48448. <fields>
  48449. <field>
  48450. <name>FLT0POL</name>
  48451. <description>Fault Input 0 Polarity</description>
  48452. <bitOffset>0</bitOffset>
  48453. <bitWidth>1</bitWidth>
  48454. <access>read-write</access>
  48455. <enumeratedValues>
  48456. <enumeratedValue>
  48457. <name>0</name>
  48458. <description>The fault input polarity is active high. A 1 at the fault input indicates a fault.</description>
  48459. <value>#0</value>
  48460. </enumeratedValue>
  48461. <enumeratedValue>
  48462. <name>1</name>
  48463. <description>The fault input polarity is active low. A 0 at the fault input indicates a fault.</description>
  48464. <value>#1</value>
  48465. </enumeratedValue>
  48466. </enumeratedValues>
  48467. </field>
  48468. <field>
  48469. <name>FLT1POL</name>
  48470. <description>Fault Input 1 Polarity</description>
  48471. <bitOffset>1</bitOffset>
  48472. <bitWidth>1</bitWidth>
  48473. <access>read-write</access>
  48474. <enumeratedValues>
  48475. <enumeratedValue>
  48476. <name>0</name>
  48477. <description>The fault input polarity is active high. A 1 at the fault input indicates a fault.</description>
  48478. <value>#0</value>
  48479. </enumeratedValue>
  48480. <enumeratedValue>
  48481. <name>1</name>
  48482. <description>The fault input polarity is active low. A 0 at the fault input indicates a fault.</description>
  48483. <value>#1</value>
  48484. </enumeratedValue>
  48485. </enumeratedValues>
  48486. </field>
  48487. <field>
  48488. <name>FLT2POL</name>
  48489. <description>Fault Input 2 Polarity</description>
  48490. <bitOffset>2</bitOffset>
  48491. <bitWidth>1</bitWidth>
  48492. <access>read-write</access>
  48493. <enumeratedValues>
  48494. <enumeratedValue>
  48495. <name>0</name>
  48496. <description>The fault input polarity is active high. A 1 at the fault input indicates a fault.</description>
  48497. <value>#0</value>
  48498. </enumeratedValue>
  48499. <enumeratedValue>
  48500. <name>1</name>
  48501. <description>The fault input polarity is active low. A 0 at the fault input indicates a fault.</description>
  48502. <value>#1</value>
  48503. </enumeratedValue>
  48504. </enumeratedValues>
  48505. </field>
  48506. <field>
  48507. <name>FLT3POL</name>
  48508. <description>Fault Input 3 Polarity</description>
  48509. <bitOffset>3</bitOffset>
  48510. <bitWidth>1</bitWidth>
  48511. <access>read-write</access>
  48512. <enumeratedValues>
  48513. <enumeratedValue>
  48514. <name>0</name>
  48515. <description>The fault input polarity is active high. A 1 at the fault input indicates a fault.</description>
  48516. <value>#0</value>
  48517. </enumeratedValue>
  48518. <enumeratedValue>
  48519. <name>1</name>
  48520. <description>The fault input polarity is active low. A 0 at the fault input indicates a fault.</description>
  48521. <value>#1</value>
  48522. </enumeratedValue>
  48523. </enumeratedValues>
  48524. </field>
  48525. </fields>
  48526. </register>
  48527. <register>
  48528. <name>SYNCONF</name>
  48529. <description>Synchronization Configuration</description>
  48530. <addressOffset>0x8C</addressOffset>
  48531. <size>32</size>
  48532. <access>read-write</access>
  48533. <resetValue>0</resetValue>
  48534. <resetMask>0xFFFFFFFF</resetMask>
  48535. <fields>
  48536. <field>
  48537. <name>HWTRIGMODE</name>
  48538. <description>Hardware Trigger Mode</description>
  48539. <bitOffset>0</bitOffset>
  48540. <bitWidth>1</bitWidth>
  48541. <access>read-write</access>
  48542. <enumeratedValues>
  48543. <enumeratedValue>
  48544. <name>0</name>
  48545. <description>FTM clears the TRIGj bit when the hardware trigger j is detected, where j = 0, 1,2.</description>
  48546. <value>#0</value>
  48547. </enumeratedValue>
  48548. <enumeratedValue>
  48549. <name>1</name>
  48550. <description>FTM does not clear the TRIGj bit when the hardware trigger j is detected, where j = 0, 1,2.</description>
  48551. <value>#1</value>
  48552. </enumeratedValue>
  48553. </enumeratedValues>
  48554. </field>
  48555. <field>
  48556. <name>CNTINC</name>
  48557. <description>CNTIN Register Synchronization</description>
  48558. <bitOffset>2</bitOffset>
  48559. <bitWidth>1</bitWidth>
  48560. <access>read-write</access>
  48561. <enumeratedValues>
  48562. <enumeratedValue>
  48563. <name>0</name>
  48564. <description>CNTIN register is updated with its buffer value at all rising edges of system clock.</description>
  48565. <value>#0</value>
  48566. </enumeratedValue>
  48567. <enumeratedValue>
  48568. <name>1</name>
  48569. <description>CNTIN register is updated with its buffer value by the PWM synchronization.</description>
  48570. <value>#1</value>
  48571. </enumeratedValue>
  48572. </enumeratedValues>
  48573. </field>
  48574. <field>
  48575. <name>INVC</name>
  48576. <description>INVCTRL Register Synchronization</description>
  48577. <bitOffset>4</bitOffset>
  48578. <bitWidth>1</bitWidth>
  48579. <access>read-write</access>
  48580. <enumeratedValues>
  48581. <enumeratedValue>
  48582. <name>0</name>
  48583. <description>INVCTRL register is updated with its buffer value at all rising edges of system clock.</description>
  48584. <value>#0</value>
  48585. </enumeratedValue>
  48586. <enumeratedValue>
  48587. <name>1</name>
  48588. <description>INVCTRL register is updated with its buffer value by the PWM synchronization.</description>
  48589. <value>#1</value>
  48590. </enumeratedValue>
  48591. </enumeratedValues>
  48592. </field>
  48593. <field>
  48594. <name>SWOC</name>
  48595. <description>SWOCTRL Register Synchronization</description>
  48596. <bitOffset>5</bitOffset>
  48597. <bitWidth>1</bitWidth>
  48598. <access>read-write</access>
  48599. <enumeratedValues>
  48600. <enumeratedValue>
  48601. <name>0</name>
  48602. <description>SWOCTRL register is updated with its buffer value at all rising edges of system clock.</description>
  48603. <value>#0</value>
  48604. </enumeratedValue>
  48605. <enumeratedValue>
  48606. <name>1</name>
  48607. <description>SWOCTRL register is updated with its buffer value by the PWM synchronization.</description>
  48608. <value>#1</value>
  48609. </enumeratedValue>
  48610. </enumeratedValues>
  48611. </field>
  48612. <field>
  48613. <name>SYNCMODE</name>
  48614. <description>Synchronization Mode</description>
  48615. <bitOffset>7</bitOffset>
  48616. <bitWidth>1</bitWidth>
  48617. <access>read-write</access>
  48618. <enumeratedValues>
  48619. <enumeratedValue>
  48620. <name>0</name>
  48621. <description>Legacy PWM synchronization is selected.</description>
  48622. <value>#0</value>
  48623. </enumeratedValue>
  48624. <enumeratedValue>
  48625. <name>1</name>
  48626. <description>Enhanced PWM synchronization is selected.</description>
  48627. <value>#1</value>
  48628. </enumeratedValue>
  48629. </enumeratedValues>
  48630. </field>
  48631. <field>
  48632. <name>SWRSTCNT</name>
  48633. <description>FTM counter synchronization is activated by the software trigger.</description>
  48634. <bitOffset>8</bitOffset>
  48635. <bitWidth>1</bitWidth>
  48636. <access>read-write</access>
  48637. <enumeratedValues>
  48638. <enumeratedValue>
  48639. <name>0</name>
  48640. <description>The software trigger does not activate the FTM counter synchronization.</description>
  48641. <value>#0</value>
  48642. </enumeratedValue>
  48643. <enumeratedValue>
  48644. <name>1</name>
  48645. <description>The software trigger activates the FTM counter synchronization.</description>
  48646. <value>#1</value>
  48647. </enumeratedValue>
  48648. </enumeratedValues>
  48649. </field>
  48650. <field>
  48651. <name>SWWRBUF</name>
  48652. <description>MOD, CNTIN, and CV registers synchronization is activated by the software trigger.</description>
  48653. <bitOffset>9</bitOffset>
  48654. <bitWidth>1</bitWidth>
  48655. <access>read-write</access>
  48656. <enumeratedValues>
  48657. <enumeratedValue>
  48658. <name>0</name>
  48659. <description>The software trigger does not activate MOD, CNTIN, and CV registers synchronization.</description>
  48660. <value>#0</value>
  48661. </enumeratedValue>
  48662. <enumeratedValue>
  48663. <name>1</name>
  48664. <description>The software trigger activates MOD, CNTIN, and CV registers synchronization.</description>
  48665. <value>#1</value>
  48666. </enumeratedValue>
  48667. </enumeratedValues>
  48668. </field>
  48669. <field>
  48670. <name>SWOM</name>
  48671. <description>Output mask synchronization is activated by the software trigger.</description>
  48672. <bitOffset>10</bitOffset>
  48673. <bitWidth>1</bitWidth>
  48674. <access>read-write</access>
  48675. <enumeratedValues>
  48676. <enumeratedValue>
  48677. <name>0</name>
  48678. <description>The software trigger does not activate the OUTMASK register synchronization.</description>
  48679. <value>#0</value>
  48680. </enumeratedValue>
  48681. <enumeratedValue>
  48682. <name>1</name>
  48683. <description>The software trigger activates the OUTMASK register synchronization.</description>
  48684. <value>#1</value>
  48685. </enumeratedValue>
  48686. </enumeratedValues>
  48687. </field>
  48688. <field>
  48689. <name>SWINVC</name>
  48690. <description>Inverting control synchronization is activated by the software trigger.</description>
  48691. <bitOffset>11</bitOffset>
  48692. <bitWidth>1</bitWidth>
  48693. <access>read-write</access>
  48694. <enumeratedValues>
  48695. <enumeratedValue>
  48696. <name>0</name>
  48697. <description>The software trigger does not activate the INVCTRL register synchronization.</description>
  48698. <value>#0</value>
  48699. </enumeratedValue>
  48700. <enumeratedValue>
  48701. <name>1</name>
  48702. <description>The software trigger activates the INVCTRL register synchronization.</description>
  48703. <value>#1</value>
  48704. </enumeratedValue>
  48705. </enumeratedValues>
  48706. </field>
  48707. <field>
  48708. <name>SWSOC</name>
  48709. <description>Software output control synchronization is activated by the software trigger.</description>
  48710. <bitOffset>12</bitOffset>
  48711. <bitWidth>1</bitWidth>
  48712. <access>read-write</access>
  48713. <enumeratedValues>
  48714. <enumeratedValue>
  48715. <name>0</name>
  48716. <description>The software trigger does not activate the SWOCTRL register synchronization.</description>
  48717. <value>#0</value>
  48718. </enumeratedValue>
  48719. <enumeratedValue>
  48720. <name>1</name>
  48721. <description>The software trigger activates the SWOCTRL register synchronization.</description>
  48722. <value>#1</value>
  48723. </enumeratedValue>
  48724. </enumeratedValues>
  48725. </field>
  48726. <field>
  48727. <name>HWRSTCNT</name>
  48728. <description>FTM counter synchronization is activated by a hardware trigger.</description>
  48729. <bitOffset>16</bitOffset>
  48730. <bitWidth>1</bitWidth>
  48731. <access>read-write</access>
  48732. <enumeratedValues>
  48733. <enumeratedValue>
  48734. <name>0</name>
  48735. <description>A hardware trigger does not activate the FTM counter synchronization.</description>
  48736. <value>#0</value>
  48737. </enumeratedValue>
  48738. <enumeratedValue>
  48739. <name>1</name>
  48740. <description>A hardware trigger activates the FTM counter synchronization.</description>
  48741. <value>#1</value>
  48742. </enumeratedValue>
  48743. </enumeratedValues>
  48744. </field>
  48745. <field>
  48746. <name>HWWRBUF</name>
  48747. <description>MOD, CNTIN, and CV registers synchronization is activated by a hardware trigger.</description>
  48748. <bitOffset>17</bitOffset>
  48749. <bitWidth>1</bitWidth>
  48750. <access>read-write</access>
  48751. <enumeratedValues>
  48752. <enumeratedValue>
  48753. <name>0</name>
  48754. <description>A hardware trigger does not activate MOD, CNTIN, and CV registers synchronization.</description>
  48755. <value>#0</value>
  48756. </enumeratedValue>
  48757. <enumeratedValue>
  48758. <name>1</name>
  48759. <description>A hardware trigger activates MOD, CNTIN, and CV registers synchronization.</description>
  48760. <value>#1</value>
  48761. </enumeratedValue>
  48762. </enumeratedValues>
  48763. </field>
  48764. <field>
  48765. <name>HWOM</name>
  48766. <description>Output mask synchronization is activated by a hardware trigger.</description>
  48767. <bitOffset>18</bitOffset>
  48768. <bitWidth>1</bitWidth>
  48769. <access>read-write</access>
  48770. <enumeratedValues>
  48771. <enumeratedValue>
  48772. <name>0</name>
  48773. <description>A hardware trigger does not activate the OUTMASK register synchronization.</description>
  48774. <value>#0</value>
  48775. </enumeratedValue>
  48776. <enumeratedValue>
  48777. <name>1</name>
  48778. <description>A hardware trigger activates the OUTMASK register synchronization.</description>
  48779. <value>#1</value>
  48780. </enumeratedValue>
  48781. </enumeratedValues>
  48782. </field>
  48783. <field>
  48784. <name>HWINVC</name>
  48785. <description>Inverting control synchronization is activated by a hardware trigger.</description>
  48786. <bitOffset>19</bitOffset>
  48787. <bitWidth>1</bitWidth>
  48788. <access>read-write</access>
  48789. <enumeratedValues>
  48790. <enumeratedValue>
  48791. <name>0</name>
  48792. <description>A hardware trigger does not activate the INVCTRL register synchronization.</description>
  48793. <value>#0</value>
  48794. </enumeratedValue>
  48795. <enumeratedValue>
  48796. <name>1</name>
  48797. <description>A hardware trigger activates the INVCTRL register synchronization.</description>
  48798. <value>#1</value>
  48799. </enumeratedValue>
  48800. </enumeratedValues>
  48801. </field>
  48802. <field>
  48803. <name>HWSOC</name>
  48804. <description>Software output control synchronization is activated by a hardware trigger.</description>
  48805. <bitOffset>20</bitOffset>
  48806. <bitWidth>1</bitWidth>
  48807. <access>read-write</access>
  48808. <enumeratedValues>
  48809. <enumeratedValue>
  48810. <name>0</name>
  48811. <description>A hardware trigger does not activate the SWOCTRL register synchronization.</description>
  48812. <value>#0</value>
  48813. </enumeratedValue>
  48814. <enumeratedValue>
  48815. <name>1</name>
  48816. <description>A hardware trigger activates the SWOCTRL register synchronization.</description>
  48817. <value>#1</value>
  48818. </enumeratedValue>
  48819. </enumeratedValues>
  48820. </field>
  48821. </fields>
  48822. </register>
  48823. <register>
  48824. <name>INVCTRL</name>
  48825. <description>FTM Inverting Control</description>
  48826. <addressOffset>0x90</addressOffset>
  48827. <size>32</size>
  48828. <access>read-write</access>
  48829. <resetValue>0</resetValue>
  48830. <resetMask>0xFFFFFFFF</resetMask>
  48831. <fields>
  48832. <field>
  48833. <name>INV0EN</name>
  48834. <description>Pair Channels 0 Inverting Enable</description>
  48835. <bitOffset>0</bitOffset>
  48836. <bitWidth>1</bitWidth>
  48837. <access>read-write</access>
  48838. <enumeratedValues>
  48839. <enumeratedValue>
  48840. <name>0</name>
  48841. <description>Inverting is disabled.</description>
  48842. <value>#0</value>
  48843. </enumeratedValue>
  48844. <enumeratedValue>
  48845. <name>1</name>
  48846. <description>Inverting is enabled.</description>
  48847. <value>#1</value>
  48848. </enumeratedValue>
  48849. </enumeratedValues>
  48850. </field>
  48851. <field>
  48852. <name>INV1EN</name>
  48853. <description>Pair Channels 1 Inverting Enable</description>
  48854. <bitOffset>1</bitOffset>
  48855. <bitWidth>1</bitWidth>
  48856. <access>read-write</access>
  48857. <enumeratedValues>
  48858. <enumeratedValue>
  48859. <name>0</name>
  48860. <description>Inverting is disabled.</description>
  48861. <value>#0</value>
  48862. </enumeratedValue>
  48863. <enumeratedValue>
  48864. <name>1</name>
  48865. <description>Inverting is enabled.</description>
  48866. <value>#1</value>
  48867. </enumeratedValue>
  48868. </enumeratedValues>
  48869. </field>
  48870. <field>
  48871. <name>INV2EN</name>
  48872. <description>Pair Channels 2 Inverting Enable</description>
  48873. <bitOffset>2</bitOffset>
  48874. <bitWidth>1</bitWidth>
  48875. <access>read-write</access>
  48876. <enumeratedValues>
  48877. <enumeratedValue>
  48878. <name>0</name>
  48879. <description>Inverting is disabled.</description>
  48880. <value>#0</value>
  48881. </enumeratedValue>
  48882. <enumeratedValue>
  48883. <name>1</name>
  48884. <description>Inverting is enabled.</description>
  48885. <value>#1</value>
  48886. </enumeratedValue>
  48887. </enumeratedValues>
  48888. </field>
  48889. <field>
  48890. <name>INV3EN</name>
  48891. <description>Pair Channels 3 Inverting Enable</description>
  48892. <bitOffset>3</bitOffset>
  48893. <bitWidth>1</bitWidth>
  48894. <access>read-write</access>
  48895. <enumeratedValues>
  48896. <enumeratedValue>
  48897. <name>0</name>
  48898. <description>Inverting is disabled.</description>
  48899. <value>#0</value>
  48900. </enumeratedValue>
  48901. <enumeratedValue>
  48902. <name>1</name>
  48903. <description>Inverting is enabled.</description>
  48904. <value>#1</value>
  48905. </enumeratedValue>
  48906. </enumeratedValues>
  48907. </field>
  48908. </fields>
  48909. </register>
  48910. <register>
  48911. <name>SWOCTRL</name>
  48912. <description>FTM Software Output Control</description>
  48913. <addressOffset>0x94</addressOffset>
  48914. <size>32</size>
  48915. <access>read-write</access>
  48916. <resetValue>0</resetValue>
  48917. <resetMask>0xFFFFFFFF</resetMask>
  48918. <fields>
  48919. <field>
  48920. <name>CH0OC</name>
  48921. <description>Channel 0 Software Output Control Enable</description>
  48922. <bitOffset>0</bitOffset>
  48923. <bitWidth>1</bitWidth>
  48924. <access>read-write</access>
  48925. <enumeratedValues>
  48926. <enumeratedValue>
  48927. <name>0</name>
  48928. <description>The channel output is not affected by software output control.</description>
  48929. <value>#0</value>
  48930. </enumeratedValue>
  48931. <enumeratedValue>
  48932. <name>1</name>
  48933. <description>The channel output is affected by software output control.</description>
  48934. <value>#1</value>
  48935. </enumeratedValue>
  48936. </enumeratedValues>
  48937. </field>
  48938. <field>
  48939. <name>CH1OC</name>
  48940. <description>Channel 1 Software Output Control Enable</description>
  48941. <bitOffset>1</bitOffset>
  48942. <bitWidth>1</bitWidth>
  48943. <access>read-write</access>
  48944. <enumeratedValues>
  48945. <enumeratedValue>
  48946. <name>0</name>
  48947. <description>The channel output is not affected by software output control.</description>
  48948. <value>#0</value>
  48949. </enumeratedValue>
  48950. <enumeratedValue>
  48951. <name>1</name>
  48952. <description>The channel output is affected by software output control.</description>
  48953. <value>#1</value>
  48954. </enumeratedValue>
  48955. </enumeratedValues>
  48956. </field>
  48957. <field>
  48958. <name>CH2OC</name>
  48959. <description>Channel 2 Software Output Control Enable</description>
  48960. <bitOffset>2</bitOffset>
  48961. <bitWidth>1</bitWidth>
  48962. <access>read-write</access>
  48963. <enumeratedValues>
  48964. <enumeratedValue>
  48965. <name>0</name>
  48966. <description>The channel output is not affected by software output control.</description>
  48967. <value>#0</value>
  48968. </enumeratedValue>
  48969. <enumeratedValue>
  48970. <name>1</name>
  48971. <description>The channel output is affected by software output control.</description>
  48972. <value>#1</value>
  48973. </enumeratedValue>
  48974. </enumeratedValues>
  48975. </field>
  48976. <field>
  48977. <name>CH3OC</name>
  48978. <description>Channel 3 Software Output Control Enable</description>
  48979. <bitOffset>3</bitOffset>
  48980. <bitWidth>1</bitWidth>
  48981. <access>read-write</access>
  48982. <enumeratedValues>
  48983. <enumeratedValue>
  48984. <name>0</name>
  48985. <description>The channel output is not affected by software output control.</description>
  48986. <value>#0</value>
  48987. </enumeratedValue>
  48988. <enumeratedValue>
  48989. <name>1</name>
  48990. <description>The channel output is affected by software output control.</description>
  48991. <value>#1</value>
  48992. </enumeratedValue>
  48993. </enumeratedValues>
  48994. </field>
  48995. <field>
  48996. <name>CH4OC</name>
  48997. <description>Channel 4 Software Output Control Enable</description>
  48998. <bitOffset>4</bitOffset>
  48999. <bitWidth>1</bitWidth>
  49000. <access>read-write</access>
  49001. <enumeratedValues>
  49002. <enumeratedValue>
  49003. <name>0</name>
  49004. <description>The channel output is not affected by software output control.</description>
  49005. <value>#0</value>
  49006. </enumeratedValue>
  49007. <enumeratedValue>
  49008. <name>1</name>
  49009. <description>The channel output is affected by software output control.</description>
  49010. <value>#1</value>
  49011. </enumeratedValue>
  49012. </enumeratedValues>
  49013. </field>
  49014. <field>
  49015. <name>CH5OC</name>
  49016. <description>Channel 5 Software Output Control Enable</description>
  49017. <bitOffset>5</bitOffset>
  49018. <bitWidth>1</bitWidth>
  49019. <access>read-write</access>
  49020. <enumeratedValues>
  49021. <enumeratedValue>
  49022. <name>0</name>
  49023. <description>The channel output is not affected by software output control.</description>
  49024. <value>#0</value>
  49025. </enumeratedValue>
  49026. <enumeratedValue>
  49027. <name>1</name>
  49028. <description>The channel output is affected by software output control.</description>
  49029. <value>#1</value>
  49030. </enumeratedValue>
  49031. </enumeratedValues>
  49032. </field>
  49033. <field>
  49034. <name>CH6OC</name>
  49035. <description>Channel 6 Software Output Control Enable</description>
  49036. <bitOffset>6</bitOffset>
  49037. <bitWidth>1</bitWidth>
  49038. <access>read-write</access>
  49039. <enumeratedValues>
  49040. <enumeratedValue>
  49041. <name>0</name>
  49042. <description>The channel output is not affected by software output control.</description>
  49043. <value>#0</value>
  49044. </enumeratedValue>
  49045. <enumeratedValue>
  49046. <name>1</name>
  49047. <description>The channel output is affected by software output control.</description>
  49048. <value>#1</value>
  49049. </enumeratedValue>
  49050. </enumeratedValues>
  49051. </field>
  49052. <field>
  49053. <name>CH7OC</name>
  49054. <description>Channel 7 Software Output Control Enable</description>
  49055. <bitOffset>7</bitOffset>
  49056. <bitWidth>1</bitWidth>
  49057. <access>read-write</access>
  49058. <enumeratedValues>
  49059. <enumeratedValue>
  49060. <name>0</name>
  49061. <description>The channel output is not affected by software output control.</description>
  49062. <value>#0</value>
  49063. </enumeratedValue>
  49064. <enumeratedValue>
  49065. <name>1</name>
  49066. <description>The channel output is affected by software output control.</description>
  49067. <value>#1</value>
  49068. </enumeratedValue>
  49069. </enumeratedValues>
  49070. </field>
  49071. <field>
  49072. <name>CH0OCV</name>
  49073. <description>Channel 0 Software Output Control Value</description>
  49074. <bitOffset>8</bitOffset>
  49075. <bitWidth>1</bitWidth>
  49076. <access>read-write</access>
  49077. <enumeratedValues>
  49078. <enumeratedValue>
  49079. <name>0</name>
  49080. <description>The software output control forces 0 to the channel output.</description>
  49081. <value>#0</value>
  49082. </enumeratedValue>
  49083. <enumeratedValue>
  49084. <name>1</name>
  49085. <description>The software output control forces 1 to the channel output.</description>
  49086. <value>#1</value>
  49087. </enumeratedValue>
  49088. </enumeratedValues>
  49089. </field>
  49090. <field>
  49091. <name>CH1OCV</name>
  49092. <description>Channel 1 Software Output Control Value</description>
  49093. <bitOffset>9</bitOffset>
  49094. <bitWidth>1</bitWidth>
  49095. <access>read-write</access>
  49096. <enumeratedValues>
  49097. <enumeratedValue>
  49098. <name>0</name>
  49099. <description>The software output control forces 0 to the channel output.</description>
  49100. <value>#0</value>
  49101. </enumeratedValue>
  49102. <enumeratedValue>
  49103. <name>1</name>
  49104. <description>The software output control forces 1 to the channel output.</description>
  49105. <value>#1</value>
  49106. </enumeratedValue>
  49107. </enumeratedValues>
  49108. </field>
  49109. <field>
  49110. <name>CH2OCV</name>
  49111. <description>Channel 2 Software Output Control Value</description>
  49112. <bitOffset>10</bitOffset>
  49113. <bitWidth>1</bitWidth>
  49114. <access>read-write</access>
  49115. <enumeratedValues>
  49116. <enumeratedValue>
  49117. <name>0</name>
  49118. <description>The software output control forces 0 to the channel output.</description>
  49119. <value>#0</value>
  49120. </enumeratedValue>
  49121. <enumeratedValue>
  49122. <name>1</name>
  49123. <description>The software output control forces 1 to the channel output.</description>
  49124. <value>#1</value>
  49125. </enumeratedValue>
  49126. </enumeratedValues>
  49127. </field>
  49128. <field>
  49129. <name>CH3OCV</name>
  49130. <description>Channel 3 Software Output Control Value</description>
  49131. <bitOffset>11</bitOffset>
  49132. <bitWidth>1</bitWidth>
  49133. <access>read-write</access>
  49134. <enumeratedValues>
  49135. <enumeratedValue>
  49136. <name>0</name>
  49137. <description>The software output control forces 0 to the channel output.</description>
  49138. <value>#0</value>
  49139. </enumeratedValue>
  49140. <enumeratedValue>
  49141. <name>1</name>
  49142. <description>The software output control forces 1 to the channel output.</description>
  49143. <value>#1</value>
  49144. </enumeratedValue>
  49145. </enumeratedValues>
  49146. </field>
  49147. <field>
  49148. <name>CH4OCV</name>
  49149. <description>Channel 4 Software Output Control Value</description>
  49150. <bitOffset>12</bitOffset>
  49151. <bitWidth>1</bitWidth>
  49152. <access>read-write</access>
  49153. <enumeratedValues>
  49154. <enumeratedValue>
  49155. <name>0</name>
  49156. <description>The software output control forces 0 to the channel output.</description>
  49157. <value>#0</value>
  49158. </enumeratedValue>
  49159. <enumeratedValue>
  49160. <name>1</name>
  49161. <description>The software output control forces 1 to the channel output.</description>
  49162. <value>#1</value>
  49163. </enumeratedValue>
  49164. </enumeratedValues>
  49165. </field>
  49166. <field>
  49167. <name>CH5OCV</name>
  49168. <description>Channel 5 Software Output Control Value</description>
  49169. <bitOffset>13</bitOffset>
  49170. <bitWidth>1</bitWidth>
  49171. <access>read-write</access>
  49172. <enumeratedValues>
  49173. <enumeratedValue>
  49174. <name>0</name>
  49175. <description>The software output control forces 0 to the channel output.</description>
  49176. <value>#0</value>
  49177. </enumeratedValue>
  49178. <enumeratedValue>
  49179. <name>1</name>
  49180. <description>The software output control forces 1 to the channel output.</description>
  49181. <value>#1</value>
  49182. </enumeratedValue>
  49183. </enumeratedValues>
  49184. </field>
  49185. <field>
  49186. <name>CH6OCV</name>
  49187. <description>Channel 6 Software Output Control Value</description>
  49188. <bitOffset>14</bitOffset>
  49189. <bitWidth>1</bitWidth>
  49190. <access>read-write</access>
  49191. <enumeratedValues>
  49192. <enumeratedValue>
  49193. <name>0</name>
  49194. <description>The software output control forces 0 to the channel output.</description>
  49195. <value>#0</value>
  49196. </enumeratedValue>
  49197. <enumeratedValue>
  49198. <name>1</name>
  49199. <description>The software output control forces 1 to the channel output.</description>
  49200. <value>#1</value>
  49201. </enumeratedValue>
  49202. </enumeratedValues>
  49203. </field>
  49204. <field>
  49205. <name>CH7OCV</name>
  49206. <description>Channel 7 Software Output Control Value</description>
  49207. <bitOffset>15</bitOffset>
  49208. <bitWidth>1</bitWidth>
  49209. <access>read-write</access>
  49210. <enumeratedValues>
  49211. <enumeratedValue>
  49212. <name>0</name>
  49213. <description>The software output control forces 0 to the channel output.</description>
  49214. <value>#0</value>
  49215. </enumeratedValue>
  49216. <enumeratedValue>
  49217. <name>1</name>
  49218. <description>The software output control forces 1 to the channel output.</description>
  49219. <value>#1</value>
  49220. </enumeratedValue>
  49221. </enumeratedValues>
  49222. </field>
  49223. </fields>
  49224. </register>
  49225. <register>
  49226. <name>PWMLOAD</name>
  49227. <description>FTM PWM Load</description>
  49228. <addressOffset>0x98</addressOffset>
  49229. <size>32</size>
  49230. <access>read-write</access>
  49231. <resetValue>0</resetValue>
  49232. <resetMask>0xFFFFFFFF</resetMask>
  49233. <fields>
  49234. <field>
  49235. <name>CH0SEL</name>
  49236. <description>Channel 0 Select</description>
  49237. <bitOffset>0</bitOffset>
  49238. <bitWidth>1</bitWidth>
  49239. <access>read-write</access>
  49240. <enumeratedValues>
  49241. <enumeratedValue>
  49242. <name>0</name>
  49243. <description>Do not include the channel in the matching process.</description>
  49244. <value>#0</value>
  49245. </enumeratedValue>
  49246. <enumeratedValue>
  49247. <name>1</name>
  49248. <description>Include the channel in the matching process.</description>
  49249. <value>#1</value>
  49250. </enumeratedValue>
  49251. </enumeratedValues>
  49252. </field>
  49253. <field>
  49254. <name>CH1SEL</name>
  49255. <description>Channel 1 Select</description>
  49256. <bitOffset>1</bitOffset>
  49257. <bitWidth>1</bitWidth>
  49258. <access>read-write</access>
  49259. <enumeratedValues>
  49260. <enumeratedValue>
  49261. <name>0</name>
  49262. <description>Do not include the channel in the matching process.</description>
  49263. <value>#0</value>
  49264. </enumeratedValue>
  49265. <enumeratedValue>
  49266. <name>1</name>
  49267. <description>Include the channel in the matching process.</description>
  49268. <value>#1</value>
  49269. </enumeratedValue>
  49270. </enumeratedValues>
  49271. </field>
  49272. <field>
  49273. <name>CH2SEL</name>
  49274. <description>Channel 2 Select</description>
  49275. <bitOffset>2</bitOffset>
  49276. <bitWidth>1</bitWidth>
  49277. <access>read-write</access>
  49278. <enumeratedValues>
  49279. <enumeratedValue>
  49280. <name>0</name>
  49281. <description>Do not include the channel in the matching process.</description>
  49282. <value>#0</value>
  49283. </enumeratedValue>
  49284. <enumeratedValue>
  49285. <name>1</name>
  49286. <description>Include the channel in the matching process.</description>
  49287. <value>#1</value>
  49288. </enumeratedValue>
  49289. </enumeratedValues>
  49290. </field>
  49291. <field>
  49292. <name>CH3SEL</name>
  49293. <description>Channel 3 Select</description>
  49294. <bitOffset>3</bitOffset>
  49295. <bitWidth>1</bitWidth>
  49296. <access>read-write</access>
  49297. <enumeratedValues>
  49298. <enumeratedValue>
  49299. <name>0</name>
  49300. <description>Do not include the channel in the matching process.</description>
  49301. <value>#0</value>
  49302. </enumeratedValue>
  49303. <enumeratedValue>
  49304. <name>1</name>
  49305. <description>Include the channel in the matching process.</description>
  49306. <value>#1</value>
  49307. </enumeratedValue>
  49308. </enumeratedValues>
  49309. </field>
  49310. <field>
  49311. <name>CH4SEL</name>
  49312. <description>Channel 4 Select</description>
  49313. <bitOffset>4</bitOffset>
  49314. <bitWidth>1</bitWidth>
  49315. <access>read-write</access>
  49316. <enumeratedValues>
  49317. <enumeratedValue>
  49318. <name>0</name>
  49319. <description>Do not include the channel in the matching process.</description>
  49320. <value>#0</value>
  49321. </enumeratedValue>
  49322. <enumeratedValue>
  49323. <name>1</name>
  49324. <description>Include the channel in the matching process.</description>
  49325. <value>#1</value>
  49326. </enumeratedValue>
  49327. </enumeratedValues>
  49328. </field>
  49329. <field>
  49330. <name>CH5SEL</name>
  49331. <description>Channel 5 Select</description>
  49332. <bitOffset>5</bitOffset>
  49333. <bitWidth>1</bitWidth>
  49334. <access>read-write</access>
  49335. <enumeratedValues>
  49336. <enumeratedValue>
  49337. <name>0</name>
  49338. <description>Do not include the channel in the matching process.</description>
  49339. <value>#0</value>
  49340. </enumeratedValue>
  49341. <enumeratedValue>
  49342. <name>1</name>
  49343. <description>Include the channel in the matching process.</description>
  49344. <value>#1</value>
  49345. </enumeratedValue>
  49346. </enumeratedValues>
  49347. </field>
  49348. <field>
  49349. <name>CH6SEL</name>
  49350. <description>Channel 6 Select</description>
  49351. <bitOffset>6</bitOffset>
  49352. <bitWidth>1</bitWidth>
  49353. <access>read-write</access>
  49354. <enumeratedValues>
  49355. <enumeratedValue>
  49356. <name>0</name>
  49357. <description>Do not include the channel in the matching process.</description>
  49358. <value>#0</value>
  49359. </enumeratedValue>
  49360. <enumeratedValue>
  49361. <name>1</name>
  49362. <description>Include the channel in the matching process.</description>
  49363. <value>#1</value>
  49364. </enumeratedValue>
  49365. </enumeratedValues>
  49366. </field>
  49367. <field>
  49368. <name>CH7SEL</name>
  49369. <description>Channel 7 Select</description>
  49370. <bitOffset>7</bitOffset>
  49371. <bitWidth>1</bitWidth>
  49372. <access>read-write</access>
  49373. <enumeratedValues>
  49374. <enumeratedValue>
  49375. <name>0</name>
  49376. <description>Do not include the channel in the matching process.</description>
  49377. <value>#0</value>
  49378. </enumeratedValue>
  49379. <enumeratedValue>
  49380. <name>1</name>
  49381. <description>Include the channel in the matching process.</description>
  49382. <value>#1</value>
  49383. </enumeratedValue>
  49384. </enumeratedValues>
  49385. </field>
  49386. <field>
  49387. <name>LDOK</name>
  49388. <description>Load Enable</description>
  49389. <bitOffset>9</bitOffset>
  49390. <bitWidth>1</bitWidth>
  49391. <access>read-write</access>
  49392. <enumeratedValues>
  49393. <enumeratedValue>
  49394. <name>0</name>
  49395. <description>Loading updated values is disabled.</description>
  49396. <value>#0</value>
  49397. </enumeratedValue>
  49398. <enumeratedValue>
  49399. <name>1</name>
  49400. <description>Loading updated values is enabled.</description>
  49401. <value>#1</value>
  49402. </enumeratedValue>
  49403. </enumeratedValues>
  49404. </field>
  49405. </fields>
  49406. </register>
  49407. </registers>
  49408. </peripheral>
  49409. <peripheral>
  49410. <name>ADC0</name>
  49411. <description>Analog-to-Digital Converter</description>
  49412. <groupName>ADC</groupName>
  49413. <prependToName>ADC0_</prependToName>
  49414. <baseAddress>0x4003B000</baseAddress>
  49415. <addressBlock>
  49416. <offset>0</offset>
  49417. <size>0x70</size>
  49418. <usage>registers</usage>
  49419. </addressBlock>
  49420. <interrupt>
  49421. <name>ADC0</name>
  49422. <value>39</value>
  49423. </interrupt>
  49424. <registers>
  49425. <register>
  49426. <dim>2</dim>
  49427. <dimIncrement>0x4</dimIncrement>
  49428. <dimIndex>A,B</dimIndex>
  49429. <name>SC1%s</name>
  49430. <description>ADC Status and Control Registers 1</description>
  49431. <addressOffset>0</addressOffset>
  49432. <size>32</size>
  49433. <access>read-write</access>
  49434. <resetValue>0x1F</resetValue>
  49435. <resetMask>0xFFFFFFFF</resetMask>
  49436. <fields>
  49437. <field>
  49438. <name>ADCH</name>
  49439. <description>Input channel select</description>
  49440. <bitOffset>0</bitOffset>
  49441. <bitWidth>5</bitWidth>
  49442. <access>read-write</access>
  49443. <enumeratedValues>
  49444. <enumeratedValue>
  49445. <name>00000</name>
  49446. <description>When DIFF=0, DADP0 is selected as input; when DIFF=1, DAD0 is selected as input.</description>
  49447. <value>#00000</value>
  49448. </enumeratedValue>
  49449. <enumeratedValue>
  49450. <name>00001</name>
  49451. <description>When DIFF=0, DADP1 is selected as input; when DIFF=1, DAD1 is selected as input.</description>
  49452. <value>#00001</value>
  49453. </enumeratedValue>
  49454. <enumeratedValue>
  49455. <name>00010</name>
  49456. <description>When DIFF=0, DADP2 is selected as input; when DIFF=1, DAD2 is selected as input.</description>
  49457. <value>#00010</value>
  49458. </enumeratedValue>
  49459. <enumeratedValue>
  49460. <name>00011</name>
  49461. <description>When DIFF=0, DADP3 is selected as input; when DIFF=1, DAD3 is selected as input.</description>
  49462. <value>#00011</value>
  49463. </enumeratedValue>
  49464. <enumeratedValue>
  49465. <name>00100</name>
  49466. <description>When DIFF=0, AD4 is selected as input; when DIFF=1, it is reserved.</description>
  49467. <value>#00100</value>
  49468. </enumeratedValue>
  49469. <enumeratedValue>
  49470. <name>00101</name>
  49471. <description>When DIFF=0, AD5 is selected as input; when DIFF=1, it is reserved.</description>
  49472. <value>#00101</value>
  49473. </enumeratedValue>
  49474. <enumeratedValue>
  49475. <name>00110</name>
  49476. <description>When DIFF=0, AD6 is selected as input; when DIFF=1, it is reserved.</description>
  49477. <value>#00110</value>
  49478. </enumeratedValue>
  49479. <enumeratedValue>
  49480. <name>00111</name>
  49481. <description>When DIFF=0, AD7 is selected as input; when DIFF=1, it is reserved.</description>
  49482. <value>#00111</value>
  49483. </enumeratedValue>
  49484. <enumeratedValue>
  49485. <name>01000</name>
  49486. <description>When DIFF=0, AD8 is selected as input; when DIFF=1, it is reserved.</description>
  49487. <value>#01000</value>
  49488. </enumeratedValue>
  49489. <enumeratedValue>
  49490. <name>01001</name>
  49491. <description>When DIFF=0, AD9 is selected as input; when DIFF=1, it is reserved.</description>
  49492. <value>#01001</value>
  49493. </enumeratedValue>
  49494. <enumeratedValue>
  49495. <name>01010</name>
  49496. <description>When DIFF=0, AD10 is selected as input; when DIFF=1, it is reserved.</description>
  49497. <value>#01010</value>
  49498. </enumeratedValue>
  49499. <enumeratedValue>
  49500. <name>01011</name>
  49501. <description>When DIFF=0, AD11 is selected as input; when DIFF=1, it is reserved.</description>
  49502. <value>#01011</value>
  49503. </enumeratedValue>
  49504. <enumeratedValue>
  49505. <name>01100</name>
  49506. <description>When DIFF=0, AD12 is selected as input; when DIFF=1, it is reserved.</description>
  49507. <value>#01100</value>
  49508. </enumeratedValue>
  49509. <enumeratedValue>
  49510. <name>01101</name>
  49511. <description>When DIFF=0, AD13 is selected as input; when DIFF=1, it is reserved.</description>
  49512. <value>#01101</value>
  49513. </enumeratedValue>
  49514. <enumeratedValue>
  49515. <name>01110</name>
  49516. <description>When DIFF=0, AD14 is selected as input; when DIFF=1, it is reserved.</description>
  49517. <value>#01110</value>
  49518. </enumeratedValue>
  49519. <enumeratedValue>
  49520. <name>01111</name>
  49521. <description>When DIFF=0, AD15 is selected as input; when DIFF=1, it is reserved.</description>
  49522. <value>#01111</value>
  49523. </enumeratedValue>
  49524. <enumeratedValue>
  49525. <name>10000</name>
  49526. <description>When DIFF=0, AD16 is selected as input; when DIFF=1, it is reserved.</description>
  49527. <value>#10000</value>
  49528. </enumeratedValue>
  49529. <enumeratedValue>
  49530. <name>10001</name>
  49531. <description>When DIFF=0, AD17 is selected as input; when DIFF=1, it is reserved.</description>
  49532. <value>#10001</value>
  49533. </enumeratedValue>
  49534. <enumeratedValue>
  49535. <name>10010</name>
  49536. <description>When DIFF=0, AD18 is selected as input; when DIFF=1, it is reserved.</description>
  49537. <value>#10010</value>
  49538. </enumeratedValue>
  49539. <enumeratedValue>
  49540. <name>10011</name>
  49541. <description>When DIFF=0, AD19 is selected as input; when DIFF=1, it is reserved.</description>
  49542. <value>#10011</value>
  49543. </enumeratedValue>
  49544. <enumeratedValue>
  49545. <name>10100</name>
  49546. <description>When DIFF=0, AD20 is selected as input; when DIFF=1, it is reserved.</description>
  49547. <value>#10100</value>
  49548. </enumeratedValue>
  49549. <enumeratedValue>
  49550. <name>10101</name>
  49551. <description>When DIFF=0, AD21 is selected as input; when DIFF=1, it is reserved.</description>
  49552. <value>#10101</value>
  49553. </enumeratedValue>
  49554. <enumeratedValue>
  49555. <name>10110</name>
  49556. <description>When DIFF=0, AD22 is selected as input; when DIFF=1, it is reserved.</description>
  49557. <value>#10110</value>
  49558. </enumeratedValue>
  49559. <enumeratedValue>
  49560. <name>10111</name>
  49561. <description>When DIFF=0, AD23 is selected as input; when DIFF=1, it is reserved.</description>
  49562. <value>#10111</value>
  49563. </enumeratedValue>
  49564. <enumeratedValue>
  49565. <name>11010</name>
  49566. <description>When DIFF=0, Temp Sensor (single-ended) is selected as input; when DIFF=1, Temp Sensor (differential) is selected as input.</description>
  49567. <value>#11010</value>
  49568. </enumeratedValue>
  49569. <enumeratedValue>
  49570. <name>11011</name>
  49571. <description>When DIFF=0, Bandgap (single-ended) is selected as input; when DIFF=1, Bandgap (differential) is selected as input.</description>
  49572. <value>#11011</value>
  49573. </enumeratedValue>
  49574. <enumeratedValue>
  49575. <name>11101</name>
  49576. <description>When DIFF=0,VREFSH is selected as input; when DIFF=1, -VREFSH (differential) is selected as input. Voltage reference selected is determined by SC2[REFSEL].</description>
  49577. <value>#11101</value>
  49578. </enumeratedValue>
  49579. <enumeratedValue>
  49580. <name>11110</name>
  49581. <description>When DIFF=0,VREFSL is selected as input; when DIFF=1, it is reserved. Voltage reference selected is determined by SC2[REFSEL].</description>
  49582. <value>#11110</value>
  49583. </enumeratedValue>
  49584. <enumeratedValue>
  49585. <name>11111</name>
  49586. <description>Module is disabled.</description>
  49587. <value>#11111</value>
  49588. </enumeratedValue>
  49589. </enumeratedValues>
  49590. </field>
  49591. <field>
  49592. <name>DIFF</name>
  49593. <description>Differential Mode Enable</description>
  49594. <bitOffset>5</bitOffset>
  49595. <bitWidth>1</bitWidth>
  49596. <access>read-write</access>
  49597. <enumeratedValues>
  49598. <enumeratedValue>
  49599. <name>0</name>
  49600. <description>Single-ended conversions and input channels are selected.</description>
  49601. <value>#0</value>
  49602. </enumeratedValue>
  49603. <enumeratedValue>
  49604. <name>1</name>
  49605. <description>Differential conversions and input channels are selected.</description>
  49606. <value>#1</value>
  49607. </enumeratedValue>
  49608. </enumeratedValues>
  49609. </field>
  49610. <field>
  49611. <name>AIEN</name>
  49612. <description>Interrupt Enable</description>
  49613. <bitOffset>6</bitOffset>
  49614. <bitWidth>1</bitWidth>
  49615. <access>read-write</access>
  49616. <enumeratedValues>
  49617. <enumeratedValue>
  49618. <name>0</name>
  49619. <description>Conversion complete interrupt is disabled.</description>
  49620. <value>#0</value>
  49621. </enumeratedValue>
  49622. <enumeratedValue>
  49623. <name>1</name>
  49624. <description>Conversion complete interrupt is enabled.</description>
  49625. <value>#1</value>
  49626. </enumeratedValue>
  49627. </enumeratedValues>
  49628. </field>
  49629. <field>
  49630. <name>COCO</name>
  49631. <description>Conversion Complete Flag</description>
  49632. <bitOffset>7</bitOffset>
  49633. <bitWidth>1</bitWidth>
  49634. <access>read-only</access>
  49635. <enumeratedValues>
  49636. <enumeratedValue>
  49637. <name>0</name>
  49638. <description>Conversion is not completed.</description>
  49639. <value>#0</value>
  49640. </enumeratedValue>
  49641. <enumeratedValue>
  49642. <name>1</name>
  49643. <description>Conversion is completed.</description>
  49644. <value>#1</value>
  49645. </enumeratedValue>
  49646. </enumeratedValues>
  49647. </field>
  49648. </fields>
  49649. </register>
  49650. <register>
  49651. <name>CFG1</name>
  49652. <description>ADC Configuration Register 1</description>
  49653. <addressOffset>0x8</addressOffset>
  49654. <size>32</size>
  49655. <access>read-write</access>
  49656. <resetValue>0</resetValue>
  49657. <resetMask>0xFFFFFFFF</resetMask>
  49658. <fields>
  49659. <field>
  49660. <name>ADICLK</name>
  49661. <description>Input Clock Select</description>
  49662. <bitOffset>0</bitOffset>
  49663. <bitWidth>2</bitWidth>
  49664. <access>read-write</access>
  49665. <enumeratedValues>
  49666. <enumeratedValue>
  49667. <name>00</name>
  49668. <description>Bus clock</description>
  49669. <value>#00</value>
  49670. </enumeratedValue>
  49671. <enumeratedValue>
  49672. <name>01</name>
  49673. <description>Alternate clock 2 (ALTCLK2)</description>
  49674. <value>#01</value>
  49675. </enumeratedValue>
  49676. <enumeratedValue>
  49677. <name>10</name>
  49678. <description>Alternate clock (ALTCLK)</description>
  49679. <value>#10</value>
  49680. </enumeratedValue>
  49681. <enumeratedValue>
  49682. <name>11</name>
  49683. <description>Asynchronous clock (ADACK)</description>
  49684. <value>#11</value>
  49685. </enumeratedValue>
  49686. </enumeratedValues>
  49687. </field>
  49688. <field>
  49689. <name>MODE</name>
  49690. <description>Conversion mode selection</description>
  49691. <bitOffset>2</bitOffset>
  49692. <bitWidth>2</bitWidth>
  49693. <access>read-write</access>
  49694. <enumeratedValues>
  49695. <enumeratedValue>
  49696. <name>00</name>
  49697. <description>When DIFF=0:It is single-ended 8-bit conversion; when DIFF=1, it is differential 9-bit conversion with 2&apos;s complement output.</description>
  49698. <value>#00</value>
  49699. </enumeratedValue>
  49700. <enumeratedValue>
  49701. <name>01</name>
  49702. <description>When DIFF=0:It is single-ended 12-bit conversion ; when DIFF=1, it is differential 13-bit conversion with 2&apos;s complement output.</description>
  49703. <value>#01</value>
  49704. </enumeratedValue>
  49705. <enumeratedValue>
  49706. <name>10</name>
  49707. <description>When DIFF=0:It is single-ended 10-bit conversion. ; when DIFF=1, it is differential 11-bit conversion with 2&apos;s complement output</description>
  49708. <value>#10</value>
  49709. </enumeratedValue>
  49710. <enumeratedValue>
  49711. <name>11</name>
  49712. <description>When DIFF=0:It is single-ended 16-bit conversion..; when DIFF=1, it is differential 16-bit conversion with 2&apos;s complement output</description>
  49713. <value>#11</value>
  49714. </enumeratedValue>
  49715. </enumeratedValues>
  49716. </field>
  49717. <field>
  49718. <name>ADLSMP</name>
  49719. <description>Sample Time Configuration</description>
  49720. <bitOffset>4</bitOffset>
  49721. <bitWidth>1</bitWidth>
  49722. <access>read-write</access>
  49723. <enumeratedValues>
  49724. <enumeratedValue>
  49725. <name>0</name>
  49726. <description>Short sample time.</description>
  49727. <value>#0</value>
  49728. </enumeratedValue>
  49729. <enumeratedValue>
  49730. <name>1</name>
  49731. <description>Long sample time.</description>
  49732. <value>#1</value>
  49733. </enumeratedValue>
  49734. </enumeratedValues>
  49735. </field>
  49736. <field>
  49737. <name>ADIV</name>
  49738. <description>Clock Divide Select</description>
  49739. <bitOffset>5</bitOffset>
  49740. <bitWidth>2</bitWidth>
  49741. <access>read-write</access>
  49742. <enumeratedValues>
  49743. <enumeratedValue>
  49744. <name>00</name>
  49745. <description>The divide ratio is 1 and the clock rate is input clock.</description>
  49746. <value>#00</value>
  49747. </enumeratedValue>
  49748. <enumeratedValue>
  49749. <name>01</name>
  49750. <description>The divide ratio is 2 and the clock rate is (input clock)/2.</description>
  49751. <value>#01</value>
  49752. </enumeratedValue>
  49753. <enumeratedValue>
  49754. <name>10</name>
  49755. <description>The divide ratio is 4 and the clock rate is (input clock)/4.</description>
  49756. <value>#10</value>
  49757. </enumeratedValue>
  49758. <enumeratedValue>
  49759. <name>11</name>
  49760. <description>The divide ratio is 8 and the clock rate is (input clock)/8.</description>
  49761. <value>#11</value>
  49762. </enumeratedValue>
  49763. </enumeratedValues>
  49764. </field>
  49765. <field>
  49766. <name>ADLPC</name>
  49767. <description>Low-Power Configuration</description>
  49768. <bitOffset>7</bitOffset>
  49769. <bitWidth>1</bitWidth>
  49770. <access>read-write</access>
  49771. <enumeratedValues>
  49772. <enumeratedValue>
  49773. <name>0</name>
  49774. <description>Normal power configuration.</description>
  49775. <value>#0</value>
  49776. </enumeratedValue>
  49777. <enumeratedValue>
  49778. <name>1</name>
  49779. <description>Low-power configuration. The power is reduced at the expense of maximum clock speed.</description>
  49780. <value>#1</value>
  49781. </enumeratedValue>
  49782. </enumeratedValues>
  49783. </field>
  49784. </fields>
  49785. </register>
  49786. <register>
  49787. <name>CFG2</name>
  49788. <description>ADC Configuration Register 2</description>
  49789. <addressOffset>0xC</addressOffset>
  49790. <size>32</size>
  49791. <access>read-write</access>
  49792. <resetValue>0</resetValue>
  49793. <resetMask>0xFFFFFFFF</resetMask>
  49794. <fields>
  49795. <field>
  49796. <name>ADLSTS</name>
  49797. <description>Long Sample Time Select</description>
  49798. <bitOffset>0</bitOffset>
  49799. <bitWidth>2</bitWidth>
  49800. <access>read-write</access>
  49801. <enumeratedValues>
  49802. <enumeratedValue>
  49803. <name>00</name>
  49804. <description>Default longest sample time; 20 extra ADCK cycles; 24 ADCK cycles total.</description>
  49805. <value>#00</value>
  49806. </enumeratedValue>
  49807. <enumeratedValue>
  49808. <name>01</name>
  49809. <description>12 extra ADCK cycles; 16 ADCK cycles total sample time.</description>
  49810. <value>#01</value>
  49811. </enumeratedValue>
  49812. <enumeratedValue>
  49813. <name>10</name>
  49814. <description>6 extra ADCK cycles; 10 ADCK cycles total sample time.</description>
  49815. <value>#10</value>
  49816. </enumeratedValue>
  49817. <enumeratedValue>
  49818. <name>11</name>
  49819. <description>2 extra ADCK cycles; 6 ADCK cycles total sample time.</description>
  49820. <value>#11</value>
  49821. </enumeratedValue>
  49822. </enumeratedValues>
  49823. </field>
  49824. <field>
  49825. <name>ADHSC</name>
  49826. <description>High-Speed Configuration</description>
  49827. <bitOffset>2</bitOffset>
  49828. <bitWidth>1</bitWidth>
  49829. <access>read-write</access>
  49830. <enumeratedValues>
  49831. <enumeratedValue>
  49832. <name>0</name>
  49833. <description>Normal conversion sequence selected.</description>
  49834. <value>#0</value>
  49835. </enumeratedValue>
  49836. <enumeratedValue>
  49837. <name>1</name>
  49838. <description>High-speed conversion sequence selected with 2 additional ADCK cycles to total conversion time.</description>
  49839. <value>#1</value>
  49840. </enumeratedValue>
  49841. </enumeratedValues>
  49842. </field>
  49843. <field>
  49844. <name>ADACKEN</name>
  49845. <description>Asynchronous Clock Output Enable</description>
  49846. <bitOffset>3</bitOffset>
  49847. <bitWidth>1</bitWidth>
  49848. <access>read-write</access>
  49849. <enumeratedValues>
  49850. <enumeratedValue>
  49851. <name>0</name>
  49852. <description>Asynchronous clock output disabled; Asynchronous clock is enabled only if selected by ADICLK and a conversion is active.</description>
  49853. <value>#0</value>
  49854. </enumeratedValue>
  49855. <enumeratedValue>
  49856. <name>1</name>
  49857. <description>Asynchronous clock and clock output is enabled regardless of the state of the ADC.</description>
  49858. <value>#1</value>
  49859. </enumeratedValue>
  49860. </enumeratedValues>
  49861. </field>
  49862. <field>
  49863. <name>MUXSEL</name>
  49864. <description>ADC Mux Select</description>
  49865. <bitOffset>4</bitOffset>
  49866. <bitWidth>1</bitWidth>
  49867. <access>read-write</access>
  49868. <enumeratedValues>
  49869. <enumeratedValue>
  49870. <name>0</name>
  49871. <description>ADxxa channels are selected.</description>
  49872. <value>#0</value>
  49873. </enumeratedValue>
  49874. <enumeratedValue>
  49875. <name>1</name>
  49876. <description>ADxxb channels are selected.</description>
  49877. <value>#1</value>
  49878. </enumeratedValue>
  49879. </enumeratedValues>
  49880. </field>
  49881. </fields>
  49882. </register>
  49883. <register>
  49884. <dim>2</dim>
  49885. <dimIncrement>0x4</dimIncrement>
  49886. <dimIndex>A,B</dimIndex>
  49887. <name>R%s</name>
  49888. <description>ADC Data Result Register</description>
  49889. <addressOffset>0x10</addressOffset>
  49890. <size>32</size>
  49891. <access>read-only</access>
  49892. <resetValue>0</resetValue>
  49893. <resetMask>0xFFFFFFFF</resetMask>
  49894. <fields>
  49895. <field>
  49896. <name>D</name>
  49897. <description>Data result</description>
  49898. <bitOffset>0</bitOffset>
  49899. <bitWidth>16</bitWidth>
  49900. <access>read-only</access>
  49901. </field>
  49902. </fields>
  49903. </register>
  49904. <register>
  49905. <dim>2</dim>
  49906. <dimIncrement>0x4</dimIncrement>
  49907. <dimIndex>1,2</dimIndex>
  49908. <name>CV%s</name>
  49909. <description>Compare Value Registers</description>
  49910. <addressOffset>0x18</addressOffset>
  49911. <size>32</size>
  49912. <access>read-write</access>
  49913. <resetValue>0</resetValue>
  49914. <resetMask>0xFFFFFFFF</resetMask>
  49915. <fields>
  49916. <field>
  49917. <name>CV</name>
  49918. <description>Compare Value.</description>
  49919. <bitOffset>0</bitOffset>
  49920. <bitWidth>16</bitWidth>
  49921. <access>read-write</access>
  49922. </field>
  49923. </fields>
  49924. </register>
  49925. <register>
  49926. <name>SC2</name>
  49927. <description>Status and Control Register 2</description>
  49928. <addressOffset>0x20</addressOffset>
  49929. <size>32</size>
  49930. <access>read-write</access>
  49931. <resetValue>0</resetValue>
  49932. <resetMask>0xFFFFFFFF</resetMask>
  49933. <fields>
  49934. <field>
  49935. <name>REFSEL</name>
  49936. <description>Voltage Reference Selection</description>
  49937. <bitOffset>0</bitOffset>
  49938. <bitWidth>2</bitWidth>
  49939. <access>read-write</access>
  49940. <enumeratedValues>
  49941. <enumeratedValue>
  49942. <name>00</name>
  49943. <description>Default voltage reference pin pair, that is, external pins VREFH and VREFL</description>
  49944. <value>#00</value>
  49945. </enumeratedValue>
  49946. <enumeratedValue>
  49947. <name>01</name>
  49948. <description>Alternate reference pair, that is, VALTH and VALTL . This pair may be additional external pins or internal sources depending on the MCU configuration. See the chip configuration information for details specific to this MCU</description>
  49949. <value>#01</value>
  49950. </enumeratedValue>
  49951. </enumeratedValues>
  49952. </field>
  49953. <field>
  49954. <name>DMAEN</name>
  49955. <description>DMA Enable</description>
  49956. <bitOffset>2</bitOffset>
  49957. <bitWidth>1</bitWidth>
  49958. <access>read-write</access>
  49959. <enumeratedValues>
  49960. <enumeratedValue>
  49961. <name>0</name>
  49962. <description>DMA is disabled.</description>
  49963. <value>#0</value>
  49964. </enumeratedValue>
  49965. <enumeratedValue>
  49966. <name>1</name>
  49967. <description>DMA is enabled and will assert the ADC DMA request during an ADC conversion complete event noted when any of the SC1n[COCO] flags is asserted.</description>
  49968. <value>#1</value>
  49969. </enumeratedValue>
  49970. </enumeratedValues>
  49971. </field>
  49972. <field>
  49973. <name>ACREN</name>
  49974. <description>Compare Function Range Enable</description>
  49975. <bitOffset>3</bitOffset>
  49976. <bitWidth>1</bitWidth>
  49977. <access>read-write</access>
  49978. <enumeratedValues>
  49979. <enumeratedValue>
  49980. <name>0</name>
  49981. <description>Range function disabled. Only CV1 is compared.</description>
  49982. <value>#0</value>
  49983. </enumeratedValue>
  49984. <enumeratedValue>
  49985. <name>1</name>
  49986. <description>Range function enabled. Both CV1 and CV2 are compared.</description>
  49987. <value>#1</value>
  49988. </enumeratedValue>
  49989. </enumeratedValues>
  49990. </field>
  49991. <field>
  49992. <name>ACFGT</name>
  49993. <description>Compare Function Greater Than Enable</description>
  49994. <bitOffset>4</bitOffset>
  49995. <bitWidth>1</bitWidth>
  49996. <access>read-write</access>
  49997. <enumeratedValues>
  49998. <enumeratedValue>
  49999. <name>0</name>
  50000. <description>Configures less than threshold, outside range not inclusive and inside range not inclusive; functionality based on the values placed in CV1 and CV2.</description>
  50001. <value>#0</value>
  50002. </enumeratedValue>
  50003. <enumeratedValue>
  50004. <name>1</name>
  50005. <description>Configures greater than or equal to threshold, outside and inside ranges inclusive; functionality based on the values placed in CV1 and CV2.</description>
  50006. <value>#1</value>
  50007. </enumeratedValue>
  50008. </enumeratedValues>
  50009. </field>
  50010. <field>
  50011. <name>ACFE</name>
  50012. <description>Compare Function Enable</description>
  50013. <bitOffset>5</bitOffset>
  50014. <bitWidth>1</bitWidth>
  50015. <access>read-write</access>
  50016. <enumeratedValues>
  50017. <enumeratedValue>
  50018. <name>0</name>
  50019. <description>Compare function disabled.</description>
  50020. <value>#0</value>
  50021. </enumeratedValue>
  50022. <enumeratedValue>
  50023. <name>1</name>
  50024. <description>Compare function enabled.</description>
  50025. <value>#1</value>
  50026. </enumeratedValue>
  50027. </enumeratedValues>
  50028. </field>
  50029. <field>
  50030. <name>ADTRG</name>
  50031. <description>Conversion Trigger Select</description>
  50032. <bitOffset>6</bitOffset>
  50033. <bitWidth>1</bitWidth>
  50034. <access>read-write</access>
  50035. <enumeratedValues>
  50036. <enumeratedValue>
  50037. <name>0</name>
  50038. <description>Software trigger selected.</description>
  50039. <value>#0</value>
  50040. </enumeratedValue>
  50041. <enumeratedValue>
  50042. <name>1</name>
  50043. <description>Hardware trigger selected.</description>
  50044. <value>#1</value>
  50045. </enumeratedValue>
  50046. </enumeratedValues>
  50047. </field>
  50048. <field>
  50049. <name>ADACT</name>
  50050. <description>Conversion Active</description>
  50051. <bitOffset>7</bitOffset>
  50052. <bitWidth>1</bitWidth>
  50053. <access>read-only</access>
  50054. <enumeratedValues>
  50055. <enumeratedValue>
  50056. <name>0</name>
  50057. <description>Conversion not in progress.</description>
  50058. <value>#0</value>
  50059. </enumeratedValue>
  50060. <enumeratedValue>
  50061. <name>1</name>
  50062. <description>Conversion in progress.</description>
  50063. <value>#1</value>
  50064. </enumeratedValue>
  50065. </enumeratedValues>
  50066. </field>
  50067. </fields>
  50068. </register>
  50069. <register>
  50070. <name>SC3</name>
  50071. <description>Status and Control Register 3</description>
  50072. <addressOffset>0x24</addressOffset>
  50073. <size>32</size>
  50074. <access>read-write</access>
  50075. <resetValue>0</resetValue>
  50076. <resetMask>0xFFFFFFFF</resetMask>
  50077. <fields>
  50078. <field>
  50079. <name>AVGS</name>
  50080. <description>Hardware Average Select</description>
  50081. <bitOffset>0</bitOffset>
  50082. <bitWidth>2</bitWidth>
  50083. <access>read-write</access>
  50084. <enumeratedValues>
  50085. <enumeratedValue>
  50086. <name>00</name>
  50087. <description>4 samples averaged.</description>
  50088. <value>#00</value>
  50089. </enumeratedValue>
  50090. <enumeratedValue>
  50091. <name>01</name>
  50092. <description>8 samples averaged.</description>
  50093. <value>#01</value>
  50094. </enumeratedValue>
  50095. <enumeratedValue>
  50096. <name>10</name>
  50097. <description>16 samples averaged.</description>
  50098. <value>#10</value>
  50099. </enumeratedValue>
  50100. <enumeratedValue>
  50101. <name>11</name>
  50102. <description>32 samples averaged.</description>
  50103. <value>#11</value>
  50104. </enumeratedValue>
  50105. </enumeratedValues>
  50106. </field>
  50107. <field>
  50108. <name>AVGE</name>
  50109. <description>Hardware Average Enable</description>
  50110. <bitOffset>2</bitOffset>
  50111. <bitWidth>1</bitWidth>
  50112. <access>read-write</access>
  50113. <enumeratedValues>
  50114. <enumeratedValue>
  50115. <name>0</name>
  50116. <description>Hardware average function disabled.</description>
  50117. <value>#0</value>
  50118. </enumeratedValue>
  50119. <enumeratedValue>
  50120. <name>1</name>
  50121. <description>Hardware average function enabled.</description>
  50122. <value>#1</value>
  50123. </enumeratedValue>
  50124. </enumeratedValues>
  50125. </field>
  50126. <field>
  50127. <name>ADCO</name>
  50128. <description>Continuous Conversion Enable</description>
  50129. <bitOffset>3</bitOffset>
  50130. <bitWidth>1</bitWidth>
  50131. <access>read-write</access>
  50132. <enumeratedValues>
  50133. <enumeratedValue>
  50134. <name>0</name>
  50135. <description>One conversion or one set of conversions if the hardware average function is enabled, that is, AVGE=1, after initiating a conversion.</description>
  50136. <value>#0</value>
  50137. </enumeratedValue>
  50138. <enumeratedValue>
  50139. <name>1</name>
  50140. <description>Continuous conversions or sets of conversions if the hardware average function is enabled, that is, AVGE=1, after initiating a conversion.</description>
  50141. <value>#1</value>
  50142. </enumeratedValue>
  50143. </enumeratedValues>
  50144. </field>
  50145. <field>
  50146. <name>CALF</name>
  50147. <description>Calibration Failed Flag</description>
  50148. <bitOffset>6</bitOffset>
  50149. <bitWidth>1</bitWidth>
  50150. <access>read-write</access>
  50151. <enumeratedValues>
  50152. <enumeratedValue>
  50153. <name>0</name>
  50154. <description>Calibration completed normally.</description>
  50155. <value>#0</value>
  50156. </enumeratedValue>
  50157. <enumeratedValue>
  50158. <name>1</name>
  50159. <description>Calibration failed. ADC accuracy specifications are not guaranteed.</description>
  50160. <value>#1</value>
  50161. </enumeratedValue>
  50162. </enumeratedValues>
  50163. </field>
  50164. <field>
  50165. <name>CAL</name>
  50166. <description>Calibration</description>
  50167. <bitOffset>7</bitOffset>
  50168. <bitWidth>1</bitWidth>
  50169. <access>read-write</access>
  50170. </field>
  50171. </fields>
  50172. </register>
  50173. <register>
  50174. <name>OFS</name>
  50175. <description>ADC Offset Correction Register</description>
  50176. <addressOffset>0x28</addressOffset>
  50177. <size>32</size>
  50178. <access>read-write</access>
  50179. <resetValue>0x4</resetValue>
  50180. <resetMask>0xFFFFFFFF</resetMask>
  50181. <fields>
  50182. <field>
  50183. <name>OFS</name>
  50184. <description>Offset Error Correction Value</description>
  50185. <bitOffset>0</bitOffset>
  50186. <bitWidth>16</bitWidth>
  50187. <access>read-write</access>
  50188. </field>
  50189. </fields>
  50190. </register>
  50191. <register>
  50192. <name>PG</name>
  50193. <description>ADC Plus-Side Gain Register</description>
  50194. <addressOffset>0x2C</addressOffset>
  50195. <size>32</size>
  50196. <access>read-write</access>
  50197. <resetValue>0x8200</resetValue>
  50198. <resetMask>0xFFFFFFFF</resetMask>
  50199. <fields>
  50200. <field>
  50201. <name>PG</name>
  50202. <description>Plus-Side Gain</description>
  50203. <bitOffset>0</bitOffset>
  50204. <bitWidth>16</bitWidth>
  50205. <access>read-write</access>
  50206. </field>
  50207. </fields>
  50208. </register>
  50209. <register>
  50210. <name>MG</name>
  50211. <description>ADC Minus-Side Gain Register</description>
  50212. <addressOffset>0x30</addressOffset>
  50213. <size>32</size>
  50214. <access>read-write</access>
  50215. <resetValue>0x8200</resetValue>
  50216. <resetMask>0xFFFFFFFF</resetMask>
  50217. <fields>
  50218. <field>
  50219. <name>MG</name>
  50220. <description>Minus-Side Gain</description>
  50221. <bitOffset>0</bitOffset>
  50222. <bitWidth>16</bitWidth>
  50223. <access>read-write</access>
  50224. </field>
  50225. </fields>
  50226. </register>
  50227. <register>
  50228. <name>CLPD</name>
  50229. <description>ADC Plus-Side General Calibration Value Register</description>
  50230. <addressOffset>0x34</addressOffset>
  50231. <size>32</size>
  50232. <access>read-write</access>
  50233. <resetValue>0xA</resetValue>
  50234. <resetMask>0xFFFFFFFF</resetMask>
  50235. <fields>
  50236. <field>
  50237. <name>CLPD</name>
  50238. <description>Calibration Value</description>
  50239. <bitOffset>0</bitOffset>
  50240. <bitWidth>6</bitWidth>
  50241. <access>read-write</access>
  50242. </field>
  50243. </fields>
  50244. </register>
  50245. <register>
  50246. <name>CLPS</name>
  50247. <description>ADC Plus-Side General Calibration Value Register</description>
  50248. <addressOffset>0x38</addressOffset>
  50249. <size>32</size>
  50250. <access>read-write</access>
  50251. <resetValue>0x20</resetValue>
  50252. <resetMask>0xFFFFFFFF</resetMask>
  50253. <fields>
  50254. <field>
  50255. <name>CLPS</name>
  50256. <description>Calibration Value</description>
  50257. <bitOffset>0</bitOffset>
  50258. <bitWidth>6</bitWidth>
  50259. <access>read-write</access>
  50260. </field>
  50261. </fields>
  50262. </register>
  50263. <register>
  50264. <name>CLP4</name>
  50265. <description>ADC Plus-Side General Calibration Value Register</description>
  50266. <addressOffset>0x3C</addressOffset>
  50267. <size>32</size>
  50268. <access>read-write</access>
  50269. <resetValue>0x200</resetValue>
  50270. <resetMask>0xFFFFFFFF</resetMask>
  50271. <fields>
  50272. <field>
  50273. <name>CLP4</name>
  50274. <description>Calibration Value</description>
  50275. <bitOffset>0</bitOffset>
  50276. <bitWidth>10</bitWidth>
  50277. <access>read-write</access>
  50278. </field>
  50279. </fields>
  50280. </register>
  50281. <register>
  50282. <name>CLP3</name>
  50283. <description>ADC Plus-Side General Calibration Value Register</description>
  50284. <addressOffset>0x40</addressOffset>
  50285. <size>32</size>
  50286. <access>read-write</access>
  50287. <resetValue>0x100</resetValue>
  50288. <resetMask>0xFFFFFFFF</resetMask>
  50289. <fields>
  50290. <field>
  50291. <name>CLP3</name>
  50292. <description>Calibration Value</description>
  50293. <bitOffset>0</bitOffset>
  50294. <bitWidth>9</bitWidth>
  50295. <access>read-write</access>
  50296. </field>
  50297. </fields>
  50298. </register>
  50299. <register>
  50300. <name>CLP2</name>
  50301. <description>ADC Plus-Side General Calibration Value Register</description>
  50302. <addressOffset>0x44</addressOffset>
  50303. <size>32</size>
  50304. <access>read-write</access>
  50305. <resetValue>0x80</resetValue>
  50306. <resetMask>0xFFFFFFFF</resetMask>
  50307. <fields>
  50308. <field>
  50309. <name>CLP2</name>
  50310. <description>Calibration Value</description>
  50311. <bitOffset>0</bitOffset>
  50312. <bitWidth>8</bitWidth>
  50313. <access>read-write</access>
  50314. </field>
  50315. </fields>
  50316. </register>
  50317. <register>
  50318. <name>CLP1</name>
  50319. <description>ADC Plus-Side General Calibration Value Register</description>
  50320. <addressOffset>0x48</addressOffset>
  50321. <size>32</size>
  50322. <access>read-write</access>
  50323. <resetValue>0x40</resetValue>
  50324. <resetMask>0xFFFFFFFF</resetMask>
  50325. <fields>
  50326. <field>
  50327. <name>CLP1</name>
  50328. <description>Calibration Value</description>
  50329. <bitOffset>0</bitOffset>
  50330. <bitWidth>7</bitWidth>
  50331. <access>read-write</access>
  50332. </field>
  50333. </fields>
  50334. </register>
  50335. <register>
  50336. <name>CLP0</name>
  50337. <description>ADC Plus-Side General Calibration Value Register</description>
  50338. <addressOffset>0x4C</addressOffset>
  50339. <size>32</size>
  50340. <access>read-write</access>
  50341. <resetValue>0x20</resetValue>
  50342. <resetMask>0xFFFFFFFF</resetMask>
  50343. <fields>
  50344. <field>
  50345. <name>CLP0</name>
  50346. <description>Calibration Value</description>
  50347. <bitOffset>0</bitOffset>
  50348. <bitWidth>6</bitWidth>
  50349. <access>read-write</access>
  50350. </field>
  50351. </fields>
  50352. </register>
  50353. <register>
  50354. <name>CLMD</name>
  50355. <description>ADC Minus-Side General Calibration Value Register</description>
  50356. <addressOffset>0x54</addressOffset>
  50357. <size>32</size>
  50358. <access>read-write</access>
  50359. <resetValue>0xA</resetValue>
  50360. <resetMask>0xFFFFFFFF</resetMask>
  50361. <fields>
  50362. <field>
  50363. <name>CLMD</name>
  50364. <description>Calibration Value</description>
  50365. <bitOffset>0</bitOffset>
  50366. <bitWidth>6</bitWidth>
  50367. <access>read-write</access>
  50368. </field>
  50369. </fields>
  50370. </register>
  50371. <register>
  50372. <name>CLMS</name>
  50373. <description>ADC Minus-Side General Calibration Value Register</description>
  50374. <addressOffset>0x58</addressOffset>
  50375. <size>32</size>
  50376. <access>read-write</access>
  50377. <resetValue>0x20</resetValue>
  50378. <resetMask>0xFFFFFFFF</resetMask>
  50379. <fields>
  50380. <field>
  50381. <name>CLMS</name>
  50382. <description>Calibration Value</description>
  50383. <bitOffset>0</bitOffset>
  50384. <bitWidth>6</bitWidth>
  50385. <access>read-write</access>
  50386. </field>
  50387. </fields>
  50388. </register>
  50389. <register>
  50390. <name>CLM4</name>
  50391. <description>ADC Minus-Side General Calibration Value Register</description>
  50392. <addressOffset>0x5C</addressOffset>
  50393. <size>32</size>
  50394. <access>read-write</access>
  50395. <resetValue>0x200</resetValue>
  50396. <resetMask>0xFFFFFFFF</resetMask>
  50397. <fields>
  50398. <field>
  50399. <name>CLM4</name>
  50400. <description>Calibration Value</description>
  50401. <bitOffset>0</bitOffset>
  50402. <bitWidth>10</bitWidth>
  50403. <access>read-write</access>
  50404. </field>
  50405. </fields>
  50406. </register>
  50407. <register>
  50408. <name>CLM3</name>
  50409. <description>ADC Minus-Side General Calibration Value Register</description>
  50410. <addressOffset>0x60</addressOffset>
  50411. <size>32</size>
  50412. <access>read-write</access>
  50413. <resetValue>0x100</resetValue>
  50414. <resetMask>0xFFFFFFFF</resetMask>
  50415. <fields>
  50416. <field>
  50417. <name>CLM3</name>
  50418. <description>Calibration Value</description>
  50419. <bitOffset>0</bitOffset>
  50420. <bitWidth>9</bitWidth>
  50421. <access>read-write</access>
  50422. </field>
  50423. </fields>
  50424. </register>
  50425. <register>
  50426. <name>CLM2</name>
  50427. <description>ADC Minus-Side General Calibration Value Register</description>
  50428. <addressOffset>0x64</addressOffset>
  50429. <size>32</size>
  50430. <access>read-write</access>
  50431. <resetValue>0x80</resetValue>
  50432. <resetMask>0xFFFFFFFF</resetMask>
  50433. <fields>
  50434. <field>
  50435. <name>CLM2</name>
  50436. <description>Calibration Value</description>
  50437. <bitOffset>0</bitOffset>
  50438. <bitWidth>8</bitWidth>
  50439. <access>read-write</access>
  50440. </field>
  50441. </fields>
  50442. </register>
  50443. <register>
  50444. <name>CLM1</name>
  50445. <description>ADC Minus-Side General Calibration Value Register</description>
  50446. <addressOffset>0x68</addressOffset>
  50447. <size>32</size>
  50448. <access>read-write</access>
  50449. <resetValue>0x40</resetValue>
  50450. <resetMask>0xFFFFFFFF</resetMask>
  50451. <fields>
  50452. <field>
  50453. <name>CLM1</name>
  50454. <description>Calibration Value</description>
  50455. <bitOffset>0</bitOffset>
  50456. <bitWidth>7</bitWidth>
  50457. <access>read-write</access>
  50458. </field>
  50459. </fields>
  50460. </register>
  50461. <register>
  50462. <name>CLM0</name>
  50463. <description>ADC Minus-Side General Calibration Value Register</description>
  50464. <addressOffset>0x6C</addressOffset>
  50465. <size>32</size>
  50466. <access>read-write</access>
  50467. <resetValue>0x20</resetValue>
  50468. <resetMask>0xFFFFFFFF</resetMask>
  50469. <fields>
  50470. <field>
  50471. <name>CLM0</name>
  50472. <description>Calibration Value</description>
  50473. <bitOffset>0</bitOffset>
  50474. <bitWidth>6</bitWidth>
  50475. <access>read-write</access>
  50476. </field>
  50477. </fields>
  50478. </register>
  50479. </registers>
  50480. </peripheral>
  50481. <peripheral>
  50482. <name>ADC1</name>
  50483. <description>Analog-to-Digital Converter</description>
  50484. <groupName>ADC</groupName>
  50485. <prependToName>ADC1_</prependToName>
  50486. <baseAddress>0x400BB000</baseAddress>
  50487. <addressBlock>
  50488. <offset>0</offset>
  50489. <size>0x70</size>
  50490. <usage>registers</usage>
  50491. </addressBlock>
  50492. <interrupt>
  50493. <name>ADC1</name>
  50494. <value>73</value>
  50495. </interrupt>
  50496. <registers>
  50497. <register>
  50498. <dim>2</dim>
  50499. <dimIncrement>0x4</dimIncrement>
  50500. <dimIndex>A,B</dimIndex>
  50501. <name>SC1%s</name>
  50502. <description>ADC Status and Control Registers 1</description>
  50503. <addressOffset>0</addressOffset>
  50504. <size>32</size>
  50505. <access>read-write</access>
  50506. <resetValue>0x1F</resetValue>
  50507. <resetMask>0xFFFFFFFF</resetMask>
  50508. <fields>
  50509. <field>
  50510. <name>ADCH</name>
  50511. <description>Input channel select</description>
  50512. <bitOffset>0</bitOffset>
  50513. <bitWidth>5</bitWidth>
  50514. <access>read-write</access>
  50515. <enumeratedValues>
  50516. <enumeratedValue>
  50517. <name>00000</name>
  50518. <description>When DIFF=0, DADP0 is selected as input; when DIFF=1, DAD0 is selected as input.</description>
  50519. <value>#00000</value>
  50520. </enumeratedValue>
  50521. <enumeratedValue>
  50522. <name>00001</name>
  50523. <description>When DIFF=0, DADP1 is selected as input; when DIFF=1, DAD1 is selected as input.</description>
  50524. <value>#00001</value>
  50525. </enumeratedValue>
  50526. <enumeratedValue>
  50527. <name>00010</name>
  50528. <description>When DIFF=0, DADP2 is selected as input; when DIFF=1, DAD2 is selected as input.</description>
  50529. <value>#00010</value>
  50530. </enumeratedValue>
  50531. <enumeratedValue>
  50532. <name>00011</name>
  50533. <description>When DIFF=0, DADP3 is selected as input; when DIFF=1, DAD3 is selected as input.</description>
  50534. <value>#00011</value>
  50535. </enumeratedValue>
  50536. <enumeratedValue>
  50537. <name>00100</name>
  50538. <description>When DIFF=0, AD4 is selected as input; when DIFF=1, it is reserved.</description>
  50539. <value>#00100</value>
  50540. </enumeratedValue>
  50541. <enumeratedValue>
  50542. <name>00101</name>
  50543. <description>When DIFF=0, AD5 is selected as input; when DIFF=1, it is reserved.</description>
  50544. <value>#00101</value>
  50545. </enumeratedValue>
  50546. <enumeratedValue>
  50547. <name>00110</name>
  50548. <description>When DIFF=0, AD6 is selected as input; when DIFF=1, it is reserved.</description>
  50549. <value>#00110</value>
  50550. </enumeratedValue>
  50551. <enumeratedValue>
  50552. <name>00111</name>
  50553. <description>When DIFF=0, AD7 is selected as input; when DIFF=1, it is reserved.</description>
  50554. <value>#00111</value>
  50555. </enumeratedValue>
  50556. <enumeratedValue>
  50557. <name>01000</name>
  50558. <description>When DIFF=0, AD8 is selected as input; when DIFF=1, it is reserved.</description>
  50559. <value>#01000</value>
  50560. </enumeratedValue>
  50561. <enumeratedValue>
  50562. <name>01001</name>
  50563. <description>When DIFF=0, AD9 is selected as input; when DIFF=1, it is reserved.</description>
  50564. <value>#01001</value>
  50565. </enumeratedValue>
  50566. <enumeratedValue>
  50567. <name>01010</name>
  50568. <description>When DIFF=0, AD10 is selected as input; when DIFF=1, it is reserved.</description>
  50569. <value>#01010</value>
  50570. </enumeratedValue>
  50571. <enumeratedValue>
  50572. <name>01011</name>
  50573. <description>When DIFF=0, AD11 is selected as input; when DIFF=1, it is reserved.</description>
  50574. <value>#01011</value>
  50575. </enumeratedValue>
  50576. <enumeratedValue>
  50577. <name>01100</name>
  50578. <description>When DIFF=0, AD12 is selected as input; when DIFF=1, it is reserved.</description>
  50579. <value>#01100</value>
  50580. </enumeratedValue>
  50581. <enumeratedValue>
  50582. <name>01101</name>
  50583. <description>When DIFF=0, AD13 is selected as input; when DIFF=1, it is reserved.</description>
  50584. <value>#01101</value>
  50585. </enumeratedValue>
  50586. <enumeratedValue>
  50587. <name>01110</name>
  50588. <description>When DIFF=0, AD14 is selected as input; when DIFF=1, it is reserved.</description>
  50589. <value>#01110</value>
  50590. </enumeratedValue>
  50591. <enumeratedValue>
  50592. <name>01111</name>
  50593. <description>When DIFF=0, AD15 is selected as input; when DIFF=1, it is reserved.</description>
  50594. <value>#01111</value>
  50595. </enumeratedValue>
  50596. <enumeratedValue>
  50597. <name>10000</name>
  50598. <description>When DIFF=0, AD16 is selected as input; when DIFF=1, it is reserved.</description>
  50599. <value>#10000</value>
  50600. </enumeratedValue>
  50601. <enumeratedValue>
  50602. <name>10001</name>
  50603. <description>When DIFF=0, AD17 is selected as input; when DIFF=1, it is reserved.</description>
  50604. <value>#10001</value>
  50605. </enumeratedValue>
  50606. <enumeratedValue>
  50607. <name>10010</name>
  50608. <description>When DIFF=0, AD18 is selected as input; when DIFF=1, it is reserved.</description>
  50609. <value>#10010</value>
  50610. </enumeratedValue>
  50611. <enumeratedValue>
  50612. <name>10011</name>
  50613. <description>When DIFF=0, AD19 is selected as input; when DIFF=1, it is reserved.</description>
  50614. <value>#10011</value>
  50615. </enumeratedValue>
  50616. <enumeratedValue>
  50617. <name>10100</name>
  50618. <description>When DIFF=0, AD20 is selected as input; when DIFF=1, it is reserved.</description>
  50619. <value>#10100</value>
  50620. </enumeratedValue>
  50621. <enumeratedValue>
  50622. <name>10101</name>
  50623. <description>When DIFF=0, AD21 is selected as input; when DIFF=1, it is reserved.</description>
  50624. <value>#10101</value>
  50625. </enumeratedValue>
  50626. <enumeratedValue>
  50627. <name>10110</name>
  50628. <description>When DIFF=0, AD22 is selected as input; when DIFF=1, it is reserved.</description>
  50629. <value>#10110</value>
  50630. </enumeratedValue>
  50631. <enumeratedValue>
  50632. <name>10111</name>
  50633. <description>When DIFF=0, AD23 is selected as input; when DIFF=1, it is reserved.</description>
  50634. <value>#10111</value>
  50635. </enumeratedValue>
  50636. <enumeratedValue>
  50637. <name>11010</name>
  50638. <description>When DIFF=0, Temp Sensor (single-ended) is selected as input; when DIFF=1, Temp Sensor (differential) is selected as input.</description>
  50639. <value>#11010</value>
  50640. </enumeratedValue>
  50641. <enumeratedValue>
  50642. <name>11011</name>
  50643. <description>When DIFF=0, Bandgap (single-ended) is selected as input; when DIFF=1, Bandgap (differential) is selected as input.</description>
  50644. <value>#11011</value>
  50645. </enumeratedValue>
  50646. <enumeratedValue>
  50647. <name>11101</name>
  50648. <description>When DIFF=0,VREFSH is selected as input; when DIFF=1, -VREFSH (differential) is selected as input. Voltage reference selected is determined by SC2[REFSEL].</description>
  50649. <value>#11101</value>
  50650. </enumeratedValue>
  50651. <enumeratedValue>
  50652. <name>11110</name>
  50653. <description>When DIFF=0,VREFSL is selected as input; when DIFF=1, it is reserved. Voltage reference selected is determined by SC2[REFSEL].</description>
  50654. <value>#11110</value>
  50655. </enumeratedValue>
  50656. <enumeratedValue>
  50657. <name>11111</name>
  50658. <description>Module is disabled.</description>
  50659. <value>#11111</value>
  50660. </enumeratedValue>
  50661. </enumeratedValues>
  50662. </field>
  50663. <field>
  50664. <name>DIFF</name>
  50665. <description>Differential Mode Enable</description>
  50666. <bitOffset>5</bitOffset>
  50667. <bitWidth>1</bitWidth>
  50668. <access>read-write</access>
  50669. <enumeratedValues>
  50670. <enumeratedValue>
  50671. <name>0</name>
  50672. <description>Single-ended conversions and input channels are selected.</description>
  50673. <value>#0</value>
  50674. </enumeratedValue>
  50675. <enumeratedValue>
  50676. <name>1</name>
  50677. <description>Differential conversions and input channels are selected.</description>
  50678. <value>#1</value>
  50679. </enumeratedValue>
  50680. </enumeratedValues>
  50681. </field>
  50682. <field>
  50683. <name>AIEN</name>
  50684. <description>Interrupt Enable</description>
  50685. <bitOffset>6</bitOffset>
  50686. <bitWidth>1</bitWidth>
  50687. <access>read-write</access>
  50688. <enumeratedValues>
  50689. <enumeratedValue>
  50690. <name>0</name>
  50691. <description>Conversion complete interrupt is disabled.</description>
  50692. <value>#0</value>
  50693. </enumeratedValue>
  50694. <enumeratedValue>
  50695. <name>1</name>
  50696. <description>Conversion complete interrupt is enabled.</description>
  50697. <value>#1</value>
  50698. </enumeratedValue>
  50699. </enumeratedValues>
  50700. </field>
  50701. <field>
  50702. <name>COCO</name>
  50703. <description>Conversion Complete Flag</description>
  50704. <bitOffset>7</bitOffset>
  50705. <bitWidth>1</bitWidth>
  50706. <access>read-only</access>
  50707. <enumeratedValues>
  50708. <enumeratedValue>
  50709. <name>0</name>
  50710. <description>Conversion is not completed.</description>
  50711. <value>#0</value>
  50712. </enumeratedValue>
  50713. <enumeratedValue>
  50714. <name>1</name>
  50715. <description>Conversion is completed.</description>
  50716. <value>#1</value>
  50717. </enumeratedValue>
  50718. </enumeratedValues>
  50719. </field>
  50720. </fields>
  50721. </register>
  50722. <register>
  50723. <name>CFG1</name>
  50724. <description>ADC Configuration Register 1</description>
  50725. <addressOffset>0x8</addressOffset>
  50726. <size>32</size>
  50727. <access>read-write</access>
  50728. <resetValue>0</resetValue>
  50729. <resetMask>0xFFFFFFFF</resetMask>
  50730. <fields>
  50731. <field>
  50732. <name>ADICLK</name>
  50733. <description>Input Clock Select</description>
  50734. <bitOffset>0</bitOffset>
  50735. <bitWidth>2</bitWidth>
  50736. <access>read-write</access>
  50737. <enumeratedValues>
  50738. <enumeratedValue>
  50739. <name>00</name>
  50740. <description>Bus clock</description>
  50741. <value>#00</value>
  50742. </enumeratedValue>
  50743. <enumeratedValue>
  50744. <name>01</name>
  50745. <description>Alternate clock 2 (ALTCLK2)</description>
  50746. <value>#01</value>
  50747. </enumeratedValue>
  50748. <enumeratedValue>
  50749. <name>10</name>
  50750. <description>Alternate clock (ALTCLK)</description>
  50751. <value>#10</value>
  50752. </enumeratedValue>
  50753. <enumeratedValue>
  50754. <name>11</name>
  50755. <description>Asynchronous clock (ADACK)</description>
  50756. <value>#11</value>
  50757. </enumeratedValue>
  50758. </enumeratedValues>
  50759. </field>
  50760. <field>
  50761. <name>MODE</name>
  50762. <description>Conversion mode selection</description>
  50763. <bitOffset>2</bitOffset>
  50764. <bitWidth>2</bitWidth>
  50765. <access>read-write</access>
  50766. <enumeratedValues>
  50767. <enumeratedValue>
  50768. <name>00</name>
  50769. <description>When DIFF=0:It is single-ended 8-bit conversion; when DIFF=1, it is differential 9-bit conversion with 2&apos;s complement output.</description>
  50770. <value>#00</value>
  50771. </enumeratedValue>
  50772. <enumeratedValue>
  50773. <name>01</name>
  50774. <description>When DIFF=0:It is single-ended 12-bit conversion ; when DIFF=1, it is differential 13-bit conversion with 2&apos;s complement output.</description>
  50775. <value>#01</value>
  50776. </enumeratedValue>
  50777. <enumeratedValue>
  50778. <name>10</name>
  50779. <description>When DIFF=0:It is single-ended 10-bit conversion. ; when DIFF=1, it is differential 11-bit conversion with 2&apos;s complement output</description>
  50780. <value>#10</value>
  50781. </enumeratedValue>
  50782. <enumeratedValue>
  50783. <name>11</name>
  50784. <description>When DIFF=0:It is single-ended 16-bit conversion..; when DIFF=1, it is differential 16-bit conversion with 2&apos;s complement output</description>
  50785. <value>#11</value>
  50786. </enumeratedValue>
  50787. </enumeratedValues>
  50788. </field>
  50789. <field>
  50790. <name>ADLSMP</name>
  50791. <description>Sample Time Configuration</description>
  50792. <bitOffset>4</bitOffset>
  50793. <bitWidth>1</bitWidth>
  50794. <access>read-write</access>
  50795. <enumeratedValues>
  50796. <enumeratedValue>
  50797. <name>0</name>
  50798. <description>Short sample time.</description>
  50799. <value>#0</value>
  50800. </enumeratedValue>
  50801. <enumeratedValue>
  50802. <name>1</name>
  50803. <description>Long sample time.</description>
  50804. <value>#1</value>
  50805. </enumeratedValue>
  50806. </enumeratedValues>
  50807. </field>
  50808. <field>
  50809. <name>ADIV</name>
  50810. <description>Clock Divide Select</description>
  50811. <bitOffset>5</bitOffset>
  50812. <bitWidth>2</bitWidth>
  50813. <access>read-write</access>
  50814. <enumeratedValues>
  50815. <enumeratedValue>
  50816. <name>00</name>
  50817. <description>The divide ratio is 1 and the clock rate is input clock.</description>
  50818. <value>#00</value>
  50819. </enumeratedValue>
  50820. <enumeratedValue>
  50821. <name>01</name>
  50822. <description>The divide ratio is 2 and the clock rate is (input clock)/2.</description>
  50823. <value>#01</value>
  50824. </enumeratedValue>
  50825. <enumeratedValue>
  50826. <name>10</name>
  50827. <description>The divide ratio is 4 and the clock rate is (input clock)/4.</description>
  50828. <value>#10</value>
  50829. </enumeratedValue>
  50830. <enumeratedValue>
  50831. <name>11</name>
  50832. <description>The divide ratio is 8 and the clock rate is (input clock)/8.</description>
  50833. <value>#11</value>
  50834. </enumeratedValue>
  50835. </enumeratedValues>
  50836. </field>
  50837. <field>
  50838. <name>ADLPC</name>
  50839. <description>Low-Power Configuration</description>
  50840. <bitOffset>7</bitOffset>
  50841. <bitWidth>1</bitWidth>
  50842. <access>read-write</access>
  50843. <enumeratedValues>
  50844. <enumeratedValue>
  50845. <name>0</name>
  50846. <description>Normal power configuration.</description>
  50847. <value>#0</value>
  50848. </enumeratedValue>
  50849. <enumeratedValue>
  50850. <name>1</name>
  50851. <description>Low-power configuration. The power is reduced at the expense of maximum clock speed.</description>
  50852. <value>#1</value>
  50853. </enumeratedValue>
  50854. </enumeratedValues>
  50855. </field>
  50856. </fields>
  50857. </register>
  50858. <register>
  50859. <name>CFG2</name>
  50860. <description>ADC Configuration Register 2</description>
  50861. <addressOffset>0xC</addressOffset>
  50862. <size>32</size>
  50863. <access>read-write</access>
  50864. <resetValue>0</resetValue>
  50865. <resetMask>0xFFFFFFFF</resetMask>
  50866. <fields>
  50867. <field>
  50868. <name>ADLSTS</name>
  50869. <description>Long Sample Time Select</description>
  50870. <bitOffset>0</bitOffset>
  50871. <bitWidth>2</bitWidth>
  50872. <access>read-write</access>
  50873. <enumeratedValues>
  50874. <enumeratedValue>
  50875. <name>00</name>
  50876. <description>Default longest sample time; 20 extra ADCK cycles; 24 ADCK cycles total.</description>
  50877. <value>#00</value>
  50878. </enumeratedValue>
  50879. <enumeratedValue>
  50880. <name>01</name>
  50881. <description>12 extra ADCK cycles; 16 ADCK cycles total sample time.</description>
  50882. <value>#01</value>
  50883. </enumeratedValue>
  50884. <enumeratedValue>
  50885. <name>10</name>
  50886. <description>6 extra ADCK cycles; 10 ADCK cycles total sample time.</description>
  50887. <value>#10</value>
  50888. </enumeratedValue>
  50889. <enumeratedValue>
  50890. <name>11</name>
  50891. <description>2 extra ADCK cycles; 6 ADCK cycles total sample time.</description>
  50892. <value>#11</value>
  50893. </enumeratedValue>
  50894. </enumeratedValues>
  50895. </field>
  50896. <field>
  50897. <name>ADHSC</name>
  50898. <description>High-Speed Configuration</description>
  50899. <bitOffset>2</bitOffset>
  50900. <bitWidth>1</bitWidth>
  50901. <access>read-write</access>
  50902. <enumeratedValues>
  50903. <enumeratedValue>
  50904. <name>0</name>
  50905. <description>Normal conversion sequence selected.</description>
  50906. <value>#0</value>
  50907. </enumeratedValue>
  50908. <enumeratedValue>
  50909. <name>1</name>
  50910. <description>High-speed conversion sequence selected with 2 additional ADCK cycles to total conversion time.</description>
  50911. <value>#1</value>
  50912. </enumeratedValue>
  50913. </enumeratedValues>
  50914. </field>
  50915. <field>
  50916. <name>ADACKEN</name>
  50917. <description>Asynchronous Clock Output Enable</description>
  50918. <bitOffset>3</bitOffset>
  50919. <bitWidth>1</bitWidth>
  50920. <access>read-write</access>
  50921. <enumeratedValues>
  50922. <enumeratedValue>
  50923. <name>0</name>
  50924. <description>Asynchronous clock output disabled; Asynchronous clock is enabled only if selected by ADICLK and a conversion is active.</description>
  50925. <value>#0</value>
  50926. </enumeratedValue>
  50927. <enumeratedValue>
  50928. <name>1</name>
  50929. <description>Asynchronous clock and clock output is enabled regardless of the state of the ADC.</description>
  50930. <value>#1</value>
  50931. </enumeratedValue>
  50932. </enumeratedValues>
  50933. </field>
  50934. <field>
  50935. <name>MUXSEL</name>
  50936. <description>ADC Mux Select</description>
  50937. <bitOffset>4</bitOffset>
  50938. <bitWidth>1</bitWidth>
  50939. <access>read-write</access>
  50940. <enumeratedValues>
  50941. <enumeratedValue>
  50942. <name>0</name>
  50943. <description>ADxxa channels are selected.</description>
  50944. <value>#0</value>
  50945. </enumeratedValue>
  50946. <enumeratedValue>
  50947. <name>1</name>
  50948. <description>ADxxb channels are selected.</description>
  50949. <value>#1</value>
  50950. </enumeratedValue>
  50951. </enumeratedValues>
  50952. </field>
  50953. </fields>
  50954. </register>
  50955. <register>
  50956. <dim>2</dim>
  50957. <dimIncrement>0x4</dimIncrement>
  50958. <dimIndex>A,B</dimIndex>
  50959. <name>R%s</name>
  50960. <description>ADC Data Result Register</description>
  50961. <addressOffset>0x10</addressOffset>
  50962. <size>32</size>
  50963. <access>read-only</access>
  50964. <resetValue>0</resetValue>
  50965. <resetMask>0xFFFFFFFF</resetMask>
  50966. <fields>
  50967. <field>
  50968. <name>D</name>
  50969. <description>Data result</description>
  50970. <bitOffset>0</bitOffset>
  50971. <bitWidth>16</bitWidth>
  50972. <access>read-only</access>
  50973. </field>
  50974. </fields>
  50975. </register>
  50976. <register>
  50977. <dim>2</dim>
  50978. <dimIncrement>0x4</dimIncrement>
  50979. <dimIndex>1,2</dimIndex>
  50980. <name>CV%s</name>
  50981. <description>Compare Value Registers</description>
  50982. <addressOffset>0x18</addressOffset>
  50983. <size>32</size>
  50984. <access>read-write</access>
  50985. <resetValue>0</resetValue>
  50986. <resetMask>0xFFFFFFFF</resetMask>
  50987. <fields>
  50988. <field>
  50989. <name>CV</name>
  50990. <description>Compare Value.</description>
  50991. <bitOffset>0</bitOffset>
  50992. <bitWidth>16</bitWidth>
  50993. <access>read-write</access>
  50994. </field>
  50995. </fields>
  50996. </register>
  50997. <register>
  50998. <name>SC2</name>
  50999. <description>Status and Control Register 2</description>
  51000. <addressOffset>0x20</addressOffset>
  51001. <size>32</size>
  51002. <access>read-write</access>
  51003. <resetValue>0</resetValue>
  51004. <resetMask>0xFFFFFFFF</resetMask>
  51005. <fields>
  51006. <field>
  51007. <name>REFSEL</name>
  51008. <description>Voltage Reference Selection</description>
  51009. <bitOffset>0</bitOffset>
  51010. <bitWidth>2</bitWidth>
  51011. <access>read-write</access>
  51012. <enumeratedValues>
  51013. <enumeratedValue>
  51014. <name>00</name>
  51015. <description>Default voltage reference pin pair, that is, external pins VREFH and VREFL</description>
  51016. <value>#00</value>
  51017. </enumeratedValue>
  51018. <enumeratedValue>
  51019. <name>01</name>
  51020. <description>Alternate reference pair, that is, VALTH and VALTL . This pair may be additional external pins or internal sources depending on the MCU configuration. See the chip configuration information for details specific to this MCU</description>
  51021. <value>#01</value>
  51022. </enumeratedValue>
  51023. </enumeratedValues>
  51024. </field>
  51025. <field>
  51026. <name>DMAEN</name>
  51027. <description>DMA Enable</description>
  51028. <bitOffset>2</bitOffset>
  51029. <bitWidth>1</bitWidth>
  51030. <access>read-write</access>
  51031. <enumeratedValues>
  51032. <enumeratedValue>
  51033. <name>0</name>
  51034. <description>DMA is disabled.</description>
  51035. <value>#0</value>
  51036. </enumeratedValue>
  51037. <enumeratedValue>
  51038. <name>1</name>
  51039. <description>DMA is enabled and will assert the ADC DMA request during an ADC conversion complete event noted when any of the SC1n[COCO] flags is asserted.</description>
  51040. <value>#1</value>
  51041. </enumeratedValue>
  51042. </enumeratedValues>
  51043. </field>
  51044. <field>
  51045. <name>ACREN</name>
  51046. <description>Compare Function Range Enable</description>
  51047. <bitOffset>3</bitOffset>
  51048. <bitWidth>1</bitWidth>
  51049. <access>read-write</access>
  51050. <enumeratedValues>
  51051. <enumeratedValue>
  51052. <name>0</name>
  51053. <description>Range function disabled. Only CV1 is compared.</description>
  51054. <value>#0</value>
  51055. </enumeratedValue>
  51056. <enumeratedValue>
  51057. <name>1</name>
  51058. <description>Range function enabled. Both CV1 and CV2 are compared.</description>
  51059. <value>#1</value>
  51060. </enumeratedValue>
  51061. </enumeratedValues>
  51062. </field>
  51063. <field>
  51064. <name>ACFGT</name>
  51065. <description>Compare Function Greater Than Enable</description>
  51066. <bitOffset>4</bitOffset>
  51067. <bitWidth>1</bitWidth>
  51068. <access>read-write</access>
  51069. <enumeratedValues>
  51070. <enumeratedValue>
  51071. <name>0</name>
  51072. <description>Configures less than threshold, outside range not inclusive and inside range not inclusive; functionality based on the values placed in CV1 and CV2.</description>
  51073. <value>#0</value>
  51074. </enumeratedValue>
  51075. <enumeratedValue>
  51076. <name>1</name>
  51077. <description>Configures greater than or equal to threshold, outside and inside ranges inclusive; functionality based on the values placed in CV1 and CV2.</description>
  51078. <value>#1</value>
  51079. </enumeratedValue>
  51080. </enumeratedValues>
  51081. </field>
  51082. <field>
  51083. <name>ACFE</name>
  51084. <description>Compare Function Enable</description>
  51085. <bitOffset>5</bitOffset>
  51086. <bitWidth>1</bitWidth>
  51087. <access>read-write</access>
  51088. <enumeratedValues>
  51089. <enumeratedValue>
  51090. <name>0</name>
  51091. <description>Compare function disabled.</description>
  51092. <value>#0</value>
  51093. </enumeratedValue>
  51094. <enumeratedValue>
  51095. <name>1</name>
  51096. <description>Compare function enabled.</description>
  51097. <value>#1</value>
  51098. </enumeratedValue>
  51099. </enumeratedValues>
  51100. </field>
  51101. <field>
  51102. <name>ADTRG</name>
  51103. <description>Conversion Trigger Select</description>
  51104. <bitOffset>6</bitOffset>
  51105. <bitWidth>1</bitWidth>
  51106. <access>read-write</access>
  51107. <enumeratedValues>
  51108. <enumeratedValue>
  51109. <name>0</name>
  51110. <description>Software trigger selected.</description>
  51111. <value>#0</value>
  51112. </enumeratedValue>
  51113. <enumeratedValue>
  51114. <name>1</name>
  51115. <description>Hardware trigger selected.</description>
  51116. <value>#1</value>
  51117. </enumeratedValue>
  51118. </enumeratedValues>
  51119. </field>
  51120. <field>
  51121. <name>ADACT</name>
  51122. <description>Conversion Active</description>
  51123. <bitOffset>7</bitOffset>
  51124. <bitWidth>1</bitWidth>
  51125. <access>read-only</access>
  51126. <enumeratedValues>
  51127. <enumeratedValue>
  51128. <name>0</name>
  51129. <description>Conversion not in progress.</description>
  51130. <value>#0</value>
  51131. </enumeratedValue>
  51132. <enumeratedValue>
  51133. <name>1</name>
  51134. <description>Conversion in progress.</description>
  51135. <value>#1</value>
  51136. </enumeratedValue>
  51137. </enumeratedValues>
  51138. </field>
  51139. </fields>
  51140. </register>
  51141. <register>
  51142. <name>SC3</name>
  51143. <description>Status and Control Register 3</description>
  51144. <addressOffset>0x24</addressOffset>
  51145. <size>32</size>
  51146. <access>read-write</access>
  51147. <resetValue>0</resetValue>
  51148. <resetMask>0xFFFFFFFF</resetMask>
  51149. <fields>
  51150. <field>
  51151. <name>AVGS</name>
  51152. <description>Hardware Average Select</description>
  51153. <bitOffset>0</bitOffset>
  51154. <bitWidth>2</bitWidth>
  51155. <access>read-write</access>
  51156. <enumeratedValues>
  51157. <enumeratedValue>
  51158. <name>00</name>
  51159. <description>4 samples averaged.</description>
  51160. <value>#00</value>
  51161. </enumeratedValue>
  51162. <enumeratedValue>
  51163. <name>01</name>
  51164. <description>8 samples averaged.</description>
  51165. <value>#01</value>
  51166. </enumeratedValue>
  51167. <enumeratedValue>
  51168. <name>10</name>
  51169. <description>16 samples averaged.</description>
  51170. <value>#10</value>
  51171. </enumeratedValue>
  51172. <enumeratedValue>
  51173. <name>11</name>
  51174. <description>32 samples averaged.</description>
  51175. <value>#11</value>
  51176. </enumeratedValue>
  51177. </enumeratedValues>
  51178. </field>
  51179. <field>
  51180. <name>AVGE</name>
  51181. <description>Hardware Average Enable</description>
  51182. <bitOffset>2</bitOffset>
  51183. <bitWidth>1</bitWidth>
  51184. <access>read-write</access>
  51185. <enumeratedValues>
  51186. <enumeratedValue>
  51187. <name>0</name>
  51188. <description>Hardware average function disabled.</description>
  51189. <value>#0</value>
  51190. </enumeratedValue>
  51191. <enumeratedValue>
  51192. <name>1</name>
  51193. <description>Hardware average function enabled.</description>
  51194. <value>#1</value>
  51195. </enumeratedValue>
  51196. </enumeratedValues>
  51197. </field>
  51198. <field>
  51199. <name>ADCO</name>
  51200. <description>Continuous Conversion Enable</description>
  51201. <bitOffset>3</bitOffset>
  51202. <bitWidth>1</bitWidth>
  51203. <access>read-write</access>
  51204. <enumeratedValues>
  51205. <enumeratedValue>
  51206. <name>0</name>
  51207. <description>One conversion or one set of conversions if the hardware average function is enabled, that is, AVGE=1, after initiating a conversion.</description>
  51208. <value>#0</value>
  51209. </enumeratedValue>
  51210. <enumeratedValue>
  51211. <name>1</name>
  51212. <description>Continuous conversions or sets of conversions if the hardware average function is enabled, that is, AVGE=1, after initiating a conversion.</description>
  51213. <value>#1</value>
  51214. </enumeratedValue>
  51215. </enumeratedValues>
  51216. </field>
  51217. <field>
  51218. <name>CALF</name>
  51219. <description>Calibration Failed Flag</description>
  51220. <bitOffset>6</bitOffset>
  51221. <bitWidth>1</bitWidth>
  51222. <access>read-write</access>
  51223. <enumeratedValues>
  51224. <enumeratedValue>
  51225. <name>0</name>
  51226. <description>Calibration completed normally.</description>
  51227. <value>#0</value>
  51228. </enumeratedValue>
  51229. <enumeratedValue>
  51230. <name>1</name>
  51231. <description>Calibration failed. ADC accuracy specifications are not guaranteed.</description>
  51232. <value>#1</value>
  51233. </enumeratedValue>
  51234. </enumeratedValues>
  51235. </field>
  51236. <field>
  51237. <name>CAL</name>
  51238. <description>Calibration</description>
  51239. <bitOffset>7</bitOffset>
  51240. <bitWidth>1</bitWidth>
  51241. <access>read-write</access>
  51242. </field>
  51243. </fields>
  51244. </register>
  51245. <register>
  51246. <name>OFS</name>
  51247. <description>ADC Offset Correction Register</description>
  51248. <addressOffset>0x28</addressOffset>
  51249. <size>32</size>
  51250. <access>read-write</access>
  51251. <resetValue>0x4</resetValue>
  51252. <resetMask>0xFFFFFFFF</resetMask>
  51253. <fields>
  51254. <field>
  51255. <name>OFS</name>
  51256. <description>Offset Error Correction Value</description>
  51257. <bitOffset>0</bitOffset>
  51258. <bitWidth>16</bitWidth>
  51259. <access>read-write</access>
  51260. </field>
  51261. </fields>
  51262. </register>
  51263. <register>
  51264. <name>PG</name>
  51265. <description>ADC Plus-Side Gain Register</description>
  51266. <addressOffset>0x2C</addressOffset>
  51267. <size>32</size>
  51268. <access>read-write</access>
  51269. <resetValue>0x8200</resetValue>
  51270. <resetMask>0xFFFFFFFF</resetMask>
  51271. <fields>
  51272. <field>
  51273. <name>PG</name>
  51274. <description>Plus-Side Gain</description>
  51275. <bitOffset>0</bitOffset>
  51276. <bitWidth>16</bitWidth>
  51277. <access>read-write</access>
  51278. </field>
  51279. </fields>
  51280. </register>
  51281. <register>
  51282. <name>MG</name>
  51283. <description>ADC Minus-Side Gain Register</description>
  51284. <addressOffset>0x30</addressOffset>
  51285. <size>32</size>
  51286. <access>read-write</access>
  51287. <resetValue>0x8200</resetValue>
  51288. <resetMask>0xFFFFFFFF</resetMask>
  51289. <fields>
  51290. <field>
  51291. <name>MG</name>
  51292. <description>Minus-Side Gain</description>
  51293. <bitOffset>0</bitOffset>
  51294. <bitWidth>16</bitWidth>
  51295. <access>read-write</access>
  51296. </field>
  51297. </fields>
  51298. </register>
  51299. <register>
  51300. <name>CLPD</name>
  51301. <description>ADC Plus-Side General Calibration Value Register</description>
  51302. <addressOffset>0x34</addressOffset>
  51303. <size>32</size>
  51304. <access>read-write</access>
  51305. <resetValue>0xA</resetValue>
  51306. <resetMask>0xFFFFFFFF</resetMask>
  51307. <fields>
  51308. <field>
  51309. <name>CLPD</name>
  51310. <description>Calibration Value</description>
  51311. <bitOffset>0</bitOffset>
  51312. <bitWidth>6</bitWidth>
  51313. <access>read-write</access>
  51314. </field>
  51315. </fields>
  51316. </register>
  51317. <register>
  51318. <name>CLPS</name>
  51319. <description>ADC Plus-Side General Calibration Value Register</description>
  51320. <addressOffset>0x38</addressOffset>
  51321. <size>32</size>
  51322. <access>read-write</access>
  51323. <resetValue>0x20</resetValue>
  51324. <resetMask>0xFFFFFFFF</resetMask>
  51325. <fields>
  51326. <field>
  51327. <name>CLPS</name>
  51328. <description>Calibration Value</description>
  51329. <bitOffset>0</bitOffset>
  51330. <bitWidth>6</bitWidth>
  51331. <access>read-write</access>
  51332. </field>
  51333. </fields>
  51334. </register>
  51335. <register>
  51336. <name>CLP4</name>
  51337. <description>ADC Plus-Side General Calibration Value Register</description>
  51338. <addressOffset>0x3C</addressOffset>
  51339. <size>32</size>
  51340. <access>read-write</access>
  51341. <resetValue>0x200</resetValue>
  51342. <resetMask>0xFFFFFFFF</resetMask>
  51343. <fields>
  51344. <field>
  51345. <name>CLP4</name>
  51346. <description>Calibration Value</description>
  51347. <bitOffset>0</bitOffset>
  51348. <bitWidth>10</bitWidth>
  51349. <access>read-write</access>
  51350. </field>
  51351. </fields>
  51352. </register>
  51353. <register>
  51354. <name>CLP3</name>
  51355. <description>ADC Plus-Side General Calibration Value Register</description>
  51356. <addressOffset>0x40</addressOffset>
  51357. <size>32</size>
  51358. <access>read-write</access>
  51359. <resetValue>0x100</resetValue>
  51360. <resetMask>0xFFFFFFFF</resetMask>
  51361. <fields>
  51362. <field>
  51363. <name>CLP3</name>
  51364. <description>Calibration Value</description>
  51365. <bitOffset>0</bitOffset>
  51366. <bitWidth>9</bitWidth>
  51367. <access>read-write</access>
  51368. </field>
  51369. </fields>
  51370. </register>
  51371. <register>
  51372. <name>CLP2</name>
  51373. <description>ADC Plus-Side General Calibration Value Register</description>
  51374. <addressOffset>0x44</addressOffset>
  51375. <size>32</size>
  51376. <access>read-write</access>
  51377. <resetValue>0x80</resetValue>
  51378. <resetMask>0xFFFFFFFF</resetMask>
  51379. <fields>
  51380. <field>
  51381. <name>CLP2</name>
  51382. <description>Calibration Value</description>
  51383. <bitOffset>0</bitOffset>
  51384. <bitWidth>8</bitWidth>
  51385. <access>read-write</access>
  51386. </field>
  51387. </fields>
  51388. </register>
  51389. <register>
  51390. <name>CLP1</name>
  51391. <description>ADC Plus-Side General Calibration Value Register</description>
  51392. <addressOffset>0x48</addressOffset>
  51393. <size>32</size>
  51394. <access>read-write</access>
  51395. <resetValue>0x40</resetValue>
  51396. <resetMask>0xFFFFFFFF</resetMask>
  51397. <fields>
  51398. <field>
  51399. <name>CLP1</name>
  51400. <description>Calibration Value</description>
  51401. <bitOffset>0</bitOffset>
  51402. <bitWidth>7</bitWidth>
  51403. <access>read-write</access>
  51404. </field>
  51405. </fields>
  51406. </register>
  51407. <register>
  51408. <name>CLP0</name>
  51409. <description>ADC Plus-Side General Calibration Value Register</description>
  51410. <addressOffset>0x4C</addressOffset>
  51411. <size>32</size>
  51412. <access>read-write</access>
  51413. <resetValue>0x20</resetValue>
  51414. <resetMask>0xFFFFFFFF</resetMask>
  51415. <fields>
  51416. <field>
  51417. <name>CLP0</name>
  51418. <description>Calibration Value</description>
  51419. <bitOffset>0</bitOffset>
  51420. <bitWidth>6</bitWidth>
  51421. <access>read-write</access>
  51422. </field>
  51423. </fields>
  51424. </register>
  51425. <register>
  51426. <name>CLMD</name>
  51427. <description>ADC Minus-Side General Calibration Value Register</description>
  51428. <addressOffset>0x54</addressOffset>
  51429. <size>32</size>
  51430. <access>read-write</access>
  51431. <resetValue>0xA</resetValue>
  51432. <resetMask>0xFFFFFFFF</resetMask>
  51433. <fields>
  51434. <field>
  51435. <name>CLMD</name>
  51436. <description>Calibration Value</description>
  51437. <bitOffset>0</bitOffset>
  51438. <bitWidth>6</bitWidth>
  51439. <access>read-write</access>
  51440. </field>
  51441. </fields>
  51442. </register>
  51443. <register>
  51444. <name>CLMS</name>
  51445. <description>ADC Minus-Side General Calibration Value Register</description>
  51446. <addressOffset>0x58</addressOffset>
  51447. <size>32</size>
  51448. <access>read-write</access>
  51449. <resetValue>0x20</resetValue>
  51450. <resetMask>0xFFFFFFFF</resetMask>
  51451. <fields>
  51452. <field>
  51453. <name>CLMS</name>
  51454. <description>Calibration Value</description>
  51455. <bitOffset>0</bitOffset>
  51456. <bitWidth>6</bitWidth>
  51457. <access>read-write</access>
  51458. </field>
  51459. </fields>
  51460. </register>
  51461. <register>
  51462. <name>CLM4</name>
  51463. <description>ADC Minus-Side General Calibration Value Register</description>
  51464. <addressOffset>0x5C</addressOffset>
  51465. <size>32</size>
  51466. <access>read-write</access>
  51467. <resetValue>0x200</resetValue>
  51468. <resetMask>0xFFFFFFFF</resetMask>
  51469. <fields>
  51470. <field>
  51471. <name>CLM4</name>
  51472. <description>Calibration Value</description>
  51473. <bitOffset>0</bitOffset>
  51474. <bitWidth>10</bitWidth>
  51475. <access>read-write</access>
  51476. </field>
  51477. </fields>
  51478. </register>
  51479. <register>
  51480. <name>CLM3</name>
  51481. <description>ADC Minus-Side General Calibration Value Register</description>
  51482. <addressOffset>0x60</addressOffset>
  51483. <size>32</size>
  51484. <access>read-write</access>
  51485. <resetValue>0x100</resetValue>
  51486. <resetMask>0xFFFFFFFF</resetMask>
  51487. <fields>
  51488. <field>
  51489. <name>CLM3</name>
  51490. <description>Calibration Value</description>
  51491. <bitOffset>0</bitOffset>
  51492. <bitWidth>9</bitWidth>
  51493. <access>read-write</access>
  51494. </field>
  51495. </fields>
  51496. </register>
  51497. <register>
  51498. <name>CLM2</name>
  51499. <description>ADC Minus-Side General Calibration Value Register</description>
  51500. <addressOffset>0x64</addressOffset>
  51501. <size>32</size>
  51502. <access>read-write</access>
  51503. <resetValue>0x80</resetValue>
  51504. <resetMask>0xFFFFFFFF</resetMask>
  51505. <fields>
  51506. <field>
  51507. <name>CLM2</name>
  51508. <description>Calibration Value</description>
  51509. <bitOffset>0</bitOffset>
  51510. <bitWidth>8</bitWidth>
  51511. <access>read-write</access>
  51512. </field>
  51513. </fields>
  51514. </register>
  51515. <register>
  51516. <name>CLM1</name>
  51517. <description>ADC Minus-Side General Calibration Value Register</description>
  51518. <addressOffset>0x68</addressOffset>
  51519. <size>32</size>
  51520. <access>read-write</access>
  51521. <resetValue>0x40</resetValue>
  51522. <resetMask>0xFFFFFFFF</resetMask>
  51523. <fields>
  51524. <field>
  51525. <name>CLM1</name>
  51526. <description>Calibration Value</description>
  51527. <bitOffset>0</bitOffset>
  51528. <bitWidth>7</bitWidth>
  51529. <access>read-write</access>
  51530. </field>
  51531. </fields>
  51532. </register>
  51533. <register>
  51534. <name>CLM0</name>
  51535. <description>ADC Minus-Side General Calibration Value Register</description>
  51536. <addressOffset>0x6C</addressOffset>
  51537. <size>32</size>
  51538. <access>read-write</access>
  51539. <resetValue>0x20</resetValue>
  51540. <resetMask>0xFFFFFFFF</resetMask>
  51541. <fields>
  51542. <field>
  51543. <name>CLM0</name>
  51544. <description>Calibration Value</description>
  51545. <bitOffset>0</bitOffset>
  51546. <bitWidth>6</bitWidth>
  51547. <access>read-write</access>
  51548. </field>
  51549. </fields>
  51550. </register>
  51551. </registers>
  51552. </peripheral>
  51553. <peripheral>
  51554. <name>RTC</name>
  51555. <description>Secure Real Time Clock</description>
  51556. <prependToName>RTC_</prependToName>
  51557. <baseAddress>0x4003D000</baseAddress>
  51558. <addressBlock>
  51559. <offset>0</offset>
  51560. <size>0x808</size>
  51561. <usage>registers</usage>
  51562. </addressBlock>
  51563. <interrupt>
  51564. <name>RTC</name>
  51565. <value>46</value>
  51566. </interrupt>
  51567. <interrupt>
  51568. <name>RTC_Seconds</name>
  51569. <value>47</value>
  51570. </interrupt>
  51571. <registers>
  51572. <register>
  51573. <name>TSR</name>
  51574. <description>RTC Time Seconds Register</description>
  51575. <addressOffset>0</addressOffset>
  51576. <size>32</size>
  51577. <access>read-write</access>
  51578. <resetValue>0</resetValue>
  51579. <resetMask>0xFFFFFFFF</resetMask>
  51580. <fields>
  51581. <field>
  51582. <name>TSR</name>
  51583. <description>Time Seconds Register</description>
  51584. <bitOffset>0</bitOffset>
  51585. <bitWidth>32</bitWidth>
  51586. <access>read-write</access>
  51587. </field>
  51588. </fields>
  51589. </register>
  51590. <register>
  51591. <name>TPR</name>
  51592. <description>RTC Time Prescaler Register</description>
  51593. <addressOffset>0x4</addressOffset>
  51594. <size>32</size>
  51595. <access>read-write</access>
  51596. <resetValue>0</resetValue>
  51597. <resetMask>0xFFFFFFFF</resetMask>
  51598. <fields>
  51599. <field>
  51600. <name>TPR</name>
  51601. <description>Time Prescaler Register</description>
  51602. <bitOffset>0</bitOffset>
  51603. <bitWidth>16</bitWidth>
  51604. <access>read-write</access>
  51605. </field>
  51606. </fields>
  51607. </register>
  51608. <register>
  51609. <name>TAR</name>
  51610. <description>RTC Time Alarm Register</description>
  51611. <addressOffset>0x8</addressOffset>
  51612. <size>32</size>
  51613. <access>read-write</access>
  51614. <resetValue>0</resetValue>
  51615. <resetMask>0xFFFFFFFF</resetMask>
  51616. <fields>
  51617. <field>
  51618. <name>TAR</name>
  51619. <description>Time Alarm Register</description>
  51620. <bitOffset>0</bitOffset>
  51621. <bitWidth>32</bitWidth>
  51622. <access>read-write</access>
  51623. </field>
  51624. </fields>
  51625. </register>
  51626. <register>
  51627. <name>TCR</name>
  51628. <description>RTC Time Compensation Register</description>
  51629. <addressOffset>0xC</addressOffset>
  51630. <size>32</size>
  51631. <access>read-write</access>
  51632. <resetValue>0</resetValue>
  51633. <resetMask>0xFFFFFFFF</resetMask>
  51634. <fields>
  51635. <field>
  51636. <name>TCR</name>
  51637. <description>Time Compensation Register</description>
  51638. <bitOffset>0</bitOffset>
  51639. <bitWidth>8</bitWidth>
  51640. <access>read-write</access>
  51641. <enumeratedValues>
  51642. <enumeratedValue>
  51643. <name>10000000</name>
  51644. <description>Time Prescaler Register overflows every 32896 clock cycles.</description>
  51645. <value>#10000000</value>
  51646. </enumeratedValue>
  51647. <enumeratedValue>
  51648. <name>11111111</name>
  51649. <description>Time Prescaler Register overflows every 32769 clock cycles.</description>
  51650. <value>#11111111</value>
  51651. </enumeratedValue>
  51652. <enumeratedValue>
  51653. <name>0</name>
  51654. <description>Time Prescaler Register overflows every 32768 clock cycles.</description>
  51655. <value>#0</value>
  51656. </enumeratedValue>
  51657. <enumeratedValue>
  51658. <name>1</name>
  51659. <description>Time Prescaler Register overflows every 32767 clock cycles.</description>
  51660. <value>#1</value>
  51661. </enumeratedValue>
  51662. <enumeratedValue>
  51663. <name>1111111</name>
  51664. <description>Time Prescaler Register overflows every 32641 clock cycles.</description>
  51665. <value>#1111111</value>
  51666. </enumeratedValue>
  51667. </enumeratedValues>
  51668. </field>
  51669. <field>
  51670. <name>CIR</name>
  51671. <description>Compensation Interval Register</description>
  51672. <bitOffset>8</bitOffset>
  51673. <bitWidth>8</bitWidth>
  51674. <access>read-write</access>
  51675. </field>
  51676. <field>
  51677. <name>TCV</name>
  51678. <description>Time Compensation Value</description>
  51679. <bitOffset>16</bitOffset>
  51680. <bitWidth>8</bitWidth>
  51681. <access>read-only</access>
  51682. </field>
  51683. <field>
  51684. <name>CIC</name>
  51685. <description>Compensation Interval Counter</description>
  51686. <bitOffset>24</bitOffset>
  51687. <bitWidth>8</bitWidth>
  51688. <access>read-only</access>
  51689. </field>
  51690. </fields>
  51691. </register>
  51692. <register>
  51693. <name>CR</name>
  51694. <description>RTC Control Register</description>
  51695. <addressOffset>0x10</addressOffset>
  51696. <size>32</size>
  51697. <access>read-write</access>
  51698. <resetValue>0</resetValue>
  51699. <resetMask>0xFFFFFFFF</resetMask>
  51700. <fields>
  51701. <field>
  51702. <name>SWR</name>
  51703. <description>Software Reset</description>
  51704. <bitOffset>0</bitOffset>
  51705. <bitWidth>1</bitWidth>
  51706. <access>read-write</access>
  51707. <enumeratedValues>
  51708. <enumeratedValue>
  51709. <name>0</name>
  51710. <description>No effect.</description>
  51711. <value>#0</value>
  51712. </enumeratedValue>
  51713. <enumeratedValue>
  51714. <name>1</name>
  51715. <description>Resets all RTC registers except for the SWR bit and the RTC_WAR and RTC_RAR registers . The SWR bit is cleared by VBAT POR and by software explicitly clearing it.</description>
  51716. <value>#1</value>
  51717. </enumeratedValue>
  51718. </enumeratedValues>
  51719. </field>
  51720. <field>
  51721. <name>WPE</name>
  51722. <description>Wakeup Pin Enable</description>
  51723. <bitOffset>1</bitOffset>
  51724. <bitWidth>1</bitWidth>
  51725. <access>read-write</access>
  51726. <enumeratedValues>
  51727. <enumeratedValue>
  51728. <name>0</name>
  51729. <description>Wakeup pin is disabled.</description>
  51730. <value>#0</value>
  51731. </enumeratedValue>
  51732. <enumeratedValue>
  51733. <name>1</name>
  51734. <description>Wakeup pin is enabled and wakeup pin asserts if the RTC interrupt asserts or the wakeup pin is turned on.</description>
  51735. <value>#1</value>
  51736. </enumeratedValue>
  51737. </enumeratedValues>
  51738. </field>
  51739. <field>
  51740. <name>SUP</name>
  51741. <description>Supervisor Access</description>
  51742. <bitOffset>2</bitOffset>
  51743. <bitWidth>1</bitWidth>
  51744. <access>read-write</access>
  51745. <enumeratedValues>
  51746. <enumeratedValue>
  51747. <name>0</name>
  51748. <description>Non-supervisor mode write accesses are not supported and generate a bus error.</description>
  51749. <value>#0</value>
  51750. </enumeratedValue>
  51751. <enumeratedValue>
  51752. <name>1</name>
  51753. <description>Non-supervisor mode write accesses are supported.</description>
  51754. <value>#1</value>
  51755. </enumeratedValue>
  51756. </enumeratedValues>
  51757. </field>
  51758. <field>
  51759. <name>UM</name>
  51760. <description>Update Mode</description>
  51761. <bitOffset>3</bitOffset>
  51762. <bitWidth>1</bitWidth>
  51763. <access>read-write</access>
  51764. <enumeratedValues>
  51765. <enumeratedValue>
  51766. <name>0</name>
  51767. <description>Registers cannot be written when locked.</description>
  51768. <value>#0</value>
  51769. </enumeratedValue>
  51770. <enumeratedValue>
  51771. <name>1</name>
  51772. <description>Registers can be written when locked under limited conditions.</description>
  51773. <value>#1</value>
  51774. </enumeratedValue>
  51775. </enumeratedValues>
  51776. </field>
  51777. <field>
  51778. <name>WPS</name>
  51779. <description>Wakeup Pin Select</description>
  51780. <bitOffset>4</bitOffset>
  51781. <bitWidth>1</bitWidth>
  51782. <access>read-write</access>
  51783. <enumeratedValues>
  51784. <enumeratedValue>
  51785. <name>0</name>
  51786. <description>Wakeup pin asserts (active low, open drain) if the RTC interrupt asserts or the wakeup pin is turned on.</description>
  51787. <value>#0</value>
  51788. </enumeratedValue>
  51789. <enumeratedValue>
  51790. <name>1</name>
  51791. <description>Wakeup pin instead outputs the RTC 32kHz clock, provided the wakeup pin is turned on and the 32kHz clock is output to other peripherals.</description>
  51792. <value>#1</value>
  51793. </enumeratedValue>
  51794. </enumeratedValues>
  51795. </field>
  51796. <field>
  51797. <name>OSCE</name>
  51798. <description>Oscillator Enable</description>
  51799. <bitOffset>8</bitOffset>
  51800. <bitWidth>1</bitWidth>
  51801. <access>read-write</access>
  51802. <enumeratedValues>
  51803. <enumeratedValue>
  51804. <name>0</name>
  51805. <description>32.768 kHz oscillator is disabled.</description>
  51806. <value>#0</value>
  51807. </enumeratedValue>
  51808. <enumeratedValue>
  51809. <name>1</name>
  51810. <description>32.768 kHz oscillator is enabled. After setting this bit, wait the oscillator startup time before enabling the time counter to allow the 32.768 kHz clock time to stabilize.</description>
  51811. <value>#1</value>
  51812. </enumeratedValue>
  51813. </enumeratedValues>
  51814. </field>
  51815. <field>
  51816. <name>CLKO</name>
  51817. <description>Clock Output</description>
  51818. <bitOffset>9</bitOffset>
  51819. <bitWidth>1</bitWidth>
  51820. <access>read-write</access>
  51821. <enumeratedValues>
  51822. <enumeratedValue>
  51823. <name>0</name>
  51824. <description>The 32 kHz clock is output to other peripherals.</description>
  51825. <value>#0</value>
  51826. </enumeratedValue>
  51827. <enumeratedValue>
  51828. <name>1</name>
  51829. <description>The 32 kHz clock is not output to other peripherals.</description>
  51830. <value>#1</value>
  51831. </enumeratedValue>
  51832. </enumeratedValues>
  51833. </field>
  51834. <field>
  51835. <name>SC16P</name>
  51836. <description>Oscillator 16pF Load Configure</description>
  51837. <bitOffset>10</bitOffset>
  51838. <bitWidth>1</bitWidth>
  51839. <access>read-write</access>
  51840. <enumeratedValues>
  51841. <enumeratedValue>
  51842. <name>0</name>
  51843. <description>Disable the load.</description>
  51844. <value>#0</value>
  51845. </enumeratedValue>
  51846. <enumeratedValue>
  51847. <name>1</name>
  51848. <description>Enable the additional load.</description>
  51849. <value>#1</value>
  51850. </enumeratedValue>
  51851. </enumeratedValues>
  51852. </field>
  51853. <field>
  51854. <name>SC8P</name>
  51855. <description>Oscillator 8pF Load Configure</description>
  51856. <bitOffset>11</bitOffset>
  51857. <bitWidth>1</bitWidth>
  51858. <access>read-write</access>
  51859. <enumeratedValues>
  51860. <enumeratedValue>
  51861. <name>0</name>
  51862. <description>Disable the load.</description>
  51863. <value>#0</value>
  51864. </enumeratedValue>
  51865. <enumeratedValue>
  51866. <name>1</name>
  51867. <description>Enable the additional load.</description>
  51868. <value>#1</value>
  51869. </enumeratedValue>
  51870. </enumeratedValues>
  51871. </field>
  51872. <field>
  51873. <name>SC4P</name>
  51874. <description>Oscillator 4pF Load Configure</description>
  51875. <bitOffset>12</bitOffset>
  51876. <bitWidth>1</bitWidth>
  51877. <access>read-write</access>
  51878. <enumeratedValues>
  51879. <enumeratedValue>
  51880. <name>0</name>
  51881. <description>Disable the load.</description>
  51882. <value>#0</value>
  51883. </enumeratedValue>
  51884. <enumeratedValue>
  51885. <name>1</name>
  51886. <description>Enable the additional load.</description>
  51887. <value>#1</value>
  51888. </enumeratedValue>
  51889. </enumeratedValues>
  51890. </field>
  51891. <field>
  51892. <name>SC2P</name>
  51893. <description>Oscillator 2pF Load Configure</description>
  51894. <bitOffset>13</bitOffset>
  51895. <bitWidth>1</bitWidth>
  51896. <access>read-write</access>
  51897. <enumeratedValues>
  51898. <enumeratedValue>
  51899. <name>0</name>
  51900. <description>Disable the load.</description>
  51901. <value>#0</value>
  51902. </enumeratedValue>
  51903. <enumeratedValue>
  51904. <name>1</name>
  51905. <description>Enable the additional load.</description>
  51906. <value>#1</value>
  51907. </enumeratedValue>
  51908. </enumeratedValues>
  51909. </field>
  51910. </fields>
  51911. </register>
  51912. <register>
  51913. <name>SR</name>
  51914. <description>RTC Status Register</description>
  51915. <addressOffset>0x14</addressOffset>
  51916. <size>32</size>
  51917. <access>read-write</access>
  51918. <resetValue>0x1</resetValue>
  51919. <resetMask>0xFFFFFFFF</resetMask>
  51920. <fields>
  51921. <field>
  51922. <name>TIF</name>
  51923. <description>Time Invalid Flag</description>
  51924. <bitOffset>0</bitOffset>
  51925. <bitWidth>1</bitWidth>
  51926. <access>read-only</access>
  51927. <enumeratedValues>
  51928. <enumeratedValue>
  51929. <name>0</name>
  51930. <description>Time is valid.</description>
  51931. <value>#0</value>
  51932. </enumeratedValue>
  51933. <enumeratedValue>
  51934. <name>1</name>
  51935. <description>Time is invalid and time counter is read as zero.</description>
  51936. <value>#1</value>
  51937. </enumeratedValue>
  51938. </enumeratedValues>
  51939. </field>
  51940. <field>
  51941. <name>TOF</name>
  51942. <description>Time Overflow Flag</description>
  51943. <bitOffset>1</bitOffset>
  51944. <bitWidth>1</bitWidth>
  51945. <access>read-only</access>
  51946. <enumeratedValues>
  51947. <enumeratedValue>
  51948. <name>0</name>
  51949. <description>Time overflow has not occurred.</description>
  51950. <value>#0</value>
  51951. </enumeratedValue>
  51952. <enumeratedValue>
  51953. <name>1</name>
  51954. <description>Time overflow has occurred and time counter is read as zero.</description>
  51955. <value>#1</value>
  51956. </enumeratedValue>
  51957. </enumeratedValues>
  51958. </field>
  51959. <field>
  51960. <name>TAF</name>
  51961. <description>Time Alarm Flag</description>
  51962. <bitOffset>2</bitOffset>
  51963. <bitWidth>1</bitWidth>
  51964. <access>read-only</access>
  51965. <enumeratedValues>
  51966. <enumeratedValue>
  51967. <name>0</name>
  51968. <description>Time alarm has not occurred.</description>
  51969. <value>#0</value>
  51970. </enumeratedValue>
  51971. <enumeratedValue>
  51972. <name>1</name>
  51973. <description>Time alarm has occurred.</description>
  51974. <value>#1</value>
  51975. </enumeratedValue>
  51976. </enumeratedValues>
  51977. </field>
  51978. <field>
  51979. <name>TCE</name>
  51980. <description>Time Counter Enable</description>
  51981. <bitOffset>4</bitOffset>
  51982. <bitWidth>1</bitWidth>
  51983. <access>read-write</access>
  51984. <enumeratedValues>
  51985. <enumeratedValue>
  51986. <name>0</name>
  51987. <description>Time counter is disabled.</description>
  51988. <value>#0</value>
  51989. </enumeratedValue>
  51990. <enumeratedValue>
  51991. <name>1</name>
  51992. <description>Time counter is enabled.</description>
  51993. <value>#1</value>
  51994. </enumeratedValue>
  51995. </enumeratedValues>
  51996. </field>
  51997. </fields>
  51998. </register>
  51999. <register>
  52000. <name>LR</name>
  52001. <description>RTC Lock Register</description>
  52002. <addressOffset>0x18</addressOffset>
  52003. <size>32</size>
  52004. <access>read-write</access>
  52005. <resetValue>0xFF</resetValue>
  52006. <resetMask>0xFFFFFFFF</resetMask>
  52007. <fields>
  52008. <field>
  52009. <name>TCL</name>
  52010. <description>Time Compensation Lock</description>
  52011. <bitOffset>3</bitOffset>
  52012. <bitWidth>1</bitWidth>
  52013. <access>read-write</access>
  52014. <enumeratedValues>
  52015. <enumeratedValue>
  52016. <name>0</name>
  52017. <description>Time Compensation Register is locked and writes are ignored.</description>
  52018. <value>#0</value>
  52019. </enumeratedValue>
  52020. <enumeratedValue>
  52021. <name>1</name>
  52022. <description>Time Compensation Register is not locked and writes complete as normal.</description>
  52023. <value>#1</value>
  52024. </enumeratedValue>
  52025. </enumeratedValues>
  52026. </field>
  52027. <field>
  52028. <name>CRL</name>
  52029. <description>Control Register Lock</description>
  52030. <bitOffset>4</bitOffset>
  52031. <bitWidth>1</bitWidth>
  52032. <access>read-write</access>
  52033. <enumeratedValues>
  52034. <enumeratedValue>
  52035. <name>0</name>
  52036. <description>Control Register is locked and writes are ignored.</description>
  52037. <value>#0</value>
  52038. </enumeratedValue>
  52039. <enumeratedValue>
  52040. <name>1</name>
  52041. <description>Control Register is not locked and writes complete as normal.</description>
  52042. <value>#1</value>
  52043. </enumeratedValue>
  52044. </enumeratedValues>
  52045. </field>
  52046. <field>
  52047. <name>SRL</name>
  52048. <description>Status Register Lock</description>
  52049. <bitOffset>5</bitOffset>
  52050. <bitWidth>1</bitWidth>
  52051. <access>read-write</access>
  52052. <enumeratedValues>
  52053. <enumeratedValue>
  52054. <name>0</name>
  52055. <description>Status Register is locked and writes are ignored.</description>
  52056. <value>#0</value>
  52057. </enumeratedValue>
  52058. <enumeratedValue>
  52059. <name>1</name>
  52060. <description>Status Register is not locked and writes complete as normal.</description>
  52061. <value>#1</value>
  52062. </enumeratedValue>
  52063. </enumeratedValues>
  52064. </field>
  52065. <field>
  52066. <name>LRL</name>
  52067. <description>Lock Register Lock</description>
  52068. <bitOffset>6</bitOffset>
  52069. <bitWidth>1</bitWidth>
  52070. <access>read-write</access>
  52071. <enumeratedValues>
  52072. <enumeratedValue>
  52073. <name>0</name>
  52074. <description>Lock Register is locked and writes are ignored.</description>
  52075. <value>#0</value>
  52076. </enumeratedValue>
  52077. <enumeratedValue>
  52078. <name>1</name>
  52079. <description>Lock Register is not locked and writes complete as normal.</description>
  52080. <value>#1</value>
  52081. </enumeratedValue>
  52082. </enumeratedValues>
  52083. </field>
  52084. </fields>
  52085. </register>
  52086. <register>
  52087. <name>IER</name>
  52088. <description>RTC Interrupt Enable Register</description>
  52089. <addressOffset>0x1C</addressOffset>
  52090. <size>32</size>
  52091. <access>read-write</access>
  52092. <resetValue>0x7</resetValue>
  52093. <resetMask>0xFFFFFFFF</resetMask>
  52094. <fields>
  52095. <field>
  52096. <name>TIIE</name>
  52097. <description>Time Invalid Interrupt Enable</description>
  52098. <bitOffset>0</bitOffset>
  52099. <bitWidth>1</bitWidth>
  52100. <access>read-write</access>
  52101. <enumeratedValues>
  52102. <enumeratedValue>
  52103. <name>0</name>
  52104. <description>Time invalid flag does not generate an interrupt.</description>
  52105. <value>#0</value>
  52106. </enumeratedValue>
  52107. <enumeratedValue>
  52108. <name>1</name>
  52109. <description>Time invalid flag does generate an interrupt.</description>
  52110. <value>#1</value>
  52111. </enumeratedValue>
  52112. </enumeratedValues>
  52113. </field>
  52114. <field>
  52115. <name>TOIE</name>
  52116. <description>Time Overflow Interrupt Enable</description>
  52117. <bitOffset>1</bitOffset>
  52118. <bitWidth>1</bitWidth>
  52119. <access>read-write</access>
  52120. <enumeratedValues>
  52121. <enumeratedValue>
  52122. <name>0</name>
  52123. <description>Time overflow flag does not generate an interrupt.</description>
  52124. <value>#0</value>
  52125. </enumeratedValue>
  52126. <enumeratedValue>
  52127. <name>1</name>
  52128. <description>Time overflow flag does generate an interrupt.</description>
  52129. <value>#1</value>
  52130. </enumeratedValue>
  52131. </enumeratedValues>
  52132. </field>
  52133. <field>
  52134. <name>TAIE</name>
  52135. <description>Time Alarm Interrupt Enable</description>
  52136. <bitOffset>2</bitOffset>
  52137. <bitWidth>1</bitWidth>
  52138. <access>read-write</access>
  52139. <enumeratedValues>
  52140. <enumeratedValue>
  52141. <name>0</name>
  52142. <description>Time alarm flag does not generate an interrupt.</description>
  52143. <value>#0</value>
  52144. </enumeratedValue>
  52145. <enumeratedValue>
  52146. <name>1</name>
  52147. <description>Time alarm flag does generate an interrupt.</description>
  52148. <value>#1</value>
  52149. </enumeratedValue>
  52150. </enumeratedValues>
  52151. </field>
  52152. <field>
  52153. <name>TSIE</name>
  52154. <description>Time Seconds Interrupt Enable</description>
  52155. <bitOffset>4</bitOffset>
  52156. <bitWidth>1</bitWidth>
  52157. <access>read-write</access>
  52158. <enumeratedValues>
  52159. <enumeratedValue>
  52160. <name>0</name>
  52161. <description>Seconds interrupt is disabled.</description>
  52162. <value>#0</value>
  52163. </enumeratedValue>
  52164. <enumeratedValue>
  52165. <name>1</name>
  52166. <description>Seconds interrupt is enabled.</description>
  52167. <value>#1</value>
  52168. </enumeratedValue>
  52169. </enumeratedValues>
  52170. </field>
  52171. <field>
  52172. <name>WPON</name>
  52173. <description>Wakeup Pin On</description>
  52174. <bitOffset>7</bitOffset>
  52175. <bitWidth>1</bitWidth>
  52176. <access>read-write</access>
  52177. <enumeratedValues>
  52178. <enumeratedValue>
  52179. <name>0</name>
  52180. <description>No effect.</description>
  52181. <value>#0</value>
  52182. </enumeratedValue>
  52183. <enumeratedValue>
  52184. <name>1</name>
  52185. <description>If the wakeup pin is enabled, then the wakeup pin will assert.</description>
  52186. <value>#1</value>
  52187. </enumeratedValue>
  52188. </enumeratedValues>
  52189. </field>
  52190. </fields>
  52191. </register>
  52192. <register>
  52193. <name>WAR</name>
  52194. <description>RTC Write Access Register</description>
  52195. <addressOffset>0x800</addressOffset>
  52196. <size>32</size>
  52197. <access>read-write</access>
  52198. <resetValue>0xFF</resetValue>
  52199. <resetMask>0xFFFFFFFF</resetMask>
  52200. <fields>
  52201. <field>
  52202. <name>TSRW</name>
  52203. <description>Time Seconds Register Write</description>
  52204. <bitOffset>0</bitOffset>
  52205. <bitWidth>1</bitWidth>
  52206. <access>read-write</access>
  52207. <enumeratedValues>
  52208. <enumeratedValue>
  52209. <name>0</name>
  52210. <description>Writes to the Time Seconds Register are ignored.</description>
  52211. <value>#0</value>
  52212. </enumeratedValue>
  52213. <enumeratedValue>
  52214. <name>1</name>
  52215. <description>Writes to the Time Seconds Register complete as normal.</description>
  52216. <value>#1</value>
  52217. </enumeratedValue>
  52218. </enumeratedValues>
  52219. </field>
  52220. <field>
  52221. <name>TPRW</name>
  52222. <description>Time Prescaler Register Write</description>
  52223. <bitOffset>1</bitOffset>
  52224. <bitWidth>1</bitWidth>
  52225. <access>read-write</access>
  52226. <enumeratedValues>
  52227. <enumeratedValue>
  52228. <name>0</name>
  52229. <description>Writes to the Time Prescaler Register are ignored.</description>
  52230. <value>#0</value>
  52231. </enumeratedValue>
  52232. <enumeratedValue>
  52233. <name>1</name>
  52234. <description>Writes to the Time Prescaler Register complete as normal.</description>
  52235. <value>#1</value>
  52236. </enumeratedValue>
  52237. </enumeratedValues>
  52238. </field>
  52239. <field>
  52240. <name>TARW</name>
  52241. <description>Time Alarm Register Write</description>
  52242. <bitOffset>2</bitOffset>
  52243. <bitWidth>1</bitWidth>
  52244. <access>read-write</access>
  52245. <enumeratedValues>
  52246. <enumeratedValue>
  52247. <name>0</name>
  52248. <description>Writes to the Time Alarm Register are ignored.</description>
  52249. <value>#0</value>
  52250. </enumeratedValue>
  52251. <enumeratedValue>
  52252. <name>1</name>
  52253. <description>Writes to the Time Alarm Register complete as normal.</description>
  52254. <value>#1</value>
  52255. </enumeratedValue>
  52256. </enumeratedValues>
  52257. </field>
  52258. <field>
  52259. <name>TCRW</name>
  52260. <description>Time Compensation Register Write</description>
  52261. <bitOffset>3</bitOffset>
  52262. <bitWidth>1</bitWidth>
  52263. <access>read-write</access>
  52264. <enumeratedValues>
  52265. <enumeratedValue>
  52266. <name>0</name>
  52267. <description>Writes to the Time Compensation Register are ignored.</description>
  52268. <value>#0</value>
  52269. </enumeratedValue>
  52270. <enumeratedValue>
  52271. <name>1</name>
  52272. <description>Writes to the Time Compensation Register complete as normal.</description>
  52273. <value>#1</value>
  52274. </enumeratedValue>
  52275. </enumeratedValues>
  52276. </field>
  52277. <field>
  52278. <name>CRW</name>
  52279. <description>Control Register Write</description>
  52280. <bitOffset>4</bitOffset>
  52281. <bitWidth>1</bitWidth>
  52282. <access>read-write</access>
  52283. <enumeratedValues>
  52284. <enumeratedValue>
  52285. <name>0</name>
  52286. <description>Writes to the Control Register are ignored.</description>
  52287. <value>#0</value>
  52288. </enumeratedValue>
  52289. <enumeratedValue>
  52290. <name>1</name>
  52291. <description>Writes to the Control Register complete as normal.</description>
  52292. <value>#1</value>
  52293. </enumeratedValue>
  52294. </enumeratedValues>
  52295. </field>
  52296. <field>
  52297. <name>SRW</name>
  52298. <description>Status Register Write</description>
  52299. <bitOffset>5</bitOffset>
  52300. <bitWidth>1</bitWidth>
  52301. <access>read-write</access>
  52302. <enumeratedValues>
  52303. <enumeratedValue>
  52304. <name>0</name>
  52305. <description>Writes to the Status Register are ignored.</description>
  52306. <value>#0</value>
  52307. </enumeratedValue>
  52308. <enumeratedValue>
  52309. <name>1</name>
  52310. <description>Writes to the Status Register complete as normal.</description>
  52311. <value>#1</value>
  52312. </enumeratedValue>
  52313. </enumeratedValues>
  52314. </field>
  52315. <field>
  52316. <name>LRW</name>
  52317. <description>Lock Register Write</description>
  52318. <bitOffset>6</bitOffset>
  52319. <bitWidth>1</bitWidth>
  52320. <access>read-write</access>
  52321. <enumeratedValues>
  52322. <enumeratedValue>
  52323. <name>0</name>
  52324. <description>Writes to the Lock Register are ignored.</description>
  52325. <value>#0</value>
  52326. </enumeratedValue>
  52327. <enumeratedValue>
  52328. <name>1</name>
  52329. <description>Writes to the Lock Register complete as normal.</description>
  52330. <value>#1</value>
  52331. </enumeratedValue>
  52332. </enumeratedValues>
  52333. </field>
  52334. <field>
  52335. <name>IERW</name>
  52336. <description>Interrupt Enable Register Write</description>
  52337. <bitOffset>7</bitOffset>
  52338. <bitWidth>1</bitWidth>
  52339. <access>read-write</access>
  52340. <enumeratedValues>
  52341. <enumeratedValue>
  52342. <name>0</name>
  52343. <description>Writes to the Interupt Enable Register are ignored.</description>
  52344. <value>#0</value>
  52345. </enumeratedValue>
  52346. <enumeratedValue>
  52347. <name>1</name>
  52348. <description>Writes to the Interrupt Enable Register complete as normal.</description>
  52349. <value>#1</value>
  52350. </enumeratedValue>
  52351. </enumeratedValues>
  52352. </field>
  52353. </fields>
  52354. </register>
  52355. <register>
  52356. <name>RAR</name>
  52357. <description>RTC Read Access Register</description>
  52358. <addressOffset>0x804</addressOffset>
  52359. <size>32</size>
  52360. <access>read-write</access>
  52361. <resetValue>0xFF</resetValue>
  52362. <resetMask>0xFFFFFFFF</resetMask>
  52363. <fields>
  52364. <field>
  52365. <name>TSRR</name>
  52366. <description>Time Seconds Register Read</description>
  52367. <bitOffset>0</bitOffset>
  52368. <bitWidth>1</bitWidth>
  52369. <access>read-write</access>
  52370. <enumeratedValues>
  52371. <enumeratedValue>
  52372. <name>0</name>
  52373. <description>Reads to the Time Seconds Register are ignored.</description>
  52374. <value>#0</value>
  52375. </enumeratedValue>
  52376. <enumeratedValue>
  52377. <name>1</name>
  52378. <description>Reads to the Time Seconds Register complete as normal.</description>
  52379. <value>#1</value>
  52380. </enumeratedValue>
  52381. </enumeratedValues>
  52382. </field>
  52383. <field>
  52384. <name>TPRR</name>
  52385. <description>Time Prescaler Register Read</description>
  52386. <bitOffset>1</bitOffset>
  52387. <bitWidth>1</bitWidth>
  52388. <access>read-write</access>
  52389. <enumeratedValues>
  52390. <enumeratedValue>
  52391. <name>0</name>
  52392. <description>Reads to the Time Pprescaler Register are ignored.</description>
  52393. <value>#0</value>
  52394. </enumeratedValue>
  52395. <enumeratedValue>
  52396. <name>1</name>
  52397. <description>Reads to the Time Prescaler Register complete as normal.</description>
  52398. <value>#1</value>
  52399. </enumeratedValue>
  52400. </enumeratedValues>
  52401. </field>
  52402. <field>
  52403. <name>TARR</name>
  52404. <description>Time Alarm Register Read</description>
  52405. <bitOffset>2</bitOffset>
  52406. <bitWidth>1</bitWidth>
  52407. <access>read-write</access>
  52408. <enumeratedValues>
  52409. <enumeratedValue>
  52410. <name>0</name>
  52411. <description>Reads to the Time Alarm Register are ignored.</description>
  52412. <value>#0</value>
  52413. </enumeratedValue>
  52414. <enumeratedValue>
  52415. <name>1</name>
  52416. <description>Reads to the Time Alarm Register complete as normal.</description>
  52417. <value>#1</value>
  52418. </enumeratedValue>
  52419. </enumeratedValues>
  52420. </field>
  52421. <field>
  52422. <name>TCRR</name>
  52423. <description>Time Compensation Register Read</description>
  52424. <bitOffset>3</bitOffset>
  52425. <bitWidth>1</bitWidth>
  52426. <access>read-write</access>
  52427. <enumeratedValues>
  52428. <enumeratedValue>
  52429. <name>0</name>
  52430. <description>Reads to the Time Compensation Register are ignored.</description>
  52431. <value>#0</value>
  52432. </enumeratedValue>
  52433. <enumeratedValue>
  52434. <name>1</name>
  52435. <description>Reads to the Time Compensation Register complete as normal.</description>
  52436. <value>#1</value>
  52437. </enumeratedValue>
  52438. </enumeratedValues>
  52439. </field>
  52440. <field>
  52441. <name>CRR</name>
  52442. <description>Control Register Read</description>
  52443. <bitOffset>4</bitOffset>
  52444. <bitWidth>1</bitWidth>
  52445. <access>read-write</access>
  52446. <enumeratedValues>
  52447. <enumeratedValue>
  52448. <name>0</name>
  52449. <description>Reads to the Control Register are ignored.</description>
  52450. <value>#0</value>
  52451. </enumeratedValue>
  52452. <enumeratedValue>
  52453. <name>1</name>
  52454. <description>Reads to the Control Register complete as normal.</description>
  52455. <value>#1</value>
  52456. </enumeratedValue>
  52457. </enumeratedValues>
  52458. </field>
  52459. <field>
  52460. <name>SRR</name>
  52461. <description>Status Register Read</description>
  52462. <bitOffset>5</bitOffset>
  52463. <bitWidth>1</bitWidth>
  52464. <access>read-write</access>
  52465. <enumeratedValues>
  52466. <enumeratedValue>
  52467. <name>0</name>
  52468. <description>Reads to the Status Register are ignored.</description>
  52469. <value>#0</value>
  52470. </enumeratedValue>
  52471. <enumeratedValue>
  52472. <name>1</name>
  52473. <description>Reads to the Status Register complete as normal.</description>
  52474. <value>#1</value>
  52475. </enumeratedValue>
  52476. </enumeratedValues>
  52477. </field>
  52478. <field>
  52479. <name>LRR</name>
  52480. <description>Lock Register Read</description>
  52481. <bitOffset>6</bitOffset>
  52482. <bitWidth>1</bitWidth>
  52483. <access>read-write</access>
  52484. <enumeratedValues>
  52485. <enumeratedValue>
  52486. <name>0</name>
  52487. <description>Reads to the Lock Register are ignored.</description>
  52488. <value>#0</value>
  52489. </enumeratedValue>
  52490. <enumeratedValue>
  52491. <name>1</name>
  52492. <description>Reads to the Lock Register complete as normal.</description>
  52493. <value>#1</value>
  52494. </enumeratedValue>
  52495. </enumeratedValues>
  52496. </field>
  52497. <field>
  52498. <name>IERR</name>
  52499. <description>Interrupt Enable Register Read</description>
  52500. <bitOffset>7</bitOffset>
  52501. <bitWidth>1</bitWidth>
  52502. <access>read-write</access>
  52503. <enumeratedValues>
  52504. <enumeratedValue>
  52505. <name>0</name>
  52506. <description>Reads to the Interrupt Enable Register are ignored.</description>
  52507. <value>#0</value>
  52508. </enumeratedValue>
  52509. <enumeratedValue>
  52510. <name>1</name>
  52511. <description>Reads to the Interrupt Enable Register complete as normal.</description>
  52512. <value>#1</value>
  52513. </enumeratedValue>
  52514. </enumeratedValues>
  52515. </field>
  52516. </fields>
  52517. </register>
  52518. </registers>
  52519. </peripheral>
  52520. <peripheral>
  52521. <name>RFVBAT</name>
  52522. <description>VBAT register file</description>
  52523. <prependToName>RFVBAT_</prependToName>
  52524. <baseAddress>0x4003E000</baseAddress>
  52525. <addressBlock>
  52526. <offset>0</offset>
  52527. <size>0x20</size>
  52528. <usage>registers</usage>
  52529. </addressBlock>
  52530. <registers>
  52531. <register>
  52532. <dim>8</dim>
  52533. <dimIncrement>0x4</dimIncrement>
  52534. <dimIndex>0,1,2,3,4,5,6,7</dimIndex>
  52535. <name>REG%s</name>
  52536. <description>VBAT register file register</description>
  52537. <addressOffset>0</addressOffset>
  52538. <size>32</size>
  52539. <access>read-write</access>
  52540. <resetValue>0</resetValue>
  52541. <resetMask>0xFFFFFFFF</resetMask>
  52542. <fields>
  52543. <field>
  52544. <name>LL</name>
  52545. <description>Low lower byte</description>
  52546. <bitOffset>0</bitOffset>
  52547. <bitWidth>8</bitWidth>
  52548. <access>read-write</access>
  52549. </field>
  52550. <field>
  52551. <name>LH</name>
  52552. <description>Low higher byte</description>
  52553. <bitOffset>8</bitOffset>
  52554. <bitWidth>8</bitWidth>
  52555. <access>read-write</access>
  52556. </field>
  52557. <field>
  52558. <name>HL</name>
  52559. <description>High lower byte</description>
  52560. <bitOffset>16</bitOffset>
  52561. <bitWidth>8</bitWidth>
  52562. <access>read-write</access>
  52563. </field>
  52564. <field>
  52565. <name>HH</name>
  52566. <description>High higher byte</description>
  52567. <bitOffset>24</bitOffset>
  52568. <bitWidth>8</bitWidth>
  52569. <access>read-write</access>
  52570. </field>
  52571. </fields>
  52572. </register>
  52573. </registers>
  52574. </peripheral>
  52575. <peripheral>
  52576. <name>LPTMR0</name>
  52577. <description>Low Power Timer</description>
  52578. <prependToName>LPTMR0_</prependToName>
  52579. <baseAddress>0x40040000</baseAddress>
  52580. <addressBlock>
  52581. <offset>0</offset>
  52582. <size>0x10</size>
  52583. <usage>registers</usage>
  52584. </addressBlock>
  52585. <interrupt>
  52586. <name>LPTMR0</name>
  52587. <value>58</value>
  52588. </interrupt>
  52589. <registers>
  52590. <register>
  52591. <name>CSR</name>
  52592. <description>Low Power Timer Control Status Register</description>
  52593. <addressOffset>0</addressOffset>
  52594. <size>32</size>
  52595. <access>read-write</access>
  52596. <resetValue>0</resetValue>
  52597. <resetMask>0xFFFFFFFF</resetMask>
  52598. <fields>
  52599. <field>
  52600. <name>TEN</name>
  52601. <description>Timer Enable</description>
  52602. <bitOffset>0</bitOffset>
  52603. <bitWidth>1</bitWidth>
  52604. <access>read-write</access>
  52605. <enumeratedValues>
  52606. <enumeratedValue>
  52607. <name>0</name>
  52608. <description>LPTMR is disabled and internal logic is reset.</description>
  52609. <value>#0</value>
  52610. </enumeratedValue>
  52611. <enumeratedValue>
  52612. <name>1</name>
  52613. <description>LPTMR is enabled.</description>
  52614. <value>#1</value>
  52615. </enumeratedValue>
  52616. </enumeratedValues>
  52617. </field>
  52618. <field>
  52619. <name>TMS</name>
  52620. <description>Timer Mode Select</description>
  52621. <bitOffset>1</bitOffset>
  52622. <bitWidth>1</bitWidth>
  52623. <access>read-write</access>
  52624. <enumeratedValues>
  52625. <enumeratedValue>
  52626. <name>0</name>
  52627. <description>Time Counter mode.</description>
  52628. <value>#0</value>
  52629. </enumeratedValue>
  52630. <enumeratedValue>
  52631. <name>1</name>
  52632. <description>Pulse Counter mode.</description>
  52633. <value>#1</value>
  52634. </enumeratedValue>
  52635. </enumeratedValues>
  52636. </field>
  52637. <field>
  52638. <name>TFC</name>
  52639. <description>Timer Free-Running Counter</description>
  52640. <bitOffset>2</bitOffset>
  52641. <bitWidth>1</bitWidth>
  52642. <access>read-write</access>
  52643. <enumeratedValues>
  52644. <enumeratedValue>
  52645. <name>0</name>
  52646. <description>CNR is reset whenever TCF is set.</description>
  52647. <value>#0</value>
  52648. </enumeratedValue>
  52649. <enumeratedValue>
  52650. <name>1</name>
  52651. <description>CNR is reset on overflow.</description>
  52652. <value>#1</value>
  52653. </enumeratedValue>
  52654. </enumeratedValues>
  52655. </field>
  52656. <field>
  52657. <name>TPP</name>
  52658. <description>Timer Pin Polarity</description>
  52659. <bitOffset>3</bitOffset>
  52660. <bitWidth>1</bitWidth>
  52661. <access>read-write</access>
  52662. <enumeratedValues>
  52663. <enumeratedValue>
  52664. <name>0</name>
  52665. <description>Pulse Counter input source is active-high, and the CNR will increment on the rising-edge.</description>
  52666. <value>#0</value>
  52667. </enumeratedValue>
  52668. <enumeratedValue>
  52669. <name>1</name>
  52670. <description>Pulse Counter input source is active-low, and the CNR will increment on the falling-edge.</description>
  52671. <value>#1</value>
  52672. </enumeratedValue>
  52673. </enumeratedValues>
  52674. </field>
  52675. <field>
  52676. <name>TPS</name>
  52677. <description>Timer Pin Select</description>
  52678. <bitOffset>4</bitOffset>
  52679. <bitWidth>2</bitWidth>
  52680. <access>read-write</access>
  52681. <enumeratedValues>
  52682. <enumeratedValue>
  52683. <name>00</name>
  52684. <description>Pulse counter input 0 is selected.</description>
  52685. <value>#00</value>
  52686. </enumeratedValue>
  52687. <enumeratedValue>
  52688. <name>01</name>
  52689. <description>Pulse counter input 1 is selected.</description>
  52690. <value>#01</value>
  52691. </enumeratedValue>
  52692. <enumeratedValue>
  52693. <name>10</name>
  52694. <description>Pulse counter input 2 is selected.</description>
  52695. <value>#10</value>
  52696. </enumeratedValue>
  52697. <enumeratedValue>
  52698. <name>11</name>
  52699. <description>Pulse counter input 3 is selected.</description>
  52700. <value>#11</value>
  52701. </enumeratedValue>
  52702. </enumeratedValues>
  52703. </field>
  52704. <field>
  52705. <name>TIE</name>
  52706. <description>Timer Interrupt Enable</description>
  52707. <bitOffset>6</bitOffset>
  52708. <bitWidth>1</bitWidth>
  52709. <access>read-write</access>
  52710. <enumeratedValues>
  52711. <enumeratedValue>
  52712. <name>0</name>
  52713. <description>Timer interrupt disabled.</description>
  52714. <value>#0</value>
  52715. </enumeratedValue>
  52716. <enumeratedValue>
  52717. <name>1</name>
  52718. <description>Timer interrupt enabled.</description>
  52719. <value>#1</value>
  52720. </enumeratedValue>
  52721. </enumeratedValues>
  52722. </field>
  52723. <field>
  52724. <name>TCF</name>
  52725. <description>Timer Compare Flag</description>
  52726. <bitOffset>7</bitOffset>
  52727. <bitWidth>1</bitWidth>
  52728. <access>read-write</access>
  52729. <enumeratedValues>
  52730. <enumeratedValue>
  52731. <name>0</name>
  52732. <description>The value of CNR is not equal to CMR and increments.</description>
  52733. <value>#0</value>
  52734. </enumeratedValue>
  52735. <enumeratedValue>
  52736. <name>1</name>
  52737. <description>The value of CNR is equal to CMR and increments.</description>
  52738. <value>#1</value>
  52739. </enumeratedValue>
  52740. </enumeratedValues>
  52741. </field>
  52742. </fields>
  52743. </register>
  52744. <register>
  52745. <name>PSR</name>
  52746. <description>Low Power Timer Prescale Register</description>
  52747. <addressOffset>0x4</addressOffset>
  52748. <size>32</size>
  52749. <access>read-write</access>
  52750. <resetValue>0</resetValue>
  52751. <resetMask>0xFFFFFFFF</resetMask>
  52752. <fields>
  52753. <field>
  52754. <name>PCS</name>
  52755. <description>Prescaler Clock Select</description>
  52756. <bitOffset>0</bitOffset>
  52757. <bitWidth>2</bitWidth>
  52758. <access>read-write</access>
  52759. <enumeratedValues>
  52760. <enumeratedValue>
  52761. <name>00</name>
  52762. <description>Prescaler/glitch filter clock 0 selected.</description>
  52763. <value>#00</value>
  52764. </enumeratedValue>
  52765. <enumeratedValue>
  52766. <name>01</name>
  52767. <description>Prescaler/glitch filter clock 1 selected.</description>
  52768. <value>#01</value>
  52769. </enumeratedValue>
  52770. <enumeratedValue>
  52771. <name>10</name>
  52772. <description>Prescaler/glitch filter clock 2 selected.</description>
  52773. <value>#10</value>
  52774. </enumeratedValue>
  52775. <enumeratedValue>
  52776. <name>11</name>
  52777. <description>Prescaler/glitch filter clock 3 selected.</description>
  52778. <value>#11</value>
  52779. </enumeratedValue>
  52780. </enumeratedValues>
  52781. </field>
  52782. <field>
  52783. <name>PBYP</name>
  52784. <description>Prescaler Bypass</description>
  52785. <bitOffset>2</bitOffset>
  52786. <bitWidth>1</bitWidth>
  52787. <access>read-write</access>
  52788. <enumeratedValues>
  52789. <enumeratedValue>
  52790. <name>0</name>
  52791. <description>Prescaler/glitch filter is enabled.</description>
  52792. <value>#0</value>
  52793. </enumeratedValue>
  52794. <enumeratedValue>
  52795. <name>1</name>
  52796. <description>Prescaler/glitch filter is bypassed.</description>
  52797. <value>#1</value>
  52798. </enumeratedValue>
  52799. </enumeratedValues>
  52800. </field>
  52801. <field>
  52802. <name>PRESCALE</name>
  52803. <description>Prescale Value</description>
  52804. <bitOffset>3</bitOffset>
  52805. <bitWidth>4</bitWidth>
  52806. <access>read-write</access>
  52807. <enumeratedValues>
  52808. <enumeratedValue>
  52809. <name>0000</name>
  52810. <description>Prescaler divides the prescaler clock by 2; glitch filter does not support this configuration.</description>
  52811. <value>#0000</value>
  52812. </enumeratedValue>
  52813. <enumeratedValue>
  52814. <name>0001</name>
  52815. <description>Prescaler divides the prescaler clock by 4; glitch filter recognizes change on input pin after 2 rising clock edges.</description>
  52816. <value>#0001</value>
  52817. </enumeratedValue>
  52818. <enumeratedValue>
  52819. <name>0010</name>
  52820. <description>Prescaler divides the prescaler clock by 8; glitch filter recognizes change on input pin after 4 rising clock edges.</description>
  52821. <value>#0010</value>
  52822. </enumeratedValue>
  52823. <enumeratedValue>
  52824. <name>0011</name>
  52825. <description>Prescaler divides the prescaler clock by 16; glitch filter recognizes change on input pin after 8 rising clock edges.</description>
  52826. <value>#0011</value>
  52827. </enumeratedValue>
  52828. <enumeratedValue>
  52829. <name>0100</name>
  52830. <description>Prescaler divides the prescaler clock by 32; glitch filter recognizes change on input pin after 16 rising clock edges.</description>
  52831. <value>#0100</value>
  52832. </enumeratedValue>
  52833. <enumeratedValue>
  52834. <name>0101</name>
  52835. <description>Prescaler divides the prescaler clock by 64; glitch filter recognizes change on input pin after 32 rising clock edges.</description>
  52836. <value>#0101</value>
  52837. </enumeratedValue>
  52838. <enumeratedValue>
  52839. <name>0110</name>
  52840. <description>Prescaler divides the prescaler clock by 128; glitch filter recognizes change on input pin after 64 rising clock edges.</description>
  52841. <value>#0110</value>
  52842. </enumeratedValue>
  52843. <enumeratedValue>
  52844. <name>0111</name>
  52845. <description>Prescaler divides the prescaler clock by 256; glitch filter recognizes change on input pin after 128 rising clock edges.</description>
  52846. <value>#0111</value>
  52847. </enumeratedValue>
  52848. <enumeratedValue>
  52849. <name>1000</name>
  52850. <description>Prescaler divides the prescaler clock by 512; glitch filter recognizes change on input pin after 256 rising clock edges.</description>
  52851. <value>#1000</value>
  52852. </enumeratedValue>
  52853. <enumeratedValue>
  52854. <name>1001</name>
  52855. <description>Prescaler divides the prescaler clock by 1024; glitch filter recognizes change on input pin after 512 rising clock edges.</description>
  52856. <value>#1001</value>
  52857. </enumeratedValue>
  52858. <enumeratedValue>
  52859. <name>1010</name>
  52860. <description>Prescaler divides the prescaler clock by 2048; glitch filter recognizes change on input pin after 1024 rising clock edges.</description>
  52861. <value>#1010</value>
  52862. </enumeratedValue>
  52863. <enumeratedValue>
  52864. <name>1011</name>
  52865. <description>Prescaler divides the prescaler clock by 4096; glitch filter recognizes change on input pin after 2048 rising clock edges.</description>
  52866. <value>#1011</value>
  52867. </enumeratedValue>
  52868. <enumeratedValue>
  52869. <name>1100</name>
  52870. <description>Prescaler divides the prescaler clock by 8192; glitch filter recognizes change on input pin after 4096 rising clock edges.</description>
  52871. <value>#1100</value>
  52872. </enumeratedValue>
  52873. <enumeratedValue>
  52874. <name>1101</name>
  52875. <description>Prescaler divides the prescaler clock by 16,384; glitch filter recognizes change on input pin after 8192 rising clock edges.</description>
  52876. <value>#1101</value>
  52877. </enumeratedValue>
  52878. <enumeratedValue>
  52879. <name>1110</name>
  52880. <description>Prescaler divides the prescaler clock by 32,768; glitch filter recognizes change on input pin after 16,384 rising clock edges.</description>
  52881. <value>#1110</value>
  52882. </enumeratedValue>
  52883. <enumeratedValue>
  52884. <name>1111</name>
  52885. <description>Prescaler divides the prescaler clock by 65,536; glitch filter recognizes change on input pin after 32,768 rising clock edges.</description>
  52886. <value>#1111</value>
  52887. </enumeratedValue>
  52888. </enumeratedValues>
  52889. </field>
  52890. </fields>
  52891. </register>
  52892. <register>
  52893. <name>CMR</name>
  52894. <description>Low Power Timer Compare Register</description>
  52895. <addressOffset>0x8</addressOffset>
  52896. <size>32</size>
  52897. <access>read-write</access>
  52898. <resetValue>0</resetValue>
  52899. <resetMask>0xFFFFFFFF</resetMask>
  52900. <fields>
  52901. <field>
  52902. <name>COMPARE</name>
  52903. <description>Compare Value</description>
  52904. <bitOffset>0</bitOffset>
  52905. <bitWidth>16</bitWidth>
  52906. <access>read-write</access>
  52907. </field>
  52908. </fields>
  52909. </register>
  52910. <register>
  52911. <name>CNR</name>
  52912. <description>Low Power Timer Counter Register</description>
  52913. <addressOffset>0xC</addressOffset>
  52914. <size>32</size>
  52915. <access>read-write</access>
  52916. <resetValue>0</resetValue>
  52917. <resetMask>0xFFFFFFFF</resetMask>
  52918. <fields>
  52919. <field>
  52920. <name>COUNTER</name>
  52921. <description>Counter Value</description>
  52922. <bitOffset>0</bitOffset>
  52923. <bitWidth>16</bitWidth>
  52924. <access>read-write</access>
  52925. </field>
  52926. </fields>
  52927. </register>
  52928. </registers>
  52929. </peripheral>
  52930. <peripheral>
  52931. <name>RFSYS</name>
  52932. <description>System register file</description>
  52933. <prependToName>RFSYS_</prependToName>
  52934. <baseAddress>0x40041000</baseAddress>
  52935. <addressBlock>
  52936. <offset>0</offset>
  52937. <size>0x20</size>
  52938. <usage>registers</usage>
  52939. </addressBlock>
  52940. <registers>
  52941. <register>
  52942. <dim>8</dim>
  52943. <dimIncrement>0x4</dimIncrement>
  52944. <dimIndex>0,1,2,3,4,5,6,7</dimIndex>
  52945. <name>REG%s</name>
  52946. <description>Register file register</description>
  52947. <addressOffset>0</addressOffset>
  52948. <size>32</size>
  52949. <access>read-write</access>
  52950. <resetValue>0</resetValue>
  52951. <resetMask>0xFFFFFFFF</resetMask>
  52952. <fields>
  52953. <field>
  52954. <name>LL</name>
  52955. <description>Low lower byte</description>
  52956. <bitOffset>0</bitOffset>
  52957. <bitWidth>8</bitWidth>
  52958. <access>read-write</access>
  52959. </field>
  52960. <field>
  52961. <name>LH</name>
  52962. <description>Low higher byte</description>
  52963. <bitOffset>8</bitOffset>
  52964. <bitWidth>8</bitWidth>
  52965. <access>read-write</access>
  52966. </field>
  52967. <field>
  52968. <name>HL</name>
  52969. <description>High lower byte</description>
  52970. <bitOffset>16</bitOffset>
  52971. <bitWidth>8</bitWidth>
  52972. <access>read-write</access>
  52973. </field>
  52974. <field>
  52975. <name>HH</name>
  52976. <description>High higher byte</description>
  52977. <bitOffset>24</bitOffset>
  52978. <bitWidth>8</bitWidth>
  52979. <access>read-write</access>
  52980. </field>
  52981. </fields>
  52982. </register>
  52983. </registers>
  52984. </peripheral>
  52985. <peripheral>
  52986. <name>SIM</name>
  52987. <description>System Integration Module</description>
  52988. <prependToName>SIM_</prependToName>
  52989. <baseAddress>0x40047000</baseAddress>
  52990. <addressBlock>
  52991. <offset>0</offset>
  52992. <size>0x1064</size>
  52993. <usage>registers</usage>
  52994. </addressBlock>
  52995. <registers>
  52996. <register>
  52997. <name>SOPT1</name>
  52998. <description>System Options Register 1</description>
  52999. <addressOffset>0</addressOffset>
  53000. <size>32</size>
  53001. <access>read-write</access>
  53002. <resetValue>0x80000000</resetValue>
  53003. <resetMask>0xFFFF0FC0</resetMask>
  53004. <fields>
  53005. <field>
  53006. <name>RAMSIZE</name>
  53007. <description>RAM size</description>
  53008. <bitOffset>12</bitOffset>
  53009. <bitWidth>4</bitWidth>
  53010. <access>read-only</access>
  53011. <enumeratedValues>
  53012. <enumeratedValue>
  53013. <name>0001</name>
  53014. <description>8 KB</description>
  53015. <value>#0001</value>
  53016. </enumeratedValue>
  53017. <enumeratedValue>
  53018. <name>0011</name>
  53019. <description>16 KB</description>
  53020. <value>#0011</value>
  53021. </enumeratedValue>
  53022. <enumeratedValue>
  53023. <name>0100</name>
  53024. <description>24 KB</description>
  53025. <value>#0100</value>
  53026. </enumeratedValue>
  53027. <enumeratedValue>
  53028. <name>0101</name>
  53029. <description>32 KB</description>
  53030. <value>#0101</value>
  53031. </enumeratedValue>
  53032. <enumeratedValue>
  53033. <name>0110</name>
  53034. <description>48 KB</description>
  53035. <value>#0110</value>
  53036. </enumeratedValue>
  53037. <enumeratedValue>
  53038. <name>0111</name>
  53039. <description>64 KB</description>
  53040. <value>#0111</value>
  53041. </enumeratedValue>
  53042. <enumeratedValue>
  53043. <name>1000</name>
  53044. <description>96 KB</description>
  53045. <value>#1000</value>
  53046. </enumeratedValue>
  53047. <enumeratedValue>
  53048. <name>1001</name>
  53049. <description>128 KB</description>
  53050. <value>#1001</value>
  53051. </enumeratedValue>
  53052. <enumeratedValue>
  53053. <name>1011</name>
  53054. <description>256 KB</description>
  53055. <value>#1011</value>
  53056. </enumeratedValue>
  53057. </enumeratedValues>
  53058. </field>
  53059. <field>
  53060. <name>OSC32KSEL</name>
  53061. <description>32K oscillator clock select</description>
  53062. <bitOffset>18</bitOffset>
  53063. <bitWidth>2</bitWidth>
  53064. <access>read-write</access>
  53065. <enumeratedValues>
  53066. <enumeratedValue>
  53067. <name>00</name>
  53068. <description>System oscillator (OSC32KCLK)</description>
  53069. <value>#00</value>
  53070. </enumeratedValue>
  53071. <enumeratedValue>
  53072. <name>10</name>
  53073. <description>RTC 32.768kHz oscillator</description>
  53074. <value>#10</value>
  53075. </enumeratedValue>
  53076. <enumeratedValue>
  53077. <name>11</name>
  53078. <description>LPO 1 kHz</description>
  53079. <value>#11</value>
  53080. </enumeratedValue>
  53081. </enumeratedValues>
  53082. </field>
  53083. <field>
  53084. <name>USBVSTBY</name>
  53085. <description>USB voltage regulator in standby mode during VLPR and VLPW modes</description>
  53086. <bitOffset>29</bitOffset>
  53087. <bitWidth>1</bitWidth>
  53088. <access>read-write</access>
  53089. <enumeratedValues>
  53090. <enumeratedValue>
  53091. <name>0</name>
  53092. <description>USB voltage regulator not in standby during VLPR and VLPW modes.</description>
  53093. <value>#0</value>
  53094. </enumeratedValue>
  53095. <enumeratedValue>
  53096. <name>1</name>
  53097. <description>USB voltage regulator in standby during VLPR and VLPW modes.</description>
  53098. <value>#1</value>
  53099. </enumeratedValue>
  53100. </enumeratedValues>
  53101. </field>
  53102. <field>
  53103. <name>USBSSTBY</name>
  53104. <description>USB voltage regulator in standby mode during Stop, VLPS, LLS and VLLS modes.</description>
  53105. <bitOffset>30</bitOffset>
  53106. <bitWidth>1</bitWidth>
  53107. <access>read-write</access>
  53108. <enumeratedValues>
  53109. <enumeratedValue>
  53110. <name>0</name>
  53111. <description>USB voltage regulator not in standby during Stop, VLPS, LLS and VLLS modes.</description>
  53112. <value>#0</value>
  53113. </enumeratedValue>
  53114. <enumeratedValue>
  53115. <name>1</name>
  53116. <description>USB voltage regulator in standby during Stop, VLPS, LLS and VLLS modes.</description>
  53117. <value>#1</value>
  53118. </enumeratedValue>
  53119. </enumeratedValues>
  53120. </field>
  53121. <field>
  53122. <name>USBREGEN</name>
  53123. <description>USB voltage regulator enable</description>
  53124. <bitOffset>31</bitOffset>
  53125. <bitWidth>1</bitWidth>
  53126. <access>read-write</access>
  53127. <enumeratedValues>
  53128. <enumeratedValue>
  53129. <name>0</name>
  53130. <description>USB voltage regulator is disabled.</description>
  53131. <value>#0</value>
  53132. </enumeratedValue>
  53133. <enumeratedValue>
  53134. <name>1</name>
  53135. <description>USB voltage regulator is enabled.</description>
  53136. <value>#1</value>
  53137. </enumeratedValue>
  53138. </enumeratedValues>
  53139. </field>
  53140. </fields>
  53141. </register>
  53142. <register>
  53143. <name>SOPT1CFG</name>
  53144. <description>SOPT1 Configuration Register</description>
  53145. <addressOffset>0x4</addressOffset>
  53146. <size>32</size>
  53147. <access>read-write</access>
  53148. <resetValue>0</resetValue>
  53149. <resetMask>0xFFFFFFFF</resetMask>
  53150. <fields>
  53151. <field>
  53152. <name>URWE</name>
  53153. <description>USB voltage regulator enable write enable</description>
  53154. <bitOffset>24</bitOffset>
  53155. <bitWidth>1</bitWidth>
  53156. <access>read-write</access>
  53157. <enumeratedValues>
  53158. <enumeratedValue>
  53159. <name>0</name>
  53160. <description>SOPT1 USBREGEN cannot be written.</description>
  53161. <value>#0</value>
  53162. </enumeratedValue>
  53163. <enumeratedValue>
  53164. <name>1</name>
  53165. <description>SOPT1 USBREGEN can be written.</description>
  53166. <value>#1</value>
  53167. </enumeratedValue>
  53168. </enumeratedValues>
  53169. </field>
  53170. <field>
  53171. <name>UVSWE</name>
  53172. <description>USB voltage regulator VLP standby write enable</description>
  53173. <bitOffset>25</bitOffset>
  53174. <bitWidth>1</bitWidth>
  53175. <access>read-write</access>
  53176. <enumeratedValues>
  53177. <enumeratedValue>
  53178. <name>0</name>
  53179. <description>SOPT1 USBVSTBY cannot be written.</description>
  53180. <value>#0</value>
  53181. </enumeratedValue>
  53182. <enumeratedValue>
  53183. <name>1</name>
  53184. <description>SOPT1 USBVSTBY can be written.</description>
  53185. <value>#1</value>
  53186. </enumeratedValue>
  53187. </enumeratedValues>
  53188. </field>
  53189. <field>
  53190. <name>USSWE</name>
  53191. <description>USB voltage regulator stop standby write enable</description>
  53192. <bitOffset>26</bitOffset>
  53193. <bitWidth>1</bitWidth>
  53194. <access>read-write</access>
  53195. <enumeratedValues>
  53196. <enumeratedValue>
  53197. <name>0</name>
  53198. <description>SOPT1 USBSSTBY cannot be written.</description>
  53199. <value>#0</value>
  53200. </enumeratedValue>
  53201. <enumeratedValue>
  53202. <name>1</name>
  53203. <description>SOPT1 USBSSTBY can be written.</description>
  53204. <value>#1</value>
  53205. </enumeratedValue>
  53206. </enumeratedValues>
  53207. </field>
  53208. </fields>
  53209. </register>
  53210. <register>
  53211. <name>SOPT2</name>
  53212. <description>System Options Register 2</description>
  53213. <addressOffset>0x1004</addressOffset>
  53214. <size>32</size>
  53215. <access>read-write</access>
  53216. <resetValue>0x1000</resetValue>
  53217. <resetMask>0xFFFFFFFF</resetMask>
  53218. <fields>
  53219. <field>
  53220. <name>RTCCLKOUTSEL</name>
  53221. <description>RTC clock out select</description>
  53222. <bitOffset>4</bitOffset>
  53223. <bitWidth>1</bitWidth>
  53224. <access>read-write</access>
  53225. <enumeratedValues>
  53226. <enumeratedValue>
  53227. <name>0</name>
  53228. <description>RTC 1 Hz clock is output on the RTC_CLKOUT pin.</description>
  53229. <value>#0</value>
  53230. </enumeratedValue>
  53231. <enumeratedValue>
  53232. <name>1</name>
  53233. <description>RTC 32.768kHz clock is output on the RTC_CLKOUT pin.</description>
  53234. <value>#1</value>
  53235. </enumeratedValue>
  53236. </enumeratedValues>
  53237. </field>
  53238. <field>
  53239. <name>CLKOUTSEL</name>
  53240. <description>CLKOUT select</description>
  53241. <bitOffset>5</bitOffset>
  53242. <bitWidth>3</bitWidth>
  53243. <access>read-write</access>
  53244. <enumeratedValues>
  53245. <enumeratedValue>
  53246. <name>000</name>
  53247. <description>FlexBus CLKOUT</description>
  53248. <value>#000</value>
  53249. </enumeratedValue>
  53250. <enumeratedValue>
  53251. <name>010</name>
  53252. <description>Flash clock</description>
  53253. <value>#010</value>
  53254. </enumeratedValue>
  53255. <enumeratedValue>
  53256. <name>011</name>
  53257. <description>LPO clock (1 kHz)</description>
  53258. <value>#011</value>
  53259. </enumeratedValue>
  53260. <enumeratedValue>
  53261. <name>100</name>
  53262. <description>MCGIRCLK</description>
  53263. <value>#100</value>
  53264. </enumeratedValue>
  53265. <enumeratedValue>
  53266. <name>101</name>
  53267. <description>RTC 32.768kHz clock</description>
  53268. <value>#101</value>
  53269. </enumeratedValue>
  53270. <enumeratedValue>
  53271. <name>110</name>
  53272. <description>OSCERCLK0</description>
  53273. <value>#110</value>
  53274. </enumeratedValue>
  53275. <enumeratedValue>
  53276. <name>111</name>
  53277. <description>IRC 48 MHz clock</description>
  53278. <value>#111</value>
  53279. </enumeratedValue>
  53280. </enumeratedValues>
  53281. </field>
  53282. <field>
  53283. <name>FBSL</name>
  53284. <description>FlexBus security level</description>
  53285. <bitOffset>8</bitOffset>
  53286. <bitWidth>2</bitWidth>
  53287. <access>read-write</access>
  53288. <enumeratedValues>
  53289. <enumeratedValue>
  53290. <name>00</name>
  53291. <description>All off-chip accesses (instruction and data) via the FlexBus are disallowed.</description>
  53292. <value>#00</value>
  53293. </enumeratedValue>
  53294. <enumeratedValue>
  53295. <name>01</name>
  53296. <description>All off-chip accesses (instruction and data) via the FlexBus are disallowed.</description>
  53297. <value>#01</value>
  53298. </enumeratedValue>
  53299. <enumeratedValue>
  53300. <name>10</name>
  53301. <description>Off-chip instruction accesses are disallowed. Data accesses are allowed.</description>
  53302. <value>#10</value>
  53303. </enumeratedValue>
  53304. <enumeratedValue>
  53305. <name>11</name>
  53306. <description>Off-chip instruction accesses and data accesses are allowed.</description>
  53307. <value>#11</value>
  53308. </enumeratedValue>
  53309. </enumeratedValues>
  53310. </field>
  53311. <field>
  53312. <name>PTD7PAD</name>
  53313. <description>PTD7 pad drive strength</description>
  53314. <bitOffset>11</bitOffset>
  53315. <bitWidth>1</bitWidth>
  53316. <access>read-write</access>
  53317. <enumeratedValues>
  53318. <enumeratedValue>
  53319. <name>0</name>
  53320. <description>Single-pad drive strength for PTD7.</description>
  53321. <value>#0</value>
  53322. </enumeratedValue>
  53323. <enumeratedValue>
  53324. <name>1</name>
  53325. <description>Double pad drive strength for PTD7.</description>
  53326. <value>#1</value>
  53327. </enumeratedValue>
  53328. </enumeratedValues>
  53329. </field>
  53330. <field>
  53331. <name>TRACECLKSEL</name>
  53332. <description>Debug trace clock select</description>
  53333. <bitOffset>12</bitOffset>
  53334. <bitWidth>1</bitWidth>
  53335. <access>read-write</access>
  53336. <enumeratedValues>
  53337. <enumeratedValue>
  53338. <name>0</name>
  53339. <description>MCGOUTCLK</description>
  53340. <value>#0</value>
  53341. </enumeratedValue>
  53342. <enumeratedValue>
  53343. <name>1</name>
  53344. <description>Core/system clock</description>
  53345. <value>#1</value>
  53346. </enumeratedValue>
  53347. </enumeratedValues>
  53348. </field>
  53349. <field>
  53350. <name>PLLFLLSEL</name>
  53351. <description>PLL/FLL clock select</description>
  53352. <bitOffset>16</bitOffset>
  53353. <bitWidth>2</bitWidth>
  53354. <access>read-write</access>
  53355. <enumeratedValues>
  53356. <enumeratedValue>
  53357. <name>00</name>
  53358. <description>MCGFLLCLK clock</description>
  53359. <value>#00</value>
  53360. </enumeratedValue>
  53361. <enumeratedValue>
  53362. <name>01</name>
  53363. <description>MCGPLLCLK clock</description>
  53364. <value>#01</value>
  53365. </enumeratedValue>
  53366. <enumeratedValue>
  53367. <name>11</name>
  53368. <description>IRC48 MHz clock</description>
  53369. <value>#11</value>
  53370. </enumeratedValue>
  53371. </enumeratedValues>
  53372. </field>
  53373. <field>
  53374. <name>USBSRC</name>
  53375. <description>USB clock source select</description>
  53376. <bitOffset>18</bitOffset>
  53377. <bitWidth>1</bitWidth>
  53378. <access>read-write</access>
  53379. <enumeratedValues>
  53380. <enumeratedValue>
  53381. <name>0</name>
  53382. <description>External bypass clock (USB_CLKIN).</description>
  53383. <value>#0</value>
  53384. </enumeratedValue>
  53385. <enumeratedValue>
  53386. <name>1</name>
  53387. <description>MCGFLLCLK , or MCGPLLCLK , or IRC48M clock as selected by SOPT2[PLLFLLSEL], and then divided by the USB fractional divider as configured by SIM_CLKDIV2[USBFRAC, USBDIV].</description>
  53388. <value>#1</value>
  53389. </enumeratedValue>
  53390. </enumeratedValues>
  53391. </field>
  53392. <field>
  53393. <name>RMIISRC</name>
  53394. <description>RMII clock source select</description>
  53395. <bitOffset>19</bitOffset>
  53396. <bitWidth>1</bitWidth>
  53397. <access>read-write</access>
  53398. <enumeratedValues>
  53399. <enumeratedValue>
  53400. <name>0</name>
  53401. <description>EXTAL clock</description>
  53402. <value>#0</value>
  53403. </enumeratedValue>
  53404. <enumeratedValue>
  53405. <name>1</name>
  53406. <description>External bypass clock (ENET_1588_CLKIN).</description>
  53407. <value>#1</value>
  53408. </enumeratedValue>
  53409. </enumeratedValues>
  53410. </field>
  53411. <field>
  53412. <name>TIMESRC</name>
  53413. <description>IEEE 1588 timestamp clock source select</description>
  53414. <bitOffset>20</bitOffset>
  53415. <bitWidth>2</bitWidth>
  53416. <access>read-write</access>
  53417. <enumeratedValues>
  53418. <enumeratedValue>
  53419. <name>00</name>
  53420. <description>Core/system clock.</description>
  53421. <value>#00</value>
  53422. </enumeratedValue>
  53423. <enumeratedValue>
  53424. <name>01</name>
  53425. <description>MCGFLLCLK , or MCGPLLCLK , or IRC48M clock as selected by SOPT2[PLLFLLSEL].</description>
  53426. <value>#01</value>
  53427. </enumeratedValue>
  53428. <enumeratedValue>
  53429. <name>10</name>
  53430. <description>OSCERCLK clock</description>
  53431. <value>#10</value>
  53432. </enumeratedValue>
  53433. <enumeratedValue>
  53434. <name>11</name>
  53435. <description>External bypass clock (ENET_1588_CLKIN).</description>
  53436. <value>#11</value>
  53437. </enumeratedValue>
  53438. </enumeratedValues>
  53439. </field>
  53440. <field>
  53441. <name>SDHCSRC</name>
  53442. <description>SDHC clock source select</description>
  53443. <bitOffset>28</bitOffset>
  53444. <bitWidth>2</bitWidth>
  53445. <access>read-write</access>
  53446. <enumeratedValues>
  53447. <enumeratedValue>
  53448. <name>00</name>
  53449. <description>Core/system clock.</description>
  53450. <value>#00</value>
  53451. </enumeratedValue>
  53452. <enumeratedValue>
  53453. <name>01</name>
  53454. <description>MCGFLLCLK, or MCGPLLCLK , or IRC48M clock as selected by SOPT2[PLLFLLSEL].</description>
  53455. <value>#01</value>
  53456. </enumeratedValue>
  53457. <enumeratedValue>
  53458. <name>10</name>
  53459. <description>OSCERCLK clock</description>
  53460. <value>#10</value>
  53461. </enumeratedValue>
  53462. <enumeratedValue>
  53463. <name>11</name>
  53464. <description>External bypass clock (SDHC0_CLKIN)</description>
  53465. <value>#11</value>
  53466. </enumeratedValue>
  53467. </enumeratedValues>
  53468. </field>
  53469. </fields>
  53470. </register>
  53471. <register>
  53472. <name>SOPT4</name>
  53473. <description>System Options Register 4</description>
  53474. <addressOffset>0x100C</addressOffset>
  53475. <size>32</size>
  53476. <access>read-write</access>
  53477. <resetValue>0</resetValue>
  53478. <resetMask>0xFFFFFFFF</resetMask>
  53479. <fields>
  53480. <field>
  53481. <name>FTM0FLT0</name>
  53482. <description>FTM0 Fault 0 Select</description>
  53483. <bitOffset>0</bitOffset>
  53484. <bitWidth>1</bitWidth>
  53485. <access>read-write</access>
  53486. <enumeratedValues>
  53487. <enumeratedValue>
  53488. <name>0</name>
  53489. <description>FTM0_FLT0 pin</description>
  53490. <value>#0</value>
  53491. </enumeratedValue>
  53492. <enumeratedValue>
  53493. <name>1</name>
  53494. <description>CMP0 out</description>
  53495. <value>#1</value>
  53496. </enumeratedValue>
  53497. </enumeratedValues>
  53498. </field>
  53499. <field>
  53500. <name>FTM0FLT1</name>
  53501. <description>FTM0 Fault 1 Select</description>
  53502. <bitOffset>1</bitOffset>
  53503. <bitWidth>1</bitWidth>
  53504. <access>read-write</access>
  53505. <enumeratedValues>
  53506. <enumeratedValue>
  53507. <name>0</name>
  53508. <description>FTM0_FLT1 pin</description>
  53509. <value>#0</value>
  53510. </enumeratedValue>
  53511. <enumeratedValue>
  53512. <name>1</name>
  53513. <description>CMP1 out</description>
  53514. <value>#1</value>
  53515. </enumeratedValue>
  53516. </enumeratedValues>
  53517. </field>
  53518. <field>
  53519. <name>FTM0FLT2</name>
  53520. <description>FTM0 Fault 2 Select</description>
  53521. <bitOffset>2</bitOffset>
  53522. <bitWidth>1</bitWidth>
  53523. <access>read-write</access>
  53524. <enumeratedValues>
  53525. <enumeratedValue>
  53526. <name>0</name>
  53527. <description>FTM0_FLT2 pin</description>
  53528. <value>#0</value>
  53529. </enumeratedValue>
  53530. <enumeratedValue>
  53531. <name>1</name>
  53532. <description>CMP2 out</description>
  53533. <value>#1</value>
  53534. </enumeratedValue>
  53535. </enumeratedValues>
  53536. </field>
  53537. <field>
  53538. <name>FTM1FLT0</name>
  53539. <description>FTM1 Fault 0 Select</description>
  53540. <bitOffset>4</bitOffset>
  53541. <bitWidth>1</bitWidth>
  53542. <access>read-write</access>
  53543. <enumeratedValues>
  53544. <enumeratedValue>
  53545. <name>0</name>
  53546. <description>FTM1_FLT0 pin</description>
  53547. <value>#0</value>
  53548. </enumeratedValue>
  53549. <enumeratedValue>
  53550. <name>1</name>
  53551. <description>CMP0 out</description>
  53552. <value>#1</value>
  53553. </enumeratedValue>
  53554. </enumeratedValues>
  53555. </field>
  53556. <field>
  53557. <name>FTM2FLT0</name>
  53558. <description>FTM2 Fault 0 Select</description>
  53559. <bitOffset>8</bitOffset>
  53560. <bitWidth>1</bitWidth>
  53561. <access>read-write</access>
  53562. <enumeratedValues>
  53563. <enumeratedValue>
  53564. <name>0</name>
  53565. <description>FTM2_FLT0 pin</description>
  53566. <value>#0</value>
  53567. </enumeratedValue>
  53568. <enumeratedValue>
  53569. <name>1</name>
  53570. <description>CMP0 out</description>
  53571. <value>#1</value>
  53572. </enumeratedValue>
  53573. </enumeratedValues>
  53574. </field>
  53575. <field>
  53576. <name>FTM3FLT0</name>
  53577. <description>FTM3 Fault 0 Select</description>
  53578. <bitOffset>12</bitOffset>
  53579. <bitWidth>1</bitWidth>
  53580. <access>read-write</access>
  53581. <enumeratedValues>
  53582. <enumeratedValue>
  53583. <name>0</name>
  53584. <description>FTM3_FLT0 pin</description>
  53585. <value>#0</value>
  53586. </enumeratedValue>
  53587. <enumeratedValue>
  53588. <name>1</name>
  53589. <description>CMP0 out</description>
  53590. <value>#1</value>
  53591. </enumeratedValue>
  53592. </enumeratedValues>
  53593. </field>
  53594. <field>
  53595. <name>FTM1CH0SRC</name>
  53596. <description>FTM1 channel 0 input capture source select</description>
  53597. <bitOffset>18</bitOffset>
  53598. <bitWidth>2</bitWidth>
  53599. <access>read-write</access>
  53600. <enumeratedValues>
  53601. <enumeratedValue>
  53602. <name>00</name>
  53603. <description>FTM1_CH0 signal</description>
  53604. <value>#00</value>
  53605. </enumeratedValue>
  53606. <enumeratedValue>
  53607. <name>01</name>
  53608. <description>CMP0 output</description>
  53609. <value>#01</value>
  53610. </enumeratedValue>
  53611. <enumeratedValue>
  53612. <name>10</name>
  53613. <description>CMP1 output</description>
  53614. <value>#10</value>
  53615. </enumeratedValue>
  53616. <enumeratedValue>
  53617. <name>11</name>
  53618. <description>USB start of frame pulse</description>
  53619. <value>#11</value>
  53620. </enumeratedValue>
  53621. </enumeratedValues>
  53622. </field>
  53623. <field>
  53624. <name>FTM2CH0SRC</name>
  53625. <description>FTM2 channel 0 input capture source select</description>
  53626. <bitOffset>20</bitOffset>
  53627. <bitWidth>2</bitWidth>
  53628. <access>read-write</access>
  53629. <enumeratedValues>
  53630. <enumeratedValue>
  53631. <name>00</name>
  53632. <description>FTM2_CH0 signal</description>
  53633. <value>#00</value>
  53634. </enumeratedValue>
  53635. <enumeratedValue>
  53636. <name>01</name>
  53637. <description>CMP0 output</description>
  53638. <value>#01</value>
  53639. </enumeratedValue>
  53640. <enumeratedValue>
  53641. <name>10</name>
  53642. <description>CMP1 output</description>
  53643. <value>#10</value>
  53644. </enumeratedValue>
  53645. </enumeratedValues>
  53646. </field>
  53647. <field>
  53648. <name>FTM0CLKSEL</name>
  53649. <description>FlexTimer 0 External Clock Pin Select</description>
  53650. <bitOffset>24</bitOffset>
  53651. <bitWidth>1</bitWidth>
  53652. <access>read-write</access>
  53653. <enumeratedValues>
  53654. <enumeratedValue>
  53655. <name>0</name>
  53656. <description>FTM_CLK0 pin</description>
  53657. <value>#0</value>
  53658. </enumeratedValue>
  53659. <enumeratedValue>
  53660. <name>1</name>
  53661. <description>FTM_CLK1 pin</description>
  53662. <value>#1</value>
  53663. </enumeratedValue>
  53664. </enumeratedValues>
  53665. </field>
  53666. <field>
  53667. <name>FTM1CLKSEL</name>
  53668. <description>FTM1 External Clock Pin Select</description>
  53669. <bitOffset>25</bitOffset>
  53670. <bitWidth>1</bitWidth>
  53671. <access>read-write</access>
  53672. <enumeratedValues>
  53673. <enumeratedValue>
  53674. <name>0</name>
  53675. <description>FTM_CLK0 pin</description>
  53676. <value>#0</value>
  53677. </enumeratedValue>
  53678. <enumeratedValue>
  53679. <name>1</name>
  53680. <description>FTM_CLK1 pin</description>
  53681. <value>#1</value>
  53682. </enumeratedValue>
  53683. </enumeratedValues>
  53684. </field>
  53685. <field>
  53686. <name>FTM2CLKSEL</name>
  53687. <description>FlexTimer 2 External Clock Pin Select</description>
  53688. <bitOffset>26</bitOffset>
  53689. <bitWidth>1</bitWidth>
  53690. <access>read-write</access>
  53691. <enumeratedValues>
  53692. <enumeratedValue>
  53693. <name>0</name>
  53694. <description>FTM2 external clock driven by FTM_CLK0 pin.</description>
  53695. <value>#0</value>
  53696. </enumeratedValue>
  53697. <enumeratedValue>
  53698. <name>1</name>
  53699. <description>FTM2 external clock driven by FTM_CLK1 pin.</description>
  53700. <value>#1</value>
  53701. </enumeratedValue>
  53702. </enumeratedValues>
  53703. </field>
  53704. <field>
  53705. <name>FTM3CLKSEL</name>
  53706. <description>FlexTimer 3 External Clock Pin Select</description>
  53707. <bitOffset>27</bitOffset>
  53708. <bitWidth>1</bitWidth>
  53709. <access>read-write</access>
  53710. <enumeratedValues>
  53711. <enumeratedValue>
  53712. <name>0</name>
  53713. <description>FTM3 external clock driven by FTM_CLK0 pin.</description>
  53714. <value>#0</value>
  53715. </enumeratedValue>
  53716. <enumeratedValue>
  53717. <name>1</name>
  53718. <description>FTM3 external clock driven by FTM_CLK1 pin.</description>
  53719. <value>#1</value>
  53720. </enumeratedValue>
  53721. </enumeratedValues>
  53722. </field>
  53723. <field>
  53724. <name>FTM0TRG0SRC</name>
  53725. <description>FlexTimer 0 Hardware Trigger 0 Source Select</description>
  53726. <bitOffset>28</bitOffset>
  53727. <bitWidth>1</bitWidth>
  53728. <access>read-write</access>
  53729. <enumeratedValues>
  53730. <enumeratedValue>
  53731. <name>0</name>
  53732. <description>HSCMP0 output drives FTM0 hardware trigger 0</description>
  53733. <value>#0</value>
  53734. </enumeratedValue>
  53735. <enumeratedValue>
  53736. <name>1</name>
  53737. <description>FTM1 channel match drives FTM0 hardware trigger 0</description>
  53738. <value>#1</value>
  53739. </enumeratedValue>
  53740. </enumeratedValues>
  53741. </field>
  53742. <field>
  53743. <name>FTM0TRG1SRC</name>
  53744. <description>FlexTimer 0 Hardware Trigger 1 Source Select</description>
  53745. <bitOffset>29</bitOffset>
  53746. <bitWidth>1</bitWidth>
  53747. <access>read-write</access>
  53748. <enumeratedValues>
  53749. <enumeratedValue>
  53750. <name>0</name>
  53751. <description>PDB output trigger 1 drives FTM0 hardware trigger 1</description>
  53752. <value>#0</value>
  53753. </enumeratedValue>
  53754. <enumeratedValue>
  53755. <name>1</name>
  53756. <description>FTM2 channel match drives FTM0 hardware trigger 1</description>
  53757. <value>#1</value>
  53758. </enumeratedValue>
  53759. </enumeratedValues>
  53760. </field>
  53761. <field>
  53762. <name>FTM3TRG0SRC</name>
  53763. <description>FlexTimer 3 Hardware Trigger 0 Source Select</description>
  53764. <bitOffset>30</bitOffset>
  53765. <bitWidth>1</bitWidth>
  53766. <access>read-write</access>
  53767. <enumeratedValues>
  53768. <enumeratedValue>
  53769. <name>1</name>
  53770. <description>FTM1 channel match drives FTM3 hardware trigger 0</description>
  53771. <value>#1</value>
  53772. </enumeratedValue>
  53773. </enumeratedValues>
  53774. </field>
  53775. <field>
  53776. <name>FTM3TRG1SRC</name>
  53777. <description>FlexTimer 3 Hardware Trigger 1 Source Select</description>
  53778. <bitOffset>31</bitOffset>
  53779. <bitWidth>1</bitWidth>
  53780. <access>read-write</access>
  53781. <enumeratedValues>
  53782. <enumeratedValue>
  53783. <name>1</name>
  53784. <description>FTM2 channel match drives FTM3 hardware trigger 1</description>
  53785. <value>#1</value>
  53786. </enumeratedValue>
  53787. </enumeratedValues>
  53788. </field>
  53789. </fields>
  53790. </register>
  53791. <register>
  53792. <name>SOPT5</name>
  53793. <description>System Options Register 5</description>
  53794. <addressOffset>0x1010</addressOffset>
  53795. <size>32</size>
  53796. <access>read-write</access>
  53797. <resetValue>0</resetValue>
  53798. <resetMask>0xFFFFFFFF</resetMask>
  53799. <fields>
  53800. <field>
  53801. <name>UART0TXSRC</name>
  53802. <description>UART 0 transmit data source select</description>
  53803. <bitOffset>0</bitOffset>
  53804. <bitWidth>2</bitWidth>
  53805. <access>read-write</access>
  53806. <enumeratedValues>
  53807. <enumeratedValue>
  53808. <name>00</name>
  53809. <description>UART0_TX pin</description>
  53810. <value>#00</value>
  53811. </enumeratedValue>
  53812. <enumeratedValue>
  53813. <name>01</name>
  53814. <description>UART0_TX pin modulated with FTM1 channel 0 output</description>
  53815. <value>#01</value>
  53816. </enumeratedValue>
  53817. <enumeratedValue>
  53818. <name>10</name>
  53819. <description>UART0_TX pin modulated with FTM2 channel 0 output</description>
  53820. <value>#10</value>
  53821. </enumeratedValue>
  53822. </enumeratedValues>
  53823. </field>
  53824. <field>
  53825. <name>UART0RXSRC</name>
  53826. <description>UART 0 receive data source select</description>
  53827. <bitOffset>2</bitOffset>
  53828. <bitWidth>2</bitWidth>
  53829. <access>read-write</access>
  53830. <enumeratedValues>
  53831. <enumeratedValue>
  53832. <name>00</name>
  53833. <description>UART0_RX pin</description>
  53834. <value>#00</value>
  53835. </enumeratedValue>
  53836. <enumeratedValue>
  53837. <name>01</name>
  53838. <description>CMP0</description>
  53839. <value>#01</value>
  53840. </enumeratedValue>
  53841. <enumeratedValue>
  53842. <name>10</name>
  53843. <description>CMP1</description>
  53844. <value>#10</value>
  53845. </enumeratedValue>
  53846. </enumeratedValues>
  53847. </field>
  53848. <field>
  53849. <name>UART1TXSRC</name>
  53850. <description>UART 1 transmit data source select</description>
  53851. <bitOffset>4</bitOffset>
  53852. <bitWidth>2</bitWidth>
  53853. <access>read-write</access>
  53854. <enumeratedValues>
  53855. <enumeratedValue>
  53856. <name>00</name>
  53857. <description>UART1_TX pin</description>
  53858. <value>#00</value>
  53859. </enumeratedValue>
  53860. <enumeratedValue>
  53861. <name>01</name>
  53862. <description>UART1_TX pin modulated with FTM1 channel 0 output</description>
  53863. <value>#01</value>
  53864. </enumeratedValue>
  53865. <enumeratedValue>
  53866. <name>10</name>
  53867. <description>UART1_TX pin modulated with FTM2 channel 0 output</description>
  53868. <value>#10</value>
  53869. </enumeratedValue>
  53870. </enumeratedValues>
  53871. </field>
  53872. <field>
  53873. <name>UART1RXSRC</name>
  53874. <description>UART 1 receive data source select</description>
  53875. <bitOffset>6</bitOffset>
  53876. <bitWidth>2</bitWidth>
  53877. <access>read-write</access>
  53878. <enumeratedValues>
  53879. <enumeratedValue>
  53880. <name>00</name>
  53881. <description>UART1_RX pin</description>
  53882. <value>#00</value>
  53883. </enumeratedValue>
  53884. <enumeratedValue>
  53885. <name>01</name>
  53886. <description>CMP0</description>
  53887. <value>#01</value>
  53888. </enumeratedValue>
  53889. <enumeratedValue>
  53890. <name>10</name>
  53891. <description>CMP1</description>
  53892. <value>#10</value>
  53893. </enumeratedValue>
  53894. </enumeratedValues>
  53895. </field>
  53896. </fields>
  53897. </register>
  53898. <register>
  53899. <name>SOPT7</name>
  53900. <description>System Options Register 7</description>
  53901. <addressOffset>0x1018</addressOffset>
  53902. <size>32</size>
  53903. <access>read-write</access>
  53904. <resetValue>0</resetValue>
  53905. <resetMask>0xFFFFFFFF</resetMask>
  53906. <fields>
  53907. <field>
  53908. <name>ADC0TRGSEL</name>
  53909. <description>ADC0 trigger select</description>
  53910. <bitOffset>0</bitOffset>
  53911. <bitWidth>4</bitWidth>
  53912. <access>read-write</access>
  53913. <enumeratedValues>
  53914. <enumeratedValue>
  53915. <name>0000</name>
  53916. <description>PDB external trigger pin input (PDB0_EXTRG)</description>
  53917. <value>#0000</value>
  53918. </enumeratedValue>
  53919. <enumeratedValue>
  53920. <name>0001</name>
  53921. <description>High speed comparator 0 output</description>
  53922. <value>#0001</value>
  53923. </enumeratedValue>
  53924. <enumeratedValue>
  53925. <name>0010</name>
  53926. <description>High speed comparator 1 output</description>
  53927. <value>#0010</value>
  53928. </enumeratedValue>
  53929. <enumeratedValue>
  53930. <name>0011</name>
  53931. <description>High speed comparator 2 output</description>
  53932. <value>#0011</value>
  53933. </enumeratedValue>
  53934. <enumeratedValue>
  53935. <name>0100</name>
  53936. <description>PIT trigger 0</description>
  53937. <value>#0100</value>
  53938. </enumeratedValue>
  53939. <enumeratedValue>
  53940. <name>0101</name>
  53941. <description>PIT trigger 1</description>
  53942. <value>#0101</value>
  53943. </enumeratedValue>
  53944. <enumeratedValue>
  53945. <name>0110</name>
  53946. <description>PIT trigger 2</description>
  53947. <value>#0110</value>
  53948. </enumeratedValue>
  53949. <enumeratedValue>
  53950. <name>0111</name>
  53951. <description>PIT trigger 3</description>
  53952. <value>#0111</value>
  53953. </enumeratedValue>
  53954. <enumeratedValue>
  53955. <name>1000</name>
  53956. <description>FTM0 trigger</description>
  53957. <value>#1000</value>
  53958. </enumeratedValue>
  53959. <enumeratedValue>
  53960. <name>1001</name>
  53961. <description>FTM1 trigger</description>
  53962. <value>#1001</value>
  53963. </enumeratedValue>
  53964. <enumeratedValue>
  53965. <name>1010</name>
  53966. <description>FTM2 trigger</description>
  53967. <value>#1010</value>
  53968. </enumeratedValue>
  53969. <enumeratedValue>
  53970. <name>1011</name>
  53971. <description>FTM3 trigger</description>
  53972. <value>#1011</value>
  53973. </enumeratedValue>
  53974. <enumeratedValue>
  53975. <name>1100</name>
  53976. <description>RTC alarm</description>
  53977. <value>#1100</value>
  53978. </enumeratedValue>
  53979. <enumeratedValue>
  53980. <name>1101</name>
  53981. <description>RTC seconds</description>
  53982. <value>#1101</value>
  53983. </enumeratedValue>
  53984. <enumeratedValue>
  53985. <name>1110</name>
  53986. <description>Low-power timer (LPTMR) trigger</description>
  53987. <value>#1110</value>
  53988. </enumeratedValue>
  53989. </enumeratedValues>
  53990. </field>
  53991. <field>
  53992. <name>ADC0PRETRGSEL</name>
  53993. <description>ADC0 pretrigger select</description>
  53994. <bitOffset>4</bitOffset>
  53995. <bitWidth>1</bitWidth>
  53996. <access>read-write</access>
  53997. <enumeratedValues>
  53998. <enumeratedValue>
  53999. <name>0</name>
  54000. <description>Pre-trigger A</description>
  54001. <value>#0</value>
  54002. </enumeratedValue>
  54003. <enumeratedValue>
  54004. <name>1</name>
  54005. <description>Pre-trigger B</description>
  54006. <value>#1</value>
  54007. </enumeratedValue>
  54008. </enumeratedValues>
  54009. </field>
  54010. <field>
  54011. <name>ADC0ALTTRGEN</name>
  54012. <description>ADC0 alternate trigger enable</description>
  54013. <bitOffset>7</bitOffset>
  54014. <bitWidth>1</bitWidth>
  54015. <access>read-write</access>
  54016. <enumeratedValues>
  54017. <enumeratedValue>
  54018. <name>0</name>
  54019. <description>PDB trigger selected for ADC0.</description>
  54020. <value>#0</value>
  54021. </enumeratedValue>
  54022. <enumeratedValue>
  54023. <name>1</name>
  54024. <description>Alternate trigger selected for ADC0.</description>
  54025. <value>#1</value>
  54026. </enumeratedValue>
  54027. </enumeratedValues>
  54028. </field>
  54029. <field>
  54030. <name>ADC1TRGSEL</name>
  54031. <description>ADC1 trigger select</description>
  54032. <bitOffset>8</bitOffset>
  54033. <bitWidth>4</bitWidth>
  54034. <access>read-write</access>
  54035. <enumeratedValues>
  54036. <enumeratedValue>
  54037. <name>0000</name>
  54038. <description>PDB external trigger pin input (PDB0_EXTRG)</description>
  54039. <value>#0000</value>
  54040. </enumeratedValue>
  54041. <enumeratedValue>
  54042. <name>0001</name>
  54043. <description>High speed comparator 0 output</description>
  54044. <value>#0001</value>
  54045. </enumeratedValue>
  54046. <enumeratedValue>
  54047. <name>0010</name>
  54048. <description>High speed comparator 1 output</description>
  54049. <value>#0010</value>
  54050. </enumeratedValue>
  54051. <enumeratedValue>
  54052. <name>0011</name>
  54053. <description>High speed comparator 2 output</description>
  54054. <value>#0011</value>
  54055. </enumeratedValue>
  54056. <enumeratedValue>
  54057. <name>0100</name>
  54058. <description>PIT trigger 0</description>
  54059. <value>#0100</value>
  54060. </enumeratedValue>
  54061. <enumeratedValue>
  54062. <name>0101</name>
  54063. <description>PIT trigger 1</description>
  54064. <value>#0101</value>
  54065. </enumeratedValue>
  54066. <enumeratedValue>
  54067. <name>0110</name>
  54068. <description>PIT trigger 2</description>
  54069. <value>#0110</value>
  54070. </enumeratedValue>
  54071. <enumeratedValue>
  54072. <name>0111</name>
  54073. <description>PIT trigger 3</description>
  54074. <value>#0111</value>
  54075. </enumeratedValue>
  54076. <enumeratedValue>
  54077. <name>1000</name>
  54078. <description>FTM0 trigger</description>
  54079. <value>#1000</value>
  54080. </enumeratedValue>
  54081. <enumeratedValue>
  54082. <name>1001</name>
  54083. <description>FTM1 trigger</description>
  54084. <value>#1001</value>
  54085. </enumeratedValue>
  54086. <enumeratedValue>
  54087. <name>1010</name>
  54088. <description>FTM2 trigger</description>
  54089. <value>#1010</value>
  54090. </enumeratedValue>
  54091. <enumeratedValue>
  54092. <name>1011</name>
  54093. <description>FTM3 trigger</description>
  54094. <value>#1011</value>
  54095. </enumeratedValue>
  54096. <enumeratedValue>
  54097. <name>1100</name>
  54098. <description>RTC alarm</description>
  54099. <value>#1100</value>
  54100. </enumeratedValue>
  54101. <enumeratedValue>
  54102. <name>1101</name>
  54103. <description>RTC seconds</description>
  54104. <value>#1101</value>
  54105. </enumeratedValue>
  54106. <enumeratedValue>
  54107. <name>1110</name>
  54108. <description>Low-power timer (LPTMR) trigger</description>
  54109. <value>#1110</value>
  54110. </enumeratedValue>
  54111. </enumeratedValues>
  54112. </field>
  54113. <field>
  54114. <name>ADC1PRETRGSEL</name>
  54115. <description>ADC1 pre-trigger select</description>
  54116. <bitOffset>12</bitOffset>
  54117. <bitWidth>1</bitWidth>
  54118. <access>read-write</access>
  54119. <enumeratedValues>
  54120. <enumeratedValue>
  54121. <name>0</name>
  54122. <description>Pre-trigger A selected for ADC1.</description>
  54123. <value>#0</value>
  54124. </enumeratedValue>
  54125. <enumeratedValue>
  54126. <name>1</name>
  54127. <description>Pre-trigger B selected for ADC1.</description>
  54128. <value>#1</value>
  54129. </enumeratedValue>
  54130. </enumeratedValues>
  54131. </field>
  54132. <field>
  54133. <name>ADC1ALTTRGEN</name>
  54134. <description>ADC1 alternate trigger enable</description>
  54135. <bitOffset>15</bitOffset>
  54136. <bitWidth>1</bitWidth>
  54137. <access>read-write</access>
  54138. <enumeratedValues>
  54139. <enumeratedValue>
  54140. <name>0</name>
  54141. <description>PDB trigger selected for ADC1</description>
  54142. <value>#0</value>
  54143. </enumeratedValue>
  54144. <enumeratedValue>
  54145. <name>1</name>
  54146. <description>Alternate trigger selected for ADC1 as defined by ADC1TRGSEL.</description>
  54147. <value>#1</value>
  54148. </enumeratedValue>
  54149. </enumeratedValues>
  54150. </field>
  54151. </fields>
  54152. </register>
  54153. <register>
  54154. <name>SDID</name>
  54155. <description>System Device Identification Register</description>
  54156. <addressOffset>0x1024</addressOffset>
  54157. <size>32</size>
  54158. <access>read-only</access>
  54159. <resetValue>0x380</resetValue>
  54160. <resetMask>0xF0F80</resetMask>
  54161. <fields>
  54162. <field>
  54163. <name>PINID</name>
  54164. <description>Pincount identification</description>
  54165. <bitOffset>0</bitOffset>
  54166. <bitWidth>4</bitWidth>
  54167. <access>read-only</access>
  54168. <enumeratedValues>
  54169. <enumeratedValue>
  54170. <name>0010</name>
  54171. <description>32-pin</description>
  54172. <value>#0010</value>
  54173. </enumeratedValue>
  54174. <enumeratedValue>
  54175. <name>0100</name>
  54176. <description>48-pin</description>
  54177. <value>#0100</value>
  54178. </enumeratedValue>
  54179. <enumeratedValue>
  54180. <name>0101</name>
  54181. <description>64-pin</description>
  54182. <value>#0101</value>
  54183. </enumeratedValue>
  54184. <enumeratedValue>
  54185. <name>0110</name>
  54186. <description>80-pin</description>
  54187. <value>#0110</value>
  54188. </enumeratedValue>
  54189. <enumeratedValue>
  54190. <name>0111</name>
  54191. <description>81-pin or 121-pin</description>
  54192. <value>#0111</value>
  54193. </enumeratedValue>
  54194. <enumeratedValue>
  54195. <name>1000</name>
  54196. <description>100-pin</description>
  54197. <value>#1000</value>
  54198. </enumeratedValue>
  54199. <enumeratedValue>
  54200. <name>1001</name>
  54201. <description>121-pin</description>
  54202. <value>#1001</value>
  54203. </enumeratedValue>
  54204. <enumeratedValue>
  54205. <name>1010</name>
  54206. <description>144-pin</description>
  54207. <value>#1010</value>
  54208. </enumeratedValue>
  54209. <enumeratedValue>
  54210. <name>1011</name>
  54211. <description>Custom pinout (WLCSP)</description>
  54212. <value>#1011</value>
  54213. </enumeratedValue>
  54214. <enumeratedValue>
  54215. <name>1100</name>
  54216. <description>169-pin</description>
  54217. <value>#1100</value>
  54218. </enumeratedValue>
  54219. <enumeratedValue>
  54220. <name>1110</name>
  54221. <description>256-pin</description>
  54222. <value>#1110</value>
  54223. </enumeratedValue>
  54224. </enumeratedValues>
  54225. </field>
  54226. <field>
  54227. <name>FAMID</name>
  54228. <description>Kinetis family identification</description>
  54229. <bitOffset>4</bitOffset>
  54230. <bitWidth>3</bitWidth>
  54231. <access>read-only</access>
  54232. <enumeratedValues>
  54233. <enumeratedValue>
  54234. <name>000</name>
  54235. <description>K1x Family (without tamper)</description>
  54236. <value>#000</value>
  54237. </enumeratedValue>
  54238. <enumeratedValue>
  54239. <name>001</name>
  54240. <description>K2x Family (without tamper)</description>
  54241. <value>#001</value>
  54242. </enumeratedValue>
  54243. <enumeratedValue>
  54244. <name>010</name>
  54245. <description>K3x Family or K1x/K6x Family (with tamper)</description>
  54246. <value>#010</value>
  54247. </enumeratedValue>
  54248. <enumeratedValue>
  54249. <name>011</name>
  54250. <description>K4x Family or K2x Family (with tamper)</description>
  54251. <value>#011</value>
  54252. </enumeratedValue>
  54253. <enumeratedValue>
  54254. <name>100</name>
  54255. <description>K6x Family (without tamper)</description>
  54256. <value>#100</value>
  54257. </enumeratedValue>
  54258. <enumeratedValue>
  54259. <name>101</name>
  54260. <description>K7x Family</description>
  54261. <value>#101</value>
  54262. </enumeratedValue>
  54263. </enumeratedValues>
  54264. </field>
  54265. <field>
  54266. <name>DIEID</name>
  54267. <description>Device Die ID</description>
  54268. <bitOffset>7</bitOffset>
  54269. <bitWidth>5</bitWidth>
  54270. <access>read-only</access>
  54271. </field>
  54272. <field>
  54273. <name>REVID</name>
  54274. <description>Device revision number</description>
  54275. <bitOffset>12</bitOffset>
  54276. <bitWidth>4</bitWidth>
  54277. <access>read-only</access>
  54278. </field>
  54279. <field>
  54280. <name>SERIESID</name>
  54281. <description>Kinetis Series ID</description>
  54282. <bitOffset>20</bitOffset>
  54283. <bitWidth>4</bitWidth>
  54284. <access>read-only</access>
  54285. <enumeratedValues>
  54286. <enumeratedValue>
  54287. <name>0000</name>
  54288. <description>Kinetis K series</description>
  54289. <value>#0000</value>
  54290. </enumeratedValue>
  54291. <enumeratedValue>
  54292. <name>0001</name>
  54293. <description>Kinetis L series</description>
  54294. <value>#0001</value>
  54295. </enumeratedValue>
  54296. <enumeratedValue>
  54297. <name>0101</name>
  54298. <description>Kinetis W series</description>
  54299. <value>#0101</value>
  54300. </enumeratedValue>
  54301. <enumeratedValue>
  54302. <name>0110</name>
  54303. <description>Kinetis V series</description>
  54304. <value>#0110</value>
  54305. </enumeratedValue>
  54306. </enumeratedValues>
  54307. </field>
  54308. <field>
  54309. <name>SUBFAMID</name>
  54310. <description>Kinetis Sub-Family ID</description>
  54311. <bitOffset>24</bitOffset>
  54312. <bitWidth>4</bitWidth>
  54313. <access>read-only</access>
  54314. <enumeratedValues>
  54315. <enumeratedValue>
  54316. <name>0000</name>
  54317. <description>Kx0 Subfamily</description>
  54318. <value>#0000</value>
  54319. </enumeratedValue>
  54320. <enumeratedValue>
  54321. <name>0001</name>
  54322. <description>Kx1 Subfamily (tamper detect)</description>
  54323. <value>#0001</value>
  54324. </enumeratedValue>
  54325. <enumeratedValue>
  54326. <name>0010</name>
  54327. <description>Kx2 Subfamily</description>
  54328. <value>#0010</value>
  54329. </enumeratedValue>
  54330. <enumeratedValue>
  54331. <name>0011</name>
  54332. <description>Kx3 Subfamily (tamper detect)</description>
  54333. <value>#0011</value>
  54334. </enumeratedValue>
  54335. <enumeratedValue>
  54336. <name>0100</name>
  54337. <description>Kx4 Subfamily</description>
  54338. <value>#0100</value>
  54339. </enumeratedValue>
  54340. <enumeratedValue>
  54341. <name>0101</name>
  54342. <description>Kx5 Subfamily (tamper detect)</description>
  54343. <value>#0101</value>
  54344. </enumeratedValue>
  54345. <enumeratedValue>
  54346. <name>0110</name>
  54347. <description>Kx6 Subfamily</description>
  54348. <value>#0110</value>
  54349. </enumeratedValue>
  54350. </enumeratedValues>
  54351. </field>
  54352. <field>
  54353. <name>FAMILYID</name>
  54354. <description>Kinetis Family ID</description>
  54355. <bitOffset>28</bitOffset>
  54356. <bitWidth>4</bitWidth>
  54357. <access>read-only</access>
  54358. <enumeratedValues>
  54359. <enumeratedValue>
  54360. <name>0001</name>
  54361. <description>K1x Family</description>
  54362. <value>#0001</value>
  54363. </enumeratedValue>
  54364. <enumeratedValue>
  54365. <name>0010</name>
  54366. <description>K2x Family</description>
  54367. <value>#0010</value>
  54368. </enumeratedValue>
  54369. <enumeratedValue>
  54370. <name>0011</name>
  54371. <description>K3x Family</description>
  54372. <value>#0011</value>
  54373. </enumeratedValue>
  54374. <enumeratedValue>
  54375. <name>0100</name>
  54376. <description>K4x Family</description>
  54377. <value>#0100</value>
  54378. </enumeratedValue>
  54379. <enumeratedValue>
  54380. <name>0110</name>
  54381. <description>K6x Family</description>
  54382. <value>#0110</value>
  54383. </enumeratedValue>
  54384. <enumeratedValue>
  54385. <name>0111</name>
  54386. <description>K7x Family</description>
  54387. <value>#0111</value>
  54388. </enumeratedValue>
  54389. </enumeratedValues>
  54390. </field>
  54391. </fields>
  54392. </register>
  54393. <register>
  54394. <name>SCGC1</name>
  54395. <description>System Clock Gating Control Register 1</description>
  54396. <addressOffset>0x1028</addressOffset>
  54397. <size>32</size>
  54398. <access>read-write</access>
  54399. <resetValue>0</resetValue>
  54400. <resetMask>0xFFFFFFFF</resetMask>
  54401. <fields>
  54402. <field>
  54403. <name>I2C2</name>
  54404. <description>I2C2 Clock Gate Control</description>
  54405. <bitOffset>6</bitOffset>
  54406. <bitWidth>1</bitWidth>
  54407. <access>read-write</access>
  54408. <enumeratedValues>
  54409. <enumeratedValue>
  54410. <name>0</name>
  54411. <description>Clock disabled</description>
  54412. <value>#0</value>
  54413. </enumeratedValue>
  54414. <enumeratedValue>
  54415. <name>1</name>
  54416. <description>Clock enabled</description>
  54417. <value>#1</value>
  54418. </enumeratedValue>
  54419. </enumeratedValues>
  54420. </field>
  54421. <field>
  54422. <name>UART4</name>
  54423. <description>UART4 Clock Gate Control</description>
  54424. <bitOffset>10</bitOffset>
  54425. <bitWidth>1</bitWidth>
  54426. <access>read-write</access>
  54427. <enumeratedValues>
  54428. <enumeratedValue>
  54429. <name>0</name>
  54430. <description>Clock disabled</description>
  54431. <value>#0</value>
  54432. </enumeratedValue>
  54433. <enumeratedValue>
  54434. <name>1</name>
  54435. <description>Clock enabled</description>
  54436. <value>#1</value>
  54437. </enumeratedValue>
  54438. </enumeratedValues>
  54439. </field>
  54440. <field>
  54441. <name>UART5</name>
  54442. <description>UART5 Clock Gate Control</description>
  54443. <bitOffset>11</bitOffset>
  54444. <bitWidth>1</bitWidth>
  54445. <access>read-write</access>
  54446. <enumeratedValues>
  54447. <enumeratedValue>
  54448. <name>0</name>
  54449. <description>Clock disabled</description>
  54450. <value>#0</value>
  54451. </enumeratedValue>
  54452. <enumeratedValue>
  54453. <name>1</name>
  54454. <description>Clock enabled</description>
  54455. <value>#1</value>
  54456. </enumeratedValue>
  54457. </enumeratedValues>
  54458. </field>
  54459. </fields>
  54460. </register>
  54461. <register>
  54462. <name>SCGC2</name>
  54463. <description>System Clock Gating Control Register 2</description>
  54464. <addressOffset>0x102C</addressOffset>
  54465. <size>32</size>
  54466. <access>read-write</access>
  54467. <resetValue>0</resetValue>
  54468. <resetMask>0xFFFFFFFF</resetMask>
  54469. <fields>
  54470. <field>
  54471. <name>ENET</name>
  54472. <description>ENET Clock Gate Control</description>
  54473. <bitOffset>0</bitOffset>
  54474. <bitWidth>1</bitWidth>
  54475. <access>read-write</access>
  54476. <enumeratedValues>
  54477. <enumeratedValue>
  54478. <name>0</name>
  54479. <description>Clock disabled</description>
  54480. <value>#0</value>
  54481. </enumeratedValue>
  54482. <enumeratedValue>
  54483. <name>1</name>
  54484. <description>Clock enabled</description>
  54485. <value>#1</value>
  54486. </enumeratedValue>
  54487. </enumeratedValues>
  54488. </field>
  54489. <field>
  54490. <name>DAC0</name>
  54491. <description>DAC0 Clock Gate Control</description>
  54492. <bitOffset>12</bitOffset>
  54493. <bitWidth>1</bitWidth>
  54494. <access>read-write</access>
  54495. <enumeratedValues>
  54496. <enumeratedValue>
  54497. <name>0</name>
  54498. <description>Clock disabled</description>
  54499. <value>#0</value>
  54500. </enumeratedValue>
  54501. <enumeratedValue>
  54502. <name>1</name>
  54503. <description>Clock enabled</description>
  54504. <value>#1</value>
  54505. </enumeratedValue>
  54506. </enumeratedValues>
  54507. </field>
  54508. <field>
  54509. <name>DAC1</name>
  54510. <description>DAC1 Clock Gate Control</description>
  54511. <bitOffset>13</bitOffset>
  54512. <bitWidth>1</bitWidth>
  54513. <access>read-write</access>
  54514. <enumeratedValues>
  54515. <enumeratedValue>
  54516. <name>0</name>
  54517. <description>Clock disabled</description>
  54518. <value>#0</value>
  54519. </enumeratedValue>
  54520. <enumeratedValue>
  54521. <name>1</name>
  54522. <description>Clock enabled</description>
  54523. <value>#1</value>
  54524. </enumeratedValue>
  54525. </enumeratedValues>
  54526. </field>
  54527. </fields>
  54528. </register>
  54529. <register>
  54530. <name>SCGC3</name>
  54531. <description>System Clock Gating Control Register 3</description>
  54532. <addressOffset>0x1030</addressOffset>
  54533. <size>32</size>
  54534. <access>read-write</access>
  54535. <resetValue>0</resetValue>
  54536. <resetMask>0xFFFFFFFF</resetMask>
  54537. <fields>
  54538. <field>
  54539. <name>RNGA</name>
  54540. <description>RNGA Clock Gate Control</description>
  54541. <bitOffset>0</bitOffset>
  54542. <bitWidth>1</bitWidth>
  54543. <access>read-write</access>
  54544. <enumeratedValues>
  54545. <enumeratedValue>
  54546. <name>0</name>
  54547. <description>Clock disabled</description>
  54548. <value>#0</value>
  54549. </enumeratedValue>
  54550. <enumeratedValue>
  54551. <name>1</name>
  54552. <description>Clock enabled</description>
  54553. <value>#1</value>
  54554. </enumeratedValue>
  54555. </enumeratedValues>
  54556. </field>
  54557. <field>
  54558. <name>SPI2</name>
  54559. <description>SPI2 Clock Gate Control</description>
  54560. <bitOffset>12</bitOffset>
  54561. <bitWidth>1</bitWidth>
  54562. <access>read-write</access>
  54563. <enumeratedValues>
  54564. <enumeratedValue>
  54565. <name>0</name>
  54566. <description>Clock disabled</description>
  54567. <value>#0</value>
  54568. </enumeratedValue>
  54569. <enumeratedValue>
  54570. <name>1</name>
  54571. <description>Clock enabled</description>
  54572. <value>#1</value>
  54573. </enumeratedValue>
  54574. </enumeratedValues>
  54575. </field>
  54576. <field>
  54577. <name>SDHC</name>
  54578. <description>SDHC Clock Gate Control</description>
  54579. <bitOffset>17</bitOffset>
  54580. <bitWidth>1</bitWidth>
  54581. <access>read-write</access>
  54582. <enumeratedValues>
  54583. <enumeratedValue>
  54584. <name>0</name>
  54585. <description>Clock disabled</description>
  54586. <value>#0</value>
  54587. </enumeratedValue>
  54588. <enumeratedValue>
  54589. <name>1</name>
  54590. <description>Clock enabled</description>
  54591. <value>#1</value>
  54592. </enumeratedValue>
  54593. </enumeratedValues>
  54594. </field>
  54595. <field>
  54596. <name>FTM2</name>
  54597. <description>FTM2 Clock Gate Control</description>
  54598. <bitOffset>24</bitOffset>
  54599. <bitWidth>1</bitWidth>
  54600. <access>read-write</access>
  54601. <enumeratedValues>
  54602. <enumeratedValue>
  54603. <name>0</name>
  54604. <description>Clock disabled</description>
  54605. <value>#0</value>
  54606. </enumeratedValue>
  54607. <enumeratedValue>
  54608. <name>1</name>
  54609. <description>Clock enabled</description>
  54610. <value>#1</value>
  54611. </enumeratedValue>
  54612. </enumeratedValues>
  54613. </field>
  54614. <field>
  54615. <name>FTM3</name>
  54616. <description>FTM3 Clock Gate Control</description>
  54617. <bitOffset>25</bitOffset>
  54618. <bitWidth>1</bitWidth>
  54619. <access>read-write</access>
  54620. <enumeratedValues>
  54621. <enumeratedValue>
  54622. <name>0</name>
  54623. <description>Clock disabled</description>
  54624. <value>#0</value>
  54625. </enumeratedValue>
  54626. <enumeratedValue>
  54627. <name>1</name>
  54628. <description>Clock enabled</description>
  54629. <value>#1</value>
  54630. </enumeratedValue>
  54631. </enumeratedValues>
  54632. </field>
  54633. <field>
  54634. <name>ADC1</name>
  54635. <description>ADC1 Clock Gate Control</description>
  54636. <bitOffset>27</bitOffset>
  54637. <bitWidth>1</bitWidth>
  54638. <access>read-write</access>
  54639. <enumeratedValues>
  54640. <enumeratedValue>
  54641. <name>0</name>
  54642. <description>Clock disabled</description>
  54643. <value>#0</value>
  54644. </enumeratedValue>
  54645. <enumeratedValue>
  54646. <name>1</name>
  54647. <description>Clock enabled</description>
  54648. <value>#1</value>
  54649. </enumeratedValue>
  54650. </enumeratedValues>
  54651. </field>
  54652. </fields>
  54653. </register>
  54654. <register>
  54655. <name>SCGC4</name>
  54656. <description>System Clock Gating Control Register 4</description>
  54657. <addressOffset>0x1034</addressOffset>
  54658. <size>32</size>
  54659. <access>read-write</access>
  54660. <resetValue>0xF0100030</resetValue>
  54661. <resetMask>0xFFFFFFFF</resetMask>
  54662. <fields>
  54663. <field>
  54664. <name>EWM</name>
  54665. <description>EWM Clock Gate Control</description>
  54666. <bitOffset>1</bitOffset>
  54667. <bitWidth>1</bitWidth>
  54668. <access>read-write</access>
  54669. <enumeratedValues>
  54670. <enumeratedValue>
  54671. <name>0</name>
  54672. <description>Clock disabled</description>
  54673. <value>#0</value>
  54674. </enumeratedValue>
  54675. <enumeratedValue>
  54676. <name>1</name>
  54677. <description>Clock enabled</description>
  54678. <value>#1</value>
  54679. </enumeratedValue>
  54680. </enumeratedValues>
  54681. </field>
  54682. <field>
  54683. <name>CMT</name>
  54684. <description>CMT Clock Gate Control</description>
  54685. <bitOffset>2</bitOffset>
  54686. <bitWidth>1</bitWidth>
  54687. <access>read-write</access>
  54688. <enumeratedValues>
  54689. <enumeratedValue>
  54690. <name>0</name>
  54691. <description>Clock disabled</description>
  54692. <value>#0</value>
  54693. </enumeratedValue>
  54694. <enumeratedValue>
  54695. <name>1</name>
  54696. <description>Clock enabled</description>
  54697. <value>#1</value>
  54698. </enumeratedValue>
  54699. </enumeratedValues>
  54700. </field>
  54701. <field>
  54702. <name>I2C0</name>
  54703. <description>I2C0 Clock Gate Control</description>
  54704. <bitOffset>6</bitOffset>
  54705. <bitWidth>1</bitWidth>
  54706. <access>read-write</access>
  54707. <enumeratedValues>
  54708. <enumeratedValue>
  54709. <name>0</name>
  54710. <description>Clock disabled</description>
  54711. <value>#0</value>
  54712. </enumeratedValue>
  54713. <enumeratedValue>
  54714. <name>1</name>
  54715. <description>Clock enabled</description>
  54716. <value>#1</value>
  54717. </enumeratedValue>
  54718. </enumeratedValues>
  54719. </field>
  54720. <field>
  54721. <name>I2C1</name>
  54722. <description>I2C1 Clock Gate Control</description>
  54723. <bitOffset>7</bitOffset>
  54724. <bitWidth>1</bitWidth>
  54725. <access>read-write</access>
  54726. <enumeratedValues>
  54727. <enumeratedValue>
  54728. <name>0</name>
  54729. <description>Clock disabled</description>
  54730. <value>#0</value>
  54731. </enumeratedValue>
  54732. <enumeratedValue>
  54733. <name>1</name>
  54734. <description>Clock enabled</description>
  54735. <value>#1</value>
  54736. </enumeratedValue>
  54737. </enumeratedValues>
  54738. </field>
  54739. <field>
  54740. <name>UART0</name>
  54741. <description>UART0 Clock Gate Control</description>
  54742. <bitOffset>10</bitOffset>
  54743. <bitWidth>1</bitWidth>
  54744. <access>read-write</access>
  54745. <enumeratedValues>
  54746. <enumeratedValue>
  54747. <name>0</name>
  54748. <description>Clock disabled</description>
  54749. <value>#0</value>
  54750. </enumeratedValue>
  54751. <enumeratedValue>
  54752. <name>1</name>
  54753. <description>Clock enabled</description>
  54754. <value>#1</value>
  54755. </enumeratedValue>
  54756. </enumeratedValues>
  54757. </field>
  54758. <field>
  54759. <name>UART1</name>
  54760. <description>UART1 Clock Gate Control</description>
  54761. <bitOffset>11</bitOffset>
  54762. <bitWidth>1</bitWidth>
  54763. <access>read-write</access>
  54764. <enumeratedValues>
  54765. <enumeratedValue>
  54766. <name>0</name>
  54767. <description>Clock disabled</description>
  54768. <value>#0</value>
  54769. </enumeratedValue>
  54770. <enumeratedValue>
  54771. <name>1</name>
  54772. <description>Clock enabled</description>
  54773. <value>#1</value>
  54774. </enumeratedValue>
  54775. </enumeratedValues>
  54776. </field>
  54777. <field>
  54778. <name>UART2</name>
  54779. <description>UART2 Clock Gate Control</description>
  54780. <bitOffset>12</bitOffset>
  54781. <bitWidth>1</bitWidth>
  54782. <access>read-write</access>
  54783. <enumeratedValues>
  54784. <enumeratedValue>
  54785. <name>0</name>
  54786. <description>Clock disabled</description>
  54787. <value>#0</value>
  54788. </enumeratedValue>
  54789. <enumeratedValue>
  54790. <name>1</name>
  54791. <description>Clock enabled</description>
  54792. <value>#1</value>
  54793. </enumeratedValue>
  54794. </enumeratedValues>
  54795. </field>
  54796. <field>
  54797. <name>UART3</name>
  54798. <description>UART3 Clock Gate Control</description>
  54799. <bitOffset>13</bitOffset>
  54800. <bitWidth>1</bitWidth>
  54801. <access>read-write</access>
  54802. <enumeratedValues>
  54803. <enumeratedValue>
  54804. <name>0</name>
  54805. <description>Clock disabled</description>
  54806. <value>#0</value>
  54807. </enumeratedValue>
  54808. <enumeratedValue>
  54809. <name>1</name>
  54810. <description>Clock enabled</description>
  54811. <value>#1</value>
  54812. </enumeratedValue>
  54813. </enumeratedValues>
  54814. </field>
  54815. <field>
  54816. <name>USBOTG</name>
  54817. <description>USB Clock Gate Control</description>
  54818. <bitOffset>18</bitOffset>
  54819. <bitWidth>1</bitWidth>
  54820. <access>read-write</access>
  54821. <enumeratedValues>
  54822. <enumeratedValue>
  54823. <name>0</name>
  54824. <description>Clock disabled</description>
  54825. <value>#0</value>
  54826. </enumeratedValue>
  54827. <enumeratedValue>
  54828. <name>1</name>
  54829. <description>Clock enabled</description>
  54830. <value>#1</value>
  54831. </enumeratedValue>
  54832. </enumeratedValues>
  54833. </field>
  54834. <field>
  54835. <name>CMP</name>
  54836. <description>Comparator Clock Gate Control</description>
  54837. <bitOffset>19</bitOffset>
  54838. <bitWidth>1</bitWidth>
  54839. <access>read-write</access>
  54840. <enumeratedValues>
  54841. <enumeratedValue>
  54842. <name>0</name>
  54843. <description>Clock disabled</description>
  54844. <value>#0</value>
  54845. </enumeratedValue>
  54846. <enumeratedValue>
  54847. <name>1</name>
  54848. <description>Clock enabled</description>
  54849. <value>#1</value>
  54850. </enumeratedValue>
  54851. </enumeratedValues>
  54852. </field>
  54853. <field>
  54854. <name>VREF</name>
  54855. <description>VREF Clock Gate Control</description>
  54856. <bitOffset>20</bitOffset>
  54857. <bitWidth>1</bitWidth>
  54858. <access>read-write</access>
  54859. <enumeratedValues>
  54860. <enumeratedValue>
  54861. <name>0</name>
  54862. <description>Clock disabled</description>
  54863. <value>#0</value>
  54864. </enumeratedValue>
  54865. <enumeratedValue>
  54866. <name>1</name>
  54867. <description>Clock enabled</description>
  54868. <value>#1</value>
  54869. </enumeratedValue>
  54870. </enumeratedValues>
  54871. </field>
  54872. </fields>
  54873. </register>
  54874. <register>
  54875. <name>SCGC5</name>
  54876. <description>System Clock Gating Control Register 5</description>
  54877. <addressOffset>0x1038</addressOffset>
  54878. <size>32</size>
  54879. <access>read-write</access>
  54880. <resetValue>0x40182</resetValue>
  54881. <resetMask>0xFFFFFFFF</resetMask>
  54882. <fields>
  54883. <field>
  54884. <name>LPTMR</name>
  54885. <description>Low Power Timer Access Control</description>
  54886. <bitOffset>0</bitOffset>
  54887. <bitWidth>1</bitWidth>
  54888. <access>read-write</access>
  54889. <enumeratedValues>
  54890. <enumeratedValue>
  54891. <name>0</name>
  54892. <description>Access disabled</description>
  54893. <value>#0</value>
  54894. </enumeratedValue>
  54895. <enumeratedValue>
  54896. <name>1</name>
  54897. <description>Access enabled</description>
  54898. <value>#1</value>
  54899. </enumeratedValue>
  54900. </enumeratedValues>
  54901. </field>
  54902. <field>
  54903. <name>PORTA</name>
  54904. <description>Port A Clock Gate Control</description>
  54905. <bitOffset>9</bitOffset>
  54906. <bitWidth>1</bitWidth>
  54907. <access>read-write</access>
  54908. <enumeratedValues>
  54909. <enumeratedValue>
  54910. <name>0</name>
  54911. <description>Clock disabled</description>
  54912. <value>#0</value>
  54913. </enumeratedValue>
  54914. <enumeratedValue>
  54915. <name>1</name>
  54916. <description>Clock enabled</description>
  54917. <value>#1</value>
  54918. </enumeratedValue>
  54919. </enumeratedValues>
  54920. </field>
  54921. <field>
  54922. <name>PORTB</name>
  54923. <description>Port B Clock Gate Control</description>
  54924. <bitOffset>10</bitOffset>
  54925. <bitWidth>1</bitWidth>
  54926. <access>read-write</access>
  54927. <enumeratedValues>
  54928. <enumeratedValue>
  54929. <name>0</name>
  54930. <description>Clock disabled</description>
  54931. <value>#0</value>
  54932. </enumeratedValue>
  54933. <enumeratedValue>
  54934. <name>1</name>
  54935. <description>Clock enabled</description>
  54936. <value>#1</value>
  54937. </enumeratedValue>
  54938. </enumeratedValues>
  54939. </field>
  54940. <field>
  54941. <name>PORTC</name>
  54942. <description>Port C Clock Gate Control</description>
  54943. <bitOffset>11</bitOffset>
  54944. <bitWidth>1</bitWidth>
  54945. <access>read-write</access>
  54946. <enumeratedValues>
  54947. <enumeratedValue>
  54948. <name>0</name>
  54949. <description>Clock disabled</description>
  54950. <value>#0</value>
  54951. </enumeratedValue>
  54952. <enumeratedValue>
  54953. <name>1</name>
  54954. <description>Clock enabled</description>
  54955. <value>#1</value>
  54956. </enumeratedValue>
  54957. </enumeratedValues>
  54958. </field>
  54959. <field>
  54960. <name>PORTD</name>
  54961. <description>Port D Clock Gate Control</description>
  54962. <bitOffset>12</bitOffset>
  54963. <bitWidth>1</bitWidth>
  54964. <access>read-write</access>
  54965. <enumeratedValues>
  54966. <enumeratedValue>
  54967. <name>0</name>
  54968. <description>Clock disabled</description>
  54969. <value>#0</value>
  54970. </enumeratedValue>
  54971. <enumeratedValue>
  54972. <name>1</name>
  54973. <description>Clock enabled</description>
  54974. <value>#1</value>
  54975. </enumeratedValue>
  54976. </enumeratedValues>
  54977. </field>
  54978. <field>
  54979. <name>PORTE</name>
  54980. <description>Port E Clock Gate Control</description>
  54981. <bitOffset>13</bitOffset>
  54982. <bitWidth>1</bitWidth>
  54983. <access>read-write</access>
  54984. <enumeratedValues>
  54985. <enumeratedValue>
  54986. <name>0</name>
  54987. <description>Clock disabled</description>
  54988. <value>#0</value>
  54989. </enumeratedValue>
  54990. <enumeratedValue>
  54991. <name>1</name>
  54992. <description>Clock enabled</description>
  54993. <value>#1</value>
  54994. </enumeratedValue>
  54995. </enumeratedValues>
  54996. </field>
  54997. </fields>
  54998. </register>
  54999. <register>
  55000. <name>SCGC6</name>
  55001. <description>System Clock Gating Control Register 6</description>
  55002. <addressOffset>0x103C</addressOffset>
  55003. <size>32</size>
  55004. <access>read-write</access>
  55005. <resetValue>0x40000001</resetValue>
  55006. <resetMask>0xFFFFFFFF</resetMask>
  55007. <fields>
  55008. <field>
  55009. <name>FTF</name>
  55010. <description>Flash Memory Clock Gate Control</description>
  55011. <bitOffset>0</bitOffset>
  55012. <bitWidth>1</bitWidth>
  55013. <access>read-write</access>
  55014. <enumeratedValues>
  55015. <enumeratedValue>
  55016. <name>0</name>
  55017. <description>Clock disabled</description>
  55018. <value>#0</value>
  55019. </enumeratedValue>
  55020. <enumeratedValue>
  55021. <name>1</name>
  55022. <description>Clock enabled</description>
  55023. <value>#1</value>
  55024. </enumeratedValue>
  55025. </enumeratedValues>
  55026. </field>
  55027. <field>
  55028. <name>DMAMUX</name>
  55029. <description>DMA Mux Clock Gate Control</description>
  55030. <bitOffset>1</bitOffset>
  55031. <bitWidth>1</bitWidth>
  55032. <access>read-write</access>
  55033. <enumeratedValues>
  55034. <enumeratedValue>
  55035. <name>0</name>
  55036. <description>Clock disabled</description>
  55037. <value>#0</value>
  55038. </enumeratedValue>
  55039. <enumeratedValue>
  55040. <name>1</name>
  55041. <description>Clock enabled</description>
  55042. <value>#1</value>
  55043. </enumeratedValue>
  55044. </enumeratedValues>
  55045. </field>
  55046. <field>
  55047. <name>FLEXCAN0</name>
  55048. <description>FlexCAN0 Clock Gate Control</description>
  55049. <bitOffset>4</bitOffset>
  55050. <bitWidth>1</bitWidth>
  55051. <access>read-write</access>
  55052. <enumeratedValues>
  55053. <enumeratedValue>
  55054. <name>0</name>
  55055. <description>Clock disabled</description>
  55056. <value>#0</value>
  55057. </enumeratedValue>
  55058. <enumeratedValue>
  55059. <name>1</name>
  55060. <description>Clock enabled</description>
  55061. <value>#1</value>
  55062. </enumeratedValue>
  55063. </enumeratedValues>
  55064. </field>
  55065. <field>
  55066. <name>RNGA</name>
  55067. <description>RNGA Clock Gate Control</description>
  55068. <bitOffset>9</bitOffset>
  55069. <bitWidth>1</bitWidth>
  55070. <access>read-write</access>
  55071. </field>
  55072. <field>
  55073. <name>SPI0</name>
  55074. <description>SPI0 Clock Gate Control</description>
  55075. <bitOffset>12</bitOffset>
  55076. <bitWidth>1</bitWidth>
  55077. <access>read-write</access>
  55078. <enumeratedValues>
  55079. <enumeratedValue>
  55080. <name>0</name>
  55081. <description>Clock disabled</description>
  55082. <value>#0</value>
  55083. </enumeratedValue>
  55084. <enumeratedValue>
  55085. <name>1</name>
  55086. <description>Clock enabled</description>
  55087. <value>#1</value>
  55088. </enumeratedValue>
  55089. </enumeratedValues>
  55090. </field>
  55091. <field>
  55092. <name>SPI1</name>
  55093. <description>SPI1 Clock Gate Control</description>
  55094. <bitOffset>13</bitOffset>
  55095. <bitWidth>1</bitWidth>
  55096. <access>read-write</access>
  55097. <enumeratedValues>
  55098. <enumeratedValue>
  55099. <name>0</name>
  55100. <description>Clock disabled</description>
  55101. <value>#0</value>
  55102. </enumeratedValue>
  55103. <enumeratedValue>
  55104. <name>1</name>
  55105. <description>Clock enabled</description>
  55106. <value>#1</value>
  55107. </enumeratedValue>
  55108. </enumeratedValues>
  55109. </field>
  55110. <field>
  55111. <name>I2S</name>
  55112. <description>I2S Clock Gate Control</description>
  55113. <bitOffset>15</bitOffset>
  55114. <bitWidth>1</bitWidth>
  55115. <access>read-write</access>
  55116. <enumeratedValues>
  55117. <enumeratedValue>
  55118. <name>0</name>
  55119. <description>Clock disabled</description>
  55120. <value>#0</value>
  55121. </enumeratedValue>
  55122. <enumeratedValue>
  55123. <name>1</name>
  55124. <description>Clock enabled</description>
  55125. <value>#1</value>
  55126. </enumeratedValue>
  55127. </enumeratedValues>
  55128. </field>
  55129. <field>
  55130. <name>CRC</name>
  55131. <description>CRC Clock Gate Control</description>
  55132. <bitOffset>18</bitOffset>
  55133. <bitWidth>1</bitWidth>
  55134. <access>read-write</access>
  55135. <enumeratedValues>
  55136. <enumeratedValue>
  55137. <name>0</name>
  55138. <description>Clock disabled</description>
  55139. <value>#0</value>
  55140. </enumeratedValue>
  55141. <enumeratedValue>
  55142. <name>1</name>
  55143. <description>Clock enabled</description>
  55144. <value>#1</value>
  55145. </enumeratedValue>
  55146. </enumeratedValues>
  55147. </field>
  55148. <field>
  55149. <name>USBDCD</name>
  55150. <description>USB DCD Clock Gate Control</description>
  55151. <bitOffset>21</bitOffset>
  55152. <bitWidth>1</bitWidth>
  55153. <access>read-write</access>
  55154. <enumeratedValues>
  55155. <enumeratedValue>
  55156. <name>0</name>
  55157. <description>Clock disabled</description>
  55158. <value>#0</value>
  55159. </enumeratedValue>
  55160. <enumeratedValue>
  55161. <name>1</name>
  55162. <description>Clock enabled</description>
  55163. <value>#1</value>
  55164. </enumeratedValue>
  55165. </enumeratedValues>
  55166. </field>
  55167. <field>
  55168. <name>PDB</name>
  55169. <description>PDB Clock Gate Control</description>
  55170. <bitOffset>22</bitOffset>
  55171. <bitWidth>1</bitWidth>
  55172. <access>read-write</access>
  55173. <enumeratedValues>
  55174. <enumeratedValue>
  55175. <name>0</name>
  55176. <description>Clock disabled</description>
  55177. <value>#0</value>
  55178. </enumeratedValue>
  55179. <enumeratedValue>
  55180. <name>1</name>
  55181. <description>Clock enabled</description>
  55182. <value>#1</value>
  55183. </enumeratedValue>
  55184. </enumeratedValues>
  55185. </field>
  55186. <field>
  55187. <name>PIT</name>
  55188. <description>PIT Clock Gate Control</description>
  55189. <bitOffset>23</bitOffset>
  55190. <bitWidth>1</bitWidth>
  55191. <access>read-write</access>
  55192. <enumeratedValues>
  55193. <enumeratedValue>
  55194. <name>0</name>
  55195. <description>Clock disabled</description>
  55196. <value>#0</value>
  55197. </enumeratedValue>
  55198. <enumeratedValue>
  55199. <name>1</name>
  55200. <description>Clock enabled</description>
  55201. <value>#1</value>
  55202. </enumeratedValue>
  55203. </enumeratedValues>
  55204. </field>
  55205. <field>
  55206. <name>FTM0</name>
  55207. <description>FTM0 Clock Gate Control</description>
  55208. <bitOffset>24</bitOffset>
  55209. <bitWidth>1</bitWidth>
  55210. <access>read-write</access>
  55211. <enumeratedValues>
  55212. <enumeratedValue>
  55213. <name>0</name>
  55214. <description>Clock disabled</description>
  55215. <value>#0</value>
  55216. </enumeratedValue>
  55217. <enumeratedValue>
  55218. <name>1</name>
  55219. <description>Clock enabled</description>
  55220. <value>#1</value>
  55221. </enumeratedValue>
  55222. </enumeratedValues>
  55223. </field>
  55224. <field>
  55225. <name>FTM1</name>
  55226. <description>FTM1 Clock Gate Control</description>
  55227. <bitOffset>25</bitOffset>
  55228. <bitWidth>1</bitWidth>
  55229. <access>read-write</access>
  55230. <enumeratedValues>
  55231. <enumeratedValue>
  55232. <name>0</name>
  55233. <description>Clock disabled</description>
  55234. <value>#0</value>
  55235. </enumeratedValue>
  55236. <enumeratedValue>
  55237. <name>1</name>
  55238. <description>Clock enabled</description>
  55239. <value>#1</value>
  55240. </enumeratedValue>
  55241. </enumeratedValues>
  55242. </field>
  55243. <field>
  55244. <name>FTM2</name>
  55245. <description>FTM2 Clock Gate Control</description>
  55246. <bitOffset>26</bitOffset>
  55247. <bitWidth>1</bitWidth>
  55248. <access>read-write</access>
  55249. <enumeratedValues>
  55250. <enumeratedValue>
  55251. <name>0</name>
  55252. <description>Clock disabled</description>
  55253. <value>#0</value>
  55254. </enumeratedValue>
  55255. <enumeratedValue>
  55256. <name>1</name>
  55257. <description>Clock enabled</description>
  55258. <value>#1</value>
  55259. </enumeratedValue>
  55260. </enumeratedValues>
  55261. </field>
  55262. <field>
  55263. <name>ADC0</name>
  55264. <description>ADC0 Clock Gate Control</description>
  55265. <bitOffset>27</bitOffset>
  55266. <bitWidth>1</bitWidth>
  55267. <access>read-write</access>
  55268. <enumeratedValues>
  55269. <enumeratedValue>
  55270. <name>0</name>
  55271. <description>Clock disabled</description>
  55272. <value>#0</value>
  55273. </enumeratedValue>
  55274. <enumeratedValue>
  55275. <name>1</name>
  55276. <description>Clock enabled</description>
  55277. <value>#1</value>
  55278. </enumeratedValue>
  55279. </enumeratedValues>
  55280. </field>
  55281. <field>
  55282. <name>RTC</name>
  55283. <description>RTC Access Control</description>
  55284. <bitOffset>29</bitOffset>
  55285. <bitWidth>1</bitWidth>
  55286. <access>read-write</access>
  55287. <enumeratedValues>
  55288. <enumeratedValue>
  55289. <name>0</name>
  55290. <description>Access and interrupts disabled</description>
  55291. <value>#0</value>
  55292. </enumeratedValue>
  55293. <enumeratedValue>
  55294. <name>1</name>
  55295. <description>Access and interrupts enabled</description>
  55296. <value>#1</value>
  55297. </enumeratedValue>
  55298. </enumeratedValues>
  55299. </field>
  55300. <field>
  55301. <name>DAC0</name>
  55302. <description>DAC0 Clock Gate Control</description>
  55303. <bitOffset>31</bitOffset>
  55304. <bitWidth>1</bitWidth>
  55305. <access>read-write</access>
  55306. <enumeratedValues>
  55307. <enumeratedValue>
  55308. <name>0</name>
  55309. <description>Clock disabled</description>
  55310. <value>#0</value>
  55311. </enumeratedValue>
  55312. <enumeratedValue>
  55313. <name>1</name>
  55314. <description>Clock enabled</description>
  55315. <value>#1</value>
  55316. </enumeratedValue>
  55317. </enumeratedValues>
  55318. </field>
  55319. </fields>
  55320. </register>
  55321. <register>
  55322. <name>SCGC7</name>
  55323. <description>System Clock Gating Control Register 7</description>
  55324. <addressOffset>0x1040</addressOffset>
  55325. <size>32</size>
  55326. <access>read-write</access>
  55327. <resetValue>0x6</resetValue>
  55328. <resetMask>0xFFFFFFFF</resetMask>
  55329. <fields>
  55330. <field>
  55331. <name>FLEXBUS</name>
  55332. <description>FlexBus Clock Gate Control</description>
  55333. <bitOffset>0</bitOffset>
  55334. <bitWidth>1</bitWidth>
  55335. <access>read-write</access>
  55336. <enumeratedValues>
  55337. <enumeratedValue>
  55338. <name>0</name>
  55339. <description>Clock disabled</description>
  55340. <value>#0</value>
  55341. </enumeratedValue>
  55342. <enumeratedValue>
  55343. <name>1</name>
  55344. <description>Clock enabled</description>
  55345. <value>#1</value>
  55346. </enumeratedValue>
  55347. </enumeratedValues>
  55348. </field>
  55349. <field>
  55350. <name>DMA</name>
  55351. <description>DMA Clock Gate Control</description>
  55352. <bitOffset>1</bitOffset>
  55353. <bitWidth>1</bitWidth>
  55354. <access>read-write</access>
  55355. <enumeratedValues>
  55356. <enumeratedValue>
  55357. <name>0</name>
  55358. <description>Clock disabled</description>
  55359. <value>#0</value>
  55360. </enumeratedValue>
  55361. <enumeratedValue>
  55362. <name>1</name>
  55363. <description>Clock enabled</description>
  55364. <value>#1</value>
  55365. </enumeratedValue>
  55366. </enumeratedValues>
  55367. </field>
  55368. <field>
  55369. <name>MPU</name>
  55370. <description>MPU Clock Gate Control</description>
  55371. <bitOffset>2</bitOffset>
  55372. <bitWidth>1</bitWidth>
  55373. <access>read-write</access>
  55374. <enumeratedValues>
  55375. <enumeratedValue>
  55376. <name>0</name>
  55377. <description>Clock disabled</description>
  55378. <value>#0</value>
  55379. </enumeratedValue>
  55380. <enumeratedValue>
  55381. <name>1</name>
  55382. <description>Clock enabled</description>
  55383. <value>#1</value>
  55384. </enumeratedValue>
  55385. </enumeratedValues>
  55386. </field>
  55387. </fields>
  55388. </register>
  55389. <register>
  55390. <name>CLKDIV1</name>
  55391. <description>System Clock Divider Register 1</description>
  55392. <addressOffset>0x1044</addressOffset>
  55393. <size>32</size>
  55394. <access>read-write</access>
  55395. <resetValue>0x10000</resetValue>
  55396. <resetMask>0xFFFFFFFF</resetMask>
  55397. <fields>
  55398. <field>
  55399. <name>OUTDIV4</name>
  55400. <description>Clock 4 output divider value</description>
  55401. <bitOffset>16</bitOffset>
  55402. <bitWidth>4</bitWidth>
  55403. <access>read-write</access>
  55404. <enumeratedValues>
  55405. <enumeratedValue>
  55406. <name>0000</name>
  55407. <description>Divide-by-1.</description>
  55408. <value>#0000</value>
  55409. </enumeratedValue>
  55410. <enumeratedValue>
  55411. <name>0001</name>
  55412. <description>Divide-by-2.</description>
  55413. <value>#0001</value>
  55414. </enumeratedValue>
  55415. <enumeratedValue>
  55416. <name>0010</name>
  55417. <description>Divide-by-3.</description>
  55418. <value>#0010</value>
  55419. </enumeratedValue>
  55420. <enumeratedValue>
  55421. <name>0011</name>
  55422. <description>Divide-by-4.</description>
  55423. <value>#0011</value>
  55424. </enumeratedValue>
  55425. <enumeratedValue>
  55426. <name>0100</name>
  55427. <description>Divide-by-5.</description>
  55428. <value>#0100</value>
  55429. </enumeratedValue>
  55430. <enumeratedValue>
  55431. <name>0101</name>
  55432. <description>Divide-by-6.</description>
  55433. <value>#0101</value>
  55434. </enumeratedValue>
  55435. <enumeratedValue>
  55436. <name>0110</name>
  55437. <description>Divide-by-7.</description>
  55438. <value>#0110</value>
  55439. </enumeratedValue>
  55440. <enumeratedValue>
  55441. <name>0111</name>
  55442. <description>Divide-by-8.</description>
  55443. <value>#0111</value>
  55444. </enumeratedValue>
  55445. <enumeratedValue>
  55446. <name>1000</name>
  55447. <description>Divide-by-9.</description>
  55448. <value>#1000</value>
  55449. </enumeratedValue>
  55450. <enumeratedValue>
  55451. <name>1001</name>
  55452. <description>Divide-by-10.</description>
  55453. <value>#1001</value>
  55454. </enumeratedValue>
  55455. <enumeratedValue>
  55456. <name>1010</name>
  55457. <description>Divide-by-11.</description>
  55458. <value>#1010</value>
  55459. </enumeratedValue>
  55460. <enumeratedValue>
  55461. <name>1011</name>
  55462. <description>Divide-by-12.</description>
  55463. <value>#1011</value>
  55464. </enumeratedValue>
  55465. <enumeratedValue>
  55466. <name>1100</name>
  55467. <description>Divide-by-13.</description>
  55468. <value>#1100</value>
  55469. </enumeratedValue>
  55470. <enumeratedValue>
  55471. <name>1101</name>
  55472. <description>Divide-by-14.</description>
  55473. <value>#1101</value>
  55474. </enumeratedValue>
  55475. <enumeratedValue>
  55476. <name>1110</name>
  55477. <description>Divide-by-15.</description>
  55478. <value>#1110</value>
  55479. </enumeratedValue>
  55480. <enumeratedValue>
  55481. <name>1111</name>
  55482. <description>Divide-by-16.</description>
  55483. <value>#1111</value>
  55484. </enumeratedValue>
  55485. </enumeratedValues>
  55486. </field>
  55487. <field>
  55488. <name>OUTDIV3</name>
  55489. <description>Clock 3 output divider value</description>
  55490. <bitOffset>20</bitOffset>
  55491. <bitWidth>4</bitWidth>
  55492. <access>read-write</access>
  55493. <enumeratedValues>
  55494. <enumeratedValue>
  55495. <name>0000</name>
  55496. <description>Divide-by-1.</description>
  55497. <value>#0000</value>
  55498. </enumeratedValue>
  55499. <enumeratedValue>
  55500. <name>0001</name>
  55501. <description>Divide-by-2.</description>
  55502. <value>#0001</value>
  55503. </enumeratedValue>
  55504. <enumeratedValue>
  55505. <name>0010</name>
  55506. <description>Divide-by-3.</description>
  55507. <value>#0010</value>
  55508. </enumeratedValue>
  55509. <enumeratedValue>
  55510. <name>0011</name>
  55511. <description>Divide-by-4.</description>
  55512. <value>#0011</value>
  55513. </enumeratedValue>
  55514. <enumeratedValue>
  55515. <name>0100</name>
  55516. <description>Divide-by-5.</description>
  55517. <value>#0100</value>
  55518. </enumeratedValue>
  55519. <enumeratedValue>
  55520. <name>0101</name>
  55521. <description>Divide-by-6.</description>
  55522. <value>#0101</value>
  55523. </enumeratedValue>
  55524. <enumeratedValue>
  55525. <name>0110</name>
  55526. <description>Divide-by-7.</description>
  55527. <value>#0110</value>
  55528. </enumeratedValue>
  55529. <enumeratedValue>
  55530. <name>0111</name>
  55531. <description>Divide-by-8.</description>
  55532. <value>#0111</value>
  55533. </enumeratedValue>
  55534. <enumeratedValue>
  55535. <name>1000</name>
  55536. <description>Divide-by-9.</description>
  55537. <value>#1000</value>
  55538. </enumeratedValue>
  55539. <enumeratedValue>
  55540. <name>1001</name>
  55541. <description>Divide-by-10.</description>
  55542. <value>#1001</value>
  55543. </enumeratedValue>
  55544. <enumeratedValue>
  55545. <name>1010</name>
  55546. <description>Divide-by-11.</description>
  55547. <value>#1010</value>
  55548. </enumeratedValue>
  55549. <enumeratedValue>
  55550. <name>1011</name>
  55551. <description>Divide-by-12.</description>
  55552. <value>#1011</value>
  55553. </enumeratedValue>
  55554. <enumeratedValue>
  55555. <name>1100</name>
  55556. <description>Divide-by-13.</description>
  55557. <value>#1100</value>
  55558. </enumeratedValue>
  55559. <enumeratedValue>
  55560. <name>1101</name>
  55561. <description>Divide-by-14.</description>
  55562. <value>#1101</value>
  55563. </enumeratedValue>
  55564. <enumeratedValue>
  55565. <name>1110</name>
  55566. <description>Divide-by-15.</description>
  55567. <value>#1110</value>
  55568. </enumeratedValue>
  55569. <enumeratedValue>
  55570. <name>1111</name>
  55571. <description>Divide-by-16.</description>
  55572. <value>#1111</value>
  55573. </enumeratedValue>
  55574. </enumeratedValues>
  55575. </field>
  55576. <field>
  55577. <name>OUTDIV2</name>
  55578. <description>Clock 2 output divider value</description>
  55579. <bitOffset>24</bitOffset>
  55580. <bitWidth>4</bitWidth>
  55581. <access>read-write</access>
  55582. <enumeratedValues>
  55583. <enumeratedValue>
  55584. <name>0000</name>
  55585. <description>Divide-by-1.</description>
  55586. <value>#0000</value>
  55587. </enumeratedValue>
  55588. <enumeratedValue>
  55589. <name>0001</name>
  55590. <description>Divide-by-2.</description>
  55591. <value>#0001</value>
  55592. </enumeratedValue>
  55593. <enumeratedValue>
  55594. <name>0010</name>
  55595. <description>Divide-by-3.</description>
  55596. <value>#0010</value>
  55597. </enumeratedValue>
  55598. <enumeratedValue>
  55599. <name>0011</name>
  55600. <description>Divide-by-4.</description>
  55601. <value>#0011</value>
  55602. </enumeratedValue>
  55603. <enumeratedValue>
  55604. <name>0100</name>
  55605. <description>Divide-by-5.</description>
  55606. <value>#0100</value>
  55607. </enumeratedValue>
  55608. <enumeratedValue>
  55609. <name>0101</name>
  55610. <description>Divide-by-6.</description>
  55611. <value>#0101</value>
  55612. </enumeratedValue>
  55613. <enumeratedValue>
  55614. <name>0110</name>
  55615. <description>Divide-by-7.</description>
  55616. <value>#0110</value>
  55617. </enumeratedValue>
  55618. <enumeratedValue>
  55619. <name>0111</name>
  55620. <description>Divide-by-8.</description>
  55621. <value>#0111</value>
  55622. </enumeratedValue>
  55623. <enumeratedValue>
  55624. <name>1000</name>
  55625. <description>Divide-by-9.</description>
  55626. <value>#1000</value>
  55627. </enumeratedValue>
  55628. <enumeratedValue>
  55629. <name>1001</name>
  55630. <description>Divide-by-10.</description>
  55631. <value>#1001</value>
  55632. </enumeratedValue>
  55633. <enumeratedValue>
  55634. <name>1010</name>
  55635. <description>Divide-by-11.</description>
  55636. <value>#1010</value>
  55637. </enumeratedValue>
  55638. <enumeratedValue>
  55639. <name>1011</name>
  55640. <description>Divide-by-12.</description>
  55641. <value>#1011</value>
  55642. </enumeratedValue>
  55643. <enumeratedValue>
  55644. <name>1100</name>
  55645. <description>Divide-by-13.</description>
  55646. <value>#1100</value>
  55647. </enumeratedValue>
  55648. <enumeratedValue>
  55649. <name>1101</name>
  55650. <description>Divide-by-14.</description>
  55651. <value>#1101</value>
  55652. </enumeratedValue>
  55653. <enumeratedValue>
  55654. <name>1110</name>
  55655. <description>Divide-by-15.</description>
  55656. <value>#1110</value>
  55657. </enumeratedValue>
  55658. <enumeratedValue>
  55659. <name>1111</name>
  55660. <description>Divide-by-16.</description>
  55661. <value>#1111</value>
  55662. </enumeratedValue>
  55663. </enumeratedValues>
  55664. </field>
  55665. <field>
  55666. <name>OUTDIV1</name>
  55667. <description>Clock 1 output divider value</description>
  55668. <bitOffset>28</bitOffset>
  55669. <bitWidth>4</bitWidth>
  55670. <access>read-write</access>
  55671. <enumeratedValues>
  55672. <enumeratedValue>
  55673. <name>0000</name>
  55674. <description>Divide-by-1.</description>
  55675. <value>#0000</value>
  55676. </enumeratedValue>
  55677. <enumeratedValue>
  55678. <name>0001</name>
  55679. <description>Divide-by-2.</description>
  55680. <value>#0001</value>
  55681. </enumeratedValue>
  55682. <enumeratedValue>
  55683. <name>0010</name>
  55684. <description>Divide-by-3.</description>
  55685. <value>#0010</value>
  55686. </enumeratedValue>
  55687. <enumeratedValue>
  55688. <name>0011</name>
  55689. <description>Divide-by-4.</description>
  55690. <value>#0011</value>
  55691. </enumeratedValue>
  55692. <enumeratedValue>
  55693. <name>0100</name>
  55694. <description>Divide-by-5.</description>
  55695. <value>#0100</value>
  55696. </enumeratedValue>
  55697. <enumeratedValue>
  55698. <name>0101</name>
  55699. <description>Divide-by-6.</description>
  55700. <value>#0101</value>
  55701. </enumeratedValue>
  55702. <enumeratedValue>
  55703. <name>0110</name>
  55704. <description>Divide-by-7.</description>
  55705. <value>#0110</value>
  55706. </enumeratedValue>
  55707. <enumeratedValue>
  55708. <name>0111</name>
  55709. <description>Divide-by-8.</description>
  55710. <value>#0111</value>
  55711. </enumeratedValue>
  55712. <enumeratedValue>
  55713. <name>1000</name>
  55714. <description>Divide-by-9.</description>
  55715. <value>#1000</value>
  55716. </enumeratedValue>
  55717. <enumeratedValue>
  55718. <name>1001</name>
  55719. <description>Divide-by-10.</description>
  55720. <value>#1001</value>
  55721. </enumeratedValue>
  55722. <enumeratedValue>
  55723. <name>1010</name>
  55724. <description>Divide-by-11.</description>
  55725. <value>#1010</value>
  55726. </enumeratedValue>
  55727. <enumeratedValue>
  55728. <name>1011</name>
  55729. <description>Divide-by-12.</description>
  55730. <value>#1011</value>
  55731. </enumeratedValue>
  55732. <enumeratedValue>
  55733. <name>1100</name>
  55734. <description>Divide-by-13.</description>
  55735. <value>#1100</value>
  55736. </enumeratedValue>
  55737. <enumeratedValue>
  55738. <name>1101</name>
  55739. <description>Divide-by-14.</description>
  55740. <value>#1101</value>
  55741. </enumeratedValue>
  55742. <enumeratedValue>
  55743. <name>1110</name>
  55744. <description>Divide-by-15.</description>
  55745. <value>#1110</value>
  55746. </enumeratedValue>
  55747. <enumeratedValue>
  55748. <name>1111</name>
  55749. <description>Divide-by-16.</description>
  55750. <value>#1111</value>
  55751. </enumeratedValue>
  55752. </enumeratedValues>
  55753. </field>
  55754. </fields>
  55755. </register>
  55756. <register>
  55757. <name>CLKDIV2</name>
  55758. <description>System Clock Divider Register 2</description>
  55759. <addressOffset>0x1048</addressOffset>
  55760. <size>32</size>
  55761. <access>read-write</access>
  55762. <resetValue>0</resetValue>
  55763. <resetMask>0xFFFFFFFF</resetMask>
  55764. <fields>
  55765. <field>
  55766. <name>USBFRAC</name>
  55767. <description>USB clock divider fraction</description>
  55768. <bitOffset>0</bitOffset>
  55769. <bitWidth>1</bitWidth>
  55770. <access>read-write</access>
  55771. </field>
  55772. <field>
  55773. <name>USBDIV</name>
  55774. <description>USB clock divider divisor</description>
  55775. <bitOffset>1</bitOffset>
  55776. <bitWidth>3</bitWidth>
  55777. <access>read-write</access>
  55778. </field>
  55779. </fields>
  55780. </register>
  55781. <register>
  55782. <name>FCFG1</name>
  55783. <description>Flash Configuration Register 1</description>
  55784. <addressOffset>0x104C</addressOffset>
  55785. <size>32</size>
  55786. <access>read-write</access>
  55787. <resetValue>0xFF0F0F00</resetValue>
  55788. <resetMask>0xFFFFFFFF</resetMask>
  55789. <fields>
  55790. <field>
  55791. <name>FLASHDIS</name>
  55792. <description>Flash Disable</description>
  55793. <bitOffset>0</bitOffset>
  55794. <bitWidth>1</bitWidth>
  55795. <access>read-write</access>
  55796. <enumeratedValues>
  55797. <enumeratedValue>
  55798. <name>0</name>
  55799. <description>Flash is enabled</description>
  55800. <value>#0</value>
  55801. </enumeratedValue>
  55802. <enumeratedValue>
  55803. <name>1</name>
  55804. <description>Flash is disabled</description>
  55805. <value>#1</value>
  55806. </enumeratedValue>
  55807. </enumeratedValues>
  55808. </field>
  55809. <field>
  55810. <name>FLASHDOZE</name>
  55811. <description>Flash Doze</description>
  55812. <bitOffset>1</bitOffset>
  55813. <bitWidth>1</bitWidth>
  55814. <access>read-write</access>
  55815. <enumeratedValues>
  55816. <enumeratedValue>
  55817. <name>0</name>
  55818. <description>Flash remains enabled during Wait mode</description>
  55819. <value>#0</value>
  55820. </enumeratedValue>
  55821. <enumeratedValue>
  55822. <name>1</name>
  55823. <description>Flash is disabled for the duration of Wait mode</description>
  55824. <value>#1</value>
  55825. </enumeratedValue>
  55826. </enumeratedValues>
  55827. </field>
  55828. <field>
  55829. <name>DEPART</name>
  55830. <description>FlexNVM partition</description>
  55831. <bitOffset>8</bitOffset>
  55832. <bitWidth>4</bitWidth>
  55833. <access>read-only</access>
  55834. </field>
  55835. <field>
  55836. <name>EESIZE</name>
  55837. <description>EEPROM size</description>
  55838. <bitOffset>16</bitOffset>
  55839. <bitWidth>4</bitWidth>
  55840. <access>read-only</access>
  55841. <enumeratedValues>
  55842. <enumeratedValue>
  55843. <name>0000</name>
  55844. <description>16 KB</description>
  55845. <value>#0000</value>
  55846. </enumeratedValue>
  55847. <enumeratedValue>
  55848. <name>0001</name>
  55849. <description>8 KB</description>
  55850. <value>#0001</value>
  55851. </enumeratedValue>
  55852. <enumeratedValue>
  55853. <name>0010</name>
  55854. <description>4 KB</description>
  55855. <value>#0010</value>
  55856. </enumeratedValue>
  55857. <enumeratedValue>
  55858. <name>0011</name>
  55859. <description>2 KB</description>
  55860. <value>#0011</value>
  55861. </enumeratedValue>
  55862. <enumeratedValue>
  55863. <name>0100</name>
  55864. <description>1 KB</description>
  55865. <value>#0100</value>
  55866. </enumeratedValue>
  55867. <enumeratedValue>
  55868. <name>0101</name>
  55869. <description>512 Bytes</description>
  55870. <value>#0101</value>
  55871. </enumeratedValue>
  55872. <enumeratedValue>
  55873. <name>0110</name>
  55874. <description>256 Bytes</description>
  55875. <value>#0110</value>
  55876. </enumeratedValue>
  55877. <enumeratedValue>
  55878. <name>0111</name>
  55879. <description>128 Bytes</description>
  55880. <value>#0111</value>
  55881. </enumeratedValue>
  55882. <enumeratedValue>
  55883. <name>1000</name>
  55884. <description>64 Bytes</description>
  55885. <value>#1000</value>
  55886. </enumeratedValue>
  55887. <enumeratedValue>
  55888. <name>1001</name>
  55889. <description>32 Bytes</description>
  55890. <value>#1001</value>
  55891. </enumeratedValue>
  55892. <enumeratedValue>
  55893. <name>1111</name>
  55894. <description>0 Bytes</description>
  55895. <value>#1111</value>
  55896. </enumeratedValue>
  55897. </enumeratedValues>
  55898. </field>
  55899. <field>
  55900. <name>PFSIZE</name>
  55901. <description>Program flash size</description>
  55902. <bitOffset>24</bitOffset>
  55903. <bitWidth>4</bitWidth>
  55904. <access>read-only</access>
  55905. <enumeratedValues>
  55906. <enumeratedValue>
  55907. <name>0011</name>
  55908. <description>32 KB of program flash memory</description>
  55909. <value>#0011</value>
  55910. </enumeratedValue>
  55911. <enumeratedValue>
  55912. <name>0101</name>
  55913. <description>64 KB of program flash memory</description>
  55914. <value>#0101</value>
  55915. </enumeratedValue>
  55916. <enumeratedValue>
  55917. <name>0111</name>
  55918. <description>128 KB of program flash memory</description>
  55919. <value>#0111</value>
  55920. </enumeratedValue>
  55921. <enumeratedValue>
  55922. <name>1001</name>
  55923. <description>256 KB of program flash memory</description>
  55924. <value>#1001</value>
  55925. </enumeratedValue>
  55926. <enumeratedValue>
  55927. <name>1011</name>
  55928. <description>512 KB of program flash memory</description>
  55929. <value>#1011</value>
  55930. </enumeratedValue>
  55931. <enumeratedValue>
  55932. <name>1101</name>
  55933. <description>1024 KB of program flash memory</description>
  55934. <value>#1101</value>
  55935. </enumeratedValue>
  55936. <enumeratedValue>
  55937. <name>1111</name>
  55938. <description>1024 KB of program flash memory</description>
  55939. <value>#1111</value>
  55940. </enumeratedValue>
  55941. </enumeratedValues>
  55942. </field>
  55943. <field>
  55944. <name>NVMSIZE</name>
  55945. <description>FlexNVM size</description>
  55946. <bitOffset>28</bitOffset>
  55947. <bitWidth>4</bitWidth>
  55948. <access>read-only</access>
  55949. <enumeratedValues>
  55950. <enumeratedValue>
  55951. <name>0000</name>
  55952. <description>0 KB of FlexNVM</description>
  55953. <value>#0000</value>
  55954. </enumeratedValue>
  55955. <enumeratedValue>
  55956. <name>0011</name>
  55957. <description>32 KB of FlexNVM</description>
  55958. <value>#0011</value>
  55959. </enumeratedValue>
  55960. <enumeratedValue>
  55961. <name>0101</name>
  55962. <description>64 KB of FlexNVM</description>
  55963. <value>#0101</value>
  55964. </enumeratedValue>
  55965. <enumeratedValue>
  55966. <name>0111</name>
  55967. <description>128 KB of FlexNVM</description>
  55968. <value>#0111</value>
  55969. </enumeratedValue>
  55970. <enumeratedValue>
  55971. <name>1001</name>
  55972. <description>256 KB of FlexNVM</description>
  55973. <value>#1001</value>
  55974. </enumeratedValue>
  55975. <enumeratedValue>
  55976. <name>1011</name>
  55977. <description>512 KB of FlexNVM</description>
  55978. <value>#1011</value>
  55979. </enumeratedValue>
  55980. <enumeratedValue>
  55981. <name>1111</name>
  55982. <description>512 KB of FlexNVM</description>
  55983. <value>#1111</value>
  55984. </enumeratedValue>
  55985. </enumeratedValues>
  55986. </field>
  55987. </fields>
  55988. </register>
  55989. <register>
  55990. <name>FCFG2</name>
  55991. <description>Flash Configuration Register 2</description>
  55992. <addressOffset>0x1050</addressOffset>
  55993. <size>32</size>
  55994. <access>read-only</access>
  55995. <resetValue>0x7F7F0000</resetValue>
  55996. <resetMask>0xFFFFFFFF</resetMask>
  55997. <fields>
  55998. <field>
  55999. <name>MAXADDR1</name>
  56000. <description>Max address block 1</description>
  56001. <bitOffset>16</bitOffset>
  56002. <bitWidth>7</bitWidth>
  56003. <access>read-only</access>
  56004. </field>
  56005. <field>
  56006. <name>PFLSH</name>
  56007. <description>Program flash only</description>
  56008. <bitOffset>23</bitOffset>
  56009. <bitWidth>1</bitWidth>
  56010. <access>read-only</access>
  56011. <enumeratedValues>
  56012. <enumeratedValue>
  56013. <name>0</name>
  56014. <description>Device supports FlexNVM</description>
  56015. <value>#0</value>
  56016. </enumeratedValue>
  56017. <enumeratedValue>
  56018. <name>1</name>
  56019. <description>Program Flash only, device does not support FlexNVM</description>
  56020. <value>#1</value>
  56021. </enumeratedValue>
  56022. </enumeratedValues>
  56023. </field>
  56024. <field>
  56025. <name>MAXADDR0</name>
  56026. <description>Max address block 0</description>
  56027. <bitOffset>24</bitOffset>
  56028. <bitWidth>7</bitWidth>
  56029. <access>read-only</access>
  56030. </field>
  56031. </fields>
  56032. </register>
  56033. <register>
  56034. <name>UIDH</name>
  56035. <description>Unique Identification Register High</description>
  56036. <addressOffset>0x1054</addressOffset>
  56037. <size>32</size>
  56038. <access>read-only</access>
  56039. <resetValue>0</resetValue>
  56040. <resetMask>0xFFFFFFFF</resetMask>
  56041. <fields>
  56042. <field>
  56043. <name>UID</name>
  56044. <description>Unique Identification</description>
  56045. <bitOffset>0</bitOffset>
  56046. <bitWidth>32</bitWidth>
  56047. <access>read-only</access>
  56048. </field>
  56049. </fields>
  56050. </register>
  56051. <register>
  56052. <name>UIDMH</name>
  56053. <description>Unique Identification Register Mid-High</description>
  56054. <addressOffset>0x1058</addressOffset>
  56055. <size>32</size>
  56056. <access>read-only</access>
  56057. <resetValue>0</resetValue>
  56058. <resetMask>0xFFFFFFFF</resetMask>
  56059. <fields>
  56060. <field>
  56061. <name>UID</name>
  56062. <description>Unique Identification</description>
  56063. <bitOffset>0</bitOffset>
  56064. <bitWidth>32</bitWidth>
  56065. <access>read-only</access>
  56066. </field>
  56067. </fields>
  56068. </register>
  56069. <register>
  56070. <name>UIDML</name>
  56071. <description>Unique Identification Register Mid Low</description>
  56072. <addressOffset>0x105C</addressOffset>
  56073. <size>32</size>
  56074. <access>read-only</access>
  56075. <resetValue>0</resetValue>
  56076. <resetMask>0xFFFFFFFF</resetMask>
  56077. <fields>
  56078. <field>
  56079. <name>UID</name>
  56080. <description>Unique Identification</description>
  56081. <bitOffset>0</bitOffset>
  56082. <bitWidth>32</bitWidth>
  56083. <access>read-only</access>
  56084. </field>
  56085. </fields>
  56086. </register>
  56087. <register>
  56088. <name>UIDL</name>
  56089. <description>Unique Identification Register Low</description>
  56090. <addressOffset>0x1060</addressOffset>
  56091. <size>32</size>
  56092. <access>read-only</access>
  56093. <resetValue>0</resetValue>
  56094. <resetMask>0xFFFFFFFF</resetMask>
  56095. <fields>
  56096. <field>
  56097. <name>UID</name>
  56098. <description>Unique Identification</description>
  56099. <bitOffset>0</bitOffset>
  56100. <bitWidth>32</bitWidth>
  56101. <access>read-only</access>
  56102. </field>
  56103. </fields>
  56104. </register>
  56105. </registers>
  56106. </peripheral>
  56107. <peripheral>
  56108. <name>PORTA</name>
  56109. <description>Pin Control and Interrupts</description>
  56110. <groupName>PORT</groupName>
  56111. <prependToName>PORTA_</prependToName>
  56112. <baseAddress>0x40049000</baseAddress>
  56113. <addressBlock>
  56114. <offset>0</offset>
  56115. <size>0xA4</size>
  56116. <usage>registers</usage>
  56117. </addressBlock>
  56118. <interrupt>
  56119. <name>PORTA</name>
  56120. <value>59</value>
  56121. </interrupt>
  56122. <registers>
  56123. <register>
  56124. <name>PCR0</name>
  56125. <description>Pin Control Register n</description>
  56126. <addressOffset>0</addressOffset>
  56127. <size>32</size>
  56128. <access>read-write</access>
  56129. <resetValue>0x742</resetValue>
  56130. <resetMask>0xFFFFFFFF</resetMask>
  56131. <fields>
  56132. <field>
  56133. <name>PS</name>
  56134. <description>Pull Select</description>
  56135. <bitOffset>0</bitOffset>
  56136. <bitWidth>1</bitWidth>
  56137. <access>read-write</access>
  56138. <enumeratedValues>
  56139. <enumeratedValue>
  56140. <name>0</name>
  56141. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  56142. <value>#0</value>
  56143. </enumeratedValue>
  56144. <enumeratedValue>
  56145. <name>1</name>
  56146. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  56147. <value>#1</value>
  56148. </enumeratedValue>
  56149. </enumeratedValues>
  56150. </field>
  56151. <field>
  56152. <name>PE</name>
  56153. <description>Pull Enable</description>
  56154. <bitOffset>1</bitOffset>
  56155. <bitWidth>1</bitWidth>
  56156. <access>read-write</access>
  56157. <enumeratedValues>
  56158. <enumeratedValue>
  56159. <name>0</name>
  56160. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  56161. <value>#0</value>
  56162. </enumeratedValue>
  56163. <enumeratedValue>
  56164. <name>1</name>
  56165. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  56166. <value>#1</value>
  56167. </enumeratedValue>
  56168. </enumeratedValues>
  56169. </field>
  56170. <field>
  56171. <name>SRE</name>
  56172. <description>Slew Rate Enable</description>
  56173. <bitOffset>2</bitOffset>
  56174. <bitWidth>1</bitWidth>
  56175. <access>read-write</access>
  56176. <enumeratedValues>
  56177. <enumeratedValue>
  56178. <name>0</name>
  56179. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  56180. <value>#0</value>
  56181. </enumeratedValue>
  56182. <enumeratedValue>
  56183. <name>1</name>
  56184. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  56185. <value>#1</value>
  56186. </enumeratedValue>
  56187. </enumeratedValues>
  56188. </field>
  56189. <field>
  56190. <name>PFE</name>
  56191. <description>Passive Filter Enable</description>
  56192. <bitOffset>4</bitOffset>
  56193. <bitWidth>1</bitWidth>
  56194. <access>read-write</access>
  56195. <enumeratedValues>
  56196. <enumeratedValue>
  56197. <name>0</name>
  56198. <description>Passive input filter is disabled on the corresponding pin.</description>
  56199. <value>#0</value>
  56200. </enumeratedValue>
  56201. <enumeratedValue>
  56202. <name>1</name>
  56203. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  56204. <value>#1</value>
  56205. </enumeratedValue>
  56206. </enumeratedValues>
  56207. </field>
  56208. <field>
  56209. <name>ODE</name>
  56210. <description>Open Drain Enable</description>
  56211. <bitOffset>5</bitOffset>
  56212. <bitWidth>1</bitWidth>
  56213. <access>read-write</access>
  56214. <enumeratedValues>
  56215. <enumeratedValue>
  56216. <name>0</name>
  56217. <description>Open drain output is disabled on the corresponding pin.</description>
  56218. <value>#0</value>
  56219. </enumeratedValue>
  56220. <enumeratedValue>
  56221. <name>1</name>
  56222. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  56223. <value>#1</value>
  56224. </enumeratedValue>
  56225. </enumeratedValues>
  56226. </field>
  56227. <field>
  56228. <name>DSE</name>
  56229. <description>Drive Strength Enable</description>
  56230. <bitOffset>6</bitOffset>
  56231. <bitWidth>1</bitWidth>
  56232. <access>read-write</access>
  56233. <enumeratedValues>
  56234. <enumeratedValue>
  56235. <name>0</name>
  56236. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  56237. <value>#0</value>
  56238. </enumeratedValue>
  56239. <enumeratedValue>
  56240. <name>1</name>
  56241. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  56242. <value>#1</value>
  56243. </enumeratedValue>
  56244. </enumeratedValues>
  56245. </field>
  56246. <field>
  56247. <name>MUX</name>
  56248. <description>Pin Mux Control</description>
  56249. <bitOffset>8</bitOffset>
  56250. <bitWidth>3</bitWidth>
  56251. <access>read-write</access>
  56252. <enumeratedValues>
  56253. <enumeratedValue>
  56254. <name>000</name>
  56255. <description>Pin disabled (analog).</description>
  56256. <value>#000</value>
  56257. </enumeratedValue>
  56258. <enumeratedValue>
  56259. <name>001</name>
  56260. <description>Alternative 1 (GPIO).</description>
  56261. <value>#001</value>
  56262. </enumeratedValue>
  56263. <enumeratedValue>
  56264. <name>010</name>
  56265. <description>Alternative 2 (chip-specific).</description>
  56266. <value>#010</value>
  56267. </enumeratedValue>
  56268. <enumeratedValue>
  56269. <name>011</name>
  56270. <description>Alternative 3 (chip-specific).</description>
  56271. <value>#011</value>
  56272. </enumeratedValue>
  56273. <enumeratedValue>
  56274. <name>100</name>
  56275. <description>Alternative 4 (chip-specific).</description>
  56276. <value>#100</value>
  56277. </enumeratedValue>
  56278. <enumeratedValue>
  56279. <name>101</name>
  56280. <description>Alternative 5 (chip-specific).</description>
  56281. <value>#101</value>
  56282. </enumeratedValue>
  56283. <enumeratedValue>
  56284. <name>110</name>
  56285. <description>Alternative 6 (chip-specific).</description>
  56286. <value>#110</value>
  56287. </enumeratedValue>
  56288. <enumeratedValue>
  56289. <name>111</name>
  56290. <description>Alternative 7 (chip-specific).</description>
  56291. <value>#111</value>
  56292. </enumeratedValue>
  56293. </enumeratedValues>
  56294. </field>
  56295. <field>
  56296. <name>LK</name>
  56297. <description>Lock Register</description>
  56298. <bitOffset>15</bitOffset>
  56299. <bitWidth>1</bitWidth>
  56300. <access>read-write</access>
  56301. <enumeratedValues>
  56302. <enumeratedValue>
  56303. <name>0</name>
  56304. <description>Pin Control Register fields [15:0] are not locked.</description>
  56305. <value>#0</value>
  56306. </enumeratedValue>
  56307. <enumeratedValue>
  56308. <name>1</name>
  56309. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  56310. <value>#1</value>
  56311. </enumeratedValue>
  56312. </enumeratedValues>
  56313. </field>
  56314. <field>
  56315. <name>IRQC</name>
  56316. <description>Interrupt Configuration</description>
  56317. <bitOffset>16</bitOffset>
  56318. <bitWidth>4</bitWidth>
  56319. <access>read-write</access>
  56320. <enumeratedValues>
  56321. <enumeratedValue>
  56322. <name>0000</name>
  56323. <description>Interrupt/DMA request disabled.</description>
  56324. <value>#0000</value>
  56325. </enumeratedValue>
  56326. <enumeratedValue>
  56327. <name>0001</name>
  56328. <description>DMA request on rising edge.</description>
  56329. <value>#0001</value>
  56330. </enumeratedValue>
  56331. <enumeratedValue>
  56332. <name>0010</name>
  56333. <description>DMA request on falling edge.</description>
  56334. <value>#0010</value>
  56335. </enumeratedValue>
  56336. <enumeratedValue>
  56337. <name>0011</name>
  56338. <description>DMA request on either edge.</description>
  56339. <value>#0011</value>
  56340. </enumeratedValue>
  56341. <enumeratedValue>
  56342. <name>1000</name>
  56343. <description>Interrupt when logic 0.</description>
  56344. <value>#1000</value>
  56345. </enumeratedValue>
  56346. <enumeratedValue>
  56347. <name>1001</name>
  56348. <description>Interrupt on rising-edge.</description>
  56349. <value>#1001</value>
  56350. </enumeratedValue>
  56351. <enumeratedValue>
  56352. <name>1010</name>
  56353. <description>Interrupt on falling-edge.</description>
  56354. <value>#1010</value>
  56355. </enumeratedValue>
  56356. <enumeratedValue>
  56357. <name>1011</name>
  56358. <description>Interrupt on either edge.</description>
  56359. <value>#1011</value>
  56360. </enumeratedValue>
  56361. <enumeratedValue>
  56362. <name>1100</name>
  56363. <description>Interrupt when logic 1.</description>
  56364. <value>#1100</value>
  56365. </enumeratedValue>
  56366. </enumeratedValues>
  56367. </field>
  56368. <field>
  56369. <name>ISF</name>
  56370. <description>Interrupt Status Flag</description>
  56371. <bitOffset>24</bitOffset>
  56372. <bitWidth>1</bitWidth>
  56373. <access>read-write</access>
  56374. <enumeratedValues>
  56375. <enumeratedValue>
  56376. <name>0</name>
  56377. <description>Configured interrupt is not detected.</description>
  56378. <value>#0</value>
  56379. </enumeratedValue>
  56380. <enumeratedValue>
  56381. <name>1</name>
  56382. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  56383. <value>#1</value>
  56384. </enumeratedValue>
  56385. </enumeratedValues>
  56386. </field>
  56387. </fields>
  56388. </register>
  56389. <register>
  56390. <name>PCR1</name>
  56391. <description>Pin Control Register n</description>
  56392. <addressOffset>0x4</addressOffset>
  56393. <size>32</size>
  56394. <access>read-write</access>
  56395. <resetValue>0x743</resetValue>
  56396. <resetMask>0xFFFFFFFF</resetMask>
  56397. <fields>
  56398. <field>
  56399. <name>PS</name>
  56400. <description>Pull Select</description>
  56401. <bitOffset>0</bitOffset>
  56402. <bitWidth>1</bitWidth>
  56403. <access>read-write</access>
  56404. <enumeratedValues>
  56405. <enumeratedValue>
  56406. <name>0</name>
  56407. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  56408. <value>#0</value>
  56409. </enumeratedValue>
  56410. <enumeratedValue>
  56411. <name>1</name>
  56412. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  56413. <value>#1</value>
  56414. </enumeratedValue>
  56415. </enumeratedValues>
  56416. </field>
  56417. <field>
  56418. <name>PE</name>
  56419. <description>Pull Enable</description>
  56420. <bitOffset>1</bitOffset>
  56421. <bitWidth>1</bitWidth>
  56422. <access>read-write</access>
  56423. <enumeratedValues>
  56424. <enumeratedValue>
  56425. <name>0</name>
  56426. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  56427. <value>#0</value>
  56428. </enumeratedValue>
  56429. <enumeratedValue>
  56430. <name>1</name>
  56431. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  56432. <value>#1</value>
  56433. </enumeratedValue>
  56434. </enumeratedValues>
  56435. </field>
  56436. <field>
  56437. <name>SRE</name>
  56438. <description>Slew Rate Enable</description>
  56439. <bitOffset>2</bitOffset>
  56440. <bitWidth>1</bitWidth>
  56441. <access>read-write</access>
  56442. <enumeratedValues>
  56443. <enumeratedValue>
  56444. <name>0</name>
  56445. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  56446. <value>#0</value>
  56447. </enumeratedValue>
  56448. <enumeratedValue>
  56449. <name>1</name>
  56450. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  56451. <value>#1</value>
  56452. </enumeratedValue>
  56453. </enumeratedValues>
  56454. </field>
  56455. <field>
  56456. <name>PFE</name>
  56457. <description>Passive Filter Enable</description>
  56458. <bitOffset>4</bitOffset>
  56459. <bitWidth>1</bitWidth>
  56460. <access>read-write</access>
  56461. <enumeratedValues>
  56462. <enumeratedValue>
  56463. <name>0</name>
  56464. <description>Passive input filter is disabled on the corresponding pin.</description>
  56465. <value>#0</value>
  56466. </enumeratedValue>
  56467. <enumeratedValue>
  56468. <name>1</name>
  56469. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  56470. <value>#1</value>
  56471. </enumeratedValue>
  56472. </enumeratedValues>
  56473. </field>
  56474. <field>
  56475. <name>ODE</name>
  56476. <description>Open Drain Enable</description>
  56477. <bitOffset>5</bitOffset>
  56478. <bitWidth>1</bitWidth>
  56479. <access>read-write</access>
  56480. <enumeratedValues>
  56481. <enumeratedValue>
  56482. <name>0</name>
  56483. <description>Open drain output is disabled on the corresponding pin.</description>
  56484. <value>#0</value>
  56485. </enumeratedValue>
  56486. <enumeratedValue>
  56487. <name>1</name>
  56488. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  56489. <value>#1</value>
  56490. </enumeratedValue>
  56491. </enumeratedValues>
  56492. </field>
  56493. <field>
  56494. <name>DSE</name>
  56495. <description>Drive Strength Enable</description>
  56496. <bitOffset>6</bitOffset>
  56497. <bitWidth>1</bitWidth>
  56498. <access>read-write</access>
  56499. <enumeratedValues>
  56500. <enumeratedValue>
  56501. <name>0</name>
  56502. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  56503. <value>#0</value>
  56504. </enumeratedValue>
  56505. <enumeratedValue>
  56506. <name>1</name>
  56507. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  56508. <value>#1</value>
  56509. </enumeratedValue>
  56510. </enumeratedValues>
  56511. </field>
  56512. <field>
  56513. <name>MUX</name>
  56514. <description>Pin Mux Control</description>
  56515. <bitOffset>8</bitOffset>
  56516. <bitWidth>3</bitWidth>
  56517. <access>read-write</access>
  56518. <enumeratedValues>
  56519. <enumeratedValue>
  56520. <name>000</name>
  56521. <description>Pin disabled (analog).</description>
  56522. <value>#000</value>
  56523. </enumeratedValue>
  56524. <enumeratedValue>
  56525. <name>001</name>
  56526. <description>Alternative 1 (GPIO).</description>
  56527. <value>#001</value>
  56528. </enumeratedValue>
  56529. <enumeratedValue>
  56530. <name>010</name>
  56531. <description>Alternative 2 (chip-specific).</description>
  56532. <value>#010</value>
  56533. </enumeratedValue>
  56534. <enumeratedValue>
  56535. <name>011</name>
  56536. <description>Alternative 3 (chip-specific).</description>
  56537. <value>#011</value>
  56538. </enumeratedValue>
  56539. <enumeratedValue>
  56540. <name>100</name>
  56541. <description>Alternative 4 (chip-specific).</description>
  56542. <value>#100</value>
  56543. </enumeratedValue>
  56544. <enumeratedValue>
  56545. <name>101</name>
  56546. <description>Alternative 5 (chip-specific).</description>
  56547. <value>#101</value>
  56548. </enumeratedValue>
  56549. <enumeratedValue>
  56550. <name>110</name>
  56551. <description>Alternative 6 (chip-specific).</description>
  56552. <value>#110</value>
  56553. </enumeratedValue>
  56554. <enumeratedValue>
  56555. <name>111</name>
  56556. <description>Alternative 7 (chip-specific).</description>
  56557. <value>#111</value>
  56558. </enumeratedValue>
  56559. </enumeratedValues>
  56560. </field>
  56561. <field>
  56562. <name>LK</name>
  56563. <description>Lock Register</description>
  56564. <bitOffset>15</bitOffset>
  56565. <bitWidth>1</bitWidth>
  56566. <access>read-write</access>
  56567. <enumeratedValues>
  56568. <enumeratedValue>
  56569. <name>0</name>
  56570. <description>Pin Control Register fields [15:0] are not locked.</description>
  56571. <value>#0</value>
  56572. </enumeratedValue>
  56573. <enumeratedValue>
  56574. <name>1</name>
  56575. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  56576. <value>#1</value>
  56577. </enumeratedValue>
  56578. </enumeratedValues>
  56579. </field>
  56580. <field>
  56581. <name>IRQC</name>
  56582. <description>Interrupt Configuration</description>
  56583. <bitOffset>16</bitOffset>
  56584. <bitWidth>4</bitWidth>
  56585. <access>read-write</access>
  56586. <enumeratedValues>
  56587. <enumeratedValue>
  56588. <name>0000</name>
  56589. <description>Interrupt/DMA request disabled.</description>
  56590. <value>#0000</value>
  56591. </enumeratedValue>
  56592. <enumeratedValue>
  56593. <name>0001</name>
  56594. <description>DMA request on rising edge.</description>
  56595. <value>#0001</value>
  56596. </enumeratedValue>
  56597. <enumeratedValue>
  56598. <name>0010</name>
  56599. <description>DMA request on falling edge.</description>
  56600. <value>#0010</value>
  56601. </enumeratedValue>
  56602. <enumeratedValue>
  56603. <name>0011</name>
  56604. <description>DMA request on either edge.</description>
  56605. <value>#0011</value>
  56606. </enumeratedValue>
  56607. <enumeratedValue>
  56608. <name>1000</name>
  56609. <description>Interrupt when logic 0.</description>
  56610. <value>#1000</value>
  56611. </enumeratedValue>
  56612. <enumeratedValue>
  56613. <name>1001</name>
  56614. <description>Interrupt on rising-edge.</description>
  56615. <value>#1001</value>
  56616. </enumeratedValue>
  56617. <enumeratedValue>
  56618. <name>1010</name>
  56619. <description>Interrupt on falling-edge.</description>
  56620. <value>#1010</value>
  56621. </enumeratedValue>
  56622. <enumeratedValue>
  56623. <name>1011</name>
  56624. <description>Interrupt on either edge.</description>
  56625. <value>#1011</value>
  56626. </enumeratedValue>
  56627. <enumeratedValue>
  56628. <name>1100</name>
  56629. <description>Interrupt when logic 1.</description>
  56630. <value>#1100</value>
  56631. </enumeratedValue>
  56632. </enumeratedValues>
  56633. </field>
  56634. <field>
  56635. <name>ISF</name>
  56636. <description>Interrupt Status Flag</description>
  56637. <bitOffset>24</bitOffset>
  56638. <bitWidth>1</bitWidth>
  56639. <access>read-write</access>
  56640. <enumeratedValues>
  56641. <enumeratedValue>
  56642. <name>0</name>
  56643. <description>Configured interrupt is not detected.</description>
  56644. <value>#0</value>
  56645. </enumeratedValue>
  56646. <enumeratedValue>
  56647. <name>1</name>
  56648. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  56649. <value>#1</value>
  56650. </enumeratedValue>
  56651. </enumeratedValues>
  56652. </field>
  56653. </fields>
  56654. </register>
  56655. <register>
  56656. <name>PCR2</name>
  56657. <description>Pin Control Register n</description>
  56658. <addressOffset>0x8</addressOffset>
  56659. <size>32</size>
  56660. <access>read-write</access>
  56661. <resetValue>0x743</resetValue>
  56662. <resetMask>0xFFFFFFFF</resetMask>
  56663. <fields>
  56664. <field>
  56665. <name>PS</name>
  56666. <description>Pull Select</description>
  56667. <bitOffset>0</bitOffset>
  56668. <bitWidth>1</bitWidth>
  56669. <access>read-write</access>
  56670. <enumeratedValues>
  56671. <enumeratedValue>
  56672. <name>0</name>
  56673. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  56674. <value>#0</value>
  56675. </enumeratedValue>
  56676. <enumeratedValue>
  56677. <name>1</name>
  56678. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  56679. <value>#1</value>
  56680. </enumeratedValue>
  56681. </enumeratedValues>
  56682. </field>
  56683. <field>
  56684. <name>PE</name>
  56685. <description>Pull Enable</description>
  56686. <bitOffset>1</bitOffset>
  56687. <bitWidth>1</bitWidth>
  56688. <access>read-write</access>
  56689. <enumeratedValues>
  56690. <enumeratedValue>
  56691. <name>0</name>
  56692. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  56693. <value>#0</value>
  56694. </enumeratedValue>
  56695. <enumeratedValue>
  56696. <name>1</name>
  56697. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  56698. <value>#1</value>
  56699. </enumeratedValue>
  56700. </enumeratedValues>
  56701. </field>
  56702. <field>
  56703. <name>SRE</name>
  56704. <description>Slew Rate Enable</description>
  56705. <bitOffset>2</bitOffset>
  56706. <bitWidth>1</bitWidth>
  56707. <access>read-write</access>
  56708. <enumeratedValues>
  56709. <enumeratedValue>
  56710. <name>0</name>
  56711. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  56712. <value>#0</value>
  56713. </enumeratedValue>
  56714. <enumeratedValue>
  56715. <name>1</name>
  56716. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  56717. <value>#1</value>
  56718. </enumeratedValue>
  56719. </enumeratedValues>
  56720. </field>
  56721. <field>
  56722. <name>PFE</name>
  56723. <description>Passive Filter Enable</description>
  56724. <bitOffset>4</bitOffset>
  56725. <bitWidth>1</bitWidth>
  56726. <access>read-write</access>
  56727. <enumeratedValues>
  56728. <enumeratedValue>
  56729. <name>0</name>
  56730. <description>Passive input filter is disabled on the corresponding pin.</description>
  56731. <value>#0</value>
  56732. </enumeratedValue>
  56733. <enumeratedValue>
  56734. <name>1</name>
  56735. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  56736. <value>#1</value>
  56737. </enumeratedValue>
  56738. </enumeratedValues>
  56739. </field>
  56740. <field>
  56741. <name>ODE</name>
  56742. <description>Open Drain Enable</description>
  56743. <bitOffset>5</bitOffset>
  56744. <bitWidth>1</bitWidth>
  56745. <access>read-write</access>
  56746. <enumeratedValues>
  56747. <enumeratedValue>
  56748. <name>0</name>
  56749. <description>Open drain output is disabled on the corresponding pin.</description>
  56750. <value>#0</value>
  56751. </enumeratedValue>
  56752. <enumeratedValue>
  56753. <name>1</name>
  56754. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  56755. <value>#1</value>
  56756. </enumeratedValue>
  56757. </enumeratedValues>
  56758. </field>
  56759. <field>
  56760. <name>DSE</name>
  56761. <description>Drive Strength Enable</description>
  56762. <bitOffset>6</bitOffset>
  56763. <bitWidth>1</bitWidth>
  56764. <access>read-write</access>
  56765. <enumeratedValues>
  56766. <enumeratedValue>
  56767. <name>0</name>
  56768. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  56769. <value>#0</value>
  56770. </enumeratedValue>
  56771. <enumeratedValue>
  56772. <name>1</name>
  56773. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  56774. <value>#1</value>
  56775. </enumeratedValue>
  56776. </enumeratedValues>
  56777. </field>
  56778. <field>
  56779. <name>MUX</name>
  56780. <description>Pin Mux Control</description>
  56781. <bitOffset>8</bitOffset>
  56782. <bitWidth>3</bitWidth>
  56783. <access>read-write</access>
  56784. <enumeratedValues>
  56785. <enumeratedValue>
  56786. <name>000</name>
  56787. <description>Pin disabled (analog).</description>
  56788. <value>#000</value>
  56789. </enumeratedValue>
  56790. <enumeratedValue>
  56791. <name>001</name>
  56792. <description>Alternative 1 (GPIO).</description>
  56793. <value>#001</value>
  56794. </enumeratedValue>
  56795. <enumeratedValue>
  56796. <name>010</name>
  56797. <description>Alternative 2 (chip-specific).</description>
  56798. <value>#010</value>
  56799. </enumeratedValue>
  56800. <enumeratedValue>
  56801. <name>011</name>
  56802. <description>Alternative 3 (chip-specific).</description>
  56803. <value>#011</value>
  56804. </enumeratedValue>
  56805. <enumeratedValue>
  56806. <name>100</name>
  56807. <description>Alternative 4 (chip-specific).</description>
  56808. <value>#100</value>
  56809. </enumeratedValue>
  56810. <enumeratedValue>
  56811. <name>101</name>
  56812. <description>Alternative 5 (chip-specific).</description>
  56813. <value>#101</value>
  56814. </enumeratedValue>
  56815. <enumeratedValue>
  56816. <name>110</name>
  56817. <description>Alternative 6 (chip-specific).</description>
  56818. <value>#110</value>
  56819. </enumeratedValue>
  56820. <enumeratedValue>
  56821. <name>111</name>
  56822. <description>Alternative 7 (chip-specific).</description>
  56823. <value>#111</value>
  56824. </enumeratedValue>
  56825. </enumeratedValues>
  56826. </field>
  56827. <field>
  56828. <name>LK</name>
  56829. <description>Lock Register</description>
  56830. <bitOffset>15</bitOffset>
  56831. <bitWidth>1</bitWidth>
  56832. <access>read-write</access>
  56833. <enumeratedValues>
  56834. <enumeratedValue>
  56835. <name>0</name>
  56836. <description>Pin Control Register fields [15:0] are not locked.</description>
  56837. <value>#0</value>
  56838. </enumeratedValue>
  56839. <enumeratedValue>
  56840. <name>1</name>
  56841. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  56842. <value>#1</value>
  56843. </enumeratedValue>
  56844. </enumeratedValues>
  56845. </field>
  56846. <field>
  56847. <name>IRQC</name>
  56848. <description>Interrupt Configuration</description>
  56849. <bitOffset>16</bitOffset>
  56850. <bitWidth>4</bitWidth>
  56851. <access>read-write</access>
  56852. <enumeratedValues>
  56853. <enumeratedValue>
  56854. <name>0000</name>
  56855. <description>Interrupt/DMA request disabled.</description>
  56856. <value>#0000</value>
  56857. </enumeratedValue>
  56858. <enumeratedValue>
  56859. <name>0001</name>
  56860. <description>DMA request on rising edge.</description>
  56861. <value>#0001</value>
  56862. </enumeratedValue>
  56863. <enumeratedValue>
  56864. <name>0010</name>
  56865. <description>DMA request on falling edge.</description>
  56866. <value>#0010</value>
  56867. </enumeratedValue>
  56868. <enumeratedValue>
  56869. <name>0011</name>
  56870. <description>DMA request on either edge.</description>
  56871. <value>#0011</value>
  56872. </enumeratedValue>
  56873. <enumeratedValue>
  56874. <name>1000</name>
  56875. <description>Interrupt when logic 0.</description>
  56876. <value>#1000</value>
  56877. </enumeratedValue>
  56878. <enumeratedValue>
  56879. <name>1001</name>
  56880. <description>Interrupt on rising-edge.</description>
  56881. <value>#1001</value>
  56882. </enumeratedValue>
  56883. <enumeratedValue>
  56884. <name>1010</name>
  56885. <description>Interrupt on falling-edge.</description>
  56886. <value>#1010</value>
  56887. </enumeratedValue>
  56888. <enumeratedValue>
  56889. <name>1011</name>
  56890. <description>Interrupt on either edge.</description>
  56891. <value>#1011</value>
  56892. </enumeratedValue>
  56893. <enumeratedValue>
  56894. <name>1100</name>
  56895. <description>Interrupt when logic 1.</description>
  56896. <value>#1100</value>
  56897. </enumeratedValue>
  56898. </enumeratedValues>
  56899. </field>
  56900. <field>
  56901. <name>ISF</name>
  56902. <description>Interrupt Status Flag</description>
  56903. <bitOffset>24</bitOffset>
  56904. <bitWidth>1</bitWidth>
  56905. <access>read-write</access>
  56906. <enumeratedValues>
  56907. <enumeratedValue>
  56908. <name>0</name>
  56909. <description>Configured interrupt is not detected.</description>
  56910. <value>#0</value>
  56911. </enumeratedValue>
  56912. <enumeratedValue>
  56913. <name>1</name>
  56914. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  56915. <value>#1</value>
  56916. </enumeratedValue>
  56917. </enumeratedValues>
  56918. </field>
  56919. </fields>
  56920. </register>
  56921. <register>
  56922. <name>PCR3</name>
  56923. <description>Pin Control Register n</description>
  56924. <addressOffset>0xC</addressOffset>
  56925. <size>32</size>
  56926. <access>read-write</access>
  56927. <resetValue>0x743</resetValue>
  56928. <resetMask>0xFFFFFFFF</resetMask>
  56929. <fields>
  56930. <field>
  56931. <name>PS</name>
  56932. <description>Pull Select</description>
  56933. <bitOffset>0</bitOffset>
  56934. <bitWidth>1</bitWidth>
  56935. <access>read-write</access>
  56936. <enumeratedValues>
  56937. <enumeratedValue>
  56938. <name>0</name>
  56939. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  56940. <value>#0</value>
  56941. </enumeratedValue>
  56942. <enumeratedValue>
  56943. <name>1</name>
  56944. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  56945. <value>#1</value>
  56946. </enumeratedValue>
  56947. </enumeratedValues>
  56948. </field>
  56949. <field>
  56950. <name>PE</name>
  56951. <description>Pull Enable</description>
  56952. <bitOffset>1</bitOffset>
  56953. <bitWidth>1</bitWidth>
  56954. <access>read-write</access>
  56955. <enumeratedValues>
  56956. <enumeratedValue>
  56957. <name>0</name>
  56958. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  56959. <value>#0</value>
  56960. </enumeratedValue>
  56961. <enumeratedValue>
  56962. <name>1</name>
  56963. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  56964. <value>#1</value>
  56965. </enumeratedValue>
  56966. </enumeratedValues>
  56967. </field>
  56968. <field>
  56969. <name>SRE</name>
  56970. <description>Slew Rate Enable</description>
  56971. <bitOffset>2</bitOffset>
  56972. <bitWidth>1</bitWidth>
  56973. <access>read-write</access>
  56974. <enumeratedValues>
  56975. <enumeratedValue>
  56976. <name>0</name>
  56977. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  56978. <value>#0</value>
  56979. </enumeratedValue>
  56980. <enumeratedValue>
  56981. <name>1</name>
  56982. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  56983. <value>#1</value>
  56984. </enumeratedValue>
  56985. </enumeratedValues>
  56986. </field>
  56987. <field>
  56988. <name>PFE</name>
  56989. <description>Passive Filter Enable</description>
  56990. <bitOffset>4</bitOffset>
  56991. <bitWidth>1</bitWidth>
  56992. <access>read-write</access>
  56993. <enumeratedValues>
  56994. <enumeratedValue>
  56995. <name>0</name>
  56996. <description>Passive input filter is disabled on the corresponding pin.</description>
  56997. <value>#0</value>
  56998. </enumeratedValue>
  56999. <enumeratedValue>
  57000. <name>1</name>
  57001. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  57002. <value>#1</value>
  57003. </enumeratedValue>
  57004. </enumeratedValues>
  57005. </field>
  57006. <field>
  57007. <name>ODE</name>
  57008. <description>Open Drain Enable</description>
  57009. <bitOffset>5</bitOffset>
  57010. <bitWidth>1</bitWidth>
  57011. <access>read-write</access>
  57012. <enumeratedValues>
  57013. <enumeratedValue>
  57014. <name>0</name>
  57015. <description>Open drain output is disabled on the corresponding pin.</description>
  57016. <value>#0</value>
  57017. </enumeratedValue>
  57018. <enumeratedValue>
  57019. <name>1</name>
  57020. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  57021. <value>#1</value>
  57022. </enumeratedValue>
  57023. </enumeratedValues>
  57024. </field>
  57025. <field>
  57026. <name>DSE</name>
  57027. <description>Drive Strength Enable</description>
  57028. <bitOffset>6</bitOffset>
  57029. <bitWidth>1</bitWidth>
  57030. <access>read-write</access>
  57031. <enumeratedValues>
  57032. <enumeratedValue>
  57033. <name>0</name>
  57034. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  57035. <value>#0</value>
  57036. </enumeratedValue>
  57037. <enumeratedValue>
  57038. <name>1</name>
  57039. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  57040. <value>#1</value>
  57041. </enumeratedValue>
  57042. </enumeratedValues>
  57043. </field>
  57044. <field>
  57045. <name>MUX</name>
  57046. <description>Pin Mux Control</description>
  57047. <bitOffset>8</bitOffset>
  57048. <bitWidth>3</bitWidth>
  57049. <access>read-write</access>
  57050. <enumeratedValues>
  57051. <enumeratedValue>
  57052. <name>000</name>
  57053. <description>Pin disabled (analog).</description>
  57054. <value>#000</value>
  57055. </enumeratedValue>
  57056. <enumeratedValue>
  57057. <name>001</name>
  57058. <description>Alternative 1 (GPIO).</description>
  57059. <value>#001</value>
  57060. </enumeratedValue>
  57061. <enumeratedValue>
  57062. <name>010</name>
  57063. <description>Alternative 2 (chip-specific).</description>
  57064. <value>#010</value>
  57065. </enumeratedValue>
  57066. <enumeratedValue>
  57067. <name>011</name>
  57068. <description>Alternative 3 (chip-specific).</description>
  57069. <value>#011</value>
  57070. </enumeratedValue>
  57071. <enumeratedValue>
  57072. <name>100</name>
  57073. <description>Alternative 4 (chip-specific).</description>
  57074. <value>#100</value>
  57075. </enumeratedValue>
  57076. <enumeratedValue>
  57077. <name>101</name>
  57078. <description>Alternative 5 (chip-specific).</description>
  57079. <value>#101</value>
  57080. </enumeratedValue>
  57081. <enumeratedValue>
  57082. <name>110</name>
  57083. <description>Alternative 6 (chip-specific).</description>
  57084. <value>#110</value>
  57085. </enumeratedValue>
  57086. <enumeratedValue>
  57087. <name>111</name>
  57088. <description>Alternative 7 (chip-specific).</description>
  57089. <value>#111</value>
  57090. </enumeratedValue>
  57091. </enumeratedValues>
  57092. </field>
  57093. <field>
  57094. <name>LK</name>
  57095. <description>Lock Register</description>
  57096. <bitOffset>15</bitOffset>
  57097. <bitWidth>1</bitWidth>
  57098. <access>read-write</access>
  57099. <enumeratedValues>
  57100. <enumeratedValue>
  57101. <name>0</name>
  57102. <description>Pin Control Register fields [15:0] are not locked.</description>
  57103. <value>#0</value>
  57104. </enumeratedValue>
  57105. <enumeratedValue>
  57106. <name>1</name>
  57107. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  57108. <value>#1</value>
  57109. </enumeratedValue>
  57110. </enumeratedValues>
  57111. </field>
  57112. <field>
  57113. <name>IRQC</name>
  57114. <description>Interrupt Configuration</description>
  57115. <bitOffset>16</bitOffset>
  57116. <bitWidth>4</bitWidth>
  57117. <access>read-write</access>
  57118. <enumeratedValues>
  57119. <enumeratedValue>
  57120. <name>0000</name>
  57121. <description>Interrupt/DMA request disabled.</description>
  57122. <value>#0000</value>
  57123. </enumeratedValue>
  57124. <enumeratedValue>
  57125. <name>0001</name>
  57126. <description>DMA request on rising edge.</description>
  57127. <value>#0001</value>
  57128. </enumeratedValue>
  57129. <enumeratedValue>
  57130. <name>0010</name>
  57131. <description>DMA request on falling edge.</description>
  57132. <value>#0010</value>
  57133. </enumeratedValue>
  57134. <enumeratedValue>
  57135. <name>0011</name>
  57136. <description>DMA request on either edge.</description>
  57137. <value>#0011</value>
  57138. </enumeratedValue>
  57139. <enumeratedValue>
  57140. <name>1000</name>
  57141. <description>Interrupt when logic 0.</description>
  57142. <value>#1000</value>
  57143. </enumeratedValue>
  57144. <enumeratedValue>
  57145. <name>1001</name>
  57146. <description>Interrupt on rising-edge.</description>
  57147. <value>#1001</value>
  57148. </enumeratedValue>
  57149. <enumeratedValue>
  57150. <name>1010</name>
  57151. <description>Interrupt on falling-edge.</description>
  57152. <value>#1010</value>
  57153. </enumeratedValue>
  57154. <enumeratedValue>
  57155. <name>1011</name>
  57156. <description>Interrupt on either edge.</description>
  57157. <value>#1011</value>
  57158. </enumeratedValue>
  57159. <enumeratedValue>
  57160. <name>1100</name>
  57161. <description>Interrupt when logic 1.</description>
  57162. <value>#1100</value>
  57163. </enumeratedValue>
  57164. </enumeratedValues>
  57165. </field>
  57166. <field>
  57167. <name>ISF</name>
  57168. <description>Interrupt Status Flag</description>
  57169. <bitOffset>24</bitOffset>
  57170. <bitWidth>1</bitWidth>
  57171. <access>read-write</access>
  57172. <enumeratedValues>
  57173. <enumeratedValue>
  57174. <name>0</name>
  57175. <description>Configured interrupt is not detected.</description>
  57176. <value>#0</value>
  57177. </enumeratedValue>
  57178. <enumeratedValue>
  57179. <name>1</name>
  57180. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  57181. <value>#1</value>
  57182. </enumeratedValue>
  57183. </enumeratedValues>
  57184. </field>
  57185. </fields>
  57186. </register>
  57187. <register>
  57188. <name>PCR4</name>
  57189. <description>Pin Control Register n</description>
  57190. <addressOffset>0x10</addressOffset>
  57191. <size>32</size>
  57192. <access>read-write</access>
  57193. <resetValue>0x743</resetValue>
  57194. <resetMask>0xFFFFFFFF</resetMask>
  57195. <fields>
  57196. <field>
  57197. <name>PS</name>
  57198. <description>Pull Select</description>
  57199. <bitOffset>0</bitOffset>
  57200. <bitWidth>1</bitWidth>
  57201. <access>read-write</access>
  57202. <enumeratedValues>
  57203. <enumeratedValue>
  57204. <name>0</name>
  57205. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  57206. <value>#0</value>
  57207. </enumeratedValue>
  57208. <enumeratedValue>
  57209. <name>1</name>
  57210. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  57211. <value>#1</value>
  57212. </enumeratedValue>
  57213. </enumeratedValues>
  57214. </field>
  57215. <field>
  57216. <name>PE</name>
  57217. <description>Pull Enable</description>
  57218. <bitOffset>1</bitOffset>
  57219. <bitWidth>1</bitWidth>
  57220. <access>read-write</access>
  57221. <enumeratedValues>
  57222. <enumeratedValue>
  57223. <name>0</name>
  57224. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  57225. <value>#0</value>
  57226. </enumeratedValue>
  57227. <enumeratedValue>
  57228. <name>1</name>
  57229. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  57230. <value>#1</value>
  57231. </enumeratedValue>
  57232. </enumeratedValues>
  57233. </field>
  57234. <field>
  57235. <name>SRE</name>
  57236. <description>Slew Rate Enable</description>
  57237. <bitOffset>2</bitOffset>
  57238. <bitWidth>1</bitWidth>
  57239. <access>read-write</access>
  57240. <enumeratedValues>
  57241. <enumeratedValue>
  57242. <name>0</name>
  57243. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  57244. <value>#0</value>
  57245. </enumeratedValue>
  57246. <enumeratedValue>
  57247. <name>1</name>
  57248. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  57249. <value>#1</value>
  57250. </enumeratedValue>
  57251. </enumeratedValues>
  57252. </field>
  57253. <field>
  57254. <name>PFE</name>
  57255. <description>Passive Filter Enable</description>
  57256. <bitOffset>4</bitOffset>
  57257. <bitWidth>1</bitWidth>
  57258. <access>read-write</access>
  57259. <enumeratedValues>
  57260. <enumeratedValue>
  57261. <name>0</name>
  57262. <description>Passive input filter is disabled on the corresponding pin.</description>
  57263. <value>#0</value>
  57264. </enumeratedValue>
  57265. <enumeratedValue>
  57266. <name>1</name>
  57267. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  57268. <value>#1</value>
  57269. </enumeratedValue>
  57270. </enumeratedValues>
  57271. </field>
  57272. <field>
  57273. <name>ODE</name>
  57274. <description>Open Drain Enable</description>
  57275. <bitOffset>5</bitOffset>
  57276. <bitWidth>1</bitWidth>
  57277. <access>read-write</access>
  57278. <enumeratedValues>
  57279. <enumeratedValue>
  57280. <name>0</name>
  57281. <description>Open drain output is disabled on the corresponding pin.</description>
  57282. <value>#0</value>
  57283. </enumeratedValue>
  57284. <enumeratedValue>
  57285. <name>1</name>
  57286. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  57287. <value>#1</value>
  57288. </enumeratedValue>
  57289. </enumeratedValues>
  57290. </field>
  57291. <field>
  57292. <name>DSE</name>
  57293. <description>Drive Strength Enable</description>
  57294. <bitOffset>6</bitOffset>
  57295. <bitWidth>1</bitWidth>
  57296. <access>read-write</access>
  57297. <enumeratedValues>
  57298. <enumeratedValue>
  57299. <name>0</name>
  57300. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  57301. <value>#0</value>
  57302. </enumeratedValue>
  57303. <enumeratedValue>
  57304. <name>1</name>
  57305. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  57306. <value>#1</value>
  57307. </enumeratedValue>
  57308. </enumeratedValues>
  57309. </field>
  57310. <field>
  57311. <name>MUX</name>
  57312. <description>Pin Mux Control</description>
  57313. <bitOffset>8</bitOffset>
  57314. <bitWidth>3</bitWidth>
  57315. <access>read-write</access>
  57316. <enumeratedValues>
  57317. <enumeratedValue>
  57318. <name>000</name>
  57319. <description>Pin disabled (analog).</description>
  57320. <value>#000</value>
  57321. </enumeratedValue>
  57322. <enumeratedValue>
  57323. <name>001</name>
  57324. <description>Alternative 1 (GPIO).</description>
  57325. <value>#001</value>
  57326. </enumeratedValue>
  57327. <enumeratedValue>
  57328. <name>010</name>
  57329. <description>Alternative 2 (chip-specific).</description>
  57330. <value>#010</value>
  57331. </enumeratedValue>
  57332. <enumeratedValue>
  57333. <name>011</name>
  57334. <description>Alternative 3 (chip-specific).</description>
  57335. <value>#011</value>
  57336. </enumeratedValue>
  57337. <enumeratedValue>
  57338. <name>100</name>
  57339. <description>Alternative 4 (chip-specific).</description>
  57340. <value>#100</value>
  57341. </enumeratedValue>
  57342. <enumeratedValue>
  57343. <name>101</name>
  57344. <description>Alternative 5 (chip-specific).</description>
  57345. <value>#101</value>
  57346. </enumeratedValue>
  57347. <enumeratedValue>
  57348. <name>110</name>
  57349. <description>Alternative 6 (chip-specific).</description>
  57350. <value>#110</value>
  57351. </enumeratedValue>
  57352. <enumeratedValue>
  57353. <name>111</name>
  57354. <description>Alternative 7 (chip-specific).</description>
  57355. <value>#111</value>
  57356. </enumeratedValue>
  57357. </enumeratedValues>
  57358. </field>
  57359. <field>
  57360. <name>LK</name>
  57361. <description>Lock Register</description>
  57362. <bitOffset>15</bitOffset>
  57363. <bitWidth>1</bitWidth>
  57364. <access>read-write</access>
  57365. <enumeratedValues>
  57366. <enumeratedValue>
  57367. <name>0</name>
  57368. <description>Pin Control Register fields [15:0] are not locked.</description>
  57369. <value>#0</value>
  57370. </enumeratedValue>
  57371. <enumeratedValue>
  57372. <name>1</name>
  57373. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  57374. <value>#1</value>
  57375. </enumeratedValue>
  57376. </enumeratedValues>
  57377. </field>
  57378. <field>
  57379. <name>IRQC</name>
  57380. <description>Interrupt Configuration</description>
  57381. <bitOffset>16</bitOffset>
  57382. <bitWidth>4</bitWidth>
  57383. <access>read-write</access>
  57384. <enumeratedValues>
  57385. <enumeratedValue>
  57386. <name>0000</name>
  57387. <description>Interrupt/DMA request disabled.</description>
  57388. <value>#0000</value>
  57389. </enumeratedValue>
  57390. <enumeratedValue>
  57391. <name>0001</name>
  57392. <description>DMA request on rising edge.</description>
  57393. <value>#0001</value>
  57394. </enumeratedValue>
  57395. <enumeratedValue>
  57396. <name>0010</name>
  57397. <description>DMA request on falling edge.</description>
  57398. <value>#0010</value>
  57399. </enumeratedValue>
  57400. <enumeratedValue>
  57401. <name>0011</name>
  57402. <description>DMA request on either edge.</description>
  57403. <value>#0011</value>
  57404. </enumeratedValue>
  57405. <enumeratedValue>
  57406. <name>1000</name>
  57407. <description>Interrupt when logic 0.</description>
  57408. <value>#1000</value>
  57409. </enumeratedValue>
  57410. <enumeratedValue>
  57411. <name>1001</name>
  57412. <description>Interrupt on rising-edge.</description>
  57413. <value>#1001</value>
  57414. </enumeratedValue>
  57415. <enumeratedValue>
  57416. <name>1010</name>
  57417. <description>Interrupt on falling-edge.</description>
  57418. <value>#1010</value>
  57419. </enumeratedValue>
  57420. <enumeratedValue>
  57421. <name>1011</name>
  57422. <description>Interrupt on either edge.</description>
  57423. <value>#1011</value>
  57424. </enumeratedValue>
  57425. <enumeratedValue>
  57426. <name>1100</name>
  57427. <description>Interrupt when logic 1.</description>
  57428. <value>#1100</value>
  57429. </enumeratedValue>
  57430. </enumeratedValues>
  57431. </field>
  57432. <field>
  57433. <name>ISF</name>
  57434. <description>Interrupt Status Flag</description>
  57435. <bitOffset>24</bitOffset>
  57436. <bitWidth>1</bitWidth>
  57437. <access>read-write</access>
  57438. <enumeratedValues>
  57439. <enumeratedValue>
  57440. <name>0</name>
  57441. <description>Configured interrupt is not detected.</description>
  57442. <value>#0</value>
  57443. </enumeratedValue>
  57444. <enumeratedValue>
  57445. <name>1</name>
  57446. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  57447. <value>#1</value>
  57448. </enumeratedValue>
  57449. </enumeratedValues>
  57450. </field>
  57451. </fields>
  57452. </register>
  57453. <register>
  57454. <name>PCR5</name>
  57455. <description>Pin Control Register n</description>
  57456. <addressOffset>0x14</addressOffset>
  57457. <size>32</size>
  57458. <access>read-write</access>
  57459. <resetValue>0x41</resetValue>
  57460. <resetMask>0xFFFFFFFF</resetMask>
  57461. <fields>
  57462. <field>
  57463. <name>PS</name>
  57464. <description>Pull Select</description>
  57465. <bitOffset>0</bitOffset>
  57466. <bitWidth>1</bitWidth>
  57467. <access>read-write</access>
  57468. <enumeratedValues>
  57469. <enumeratedValue>
  57470. <name>0</name>
  57471. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  57472. <value>#0</value>
  57473. </enumeratedValue>
  57474. <enumeratedValue>
  57475. <name>1</name>
  57476. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  57477. <value>#1</value>
  57478. </enumeratedValue>
  57479. </enumeratedValues>
  57480. </field>
  57481. <field>
  57482. <name>PE</name>
  57483. <description>Pull Enable</description>
  57484. <bitOffset>1</bitOffset>
  57485. <bitWidth>1</bitWidth>
  57486. <access>read-write</access>
  57487. <enumeratedValues>
  57488. <enumeratedValue>
  57489. <name>0</name>
  57490. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  57491. <value>#0</value>
  57492. </enumeratedValue>
  57493. <enumeratedValue>
  57494. <name>1</name>
  57495. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  57496. <value>#1</value>
  57497. </enumeratedValue>
  57498. </enumeratedValues>
  57499. </field>
  57500. <field>
  57501. <name>SRE</name>
  57502. <description>Slew Rate Enable</description>
  57503. <bitOffset>2</bitOffset>
  57504. <bitWidth>1</bitWidth>
  57505. <access>read-write</access>
  57506. <enumeratedValues>
  57507. <enumeratedValue>
  57508. <name>0</name>
  57509. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  57510. <value>#0</value>
  57511. </enumeratedValue>
  57512. <enumeratedValue>
  57513. <name>1</name>
  57514. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  57515. <value>#1</value>
  57516. </enumeratedValue>
  57517. </enumeratedValues>
  57518. </field>
  57519. <field>
  57520. <name>PFE</name>
  57521. <description>Passive Filter Enable</description>
  57522. <bitOffset>4</bitOffset>
  57523. <bitWidth>1</bitWidth>
  57524. <access>read-write</access>
  57525. <enumeratedValues>
  57526. <enumeratedValue>
  57527. <name>0</name>
  57528. <description>Passive input filter is disabled on the corresponding pin.</description>
  57529. <value>#0</value>
  57530. </enumeratedValue>
  57531. <enumeratedValue>
  57532. <name>1</name>
  57533. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  57534. <value>#1</value>
  57535. </enumeratedValue>
  57536. </enumeratedValues>
  57537. </field>
  57538. <field>
  57539. <name>ODE</name>
  57540. <description>Open Drain Enable</description>
  57541. <bitOffset>5</bitOffset>
  57542. <bitWidth>1</bitWidth>
  57543. <access>read-write</access>
  57544. <enumeratedValues>
  57545. <enumeratedValue>
  57546. <name>0</name>
  57547. <description>Open drain output is disabled on the corresponding pin.</description>
  57548. <value>#0</value>
  57549. </enumeratedValue>
  57550. <enumeratedValue>
  57551. <name>1</name>
  57552. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  57553. <value>#1</value>
  57554. </enumeratedValue>
  57555. </enumeratedValues>
  57556. </field>
  57557. <field>
  57558. <name>DSE</name>
  57559. <description>Drive Strength Enable</description>
  57560. <bitOffset>6</bitOffset>
  57561. <bitWidth>1</bitWidth>
  57562. <access>read-write</access>
  57563. <enumeratedValues>
  57564. <enumeratedValue>
  57565. <name>0</name>
  57566. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  57567. <value>#0</value>
  57568. </enumeratedValue>
  57569. <enumeratedValue>
  57570. <name>1</name>
  57571. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  57572. <value>#1</value>
  57573. </enumeratedValue>
  57574. </enumeratedValues>
  57575. </field>
  57576. <field>
  57577. <name>MUX</name>
  57578. <description>Pin Mux Control</description>
  57579. <bitOffset>8</bitOffset>
  57580. <bitWidth>3</bitWidth>
  57581. <access>read-write</access>
  57582. <enumeratedValues>
  57583. <enumeratedValue>
  57584. <name>000</name>
  57585. <description>Pin disabled (analog).</description>
  57586. <value>#000</value>
  57587. </enumeratedValue>
  57588. <enumeratedValue>
  57589. <name>001</name>
  57590. <description>Alternative 1 (GPIO).</description>
  57591. <value>#001</value>
  57592. </enumeratedValue>
  57593. <enumeratedValue>
  57594. <name>010</name>
  57595. <description>Alternative 2 (chip-specific).</description>
  57596. <value>#010</value>
  57597. </enumeratedValue>
  57598. <enumeratedValue>
  57599. <name>011</name>
  57600. <description>Alternative 3 (chip-specific).</description>
  57601. <value>#011</value>
  57602. </enumeratedValue>
  57603. <enumeratedValue>
  57604. <name>100</name>
  57605. <description>Alternative 4 (chip-specific).</description>
  57606. <value>#100</value>
  57607. </enumeratedValue>
  57608. <enumeratedValue>
  57609. <name>101</name>
  57610. <description>Alternative 5 (chip-specific).</description>
  57611. <value>#101</value>
  57612. </enumeratedValue>
  57613. <enumeratedValue>
  57614. <name>110</name>
  57615. <description>Alternative 6 (chip-specific).</description>
  57616. <value>#110</value>
  57617. </enumeratedValue>
  57618. <enumeratedValue>
  57619. <name>111</name>
  57620. <description>Alternative 7 (chip-specific).</description>
  57621. <value>#111</value>
  57622. </enumeratedValue>
  57623. </enumeratedValues>
  57624. </field>
  57625. <field>
  57626. <name>LK</name>
  57627. <description>Lock Register</description>
  57628. <bitOffset>15</bitOffset>
  57629. <bitWidth>1</bitWidth>
  57630. <access>read-write</access>
  57631. <enumeratedValues>
  57632. <enumeratedValue>
  57633. <name>0</name>
  57634. <description>Pin Control Register fields [15:0] are not locked.</description>
  57635. <value>#0</value>
  57636. </enumeratedValue>
  57637. <enumeratedValue>
  57638. <name>1</name>
  57639. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  57640. <value>#1</value>
  57641. </enumeratedValue>
  57642. </enumeratedValues>
  57643. </field>
  57644. <field>
  57645. <name>IRQC</name>
  57646. <description>Interrupt Configuration</description>
  57647. <bitOffset>16</bitOffset>
  57648. <bitWidth>4</bitWidth>
  57649. <access>read-write</access>
  57650. <enumeratedValues>
  57651. <enumeratedValue>
  57652. <name>0000</name>
  57653. <description>Interrupt/DMA request disabled.</description>
  57654. <value>#0000</value>
  57655. </enumeratedValue>
  57656. <enumeratedValue>
  57657. <name>0001</name>
  57658. <description>DMA request on rising edge.</description>
  57659. <value>#0001</value>
  57660. </enumeratedValue>
  57661. <enumeratedValue>
  57662. <name>0010</name>
  57663. <description>DMA request on falling edge.</description>
  57664. <value>#0010</value>
  57665. </enumeratedValue>
  57666. <enumeratedValue>
  57667. <name>0011</name>
  57668. <description>DMA request on either edge.</description>
  57669. <value>#0011</value>
  57670. </enumeratedValue>
  57671. <enumeratedValue>
  57672. <name>1000</name>
  57673. <description>Interrupt when logic 0.</description>
  57674. <value>#1000</value>
  57675. </enumeratedValue>
  57676. <enumeratedValue>
  57677. <name>1001</name>
  57678. <description>Interrupt on rising-edge.</description>
  57679. <value>#1001</value>
  57680. </enumeratedValue>
  57681. <enumeratedValue>
  57682. <name>1010</name>
  57683. <description>Interrupt on falling-edge.</description>
  57684. <value>#1010</value>
  57685. </enumeratedValue>
  57686. <enumeratedValue>
  57687. <name>1011</name>
  57688. <description>Interrupt on either edge.</description>
  57689. <value>#1011</value>
  57690. </enumeratedValue>
  57691. <enumeratedValue>
  57692. <name>1100</name>
  57693. <description>Interrupt when logic 1.</description>
  57694. <value>#1100</value>
  57695. </enumeratedValue>
  57696. </enumeratedValues>
  57697. </field>
  57698. <field>
  57699. <name>ISF</name>
  57700. <description>Interrupt Status Flag</description>
  57701. <bitOffset>24</bitOffset>
  57702. <bitWidth>1</bitWidth>
  57703. <access>read-write</access>
  57704. <enumeratedValues>
  57705. <enumeratedValue>
  57706. <name>0</name>
  57707. <description>Configured interrupt is not detected.</description>
  57708. <value>#0</value>
  57709. </enumeratedValue>
  57710. <enumeratedValue>
  57711. <name>1</name>
  57712. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  57713. <value>#1</value>
  57714. </enumeratedValue>
  57715. </enumeratedValues>
  57716. </field>
  57717. </fields>
  57718. </register>
  57719. <register>
  57720. <name>PCR6</name>
  57721. <description>Pin Control Register n</description>
  57722. <addressOffset>0x18</addressOffset>
  57723. <size>32</size>
  57724. <access>read-write</access>
  57725. <resetValue>0</resetValue>
  57726. <resetMask>0xFFFFFFFF</resetMask>
  57727. <fields>
  57728. <field>
  57729. <name>PS</name>
  57730. <description>Pull Select</description>
  57731. <bitOffset>0</bitOffset>
  57732. <bitWidth>1</bitWidth>
  57733. <access>read-write</access>
  57734. <enumeratedValues>
  57735. <enumeratedValue>
  57736. <name>0</name>
  57737. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  57738. <value>#0</value>
  57739. </enumeratedValue>
  57740. <enumeratedValue>
  57741. <name>1</name>
  57742. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  57743. <value>#1</value>
  57744. </enumeratedValue>
  57745. </enumeratedValues>
  57746. </field>
  57747. <field>
  57748. <name>PE</name>
  57749. <description>Pull Enable</description>
  57750. <bitOffset>1</bitOffset>
  57751. <bitWidth>1</bitWidth>
  57752. <access>read-write</access>
  57753. <enumeratedValues>
  57754. <enumeratedValue>
  57755. <name>0</name>
  57756. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  57757. <value>#0</value>
  57758. </enumeratedValue>
  57759. <enumeratedValue>
  57760. <name>1</name>
  57761. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  57762. <value>#1</value>
  57763. </enumeratedValue>
  57764. </enumeratedValues>
  57765. </field>
  57766. <field>
  57767. <name>SRE</name>
  57768. <description>Slew Rate Enable</description>
  57769. <bitOffset>2</bitOffset>
  57770. <bitWidth>1</bitWidth>
  57771. <access>read-write</access>
  57772. <enumeratedValues>
  57773. <enumeratedValue>
  57774. <name>0</name>
  57775. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  57776. <value>#0</value>
  57777. </enumeratedValue>
  57778. <enumeratedValue>
  57779. <name>1</name>
  57780. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  57781. <value>#1</value>
  57782. </enumeratedValue>
  57783. </enumeratedValues>
  57784. </field>
  57785. <field>
  57786. <name>PFE</name>
  57787. <description>Passive Filter Enable</description>
  57788. <bitOffset>4</bitOffset>
  57789. <bitWidth>1</bitWidth>
  57790. <access>read-write</access>
  57791. <enumeratedValues>
  57792. <enumeratedValue>
  57793. <name>0</name>
  57794. <description>Passive input filter is disabled on the corresponding pin.</description>
  57795. <value>#0</value>
  57796. </enumeratedValue>
  57797. <enumeratedValue>
  57798. <name>1</name>
  57799. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  57800. <value>#1</value>
  57801. </enumeratedValue>
  57802. </enumeratedValues>
  57803. </field>
  57804. <field>
  57805. <name>ODE</name>
  57806. <description>Open Drain Enable</description>
  57807. <bitOffset>5</bitOffset>
  57808. <bitWidth>1</bitWidth>
  57809. <access>read-write</access>
  57810. <enumeratedValues>
  57811. <enumeratedValue>
  57812. <name>0</name>
  57813. <description>Open drain output is disabled on the corresponding pin.</description>
  57814. <value>#0</value>
  57815. </enumeratedValue>
  57816. <enumeratedValue>
  57817. <name>1</name>
  57818. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  57819. <value>#1</value>
  57820. </enumeratedValue>
  57821. </enumeratedValues>
  57822. </field>
  57823. <field>
  57824. <name>DSE</name>
  57825. <description>Drive Strength Enable</description>
  57826. <bitOffset>6</bitOffset>
  57827. <bitWidth>1</bitWidth>
  57828. <access>read-write</access>
  57829. <enumeratedValues>
  57830. <enumeratedValue>
  57831. <name>0</name>
  57832. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  57833. <value>#0</value>
  57834. </enumeratedValue>
  57835. <enumeratedValue>
  57836. <name>1</name>
  57837. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  57838. <value>#1</value>
  57839. </enumeratedValue>
  57840. </enumeratedValues>
  57841. </field>
  57842. <field>
  57843. <name>MUX</name>
  57844. <description>Pin Mux Control</description>
  57845. <bitOffset>8</bitOffset>
  57846. <bitWidth>3</bitWidth>
  57847. <access>read-write</access>
  57848. <enumeratedValues>
  57849. <enumeratedValue>
  57850. <name>000</name>
  57851. <description>Pin disabled (analog).</description>
  57852. <value>#000</value>
  57853. </enumeratedValue>
  57854. <enumeratedValue>
  57855. <name>001</name>
  57856. <description>Alternative 1 (GPIO).</description>
  57857. <value>#001</value>
  57858. </enumeratedValue>
  57859. <enumeratedValue>
  57860. <name>010</name>
  57861. <description>Alternative 2 (chip-specific).</description>
  57862. <value>#010</value>
  57863. </enumeratedValue>
  57864. <enumeratedValue>
  57865. <name>011</name>
  57866. <description>Alternative 3 (chip-specific).</description>
  57867. <value>#011</value>
  57868. </enumeratedValue>
  57869. <enumeratedValue>
  57870. <name>100</name>
  57871. <description>Alternative 4 (chip-specific).</description>
  57872. <value>#100</value>
  57873. </enumeratedValue>
  57874. <enumeratedValue>
  57875. <name>101</name>
  57876. <description>Alternative 5 (chip-specific).</description>
  57877. <value>#101</value>
  57878. </enumeratedValue>
  57879. <enumeratedValue>
  57880. <name>110</name>
  57881. <description>Alternative 6 (chip-specific).</description>
  57882. <value>#110</value>
  57883. </enumeratedValue>
  57884. <enumeratedValue>
  57885. <name>111</name>
  57886. <description>Alternative 7 (chip-specific).</description>
  57887. <value>#111</value>
  57888. </enumeratedValue>
  57889. </enumeratedValues>
  57890. </field>
  57891. <field>
  57892. <name>LK</name>
  57893. <description>Lock Register</description>
  57894. <bitOffset>15</bitOffset>
  57895. <bitWidth>1</bitWidth>
  57896. <access>read-write</access>
  57897. <enumeratedValues>
  57898. <enumeratedValue>
  57899. <name>0</name>
  57900. <description>Pin Control Register fields [15:0] are not locked.</description>
  57901. <value>#0</value>
  57902. </enumeratedValue>
  57903. <enumeratedValue>
  57904. <name>1</name>
  57905. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  57906. <value>#1</value>
  57907. </enumeratedValue>
  57908. </enumeratedValues>
  57909. </field>
  57910. <field>
  57911. <name>IRQC</name>
  57912. <description>Interrupt Configuration</description>
  57913. <bitOffset>16</bitOffset>
  57914. <bitWidth>4</bitWidth>
  57915. <access>read-write</access>
  57916. <enumeratedValues>
  57917. <enumeratedValue>
  57918. <name>0000</name>
  57919. <description>Interrupt/DMA request disabled.</description>
  57920. <value>#0000</value>
  57921. </enumeratedValue>
  57922. <enumeratedValue>
  57923. <name>0001</name>
  57924. <description>DMA request on rising edge.</description>
  57925. <value>#0001</value>
  57926. </enumeratedValue>
  57927. <enumeratedValue>
  57928. <name>0010</name>
  57929. <description>DMA request on falling edge.</description>
  57930. <value>#0010</value>
  57931. </enumeratedValue>
  57932. <enumeratedValue>
  57933. <name>0011</name>
  57934. <description>DMA request on either edge.</description>
  57935. <value>#0011</value>
  57936. </enumeratedValue>
  57937. <enumeratedValue>
  57938. <name>1000</name>
  57939. <description>Interrupt when logic 0.</description>
  57940. <value>#1000</value>
  57941. </enumeratedValue>
  57942. <enumeratedValue>
  57943. <name>1001</name>
  57944. <description>Interrupt on rising-edge.</description>
  57945. <value>#1001</value>
  57946. </enumeratedValue>
  57947. <enumeratedValue>
  57948. <name>1010</name>
  57949. <description>Interrupt on falling-edge.</description>
  57950. <value>#1010</value>
  57951. </enumeratedValue>
  57952. <enumeratedValue>
  57953. <name>1011</name>
  57954. <description>Interrupt on either edge.</description>
  57955. <value>#1011</value>
  57956. </enumeratedValue>
  57957. <enumeratedValue>
  57958. <name>1100</name>
  57959. <description>Interrupt when logic 1.</description>
  57960. <value>#1100</value>
  57961. </enumeratedValue>
  57962. </enumeratedValues>
  57963. </field>
  57964. <field>
  57965. <name>ISF</name>
  57966. <description>Interrupt Status Flag</description>
  57967. <bitOffset>24</bitOffset>
  57968. <bitWidth>1</bitWidth>
  57969. <access>read-write</access>
  57970. <enumeratedValues>
  57971. <enumeratedValue>
  57972. <name>0</name>
  57973. <description>Configured interrupt is not detected.</description>
  57974. <value>#0</value>
  57975. </enumeratedValue>
  57976. <enumeratedValue>
  57977. <name>1</name>
  57978. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  57979. <value>#1</value>
  57980. </enumeratedValue>
  57981. </enumeratedValues>
  57982. </field>
  57983. </fields>
  57984. </register>
  57985. <register>
  57986. <name>PCR7</name>
  57987. <description>Pin Control Register n</description>
  57988. <addressOffset>0x1C</addressOffset>
  57989. <size>32</size>
  57990. <access>read-write</access>
  57991. <resetValue>0</resetValue>
  57992. <resetMask>0xFFFFFFFF</resetMask>
  57993. <fields>
  57994. <field>
  57995. <name>PS</name>
  57996. <description>Pull Select</description>
  57997. <bitOffset>0</bitOffset>
  57998. <bitWidth>1</bitWidth>
  57999. <access>read-write</access>
  58000. <enumeratedValues>
  58001. <enumeratedValue>
  58002. <name>0</name>
  58003. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  58004. <value>#0</value>
  58005. </enumeratedValue>
  58006. <enumeratedValue>
  58007. <name>1</name>
  58008. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  58009. <value>#1</value>
  58010. </enumeratedValue>
  58011. </enumeratedValues>
  58012. </field>
  58013. <field>
  58014. <name>PE</name>
  58015. <description>Pull Enable</description>
  58016. <bitOffset>1</bitOffset>
  58017. <bitWidth>1</bitWidth>
  58018. <access>read-write</access>
  58019. <enumeratedValues>
  58020. <enumeratedValue>
  58021. <name>0</name>
  58022. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  58023. <value>#0</value>
  58024. </enumeratedValue>
  58025. <enumeratedValue>
  58026. <name>1</name>
  58027. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  58028. <value>#1</value>
  58029. </enumeratedValue>
  58030. </enumeratedValues>
  58031. </field>
  58032. <field>
  58033. <name>SRE</name>
  58034. <description>Slew Rate Enable</description>
  58035. <bitOffset>2</bitOffset>
  58036. <bitWidth>1</bitWidth>
  58037. <access>read-write</access>
  58038. <enumeratedValues>
  58039. <enumeratedValue>
  58040. <name>0</name>
  58041. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  58042. <value>#0</value>
  58043. </enumeratedValue>
  58044. <enumeratedValue>
  58045. <name>1</name>
  58046. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  58047. <value>#1</value>
  58048. </enumeratedValue>
  58049. </enumeratedValues>
  58050. </field>
  58051. <field>
  58052. <name>PFE</name>
  58053. <description>Passive Filter Enable</description>
  58054. <bitOffset>4</bitOffset>
  58055. <bitWidth>1</bitWidth>
  58056. <access>read-write</access>
  58057. <enumeratedValues>
  58058. <enumeratedValue>
  58059. <name>0</name>
  58060. <description>Passive input filter is disabled on the corresponding pin.</description>
  58061. <value>#0</value>
  58062. </enumeratedValue>
  58063. <enumeratedValue>
  58064. <name>1</name>
  58065. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  58066. <value>#1</value>
  58067. </enumeratedValue>
  58068. </enumeratedValues>
  58069. </field>
  58070. <field>
  58071. <name>ODE</name>
  58072. <description>Open Drain Enable</description>
  58073. <bitOffset>5</bitOffset>
  58074. <bitWidth>1</bitWidth>
  58075. <access>read-write</access>
  58076. <enumeratedValues>
  58077. <enumeratedValue>
  58078. <name>0</name>
  58079. <description>Open drain output is disabled on the corresponding pin.</description>
  58080. <value>#0</value>
  58081. </enumeratedValue>
  58082. <enumeratedValue>
  58083. <name>1</name>
  58084. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  58085. <value>#1</value>
  58086. </enumeratedValue>
  58087. </enumeratedValues>
  58088. </field>
  58089. <field>
  58090. <name>DSE</name>
  58091. <description>Drive Strength Enable</description>
  58092. <bitOffset>6</bitOffset>
  58093. <bitWidth>1</bitWidth>
  58094. <access>read-write</access>
  58095. <enumeratedValues>
  58096. <enumeratedValue>
  58097. <name>0</name>
  58098. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  58099. <value>#0</value>
  58100. </enumeratedValue>
  58101. <enumeratedValue>
  58102. <name>1</name>
  58103. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  58104. <value>#1</value>
  58105. </enumeratedValue>
  58106. </enumeratedValues>
  58107. </field>
  58108. <field>
  58109. <name>MUX</name>
  58110. <description>Pin Mux Control</description>
  58111. <bitOffset>8</bitOffset>
  58112. <bitWidth>3</bitWidth>
  58113. <access>read-write</access>
  58114. <enumeratedValues>
  58115. <enumeratedValue>
  58116. <name>000</name>
  58117. <description>Pin disabled (analog).</description>
  58118. <value>#000</value>
  58119. </enumeratedValue>
  58120. <enumeratedValue>
  58121. <name>001</name>
  58122. <description>Alternative 1 (GPIO).</description>
  58123. <value>#001</value>
  58124. </enumeratedValue>
  58125. <enumeratedValue>
  58126. <name>010</name>
  58127. <description>Alternative 2 (chip-specific).</description>
  58128. <value>#010</value>
  58129. </enumeratedValue>
  58130. <enumeratedValue>
  58131. <name>011</name>
  58132. <description>Alternative 3 (chip-specific).</description>
  58133. <value>#011</value>
  58134. </enumeratedValue>
  58135. <enumeratedValue>
  58136. <name>100</name>
  58137. <description>Alternative 4 (chip-specific).</description>
  58138. <value>#100</value>
  58139. </enumeratedValue>
  58140. <enumeratedValue>
  58141. <name>101</name>
  58142. <description>Alternative 5 (chip-specific).</description>
  58143. <value>#101</value>
  58144. </enumeratedValue>
  58145. <enumeratedValue>
  58146. <name>110</name>
  58147. <description>Alternative 6 (chip-specific).</description>
  58148. <value>#110</value>
  58149. </enumeratedValue>
  58150. <enumeratedValue>
  58151. <name>111</name>
  58152. <description>Alternative 7 (chip-specific).</description>
  58153. <value>#111</value>
  58154. </enumeratedValue>
  58155. </enumeratedValues>
  58156. </field>
  58157. <field>
  58158. <name>LK</name>
  58159. <description>Lock Register</description>
  58160. <bitOffset>15</bitOffset>
  58161. <bitWidth>1</bitWidth>
  58162. <access>read-write</access>
  58163. <enumeratedValues>
  58164. <enumeratedValue>
  58165. <name>0</name>
  58166. <description>Pin Control Register fields [15:0] are not locked.</description>
  58167. <value>#0</value>
  58168. </enumeratedValue>
  58169. <enumeratedValue>
  58170. <name>1</name>
  58171. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  58172. <value>#1</value>
  58173. </enumeratedValue>
  58174. </enumeratedValues>
  58175. </field>
  58176. <field>
  58177. <name>IRQC</name>
  58178. <description>Interrupt Configuration</description>
  58179. <bitOffset>16</bitOffset>
  58180. <bitWidth>4</bitWidth>
  58181. <access>read-write</access>
  58182. <enumeratedValues>
  58183. <enumeratedValue>
  58184. <name>0000</name>
  58185. <description>Interrupt/DMA request disabled.</description>
  58186. <value>#0000</value>
  58187. </enumeratedValue>
  58188. <enumeratedValue>
  58189. <name>0001</name>
  58190. <description>DMA request on rising edge.</description>
  58191. <value>#0001</value>
  58192. </enumeratedValue>
  58193. <enumeratedValue>
  58194. <name>0010</name>
  58195. <description>DMA request on falling edge.</description>
  58196. <value>#0010</value>
  58197. </enumeratedValue>
  58198. <enumeratedValue>
  58199. <name>0011</name>
  58200. <description>DMA request on either edge.</description>
  58201. <value>#0011</value>
  58202. </enumeratedValue>
  58203. <enumeratedValue>
  58204. <name>1000</name>
  58205. <description>Interrupt when logic 0.</description>
  58206. <value>#1000</value>
  58207. </enumeratedValue>
  58208. <enumeratedValue>
  58209. <name>1001</name>
  58210. <description>Interrupt on rising-edge.</description>
  58211. <value>#1001</value>
  58212. </enumeratedValue>
  58213. <enumeratedValue>
  58214. <name>1010</name>
  58215. <description>Interrupt on falling-edge.</description>
  58216. <value>#1010</value>
  58217. </enumeratedValue>
  58218. <enumeratedValue>
  58219. <name>1011</name>
  58220. <description>Interrupt on either edge.</description>
  58221. <value>#1011</value>
  58222. </enumeratedValue>
  58223. <enumeratedValue>
  58224. <name>1100</name>
  58225. <description>Interrupt when logic 1.</description>
  58226. <value>#1100</value>
  58227. </enumeratedValue>
  58228. </enumeratedValues>
  58229. </field>
  58230. <field>
  58231. <name>ISF</name>
  58232. <description>Interrupt Status Flag</description>
  58233. <bitOffset>24</bitOffset>
  58234. <bitWidth>1</bitWidth>
  58235. <access>read-write</access>
  58236. <enumeratedValues>
  58237. <enumeratedValue>
  58238. <name>0</name>
  58239. <description>Configured interrupt is not detected.</description>
  58240. <value>#0</value>
  58241. </enumeratedValue>
  58242. <enumeratedValue>
  58243. <name>1</name>
  58244. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  58245. <value>#1</value>
  58246. </enumeratedValue>
  58247. </enumeratedValues>
  58248. </field>
  58249. </fields>
  58250. </register>
  58251. <register>
  58252. <name>PCR8</name>
  58253. <description>Pin Control Register n</description>
  58254. <addressOffset>0x20</addressOffset>
  58255. <size>32</size>
  58256. <access>read-write</access>
  58257. <resetValue>0</resetValue>
  58258. <resetMask>0xFFFFFFFF</resetMask>
  58259. <fields>
  58260. <field>
  58261. <name>PS</name>
  58262. <description>Pull Select</description>
  58263. <bitOffset>0</bitOffset>
  58264. <bitWidth>1</bitWidth>
  58265. <access>read-write</access>
  58266. <enumeratedValues>
  58267. <enumeratedValue>
  58268. <name>0</name>
  58269. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  58270. <value>#0</value>
  58271. </enumeratedValue>
  58272. <enumeratedValue>
  58273. <name>1</name>
  58274. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  58275. <value>#1</value>
  58276. </enumeratedValue>
  58277. </enumeratedValues>
  58278. </field>
  58279. <field>
  58280. <name>PE</name>
  58281. <description>Pull Enable</description>
  58282. <bitOffset>1</bitOffset>
  58283. <bitWidth>1</bitWidth>
  58284. <access>read-write</access>
  58285. <enumeratedValues>
  58286. <enumeratedValue>
  58287. <name>0</name>
  58288. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  58289. <value>#0</value>
  58290. </enumeratedValue>
  58291. <enumeratedValue>
  58292. <name>1</name>
  58293. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  58294. <value>#1</value>
  58295. </enumeratedValue>
  58296. </enumeratedValues>
  58297. </field>
  58298. <field>
  58299. <name>SRE</name>
  58300. <description>Slew Rate Enable</description>
  58301. <bitOffset>2</bitOffset>
  58302. <bitWidth>1</bitWidth>
  58303. <access>read-write</access>
  58304. <enumeratedValues>
  58305. <enumeratedValue>
  58306. <name>0</name>
  58307. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  58308. <value>#0</value>
  58309. </enumeratedValue>
  58310. <enumeratedValue>
  58311. <name>1</name>
  58312. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  58313. <value>#1</value>
  58314. </enumeratedValue>
  58315. </enumeratedValues>
  58316. </field>
  58317. <field>
  58318. <name>PFE</name>
  58319. <description>Passive Filter Enable</description>
  58320. <bitOffset>4</bitOffset>
  58321. <bitWidth>1</bitWidth>
  58322. <access>read-write</access>
  58323. <enumeratedValues>
  58324. <enumeratedValue>
  58325. <name>0</name>
  58326. <description>Passive input filter is disabled on the corresponding pin.</description>
  58327. <value>#0</value>
  58328. </enumeratedValue>
  58329. <enumeratedValue>
  58330. <name>1</name>
  58331. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  58332. <value>#1</value>
  58333. </enumeratedValue>
  58334. </enumeratedValues>
  58335. </field>
  58336. <field>
  58337. <name>ODE</name>
  58338. <description>Open Drain Enable</description>
  58339. <bitOffset>5</bitOffset>
  58340. <bitWidth>1</bitWidth>
  58341. <access>read-write</access>
  58342. <enumeratedValues>
  58343. <enumeratedValue>
  58344. <name>0</name>
  58345. <description>Open drain output is disabled on the corresponding pin.</description>
  58346. <value>#0</value>
  58347. </enumeratedValue>
  58348. <enumeratedValue>
  58349. <name>1</name>
  58350. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  58351. <value>#1</value>
  58352. </enumeratedValue>
  58353. </enumeratedValues>
  58354. </field>
  58355. <field>
  58356. <name>DSE</name>
  58357. <description>Drive Strength Enable</description>
  58358. <bitOffset>6</bitOffset>
  58359. <bitWidth>1</bitWidth>
  58360. <access>read-write</access>
  58361. <enumeratedValues>
  58362. <enumeratedValue>
  58363. <name>0</name>
  58364. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  58365. <value>#0</value>
  58366. </enumeratedValue>
  58367. <enumeratedValue>
  58368. <name>1</name>
  58369. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  58370. <value>#1</value>
  58371. </enumeratedValue>
  58372. </enumeratedValues>
  58373. </field>
  58374. <field>
  58375. <name>MUX</name>
  58376. <description>Pin Mux Control</description>
  58377. <bitOffset>8</bitOffset>
  58378. <bitWidth>3</bitWidth>
  58379. <access>read-write</access>
  58380. <enumeratedValues>
  58381. <enumeratedValue>
  58382. <name>000</name>
  58383. <description>Pin disabled (analog).</description>
  58384. <value>#000</value>
  58385. </enumeratedValue>
  58386. <enumeratedValue>
  58387. <name>001</name>
  58388. <description>Alternative 1 (GPIO).</description>
  58389. <value>#001</value>
  58390. </enumeratedValue>
  58391. <enumeratedValue>
  58392. <name>010</name>
  58393. <description>Alternative 2 (chip-specific).</description>
  58394. <value>#010</value>
  58395. </enumeratedValue>
  58396. <enumeratedValue>
  58397. <name>011</name>
  58398. <description>Alternative 3 (chip-specific).</description>
  58399. <value>#011</value>
  58400. </enumeratedValue>
  58401. <enumeratedValue>
  58402. <name>100</name>
  58403. <description>Alternative 4 (chip-specific).</description>
  58404. <value>#100</value>
  58405. </enumeratedValue>
  58406. <enumeratedValue>
  58407. <name>101</name>
  58408. <description>Alternative 5 (chip-specific).</description>
  58409. <value>#101</value>
  58410. </enumeratedValue>
  58411. <enumeratedValue>
  58412. <name>110</name>
  58413. <description>Alternative 6 (chip-specific).</description>
  58414. <value>#110</value>
  58415. </enumeratedValue>
  58416. <enumeratedValue>
  58417. <name>111</name>
  58418. <description>Alternative 7 (chip-specific).</description>
  58419. <value>#111</value>
  58420. </enumeratedValue>
  58421. </enumeratedValues>
  58422. </field>
  58423. <field>
  58424. <name>LK</name>
  58425. <description>Lock Register</description>
  58426. <bitOffset>15</bitOffset>
  58427. <bitWidth>1</bitWidth>
  58428. <access>read-write</access>
  58429. <enumeratedValues>
  58430. <enumeratedValue>
  58431. <name>0</name>
  58432. <description>Pin Control Register fields [15:0] are not locked.</description>
  58433. <value>#0</value>
  58434. </enumeratedValue>
  58435. <enumeratedValue>
  58436. <name>1</name>
  58437. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  58438. <value>#1</value>
  58439. </enumeratedValue>
  58440. </enumeratedValues>
  58441. </field>
  58442. <field>
  58443. <name>IRQC</name>
  58444. <description>Interrupt Configuration</description>
  58445. <bitOffset>16</bitOffset>
  58446. <bitWidth>4</bitWidth>
  58447. <access>read-write</access>
  58448. <enumeratedValues>
  58449. <enumeratedValue>
  58450. <name>0000</name>
  58451. <description>Interrupt/DMA request disabled.</description>
  58452. <value>#0000</value>
  58453. </enumeratedValue>
  58454. <enumeratedValue>
  58455. <name>0001</name>
  58456. <description>DMA request on rising edge.</description>
  58457. <value>#0001</value>
  58458. </enumeratedValue>
  58459. <enumeratedValue>
  58460. <name>0010</name>
  58461. <description>DMA request on falling edge.</description>
  58462. <value>#0010</value>
  58463. </enumeratedValue>
  58464. <enumeratedValue>
  58465. <name>0011</name>
  58466. <description>DMA request on either edge.</description>
  58467. <value>#0011</value>
  58468. </enumeratedValue>
  58469. <enumeratedValue>
  58470. <name>1000</name>
  58471. <description>Interrupt when logic 0.</description>
  58472. <value>#1000</value>
  58473. </enumeratedValue>
  58474. <enumeratedValue>
  58475. <name>1001</name>
  58476. <description>Interrupt on rising-edge.</description>
  58477. <value>#1001</value>
  58478. </enumeratedValue>
  58479. <enumeratedValue>
  58480. <name>1010</name>
  58481. <description>Interrupt on falling-edge.</description>
  58482. <value>#1010</value>
  58483. </enumeratedValue>
  58484. <enumeratedValue>
  58485. <name>1011</name>
  58486. <description>Interrupt on either edge.</description>
  58487. <value>#1011</value>
  58488. </enumeratedValue>
  58489. <enumeratedValue>
  58490. <name>1100</name>
  58491. <description>Interrupt when logic 1.</description>
  58492. <value>#1100</value>
  58493. </enumeratedValue>
  58494. </enumeratedValues>
  58495. </field>
  58496. <field>
  58497. <name>ISF</name>
  58498. <description>Interrupt Status Flag</description>
  58499. <bitOffset>24</bitOffset>
  58500. <bitWidth>1</bitWidth>
  58501. <access>read-write</access>
  58502. <enumeratedValues>
  58503. <enumeratedValue>
  58504. <name>0</name>
  58505. <description>Configured interrupt is not detected.</description>
  58506. <value>#0</value>
  58507. </enumeratedValue>
  58508. <enumeratedValue>
  58509. <name>1</name>
  58510. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  58511. <value>#1</value>
  58512. </enumeratedValue>
  58513. </enumeratedValues>
  58514. </field>
  58515. </fields>
  58516. </register>
  58517. <register>
  58518. <name>PCR9</name>
  58519. <description>Pin Control Register n</description>
  58520. <addressOffset>0x24</addressOffset>
  58521. <size>32</size>
  58522. <access>read-write</access>
  58523. <resetValue>0</resetValue>
  58524. <resetMask>0xFFFFFFFF</resetMask>
  58525. <fields>
  58526. <field>
  58527. <name>PS</name>
  58528. <description>Pull Select</description>
  58529. <bitOffset>0</bitOffset>
  58530. <bitWidth>1</bitWidth>
  58531. <access>read-write</access>
  58532. <enumeratedValues>
  58533. <enumeratedValue>
  58534. <name>0</name>
  58535. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  58536. <value>#0</value>
  58537. </enumeratedValue>
  58538. <enumeratedValue>
  58539. <name>1</name>
  58540. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  58541. <value>#1</value>
  58542. </enumeratedValue>
  58543. </enumeratedValues>
  58544. </field>
  58545. <field>
  58546. <name>PE</name>
  58547. <description>Pull Enable</description>
  58548. <bitOffset>1</bitOffset>
  58549. <bitWidth>1</bitWidth>
  58550. <access>read-write</access>
  58551. <enumeratedValues>
  58552. <enumeratedValue>
  58553. <name>0</name>
  58554. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  58555. <value>#0</value>
  58556. </enumeratedValue>
  58557. <enumeratedValue>
  58558. <name>1</name>
  58559. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  58560. <value>#1</value>
  58561. </enumeratedValue>
  58562. </enumeratedValues>
  58563. </field>
  58564. <field>
  58565. <name>SRE</name>
  58566. <description>Slew Rate Enable</description>
  58567. <bitOffset>2</bitOffset>
  58568. <bitWidth>1</bitWidth>
  58569. <access>read-write</access>
  58570. <enumeratedValues>
  58571. <enumeratedValue>
  58572. <name>0</name>
  58573. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  58574. <value>#0</value>
  58575. </enumeratedValue>
  58576. <enumeratedValue>
  58577. <name>1</name>
  58578. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  58579. <value>#1</value>
  58580. </enumeratedValue>
  58581. </enumeratedValues>
  58582. </field>
  58583. <field>
  58584. <name>PFE</name>
  58585. <description>Passive Filter Enable</description>
  58586. <bitOffset>4</bitOffset>
  58587. <bitWidth>1</bitWidth>
  58588. <access>read-write</access>
  58589. <enumeratedValues>
  58590. <enumeratedValue>
  58591. <name>0</name>
  58592. <description>Passive input filter is disabled on the corresponding pin.</description>
  58593. <value>#0</value>
  58594. </enumeratedValue>
  58595. <enumeratedValue>
  58596. <name>1</name>
  58597. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  58598. <value>#1</value>
  58599. </enumeratedValue>
  58600. </enumeratedValues>
  58601. </field>
  58602. <field>
  58603. <name>ODE</name>
  58604. <description>Open Drain Enable</description>
  58605. <bitOffset>5</bitOffset>
  58606. <bitWidth>1</bitWidth>
  58607. <access>read-write</access>
  58608. <enumeratedValues>
  58609. <enumeratedValue>
  58610. <name>0</name>
  58611. <description>Open drain output is disabled on the corresponding pin.</description>
  58612. <value>#0</value>
  58613. </enumeratedValue>
  58614. <enumeratedValue>
  58615. <name>1</name>
  58616. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  58617. <value>#1</value>
  58618. </enumeratedValue>
  58619. </enumeratedValues>
  58620. </field>
  58621. <field>
  58622. <name>DSE</name>
  58623. <description>Drive Strength Enable</description>
  58624. <bitOffset>6</bitOffset>
  58625. <bitWidth>1</bitWidth>
  58626. <access>read-write</access>
  58627. <enumeratedValues>
  58628. <enumeratedValue>
  58629. <name>0</name>
  58630. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  58631. <value>#0</value>
  58632. </enumeratedValue>
  58633. <enumeratedValue>
  58634. <name>1</name>
  58635. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  58636. <value>#1</value>
  58637. </enumeratedValue>
  58638. </enumeratedValues>
  58639. </field>
  58640. <field>
  58641. <name>MUX</name>
  58642. <description>Pin Mux Control</description>
  58643. <bitOffset>8</bitOffset>
  58644. <bitWidth>3</bitWidth>
  58645. <access>read-write</access>
  58646. <enumeratedValues>
  58647. <enumeratedValue>
  58648. <name>000</name>
  58649. <description>Pin disabled (analog).</description>
  58650. <value>#000</value>
  58651. </enumeratedValue>
  58652. <enumeratedValue>
  58653. <name>001</name>
  58654. <description>Alternative 1 (GPIO).</description>
  58655. <value>#001</value>
  58656. </enumeratedValue>
  58657. <enumeratedValue>
  58658. <name>010</name>
  58659. <description>Alternative 2 (chip-specific).</description>
  58660. <value>#010</value>
  58661. </enumeratedValue>
  58662. <enumeratedValue>
  58663. <name>011</name>
  58664. <description>Alternative 3 (chip-specific).</description>
  58665. <value>#011</value>
  58666. </enumeratedValue>
  58667. <enumeratedValue>
  58668. <name>100</name>
  58669. <description>Alternative 4 (chip-specific).</description>
  58670. <value>#100</value>
  58671. </enumeratedValue>
  58672. <enumeratedValue>
  58673. <name>101</name>
  58674. <description>Alternative 5 (chip-specific).</description>
  58675. <value>#101</value>
  58676. </enumeratedValue>
  58677. <enumeratedValue>
  58678. <name>110</name>
  58679. <description>Alternative 6 (chip-specific).</description>
  58680. <value>#110</value>
  58681. </enumeratedValue>
  58682. <enumeratedValue>
  58683. <name>111</name>
  58684. <description>Alternative 7 (chip-specific).</description>
  58685. <value>#111</value>
  58686. </enumeratedValue>
  58687. </enumeratedValues>
  58688. </field>
  58689. <field>
  58690. <name>LK</name>
  58691. <description>Lock Register</description>
  58692. <bitOffset>15</bitOffset>
  58693. <bitWidth>1</bitWidth>
  58694. <access>read-write</access>
  58695. <enumeratedValues>
  58696. <enumeratedValue>
  58697. <name>0</name>
  58698. <description>Pin Control Register fields [15:0] are not locked.</description>
  58699. <value>#0</value>
  58700. </enumeratedValue>
  58701. <enumeratedValue>
  58702. <name>1</name>
  58703. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  58704. <value>#1</value>
  58705. </enumeratedValue>
  58706. </enumeratedValues>
  58707. </field>
  58708. <field>
  58709. <name>IRQC</name>
  58710. <description>Interrupt Configuration</description>
  58711. <bitOffset>16</bitOffset>
  58712. <bitWidth>4</bitWidth>
  58713. <access>read-write</access>
  58714. <enumeratedValues>
  58715. <enumeratedValue>
  58716. <name>0000</name>
  58717. <description>Interrupt/DMA request disabled.</description>
  58718. <value>#0000</value>
  58719. </enumeratedValue>
  58720. <enumeratedValue>
  58721. <name>0001</name>
  58722. <description>DMA request on rising edge.</description>
  58723. <value>#0001</value>
  58724. </enumeratedValue>
  58725. <enumeratedValue>
  58726. <name>0010</name>
  58727. <description>DMA request on falling edge.</description>
  58728. <value>#0010</value>
  58729. </enumeratedValue>
  58730. <enumeratedValue>
  58731. <name>0011</name>
  58732. <description>DMA request on either edge.</description>
  58733. <value>#0011</value>
  58734. </enumeratedValue>
  58735. <enumeratedValue>
  58736. <name>1000</name>
  58737. <description>Interrupt when logic 0.</description>
  58738. <value>#1000</value>
  58739. </enumeratedValue>
  58740. <enumeratedValue>
  58741. <name>1001</name>
  58742. <description>Interrupt on rising-edge.</description>
  58743. <value>#1001</value>
  58744. </enumeratedValue>
  58745. <enumeratedValue>
  58746. <name>1010</name>
  58747. <description>Interrupt on falling-edge.</description>
  58748. <value>#1010</value>
  58749. </enumeratedValue>
  58750. <enumeratedValue>
  58751. <name>1011</name>
  58752. <description>Interrupt on either edge.</description>
  58753. <value>#1011</value>
  58754. </enumeratedValue>
  58755. <enumeratedValue>
  58756. <name>1100</name>
  58757. <description>Interrupt when logic 1.</description>
  58758. <value>#1100</value>
  58759. </enumeratedValue>
  58760. </enumeratedValues>
  58761. </field>
  58762. <field>
  58763. <name>ISF</name>
  58764. <description>Interrupt Status Flag</description>
  58765. <bitOffset>24</bitOffset>
  58766. <bitWidth>1</bitWidth>
  58767. <access>read-write</access>
  58768. <enumeratedValues>
  58769. <enumeratedValue>
  58770. <name>0</name>
  58771. <description>Configured interrupt is not detected.</description>
  58772. <value>#0</value>
  58773. </enumeratedValue>
  58774. <enumeratedValue>
  58775. <name>1</name>
  58776. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  58777. <value>#1</value>
  58778. </enumeratedValue>
  58779. </enumeratedValues>
  58780. </field>
  58781. </fields>
  58782. </register>
  58783. <register>
  58784. <name>PCR10</name>
  58785. <description>Pin Control Register n</description>
  58786. <addressOffset>0x28</addressOffset>
  58787. <size>32</size>
  58788. <access>read-write</access>
  58789. <resetValue>0</resetValue>
  58790. <resetMask>0xFFFFFFFF</resetMask>
  58791. <fields>
  58792. <field>
  58793. <name>PS</name>
  58794. <description>Pull Select</description>
  58795. <bitOffset>0</bitOffset>
  58796. <bitWidth>1</bitWidth>
  58797. <access>read-write</access>
  58798. <enumeratedValues>
  58799. <enumeratedValue>
  58800. <name>0</name>
  58801. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  58802. <value>#0</value>
  58803. </enumeratedValue>
  58804. <enumeratedValue>
  58805. <name>1</name>
  58806. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  58807. <value>#1</value>
  58808. </enumeratedValue>
  58809. </enumeratedValues>
  58810. </field>
  58811. <field>
  58812. <name>PE</name>
  58813. <description>Pull Enable</description>
  58814. <bitOffset>1</bitOffset>
  58815. <bitWidth>1</bitWidth>
  58816. <access>read-write</access>
  58817. <enumeratedValues>
  58818. <enumeratedValue>
  58819. <name>0</name>
  58820. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  58821. <value>#0</value>
  58822. </enumeratedValue>
  58823. <enumeratedValue>
  58824. <name>1</name>
  58825. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  58826. <value>#1</value>
  58827. </enumeratedValue>
  58828. </enumeratedValues>
  58829. </field>
  58830. <field>
  58831. <name>SRE</name>
  58832. <description>Slew Rate Enable</description>
  58833. <bitOffset>2</bitOffset>
  58834. <bitWidth>1</bitWidth>
  58835. <access>read-write</access>
  58836. <enumeratedValues>
  58837. <enumeratedValue>
  58838. <name>0</name>
  58839. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  58840. <value>#0</value>
  58841. </enumeratedValue>
  58842. <enumeratedValue>
  58843. <name>1</name>
  58844. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  58845. <value>#1</value>
  58846. </enumeratedValue>
  58847. </enumeratedValues>
  58848. </field>
  58849. <field>
  58850. <name>PFE</name>
  58851. <description>Passive Filter Enable</description>
  58852. <bitOffset>4</bitOffset>
  58853. <bitWidth>1</bitWidth>
  58854. <access>read-write</access>
  58855. <enumeratedValues>
  58856. <enumeratedValue>
  58857. <name>0</name>
  58858. <description>Passive input filter is disabled on the corresponding pin.</description>
  58859. <value>#0</value>
  58860. </enumeratedValue>
  58861. <enumeratedValue>
  58862. <name>1</name>
  58863. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  58864. <value>#1</value>
  58865. </enumeratedValue>
  58866. </enumeratedValues>
  58867. </field>
  58868. <field>
  58869. <name>ODE</name>
  58870. <description>Open Drain Enable</description>
  58871. <bitOffset>5</bitOffset>
  58872. <bitWidth>1</bitWidth>
  58873. <access>read-write</access>
  58874. <enumeratedValues>
  58875. <enumeratedValue>
  58876. <name>0</name>
  58877. <description>Open drain output is disabled on the corresponding pin.</description>
  58878. <value>#0</value>
  58879. </enumeratedValue>
  58880. <enumeratedValue>
  58881. <name>1</name>
  58882. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  58883. <value>#1</value>
  58884. </enumeratedValue>
  58885. </enumeratedValues>
  58886. </field>
  58887. <field>
  58888. <name>DSE</name>
  58889. <description>Drive Strength Enable</description>
  58890. <bitOffset>6</bitOffset>
  58891. <bitWidth>1</bitWidth>
  58892. <access>read-write</access>
  58893. <enumeratedValues>
  58894. <enumeratedValue>
  58895. <name>0</name>
  58896. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  58897. <value>#0</value>
  58898. </enumeratedValue>
  58899. <enumeratedValue>
  58900. <name>1</name>
  58901. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  58902. <value>#1</value>
  58903. </enumeratedValue>
  58904. </enumeratedValues>
  58905. </field>
  58906. <field>
  58907. <name>MUX</name>
  58908. <description>Pin Mux Control</description>
  58909. <bitOffset>8</bitOffset>
  58910. <bitWidth>3</bitWidth>
  58911. <access>read-write</access>
  58912. <enumeratedValues>
  58913. <enumeratedValue>
  58914. <name>000</name>
  58915. <description>Pin disabled (analog).</description>
  58916. <value>#000</value>
  58917. </enumeratedValue>
  58918. <enumeratedValue>
  58919. <name>001</name>
  58920. <description>Alternative 1 (GPIO).</description>
  58921. <value>#001</value>
  58922. </enumeratedValue>
  58923. <enumeratedValue>
  58924. <name>010</name>
  58925. <description>Alternative 2 (chip-specific).</description>
  58926. <value>#010</value>
  58927. </enumeratedValue>
  58928. <enumeratedValue>
  58929. <name>011</name>
  58930. <description>Alternative 3 (chip-specific).</description>
  58931. <value>#011</value>
  58932. </enumeratedValue>
  58933. <enumeratedValue>
  58934. <name>100</name>
  58935. <description>Alternative 4 (chip-specific).</description>
  58936. <value>#100</value>
  58937. </enumeratedValue>
  58938. <enumeratedValue>
  58939. <name>101</name>
  58940. <description>Alternative 5 (chip-specific).</description>
  58941. <value>#101</value>
  58942. </enumeratedValue>
  58943. <enumeratedValue>
  58944. <name>110</name>
  58945. <description>Alternative 6 (chip-specific).</description>
  58946. <value>#110</value>
  58947. </enumeratedValue>
  58948. <enumeratedValue>
  58949. <name>111</name>
  58950. <description>Alternative 7 (chip-specific).</description>
  58951. <value>#111</value>
  58952. </enumeratedValue>
  58953. </enumeratedValues>
  58954. </field>
  58955. <field>
  58956. <name>LK</name>
  58957. <description>Lock Register</description>
  58958. <bitOffset>15</bitOffset>
  58959. <bitWidth>1</bitWidth>
  58960. <access>read-write</access>
  58961. <enumeratedValues>
  58962. <enumeratedValue>
  58963. <name>0</name>
  58964. <description>Pin Control Register fields [15:0] are not locked.</description>
  58965. <value>#0</value>
  58966. </enumeratedValue>
  58967. <enumeratedValue>
  58968. <name>1</name>
  58969. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  58970. <value>#1</value>
  58971. </enumeratedValue>
  58972. </enumeratedValues>
  58973. </field>
  58974. <field>
  58975. <name>IRQC</name>
  58976. <description>Interrupt Configuration</description>
  58977. <bitOffset>16</bitOffset>
  58978. <bitWidth>4</bitWidth>
  58979. <access>read-write</access>
  58980. <enumeratedValues>
  58981. <enumeratedValue>
  58982. <name>0000</name>
  58983. <description>Interrupt/DMA request disabled.</description>
  58984. <value>#0000</value>
  58985. </enumeratedValue>
  58986. <enumeratedValue>
  58987. <name>0001</name>
  58988. <description>DMA request on rising edge.</description>
  58989. <value>#0001</value>
  58990. </enumeratedValue>
  58991. <enumeratedValue>
  58992. <name>0010</name>
  58993. <description>DMA request on falling edge.</description>
  58994. <value>#0010</value>
  58995. </enumeratedValue>
  58996. <enumeratedValue>
  58997. <name>0011</name>
  58998. <description>DMA request on either edge.</description>
  58999. <value>#0011</value>
  59000. </enumeratedValue>
  59001. <enumeratedValue>
  59002. <name>1000</name>
  59003. <description>Interrupt when logic 0.</description>
  59004. <value>#1000</value>
  59005. </enumeratedValue>
  59006. <enumeratedValue>
  59007. <name>1001</name>
  59008. <description>Interrupt on rising-edge.</description>
  59009. <value>#1001</value>
  59010. </enumeratedValue>
  59011. <enumeratedValue>
  59012. <name>1010</name>
  59013. <description>Interrupt on falling-edge.</description>
  59014. <value>#1010</value>
  59015. </enumeratedValue>
  59016. <enumeratedValue>
  59017. <name>1011</name>
  59018. <description>Interrupt on either edge.</description>
  59019. <value>#1011</value>
  59020. </enumeratedValue>
  59021. <enumeratedValue>
  59022. <name>1100</name>
  59023. <description>Interrupt when logic 1.</description>
  59024. <value>#1100</value>
  59025. </enumeratedValue>
  59026. </enumeratedValues>
  59027. </field>
  59028. <field>
  59029. <name>ISF</name>
  59030. <description>Interrupt Status Flag</description>
  59031. <bitOffset>24</bitOffset>
  59032. <bitWidth>1</bitWidth>
  59033. <access>read-write</access>
  59034. <enumeratedValues>
  59035. <enumeratedValue>
  59036. <name>0</name>
  59037. <description>Configured interrupt is not detected.</description>
  59038. <value>#0</value>
  59039. </enumeratedValue>
  59040. <enumeratedValue>
  59041. <name>1</name>
  59042. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  59043. <value>#1</value>
  59044. </enumeratedValue>
  59045. </enumeratedValues>
  59046. </field>
  59047. </fields>
  59048. </register>
  59049. <register>
  59050. <name>PCR11</name>
  59051. <description>Pin Control Register n</description>
  59052. <addressOffset>0x2C</addressOffset>
  59053. <size>32</size>
  59054. <access>read-write</access>
  59055. <resetValue>0</resetValue>
  59056. <resetMask>0xFFFFFFFF</resetMask>
  59057. <fields>
  59058. <field>
  59059. <name>PS</name>
  59060. <description>Pull Select</description>
  59061. <bitOffset>0</bitOffset>
  59062. <bitWidth>1</bitWidth>
  59063. <access>read-write</access>
  59064. <enumeratedValues>
  59065. <enumeratedValue>
  59066. <name>0</name>
  59067. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  59068. <value>#0</value>
  59069. </enumeratedValue>
  59070. <enumeratedValue>
  59071. <name>1</name>
  59072. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  59073. <value>#1</value>
  59074. </enumeratedValue>
  59075. </enumeratedValues>
  59076. </field>
  59077. <field>
  59078. <name>PE</name>
  59079. <description>Pull Enable</description>
  59080. <bitOffset>1</bitOffset>
  59081. <bitWidth>1</bitWidth>
  59082. <access>read-write</access>
  59083. <enumeratedValues>
  59084. <enumeratedValue>
  59085. <name>0</name>
  59086. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  59087. <value>#0</value>
  59088. </enumeratedValue>
  59089. <enumeratedValue>
  59090. <name>1</name>
  59091. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  59092. <value>#1</value>
  59093. </enumeratedValue>
  59094. </enumeratedValues>
  59095. </field>
  59096. <field>
  59097. <name>SRE</name>
  59098. <description>Slew Rate Enable</description>
  59099. <bitOffset>2</bitOffset>
  59100. <bitWidth>1</bitWidth>
  59101. <access>read-write</access>
  59102. <enumeratedValues>
  59103. <enumeratedValue>
  59104. <name>0</name>
  59105. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  59106. <value>#0</value>
  59107. </enumeratedValue>
  59108. <enumeratedValue>
  59109. <name>1</name>
  59110. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  59111. <value>#1</value>
  59112. </enumeratedValue>
  59113. </enumeratedValues>
  59114. </field>
  59115. <field>
  59116. <name>PFE</name>
  59117. <description>Passive Filter Enable</description>
  59118. <bitOffset>4</bitOffset>
  59119. <bitWidth>1</bitWidth>
  59120. <access>read-write</access>
  59121. <enumeratedValues>
  59122. <enumeratedValue>
  59123. <name>0</name>
  59124. <description>Passive input filter is disabled on the corresponding pin.</description>
  59125. <value>#0</value>
  59126. </enumeratedValue>
  59127. <enumeratedValue>
  59128. <name>1</name>
  59129. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  59130. <value>#1</value>
  59131. </enumeratedValue>
  59132. </enumeratedValues>
  59133. </field>
  59134. <field>
  59135. <name>ODE</name>
  59136. <description>Open Drain Enable</description>
  59137. <bitOffset>5</bitOffset>
  59138. <bitWidth>1</bitWidth>
  59139. <access>read-write</access>
  59140. <enumeratedValues>
  59141. <enumeratedValue>
  59142. <name>0</name>
  59143. <description>Open drain output is disabled on the corresponding pin.</description>
  59144. <value>#0</value>
  59145. </enumeratedValue>
  59146. <enumeratedValue>
  59147. <name>1</name>
  59148. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  59149. <value>#1</value>
  59150. </enumeratedValue>
  59151. </enumeratedValues>
  59152. </field>
  59153. <field>
  59154. <name>DSE</name>
  59155. <description>Drive Strength Enable</description>
  59156. <bitOffset>6</bitOffset>
  59157. <bitWidth>1</bitWidth>
  59158. <access>read-write</access>
  59159. <enumeratedValues>
  59160. <enumeratedValue>
  59161. <name>0</name>
  59162. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  59163. <value>#0</value>
  59164. </enumeratedValue>
  59165. <enumeratedValue>
  59166. <name>1</name>
  59167. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  59168. <value>#1</value>
  59169. </enumeratedValue>
  59170. </enumeratedValues>
  59171. </field>
  59172. <field>
  59173. <name>MUX</name>
  59174. <description>Pin Mux Control</description>
  59175. <bitOffset>8</bitOffset>
  59176. <bitWidth>3</bitWidth>
  59177. <access>read-write</access>
  59178. <enumeratedValues>
  59179. <enumeratedValue>
  59180. <name>000</name>
  59181. <description>Pin disabled (analog).</description>
  59182. <value>#000</value>
  59183. </enumeratedValue>
  59184. <enumeratedValue>
  59185. <name>001</name>
  59186. <description>Alternative 1 (GPIO).</description>
  59187. <value>#001</value>
  59188. </enumeratedValue>
  59189. <enumeratedValue>
  59190. <name>010</name>
  59191. <description>Alternative 2 (chip-specific).</description>
  59192. <value>#010</value>
  59193. </enumeratedValue>
  59194. <enumeratedValue>
  59195. <name>011</name>
  59196. <description>Alternative 3 (chip-specific).</description>
  59197. <value>#011</value>
  59198. </enumeratedValue>
  59199. <enumeratedValue>
  59200. <name>100</name>
  59201. <description>Alternative 4 (chip-specific).</description>
  59202. <value>#100</value>
  59203. </enumeratedValue>
  59204. <enumeratedValue>
  59205. <name>101</name>
  59206. <description>Alternative 5 (chip-specific).</description>
  59207. <value>#101</value>
  59208. </enumeratedValue>
  59209. <enumeratedValue>
  59210. <name>110</name>
  59211. <description>Alternative 6 (chip-specific).</description>
  59212. <value>#110</value>
  59213. </enumeratedValue>
  59214. <enumeratedValue>
  59215. <name>111</name>
  59216. <description>Alternative 7 (chip-specific).</description>
  59217. <value>#111</value>
  59218. </enumeratedValue>
  59219. </enumeratedValues>
  59220. </field>
  59221. <field>
  59222. <name>LK</name>
  59223. <description>Lock Register</description>
  59224. <bitOffset>15</bitOffset>
  59225. <bitWidth>1</bitWidth>
  59226. <access>read-write</access>
  59227. <enumeratedValues>
  59228. <enumeratedValue>
  59229. <name>0</name>
  59230. <description>Pin Control Register fields [15:0] are not locked.</description>
  59231. <value>#0</value>
  59232. </enumeratedValue>
  59233. <enumeratedValue>
  59234. <name>1</name>
  59235. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  59236. <value>#1</value>
  59237. </enumeratedValue>
  59238. </enumeratedValues>
  59239. </field>
  59240. <field>
  59241. <name>IRQC</name>
  59242. <description>Interrupt Configuration</description>
  59243. <bitOffset>16</bitOffset>
  59244. <bitWidth>4</bitWidth>
  59245. <access>read-write</access>
  59246. <enumeratedValues>
  59247. <enumeratedValue>
  59248. <name>0000</name>
  59249. <description>Interrupt/DMA request disabled.</description>
  59250. <value>#0000</value>
  59251. </enumeratedValue>
  59252. <enumeratedValue>
  59253. <name>0001</name>
  59254. <description>DMA request on rising edge.</description>
  59255. <value>#0001</value>
  59256. </enumeratedValue>
  59257. <enumeratedValue>
  59258. <name>0010</name>
  59259. <description>DMA request on falling edge.</description>
  59260. <value>#0010</value>
  59261. </enumeratedValue>
  59262. <enumeratedValue>
  59263. <name>0011</name>
  59264. <description>DMA request on either edge.</description>
  59265. <value>#0011</value>
  59266. </enumeratedValue>
  59267. <enumeratedValue>
  59268. <name>1000</name>
  59269. <description>Interrupt when logic 0.</description>
  59270. <value>#1000</value>
  59271. </enumeratedValue>
  59272. <enumeratedValue>
  59273. <name>1001</name>
  59274. <description>Interrupt on rising-edge.</description>
  59275. <value>#1001</value>
  59276. </enumeratedValue>
  59277. <enumeratedValue>
  59278. <name>1010</name>
  59279. <description>Interrupt on falling-edge.</description>
  59280. <value>#1010</value>
  59281. </enumeratedValue>
  59282. <enumeratedValue>
  59283. <name>1011</name>
  59284. <description>Interrupt on either edge.</description>
  59285. <value>#1011</value>
  59286. </enumeratedValue>
  59287. <enumeratedValue>
  59288. <name>1100</name>
  59289. <description>Interrupt when logic 1.</description>
  59290. <value>#1100</value>
  59291. </enumeratedValue>
  59292. </enumeratedValues>
  59293. </field>
  59294. <field>
  59295. <name>ISF</name>
  59296. <description>Interrupt Status Flag</description>
  59297. <bitOffset>24</bitOffset>
  59298. <bitWidth>1</bitWidth>
  59299. <access>read-write</access>
  59300. <enumeratedValues>
  59301. <enumeratedValue>
  59302. <name>0</name>
  59303. <description>Configured interrupt is not detected.</description>
  59304. <value>#0</value>
  59305. </enumeratedValue>
  59306. <enumeratedValue>
  59307. <name>1</name>
  59308. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  59309. <value>#1</value>
  59310. </enumeratedValue>
  59311. </enumeratedValues>
  59312. </field>
  59313. </fields>
  59314. </register>
  59315. <register>
  59316. <name>PCR12</name>
  59317. <description>Pin Control Register n</description>
  59318. <addressOffset>0x30</addressOffset>
  59319. <size>32</size>
  59320. <access>read-write</access>
  59321. <resetValue>0</resetValue>
  59322. <resetMask>0xFFFFFFFF</resetMask>
  59323. <fields>
  59324. <field>
  59325. <name>PS</name>
  59326. <description>Pull Select</description>
  59327. <bitOffset>0</bitOffset>
  59328. <bitWidth>1</bitWidth>
  59329. <access>read-write</access>
  59330. <enumeratedValues>
  59331. <enumeratedValue>
  59332. <name>0</name>
  59333. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  59334. <value>#0</value>
  59335. </enumeratedValue>
  59336. <enumeratedValue>
  59337. <name>1</name>
  59338. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  59339. <value>#1</value>
  59340. </enumeratedValue>
  59341. </enumeratedValues>
  59342. </field>
  59343. <field>
  59344. <name>PE</name>
  59345. <description>Pull Enable</description>
  59346. <bitOffset>1</bitOffset>
  59347. <bitWidth>1</bitWidth>
  59348. <access>read-write</access>
  59349. <enumeratedValues>
  59350. <enumeratedValue>
  59351. <name>0</name>
  59352. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  59353. <value>#0</value>
  59354. </enumeratedValue>
  59355. <enumeratedValue>
  59356. <name>1</name>
  59357. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  59358. <value>#1</value>
  59359. </enumeratedValue>
  59360. </enumeratedValues>
  59361. </field>
  59362. <field>
  59363. <name>SRE</name>
  59364. <description>Slew Rate Enable</description>
  59365. <bitOffset>2</bitOffset>
  59366. <bitWidth>1</bitWidth>
  59367. <access>read-write</access>
  59368. <enumeratedValues>
  59369. <enumeratedValue>
  59370. <name>0</name>
  59371. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  59372. <value>#0</value>
  59373. </enumeratedValue>
  59374. <enumeratedValue>
  59375. <name>1</name>
  59376. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  59377. <value>#1</value>
  59378. </enumeratedValue>
  59379. </enumeratedValues>
  59380. </field>
  59381. <field>
  59382. <name>PFE</name>
  59383. <description>Passive Filter Enable</description>
  59384. <bitOffset>4</bitOffset>
  59385. <bitWidth>1</bitWidth>
  59386. <access>read-write</access>
  59387. <enumeratedValues>
  59388. <enumeratedValue>
  59389. <name>0</name>
  59390. <description>Passive input filter is disabled on the corresponding pin.</description>
  59391. <value>#0</value>
  59392. </enumeratedValue>
  59393. <enumeratedValue>
  59394. <name>1</name>
  59395. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  59396. <value>#1</value>
  59397. </enumeratedValue>
  59398. </enumeratedValues>
  59399. </field>
  59400. <field>
  59401. <name>ODE</name>
  59402. <description>Open Drain Enable</description>
  59403. <bitOffset>5</bitOffset>
  59404. <bitWidth>1</bitWidth>
  59405. <access>read-write</access>
  59406. <enumeratedValues>
  59407. <enumeratedValue>
  59408. <name>0</name>
  59409. <description>Open drain output is disabled on the corresponding pin.</description>
  59410. <value>#0</value>
  59411. </enumeratedValue>
  59412. <enumeratedValue>
  59413. <name>1</name>
  59414. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  59415. <value>#1</value>
  59416. </enumeratedValue>
  59417. </enumeratedValues>
  59418. </field>
  59419. <field>
  59420. <name>DSE</name>
  59421. <description>Drive Strength Enable</description>
  59422. <bitOffset>6</bitOffset>
  59423. <bitWidth>1</bitWidth>
  59424. <access>read-write</access>
  59425. <enumeratedValues>
  59426. <enumeratedValue>
  59427. <name>0</name>
  59428. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  59429. <value>#0</value>
  59430. </enumeratedValue>
  59431. <enumeratedValue>
  59432. <name>1</name>
  59433. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  59434. <value>#1</value>
  59435. </enumeratedValue>
  59436. </enumeratedValues>
  59437. </field>
  59438. <field>
  59439. <name>MUX</name>
  59440. <description>Pin Mux Control</description>
  59441. <bitOffset>8</bitOffset>
  59442. <bitWidth>3</bitWidth>
  59443. <access>read-write</access>
  59444. <enumeratedValues>
  59445. <enumeratedValue>
  59446. <name>000</name>
  59447. <description>Pin disabled (analog).</description>
  59448. <value>#000</value>
  59449. </enumeratedValue>
  59450. <enumeratedValue>
  59451. <name>001</name>
  59452. <description>Alternative 1 (GPIO).</description>
  59453. <value>#001</value>
  59454. </enumeratedValue>
  59455. <enumeratedValue>
  59456. <name>010</name>
  59457. <description>Alternative 2 (chip-specific).</description>
  59458. <value>#010</value>
  59459. </enumeratedValue>
  59460. <enumeratedValue>
  59461. <name>011</name>
  59462. <description>Alternative 3 (chip-specific).</description>
  59463. <value>#011</value>
  59464. </enumeratedValue>
  59465. <enumeratedValue>
  59466. <name>100</name>
  59467. <description>Alternative 4 (chip-specific).</description>
  59468. <value>#100</value>
  59469. </enumeratedValue>
  59470. <enumeratedValue>
  59471. <name>101</name>
  59472. <description>Alternative 5 (chip-specific).</description>
  59473. <value>#101</value>
  59474. </enumeratedValue>
  59475. <enumeratedValue>
  59476. <name>110</name>
  59477. <description>Alternative 6 (chip-specific).</description>
  59478. <value>#110</value>
  59479. </enumeratedValue>
  59480. <enumeratedValue>
  59481. <name>111</name>
  59482. <description>Alternative 7 (chip-specific).</description>
  59483. <value>#111</value>
  59484. </enumeratedValue>
  59485. </enumeratedValues>
  59486. </field>
  59487. <field>
  59488. <name>LK</name>
  59489. <description>Lock Register</description>
  59490. <bitOffset>15</bitOffset>
  59491. <bitWidth>1</bitWidth>
  59492. <access>read-write</access>
  59493. <enumeratedValues>
  59494. <enumeratedValue>
  59495. <name>0</name>
  59496. <description>Pin Control Register fields [15:0] are not locked.</description>
  59497. <value>#0</value>
  59498. </enumeratedValue>
  59499. <enumeratedValue>
  59500. <name>1</name>
  59501. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  59502. <value>#1</value>
  59503. </enumeratedValue>
  59504. </enumeratedValues>
  59505. </field>
  59506. <field>
  59507. <name>IRQC</name>
  59508. <description>Interrupt Configuration</description>
  59509. <bitOffset>16</bitOffset>
  59510. <bitWidth>4</bitWidth>
  59511. <access>read-write</access>
  59512. <enumeratedValues>
  59513. <enumeratedValue>
  59514. <name>0000</name>
  59515. <description>Interrupt/DMA request disabled.</description>
  59516. <value>#0000</value>
  59517. </enumeratedValue>
  59518. <enumeratedValue>
  59519. <name>0001</name>
  59520. <description>DMA request on rising edge.</description>
  59521. <value>#0001</value>
  59522. </enumeratedValue>
  59523. <enumeratedValue>
  59524. <name>0010</name>
  59525. <description>DMA request on falling edge.</description>
  59526. <value>#0010</value>
  59527. </enumeratedValue>
  59528. <enumeratedValue>
  59529. <name>0011</name>
  59530. <description>DMA request on either edge.</description>
  59531. <value>#0011</value>
  59532. </enumeratedValue>
  59533. <enumeratedValue>
  59534. <name>1000</name>
  59535. <description>Interrupt when logic 0.</description>
  59536. <value>#1000</value>
  59537. </enumeratedValue>
  59538. <enumeratedValue>
  59539. <name>1001</name>
  59540. <description>Interrupt on rising-edge.</description>
  59541. <value>#1001</value>
  59542. </enumeratedValue>
  59543. <enumeratedValue>
  59544. <name>1010</name>
  59545. <description>Interrupt on falling-edge.</description>
  59546. <value>#1010</value>
  59547. </enumeratedValue>
  59548. <enumeratedValue>
  59549. <name>1011</name>
  59550. <description>Interrupt on either edge.</description>
  59551. <value>#1011</value>
  59552. </enumeratedValue>
  59553. <enumeratedValue>
  59554. <name>1100</name>
  59555. <description>Interrupt when logic 1.</description>
  59556. <value>#1100</value>
  59557. </enumeratedValue>
  59558. </enumeratedValues>
  59559. </field>
  59560. <field>
  59561. <name>ISF</name>
  59562. <description>Interrupt Status Flag</description>
  59563. <bitOffset>24</bitOffset>
  59564. <bitWidth>1</bitWidth>
  59565. <access>read-write</access>
  59566. <enumeratedValues>
  59567. <enumeratedValue>
  59568. <name>0</name>
  59569. <description>Configured interrupt is not detected.</description>
  59570. <value>#0</value>
  59571. </enumeratedValue>
  59572. <enumeratedValue>
  59573. <name>1</name>
  59574. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  59575. <value>#1</value>
  59576. </enumeratedValue>
  59577. </enumeratedValues>
  59578. </field>
  59579. </fields>
  59580. </register>
  59581. <register>
  59582. <name>PCR13</name>
  59583. <description>Pin Control Register n</description>
  59584. <addressOffset>0x34</addressOffset>
  59585. <size>32</size>
  59586. <access>read-write</access>
  59587. <resetValue>0</resetValue>
  59588. <resetMask>0xFFFFFFFF</resetMask>
  59589. <fields>
  59590. <field>
  59591. <name>PS</name>
  59592. <description>Pull Select</description>
  59593. <bitOffset>0</bitOffset>
  59594. <bitWidth>1</bitWidth>
  59595. <access>read-write</access>
  59596. <enumeratedValues>
  59597. <enumeratedValue>
  59598. <name>0</name>
  59599. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  59600. <value>#0</value>
  59601. </enumeratedValue>
  59602. <enumeratedValue>
  59603. <name>1</name>
  59604. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  59605. <value>#1</value>
  59606. </enumeratedValue>
  59607. </enumeratedValues>
  59608. </field>
  59609. <field>
  59610. <name>PE</name>
  59611. <description>Pull Enable</description>
  59612. <bitOffset>1</bitOffset>
  59613. <bitWidth>1</bitWidth>
  59614. <access>read-write</access>
  59615. <enumeratedValues>
  59616. <enumeratedValue>
  59617. <name>0</name>
  59618. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  59619. <value>#0</value>
  59620. </enumeratedValue>
  59621. <enumeratedValue>
  59622. <name>1</name>
  59623. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  59624. <value>#1</value>
  59625. </enumeratedValue>
  59626. </enumeratedValues>
  59627. </field>
  59628. <field>
  59629. <name>SRE</name>
  59630. <description>Slew Rate Enable</description>
  59631. <bitOffset>2</bitOffset>
  59632. <bitWidth>1</bitWidth>
  59633. <access>read-write</access>
  59634. <enumeratedValues>
  59635. <enumeratedValue>
  59636. <name>0</name>
  59637. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  59638. <value>#0</value>
  59639. </enumeratedValue>
  59640. <enumeratedValue>
  59641. <name>1</name>
  59642. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  59643. <value>#1</value>
  59644. </enumeratedValue>
  59645. </enumeratedValues>
  59646. </field>
  59647. <field>
  59648. <name>PFE</name>
  59649. <description>Passive Filter Enable</description>
  59650. <bitOffset>4</bitOffset>
  59651. <bitWidth>1</bitWidth>
  59652. <access>read-write</access>
  59653. <enumeratedValues>
  59654. <enumeratedValue>
  59655. <name>0</name>
  59656. <description>Passive input filter is disabled on the corresponding pin.</description>
  59657. <value>#0</value>
  59658. </enumeratedValue>
  59659. <enumeratedValue>
  59660. <name>1</name>
  59661. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  59662. <value>#1</value>
  59663. </enumeratedValue>
  59664. </enumeratedValues>
  59665. </field>
  59666. <field>
  59667. <name>ODE</name>
  59668. <description>Open Drain Enable</description>
  59669. <bitOffset>5</bitOffset>
  59670. <bitWidth>1</bitWidth>
  59671. <access>read-write</access>
  59672. <enumeratedValues>
  59673. <enumeratedValue>
  59674. <name>0</name>
  59675. <description>Open drain output is disabled on the corresponding pin.</description>
  59676. <value>#0</value>
  59677. </enumeratedValue>
  59678. <enumeratedValue>
  59679. <name>1</name>
  59680. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  59681. <value>#1</value>
  59682. </enumeratedValue>
  59683. </enumeratedValues>
  59684. </field>
  59685. <field>
  59686. <name>DSE</name>
  59687. <description>Drive Strength Enable</description>
  59688. <bitOffset>6</bitOffset>
  59689. <bitWidth>1</bitWidth>
  59690. <access>read-write</access>
  59691. <enumeratedValues>
  59692. <enumeratedValue>
  59693. <name>0</name>
  59694. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  59695. <value>#0</value>
  59696. </enumeratedValue>
  59697. <enumeratedValue>
  59698. <name>1</name>
  59699. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  59700. <value>#1</value>
  59701. </enumeratedValue>
  59702. </enumeratedValues>
  59703. </field>
  59704. <field>
  59705. <name>MUX</name>
  59706. <description>Pin Mux Control</description>
  59707. <bitOffset>8</bitOffset>
  59708. <bitWidth>3</bitWidth>
  59709. <access>read-write</access>
  59710. <enumeratedValues>
  59711. <enumeratedValue>
  59712. <name>000</name>
  59713. <description>Pin disabled (analog).</description>
  59714. <value>#000</value>
  59715. </enumeratedValue>
  59716. <enumeratedValue>
  59717. <name>001</name>
  59718. <description>Alternative 1 (GPIO).</description>
  59719. <value>#001</value>
  59720. </enumeratedValue>
  59721. <enumeratedValue>
  59722. <name>010</name>
  59723. <description>Alternative 2 (chip-specific).</description>
  59724. <value>#010</value>
  59725. </enumeratedValue>
  59726. <enumeratedValue>
  59727. <name>011</name>
  59728. <description>Alternative 3 (chip-specific).</description>
  59729. <value>#011</value>
  59730. </enumeratedValue>
  59731. <enumeratedValue>
  59732. <name>100</name>
  59733. <description>Alternative 4 (chip-specific).</description>
  59734. <value>#100</value>
  59735. </enumeratedValue>
  59736. <enumeratedValue>
  59737. <name>101</name>
  59738. <description>Alternative 5 (chip-specific).</description>
  59739. <value>#101</value>
  59740. </enumeratedValue>
  59741. <enumeratedValue>
  59742. <name>110</name>
  59743. <description>Alternative 6 (chip-specific).</description>
  59744. <value>#110</value>
  59745. </enumeratedValue>
  59746. <enumeratedValue>
  59747. <name>111</name>
  59748. <description>Alternative 7 (chip-specific).</description>
  59749. <value>#111</value>
  59750. </enumeratedValue>
  59751. </enumeratedValues>
  59752. </field>
  59753. <field>
  59754. <name>LK</name>
  59755. <description>Lock Register</description>
  59756. <bitOffset>15</bitOffset>
  59757. <bitWidth>1</bitWidth>
  59758. <access>read-write</access>
  59759. <enumeratedValues>
  59760. <enumeratedValue>
  59761. <name>0</name>
  59762. <description>Pin Control Register fields [15:0] are not locked.</description>
  59763. <value>#0</value>
  59764. </enumeratedValue>
  59765. <enumeratedValue>
  59766. <name>1</name>
  59767. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  59768. <value>#1</value>
  59769. </enumeratedValue>
  59770. </enumeratedValues>
  59771. </field>
  59772. <field>
  59773. <name>IRQC</name>
  59774. <description>Interrupt Configuration</description>
  59775. <bitOffset>16</bitOffset>
  59776. <bitWidth>4</bitWidth>
  59777. <access>read-write</access>
  59778. <enumeratedValues>
  59779. <enumeratedValue>
  59780. <name>0000</name>
  59781. <description>Interrupt/DMA request disabled.</description>
  59782. <value>#0000</value>
  59783. </enumeratedValue>
  59784. <enumeratedValue>
  59785. <name>0001</name>
  59786. <description>DMA request on rising edge.</description>
  59787. <value>#0001</value>
  59788. </enumeratedValue>
  59789. <enumeratedValue>
  59790. <name>0010</name>
  59791. <description>DMA request on falling edge.</description>
  59792. <value>#0010</value>
  59793. </enumeratedValue>
  59794. <enumeratedValue>
  59795. <name>0011</name>
  59796. <description>DMA request on either edge.</description>
  59797. <value>#0011</value>
  59798. </enumeratedValue>
  59799. <enumeratedValue>
  59800. <name>1000</name>
  59801. <description>Interrupt when logic 0.</description>
  59802. <value>#1000</value>
  59803. </enumeratedValue>
  59804. <enumeratedValue>
  59805. <name>1001</name>
  59806. <description>Interrupt on rising-edge.</description>
  59807. <value>#1001</value>
  59808. </enumeratedValue>
  59809. <enumeratedValue>
  59810. <name>1010</name>
  59811. <description>Interrupt on falling-edge.</description>
  59812. <value>#1010</value>
  59813. </enumeratedValue>
  59814. <enumeratedValue>
  59815. <name>1011</name>
  59816. <description>Interrupt on either edge.</description>
  59817. <value>#1011</value>
  59818. </enumeratedValue>
  59819. <enumeratedValue>
  59820. <name>1100</name>
  59821. <description>Interrupt when logic 1.</description>
  59822. <value>#1100</value>
  59823. </enumeratedValue>
  59824. </enumeratedValues>
  59825. </field>
  59826. <field>
  59827. <name>ISF</name>
  59828. <description>Interrupt Status Flag</description>
  59829. <bitOffset>24</bitOffset>
  59830. <bitWidth>1</bitWidth>
  59831. <access>read-write</access>
  59832. <enumeratedValues>
  59833. <enumeratedValue>
  59834. <name>0</name>
  59835. <description>Configured interrupt is not detected.</description>
  59836. <value>#0</value>
  59837. </enumeratedValue>
  59838. <enumeratedValue>
  59839. <name>1</name>
  59840. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  59841. <value>#1</value>
  59842. </enumeratedValue>
  59843. </enumeratedValues>
  59844. </field>
  59845. </fields>
  59846. </register>
  59847. <register>
  59848. <name>PCR14</name>
  59849. <description>Pin Control Register n</description>
  59850. <addressOffset>0x38</addressOffset>
  59851. <size>32</size>
  59852. <access>read-write</access>
  59853. <resetValue>0</resetValue>
  59854. <resetMask>0xFFFFFFFF</resetMask>
  59855. <fields>
  59856. <field>
  59857. <name>PS</name>
  59858. <description>Pull Select</description>
  59859. <bitOffset>0</bitOffset>
  59860. <bitWidth>1</bitWidth>
  59861. <access>read-write</access>
  59862. <enumeratedValues>
  59863. <enumeratedValue>
  59864. <name>0</name>
  59865. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  59866. <value>#0</value>
  59867. </enumeratedValue>
  59868. <enumeratedValue>
  59869. <name>1</name>
  59870. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  59871. <value>#1</value>
  59872. </enumeratedValue>
  59873. </enumeratedValues>
  59874. </field>
  59875. <field>
  59876. <name>PE</name>
  59877. <description>Pull Enable</description>
  59878. <bitOffset>1</bitOffset>
  59879. <bitWidth>1</bitWidth>
  59880. <access>read-write</access>
  59881. <enumeratedValues>
  59882. <enumeratedValue>
  59883. <name>0</name>
  59884. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  59885. <value>#0</value>
  59886. </enumeratedValue>
  59887. <enumeratedValue>
  59888. <name>1</name>
  59889. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  59890. <value>#1</value>
  59891. </enumeratedValue>
  59892. </enumeratedValues>
  59893. </field>
  59894. <field>
  59895. <name>SRE</name>
  59896. <description>Slew Rate Enable</description>
  59897. <bitOffset>2</bitOffset>
  59898. <bitWidth>1</bitWidth>
  59899. <access>read-write</access>
  59900. <enumeratedValues>
  59901. <enumeratedValue>
  59902. <name>0</name>
  59903. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  59904. <value>#0</value>
  59905. </enumeratedValue>
  59906. <enumeratedValue>
  59907. <name>1</name>
  59908. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  59909. <value>#1</value>
  59910. </enumeratedValue>
  59911. </enumeratedValues>
  59912. </field>
  59913. <field>
  59914. <name>PFE</name>
  59915. <description>Passive Filter Enable</description>
  59916. <bitOffset>4</bitOffset>
  59917. <bitWidth>1</bitWidth>
  59918. <access>read-write</access>
  59919. <enumeratedValues>
  59920. <enumeratedValue>
  59921. <name>0</name>
  59922. <description>Passive input filter is disabled on the corresponding pin.</description>
  59923. <value>#0</value>
  59924. </enumeratedValue>
  59925. <enumeratedValue>
  59926. <name>1</name>
  59927. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  59928. <value>#1</value>
  59929. </enumeratedValue>
  59930. </enumeratedValues>
  59931. </field>
  59932. <field>
  59933. <name>ODE</name>
  59934. <description>Open Drain Enable</description>
  59935. <bitOffset>5</bitOffset>
  59936. <bitWidth>1</bitWidth>
  59937. <access>read-write</access>
  59938. <enumeratedValues>
  59939. <enumeratedValue>
  59940. <name>0</name>
  59941. <description>Open drain output is disabled on the corresponding pin.</description>
  59942. <value>#0</value>
  59943. </enumeratedValue>
  59944. <enumeratedValue>
  59945. <name>1</name>
  59946. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  59947. <value>#1</value>
  59948. </enumeratedValue>
  59949. </enumeratedValues>
  59950. </field>
  59951. <field>
  59952. <name>DSE</name>
  59953. <description>Drive Strength Enable</description>
  59954. <bitOffset>6</bitOffset>
  59955. <bitWidth>1</bitWidth>
  59956. <access>read-write</access>
  59957. <enumeratedValues>
  59958. <enumeratedValue>
  59959. <name>0</name>
  59960. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  59961. <value>#0</value>
  59962. </enumeratedValue>
  59963. <enumeratedValue>
  59964. <name>1</name>
  59965. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  59966. <value>#1</value>
  59967. </enumeratedValue>
  59968. </enumeratedValues>
  59969. </field>
  59970. <field>
  59971. <name>MUX</name>
  59972. <description>Pin Mux Control</description>
  59973. <bitOffset>8</bitOffset>
  59974. <bitWidth>3</bitWidth>
  59975. <access>read-write</access>
  59976. <enumeratedValues>
  59977. <enumeratedValue>
  59978. <name>000</name>
  59979. <description>Pin disabled (analog).</description>
  59980. <value>#000</value>
  59981. </enumeratedValue>
  59982. <enumeratedValue>
  59983. <name>001</name>
  59984. <description>Alternative 1 (GPIO).</description>
  59985. <value>#001</value>
  59986. </enumeratedValue>
  59987. <enumeratedValue>
  59988. <name>010</name>
  59989. <description>Alternative 2 (chip-specific).</description>
  59990. <value>#010</value>
  59991. </enumeratedValue>
  59992. <enumeratedValue>
  59993. <name>011</name>
  59994. <description>Alternative 3 (chip-specific).</description>
  59995. <value>#011</value>
  59996. </enumeratedValue>
  59997. <enumeratedValue>
  59998. <name>100</name>
  59999. <description>Alternative 4 (chip-specific).</description>
  60000. <value>#100</value>
  60001. </enumeratedValue>
  60002. <enumeratedValue>
  60003. <name>101</name>
  60004. <description>Alternative 5 (chip-specific).</description>
  60005. <value>#101</value>
  60006. </enumeratedValue>
  60007. <enumeratedValue>
  60008. <name>110</name>
  60009. <description>Alternative 6 (chip-specific).</description>
  60010. <value>#110</value>
  60011. </enumeratedValue>
  60012. <enumeratedValue>
  60013. <name>111</name>
  60014. <description>Alternative 7 (chip-specific).</description>
  60015. <value>#111</value>
  60016. </enumeratedValue>
  60017. </enumeratedValues>
  60018. </field>
  60019. <field>
  60020. <name>LK</name>
  60021. <description>Lock Register</description>
  60022. <bitOffset>15</bitOffset>
  60023. <bitWidth>1</bitWidth>
  60024. <access>read-write</access>
  60025. <enumeratedValues>
  60026. <enumeratedValue>
  60027. <name>0</name>
  60028. <description>Pin Control Register fields [15:0] are not locked.</description>
  60029. <value>#0</value>
  60030. </enumeratedValue>
  60031. <enumeratedValue>
  60032. <name>1</name>
  60033. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  60034. <value>#1</value>
  60035. </enumeratedValue>
  60036. </enumeratedValues>
  60037. </field>
  60038. <field>
  60039. <name>IRQC</name>
  60040. <description>Interrupt Configuration</description>
  60041. <bitOffset>16</bitOffset>
  60042. <bitWidth>4</bitWidth>
  60043. <access>read-write</access>
  60044. <enumeratedValues>
  60045. <enumeratedValue>
  60046. <name>0000</name>
  60047. <description>Interrupt/DMA request disabled.</description>
  60048. <value>#0000</value>
  60049. </enumeratedValue>
  60050. <enumeratedValue>
  60051. <name>0001</name>
  60052. <description>DMA request on rising edge.</description>
  60053. <value>#0001</value>
  60054. </enumeratedValue>
  60055. <enumeratedValue>
  60056. <name>0010</name>
  60057. <description>DMA request on falling edge.</description>
  60058. <value>#0010</value>
  60059. </enumeratedValue>
  60060. <enumeratedValue>
  60061. <name>0011</name>
  60062. <description>DMA request on either edge.</description>
  60063. <value>#0011</value>
  60064. </enumeratedValue>
  60065. <enumeratedValue>
  60066. <name>1000</name>
  60067. <description>Interrupt when logic 0.</description>
  60068. <value>#1000</value>
  60069. </enumeratedValue>
  60070. <enumeratedValue>
  60071. <name>1001</name>
  60072. <description>Interrupt on rising-edge.</description>
  60073. <value>#1001</value>
  60074. </enumeratedValue>
  60075. <enumeratedValue>
  60076. <name>1010</name>
  60077. <description>Interrupt on falling-edge.</description>
  60078. <value>#1010</value>
  60079. </enumeratedValue>
  60080. <enumeratedValue>
  60081. <name>1011</name>
  60082. <description>Interrupt on either edge.</description>
  60083. <value>#1011</value>
  60084. </enumeratedValue>
  60085. <enumeratedValue>
  60086. <name>1100</name>
  60087. <description>Interrupt when logic 1.</description>
  60088. <value>#1100</value>
  60089. </enumeratedValue>
  60090. </enumeratedValues>
  60091. </field>
  60092. <field>
  60093. <name>ISF</name>
  60094. <description>Interrupt Status Flag</description>
  60095. <bitOffset>24</bitOffset>
  60096. <bitWidth>1</bitWidth>
  60097. <access>read-write</access>
  60098. <enumeratedValues>
  60099. <enumeratedValue>
  60100. <name>0</name>
  60101. <description>Configured interrupt is not detected.</description>
  60102. <value>#0</value>
  60103. </enumeratedValue>
  60104. <enumeratedValue>
  60105. <name>1</name>
  60106. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  60107. <value>#1</value>
  60108. </enumeratedValue>
  60109. </enumeratedValues>
  60110. </field>
  60111. </fields>
  60112. </register>
  60113. <register>
  60114. <name>PCR15</name>
  60115. <description>Pin Control Register n</description>
  60116. <addressOffset>0x3C</addressOffset>
  60117. <size>32</size>
  60118. <access>read-write</access>
  60119. <resetValue>0</resetValue>
  60120. <resetMask>0xFFFFFFFF</resetMask>
  60121. <fields>
  60122. <field>
  60123. <name>PS</name>
  60124. <description>Pull Select</description>
  60125. <bitOffset>0</bitOffset>
  60126. <bitWidth>1</bitWidth>
  60127. <access>read-write</access>
  60128. <enumeratedValues>
  60129. <enumeratedValue>
  60130. <name>0</name>
  60131. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  60132. <value>#0</value>
  60133. </enumeratedValue>
  60134. <enumeratedValue>
  60135. <name>1</name>
  60136. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  60137. <value>#1</value>
  60138. </enumeratedValue>
  60139. </enumeratedValues>
  60140. </field>
  60141. <field>
  60142. <name>PE</name>
  60143. <description>Pull Enable</description>
  60144. <bitOffset>1</bitOffset>
  60145. <bitWidth>1</bitWidth>
  60146. <access>read-write</access>
  60147. <enumeratedValues>
  60148. <enumeratedValue>
  60149. <name>0</name>
  60150. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  60151. <value>#0</value>
  60152. </enumeratedValue>
  60153. <enumeratedValue>
  60154. <name>1</name>
  60155. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  60156. <value>#1</value>
  60157. </enumeratedValue>
  60158. </enumeratedValues>
  60159. </field>
  60160. <field>
  60161. <name>SRE</name>
  60162. <description>Slew Rate Enable</description>
  60163. <bitOffset>2</bitOffset>
  60164. <bitWidth>1</bitWidth>
  60165. <access>read-write</access>
  60166. <enumeratedValues>
  60167. <enumeratedValue>
  60168. <name>0</name>
  60169. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  60170. <value>#0</value>
  60171. </enumeratedValue>
  60172. <enumeratedValue>
  60173. <name>1</name>
  60174. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  60175. <value>#1</value>
  60176. </enumeratedValue>
  60177. </enumeratedValues>
  60178. </field>
  60179. <field>
  60180. <name>PFE</name>
  60181. <description>Passive Filter Enable</description>
  60182. <bitOffset>4</bitOffset>
  60183. <bitWidth>1</bitWidth>
  60184. <access>read-write</access>
  60185. <enumeratedValues>
  60186. <enumeratedValue>
  60187. <name>0</name>
  60188. <description>Passive input filter is disabled on the corresponding pin.</description>
  60189. <value>#0</value>
  60190. </enumeratedValue>
  60191. <enumeratedValue>
  60192. <name>1</name>
  60193. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  60194. <value>#1</value>
  60195. </enumeratedValue>
  60196. </enumeratedValues>
  60197. </field>
  60198. <field>
  60199. <name>ODE</name>
  60200. <description>Open Drain Enable</description>
  60201. <bitOffset>5</bitOffset>
  60202. <bitWidth>1</bitWidth>
  60203. <access>read-write</access>
  60204. <enumeratedValues>
  60205. <enumeratedValue>
  60206. <name>0</name>
  60207. <description>Open drain output is disabled on the corresponding pin.</description>
  60208. <value>#0</value>
  60209. </enumeratedValue>
  60210. <enumeratedValue>
  60211. <name>1</name>
  60212. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  60213. <value>#1</value>
  60214. </enumeratedValue>
  60215. </enumeratedValues>
  60216. </field>
  60217. <field>
  60218. <name>DSE</name>
  60219. <description>Drive Strength Enable</description>
  60220. <bitOffset>6</bitOffset>
  60221. <bitWidth>1</bitWidth>
  60222. <access>read-write</access>
  60223. <enumeratedValues>
  60224. <enumeratedValue>
  60225. <name>0</name>
  60226. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  60227. <value>#0</value>
  60228. </enumeratedValue>
  60229. <enumeratedValue>
  60230. <name>1</name>
  60231. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  60232. <value>#1</value>
  60233. </enumeratedValue>
  60234. </enumeratedValues>
  60235. </field>
  60236. <field>
  60237. <name>MUX</name>
  60238. <description>Pin Mux Control</description>
  60239. <bitOffset>8</bitOffset>
  60240. <bitWidth>3</bitWidth>
  60241. <access>read-write</access>
  60242. <enumeratedValues>
  60243. <enumeratedValue>
  60244. <name>000</name>
  60245. <description>Pin disabled (analog).</description>
  60246. <value>#000</value>
  60247. </enumeratedValue>
  60248. <enumeratedValue>
  60249. <name>001</name>
  60250. <description>Alternative 1 (GPIO).</description>
  60251. <value>#001</value>
  60252. </enumeratedValue>
  60253. <enumeratedValue>
  60254. <name>010</name>
  60255. <description>Alternative 2 (chip-specific).</description>
  60256. <value>#010</value>
  60257. </enumeratedValue>
  60258. <enumeratedValue>
  60259. <name>011</name>
  60260. <description>Alternative 3 (chip-specific).</description>
  60261. <value>#011</value>
  60262. </enumeratedValue>
  60263. <enumeratedValue>
  60264. <name>100</name>
  60265. <description>Alternative 4 (chip-specific).</description>
  60266. <value>#100</value>
  60267. </enumeratedValue>
  60268. <enumeratedValue>
  60269. <name>101</name>
  60270. <description>Alternative 5 (chip-specific).</description>
  60271. <value>#101</value>
  60272. </enumeratedValue>
  60273. <enumeratedValue>
  60274. <name>110</name>
  60275. <description>Alternative 6 (chip-specific).</description>
  60276. <value>#110</value>
  60277. </enumeratedValue>
  60278. <enumeratedValue>
  60279. <name>111</name>
  60280. <description>Alternative 7 (chip-specific).</description>
  60281. <value>#111</value>
  60282. </enumeratedValue>
  60283. </enumeratedValues>
  60284. </field>
  60285. <field>
  60286. <name>LK</name>
  60287. <description>Lock Register</description>
  60288. <bitOffset>15</bitOffset>
  60289. <bitWidth>1</bitWidth>
  60290. <access>read-write</access>
  60291. <enumeratedValues>
  60292. <enumeratedValue>
  60293. <name>0</name>
  60294. <description>Pin Control Register fields [15:0] are not locked.</description>
  60295. <value>#0</value>
  60296. </enumeratedValue>
  60297. <enumeratedValue>
  60298. <name>1</name>
  60299. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  60300. <value>#1</value>
  60301. </enumeratedValue>
  60302. </enumeratedValues>
  60303. </field>
  60304. <field>
  60305. <name>IRQC</name>
  60306. <description>Interrupt Configuration</description>
  60307. <bitOffset>16</bitOffset>
  60308. <bitWidth>4</bitWidth>
  60309. <access>read-write</access>
  60310. <enumeratedValues>
  60311. <enumeratedValue>
  60312. <name>0000</name>
  60313. <description>Interrupt/DMA request disabled.</description>
  60314. <value>#0000</value>
  60315. </enumeratedValue>
  60316. <enumeratedValue>
  60317. <name>0001</name>
  60318. <description>DMA request on rising edge.</description>
  60319. <value>#0001</value>
  60320. </enumeratedValue>
  60321. <enumeratedValue>
  60322. <name>0010</name>
  60323. <description>DMA request on falling edge.</description>
  60324. <value>#0010</value>
  60325. </enumeratedValue>
  60326. <enumeratedValue>
  60327. <name>0011</name>
  60328. <description>DMA request on either edge.</description>
  60329. <value>#0011</value>
  60330. </enumeratedValue>
  60331. <enumeratedValue>
  60332. <name>1000</name>
  60333. <description>Interrupt when logic 0.</description>
  60334. <value>#1000</value>
  60335. </enumeratedValue>
  60336. <enumeratedValue>
  60337. <name>1001</name>
  60338. <description>Interrupt on rising-edge.</description>
  60339. <value>#1001</value>
  60340. </enumeratedValue>
  60341. <enumeratedValue>
  60342. <name>1010</name>
  60343. <description>Interrupt on falling-edge.</description>
  60344. <value>#1010</value>
  60345. </enumeratedValue>
  60346. <enumeratedValue>
  60347. <name>1011</name>
  60348. <description>Interrupt on either edge.</description>
  60349. <value>#1011</value>
  60350. </enumeratedValue>
  60351. <enumeratedValue>
  60352. <name>1100</name>
  60353. <description>Interrupt when logic 1.</description>
  60354. <value>#1100</value>
  60355. </enumeratedValue>
  60356. </enumeratedValues>
  60357. </field>
  60358. <field>
  60359. <name>ISF</name>
  60360. <description>Interrupt Status Flag</description>
  60361. <bitOffset>24</bitOffset>
  60362. <bitWidth>1</bitWidth>
  60363. <access>read-write</access>
  60364. <enumeratedValues>
  60365. <enumeratedValue>
  60366. <name>0</name>
  60367. <description>Configured interrupt is not detected.</description>
  60368. <value>#0</value>
  60369. </enumeratedValue>
  60370. <enumeratedValue>
  60371. <name>1</name>
  60372. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  60373. <value>#1</value>
  60374. </enumeratedValue>
  60375. </enumeratedValues>
  60376. </field>
  60377. </fields>
  60378. </register>
  60379. <register>
  60380. <name>PCR16</name>
  60381. <description>Pin Control Register n</description>
  60382. <addressOffset>0x40</addressOffset>
  60383. <size>32</size>
  60384. <access>read-write</access>
  60385. <resetValue>0</resetValue>
  60386. <resetMask>0xFFFFFFFF</resetMask>
  60387. <fields>
  60388. <field>
  60389. <name>PS</name>
  60390. <description>Pull Select</description>
  60391. <bitOffset>0</bitOffset>
  60392. <bitWidth>1</bitWidth>
  60393. <access>read-write</access>
  60394. <enumeratedValues>
  60395. <enumeratedValue>
  60396. <name>0</name>
  60397. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  60398. <value>#0</value>
  60399. </enumeratedValue>
  60400. <enumeratedValue>
  60401. <name>1</name>
  60402. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  60403. <value>#1</value>
  60404. </enumeratedValue>
  60405. </enumeratedValues>
  60406. </field>
  60407. <field>
  60408. <name>PE</name>
  60409. <description>Pull Enable</description>
  60410. <bitOffset>1</bitOffset>
  60411. <bitWidth>1</bitWidth>
  60412. <access>read-write</access>
  60413. <enumeratedValues>
  60414. <enumeratedValue>
  60415. <name>0</name>
  60416. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  60417. <value>#0</value>
  60418. </enumeratedValue>
  60419. <enumeratedValue>
  60420. <name>1</name>
  60421. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  60422. <value>#1</value>
  60423. </enumeratedValue>
  60424. </enumeratedValues>
  60425. </field>
  60426. <field>
  60427. <name>SRE</name>
  60428. <description>Slew Rate Enable</description>
  60429. <bitOffset>2</bitOffset>
  60430. <bitWidth>1</bitWidth>
  60431. <access>read-write</access>
  60432. <enumeratedValues>
  60433. <enumeratedValue>
  60434. <name>0</name>
  60435. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  60436. <value>#0</value>
  60437. </enumeratedValue>
  60438. <enumeratedValue>
  60439. <name>1</name>
  60440. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  60441. <value>#1</value>
  60442. </enumeratedValue>
  60443. </enumeratedValues>
  60444. </field>
  60445. <field>
  60446. <name>PFE</name>
  60447. <description>Passive Filter Enable</description>
  60448. <bitOffset>4</bitOffset>
  60449. <bitWidth>1</bitWidth>
  60450. <access>read-write</access>
  60451. <enumeratedValues>
  60452. <enumeratedValue>
  60453. <name>0</name>
  60454. <description>Passive input filter is disabled on the corresponding pin.</description>
  60455. <value>#0</value>
  60456. </enumeratedValue>
  60457. <enumeratedValue>
  60458. <name>1</name>
  60459. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  60460. <value>#1</value>
  60461. </enumeratedValue>
  60462. </enumeratedValues>
  60463. </field>
  60464. <field>
  60465. <name>ODE</name>
  60466. <description>Open Drain Enable</description>
  60467. <bitOffset>5</bitOffset>
  60468. <bitWidth>1</bitWidth>
  60469. <access>read-write</access>
  60470. <enumeratedValues>
  60471. <enumeratedValue>
  60472. <name>0</name>
  60473. <description>Open drain output is disabled on the corresponding pin.</description>
  60474. <value>#0</value>
  60475. </enumeratedValue>
  60476. <enumeratedValue>
  60477. <name>1</name>
  60478. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  60479. <value>#1</value>
  60480. </enumeratedValue>
  60481. </enumeratedValues>
  60482. </field>
  60483. <field>
  60484. <name>DSE</name>
  60485. <description>Drive Strength Enable</description>
  60486. <bitOffset>6</bitOffset>
  60487. <bitWidth>1</bitWidth>
  60488. <access>read-write</access>
  60489. <enumeratedValues>
  60490. <enumeratedValue>
  60491. <name>0</name>
  60492. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  60493. <value>#0</value>
  60494. </enumeratedValue>
  60495. <enumeratedValue>
  60496. <name>1</name>
  60497. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  60498. <value>#1</value>
  60499. </enumeratedValue>
  60500. </enumeratedValues>
  60501. </field>
  60502. <field>
  60503. <name>MUX</name>
  60504. <description>Pin Mux Control</description>
  60505. <bitOffset>8</bitOffset>
  60506. <bitWidth>3</bitWidth>
  60507. <access>read-write</access>
  60508. <enumeratedValues>
  60509. <enumeratedValue>
  60510. <name>000</name>
  60511. <description>Pin disabled (analog).</description>
  60512. <value>#000</value>
  60513. </enumeratedValue>
  60514. <enumeratedValue>
  60515. <name>001</name>
  60516. <description>Alternative 1 (GPIO).</description>
  60517. <value>#001</value>
  60518. </enumeratedValue>
  60519. <enumeratedValue>
  60520. <name>010</name>
  60521. <description>Alternative 2 (chip-specific).</description>
  60522. <value>#010</value>
  60523. </enumeratedValue>
  60524. <enumeratedValue>
  60525. <name>011</name>
  60526. <description>Alternative 3 (chip-specific).</description>
  60527. <value>#011</value>
  60528. </enumeratedValue>
  60529. <enumeratedValue>
  60530. <name>100</name>
  60531. <description>Alternative 4 (chip-specific).</description>
  60532. <value>#100</value>
  60533. </enumeratedValue>
  60534. <enumeratedValue>
  60535. <name>101</name>
  60536. <description>Alternative 5 (chip-specific).</description>
  60537. <value>#101</value>
  60538. </enumeratedValue>
  60539. <enumeratedValue>
  60540. <name>110</name>
  60541. <description>Alternative 6 (chip-specific).</description>
  60542. <value>#110</value>
  60543. </enumeratedValue>
  60544. <enumeratedValue>
  60545. <name>111</name>
  60546. <description>Alternative 7 (chip-specific).</description>
  60547. <value>#111</value>
  60548. </enumeratedValue>
  60549. </enumeratedValues>
  60550. </field>
  60551. <field>
  60552. <name>LK</name>
  60553. <description>Lock Register</description>
  60554. <bitOffset>15</bitOffset>
  60555. <bitWidth>1</bitWidth>
  60556. <access>read-write</access>
  60557. <enumeratedValues>
  60558. <enumeratedValue>
  60559. <name>0</name>
  60560. <description>Pin Control Register fields [15:0] are not locked.</description>
  60561. <value>#0</value>
  60562. </enumeratedValue>
  60563. <enumeratedValue>
  60564. <name>1</name>
  60565. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  60566. <value>#1</value>
  60567. </enumeratedValue>
  60568. </enumeratedValues>
  60569. </field>
  60570. <field>
  60571. <name>IRQC</name>
  60572. <description>Interrupt Configuration</description>
  60573. <bitOffset>16</bitOffset>
  60574. <bitWidth>4</bitWidth>
  60575. <access>read-write</access>
  60576. <enumeratedValues>
  60577. <enumeratedValue>
  60578. <name>0000</name>
  60579. <description>Interrupt/DMA request disabled.</description>
  60580. <value>#0000</value>
  60581. </enumeratedValue>
  60582. <enumeratedValue>
  60583. <name>0001</name>
  60584. <description>DMA request on rising edge.</description>
  60585. <value>#0001</value>
  60586. </enumeratedValue>
  60587. <enumeratedValue>
  60588. <name>0010</name>
  60589. <description>DMA request on falling edge.</description>
  60590. <value>#0010</value>
  60591. </enumeratedValue>
  60592. <enumeratedValue>
  60593. <name>0011</name>
  60594. <description>DMA request on either edge.</description>
  60595. <value>#0011</value>
  60596. </enumeratedValue>
  60597. <enumeratedValue>
  60598. <name>1000</name>
  60599. <description>Interrupt when logic 0.</description>
  60600. <value>#1000</value>
  60601. </enumeratedValue>
  60602. <enumeratedValue>
  60603. <name>1001</name>
  60604. <description>Interrupt on rising-edge.</description>
  60605. <value>#1001</value>
  60606. </enumeratedValue>
  60607. <enumeratedValue>
  60608. <name>1010</name>
  60609. <description>Interrupt on falling-edge.</description>
  60610. <value>#1010</value>
  60611. </enumeratedValue>
  60612. <enumeratedValue>
  60613. <name>1011</name>
  60614. <description>Interrupt on either edge.</description>
  60615. <value>#1011</value>
  60616. </enumeratedValue>
  60617. <enumeratedValue>
  60618. <name>1100</name>
  60619. <description>Interrupt when logic 1.</description>
  60620. <value>#1100</value>
  60621. </enumeratedValue>
  60622. </enumeratedValues>
  60623. </field>
  60624. <field>
  60625. <name>ISF</name>
  60626. <description>Interrupt Status Flag</description>
  60627. <bitOffset>24</bitOffset>
  60628. <bitWidth>1</bitWidth>
  60629. <access>read-write</access>
  60630. <enumeratedValues>
  60631. <enumeratedValue>
  60632. <name>0</name>
  60633. <description>Configured interrupt is not detected.</description>
  60634. <value>#0</value>
  60635. </enumeratedValue>
  60636. <enumeratedValue>
  60637. <name>1</name>
  60638. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  60639. <value>#1</value>
  60640. </enumeratedValue>
  60641. </enumeratedValues>
  60642. </field>
  60643. </fields>
  60644. </register>
  60645. <register>
  60646. <name>PCR17</name>
  60647. <description>Pin Control Register n</description>
  60648. <addressOffset>0x44</addressOffset>
  60649. <size>32</size>
  60650. <access>read-write</access>
  60651. <resetValue>0</resetValue>
  60652. <resetMask>0xFFFFFFFF</resetMask>
  60653. <fields>
  60654. <field>
  60655. <name>PS</name>
  60656. <description>Pull Select</description>
  60657. <bitOffset>0</bitOffset>
  60658. <bitWidth>1</bitWidth>
  60659. <access>read-write</access>
  60660. <enumeratedValues>
  60661. <enumeratedValue>
  60662. <name>0</name>
  60663. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  60664. <value>#0</value>
  60665. </enumeratedValue>
  60666. <enumeratedValue>
  60667. <name>1</name>
  60668. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  60669. <value>#1</value>
  60670. </enumeratedValue>
  60671. </enumeratedValues>
  60672. </field>
  60673. <field>
  60674. <name>PE</name>
  60675. <description>Pull Enable</description>
  60676. <bitOffset>1</bitOffset>
  60677. <bitWidth>1</bitWidth>
  60678. <access>read-write</access>
  60679. <enumeratedValues>
  60680. <enumeratedValue>
  60681. <name>0</name>
  60682. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  60683. <value>#0</value>
  60684. </enumeratedValue>
  60685. <enumeratedValue>
  60686. <name>1</name>
  60687. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  60688. <value>#1</value>
  60689. </enumeratedValue>
  60690. </enumeratedValues>
  60691. </field>
  60692. <field>
  60693. <name>SRE</name>
  60694. <description>Slew Rate Enable</description>
  60695. <bitOffset>2</bitOffset>
  60696. <bitWidth>1</bitWidth>
  60697. <access>read-write</access>
  60698. <enumeratedValues>
  60699. <enumeratedValue>
  60700. <name>0</name>
  60701. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  60702. <value>#0</value>
  60703. </enumeratedValue>
  60704. <enumeratedValue>
  60705. <name>1</name>
  60706. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  60707. <value>#1</value>
  60708. </enumeratedValue>
  60709. </enumeratedValues>
  60710. </field>
  60711. <field>
  60712. <name>PFE</name>
  60713. <description>Passive Filter Enable</description>
  60714. <bitOffset>4</bitOffset>
  60715. <bitWidth>1</bitWidth>
  60716. <access>read-write</access>
  60717. <enumeratedValues>
  60718. <enumeratedValue>
  60719. <name>0</name>
  60720. <description>Passive input filter is disabled on the corresponding pin.</description>
  60721. <value>#0</value>
  60722. </enumeratedValue>
  60723. <enumeratedValue>
  60724. <name>1</name>
  60725. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  60726. <value>#1</value>
  60727. </enumeratedValue>
  60728. </enumeratedValues>
  60729. </field>
  60730. <field>
  60731. <name>ODE</name>
  60732. <description>Open Drain Enable</description>
  60733. <bitOffset>5</bitOffset>
  60734. <bitWidth>1</bitWidth>
  60735. <access>read-write</access>
  60736. <enumeratedValues>
  60737. <enumeratedValue>
  60738. <name>0</name>
  60739. <description>Open drain output is disabled on the corresponding pin.</description>
  60740. <value>#0</value>
  60741. </enumeratedValue>
  60742. <enumeratedValue>
  60743. <name>1</name>
  60744. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  60745. <value>#1</value>
  60746. </enumeratedValue>
  60747. </enumeratedValues>
  60748. </field>
  60749. <field>
  60750. <name>DSE</name>
  60751. <description>Drive Strength Enable</description>
  60752. <bitOffset>6</bitOffset>
  60753. <bitWidth>1</bitWidth>
  60754. <access>read-write</access>
  60755. <enumeratedValues>
  60756. <enumeratedValue>
  60757. <name>0</name>
  60758. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  60759. <value>#0</value>
  60760. </enumeratedValue>
  60761. <enumeratedValue>
  60762. <name>1</name>
  60763. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  60764. <value>#1</value>
  60765. </enumeratedValue>
  60766. </enumeratedValues>
  60767. </field>
  60768. <field>
  60769. <name>MUX</name>
  60770. <description>Pin Mux Control</description>
  60771. <bitOffset>8</bitOffset>
  60772. <bitWidth>3</bitWidth>
  60773. <access>read-write</access>
  60774. <enumeratedValues>
  60775. <enumeratedValue>
  60776. <name>000</name>
  60777. <description>Pin disabled (analog).</description>
  60778. <value>#000</value>
  60779. </enumeratedValue>
  60780. <enumeratedValue>
  60781. <name>001</name>
  60782. <description>Alternative 1 (GPIO).</description>
  60783. <value>#001</value>
  60784. </enumeratedValue>
  60785. <enumeratedValue>
  60786. <name>010</name>
  60787. <description>Alternative 2 (chip-specific).</description>
  60788. <value>#010</value>
  60789. </enumeratedValue>
  60790. <enumeratedValue>
  60791. <name>011</name>
  60792. <description>Alternative 3 (chip-specific).</description>
  60793. <value>#011</value>
  60794. </enumeratedValue>
  60795. <enumeratedValue>
  60796. <name>100</name>
  60797. <description>Alternative 4 (chip-specific).</description>
  60798. <value>#100</value>
  60799. </enumeratedValue>
  60800. <enumeratedValue>
  60801. <name>101</name>
  60802. <description>Alternative 5 (chip-specific).</description>
  60803. <value>#101</value>
  60804. </enumeratedValue>
  60805. <enumeratedValue>
  60806. <name>110</name>
  60807. <description>Alternative 6 (chip-specific).</description>
  60808. <value>#110</value>
  60809. </enumeratedValue>
  60810. <enumeratedValue>
  60811. <name>111</name>
  60812. <description>Alternative 7 (chip-specific).</description>
  60813. <value>#111</value>
  60814. </enumeratedValue>
  60815. </enumeratedValues>
  60816. </field>
  60817. <field>
  60818. <name>LK</name>
  60819. <description>Lock Register</description>
  60820. <bitOffset>15</bitOffset>
  60821. <bitWidth>1</bitWidth>
  60822. <access>read-write</access>
  60823. <enumeratedValues>
  60824. <enumeratedValue>
  60825. <name>0</name>
  60826. <description>Pin Control Register fields [15:0] are not locked.</description>
  60827. <value>#0</value>
  60828. </enumeratedValue>
  60829. <enumeratedValue>
  60830. <name>1</name>
  60831. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  60832. <value>#1</value>
  60833. </enumeratedValue>
  60834. </enumeratedValues>
  60835. </field>
  60836. <field>
  60837. <name>IRQC</name>
  60838. <description>Interrupt Configuration</description>
  60839. <bitOffset>16</bitOffset>
  60840. <bitWidth>4</bitWidth>
  60841. <access>read-write</access>
  60842. <enumeratedValues>
  60843. <enumeratedValue>
  60844. <name>0000</name>
  60845. <description>Interrupt/DMA request disabled.</description>
  60846. <value>#0000</value>
  60847. </enumeratedValue>
  60848. <enumeratedValue>
  60849. <name>0001</name>
  60850. <description>DMA request on rising edge.</description>
  60851. <value>#0001</value>
  60852. </enumeratedValue>
  60853. <enumeratedValue>
  60854. <name>0010</name>
  60855. <description>DMA request on falling edge.</description>
  60856. <value>#0010</value>
  60857. </enumeratedValue>
  60858. <enumeratedValue>
  60859. <name>0011</name>
  60860. <description>DMA request on either edge.</description>
  60861. <value>#0011</value>
  60862. </enumeratedValue>
  60863. <enumeratedValue>
  60864. <name>1000</name>
  60865. <description>Interrupt when logic 0.</description>
  60866. <value>#1000</value>
  60867. </enumeratedValue>
  60868. <enumeratedValue>
  60869. <name>1001</name>
  60870. <description>Interrupt on rising-edge.</description>
  60871. <value>#1001</value>
  60872. </enumeratedValue>
  60873. <enumeratedValue>
  60874. <name>1010</name>
  60875. <description>Interrupt on falling-edge.</description>
  60876. <value>#1010</value>
  60877. </enumeratedValue>
  60878. <enumeratedValue>
  60879. <name>1011</name>
  60880. <description>Interrupt on either edge.</description>
  60881. <value>#1011</value>
  60882. </enumeratedValue>
  60883. <enumeratedValue>
  60884. <name>1100</name>
  60885. <description>Interrupt when logic 1.</description>
  60886. <value>#1100</value>
  60887. </enumeratedValue>
  60888. </enumeratedValues>
  60889. </field>
  60890. <field>
  60891. <name>ISF</name>
  60892. <description>Interrupt Status Flag</description>
  60893. <bitOffset>24</bitOffset>
  60894. <bitWidth>1</bitWidth>
  60895. <access>read-write</access>
  60896. <enumeratedValues>
  60897. <enumeratedValue>
  60898. <name>0</name>
  60899. <description>Configured interrupt is not detected.</description>
  60900. <value>#0</value>
  60901. </enumeratedValue>
  60902. <enumeratedValue>
  60903. <name>1</name>
  60904. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  60905. <value>#1</value>
  60906. </enumeratedValue>
  60907. </enumeratedValues>
  60908. </field>
  60909. </fields>
  60910. </register>
  60911. <register>
  60912. <name>PCR18</name>
  60913. <description>Pin Control Register n</description>
  60914. <addressOffset>0x48</addressOffset>
  60915. <size>32</size>
  60916. <access>read-write</access>
  60917. <resetValue>0</resetValue>
  60918. <resetMask>0xFFFFFFFF</resetMask>
  60919. <fields>
  60920. <field>
  60921. <name>PS</name>
  60922. <description>Pull Select</description>
  60923. <bitOffset>0</bitOffset>
  60924. <bitWidth>1</bitWidth>
  60925. <access>read-write</access>
  60926. <enumeratedValues>
  60927. <enumeratedValue>
  60928. <name>0</name>
  60929. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  60930. <value>#0</value>
  60931. </enumeratedValue>
  60932. <enumeratedValue>
  60933. <name>1</name>
  60934. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  60935. <value>#1</value>
  60936. </enumeratedValue>
  60937. </enumeratedValues>
  60938. </field>
  60939. <field>
  60940. <name>PE</name>
  60941. <description>Pull Enable</description>
  60942. <bitOffset>1</bitOffset>
  60943. <bitWidth>1</bitWidth>
  60944. <access>read-write</access>
  60945. <enumeratedValues>
  60946. <enumeratedValue>
  60947. <name>0</name>
  60948. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  60949. <value>#0</value>
  60950. </enumeratedValue>
  60951. <enumeratedValue>
  60952. <name>1</name>
  60953. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  60954. <value>#1</value>
  60955. </enumeratedValue>
  60956. </enumeratedValues>
  60957. </field>
  60958. <field>
  60959. <name>SRE</name>
  60960. <description>Slew Rate Enable</description>
  60961. <bitOffset>2</bitOffset>
  60962. <bitWidth>1</bitWidth>
  60963. <access>read-write</access>
  60964. <enumeratedValues>
  60965. <enumeratedValue>
  60966. <name>0</name>
  60967. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  60968. <value>#0</value>
  60969. </enumeratedValue>
  60970. <enumeratedValue>
  60971. <name>1</name>
  60972. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  60973. <value>#1</value>
  60974. </enumeratedValue>
  60975. </enumeratedValues>
  60976. </field>
  60977. <field>
  60978. <name>PFE</name>
  60979. <description>Passive Filter Enable</description>
  60980. <bitOffset>4</bitOffset>
  60981. <bitWidth>1</bitWidth>
  60982. <access>read-write</access>
  60983. <enumeratedValues>
  60984. <enumeratedValue>
  60985. <name>0</name>
  60986. <description>Passive input filter is disabled on the corresponding pin.</description>
  60987. <value>#0</value>
  60988. </enumeratedValue>
  60989. <enumeratedValue>
  60990. <name>1</name>
  60991. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  60992. <value>#1</value>
  60993. </enumeratedValue>
  60994. </enumeratedValues>
  60995. </field>
  60996. <field>
  60997. <name>ODE</name>
  60998. <description>Open Drain Enable</description>
  60999. <bitOffset>5</bitOffset>
  61000. <bitWidth>1</bitWidth>
  61001. <access>read-write</access>
  61002. <enumeratedValues>
  61003. <enumeratedValue>
  61004. <name>0</name>
  61005. <description>Open drain output is disabled on the corresponding pin.</description>
  61006. <value>#0</value>
  61007. </enumeratedValue>
  61008. <enumeratedValue>
  61009. <name>1</name>
  61010. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  61011. <value>#1</value>
  61012. </enumeratedValue>
  61013. </enumeratedValues>
  61014. </field>
  61015. <field>
  61016. <name>DSE</name>
  61017. <description>Drive Strength Enable</description>
  61018. <bitOffset>6</bitOffset>
  61019. <bitWidth>1</bitWidth>
  61020. <access>read-write</access>
  61021. <enumeratedValues>
  61022. <enumeratedValue>
  61023. <name>0</name>
  61024. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  61025. <value>#0</value>
  61026. </enumeratedValue>
  61027. <enumeratedValue>
  61028. <name>1</name>
  61029. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  61030. <value>#1</value>
  61031. </enumeratedValue>
  61032. </enumeratedValues>
  61033. </field>
  61034. <field>
  61035. <name>MUX</name>
  61036. <description>Pin Mux Control</description>
  61037. <bitOffset>8</bitOffset>
  61038. <bitWidth>3</bitWidth>
  61039. <access>read-write</access>
  61040. <enumeratedValues>
  61041. <enumeratedValue>
  61042. <name>000</name>
  61043. <description>Pin disabled (analog).</description>
  61044. <value>#000</value>
  61045. </enumeratedValue>
  61046. <enumeratedValue>
  61047. <name>001</name>
  61048. <description>Alternative 1 (GPIO).</description>
  61049. <value>#001</value>
  61050. </enumeratedValue>
  61051. <enumeratedValue>
  61052. <name>010</name>
  61053. <description>Alternative 2 (chip-specific).</description>
  61054. <value>#010</value>
  61055. </enumeratedValue>
  61056. <enumeratedValue>
  61057. <name>011</name>
  61058. <description>Alternative 3 (chip-specific).</description>
  61059. <value>#011</value>
  61060. </enumeratedValue>
  61061. <enumeratedValue>
  61062. <name>100</name>
  61063. <description>Alternative 4 (chip-specific).</description>
  61064. <value>#100</value>
  61065. </enumeratedValue>
  61066. <enumeratedValue>
  61067. <name>101</name>
  61068. <description>Alternative 5 (chip-specific).</description>
  61069. <value>#101</value>
  61070. </enumeratedValue>
  61071. <enumeratedValue>
  61072. <name>110</name>
  61073. <description>Alternative 6 (chip-specific).</description>
  61074. <value>#110</value>
  61075. </enumeratedValue>
  61076. <enumeratedValue>
  61077. <name>111</name>
  61078. <description>Alternative 7 (chip-specific).</description>
  61079. <value>#111</value>
  61080. </enumeratedValue>
  61081. </enumeratedValues>
  61082. </field>
  61083. <field>
  61084. <name>LK</name>
  61085. <description>Lock Register</description>
  61086. <bitOffset>15</bitOffset>
  61087. <bitWidth>1</bitWidth>
  61088. <access>read-write</access>
  61089. <enumeratedValues>
  61090. <enumeratedValue>
  61091. <name>0</name>
  61092. <description>Pin Control Register fields [15:0] are not locked.</description>
  61093. <value>#0</value>
  61094. </enumeratedValue>
  61095. <enumeratedValue>
  61096. <name>1</name>
  61097. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  61098. <value>#1</value>
  61099. </enumeratedValue>
  61100. </enumeratedValues>
  61101. </field>
  61102. <field>
  61103. <name>IRQC</name>
  61104. <description>Interrupt Configuration</description>
  61105. <bitOffset>16</bitOffset>
  61106. <bitWidth>4</bitWidth>
  61107. <access>read-write</access>
  61108. <enumeratedValues>
  61109. <enumeratedValue>
  61110. <name>0000</name>
  61111. <description>Interrupt/DMA request disabled.</description>
  61112. <value>#0000</value>
  61113. </enumeratedValue>
  61114. <enumeratedValue>
  61115. <name>0001</name>
  61116. <description>DMA request on rising edge.</description>
  61117. <value>#0001</value>
  61118. </enumeratedValue>
  61119. <enumeratedValue>
  61120. <name>0010</name>
  61121. <description>DMA request on falling edge.</description>
  61122. <value>#0010</value>
  61123. </enumeratedValue>
  61124. <enumeratedValue>
  61125. <name>0011</name>
  61126. <description>DMA request on either edge.</description>
  61127. <value>#0011</value>
  61128. </enumeratedValue>
  61129. <enumeratedValue>
  61130. <name>1000</name>
  61131. <description>Interrupt when logic 0.</description>
  61132. <value>#1000</value>
  61133. </enumeratedValue>
  61134. <enumeratedValue>
  61135. <name>1001</name>
  61136. <description>Interrupt on rising-edge.</description>
  61137. <value>#1001</value>
  61138. </enumeratedValue>
  61139. <enumeratedValue>
  61140. <name>1010</name>
  61141. <description>Interrupt on falling-edge.</description>
  61142. <value>#1010</value>
  61143. </enumeratedValue>
  61144. <enumeratedValue>
  61145. <name>1011</name>
  61146. <description>Interrupt on either edge.</description>
  61147. <value>#1011</value>
  61148. </enumeratedValue>
  61149. <enumeratedValue>
  61150. <name>1100</name>
  61151. <description>Interrupt when logic 1.</description>
  61152. <value>#1100</value>
  61153. </enumeratedValue>
  61154. </enumeratedValues>
  61155. </field>
  61156. <field>
  61157. <name>ISF</name>
  61158. <description>Interrupt Status Flag</description>
  61159. <bitOffset>24</bitOffset>
  61160. <bitWidth>1</bitWidth>
  61161. <access>read-write</access>
  61162. <enumeratedValues>
  61163. <enumeratedValue>
  61164. <name>0</name>
  61165. <description>Configured interrupt is not detected.</description>
  61166. <value>#0</value>
  61167. </enumeratedValue>
  61168. <enumeratedValue>
  61169. <name>1</name>
  61170. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  61171. <value>#1</value>
  61172. </enumeratedValue>
  61173. </enumeratedValues>
  61174. </field>
  61175. </fields>
  61176. </register>
  61177. <register>
  61178. <name>PCR19</name>
  61179. <description>Pin Control Register n</description>
  61180. <addressOffset>0x4C</addressOffset>
  61181. <size>32</size>
  61182. <access>read-write</access>
  61183. <resetValue>0</resetValue>
  61184. <resetMask>0xFFFFFFFF</resetMask>
  61185. <fields>
  61186. <field>
  61187. <name>PS</name>
  61188. <description>Pull Select</description>
  61189. <bitOffset>0</bitOffset>
  61190. <bitWidth>1</bitWidth>
  61191. <access>read-write</access>
  61192. <enumeratedValues>
  61193. <enumeratedValue>
  61194. <name>0</name>
  61195. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  61196. <value>#0</value>
  61197. </enumeratedValue>
  61198. <enumeratedValue>
  61199. <name>1</name>
  61200. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  61201. <value>#1</value>
  61202. </enumeratedValue>
  61203. </enumeratedValues>
  61204. </field>
  61205. <field>
  61206. <name>PE</name>
  61207. <description>Pull Enable</description>
  61208. <bitOffset>1</bitOffset>
  61209. <bitWidth>1</bitWidth>
  61210. <access>read-write</access>
  61211. <enumeratedValues>
  61212. <enumeratedValue>
  61213. <name>0</name>
  61214. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  61215. <value>#0</value>
  61216. </enumeratedValue>
  61217. <enumeratedValue>
  61218. <name>1</name>
  61219. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  61220. <value>#1</value>
  61221. </enumeratedValue>
  61222. </enumeratedValues>
  61223. </field>
  61224. <field>
  61225. <name>SRE</name>
  61226. <description>Slew Rate Enable</description>
  61227. <bitOffset>2</bitOffset>
  61228. <bitWidth>1</bitWidth>
  61229. <access>read-write</access>
  61230. <enumeratedValues>
  61231. <enumeratedValue>
  61232. <name>0</name>
  61233. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  61234. <value>#0</value>
  61235. </enumeratedValue>
  61236. <enumeratedValue>
  61237. <name>1</name>
  61238. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  61239. <value>#1</value>
  61240. </enumeratedValue>
  61241. </enumeratedValues>
  61242. </field>
  61243. <field>
  61244. <name>PFE</name>
  61245. <description>Passive Filter Enable</description>
  61246. <bitOffset>4</bitOffset>
  61247. <bitWidth>1</bitWidth>
  61248. <access>read-write</access>
  61249. <enumeratedValues>
  61250. <enumeratedValue>
  61251. <name>0</name>
  61252. <description>Passive input filter is disabled on the corresponding pin.</description>
  61253. <value>#0</value>
  61254. </enumeratedValue>
  61255. <enumeratedValue>
  61256. <name>1</name>
  61257. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  61258. <value>#1</value>
  61259. </enumeratedValue>
  61260. </enumeratedValues>
  61261. </field>
  61262. <field>
  61263. <name>ODE</name>
  61264. <description>Open Drain Enable</description>
  61265. <bitOffset>5</bitOffset>
  61266. <bitWidth>1</bitWidth>
  61267. <access>read-write</access>
  61268. <enumeratedValues>
  61269. <enumeratedValue>
  61270. <name>0</name>
  61271. <description>Open drain output is disabled on the corresponding pin.</description>
  61272. <value>#0</value>
  61273. </enumeratedValue>
  61274. <enumeratedValue>
  61275. <name>1</name>
  61276. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  61277. <value>#1</value>
  61278. </enumeratedValue>
  61279. </enumeratedValues>
  61280. </field>
  61281. <field>
  61282. <name>DSE</name>
  61283. <description>Drive Strength Enable</description>
  61284. <bitOffset>6</bitOffset>
  61285. <bitWidth>1</bitWidth>
  61286. <access>read-write</access>
  61287. <enumeratedValues>
  61288. <enumeratedValue>
  61289. <name>0</name>
  61290. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  61291. <value>#0</value>
  61292. </enumeratedValue>
  61293. <enumeratedValue>
  61294. <name>1</name>
  61295. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  61296. <value>#1</value>
  61297. </enumeratedValue>
  61298. </enumeratedValues>
  61299. </field>
  61300. <field>
  61301. <name>MUX</name>
  61302. <description>Pin Mux Control</description>
  61303. <bitOffset>8</bitOffset>
  61304. <bitWidth>3</bitWidth>
  61305. <access>read-write</access>
  61306. <enumeratedValues>
  61307. <enumeratedValue>
  61308. <name>000</name>
  61309. <description>Pin disabled (analog).</description>
  61310. <value>#000</value>
  61311. </enumeratedValue>
  61312. <enumeratedValue>
  61313. <name>001</name>
  61314. <description>Alternative 1 (GPIO).</description>
  61315. <value>#001</value>
  61316. </enumeratedValue>
  61317. <enumeratedValue>
  61318. <name>010</name>
  61319. <description>Alternative 2 (chip-specific).</description>
  61320. <value>#010</value>
  61321. </enumeratedValue>
  61322. <enumeratedValue>
  61323. <name>011</name>
  61324. <description>Alternative 3 (chip-specific).</description>
  61325. <value>#011</value>
  61326. </enumeratedValue>
  61327. <enumeratedValue>
  61328. <name>100</name>
  61329. <description>Alternative 4 (chip-specific).</description>
  61330. <value>#100</value>
  61331. </enumeratedValue>
  61332. <enumeratedValue>
  61333. <name>101</name>
  61334. <description>Alternative 5 (chip-specific).</description>
  61335. <value>#101</value>
  61336. </enumeratedValue>
  61337. <enumeratedValue>
  61338. <name>110</name>
  61339. <description>Alternative 6 (chip-specific).</description>
  61340. <value>#110</value>
  61341. </enumeratedValue>
  61342. <enumeratedValue>
  61343. <name>111</name>
  61344. <description>Alternative 7 (chip-specific).</description>
  61345. <value>#111</value>
  61346. </enumeratedValue>
  61347. </enumeratedValues>
  61348. </field>
  61349. <field>
  61350. <name>LK</name>
  61351. <description>Lock Register</description>
  61352. <bitOffset>15</bitOffset>
  61353. <bitWidth>1</bitWidth>
  61354. <access>read-write</access>
  61355. <enumeratedValues>
  61356. <enumeratedValue>
  61357. <name>0</name>
  61358. <description>Pin Control Register fields [15:0] are not locked.</description>
  61359. <value>#0</value>
  61360. </enumeratedValue>
  61361. <enumeratedValue>
  61362. <name>1</name>
  61363. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  61364. <value>#1</value>
  61365. </enumeratedValue>
  61366. </enumeratedValues>
  61367. </field>
  61368. <field>
  61369. <name>IRQC</name>
  61370. <description>Interrupt Configuration</description>
  61371. <bitOffset>16</bitOffset>
  61372. <bitWidth>4</bitWidth>
  61373. <access>read-write</access>
  61374. <enumeratedValues>
  61375. <enumeratedValue>
  61376. <name>0000</name>
  61377. <description>Interrupt/DMA request disabled.</description>
  61378. <value>#0000</value>
  61379. </enumeratedValue>
  61380. <enumeratedValue>
  61381. <name>0001</name>
  61382. <description>DMA request on rising edge.</description>
  61383. <value>#0001</value>
  61384. </enumeratedValue>
  61385. <enumeratedValue>
  61386. <name>0010</name>
  61387. <description>DMA request on falling edge.</description>
  61388. <value>#0010</value>
  61389. </enumeratedValue>
  61390. <enumeratedValue>
  61391. <name>0011</name>
  61392. <description>DMA request on either edge.</description>
  61393. <value>#0011</value>
  61394. </enumeratedValue>
  61395. <enumeratedValue>
  61396. <name>1000</name>
  61397. <description>Interrupt when logic 0.</description>
  61398. <value>#1000</value>
  61399. </enumeratedValue>
  61400. <enumeratedValue>
  61401. <name>1001</name>
  61402. <description>Interrupt on rising-edge.</description>
  61403. <value>#1001</value>
  61404. </enumeratedValue>
  61405. <enumeratedValue>
  61406. <name>1010</name>
  61407. <description>Interrupt on falling-edge.</description>
  61408. <value>#1010</value>
  61409. </enumeratedValue>
  61410. <enumeratedValue>
  61411. <name>1011</name>
  61412. <description>Interrupt on either edge.</description>
  61413. <value>#1011</value>
  61414. </enumeratedValue>
  61415. <enumeratedValue>
  61416. <name>1100</name>
  61417. <description>Interrupt when logic 1.</description>
  61418. <value>#1100</value>
  61419. </enumeratedValue>
  61420. </enumeratedValues>
  61421. </field>
  61422. <field>
  61423. <name>ISF</name>
  61424. <description>Interrupt Status Flag</description>
  61425. <bitOffset>24</bitOffset>
  61426. <bitWidth>1</bitWidth>
  61427. <access>read-write</access>
  61428. <enumeratedValues>
  61429. <enumeratedValue>
  61430. <name>0</name>
  61431. <description>Configured interrupt is not detected.</description>
  61432. <value>#0</value>
  61433. </enumeratedValue>
  61434. <enumeratedValue>
  61435. <name>1</name>
  61436. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  61437. <value>#1</value>
  61438. </enumeratedValue>
  61439. </enumeratedValues>
  61440. </field>
  61441. </fields>
  61442. </register>
  61443. <register>
  61444. <name>PCR20</name>
  61445. <description>Pin Control Register n</description>
  61446. <addressOffset>0x50</addressOffset>
  61447. <size>32</size>
  61448. <access>read-write</access>
  61449. <resetValue>0</resetValue>
  61450. <resetMask>0xFFFFFFFF</resetMask>
  61451. <fields>
  61452. <field>
  61453. <name>PS</name>
  61454. <description>Pull Select</description>
  61455. <bitOffset>0</bitOffset>
  61456. <bitWidth>1</bitWidth>
  61457. <access>read-only</access>
  61458. <enumeratedValues>
  61459. <enumeratedValue>
  61460. <name>0</name>
  61461. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  61462. <value>#0</value>
  61463. </enumeratedValue>
  61464. <enumeratedValue>
  61465. <name>1</name>
  61466. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  61467. <value>#1</value>
  61468. </enumeratedValue>
  61469. </enumeratedValues>
  61470. </field>
  61471. <field>
  61472. <name>PE</name>
  61473. <description>Pull Enable</description>
  61474. <bitOffset>1</bitOffset>
  61475. <bitWidth>1</bitWidth>
  61476. <access>read-only</access>
  61477. <enumeratedValues>
  61478. <enumeratedValue>
  61479. <name>0</name>
  61480. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  61481. <value>#0</value>
  61482. </enumeratedValue>
  61483. <enumeratedValue>
  61484. <name>1</name>
  61485. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  61486. <value>#1</value>
  61487. </enumeratedValue>
  61488. </enumeratedValues>
  61489. </field>
  61490. <field>
  61491. <name>SRE</name>
  61492. <description>Slew Rate Enable</description>
  61493. <bitOffset>2</bitOffset>
  61494. <bitWidth>1</bitWidth>
  61495. <access>read-only</access>
  61496. <enumeratedValues>
  61497. <enumeratedValue>
  61498. <name>0</name>
  61499. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  61500. <value>#0</value>
  61501. </enumeratedValue>
  61502. <enumeratedValue>
  61503. <name>1</name>
  61504. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  61505. <value>#1</value>
  61506. </enumeratedValue>
  61507. </enumeratedValues>
  61508. </field>
  61509. <field>
  61510. <name>PFE</name>
  61511. <description>Passive Filter Enable</description>
  61512. <bitOffset>4</bitOffset>
  61513. <bitWidth>1</bitWidth>
  61514. <access>read-only</access>
  61515. <enumeratedValues>
  61516. <enumeratedValue>
  61517. <name>0</name>
  61518. <description>Passive input filter is disabled on the corresponding pin.</description>
  61519. <value>#0</value>
  61520. </enumeratedValue>
  61521. <enumeratedValue>
  61522. <name>1</name>
  61523. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  61524. <value>#1</value>
  61525. </enumeratedValue>
  61526. </enumeratedValues>
  61527. </field>
  61528. <field>
  61529. <name>ODE</name>
  61530. <description>Open Drain Enable</description>
  61531. <bitOffset>5</bitOffset>
  61532. <bitWidth>1</bitWidth>
  61533. <access>read-only</access>
  61534. <enumeratedValues>
  61535. <enumeratedValue>
  61536. <name>0</name>
  61537. <description>Open drain output is disabled on the corresponding pin.</description>
  61538. <value>#0</value>
  61539. </enumeratedValue>
  61540. <enumeratedValue>
  61541. <name>1</name>
  61542. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  61543. <value>#1</value>
  61544. </enumeratedValue>
  61545. </enumeratedValues>
  61546. </field>
  61547. <field>
  61548. <name>DSE</name>
  61549. <description>Drive Strength Enable</description>
  61550. <bitOffset>6</bitOffset>
  61551. <bitWidth>1</bitWidth>
  61552. <access>read-only</access>
  61553. <enumeratedValues>
  61554. <enumeratedValue>
  61555. <name>0</name>
  61556. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  61557. <value>#0</value>
  61558. </enumeratedValue>
  61559. <enumeratedValue>
  61560. <name>1</name>
  61561. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  61562. <value>#1</value>
  61563. </enumeratedValue>
  61564. </enumeratedValues>
  61565. </field>
  61566. <field>
  61567. <name>MUX</name>
  61568. <description>Pin Mux Control</description>
  61569. <bitOffset>8</bitOffset>
  61570. <bitWidth>3</bitWidth>
  61571. <access>read-write</access>
  61572. <enumeratedValues>
  61573. <enumeratedValue>
  61574. <name>000</name>
  61575. <description>Pin disabled (analog).</description>
  61576. <value>#000</value>
  61577. </enumeratedValue>
  61578. <enumeratedValue>
  61579. <name>001</name>
  61580. <description>Alternative 1 (GPIO).</description>
  61581. <value>#001</value>
  61582. </enumeratedValue>
  61583. <enumeratedValue>
  61584. <name>010</name>
  61585. <description>Alternative 2 (chip-specific).</description>
  61586. <value>#010</value>
  61587. </enumeratedValue>
  61588. <enumeratedValue>
  61589. <name>011</name>
  61590. <description>Alternative 3 (chip-specific).</description>
  61591. <value>#011</value>
  61592. </enumeratedValue>
  61593. <enumeratedValue>
  61594. <name>100</name>
  61595. <description>Alternative 4 (chip-specific).</description>
  61596. <value>#100</value>
  61597. </enumeratedValue>
  61598. <enumeratedValue>
  61599. <name>101</name>
  61600. <description>Alternative 5 (chip-specific).</description>
  61601. <value>#101</value>
  61602. </enumeratedValue>
  61603. <enumeratedValue>
  61604. <name>110</name>
  61605. <description>Alternative 6 (chip-specific).</description>
  61606. <value>#110</value>
  61607. </enumeratedValue>
  61608. <enumeratedValue>
  61609. <name>111</name>
  61610. <description>Alternative 7 (chip-specific).</description>
  61611. <value>#111</value>
  61612. </enumeratedValue>
  61613. </enumeratedValues>
  61614. </field>
  61615. <field>
  61616. <name>LK</name>
  61617. <description>Lock Register</description>
  61618. <bitOffset>15</bitOffset>
  61619. <bitWidth>1</bitWidth>
  61620. <access>read-write</access>
  61621. <enumeratedValues>
  61622. <enumeratedValue>
  61623. <name>0</name>
  61624. <description>Pin Control Register fields [15:0] are not locked.</description>
  61625. <value>#0</value>
  61626. </enumeratedValue>
  61627. <enumeratedValue>
  61628. <name>1</name>
  61629. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  61630. <value>#1</value>
  61631. </enumeratedValue>
  61632. </enumeratedValues>
  61633. </field>
  61634. <field>
  61635. <name>IRQC</name>
  61636. <description>Interrupt Configuration</description>
  61637. <bitOffset>16</bitOffset>
  61638. <bitWidth>4</bitWidth>
  61639. <access>read-write</access>
  61640. <enumeratedValues>
  61641. <enumeratedValue>
  61642. <name>0000</name>
  61643. <description>Interrupt/DMA request disabled.</description>
  61644. <value>#0000</value>
  61645. </enumeratedValue>
  61646. <enumeratedValue>
  61647. <name>0001</name>
  61648. <description>DMA request on rising edge.</description>
  61649. <value>#0001</value>
  61650. </enumeratedValue>
  61651. <enumeratedValue>
  61652. <name>0010</name>
  61653. <description>DMA request on falling edge.</description>
  61654. <value>#0010</value>
  61655. </enumeratedValue>
  61656. <enumeratedValue>
  61657. <name>0011</name>
  61658. <description>DMA request on either edge.</description>
  61659. <value>#0011</value>
  61660. </enumeratedValue>
  61661. <enumeratedValue>
  61662. <name>1000</name>
  61663. <description>Interrupt when logic 0.</description>
  61664. <value>#1000</value>
  61665. </enumeratedValue>
  61666. <enumeratedValue>
  61667. <name>1001</name>
  61668. <description>Interrupt on rising-edge.</description>
  61669. <value>#1001</value>
  61670. </enumeratedValue>
  61671. <enumeratedValue>
  61672. <name>1010</name>
  61673. <description>Interrupt on falling-edge.</description>
  61674. <value>#1010</value>
  61675. </enumeratedValue>
  61676. <enumeratedValue>
  61677. <name>1011</name>
  61678. <description>Interrupt on either edge.</description>
  61679. <value>#1011</value>
  61680. </enumeratedValue>
  61681. <enumeratedValue>
  61682. <name>1100</name>
  61683. <description>Interrupt when logic 1.</description>
  61684. <value>#1100</value>
  61685. </enumeratedValue>
  61686. </enumeratedValues>
  61687. </field>
  61688. <field>
  61689. <name>ISF</name>
  61690. <description>Interrupt Status Flag</description>
  61691. <bitOffset>24</bitOffset>
  61692. <bitWidth>1</bitWidth>
  61693. <access>read-write</access>
  61694. <enumeratedValues>
  61695. <enumeratedValue>
  61696. <name>0</name>
  61697. <description>Configured interrupt is not detected.</description>
  61698. <value>#0</value>
  61699. </enumeratedValue>
  61700. <enumeratedValue>
  61701. <name>1</name>
  61702. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  61703. <value>#1</value>
  61704. </enumeratedValue>
  61705. </enumeratedValues>
  61706. </field>
  61707. </fields>
  61708. </register>
  61709. <register>
  61710. <name>PCR21</name>
  61711. <description>Pin Control Register n</description>
  61712. <addressOffset>0x54</addressOffset>
  61713. <size>32</size>
  61714. <access>read-write</access>
  61715. <resetValue>0</resetValue>
  61716. <resetMask>0xFFFFFFFF</resetMask>
  61717. <fields>
  61718. <field>
  61719. <name>PS</name>
  61720. <description>Pull Select</description>
  61721. <bitOffset>0</bitOffset>
  61722. <bitWidth>1</bitWidth>
  61723. <access>read-only</access>
  61724. <enumeratedValues>
  61725. <enumeratedValue>
  61726. <name>0</name>
  61727. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  61728. <value>#0</value>
  61729. </enumeratedValue>
  61730. <enumeratedValue>
  61731. <name>1</name>
  61732. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  61733. <value>#1</value>
  61734. </enumeratedValue>
  61735. </enumeratedValues>
  61736. </field>
  61737. <field>
  61738. <name>PE</name>
  61739. <description>Pull Enable</description>
  61740. <bitOffset>1</bitOffset>
  61741. <bitWidth>1</bitWidth>
  61742. <access>read-only</access>
  61743. <enumeratedValues>
  61744. <enumeratedValue>
  61745. <name>0</name>
  61746. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  61747. <value>#0</value>
  61748. </enumeratedValue>
  61749. <enumeratedValue>
  61750. <name>1</name>
  61751. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  61752. <value>#1</value>
  61753. </enumeratedValue>
  61754. </enumeratedValues>
  61755. </field>
  61756. <field>
  61757. <name>SRE</name>
  61758. <description>Slew Rate Enable</description>
  61759. <bitOffset>2</bitOffset>
  61760. <bitWidth>1</bitWidth>
  61761. <access>read-only</access>
  61762. <enumeratedValues>
  61763. <enumeratedValue>
  61764. <name>0</name>
  61765. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  61766. <value>#0</value>
  61767. </enumeratedValue>
  61768. <enumeratedValue>
  61769. <name>1</name>
  61770. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  61771. <value>#1</value>
  61772. </enumeratedValue>
  61773. </enumeratedValues>
  61774. </field>
  61775. <field>
  61776. <name>PFE</name>
  61777. <description>Passive Filter Enable</description>
  61778. <bitOffset>4</bitOffset>
  61779. <bitWidth>1</bitWidth>
  61780. <access>read-only</access>
  61781. <enumeratedValues>
  61782. <enumeratedValue>
  61783. <name>0</name>
  61784. <description>Passive input filter is disabled on the corresponding pin.</description>
  61785. <value>#0</value>
  61786. </enumeratedValue>
  61787. <enumeratedValue>
  61788. <name>1</name>
  61789. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  61790. <value>#1</value>
  61791. </enumeratedValue>
  61792. </enumeratedValues>
  61793. </field>
  61794. <field>
  61795. <name>ODE</name>
  61796. <description>Open Drain Enable</description>
  61797. <bitOffset>5</bitOffset>
  61798. <bitWidth>1</bitWidth>
  61799. <access>read-only</access>
  61800. <enumeratedValues>
  61801. <enumeratedValue>
  61802. <name>0</name>
  61803. <description>Open drain output is disabled on the corresponding pin.</description>
  61804. <value>#0</value>
  61805. </enumeratedValue>
  61806. <enumeratedValue>
  61807. <name>1</name>
  61808. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  61809. <value>#1</value>
  61810. </enumeratedValue>
  61811. </enumeratedValues>
  61812. </field>
  61813. <field>
  61814. <name>DSE</name>
  61815. <description>Drive Strength Enable</description>
  61816. <bitOffset>6</bitOffset>
  61817. <bitWidth>1</bitWidth>
  61818. <access>read-only</access>
  61819. <enumeratedValues>
  61820. <enumeratedValue>
  61821. <name>0</name>
  61822. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  61823. <value>#0</value>
  61824. </enumeratedValue>
  61825. <enumeratedValue>
  61826. <name>1</name>
  61827. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  61828. <value>#1</value>
  61829. </enumeratedValue>
  61830. </enumeratedValues>
  61831. </field>
  61832. <field>
  61833. <name>MUX</name>
  61834. <description>Pin Mux Control</description>
  61835. <bitOffset>8</bitOffset>
  61836. <bitWidth>3</bitWidth>
  61837. <access>read-write</access>
  61838. <enumeratedValues>
  61839. <enumeratedValue>
  61840. <name>000</name>
  61841. <description>Pin disabled (analog).</description>
  61842. <value>#000</value>
  61843. </enumeratedValue>
  61844. <enumeratedValue>
  61845. <name>001</name>
  61846. <description>Alternative 1 (GPIO).</description>
  61847. <value>#001</value>
  61848. </enumeratedValue>
  61849. <enumeratedValue>
  61850. <name>010</name>
  61851. <description>Alternative 2 (chip-specific).</description>
  61852. <value>#010</value>
  61853. </enumeratedValue>
  61854. <enumeratedValue>
  61855. <name>011</name>
  61856. <description>Alternative 3 (chip-specific).</description>
  61857. <value>#011</value>
  61858. </enumeratedValue>
  61859. <enumeratedValue>
  61860. <name>100</name>
  61861. <description>Alternative 4 (chip-specific).</description>
  61862. <value>#100</value>
  61863. </enumeratedValue>
  61864. <enumeratedValue>
  61865. <name>101</name>
  61866. <description>Alternative 5 (chip-specific).</description>
  61867. <value>#101</value>
  61868. </enumeratedValue>
  61869. <enumeratedValue>
  61870. <name>110</name>
  61871. <description>Alternative 6 (chip-specific).</description>
  61872. <value>#110</value>
  61873. </enumeratedValue>
  61874. <enumeratedValue>
  61875. <name>111</name>
  61876. <description>Alternative 7 (chip-specific).</description>
  61877. <value>#111</value>
  61878. </enumeratedValue>
  61879. </enumeratedValues>
  61880. </field>
  61881. <field>
  61882. <name>LK</name>
  61883. <description>Lock Register</description>
  61884. <bitOffset>15</bitOffset>
  61885. <bitWidth>1</bitWidth>
  61886. <access>read-write</access>
  61887. <enumeratedValues>
  61888. <enumeratedValue>
  61889. <name>0</name>
  61890. <description>Pin Control Register fields [15:0] are not locked.</description>
  61891. <value>#0</value>
  61892. </enumeratedValue>
  61893. <enumeratedValue>
  61894. <name>1</name>
  61895. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  61896. <value>#1</value>
  61897. </enumeratedValue>
  61898. </enumeratedValues>
  61899. </field>
  61900. <field>
  61901. <name>IRQC</name>
  61902. <description>Interrupt Configuration</description>
  61903. <bitOffset>16</bitOffset>
  61904. <bitWidth>4</bitWidth>
  61905. <access>read-write</access>
  61906. <enumeratedValues>
  61907. <enumeratedValue>
  61908. <name>0000</name>
  61909. <description>Interrupt/DMA request disabled.</description>
  61910. <value>#0000</value>
  61911. </enumeratedValue>
  61912. <enumeratedValue>
  61913. <name>0001</name>
  61914. <description>DMA request on rising edge.</description>
  61915. <value>#0001</value>
  61916. </enumeratedValue>
  61917. <enumeratedValue>
  61918. <name>0010</name>
  61919. <description>DMA request on falling edge.</description>
  61920. <value>#0010</value>
  61921. </enumeratedValue>
  61922. <enumeratedValue>
  61923. <name>0011</name>
  61924. <description>DMA request on either edge.</description>
  61925. <value>#0011</value>
  61926. </enumeratedValue>
  61927. <enumeratedValue>
  61928. <name>1000</name>
  61929. <description>Interrupt when logic 0.</description>
  61930. <value>#1000</value>
  61931. </enumeratedValue>
  61932. <enumeratedValue>
  61933. <name>1001</name>
  61934. <description>Interrupt on rising-edge.</description>
  61935. <value>#1001</value>
  61936. </enumeratedValue>
  61937. <enumeratedValue>
  61938. <name>1010</name>
  61939. <description>Interrupt on falling-edge.</description>
  61940. <value>#1010</value>
  61941. </enumeratedValue>
  61942. <enumeratedValue>
  61943. <name>1011</name>
  61944. <description>Interrupt on either edge.</description>
  61945. <value>#1011</value>
  61946. </enumeratedValue>
  61947. <enumeratedValue>
  61948. <name>1100</name>
  61949. <description>Interrupt when logic 1.</description>
  61950. <value>#1100</value>
  61951. </enumeratedValue>
  61952. </enumeratedValues>
  61953. </field>
  61954. <field>
  61955. <name>ISF</name>
  61956. <description>Interrupt Status Flag</description>
  61957. <bitOffset>24</bitOffset>
  61958. <bitWidth>1</bitWidth>
  61959. <access>read-write</access>
  61960. <enumeratedValues>
  61961. <enumeratedValue>
  61962. <name>0</name>
  61963. <description>Configured interrupt is not detected.</description>
  61964. <value>#0</value>
  61965. </enumeratedValue>
  61966. <enumeratedValue>
  61967. <name>1</name>
  61968. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  61969. <value>#1</value>
  61970. </enumeratedValue>
  61971. </enumeratedValues>
  61972. </field>
  61973. </fields>
  61974. </register>
  61975. <register>
  61976. <name>PCR22</name>
  61977. <description>Pin Control Register n</description>
  61978. <addressOffset>0x58</addressOffset>
  61979. <size>32</size>
  61980. <access>read-write</access>
  61981. <resetValue>0</resetValue>
  61982. <resetMask>0xFFFFFFFF</resetMask>
  61983. <fields>
  61984. <field>
  61985. <name>PS</name>
  61986. <description>Pull Select</description>
  61987. <bitOffset>0</bitOffset>
  61988. <bitWidth>1</bitWidth>
  61989. <access>read-only</access>
  61990. <enumeratedValues>
  61991. <enumeratedValue>
  61992. <name>0</name>
  61993. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  61994. <value>#0</value>
  61995. </enumeratedValue>
  61996. <enumeratedValue>
  61997. <name>1</name>
  61998. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  61999. <value>#1</value>
  62000. </enumeratedValue>
  62001. </enumeratedValues>
  62002. </field>
  62003. <field>
  62004. <name>PE</name>
  62005. <description>Pull Enable</description>
  62006. <bitOffset>1</bitOffset>
  62007. <bitWidth>1</bitWidth>
  62008. <access>read-only</access>
  62009. <enumeratedValues>
  62010. <enumeratedValue>
  62011. <name>0</name>
  62012. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  62013. <value>#0</value>
  62014. </enumeratedValue>
  62015. <enumeratedValue>
  62016. <name>1</name>
  62017. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  62018. <value>#1</value>
  62019. </enumeratedValue>
  62020. </enumeratedValues>
  62021. </field>
  62022. <field>
  62023. <name>SRE</name>
  62024. <description>Slew Rate Enable</description>
  62025. <bitOffset>2</bitOffset>
  62026. <bitWidth>1</bitWidth>
  62027. <access>read-only</access>
  62028. <enumeratedValues>
  62029. <enumeratedValue>
  62030. <name>0</name>
  62031. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  62032. <value>#0</value>
  62033. </enumeratedValue>
  62034. <enumeratedValue>
  62035. <name>1</name>
  62036. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  62037. <value>#1</value>
  62038. </enumeratedValue>
  62039. </enumeratedValues>
  62040. </field>
  62041. <field>
  62042. <name>PFE</name>
  62043. <description>Passive Filter Enable</description>
  62044. <bitOffset>4</bitOffset>
  62045. <bitWidth>1</bitWidth>
  62046. <access>read-only</access>
  62047. <enumeratedValues>
  62048. <enumeratedValue>
  62049. <name>0</name>
  62050. <description>Passive input filter is disabled on the corresponding pin.</description>
  62051. <value>#0</value>
  62052. </enumeratedValue>
  62053. <enumeratedValue>
  62054. <name>1</name>
  62055. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  62056. <value>#1</value>
  62057. </enumeratedValue>
  62058. </enumeratedValues>
  62059. </field>
  62060. <field>
  62061. <name>ODE</name>
  62062. <description>Open Drain Enable</description>
  62063. <bitOffset>5</bitOffset>
  62064. <bitWidth>1</bitWidth>
  62065. <access>read-only</access>
  62066. <enumeratedValues>
  62067. <enumeratedValue>
  62068. <name>0</name>
  62069. <description>Open drain output is disabled on the corresponding pin.</description>
  62070. <value>#0</value>
  62071. </enumeratedValue>
  62072. <enumeratedValue>
  62073. <name>1</name>
  62074. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  62075. <value>#1</value>
  62076. </enumeratedValue>
  62077. </enumeratedValues>
  62078. </field>
  62079. <field>
  62080. <name>DSE</name>
  62081. <description>Drive Strength Enable</description>
  62082. <bitOffset>6</bitOffset>
  62083. <bitWidth>1</bitWidth>
  62084. <access>read-only</access>
  62085. <enumeratedValues>
  62086. <enumeratedValue>
  62087. <name>0</name>
  62088. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  62089. <value>#0</value>
  62090. </enumeratedValue>
  62091. <enumeratedValue>
  62092. <name>1</name>
  62093. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  62094. <value>#1</value>
  62095. </enumeratedValue>
  62096. </enumeratedValues>
  62097. </field>
  62098. <field>
  62099. <name>MUX</name>
  62100. <description>Pin Mux Control</description>
  62101. <bitOffset>8</bitOffset>
  62102. <bitWidth>3</bitWidth>
  62103. <access>read-write</access>
  62104. <enumeratedValues>
  62105. <enumeratedValue>
  62106. <name>000</name>
  62107. <description>Pin disabled (analog).</description>
  62108. <value>#000</value>
  62109. </enumeratedValue>
  62110. <enumeratedValue>
  62111. <name>001</name>
  62112. <description>Alternative 1 (GPIO).</description>
  62113. <value>#001</value>
  62114. </enumeratedValue>
  62115. <enumeratedValue>
  62116. <name>010</name>
  62117. <description>Alternative 2 (chip-specific).</description>
  62118. <value>#010</value>
  62119. </enumeratedValue>
  62120. <enumeratedValue>
  62121. <name>011</name>
  62122. <description>Alternative 3 (chip-specific).</description>
  62123. <value>#011</value>
  62124. </enumeratedValue>
  62125. <enumeratedValue>
  62126. <name>100</name>
  62127. <description>Alternative 4 (chip-specific).</description>
  62128. <value>#100</value>
  62129. </enumeratedValue>
  62130. <enumeratedValue>
  62131. <name>101</name>
  62132. <description>Alternative 5 (chip-specific).</description>
  62133. <value>#101</value>
  62134. </enumeratedValue>
  62135. <enumeratedValue>
  62136. <name>110</name>
  62137. <description>Alternative 6 (chip-specific).</description>
  62138. <value>#110</value>
  62139. </enumeratedValue>
  62140. <enumeratedValue>
  62141. <name>111</name>
  62142. <description>Alternative 7 (chip-specific).</description>
  62143. <value>#111</value>
  62144. </enumeratedValue>
  62145. </enumeratedValues>
  62146. </field>
  62147. <field>
  62148. <name>LK</name>
  62149. <description>Lock Register</description>
  62150. <bitOffset>15</bitOffset>
  62151. <bitWidth>1</bitWidth>
  62152. <access>read-write</access>
  62153. <enumeratedValues>
  62154. <enumeratedValue>
  62155. <name>0</name>
  62156. <description>Pin Control Register fields [15:0] are not locked.</description>
  62157. <value>#0</value>
  62158. </enumeratedValue>
  62159. <enumeratedValue>
  62160. <name>1</name>
  62161. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  62162. <value>#1</value>
  62163. </enumeratedValue>
  62164. </enumeratedValues>
  62165. </field>
  62166. <field>
  62167. <name>IRQC</name>
  62168. <description>Interrupt Configuration</description>
  62169. <bitOffset>16</bitOffset>
  62170. <bitWidth>4</bitWidth>
  62171. <access>read-write</access>
  62172. <enumeratedValues>
  62173. <enumeratedValue>
  62174. <name>0000</name>
  62175. <description>Interrupt/DMA request disabled.</description>
  62176. <value>#0000</value>
  62177. </enumeratedValue>
  62178. <enumeratedValue>
  62179. <name>0001</name>
  62180. <description>DMA request on rising edge.</description>
  62181. <value>#0001</value>
  62182. </enumeratedValue>
  62183. <enumeratedValue>
  62184. <name>0010</name>
  62185. <description>DMA request on falling edge.</description>
  62186. <value>#0010</value>
  62187. </enumeratedValue>
  62188. <enumeratedValue>
  62189. <name>0011</name>
  62190. <description>DMA request on either edge.</description>
  62191. <value>#0011</value>
  62192. </enumeratedValue>
  62193. <enumeratedValue>
  62194. <name>1000</name>
  62195. <description>Interrupt when logic 0.</description>
  62196. <value>#1000</value>
  62197. </enumeratedValue>
  62198. <enumeratedValue>
  62199. <name>1001</name>
  62200. <description>Interrupt on rising-edge.</description>
  62201. <value>#1001</value>
  62202. </enumeratedValue>
  62203. <enumeratedValue>
  62204. <name>1010</name>
  62205. <description>Interrupt on falling-edge.</description>
  62206. <value>#1010</value>
  62207. </enumeratedValue>
  62208. <enumeratedValue>
  62209. <name>1011</name>
  62210. <description>Interrupt on either edge.</description>
  62211. <value>#1011</value>
  62212. </enumeratedValue>
  62213. <enumeratedValue>
  62214. <name>1100</name>
  62215. <description>Interrupt when logic 1.</description>
  62216. <value>#1100</value>
  62217. </enumeratedValue>
  62218. </enumeratedValues>
  62219. </field>
  62220. <field>
  62221. <name>ISF</name>
  62222. <description>Interrupt Status Flag</description>
  62223. <bitOffset>24</bitOffset>
  62224. <bitWidth>1</bitWidth>
  62225. <access>read-write</access>
  62226. <enumeratedValues>
  62227. <enumeratedValue>
  62228. <name>0</name>
  62229. <description>Configured interrupt is not detected.</description>
  62230. <value>#0</value>
  62231. </enumeratedValue>
  62232. <enumeratedValue>
  62233. <name>1</name>
  62234. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  62235. <value>#1</value>
  62236. </enumeratedValue>
  62237. </enumeratedValues>
  62238. </field>
  62239. </fields>
  62240. </register>
  62241. <register>
  62242. <name>PCR23</name>
  62243. <description>Pin Control Register n</description>
  62244. <addressOffset>0x5C</addressOffset>
  62245. <size>32</size>
  62246. <access>read-write</access>
  62247. <resetValue>0</resetValue>
  62248. <resetMask>0xFFFFFFFF</resetMask>
  62249. <fields>
  62250. <field>
  62251. <name>PS</name>
  62252. <description>Pull Select</description>
  62253. <bitOffset>0</bitOffset>
  62254. <bitWidth>1</bitWidth>
  62255. <access>read-only</access>
  62256. <enumeratedValues>
  62257. <enumeratedValue>
  62258. <name>0</name>
  62259. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  62260. <value>#0</value>
  62261. </enumeratedValue>
  62262. <enumeratedValue>
  62263. <name>1</name>
  62264. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  62265. <value>#1</value>
  62266. </enumeratedValue>
  62267. </enumeratedValues>
  62268. </field>
  62269. <field>
  62270. <name>PE</name>
  62271. <description>Pull Enable</description>
  62272. <bitOffset>1</bitOffset>
  62273. <bitWidth>1</bitWidth>
  62274. <access>read-only</access>
  62275. <enumeratedValues>
  62276. <enumeratedValue>
  62277. <name>0</name>
  62278. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  62279. <value>#0</value>
  62280. </enumeratedValue>
  62281. <enumeratedValue>
  62282. <name>1</name>
  62283. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  62284. <value>#1</value>
  62285. </enumeratedValue>
  62286. </enumeratedValues>
  62287. </field>
  62288. <field>
  62289. <name>SRE</name>
  62290. <description>Slew Rate Enable</description>
  62291. <bitOffset>2</bitOffset>
  62292. <bitWidth>1</bitWidth>
  62293. <access>read-only</access>
  62294. <enumeratedValues>
  62295. <enumeratedValue>
  62296. <name>0</name>
  62297. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  62298. <value>#0</value>
  62299. </enumeratedValue>
  62300. <enumeratedValue>
  62301. <name>1</name>
  62302. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  62303. <value>#1</value>
  62304. </enumeratedValue>
  62305. </enumeratedValues>
  62306. </field>
  62307. <field>
  62308. <name>PFE</name>
  62309. <description>Passive Filter Enable</description>
  62310. <bitOffset>4</bitOffset>
  62311. <bitWidth>1</bitWidth>
  62312. <access>read-only</access>
  62313. <enumeratedValues>
  62314. <enumeratedValue>
  62315. <name>0</name>
  62316. <description>Passive input filter is disabled on the corresponding pin.</description>
  62317. <value>#0</value>
  62318. </enumeratedValue>
  62319. <enumeratedValue>
  62320. <name>1</name>
  62321. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  62322. <value>#1</value>
  62323. </enumeratedValue>
  62324. </enumeratedValues>
  62325. </field>
  62326. <field>
  62327. <name>ODE</name>
  62328. <description>Open Drain Enable</description>
  62329. <bitOffset>5</bitOffset>
  62330. <bitWidth>1</bitWidth>
  62331. <access>read-only</access>
  62332. <enumeratedValues>
  62333. <enumeratedValue>
  62334. <name>0</name>
  62335. <description>Open drain output is disabled on the corresponding pin.</description>
  62336. <value>#0</value>
  62337. </enumeratedValue>
  62338. <enumeratedValue>
  62339. <name>1</name>
  62340. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  62341. <value>#1</value>
  62342. </enumeratedValue>
  62343. </enumeratedValues>
  62344. </field>
  62345. <field>
  62346. <name>DSE</name>
  62347. <description>Drive Strength Enable</description>
  62348. <bitOffset>6</bitOffset>
  62349. <bitWidth>1</bitWidth>
  62350. <access>read-only</access>
  62351. <enumeratedValues>
  62352. <enumeratedValue>
  62353. <name>0</name>
  62354. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  62355. <value>#0</value>
  62356. </enumeratedValue>
  62357. <enumeratedValue>
  62358. <name>1</name>
  62359. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  62360. <value>#1</value>
  62361. </enumeratedValue>
  62362. </enumeratedValues>
  62363. </field>
  62364. <field>
  62365. <name>MUX</name>
  62366. <description>Pin Mux Control</description>
  62367. <bitOffset>8</bitOffset>
  62368. <bitWidth>3</bitWidth>
  62369. <access>read-write</access>
  62370. <enumeratedValues>
  62371. <enumeratedValue>
  62372. <name>000</name>
  62373. <description>Pin disabled (analog).</description>
  62374. <value>#000</value>
  62375. </enumeratedValue>
  62376. <enumeratedValue>
  62377. <name>001</name>
  62378. <description>Alternative 1 (GPIO).</description>
  62379. <value>#001</value>
  62380. </enumeratedValue>
  62381. <enumeratedValue>
  62382. <name>010</name>
  62383. <description>Alternative 2 (chip-specific).</description>
  62384. <value>#010</value>
  62385. </enumeratedValue>
  62386. <enumeratedValue>
  62387. <name>011</name>
  62388. <description>Alternative 3 (chip-specific).</description>
  62389. <value>#011</value>
  62390. </enumeratedValue>
  62391. <enumeratedValue>
  62392. <name>100</name>
  62393. <description>Alternative 4 (chip-specific).</description>
  62394. <value>#100</value>
  62395. </enumeratedValue>
  62396. <enumeratedValue>
  62397. <name>101</name>
  62398. <description>Alternative 5 (chip-specific).</description>
  62399. <value>#101</value>
  62400. </enumeratedValue>
  62401. <enumeratedValue>
  62402. <name>110</name>
  62403. <description>Alternative 6 (chip-specific).</description>
  62404. <value>#110</value>
  62405. </enumeratedValue>
  62406. <enumeratedValue>
  62407. <name>111</name>
  62408. <description>Alternative 7 (chip-specific).</description>
  62409. <value>#111</value>
  62410. </enumeratedValue>
  62411. </enumeratedValues>
  62412. </field>
  62413. <field>
  62414. <name>LK</name>
  62415. <description>Lock Register</description>
  62416. <bitOffset>15</bitOffset>
  62417. <bitWidth>1</bitWidth>
  62418. <access>read-write</access>
  62419. <enumeratedValues>
  62420. <enumeratedValue>
  62421. <name>0</name>
  62422. <description>Pin Control Register fields [15:0] are not locked.</description>
  62423. <value>#0</value>
  62424. </enumeratedValue>
  62425. <enumeratedValue>
  62426. <name>1</name>
  62427. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  62428. <value>#1</value>
  62429. </enumeratedValue>
  62430. </enumeratedValues>
  62431. </field>
  62432. <field>
  62433. <name>IRQC</name>
  62434. <description>Interrupt Configuration</description>
  62435. <bitOffset>16</bitOffset>
  62436. <bitWidth>4</bitWidth>
  62437. <access>read-write</access>
  62438. <enumeratedValues>
  62439. <enumeratedValue>
  62440. <name>0000</name>
  62441. <description>Interrupt/DMA request disabled.</description>
  62442. <value>#0000</value>
  62443. </enumeratedValue>
  62444. <enumeratedValue>
  62445. <name>0001</name>
  62446. <description>DMA request on rising edge.</description>
  62447. <value>#0001</value>
  62448. </enumeratedValue>
  62449. <enumeratedValue>
  62450. <name>0010</name>
  62451. <description>DMA request on falling edge.</description>
  62452. <value>#0010</value>
  62453. </enumeratedValue>
  62454. <enumeratedValue>
  62455. <name>0011</name>
  62456. <description>DMA request on either edge.</description>
  62457. <value>#0011</value>
  62458. </enumeratedValue>
  62459. <enumeratedValue>
  62460. <name>1000</name>
  62461. <description>Interrupt when logic 0.</description>
  62462. <value>#1000</value>
  62463. </enumeratedValue>
  62464. <enumeratedValue>
  62465. <name>1001</name>
  62466. <description>Interrupt on rising-edge.</description>
  62467. <value>#1001</value>
  62468. </enumeratedValue>
  62469. <enumeratedValue>
  62470. <name>1010</name>
  62471. <description>Interrupt on falling-edge.</description>
  62472. <value>#1010</value>
  62473. </enumeratedValue>
  62474. <enumeratedValue>
  62475. <name>1011</name>
  62476. <description>Interrupt on either edge.</description>
  62477. <value>#1011</value>
  62478. </enumeratedValue>
  62479. <enumeratedValue>
  62480. <name>1100</name>
  62481. <description>Interrupt when logic 1.</description>
  62482. <value>#1100</value>
  62483. </enumeratedValue>
  62484. </enumeratedValues>
  62485. </field>
  62486. <field>
  62487. <name>ISF</name>
  62488. <description>Interrupt Status Flag</description>
  62489. <bitOffset>24</bitOffset>
  62490. <bitWidth>1</bitWidth>
  62491. <access>read-write</access>
  62492. <enumeratedValues>
  62493. <enumeratedValue>
  62494. <name>0</name>
  62495. <description>Configured interrupt is not detected.</description>
  62496. <value>#0</value>
  62497. </enumeratedValue>
  62498. <enumeratedValue>
  62499. <name>1</name>
  62500. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  62501. <value>#1</value>
  62502. </enumeratedValue>
  62503. </enumeratedValues>
  62504. </field>
  62505. </fields>
  62506. </register>
  62507. <register>
  62508. <name>PCR24</name>
  62509. <description>Pin Control Register n</description>
  62510. <addressOffset>0x60</addressOffset>
  62511. <size>32</size>
  62512. <access>read-write</access>
  62513. <resetValue>0</resetValue>
  62514. <resetMask>0xFFFFFFFF</resetMask>
  62515. <fields>
  62516. <field>
  62517. <name>PS</name>
  62518. <description>Pull Select</description>
  62519. <bitOffset>0</bitOffset>
  62520. <bitWidth>1</bitWidth>
  62521. <access>read-write</access>
  62522. <enumeratedValues>
  62523. <enumeratedValue>
  62524. <name>0</name>
  62525. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  62526. <value>#0</value>
  62527. </enumeratedValue>
  62528. <enumeratedValue>
  62529. <name>1</name>
  62530. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  62531. <value>#1</value>
  62532. </enumeratedValue>
  62533. </enumeratedValues>
  62534. </field>
  62535. <field>
  62536. <name>PE</name>
  62537. <description>Pull Enable</description>
  62538. <bitOffset>1</bitOffset>
  62539. <bitWidth>1</bitWidth>
  62540. <access>read-write</access>
  62541. <enumeratedValues>
  62542. <enumeratedValue>
  62543. <name>0</name>
  62544. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  62545. <value>#0</value>
  62546. </enumeratedValue>
  62547. <enumeratedValue>
  62548. <name>1</name>
  62549. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  62550. <value>#1</value>
  62551. </enumeratedValue>
  62552. </enumeratedValues>
  62553. </field>
  62554. <field>
  62555. <name>SRE</name>
  62556. <description>Slew Rate Enable</description>
  62557. <bitOffset>2</bitOffset>
  62558. <bitWidth>1</bitWidth>
  62559. <access>read-write</access>
  62560. <enumeratedValues>
  62561. <enumeratedValue>
  62562. <name>0</name>
  62563. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  62564. <value>#0</value>
  62565. </enumeratedValue>
  62566. <enumeratedValue>
  62567. <name>1</name>
  62568. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  62569. <value>#1</value>
  62570. </enumeratedValue>
  62571. </enumeratedValues>
  62572. </field>
  62573. <field>
  62574. <name>PFE</name>
  62575. <description>Passive Filter Enable</description>
  62576. <bitOffset>4</bitOffset>
  62577. <bitWidth>1</bitWidth>
  62578. <access>read-write</access>
  62579. <enumeratedValues>
  62580. <enumeratedValue>
  62581. <name>0</name>
  62582. <description>Passive input filter is disabled on the corresponding pin.</description>
  62583. <value>#0</value>
  62584. </enumeratedValue>
  62585. <enumeratedValue>
  62586. <name>1</name>
  62587. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  62588. <value>#1</value>
  62589. </enumeratedValue>
  62590. </enumeratedValues>
  62591. </field>
  62592. <field>
  62593. <name>ODE</name>
  62594. <description>Open Drain Enable</description>
  62595. <bitOffset>5</bitOffset>
  62596. <bitWidth>1</bitWidth>
  62597. <access>read-write</access>
  62598. <enumeratedValues>
  62599. <enumeratedValue>
  62600. <name>0</name>
  62601. <description>Open drain output is disabled on the corresponding pin.</description>
  62602. <value>#0</value>
  62603. </enumeratedValue>
  62604. <enumeratedValue>
  62605. <name>1</name>
  62606. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  62607. <value>#1</value>
  62608. </enumeratedValue>
  62609. </enumeratedValues>
  62610. </field>
  62611. <field>
  62612. <name>DSE</name>
  62613. <description>Drive Strength Enable</description>
  62614. <bitOffset>6</bitOffset>
  62615. <bitWidth>1</bitWidth>
  62616. <access>read-write</access>
  62617. <enumeratedValues>
  62618. <enumeratedValue>
  62619. <name>0</name>
  62620. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  62621. <value>#0</value>
  62622. </enumeratedValue>
  62623. <enumeratedValue>
  62624. <name>1</name>
  62625. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  62626. <value>#1</value>
  62627. </enumeratedValue>
  62628. </enumeratedValues>
  62629. </field>
  62630. <field>
  62631. <name>MUX</name>
  62632. <description>Pin Mux Control</description>
  62633. <bitOffset>8</bitOffset>
  62634. <bitWidth>3</bitWidth>
  62635. <access>read-write</access>
  62636. <enumeratedValues>
  62637. <enumeratedValue>
  62638. <name>000</name>
  62639. <description>Pin disabled (analog).</description>
  62640. <value>#000</value>
  62641. </enumeratedValue>
  62642. <enumeratedValue>
  62643. <name>001</name>
  62644. <description>Alternative 1 (GPIO).</description>
  62645. <value>#001</value>
  62646. </enumeratedValue>
  62647. <enumeratedValue>
  62648. <name>010</name>
  62649. <description>Alternative 2 (chip-specific).</description>
  62650. <value>#010</value>
  62651. </enumeratedValue>
  62652. <enumeratedValue>
  62653. <name>011</name>
  62654. <description>Alternative 3 (chip-specific).</description>
  62655. <value>#011</value>
  62656. </enumeratedValue>
  62657. <enumeratedValue>
  62658. <name>100</name>
  62659. <description>Alternative 4 (chip-specific).</description>
  62660. <value>#100</value>
  62661. </enumeratedValue>
  62662. <enumeratedValue>
  62663. <name>101</name>
  62664. <description>Alternative 5 (chip-specific).</description>
  62665. <value>#101</value>
  62666. </enumeratedValue>
  62667. <enumeratedValue>
  62668. <name>110</name>
  62669. <description>Alternative 6 (chip-specific).</description>
  62670. <value>#110</value>
  62671. </enumeratedValue>
  62672. <enumeratedValue>
  62673. <name>111</name>
  62674. <description>Alternative 7 (chip-specific).</description>
  62675. <value>#111</value>
  62676. </enumeratedValue>
  62677. </enumeratedValues>
  62678. </field>
  62679. <field>
  62680. <name>LK</name>
  62681. <description>Lock Register</description>
  62682. <bitOffset>15</bitOffset>
  62683. <bitWidth>1</bitWidth>
  62684. <access>read-write</access>
  62685. <enumeratedValues>
  62686. <enumeratedValue>
  62687. <name>0</name>
  62688. <description>Pin Control Register fields [15:0] are not locked.</description>
  62689. <value>#0</value>
  62690. </enumeratedValue>
  62691. <enumeratedValue>
  62692. <name>1</name>
  62693. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  62694. <value>#1</value>
  62695. </enumeratedValue>
  62696. </enumeratedValues>
  62697. </field>
  62698. <field>
  62699. <name>IRQC</name>
  62700. <description>Interrupt Configuration</description>
  62701. <bitOffset>16</bitOffset>
  62702. <bitWidth>4</bitWidth>
  62703. <access>read-write</access>
  62704. <enumeratedValues>
  62705. <enumeratedValue>
  62706. <name>0000</name>
  62707. <description>Interrupt/DMA request disabled.</description>
  62708. <value>#0000</value>
  62709. </enumeratedValue>
  62710. <enumeratedValue>
  62711. <name>0001</name>
  62712. <description>DMA request on rising edge.</description>
  62713. <value>#0001</value>
  62714. </enumeratedValue>
  62715. <enumeratedValue>
  62716. <name>0010</name>
  62717. <description>DMA request on falling edge.</description>
  62718. <value>#0010</value>
  62719. </enumeratedValue>
  62720. <enumeratedValue>
  62721. <name>0011</name>
  62722. <description>DMA request on either edge.</description>
  62723. <value>#0011</value>
  62724. </enumeratedValue>
  62725. <enumeratedValue>
  62726. <name>1000</name>
  62727. <description>Interrupt when logic 0.</description>
  62728. <value>#1000</value>
  62729. </enumeratedValue>
  62730. <enumeratedValue>
  62731. <name>1001</name>
  62732. <description>Interrupt on rising-edge.</description>
  62733. <value>#1001</value>
  62734. </enumeratedValue>
  62735. <enumeratedValue>
  62736. <name>1010</name>
  62737. <description>Interrupt on falling-edge.</description>
  62738. <value>#1010</value>
  62739. </enumeratedValue>
  62740. <enumeratedValue>
  62741. <name>1011</name>
  62742. <description>Interrupt on either edge.</description>
  62743. <value>#1011</value>
  62744. </enumeratedValue>
  62745. <enumeratedValue>
  62746. <name>1100</name>
  62747. <description>Interrupt when logic 1.</description>
  62748. <value>#1100</value>
  62749. </enumeratedValue>
  62750. </enumeratedValues>
  62751. </field>
  62752. <field>
  62753. <name>ISF</name>
  62754. <description>Interrupt Status Flag</description>
  62755. <bitOffset>24</bitOffset>
  62756. <bitWidth>1</bitWidth>
  62757. <access>read-write</access>
  62758. <enumeratedValues>
  62759. <enumeratedValue>
  62760. <name>0</name>
  62761. <description>Configured interrupt is not detected.</description>
  62762. <value>#0</value>
  62763. </enumeratedValue>
  62764. <enumeratedValue>
  62765. <name>1</name>
  62766. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  62767. <value>#1</value>
  62768. </enumeratedValue>
  62769. </enumeratedValues>
  62770. </field>
  62771. </fields>
  62772. </register>
  62773. <register>
  62774. <name>PCR25</name>
  62775. <description>Pin Control Register n</description>
  62776. <addressOffset>0x64</addressOffset>
  62777. <size>32</size>
  62778. <access>read-write</access>
  62779. <resetValue>0</resetValue>
  62780. <resetMask>0xFFFFFFFF</resetMask>
  62781. <fields>
  62782. <field>
  62783. <name>PS</name>
  62784. <description>Pull Select</description>
  62785. <bitOffset>0</bitOffset>
  62786. <bitWidth>1</bitWidth>
  62787. <access>read-write</access>
  62788. <enumeratedValues>
  62789. <enumeratedValue>
  62790. <name>0</name>
  62791. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  62792. <value>#0</value>
  62793. </enumeratedValue>
  62794. <enumeratedValue>
  62795. <name>1</name>
  62796. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  62797. <value>#1</value>
  62798. </enumeratedValue>
  62799. </enumeratedValues>
  62800. </field>
  62801. <field>
  62802. <name>PE</name>
  62803. <description>Pull Enable</description>
  62804. <bitOffset>1</bitOffset>
  62805. <bitWidth>1</bitWidth>
  62806. <access>read-write</access>
  62807. <enumeratedValues>
  62808. <enumeratedValue>
  62809. <name>0</name>
  62810. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  62811. <value>#0</value>
  62812. </enumeratedValue>
  62813. <enumeratedValue>
  62814. <name>1</name>
  62815. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  62816. <value>#1</value>
  62817. </enumeratedValue>
  62818. </enumeratedValues>
  62819. </field>
  62820. <field>
  62821. <name>SRE</name>
  62822. <description>Slew Rate Enable</description>
  62823. <bitOffset>2</bitOffset>
  62824. <bitWidth>1</bitWidth>
  62825. <access>read-write</access>
  62826. <enumeratedValues>
  62827. <enumeratedValue>
  62828. <name>0</name>
  62829. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  62830. <value>#0</value>
  62831. </enumeratedValue>
  62832. <enumeratedValue>
  62833. <name>1</name>
  62834. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  62835. <value>#1</value>
  62836. </enumeratedValue>
  62837. </enumeratedValues>
  62838. </field>
  62839. <field>
  62840. <name>PFE</name>
  62841. <description>Passive Filter Enable</description>
  62842. <bitOffset>4</bitOffset>
  62843. <bitWidth>1</bitWidth>
  62844. <access>read-write</access>
  62845. <enumeratedValues>
  62846. <enumeratedValue>
  62847. <name>0</name>
  62848. <description>Passive input filter is disabled on the corresponding pin.</description>
  62849. <value>#0</value>
  62850. </enumeratedValue>
  62851. <enumeratedValue>
  62852. <name>1</name>
  62853. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  62854. <value>#1</value>
  62855. </enumeratedValue>
  62856. </enumeratedValues>
  62857. </field>
  62858. <field>
  62859. <name>ODE</name>
  62860. <description>Open Drain Enable</description>
  62861. <bitOffset>5</bitOffset>
  62862. <bitWidth>1</bitWidth>
  62863. <access>read-write</access>
  62864. <enumeratedValues>
  62865. <enumeratedValue>
  62866. <name>0</name>
  62867. <description>Open drain output is disabled on the corresponding pin.</description>
  62868. <value>#0</value>
  62869. </enumeratedValue>
  62870. <enumeratedValue>
  62871. <name>1</name>
  62872. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  62873. <value>#1</value>
  62874. </enumeratedValue>
  62875. </enumeratedValues>
  62876. </field>
  62877. <field>
  62878. <name>DSE</name>
  62879. <description>Drive Strength Enable</description>
  62880. <bitOffset>6</bitOffset>
  62881. <bitWidth>1</bitWidth>
  62882. <access>read-write</access>
  62883. <enumeratedValues>
  62884. <enumeratedValue>
  62885. <name>0</name>
  62886. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  62887. <value>#0</value>
  62888. </enumeratedValue>
  62889. <enumeratedValue>
  62890. <name>1</name>
  62891. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  62892. <value>#1</value>
  62893. </enumeratedValue>
  62894. </enumeratedValues>
  62895. </field>
  62896. <field>
  62897. <name>MUX</name>
  62898. <description>Pin Mux Control</description>
  62899. <bitOffset>8</bitOffset>
  62900. <bitWidth>3</bitWidth>
  62901. <access>read-write</access>
  62902. <enumeratedValues>
  62903. <enumeratedValue>
  62904. <name>000</name>
  62905. <description>Pin disabled (analog).</description>
  62906. <value>#000</value>
  62907. </enumeratedValue>
  62908. <enumeratedValue>
  62909. <name>001</name>
  62910. <description>Alternative 1 (GPIO).</description>
  62911. <value>#001</value>
  62912. </enumeratedValue>
  62913. <enumeratedValue>
  62914. <name>010</name>
  62915. <description>Alternative 2 (chip-specific).</description>
  62916. <value>#010</value>
  62917. </enumeratedValue>
  62918. <enumeratedValue>
  62919. <name>011</name>
  62920. <description>Alternative 3 (chip-specific).</description>
  62921. <value>#011</value>
  62922. </enumeratedValue>
  62923. <enumeratedValue>
  62924. <name>100</name>
  62925. <description>Alternative 4 (chip-specific).</description>
  62926. <value>#100</value>
  62927. </enumeratedValue>
  62928. <enumeratedValue>
  62929. <name>101</name>
  62930. <description>Alternative 5 (chip-specific).</description>
  62931. <value>#101</value>
  62932. </enumeratedValue>
  62933. <enumeratedValue>
  62934. <name>110</name>
  62935. <description>Alternative 6 (chip-specific).</description>
  62936. <value>#110</value>
  62937. </enumeratedValue>
  62938. <enumeratedValue>
  62939. <name>111</name>
  62940. <description>Alternative 7 (chip-specific).</description>
  62941. <value>#111</value>
  62942. </enumeratedValue>
  62943. </enumeratedValues>
  62944. </field>
  62945. <field>
  62946. <name>LK</name>
  62947. <description>Lock Register</description>
  62948. <bitOffset>15</bitOffset>
  62949. <bitWidth>1</bitWidth>
  62950. <access>read-write</access>
  62951. <enumeratedValues>
  62952. <enumeratedValue>
  62953. <name>0</name>
  62954. <description>Pin Control Register fields [15:0] are not locked.</description>
  62955. <value>#0</value>
  62956. </enumeratedValue>
  62957. <enumeratedValue>
  62958. <name>1</name>
  62959. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  62960. <value>#1</value>
  62961. </enumeratedValue>
  62962. </enumeratedValues>
  62963. </field>
  62964. <field>
  62965. <name>IRQC</name>
  62966. <description>Interrupt Configuration</description>
  62967. <bitOffset>16</bitOffset>
  62968. <bitWidth>4</bitWidth>
  62969. <access>read-write</access>
  62970. <enumeratedValues>
  62971. <enumeratedValue>
  62972. <name>0000</name>
  62973. <description>Interrupt/DMA request disabled.</description>
  62974. <value>#0000</value>
  62975. </enumeratedValue>
  62976. <enumeratedValue>
  62977. <name>0001</name>
  62978. <description>DMA request on rising edge.</description>
  62979. <value>#0001</value>
  62980. </enumeratedValue>
  62981. <enumeratedValue>
  62982. <name>0010</name>
  62983. <description>DMA request on falling edge.</description>
  62984. <value>#0010</value>
  62985. </enumeratedValue>
  62986. <enumeratedValue>
  62987. <name>0011</name>
  62988. <description>DMA request on either edge.</description>
  62989. <value>#0011</value>
  62990. </enumeratedValue>
  62991. <enumeratedValue>
  62992. <name>1000</name>
  62993. <description>Interrupt when logic 0.</description>
  62994. <value>#1000</value>
  62995. </enumeratedValue>
  62996. <enumeratedValue>
  62997. <name>1001</name>
  62998. <description>Interrupt on rising-edge.</description>
  62999. <value>#1001</value>
  63000. </enumeratedValue>
  63001. <enumeratedValue>
  63002. <name>1010</name>
  63003. <description>Interrupt on falling-edge.</description>
  63004. <value>#1010</value>
  63005. </enumeratedValue>
  63006. <enumeratedValue>
  63007. <name>1011</name>
  63008. <description>Interrupt on either edge.</description>
  63009. <value>#1011</value>
  63010. </enumeratedValue>
  63011. <enumeratedValue>
  63012. <name>1100</name>
  63013. <description>Interrupt when logic 1.</description>
  63014. <value>#1100</value>
  63015. </enumeratedValue>
  63016. </enumeratedValues>
  63017. </field>
  63018. <field>
  63019. <name>ISF</name>
  63020. <description>Interrupt Status Flag</description>
  63021. <bitOffset>24</bitOffset>
  63022. <bitWidth>1</bitWidth>
  63023. <access>read-write</access>
  63024. <enumeratedValues>
  63025. <enumeratedValue>
  63026. <name>0</name>
  63027. <description>Configured interrupt is not detected.</description>
  63028. <value>#0</value>
  63029. </enumeratedValue>
  63030. <enumeratedValue>
  63031. <name>1</name>
  63032. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  63033. <value>#1</value>
  63034. </enumeratedValue>
  63035. </enumeratedValues>
  63036. </field>
  63037. </fields>
  63038. </register>
  63039. <register>
  63040. <name>PCR26</name>
  63041. <description>Pin Control Register n</description>
  63042. <addressOffset>0x68</addressOffset>
  63043. <size>32</size>
  63044. <access>read-write</access>
  63045. <resetValue>0</resetValue>
  63046. <resetMask>0xFFFFFFFF</resetMask>
  63047. <fields>
  63048. <field>
  63049. <name>PS</name>
  63050. <description>Pull Select</description>
  63051. <bitOffset>0</bitOffset>
  63052. <bitWidth>1</bitWidth>
  63053. <access>read-write</access>
  63054. <enumeratedValues>
  63055. <enumeratedValue>
  63056. <name>0</name>
  63057. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  63058. <value>#0</value>
  63059. </enumeratedValue>
  63060. <enumeratedValue>
  63061. <name>1</name>
  63062. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  63063. <value>#1</value>
  63064. </enumeratedValue>
  63065. </enumeratedValues>
  63066. </field>
  63067. <field>
  63068. <name>PE</name>
  63069. <description>Pull Enable</description>
  63070. <bitOffset>1</bitOffset>
  63071. <bitWidth>1</bitWidth>
  63072. <access>read-write</access>
  63073. <enumeratedValues>
  63074. <enumeratedValue>
  63075. <name>0</name>
  63076. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  63077. <value>#0</value>
  63078. </enumeratedValue>
  63079. <enumeratedValue>
  63080. <name>1</name>
  63081. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  63082. <value>#1</value>
  63083. </enumeratedValue>
  63084. </enumeratedValues>
  63085. </field>
  63086. <field>
  63087. <name>SRE</name>
  63088. <description>Slew Rate Enable</description>
  63089. <bitOffset>2</bitOffset>
  63090. <bitWidth>1</bitWidth>
  63091. <access>read-write</access>
  63092. <enumeratedValues>
  63093. <enumeratedValue>
  63094. <name>0</name>
  63095. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  63096. <value>#0</value>
  63097. </enumeratedValue>
  63098. <enumeratedValue>
  63099. <name>1</name>
  63100. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  63101. <value>#1</value>
  63102. </enumeratedValue>
  63103. </enumeratedValues>
  63104. </field>
  63105. <field>
  63106. <name>PFE</name>
  63107. <description>Passive Filter Enable</description>
  63108. <bitOffset>4</bitOffset>
  63109. <bitWidth>1</bitWidth>
  63110. <access>read-write</access>
  63111. <enumeratedValues>
  63112. <enumeratedValue>
  63113. <name>0</name>
  63114. <description>Passive input filter is disabled on the corresponding pin.</description>
  63115. <value>#0</value>
  63116. </enumeratedValue>
  63117. <enumeratedValue>
  63118. <name>1</name>
  63119. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  63120. <value>#1</value>
  63121. </enumeratedValue>
  63122. </enumeratedValues>
  63123. </field>
  63124. <field>
  63125. <name>ODE</name>
  63126. <description>Open Drain Enable</description>
  63127. <bitOffset>5</bitOffset>
  63128. <bitWidth>1</bitWidth>
  63129. <access>read-write</access>
  63130. <enumeratedValues>
  63131. <enumeratedValue>
  63132. <name>0</name>
  63133. <description>Open drain output is disabled on the corresponding pin.</description>
  63134. <value>#0</value>
  63135. </enumeratedValue>
  63136. <enumeratedValue>
  63137. <name>1</name>
  63138. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  63139. <value>#1</value>
  63140. </enumeratedValue>
  63141. </enumeratedValues>
  63142. </field>
  63143. <field>
  63144. <name>DSE</name>
  63145. <description>Drive Strength Enable</description>
  63146. <bitOffset>6</bitOffset>
  63147. <bitWidth>1</bitWidth>
  63148. <access>read-write</access>
  63149. <enumeratedValues>
  63150. <enumeratedValue>
  63151. <name>0</name>
  63152. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  63153. <value>#0</value>
  63154. </enumeratedValue>
  63155. <enumeratedValue>
  63156. <name>1</name>
  63157. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  63158. <value>#1</value>
  63159. </enumeratedValue>
  63160. </enumeratedValues>
  63161. </field>
  63162. <field>
  63163. <name>MUX</name>
  63164. <description>Pin Mux Control</description>
  63165. <bitOffset>8</bitOffset>
  63166. <bitWidth>3</bitWidth>
  63167. <access>read-write</access>
  63168. <enumeratedValues>
  63169. <enumeratedValue>
  63170. <name>000</name>
  63171. <description>Pin disabled (analog).</description>
  63172. <value>#000</value>
  63173. </enumeratedValue>
  63174. <enumeratedValue>
  63175. <name>001</name>
  63176. <description>Alternative 1 (GPIO).</description>
  63177. <value>#001</value>
  63178. </enumeratedValue>
  63179. <enumeratedValue>
  63180. <name>010</name>
  63181. <description>Alternative 2 (chip-specific).</description>
  63182. <value>#010</value>
  63183. </enumeratedValue>
  63184. <enumeratedValue>
  63185. <name>011</name>
  63186. <description>Alternative 3 (chip-specific).</description>
  63187. <value>#011</value>
  63188. </enumeratedValue>
  63189. <enumeratedValue>
  63190. <name>100</name>
  63191. <description>Alternative 4 (chip-specific).</description>
  63192. <value>#100</value>
  63193. </enumeratedValue>
  63194. <enumeratedValue>
  63195. <name>101</name>
  63196. <description>Alternative 5 (chip-specific).</description>
  63197. <value>#101</value>
  63198. </enumeratedValue>
  63199. <enumeratedValue>
  63200. <name>110</name>
  63201. <description>Alternative 6 (chip-specific).</description>
  63202. <value>#110</value>
  63203. </enumeratedValue>
  63204. <enumeratedValue>
  63205. <name>111</name>
  63206. <description>Alternative 7 (chip-specific).</description>
  63207. <value>#111</value>
  63208. </enumeratedValue>
  63209. </enumeratedValues>
  63210. </field>
  63211. <field>
  63212. <name>LK</name>
  63213. <description>Lock Register</description>
  63214. <bitOffset>15</bitOffset>
  63215. <bitWidth>1</bitWidth>
  63216. <access>read-write</access>
  63217. <enumeratedValues>
  63218. <enumeratedValue>
  63219. <name>0</name>
  63220. <description>Pin Control Register fields [15:0] are not locked.</description>
  63221. <value>#0</value>
  63222. </enumeratedValue>
  63223. <enumeratedValue>
  63224. <name>1</name>
  63225. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  63226. <value>#1</value>
  63227. </enumeratedValue>
  63228. </enumeratedValues>
  63229. </field>
  63230. <field>
  63231. <name>IRQC</name>
  63232. <description>Interrupt Configuration</description>
  63233. <bitOffset>16</bitOffset>
  63234. <bitWidth>4</bitWidth>
  63235. <access>read-write</access>
  63236. <enumeratedValues>
  63237. <enumeratedValue>
  63238. <name>0000</name>
  63239. <description>Interrupt/DMA request disabled.</description>
  63240. <value>#0000</value>
  63241. </enumeratedValue>
  63242. <enumeratedValue>
  63243. <name>0001</name>
  63244. <description>DMA request on rising edge.</description>
  63245. <value>#0001</value>
  63246. </enumeratedValue>
  63247. <enumeratedValue>
  63248. <name>0010</name>
  63249. <description>DMA request on falling edge.</description>
  63250. <value>#0010</value>
  63251. </enumeratedValue>
  63252. <enumeratedValue>
  63253. <name>0011</name>
  63254. <description>DMA request on either edge.</description>
  63255. <value>#0011</value>
  63256. </enumeratedValue>
  63257. <enumeratedValue>
  63258. <name>1000</name>
  63259. <description>Interrupt when logic 0.</description>
  63260. <value>#1000</value>
  63261. </enumeratedValue>
  63262. <enumeratedValue>
  63263. <name>1001</name>
  63264. <description>Interrupt on rising-edge.</description>
  63265. <value>#1001</value>
  63266. </enumeratedValue>
  63267. <enumeratedValue>
  63268. <name>1010</name>
  63269. <description>Interrupt on falling-edge.</description>
  63270. <value>#1010</value>
  63271. </enumeratedValue>
  63272. <enumeratedValue>
  63273. <name>1011</name>
  63274. <description>Interrupt on either edge.</description>
  63275. <value>#1011</value>
  63276. </enumeratedValue>
  63277. <enumeratedValue>
  63278. <name>1100</name>
  63279. <description>Interrupt when logic 1.</description>
  63280. <value>#1100</value>
  63281. </enumeratedValue>
  63282. </enumeratedValues>
  63283. </field>
  63284. <field>
  63285. <name>ISF</name>
  63286. <description>Interrupt Status Flag</description>
  63287. <bitOffset>24</bitOffset>
  63288. <bitWidth>1</bitWidth>
  63289. <access>read-write</access>
  63290. <enumeratedValues>
  63291. <enumeratedValue>
  63292. <name>0</name>
  63293. <description>Configured interrupt is not detected.</description>
  63294. <value>#0</value>
  63295. </enumeratedValue>
  63296. <enumeratedValue>
  63297. <name>1</name>
  63298. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  63299. <value>#1</value>
  63300. </enumeratedValue>
  63301. </enumeratedValues>
  63302. </field>
  63303. </fields>
  63304. </register>
  63305. <register>
  63306. <name>PCR27</name>
  63307. <description>Pin Control Register n</description>
  63308. <addressOffset>0x6C</addressOffset>
  63309. <size>32</size>
  63310. <access>read-write</access>
  63311. <resetValue>0</resetValue>
  63312. <resetMask>0xFFFFFFFF</resetMask>
  63313. <fields>
  63314. <field>
  63315. <name>PS</name>
  63316. <description>Pull Select</description>
  63317. <bitOffset>0</bitOffset>
  63318. <bitWidth>1</bitWidth>
  63319. <access>read-write</access>
  63320. <enumeratedValues>
  63321. <enumeratedValue>
  63322. <name>0</name>
  63323. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  63324. <value>#0</value>
  63325. </enumeratedValue>
  63326. <enumeratedValue>
  63327. <name>1</name>
  63328. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  63329. <value>#1</value>
  63330. </enumeratedValue>
  63331. </enumeratedValues>
  63332. </field>
  63333. <field>
  63334. <name>PE</name>
  63335. <description>Pull Enable</description>
  63336. <bitOffset>1</bitOffset>
  63337. <bitWidth>1</bitWidth>
  63338. <access>read-write</access>
  63339. <enumeratedValues>
  63340. <enumeratedValue>
  63341. <name>0</name>
  63342. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  63343. <value>#0</value>
  63344. </enumeratedValue>
  63345. <enumeratedValue>
  63346. <name>1</name>
  63347. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  63348. <value>#1</value>
  63349. </enumeratedValue>
  63350. </enumeratedValues>
  63351. </field>
  63352. <field>
  63353. <name>SRE</name>
  63354. <description>Slew Rate Enable</description>
  63355. <bitOffset>2</bitOffset>
  63356. <bitWidth>1</bitWidth>
  63357. <access>read-write</access>
  63358. <enumeratedValues>
  63359. <enumeratedValue>
  63360. <name>0</name>
  63361. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  63362. <value>#0</value>
  63363. </enumeratedValue>
  63364. <enumeratedValue>
  63365. <name>1</name>
  63366. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  63367. <value>#1</value>
  63368. </enumeratedValue>
  63369. </enumeratedValues>
  63370. </field>
  63371. <field>
  63372. <name>PFE</name>
  63373. <description>Passive Filter Enable</description>
  63374. <bitOffset>4</bitOffset>
  63375. <bitWidth>1</bitWidth>
  63376. <access>read-write</access>
  63377. <enumeratedValues>
  63378. <enumeratedValue>
  63379. <name>0</name>
  63380. <description>Passive input filter is disabled on the corresponding pin.</description>
  63381. <value>#0</value>
  63382. </enumeratedValue>
  63383. <enumeratedValue>
  63384. <name>1</name>
  63385. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  63386. <value>#1</value>
  63387. </enumeratedValue>
  63388. </enumeratedValues>
  63389. </field>
  63390. <field>
  63391. <name>ODE</name>
  63392. <description>Open Drain Enable</description>
  63393. <bitOffset>5</bitOffset>
  63394. <bitWidth>1</bitWidth>
  63395. <access>read-write</access>
  63396. <enumeratedValues>
  63397. <enumeratedValue>
  63398. <name>0</name>
  63399. <description>Open drain output is disabled on the corresponding pin.</description>
  63400. <value>#0</value>
  63401. </enumeratedValue>
  63402. <enumeratedValue>
  63403. <name>1</name>
  63404. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  63405. <value>#1</value>
  63406. </enumeratedValue>
  63407. </enumeratedValues>
  63408. </field>
  63409. <field>
  63410. <name>DSE</name>
  63411. <description>Drive Strength Enable</description>
  63412. <bitOffset>6</bitOffset>
  63413. <bitWidth>1</bitWidth>
  63414. <access>read-write</access>
  63415. <enumeratedValues>
  63416. <enumeratedValue>
  63417. <name>0</name>
  63418. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  63419. <value>#0</value>
  63420. </enumeratedValue>
  63421. <enumeratedValue>
  63422. <name>1</name>
  63423. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  63424. <value>#1</value>
  63425. </enumeratedValue>
  63426. </enumeratedValues>
  63427. </field>
  63428. <field>
  63429. <name>MUX</name>
  63430. <description>Pin Mux Control</description>
  63431. <bitOffset>8</bitOffset>
  63432. <bitWidth>3</bitWidth>
  63433. <access>read-write</access>
  63434. <enumeratedValues>
  63435. <enumeratedValue>
  63436. <name>000</name>
  63437. <description>Pin disabled (analog).</description>
  63438. <value>#000</value>
  63439. </enumeratedValue>
  63440. <enumeratedValue>
  63441. <name>001</name>
  63442. <description>Alternative 1 (GPIO).</description>
  63443. <value>#001</value>
  63444. </enumeratedValue>
  63445. <enumeratedValue>
  63446. <name>010</name>
  63447. <description>Alternative 2 (chip-specific).</description>
  63448. <value>#010</value>
  63449. </enumeratedValue>
  63450. <enumeratedValue>
  63451. <name>011</name>
  63452. <description>Alternative 3 (chip-specific).</description>
  63453. <value>#011</value>
  63454. </enumeratedValue>
  63455. <enumeratedValue>
  63456. <name>100</name>
  63457. <description>Alternative 4 (chip-specific).</description>
  63458. <value>#100</value>
  63459. </enumeratedValue>
  63460. <enumeratedValue>
  63461. <name>101</name>
  63462. <description>Alternative 5 (chip-specific).</description>
  63463. <value>#101</value>
  63464. </enumeratedValue>
  63465. <enumeratedValue>
  63466. <name>110</name>
  63467. <description>Alternative 6 (chip-specific).</description>
  63468. <value>#110</value>
  63469. </enumeratedValue>
  63470. <enumeratedValue>
  63471. <name>111</name>
  63472. <description>Alternative 7 (chip-specific).</description>
  63473. <value>#111</value>
  63474. </enumeratedValue>
  63475. </enumeratedValues>
  63476. </field>
  63477. <field>
  63478. <name>LK</name>
  63479. <description>Lock Register</description>
  63480. <bitOffset>15</bitOffset>
  63481. <bitWidth>1</bitWidth>
  63482. <access>read-write</access>
  63483. <enumeratedValues>
  63484. <enumeratedValue>
  63485. <name>0</name>
  63486. <description>Pin Control Register fields [15:0] are not locked.</description>
  63487. <value>#0</value>
  63488. </enumeratedValue>
  63489. <enumeratedValue>
  63490. <name>1</name>
  63491. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  63492. <value>#1</value>
  63493. </enumeratedValue>
  63494. </enumeratedValues>
  63495. </field>
  63496. <field>
  63497. <name>IRQC</name>
  63498. <description>Interrupt Configuration</description>
  63499. <bitOffset>16</bitOffset>
  63500. <bitWidth>4</bitWidth>
  63501. <access>read-write</access>
  63502. <enumeratedValues>
  63503. <enumeratedValue>
  63504. <name>0000</name>
  63505. <description>Interrupt/DMA request disabled.</description>
  63506. <value>#0000</value>
  63507. </enumeratedValue>
  63508. <enumeratedValue>
  63509. <name>0001</name>
  63510. <description>DMA request on rising edge.</description>
  63511. <value>#0001</value>
  63512. </enumeratedValue>
  63513. <enumeratedValue>
  63514. <name>0010</name>
  63515. <description>DMA request on falling edge.</description>
  63516. <value>#0010</value>
  63517. </enumeratedValue>
  63518. <enumeratedValue>
  63519. <name>0011</name>
  63520. <description>DMA request on either edge.</description>
  63521. <value>#0011</value>
  63522. </enumeratedValue>
  63523. <enumeratedValue>
  63524. <name>1000</name>
  63525. <description>Interrupt when logic 0.</description>
  63526. <value>#1000</value>
  63527. </enumeratedValue>
  63528. <enumeratedValue>
  63529. <name>1001</name>
  63530. <description>Interrupt on rising-edge.</description>
  63531. <value>#1001</value>
  63532. </enumeratedValue>
  63533. <enumeratedValue>
  63534. <name>1010</name>
  63535. <description>Interrupt on falling-edge.</description>
  63536. <value>#1010</value>
  63537. </enumeratedValue>
  63538. <enumeratedValue>
  63539. <name>1011</name>
  63540. <description>Interrupt on either edge.</description>
  63541. <value>#1011</value>
  63542. </enumeratedValue>
  63543. <enumeratedValue>
  63544. <name>1100</name>
  63545. <description>Interrupt when logic 1.</description>
  63546. <value>#1100</value>
  63547. </enumeratedValue>
  63548. </enumeratedValues>
  63549. </field>
  63550. <field>
  63551. <name>ISF</name>
  63552. <description>Interrupt Status Flag</description>
  63553. <bitOffset>24</bitOffset>
  63554. <bitWidth>1</bitWidth>
  63555. <access>read-write</access>
  63556. <enumeratedValues>
  63557. <enumeratedValue>
  63558. <name>0</name>
  63559. <description>Configured interrupt is not detected.</description>
  63560. <value>#0</value>
  63561. </enumeratedValue>
  63562. <enumeratedValue>
  63563. <name>1</name>
  63564. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  63565. <value>#1</value>
  63566. </enumeratedValue>
  63567. </enumeratedValues>
  63568. </field>
  63569. </fields>
  63570. </register>
  63571. <register>
  63572. <name>PCR28</name>
  63573. <description>Pin Control Register n</description>
  63574. <addressOffset>0x70</addressOffset>
  63575. <size>32</size>
  63576. <access>read-write</access>
  63577. <resetValue>0</resetValue>
  63578. <resetMask>0xFFFFFFFF</resetMask>
  63579. <fields>
  63580. <field>
  63581. <name>PS</name>
  63582. <description>Pull Select</description>
  63583. <bitOffset>0</bitOffset>
  63584. <bitWidth>1</bitWidth>
  63585. <access>read-write</access>
  63586. <enumeratedValues>
  63587. <enumeratedValue>
  63588. <name>0</name>
  63589. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  63590. <value>#0</value>
  63591. </enumeratedValue>
  63592. <enumeratedValue>
  63593. <name>1</name>
  63594. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  63595. <value>#1</value>
  63596. </enumeratedValue>
  63597. </enumeratedValues>
  63598. </field>
  63599. <field>
  63600. <name>PE</name>
  63601. <description>Pull Enable</description>
  63602. <bitOffset>1</bitOffset>
  63603. <bitWidth>1</bitWidth>
  63604. <access>read-write</access>
  63605. <enumeratedValues>
  63606. <enumeratedValue>
  63607. <name>0</name>
  63608. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  63609. <value>#0</value>
  63610. </enumeratedValue>
  63611. <enumeratedValue>
  63612. <name>1</name>
  63613. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  63614. <value>#1</value>
  63615. </enumeratedValue>
  63616. </enumeratedValues>
  63617. </field>
  63618. <field>
  63619. <name>SRE</name>
  63620. <description>Slew Rate Enable</description>
  63621. <bitOffset>2</bitOffset>
  63622. <bitWidth>1</bitWidth>
  63623. <access>read-write</access>
  63624. <enumeratedValues>
  63625. <enumeratedValue>
  63626. <name>0</name>
  63627. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  63628. <value>#0</value>
  63629. </enumeratedValue>
  63630. <enumeratedValue>
  63631. <name>1</name>
  63632. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  63633. <value>#1</value>
  63634. </enumeratedValue>
  63635. </enumeratedValues>
  63636. </field>
  63637. <field>
  63638. <name>PFE</name>
  63639. <description>Passive Filter Enable</description>
  63640. <bitOffset>4</bitOffset>
  63641. <bitWidth>1</bitWidth>
  63642. <access>read-write</access>
  63643. <enumeratedValues>
  63644. <enumeratedValue>
  63645. <name>0</name>
  63646. <description>Passive input filter is disabled on the corresponding pin.</description>
  63647. <value>#0</value>
  63648. </enumeratedValue>
  63649. <enumeratedValue>
  63650. <name>1</name>
  63651. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  63652. <value>#1</value>
  63653. </enumeratedValue>
  63654. </enumeratedValues>
  63655. </field>
  63656. <field>
  63657. <name>ODE</name>
  63658. <description>Open Drain Enable</description>
  63659. <bitOffset>5</bitOffset>
  63660. <bitWidth>1</bitWidth>
  63661. <access>read-write</access>
  63662. <enumeratedValues>
  63663. <enumeratedValue>
  63664. <name>0</name>
  63665. <description>Open drain output is disabled on the corresponding pin.</description>
  63666. <value>#0</value>
  63667. </enumeratedValue>
  63668. <enumeratedValue>
  63669. <name>1</name>
  63670. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  63671. <value>#1</value>
  63672. </enumeratedValue>
  63673. </enumeratedValues>
  63674. </field>
  63675. <field>
  63676. <name>DSE</name>
  63677. <description>Drive Strength Enable</description>
  63678. <bitOffset>6</bitOffset>
  63679. <bitWidth>1</bitWidth>
  63680. <access>read-write</access>
  63681. <enumeratedValues>
  63682. <enumeratedValue>
  63683. <name>0</name>
  63684. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  63685. <value>#0</value>
  63686. </enumeratedValue>
  63687. <enumeratedValue>
  63688. <name>1</name>
  63689. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  63690. <value>#1</value>
  63691. </enumeratedValue>
  63692. </enumeratedValues>
  63693. </field>
  63694. <field>
  63695. <name>MUX</name>
  63696. <description>Pin Mux Control</description>
  63697. <bitOffset>8</bitOffset>
  63698. <bitWidth>3</bitWidth>
  63699. <access>read-write</access>
  63700. <enumeratedValues>
  63701. <enumeratedValue>
  63702. <name>000</name>
  63703. <description>Pin disabled (analog).</description>
  63704. <value>#000</value>
  63705. </enumeratedValue>
  63706. <enumeratedValue>
  63707. <name>001</name>
  63708. <description>Alternative 1 (GPIO).</description>
  63709. <value>#001</value>
  63710. </enumeratedValue>
  63711. <enumeratedValue>
  63712. <name>010</name>
  63713. <description>Alternative 2 (chip-specific).</description>
  63714. <value>#010</value>
  63715. </enumeratedValue>
  63716. <enumeratedValue>
  63717. <name>011</name>
  63718. <description>Alternative 3 (chip-specific).</description>
  63719. <value>#011</value>
  63720. </enumeratedValue>
  63721. <enumeratedValue>
  63722. <name>100</name>
  63723. <description>Alternative 4 (chip-specific).</description>
  63724. <value>#100</value>
  63725. </enumeratedValue>
  63726. <enumeratedValue>
  63727. <name>101</name>
  63728. <description>Alternative 5 (chip-specific).</description>
  63729. <value>#101</value>
  63730. </enumeratedValue>
  63731. <enumeratedValue>
  63732. <name>110</name>
  63733. <description>Alternative 6 (chip-specific).</description>
  63734. <value>#110</value>
  63735. </enumeratedValue>
  63736. <enumeratedValue>
  63737. <name>111</name>
  63738. <description>Alternative 7 (chip-specific).</description>
  63739. <value>#111</value>
  63740. </enumeratedValue>
  63741. </enumeratedValues>
  63742. </field>
  63743. <field>
  63744. <name>LK</name>
  63745. <description>Lock Register</description>
  63746. <bitOffset>15</bitOffset>
  63747. <bitWidth>1</bitWidth>
  63748. <access>read-write</access>
  63749. <enumeratedValues>
  63750. <enumeratedValue>
  63751. <name>0</name>
  63752. <description>Pin Control Register fields [15:0] are not locked.</description>
  63753. <value>#0</value>
  63754. </enumeratedValue>
  63755. <enumeratedValue>
  63756. <name>1</name>
  63757. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  63758. <value>#1</value>
  63759. </enumeratedValue>
  63760. </enumeratedValues>
  63761. </field>
  63762. <field>
  63763. <name>IRQC</name>
  63764. <description>Interrupt Configuration</description>
  63765. <bitOffset>16</bitOffset>
  63766. <bitWidth>4</bitWidth>
  63767. <access>read-write</access>
  63768. <enumeratedValues>
  63769. <enumeratedValue>
  63770. <name>0000</name>
  63771. <description>Interrupt/DMA request disabled.</description>
  63772. <value>#0000</value>
  63773. </enumeratedValue>
  63774. <enumeratedValue>
  63775. <name>0001</name>
  63776. <description>DMA request on rising edge.</description>
  63777. <value>#0001</value>
  63778. </enumeratedValue>
  63779. <enumeratedValue>
  63780. <name>0010</name>
  63781. <description>DMA request on falling edge.</description>
  63782. <value>#0010</value>
  63783. </enumeratedValue>
  63784. <enumeratedValue>
  63785. <name>0011</name>
  63786. <description>DMA request on either edge.</description>
  63787. <value>#0011</value>
  63788. </enumeratedValue>
  63789. <enumeratedValue>
  63790. <name>1000</name>
  63791. <description>Interrupt when logic 0.</description>
  63792. <value>#1000</value>
  63793. </enumeratedValue>
  63794. <enumeratedValue>
  63795. <name>1001</name>
  63796. <description>Interrupt on rising-edge.</description>
  63797. <value>#1001</value>
  63798. </enumeratedValue>
  63799. <enumeratedValue>
  63800. <name>1010</name>
  63801. <description>Interrupt on falling-edge.</description>
  63802. <value>#1010</value>
  63803. </enumeratedValue>
  63804. <enumeratedValue>
  63805. <name>1011</name>
  63806. <description>Interrupt on either edge.</description>
  63807. <value>#1011</value>
  63808. </enumeratedValue>
  63809. <enumeratedValue>
  63810. <name>1100</name>
  63811. <description>Interrupt when logic 1.</description>
  63812. <value>#1100</value>
  63813. </enumeratedValue>
  63814. </enumeratedValues>
  63815. </field>
  63816. <field>
  63817. <name>ISF</name>
  63818. <description>Interrupt Status Flag</description>
  63819. <bitOffset>24</bitOffset>
  63820. <bitWidth>1</bitWidth>
  63821. <access>read-write</access>
  63822. <enumeratedValues>
  63823. <enumeratedValue>
  63824. <name>0</name>
  63825. <description>Configured interrupt is not detected.</description>
  63826. <value>#0</value>
  63827. </enumeratedValue>
  63828. <enumeratedValue>
  63829. <name>1</name>
  63830. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  63831. <value>#1</value>
  63832. </enumeratedValue>
  63833. </enumeratedValues>
  63834. </field>
  63835. </fields>
  63836. </register>
  63837. <register>
  63838. <name>PCR29</name>
  63839. <description>Pin Control Register n</description>
  63840. <addressOffset>0x74</addressOffset>
  63841. <size>32</size>
  63842. <access>read-write</access>
  63843. <resetValue>0</resetValue>
  63844. <resetMask>0xFFFFFFFF</resetMask>
  63845. <fields>
  63846. <field>
  63847. <name>PS</name>
  63848. <description>Pull Select</description>
  63849. <bitOffset>0</bitOffset>
  63850. <bitWidth>1</bitWidth>
  63851. <access>read-write</access>
  63852. <enumeratedValues>
  63853. <enumeratedValue>
  63854. <name>0</name>
  63855. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  63856. <value>#0</value>
  63857. </enumeratedValue>
  63858. <enumeratedValue>
  63859. <name>1</name>
  63860. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  63861. <value>#1</value>
  63862. </enumeratedValue>
  63863. </enumeratedValues>
  63864. </field>
  63865. <field>
  63866. <name>PE</name>
  63867. <description>Pull Enable</description>
  63868. <bitOffset>1</bitOffset>
  63869. <bitWidth>1</bitWidth>
  63870. <access>read-write</access>
  63871. <enumeratedValues>
  63872. <enumeratedValue>
  63873. <name>0</name>
  63874. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  63875. <value>#0</value>
  63876. </enumeratedValue>
  63877. <enumeratedValue>
  63878. <name>1</name>
  63879. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  63880. <value>#1</value>
  63881. </enumeratedValue>
  63882. </enumeratedValues>
  63883. </field>
  63884. <field>
  63885. <name>SRE</name>
  63886. <description>Slew Rate Enable</description>
  63887. <bitOffset>2</bitOffset>
  63888. <bitWidth>1</bitWidth>
  63889. <access>read-write</access>
  63890. <enumeratedValues>
  63891. <enumeratedValue>
  63892. <name>0</name>
  63893. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  63894. <value>#0</value>
  63895. </enumeratedValue>
  63896. <enumeratedValue>
  63897. <name>1</name>
  63898. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  63899. <value>#1</value>
  63900. </enumeratedValue>
  63901. </enumeratedValues>
  63902. </field>
  63903. <field>
  63904. <name>PFE</name>
  63905. <description>Passive Filter Enable</description>
  63906. <bitOffset>4</bitOffset>
  63907. <bitWidth>1</bitWidth>
  63908. <access>read-write</access>
  63909. <enumeratedValues>
  63910. <enumeratedValue>
  63911. <name>0</name>
  63912. <description>Passive input filter is disabled on the corresponding pin.</description>
  63913. <value>#0</value>
  63914. </enumeratedValue>
  63915. <enumeratedValue>
  63916. <name>1</name>
  63917. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  63918. <value>#1</value>
  63919. </enumeratedValue>
  63920. </enumeratedValues>
  63921. </field>
  63922. <field>
  63923. <name>ODE</name>
  63924. <description>Open Drain Enable</description>
  63925. <bitOffset>5</bitOffset>
  63926. <bitWidth>1</bitWidth>
  63927. <access>read-write</access>
  63928. <enumeratedValues>
  63929. <enumeratedValue>
  63930. <name>0</name>
  63931. <description>Open drain output is disabled on the corresponding pin.</description>
  63932. <value>#0</value>
  63933. </enumeratedValue>
  63934. <enumeratedValue>
  63935. <name>1</name>
  63936. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  63937. <value>#1</value>
  63938. </enumeratedValue>
  63939. </enumeratedValues>
  63940. </field>
  63941. <field>
  63942. <name>DSE</name>
  63943. <description>Drive Strength Enable</description>
  63944. <bitOffset>6</bitOffset>
  63945. <bitWidth>1</bitWidth>
  63946. <access>read-write</access>
  63947. <enumeratedValues>
  63948. <enumeratedValue>
  63949. <name>0</name>
  63950. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  63951. <value>#0</value>
  63952. </enumeratedValue>
  63953. <enumeratedValue>
  63954. <name>1</name>
  63955. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  63956. <value>#1</value>
  63957. </enumeratedValue>
  63958. </enumeratedValues>
  63959. </field>
  63960. <field>
  63961. <name>MUX</name>
  63962. <description>Pin Mux Control</description>
  63963. <bitOffset>8</bitOffset>
  63964. <bitWidth>3</bitWidth>
  63965. <access>read-write</access>
  63966. <enumeratedValues>
  63967. <enumeratedValue>
  63968. <name>000</name>
  63969. <description>Pin disabled (analog).</description>
  63970. <value>#000</value>
  63971. </enumeratedValue>
  63972. <enumeratedValue>
  63973. <name>001</name>
  63974. <description>Alternative 1 (GPIO).</description>
  63975. <value>#001</value>
  63976. </enumeratedValue>
  63977. <enumeratedValue>
  63978. <name>010</name>
  63979. <description>Alternative 2 (chip-specific).</description>
  63980. <value>#010</value>
  63981. </enumeratedValue>
  63982. <enumeratedValue>
  63983. <name>011</name>
  63984. <description>Alternative 3 (chip-specific).</description>
  63985. <value>#011</value>
  63986. </enumeratedValue>
  63987. <enumeratedValue>
  63988. <name>100</name>
  63989. <description>Alternative 4 (chip-specific).</description>
  63990. <value>#100</value>
  63991. </enumeratedValue>
  63992. <enumeratedValue>
  63993. <name>101</name>
  63994. <description>Alternative 5 (chip-specific).</description>
  63995. <value>#101</value>
  63996. </enumeratedValue>
  63997. <enumeratedValue>
  63998. <name>110</name>
  63999. <description>Alternative 6 (chip-specific).</description>
  64000. <value>#110</value>
  64001. </enumeratedValue>
  64002. <enumeratedValue>
  64003. <name>111</name>
  64004. <description>Alternative 7 (chip-specific).</description>
  64005. <value>#111</value>
  64006. </enumeratedValue>
  64007. </enumeratedValues>
  64008. </field>
  64009. <field>
  64010. <name>LK</name>
  64011. <description>Lock Register</description>
  64012. <bitOffset>15</bitOffset>
  64013. <bitWidth>1</bitWidth>
  64014. <access>read-write</access>
  64015. <enumeratedValues>
  64016. <enumeratedValue>
  64017. <name>0</name>
  64018. <description>Pin Control Register fields [15:0] are not locked.</description>
  64019. <value>#0</value>
  64020. </enumeratedValue>
  64021. <enumeratedValue>
  64022. <name>1</name>
  64023. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  64024. <value>#1</value>
  64025. </enumeratedValue>
  64026. </enumeratedValues>
  64027. </field>
  64028. <field>
  64029. <name>IRQC</name>
  64030. <description>Interrupt Configuration</description>
  64031. <bitOffset>16</bitOffset>
  64032. <bitWidth>4</bitWidth>
  64033. <access>read-write</access>
  64034. <enumeratedValues>
  64035. <enumeratedValue>
  64036. <name>0000</name>
  64037. <description>Interrupt/DMA request disabled.</description>
  64038. <value>#0000</value>
  64039. </enumeratedValue>
  64040. <enumeratedValue>
  64041. <name>0001</name>
  64042. <description>DMA request on rising edge.</description>
  64043. <value>#0001</value>
  64044. </enumeratedValue>
  64045. <enumeratedValue>
  64046. <name>0010</name>
  64047. <description>DMA request on falling edge.</description>
  64048. <value>#0010</value>
  64049. </enumeratedValue>
  64050. <enumeratedValue>
  64051. <name>0011</name>
  64052. <description>DMA request on either edge.</description>
  64053. <value>#0011</value>
  64054. </enumeratedValue>
  64055. <enumeratedValue>
  64056. <name>1000</name>
  64057. <description>Interrupt when logic 0.</description>
  64058. <value>#1000</value>
  64059. </enumeratedValue>
  64060. <enumeratedValue>
  64061. <name>1001</name>
  64062. <description>Interrupt on rising-edge.</description>
  64063. <value>#1001</value>
  64064. </enumeratedValue>
  64065. <enumeratedValue>
  64066. <name>1010</name>
  64067. <description>Interrupt on falling-edge.</description>
  64068. <value>#1010</value>
  64069. </enumeratedValue>
  64070. <enumeratedValue>
  64071. <name>1011</name>
  64072. <description>Interrupt on either edge.</description>
  64073. <value>#1011</value>
  64074. </enumeratedValue>
  64075. <enumeratedValue>
  64076. <name>1100</name>
  64077. <description>Interrupt when logic 1.</description>
  64078. <value>#1100</value>
  64079. </enumeratedValue>
  64080. </enumeratedValues>
  64081. </field>
  64082. <field>
  64083. <name>ISF</name>
  64084. <description>Interrupt Status Flag</description>
  64085. <bitOffset>24</bitOffset>
  64086. <bitWidth>1</bitWidth>
  64087. <access>read-write</access>
  64088. <enumeratedValues>
  64089. <enumeratedValue>
  64090. <name>0</name>
  64091. <description>Configured interrupt is not detected.</description>
  64092. <value>#0</value>
  64093. </enumeratedValue>
  64094. <enumeratedValue>
  64095. <name>1</name>
  64096. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  64097. <value>#1</value>
  64098. </enumeratedValue>
  64099. </enumeratedValues>
  64100. </field>
  64101. </fields>
  64102. </register>
  64103. <register>
  64104. <name>PCR30</name>
  64105. <description>Pin Control Register n</description>
  64106. <addressOffset>0x78</addressOffset>
  64107. <size>32</size>
  64108. <access>read-write</access>
  64109. <resetValue>0</resetValue>
  64110. <resetMask>0xFFFFFFFF</resetMask>
  64111. <fields>
  64112. <field>
  64113. <name>PS</name>
  64114. <description>Pull Select</description>
  64115. <bitOffset>0</bitOffset>
  64116. <bitWidth>1</bitWidth>
  64117. <access>read-only</access>
  64118. <enumeratedValues>
  64119. <enumeratedValue>
  64120. <name>0</name>
  64121. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  64122. <value>#0</value>
  64123. </enumeratedValue>
  64124. <enumeratedValue>
  64125. <name>1</name>
  64126. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  64127. <value>#1</value>
  64128. </enumeratedValue>
  64129. </enumeratedValues>
  64130. </field>
  64131. <field>
  64132. <name>PE</name>
  64133. <description>Pull Enable</description>
  64134. <bitOffset>1</bitOffset>
  64135. <bitWidth>1</bitWidth>
  64136. <access>read-only</access>
  64137. <enumeratedValues>
  64138. <enumeratedValue>
  64139. <name>0</name>
  64140. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  64141. <value>#0</value>
  64142. </enumeratedValue>
  64143. <enumeratedValue>
  64144. <name>1</name>
  64145. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  64146. <value>#1</value>
  64147. </enumeratedValue>
  64148. </enumeratedValues>
  64149. </field>
  64150. <field>
  64151. <name>SRE</name>
  64152. <description>Slew Rate Enable</description>
  64153. <bitOffset>2</bitOffset>
  64154. <bitWidth>1</bitWidth>
  64155. <access>read-only</access>
  64156. <enumeratedValues>
  64157. <enumeratedValue>
  64158. <name>0</name>
  64159. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  64160. <value>#0</value>
  64161. </enumeratedValue>
  64162. <enumeratedValue>
  64163. <name>1</name>
  64164. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  64165. <value>#1</value>
  64166. </enumeratedValue>
  64167. </enumeratedValues>
  64168. </field>
  64169. <field>
  64170. <name>PFE</name>
  64171. <description>Passive Filter Enable</description>
  64172. <bitOffset>4</bitOffset>
  64173. <bitWidth>1</bitWidth>
  64174. <access>read-only</access>
  64175. <enumeratedValues>
  64176. <enumeratedValue>
  64177. <name>0</name>
  64178. <description>Passive input filter is disabled on the corresponding pin.</description>
  64179. <value>#0</value>
  64180. </enumeratedValue>
  64181. <enumeratedValue>
  64182. <name>1</name>
  64183. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  64184. <value>#1</value>
  64185. </enumeratedValue>
  64186. </enumeratedValues>
  64187. </field>
  64188. <field>
  64189. <name>ODE</name>
  64190. <description>Open Drain Enable</description>
  64191. <bitOffset>5</bitOffset>
  64192. <bitWidth>1</bitWidth>
  64193. <access>read-only</access>
  64194. <enumeratedValues>
  64195. <enumeratedValue>
  64196. <name>0</name>
  64197. <description>Open drain output is disabled on the corresponding pin.</description>
  64198. <value>#0</value>
  64199. </enumeratedValue>
  64200. <enumeratedValue>
  64201. <name>1</name>
  64202. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  64203. <value>#1</value>
  64204. </enumeratedValue>
  64205. </enumeratedValues>
  64206. </field>
  64207. <field>
  64208. <name>DSE</name>
  64209. <description>Drive Strength Enable</description>
  64210. <bitOffset>6</bitOffset>
  64211. <bitWidth>1</bitWidth>
  64212. <access>read-only</access>
  64213. <enumeratedValues>
  64214. <enumeratedValue>
  64215. <name>0</name>
  64216. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  64217. <value>#0</value>
  64218. </enumeratedValue>
  64219. <enumeratedValue>
  64220. <name>1</name>
  64221. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  64222. <value>#1</value>
  64223. </enumeratedValue>
  64224. </enumeratedValues>
  64225. </field>
  64226. <field>
  64227. <name>MUX</name>
  64228. <description>Pin Mux Control</description>
  64229. <bitOffset>8</bitOffset>
  64230. <bitWidth>3</bitWidth>
  64231. <access>read-write</access>
  64232. <enumeratedValues>
  64233. <enumeratedValue>
  64234. <name>000</name>
  64235. <description>Pin disabled (analog).</description>
  64236. <value>#000</value>
  64237. </enumeratedValue>
  64238. <enumeratedValue>
  64239. <name>001</name>
  64240. <description>Alternative 1 (GPIO).</description>
  64241. <value>#001</value>
  64242. </enumeratedValue>
  64243. <enumeratedValue>
  64244. <name>010</name>
  64245. <description>Alternative 2 (chip-specific).</description>
  64246. <value>#010</value>
  64247. </enumeratedValue>
  64248. <enumeratedValue>
  64249. <name>011</name>
  64250. <description>Alternative 3 (chip-specific).</description>
  64251. <value>#011</value>
  64252. </enumeratedValue>
  64253. <enumeratedValue>
  64254. <name>100</name>
  64255. <description>Alternative 4 (chip-specific).</description>
  64256. <value>#100</value>
  64257. </enumeratedValue>
  64258. <enumeratedValue>
  64259. <name>101</name>
  64260. <description>Alternative 5 (chip-specific).</description>
  64261. <value>#101</value>
  64262. </enumeratedValue>
  64263. <enumeratedValue>
  64264. <name>110</name>
  64265. <description>Alternative 6 (chip-specific).</description>
  64266. <value>#110</value>
  64267. </enumeratedValue>
  64268. <enumeratedValue>
  64269. <name>111</name>
  64270. <description>Alternative 7 (chip-specific).</description>
  64271. <value>#111</value>
  64272. </enumeratedValue>
  64273. </enumeratedValues>
  64274. </field>
  64275. <field>
  64276. <name>LK</name>
  64277. <description>Lock Register</description>
  64278. <bitOffset>15</bitOffset>
  64279. <bitWidth>1</bitWidth>
  64280. <access>read-write</access>
  64281. <enumeratedValues>
  64282. <enumeratedValue>
  64283. <name>0</name>
  64284. <description>Pin Control Register fields [15:0] are not locked.</description>
  64285. <value>#0</value>
  64286. </enumeratedValue>
  64287. <enumeratedValue>
  64288. <name>1</name>
  64289. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  64290. <value>#1</value>
  64291. </enumeratedValue>
  64292. </enumeratedValues>
  64293. </field>
  64294. <field>
  64295. <name>IRQC</name>
  64296. <description>Interrupt Configuration</description>
  64297. <bitOffset>16</bitOffset>
  64298. <bitWidth>4</bitWidth>
  64299. <access>read-write</access>
  64300. <enumeratedValues>
  64301. <enumeratedValue>
  64302. <name>0000</name>
  64303. <description>Interrupt/DMA request disabled.</description>
  64304. <value>#0000</value>
  64305. </enumeratedValue>
  64306. <enumeratedValue>
  64307. <name>0001</name>
  64308. <description>DMA request on rising edge.</description>
  64309. <value>#0001</value>
  64310. </enumeratedValue>
  64311. <enumeratedValue>
  64312. <name>0010</name>
  64313. <description>DMA request on falling edge.</description>
  64314. <value>#0010</value>
  64315. </enumeratedValue>
  64316. <enumeratedValue>
  64317. <name>0011</name>
  64318. <description>DMA request on either edge.</description>
  64319. <value>#0011</value>
  64320. </enumeratedValue>
  64321. <enumeratedValue>
  64322. <name>1000</name>
  64323. <description>Interrupt when logic 0.</description>
  64324. <value>#1000</value>
  64325. </enumeratedValue>
  64326. <enumeratedValue>
  64327. <name>1001</name>
  64328. <description>Interrupt on rising-edge.</description>
  64329. <value>#1001</value>
  64330. </enumeratedValue>
  64331. <enumeratedValue>
  64332. <name>1010</name>
  64333. <description>Interrupt on falling-edge.</description>
  64334. <value>#1010</value>
  64335. </enumeratedValue>
  64336. <enumeratedValue>
  64337. <name>1011</name>
  64338. <description>Interrupt on either edge.</description>
  64339. <value>#1011</value>
  64340. </enumeratedValue>
  64341. <enumeratedValue>
  64342. <name>1100</name>
  64343. <description>Interrupt when logic 1.</description>
  64344. <value>#1100</value>
  64345. </enumeratedValue>
  64346. </enumeratedValues>
  64347. </field>
  64348. <field>
  64349. <name>ISF</name>
  64350. <description>Interrupt Status Flag</description>
  64351. <bitOffset>24</bitOffset>
  64352. <bitWidth>1</bitWidth>
  64353. <access>read-write</access>
  64354. <enumeratedValues>
  64355. <enumeratedValue>
  64356. <name>0</name>
  64357. <description>Configured interrupt is not detected.</description>
  64358. <value>#0</value>
  64359. </enumeratedValue>
  64360. <enumeratedValue>
  64361. <name>1</name>
  64362. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  64363. <value>#1</value>
  64364. </enumeratedValue>
  64365. </enumeratedValues>
  64366. </field>
  64367. </fields>
  64368. </register>
  64369. <register>
  64370. <name>PCR31</name>
  64371. <description>Pin Control Register n</description>
  64372. <addressOffset>0x7C</addressOffset>
  64373. <size>32</size>
  64374. <access>read-write</access>
  64375. <resetValue>0</resetValue>
  64376. <resetMask>0xFFFFFFFF</resetMask>
  64377. <fields>
  64378. <field>
  64379. <name>PS</name>
  64380. <description>Pull Select</description>
  64381. <bitOffset>0</bitOffset>
  64382. <bitWidth>1</bitWidth>
  64383. <access>read-only</access>
  64384. <enumeratedValues>
  64385. <enumeratedValue>
  64386. <name>0</name>
  64387. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  64388. <value>#0</value>
  64389. </enumeratedValue>
  64390. <enumeratedValue>
  64391. <name>1</name>
  64392. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  64393. <value>#1</value>
  64394. </enumeratedValue>
  64395. </enumeratedValues>
  64396. </field>
  64397. <field>
  64398. <name>PE</name>
  64399. <description>Pull Enable</description>
  64400. <bitOffset>1</bitOffset>
  64401. <bitWidth>1</bitWidth>
  64402. <access>read-only</access>
  64403. <enumeratedValues>
  64404. <enumeratedValue>
  64405. <name>0</name>
  64406. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  64407. <value>#0</value>
  64408. </enumeratedValue>
  64409. <enumeratedValue>
  64410. <name>1</name>
  64411. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  64412. <value>#1</value>
  64413. </enumeratedValue>
  64414. </enumeratedValues>
  64415. </field>
  64416. <field>
  64417. <name>SRE</name>
  64418. <description>Slew Rate Enable</description>
  64419. <bitOffset>2</bitOffset>
  64420. <bitWidth>1</bitWidth>
  64421. <access>read-only</access>
  64422. <enumeratedValues>
  64423. <enumeratedValue>
  64424. <name>0</name>
  64425. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  64426. <value>#0</value>
  64427. </enumeratedValue>
  64428. <enumeratedValue>
  64429. <name>1</name>
  64430. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  64431. <value>#1</value>
  64432. </enumeratedValue>
  64433. </enumeratedValues>
  64434. </field>
  64435. <field>
  64436. <name>PFE</name>
  64437. <description>Passive Filter Enable</description>
  64438. <bitOffset>4</bitOffset>
  64439. <bitWidth>1</bitWidth>
  64440. <access>read-only</access>
  64441. <enumeratedValues>
  64442. <enumeratedValue>
  64443. <name>0</name>
  64444. <description>Passive input filter is disabled on the corresponding pin.</description>
  64445. <value>#0</value>
  64446. </enumeratedValue>
  64447. <enumeratedValue>
  64448. <name>1</name>
  64449. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  64450. <value>#1</value>
  64451. </enumeratedValue>
  64452. </enumeratedValues>
  64453. </field>
  64454. <field>
  64455. <name>ODE</name>
  64456. <description>Open Drain Enable</description>
  64457. <bitOffset>5</bitOffset>
  64458. <bitWidth>1</bitWidth>
  64459. <access>read-only</access>
  64460. <enumeratedValues>
  64461. <enumeratedValue>
  64462. <name>0</name>
  64463. <description>Open drain output is disabled on the corresponding pin.</description>
  64464. <value>#0</value>
  64465. </enumeratedValue>
  64466. <enumeratedValue>
  64467. <name>1</name>
  64468. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  64469. <value>#1</value>
  64470. </enumeratedValue>
  64471. </enumeratedValues>
  64472. </field>
  64473. <field>
  64474. <name>DSE</name>
  64475. <description>Drive Strength Enable</description>
  64476. <bitOffset>6</bitOffset>
  64477. <bitWidth>1</bitWidth>
  64478. <access>read-only</access>
  64479. <enumeratedValues>
  64480. <enumeratedValue>
  64481. <name>0</name>
  64482. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  64483. <value>#0</value>
  64484. </enumeratedValue>
  64485. <enumeratedValue>
  64486. <name>1</name>
  64487. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  64488. <value>#1</value>
  64489. </enumeratedValue>
  64490. </enumeratedValues>
  64491. </field>
  64492. <field>
  64493. <name>MUX</name>
  64494. <description>Pin Mux Control</description>
  64495. <bitOffset>8</bitOffset>
  64496. <bitWidth>3</bitWidth>
  64497. <access>read-write</access>
  64498. <enumeratedValues>
  64499. <enumeratedValue>
  64500. <name>000</name>
  64501. <description>Pin disabled (analog).</description>
  64502. <value>#000</value>
  64503. </enumeratedValue>
  64504. <enumeratedValue>
  64505. <name>001</name>
  64506. <description>Alternative 1 (GPIO).</description>
  64507. <value>#001</value>
  64508. </enumeratedValue>
  64509. <enumeratedValue>
  64510. <name>010</name>
  64511. <description>Alternative 2 (chip-specific).</description>
  64512. <value>#010</value>
  64513. </enumeratedValue>
  64514. <enumeratedValue>
  64515. <name>011</name>
  64516. <description>Alternative 3 (chip-specific).</description>
  64517. <value>#011</value>
  64518. </enumeratedValue>
  64519. <enumeratedValue>
  64520. <name>100</name>
  64521. <description>Alternative 4 (chip-specific).</description>
  64522. <value>#100</value>
  64523. </enumeratedValue>
  64524. <enumeratedValue>
  64525. <name>101</name>
  64526. <description>Alternative 5 (chip-specific).</description>
  64527. <value>#101</value>
  64528. </enumeratedValue>
  64529. <enumeratedValue>
  64530. <name>110</name>
  64531. <description>Alternative 6 (chip-specific).</description>
  64532. <value>#110</value>
  64533. </enumeratedValue>
  64534. <enumeratedValue>
  64535. <name>111</name>
  64536. <description>Alternative 7 (chip-specific).</description>
  64537. <value>#111</value>
  64538. </enumeratedValue>
  64539. </enumeratedValues>
  64540. </field>
  64541. <field>
  64542. <name>LK</name>
  64543. <description>Lock Register</description>
  64544. <bitOffset>15</bitOffset>
  64545. <bitWidth>1</bitWidth>
  64546. <access>read-write</access>
  64547. <enumeratedValues>
  64548. <enumeratedValue>
  64549. <name>0</name>
  64550. <description>Pin Control Register fields [15:0] are not locked.</description>
  64551. <value>#0</value>
  64552. </enumeratedValue>
  64553. <enumeratedValue>
  64554. <name>1</name>
  64555. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  64556. <value>#1</value>
  64557. </enumeratedValue>
  64558. </enumeratedValues>
  64559. </field>
  64560. <field>
  64561. <name>IRQC</name>
  64562. <description>Interrupt Configuration</description>
  64563. <bitOffset>16</bitOffset>
  64564. <bitWidth>4</bitWidth>
  64565. <access>read-write</access>
  64566. <enumeratedValues>
  64567. <enumeratedValue>
  64568. <name>0000</name>
  64569. <description>Interrupt/DMA request disabled.</description>
  64570. <value>#0000</value>
  64571. </enumeratedValue>
  64572. <enumeratedValue>
  64573. <name>0001</name>
  64574. <description>DMA request on rising edge.</description>
  64575. <value>#0001</value>
  64576. </enumeratedValue>
  64577. <enumeratedValue>
  64578. <name>0010</name>
  64579. <description>DMA request on falling edge.</description>
  64580. <value>#0010</value>
  64581. </enumeratedValue>
  64582. <enumeratedValue>
  64583. <name>0011</name>
  64584. <description>DMA request on either edge.</description>
  64585. <value>#0011</value>
  64586. </enumeratedValue>
  64587. <enumeratedValue>
  64588. <name>1000</name>
  64589. <description>Interrupt when logic 0.</description>
  64590. <value>#1000</value>
  64591. </enumeratedValue>
  64592. <enumeratedValue>
  64593. <name>1001</name>
  64594. <description>Interrupt on rising-edge.</description>
  64595. <value>#1001</value>
  64596. </enumeratedValue>
  64597. <enumeratedValue>
  64598. <name>1010</name>
  64599. <description>Interrupt on falling-edge.</description>
  64600. <value>#1010</value>
  64601. </enumeratedValue>
  64602. <enumeratedValue>
  64603. <name>1011</name>
  64604. <description>Interrupt on either edge.</description>
  64605. <value>#1011</value>
  64606. </enumeratedValue>
  64607. <enumeratedValue>
  64608. <name>1100</name>
  64609. <description>Interrupt when logic 1.</description>
  64610. <value>#1100</value>
  64611. </enumeratedValue>
  64612. </enumeratedValues>
  64613. </field>
  64614. <field>
  64615. <name>ISF</name>
  64616. <description>Interrupt Status Flag</description>
  64617. <bitOffset>24</bitOffset>
  64618. <bitWidth>1</bitWidth>
  64619. <access>read-write</access>
  64620. <enumeratedValues>
  64621. <enumeratedValue>
  64622. <name>0</name>
  64623. <description>Configured interrupt is not detected.</description>
  64624. <value>#0</value>
  64625. </enumeratedValue>
  64626. <enumeratedValue>
  64627. <name>1</name>
  64628. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  64629. <value>#1</value>
  64630. </enumeratedValue>
  64631. </enumeratedValues>
  64632. </field>
  64633. </fields>
  64634. </register>
  64635. <register>
  64636. <name>GPCLR</name>
  64637. <description>Global Pin Control Low Register</description>
  64638. <addressOffset>0x80</addressOffset>
  64639. <size>32</size>
  64640. <access>write-only</access>
  64641. <resetValue>0</resetValue>
  64642. <resetMask>0xFFFFFFFF</resetMask>
  64643. <fields>
  64644. <field>
  64645. <name>GPWD</name>
  64646. <description>Global Pin Write Data</description>
  64647. <bitOffset>0</bitOffset>
  64648. <bitWidth>16</bitWidth>
  64649. <access>write-only</access>
  64650. </field>
  64651. <field>
  64652. <name>GPWE</name>
  64653. <description>Global Pin Write Enable</description>
  64654. <bitOffset>16</bitOffset>
  64655. <bitWidth>16</bitWidth>
  64656. <access>write-only</access>
  64657. <enumeratedValues>
  64658. <enumeratedValue>
  64659. <name>0</name>
  64660. <description>Corresponding Pin Control Register is not updated with the value in GPWD.</description>
  64661. <value>#0</value>
  64662. </enumeratedValue>
  64663. <enumeratedValue>
  64664. <name>1</name>
  64665. <description>Corresponding Pin Control Register is updated with the value in GPWD.</description>
  64666. <value>#1</value>
  64667. </enumeratedValue>
  64668. </enumeratedValues>
  64669. </field>
  64670. </fields>
  64671. </register>
  64672. <register>
  64673. <name>GPCHR</name>
  64674. <description>Global Pin Control High Register</description>
  64675. <addressOffset>0x84</addressOffset>
  64676. <size>32</size>
  64677. <access>write-only</access>
  64678. <resetValue>0</resetValue>
  64679. <resetMask>0xFFFFFFFF</resetMask>
  64680. <fields>
  64681. <field>
  64682. <name>GPWD</name>
  64683. <description>Global Pin Write Data</description>
  64684. <bitOffset>0</bitOffset>
  64685. <bitWidth>16</bitWidth>
  64686. <access>write-only</access>
  64687. </field>
  64688. <field>
  64689. <name>GPWE</name>
  64690. <description>Global Pin Write Enable</description>
  64691. <bitOffset>16</bitOffset>
  64692. <bitWidth>16</bitWidth>
  64693. <access>write-only</access>
  64694. <enumeratedValues>
  64695. <enumeratedValue>
  64696. <name>0</name>
  64697. <description>Corresponding Pin Control Register is not updated with the value in GPWD.</description>
  64698. <value>#0</value>
  64699. </enumeratedValue>
  64700. <enumeratedValue>
  64701. <name>1</name>
  64702. <description>Corresponding Pin Control Register is updated with the value in GPWD.</description>
  64703. <value>#1</value>
  64704. </enumeratedValue>
  64705. </enumeratedValues>
  64706. </field>
  64707. </fields>
  64708. </register>
  64709. <register>
  64710. <name>ISFR</name>
  64711. <description>Interrupt Status Flag Register</description>
  64712. <addressOffset>0xA0</addressOffset>
  64713. <size>32</size>
  64714. <access>read-write</access>
  64715. <resetValue>0</resetValue>
  64716. <resetMask>0xFFFFFFFF</resetMask>
  64717. <fields>
  64718. <field>
  64719. <name>ISF</name>
  64720. <description>Interrupt Status Flag</description>
  64721. <bitOffset>0</bitOffset>
  64722. <bitWidth>32</bitWidth>
  64723. <access>read-write</access>
  64724. <enumeratedValues>
  64725. <enumeratedValue>
  64726. <name>0</name>
  64727. <description>Configured interrupt is not detected.</description>
  64728. <value>#0</value>
  64729. </enumeratedValue>
  64730. <enumeratedValue>
  64731. <name>1</name>
  64732. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  64733. <value>#1</value>
  64734. </enumeratedValue>
  64735. </enumeratedValues>
  64736. </field>
  64737. </fields>
  64738. </register>
  64739. </registers>
  64740. </peripheral>
  64741. <peripheral>
  64742. <name>PORTB</name>
  64743. <description>Pin Control and Interrupts</description>
  64744. <groupName>PORT</groupName>
  64745. <prependToName>PORTB_</prependToName>
  64746. <baseAddress>0x4004A000</baseAddress>
  64747. <addressBlock>
  64748. <offset>0</offset>
  64749. <size>0xA4</size>
  64750. <usage>registers</usage>
  64751. </addressBlock>
  64752. <interrupt>
  64753. <name>PORTB</name>
  64754. <value>60</value>
  64755. </interrupt>
  64756. <registers>
  64757. <register>
  64758. <name>PCR0</name>
  64759. <description>Pin Control Register n</description>
  64760. <addressOffset>0</addressOffset>
  64761. <size>32</size>
  64762. <access>read-write</access>
  64763. <resetValue>0</resetValue>
  64764. <resetMask>0xFFFFFFFF</resetMask>
  64765. <fields>
  64766. <field>
  64767. <name>PS</name>
  64768. <description>Pull Select</description>
  64769. <bitOffset>0</bitOffset>
  64770. <bitWidth>1</bitWidth>
  64771. <access>read-write</access>
  64772. <enumeratedValues>
  64773. <enumeratedValue>
  64774. <name>0</name>
  64775. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  64776. <value>#0</value>
  64777. </enumeratedValue>
  64778. <enumeratedValue>
  64779. <name>1</name>
  64780. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  64781. <value>#1</value>
  64782. </enumeratedValue>
  64783. </enumeratedValues>
  64784. </field>
  64785. <field>
  64786. <name>PE</name>
  64787. <description>Pull Enable</description>
  64788. <bitOffset>1</bitOffset>
  64789. <bitWidth>1</bitWidth>
  64790. <access>read-write</access>
  64791. <enumeratedValues>
  64792. <enumeratedValue>
  64793. <name>0</name>
  64794. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  64795. <value>#0</value>
  64796. </enumeratedValue>
  64797. <enumeratedValue>
  64798. <name>1</name>
  64799. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  64800. <value>#1</value>
  64801. </enumeratedValue>
  64802. </enumeratedValues>
  64803. </field>
  64804. <field>
  64805. <name>SRE</name>
  64806. <description>Slew Rate Enable</description>
  64807. <bitOffset>2</bitOffset>
  64808. <bitWidth>1</bitWidth>
  64809. <access>read-write</access>
  64810. <enumeratedValues>
  64811. <enumeratedValue>
  64812. <name>0</name>
  64813. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  64814. <value>#0</value>
  64815. </enumeratedValue>
  64816. <enumeratedValue>
  64817. <name>1</name>
  64818. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  64819. <value>#1</value>
  64820. </enumeratedValue>
  64821. </enumeratedValues>
  64822. </field>
  64823. <field>
  64824. <name>PFE</name>
  64825. <description>Passive Filter Enable</description>
  64826. <bitOffset>4</bitOffset>
  64827. <bitWidth>1</bitWidth>
  64828. <access>read-write</access>
  64829. <enumeratedValues>
  64830. <enumeratedValue>
  64831. <name>0</name>
  64832. <description>Passive input filter is disabled on the corresponding pin.</description>
  64833. <value>#0</value>
  64834. </enumeratedValue>
  64835. <enumeratedValue>
  64836. <name>1</name>
  64837. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  64838. <value>#1</value>
  64839. </enumeratedValue>
  64840. </enumeratedValues>
  64841. </field>
  64842. <field>
  64843. <name>ODE</name>
  64844. <description>Open Drain Enable</description>
  64845. <bitOffset>5</bitOffset>
  64846. <bitWidth>1</bitWidth>
  64847. <access>read-write</access>
  64848. <enumeratedValues>
  64849. <enumeratedValue>
  64850. <name>0</name>
  64851. <description>Open drain output is disabled on the corresponding pin.</description>
  64852. <value>#0</value>
  64853. </enumeratedValue>
  64854. <enumeratedValue>
  64855. <name>1</name>
  64856. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  64857. <value>#1</value>
  64858. </enumeratedValue>
  64859. </enumeratedValues>
  64860. </field>
  64861. <field>
  64862. <name>DSE</name>
  64863. <description>Drive Strength Enable</description>
  64864. <bitOffset>6</bitOffset>
  64865. <bitWidth>1</bitWidth>
  64866. <access>read-write</access>
  64867. <enumeratedValues>
  64868. <enumeratedValue>
  64869. <name>0</name>
  64870. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  64871. <value>#0</value>
  64872. </enumeratedValue>
  64873. <enumeratedValue>
  64874. <name>1</name>
  64875. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  64876. <value>#1</value>
  64877. </enumeratedValue>
  64878. </enumeratedValues>
  64879. </field>
  64880. <field>
  64881. <name>MUX</name>
  64882. <description>Pin Mux Control</description>
  64883. <bitOffset>8</bitOffset>
  64884. <bitWidth>3</bitWidth>
  64885. <access>read-write</access>
  64886. <enumeratedValues>
  64887. <enumeratedValue>
  64888. <name>000</name>
  64889. <description>Pin disabled (analog).</description>
  64890. <value>#000</value>
  64891. </enumeratedValue>
  64892. <enumeratedValue>
  64893. <name>001</name>
  64894. <description>Alternative 1 (GPIO).</description>
  64895. <value>#001</value>
  64896. </enumeratedValue>
  64897. <enumeratedValue>
  64898. <name>010</name>
  64899. <description>Alternative 2 (chip-specific).</description>
  64900. <value>#010</value>
  64901. </enumeratedValue>
  64902. <enumeratedValue>
  64903. <name>011</name>
  64904. <description>Alternative 3 (chip-specific).</description>
  64905. <value>#011</value>
  64906. </enumeratedValue>
  64907. <enumeratedValue>
  64908. <name>100</name>
  64909. <description>Alternative 4 (chip-specific).</description>
  64910. <value>#100</value>
  64911. </enumeratedValue>
  64912. <enumeratedValue>
  64913. <name>101</name>
  64914. <description>Alternative 5 (chip-specific).</description>
  64915. <value>#101</value>
  64916. </enumeratedValue>
  64917. <enumeratedValue>
  64918. <name>110</name>
  64919. <description>Alternative 6 (chip-specific).</description>
  64920. <value>#110</value>
  64921. </enumeratedValue>
  64922. <enumeratedValue>
  64923. <name>111</name>
  64924. <description>Alternative 7 (chip-specific).</description>
  64925. <value>#111</value>
  64926. </enumeratedValue>
  64927. </enumeratedValues>
  64928. </field>
  64929. <field>
  64930. <name>LK</name>
  64931. <description>Lock Register</description>
  64932. <bitOffset>15</bitOffset>
  64933. <bitWidth>1</bitWidth>
  64934. <access>read-write</access>
  64935. <enumeratedValues>
  64936. <enumeratedValue>
  64937. <name>0</name>
  64938. <description>Pin Control Register fields [15:0] are not locked.</description>
  64939. <value>#0</value>
  64940. </enumeratedValue>
  64941. <enumeratedValue>
  64942. <name>1</name>
  64943. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  64944. <value>#1</value>
  64945. </enumeratedValue>
  64946. </enumeratedValues>
  64947. </field>
  64948. <field>
  64949. <name>IRQC</name>
  64950. <description>Interrupt Configuration</description>
  64951. <bitOffset>16</bitOffset>
  64952. <bitWidth>4</bitWidth>
  64953. <access>read-write</access>
  64954. <enumeratedValues>
  64955. <enumeratedValue>
  64956. <name>0000</name>
  64957. <description>Interrupt/DMA request disabled.</description>
  64958. <value>#0000</value>
  64959. </enumeratedValue>
  64960. <enumeratedValue>
  64961. <name>0001</name>
  64962. <description>DMA request on rising edge.</description>
  64963. <value>#0001</value>
  64964. </enumeratedValue>
  64965. <enumeratedValue>
  64966. <name>0010</name>
  64967. <description>DMA request on falling edge.</description>
  64968. <value>#0010</value>
  64969. </enumeratedValue>
  64970. <enumeratedValue>
  64971. <name>0011</name>
  64972. <description>DMA request on either edge.</description>
  64973. <value>#0011</value>
  64974. </enumeratedValue>
  64975. <enumeratedValue>
  64976. <name>1000</name>
  64977. <description>Interrupt when logic 0.</description>
  64978. <value>#1000</value>
  64979. </enumeratedValue>
  64980. <enumeratedValue>
  64981. <name>1001</name>
  64982. <description>Interrupt on rising-edge.</description>
  64983. <value>#1001</value>
  64984. </enumeratedValue>
  64985. <enumeratedValue>
  64986. <name>1010</name>
  64987. <description>Interrupt on falling-edge.</description>
  64988. <value>#1010</value>
  64989. </enumeratedValue>
  64990. <enumeratedValue>
  64991. <name>1011</name>
  64992. <description>Interrupt on either edge.</description>
  64993. <value>#1011</value>
  64994. </enumeratedValue>
  64995. <enumeratedValue>
  64996. <name>1100</name>
  64997. <description>Interrupt when logic 1.</description>
  64998. <value>#1100</value>
  64999. </enumeratedValue>
  65000. </enumeratedValues>
  65001. </field>
  65002. <field>
  65003. <name>ISF</name>
  65004. <description>Interrupt Status Flag</description>
  65005. <bitOffset>24</bitOffset>
  65006. <bitWidth>1</bitWidth>
  65007. <access>read-write</access>
  65008. <enumeratedValues>
  65009. <enumeratedValue>
  65010. <name>0</name>
  65011. <description>Configured interrupt is not detected.</description>
  65012. <value>#0</value>
  65013. </enumeratedValue>
  65014. <enumeratedValue>
  65015. <name>1</name>
  65016. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  65017. <value>#1</value>
  65018. </enumeratedValue>
  65019. </enumeratedValues>
  65020. </field>
  65021. </fields>
  65022. </register>
  65023. <register>
  65024. <name>PCR1</name>
  65025. <description>Pin Control Register n</description>
  65026. <addressOffset>0x4</addressOffset>
  65027. <size>32</size>
  65028. <access>read-write</access>
  65029. <resetValue>0</resetValue>
  65030. <resetMask>0xFFFFFFFF</resetMask>
  65031. <fields>
  65032. <field>
  65033. <name>PS</name>
  65034. <description>Pull Select</description>
  65035. <bitOffset>0</bitOffset>
  65036. <bitWidth>1</bitWidth>
  65037. <access>read-write</access>
  65038. <enumeratedValues>
  65039. <enumeratedValue>
  65040. <name>0</name>
  65041. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  65042. <value>#0</value>
  65043. </enumeratedValue>
  65044. <enumeratedValue>
  65045. <name>1</name>
  65046. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  65047. <value>#1</value>
  65048. </enumeratedValue>
  65049. </enumeratedValues>
  65050. </field>
  65051. <field>
  65052. <name>PE</name>
  65053. <description>Pull Enable</description>
  65054. <bitOffset>1</bitOffset>
  65055. <bitWidth>1</bitWidth>
  65056. <access>read-write</access>
  65057. <enumeratedValues>
  65058. <enumeratedValue>
  65059. <name>0</name>
  65060. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  65061. <value>#0</value>
  65062. </enumeratedValue>
  65063. <enumeratedValue>
  65064. <name>1</name>
  65065. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  65066. <value>#1</value>
  65067. </enumeratedValue>
  65068. </enumeratedValues>
  65069. </field>
  65070. <field>
  65071. <name>SRE</name>
  65072. <description>Slew Rate Enable</description>
  65073. <bitOffset>2</bitOffset>
  65074. <bitWidth>1</bitWidth>
  65075. <access>read-write</access>
  65076. <enumeratedValues>
  65077. <enumeratedValue>
  65078. <name>0</name>
  65079. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  65080. <value>#0</value>
  65081. </enumeratedValue>
  65082. <enumeratedValue>
  65083. <name>1</name>
  65084. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  65085. <value>#1</value>
  65086. </enumeratedValue>
  65087. </enumeratedValues>
  65088. </field>
  65089. <field>
  65090. <name>PFE</name>
  65091. <description>Passive Filter Enable</description>
  65092. <bitOffset>4</bitOffset>
  65093. <bitWidth>1</bitWidth>
  65094. <access>read-write</access>
  65095. <enumeratedValues>
  65096. <enumeratedValue>
  65097. <name>0</name>
  65098. <description>Passive input filter is disabled on the corresponding pin.</description>
  65099. <value>#0</value>
  65100. </enumeratedValue>
  65101. <enumeratedValue>
  65102. <name>1</name>
  65103. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  65104. <value>#1</value>
  65105. </enumeratedValue>
  65106. </enumeratedValues>
  65107. </field>
  65108. <field>
  65109. <name>ODE</name>
  65110. <description>Open Drain Enable</description>
  65111. <bitOffset>5</bitOffset>
  65112. <bitWidth>1</bitWidth>
  65113. <access>read-write</access>
  65114. <enumeratedValues>
  65115. <enumeratedValue>
  65116. <name>0</name>
  65117. <description>Open drain output is disabled on the corresponding pin.</description>
  65118. <value>#0</value>
  65119. </enumeratedValue>
  65120. <enumeratedValue>
  65121. <name>1</name>
  65122. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  65123. <value>#1</value>
  65124. </enumeratedValue>
  65125. </enumeratedValues>
  65126. </field>
  65127. <field>
  65128. <name>DSE</name>
  65129. <description>Drive Strength Enable</description>
  65130. <bitOffset>6</bitOffset>
  65131. <bitWidth>1</bitWidth>
  65132. <access>read-write</access>
  65133. <enumeratedValues>
  65134. <enumeratedValue>
  65135. <name>0</name>
  65136. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  65137. <value>#0</value>
  65138. </enumeratedValue>
  65139. <enumeratedValue>
  65140. <name>1</name>
  65141. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  65142. <value>#1</value>
  65143. </enumeratedValue>
  65144. </enumeratedValues>
  65145. </field>
  65146. <field>
  65147. <name>MUX</name>
  65148. <description>Pin Mux Control</description>
  65149. <bitOffset>8</bitOffset>
  65150. <bitWidth>3</bitWidth>
  65151. <access>read-write</access>
  65152. <enumeratedValues>
  65153. <enumeratedValue>
  65154. <name>000</name>
  65155. <description>Pin disabled (analog).</description>
  65156. <value>#000</value>
  65157. </enumeratedValue>
  65158. <enumeratedValue>
  65159. <name>001</name>
  65160. <description>Alternative 1 (GPIO).</description>
  65161. <value>#001</value>
  65162. </enumeratedValue>
  65163. <enumeratedValue>
  65164. <name>010</name>
  65165. <description>Alternative 2 (chip-specific).</description>
  65166. <value>#010</value>
  65167. </enumeratedValue>
  65168. <enumeratedValue>
  65169. <name>011</name>
  65170. <description>Alternative 3 (chip-specific).</description>
  65171. <value>#011</value>
  65172. </enumeratedValue>
  65173. <enumeratedValue>
  65174. <name>100</name>
  65175. <description>Alternative 4 (chip-specific).</description>
  65176. <value>#100</value>
  65177. </enumeratedValue>
  65178. <enumeratedValue>
  65179. <name>101</name>
  65180. <description>Alternative 5 (chip-specific).</description>
  65181. <value>#101</value>
  65182. </enumeratedValue>
  65183. <enumeratedValue>
  65184. <name>110</name>
  65185. <description>Alternative 6 (chip-specific).</description>
  65186. <value>#110</value>
  65187. </enumeratedValue>
  65188. <enumeratedValue>
  65189. <name>111</name>
  65190. <description>Alternative 7 (chip-specific).</description>
  65191. <value>#111</value>
  65192. </enumeratedValue>
  65193. </enumeratedValues>
  65194. </field>
  65195. <field>
  65196. <name>LK</name>
  65197. <description>Lock Register</description>
  65198. <bitOffset>15</bitOffset>
  65199. <bitWidth>1</bitWidth>
  65200. <access>read-write</access>
  65201. <enumeratedValues>
  65202. <enumeratedValue>
  65203. <name>0</name>
  65204. <description>Pin Control Register fields [15:0] are not locked.</description>
  65205. <value>#0</value>
  65206. </enumeratedValue>
  65207. <enumeratedValue>
  65208. <name>1</name>
  65209. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  65210. <value>#1</value>
  65211. </enumeratedValue>
  65212. </enumeratedValues>
  65213. </field>
  65214. <field>
  65215. <name>IRQC</name>
  65216. <description>Interrupt Configuration</description>
  65217. <bitOffset>16</bitOffset>
  65218. <bitWidth>4</bitWidth>
  65219. <access>read-write</access>
  65220. <enumeratedValues>
  65221. <enumeratedValue>
  65222. <name>0000</name>
  65223. <description>Interrupt/DMA request disabled.</description>
  65224. <value>#0000</value>
  65225. </enumeratedValue>
  65226. <enumeratedValue>
  65227. <name>0001</name>
  65228. <description>DMA request on rising edge.</description>
  65229. <value>#0001</value>
  65230. </enumeratedValue>
  65231. <enumeratedValue>
  65232. <name>0010</name>
  65233. <description>DMA request on falling edge.</description>
  65234. <value>#0010</value>
  65235. </enumeratedValue>
  65236. <enumeratedValue>
  65237. <name>0011</name>
  65238. <description>DMA request on either edge.</description>
  65239. <value>#0011</value>
  65240. </enumeratedValue>
  65241. <enumeratedValue>
  65242. <name>1000</name>
  65243. <description>Interrupt when logic 0.</description>
  65244. <value>#1000</value>
  65245. </enumeratedValue>
  65246. <enumeratedValue>
  65247. <name>1001</name>
  65248. <description>Interrupt on rising-edge.</description>
  65249. <value>#1001</value>
  65250. </enumeratedValue>
  65251. <enumeratedValue>
  65252. <name>1010</name>
  65253. <description>Interrupt on falling-edge.</description>
  65254. <value>#1010</value>
  65255. </enumeratedValue>
  65256. <enumeratedValue>
  65257. <name>1011</name>
  65258. <description>Interrupt on either edge.</description>
  65259. <value>#1011</value>
  65260. </enumeratedValue>
  65261. <enumeratedValue>
  65262. <name>1100</name>
  65263. <description>Interrupt when logic 1.</description>
  65264. <value>#1100</value>
  65265. </enumeratedValue>
  65266. </enumeratedValues>
  65267. </field>
  65268. <field>
  65269. <name>ISF</name>
  65270. <description>Interrupt Status Flag</description>
  65271. <bitOffset>24</bitOffset>
  65272. <bitWidth>1</bitWidth>
  65273. <access>read-write</access>
  65274. <enumeratedValues>
  65275. <enumeratedValue>
  65276. <name>0</name>
  65277. <description>Configured interrupt is not detected.</description>
  65278. <value>#0</value>
  65279. </enumeratedValue>
  65280. <enumeratedValue>
  65281. <name>1</name>
  65282. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  65283. <value>#1</value>
  65284. </enumeratedValue>
  65285. </enumeratedValues>
  65286. </field>
  65287. </fields>
  65288. </register>
  65289. <register>
  65290. <name>PCR2</name>
  65291. <description>Pin Control Register n</description>
  65292. <addressOffset>0x8</addressOffset>
  65293. <size>32</size>
  65294. <access>read-write</access>
  65295. <resetValue>0</resetValue>
  65296. <resetMask>0xFFFFFFFF</resetMask>
  65297. <fields>
  65298. <field>
  65299. <name>PS</name>
  65300. <description>Pull Select</description>
  65301. <bitOffset>0</bitOffset>
  65302. <bitWidth>1</bitWidth>
  65303. <access>read-write</access>
  65304. <enumeratedValues>
  65305. <enumeratedValue>
  65306. <name>0</name>
  65307. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  65308. <value>#0</value>
  65309. </enumeratedValue>
  65310. <enumeratedValue>
  65311. <name>1</name>
  65312. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  65313. <value>#1</value>
  65314. </enumeratedValue>
  65315. </enumeratedValues>
  65316. </field>
  65317. <field>
  65318. <name>PE</name>
  65319. <description>Pull Enable</description>
  65320. <bitOffset>1</bitOffset>
  65321. <bitWidth>1</bitWidth>
  65322. <access>read-write</access>
  65323. <enumeratedValues>
  65324. <enumeratedValue>
  65325. <name>0</name>
  65326. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  65327. <value>#0</value>
  65328. </enumeratedValue>
  65329. <enumeratedValue>
  65330. <name>1</name>
  65331. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  65332. <value>#1</value>
  65333. </enumeratedValue>
  65334. </enumeratedValues>
  65335. </field>
  65336. <field>
  65337. <name>SRE</name>
  65338. <description>Slew Rate Enable</description>
  65339. <bitOffset>2</bitOffset>
  65340. <bitWidth>1</bitWidth>
  65341. <access>read-write</access>
  65342. <enumeratedValues>
  65343. <enumeratedValue>
  65344. <name>0</name>
  65345. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  65346. <value>#0</value>
  65347. </enumeratedValue>
  65348. <enumeratedValue>
  65349. <name>1</name>
  65350. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  65351. <value>#1</value>
  65352. </enumeratedValue>
  65353. </enumeratedValues>
  65354. </field>
  65355. <field>
  65356. <name>PFE</name>
  65357. <description>Passive Filter Enable</description>
  65358. <bitOffset>4</bitOffset>
  65359. <bitWidth>1</bitWidth>
  65360. <access>read-write</access>
  65361. <enumeratedValues>
  65362. <enumeratedValue>
  65363. <name>0</name>
  65364. <description>Passive input filter is disabled on the corresponding pin.</description>
  65365. <value>#0</value>
  65366. </enumeratedValue>
  65367. <enumeratedValue>
  65368. <name>1</name>
  65369. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  65370. <value>#1</value>
  65371. </enumeratedValue>
  65372. </enumeratedValues>
  65373. </field>
  65374. <field>
  65375. <name>ODE</name>
  65376. <description>Open Drain Enable</description>
  65377. <bitOffset>5</bitOffset>
  65378. <bitWidth>1</bitWidth>
  65379. <access>read-write</access>
  65380. <enumeratedValues>
  65381. <enumeratedValue>
  65382. <name>0</name>
  65383. <description>Open drain output is disabled on the corresponding pin.</description>
  65384. <value>#0</value>
  65385. </enumeratedValue>
  65386. <enumeratedValue>
  65387. <name>1</name>
  65388. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  65389. <value>#1</value>
  65390. </enumeratedValue>
  65391. </enumeratedValues>
  65392. </field>
  65393. <field>
  65394. <name>DSE</name>
  65395. <description>Drive Strength Enable</description>
  65396. <bitOffset>6</bitOffset>
  65397. <bitWidth>1</bitWidth>
  65398. <access>read-write</access>
  65399. <enumeratedValues>
  65400. <enumeratedValue>
  65401. <name>0</name>
  65402. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  65403. <value>#0</value>
  65404. </enumeratedValue>
  65405. <enumeratedValue>
  65406. <name>1</name>
  65407. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  65408. <value>#1</value>
  65409. </enumeratedValue>
  65410. </enumeratedValues>
  65411. </field>
  65412. <field>
  65413. <name>MUX</name>
  65414. <description>Pin Mux Control</description>
  65415. <bitOffset>8</bitOffset>
  65416. <bitWidth>3</bitWidth>
  65417. <access>read-write</access>
  65418. <enumeratedValues>
  65419. <enumeratedValue>
  65420. <name>000</name>
  65421. <description>Pin disabled (analog).</description>
  65422. <value>#000</value>
  65423. </enumeratedValue>
  65424. <enumeratedValue>
  65425. <name>001</name>
  65426. <description>Alternative 1 (GPIO).</description>
  65427. <value>#001</value>
  65428. </enumeratedValue>
  65429. <enumeratedValue>
  65430. <name>010</name>
  65431. <description>Alternative 2 (chip-specific).</description>
  65432. <value>#010</value>
  65433. </enumeratedValue>
  65434. <enumeratedValue>
  65435. <name>011</name>
  65436. <description>Alternative 3 (chip-specific).</description>
  65437. <value>#011</value>
  65438. </enumeratedValue>
  65439. <enumeratedValue>
  65440. <name>100</name>
  65441. <description>Alternative 4 (chip-specific).</description>
  65442. <value>#100</value>
  65443. </enumeratedValue>
  65444. <enumeratedValue>
  65445. <name>101</name>
  65446. <description>Alternative 5 (chip-specific).</description>
  65447. <value>#101</value>
  65448. </enumeratedValue>
  65449. <enumeratedValue>
  65450. <name>110</name>
  65451. <description>Alternative 6 (chip-specific).</description>
  65452. <value>#110</value>
  65453. </enumeratedValue>
  65454. <enumeratedValue>
  65455. <name>111</name>
  65456. <description>Alternative 7 (chip-specific).</description>
  65457. <value>#111</value>
  65458. </enumeratedValue>
  65459. </enumeratedValues>
  65460. </field>
  65461. <field>
  65462. <name>LK</name>
  65463. <description>Lock Register</description>
  65464. <bitOffset>15</bitOffset>
  65465. <bitWidth>1</bitWidth>
  65466. <access>read-write</access>
  65467. <enumeratedValues>
  65468. <enumeratedValue>
  65469. <name>0</name>
  65470. <description>Pin Control Register fields [15:0] are not locked.</description>
  65471. <value>#0</value>
  65472. </enumeratedValue>
  65473. <enumeratedValue>
  65474. <name>1</name>
  65475. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  65476. <value>#1</value>
  65477. </enumeratedValue>
  65478. </enumeratedValues>
  65479. </field>
  65480. <field>
  65481. <name>IRQC</name>
  65482. <description>Interrupt Configuration</description>
  65483. <bitOffset>16</bitOffset>
  65484. <bitWidth>4</bitWidth>
  65485. <access>read-write</access>
  65486. <enumeratedValues>
  65487. <enumeratedValue>
  65488. <name>0000</name>
  65489. <description>Interrupt/DMA request disabled.</description>
  65490. <value>#0000</value>
  65491. </enumeratedValue>
  65492. <enumeratedValue>
  65493. <name>0001</name>
  65494. <description>DMA request on rising edge.</description>
  65495. <value>#0001</value>
  65496. </enumeratedValue>
  65497. <enumeratedValue>
  65498. <name>0010</name>
  65499. <description>DMA request on falling edge.</description>
  65500. <value>#0010</value>
  65501. </enumeratedValue>
  65502. <enumeratedValue>
  65503. <name>0011</name>
  65504. <description>DMA request on either edge.</description>
  65505. <value>#0011</value>
  65506. </enumeratedValue>
  65507. <enumeratedValue>
  65508. <name>1000</name>
  65509. <description>Interrupt when logic 0.</description>
  65510. <value>#1000</value>
  65511. </enumeratedValue>
  65512. <enumeratedValue>
  65513. <name>1001</name>
  65514. <description>Interrupt on rising-edge.</description>
  65515. <value>#1001</value>
  65516. </enumeratedValue>
  65517. <enumeratedValue>
  65518. <name>1010</name>
  65519. <description>Interrupt on falling-edge.</description>
  65520. <value>#1010</value>
  65521. </enumeratedValue>
  65522. <enumeratedValue>
  65523. <name>1011</name>
  65524. <description>Interrupt on either edge.</description>
  65525. <value>#1011</value>
  65526. </enumeratedValue>
  65527. <enumeratedValue>
  65528. <name>1100</name>
  65529. <description>Interrupt when logic 1.</description>
  65530. <value>#1100</value>
  65531. </enumeratedValue>
  65532. </enumeratedValues>
  65533. </field>
  65534. <field>
  65535. <name>ISF</name>
  65536. <description>Interrupt Status Flag</description>
  65537. <bitOffset>24</bitOffset>
  65538. <bitWidth>1</bitWidth>
  65539. <access>read-write</access>
  65540. <enumeratedValues>
  65541. <enumeratedValue>
  65542. <name>0</name>
  65543. <description>Configured interrupt is not detected.</description>
  65544. <value>#0</value>
  65545. </enumeratedValue>
  65546. <enumeratedValue>
  65547. <name>1</name>
  65548. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  65549. <value>#1</value>
  65550. </enumeratedValue>
  65551. </enumeratedValues>
  65552. </field>
  65553. </fields>
  65554. </register>
  65555. <register>
  65556. <name>PCR3</name>
  65557. <description>Pin Control Register n</description>
  65558. <addressOffset>0xC</addressOffset>
  65559. <size>32</size>
  65560. <access>read-write</access>
  65561. <resetValue>0</resetValue>
  65562. <resetMask>0xFFFFFFFF</resetMask>
  65563. <fields>
  65564. <field>
  65565. <name>PS</name>
  65566. <description>Pull Select</description>
  65567. <bitOffset>0</bitOffset>
  65568. <bitWidth>1</bitWidth>
  65569. <access>read-write</access>
  65570. <enumeratedValues>
  65571. <enumeratedValue>
  65572. <name>0</name>
  65573. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  65574. <value>#0</value>
  65575. </enumeratedValue>
  65576. <enumeratedValue>
  65577. <name>1</name>
  65578. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  65579. <value>#1</value>
  65580. </enumeratedValue>
  65581. </enumeratedValues>
  65582. </field>
  65583. <field>
  65584. <name>PE</name>
  65585. <description>Pull Enable</description>
  65586. <bitOffset>1</bitOffset>
  65587. <bitWidth>1</bitWidth>
  65588. <access>read-write</access>
  65589. <enumeratedValues>
  65590. <enumeratedValue>
  65591. <name>0</name>
  65592. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  65593. <value>#0</value>
  65594. </enumeratedValue>
  65595. <enumeratedValue>
  65596. <name>1</name>
  65597. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  65598. <value>#1</value>
  65599. </enumeratedValue>
  65600. </enumeratedValues>
  65601. </field>
  65602. <field>
  65603. <name>SRE</name>
  65604. <description>Slew Rate Enable</description>
  65605. <bitOffset>2</bitOffset>
  65606. <bitWidth>1</bitWidth>
  65607. <access>read-write</access>
  65608. <enumeratedValues>
  65609. <enumeratedValue>
  65610. <name>0</name>
  65611. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  65612. <value>#0</value>
  65613. </enumeratedValue>
  65614. <enumeratedValue>
  65615. <name>1</name>
  65616. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  65617. <value>#1</value>
  65618. </enumeratedValue>
  65619. </enumeratedValues>
  65620. </field>
  65621. <field>
  65622. <name>PFE</name>
  65623. <description>Passive Filter Enable</description>
  65624. <bitOffset>4</bitOffset>
  65625. <bitWidth>1</bitWidth>
  65626. <access>read-write</access>
  65627. <enumeratedValues>
  65628. <enumeratedValue>
  65629. <name>0</name>
  65630. <description>Passive input filter is disabled on the corresponding pin.</description>
  65631. <value>#0</value>
  65632. </enumeratedValue>
  65633. <enumeratedValue>
  65634. <name>1</name>
  65635. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  65636. <value>#1</value>
  65637. </enumeratedValue>
  65638. </enumeratedValues>
  65639. </field>
  65640. <field>
  65641. <name>ODE</name>
  65642. <description>Open Drain Enable</description>
  65643. <bitOffset>5</bitOffset>
  65644. <bitWidth>1</bitWidth>
  65645. <access>read-write</access>
  65646. <enumeratedValues>
  65647. <enumeratedValue>
  65648. <name>0</name>
  65649. <description>Open drain output is disabled on the corresponding pin.</description>
  65650. <value>#0</value>
  65651. </enumeratedValue>
  65652. <enumeratedValue>
  65653. <name>1</name>
  65654. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  65655. <value>#1</value>
  65656. </enumeratedValue>
  65657. </enumeratedValues>
  65658. </field>
  65659. <field>
  65660. <name>DSE</name>
  65661. <description>Drive Strength Enable</description>
  65662. <bitOffset>6</bitOffset>
  65663. <bitWidth>1</bitWidth>
  65664. <access>read-write</access>
  65665. <enumeratedValues>
  65666. <enumeratedValue>
  65667. <name>0</name>
  65668. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  65669. <value>#0</value>
  65670. </enumeratedValue>
  65671. <enumeratedValue>
  65672. <name>1</name>
  65673. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  65674. <value>#1</value>
  65675. </enumeratedValue>
  65676. </enumeratedValues>
  65677. </field>
  65678. <field>
  65679. <name>MUX</name>
  65680. <description>Pin Mux Control</description>
  65681. <bitOffset>8</bitOffset>
  65682. <bitWidth>3</bitWidth>
  65683. <access>read-write</access>
  65684. <enumeratedValues>
  65685. <enumeratedValue>
  65686. <name>000</name>
  65687. <description>Pin disabled (analog).</description>
  65688. <value>#000</value>
  65689. </enumeratedValue>
  65690. <enumeratedValue>
  65691. <name>001</name>
  65692. <description>Alternative 1 (GPIO).</description>
  65693. <value>#001</value>
  65694. </enumeratedValue>
  65695. <enumeratedValue>
  65696. <name>010</name>
  65697. <description>Alternative 2 (chip-specific).</description>
  65698. <value>#010</value>
  65699. </enumeratedValue>
  65700. <enumeratedValue>
  65701. <name>011</name>
  65702. <description>Alternative 3 (chip-specific).</description>
  65703. <value>#011</value>
  65704. </enumeratedValue>
  65705. <enumeratedValue>
  65706. <name>100</name>
  65707. <description>Alternative 4 (chip-specific).</description>
  65708. <value>#100</value>
  65709. </enumeratedValue>
  65710. <enumeratedValue>
  65711. <name>101</name>
  65712. <description>Alternative 5 (chip-specific).</description>
  65713. <value>#101</value>
  65714. </enumeratedValue>
  65715. <enumeratedValue>
  65716. <name>110</name>
  65717. <description>Alternative 6 (chip-specific).</description>
  65718. <value>#110</value>
  65719. </enumeratedValue>
  65720. <enumeratedValue>
  65721. <name>111</name>
  65722. <description>Alternative 7 (chip-specific).</description>
  65723. <value>#111</value>
  65724. </enumeratedValue>
  65725. </enumeratedValues>
  65726. </field>
  65727. <field>
  65728. <name>LK</name>
  65729. <description>Lock Register</description>
  65730. <bitOffset>15</bitOffset>
  65731. <bitWidth>1</bitWidth>
  65732. <access>read-write</access>
  65733. <enumeratedValues>
  65734. <enumeratedValue>
  65735. <name>0</name>
  65736. <description>Pin Control Register fields [15:0] are not locked.</description>
  65737. <value>#0</value>
  65738. </enumeratedValue>
  65739. <enumeratedValue>
  65740. <name>1</name>
  65741. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  65742. <value>#1</value>
  65743. </enumeratedValue>
  65744. </enumeratedValues>
  65745. </field>
  65746. <field>
  65747. <name>IRQC</name>
  65748. <description>Interrupt Configuration</description>
  65749. <bitOffset>16</bitOffset>
  65750. <bitWidth>4</bitWidth>
  65751. <access>read-write</access>
  65752. <enumeratedValues>
  65753. <enumeratedValue>
  65754. <name>0000</name>
  65755. <description>Interrupt/DMA request disabled.</description>
  65756. <value>#0000</value>
  65757. </enumeratedValue>
  65758. <enumeratedValue>
  65759. <name>0001</name>
  65760. <description>DMA request on rising edge.</description>
  65761. <value>#0001</value>
  65762. </enumeratedValue>
  65763. <enumeratedValue>
  65764. <name>0010</name>
  65765. <description>DMA request on falling edge.</description>
  65766. <value>#0010</value>
  65767. </enumeratedValue>
  65768. <enumeratedValue>
  65769. <name>0011</name>
  65770. <description>DMA request on either edge.</description>
  65771. <value>#0011</value>
  65772. </enumeratedValue>
  65773. <enumeratedValue>
  65774. <name>1000</name>
  65775. <description>Interrupt when logic 0.</description>
  65776. <value>#1000</value>
  65777. </enumeratedValue>
  65778. <enumeratedValue>
  65779. <name>1001</name>
  65780. <description>Interrupt on rising-edge.</description>
  65781. <value>#1001</value>
  65782. </enumeratedValue>
  65783. <enumeratedValue>
  65784. <name>1010</name>
  65785. <description>Interrupt on falling-edge.</description>
  65786. <value>#1010</value>
  65787. </enumeratedValue>
  65788. <enumeratedValue>
  65789. <name>1011</name>
  65790. <description>Interrupt on either edge.</description>
  65791. <value>#1011</value>
  65792. </enumeratedValue>
  65793. <enumeratedValue>
  65794. <name>1100</name>
  65795. <description>Interrupt when logic 1.</description>
  65796. <value>#1100</value>
  65797. </enumeratedValue>
  65798. </enumeratedValues>
  65799. </field>
  65800. <field>
  65801. <name>ISF</name>
  65802. <description>Interrupt Status Flag</description>
  65803. <bitOffset>24</bitOffset>
  65804. <bitWidth>1</bitWidth>
  65805. <access>read-write</access>
  65806. <enumeratedValues>
  65807. <enumeratedValue>
  65808. <name>0</name>
  65809. <description>Configured interrupt is not detected.</description>
  65810. <value>#0</value>
  65811. </enumeratedValue>
  65812. <enumeratedValue>
  65813. <name>1</name>
  65814. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  65815. <value>#1</value>
  65816. </enumeratedValue>
  65817. </enumeratedValues>
  65818. </field>
  65819. </fields>
  65820. </register>
  65821. <register>
  65822. <name>PCR4</name>
  65823. <description>Pin Control Register n</description>
  65824. <addressOffset>0x10</addressOffset>
  65825. <size>32</size>
  65826. <access>read-write</access>
  65827. <resetValue>0</resetValue>
  65828. <resetMask>0xFFFFFFFF</resetMask>
  65829. <fields>
  65830. <field>
  65831. <name>PS</name>
  65832. <description>Pull Select</description>
  65833. <bitOffset>0</bitOffset>
  65834. <bitWidth>1</bitWidth>
  65835. <access>read-write</access>
  65836. <enumeratedValues>
  65837. <enumeratedValue>
  65838. <name>0</name>
  65839. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  65840. <value>#0</value>
  65841. </enumeratedValue>
  65842. <enumeratedValue>
  65843. <name>1</name>
  65844. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  65845. <value>#1</value>
  65846. </enumeratedValue>
  65847. </enumeratedValues>
  65848. </field>
  65849. <field>
  65850. <name>PE</name>
  65851. <description>Pull Enable</description>
  65852. <bitOffset>1</bitOffset>
  65853. <bitWidth>1</bitWidth>
  65854. <access>read-write</access>
  65855. <enumeratedValues>
  65856. <enumeratedValue>
  65857. <name>0</name>
  65858. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  65859. <value>#0</value>
  65860. </enumeratedValue>
  65861. <enumeratedValue>
  65862. <name>1</name>
  65863. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  65864. <value>#1</value>
  65865. </enumeratedValue>
  65866. </enumeratedValues>
  65867. </field>
  65868. <field>
  65869. <name>SRE</name>
  65870. <description>Slew Rate Enable</description>
  65871. <bitOffset>2</bitOffset>
  65872. <bitWidth>1</bitWidth>
  65873. <access>read-write</access>
  65874. <enumeratedValues>
  65875. <enumeratedValue>
  65876. <name>0</name>
  65877. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  65878. <value>#0</value>
  65879. </enumeratedValue>
  65880. <enumeratedValue>
  65881. <name>1</name>
  65882. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  65883. <value>#1</value>
  65884. </enumeratedValue>
  65885. </enumeratedValues>
  65886. </field>
  65887. <field>
  65888. <name>PFE</name>
  65889. <description>Passive Filter Enable</description>
  65890. <bitOffset>4</bitOffset>
  65891. <bitWidth>1</bitWidth>
  65892. <access>read-write</access>
  65893. <enumeratedValues>
  65894. <enumeratedValue>
  65895. <name>0</name>
  65896. <description>Passive input filter is disabled on the corresponding pin.</description>
  65897. <value>#0</value>
  65898. </enumeratedValue>
  65899. <enumeratedValue>
  65900. <name>1</name>
  65901. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  65902. <value>#1</value>
  65903. </enumeratedValue>
  65904. </enumeratedValues>
  65905. </field>
  65906. <field>
  65907. <name>ODE</name>
  65908. <description>Open Drain Enable</description>
  65909. <bitOffset>5</bitOffset>
  65910. <bitWidth>1</bitWidth>
  65911. <access>read-write</access>
  65912. <enumeratedValues>
  65913. <enumeratedValue>
  65914. <name>0</name>
  65915. <description>Open drain output is disabled on the corresponding pin.</description>
  65916. <value>#0</value>
  65917. </enumeratedValue>
  65918. <enumeratedValue>
  65919. <name>1</name>
  65920. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  65921. <value>#1</value>
  65922. </enumeratedValue>
  65923. </enumeratedValues>
  65924. </field>
  65925. <field>
  65926. <name>DSE</name>
  65927. <description>Drive Strength Enable</description>
  65928. <bitOffset>6</bitOffset>
  65929. <bitWidth>1</bitWidth>
  65930. <access>read-write</access>
  65931. <enumeratedValues>
  65932. <enumeratedValue>
  65933. <name>0</name>
  65934. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  65935. <value>#0</value>
  65936. </enumeratedValue>
  65937. <enumeratedValue>
  65938. <name>1</name>
  65939. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  65940. <value>#1</value>
  65941. </enumeratedValue>
  65942. </enumeratedValues>
  65943. </field>
  65944. <field>
  65945. <name>MUX</name>
  65946. <description>Pin Mux Control</description>
  65947. <bitOffset>8</bitOffset>
  65948. <bitWidth>3</bitWidth>
  65949. <access>read-write</access>
  65950. <enumeratedValues>
  65951. <enumeratedValue>
  65952. <name>000</name>
  65953. <description>Pin disabled (analog).</description>
  65954. <value>#000</value>
  65955. </enumeratedValue>
  65956. <enumeratedValue>
  65957. <name>001</name>
  65958. <description>Alternative 1 (GPIO).</description>
  65959. <value>#001</value>
  65960. </enumeratedValue>
  65961. <enumeratedValue>
  65962. <name>010</name>
  65963. <description>Alternative 2 (chip-specific).</description>
  65964. <value>#010</value>
  65965. </enumeratedValue>
  65966. <enumeratedValue>
  65967. <name>011</name>
  65968. <description>Alternative 3 (chip-specific).</description>
  65969. <value>#011</value>
  65970. </enumeratedValue>
  65971. <enumeratedValue>
  65972. <name>100</name>
  65973. <description>Alternative 4 (chip-specific).</description>
  65974. <value>#100</value>
  65975. </enumeratedValue>
  65976. <enumeratedValue>
  65977. <name>101</name>
  65978. <description>Alternative 5 (chip-specific).</description>
  65979. <value>#101</value>
  65980. </enumeratedValue>
  65981. <enumeratedValue>
  65982. <name>110</name>
  65983. <description>Alternative 6 (chip-specific).</description>
  65984. <value>#110</value>
  65985. </enumeratedValue>
  65986. <enumeratedValue>
  65987. <name>111</name>
  65988. <description>Alternative 7 (chip-specific).</description>
  65989. <value>#111</value>
  65990. </enumeratedValue>
  65991. </enumeratedValues>
  65992. </field>
  65993. <field>
  65994. <name>LK</name>
  65995. <description>Lock Register</description>
  65996. <bitOffset>15</bitOffset>
  65997. <bitWidth>1</bitWidth>
  65998. <access>read-write</access>
  65999. <enumeratedValues>
  66000. <enumeratedValue>
  66001. <name>0</name>
  66002. <description>Pin Control Register fields [15:0] are not locked.</description>
  66003. <value>#0</value>
  66004. </enumeratedValue>
  66005. <enumeratedValue>
  66006. <name>1</name>
  66007. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  66008. <value>#1</value>
  66009. </enumeratedValue>
  66010. </enumeratedValues>
  66011. </field>
  66012. <field>
  66013. <name>IRQC</name>
  66014. <description>Interrupt Configuration</description>
  66015. <bitOffset>16</bitOffset>
  66016. <bitWidth>4</bitWidth>
  66017. <access>read-write</access>
  66018. <enumeratedValues>
  66019. <enumeratedValue>
  66020. <name>0000</name>
  66021. <description>Interrupt/DMA request disabled.</description>
  66022. <value>#0000</value>
  66023. </enumeratedValue>
  66024. <enumeratedValue>
  66025. <name>0001</name>
  66026. <description>DMA request on rising edge.</description>
  66027. <value>#0001</value>
  66028. </enumeratedValue>
  66029. <enumeratedValue>
  66030. <name>0010</name>
  66031. <description>DMA request on falling edge.</description>
  66032. <value>#0010</value>
  66033. </enumeratedValue>
  66034. <enumeratedValue>
  66035. <name>0011</name>
  66036. <description>DMA request on either edge.</description>
  66037. <value>#0011</value>
  66038. </enumeratedValue>
  66039. <enumeratedValue>
  66040. <name>1000</name>
  66041. <description>Interrupt when logic 0.</description>
  66042. <value>#1000</value>
  66043. </enumeratedValue>
  66044. <enumeratedValue>
  66045. <name>1001</name>
  66046. <description>Interrupt on rising-edge.</description>
  66047. <value>#1001</value>
  66048. </enumeratedValue>
  66049. <enumeratedValue>
  66050. <name>1010</name>
  66051. <description>Interrupt on falling-edge.</description>
  66052. <value>#1010</value>
  66053. </enumeratedValue>
  66054. <enumeratedValue>
  66055. <name>1011</name>
  66056. <description>Interrupt on either edge.</description>
  66057. <value>#1011</value>
  66058. </enumeratedValue>
  66059. <enumeratedValue>
  66060. <name>1100</name>
  66061. <description>Interrupt when logic 1.</description>
  66062. <value>#1100</value>
  66063. </enumeratedValue>
  66064. </enumeratedValues>
  66065. </field>
  66066. <field>
  66067. <name>ISF</name>
  66068. <description>Interrupt Status Flag</description>
  66069. <bitOffset>24</bitOffset>
  66070. <bitWidth>1</bitWidth>
  66071. <access>read-write</access>
  66072. <enumeratedValues>
  66073. <enumeratedValue>
  66074. <name>0</name>
  66075. <description>Configured interrupt is not detected.</description>
  66076. <value>#0</value>
  66077. </enumeratedValue>
  66078. <enumeratedValue>
  66079. <name>1</name>
  66080. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  66081. <value>#1</value>
  66082. </enumeratedValue>
  66083. </enumeratedValues>
  66084. </field>
  66085. </fields>
  66086. </register>
  66087. <register>
  66088. <name>PCR5</name>
  66089. <description>Pin Control Register n</description>
  66090. <addressOffset>0x14</addressOffset>
  66091. <size>32</size>
  66092. <access>read-write</access>
  66093. <resetValue>0</resetValue>
  66094. <resetMask>0xFFFFFFFF</resetMask>
  66095. <fields>
  66096. <field>
  66097. <name>PS</name>
  66098. <description>Pull Select</description>
  66099. <bitOffset>0</bitOffset>
  66100. <bitWidth>1</bitWidth>
  66101. <access>read-write</access>
  66102. <enumeratedValues>
  66103. <enumeratedValue>
  66104. <name>0</name>
  66105. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  66106. <value>#0</value>
  66107. </enumeratedValue>
  66108. <enumeratedValue>
  66109. <name>1</name>
  66110. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  66111. <value>#1</value>
  66112. </enumeratedValue>
  66113. </enumeratedValues>
  66114. </field>
  66115. <field>
  66116. <name>PE</name>
  66117. <description>Pull Enable</description>
  66118. <bitOffset>1</bitOffset>
  66119. <bitWidth>1</bitWidth>
  66120. <access>read-write</access>
  66121. <enumeratedValues>
  66122. <enumeratedValue>
  66123. <name>0</name>
  66124. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  66125. <value>#0</value>
  66126. </enumeratedValue>
  66127. <enumeratedValue>
  66128. <name>1</name>
  66129. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  66130. <value>#1</value>
  66131. </enumeratedValue>
  66132. </enumeratedValues>
  66133. </field>
  66134. <field>
  66135. <name>SRE</name>
  66136. <description>Slew Rate Enable</description>
  66137. <bitOffset>2</bitOffset>
  66138. <bitWidth>1</bitWidth>
  66139. <access>read-write</access>
  66140. <enumeratedValues>
  66141. <enumeratedValue>
  66142. <name>0</name>
  66143. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  66144. <value>#0</value>
  66145. </enumeratedValue>
  66146. <enumeratedValue>
  66147. <name>1</name>
  66148. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  66149. <value>#1</value>
  66150. </enumeratedValue>
  66151. </enumeratedValues>
  66152. </field>
  66153. <field>
  66154. <name>PFE</name>
  66155. <description>Passive Filter Enable</description>
  66156. <bitOffset>4</bitOffset>
  66157. <bitWidth>1</bitWidth>
  66158. <access>read-write</access>
  66159. <enumeratedValues>
  66160. <enumeratedValue>
  66161. <name>0</name>
  66162. <description>Passive input filter is disabled on the corresponding pin.</description>
  66163. <value>#0</value>
  66164. </enumeratedValue>
  66165. <enumeratedValue>
  66166. <name>1</name>
  66167. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  66168. <value>#1</value>
  66169. </enumeratedValue>
  66170. </enumeratedValues>
  66171. </field>
  66172. <field>
  66173. <name>ODE</name>
  66174. <description>Open Drain Enable</description>
  66175. <bitOffset>5</bitOffset>
  66176. <bitWidth>1</bitWidth>
  66177. <access>read-write</access>
  66178. <enumeratedValues>
  66179. <enumeratedValue>
  66180. <name>0</name>
  66181. <description>Open drain output is disabled on the corresponding pin.</description>
  66182. <value>#0</value>
  66183. </enumeratedValue>
  66184. <enumeratedValue>
  66185. <name>1</name>
  66186. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  66187. <value>#1</value>
  66188. </enumeratedValue>
  66189. </enumeratedValues>
  66190. </field>
  66191. <field>
  66192. <name>DSE</name>
  66193. <description>Drive Strength Enable</description>
  66194. <bitOffset>6</bitOffset>
  66195. <bitWidth>1</bitWidth>
  66196. <access>read-write</access>
  66197. <enumeratedValues>
  66198. <enumeratedValue>
  66199. <name>0</name>
  66200. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  66201. <value>#0</value>
  66202. </enumeratedValue>
  66203. <enumeratedValue>
  66204. <name>1</name>
  66205. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  66206. <value>#1</value>
  66207. </enumeratedValue>
  66208. </enumeratedValues>
  66209. </field>
  66210. <field>
  66211. <name>MUX</name>
  66212. <description>Pin Mux Control</description>
  66213. <bitOffset>8</bitOffset>
  66214. <bitWidth>3</bitWidth>
  66215. <access>read-write</access>
  66216. <enumeratedValues>
  66217. <enumeratedValue>
  66218. <name>000</name>
  66219. <description>Pin disabled (analog).</description>
  66220. <value>#000</value>
  66221. </enumeratedValue>
  66222. <enumeratedValue>
  66223. <name>001</name>
  66224. <description>Alternative 1 (GPIO).</description>
  66225. <value>#001</value>
  66226. </enumeratedValue>
  66227. <enumeratedValue>
  66228. <name>010</name>
  66229. <description>Alternative 2 (chip-specific).</description>
  66230. <value>#010</value>
  66231. </enumeratedValue>
  66232. <enumeratedValue>
  66233. <name>011</name>
  66234. <description>Alternative 3 (chip-specific).</description>
  66235. <value>#011</value>
  66236. </enumeratedValue>
  66237. <enumeratedValue>
  66238. <name>100</name>
  66239. <description>Alternative 4 (chip-specific).</description>
  66240. <value>#100</value>
  66241. </enumeratedValue>
  66242. <enumeratedValue>
  66243. <name>101</name>
  66244. <description>Alternative 5 (chip-specific).</description>
  66245. <value>#101</value>
  66246. </enumeratedValue>
  66247. <enumeratedValue>
  66248. <name>110</name>
  66249. <description>Alternative 6 (chip-specific).</description>
  66250. <value>#110</value>
  66251. </enumeratedValue>
  66252. <enumeratedValue>
  66253. <name>111</name>
  66254. <description>Alternative 7 (chip-specific).</description>
  66255. <value>#111</value>
  66256. </enumeratedValue>
  66257. </enumeratedValues>
  66258. </field>
  66259. <field>
  66260. <name>LK</name>
  66261. <description>Lock Register</description>
  66262. <bitOffset>15</bitOffset>
  66263. <bitWidth>1</bitWidth>
  66264. <access>read-write</access>
  66265. <enumeratedValues>
  66266. <enumeratedValue>
  66267. <name>0</name>
  66268. <description>Pin Control Register fields [15:0] are not locked.</description>
  66269. <value>#0</value>
  66270. </enumeratedValue>
  66271. <enumeratedValue>
  66272. <name>1</name>
  66273. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  66274. <value>#1</value>
  66275. </enumeratedValue>
  66276. </enumeratedValues>
  66277. </field>
  66278. <field>
  66279. <name>IRQC</name>
  66280. <description>Interrupt Configuration</description>
  66281. <bitOffset>16</bitOffset>
  66282. <bitWidth>4</bitWidth>
  66283. <access>read-write</access>
  66284. <enumeratedValues>
  66285. <enumeratedValue>
  66286. <name>0000</name>
  66287. <description>Interrupt/DMA request disabled.</description>
  66288. <value>#0000</value>
  66289. </enumeratedValue>
  66290. <enumeratedValue>
  66291. <name>0001</name>
  66292. <description>DMA request on rising edge.</description>
  66293. <value>#0001</value>
  66294. </enumeratedValue>
  66295. <enumeratedValue>
  66296. <name>0010</name>
  66297. <description>DMA request on falling edge.</description>
  66298. <value>#0010</value>
  66299. </enumeratedValue>
  66300. <enumeratedValue>
  66301. <name>0011</name>
  66302. <description>DMA request on either edge.</description>
  66303. <value>#0011</value>
  66304. </enumeratedValue>
  66305. <enumeratedValue>
  66306. <name>1000</name>
  66307. <description>Interrupt when logic 0.</description>
  66308. <value>#1000</value>
  66309. </enumeratedValue>
  66310. <enumeratedValue>
  66311. <name>1001</name>
  66312. <description>Interrupt on rising-edge.</description>
  66313. <value>#1001</value>
  66314. </enumeratedValue>
  66315. <enumeratedValue>
  66316. <name>1010</name>
  66317. <description>Interrupt on falling-edge.</description>
  66318. <value>#1010</value>
  66319. </enumeratedValue>
  66320. <enumeratedValue>
  66321. <name>1011</name>
  66322. <description>Interrupt on either edge.</description>
  66323. <value>#1011</value>
  66324. </enumeratedValue>
  66325. <enumeratedValue>
  66326. <name>1100</name>
  66327. <description>Interrupt when logic 1.</description>
  66328. <value>#1100</value>
  66329. </enumeratedValue>
  66330. </enumeratedValues>
  66331. </field>
  66332. <field>
  66333. <name>ISF</name>
  66334. <description>Interrupt Status Flag</description>
  66335. <bitOffset>24</bitOffset>
  66336. <bitWidth>1</bitWidth>
  66337. <access>read-write</access>
  66338. <enumeratedValues>
  66339. <enumeratedValue>
  66340. <name>0</name>
  66341. <description>Configured interrupt is not detected.</description>
  66342. <value>#0</value>
  66343. </enumeratedValue>
  66344. <enumeratedValue>
  66345. <name>1</name>
  66346. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  66347. <value>#1</value>
  66348. </enumeratedValue>
  66349. </enumeratedValues>
  66350. </field>
  66351. </fields>
  66352. </register>
  66353. <register>
  66354. <name>PCR6</name>
  66355. <description>Pin Control Register n</description>
  66356. <addressOffset>0x18</addressOffset>
  66357. <size>32</size>
  66358. <access>read-write</access>
  66359. <resetValue>0</resetValue>
  66360. <resetMask>0xFFFFFFFF</resetMask>
  66361. <fields>
  66362. <field>
  66363. <name>PS</name>
  66364. <description>Pull Select</description>
  66365. <bitOffset>0</bitOffset>
  66366. <bitWidth>1</bitWidth>
  66367. <access>read-write</access>
  66368. <enumeratedValues>
  66369. <enumeratedValue>
  66370. <name>0</name>
  66371. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  66372. <value>#0</value>
  66373. </enumeratedValue>
  66374. <enumeratedValue>
  66375. <name>1</name>
  66376. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  66377. <value>#1</value>
  66378. </enumeratedValue>
  66379. </enumeratedValues>
  66380. </field>
  66381. <field>
  66382. <name>PE</name>
  66383. <description>Pull Enable</description>
  66384. <bitOffset>1</bitOffset>
  66385. <bitWidth>1</bitWidth>
  66386. <access>read-write</access>
  66387. <enumeratedValues>
  66388. <enumeratedValue>
  66389. <name>0</name>
  66390. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  66391. <value>#0</value>
  66392. </enumeratedValue>
  66393. <enumeratedValue>
  66394. <name>1</name>
  66395. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  66396. <value>#1</value>
  66397. </enumeratedValue>
  66398. </enumeratedValues>
  66399. </field>
  66400. <field>
  66401. <name>SRE</name>
  66402. <description>Slew Rate Enable</description>
  66403. <bitOffset>2</bitOffset>
  66404. <bitWidth>1</bitWidth>
  66405. <access>read-write</access>
  66406. <enumeratedValues>
  66407. <enumeratedValue>
  66408. <name>0</name>
  66409. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  66410. <value>#0</value>
  66411. </enumeratedValue>
  66412. <enumeratedValue>
  66413. <name>1</name>
  66414. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  66415. <value>#1</value>
  66416. </enumeratedValue>
  66417. </enumeratedValues>
  66418. </field>
  66419. <field>
  66420. <name>PFE</name>
  66421. <description>Passive Filter Enable</description>
  66422. <bitOffset>4</bitOffset>
  66423. <bitWidth>1</bitWidth>
  66424. <access>read-write</access>
  66425. <enumeratedValues>
  66426. <enumeratedValue>
  66427. <name>0</name>
  66428. <description>Passive input filter is disabled on the corresponding pin.</description>
  66429. <value>#0</value>
  66430. </enumeratedValue>
  66431. <enumeratedValue>
  66432. <name>1</name>
  66433. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  66434. <value>#1</value>
  66435. </enumeratedValue>
  66436. </enumeratedValues>
  66437. </field>
  66438. <field>
  66439. <name>ODE</name>
  66440. <description>Open Drain Enable</description>
  66441. <bitOffset>5</bitOffset>
  66442. <bitWidth>1</bitWidth>
  66443. <access>read-write</access>
  66444. <enumeratedValues>
  66445. <enumeratedValue>
  66446. <name>0</name>
  66447. <description>Open drain output is disabled on the corresponding pin.</description>
  66448. <value>#0</value>
  66449. </enumeratedValue>
  66450. <enumeratedValue>
  66451. <name>1</name>
  66452. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  66453. <value>#1</value>
  66454. </enumeratedValue>
  66455. </enumeratedValues>
  66456. </field>
  66457. <field>
  66458. <name>DSE</name>
  66459. <description>Drive Strength Enable</description>
  66460. <bitOffset>6</bitOffset>
  66461. <bitWidth>1</bitWidth>
  66462. <access>read-write</access>
  66463. <enumeratedValues>
  66464. <enumeratedValue>
  66465. <name>0</name>
  66466. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  66467. <value>#0</value>
  66468. </enumeratedValue>
  66469. <enumeratedValue>
  66470. <name>1</name>
  66471. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  66472. <value>#1</value>
  66473. </enumeratedValue>
  66474. </enumeratedValues>
  66475. </field>
  66476. <field>
  66477. <name>MUX</name>
  66478. <description>Pin Mux Control</description>
  66479. <bitOffset>8</bitOffset>
  66480. <bitWidth>3</bitWidth>
  66481. <access>read-write</access>
  66482. <enumeratedValues>
  66483. <enumeratedValue>
  66484. <name>000</name>
  66485. <description>Pin disabled (analog).</description>
  66486. <value>#000</value>
  66487. </enumeratedValue>
  66488. <enumeratedValue>
  66489. <name>001</name>
  66490. <description>Alternative 1 (GPIO).</description>
  66491. <value>#001</value>
  66492. </enumeratedValue>
  66493. <enumeratedValue>
  66494. <name>010</name>
  66495. <description>Alternative 2 (chip-specific).</description>
  66496. <value>#010</value>
  66497. </enumeratedValue>
  66498. <enumeratedValue>
  66499. <name>011</name>
  66500. <description>Alternative 3 (chip-specific).</description>
  66501. <value>#011</value>
  66502. </enumeratedValue>
  66503. <enumeratedValue>
  66504. <name>100</name>
  66505. <description>Alternative 4 (chip-specific).</description>
  66506. <value>#100</value>
  66507. </enumeratedValue>
  66508. <enumeratedValue>
  66509. <name>101</name>
  66510. <description>Alternative 5 (chip-specific).</description>
  66511. <value>#101</value>
  66512. </enumeratedValue>
  66513. <enumeratedValue>
  66514. <name>110</name>
  66515. <description>Alternative 6 (chip-specific).</description>
  66516. <value>#110</value>
  66517. </enumeratedValue>
  66518. <enumeratedValue>
  66519. <name>111</name>
  66520. <description>Alternative 7 (chip-specific).</description>
  66521. <value>#111</value>
  66522. </enumeratedValue>
  66523. </enumeratedValues>
  66524. </field>
  66525. <field>
  66526. <name>LK</name>
  66527. <description>Lock Register</description>
  66528. <bitOffset>15</bitOffset>
  66529. <bitWidth>1</bitWidth>
  66530. <access>read-write</access>
  66531. <enumeratedValues>
  66532. <enumeratedValue>
  66533. <name>0</name>
  66534. <description>Pin Control Register fields [15:0] are not locked.</description>
  66535. <value>#0</value>
  66536. </enumeratedValue>
  66537. <enumeratedValue>
  66538. <name>1</name>
  66539. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  66540. <value>#1</value>
  66541. </enumeratedValue>
  66542. </enumeratedValues>
  66543. </field>
  66544. <field>
  66545. <name>IRQC</name>
  66546. <description>Interrupt Configuration</description>
  66547. <bitOffset>16</bitOffset>
  66548. <bitWidth>4</bitWidth>
  66549. <access>read-write</access>
  66550. <enumeratedValues>
  66551. <enumeratedValue>
  66552. <name>0000</name>
  66553. <description>Interrupt/DMA request disabled.</description>
  66554. <value>#0000</value>
  66555. </enumeratedValue>
  66556. <enumeratedValue>
  66557. <name>0001</name>
  66558. <description>DMA request on rising edge.</description>
  66559. <value>#0001</value>
  66560. </enumeratedValue>
  66561. <enumeratedValue>
  66562. <name>0010</name>
  66563. <description>DMA request on falling edge.</description>
  66564. <value>#0010</value>
  66565. </enumeratedValue>
  66566. <enumeratedValue>
  66567. <name>0011</name>
  66568. <description>DMA request on either edge.</description>
  66569. <value>#0011</value>
  66570. </enumeratedValue>
  66571. <enumeratedValue>
  66572. <name>1000</name>
  66573. <description>Interrupt when logic 0.</description>
  66574. <value>#1000</value>
  66575. </enumeratedValue>
  66576. <enumeratedValue>
  66577. <name>1001</name>
  66578. <description>Interrupt on rising-edge.</description>
  66579. <value>#1001</value>
  66580. </enumeratedValue>
  66581. <enumeratedValue>
  66582. <name>1010</name>
  66583. <description>Interrupt on falling-edge.</description>
  66584. <value>#1010</value>
  66585. </enumeratedValue>
  66586. <enumeratedValue>
  66587. <name>1011</name>
  66588. <description>Interrupt on either edge.</description>
  66589. <value>#1011</value>
  66590. </enumeratedValue>
  66591. <enumeratedValue>
  66592. <name>1100</name>
  66593. <description>Interrupt when logic 1.</description>
  66594. <value>#1100</value>
  66595. </enumeratedValue>
  66596. </enumeratedValues>
  66597. </field>
  66598. <field>
  66599. <name>ISF</name>
  66600. <description>Interrupt Status Flag</description>
  66601. <bitOffset>24</bitOffset>
  66602. <bitWidth>1</bitWidth>
  66603. <access>read-write</access>
  66604. <enumeratedValues>
  66605. <enumeratedValue>
  66606. <name>0</name>
  66607. <description>Configured interrupt is not detected.</description>
  66608. <value>#0</value>
  66609. </enumeratedValue>
  66610. <enumeratedValue>
  66611. <name>1</name>
  66612. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  66613. <value>#1</value>
  66614. </enumeratedValue>
  66615. </enumeratedValues>
  66616. </field>
  66617. </fields>
  66618. </register>
  66619. <register>
  66620. <name>PCR7</name>
  66621. <description>Pin Control Register n</description>
  66622. <addressOffset>0x1C</addressOffset>
  66623. <size>32</size>
  66624. <access>read-write</access>
  66625. <resetValue>0</resetValue>
  66626. <resetMask>0xFFFFFFFF</resetMask>
  66627. <fields>
  66628. <field>
  66629. <name>PS</name>
  66630. <description>Pull Select</description>
  66631. <bitOffset>0</bitOffset>
  66632. <bitWidth>1</bitWidth>
  66633. <access>read-write</access>
  66634. <enumeratedValues>
  66635. <enumeratedValue>
  66636. <name>0</name>
  66637. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  66638. <value>#0</value>
  66639. </enumeratedValue>
  66640. <enumeratedValue>
  66641. <name>1</name>
  66642. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  66643. <value>#1</value>
  66644. </enumeratedValue>
  66645. </enumeratedValues>
  66646. </field>
  66647. <field>
  66648. <name>PE</name>
  66649. <description>Pull Enable</description>
  66650. <bitOffset>1</bitOffset>
  66651. <bitWidth>1</bitWidth>
  66652. <access>read-write</access>
  66653. <enumeratedValues>
  66654. <enumeratedValue>
  66655. <name>0</name>
  66656. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  66657. <value>#0</value>
  66658. </enumeratedValue>
  66659. <enumeratedValue>
  66660. <name>1</name>
  66661. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  66662. <value>#1</value>
  66663. </enumeratedValue>
  66664. </enumeratedValues>
  66665. </field>
  66666. <field>
  66667. <name>SRE</name>
  66668. <description>Slew Rate Enable</description>
  66669. <bitOffset>2</bitOffset>
  66670. <bitWidth>1</bitWidth>
  66671. <access>read-write</access>
  66672. <enumeratedValues>
  66673. <enumeratedValue>
  66674. <name>0</name>
  66675. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  66676. <value>#0</value>
  66677. </enumeratedValue>
  66678. <enumeratedValue>
  66679. <name>1</name>
  66680. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  66681. <value>#1</value>
  66682. </enumeratedValue>
  66683. </enumeratedValues>
  66684. </field>
  66685. <field>
  66686. <name>PFE</name>
  66687. <description>Passive Filter Enable</description>
  66688. <bitOffset>4</bitOffset>
  66689. <bitWidth>1</bitWidth>
  66690. <access>read-write</access>
  66691. <enumeratedValues>
  66692. <enumeratedValue>
  66693. <name>0</name>
  66694. <description>Passive input filter is disabled on the corresponding pin.</description>
  66695. <value>#0</value>
  66696. </enumeratedValue>
  66697. <enumeratedValue>
  66698. <name>1</name>
  66699. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  66700. <value>#1</value>
  66701. </enumeratedValue>
  66702. </enumeratedValues>
  66703. </field>
  66704. <field>
  66705. <name>ODE</name>
  66706. <description>Open Drain Enable</description>
  66707. <bitOffset>5</bitOffset>
  66708. <bitWidth>1</bitWidth>
  66709. <access>read-write</access>
  66710. <enumeratedValues>
  66711. <enumeratedValue>
  66712. <name>0</name>
  66713. <description>Open drain output is disabled on the corresponding pin.</description>
  66714. <value>#0</value>
  66715. </enumeratedValue>
  66716. <enumeratedValue>
  66717. <name>1</name>
  66718. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  66719. <value>#1</value>
  66720. </enumeratedValue>
  66721. </enumeratedValues>
  66722. </field>
  66723. <field>
  66724. <name>DSE</name>
  66725. <description>Drive Strength Enable</description>
  66726. <bitOffset>6</bitOffset>
  66727. <bitWidth>1</bitWidth>
  66728. <access>read-write</access>
  66729. <enumeratedValues>
  66730. <enumeratedValue>
  66731. <name>0</name>
  66732. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  66733. <value>#0</value>
  66734. </enumeratedValue>
  66735. <enumeratedValue>
  66736. <name>1</name>
  66737. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  66738. <value>#1</value>
  66739. </enumeratedValue>
  66740. </enumeratedValues>
  66741. </field>
  66742. <field>
  66743. <name>MUX</name>
  66744. <description>Pin Mux Control</description>
  66745. <bitOffset>8</bitOffset>
  66746. <bitWidth>3</bitWidth>
  66747. <access>read-write</access>
  66748. <enumeratedValues>
  66749. <enumeratedValue>
  66750. <name>000</name>
  66751. <description>Pin disabled (analog).</description>
  66752. <value>#000</value>
  66753. </enumeratedValue>
  66754. <enumeratedValue>
  66755. <name>001</name>
  66756. <description>Alternative 1 (GPIO).</description>
  66757. <value>#001</value>
  66758. </enumeratedValue>
  66759. <enumeratedValue>
  66760. <name>010</name>
  66761. <description>Alternative 2 (chip-specific).</description>
  66762. <value>#010</value>
  66763. </enumeratedValue>
  66764. <enumeratedValue>
  66765. <name>011</name>
  66766. <description>Alternative 3 (chip-specific).</description>
  66767. <value>#011</value>
  66768. </enumeratedValue>
  66769. <enumeratedValue>
  66770. <name>100</name>
  66771. <description>Alternative 4 (chip-specific).</description>
  66772. <value>#100</value>
  66773. </enumeratedValue>
  66774. <enumeratedValue>
  66775. <name>101</name>
  66776. <description>Alternative 5 (chip-specific).</description>
  66777. <value>#101</value>
  66778. </enumeratedValue>
  66779. <enumeratedValue>
  66780. <name>110</name>
  66781. <description>Alternative 6 (chip-specific).</description>
  66782. <value>#110</value>
  66783. </enumeratedValue>
  66784. <enumeratedValue>
  66785. <name>111</name>
  66786. <description>Alternative 7 (chip-specific).</description>
  66787. <value>#111</value>
  66788. </enumeratedValue>
  66789. </enumeratedValues>
  66790. </field>
  66791. <field>
  66792. <name>LK</name>
  66793. <description>Lock Register</description>
  66794. <bitOffset>15</bitOffset>
  66795. <bitWidth>1</bitWidth>
  66796. <access>read-write</access>
  66797. <enumeratedValues>
  66798. <enumeratedValue>
  66799. <name>0</name>
  66800. <description>Pin Control Register fields [15:0] are not locked.</description>
  66801. <value>#0</value>
  66802. </enumeratedValue>
  66803. <enumeratedValue>
  66804. <name>1</name>
  66805. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  66806. <value>#1</value>
  66807. </enumeratedValue>
  66808. </enumeratedValues>
  66809. </field>
  66810. <field>
  66811. <name>IRQC</name>
  66812. <description>Interrupt Configuration</description>
  66813. <bitOffset>16</bitOffset>
  66814. <bitWidth>4</bitWidth>
  66815. <access>read-write</access>
  66816. <enumeratedValues>
  66817. <enumeratedValue>
  66818. <name>0000</name>
  66819. <description>Interrupt/DMA request disabled.</description>
  66820. <value>#0000</value>
  66821. </enumeratedValue>
  66822. <enumeratedValue>
  66823. <name>0001</name>
  66824. <description>DMA request on rising edge.</description>
  66825. <value>#0001</value>
  66826. </enumeratedValue>
  66827. <enumeratedValue>
  66828. <name>0010</name>
  66829. <description>DMA request on falling edge.</description>
  66830. <value>#0010</value>
  66831. </enumeratedValue>
  66832. <enumeratedValue>
  66833. <name>0011</name>
  66834. <description>DMA request on either edge.</description>
  66835. <value>#0011</value>
  66836. </enumeratedValue>
  66837. <enumeratedValue>
  66838. <name>1000</name>
  66839. <description>Interrupt when logic 0.</description>
  66840. <value>#1000</value>
  66841. </enumeratedValue>
  66842. <enumeratedValue>
  66843. <name>1001</name>
  66844. <description>Interrupt on rising-edge.</description>
  66845. <value>#1001</value>
  66846. </enumeratedValue>
  66847. <enumeratedValue>
  66848. <name>1010</name>
  66849. <description>Interrupt on falling-edge.</description>
  66850. <value>#1010</value>
  66851. </enumeratedValue>
  66852. <enumeratedValue>
  66853. <name>1011</name>
  66854. <description>Interrupt on either edge.</description>
  66855. <value>#1011</value>
  66856. </enumeratedValue>
  66857. <enumeratedValue>
  66858. <name>1100</name>
  66859. <description>Interrupt when logic 1.</description>
  66860. <value>#1100</value>
  66861. </enumeratedValue>
  66862. </enumeratedValues>
  66863. </field>
  66864. <field>
  66865. <name>ISF</name>
  66866. <description>Interrupt Status Flag</description>
  66867. <bitOffset>24</bitOffset>
  66868. <bitWidth>1</bitWidth>
  66869. <access>read-write</access>
  66870. <enumeratedValues>
  66871. <enumeratedValue>
  66872. <name>0</name>
  66873. <description>Configured interrupt is not detected.</description>
  66874. <value>#0</value>
  66875. </enumeratedValue>
  66876. <enumeratedValue>
  66877. <name>1</name>
  66878. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  66879. <value>#1</value>
  66880. </enumeratedValue>
  66881. </enumeratedValues>
  66882. </field>
  66883. </fields>
  66884. </register>
  66885. <register>
  66886. <name>PCR8</name>
  66887. <description>Pin Control Register n</description>
  66888. <addressOffset>0x20</addressOffset>
  66889. <size>32</size>
  66890. <access>read-write</access>
  66891. <resetValue>0</resetValue>
  66892. <resetMask>0xFFFFFFFF</resetMask>
  66893. <fields>
  66894. <field>
  66895. <name>PS</name>
  66896. <description>Pull Select</description>
  66897. <bitOffset>0</bitOffset>
  66898. <bitWidth>1</bitWidth>
  66899. <access>read-write</access>
  66900. <enumeratedValues>
  66901. <enumeratedValue>
  66902. <name>0</name>
  66903. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  66904. <value>#0</value>
  66905. </enumeratedValue>
  66906. <enumeratedValue>
  66907. <name>1</name>
  66908. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  66909. <value>#1</value>
  66910. </enumeratedValue>
  66911. </enumeratedValues>
  66912. </field>
  66913. <field>
  66914. <name>PE</name>
  66915. <description>Pull Enable</description>
  66916. <bitOffset>1</bitOffset>
  66917. <bitWidth>1</bitWidth>
  66918. <access>read-write</access>
  66919. <enumeratedValues>
  66920. <enumeratedValue>
  66921. <name>0</name>
  66922. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  66923. <value>#0</value>
  66924. </enumeratedValue>
  66925. <enumeratedValue>
  66926. <name>1</name>
  66927. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  66928. <value>#1</value>
  66929. </enumeratedValue>
  66930. </enumeratedValues>
  66931. </field>
  66932. <field>
  66933. <name>SRE</name>
  66934. <description>Slew Rate Enable</description>
  66935. <bitOffset>2</bitOffset>
  66936. <bitWidth>1</bitWidth>
  66937. <access>read-write</access>
  66938. <enumeratedValues>
  66939. <enumeratedValue>
  66940. <name>0</name>
  66941. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  66942. <value>#0</value>
  66943. </enumeratedValue>
  66944. <enumeratedValue>
  66945. <name>1</name>
  66946. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  66947. <value>#1</value>
  66948. </enumeratedValue>
  66949. </enumeratedValues>
  66950. </field>
  66951. <field>
  66952. <name>PFE</name>
  66953. <description>Passive Filter Enable</description>
  66954. <bitOffset>4</bitOffset>
  66955. <bitWidth>1</bitWidth>
  66956. <access>read-write</access>
  66957. <enumeratedValues>
  66958. <enumeratedValue>
  66959. <name>0</name>
  66960. <description>Passive input filter is disabled on the corresponding pin.</description>
  66961. <value>#0</value>
  66962. </enumeratedValue>
  66963. <enumeratedValue>
  66964. <name>1</name>
  66965. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  66966. <value>#1</value>
  66967. </enumeratedValue>
  66968. </enumeratedValues>
  66969. </field>
  66970. <field>
  66971. <name>ODE</name>
  66972. <description>Open Drain Enable</description>
  66973. <bitOffset>5</bitOffset>
  66974. <bitWidth>1</bitWidth>
  66975. <access>read-write</access>
  66976. <enumeratedValues>
  66977. <enumeratedValue>
  66978. <name>0</name>
  66979. <description>Open drain output is disabled on the corresponding pin.</description>
  66980. <value>#0</value>
  66981. </enumeratedValue>
  66982. <enumeratedValue>
  66983. <name>1</name>
  66984. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  66985. <value>#1</value>
  66986. </enumeratedValue>
  66987. </enumeratedValues>
  66988. </field>
  66989. <field>
  66990. <name>DSE</name>
  66991. <description>Drive Strength Enable</description>
  66992. <bitOffset>6</bitOffset>
  66993. <bitWidth>1</bitWidth>
  66994. <access>read-write</access>
  66995. <enumeratedValues>
  66996. <enumeratedValue>
  66997. <name>0</name>
  66998. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  66999. <value>#0</value>
  67000. </enumeratedValue>
  67001. <enumeratedValue>
  67002. <name>1</name>
  67003. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  67004. <value>#1</value>
  67005. </enumeratedValue>
  67006. </enumeratedValues>
  67007. </field>
  67008. <field>
  67009. <name>MUX</name>
  67010. <description>Pin Mux Control</description>
  67011. <bitOffset>8</bitOffset>
  67012. <bitWidth>3</bitWidth>
  67013. <access>read-write</access>
  67014. <enumeratedValues>
  67015. <enumeratedValue>
  67016. <name>000</name>
  67017. <description>Pin disabled (analog).</description>
  67018. <value>#000</value>
  67019. </enumeratedValue>
  67020. <enumeratedValue>
  67021. <name>001</name>
  67022. <description>Alternative 1 (GPIO).</description>
  67023. <value>#001</value>
  67024. </enumeratedValue>
  67025. <enumeratedValue>
  67026. <name>010</name>
  67027. <description>Alternative 2 (chip-specific).</description>
  67028. <value>#010</value>
  67029. </enumeratedValue>
  67030. <enumeratedValue>
  67031. <name>011</name>
  67032. <description>Alternative 3 (chip-specific).</description>
  67033. <value>#011</value>
  67034. </enumeratedValue>
  67035. <enumeratedValue>
  67036. <name>100</name>
  67037. <description>Alternative 4 (chip-specific).</description>
  67038. <value>#100</value>
  67039. </enumeratedValue>
  67040. <enumeratedValue>
  67041. <name>101</name>
  67042. <description>Alternative 5 (chip-specific).</description>
  67043. <value>#101</value>
  67044. </enumeratedValue>
  67045. <enumeratedValue>
  67046. <name>110</name>
  67047. <description>Alternative 6 (chip-specific).</description>
  67048. <value>#110</value>
  67049. </enumeratedValue>
  67050. <enumeratedValue>
  67051. <name>111</name>
  67052. <description>Alternative 7 (chip-specific).</description>
  67053. <value>#111</value>
  67054. </enumeratedValue>
  67055. </enumeratedValues>
  67056. </field>
  67057. <field>
  67058. <name>LK</name>
  67059. <description>Lock Register</description>
  67060. <bitOffset>15</bitOffset>
  67061. <bitWidth>1</bitWidth>
  67062. <access>read-write</access>
  67063. <enumeratedValues>
  67064. <enumeratedValue>
  67065. <name>0</name>
  67066. <description>Pin Control Register fields [15:0] are not locked.</description>
  67067. <value>#0</value>
  67068. </enumeratedValue>
  67069. <enumeratedValue>
  67070. <name>1</name>
  67071. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  67072. <value>#1</value>
  67073. </enumeratedValue>
  67074. </enumeratedValues>
  67075. </field>
  67076. <field>
  67077. <name>IRQC</name>
  67078. <description>Interrupt Configuration</description>
  67079. <bitOffset>16</bitOffset>
  67080. <bitWidth>4</bitWidth>
  67081. <access>read-write</access>
  67082. <enumeratedValues>
  67083. <enumeratedValue>
  67084. <name>0000</name>
  67085. <description>Interrupt/DMA request disabled.</description>
  67086. <value>#0000</value>
  67087. </enumeratedValue>
  67088. <enumeratedValue>
  67089. <name>0001</name>
  67090. <description>DMA request on rising edge.</description>
  67091. <value>#0001</value>
  67092. </enumeratedValue>
  67093. <enumeratedValue>
  67094. <name>0010</name>
  67095. <description>DMA request on falling edge.</description>
  67096. <value>#0010</value>
  67097. </enumeratedValue>
  67098. <enumeratedValue>
  67099. <name>0011</name>
  67100. <description>DMA request on either edge.</description>
  67101. <value>#0011</value>
  67102. </enumeratedValue>
  67103. <enumeratedValue>
  67104. <name>1000</name>
  67105. <description>Interrupt when logic 0.</description>
  67106. <value>#1000</value>
  67107. </enumeratedValue>
  67108. <enumeratedValue>
  67109. <name>1001</name>
  67110. <description>Interrupt on rising-edge.</description>
  67111. <value>#1001</value>
  67112. </enumeratedValue>
  67113. <enumeratedValue>
  67114. <name>1010</name>
  67115. <description>Interrupt on falling-edge.</description>
  67116. <value>#1010</value>
  67117. </enumeratedValue>
  67118. <enumeratedValue>
  67119. <name>1011</name>
  67120. <description>Interrupt on either edge.</description>
  67121. <value>#1011</value>
  67122. </enumeratedValue>
  67123. <enumeratedValue>
  67124. <name>1100</name>
  67125. <description>Interrupt when logic 1.</description>
  67126. <value>#1100</value>
  67127. </enumeratedValue>
  67128. </enumeratedValues>
  67129. </field>
  67130. <field>
  67131. <name>ISF</name>
  67132. <description>Interrupt Status Flag</description>
  67133. <bitOffset>24</bitOffset>
  67134. <bitWidth>1</bitWidth>
  67135. <access>read-write</access>
  67136. <enumeratedValues>
  67137. <enumeratedValue>
  67138. <name>0</name>
  67139. <description>Configured interrupt is not detected.</description>
  67140. <value>#0</value>
  67141. </enumeratedValue>
  67142. <enumeratedValue>
  67143. <name>1</name>
  67144. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  67145. <value>#1</value>
  67146. </enumeratedValue>
  67147. </enumeratedValues>
  67148. </field>
  67149. </fields>
  67150. </register>
  67151. <register>
  67152. <name>PCR9</name>
  67153. <description>Pin Control Register n</description>
  67154. <addressOffset>0x24</addressOffset>
  67155. <size>32</size>
  67156. <access>read-write</access>
  67157. <resetValue>0</resetValue>
  67158. <resetMask>0xFFFFFFFF</resetMask>
  67159. <fields>
  67160. <field>
  67161. <name>PS</name>
  67162. <description>Pull Select</description>
  67163. <bitOffset>0</bitOffset>
  67164. <bitWidth>1</bitWidth>
  67165. <access>read-write</access>
  67166. <enumeratedValues>
  67167. <enumeratedValue>
  67168. <name>0</name>
  67169. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  67170. <value>#0</value>
  67171. </enumeratedValue>
  67172. <enumeratedValue>
  67173. <name>1</name>
  67174. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  67175. <value>#1</value>
  67176. </enumeratedValue>
  67177. </enumeratedValues>
  67178. </field>
  67179. <field>
  67180. <name>PE</name>
  67181. <description>Pull Enable</description>
  67182. <bitOffset>1</bitOffset>
  67183. <bitWidth>1</bitWidth>
  67184. <access>read-write</access>
  67185. <enumeratedValues>
  67186. <enumeratedValue>
  67187. <name>0</name>
  67188. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  67189. <value>#0</value>
  67190. </enumeratedValue>
  67191. <enumeratedValue>
  67192. <name>1</name>
  67193. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  67194. <value>#1</value>
  67195. </enumeratedValue>
  67196. </enumeratedValues>
  67197. </field>
  67198. <field>
  67199. <name>SRE</name>
  67200. <description>Slew Rate Enable</description>
  67201. <bitOffset>2</bitOffset>
  67202. <bitWidth>1</bitWidth>
  67203. <access>read-write</access>
  67204. <enumeratedValues>
  67205. <enumeratedValue>
  67206. <name>0</name>
  67207. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  67208. <value>#0</value>
  67209. </enumeratedValue>
  67210. <enumeratedValue>
  67211. <name>1</name>
  67212. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  67213. <value>#1</value>
  67214. </enumeratedValue>
  67215. </enumeratedValues>
  67216. </field>
  67217. <field>
  67218. <name>PFE</name>
  67219. <description>Passive Filter Enable</description>
  67220. <bitOffset>4</bitOffset>
  67221. <bitWidth>1</bitWidth>
  67222. <access>read-write</access>
  67223. <enumeratedValues>
  67224. <enumeratedValue>
  67225. <name>0</name>
  67226. <description>Passive input filter is disabled on the corresponding pin.</description>
  67227. <value>#0</value>
  67228. </enumeratedValue>
  67229. <enumeratedValue>
  67230. <name>1</name>
  67231. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  67232. <value>#1</value>
  67233. </enumeratedValue>
  67234. </enumeratedValues>
  67235. </field>
  67236. <field>
  67237. <name>ODE</name>
  67238. <description>Open Drain Enable</description>
  67239. <bitOffset>5</bitOffset>
  67240. <bitWidth>1</bitWidth>
  67241. <access>read-write</access>
  67242. <enumeratedValues>
  67243. <enumeratedValue>
  67244. <name>0</name>
  67245. <description>Open drain output is disabled on the corresponding pin.</description>
  67246. <value>#0</value>
  67247. </enumeratedValue>
  67248. <enumeratedValue>
  67249. <name>1</name>
  67250. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  67251. <value>#1</value>
  67252. </enumeratedValue>
  67253. </enumeratedValues>
  67254. </field>
  67255. <field>
  67256. <name>DSE</name>
  67257. <description>Drive Strength Enable</description>
  67258. <bitOffset>6</bitOffset>
  67259. <bitWidth>1</bitWidth>
  67260. <access>read-write</access>
  67261. <enumeratedValues>
  67262. <enumeratedValue>
  67263. <name>0</name>
  67264. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  67265. <value>#0</value>
  67266. </enumeratedValue>
  67267. <enumeratedValue>
  67268. <name>1</name>
  67269. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  67270. <value>#1</value>
  67271. </enumeratedValue>
  67272. </enumeratedValues>
  67273. </field>
  67274. <field>
  67275. <name>MUX</name>
  67276. <description>Pin Mux Control</description>
  67277. <bitOffset>8</bitOffset>
  67278. <bitWidth>3</bitWidth>
  67279. <access>read-write</access>
  67280. <enumeratedValues>
  67281. <enumeratedValue>
  67282. <name>000</name>
  67283. <description>Pin disabled (analog).</description>
  67284. <value>#000</value>
  67285. </enumeratedValue>
  67286. <enumeratedValue>
  67287. <name>001</name>
  67288. <description>Alternative 1 (GPIO).</description>
  67289. <value>#001</value>
  67290. </enumeratedValue>
  67291. <enumeratedValue>
  67292. <name>010</name>
  67293. <description>Alternative 2 (chip-specific).</description>
  67294. <value>#010</value>
  67295. </enumeratedValue>
  67296. <enumeratedValue>
  67297. <name>011</name>
  67298. <description>Alternative 3 (chip-specific).</description>
  67299. <value>#011</value>
  67300. </enumeratedValue>
  67301. <enumeratedValue>
  67302. <name>100</name>
  67303. <description>Alternative 4 (chip-specific).</description>
  67304. <value>#100</value>
  67305. </enumeratedValue>
  67306. <enumeratedValue>
  67307. <name>101</name>
  67308. <description>Alternative 5 (chip-specific).</description>
  67309. <value>#101</value>
  67310. </enumeratedValue>
  67311. <enumeratedValue>
  67312. <name>110</name>
  67313. <description>Alternative 6 (chip-specific).</description>
  67314. <value>#110</value>
  67315. </enumeratedValue>
  67316. <enumeratedValue>
  67317. <name>111</name>
  67318. <description>Alternative 7 (chip-specific).</description>
  67319. <value>#111</value>
  67320. </enumeratedValue>
  67321. </enumeratedValues>
  67322. </field>
  67323. <field>
  67324. <name>LK</name>
  67325. <description>Lock Register</description>
  67326. <bitOffset>15</bitOffset>
  67327. <bitWidth>1</bitWidth>
  67328. <access>read-write</access>
  67329. <enumeratedValues>
  67330. <enumeratedValue>
  67331. <name>0</name>
  67332. <description>Pin Control Register fields [15:0] are not locked.</description>
  67333. <value>#0</value>
  67334. </enumeratedValue>
  67335. <enumeratedValue>
  67336. <name>1</name>
  67337. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  67338. <value>#1</value>
  67339. </enumeratedValue>
  67340. </enumeratedValues>
  67341. </field>
  67342. <field>
  67343. <name>IRQC</name>
  67344. <description>Interrupt Configuration</description>
  67345. <bitOffset>16</bitOffset>
  67346. <bitWidth>4</bitWidth>
  67347. <access>read-write</access>
  67348. <enumeratedValues>
  67349. <enumeratedValue>
  67350. <name>0000</name>
  67351. <description>Interrupt/DMA request disabled.</description>
  67352. <value>#0000</value>
  67353. </enumeratedValue>
  67354. <enumeratedValue>
  67355. <name>0001</name>
  67356. <description>DMA request on rising edge.</description>
  67357. <value>#0001</value>
  67358. </enumeratedValue>
  67359. <enumeratedValue>
  67360. <name>0010</name>
  67361. <description>DMA request on falling edge.</description>
  67362. <value>#0010</value>
  67363. </enumeratedValue>
  67364. <enumeratedValue>
  67365. <name>0011</name>
  67366. <description>DMA request on either edge.</description>
  67367. <value>#0011</value>
  67368. </enumeratedValue>
  67369. <enumeratedValue>
  67370. <name>1000</name>
  67371. <description>Interrupt when logic 0.</description>
  67372. <value>#1000</value>
  67373. </enumeratedValue>
  67374. <enumeratedValue>
  67375. <name>1001</name>
  67376. <description>Interrupt on rising-edge.</description>
  67377. <value>#1001</value>
  67378. </enumeratedValue>
  67379. <enumeratedValue>
  67380. <name>1010</name>
  67381. <description>Interrupt on falling-edge.</description>
  67382. <value>#1010</value>
  67383. </enumeratedValue>
  67384. <enumeratedValue>
  67385. <name>1011</name>
  67386. <description>Interrupt on either edge.</description>
  67387. <value>#1011</value>
  67388. </enumeratedValue>
  67389. <enumeratedValue>
  67390. <name>1100</name>
  67391. <description>Interrupt when logic 1.</description>
  67392. <value>#1100</value>
  67393. </enumeratedValue>
  67394. </enumeratedValues>
  67395. </field>
  67396. <field>
  67397. <name>ISF</name>
  67398. <description>Interrupt Status Flag</description>
  67399. <bitOffset>24</bitOffset>
  67400. <bitWidth>1</bitWidth>
  67401. <access>read-write</access>
  67402. <enumeratedValues>
  67403. <enumeratedValue>
  67404. <name>0</name>
  67405. <description>Configured interrupt is not detected.</description>
  67406. <value>#0</value>
  67407. </enumeratedValue>
  67408. <enumeratedValue>
  67409. <name>1</name>
  67410. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  67411. <value>#1</value>
  67412. </enumeratedValue>
  67413. </enumeratedValues>
  67414. </field>
  67415. </fields>
  67416. </register>
  67417. <register>
  67418. <name>PCR10</name>
  67419. <description>Pin Control Register n</description>
  67420. <addressOffset>0x28</addressOffset>
  67421. <size>32</size>
  67422. <access>read-write</access>
  67423. <resetValue>0</resetValue>
  67424. <resetMask>0xFFFFFFFF</resetMask>
  67425. <fields>
  67426. <field>
  67427. <name>PS</name>
  67428. <description>Pull Select</description>
  67429. <bitOffset>0</bitOffset>
  67430. <bitWidth>1</bitWidth>
  67431. <access>read-write</access>
  67432. <enumeratedValues>
  67433. <enumeratedValue>
  67434. <name>0</name>
  67435. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  67436. <value>#0</value>
  67437. </enumeratedValue>
  67438. <enumeratedValue>
  67439. <name>1</name>
  67440. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  67441. <value>#1</value>
  67442. </enumeratedValue>
  67443. </enumeratedValues>
  67444. </field>
  67445. <field>
  67446. <name>PE</name>
  67447. <description>Pull Enable</description>
  67448. <bitOffset>1</bitOffset>
  67449. <bitWidth>1</bitWidth>
  67450. <access>read-write</access>
  67451. <enumeratedValues>
  67452. <enumeratedValue>
  67453. <name>0</name>
  67454. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  67455. <value>#0</value>
  67456. </enumeratedValue>
  67457. <enumeratedValue>
  67458. <name>1</name>
  67459. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  67460. <value>#1</value>
  67461. </enumeratedValue>
  67462. </enumeratedValues>
  67463. </field>
  67464. <field>
  67465. <name>SRE</name>
  67466. <description>Slew Rate Enable</description>
  67467. <bitOffset>2</bitOffset>
  67468. <bitWidth>1</bitWidth>
  67469. <access>read-write</access>
  67470. <enumeratedValues>
  67471. <enumeratedValue>
  67472. <name>0</name>
  67473. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  67474. <value>#0</value>
  67475. </enumeratedValue>
  67476. <enumeratedValue>
  67477. <name>1</name>
  67478. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  67479. <value>#1</value>
  67480. </enumeratedValue>
  67481. </enumeratedValues>
  67482. </field>
  67483. <field>
  67484. <name>PFE</name>
  67485. <description>Passive Filter Enable</description>
  67486. <bitOffset>4</bitOffset>
  67487. <bitWidth>1</bitWidth>
  67488. <access>read-write</access>
  67489. <enumeratedValues>
  67490. <enumeratedValue>
  67491. <name>0</name>
  67492. <description>Passive input filter is disabled on the corresponding pin.</description>
  67493. <value>#0</value>
  67494. </enumeratedValue>
  67495. <enumeratedValue>
  67496. <name>1</name>
  67497. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  67498. <value>#1</value>
  67499. </enumeratedValue>
  67500. </enumeratedValues>
  67501. </field>
  67502. <field>
  67503. <name>ODE</name>
  67504. <description>Open Drain Enable</description>
  67505. <bitOffset>5</bitOffset>
  67506. <bitWidth>1</bitWidth>
  67507. <access>read-write</access>
  67508. <enumeratedValues>
  67509. <enumeratedValue>
  67510. <name>0</name>
  67511. <description>Open drain output is disabled on the corresponding pin.</description>
  67512. <value>#0</value>
  67513. </enumeratedValue>
  67514. <enumeratedValue>
  67515. <name>1</name>
  67516. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  67517. <value>#1</value>
  67518. </enumeratedValue>
  67519. </enumeratedValues>
  67520. </field>
  67521. <field>
  67522. <name>DSE</name>
  67523. <description>Drive Strength Enable</description>
  67524. <bitOffset>6</bitOffset>
  67525. <bitWidth>1</bitWidth>
  67526. <access>read-write</access>
  67527. <enumeratedValues>
  67528. <enumeratedValue>
  67529. <name>0</name>
  67530. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  67531. <value>#0</value>
  67532. </enumeratedValue>
  67533. <enumeratedValue>
  67534. <name>1</name>
  67535. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  67536. <value>#1</value>
  67537. </enumeratedValue>
  67538. </enumeratedValues>
  67539. </field>
  67540. <field>
  67541. <name>MUX</name>
  67542. <description>Pin Mux Control</description>
  67543. <bitOffset>8</bitOffset>
  67544. <bitWidth>3</bitWidth>
  67545. <access>read-write</access>
  67546. <enumeratedValues>
  67547. <enumeratedValue>
  67548. <name>000</name>
  67549. <description>Pin disabled (analog).</description>
  67550. <value>#000</value>
  67551. </enumeratedValue>
  67552. <enumeratedValue>
  67553. <name>001</name>
  67554. <description>Alternative 1 (GPIO).</description>
  67555. <value>#001</value>
  67556. </enumeratedValue>
  67557. <enumeratedValue>
  67558. <name>010</name>
  67559. <description>Alternative 2 (chip-specific).</description>
  67560. <value>#010</value>
  67561. </enumeratedValue>
  67562. <enumeratedValue>
  67563. <name>011</name>
  67564. <description>Alternative 3 (chip-specific).</description>
  67565. <value>#011</value>
  67566. </enumeratedValue>
  67567. <enumeratedValue>
  67568. <name>100</name>
  67569. <description>Alternative 4 (chip-specific).</description>
  67570. <value>#100</value>
  67571. </enumeratedValue>
  67572. <enumeratedValue>
  67573. <name>101</name>
  67574. <description>Alternative 5 (chip-specific).</description>
  67575. <value>#101</value>
  67576. </enumeratedValue>
  67577. <enumeratedValue>
  67578. <name>110</name>
  67579. <description>Alternative 6 (chip-specific).</description>
  67580. <value>#110</value>
  67581. </enumeratedValue>
  67582. <enumeratedValue>
  67583. <name>111</name>
  67584. <description>Alternative 7 (chip-specific).</description>
  67585. <value>#111</value>
  67586. </enumeratedValue>
  67587. </enumeratedValues>
  67588. </field>
  67589. <field>
  67590. <name>LK</name>
  67591. <description>Lock Register</description>
  67592. <bitOffset>15</bitOffset>
  67593. <bitWidth>1</bitWidth>
  67594. <access>read-write</access>
  67595. <enumeratedValues>
  67596. <enumeratedValue>
  67597. <name>0</name>
  67598. <description>Pin Control Register fields [15:0] are not locked.</description>
  67599. <value>#0</value>
  67600. </enumeratedValue>
  67601. <enumeratedValue>
  67602. <name>1</name>
  67603. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  67604. <value>#1</value>
  67605. </enumeratedValue>
  67606. </enumeratedValues>
  67607. </field>
  67608. <field>
  67609. <name>IRQC</name>
  67610. <description>Interrupt Configuration</description>
  67611. <bitOffset>16</bitOffset>
  67612. <bitWidth>4</bitWidth>
  67613. <access>read-write</access>
  67614. <enumeratedValues>
  67615. <enumeratedValue>
  67616. <name>0000</name>
  67617. <description>Interrupt/DMA request disabled.</description>
  67618. <value>#0000</value>
  67619. </enumeratedValue>
  67620. <enumeratedValue>
  67621. <name>0001</name>
  67622. <description>DMA request on rising edge.</description>
  67623. <value>#0001</value>
  67624. </enumeratedValue>
  67625. <enumeratedValue>
  67626. <name>0010</name>
  67627. <description>DMA request on falling edge.</description>
  67628. <value>#0010</value>
  67629. </enumeratedValue>
  67630. <enumeratedValue>
  67631. <name>0011</name>
  67632. <description>DMA request on either edge.</description>
  67633. <value>#0011</value>
  67634. </enumeratedValue>
  67635. <enumeratedValue>
  67636. <name>1000</name>
  67637. <description>Interrupt when logic 0.</description>
  67638. <value>#1000</value>
  67639. </enumeratedValue>
  67640. <enumeratedValue>
  67641. <name>1001</name>
  67642. <description>Interrupt on rising-edge.</description>
  67643. <value>#1001</value>
  67644. </enumeratedValue>
  67645. <enumeratedValue>
  67646. <name>1010</name>
  67647. <description>Interrupt on falling-edge.</description>
  67648. <value>#1010</value>
  67649. </enumeratedValue>
  67650. <enumeratedValue>
  67651. <name>1011</name>
  67652. <description>Interrupt on either edge.</description>
  67653. <value>#1011</value>
  67654. </enumeratedValue>
  67655. <enumeratedValue>
  67656. <name>1100</name>
  67657. <description>Interrupt when logic 1.</description>
  67658. <value>#1100</value>
  67659. </enumeratedValue>
  67660. </enumeratedValues>
  67661. </field>
  67662. <field>
  67663. <name>ISF</name>
  67664. <description>Interrupt Status Flag</description>
  67665. <bitOffset>24</bitOffset>
  67666. <bitWidth>1</bitWidth>
  67667. <access>read-write</access>
  67668. <enumeratedValues>
  67669. <enumeratedValue>
  67670. <name>0</name>
  67671. <description>Configured interrupt is not detected.</description>
  67672. <value>#0</value>
  67673. </enumeratedValue>
  67674. <enumeratedValue>
  67675. <name>1</name>
  67676. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  67677. <value>#1</value>
  67678. </enumeratedValue>
  67679. </enumeratedValues>
  67680. </field>
  67681. </fields>
  67682. </register>
  67683. <register>
  67684. <name>PCR11</name>
  67685. <description>Pin Control Register n</description>
  67686. <addressOffset>0x2C</addressOffset>
  67687. <size>32</size>
  67688. <access>read-write</access>
  67689. <resetValue>0</resetValue>
  67690. <resetMask>0xFFFFFFFF</resetMask>
  67691. <fields>
  67692. <field>
  67693. <name>PS</name>
  67694. <description>Pull Select</description>
  67695. <bitOffset>0</bitOffset>
  67696. <bitWidth>1</bitWidth>
  67697. <access>read-write</access>
  67698. <enumeratedValues>
  67699. <enumeratedValue>
  67700. <name>0</name>
  67701. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  67702. <value>#0</value>
  67703. </enumeratedValue>
  67704. <enumeratedValue>
  67705. <name>1</name>
  67706. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  67707. <value>#1</value>
  67708. </enumeratedValue>
  67709. </enumeratedValues>
  67710. </field>
  67711. <field>
  67712. <name>PE</name>
  67713. <description>Pull Enable</description>
  67714. <bitOffset>1</bitOffset>
  67715. <bitWidth>1</bitWidth>
  67716. <access>read-write</access>
  67717. <enumeratedValues>
  67718. <enumeratedValue>
  67719. <name>0</name>
  67720. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  67721. <value>#0</value>
  67722. </enumeratedValue>
  67723. <enumeratedValue>
  67724. <name>1</name>
  67725. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  67726. <value>#1</value>
  67727. </enumeratedValue>
  67728. </enumeratedValues>
  67729. </field>
  67730. <field>
  67731. <name>SRE</name>
  67732. <description>Slew Rate Enable</description>
  67733. <bitOffset>2</bitOffset>
  67734. <bitWidth>1</bitWidth>
  67735. <access>read-write</access>
  67736. <enumeratedValues>
  67737. <enumeratedValue>
  67738. <name>0</name>
  67739. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  67740. <value>#0</value>
  67741. </enumeratedValue>
  67742. <enumeratedValue>
  67743. <name>1</name>
  67744. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  67745. <value>#1</value>
  67746. </enumeratedValue>
  67747. </enumeratedValues>
  67748. </field>
  67749. <field>
  67750. <name>PFE</name>
  67751. <description>Passive Filter Enable</description>
  67752. <bitOffset>4</bitOffset>
  67753. <bitWidth>1</bitWidth>
  67754. <access>read-write</access>
  67755. <enumeratedValues>
  67756. <enumeratedValue>
  67757. <name>0</name>
  67758. <description>Passive input filter is disabled on the corresponding pin.</description>
  67759. <value>#0</value>
  67760. </enumeratedValue>
  67761. <enumeratedValue>
  67762. <name>1</name>
  67763. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  67764. <value>#1</value>
  67765. </enumeratedValue>
  67766. </enumeratedValues>
  67767. </field>
  67768. <field>
  67769. <name>ODE</name>
  67770. <description>Open Drain Enable</description>
  67771. <bitOffset>5</bitOffset>
  67772. <bitWidth>1</bitWidth>
  67773. <access>read-write</access>
  67774. <enumeratedValues>
  67775. <enumeratedValue>
  67776. <name>0</name>
  67777. <description>Open drain output is disabled on the corresponding pin.</description>
  67778. <value>#0</value>
  67779. </enumeratedValue>
  67780. <enumeratedValue>
  67781. <name>1</name>
  67782. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  67783. <value>#1</value>
  67784. </enumeratedValue>
  67785. </enumeratedValues>
  67786. </field>
  67787. <field>
  67788. <name>DSE</name>
  67789. <description>Drive Strength Enable</description>
  67790. <bitOffset>6</bitOffset>
  67791. <bitWidth>1</bitWidth>
  67792. <access>read-write</access>
  67793. <enumeratedValues>
  67794. <enumeratedValue>
  67795. <name>0</name>
  67796. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  67797. <value>#0</value>
  67798. </enumeratedValue>
  67799. <enumeratedValue>
  67800. <name>1</name>
  67801. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  67802. <value>#1</value>
  67803. </enumeratedValue>
  67804. </enumeratedValues>
  67805. </field>
  67806. <field>
  67807. <name>MUX</name>
  67808. <description>Pin Mux Control</description>
  67809. <bitOffset>8</bitOffset>
  67810. <bitWidth>3</bitWidth>
  67811. <access>read-write</access>
  67812. <enumeratedValues>
  67813. <enumeratedValue>
  67814. <name>000</name>
  67815. <description>Pin disabled (analog).</description>
  67816. <value>#000</value>
  67817. </enumeratedValue>
  67818. <enumeratedValue>
  67819. <name>001</name>
  67820. <description>Alternative 1 (GPIO).</description>
  67821. <value>#001</value>
  67822. </enumeratedValue>
  67823. <enumeratedValue>
  67824. <name>010</name>
  67825. <description>Alternative 2 (chip-specific).</description>
  67826. <value>#010</value>
  67827. </enumeratedValue>
  67828. <enumeratedValue>
  67829. <name>011</name>
  67830. <description>Alternative 3 (chip-specific).</description>
  67831. <value>#011</value>
  67832. </enumeratedValue>
  67833. <enumeratedValue>
  67834. <name>100</name>
  67835. <description>Alternative 4 (chip-specific).</description>
  67836. <value>#100</value>
  67837. </enumeratedValue>
  67838. <enumeratedValue>
  67839. <name>101</name>
  67840. <description>Alternative 5 (chip-specific).</description>
  67841. <value>#101</value>
  67842. </enumeratedValue>
  67843. <enumeratedValue>
  67844. <name>110</name>
  67845. <description>Alternative 6 (chip-specific).</description>
  67846. <value>#110</value>
  67847. </enumeratedValue>
  67848. <enumeratedValue>
  67849. <name>111</name>
  67850. <description>Alternative 7 (chip-specific).</description>
  67851. <value>#111</value>
  67852. </enumeratedValue>
  67853. </enumeratedValues>
  67854. </field>
  67855. <field>
  67856. <name>LK</name>
  67857. <description>Lock Register</description>
  67858. <bitOffset>15</bitOffset>
  67859. <bitWidth>1</bitWidth>
  67860. <access>read-write</access>
  67861. <enumeratedValues>
  67862. <enumeratedValue>
  67863. <name>0</name>
  67864. <description>Pin Control Register fields [15:0] are not locked.</description>
  67865. <value>#0</value>
  67866. </enumeratedValue>
  67867. <enumeratedValue>
  67868. <name>1</name>
  67869. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  67870. <value>#1</value>
  67871. </enumeratedValue>
  67872. </enumeratedValues>
  67873. </field>
  67874. <field>
  67875. <name>IRQC</name>
  67876. <description>Interrupt Configuration</description>
  67877. <bitOffset>16</bitOffset>
  67878. <bitWidth>4</bitWidth>
  67879. <access>read-write</access>
  67880. <enumeratedValues>
  67881. <enumeratedValue>
  67882. <name>0000</name>
  67883. <description>Interrupt/DMA request disabled.</description>
  67884. <value>#0000</value>
  67885. </enumeratedValue>
  67886. <enumeratedValue>
  67887. <name>0001</name>
  67888. <description>DMA request on rising edge.</description>
  67889. <value>#0001</value>
  67890. </enumeratedValue>
  67891. <enumeratedValue>
  67892. <name>0010</name>
  67893. <description>DMA request on falling edge.</description>
  67894. <value>#0010</value>
  67895. </enumeratedValue>
  67896. <enumeratedValue>
  67897. <name>0011</name>
  67898. <description>DMA request on either edge.</description>
  67899. <value>#0011</value>
  67900. </enumeratedValue>
  67901. <enumeratedValue>
  67902. <name>1000</name>
  67903. <description>Interrupt when logic 0.</description>
  67904. <value>#1000</value>
  67905. </enumeratedValue>
  67906. <enumeratedValue>
  67907. <name>1001</name>
  67908. <description>Interrupt on rising-edge.</description>
  67909. <value>#1001</value>
  67910. </enumeratedValue>
  67911. <enumeratedValue>
  67912. <name>1010</name>
  67913. <description>Interrupt on falling-edge.</description>
  67914. <value>#1010</value>
  67915. </enumeratedValue>
  67916. <enumeratedValue>
  67917. <name>1011</name>
  67918. <description>Interrupt on either edge.</description>
  67919. <value>#1011</value>
  67920. </enumeratedValue>
  67921. <enumeratedValue>
  67922. <name>1100</name>
  67923. <description>Interrupt when logic 1.</description>
  67924. <value>#1100</value>
  67925. </enumeratedValue>
  67926. </enumeratedValues>
  67927. </field>
  67928. <field>
  67929. <name>ISF</name>
  67930. <description>Interrupt Status Flag</description>
  67931. <bitOffset>24</bitOffset>
  67932. <bitWidth>1</bitWidth>
  67933. <access>read-write</access>
  67934. <enumeratedValues>
  67935. <enumeratedValue>
  67936. <name>0</name>
  67937. <description>Configured interrupt is not detected.</description>
  67938. <value>#0</value>
  67939. </enumeratedValue>
  67940. <enumeratedValue>
  67941. <name>1</name>
  67942. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  67943. <value>#1</value>
  67944. </enumeratedValue>
  67945. </enumeratedValues>
  67946. </field>
  67947. </fields>
  67948. </register>
  67949. <register>
  67950. <name>PCR12</name>
  67951. <description>Pin Control Register n</description>
  67952. <addressOffset>0x30</addressOffset>
  67953. <size>32</size>
  67954. <access>read-write</access>
  67955. <resetValue>0</resetValue>
  67956. <resetMask>0xFFFFFFFF</resetMask>
  67957. <fields>
  67958. <field>
  67959. <name>PS</name>
  67960. <description>Pull Select</description>
  67961. <bitOffset>0</bitOffset>
  67962. <bitWidth>1</bitWidth>
  67963. <access>read-only</access>
  67964. <enumeratedValues>
  67965. <enumeratedValue>
  67966. <name>0</name>
  67967. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  67968. <value>#0</value>
  67969. </enumeratedValue>
  67970. <enumeratedValue>
  67971. <name>1</name>
  67972. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  67973. <value>#1</value>
  67974. </enumeratedValue>
  67975. </enumeratedValues>
  67976. </field>
  67977. <field>
  67978. <name>PE</name>
  67979. <description>Pull Enable</description>
  67980. <bitOffset>1</bitOffset>
  67981. <bitWidth>1</bitWidth>
  67982. <access>read-only</access>
  67983. <enumeratedValues>
  67984. <enumeratedValue>
  67985. <name>0</name>
  67986. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  67987. <value>#0</value>
  67988. </enumeratedValue>
  67989. <enumeratedValue>
  67990. <name>1</name>
  67991. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  67992. <value>#1</value>
  67993. </enumeratedValue>
  67994. </enumeratedValues>
  67995. </field>
  67996. <field>
  67997. <name>SRE</name>
  67998. <description>Slew Rate Enable</description>
  67999. <bitOffset>2</bitOffset>
  68000. <bitWidth>1</bitWidth>
  68001. <access>read-only</access>
  68002. <enumeratedValues>
  68003. <enumeratedValue>
  68004. <name>0</name>
  68005. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  68006. <value>#0</value>
  68007. </enumeratedValue>
  68008. <enumeratedValue>
  68009. <name>1</name>
  68010. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  68011. <value>#1</value>
  68012. </enumeratedValue>
  68013. </enumeratedValues>
  68014. </field>
  68015. <field>
  68016. <name>PFE</name>
  68017. <description>Passive Filter Enable</description>
  68018. <bitOffset>4</bitOffset>
  68019. <bitWidth>1</bitWidth>
  68020. <access>read-only</access>
  68021. <enumeratedValues>
  68022. <enumeratedValue>
  68023. <name>0</name>
  68024. <description>Passive input filter is disabled on the corresponding pin.</description>
  68025. <value>#0</value>
  68026. </enumeratedValue>
  68027. <enumeratedValue>
  68028. <name>1</name>
  68029. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  68030. <value>#1</value>
  68031. </enumeratedValue>
  68032. </enumeratedValues>
  68033. </field>
  68034. <field>
  68035. <name>ODE</name>
  68036. <description>Open Drain Enable</description>
  68037. <bitOffset>5</bitOffset>
  68038. <bitWidth>1</bitWidth>
  68039. <access>read-only</access>
  68040. <enumeratedValues>
  68041. <enumeratedValue>
  68042. <name>0</name>
  68043. <description>Open drain output is disabled on the corresponding pin.</description>
  68044. <value>#0</value>
  68045. </enumeratedValue>
  68046. <enumeratedValue>
  68047. <name>1</name>
  68048. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  68049. <value>#1</value>
  68050. </enumeratedValue>
  68051. </enumeratedValues>
  68052. </field>
  68053. <field>
  68054. <name>DSE</name>
  68055. <description>Drive Strength Enable</description>
  68056. <bitOffset>6</bitOffset>
  68057. <bitWidth>1</bitWidth>
  68058. <access>read-only</access>
  68059. <enumeratedValues>
  68060. <enumeratedValue>
  68061. <name>0</name>
  68062. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  68063. <value>#0</value>
  68064. </enumeratedValue>
  68065. <enumeratedValue>
  68066. <name>1</name>
  68067. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  68068. <value>#1</value>
  68069. </enumeratedValue>
  68070. </enumeratedValues>
  68071. </field>
  68072. <field>
  68073. <name>MUX</name>
  68074. <description>Pin Mux Control</description>
  68075. <bitOffset>8</bitOffset>
  68076. <bitWidth>3</bitWidth>
  68077. <access>read-write</access>
  68078. <enumeratedValues>
  68079. <enumeratedValue>
  68080. <name>000</name>
  68081. <description>Pin disabled (analog).</description>
  68082. <value>#000</value>
  68083. </enumeratedValue>
  68084. <enumeratedValue>
  68085. <name>001</name>
  68086. <description>Alternative 1 (GPIO).</description>
  68087. <value>#001</value>
  68088. </enumeratedValue>
  68089. <enumeratedValue>
  68090. <name>010</name>
  68091. <description>Alternative 2 (chip-specific).</description>
  68092. <value>#010</value>
  68093. </enumeratedValue>
  68094. <enumeratedValue>
  68095. <name>011</name>
  68096. <description>Alternative 3 (chip-specific).</description>
  68097. <value>#011</value>
  68098. </enumeratedValue>
  68099. <enumeratedValue>
  68100. <name>100</name>
  68101. <description>Alternative 4 (chip-specific).</description>
  68102. <value>#100</value>
  68103. </enumeratedValue>
  68104. <enumeratedValue>
  68105. <name>101</name>
  68106. <description>Alternative 5 (chip-specific).</description>
  68107. <value>#101</value>
  68108. </enumeratedValue>
  68109. <enumeratedValue>
  68110. <name>110</name>
  68111. <description>Alternative 6 (chip-specific).</description>
  68112. <value>#110</value>
  68113. </enumeratedValue>
  68114. <enumeratedValue>
  68115. <name>111</name>
  68116. <description>Alternative 7 (chip-specific).</description>
  68117. <value>#111</value>
  68118. </enumeratedValue>
  68119. </enumeratedValues>
  68120. </field>
  68121. <field>
  68122. <name>LK</name>
  68123. <description>Lock Register</description>
  68124. <bitOffset>15</bitOffset>
  68125. <bitWidth>1</bitWidth>
  68126. <access>read-write</access>
  68127. <enumeratedValues>
  68128. <enumeratedValue>
  68129. <name>0</name>
  68130. <description>Pin Control Register fields [15:0] are not locked.</description>
  68131. <value>#0</value>
  68132. </enumeratedValue>
  68133. <enumeratedValue>
  68134. <name>1</name>
  68135. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  68136. <value>#1</value>
  68137. </enumeratedValue>
  68138. </enumeratedValues>
  68139. </field>
  68140. <field>
  68141. <name>IRQC</name>
  68142. <description>Interrupt Configuration</description>
  68143. <bitOffset>16</bitOffset>
  68144. <bitWidth>4</bitWidth>
  68145. <access>read-write</access>
  68146. <enumeratedValues>
  68147. <enumeratedValue>
  68148. <name>0000</name>
  68149. <description>Interrupt/DMA request disabled.</description>
  68150. <value>#0000</value>
  68151. </enumeratedValue>
  68152. <enumeratedValue>
  68153. <name>0001</name>
  68154. <description>DMA request on rising edge.</description>
  68155. <value>#0001</value>
  68156. </enumeratedValue>
  68157. <enumeratedValue>
  68158. <name>0010</name>
  68159. <description>DMA request on falling edge.</description>
  68160. <value>#0010</value>
  68161. </enumeratedValue>
  68162. <enumeratedValue>
  68163. <name>0011</name>
  68164. <description>DMA request on either edge.</description>
  68165. <value>#0011</value>
  68166. </enumeratedValue>
  68167. <enumeratedValue>
  68168. <name>1000</name>
  68169. <description>Interrupt when logic 0.</description>
  68170. <value>#1000</value>
  68171. </enumeratedValue>
  68172. <enumeratedValue>
  68173. <name>1001</name>
  68174. <description>Interrupt on rising-edge.</description>
  68175. <value>#1001</value>
  68176. </enumeratedValue>
  68177. <enumeratedValue>
  68178. <name>1010</name>
  68179. <description>Interrupt on falling-edge.</description>
  68180. <value>#1010</value>
  68181. </enumeratedValue>
  68182. <enumeratedValue>
  68183. <name>1011</name>
  68184. <description>Interrupt on either edge.</description>
  68185. <value>#1011</value>
  68186. </enumeratedValue>
  68187. <enumeratedValue>
  68188. <name>1100</name>
  68189. <description>Interrupt when logic 1.</description>
  68190. <value>#1100</value>
  68191. </enumeratedValue>
  68192. </enumeratedValues>
  68193. </field>
  68194. <field>
  68195. <name>ISF</name>
  68196. <description>Interrupt Status Flag</description>
  68197. <bitOffset>24</bitOffset>
  68198. <bitWidth>1</bitWidth>
  68199. <access>read-write</access>
  68200. <enumeratedValues>
  68201. <enumeratedValue>
  68202. <name>0</name>
  68203. <description>Configured interrupt is not detected.</description>
  68204. <value>#0</value>
  68205. </enumeratedValue>
  68206. <enumeratedValue>
  68207. <name>1</name>
  68208. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  68209. <value>#1</value>
  68210. </enumeratedValue>
  68211. </enumeratedValues>
  68212. </field>
  68213. </fields>
  68214. </register>
  68215. <register>
  68216. <name>PCR13</name>
  68217. <description>Pin Control Register n</description>
  68218. <addressOffset>0x34</addressOffset>
  68219. <size>32</size>
  68220. <access>read-write</access>
  68221. <resetValue>0</resetValue>
  68222. <resetMask>0xFFFFFFFF</resetMask>
  68223. <fields>
  68224. <field>
  68225. <name>PS</name>
  68226. <description>Pull Select</description>
  68227. <bitOffset>0</bitOffset>
  68228. <bitWidth>1</bitWidth>
  68229. <access>read-only</access>
  68230. <enumeratedValues>
  68231. <enumeratedValue>
  68232. <name>0</name>
  68233. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  68234. <value>#0</value>
  68235. </enumeratedValue>
  68236. <enumeratedValue>
  68237. <name>1</name>
  68238. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  68239. <value>#1</value>
  68240. </enumeratedValue>
  68241. </enumeratedValues>
  68242. </field>
  68243. <field>
  68244. <name>PE</name>
  68245. <description>Pull Enable</description>
  68246. <bitOffset>1</bitOffset>
  68247. <bitWidth>1</bitWidth>
  68248. <access>read-only</access>
  68249. <enumeratedValues>
  68250. <enumeratedValue>
  68251. <name>0</name>
  68252. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  68253. <value>#0</value>
  68254. </enumeratedValue>
  68255. <enumeratedValue>
  68256. <name>1</name>
  68257. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  68258. <value>#1</value>
  68259. </enumeratedValue>
  68260. </enumeratedValues>
  68261. </field>
  68262. <field>
  68263. <name>SRE</name>
  68264. <description>Slew Rate Enable</description>
  68265. <bitOffset>2</bitOffset>
  68266. <bitWidth>1</bitWidth>
  68267. <access>read-only</access>
  68268. <enumeratedValues>
  68269. <enumeratedValue>
  68270. <name>0</name>
  68271. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  68272. <value>#0</value>
  68273. </enumeratedValue>
  68274. <enumeratedValue>
  68275. <name>1</name>
  68276. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  68277. <value>#1</value>
  68278. </enumeratedValue>
  68279. </enumeratedValues>
  68280. </field>
  68281. <field>
  68282. <name>PFE</name>
  68283. <description>Passive Filter Enable</description>
  68284. <bitOffset>4</bitOffset>
  68285. <bitWidth>1</bitWidth>
  68286. <access>read-only</access>
  68287. <enumeratedValues>
  68288. <enumeratedValue>
  68289. <name>0</name>
  68290. <description>Passive input filter is disabled on the corresponding pin.</description>
  68291. <value>#0</value>
  68292. </enumeratedValue>
  68293. <enumeratedValue>
  68294. <name>1</name>
  68295. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  68296. <value>#1</value>
  68297. </enumeratedValue>
  68298. </enumeratedValues>
  68299. </field>
  68300. <field>
  68301. <name>ODE</name>
  68302. <description>Open Drain Enable</description>
  68303. <bitOffset>5</bitOffset>
  68304. <bitWidth>1</bitWidth>
  68305. <access>read-only</access>
  68306. <enumeratedValues>
  68307. <enumeratedValue>
  68308. <name>0</name>
  68309. <description>Open drain output is disabled on the corresponding pin.</description>
  68310. <value>#0</value>
  68311. </enumeratedValue>
  68312. <enumeratedValue>
  68313. <name>1</name>
  68314. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  68315. <value>#1</value>
  68316. </enumeratedValue>
  68317. </enumeratedValues>
  68318. </field>
  68319. <field>
  68320. <name>DSE</name>
  68321. <description>Drive Strength Enable</description>
  68322. <bitOffset>6</bitOffset>
  68323. <bitWidth>1</bitWidth>
  68324. <access>read-only</access>
  68325. <enumeratedValues>
  68326. <enumeratedValue>
  68327. <name>0</name>
  68328. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  68329. <value>#0</value>
  68330. </enumeratedValue>
  68331. <enumeratedValue>
  68332. <name>1</name>
  68333. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  68334. <value>#1</value>
  68335. </enumeratedValue>
  68336. </enumeratedValues>
  68337. </field>
  68338. <field>
  68339. <name>MUX</name>
  68340. <description>Pin Mux Control</description>
  68341. <bitOffset>8</bitOffset>
  68342. <bitWidth>3</bitWidth>
  68343. <access>read-write</access>
  68344. <enumeratedValues>
  68345. <enumeratedValue>
  68346. <name>000</name>
  68347. <description>Pin disabled (analog).</description>
  68348. <value>#000</value>
  68349. </enumeratedValue>
  68350. <enumeratedValue>
  68351. <name>001</name>
  68352. <description>Alternative 1 (GPIO).</description>
  68353. <value>#001</value>
  68354. </enumeratedValue>
  68355. <enumeratedValue>
  68356. <name>010</name>
  68357. <description>Alternative 2 (chip-specific).</description>
  68358. <value>#010</value>
  68359. </enumeratedValue>
  68360. <enumeratedValue>
  68361. <name>011</name>
  68362. <description>Alternative 3 (chip-specific).</description>
  68363. <value>#011</value>
  68364. </enumeratedValue>
  68365. <enumeratedValue>
  68366. <name>100</name>
  68367. <description>Alternative 4 (chip-specific).</description>
  68368. <value>#100</value>
  68369. </enumeratedValue>
  68370. <enumeratedValue>
  68371. <name>101</name>
  68372. <description>Alternative 5 (chip-specific).</description>
  68373. <value>#101</value>
  68374. </enumeratedValue>
  68375. <enumeratedValue>
  68376. <name>110</name>
  68377. <description>Alternative 6 (chip-specific).</description>
  68378. <value>#110</value>
  68379. </enumeratedValue>
  68380. <enumeratedValue>
  68381. <name>111</name>
  68382. <description>Alternative 7 (chip-specific).</description>
  68383. <value>#111</value>
  68384. </enumeratedValue>
  68385. </enumeratedValues>
  68386. </field>
  68387. <field>
  68388. <name>LK</name>
  68389. <description>Lock Register</description>
  68390. <bitOffset>15</bitOffset>
  68391. <bitWidth>1</bitWidth>
  68392. <access>read-write</access>
  68393. <enumeratedValues>
  68394. <enumeratedValue>
  68395. <name>0</name>
  68396. <description>Pin Control Register fields [15:0] are not locked.</description>
  68397. <value>#0</value>
  68398. </enumeratedValue>
  68399. <enumeratedValue>
  68400. <name>1</name>
  68401. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  68402. <value>#1</value>
  68403. </enumeratedValue>
  68404. </enumeratedValues>
  68405. </field>
  68406. <field>
  68407. <name>IRQC</name>
  68408. <description>Interrupt Configuration</description>
  68409. <bitOffset>16</bitOffset>
  68410. <bitWidth>4</bitWidth>
  68411. <access>read-write</access>
  68412. <enumeratedValues>
  68413. <enumeratedValue>
  68414. <name>0000</name>
  68415. <description>Interrupt/DMA request disabled.</description>
  68416. <value>#0000</value>
  68417. </enumeratedValue>
  68418. <enumeratedValue>
  68419. <name>0001</name>
  68420. <description>DMA request on rising edge.</description>
  68421. <value>#0001</value>
  68422. </enumeratedValue>
  68423. <enumeratedValue>
  68424. <name>0010</name>
  68425. <description>DMA request on falling edge.</description>
  68426. <value>#0010</value>
  68427. </enumeratedValue>
  68428. <enumeratedValue>
  68429. <name>0011</name>
  68430. <description>DMA request on either edge.</description>
  68431. <value>#0011</value>
  68432. </enumeratedValue>
  68433. <enumeratedValue>
  68434. <name>1000</name>
  68435. <description>Interrupt when logic 0.</description>
  68436. <value>#1000</value>
  68437. </enumeratedValue>
  68438. <enumeratedValue>
  68439. <name>1001</name>
  68440. <description>Interrupt on rising-edge.</description>
  68441. <value>#1001</value>
  68442. </enumeratedValue>
  68443. <enumeratedValue>
  68444. <name>1010</name>
  68445. <description>Interrupt on falling-edge.</description>
  68446. <value>#1010</value>
  68447. </enumeratedValue>
  68448. <enumeratedValue>
  68449. <name>1011</name>
  68450. <description>Interrupt on either edge.</description>
  68451. <value>#1011</value>
  68452. </enumeratedValue>
  68453. <enumeratedValue>
  68454. <name>1100</name>
  68455. <description>Interrupt when logic 1.</description>
  68456. <value>#1100</value>
  68457. </enumeratedValue>
  68458. </enumeratedValues>
  68459. </field>
  68460. <field>
  68461. <name>ISF</name>
  68462. <description>Interrupt Status Flag</description>
  68463. <bitOffset>24</bitOffset>
  68464. <bitWidth>1</bitWidth>
  68465. <access>read-write</access>
  68466. <enumeratedValues>
  68467. <enumeratedValue>
  68468. <name>0</name>
  68469. <description>Configured interrupt is not detected.</description>
  68470. <value>#0</value>
  68471. </enumeratedValue>
  68472. <enumeratedValue>
  68473. <name>1</name>
  68474. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  68475. <value>#1</value>
  68476. </enumeratedValue>
  68477. </enumeratedValues>
  68478. </field>
  68479. </fields>
  68480. </register>
  68481. <register>
  68482. <name>PCR14</name>
  68483. <description>Pin Control Register n</description>
  68484. <addressOffset>0x38</addressOffset>
  68485. <size>32</size>
  68486. <access>read-write</access>
  68487. <resetValue>0</resetValue>
  68488. <resetMask>0xFFFFFFFF</resetMask>
  68489. <fields>
  68490. <field>
  68491. <name>PS</name>
  68492. <description>Pull Select</description>
  68493. <bitOffset>0</bitOffset>
  68494. <bitWidth>1</bitWidth>
  68495. <access>read-only</access>
  68496. <enumeratedValues>
  68497. <enumeratedValue>
  68498. <name>0</name>
  68499. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  68500. <value>#0</value>
  68501. </enumeratedValue>
  68502. <enumeratedValue>
  68503. <name>1</name>
  68504. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  68505. <value>#1</value>
  68506. </enumeratedValue>
  68507. </enumeratedValues>
  68508. </field>
  68509. <field>
  68510. <name>PE</name>
  68511. <description>Pull Enable</description>
  68512. <bitOffset>1</bitOffset>
  68513. <bitWidth>1</bitWidth>
  68514. <access>read-only</access>
  68515. <enumeratedValues>
  68516. <enumeratedValue>
  68517. <name>0</name>
  68518. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  68519. <value>#0</value>
  68520. </enumeratedValue>
  68521. <enumeratedValue>
  68522. <name>1</name>
  68523. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  68524. <value>#1</value>
  68525. </enumeratedValue>
  68526. </enumeratedValues>
  68527. </field>
  68528. <field>
  68529. <name>SRE</name>
  68530. <description>Slew Rate Enable</description>
  68531. <bitOffset>2</bitOffset>
  68532. <bitWidth>1</bitWidth>
  68533. <access>read-only</access>
  68534. <enumeratedValues>
  68535. <enumeratedValue>
  68536. <name>0</name>
  68537. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  68538. <value>#0</value>
  68539. </enumeratedValue>
  68540. <enumeratedValue>
  68541. <name>1</name>
  68542. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  68543. <value>#1</value>
  68544. </enumeratedValue>
  68545. </enumeratedValues>
  68546. </field>
  68547. <field>
  68548. <name>PFE</name>
  68549. <description>Passive Filter Enable</description>
  68550. <bitOffset>4</bitOffset>
  68551. <bitWidth>1</bitWidth>
  68552. <access>read-only</access>
  68553. <enumeratedValues>
  68554. <enumeratedValue>
  68555. <name>0</name>
  68556. <description>Passive input filter is disabled on the corresponding pin.</description>
  68557. <value>#0</value>
  68558. </enumeratedValue>
  68559. <enumeratedValue>
  68560. <name>1</name>
  68561. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  68562. <value>#1</value>
  68563. </enumeratedValue>
  68564. </enumeratedValues>
  68565. </field>
  68566. <field>
  68567. <name>ODE</name>
  68568. <description>Open Drain Enable</description>
  68569. <bitOffset>5</bitOffset>
  68570. <bitWidth>1</bitWidth>
  68571. <access>read-only</access>
  68572. <enumeratedValues>
  68573. <enumeratedValue>
  68574. <name>0</name>
  68575. <description>Open drain output is disabled on the corresponding pin.</description>
  68576. <value>#0</value>
  68577. </enumeratedValue>
  68578. <enumeratedValue>
  68579. <name>1</name>
  68580. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  68581. <value>#1</value>
  68582. </enumeratedValue>
  68583. </enumeratedValues>
  68584. </field>
  68585. <field>
  68586. <name>DSE</name>
  68587. <description>Drive Strength Enable</description>
  68588. <bitOffset>6</bitOffset>
  68589. <bitWidth>1</bitWidth>
  68590. <access>read-only</access>
  68591. <enumeratedValues>
  68592. <enumeratedValue>
  68593. <name>0</name>
  68594. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  68595. <value>#0</value>
  68596. </enumeratedValue>
  68597. <enumeratedValue>
  68598. <name>1</name>
  68599. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  68600. <value>#1</value>
  68601. </enumeratedValue>
  68602. </enumeratedValues>
  68603. </field>
  68604. <field>
  68605. <name>MUX</name>
  68606. <description>Pin Mux Control</description>
  68607. <bitOffset>8</bitOffset>
  68608. <bitWidth>3</bitWidth>
  68609. <access>read-write</access>
  68610. <enumeratedValues>
  68611. <enumeratedValue>
  68612. <name>000</name>
  68613. <description>Pin disabled (analog).</description>
  68614. <value>#000</value>
  68615. </enumeratedValue>
  68616. <enumeratedValue>
  68617. <name>001</name>
  68618. <description>Alternative 1 (GPIO).</description>
  68619. <value>#001</value>
  68620. </enumeratedValue>
  68621. <enumeratedValue>
  68622. <name>010</name>
  68623. <description>Alternative 2 (chip-specific).</description>
  68624. <value>#010</value>
  68625. </enumeratedValue>
  68626. <enumeratedValue>
  68627. <name>011</name>
  68628. <description>Alternative 3 (chip-specific).</description>
  68629. <value>#011</value>
  68630. </enumeratedValue>
  68631. <enumeratedValue>
  68632. <name>100</name>
  68633. <description>Alternative 4 (chip-specific).</description>
  68634. <value>#100</value>
  68635. </enumeratedValue>
  68636. <enumeratedValue>
  68637. <name>101</name>
  68638. <description>Alternative 5 (chip-specific).</description>
  68639. <value>#101</value>
  68640. </enumeratedValue>
  68641. <enumeratedValue>
  68642. <name>110</name>
  68643. <description>Alternative 6 (chip-specific).</description>
  68644. <value>#110</value>
  68645. </enumeratedValue>
  68646. <enumeratedValue>
  68647. <name>111</name>
  68648. <description>Alternative 7 (chip-specific).</description>
  68649. <value>#111</value>
  68650. </enumeratedValue>
  68651. </enumeratedValues>
  68652. </field>
  68653. <field>
  68654. <name>LK</name>
  68655. <description>Lock Register</description>
  68656. <bitOffset>15</bitOffset>
  68657. <bitWidth>1</bitWidth>
  68658. <access>read-write</access>
  68659. <enumeratedValues>
  68660. <enumeratedValue>
  68661. <name>0</name>
  68662. <description>Pin Control Register fields [15:0] are not locked.</description>
  68663. <value>#0</value>
  68664. </enumeratedValue>
  68665. <enumeratedValue>
  68666. <name>1</name>
  68667. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  68668. <value>#1</value>
  68669. </enumeratedValue>
  68670. </enumeratedValues>
  68671. </field>
  68672. <field>
  68673. <name>IRQC</name>
  68674. <description>Interrupt Configuration</description>
  68675. <bitOffset>16</bitOffset>
  68676. <bitWidth>4</bitWidth>
  68677. <access>read-write</access>
  68678. <enumeratedValues>
  68679. <enumeratedValue>
  68680. <name>0000</name>
  68681. <description>Interrupt/DMA request disabled.</description>
  68682. <value>#0000</value>
  68683. </enumeratedValue>
  68684. <enumeratedValue>
  68685. <name>0001</name>
  68686. <description>DMA request on rising edge.</description>
  68687. <value>#0001</value>
  68688. </enumeratedValue>
  68689. <enumeratedValue>
  68690. <name>0010</name>
  68691. <description>DMA request on falling edge.</description>
  68692. <value>#0010</value>
  68693. </enumeratedValue>
  68694. <enumeratedValue>
  68695. <name>0011</name>
  68696. <description>DMA request on either edge.</description>
  68697. <value>#0011</value>
  68698. </enumeratedValue>
  68699. <enumeratedValue>
  68700. <name>1000</name>
  68701. <description>Interrupt when logic 0.</description>
  68702. <value>#1000</value>
  68703. </enumeratedValue>
  68704. <enumeratedValue>
  68705. <name>1001</name>
  68706. <description>Interrupt on rising-edge.</description>
  68707. <value>#1001</value>
  68708. </enumeratedValue>
  68709. <enumeratedValue>
  68710. <name>1010</name>
  68711. <description>Interrupt on falling-edge.</description>
  68712. <value>#1010</value>
  68713. </enumeratedValue>
  68714. <enumeratedValue>
  68715. <name>1011</name>
  68716. <description>Interrupt on either edge.</description>
  68717. <value>#1011</value>
  68718. </enumeratedValue>
  68719. <enumeratedValue>
  68720. <name>1100</name>
  68721. <description>Interrupt when logic 1.</description>
  68722. <value>#1100</value>
  68723. </enumeratedValue>
  68724. </enumeratedValues>
  68725. </field>
  68726. <field>
  68727. <name>ISF</name>
  68728. <description>Interrupt Status Flag</description>
  68729. <bitOffset>24</bitOffset>
  68730. <bitWidth>1</bitWidth>
  68731. <access>read-write</access>
  68732. <enumeratedValues>
  68733. <enumeratedValue>
  68734. <name>0</name>
  68735. <description>Configured interrupt is not detected.</description>
  68736. <value>#0</value>
  68737. </enumeratedValue>
  68738. <enumeratedValue>
  68739. <name>1</name>
  68740. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  68741. <value>#1</value>
  68742. </enumeratedValue>
  68743. </enumeratedValues>
  68744. </field>
  68745. </fields>
  68746. </register>
  68747. <register>
  68748. <name>PCR15</name>
  68749. <description>Pin Control Register n</description>
  68750. <addressOffset>0x3C</addressOffset>
  68751. <size>32</size>
  68752. <access>read-write</access>
  68753. <resetValue>0</resetValue>
  68754. <resetMask>0xFFFFFFFF</resetMask>
  68755. <fields>
  68756. <field>
  68757. <name>PS</name>
  68758. <description>Pull Select</description>
  68759. <bitOffset>0</bitOffset>
  68760. <bitWidth>1</bitWidth>
  68761. <access>read-only</access>
  68762. <enumeratedValues>
  68763. <enumeratedValue>
  68764. <name>0</name>
  68765. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  68766. <value>#0</value>
  68767. </enumeratedValue>
  68768. <enumeratedValue>
  68769. <name>1</name>
  68770. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  68771. <value>#1</value>
  68772. </enumeratedValue>
  68773. </enumeratedValues>
  68774. </field>
  68775. <field>
  68776. <name>PE</name>
  68777. <description>Pull Enable</description>
  68778. <bitOffset>1</bitOffset>
  68779. <bitWidth>1</bitWidth>
  68780. <access>read-only</access>
  68781. <enumeratedValues>
  68782. <enumeratedValue>
  68783. <name>0</name>
  68784. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  68785. <value>#0</value>
  68786. </enumeratedValue>
  68787. <enumeratedValue>
  68788. <name>1</name>
  68789. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  68790. <value>#1</value>
  68791. </enumeratedValue>
  68792. </enumeratedValues>
  68793. </field>
  68794. <field>
  68795. <name>SRE</name>
  68796. <description>Slew Rate Enable</description>
  68797. <bitOffset>2</bitOffset>
  68798. <bitWidth>1</bitWidth>
  68799. <access>read-only</access>
  68800. <enumeratedValues>
  68801. <enumeratedValue>
  68802. <name>0</name>
  68803. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  68804. <value>#0</value>
  68805. </enumeratedValue>
  68806. <enumeratedValue>
  68807. <name>1</name>
  68808. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  68809. <value>#1</value>
  68810. </enumeratedValue>
  68811. </enumeratedValues>
  68812. </field>
  68813. <field>
  68814. <name>PFE</name>
  68815. <description>Passive Filter Enable</description>
  68816. <bitOffset>4</bitOffset>
  68817. <bitWidth>1</bitWidth>
  68818. <access>read-only</access>
  68819. <enumeratedValues>
  68820. <enumeratedValue>
  68821. <name>0</name>
  68822. <description>Passive input filter is disabled on the corresponding pin.</description>
  68823. <value>#0</value>
  68824. </enumeratedValue>
  68825. <enumeratedValue>
  68826. <name>1</name>
  68827. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  68828. <value>#1</value>
  68829. </enumeratedValue>
  68830. </enumeratedValues>
  68831. </field>
  68832. <field>
  68833. <name>ODE</name>
  68834. <description>Open Drain Enable</description>
  68835. <bitOffset>5</bitOffset>
  68836. <bitWidth>1</bitWidth>
  68837. <access>read-only</access>
  68838. <enumeratedValues>
  68839. <enumeratedValue>
  68840. <name>0</name>
  68841. <description>Open drain output is disabled on the corresponding pin.</description>
  68842. <value>#0</value>
  68843. </enumeratedValue>
  68844. <enumeratedValue>
  68845. <name>1</name>
  68846. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  68847. <value>#1</value>
  68848. </enumeratedValue>
  68849. </enumeratedValues>
  68850. </field>
  68851. <field>
  68852. <name>DSE</name>
  68853. <description>Drive Strength Enable</description>
  68854. <bitOffset>6</bitOffset>
  68855. <bitWidth>1</bitWidth>
  68856. <access>read-only</access>
  68857. <enumeratedValues>
  68858. <enumeratedValue>
  68859. <name>0</name>
  68860. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  68861. <value>#0</value>
  68862. </enumeratedValue>
  68863. <enumeratedValue>
  68864. <name>1</name>
  68865. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  68866. <value>#1</value>
  68867. </enumeratedValue>
  68868. </enumeratedValues>
  68869. </field>
  68870. <field>
  68871. <name>MUX</name>
  68872. <description>Pin Mux Control</description>
  68873. <bitOffset>8</bitOffset>
  68874. <bitWidth>3</bitWidth>
  68875. <access>read-write</access>
  68876. <enumeratedValues>
  68877. <enumeratedValue>
  68878. <name>000</name>
  68879. <description>Pin disabled (analog).</description>
  68880. <value>#000</value>
  68881. </enumeratedValue>
  68882. <enumeratedValue>
  68883. <name>001</name>
  68884. <description>Alternative 1 (GPIO).</description>
  68885. <value>#001</value>
  68886. </enumeratedValue>
  68887. <enumeratedValue>
  68888. <name>010</name>
  68889. <description>Alternative 2 (chip-specific).</description>
  68890. <value>#010</value>
  68891. </enumeratedValue>
  68892. <enumeratedValue>
  68893. <name>011</name>
  68894. <description>Alternative 3 (chip-specific).</description>
  68895. <value>#011</value>
  68896. </enumeratedValue>
  68897. <enumeratedValue>
  68898. <name>100</name>
  68899. <description>Alternative 4 (chip-specific).</description>
  68900. <value>#100</value>
  68901. </enumeratedValue>
  68902. <enumeratedValue>
  68903. <name>101</name>
  68904. <description>Alternative 5 (chip-specific).</description>
  68905. <value>#101</value>
  68906. </enumeratedValue>
  68907. <enumeratedValue>
  68908. <name>110</name>
  68909. <description>Alternative 6 (chip-specific).</description>
  68910. <value>#110</value>
  68911. </enumeratedValue>
  68912. <enumeratedValue>
  68913. <name>111</name>
  68914. <description>Alternative 7 (chip-specific).</description>
  68915. <value>#111</value>
  68916. </enumeratedValue>
  68917. </enumeratedValues>
  68918. </field>
  68919. <field>
  68920. <name>LK</name>
  68921. <description>Lock Register</description>
  68922. <bitOffset>15</bitOffset>
  68923. <bitWidth>1</bitWidth>
  68924. <access>read-write</access>
  68925. <enumeratedValues>
  68926. <enumeratedValue>
  68927. <name>0</name>
  68928. <description>Pin Control Register fields [15:0] are not locked.</description>
  68929. <value>#0</value>
  68930. </enumeratedValue>
  68931. <enumeratedValue>
  68932. <name>1</name>
  68933. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  68934. <value>#1</value>
  68935. </enumeratedValue>
  68936. </enumeratedValues>
  68937. </field>
  68938. <field>
  68939. <name>IRQC</name>
  68940. <description>Interrupt Configuration</description>
  68941. <bitOffset>16</bitOffset>
  68942. <bitWidth>4</bitWidth>
  68943. <access>read-write</access>
  68944. <enumeratedValues>
  68945. <enumeratedValue>
  68946. <name>0000</name>
  68947. <description>Interrupt/DMA request disabled.</description>
  68948. <value>#0000</value>
  68949. </enumeratedValue>
  68950. <enumeratedValue>
  68951. <name>0001</name>
  68952. <description>DMA request on rising edge.</description>
  68953. <value>#0001</value>
  68954. </enumeratedValue>
  68955. <enumeratedValue>
  68956. <name>0010</name>
  68957. <description>DMA request on falling edge.</description>
  68958. <value>#0010</value>
  68959. </enumeratedValue>
  68960. <enumeratedValue>
  68961. <name>0011</name>
  68962. <description>DMA request on either edge.</description>
  68963. <value>#0011</value>
  68964. </enumeratedValue>
  68965. <enumeratedValue>
  68966. <name>1000</name>
  68967. <description>Interrupt when logic 0.</description>
  68968. <value>#1000</value>
  68969. </enumeratedValue>
  68970. <enumeratedValue>
  68971. <name>1001</name>
  68972. <description>Interrupt on rising-edge.</description>
  68973. <value>#1001</value>
  68974. </enumeratedValue>
  68975. <enumeratedValue>
  68976. <name>1010</name>
  68977. <description>Interrupt on falling-edge.</description>
  68978. <value>#1010</value>
  68979. </enumeratedValue>
  68980. <enumeratedValue>
  68981. <name>1011</name>
  68982. <description>Interrupt on either edge.</description>
  68983. <value>#1011</value>
  68984. </enumeratedValue>
  68985. <enumeratedValue>
  68986. <name>1100</name>
  68987. <description>Interrupt when logic 1.</description>
  68988. <value>#1100</value>
  68989. </enumeratedValue>
  68990. </enumeratedValues>
  68991. </field>
  68992. <field>
  68993. <name>ISF</name>
  68994. <description>Interrupt Status Flag</description>
  68995. <bitOffset>24</bitOffset>
  68996. <bitWidth>1</bitWidth>
  68997. <access>read-write</access>
  68998. <enumeratedValues>
  68999. <enumeratedValue>
  69000. <name>0</name>
  69001. <description>Configured interrupt is not detected.</description>
  69002. <value>#0</value>
  69003. </enumeratedValue>
  69004. <enumeratedValue>
  69005. <name>1</name>
  69006. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  69007. <value>#1</value>
  69008. </enumeratedValue>
  69009. </enumeratedValues>
  69010. </field>
  69011. </fields>
  69012. </register>
  69013. <register>
  69014. <name>PCR16</name>
  69015. <description>Pin Control Register n</description>
  69016. <addressOffset>0x40</addressOffset>
  69017. <size>32</size>
  69018. <access>read-write</access>
  69019. <resetValue>0</resetValue>
  69020. <resetMask>0xFFFFFFFF</resetMask>
  69021. <fields>
  69022. <field>
  69023. <name>PS</name>
  69024. <description>Pull Select</description>
  69025. <bitOffset>0</bitOffset>
  69026. <bitWidth>1</bitWidth>
  69027. <access>read-write</access>
  69028. <enumeratedValues>
  69029. <enumeratedValue>
  69030. <name>0</name>
  69031. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  69032. <value>#0</value>
  69033. </enumeratedValue>
  69034. <enumeratedValue>
  69035. <name>1</name>
  69036. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  69037. <value>#1</value>
  69038. </enumeratedValue>
  69039. </enumeratedValues>
  69040. </field>
  69041. <field>
  69042. <name>PE</name>
  69043. <description>Pull Enable</description>
  69044. <bitOffset>1</bitOffset>
  69045. <bitWidth>1</bitWidth>
  69046. <access>read-write</access>
  69047. <enumeratedValues>
  69048. <enumeratedValue>
  69049. <name>0</name>
  69050. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  69051. <value>#0</value>
  69052. </enumeratedValue>
  69053. <enumeratedValue>
  69054. <name>1</name>
  69055. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  69056. <value>#1</value>
  69057. </enumeratedValue>
  69058. </enumeratedValues>
  69059. </field>
  69060. <field>
  69061. <name>SRE</name>
  69062. <description>Slew Rate Enable</description>
  69063. <bitOffset>2</bitOffset>
  69064. <bitWidth>1</bitWidth>
  69065. <access>read-write</access>
  69066. <enumeratedValues>
  69067. <enumeratedValue>
  69068. <name>0</name>
  69069. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  69070. <value>#0</value>
  69071. </enumeratedValue>
  69072. <enumeratedValue>
  69073. <name>1</name>
  69074. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  69075. <value>#1</value>
  69076. </enumeratedValue>
  69077. </enumeratedValues>
  69078. </field>
  69079. <field>
  69080. <name>PFE</name>
  69081. <description>Passive Filter Enable</description>
  69082. <bitOffset>4</bitOffset>
  69083. <bitWidth>1</bitWidth>
  69084. <access>read-write</access>
  69085. <enumeratedValues>
  69086. <enumeratedValue>
  69087. <name>0</name>
  69088. <description>Passive input filter is disabled on the corresponding pin.</description>
  69089. <value>#0</value>
  69090. </enumeratedValue>
  69091. <enumeratedValue>
  69092. <name>1</name>
  69093. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  69094. <value>#1</value>
  69095. </enumeratedValue>
  69096. </enumeratedValues>
  69097. </field>
  69098. <field>
  69099. <name>ODE</name>
  69100. <description>Open Drain Enable</description>
  69101. <bitOffset>5</bitOffset>
  69102. <bitWidth>1</bitWidth>
  69103. <access>read-write</access>
  69104. <enumeratedValues>
  69105. <enumeratedValue>
  69106. <name>0</name>
  69107. <description>Open drain output is disabled on the corresponding pin.</description>
  69108. <value>#0</value>
  69109. </enumeratedValue>
  69110. <enumeratedValue>
  69111. <name>1</name>
  69112. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  69113. <value>#1</value>
  69114. </enumeratedValue>
  69115. </enumeratedValues>
  69116. </field>
  69117. <field>
  69118. <name>DSE</name>
  69119. <description>Drive Strength Enable</description>
  69120. <bitOffset>6</bitOffset>
  69121. <bitWidth>1</bitWidth>
  69122. <access>read-write</access>
  69123. <enumeratedValues>
  69124. <enumeratedValue>
  69125. <name>0</name>
  69126. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  69127. <value>#0</value>
  69128. </enumeratedValue>
  69129. <enumeratedValue>
  69130. <name>1</name>
  69131. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  69132. <value>#1</value>
  69133. </enumeratedValue>
  69134. </enumeratedValues>
  69135. </field>
  69136. <field>
  69137. <name>MUX</name>
  69138. <description>Pin Mux Control</description>
  69139. <bitOffset>8</bitOffset>
  69140. <bitWidth>3</bitWidth>
  69141. <access>read-write</access>
  69142. <enumeratedValues>
  69143. <enumeratedValue>
  69144. <name>000</name>
  69145. <description>Pin disabled (analog).</description>
  69146. <value>#000</value>
  69147. </enumeratedValue>
  69148. <enumeratedValue>
  69149. <name>001</name>
  69150. <description>Alternative 1 (GPIO).</description>
  69151. <value>#001</value>
  69152. </enumeratedValue>
  69153. <enumeratedValue>
  69154. <name>010</name>
  69155. <description>Alternative 2 (chip-specific).</description>
  69156. <value>#010</value>
  69157. </enumeratedValue>
  69158. <enumeratedValue>
  69159. <name>011</name>
  69160. <description>Alternative 3 (chip-specific).</description>
  69161. <value>#011</value>
  69162. </enumeratedValue>
  69163. <enumeratedValue>
  69164. <name>100</name>
  69165. <description>Alternative 4 (chip-specific).</description>
  69166. <value>#100</value>
  69167. </enumeratedValue>
  69168. <enumeratedValue>
  69169. <name>101</name>
  69170. <description>Alternative 5 (chip-specific).</description>
  69171. <value>#101</value>
  69172. </enumeratedValue>
  69173. <enumeratedValue>
  69174. <name>110</name>
  69175. <description>Alternative 6 (chip-specific).</description>
  69176. <value>#110</value>
  69177. </enumeratedValue>
  69178. <enumeratedValue>
  69179. <name>111</name>
  69180. <description>Alternative 7 (chip-specific).</description>
  69181. <value>#111</value>
  69182. </enumeratedValue>
  69183. </enumeratedValues>
  69184. </field>
  69185. <field>
  69186. <name>LK</name>
  69187. <description>Lock Register</description>
  69188. <bitOffset>15</bitOffset>
  69189. <bitWidth>1</bitWidth>
  69190. <access>read-write</access>
  69191. <enumeratedValues>
  69192. <enumeratedValue>
  69193. <name>0</name>
  69194. <description>Pin Control Register fields [15:0] are not locked.</description>
  69195. <value>#0</value>
  69196. </enumeratedValue>
  69197. <enumeratedValue>
  69198. <name>1</name>
  69199. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  69200. <value>#1</value>
  69201. </enumeratedValue>
  69202. </enumeratedValues>
  69203. </field>
  69204. <field>
  69205. <name>IRQC</name>
  69206. <description>Interrupt Configuration</description>
  69207. <bitOffset>16</bitOffset>
  69208. <bitWidth>4</bitWidth>
  69209. <access>read-write</access>
  69210. <enumeratedValues>
  69211. <enumeratedValue>
  69212. <name>0000</name>
  69213. <description>Interrupt/DMA request disabled.</description>
  69214. <value>#0000</value>
  69215. </enumeratedValue>
  69216. <enumeratedValue>
  69217. <name>0001</name>
  69218. <description>DMA request on rising edge.</description>
  69219. <value>#0001</value>
  69220. </enumeratedValue>
  69221. <enumeratedValue>
  69222. <name>0010</name>
  69223. <description>DMA request on falling edge.</description>
  69224. <value>#0010</value>
  69225. </enumeratedValue>
  69226. <enumeratedValue>
  69227. <name>0011</name>
  69228. <description>DMA request on either edge.</description>
  69229. <value>#0011</value>
  69230. </enumeratedValue>
  69231. <enumeratedValue>
  69232. <name>1000</name>
  69233. <description>Interrupt when logic 0.</description>
  69234. <value>#1000</value>
  69235. </enumeratedValue>
  69236. <enumeratedValue>
  69237. <name>1001</name>
  69238. <description>Interrupt on rising-edge.</description>
  69239. <value>#1001</value>
  69240. </enumeratedValue>
  69241. <enumeratedValue>
  69242. <name>1010</name>
  69243. <description>Interrupt on falling-edge.</description>
  69244. <value>#1010</value>
  69245. </enumeratedValue>
  69246. <enumeratedValue>
  69247. <name>1011</name>
  69248. <description>Interrupt on either edge.</description>
  69249. <value>#1011</value>
  69250. </enumeratedValue>
  69251. <enumeratedValue>
  69252. <name>1100</name>
  69253. <description>Interrupt when logic 1.</description>
  69254. <value>#1100</value>
  69255. </enumeratedValue>
  69256. </enumeratedValues>
  69257. </field>
  69258. <field>
  69259. <name>ISF</name>
  69260. <description>Interrupt Status Flag</description>
  69261. <bitOffset>24</bitOffset>
  69262. <bitWidth>1</bitWidth>
  69263. <access>read-write</access>
  69264. <enumeratedValues>
  69265. <enumeratedValue>
  69266. <name>0</name>
  69267. <description>Configured interrupt is not detected.</description>
  69268. <value>#0</value>
  69269. </enumeratedValue>
  69270. <enumeratedValue>
  69271. <name>1</name>
  69272. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  69273. <value>#1</value>
  69274. </enumeratedValue>
  69275. </enumeratedValues>
  69276. </field>
  69277. </fields>
  69278. </register>
  69279. <register>
  69280. <name>PCR17</name>
  69281. <description>Pin Control Register n</description>
  69282. <addressOffset>0x44</addressOffset>
  69283. <size>32</size>
  69284. <access>read-write</access>
  69285. <resetValue>0</resetValue>
  69286. <resetMask>0xFFFFFFFF</resetMask>
  69287. <fields>
  69288. <field>
  69289. <name>PS</name>
  69290. <description>Pull Select</description>
  69291. <bitOffset>0</bitOffset>
  69292. <bitWidth>1</bitWidth>
  69293. <access>read-write</access>
  69294. <enumeratedValues>
  69295. <enumeratedValue>
  69296. <name>0</name>
  69297. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  69298. <value>#0</value>
  69299. </enumeratedValue>
  69300. <enumeratedValue>
  69301. <name>1</name>
  69302. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  69303. <value>#1</value>
  69304. </enumeratedValue>
  69305. </enumeratedValues>
  69306. </field>
  69307. <field>
  69308. <name>PE</name>
  69309. <description>Pull Enable</description>
  69310. <bitOffset>1</bitOffset>
  69311. <bitWidth>1</bitWidth>
  69312. <access>read-write</access>
  69313. <enumeratedValues>
  69314. <enumeratedValue>
  69315. <name>0</name>
  69316. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  69317. <value>#0</value>
  69318. </enumeratedValue>
  69319. <enumeratedValue>
  69320. <name>1</name>
  69321. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  69322. <value>#1</value>
  69323. </enumeratedValue>
  69324. </enumeratedValues>
  69325. </field>
  69326. <field>
  69327. <name>SRE</name>
  69328. <description>Slew Rate Enable</description>
  69329. <bitOffset>2</bitOffset>
  69330. <bitWidth>1</bitWidth>
  69331. <access>read-write</access>
  69332. <enumeratedValues>
  69333. <enumeratedValue>
  69334. <name>0</name>
  69335. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  69336. <value>#0</value>
  69337. </enumeratedValue>
  69338. <enumeratedValue>
  69339. <name>1</name>
  69340. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  69341. <value>#1</value>
  69342. </enumeratedValue>
  69343. </enumeratedValues>
  69344. </field>
  69345. <field>
  69346. <name>PFE</name>
  69347. <description>Passive Filter Enable</description>
  69348. <bitOffset>4</bitOffset>
  69349. <bitWidth>1</bitWidth>
  69350. <access>read-write</access>
  69351. <enumeratedValues>
  69352. <enumeratedValue>
  69353. <name>0</name>
  69354. <description>Passive input filter is disabled on the corresponding pin.</description>
  69355. <value>#0</value>
  69356. </enumeratedValue>
  69357. <enumeratedValue>
  69358. <name>1</name>
  69359. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  69360. <value>#1</value>
  69361. </enumeratedValue>
  69362. </enumeratedValues>
  69363. </field>
  69364. <field>
  69365. <name>ODE</name>
  69366. <description>Open Drain Enable</description>
  69367. <bitOffset>5</bitOffset>
  69368. <bitWidth>1</bitWidth>
  69369. <access>read-write</access>
  69370. <enumeratedValues>
  69371. <enumeratedValue>
  69372. <name>0</name>
  69373. <description>Open drain output is disabled on the corresponding pin.</description>
  69374. <value>#0</value>
  69375. </enumeratedValue>
  69376. <enumeratedValue>
  69377. <name>1</name>
  69378. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  69379. <value>#1</value>
  69380. </enumeratedValue>
  69381. </enumeratedValues>
  69382. </field>
  69383. <field>
  69384. <name>DSE</name>
  69385. <description>Drive Strength Enable</description>
  69386. <bitOffset>6</bitOffset>
  69387. <bitWidth>1</bitWidth>
  69388. <access>read-write</access>
  69389. <enumeratedValues>
  69390. <enumeratedValue>
  69391. <name>0</name>
  69392. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  69393. <value>#0</value>
  69394. </enumeratedValue>
  69395. <enumeratedValue>
  69396. <name>1</name>
  69397. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  69398. <value>#1</value>
  69399. </enumeratedValue>
  69400. </enumeratedValues>
  69401. </field>
  69402. <field>
  69403. <name>MUX</name>
  69404. <description>Pin Mux Control</description>
  69405. <bitOffset>8</bitOffset>
  69406. <bitWidth>3</bitWidth>
  69407. <access>read-write</access>
  69408. <enumeratedValues>
  69409. <enumeratedValue>
  69410. <name>000</name>
  69411. <description>Pin disabled (analog).</description>
  69412. <value>#000</value>
  69413. </enumeratedValue>
  69414. <enumeratedValue>
  69415. <name>001</name>
  69416. <description>Alternative 1 (GPIO).</description>
  69417. <value>#001</value>
  69418. </enumeratedValue>
  69419. <enumeratedValue>
  69420. <name>010</name>
  69421. <description>Alternative 2 (chip-specific).</description>
  69422. <value>#010</value>
  69423. </enumeratedValue>
  69424. <enumeratedValue>
  69425. <name>011</name>
  69426. <description>Alternative 3 (chip-specific).</description>
  69427. <value>#011</value>
  69428. </enumeratedValue>
  69429. <enumeratedValue>
  69430. <name>100</name>
  69431. <description>Alternative 4 (chip-specific).</description>
  69432. <value>#100</value>
  69433. </enumeratedValue>
  69434. <enumeratedValue>
  69435. <name>101</name>
  69436. <description>Alternative 5 (chip-specific).</description>
  69437. <value>#101</value>
  69438. </enumeratedValue>
  69439. <enumeratedValue>
  69440. <name>110</name>
  69441. <description>Alternative 6 (chip-specific).</description>
  69442. <value>#110</value>
  69443. </enumeratedValue>
  69444. <enumeratedValue>
  69445. <name>111</name>
  69446. <description>Alternative 7 (chip-specific).</description>
  69447. <value>#111</value>
  69448. </enumeratedValue>
  69449. </enumeratedValues>
  69450. </field>
  69451. <field>
  69452. <name>LK</name>
  69453. <description>Lock Register</description>
  69454. <bitOffset>15</bitOffset>
  69455. <bitWidth>1</bitWidth>
  69456. <access>read-write</access>
  69457. <enumeratedValues>
  69458. <enumeratedValue>
  69459. <name>0</name>
  69460. <description>Pin Control Register fields [15:0] are not locked.</description>
  69461. <value>#0</value>
  69462. </enumeratedValue>
  69463. <enumeratedValue>
  69464. <name>1</name>
  69465. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  69466. <value>#1</value>
  69467. </enumeratedValue>
  69468. </enumeratedValues>
  69469. </field>
  69470. <field>
  69471. <name>IRQC</name>
  69472. <description>Interrupt Configuration</description>
  69473. <bitOffset>16</bitOffset>
  69474. <bitWidth>4</bitWidth>
  69475. <access>read-write</access>
  69476. <enumeratedValues>
  69477. <enumeratedValue>
  69478. <name>0000</name>
  69479. <description>Interrupt/DMA request disabled.</description>
  69480. <value>#0000</value>
  69481. </enumeratedValue>
  69482. <enumeratedValue>
  69483. <name>0001</name>
  69484. <description>DMA request on rising edge.</description>
  69485. <value>#0001</value>
  69486. </enumeratedValue>
  69487. <enumeratedValue>
  69488. <name>0010</name>
  69489. <description>DMA request on falling edge.</description>
  69490. <value>#0010</value>
  69491. </enumeratedValue>
  69492. <enumeratedValue>
  69493. <name>0011</name>
  69494. <description>DMA request on either edge.</description>
  69495. <value>#0011</value>
  69496. </enumeratedValue>
  69497. <enumeratedValue>
  69498. <name>1000</name>
  69499. <description>Interrupt when logic 0.</description>
  69500. <value>#1000</value>
  69501. </enumeratedValue>
  69502. <enumeratedValue>
  69503. <name>1001</name>
  69504. <description>Interrupt on rising-edge.</description>
  69505. <value>#1001</value>
  69506. </enumeratedValue>
  69507. <enumeratedValue>
  69508. <name>1010</name>
  69509. <description>Interrupt on falling-edge.</description>
  69510. <value>#1010</value>
  69511. </enumeratedValue>
  69512. <enumeratedValue>
  69513. <name>1011</name>
  69514. <description>Interrupt on either edge.</description>
  69515. <value>#1011</value>
  69516. </enumeratedValue>
  69517. <enumeratedValue>
  69518. <name>1100</name>
  69519. <description>Interrupt when logic 1.</description>
  69520. <value>#1100</value>
  69521. </enumeratedValue>
  69522. </enumeratedValues>
  69523. </field>
  69524. <field>
  69525. <name>ISF</name>
  69526. <description>Interrupt Status Flag</description>
  69527. <bitOffset>24</bitOffset>
  69528. <bitWidth>1</bitWidth>
  69529. <access>read-write</access>
  69530. <enumeratedValues>
  69531. <enumeratedValue>
  69532. <name>0</name>
  69533. <description>Configured interrupt is not detected.</description>
  69534. <value>#0</value>
  69535. </enumeratedValue>
  69536. <enumeratedValue>
  69537. <name>1</name>
  69538. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  69539. <value>#1</value>
  69540. </enumeratedValue>
  69541. </enumeratedValues>
  69542. </field>
  69543. </fields>
  69544. </register>
  69545. <register>
  69546. <name>PCR18</name>
  69547. <description>Pin Control Register n</description>
  69548. <addressOffset>0x48</addressOffset>
  69549. <size>32</size>
  69550. <access>read-write</access>
  69551. <resetValue>0</resetValue>
  69552. <resetMask>0xFFFFFFFF</resetMask>
  69553. <fields>
  69554. <field>
  69555. <name>PS</name>
  69556. <description>Pull Select</description>
  69557. <bitOffset>0</bitOffset>
  69558. <bitWidth>1</bitWidth>
  69559. <access>read-write</access>
  69560. <enumeratedValues>
  69561. <enumeratedValue>
  69562. <name>0</name>
  69563. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  69564. <value>#0</value>
  69565. </enumeratedValue>
  69566. <enumeratedValue>
  69567. <name>1</name>
  69568. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  69569. <value>#1</value>
  69570. </enumeratedValue>
  69571. </enumeratedValues>
  69572. </field>
  69573. <field>
  69574. <name>PE</name>
  69575. <description>Pull Enable</description>
  69576. <bitOffset>1</bitOffset>
  69577. <bitWidth>1</bitWidth>
  69578. <access>read-write</access>
  69579. <enumeratedValues>
  69580. <enumeratedValue>
  69581. <name>0</name>
  69582. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  69583. <value>#0</value>
  69584. </enumeratedValue>
  69585. <enumeratedValue>
  69586. <name>1</name>
  69587. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  69588. <value>#1</value>
  69589. </enumeratedValue>
  69590. </enumeratedValues>
  69591. </field>
  69592. <field>
  69593. <name>SRE</name>
  69594. <description>Slew Rate Enable</description>
  69595. <bitOffset>2</bitOffset>
  69596. <bitWidth>1</bitWidth>
  69597. <access>read-write</access>
  69598. <enumeratedValues>
  69599. <enumeratedValue>
  69600. <name>0</name>
  69601. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  69602. <value>#0</value>
  69603. </enumeratedValue>
  69604. <enumeratedValue>
  69605. <name>1</name>
  69606. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  69607. <value>#1</value>
  69608. </enumeratedValue>
  69609. </enumeratedValues>
  69610. </field>
  69611. <field>
  69612. <name>PFE</name>
  69613. <description>Passive Filter Enable</description>
  69614. <bitOffset>4</bitOffset>
  69615. <bitWidth>1</bitWidth>
  69616. <access>read-write</access>
  69617. <enumeratedValues>
  69618. <enumeratedValue>
  69619. <name>0</name>
  69620. <description>Passive input filter is disabled on the corresponding pin.</description>
  69621. <value>#0</value>
  69622. </enumeratedValue>
  69623. <enumeratedValue>
  69624. <name>1</name>
  69625. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  69626. <value>#1</value>
  69627. </enumeratedValue>
  69628. </enumeratedValues>
  69629. </field>
  69630. <field>
  69631. <name>ODE</name>
  69632. <description>Open Drain Enable</description>
  69633. <bitOffset>5</bitOffset>
  69634. <bitWidth>1</bitWidth>
  69635. <access>read-write</access>
  69636. <enumeratedValues>
  69637. <enumeratedValue>
  69638. <name>0</name>
  69639. <description>Open drain output is disabled on the corresponding pin.</description>
  69640. <value>#0</value>
  69641. </enumeratedValue>
  69642. <enumeratedValue>
  69643. <name>1</name>
  69644. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  69645. <value>#1</value>
  69646. </enumeratedValue>
  69647. </enumeratedValues>
  69648. </field>
  69649. <field>
  69650. <name>DSE</name>
  69651. <description>Drive Strength Enable</description>
  69652. <bitOffset>6</bitOffset>
  69653. <bitWidth>1</bitWidth>
  69654. <access>read-write</access>
  69655. <enumeratedValues>
  69656. <enumeratedValue>
  69657. <name>0</name>
  69658. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  69659. <value>#0</value>
  69660. </enumeratedValue>
  69661. <enumeratedValue>
  69662. <name>1</name>
  69663. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  69664. <value>#1</value>
  69665. </enumeratedValue>
  69666. </enumeratedValues>
  69667. </field>
  69668. <field>
  69669. <name>MUX</name>
  69670. <description>Pin Mux Control</description>
  69671. <bitOffset>8</bitOffset>
  69672. <bitWidth>3</bitWidth>
  69673. <access>read-write</access>
  69674. <enumeratedValues>
  69675. <enumeratedValue>
  69676. <name>000</name>
  69677. <description>Pin disabled (analog).</description>
  69678. <value>#000</value>
  69679. </enumeratedValue>
  69680. <enumeratedValue>
  69681. <name>001</name>
  69682. <description>Alternative 1 (GPIO).</description>
  69683. <value>#001</value>
  69684. </enumeratedValue>
  69685. <enumeratedValue>
  69686. <name>010</name>
  69687. <description>Alternative 2 (chip-specific).</description>
  69688. <value>#010</value>
  69689. </enumeratedValue>
  69690. <enumeratedValue>
  69691. <name>011</name>
  69692. <description>Alternative 3 (chip-specific).</description>
  69693. <value>#011</value>
  69694. </enumeratedValue>
  69695. <enumeratedValue>
  69696. <name>100</name>
  69697. <description>Alternative 4 (chip-specific).</description>
  69698. <value>#100</value>
  69699. </enumeratedValue>
  69700. <enumeratedValue>
  69701. <name>101</name>
  69702. <description>Alternative 5 (chip-specific).</description>
  69703. <value>#101</value>
  69704. </enumeratedValue>
  69705. <enumeratedValue>
  69706. <name>110</name>
  69707. <description>Alternative 6 (chip-specific).</description>
  69708. <value>#110</value>
  69709. </enumeratedValue>
  69710. <enumeratedValue>
  69711. <name>111</name>
  69712. <description>Alternative 7 (chip-specific).</description>
  69713. <value>#111</value>
  69714. </enumeratedValue>
  69715. </enumeratedValues>
  69716. </field>
  69717. <field>
  69718. <name>LK</name>
  69719. <description>Lock Register</description>
  69720. <bitOffset>15</bitOffset>
  69721. <bitWidth>1</bitWidth>
  69722. <access>read-write</access>
  69723. <enumeratedValues>
  69724. <enumeratedValue>
  69725. <name>0</name>
  69726. <description>Pin Control Register fields [15:0] are not locked.</description>
  69727. <value>#0</value>
  69728. </enumeratedValue>
  69729. <enumeratedValue>
  69730. <name>1</name>
  69731. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  69732. <value>#1</value>
  69733. </enumeratedValue>
  69734. </enumeratedValues>
  69735. </field>
  69736. <field>
  69737. <name>IRQC</name>
  69738. <description>Interrupt Configuration</description>
  69739. <bitOffset>16</bitOffset>
  69740. <bitWidth>4</bitWidth>
  69741. <access>read-write</access>
  69742. <enumeratedValues>
  69743. <enumeratedValue>
  69744. <name>0000</name>
  69745. <description>Interrupt/DMA request disabled.</description>
  69746. <value>#0000</value>
  69747. </enumeratedValue>
  69748. <enumeratedValue>
  69749. <name>0001</name>
  69750. <description>DMA request on rising edge.</description>
  69751. <value>#0001</value>
  69752. </enumeratedValue>
  69753. <enumeratedValue>
  69754. <name>0010</name>
  69755. <description>DMA request on falling edge.</description>
  69756. <value>#0010</value>
  69757. </enumeratedValue>
  69758. <enumeratedValue>
  69759. <name>0011</name>
  69760. <description>DMA request on either edge.</description>
  69761. <value>#0011</value>
  69762. </enumeratedValue>
  69763. <enumeratedValue>
  69764. <name>1000</name>
  69765. <description>Interrupt when logic 0.</description>
  69766. <value>#1000</value>
  69767. </enumeratedValue>
  69768. <enumeratedValue>
  69769. <name>1001</name>
  69770. <description>Interrupt on rising-edge.</description>
  69771. <value>#1001</value>
  69772. </enumeratedValue>
  69773. <enumeratedValue>
  69774. <name>1010</name>
  69775. <description>Interrupt on falling-edge.</description>
  69776. <value>#1010</value>
  69777. </enumeratedValue>
  69778. <enumeratedValue>
  69779. <name>1011</name>
  69780. <description>Interrupt on either edge.</description>
  69781. <value>#1011</value>
  69782. </enumeratedValue>
  69783. <enumeratedValue>
  69784. <name>1100</name>
  69785. <description>Interrupt when logic 1.</description>
  69786. <value>#1100</value>
  69787. </enumeratedValue>
  69788. </enumeratedValues>
  69789. </field>
  69790. <field>
  69791. <name>ISF</name>
  69792. <description>Interrupt Status Flag</description>
  69793. <bitOffset>24</bitOffset>
  69794. <bitWidth>1</bitWidth>
  69795. <access>read-write</access>
  69796. <enumeratedValues>
  69797. <enumeratedValue>
  69798. <name>0</name>
  69799. <description>Configured interrupt is not detected.</description>
  69800. <value>#0</value>
  69801. </enumeratedValue>
  69802. <enumeratedValue>
  69803. <name>1</name>
  69804. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  69805. <value>#1</value>
  69806. </enumeratedValue>
  69807. </enumeratedValues>
  69808. </field>
  69809. </fields>
  69810. </register>
  69811. <register>
  69812. <name>PCR19</name>
  69813. <description>Pin Control Register n</description>
  69814. <addressOffset>0x4C</addressOffset>
  69815. <size>32</size>
  69816. <access>read-write</access>
  69817. <resetValue>0</resetValue>
  69818. <resetMask>0xFFFFFFFF</resetMask>
  69819. <fields>
  69820. <field>
  69821. <name>PS</name>
  69822. <description>Pull Select</description>
  69823. <bitOffset>0</bitOffset>
  69824. <bitWidth>1</bitWidth>
  69825. <access>read-write</access>
  69826. <enumeratedValues>
  69827. <enumeratedValue>
  69828. <name>0</name>
  69829. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  69830. <value>#0</value>
  69831. </enumeratedValue>
  69832. <enumeratedValue>
  69833. <name>1</name>
  69834. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  69835. <value>#1</value>
  69836. </enumeratedValue>
  69837. </enumeratedValues>
  69838. </field>
  69839. <field>
  69840. <name>PE</name>
  69841. <description>Pull Enable</description>
  69842. <bitOffset>1</bitOffset>
  69843. <bitWidth>1</bitWidth>
  69844. <access>read-write</access>
  69845. <enumeratedValues>
  69846. <enumeratedValue>
  69847. <name>0</name>
  69848. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  69849. <value>#0</value>
  69850. </enumeratedValue>
  69851. <enumeratedValue>
  69852. <name>1</name>
  69853. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  69854. <value>#1</value>
  69855. </enumeratedValue>
  69856. </enumeratedValues>
  69857. </field>
  69858. <field>
  69859. <name>SRE</name>
  69860. <description>Slew Rate Enable</description>
  69861. <bitOffset>2</bitOffset>
  69862. <bitWidth>1</bitWidth>
  69863. <access>read-write</access>
  69864. <enumeratedValues>
  69865. <enumeratedValue>
  69866. <name>0</name>
  69867. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  69868. <value>#0</value>
  69869. </enumeratedValue>
  69870. <enumeratedValue>
  69871. <name>1</name>
  69872. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  69873. <value>#1</value>
  69874. </enumeratedValue>
  69875. </enumeratedValues>
  69876. </field>
  69877. <field>
  69878. <name>PFE</name>
  69879. <description>Passive Filter Enable</description>
  69880. <bitOffset>4</bitOffset>
  69881. <bitWidth>1</bitWidth>
  69882. <access>read-write</access>
  69883. <enumeratedValues>
  69884. <enumeratedValue>
  69885. <name>0</name>
  69886. <description>Passive input filter is disabled on the corresponding pin.</description>
  69887. <value>#0</value>
  69888. </enumeratedValue>
  69889. <enumeratedValue>
  69890. <name>1</name>
  69891. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  69892. <value>#1</value>
  69893. </enumeratedValue>
  69894. </enumeratedValues>
  69895. </field>
  69896. <field>
  69897. <name>ODE</name>
  69898. <description>Open Drain Enable</description>
  69899. <bitOffset>5</bitOffset>
  69900. <bitWidth>1</bitWidth>
  69901. <access>read-write</access>
  69902. <enumeratedValues>
  69903. <enumeratedValue>
  69904. <name>0</name>
  69905. <description>Open drain output is disabled on the corresponding pin.</description>
  69906. <value>#0</value>
  69907. </enumeratedValue>
  69908. <enumeratedValue>
  69909. <name>1</name>
  69910. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  69911. <value>#1</value>
  69912. </enumeratedValue>
  69913. </enumeratedValues>
  69914. </field>
  69915. <field>
  69916. <name>DSE</name>
  69917. <description>Drive Strength Enable</description>
  69918. <bitOffset>6</bitOffset>
  69919. <bitWidth>1</bitWidth>
  69920. <access>read-write</access>
  69921. <enumeratedValues>
  69922. <enumeratedValue>
  69923. <name>0</name>
  69924. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  69925. <value>#0</value>
  69926. </enumeratedValue>
  69927. <enumeratedValue>
  69928. <name>1</name>
  69929. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  69930. <value>#1</value>
  69931. </enumeratedValue>
  69932. </enumeratedValues>
  69933. </field>
  69934. <field>
  69935. <name>MUX</name>
  69936. <description>Pin Mux Control</description>
  69937. <bitOffset>8</bitOffset>
  69938. <bitWidth>3</bitWidth>
  69939. <access>read-write</access>
  69940. <enumeratedValues>
  69941. <enumeratedValue>
  69942. <name>000</name>
  69943. <description>Pin disabled (analog).</description>
  69944. <value>#000</value>
  69945. </enumeratedValue>
  69946. <enumeratedValue>
  69947. <name>001</name>
  69948. <description>Alternative 1 (GPIO).</description>
  69949. <value>#001</value>
  69950. </enumeratedValue>
  69951. <enumeratedValue>
  69952. <name>010</name>
  69953. <description>Alternative 2 (chip-specific).</description>
  69954. <value>#010</value>
  69955. </enumeratedValue>
  69956. <enumeratedValue>
  69957. <name>011</name>
  69958. <description>Alternative 3 (chip-specific).</description>
  69959. <value>#011</value>
  69960. </enumeratedValue>
  69961. <enumeratedValue>
  69962. <name>100</name>
  69963. <description>Alternative 4 (chip-specific).</description>
  69964. <value>#100</value>
  69965. </enumeratedValue>
  69966. <enumeratedValue>
  69967. <name>101</name>
  69968. <description>Alternative 5 (chip-specific).</description>
  69969. <value>#101</value>
  69970. </enumeratedValue>
  69971. <enumeratedValue>
  69972. <name>110</name>
  69973. <description>Alternative 6 (chip-specific).</description>
  69974. <value>#110</value>
  69975. </enumeratedValue>
  69976. <enumeratedValue>
  69977. <name>111</name>
  69978. <description>Alternative 7 (chip-specific).</description>
  69979. <value>#111</value>
  69980. </enumeratedValue>
  69981. </enumeratedValues>
  69982. </field>
  69983. <field>
  69984. <name>LK</name>
  69985. <description>Lock Register</description>
  69986. <bitOffset>15</bitOffset>
  69987. <bitWidth>1</bitWidth>
  69988. <access>read-write</access>
  69989. <enumeratedValues>
  69990. <enumeratedValue>
  69991. <name>0</name>
  69992. <description>Pin Control Register fields [15:0] are not locked.</description>
  69993. <value>#0</value>
  69994. </enumeratedValue>
  69995. <enumeratedValue>
  69996. <name>1</name>
  69997. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  69998. <value>#1</value>
  69999. </enumeratedValue>
  70000. </enumeratedValues>
  70001. </field>
  70002. <field>
  70003. <name>IRQC</name>
  70004. <description>Interrupt Configuration</description>
  70005. <bitOffset>16</bitOffset>
  70006. <bitWidth>4</bitWidth>
  70007. <access>read-write</access>
  70008. <enumeratedValues>
  70009. <enumeratedValue>
  70010. <name>0000</name>
  70011. <description>Interrupt/DMA request disabled.</description>
  70012. <value>#0000</value>
  70013. </enumeratedValue>
  70014. <enumeratedValue>
  70015. <name>0001</name>
  70016. <description>DMA request on rising edge.</description>
  70017. <value>#0001</value>
  70018. </enumeratedValue>
  70019. <enumeratedValue>
  70020. <name>0010</name>
  70021. <description>DMA request on falling edge.</description>
  70022. <value>#0010</value>
  70023. </enumeratedValue>
  70024. <enumeratedValue>
  70025. <name>0011</name>
  70026. <description>DMA request on either edge.</description>
  70027. <value>#0011</value>
  70028. </enumeratedValue>
  70029. <enumeratedValue>
  70030. <name>1000</name>
  70031. <description>Interrupt when logic 0.</description>
  70032. <value>#1000</value>
  70033. </enumeratedValue>
  70034. <enumeratedValue>
  70035. <name>1001</name>
  70036. <description>Interrupt on rising-edge.</description>
  70037. <value>#1001</value>
  70038. </enumeratedValue>
  70039. <enumeratedValue>
  70040. <name>1010</name>
  70041. <description>Interrupt on falling-edge.</description>
  70042. <value>#1010</value>
  70043. </enumeratedValue>
  70044. <enumeratedValue>
  70045. <name>1011</name>
  70046. <description>Interrupt on either edge.</description>
  70047. <value>#1011</value>
  70048. </enumeratedValue>
  70049. <enumeratedValue>
  70050. <name>1100</name>
  70051. <description>Interrupt when logic 1.</description>
  70052. <value>#1100</value>
  70053. </enumeratedValue>
  70054. </enumeratedValues>
  70055. </field>
  70056. <field>
  70057. <name>ISF</name>
  70058. <description>Interrupt Status Flag</description>
  70059. <bitOffset>24</bitOffset>
  70060. <bitWidth>1</bitWidth>
  70061. <access>read-write</access>
  70062. <enumeratedValues>
  70063. <enumeratedValue>
  70064. <name>0</name>
  70065. <description>Configured interrupt is not detected.</description>
  70066. <value>#0</value>
  70067. </enumeratedValue>
  70068. <enumeratedValue>
  70069. <name>1</name>
  70070. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  70071. <value>#1</value>
  70072. </enumeratedValue>
  70073. </enumeratedValues>
  70074. </field>
  70075. </fields>
  70076. </register>
  70077. <register>
  70078. <name>PCR20</name>
  70079. <description>Pin Control Register n</description>
  70080. <addressOffset>0x50</addressOffset>
  70081. <size>32</size>
  70082. <access>read-write</access>
  70083. <resetValue>0</resetValue>
  70084. <resetMask>0xFFFFFFFF</resetMask>
  70085. <fields>
  70086. <field>
  70087. <name>PS</name>
  70088. <description>Pull Select</description>
  70089. <bitOffset>0</bitOffset>
  70090. <bitWidth>1</bitWidth>
  70091. <access>read-write</access>
  70092. <enumeratedValues>
  70093. <enumeratedValue>
  70094. <name>0</name>
  70095. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  70096. <value>#0</value>
  70097. </enumeratedValue>
  70098. <enumeratedValue>
  70099. <name>1</name>
  70100. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  70101. <value>#1</value>
  70102. </enumeratedValue>
  70103. </enumeratedValues>
  70104. </field>
  70105. <field>
  70106. <name>PE</name>
  70107. <description>Pull Enable</description>
  70108. <bitOffset>1</bitOffset>
  70109. <bitWidth>1</bitWidth>
  70110. <access>read-write</access>
  70111. <enumeratedValues>
  70112. <enumeratedValue>
  70113. <name>0</name>
  70114. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  70115. <value>#0</value>
  70116. </enumeratedValue>
  70117. <enumeratedValue>
  70118. <name>1</name>
  70119. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  70120. <value>#1</value>
  70121. </enumeratedValue>
  70122. </enumeratedValues>
  70123. </field>
  70124. <field>
  70125. <name>SRE</name>
  70126. <description>Slew Rate Enable</description>
  70127. <bitOffset>2</bitOffset>
  70128. <bitWidth>1</bitWidth>
  70129. <access>read-write</access>
  70130. <enumeratedValues>
  70131. <enumeratedValue>
  70132. <name>0</name>
  70133. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  70134. <value>#0</value>
  70135. </enumeratedValue>
  70136. <enumeratedValue>
  70137. <name>1</name>
  70138. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  70139. <value>#1</value>
  70140. </enumeratedValue>
  70141. </enumeratedValues>
  70142. </field>
  70143. <field>
  70144. <name>PFE</name>
  70145. <description>Passive Filter Enable</description>
  70146. <bitOffset>4</bitOffset>
  70147. <bitWidth>1</bitWidth>
  70148. <access>read-write</access>
  70149. <enumeratedValues>
  70150. <enumeratedValue>
  70151. <name>0</name>
  70152. <description>Passive input filter is disabled on the corresponding pin.</description>
  70153. <value>#0</value>
  70154. </enumeratedValue>
  70155. <enumeratedValue>
  70156. <name>1</name>
  70157. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  70158. <value>#1</value>
  70159. </enumeratedValue>
  70160. </enumeratedValues>
  70161. </field>
  70162. <field>
  70163. <name>ODE</name>
  70164. <description>Open Drain Enable</description>
  70165. <bitOffset>5</bitOffset>
  70166. <bitWidth>1</bitWidth>
  70167. <access>read-write</access>
  70168. <enumeratedValues>
  70169. <enumeratedValue>
  70170. <name>0</name>
  70171. <description>Open drain output is disabled on the corresponding pin.</description>
  70172. <value>#0</value>
  70173. </enumeratedValue>
  70174. <enumeratedValue>
  70175. <name>1</name>
  70176. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  70177. <value>#1</value>
  70178. </enumeratedValue>
  70179. </enumeratedValues>
  70180. </field>
  70181. <field>
  70182. <name>DSE</name>
  70183. <description>Drive Strength Enable</description>
  70184. <bitOffset>6</bitOffset>
  70185. <bitWidth>1</bitWidth>
  70186. <access>read-write</access>
  70187. <enumeratedValues>
  70188. <enumeratedValue>
  70189. <name>0</name>
  70190. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  70191. <value>#0</value>
  70192. </enumeratedValue>
  70193. <enumeratedValue>
  70194. <name>1</name>
  70195. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  70196. <value>#1</value>
  70197. </enumeratedValue>
  70198. </enumeratedValues>
  70199. </field>
  70200. <field>
  70201. <name>MUX</name>
  70202. <description>Pin Mux Control</description>
  70203. <bitOffset>8</bitOffset>
  70204. <bitWidth>3</bitWidth>
  70205. <access>read-write</access>
  70206. <enumeratedValues>
  70207. <enumeratedValue>
  70208. <name>000</name>
  70209. <description>Pin disabled (analog).</description>
  70210. <value>#000</value>
  70211. </enumeratedValue>
  70212. <enumeratedValue>
  70213. <name>001</name>
  70214. <description>Alternative 1 (GPIO).</description>
  70215. <value>#001</value>
  70216. </enumeratedValue>
  70217. <enumeratedValue>
  70218. <name>010</name>
  70219. <description>Alternative 2 (chip-specific).</description>
  70220. <value>#010</value>
  70221. </enumeratedValue>
  70222. <enumeratedValue>
  70223. <name>011</name>
  70224. <description>Alternative 3 (chip-specific).</description>
  70225. <value>#011</value>
  70226. </enumeratedValue>
  70227. <enumeratedValue>
  70228. <name>100</name>
  70229. <description>Alternative 4 (chip-specific).</description>
  70230. <value>#100</value>
  70231. </enumeratedValue>
  70232. <enumeratedValue>
  70233. <name>101</name>
  70234. <description>Alternative 5 (chip-specific).</description>
  70235. <value>#101</value>
  70236. </enumeratedValue>
  70237. <enumeratedValue>
  70238. <name>110</name>
  70239. <description>Alternative 6 (chip-specific).</description>
  70240. <value>#110</value>
  70241. </enumeratedValue>
  70242. <enumeratedValue>
  70243. <name>111</name>
  70244. <description>Alternative 7 (chip-specific).</description>
  70245. <value>#111</value>
  70246. </enumeratedValue>
  70247. </enumeratedValues>
  70248. </field>
  70249. <field>
  70250. <name>LK</name>
  70251. <description>Lock Register</description>
  70252. <bitOffset>15</bitOffset>
  70253. <bitWidth>1</bitWidth>
  70254. <access>read-write</access>
  70255. <enumeratedValues>
  70256. <enumeratedValue>
  70257. <name>0</name>
  70258. <description>Pin Control Register fields [15:0] are not locked.</description>
  70259. <value>#0</value>
  70260. </enumeratedValue>
  70261. <enumeratedValue>
  70262. <name>1</name>
  70263. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  70264. <value>#1</value>
  70265. </enumeratedValue>
  70266. </enumeratedValues>
  70267. </field>
  70268. <field>
  70269. <name>IRQC</name>
  70270. <description>Interrupt Configuration</description>
  70271. <bitOffset>16</bitOffset>
  70272. <bitWidth>4</bitWidth>
  70273. <access>read-write</access>
  70274. <enumeratedValues>
  70275. <enumeratedValue>
  70276. <name>0000</name>
  70277. <description>Interrupt/DMA request disabled.</description>
  70278. <value>#0000</value>
  70279. </enumeratedValue>
  70280. <enumeratedValue>
  70281. <name>0001</name>
  70282. <description>DMA request on rising edge.</description>
  70283. <value>#0001</value>
  70284. </enumeratedValue>
  70285. <enumeratedValue>
  70286. <name>0010</name>
  70287. <description>DMA request on falling edge.</description>
  70288. <value>#0010</value>
  70289. </enumeratedValue>
  70290. <enumeratedValue>
  70291. <name>0011</name>
  70292. <description>DMA request on either edge.</description>
  70293. <value>#0011</value>
  70294. </enumeratedValue>
  70295. <enumeratedValue>
  70296. <name>1000</name>
  70297. <description>Interrupt when logic 0.</description>
  70298. <value>#1000</value>
  70299. </enumeratedValue>
  70300. <enumeratedValue>
  70301. <name>1001</name>
  70302. <description>Interrupt on rising-edge.</description>
  70303. <value>#1001</value>
  70304. </enumeratedValue>
  70305. <enumeratedValue>
  70306. <name>1010</name>
  70307. <description>Interrupt on falling-edge.</description>
  70308. <value>#1010</value>
  70309. </enumeratedValue>
  70310. <enumeratedValue>
  70311. <name>1011</name>
  70312. <description>Interrupt on either edge.</description>
  70313. <value>#1011</value>
  70314. </enumeratedValue>
  70315. <enumeratedValue>
  70316. <name>1100</name>
  70317. <description>Interrupt when logic 1.</description>
  70318. <value>#1100</value>
  70319. </enumeratedValue>
  70320. </enumeratedValues>
  70321. </field>
  70322. <field>
  70323. <name>ISF</name>
  70324. <description>Interrupt Status Flag</description>
  70325. <bitOffset>24</bitOffset>
  70326. <bitWidth>1</bitWidth>
  70327. <access>read-write</access>
  70328. <enumeratedValues>
  70329. <enumeratedValue>
  70330. <name>0</name>
  70331. <description>Configured interrupt is not detected.</description>
  70332. <value>#0</value>
  70333. </enumeratedValue>
  70334. <enumeratedValue>
  70335. <name>1</name>
  70336. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  70337. <value>#1</value>
  70338. </enumeratedValue>
  70339. </enumeratedValues>
  70340. </field>
  70341. </fields>
  70342. </register>
  70343. <register>
  70344. <name>PCR21</name>
  70345. <description>Pin Control Register n</description>
  70346. <addressOffset>0x54</addressOffset>
  70347. <size>32</size>
  70348. <access>read-write</access>
  70349. <resetValue>0</resetValue>
  70350. <resetMask>0xFFFFFFFF</resetMask>
  70351. <fields>
  70352. <field>
  70353. <name>PS</name>
  70354. <description>Pull Select</description>
  70355. <bitOffset>0</bitOffset>
  70356. <bitWidth>1</bitWidth>
  70357. <access>read-write</access>
  70358. <enumeratedValues>
  70359. <enumeratedValue>
  70360. <name>0</name>
  70361. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  70362. <value>#0</value>
  70363. </enumeratedValue>
  70364. <enumeratedValue>
  70365. <name>1</name>
  70366. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  70367. <value>#1</value>
  70368. </enumeratedValue>
  70369. </enumeratedValues>
  70370. </field>
  70371. <field>
  70372. <name>PE</name>
  70373. <description>Pull Enable</description>
  70374. <bitOffset>1</bitOffset>
  70375. <bitWidth>1</bitWidth>
  70376. <access>read-write</access>
  70377. <enumeratedValues>
  70378. <enumeratedValue>
  70379. <name>0</name>
  70380. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  70381. <value>#0</value>
  70382. </enumeratedValue>
  70383. <enumeratedValue>
  70384. <name>1</name>
  70385. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  70386. <value>#1</value>
  70387. </enumeratedValue>
  70388. </enumeratedValues>
  70389. </field>
  70390. <field>
  70391. <name>SRE</name>
  70392. <description>Slew Rate Enable</description>
  70393. <bitOffset>2</bitOffset>
  70394. <bitWidth>1</bitWidth>
  70395. <access>read-write</access>
  70396. <enumeratedValues>
  70397. <enumeratedValue>
  70398. <name>0</name>
  70399. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  70400. <value>#0</value>
  70401. </enumeratedValue>
  70402. <enumeratedValue>
  70403. <name>1</name>
  70404. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  70405. <value>#1</value>
  70406. </enumeratedValue>
  70407. </enumeratedValues>
  70408. </field>
  70409. <field>
  70410. <name>PFE</name>
  70411. <description>Passive Filter Enable</description>
  70412. <bitOffset>4</bitOffset>
  70413. <bitWidth>1</bitWidth>
  70414. <access>read-write</access>
  70415. <enumeratedValues>
  70416. <enumeratedValue>
  70417. <name>0</name>
  70418. <description>Passive input filter is disabled on the corresponding pin.</description>
  70419. <value>#0</value>
  70420. </enumeratedValue>
  70421. <enumeratedValue>
  70422. <name>1</name>
  70423. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  70424. <value>#1</value>
  70425. </enumeratedValue>
  70426. </enumeratedValues>
  70427. </field>
  70428. <field>
  70429. <name>ODE</name>
  70430. <description>Open Drain Enable</description>
  70431. <bitOffset>5</bitOffset>
  70432. <bitWidth>1</bitWidth>
  70433. <access>read-write</access>
  70434. <enumeratedValues>
  70435. <enumeratedValue>
  70436. <name>0</name>
  70437. <description>Open drain output is disabled on the corresponding pin.</description>
  70438. <value>#0</value>
  70439. </enumeratedValue>
  70440. <enumeratedValue>
  70441. <name>1</name>
  70442. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  70443. <value>#1</value>
  70444. </enumeratedValue>
  70445. </enumeratedValues>
  70446. </field>
  70447. <field>
  70448. <name>DSE</name>
  70449. <description>Drive Strength Enable</description>
  70450. <bitOffset>6</bitOffset>
  70451. <bitWidth>1</bitWidth>
  70452. <access>read-write</access>
  70453. <enumeratedValues>
  70454. <enumeratedValue>
  70455. <name>0</name>
  70456. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  70457. <value>#0</value>
  70458. </enumeratedValue>
  70459. <enumeratedValue>
  70460. <name>1</name>
  70461. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  70462. <value>#1</value>
  70463. </enumeratedValue>
  70464. </enumeratedValues>
  70465. </field>
  70466. <field>
  70467. <name>MUX</name>
  70468. <description>Pin Mux Control</description>
  70469. <bitOffset>8</bitOffset>
  70470. <bitWidth>3</bitWidth>
  70471. <access>read-write</access>
  70472. <enumeratedValues>
  70473. <enumeratedValue>
  70474. <name>000</name>
  70475. <description>Pin disabled (analog).</description>
  70476. <value>#000</value>
  70477. </enumeratedValue>
  70478. <enumeratedValue>
  70479. <name>001</name>
  70480. <description>Alternative 1 (GPIO).</description>
  70481. <value>#001</value>
  70482. </enumeratedValue>
  70483. <enumeratedValue>
  70484. <name>010</name>
  70485. <description>Alternative 2 (chip-specific).</description>
  70486. <value>#010</value>
  70487. </enumeratedValue>
  70488. <enumeratedValue>
  70489. <name>011</name>
  70490. <description>Alternative 3 (chip-specific).</description>
  70491. <value>#011</value>
  70492. </enumeratedValue>
  70493. <enumeratedValue>
  70494. <name>100</name>
  70495. <description>Alternative 4 (chip-specific).</description>
  70496. <value>#100</value>
  70497. </enumeratedValue>
  70498. <enumeratedValue>
  70499. <name>101</name>
  70500. <description>Alternative 5 (chip-specific).</description>
  70501. <value>#101</value>
  70502. </enumeratedValue>
  70503. <enumeratedValue>
  70504. <name>110</name>
  70505. <description>Alternative 6 (chip-specific).</description>
  70506. <value>#110</value>
  70507. </enumeratedValue>
  70508. <enumeratedValue>
  70509. <name>111</name>
  70510. <description>Alternative 7 (chip-specific).</description>
  70511. <value>#111</value>
  70512. </enumeratedValue>
  70513. </enumeratedValues>
  70514. </field>
  70515. <field>
  70516. <name>LK</name>
  70517. <description>Lock Register</description>
  70518. <bitOffset>15</bitOffset>
  70519. <bitWidth>1</bitWidth>
  70520. <access>read-write</access>
  70521. <enumeratedValues>
  70522. <enumeratedValue>
  70523. <name>0</name>
  70524. <description>Pin Control Register fields [15:0] are not locked.</description>
  70525. <value>#0</value>
  70526. </enumeratedValue>
  70527. <enumeratedValue>
  70528. <name>1</name>
  70529. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  70530. <value>#1</value>
  70531. </enumeratedValue>
  70532. </enumeratedValues>
  70533. </field>
  70534. <field>
  70535. <name>IRQC</name>
  70536. <description>Interrupt Configuration</description>
  70537. <bitOffset>16</bitOffset>
  70538. <bitWidth>4</bitWidth>
  70539. <access>read-write</access>
  70540. <enumeratedValues>
  70541. <enumeratedValue>
  70542. <name>0000</name>
  70543. <description>Interrupt/DMA request disabled.</description>
  70544. <value>#0000</value>
  70545. </enumeratedValue>
  70546. <enumeratedValue>
  70547. <name>0001</name>
  70548. <description>DMA request on rising edge.</description>
  70549. <value>#0001</value>
  70550. </enumeratedValue>
  70551. <enumeratedValue>
  70552. <name>0010</name>
  70553. <description>DMA request on falling edge.</description>
  70554. <value>#0010</value>
  70555. </enumeratedValue>
  70556. <enumeratedValue>
  70557. <name>0011</name>
  70558. <description>DMA request on either edge.</description>
  70559. <value>#0011</value>
  70560. </enumeratedValue>
  70561. <enumeratedValue>
  70562. <name>1000</name>
  70563. <description>Interrupt when logic 0.</description>
  70564. <value>#1000</value>
  70565. </enumeratedValue>
  70566. <enumeratedValue>
  70567. <name>1001</name>
  70568. <description>Interrupt on rising-edge.</description>
  70569. <value>#1001</value>
  70570. </enumeratedValue>
  70571. <enumeratedValue>
  70572. <name>1010</name>
  70573. <description>Interrupt on falling-edge.</description>
  70574. <value>#1010</value>
  70575. </enumeratedValue>
  70576. <enumeratedValue>
  70577. <name>1011</name>
  70578. <description>Interrupt on either edge.</description>
  70579. <value>#1011</value>
  70580. </enumeratedValue>
  70581. <enumeratedValue>
  70582. <name>1100</name>
  70583. <description>Interrupt when logic 1.</description>
  70584. <value>#1100</value>
  70585. </enumeratedValue>
  70586. </enumeratedValues>
  70587. </field>
  70588. <field>
  70589. <name>ISF</name>
  70590. <description>Interrupt Status Flag</description>
  70591. <bitOffset>24</bitOffset>
  70592. <bitWidth>1</bitWidth>
  70593. <access>read-write</access>
  70594. <enumeratedValues>
  70595. <enumeratedValue>
  70596. <name>0</name>
  70597. <description>Configured interrupt is not detected.</description>
  70598. <value>#0</value>
  70599. </enumeratedValue>
  70600. <enumeratedValue>
  70601. <name>1</name>
  70602. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  70603. <value>#1</value>
  70604. </enumeratedValue>
  70605. </enumeratedValues>
  70606. </field>
  70607. </fields>
  70608. </register>
  70609. <register>
  70610. <name>PCR22</name>
  70611. <description>Pin Control Register n</description>
  70612. <addressOffset>0x58</addressOffset>
  70613. <size>32</size>
  70614. <access>read-write</access>
  70615. <resetValue>0</resetValue>
  70616. <resetMask>0xFFFFFFFF</resetMask>
  70617. <fields>
  70618. <field>
  70619. <name>PS</name>
  70620. <description>Pull Select</description>
  70621. <bitOffset>0</bitOffset>
  70622. <bitWidth>1</bitWidth>
  70623. <access>read-write</access>
  70624. <enumeratedValues>
  70625. <enumeratedValue>
  70626. <name>0</name>
  70627. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  70628. <value>#0</value>
  70629. </enumeratedValue>
  70630. <enumeratedValue>
  70631. <name>1</name>
  70632. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  70633. <value>#1</value>
  70634. </enumeratedValue>
  70635. </enumeratedValues>
  70636. </field>
  70637. <field>
  70638. <name>PE</name>
  70639. <description>Pull Enable</description>
  70640. <bitOffset>1</bitOffset>
  70641. <bitWidth>1</bitWidth>
  70642. <access>read-write</access>
  70643. <enumeratedValues>
  70644. <enumeratedValue>
  70645. <name>0</name>
  70646. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  70647. <value>#0</value>
  70648. </enumeratedValue>
  70649. <enumeratedValue>
  70650. <name>1</name>
  70651. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  70652. <value>#1</value>
  70653. </enumeratedValue>
  70654. </enumeratedValues>
  70655. </field>
  70656. <field>
  70657. <name>SRE</name>
  70658. <description>Slew Rate Enable</description>
  70659. <bitOffset>2</bitOffset>
  70660. <bitWidth>1</bitWidth>
  70661. <access>read-write</access>
  70662. <enumeratedValues>
  70663. <enumeratedValue>
  70664. <name>0</name>
  70665. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  70666. <value>#0</value>
  70667. </enumeratedValue>
  70668. <enumeratedValue>
  70669. <name>1</name>
  70670. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  70671. <value>#1</value>
  70672. </enumeratedValue>
  70673. </enumeratedValues>
  70674. </field>
  70675. <field>
  70676. <name>PFE</name>
  70677. <description>Passive Filter Enable</description>
  70678. <bitOffset>4</bitOffset>
  70679. <bitWidth>1</bitWidth>
  70680. <access>read-write</access>
  70681. <enumeratedValues>
  70682. <enumeratedValue>
  70683. <name>0</name>
  70684. <description>Passive input filter is disabled on the corresponding pin.</description>
  70685. <value>#0</value>
  70686. </enumeratedValue>
  70687. <enumeratedValue>
  70688. <name>1</name>
  70689. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  70690. <value>#1</value>
  70691. </enumeratedValue>
  70692. </enumeratedValues>
  70693. </field>
  70694. <field>
  70695. <name>ODE</name>
  70696. <description>Open Drain Enable</description>
  70697. <bitOffset>5</bitOffset>
  70698. <bitWidth>1</bitWidth>
  70699. <access>read-write</access>
  70700. <enumeratedValues>
  70701. <enumeratedValue>
  70702. <name>0</name>
  70703. <description>Open drain output is disabled on the corresponding pin.</description>
  70704. <value>#0</value>
  70705. </enumeratedValue>
  70706. <enumeratedValue>
  70707. <name>1</name>
  70708. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  70709. <value>#1</value>
  70710. </enumeratedValue>
  70711. </enumeratedValues>
  70712. </field>
  70713. <field>
  70714. <name>DSE</name>
  70715. <description>Drive Strength Enable</description>
  70716. <bitOffset>6</bitOffset>
  70717. <bitWidth>1</bitWidth>
  70718. <access>read-write</access>
  70719. <enumeratedValues>
  70720. <enumeratedValue>
  70721. <name>0</name>
  70722. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  70723. <value>#0</value>
  70724. </enumeratedValue>
  70725. <enumeratedValue>
  70726. <name>1</name>
  70727. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  70728. <value>#1</value>
  70729. </enumeratedValue>
  70730. </enumeratedValues>
  70731. </field>
  70732. <field>
  70733. <name>MUX</name>
  70734. <description>Pin Mux Control</description>
  70735. <bitOffset>8</bitOffset>
  70736. <bitWidth>3</bitWidth>
  70737. <access>read-write</access>
  70738. <enumeratedValues>
  70739. <enumeratedValue>
  70740. <name>000</name>
  70741. <description>Pin disabled (analog).</description>
  70742. <value>#000</value>
  70743. </enumeratedValue>
  70744. <enumeratedValue>
  70745. <name>001</name>
  70746. <description>Alternative 1 (GPIO).</description>
  70747. <value>#001</value>
  70748. </enumeratedValue>
  70749. <enumeratedValue>
  70750. <name>010</name>
  70751. <description>Alternative 2 (chip-specific).</description>
  70752. <value>#010</value>
  70753. </enumeratedValue>
  70754. <enumeratedValue>
  70755. <name>011</name>
  70756. <description>Alternative 3 (chip-specific).</description>
  70757. <value>#011</value>
  70758. </enumeratedValue>
  70759. <enumeratedValue>
  70760. <name>100</name>
  70761. <description>Alternative 4 (chip-specific).</description>
  70762. <value>#100</value>
  70763. </enumeratedValue>
  70764. <enumeratedValue>
  70765. <name>101</name>
  70766. <description>Alternative 5 (chip-specific).</description>
  70767. <value>#101</value>
  70768. </enumeratedValue>
  70769. <enumeratedValue>
  70770. <name>110</name>
  70771. <description>Alternative 6 (chip-specific).</description>
  70772. <value>#110</value>
  70773. </enumeratedValue>
  70774. <enumeratedValue>
  70775. <name>111</name>
  70776. <description>Alternative 7 (chip-specific).</description>
  70777. <value>#111</value>
  70778. </enumeratedValue>
  70779. </enumeratedValues>
  70780. </field>
  70781. <field>
  70782. <name>LK</name>
  70783. <description>Lock Register</description>
  70784. <bitOffset>15</bitOffset>
  70785. <bitWidth>1</bitWidth>
  70786. <access>read-write</access>
  70787. <enumeratedValues>
  70788. <enumeratedValue>
  70789. <name>0</name>
  70790. <description>Pin Control Register fields [15:0] are not locked.</description>
  70791. <value>#0</value>
  70792. </enumeratedValue>
  70793. <enumeratedValue>
  70794. <name>1</name>
  70795. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  70796. <value>#1</value>
  70797. </enumeratedValue>
  70798. </enumeratedValues>
  70799. </field>
  70800. <field>
  70801. <name>IRQC</name>
  70802. <description>Interrupt Configuration</description>
  70803. <bitOffset>16</bitOffset>
  70804. <bitWidth>4</bitWidth>
  70805. <access>read-write</access>
  70806. <enumeratedValues>
  70807. <enumeratedValue>
  70808. <name>0000</name>
  70809. <description>Interrupt/DMA request disabled.</description>
  70810. <value>#0000</value>
  70811. </enumeratedValue>
  70812. <enumeratedValue>
  70813. <name>0001</name>
  70814. <description>DMA request on rising edge.</description>
  70815. <value>#0001</value>
  70816. </enumeratedValue>
  70817. <enumeratedValue>
  70818. <name>0010</name>
  70819. <description>DMA request on falling edge.</description>
  70820. <value>#0010</value>
  70821. </enumeratedValue>
  70822. <enumeratedValue>
  70823. <name>0011</name>
  70824. <description>DMA request on either edge.</description>
  70825. <value>#0011</value>
  70826. </enumeratedValue>
  70827. <enumeratedValue>
  70828. <name>1000</name>
  70829. <description>Interrupt when logic 0.</description>
  70830. <value>#1000</value>
  70831. </enumeratedValue>
  70832. <enumeratedValue>
  70833. <name>1001</name>
  70834. <description>Interrupt on rising-edge.</description>
  70835. <value>#1001</value>
  70836. </enumeratedValue>
  70837. <enumeratedValue>
  70838. <name>1010</name>
  70839. <description>Interrupt on falling-edge.</description>
  70840. <value>#1010</value>
  70841. </enumeratedValue>
  70842. <enumeratedValue>
  70843. <name>1011</name>
  70844. <description>Interrupt on either edge.</description>
  70845. <value>#1011</value>
  70846. </enumeratedValue>
  70847. <enumeratedValue>
  70848. <name>1100</name>
  70849. <description>Interrupt when logic 1.</description>
  70850. <value>#1100</value>
  70851. </enumeratedValue>
  70852. </enumeratedValues>
  70853. </field>
  70854. <field>
  70855. <name>ISF</name>
  70856. <description>Interrupt Status Flag</description>
  70857. <bitOffset>24</bitOffset>
  70858. <bitWidth>1</bitWidth>
  70859. <access>read-write</access>
  70860. <enumeratedValues>
  70861. <enumeratedValue>
  70862. <name>0</name>
  70863. <description>Configured interrupt is not detected.</description>
  70864. <value>#0</value>
  70865. </enumeratedValue>
  70866. <enumeratedValue>
  70867. <name>1</name>
  70868. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  70869. <value>#1</value>
  70870. </enumeratedValue>
  70871. </enumeratedValues>
  70872. </field>
  70873. </fields>
  70874. </register>
  70875. <register>
  70876. <name>PCR23</name>
  70877. <description>Pin Control Register n</description>
  70878. <addressOffset>0x5C</addressOffset>
  70879. <size>32</size>
  70880. <access>read-write</access>
  70881. <resetValue>0</resetValue>
  70882. <resetMask>0xFFFFFFFF</resetMask>
  70883. <fields>
  70884. <field>
  70885. <name>PS</name>
  70886. <description>Pull Select</description>
  70887. <bitOffset>0</bitOffset>
  70888. <bitWidth>1</bitWidth>
  70889. <access>read-write</access>
  70890. <enumeratedValues>
  70891. <enumeratedValue>
  70892. <name>0</name>
  70893. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  70894. <value>#0</value>
  70895. </enumeratedValue>
  70896. <enumeratedValue>
  70897. <name>1</name>
  70898. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  70899. <value>#1</value>
  70900. </enumeratedValue>
  70901. </enumeratedValues>
  70902. </field>
  70903. <field>
  70904. <name>PE</name>
  70905. <description>Pull Enable</description>
  70906. <bitOffset>1</bitOffset>
  70907. <bitWidth>1</bitWidth>
  70908. <access>read-write</access>
  70909. <enumeratedValues>
  70910. <enumeratedValue>
  70911. <name>0</name>
  70912. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  70913. <value>#0</value>
  70914. </enumeratedValue>
  70915. <enumeratedValue>
  70916. <name>1</name>
  70917. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  70918. <value>#1</value>
  70919. </enumeratedValue>
  70920. </enumeratedValues>
  70921. </field>
  70922. <field>
  70923. <name>SRE</name>
  70924. <description>Slew Rate Enable</description>
  70925. <bitOffset>2</bitOffset>
  70926. <bitWidth>1</bitWidth>
  70927. <access>read-write</access>
  70928. <enumeratedValues>
  70929. <enumeratedValue>
  70930. <name>0</name>
  70931. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  70932. <value>#0</value>
  70933. </enumeratedValue>
  70934. <enumeratedValue>
  70935. <name>1</name>
  70936. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  70937. <value>#1</value>
  70938. </enumeratedValue>
  70939. </enumeratedValues>
  70940. </field>
  70941. <field>
  70942. <name>PFE</name>
  70943. <description>Passive Filter Enable</description>
  70944. <bitOffset>4</bitOffset>
  70945. <bitWidth>1</bitWidth>
  70946. <access>read-write</access>
  70947. <enumeratedValues>
  70948. <enumeratedValue>
  70949. <name>0</name>
  70950. <description>Passive input filter is disabled on the corresponding pin.</description>
  70951. <value>#0</value>
  70952. </enumeratedValue>
  70953. <enumeratedValue>
  70954. <name>1</name>
  70955. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  70956. <value>#1</value>
  70957. </enumeratedValue>
  70958. </enumeratedValues>
  70959. </field>
  70960. <field>
  70961. <name>ODE</name>
  70962. <description>Open Drain Enable</description>
  70963. <bitOffset>5</bitOffset>
  70964. <bitWidth>1</bitWidth>
  70965. <access>read-write</access>
  70966. <enumeratedValues>
  70967. <enumeratedValue>
  70968. <name>0</name>
  70969. <description>Open drain output is disabled on the corresponding pin.</description>
  70970. <value>#0</value>
  70971. </enumeratedValue>
  70972. <enumeratedValue>
  70973. <name>1</name>
  70974. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  70975. <value>#1</value>
  70976. </enumeratedValue>
  70977. </enumeratedValues>
  70978. </field>
  70979. <field>
  70980. <name>DSE</name>
  70981. <description>Drive Strength Enable</description>
  70982. <bitOffset>6</bitOffset>
  70983. <bitWidth>1</bitWidth>
  70984. <access>read-write</access>
  70985. <enumeratedValues>
  70986. <enumeratedValue>
  70987. <name>0</name>
  70988. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  70989. <value>#0</value>
  70990. </enumeratedValue>
  70991. <enumeratedValue>
  70992. <name>1</name>
  70993. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  70994. <value>#1</value>
  70995. </enumeratedValue>
  70996. </enumeratedValues>
  70997. </field>
  70998. <field>
  70999. <name>MUX</name>
  71000. <description>Pin Mux Control</description>
  71001. <bitOffset>8</bitOffset>
  71002. <bitWidth>3</bitWidth>
  71003. <access>read-write</access>
  71004. <enumeratedValues>
  71005. <enumeratedValue>
  71006. <name>000</name>
  71007. <description>Pin disabled (analog).</description>
  71008. <value>#000</value>
  71009. </enumeratedValue>
  71010. <enumeratedValue>
  71011. <name>001</name>
  71012. <description>Alternative 1 (GPIO).</description>
  71013. <value>#001</value>
  71014. </enumeratedValue>
  71015. <enumeratedValue>
  71016. <name>010</name>
  71017. <description>Alternative 2 (chip-specific).</description>
  71018. <value>#010</value>
  71019. </enumeratedValue>
  71020. <enumeratedValue>
  71021. <name>011</name>
  71022. <description>Alternative 3 (chip-specific).</description>
  71023. <value>#011</value>
  71024. </enumeratedValue>
  71025. <enumeratedValue>
  71026. <name>100</name>
  71027. <description>Alternative 4 (chip-specific).</description>
  71028. <value>#100</value>
  71029. </enumeratedValue>
  71030. <enumeratedValue>
  71031. <name>101</name>
  71032. <description>Alternative 5 (chip-specific).</description>
  71033. <value>#101</value>
  71034. </enumeratedValue>
  71035. <enumeratedValue>
  71036. <name>110</name>
  71037. <description>Alternative 6 (chip-specific).</description>
  71038. <value>#110</value>
  71039. </enumeratedValue>
  71040. <enumeratedValue>
  71041. <name>111</name>
  71042. <description>Alternative 7 (chip-specific).</description>
  71043. <value>#111</value>
  71044. </enumeratedValue>
  71045. </enumeratedValues>
  71046. </field>
  71047. <field>
  71048. <name>LK</name>
  71049. <description>Lock Register</description>
  71050. <bitOffset>15</bitOffset>
  71051. <bitWidth>1</bitWidth>
  71052. <access>read-write</access>
  71053. <enumeratedValues>
  71054. <enumeratedValue>
  71055. <name>0</name>
  71056. <description>Pin Control Register fields [15:0] are not locked.</description>
  71057. <value>#0</value>
  71058. </enumeratedValue>
  71059. <enumeratedValue>
  71060. <name>1</name>
  71061. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  71062. <value>#1</value>
  71063. </enumeratedValue>
  71064. </enumeratedValues>
  71065. </field>
  71066. <field>
  71067. <name>IRQC</name>
  71068. <description>Interrupt Configuration</description>
  71069. <bitOffset>16</bitOffset>
  71070. <bitWidth>4</bitWidth>
  71071. <access>read-write</access>
  71072. <enumeratedValues>
  71073. <enumeratedValue>
  71074. <name>0000</name>
  71075. <description>Interrupt/DMA request disabled.</description>
  71076. <value>#0000</value>
  71077. </enumeratedValue>
  71078. <enumeratedValue>
  71079. <name>0001</name>
  71080. <description>DMA request on rising edge.</description>
  71081. <value>#0001</value>
  71082. </enumeratedValue>
  71083. <enumeratedValue>
  71084. <name>0010</name>
  71085. <description>DMA request on falling edge.</description>
  71086. <value>#0010</value>
  71087. </enumeratedValue>
  71088. <enumeratedValue>
  71089. <name>0011</name>
  71090. <description>DMA request on either edge.</description>
  71091. <value>#0011</value>
  71092. </enumeratedValue>
  71093. <enumeratedValue>
  71094. <name>1000</name>
  71095. <description>Interrupt when logic 0.</description>
  71096. <value>#1000</value>
  71097. </enumeratedValue>
  71098. <enumeratedValue>
  71099. <name>1001</name>
  71100. <description>Interrupt on rising-edge.</description>
  71101. <value>#1001</value>
  71102. </enumeratedValue>
  71103. <enumeratedValue>
  71104. <name>1010</name>
  71105. <description>Interrupt on falling-edge.</description>
  71106. <value>#1010</value>
  71107. </enumeratedValue>
  71108. <enumeratedValue>
  71109. <name>1011</name>
  71110. <description>Interrupt on either edge.</description>
  71111. <value>#1011</value>
  71112. </enumeratedValue>
  71113. <enumeratedValue>
  71114. <name>1100</name>
  71115. <description>Interrupt when logic 1.</description>
  71116. <value>#1100</value>
  71117. </enumeratedValue>
  71118. </enumeratedValues>
  71119. </field>
  71120. <field>
  71121. <name>ISF</name>
  71122. <description>Interrupt Status Flag</description>
  71123. <bitOffset>24</bitOffset>
  71124. <bitWidth>1</bitWidth>
  71125. <access>read-write</access>
  71126. <enumeratedValues>
  71127. <enumeratedValue>
  71128. <name>0</name>
  71129. <description>Configured interrupt is not detected.</description>
  71130. <value>#0</value>
  71131. </enumeratedValue>
  71132. <enumeratedValue>
  71133. <name>1</name>
  71134. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  71135. <value>#1</value>
  71136. </enumeratedValue>
  71137. </enumeratedValues>
  71138. </field>
  71139. </fields>
  71140. </register>
  71141. <register>
  71142. <name>PCR24</name>
  71143. <description>Pin Control Register n</description>
  71144. <addressOffset>0x60</addressOffset>
  71145. <size>32</size>
  71146. <access>read-write</access>
  71147. <resetValue>0</resetValue>
  71148. <resetMask>0xFFFFFFFF</resetMask>
  71149. <fields>
  71150. <field>
  71151. <name>PS</name>
  71152. <description>Pull Select</description>
  71153. <bitOffset>0</bitOffset>
  71154. <bitWidth>1</bitWidth>
  71155. <access>read-only</access>
  71156. <enumeratedValues>
  71157. <enumeratedValue>
  71158. <name>0</name>
  71159. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  71160. <value>#0</value>
  71161. </enumeratedValue>
  71162. <enumeratedValue>
  71163. <name>1</name>
  71164. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  71165. <value>#1</value>
  71166. </enumeratedValue>
  71167. </enumeratedValues>
  71168. </field>
  71169. <field>
  71170. <name>PE</name>
  71171. <description>Pull Enable</description>
  71172. <bitOffset>1</bitOffset>
  71173. <bitWidth>1</bitWidth>
  71174. <access>read-only</access>
  71175. <enumeratedValues>
  71176. <enumeratedValue>
  71177. <name>0</name>
  71178. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  71179. <value>#0</value>
  71180. </enumeratedValue>
  71181. <enumeratedValue>
  71182. <name>1</name>
  71183. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  71184. <value>#1</value>
  71185. </enumeratedValue>
  71186. </enumeratedValues>
  71187. </field>
  71188. <field>
  71189. <name>SRE</name>
  71190. <description>Slew Rate Enable</description>
  71191. <bitOffset>2</bitOffset>
  71192. <bitWidth>1</bitWidth>
  71193. <access>read-only</access>
  71194. <enumeratedValues>
  71195. <enumeratedValue>
  71196. <name>0</name>
  71197. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  71198. <value>#0</value>
  71199. </enumeratedValue>
  71200. <enumeratedValue>
  71201. <name>1</name>
  71202. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  71203. <value>#1</value>
  71204. </enumeratedValue>
  71205. </enumeratedValues>
  71206. </field>
  71207. <field>
  71208. <name>PFE</name>
  71209. <description>Passive Filter Enable</description>
  71210. <bitOffset>4</bitOffset>
  71211. <bitWidth>1</bitWidth>
  71212. <access>read-only</access>
  71213. <enumeratedValues>
  71214. <enumeratedValue>
  71215. <name>0</name>
  71216. <description>Passive input filter is disabled on the corresponding pin.</description>
  71217. <value>#0</value>
  71218. </enumeratedValue>
  71219. <enumeratedValue>
  71220. <name>1</name>
  71221. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  71222. <value>#1</value>
  71223. </enumeratedValue>
  71224. </enumeratedValues>
  71225. </field>
  71226. <field>
  71227. <name>ODE</name>
  71228. <description>Open Drain Enable</description>
  71229. <bitOffset>5</bitOffset>
  71230. <bitWidth>1</bitWidth>
  71231. <access>read-only</access>
  71232. <enumeratedValues>
  71233. <enumeratedValue>
  71234. <name>0</name>
  71235. <description>Open drain output is disabled on the corresponding pin.</description>
  71236. <value>#0</value>
  71237. </enumeratedValue>
  71238. <enumeratedValue>
  71239. <name>1</name>
  71240. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  71241. <value>#1</value>
  71242. </enumeratedValue>
  71243. </enumeratedValues>
  71244. </field>
  71245. <field>
  71246. <name>DSE</name>
  71247. <description>Drive Strength Enable</description>
  71248. <bitOffset>6</bitOffset>
  71249. <bitWidth>1</bitWidth>
  71250. <access>read-only</access>
  71251. <enumeratedValues>
  71252. <enumeratedValue>
  71253. <name>0</name>
  71254. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  71255. <value>#0</value>
  71256. </enumeratedValue>
  71257. <enumeratedValue>
  71258. <name>1</name>
  71259. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  71260. <value>#1</value>
  71261. </enumeratedValue>
  71262. </enumeratedValues>
  71263. </field>
  71264. <field>
  71265. <name>MUX</name>
  71266. <description>Pin Mux Control</description>
  71267. <bitOffset>8</bitOffset>
  71268. <bitWidth>3</bitWidth>
  71269. <access>read-write</access>
  71270. <enumeratedValues>
  71271. <enumeratedValue>
  71272. <name>000</name>
  71273. <description>Pin disabled (analog).</description>
  71274. <value>#000</value>
  71275. </enumeratedValue>
  71276. <enumeratedValue>
  71277. <name>001</name>
  71278. <description>Alternative 1 (GPIO).</description>
  71279. <value>#001</value>
  71280. </enumeratedValue>
  71281. <enumeratedValue>
  71282. <name>010</name>
  71283. <description>Alternative 2 (chip-specific).</description>
  71284. <value>#010</value>
  71285. </enumeratedValue>
  71286. <enumeratedValue>
  71287. <name>011</name>
  71288. <description>Alternative 3 (chip-specific).</description>
  71289. <value>#011</value>
  71290. </enumeratedValue>
  71291. <enumeratedValue>
  71292. <name>100</name>
  71293. <description>Alternative 4 (chip-specific).</description>
  71294. <value>#100</value>
  71295. </enumeratedValue>
  71296. <enumeratedValue>
  71297. <name>101</name>
  71298. <description>Alternative 5 (chip-specific).</description>
  71299. <value>#101</value>
  71300. </enumeratedValue>
  71301. <enumeratedValue>
  71302. <name>110</name>
  71303. <description>Alternative 6 (chip-specific).</description>
  71304. <value>#110</value>
  71305. </enumeratedValue>
  71306. <enumeratedValue>
  71307. <name>111</name>
  71308. <description>Alternative 7 (chip-specific).</description>
  71309. <value>#111</value>
  71310. </enumeratedValue>
  71311. </enumeratedValues>
  71312. </field>
  71313. <field>
  71314. <name>LK</name>
  71315. <description>Lock Register</description>
  71316. <bitOffset>15</bitOffset>
  71317. <bitWidth>1</bitWidth>
  71318. <access>read-write</access>
  71319. <enumeratedValues>
  71320. <enumeratedValue>
  71321. <name>0</name>
  71322. <description>Pin Control Register fields [15:0] are not locked.</description>
  71323. <value>#0</value>
  71324. </enumeratedValue>
  71325. <enumeratedValue>
  71326. <name>1</name>
  71327. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  71328. <value>#1</value>
  71329. </enumeratedValue>
  71330. </enumeratedValues>
  71331. </field>
  71332. <field>
  71333. <name>IRQC</name>
  71334. <description>Interrupt Configuration</description>
  71335. <bitOffset>16</bitOffset>
  71336. <bitWidth>4</bitWidth>
  71337. <access>read-write</access>
  71338. <enumeratedValues>
  71339. <enumeratedValue>
  71340. <name>0000</name>
  71341. <description>Interrupt/DMA request disabled.</description>
  71342. <value>#0000</value>
  71343. </enumeratedValue>
  71344. <enumeratedValue>
  71345. <name>0001</name>
  71346. <description>DMA request on rising edge.</description>
  71347. <value>#0001</value>
  71348. </enumeratedValue>
  71349. <enumeratedValue>
  71350. <name>0010</name>
  71351. <description>DMA request on falling edge.</description>
  71352. <value>#0010</value>
  71353. </enumeratedValue>
  71354. <enumeratedValue>
  71355. <name>0011</name>
  71356. <description>DMA request on either edge.</description>
  71357. <value>#0011</value>
  71358. </enumeratedValue>
  71359. <enumeratedValue>
  71360. <name>1000</name>
  71361. <description>Interrupt when logic 0.</description>
  71362. <value>#1000</value>
  71363. </enumeratedValue>
  71364. <enumeratedValue>
  71365. <name>1001</name>
  71366. <description>Interrupt on rising-edge.</description>
  71367. <value>#1001</value>
  71368. </enumeratedValue>
  71369. <enumeratedValue>
  71370. <name>1010</name>
  71371. <description>Interrupt on falling-edge.</description>
  71372. <value>#1010</value>
  71373. </enumeratedValue>
  71374. <enumeratedValue>
  71375. <name>1011</name>
  71376. <description>Interrupt on either edge.</description>
  71377. <value>#1011</value>
  71378. </enumeratedValue>
  71379. <enumeratedValue>
  71380. <name>1100</name>
  71381. <description>Interrupt when logic 1.</description>
  71382. <value>#1100</value>
  71383. </enumeratedValue>
  71384. </enumeratedValues>
  71385. </field>
  71386. <field>
  71387. <name>ISF</name>
  71388. <description>Interrupt Status Flag</description>
  71389. <bitOffset>24</bitOffset>
  71390. <bitWidth>1</bitWidth>
  71391. <access>read-write</access>
  71392. <enumeratedValues>
  71393. <enumeratedValue>
  71394. <name>0</name>
  71395. <description>Configured interrupt is not detected.</description>
  71396. <value>#0</value>
  71397. </enumeratedValue>
  71398. <enumeratedValue>
  71399. <name>1</name>
  71400. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  71401. <value>#1</value>
  71402. </enumeratedValue>
  71403. </enumeratedValues>
  71404. </field>
  71405. </fields>
  71406. </register>
  71407. <register>
  71408. <name>PCR25</name>
  71409. <description>Pin Control Register n</description>
  71410. <addressOffset>0x64</addressOffset>
  71411. <size>32</size>
  71412. <access>read-write</access>
  71413. <resetValue>0</resetValue>
  71414. <resetMask>0xFFFFFFFF</resetMask>
  71415. <fields>
  71416. <field>
  71417. <name>PS</name>
  71418. <description>Pull Select</description>
  71419. <bitOffset>0</bitOffset>
  71420. <bitWidth>1</bitWidth>
  71421. <access>read-only</access>
  71422. <enumeratedValues>
  71423. <enumeratedValue>
  71424. <name>0</name>
  71425. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  71426. <value>#0</value>
  71427. </enumeratedValue>
  71428. <enumeratedValue>
  71429. <name>1</name>
  71430. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  71431. <value>#1</value>
  71432. </enumeratedValue>
  71433. </enumeratedValues>
  71434. </field>
  71435. <field>
  71436. <name>PE</name>
  71437. <description>Pull Enable</description>
  71438. <bitOffset>1</bitOffset>
  71439. <bitWidth>1</bitWidth>
  71440. <access>read-only</access>
  71441. <enumeratedValues>
  71442. <enumeratedValue>
  71443. <name>0</name>
  71444. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  71445. <value>#0</value>
  71446. </enumeratedValue>
  71447. <enumeratedValue>
  71448. <name>1</name>
  71449. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  71450. <value>#1</value>
  71451. </enumeratedValue>
  71452. </enumeratedValues>
  71453. </field>
  71454. <field>
  71455. <name>SRE</name>
  71456. <description>Slew Rate Enable</description>
  71457. <bitOffset>2</bitOffset>
  71458. <bitWidth>1</bitWidth>
  71459. <access>read-only</access>
  71460. <enumeratedValues>
  71461. <enumeratedValue>
  71462. <name>0</name>
  71463. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  71464. <value>#0</value>
  71465. </enumeratedValue>
  71466. <enumeratedValue>
  71467. <name>1</name>
  71468. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  71469. <value>#1</value>
  71470. </enumeratedValue>
  71471. </enumeratedValues>
  71472. </field>
  71473. <field>
  71474. <name>PFE</name>
  71475. <description>Passive Filter Enable</description>
  71476. <bitOffset>4</bitOffset>
  71477. <bitWidth>1</bitWidth>
  71478. <access>read-only</access>
  71479. <enumeratedValues>
  71480. <enumeratedValue>
  71481. <name>0</name>
  71482. <description>Passive input filter is disabled on the corresponding pin.</description>
  71483. <value>#0</value>
  71484. </enumeratedValue>
  71485. <enumeratedValue>
  71486. <name>1</name>
  71487. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  71488. <value>#1</value>
  71489. </enumeratedValue>
  71490. </enumeratedValues>
  71491. </field>
  71492. <field>
  71493. <name>ODE</name>
  71494. <description>Open Drain Enable</description>
  71495. <bitOffset>5</bitOffset>
  71496. <bitWidth>1</bitWidth>
  71497. <access>read-only</access>
  71498. <enumeratedValues>
  71499. <enumeratedValue>
  71500. <name>0</name>
  71501. <description>Open drain output is disabled on the corresponding pin.</description>
  71502. <value>#0</value>
  71503. </enumeratedValue>
  71504. <enumeratedValue>
  71505. <name>1</name>
  71506. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  71507. <value>#1</value>
  71508. </enumeratedValue>
  71509. </enumeratedValues>
  71510. </field>
  71511. <field>
  71512. <name>DSE</name>
  71513. <description>Drive Strength Enable</description>
  71514. <bitOffset>6</bitOffset>
  71515. <bitWidth>1</bitWidth>
  71516. <access>read-only</access>
  71517. <enumeratedValues>
  71518. <enumeratedValue>
  71519. <name>0</name>
  71520. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  71521. <value>#0</value>
  71522. </enumeratedValue>
  71523. <enumeratedValue>
  71524. <name>1</name>
  71525. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  71526. <value>#1</value>
  71527. </enumeratedValue>
  71528. </enumeratedValues>
  71529. </field>
  71530. <field>
  71531. <name>MUX</name>
  71532. <description>Pin Mux Control</description>
  71533. <bitOffset>8</bitOffset>
  71534. <bitWidth>3</bitWidth>
  71535. <access>read-write</access>
  71536. <enumeratedValues>
  71537. <enumeratedValue>
  71538. <name>000</name>
  71539. <description>Pin disabled (analog).</description>
  71540. <value>#000</value>
  71541. </enumeratedValue>
  71542. <enumeratedValue>
  71543. <name>001</name>
  71544. <description>Alternative 1 (GPIO).</description>
  71545. <value>#001</value>
  71546. </enumeratedValue>
  71547. <enumeratedValue>
  71548. <name>010</name>
  71549. <description>Alternative 2 (chip-specific).</description>
  71550. <value>#010</value>
  71551. </enumeratedValue>
  71552. <enumeratedValue>
  71553. <name>011</name>
  71554. <description>Alternative 3 (chip-specific).</description>
  71555. <value>#011</value>
  71556. </enumeratedValue>
  71557. <enumeratedValue>
  71558. <name>100</name>
  71559. <description>Alternative 4 (chip-specific).</description>
  71560. <value>#100</value>
  71561. </enumeratedValue>
  71562. <enumeratedValue>
  71563. <name>101</name>
  71564. <description>Alternative 5 (chip-specific).</description>
  71565. <value>#101</value>
  71566. </enumeratedValue>
  71567. <enumeratedValue>
  71568. <name>110</name>
  71569. <description>Alternative 6 (chip-specific).</description>
  71570. <value>#110</value>
  71571. </enumeratedValue>
  71572. <enumeratedValue>
  71573. <name>111</name>
  71574. <description>Alternative 7 (chip-specific).</description>
  71575. <value>#111</value>
  71576. </enumeratedValue>
  71577. </enumeratedValues>
  71578. </field>
  71579. <field>
  71580. <name>LK</name>
  71581. <description>Lock Register</description>
  71582. <bitOffset>15</bitOffset>
  71583. <bitWidth>1</bitWidth>
  71584. <access>read-write</access>
  71585. <enumeratedValues>
  71586. <enumeratedValue>
  71587. <name>0</name>
  71588. <description>Pin Control Register fields [15:0] are not locked.</description>
  71589. <value>#0</value>
  71590. </enumeratedValue>
  71591. <enumeratedValue>
  71592. <name>1</name>
  71593. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  71594. <value>#1</value>
  71595. </enumeratedValue>
  71596. </enumeratedValues>
  71597. </field>
  71598. <field>
  71599. <name>IRQC</name>
  71600. <description>Interrupt Configuration</description>
  71601. <bitOffset>16</bitOffset>
  71602. <bitWidth>4</bitWidth>
  71603. <access>read-write</access>
  71604. <enumeratedValues>
  71605. <enumeratedValue>
  71606. <name>0000</name>
  71607. <description>Interrupt/DMA request disabled.</description>
  71608. <value>#0000</value>
  71609. </enumeratedValue>
  71610. <enumeratedValue>
  71611. <name>0001</name>
  71612. <description>DMA request on rising edge.</description>
  71613. <value>#0001</value>
  71614. </enumeratedValue>
  71615. <enumeratedValue>
  71616. <name>0010</name>
  71617. <description>DMA request on falling edge.</description>
  71618. <value>#0010</value>
  71619. </enumeratedValue>
  71620. <enumeratedValue>
  71621. <name>0011</name>
  71622. <description>DMA request on either edge.</description>
  71623. <value>#0011</value>
  71624. </enumeratedValue>
  71625. <enumeratedValue>
  71626. <name>1000</name>
  71627. <description>Interrupt when logic 0.</description>
  71628. <value>#1000</value>
  71629. </enumeratedValue>
  71630. <enumeratedValue>
  71631. <name>1001</name>
  71632. <description>Interrupt on rising-edge.</description>
  71633. <value>#1001</value>
  71634. </enumeratedValue>
  71635. <enumeratedValue>
  71636. <name>1010</name>
  71637. <description>Interrupt on falling-edge.</description>
  71638. <value>#1010</value>
  71639. </enumeratedValue>
  71640. <enumeratedValue>
  71641. <name>1011</name>
  71642. <description>Interrupt on either edge.</description>
  71643. <value>#1011</value>
  71644. </enumeratedValue>
  71645. <enumeratedValue>
  71646. <name>1100</name>
  71647. <description>Interrupt when logic 1.</description>
  71648. <value>#1100</value>
  71649. </enumeratedValue>
  71650. </enumeratedValues>
  71651. </field>
  71652. <field>
  71653. <name>ISF</name>
  71654. <description>Interrupt Status Flag</description>
  71655. <bitOffset>24</bitOffset>
  71656. <bitWidth>1</bitWidth>
  71657. <access>read-write</access>
  71658. <enumeratedValues>
  71659. <enumeratedValue>
  71660. <name>0</name>
  71661. <description>Configured interrupt is not detected.</description>
  71662. <value>#0</value>
  71663. </enumeratedValue>
  71664. <enumeratedValue>
  71665. <name>1</name>
  71666. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  71667. <value>#1</value>
  71668. </enumeratedValue>
  71669. </enumeratedValues>
  71670. </field>
  71671. </fields>
  71672. </register>
  71673. <register>
  71674. <name>PCR26</name>
  71675. <description>Pin Control Register n</description>
  71676. <addressOffset>0x68</addressOffset>
  71677. <size>32</size>
  71678. <access>read-write</access>
  71679. <resetValue>0</resetValue>
  71680. <resetMask>0xFFFFFFFF</resetMask>
  71681. <fields>
  71682. <field>
  71683. <name>PS</name>
  71684. <description>Pull Select</description>
  71685. <bitOffset>0</bitOffset>
  71686. <bitWidth>1</bitWidth>
  71687. <access>read-only</access>
  71688. <enumeratedValues>
  71689. <enumeratedValue>
  71690. <name>0</name>
  71691. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  71692. <value>#0</value>
  71693. </enumeratedValue>
  71694. <enumeratedValue>
  71695. <name>1</name>
  71696. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  71697. <value>#1</value>
  71698. </enumeratedValue>
  71699. </enumeratedValues>
  71700. </field>
  71701. <field>
  71702. <name>PE</name>
  71703. <description>Pull Enable</description>
  71704. <bitOffset>1</bitOffset>
  71705. <bitWidth>1</bitWidth>
  71706. <access>read-only</access>
  71707. <enumeratedValues>
  71708. <enumeratedValue>
  71709. <name>0</name>
  71710. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  71711. <value>#0</value>
  71712. </enumeratedValue>
  71713. <enumeratedValue>
  71714. <name>1</name>
  71715. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  71716. <value>#1</value>
  71717. </enumeratedValue>
  71718. </enumeratedValues>
  71719. </field>
  71720. <field>
  71721. <name>SRE</name>
  71722. <description>Slew Rate Enable</description>
  71723. <bitOffset>2</bitOffset>
  71724. <bitWidth>1</bitWidth>
  71725. <access>read-only</access>
  71726. <enumeratedValues>
  71727. <enumeratedValue>
  71728. <name>0</name>
  71729. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  71730. <value>#0</value>
  71731. </enumeratedValue>
  71732. <enumeratedValue>
  71733. <name>1</name>
  71734. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  71735. <value>#1</value>
  71736. </enumeratedValue>
  71737. </enumeratedValues>
  71738. </field>
  71739. <field>
  71740. <name>PFE</name>
  71741. <description>Passive Filter Enable</description>
  71742. <bitOffset>4</bitOffset>
  71743. <bitWidth>1</bitWidth>
  71744. <access>read-only</access>
  71745. <enumeratedValues>
  71746. <enumeratedValue>
  71747. <name>0</name>
  71748. <description>Passive input filter is disabled on the corresponding pin.</description>
  71749. <value>#0</value>
  71750. </enumeratedValue>
  71751. <enumeratedValue>
  71752. <name>1</name>
  71753. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  71754. <value>#1</value>
  71755. </enumeratedValue>
  71756. </enumeratedValues>
  71757. </field>
  71758. <field>
  71759. <name>ODE</name>
  71760. <description>Open Drain Enable</description>
  71761. <bitOffset>5</bitOffset>
  71762. <bitWidth>1</bitWidth>
  71763. <access>read-only</access>
  71764. <enumeratedValues>
  71765. <enumeratedValue>
  71766. <name>0</name>
  71767. <description>Open drain output is disabled on the corresponding pin.</description>
  71768. <value>#0</value>
  71769. </enumeratedValue>
  71770. <enumeratedValue>
  71771. <name>1</name>
  71772. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  71773. <value>#1</value>
  71774. </enumeratedValue>
  71775. </enumeratedValues>
  71776. </field>
  71777. <field>
  71778. <name>DSE</name>
  71779. <description>Drive Strength Enable</description>
  71780. <bitOffset>6</bitOffset>
  71781. <bitWidth>1</bitWidth>
  71782. <access>read-only</access>
  71783. <enumeratedValues>
  71784. <enumeratedValue>
  71785. <name>0</name>
  71786. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  71787. <value>#0</value>
  71788. </enumeratedValue>
  71789. <enumeratedValue>
  71790. <name>1</name>
  71791. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  71792. <value>#1</value>
  71793. </enumeratedValue>
  71794. </enumeratedValues>
  71795. </field>
  71796. <field>
  71797. <name>MUX</name>
  71798. <description>Pin Mux Control</description>
  71799. <bitOffset>8</bitOffset>
  71800. <bitWidth>3</bitWidth>
  71801. <access>read-write</access>
  71802. <enumeratedValues>
  71803. <enumeratedValue>
  71804. <name>000</name>
  71805. <description>Pin disabled (analog).</description>
  71806. <value>#000</value>
  71807. </enumeratedValue>
  71808. <enumeratedValue>
  71809. <name>001</name>
  71810. <description>Alternative 1 (GPIO).</description>
  71811. <value>#001</value>
  71812. </enumeratedValue>
  71813. <enumeratedValue>
  71814. <name>010</name>
  71815. <description>Alternative 2 (chip-specific).</description>
  71816. <value>#010</value>
  71817. </enumeratedValue>
  71818. <enumeratedValue>
  71819. <name>011</name>
  71820. <description>Alternative 3 (chip-specific).</description>
  71821. <value>#011</value>
  71822. </enumeratedValue>
  71823. <enumeratedValue>
  71824. <name>100</name>
  71825. <description>Alternative 4 (chip-specific).</description>
  71826. <value>#100</value>
  71827. </enumeratedValue>
  71828. <enumeratedValue>
  71829. <name>101</name>
  71830. <description>Alternative 5 (chip-specific).</description>
  71831. <value>#101</value>
  71832. </enumeratedValue>
  71833. <enumeratedValue>
  71834. <name>110</name>
  71835. <description>Alternative 6 (chip-specific).</description>
  71836. <value>#110</value>
  71837. </enumeratedValue>
  71838. <enumeratedValue>
  71839. <name>111</name>
  71840. <description>Alternative 7 (chip-specific).</description>
  71841. <value>#111</value>
  71842. </enumeratedValue>
  71843. </enumeratedValues>
  71844. </field>
  71845. <field>
  71846. <name>LK</name>
  71847. <description>Lock Register</description>
  71848. <bitOffset>15</bitOffset>
  71849. <bitWidth>1</bitWidth>
  71850. <access>read-write</access>
  71851. <enumeratedValues>
  71852. <enumeratedValue>
  71853. <name>0</name>
  71854. <description>Pin Control Register fields [15:0] are not locked.</description>
  71855. <value>#0</value>
  71856. </enumeratedValue>
  71857. <enumeratedValue>
  71858. <name>1</name>
  71859. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  71860. <value>#1</value>
  71861. </enumeratedValue>
  71862. </enumeratedValues>
  71863. </field>
  71864. <field>
  71865. <name>IRQC</name>
  71866. <description>Interrupt Configuration</description>
  71867. <bitOffset>16</bitOffset>
  71868. <bitWidth>4</bitWidth>
  71869. <access>read-write</access>
  71870. <enumeratedValues>
  71871. <enumeratedValue>
  71872. <name>0000</name>
  71873. <description>Interrupt/DMA request disabled.</description>
  71874. <value>#0000</value>
  71875. </enumeratedValue>
  71876. <enumeratedValue>
  71877. <name>0001</name>
  71878. <description>DMA request on rising edge.</description>
  71879. <value>#0001</value>
  71880. </enumeratedValue>
  71881. <enumeratedValue>
  71882. <name>0010</name>
  71883. <description>DMA request on falling edge.</description>
  71884. <value>#0010</value>
  71885. </enumeratedValue>
  71886. <enumeratedValue>
  71887. <name>0011</name>
  71888. <description>DMA request on either edge.</description>
  71889. <value>#0011</value>
  71890. </enumeratedValue>
  71891. <enumeratedValue>
  71892. <name>1000</name>
  71893. <description>Interrupt when logic 0.</description>
  71894. <value>#1000</value>
  71895. </enumeratedValue>
  71896. <enumeratedValue>
  71897. <name>1001</name>
  71898. <description>Interrupt on rising-edge.</description>
  71899. <value>#1001</value>
  71900. </enumeratedValue>
  71901. <enumeratedValue>
  71902. <name>1010</name>
  71903. <description>Interrupt on falling-edge.</description>
  71904. <value>#1010</value>
  71905. </enumeratedValue>
  71906. <enumeratedValue>
  71907. <name>1011</name>
  71908. <description>Interrupt on either edge.</description>
  71909. <value>#1011</value>
  71910. </enumeratedValue>
  71911. <enumeratedValue>
  71912. <name>1100</name>
  71913. <description>Interrupt when logic 1.</description>
  71914. <value>#1100</value>
  71915. </enumeratedValue>
  71916. </enumeratedValues>
  71917. </field>
  71918. <field>
  71919. <name>ISF</name>
  71920. <description>Interrupt Status Flag</description>
  71921. <bitOffset>24</bitOffset>
  71922. <bitWidth>1</bitWidth>
  71923. <access>read-write</access>
  71924. <enumeratedValues>
  71925. <enumeratedValue>
  71926. <name>0</name>
  71927. <description>Configured interrupt is not detected.</description>
  71928. <value>#0</value>
  71929. </enumeratedValue>
  71930. <enumeratedValue>
  71931. <name>1</name>
  71932. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  71933. <value>#1</value>
  71934. </enumeratedValue>
  71935. </enumeratedValues>
  71936. </field>
  71937. </fields>
  71938. </register>
  71939. <register>
  71940. <name>PCR27</name>
  71941. <description>Pin Control Register n</description>
  71942. <addressOffset>0x6C</addressOffset>
  71943. <size>32</size>
  71944. <access>read-write</access>
  71945. <resetValue>0</resetValue>
  71946. <resetMask>0xFFFFFFFF</resetMask>
  71947. <fields>
  71948. <field>
  71949. <name>PS</name>
  71950. <description>Pull Select</description>
  71951. <bitOffset>0</bitOffset>
  71952. <bitWidth>1</bitWidth>
  71953. <access>read-only</access>
  71954. <enumeratedValues>
  71955. <enumeratedValue>
  71956. <name>0</name>
  71957. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  71958. <value>#0</value>
  71959. </enumeratedValue>
  71960. <enumeratedValue>
  71961. <name>1</name>
  71962. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  71963. <value>#1</value>
  71964. </enumeratedValue>
  71965. </enumeratedValues>
  71966. </field>
  71967. <field>
  71968. <name>PE</name>
  71969. <description>Pull Enable</description>
  71970. <bitOffset>1</bitOffset>
  71971. <bitWidth>1</bitWidth>
  71972. <access>read-only</access>
  71973. <enumeratedValues>
  71974. <enumeratedValue>
  71975. <name>0</name>
  71976. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  71977. <value>#0</value>
  71978. </enumeratedValue>
  71979. <enumeratedValue>
  71980. <name>1</name>
  71981. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  71982. <value>#1</value>
  71983. </enumeratedValue>
  71984. </enumeratedValues>
  71985. </field>
  71986. <field>
  71987. <name>SRE</name>
  71988. <description>Slew Rate Enable</description>
  71989. <bitOffset>2</bitOffset>
  71990. <bitWidth>1</bitWidth>
  71991. <access>read-only</access>
  71992. <enumeratedValues>
  71993. <enumeratedValue>
  71994. <name>0</name>
  71995. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  71996. <value>#0</value>
  71997. </enumeratedValue>
  71998. <enumeratedValue>
  71999. <name>1</name>
  72000. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  72001. <value>#1</value>
  72002. </enumeratedValue>
  72003. </enumeratedValues>
  72004. </field>
  72005. <field>
  72006. <name>PFE</name>
  72007. <description>Passive Filter Enable</description>
  72008. <bitOffset>4</bitOffset>
  72009. <bitWidth>1</bitWidth>
  72010. <access>read-only</access>
  72011. <enumeratedValues>
  72012. <enumeratedValue>
  72013. <name>0</name>
  72014. <description>Passive input filter is disabled on the corresponding pin.</description>
  72015. <value>#0</value>
  72016. </enumeratedValue>
  72017. <enumeratedValue>
  72018. <name>1</name>
  72019. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  72020. <value>#1</value>
  72021. </enumeratedValue>
  72022. </enumeratedValues>
  72023. </field>
  72024. <field>
  72025. <name>ODE</name>
  72026. <description>Open Drain Enable</description>
  72027. <bitOffset>5</bitOffset>
  72028. <bitWidth>1</bitWidth>
  72029. <access>read-only</access>
  72030. <enumeratedValues>
  72031. <enumeratedValue>
  72032. <name>0</name>
  72033. <description>Open drain output is disabled on the corresponding pin.</description>
  72034. <value>#0</value>
  72035. </enumeratedValue>
  72036. <enumeratedValue>
  72037. <name>1</name>
  72038. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  72039. <value>#1</value>
  72040. </enumeratedValue>
  72041. </enumeratedValues>
  72042. </field>
  72043. <field>
  72044. <name>DSE</name>
  72045. <description>Drive Strength Enable</description>
  72046. <bitOffset>6</bitOffset>
  72047. <bitWidth>1</bitWidth>
  72048. <access>read-only</access>
  72049. <enumeratedValues>
  72050. <enumeratedValue>
  72051. <name>0</name>
  72052. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  72053. <value>#0</value>
  72054. </enumeratedValue>
  72055. <enumeratedValue>
  72056. <name>1</name>
  72057. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  72058. <value>#1</value>
  72059. </enumeratedValue>
  72060. </enumeratedValues>
  72061. </field>
  72062. <field>
  72063. <name>MUX</name>
  72064. <description>Pin Mux Control</description>
  72065. <bitOffset>8</bitOffset>
  72066. <bitWidth>3</bitWidth>
  72067. <access>read-write</access>
  72068. <enumeratedValues>
  72069. <enumeratedValue>
  72070. <name>000</name>
  72071. <description>Pin disabled (analog).</description>
  72072. <value>#000</value>
  72073. </enumeratedValue>
  72074. <enumeratedValue>
  72075. <name>001</name>
  72076. <description>Alternative 1 (GPIO).</description>
  72077. <value>#001</value>
  72078. </enumeratedValue>
  72079. <enumeratedValue>
  72080. <name>010</name>
  72081. <description>Alternative 2 (chip-specific).</description>
  72082. <value>#010</value>
  72083. </enumeratedValue>
  72084. <enumeratedValue>
  72085. <name>011</name>
  72086. <description>Alternative 3 (chip-specific).</description>
  72087. <value>#011</value>
  72088. </enumeratedValue>
  72089. <enumeratedValue>
  72090. <name>100</name>
  72091. <description>Alternative 4 (chip-specific).</description>
  72092. <value>#100</value>
  72093. </enumeratedValue>
  72094. <enumeratedValue>
  72095. <name>101</name>
  72096. <description>Alternative 5 (chip-specific).</description>
  72097. <value>#101</value>
  72098. </enumeratedValue>
  72099. <enumeratedValue>
  72100. <name>110</name>
  72101. <description>Alternative 6 (chip-specific).</description>
  72102. <value>#110</value>
  72103. </enumeratedValue>
  72104. <enumeratedValue>
  72105. <name>111</name>
  72106. <description>Alternative 7 (chip-specific).</description>
  72107. <value>#111</value>
  72108. </enumeratedValue>
  72109. </enumeratedValues>
  72110. </field>
  72111. <field>
  72112. <name>LK</name>
  72113. <description>Lock Register</description>
  72114. <bitOffset>15</bitOffset>
  72115. <bitWidth>1</bitWidth>
  72116. <access>read-write</access>
  72117. <enumeratedValues>
  72118. <enumeratedValue>
  72119. <name>0</name>
  72120. <description>Pin Control Register fields [15:0] are not locked.</description>
  72121. <value>#0</value>
  72122. </enumeratedValue>
  72123. <enumeratedValue>
  72124. <name>1</name>
  72125. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  72126. <value>#1</value>
  72127. </enumeratedValue>
  72128. </enumeratedValues>
  72129. </field>
  72130. <field>
  72131. <name>IRQC</name>
  72132. <description>Interrupt Configuration</description>
  72133. <bitOffset>16</bitOffset>
  72134. <bitWidth>4</bitWidth>
  72135. <access>read-write</access>
  72136. <enumeratedValues>
  72137. <enumeratedValue>
  72138. <name>0000</name>
  72139. <description>Interrupt/DMA request disabled.</description>
  72140. <value>#0000</value>
  72141. </enumeratedValue>
  72142. <enumeratedValue>
  72143. <name>0001</name>
  72144. <description>DMA request on rising edge.</description>
  72145. <value>#0001</value>
  72146. </enumeratedValue>
  72147. <enumeratedValue>
  72148. <name>0010</name>
  72149. <description>DMA request on falling edge.</description>
  72150. <value>#0010</value>
  72151. </enumeratedValue>
  72152. <enumeratedValue>
  72153. <name>0011</name>
  72154. <description>DMA request on either edge.</description>
  72155. <value>#0011</value>
  72156. </enumeratedValue>
  72157. <enumeratedValue>
  72158. <name>1000</name>
  72159. <description>Interrupt when logic 0.</description>
  72160. <value>#1000</value>
  72161. </enumeratedValue>
  72162. <enumeratedValue>
  72163. <name>1001</name>
  72164. <description>Interrupt on rising-edge.</description>
  72165. <value>#1001</value>
  72166. </enumeratedValue>
  72167. <enumeratedValue>
  72168. <name>1010</name>
  72169. <description>Interrupt on falling-edge.</description>
  72170. <value>#1010</value>
  72171. </enumeratedValue>
  72172. <enumeratedValue>
  72173. <name>1011</name>
  72174. <description>Interrupt on either edge.</description>
  72175. <value>#1011</value>
  72176. </enumeratedValue>
  72177. <enumeratedValue>
  72178. <name>1100</name>
  72179. <description>Interrupt when logic 1.</description>
  72180. <value>#1100</value>
  72181. </enumeratedValue>
  72182. </enumeratedValues>
  72183. </field>
  72184. <field>
  72185. <name>ISF</name>
  72186. <description>Interrupt Status Flag</description>
  72187. <bitOffset>24</bitOffset>
  72188. <bitWidth>1</bitWidth>
  72189. <access>read-write</access>
  72190. <enumeratedValues>
  72191. <enumeratedValue>
  72192. <name>0</name>
  72193. <description>Configured interrupt is not detected.</description>
  72194. <value>#0</value>
  72195. </enumeratedValue>
  72196. <enumeratedValue>
  72197. <name>1</name>
  72198. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  72199. <value>#1</value>
  72200. </enumeratedValue>
  72201. </enumeratedValues>
  72202. </field>
  72203. </fields>
  72204. </register>
  72205. <register>
  72206. <name>PCR28</name>
  72207. <description>Pin Control Register n</description>
  72208. <addressOffset>0x70</addressOffset>
  72209. <size>32</size>
  72210. <access>read-write</access>
  72211. <resetValue>0</resetValue>
  72212. <resetMask>0xFFFFFFFF</resetMask>
  72213. <fields>
  72214. <field>
  72215. <name>PS</name>
  72216. <description>Pull Select</description>
  72217. <bitOffset>0</bitOffset>
  72218. <bitWidth>1</bitWidth>
  72219. <access>read-only</access>
  72220. <enumeratedValues>
  72221. <enumeratedValue>
  72222. <name>0</name>
  72223. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  72224. <value>#0</value>
  72225. </enumeratedValue>
  72226. <enumeratedValue>
  72227. <name>1</name>
  72228. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  72229. <value>#1</value>
  72230. </enumeratedValue>
  72231. </enumeratedValues>
  72232. </field>
  72233. <field>
  72234. <name>PE</name>
  72235. <description>Pull Enable</description>
  72236. <bitOffset>1</bitOffset>
  72237. <bitWidth>1</bitWidth>
  72238. <access>read-only</access>
  72239. <enumeratedValues>
  72240. <enumeratedValue>
  72241. <name>0</name>
  72242. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  72243. <value>#0</value>
  72244. </enumeratedValue>
  72245. <enumeratedValue>
  72246. <name>1</name>
  72247. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  72248. <value>#1</value>
  72249. </enumeratedValue>
  72250. </enumeratedValues>
  72251. </field>
  72252. <field>
  72253. <name>SRE</name>
  72254. <description>Slew Rate Enable</description>
  72255. <bitOffset>2</bitOffset>
  72256. <bitWidth>1</bitWidth>
  72257. <access>read-only</access>
  72258. <enumeratedValues>
  72259. <enumeratedValue>
  72260. <name>0</name>
  72261. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  72262. <value>#0</value>
  72263. </enumeratedValue>
  72264. <enumeratedValue>
  72265. <name>1</name>
  72266. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  72267. <value>#1</value>
  72268. </enumeratedValue>
  72269. </enumeratedValues>
  72270. </field>
  72271. <field>
  72272. <name>PFE</name>
  72273. <description>Passive Filter Enable</description>
  72274. <bitOffset>4</bitOffset>
  72275. <bitWidth>1</bitWidth>
  72276. <access>read-only</access>
  72277. <enumeratedValues>
  72278. <enumeratedValue>
  72279. <name>0</name>
  72280. <description>Passive input filter is disabled on the corresponding pin.</description>
  72281. <value>#0</value>
  72282. </enumeratedValue>
  72283. <enumeratedValue>
  72284. <name>1</name>
  72285. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  72286. <value>#1</value>
  72287. </enumeratedValue>
  72288. </enumeratedValues>
  72289. </field>
  72290. <field>
  72291. <name>ODE</name>
  72292. <description>Open Drain Enable</description>
  72293. <bitOffset>5</bitOffset>
  72294. <bitWidth>1</bitWidth>
  72295. <access>read-only</access>
  72296. <enumeratedValues>
  72297. <enumeratedValue>
  72298. <name>0</name>
  72299. <description>Open drain output is disabled on the corresponding pin.</description>
  72300. <value>#0</value>
  72301. </enumeratedValue>
  72302. <enumeratedValue>
  72303. <name>1</name>
  72304. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  72305. <value>#1</value>
  72306. </enumeratedValue>
  72307. </enumeratedValues>
  72308. </field>
  72309. <field>
  72310. <name>DSE</name>
  72311. <description>Drive Strength Enable</description>
  72312. <bitOffset>6</bitOffset>
  72313. <bitWidth>1</bitWidth>
  72314. <access>read-only</access>
  72315. <enumeratedValues>
  72316. <enumeratedValue>
  72317. <name>0</name>
  72318. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  72319. <value>#0</value>
  72320. </enumeratedValue>
  72321. <enumeratedValue>
  72322. <name>1</name>
  72323. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  72324. <value>#1</value>
  72325. </enumeratedValue>
  72326. </enumeratedValues>
  72327. </field>
  72328. <field>
  72329. <name>MUX</name>
  72330. <description>Pin Mux Control</description>
  72331. <bitOffset>8</bitOffset>
  72332. <bitWidth>3</bitWidth>
  72333. <access>read-write</access>
  72334. <enumeratedValues>
  72335. <enumeratedValue>
  72336. <name>000</name>
  72337. <description>Pin disabled (analog).</description>
  72338. <value>#000</value>
  72339. </enumeratedValue>
  72340. <enumeratedValue>
  72341. <name>001</name>
  72342. <description>Alternative 1 (GPIO).</description>
  72343. <value>#001</value>
  72344. </enumeratedValue>
  72345. <enumeratedValue>
  72346. <name>010</name>
  72347. <description>Alternative 2 (chip-specific).</description>
  72348. <value>#010</value>
  72349. </enumeratedValue>
  72350. <enumeratedValue>
  72351. <name>011</name>
  72352. <description>Alternative 3 (chip-specific).</description>
  72353. <value>#011</value>
  72354. </enumeratedValue>
  72355. <enumeratedValue>
  72356. <name>100</name>
  72357. <description>Alternative 4 (chip-specific).</description>
  72358. <value>#100</value>
  72359. </enumeratedValue>
  72360. <enumeratedValue>
  72361. <name>101</name>
  72362. <description>Alternative 5 (chip-specific).</description>
  72363. <value>#101</value>
  72364. </enumeratedValue>
  72365. <enumeratedValue>
  72366. <name>110</name>
  72367. <description>Alternative 6 (chip-specific).</description>
  72368. <value>#110</value>
  72369. </enumeratedValue>
  72370. <enumeratedValue>
  72371. <name>111</name>
  72372. <description>Alternative 7 (chip-specific).</description>
  72373. <value>#111</value>
  72374. </enumeratedValue>
  72375. </enumeratedValues>
  72376. </field>
  72377. <field>
  72378. <name>LK</name>
  72379. <description>Lock Register</description>
  72380. <bitOffset>15</bitOffset>
  72381. <bitWidth>1</bitWidth>
  72382. <access>read-write</access>
  72383. <enumeratedValues>
  72384. <enumeratedValue>
  72385. <name>0</name>
  72386. <description>Pin Control Register fields [15:0] are not locked.</description>
  72387. <value>#0</value>
  72388. </enumeratedValue>
  72389. <enumeratedValue>
  72390. <name>1</name>
  72391. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  72392. <value>#1</value>
  72393. </enumeratedValue>
  72394. </enumeratedValues>
  72395. </field>
  72396. <field>
  72397. <name>IRQC</name>
  72398. <description>Interrupt Configuration</description>
  72399. <bitOffset>16</bitOffset>
  72400. <bitWidth>4</bitWidth>
  72401. <access>read-write</access>
  72402. <enumeratedValues>
  72403. <enumeratedValue>
  72404. <name>0000</name>
  72405. <description>Interrupt/DMA request disabled.</description>
  72406. <value>#0000</value>
  72407. </enumeratedValue>
  72408. <enumeratedValue>
  72409. <name>0001</name>
  72410. <description>DMA request on rising edge.</description>
  72411. <value>#0001</value>
  72412. </enumeratedValue>
  72413. <enumeratedValue>
  72414. <name>0010</name>
  72415. <description>DMA request on falling edge.</description>
  72416. <value>#0010</value>
  72417. </enumeratedValue>
  72418. <enumeratedValue>
  72419. <name>0011</name>
  72420. <description>DMA request on either edge.</description>
  72421. <value>#0011</value>
  72422. </enumeratedValue>
  72423. <enumeratedValue>
  72424. <name>1000</name>
  72425. <description>Interrupt when logic 0.</description>
  72426. <value>#1000</value>
  72427. </enumeratedValue>
  72428. <enumeratedValue>
  72429. <name>1001</name>
  72430. <description>Interrupt on rising-edge.</description>
  72431. <value>#1001</value>
  72432. </enumeratedValue>
  72433. <enumeratedValue>
  72434. <name>1010</name>
  72435. <description>Interrupt on falling-edge.</description>
  72436. <value>#1010</value>
  72437. </enumeratedValue>
  72438. <enumeratedValue>
  72439. <name>1011</name>
  72440. <description>Interrupt on either edge.</description>
  72441. <value>#1011</value>
  72442. </enumeratedValue>
  72443. <enumeratedValue>
  72444. <name>1100</name>
  72445. <description>Interrupt when logic 1.</description>
  72446. <value>#1100</value>
  72447. </enumeratedValue>
  72448. </enumeratedValues>
  72449. </field>
  72450. <field>
  72451. <name>ISF</name>
  72452. <description>Interrupt Status Flag</description>
  72453. <bitOffset>24</bitOffset>
  72454. <bitWidth>1</bitWidth>
  72455. <access>read-write</access>
  72456. <enumeratedValues>
  72457. <enumeratedValue>
  72458. <name>0</name>
  72459. <description>Configured interrupt is not detected.</description>
  72460. <value>#0</value>
  72461. </enumeratedValue>
  72462. <enumeratedValue>
  72463. <name>1</name>
  72464. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  72465. <value>#1</value>
  72466. </enumeratedValue>
  72467. </enumeratedValues>
  72468. </field>
  72469. </fields>
  72470. </register>
  72471. <register>
  72472. <name>PCR29</name>
  72473. <description>Pin Control Register n</description>
  72474. <addressOffset>0x74</addressOffset>
  72475. <size>32</size>
  72476. <access>read-write</access>
  72477. <resetValue>0</resetValue>
  72478. <resetMask>0xFFFFFFFF</resetMask>
  72479. <fields>
  72480. <field>
  72481. <name>PS</name>
  72482. <description>Pull Select</description>
  72483. <bitOffset>0</bitOffset>
  72484. <bitWidth>1</bitWidth>
  72485. <access>read-only</access>
  72486. <enumeratedValues>
  72487. <enumeratedValue>
  72488. <name>0</name>
  72489. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  72490. <value>#0</value>
  72491. </enumeratedValue>
  72492. <enumeratedValue>
  72493. <name>1</name>
  72494. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  72495. <value>#1</value>
  72496. </enumeratedValue>
  72497. </enumeratedValues>
  72498. </field>
  72499. <field>
  72500. <name>PE</name>
  72501. <description>Pull Enable</description>
  72502. <bitOffset>1</bitOffset>
  72503. <bitWidth>1</bitWidth>
  72504. <access>read-only</access>
  72505. <enumeratedValues>
  72506. <enumeratedValue>
  72507. <name>0</name>
  72508. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  72509. <value>#0</value>
  72510. </enumeratedValue>
  72511. <enumeratedValue>
  72512. <name>1</name>
  72513. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  72514. <value>#1</value>
  72515. </enumeratedValue>
  72516. </enumeratedValues>
  72517. </field>
  72518. <field>
  72519. <name>SRE</name>
  72520. <description>Slew Rate Enable</description>
  72521. <bitOffset>2</bitOffset>
  72522. <bitWidth>1</bitWidth>
  72523. <access>read-only</access>
  72524. <enumeratedValues>
  72525. <enumeratedValue>
  72526. <name>0</name>
  72527. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  72528. <value>#0</value>
  72529. </enumeratedValue>
  72530. <enumeratedValue>
  72531. <name>1</name>
  72532. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  72533. <value>#1</value>
  72534. </enumeratedValue>
  72535. </enumeratedValues>
  72536. </field>
  72537. <field>
  72538. <name>PFE</name>
  72539. <description>Passive Filter Enable</description>
  72540. <bitOffset>4</bitOffset>
  72541. <bitWidth>1</bitWidth>
  72542. <access>read-only</access>
  72543. <enumeratedValues>
  72544. <enumeratedValue>
  72545. <name>0</name>
  72546. <description>Passive input filter is disabled on the corresponding pin.</description>
  72547. <value>#0</value>
  72548. </enumeratedValue>
  72549. <enumeratedValue>
  72550. <name>1</name>
  72551. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  72552. <value>#1</value>
  72553. </enumeratedValue>
  72554. </enumeratedValues>
  72555. </field>
  72556. <field>
  72557. <name>ODE</name>
  72558. <description>Open Drain Enable</description>
  72559. <bitOffset>5</bitOffset>
  72560. <bitWidth>1</bitWidth>
  72561. <access>read-only</access>
  72562. <enumeratedValues>
  72563. <enumeratedValue>
  72564. <name>0</name>
  72565. <description>Open drain output is disabled on the corresponding pin.</description>
  72566. <value>#0</value>
  72567. </enumeratedValue>
  72568. <enumeratedValue>
  72569. <name>1</name>
  72570. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  72571. <value>#1</value>
  72572. </enumeratedValue>
  72573. </enumeratedValues>
  72574. </field>
  72575. <field>
  72576. <name>DSE</name>
  72577. <description>Drive Strength Enable</description>
  72578. <bitOffset>6</bitOffset>
  72579. <bitWidth>1</bitWidth>
  72580. <access>read-only</access>
  72581. <enumeratedValues>
  72582. <enumeratedValue>
  72583. <name>0</name>
  72584. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  72585. <value>#0</value>
  72586. </enumeratedValue>
  72587. <enumeratedValue>
  72588. <name>1</name>
  72589. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  72590. <value>#1</value>
  72591. </enumeratedValue>
  72592. </enumeratedValues>
  72593. </field>
  72594. <field>
  72595. <name>MUX</name>
  72596. <description>Pin Mux Control</description>
  72597. <bitOffset>8</bitOffset>
  72598. <bitWidth>3</bitWidth>
  72599. <access>read-write</access>
  72600. <enumeratedValues>
  72601. <enumeratedValue>
  72602. <name>000</name>
  72603. <description>Pin disabled (analog).</description>
  72604. <value>#000</value>
  72605. </enumeratedValue>
  72606. <enumeratedValue>
  72607. <name>001</name>
  72608. <description>Alternative 1 (GPIO).</description>
  72609. <value>#001</value>
  72610. </enumeratedValue>
  72611. <enumeratedValue>
  72612. <name>010</name>
  72613. <description>Alternative 2 (chip-specific).</description>
  72614. <value>#010</value>
  72615. </enumeratedValue>
  72616. <enumeratedValue>
  72617. <name>011</name>
  72618. <description>Alternative 3 (chip-specific).</description>
  72619. <value>#011</value>
  72620. </enumeratedValue>
  72621. <enumeratedValue>
  72622. <name>100</name>
  72623. <description>Alternative 4 (chip-specific).</description>
  72624. <value>#100</value>
  72625. </enumeratedValue>
  72626. <enumeratedValue>
  72627. <name>101</name>
  72628. <description>Alternative 5 (chip-specific).</description>
  72629. <value>#101</value>
  72630. </enumeratedValue>
  72631. <enumeratedValue>
  72632. <name>110</name>
  72633. <description>Alternative 6 (chip-specific).</description>
  72634. <value>#110</value>
  72635. </enumeratedValue>
  72636. <enumeratedValue>
  72637. <name>111</name>
  72638. <description>Alternative 7 (chip-specific).</description>
  72639. <value>#111</value>
  72640. </enumeratedValue>
  72641. </enumeratedValues>
  72642. </field>
  72643. <field>
  72644. <name>LK</name>
  72645. <description>Lock Register</description>
  72646. <bitOffset>15</bitOffset>
  72647. <bitWidth>1</bitWidth>
  72648. <access>read-write</access>
  72649. <enumeratedValues>
  72650. <enumeratedValue>
  72651. <name>0</name>
  72652. <description>Pin Control Register fields [15:0] are not locked.</description>
  72653. <value>#0</value>
  72654. </enumeratedValue>
  72655. <enumeratedValue>
  72656. <name>1</name>
  72657. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  72658. <value>#1</value>
  72659. </enumeratedValue>
  72660. </enumeratedValues>
  72661. </field>
  72662. <field>
  72663. <name>IRQC</name>
  72664. <description>Interrupt Configuration</description>
  72665. <bitOffset>16</bitOffset>
  72666. <bitWidth>4</bitWidth>
  72667. <access>read-write</access>
  72668. <enumeratedValues>
  72669. <enumeratedValue>
  72670. <name>0000</name>
  72671. <description>Interrupt/DMA request disabled.</description>
  72672. <value>#0000</value>
  72673. </enumeratedValue>
  72674. <enumeratedValue>
  72675. <name>0001</name>
  72676. <description>DMA request on rising edge.</description>
  72677. <value>#0001</value>
  72678. </enumeratedValue>
  72679. <enumeratedValue>
  72680. <name>0010</name>
  72681. <description>DMA request on falling edge.</description>
  72682. <value>#0010</value>
  72683. </enumeratedValue>
  72684. <enumeratedValue>
  72685. <name>0011</name>
  72686. <description>DMA request on either edge.</description>
  72687. <value>#0011</value>
  72688. </enumeratedValue>
  72689. <enumeratedValue>
  72690. <name>1000</name>
  72691. <description>Interrupt when logic 0.</description>
  72692. <value>#1000</value>
  72693. </enumeratedValue>
  72694. <enumeratedValue>
  72695. <name>1001</name>
  72696. <description>Interrupt on rising-edge.</description>
  72697. <value>#1001</value>
  72698. </enumeratedValue>
  72699. <enumeratedValue>
  72700. <name>1010</name>
  72701. <description>Interrupt on falling-edge.</description>
  72702. <value>#1010</value>
  72703. </enumeratedValue>
  72704. <enumeratedValue>
  72705. <name>1011</name>
  72706. <description>Interrupt on either edge.</description>
  72707. <value>#1011</value>
  72708. </enumeratedValue>
  72709. <enumeratedValue>
  72710. <name>1100</name>
  72711. <description>Interrupt when logic 1.</description>
  72712. <value>#1100</value>
  72713. </enumeratedValue>
  72714. </enumeratedValues>
  72715. </field>
  72716. <field>
  72717. <name>ISF</name>
  72718. <description>Interrupt Status Flag</description>
  72719. <bitOffset>24</bitOffset>
  72720. <bitWidth>1</bitWidth>
  72721. <access>read-write</access>
  72722. <enumeratedValues>
  72723. <enumeratedValue>
  72724. <name>0</name>
  72725. <description>Configured interrupt is not detected.</description>
  72726. <value>#0</value>
  72727. </enumeratedValue>
  72728. <enumeratedValue>
  72729. <name>1</name>
  72730. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  72731. <value>#1</value>
  72732. </enumeratedValue>
  72733. </enumeratedValues>
  72734. </field>
  72735. </fields>
  72736. </register>
  72737. <register>
  72738. <name>PCR30</name>
  72739. <description>Pin Control Register n</description>
  72740. <addressOffset>0x78</addressOffset>
  72741. <size>32</size>
  72742. <access>read-write</access>
  72743. <resetValue>0</resetValue>
  72744. <resetMask>0xFFFFFFFF</resetMask>
  72745. <fields>
  72746. <field>
  72747. <name>PS</name>
  72748. <description>Pull Select</description>
  72749. <bitOffset>0</bitOffset>
  72750. <bitWidth>1</bitWidth>
  72751. <access>read-only</access>
  72752. <enumeratedValues>
  72753. <enumeratedValue>
  72754. <name>0</name>
  72755. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  72756. <value>#0</value>
  72757. </enumeratedValue>
  72758. <enumeratedValue>
  72759. <name>1</name>
  72760. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  72761. <value>#1</value>
  72762. </enumeratedValue>
  72763. </enumeratedValues>
  72764. </field>
  72765. <field>
  72766. <name>PE</name>
  72767. <description>Pull Enable</description>
  72768. <bitOffset>1</bitOffset>
  72769. <bitWidth>1</bitWidth>
  72770. <access>read-only</access>
  72771. <enumeratedValues>
  72772. <enumeratedValue>
  72773. <name>0</name>
  72774. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  72775. <value>#0</value>
  72776. </enumeratedValue>
  72777. <enumeratedValue>
  72778. <name>1</name>
  72779. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  72780. <value>#1</value>
  72781. </enumeratedValue>
  72782. </enumeratedValues>
  72783. </field>
  72784. <field>
  72785. <name>SRE</name>
  72786. <description>Slew Rate Enable</description>
  72787. <bitOffset>2</bitOffset>
  72788. <bitWidth>1</bitWidth>
  72789. <access>read-only</access>
  72790. <enumeratedValues>
  72791. <enumeratedValue>
  72792. <name>0</name>
  72793. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  72794. <value>#0</value>
  72795. </enumeratedValue>
  72796. <enumeratedValue>
  72797. <name>1</name>
  72798. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  72799. <value>#1</value>
  72800. </enumeratedValue>
  72801. </enumeratedValues>
  72802. </field>
  72803. <field>
  72804. <name>PFE</name>
  72805. <description>Passive Filter Enable</description>
  72806. <bitOffset>4</bitOffset>
  72807. <bitWidth>1</bitWidth>
  72808. <access>read-only</access>
  72809. <enumeratedValues>
  72810. <enumeratedValue>
  72811. <name>0</name>
  72812. <description>Passive input filter is disabled on the corresponding pin.</description>
  72813. <value>#0</value>
  72814. </enumeratedValue>
  72815. <enumeratedValue>
  72816. <name>1</name>
  72817. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  72818. <value>#1</value>
  72819. </enumeratedValue>
  72820. </enumeratedValues>
  72821. </field>
  72822. <field>
  72823. <name>ODE</name>
  72824. <description>Open Drain Enable</description>
  72825. <bitOffset>5</bitOffset>
  72826. <bitWidth>1</bitWidth>
  72827. <access>read-only</access>
  72828. <enumeratedValues>
  72829. <enumeratedValue>
  72830. <name>0</name>
  72831. <description>Open drain output is disabled on the corresponding pin.</description>
  72832. <value>#0</value>
  72833. </enumeratedValue>
  72834. <enumeratedValue>
  72835. <name>1</name>
  72836. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  72837. <value>#1</value>
  72838. </enumeratedValue>
  72839. </enumeratedValues>
  72840. </field>
  72841. <field>
  72842. <name>DSE</name>
  72843. <description>Drive Strength Enable</description>
  72844. <bitOffset>6</bitOffset>
  72845. <bitWidth>1</bitWidth>
  72846. <access>read-only</access>
  72847. <enumeratedValues>
  72848. <enumeratedValue>
  72849. <name>0</name>
  72850. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  72851. <value>#0</value>
  72852. </enumeratedValue>
  72853. <enumeratedValue>
  72854. <name>1</name>
  72855. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  72856. <value>#1</value>
  72857. </enumeratedValue>
  72858. </enumeratedValues>
  72859. </field>
  72860. <field>
  72861. <name>MUX</name>
  72862. <description>Pin Mux Control</description>
  72863. <bitOffset>8</bitOffset>
  72864. <bitWidth>3</bitWidth>
  72865. <access>read-write</access>
  72866. <enumeratedValues>
  72867. <enumeratedValue>
  72868. <name>000</name>
  72869. <description>Pin disabled (analog).</description>
  72870. <value>#000</value>
  72871. </enumeratedValue>
  72872. <enumeratedValue>
  72873. <name>001</name>
  72874. <description>Alternative 1 (GPIO).</description>
  72875. <value>#001</value>
  72876. </enumeratedValue>
  72877. <enumeratedValue>
  72878. <name>010</name>
  72879. <description>Alternative 2 (chip-specific).</description>
  72880. <value>#010</value>
  72881. </enumeratedValue>
  72882. <enumeratedValue>
  72883. <name>011</name>
  72884. <description>Alternative 3 (chip-specific).</description>
  72885. <value>#011</value>
  72886. </enumeratedValue>
  72887. <enumeratedValue>
  72888. <name>100</name>
  72889. <description>Alternative 4 (chip-specific).</description>
  72890. <value>#100</value>
  72891. </enumeratedValue>
  72892. <enumeratedValue>
  72893. <name>101</name>
  72894. <description>Alternative 5 (chip-specific).</description>
  72895. <value>#101</value>
  72896. </enumeratedValue>
  72897. <enumeratedValue>
  72898. <name>110</name>
  72899. <description>Alternative 6 (chip-specific).</description>
  72900. <value>#110</value>
  72901. </enumeratedValue>
  72902. <enumeratedValue>
  72903. <name>111</name>
  72904. <description>Alternative 7 (chip-specific).</description>
  72905. <value>#111</value>
  72906. </enumeratedValue>
  72907. </enumeratedValues>
  72908. </field>
  72909. <field>
  72910. <name>LK</name>
  72911. <description>Lock Register</description>
  72912. <bitOffset>15</bitOffset>
  72913. <bitWidth>1</bitWidth>
  72914. <access>read-write</access>
  72915. <enumeratedValues>
  72916. <enumeratedValue>
  72917. <name>0</name>
  72918. <description>Pin Control Register fields [15:0] are not locked.</description>
  72919. <value>#0</value>
  72920. </enumeratedValue>
  72921. <enumeratedValue>
  72922. <name>1</name>
  72923. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  72924. <value>#1</value>
  72925. </enumeratedValue>
  72926. </enumeratedValues>
  72927. </field>
  72928. <field>
  72929. <name>IRQC</name>
  72930. <description>Interrupt Configuration</description>
  72931. <bitOffset>16</bitOffset>
  72932. <bitWidth>4</bitWidth>
  72933. <access>read-write</access>
  72934. <enumeratedValues>
  72935. <enumeratedValue>
  72936. <name>0000</name>
  72937. <description>Interrupt/DMA request disabled.</description>
  72938. <value>#0000</value>
  72939. </enumeratedValue>
  72940. <enumeratedValue>
  72941. <name>0001</name>
  72942. <description>DMA request on rising edge.</description>
  72943. <value>#0001</value>
  72944. </enumeratedValue>
  72945. <enumeratedValue>
  72946. <name>0010</name>
  72947. <description>DMA request on falling edge.</description>
  72948. <value>#0010</value>
  72949. </enumeratedValue>
  72950. <enumeratedValue>
  72951. <name>0011</name>
  72952. <description>DMA request on either edge.</description>
  72953. <value>#0011</value>
  72954. </enumeratedValue>
  72955. <enumeratedValue>
  72956. <name>1000</name>
  72957. <description>Interrupt when logic 0.</description>
  72958. <value>#1000</value>
  72959. </enumeratedValue>
  72960. <enumeratedValue>
  72961. <name>1001</name>
  72962. <description>Interrupt on rising-edge.</description>
  72963. <value>#1001</value>
  72964. </enumeratedValue>
  72965. <enumeratedValue>
  72966. <name>1010</name>
  72967. <description>Interrupt on falling-edge.</description>
  72968. <value>#1010</value>
  72969. </enumeratedValue>
  72970. <enumeratedValue>
  72971. <name>1011</name>
  72972. <description>Interrupt on either edge.</description>
  72973. <value>#1011</value>
  72974. </enumeratedValue>
  72975. <enumeratedValue>
  72976. <name>1100</name>
  72977. <description>Interrupt when logic 1.</description>
  72978. <value>#1100</value>
  72979. </enumeratedValue>
  72980. </enumeratedValues>
  72981. </field>
  72982. <field>
  72983. <name>ISF</name>
  72984. <description>Interrupt Status Flag</description>
  72985. <bitOffset>24</bitOffset>
  72986. <bitWidth>1</bitWidth>
  72987. <access>read-write</access>
  72988. <enumeratedValues>
  72989. <enumeratedValue>
  72990. <name>0</name>
  72991. <description>Configured interrupt is not detected.</description>
  72992. <value>#0</value>
  72993. </enumeratedValue>
  72994. <enumeratedValue>
  72995. <name>1</name>
  72996. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  72997. <value>#1</value>
  72998. </enumeratedValue>
  72999. </enumeratedValues>
  73000. </field>
  73001. </fields>
  73002. </register>
  73003. <register>
  73004. <name>PCR31</name>
  73005. <description>Pin Control Register n</description>
  73006. <addressOffset>0x7C</addressOffset>
  73007. <size>32</size>
  73008. <access>read-write</access>
  73009. <resetValue>0</resetValue>
  73010. <resetMask>0xFFFFFFFF</resetMask>
  73011. <fields>
  73012. <field>
  73013. <name>PS</name>
  73014. <description>Pull Select</description>
  73015. <bitOffset>0</bitOffset>
  73016. <bitWidth>1</bitWidth>
  73017. <access>read-only</access>
  73018. <enumeratedValues>
  73019. <enumeratedValue>
  73020. <name>0</name>
  73021. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  73022. <value>#0</value>
  73023. </enumeratedValue>
  73024. <enumeratedValue>
  73025. <name>1</name>
  73026. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  73027. <value>#1</value>
  73028. </enumeratedValue>
  73029. </enumeratedValues>
  73030. </field>
  73031. <field>
  73032. <name>PE</name>
  73033. <description>Pull Enable</description>
  73034. <bitOffset>1</bitOffset>
  73035. <bitWidth>1</bitWidth>
  73036. <access>read-only</access>
  73037. <enumeratedValues>
  73038. <enumeratedValue>
  73039. <name>0</name>
  73040. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  73041. <value>#0</value>
  73042. </enumeratedValue>
  73043. <enumeratedValue>
  73044. <name>1</name>
  73045. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  73046. <value>#1</value>
  73047. </enumeratedValue>
  73048. </enumeratedValues>
  73049. </field>
  73050. <field>
  73051. <name>SRE</name>
  73052. <description>Slew Rate Enable</description>
  73053. <bitOffset>2</bitOffset>
  73054. <bitWidth>1</bitWidth>
  73055. <access>read-only</access>
  73056. <enumeratedValues>
  73057. <enumeratedValue>
  73058. <name>0</name>
  73059. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  73060. <value>#0</value>
  73061. </enumeratedValue>
  73062. <enumeratedValue>
  73063. <name>1</name>
  73064. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  73065. <value>#1</value>
  73066. </enumeratedValue>
  73067. </enumeratedValues>
  73068. </field>
  73069. <field>
  73070. <name>PFE</name>
  73071. <description>Passive Filter Enable</description>
  73072. <bitOffset>4</bitOffset>
  73073. <bitWidth>1</bitWidth>
  73074. <access>read-only</access>
  73075. <enumeratedValues>
  73076. <enumeratedValue>
  73077. <name>0</name>
  73078. <description>Passive input filter is disabled on the corresponding pin.</description>
  73079. <value>#0</value>
  73080. </enumeratedValue>
  73081. <enumeratedValue>
  73082. <name>1</name>
  73083. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  73084. <value>#1</value>
  73085. </enumeratedValue>
  73086. </enumeratedValues>
  73087. </field>
  73088. <field>
  73089. <name>ODE</name>
  73090. <description>Open Drain Enable</description>
  73091. <bitOffset>5</bitOffset>
  73092. <bitWidth>1</bitWidth>
  73093. <access>read-only</access>
  73094. <enumeratedValues>
  73095. <enumeratedValue>
  73096. <name>0</name>
  73097. <description>Open drain output is disabled on the corresponding pin.</description>
  73098. <value>#0</value>
  73099. </enumeratedValue>
  73100. <enumeratedValue>
  73101. <name>1</name>
  73102. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  73103. <value>#1</value>
  73104. </enumeratedValue>
  73105. </enumeratedValues>
  73106. </field>
  73107. <field>
  73108. <name>DSE</name>
  73109. <description>Drive Strength Enable</description>
  73110. <bitOffset>6</bitOffset>
  73111. <bitWidth>1</bitWidth>
  73112. <access>read-only</access>
  73113. <enumeratedValues>
  73114. <enumeratedValue>
  73115. <name>0</name>
  73116. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  73117. <value>#0</value>
  73118. </enumeratedValue>
  73119. <enumeratedValue>
  73120. <name>1</name>
  73121. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  73122. <value>#1</value>
  73123. </enumeratedValue>
  73124. </enumeratedValues>
  73125. </field>
  73126. <field>
  73127. <name>MUX</name>
  73128. <description>Pin Mux Control</description>
  73129. <bitOffset>8</bitOffset>
  73130. <bitWidth>3</bitWidth>
  73131. <access>read-write</access>
  73132. <enumeratedValues>
  73133. <enumeratedValue>
  73134. <name>000</name>
  73135. <description>Pin disabled (analog).</description>
  73136. <value>#000</value>
  73137. </enumeratedValue>
  73138. <enumeratedValue>
  73139. <name>001</name>
  73140. <description>Alternative 1 (GPIO).</description>
  73141. <value>#001</value>
  73142. </enumeratedValue>
  73143. <enumeratedValue>
  73144. <name>010</name>
  73145. <description>Alternative 2 (chip-specific).</description>
  73146. <value>#010</value>
  73147. </enumeratedValue>
  73148. <enumeratedValue>
  73149. <name>011</name>
  73150. <description>Alternative 3 (chip-specific).</description>
  73151. <value>#011</value>
  73152. </enumeratedValue>
  73153. <enumeratedValue>
  73154. <name>100</name>
  73155. <description>Alternative 4 (chip-specific).</description>
  73156. <value>#100</value>
  73157. </enumeratedValue>
  73158. <enumeratedValue>
  73159. <name>101</name>
  73160. <description>Alternative 5 (chip-specific).</description>
  73161. <value>#101</value>
  73162. </enumeratedValue>
  73163. <enumeratedValue>
  73164. <name>110</name>
  73165. <description>Alternative 6 (chip-specific).</description>
  73166. <value>#110</value>
  73167. </enumeratedValue>
  73168. <enumeratedValue>
  73169. <name>111</name>
  73170. <description>Alternative 7 (chip-specific).</description>
  73171. <value>#111</value>
  73172. </enumeratedValue>
  73173. </enumeratedValues>
  73174. </field>
  73175. <field>
  73176. <name>LK</name>
  73177. <description>Lock Register</description>
  73178. <bitOffset>15</bitOffset>
  73179. <bitWidth>1</bitWidth>
  73180. <access>read-write</access>
  73181. <enumeratedValues>
  73182. <enumeratedValue>
  73183. <name>0</name>
  73184. <description>Pin Control Register fields [15:0] are not locked.</description>
  73185. <value>#0</value>
  73186. </enumeratedValue>
  73187. <enumeratedValue>
  73188. <name>1</name>
  73189. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  73190. <value>#1</value>
  73191. </enumeratedValue>
  73192. </enumeratedValues>
  73193. </field>
  73194. <field>
  73195. <name>IRQC</name>
  73196. <description>Interrupt Configuration</description>
  73197. <bitOffset>16</bitOffset>
  73198. <bitWidth>4</bitWidth>
  73199. <access>read-write</access>
  73200. <enumeratedValues>
  73201. <enumeratedValue>
  73202. <name>0000</name>
  73203. <description>Interrupt/DMA request disabled.</description>
  73204. <value>#0000</value>
  73205. </enumeratedValue>
  73206. <enumeratedValue>
  73207. <name>0001</name>
  73208. <description>DMA request on rising edge.</description>
  73209. <value>#0001</value>
  73210. </enumeratedValue>
  73211. <enumeratedValue>
  73212. <name>0010</name>
  73213. <description>DMA request on falling edge.</description>
  73214. <value>#0010</value>
  73215. </enumeratedValue>
  73216. <enumeratedValue>
  73217. <name>0011</name>
  73218. <description>DMA request on either edge.</description>
  73219. <value>#0011</value>
  73220. </enumeratedValue>
  73221. <enumeratedValue>
  73222. <name>1000</name>
  73223. <description>Interrupt when logic 0.</description>
  73224. <value>#1000</value>
  73225. </enumeratedValue>
  73226. <enumeratedValue>
  73227. <name>1001</name>
  73228. <description>Interrupt on rising-edge.</description>
  73229. <value>#1001</value>
  73230. </enumeratedValue>
  73231. <enumeratedValue>
  73232. <name>1010</name>
  73233. <description>Interrupt on falling-edge.</description>
  73234. <value>#1010</value>
  73235. </enumeratedValue>
  73236. <enumeratedValue>
  73237. <name>1011</name>
  73238. <description>Interrupt on either edge.</description>
  73239. <value>#1011</value>
  73240. </enumeratedValue>
  73241. <enumeratedValue>
  73242. <name>1100</name>
  73243. <description>Interrupt when logic 1.</description>
  73244. <value>#1100</value>
  73245. </enumeratedValue>
  73246. </enumeratedValues>
  73247. </field>
  73248. <field>
  73249. <name>ISF</name>
  73250. <description>Interrupt Status Flag</description>
  73251. <bitOffset>24</bitOffset>
  73252. <bitWidth>1</bitWidth>
  73253. <access>read-write</access>
  73254. <enumeratedValues>
  73255. <enumeratedValue>
  73256. <name>0</name>
  73257. <description>Configured interrupt is not detected.</description>
  73258. <value>#0</value>
  73259. </enumeratedValue>
  73260. <enumeratedValue>
  73261. <name>1</name>
  73262. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  73263. <value>#1</value>
  73264. </enumeratedValue>
  73265. </enumeratedValues>
  73266. </field>
  73267. </fields>
  73268. </register>
  73269. <register>
  73270. <name>GPCLR</name>
  73271. <description>Global Pin Control Low Register</description>
  73272. <addressOffset>0x80</addressOffset>
  73273. <size>32</size>
  73274. <access>write-only</access>
  73275. <resetValue>0</resetValue>
  73276. <resetMask>0xFFFFFFFF</resetMask>
  73277. <fields>
  73278. <field>
  73279. <name>GPWD</name>
  73280. <description>Global Pin Write Data</description>
  73281. <bitOffset>0</bitOffset>
  73282. <bitWidth>16</bitWidth>
  73283. <access>write-only</access>
  73284. </field>
  73285. <field>
  73286. <name>GPWE</name>
  73287. <description>Global Pin Write Enable</description>
  73288. <bitOffset>16</bitOffset>
  73289. <bitWidth>16</bitWidth>
  73290. <access>write-only</access>
  73291. <enumeratedValues>
  73292. <enumeratedValue>
  73293. <name>0</name>
  73294. <description>Corresponding Pin Control Register is not updated with the value in GPWD.</description>
  73295. <value>#0</value>
  73296. </enumeratedValue>
  73297. <enumeratedValue>
  73298. <name>1</name>
  73299. <description>Corresponding Pin Control Register is updated with the value in GPWD.</description>
  73300. <value>#1</value>
  73301. </enumeratedValue>
  73302. </enumeratedValues>
  73303. </field>
  73304. </fields>
  73305. </register>
  73306. <register>
  73307. <name>GPCHR</name>
  73308. <description>Global Pin Control High Register</description>
  73309. <addressOffset>0x84</addressOffset>
  73310. <size>32</size>
  73311. <access>write-only</access>
  73312. <resetValue>0</resetValue>
  73313. <resetMask>0xFFFFFFFF</resetMask>
  73314. <fields>
  73315. <field>
  73316. <name>GPWD</name>
  73317. <description>Global Pin Write Data</description>
  73318. <bitOffset>0</bitOffset>
  73319. <bitWidth>16</bitWidth>
  73320. <access>write-only</access>
  73321. </field>
  73322. <field>
  73323. <name>GPWE</name>
  73324. <description>Global Pin Write Enable</description>
  73325. <bitOffset>16</bitOffset>
  73326. <bitWidth>16</bitWidth>
  73327. <access>write-only</access>
  73328. <enumeratedValues>
  73329. <enumeratedValue>
  73330. <name>0</name>
  73331. <description>Corresponding Pin Control Register is not updated with the value in GPWD.</description>
  73332. <value>#0</value>
  73333. </enumeratedValue>
  73334. <enumeratedValue>
  73335. <name>1</name>
  73336. <description>Corresponding Pin Control Register is updated with the value in GPWD.</description>
  73337. <value>#1</value>
  73338. </enumeratedValue>
  73339. </enumeratedValues>
  73340. </field>
  73341. </fields>
  73342. </register>
  73343. <register>
  73344. <name>ISFR</name>
  73345. <description>Interrupt Status Flag Register</description>
  73346. <addressOffset>0xA0</addressOffset>
  73347. <size>32</size>
  73348. <access>read-write</access>
  73349. <resetValue>0</resetValue>
  73350. <resetMask>0xFFFFFFFF</resetMask>
  73351. <fields>
  73352. <field>
  73353. <name>ISF</name>
  73354. <description>Interrupt Status Flag</description>
  73355. <bitOffset>0</bitOffset>
  73356. <bitWidth>32</bitWidth>
  73357. <access>read-write</access>
  73358. <enumeratedValues>
  73359. <enumeratedValue>
  73360. <name>0</name>
  73361. <description>Configured interrupt is not detected.</description>
  73362. <value>#0</value>
  73363. </enumeratedValue>
  73364. <enumeratedValue>
  73365. <name>1</name>
  73366. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  73367. <value>#1</value>
  73368. </enumeratedValue>
  73369. </enumeratedValues>
  73370. </field>
  73371. </fields>
  73372. </register>
  73373. </registers>
  73374. </peripheral>
  73375. <peripheral>
  73376. <name>PORTC</name>
  73377. <description>Pin Control and Interrupts</description>
  73378. <groupName>PORT</groupName>
  73379. <prependToName>PORTC_</prependToName>
  73380. <baseAddress>0x4004B000</baseAddress>
  73381. <addressBlock>
  73382. <offset>0</offset>
  73383. <size>0xA4</size>
  73384. <usage>registers</usage>
  73385. </addressBlock>
  73386. <interrupt>
  73387. <name>PORTC</name>
  73388. <value>61</value>
  73389. </interrupt>
  73390. <registers>
  73391. <register>
  73392. <name>PCR0</name>
  73393. <description>Pin Control Register n</description>
  73394. <addressOffset>0</addressOffset>
  73395. <size>32</size>
  73396. <access>read-write</access>
  73397. <resetValue>0</resetValue>
  73398. <resetMask>0xFFFFFFFF</resetMask>
  73399. <fields>
  73400. <field>
  73401. <name>PS</name>
  73402. <description>Pull Select</description>
  73403. <bitOffset>0</bitOffset>
  73404. <bitWidth>1</bitWidth>
  73405. <access>read-write</access>
  73406. <enumeratedValues>
  73407. <enumeratedValue>
  73408. <name>0</name>
  73409. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  73410. <value>#0</value>
  73411. </enumeratedValue>
  73412. <enumeratedValue>
  73413. <name>1</name>
  73414. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  73415. <value>#1</value>
  73416. </enumeratedValue>
  73417. </enumeratedValues>
  73418. </field>
  73419. <field>
  73420. <name>PE</name>
  73421. <description>Pull Enable</description>
  73422. <bitOffset>1</bitOffset>
  73423. <bitWidth>1</bitWidth>
  73424. <access>read-write</access>
  73425. <enumeratedValues>
  73426. <enumeratedValue>
  73427. <name>0</name>
  73428. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  73429. <value>#0</value>
  73430. </enumeratedValue>
  73431. <enumeratedValue>
  73432. <name>1</name>
  73433. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  73434. <value>#1</value>
  73435. </enumeratedValue>
  73436. </enumeratedValues>
  73437. </field>
  73438. <field>
  73439. <name>SRE</name>
  73440. <description>Slew Rate Enable</description>
  73441. <bitOffset>2</bitOffset>
  73442. <bitWidth>1</bitWidth>
  73443. <access>read-write</access>
  73444. <enumeratedValues>
  73445. <enumeratedValue>
  73446. <name>0</name>
  73447. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  73448. <value>#0</value>
  73449. </enumeratedValue>
  73450. <enumeratedValue>
  73451. <name>1</name>
  73452. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  73453. <value>#1</value>
  73454. </enumeratedValue>
  73455. </enumeratedValues>
  73456. </field>
  73457. <field>
  73458. <name>PFE</name>
  73459. <description>Passive Filter Enable</description>
  73460. <bitOffset>4</bitOffset>
  73461. <bitWidth>1</bitWidth>
  73462. <access>read-write</access>
  73463. <enumeratedValues>
  73464. <enumeratedValue>
  73465. <name>0</name>
  73466. <description>Passive input filter is disabled on the corresponding pin.</description>
  73467. <value>#0</value>
  73468. </enumeratedValue>
  73469. <enumeratedValue>
  73470. <name>1</name>
  73471. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  73472. <value>#1</value>
  73473. </enumeratedValue>
  73474. </enumeratedValues>
  73475. </field>
  73476. <field>
  73477. <name>ODE</name>
  73478. <description>Open Drain Enable</description>
  73479. <bitOffset>5</bitOffset>
  73480. <bitWidth>1</bitWidth>
  73481. <access>read-write</access>
  73482. <enumeratedValues>
  73483. <enumeratedValue>
  73484. <name>0</name>
  73485. <description>Open drain output is disabled on the corresponding pin.</description>
  73486. <value>#0</value>
  73487. </enumeratedValue>
  73488. <enumeratedValue>
  73489. <name>1</name>
  73490. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  73491. <value>#1</value>
  73492. </enumeratedValue>
  73493. </enumeratedValues>
  73494. </field>
  73495. <field>
  73496. <name>DSE</name>
  73497. <description>Drive Strength Enable</description>
  73498. <bitOffset>6</bitOffset>
  73499. <bitWidth>1</bitWidth>
  73500. <access>read-write</access>
  73501. <enumeratedValues>
  73502. <enumeratedValue>
  73503. <name>0</name>
  73504. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  73505. <value>#0</value>
  73506. </enumeratedValue>
  73507. <enumeratedValue>
  73508. <name>1</name>
  73509. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  73510. <value>#1</value>
  73511. </enumeratedValue>
  73512. </enumeratedValues>
  73513. </field>
  73514. <field>
  73515. <name>MUX</name>
  73516. <description>Pin Mux Control</description>
  73517. <bitOffset>8</bitOffset>
  73518. <bitWidth>3</bitWidth>
  73519. <access>read-write</access>
  73520. <enumeratedValues>
  73521. <enumeratedValue>
  73522. <name>000</name>
  73523. <description>Pin disabled (analog).</description>
  73524. <value>#000</value>
  73525. </enumeratedValue>
  73526. <enumeratedValue>
  73527. <name>001</name>
  73528. <description>Alternative 1 (GPIO).</description>
  73529. <value>#001</value>
  73530. </enumeratedValue>
  73531. <enumeratedValue>
  73532. <name>010</name>
  73533. <description>Alternative 2 (chip-specific).</description>
  73534. <value>#010</value>
  73535. </enumeratedValue>
  73536. <enumeratedValue>
  73537. <name>011</name>
  73538. <description>Alternative 3 (chip-specific).</description>
  73539. <value>#011</value>
  73540. </enumeratedValue>
  73541. <enumeratedValue>
  73542. <name>100</name>
  73543. <description>Alternative 4 (chip-specific).</description>
  73544. <value>#100</value>
  73545. </enumeratedValue>
  73546. <enumeratedValue>
  73547. <name>101</name>
  73548. <description>Alternative 5 (chip-specific).</description>
  73549. <value>#101</value>
  73550. </enumeratedValue>
  73551. <enumeratedValue>
  73552. <name>110</name>
  73553. <description>Alternative 6 (chip-specific).</description>
  73554. <value>#110</value>
  73555. </enumeratedValue>
  73556. <enumeratedValue>
  73557. <name>111</name>
  73558. <description>Alternative 7 (chip-specific).</description>
  73559. <value>#111</value>
  73560. </enumeratedValue>
  73561. </enumeratedValues>
  73562. </field>
  73563. <field>
  73564. <name>LK</name>
  73565. <description>Lock Register</description>
  73566. <bitOffset>15</bitOffset>
  73567. <bitWidth>1</bitWidth>
  73568. <access>read-write</access>
  73569. <enumeratedValues>
  73570. <enumeratedValue>
  73571. <name>0</name>
  73572. <description>Pin Control Register fields [15:0] are not locked.</description>
  73573. <value>#0</value>
  73574. </enumeratedValue>
  73575. <enumeratedValue>
  73576. <name>1</name>
  73577. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  73578. <value>#1</value>
  73579. </enumeratedValue>
  73580. </enumeratedValues>
  73581. </field>
  73582. <field>
  73583. <name>IRQC</name>
  73584. <description>Interrupt Configuration</description>
  73585. <bitOffset>16</bitOffset>
  73586. <bitWidth>4</bitWidth>
  73587. <access>read-write</access>
  73588. <enumeratedValues>
  73589. <enumeratedValue>
  73590. <name>0000</name>
  73591. <description>Interrupt/DMA request disabled.</description>
  73592. <value>#0000</value>
  73593. </enumeratedValue>
  73594. <enumeratedValue>
  73595. <name>0001</name>
  73596. <description>DMA request on rising edge.</description>
  73597. <value>#0001</value>
  73598. </enumeratedValue>
  73599. <enumeratedValue>
  73600. <name>0010</name>
  73601. <description>DMA request on falling edge.</description>
  73602. <value>#0010</value>
  73603. </enumeratedValue>
  73604. <enumeratedValue>
  73605. <name>0011</name>
  73606. <description>DMA request on either edge.</description>
  73607. <value>#0011</value>
  73608. </enumeratedValue>
  73609. <enumeratedValue>
  73610. <name>1000</name>
  73611. <description>Interrupt when logic 0.</description>
  73612. <value>#1000</value>
  73613. </enumeratedValue>
  73614. <enumeratedValue>
  73615. <name>1001</name>
  73616. <description>Interrupt on rising-edge.</description>
  73617. <value>#1001</value>
  73618. </enumeratedValue>
  73619. <enumeratedValue>
  73620. <name>1010</name>
  73621. <description>Interrupt on falling-edge.</description>
  73622. <value>#1010</value>
  73623. </enumeratedValue>
  73624. <enumeratedValue>
  73625. <name>1011</name>
  73626. <description>Interrupt on either edge.</description>
  73627. <value>#1011</value>
  73628. </enumeratedValue>
  73629. <enumeratedValue>
  73630. <name>1100</name>
  73631. <description>Interrupt when logic 1.</description>
  73632. <value>#1100</value>
  73633. </enumeratedValue>
  73634. </enumeratedValues>
  73635. </field>
  73636. <field>
  73637. <name>ISF</name>
  73638. <description>Interrupt Status Flag</description>
  73639. <bitOffset>24</bitOffset>
  73640. <bitWidth>1</bitWidth>
  73641. <access>read-write</access>
  73642. <enumeratedValues>
  73643. <enumeratedValue>
  73644. <name>0</name>
  73645. <description>Configured interrupt is not detected.</description>
  73646. <value>#0</value>
  73647. </enumeratedValue>
  73648. <enumeratedValue>
  73649. <name>1</name>
  73650. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  73651. <value>#1</value>
  73652. </enumeratedValue>
  73653. </enumeratedValues>
  73654. </field>
  73655. </fields>
  73656. </register>
  73657. <register>
  73658. <name>PCR1</name>
  73659. <description>Pin Control Register n</description>
  73660. <addressOffset>0x4</addressOffset>
  73661. <size>32</size>
  73662. <access>read-write</access>
  73663. <resetValue>0</resetValue>
  73664. <resetMask>0xFFFFFFFF</resetMask>
  73665. <fields>
  73666. <field>
  73667. <name>PS</name>
  73668. <description>Pull Select</description>
  73669. <bitOffset>0</bitOffset>
  73670. <bitWidth>1</bitWidth>
  73671. <access>read-write</access>
  73672. <enumeratedValues>
  73673. <enumeratedValue>
  73674. <name>0</name>
  73675. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  73676. <value>#0</value>
  73677. </enumeratedValue>
  73678. <enumeratedValue>
  73679. <name>1</name>
  73680. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  73681. <value>#1</value>
  73682. </enumeratedValue>
  73683. </enumeratedValues>
  73684. </field>
  73685. <field>
  73686. <name>PE</name>
  73687. <description>Pull Enable</description>
  73688. <bitOffset>1</bitOffset>
  73689. <bitWidth>1</bitWidth>
  73690. <access>read-write</access>
  73691. <enumeratedValues>
  73692. <enumeratedValue>
  73693. <name>0</name>
  73694. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  73695. <value>#0</value>
  73696. </enumeratedValue>
  73697. <enumeratedValue>
  73698. <name>1</name>
  73699. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  73700. <value>#1</value>
  73701. </enumeratedValue>
  73702. </enumeratedValues>
  73703. </field>
  73704. <field>
  73705. <name>SRE</name>
  73706. <description>Slew Rate Enable</description>
  73707. <bitOffset>2</bitOffset>
  73708. <bitWidth>1</bitWidth>
  73709. <access>read-write</access>
  73710. <enumeratedValues>
  73711. <enumeratedValue>
  73712. <name>0</name>
  73713. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  73714. <value>#0</value>
  73715. </enumeratedValue>
  73716. <enumeratedValue>
  73717. <name>1</name>
  73718. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  73719. <value>#1</value>
  73720. </enumeratedValue>
  73721. </enumeratedValues>
  73722. </field>
  73723. <field>
  73724. <name>PFE</name>
  73725. <description>Passive Filter Enable</description>
  73726. <bitOffset>4</bitOffset>
  73727. <bitWidth>1</bitWidth>
  73728. <access>read-write</access>
  73729. <enumeratedValues>
  73730. <enumeratedValue>
  73731. <name>0</name>
  73732. <description>Passive input filter is disabled on the corresponding pin.</description>
  73733. <value>#0</value>
  73734. </enumeratedValue>
  73735. <enumeratedValue>
  73736. <name>1</name>
  73737. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  73738. <value>#1</value>
  73739. </enumeratedValue>
  73740. </enumeratedValues>
  73741. </field>
  73742. <field>
  73743. <name>ODE</name>
  73744. <description>Open Drain Enable</description>
  73745. <bitOffset>5</bitOffset>
  73746. <bitWidth>1</bitWidth>
  73747. <access>read-write</access>
  73748. <enumeratedValues>
  73749. <enumeratedValue>
  73750. <name>0</name>
  73751. <description>Open drain output is disabled on the corresponding pin.</description>
  73752. <value>#0</value>
  73753. </enumeratedValue>
  73754. <enumeratedValue>
  73755. <name>1</name>
  73756. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  73757. <value>#1</value>
  73758. </enumeratedValue>
  73759. </enumeratedValues>
  73760. </field>
  73761. <field>
  73762. <name>DSE</name>
  73763. <description>Drive Strength Enable</description>
  73764. <bitOffset>6</bitOffset>
  73765. <bitWidth>1</bitWidth>
  73766. <access>read-write</access>
  73767. <enumeratedValues>
  73768. <enumeratedValue>
  73769. <name>0</name>
  73770. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  73771. <value>#0</value>
  73772. </enumeratedValue>
  73773. <enumeratedValue>
  73774. <name>1</name>
  73775. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  73776. <value>#1</value>
  73777. </enumeratedValue>
  73778. </enumeratedValues>
  73779. </field>
  73780. <field>
  73781. <name>MUX</name>
  73782. <description>Pin Mux Control</description>
  73783. <bitOffset>8</bitOffset>
  73784. <bitWidth>3</bitWidth>
  73785. <access>read-write</access>
  73786. <enumeratedValues>
  73787. <enumeratedValue>
  73788. <name>000</name>
  73789. <description>Pin disabled (analog).</description>
  73790. <value>#000</value>
  73791. </enumeratedValue>
  73792. <enumeratedValue>
  73793. <name>001</name>
  73794. <description>Alternative 1 (GPIO).</description>
  73795. <value>#001</value>
  73796. </enumeratedValue>
  73797. <enumeratedValue>
  73798. <name>010</name>
  73799. <description>Alternative 2 (chip-specific).</description>
  73800. <value>#010</value>
  73801. </enumeratedValue>
  73802. <enumeratedValue>
  73803. <name>011</name>
  73804. <description>Alternative 3 (chip-specific).</description>
  73805. <value>#011</value>
  73806. </enumeratedValue>
  73807. <enumeratedValue>
  73808. <name>100</name>
  73809. <description>Alternative 4 (chip-specific).</description>
  73810. <value>#100</value>
  73811. </enumeratedValue>
  73812. <enumeratedValue>
  73813. <name>101</name>
  73814. <description>Alternative 5 (chip-specific).</description>
  73815. <value>#101</value>
  73816. </enumeratedValue>
  73817. <enumeratedValue>
  73818. <name>110</name>
  73819. <description>Alternative 6 (chip-specific).</description>
  73820. <value>#110</value>
  73821. </enumeratedValue>
  73822. <enumeratedValue>
  73823. <name>111</name>
  73824. <description>Alternative 7 (chip-specific).</description>
  73825. <value>#111</value>
  73826. </enumeratedValue>
  73827. </enumeratedValues>
  73828. </field>
  73829. <field>
  73830. <name>LK</name>
  73831. <description>Lock Register</description>
  73832. <bitOffset>15</bitOffset>
  73833. <bitWidth>1</bitWidth>
  73834. <access>read-write</access>
  73835. <enumeratedValues>
  73836. <enumeratedValue>
  73837. <name>0</name>
  73838. <description>Pin Control Register fields [15:0] are not locked.</description>
  73839. <value>#0</value>
  73840. </enumeratedValue>
  73841. <enumeratedValue>
  73842. <name>1</name>
  73843. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  73844. <value>#1</value>
  73845. </enumeratedValue>
  73846. </enumeratedValues>
  73847. </field>
  73848. <field>
  73849. <name>IRQC</name>
  73850. <description>Interrupt Configuration</description>
  73851. <bitOffset>16</bitOffset>
  73852. <bitWidth>4</bitWidth>
  73853. <access>read-write</access>
  73854. <enumeratedValues>
  73855. <enumeratedValue>
  73856. <name>0000</name>
  73857. <description>Interrupt/DMA request disabled.</description>
  73858. <value>#0000</value>
  73859. </enumeratedValue>
  73860. <enumeratedValue>
  73861. <name>0001</name>
  73862. <description>DMA request on rising edge.</description>
  73863. <value>#0001</value>
  73864. </enumeratedValue>
  73865. <enumeratedValue>
  73866. <name>0010</name>
  73867. <description>DMA request on falling edge.</description>
  73868. <value>#0010</value>
  73869. </enumeratedValue>
  73870. <enumeratedValue>
  73871. <name>0011</name>
  73872. <description>DMA request on either edge.</description>
  73873. <value>#0011</value>
  73874. </enumeratedValue>
  73875. <enumeratedValue>
  73876. <name>1000</name>
  73877. <description>Interrupt when logic 0.</description>
  73878. <value>#1000</value>
  73879. </enumeratedValue>
  73880. <enumeratedValue>
  73881. <name>1001</name>
  73882. <description>Interrupt on rising-edge.</description>
  73883. <value>#1001</value>
  73884. </enumeratedValue>
  73885. <enumeratedValue>
  73886. <name>1010</name>
  73887. <description>Interrupt on falling-edge.</description>
  73888. <value>#1010</value>
  73889. </enumeratedValue>
  73890. <enumeratedValue>
  73891. <name>1011</name>
  73892. <description>Interrupt on either edge.</description>
  73893. <value>#1011</value>
  73894. </enumeratedValue>
  73895. <enumeratedValue>
  73896. <name>1100</name>
  73897. <description>Interrupt when logic 1.</description>
  73898. <value>#1100</value>
  73899. </enumeratedValue>
  73900. </enumeratedValues>
  73901. </field>
  73902. <field>
  73903. <name>ISF</name>
  73904. <description>Interrupt Status Flag</description>
  73905. <bitOffset>24</bitOffset>
  73906. <bitWidth>1</bitWidth>
  73907. <access>read-write</access>
  73908. <enumeratedValues>
  73909. <enumeratedValue>
  73910. <name>0</name>
  73911. <description>Configured interrupt is not detected.</description>
  73912. <value>#0</value>
  73913. </enumeratedValue>
  73914. <enumeratedValue>
  73915. <name>1</name>
  73916. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  73917. <value>#1</value>
  73918. </enumeratedValue>
  73919. </enumeratedValues>
  73920. </field>
  73921. </fields>
  73922. </register>
  73923. <register>
  73924. <name>PCR2</name>
  73925. <description>Pin Control Register n</description>
  73926. <addressOffset>0x8</addressOffset>
  73927. <size>32</size>
  73928. <access>read-write</access>
  73929. <resetValue>0</resetValue>
  73930. <resetMask>0xFFFFFFFF</resetMask>
  73931. <fields>
  73932. <field>
  73933. <name>PS</name>
  73934. <description>Pull Select</description>
  73935. <bitOffset>0</bitOffset>
  73936. <bitWidth>1</bitWidth>
  73937. <access>read-write</access>
  73938. <enumeratedValues>
  73939. <enumeratedValue>
  73940. <name>0</name>
  73941. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  73942. <value>#0</value>
  73943. </enumeratedValue>
  73944. <enumeratedValue>
  73945. <name>1</name>
  73946. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  73947. <value>#1</value>
  73948. </enumeratedValue>
  73949. </enumeratedValues>
  73950. </field>
  73951. <field>
  73952. <name>PE</name>
  73953. <description>Pull Enable</description>
  73954. <bitOffset>1</bitOffset>
  73955. <bitWidth>1</bitWidth>
  73956. <access>read-write</access>
  73957. <enumeratedValues>
  73958. <enumeratedValue>
  73959. <name>0</name>
  73960. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  73961. <value>#0</value>
  73962. </enumeratedValue>
  73963. <enumeratedValue>
  73964. <name>1</name>
  73965. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  73966. <value>#1</value>
  73967. </enumeratedValue>
  73968. </enumeratedValues>
  73969. </field>
  73970. <field>
  73971. <name>SRE</name>
  73972. <description>Slew Rate Enable</description>
  73973. <bitOffset>2</bitOffset>
  73974. <bitWidth>1</bitWidth>
  73975. <access>read-write</access>
  73976. <enumeratedValues>
  73977. <enumeratedValue>
  73978. <name>0</name>
  73979. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  73980. <value>#0</value>
  73981. </enumeratedValue>
  73982. <enumeratedValue>
  73983. <name>1</name>
  73984. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  73985. <value>#1</value>
  73986. </enumeratedValue>
  73987. </enumeratedValues>
  73988. </field>
  73989. <field>
  73990. <name>PFE</name>
  73991. <description>Passive Filter Enable</description>
  73992. <bitOffset>4</bitOffset>
  73993. <bitWidth>1</bitWidth>
  73994. <access>read-write</access>
  73995. <enumeratedValues>
  73996. <enumeratedValue>
  73997. <name>0</name>
  73998. <description>Passive input filter is disabled on the corresponding pin.</description>
  73999. <value>#0</value>
  74000. </enumeratedValue>
  74001. <enumeratedValue>
  74002. <name>1</name>
  74003. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  74004. <value>#1</value>
  74005. </enumeratedValue>
  74006. </enumeratedValues>
  74007. </field>
  74008. <field>
  74009. <name>ODE</name>
  74010. <description>Open Drain Enable</description>
  74011. <bitOffset>5</bitOffset>
  74012. <bitWidth>1</bitWidth>
  74013. <access>read-write</access>
  74014. <enumeratedValues>
  74015. <enumeratedValue>
  74016. <name>0</name>
  74017. <description>Open drain output is disabled on the corresponding pin.</description>
  74018. <value>#0</value>
  74019. </enumeratedValue>
  74020. <enumeratedValue>
  74021. <name>1</name>
  74022. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  74023. <value>#1</value>
  74024. </enumeratedValue>
  74025. </enumeratedValues>
  74026. </field>
  74027. <field>
  74028. <name>DSE</name>
  74029. <description>Drive Strength Enable</description>
  74030. <bitOffset>6</bitOffset>
  74031. <bitWidth>1</bitWidth>
  74032. <access>read-write</access>
  74033. <enumeratedValues>
  74034. <enumeratedValue>
  74035. <name>0</name>
  74036. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  74037. <value>#0</value>
  74038. </enumeratedValue>
  74039. <enumeratedValue>
  74040. <name>1</name>
  74041. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  74042. <value>#1</value>
  74043. </enumeratedValue>
  74044. </enumeratedValues>
  74045. </field>
  74046. <field>
  74047. <name>MUX</name>
  74048. <description>Pin Mux Control</description>
  74049. <bitOffset>8</bitOffset>
  74050. <bitWidth>3</bitWidth>
  74051. <access>read-write</access>
  74052. <enumeratedValues>
  74053. <enumeratedValue>
  74054. <name>000</name>
  74055. <description>Pin disabled (analog).</description>
  74056. <value>#000</value>
  74057. </enumeratedValue>
  74058. <enumeratedValue>
  74059. <name>001</name>
  74060. <description>Alternative 1 (GPIO).</description>
  74061. <value>#001</value>
  74062. </enumeratedValue>
  74063. <enumeratedValue>
  74064. <name>010</name>
  74065. <description>Alternative 2 (chip-specific).</description>
  74066. <value>#010</value>
  74067. </enumeratedValue>
  74068. <enumeratedValue>
  74069. <name>011</name>
  74070. <description>Alternative 3 (chip-specific).</description>
  74071. <value>#011</value>
  74072. </enumeratedValue>
  74073. <enumeratedValue>
  74074. <name>100</name>
  74075. <description>Alternative 4 (chip-specific).</description>
  74076. <value>#100</value>
  74077. </enumeratedValue>
  74078. <enumeratedValue>
  74079. <name>101</name>
  74080. <description>Alternative 5 (chip-specific).</description>
  74081. <value>#101</value>
  74082. </enumeratedValue>
  74083. <enumeratedValue>
  74084. <name>110</name>
  74085. <description>Alternative 6 (chip-specific).</description>
  74086. <value>#110</value>
  74087. </enumeratedValue>
  74088. <enumeratedValue>
  74089. <name>111</name>
  74090. <description>Alternative 7 (chip-specific).</description>
  74091. <value>#111</value>
  74092. </enumeratedValue>
  74093. </enumeratedValues>
  74094. </field>
  74095. <field>
  74096. <name>LK</name>
  74097. <description>Lock Register</description>
  74098. <bitOffset>15</bitOffset>
  74099. <bitWidth>1</bitWidth>
  74100. <access>read-write</access>
  74101. <enumeratedValues>
  74102. <enumeratedValue>
  74103. <name>0</name>
  74104. <description>Pin Control Register fields [15:0] are not locked.</description>
  74105. <value>#0</value>
  74106. </enumeratedValue>
  74107. <enumeratedValue>
  74108. <name>1</name>
  74109. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  74110. <value>#1</value>
  74111. </enumeratedValue>
  74112. </enumeratedValues>
  74113. </field>
  74114. <field>
  74115. <name>IRQC</name>
  74116. <description>Interrupt Configuration</description>
  74117. <bitOffset>16</bitOffset>
  74118. <bitWidth>4</bitWidth>
  74119. <access>read-write</access>
  74120. <enumeratedValues>
  74121. <enumeratedValue>
  74122. <name>0000</name>
  74123. <description>Interrupt/DMA request disabled.</description>
  74124. <value>#0000</value>
  74125. </enumeratedValue>
  74126. <enumeratedValue>
  74127. <name>0001</name>
  74128. <description>DMA request on rising edge.</description>
  74129. <value>#0001</value>
  74130. </enumeratedValue>
  74131. <enumeratedValue>
  74132. <name>0010</name>
  74133. <description>DMA request on falling edge.</description>
  74134. <value>#0010</value>
  74135. </enumeratedValue>
  74136. <enumeratedValue>
  74137. <name>0011</name>
  74138. <description>DMA request on either edge.</description>
  74139. <value>#0011</value>
  74140. </enumeratedValue>
  74141. <enumeratedValue>
  74142. <name>1000</name>
  74143. <description>Interrupt when logic 0.</description>
  74144. <value>#1000</value>
  74145. </enumeratedValue>
  74146. <enumeratedValue>
  74147. <name>1001</name>
  74148. <description>Interrupt on rising-edge.</description>
  74149. <value>#1001</value>
  74150. </enumeratedValue>
  74151. <enumeratedValue>
  74152. <name>1010</name>
  74153. <description>Interrupt on falling-edge.</description>
  74154. <value>#1010</value>
  74155. </enumeratedValue>
  74156. <enumeratedValue>
  74157. <name>1011</name>
  74158. <description>Interrupt on either edge.</description>
  74159. <value>#1011</value>
  74160. </enumeratedValue>
  74161. <enumeratedValue>
  74162. <name>1100</name>
  74163. <description>Interrupt when logic 1.</description>
  74164. <value>#1100</value>
  74165. </enumeratedValue>
  74166. </enumeratedValues>
  74167. </field>
  74168. <field>
  74169. <name>ISF</name>
  74170. <description>Interrupt Status Flag</description>
  74171. <bitOffset>24</bitOffset>
  74172. <bitWidth>1</bitWidth>
  74173. <access>read-write</access>
  74174. <enumeratedValues>
  74175. <enumeratedValue>
  74176. <name>0</name>
  74177. <description>Configured interrupt is not detected.</description>
  74178. <value>#0</value>
  74179. </enumeratedValue>
  74180. <enumeratedValue>
  74181. <name>1</name>
  74182. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  74183. <value>#1</value>
  74184. </enumeratedValue>
  74185. </enumeratedValues>
  74186. </field>
  74187. </fields>
  74188. </register>
  74189. <register>
  74190. <name>PCR3</name>
  74191. <description>Pin Control Register n</description>
  74192. <addressOffset>0xC</addressOffset>
  74193. <size>32</size>
  74194. <access>read-write</access>
  74195. <resetValue>0</resetValue>
  74196. <resetMask>0xFFFFFFFF</resetMask>
  74197. <fields>
  74198. <field>
  74199. <name>PS</name>
  74200. <description>Pull Select</description>
  74201. <bitOffset>0</bitOffset>
  74202. <bitWidth>1</bitWidth>
  74203. <access>read-write</access>
  74204. <enumeratedValues>
  74205. <enumeratedValue>
  74206. <name>0</name>
  74207. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  74208. <value>#0</value>
  74209. </enumeratedValue>
  74210. <enumeratedValue>
  74211. <name>1</name>
  74212. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  74213. <value>#1</value>
  74214. </enumeratedValue>
  74215. </enumeratedValues>
  74216. </field>
  74217. <field>
  74218. <name>PE</name>
  74219. <description>Pull Enable</description>
  74220. <bitOffset>1</bitOffset>
  74221. <bitWidth>1</bitWidth>
  74222. <access>read-write</access>
  74223. <enumeratedValues>
  74224. <enumeratedValue>
  74225. <name>0</name>
  74226. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  74227. <value>#0</value>
  74228. </enumeratedValue>
  74229. <enumeratedValue>
  74230. <name>1</name>
  74231. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  74232. <value>#1</value>
  74233. </enumeratedValue>
  74234. </enumeratedValues>
  74235. </field>
  74236. <field>
  74237. <name>SRE</name>
  74238. <description>Slew Rate Enable</description>
  74239. <bitOffset>2</bitOffset>
  74240. <bitWidth>1</bitWidth>
  74241. <access>read-write</access>
  74242. <enumeratedValues>
  74243. <enumeratedValue>
  74244. <name>0</name>
  74245. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  74246. <value>#0</value>
  74247. </enumeratedValue>
  74248. <enumeratedValue>
  74249. <name>1</name>
  74250. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  74251. <value>#1</value>
  74252. </enumeratedValue>
  74253. </enumeratedValues>
  74254. </field>
  74255. <field>
  74256. <name>PFE</name>
  74257. <description>Passive Filter Enable</description>
  74258. <bitOffset>4</bitOffset>
  74259. <bitWidth>1</bitWidth>
  74260. <access>read-write</access>
  74261. <enumeratedValues>
  74262. <enumeratedValue>
  74263. <name>0</name>
  74264. <description>Passive input filter is disabled on the corresponding pin.</description>
  74265. <value>#0</value>
  74266. </enumeratedValue>
  74267. <enumeratedValue>
  74268. <name>1</name>
  74269. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  74270. <value>#1</value>
  74271. </enumeratedValue>
  74272. </enumeratedValues>
  74273. </field>
  74274. <field>
  74275. <name>ODE</name>
  74276. <description>Open Drain Enable</description>
  74277. <bitOffset>5</bitOffset>
  74278. <bitWidth>1</bitWidth>
  74279. <access>read-write</access>
  74280. <enumeratedValues>
  74281. <enumeratedValue>
  74282. <name>0</name>
  74283. <description>Open drain output is disabled on the corresponding pin.</description>
  74284. <value>#0</value>
  74285. </enumeratedValue>
  74286. <enumeratedValue>
  74287. <name>1</name>
  74288. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  74289. <value>#1</value>
  74290. </enumeratedValue>
  74291. </enumeratedValues>
  74292. </field>
  74293. <field>
  74294. <name>DSE</name>
  74295. <description>Drive Strength Enable</description>
  74296. <bitOffset>6</bitOffset>
  74297. <bitWidth>1</bitWidth>
  74298. <access>read-write</access>
  74299. <enumeratedValues>
  74300. <enumeratedValue>
  74301. <name>0</name>
  74302. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  74303. <value>#0</value>
  74304. </enumeratedValue>
  74305. <enumeratedValue>
  74306. <name>1</name>
  74307. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  74308. <value>#1</value>
  74309. </enumeratedValue>
  74310. </enumeratedValues>
  74311. </field>
  74312. <field>
  74313. <name>MUX</name>
  74314. <description>Pin Mux Control</description>
  74315. <bitOffset>8</bitOffset>
  74316. <bitWidth>3</bitWidth>
  74317. <access>read-write</access>
  74318. <enumeratedValues>
  74319. <enumeratedValue>
  74320. <name>000</name>
  74321. <description>Pin disabled (analog).</description>
  74322. <value>#000</value>
  74323. </enumeratedValue>
  74324. <enumeratedValue>
  74325. <name>001</name>
  74326. <description>Alternative 1 (GPIO).</description>
  74327. <value>#001</value>
  74328. </enumeratedValue>
  74329. <enumeratedValue>
  74330. <name>010</name>
  74331. <description>Alternative 2 (chip-specific).</description>
  74332. <value>#010</value>
  74333. </enumeratedValue>
  74334. <enumeratedValue>
  74335. <name>011</name>
  74336. <description>Alternative 3 (chip-specific).</description>
  74337. <value>#011</value>
  74338. </enumeratedValue>
  74339. <enumeratedValue>
  74340. <name>100</name>
  74341. <description>Alternative 4 (chip-specific).</description>
  74342. <value>#100</value>
  74343. </enumeratedValue>
  74344. <enumeratedValue>
  74345. <name>101</name>
  74346. <description>Alternative 5 (chip-specific).</description>
  74347. <value>#101</value>
  74348. </enumeratedValue>
  74349. <enumeratedValue>
  74350. <name>110</name>
  74351. <description>Alternative 6 (chip-specific).</description>
  74352. <value>#110</value>
  74353. </enumeratedValue>
  74354. <enumeratedValue>
  74355. <name>111</name>
  74356. <description>Alternative 7 (chip-specific).</description>
  74357. <value>#111</value>
  74358. </enumeratedValue>
  74359. </enumeratedValues>
  74360. </field>
  74361. <field>
  74362. <name>LK</name>
  74363. <description>Lock Register</description>
  74364. <bitOffset>15</bitOffset>
  74365. <bitWidth>1</bitWidth>
  74366. <access>read-write</access>
  74367. <enumeratedValues>
  74368. <enumeratedValue>
  74369. <name>0</name>
  74370. <description>Pin Control Register fields [15:0] are not locked.</description>
  74371. <value>#0</value>
  74372. </enumeratedValue>
  74373. <enumeratedValue>
  74374. <name>1</name>
  74375. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  74376. <value>#1</value>
  74377. </enumeratedValue>
  74378. </enumeratedValues>
  74379. </field>
  74380. <field>
  74381. <name>IRQC</name>
  74382. <description>Interrupt Configuration</description>
  74383. <bitOffset>16</bitOffset>
  74384. <bitWidth>4</bitWidth>
  74385. <access>read-write</access>
  74386. <enumeratedValues>
  74387. <enumeratedValue>
  74388. <name>0000</name>
  74389. <description>Interrupt/DMA request disabled.</description>
  74390. <value>#0000</value>
  74391. </enumeratedValue>
  74392. <enumeratedValue>
  74393. <name>0001</name>
  74394. <description>DMA request on rising edge.</description>
  74395. <value>#0001</value>
  74396. </enumeratedValue>
  74397. <enumeratedValue>
  74398. <name>0010</name>
  74399. <description>DMA request on falling edge.</description>
  74400. <value>#0010</value>
  74401. </enumeratedValue>
  74402. <enumeratedValue>
  74403. <name>0011</name>
  74404. <description>DMA request on either edge.</description>
  74405. <value>#0011</value>
  74406. </enumeratedValue>
  74407. <enumeratedValue>
  74408. <name>1000</name>
  74409. <description>Interrupt when logic 0.</description>
  74410. <value>#1000</value>
  74411. </enumeratedValue>
  74412. <enumeratedValue>
  74413. <name>1001</name>
  74414. <description>Interrupt on rising-edge.</description>
  74415. <value>#1001</value>
  74416. </enumeratedValue>
  74417. <enumeratedValue>
  74418. <name>1010</name>
  74419. <description>Interrupt on falling-edge.</description>
  74420. <value>#1010</value>
  74421. </enumeratedValue>
  74422. <enumeratedValue>
  74423. <name>1011</name>
  74424. <description>Interrupt on either edge.</description>
  74425. <value>#1011</value>
  74426. </enumeratedValue>
  74427. <enumeratedValue>
  74428. <name>1100</name>
  74429. <description>Interrupt when logic 1.</description>
  74430. <value>#1100</value>
  74431. </enumeratedValue>
  74432. </enumeratedValues>
  74433. </field>
  74434. <field>
  74435. <name>ISF</name>
  74436. <description>Interrupt Status Flag</description>
  74437. <bitOffset>24</bitOffset>
  74438. <bitWidth>1</bitWidth>
  74439. <access>read-write</access>
  74440. <enumeratedValues>
  74441. <enumeratedValue>
  74442. <name>0</name>
  74443. <description>Configured interrupt is not detected.</description>
  74444. <value>#0</value>
  74445. </enumeratedValue>
  74446. <enumeratedValue>
  74447. <name>1</name>
  74448. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  74449. <value>#1</value>
  74450. </enumeratedValue>
  74451. </enumeratedValues>
  74452. </field>
  74453. </fields>
  74454. </register>
  74455. <register>
  74456. <name>PCR4</name>
  74457. <description>Pin Control Register n</description>
  74458. <addressOffset>0x10</addressOffset>
  74459. <size>32</size>
  74460. <access>read-write</access>
  74461. <resetValue>0</resetValue>
  74462. <resetMask>0xFFFFFFFF</resetMask>
  74463. <fields>
  74464. <field>
  74465. <name>PS</name>
  74466. <description>Pull Select</description>
  74467. <bitOffset>0</bitOffset>
  74468. <bitWidth>1</bitWidth>
  74469. <access>read-write</access>
  74470. <enumeratedValues>
  74471. <enumeratedValue>
  74472. <name>0</name>
  74473. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  74474. <value>#0</value>
  74475. </enumeratedValue>
  74476. <enumeratedValue>
  74477. <name>1</name>
  74478. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  74479. <value>#1</value>
  74480. </enumeratedValue>
  74481. </enumeratedValues>
  74482. </field>
  74483. <field>
  74484. <name>PE</name>
  74485. <description>Pull Enable</description>
  74486. <bitOffset>1</bitOffset>
  74487. <bitWidth>1</bitWidth>
  74488. <access>read-write</access>
  74489. <enumeratedValues>
  74490. <enumeratedValue>
  74491. <name>0</name>
  74492. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  74493. <value>#0</value>
  74494. </enumeratedValue>
  74495. <enumeratedValue>
  74496. <name>1</name>
  74497. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  74498. <value>#1</value>
  74499. </enumeratedValue>
  74500. </enumeratedValues>
  74501. </field>
  74502. <field>
  74503. <name>SRE</name>
  74504. <description>Slew Rate Enable</description>
  74505. <bitOffset>2</bitOffset>
  74506. <bitWidth>1</bitWidth>
  74507. <access>read-write</access>
  74508. <enumeratedValues>
  74509. <enumeratedValue>
  74510. <name>0</name>
  74511. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  74512. <value>#0</value>
  74513. </enumeratedValue>
  74514. <enumeratedValue>
  74515. <name>1</name>
  74516. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  74517. <value>#1</value>
  74518. </enumeratedValue>
  74519. </enumeratedValues>
  74520. </field>
  74521. <field>
  74522. <name>PFE</name>
  74523. <description>Passive Filter Enable</description>
  74524. <bitOffset>4</bitOffset>
  74525. <bitWidth>1</bitWidth>
  74526. <access>read-write</access>
  74527. <enumeratedValues>
  74528. <enumeratedValue>
  74529. <name>0</name>
  74530. <description>Passive input filter is disabled on the corresponding pin.</description>
  74531. <value>#0</value>
  74532. </enumeratedValue>
  74533. <enumeratedValue>
  74534. <name>1</name>
  74535. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  74536. <value>#1</value>
  74537. </enumeratedValue>
  74538. </enumeratedValues>
  74539. </field>
  74540. <field>
  74541. <name>ODE</name>
  74542. <description>Open Drain Enable</description>
  74543. <bitOffset>5</bitOffset>
  74544. <bitWidth>1</bitWidth>
  74545. <access>read-write</access>
  74546. <enumeratedValues>
  74547. <enumeratedValue>
  74548. <name>0</name>
  74549. <description>Open drain output is disabled on the corresponding pin.</description>
  74550. <value>#0</value>
  74551. </enumeratedValue>
  74552. <enumeratedValue>
  74553. <name>1</name>
  74554. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  74555. <value>#1</value>
  74556. </enumeratedValue>
  74557. </enumeratedValues>
  74558. </field>
  74559. <field>
  74560. <name>DSE</name>
  74561. <description>Drive Strength Enable</description>
  74562. <bitOffset>6</bitOffset>
  74563. <bitWidth>1</bitWidth>
  74564. <access>read-write</access>
  74565. <enumeratedValues>
  74566. <enumeratedValue>
  74567. <name>0</name>
  74568. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  74569. <value>#0</value>
  74570. </enumeratedValue>
  74571. <enumeratedValue>
  74572. <name>1</name>
  74573. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  74574. <value>#1</value>
  74575. </enumeratedValue>
  74576. </enumeratedValues>
  74577. </field>
  74578. <field>
  74579. <name>MUX</name>
  74580. <description>Pin Mux Control</description>
  74581. <bitOffset>8</bitOffset>
  74582. <bitWidth>3</bitWidth>
  74583. <access>read-write</access>
  74584. <enumeratedValues>
  74585. <enumeratedValue>
  74586. <name>000</name>
  74587. <description>Pin disabled (analog).</description>
  74588. <value>#000</value>
  74589. </enumeratedValue>
  74590. <enumeratedValue>
  74591. <name>001</name>
  74592. <description>Alternative 1 (GPIO).</description>
  74593. <value>#001</value>
  74594. </enumeratedValue>
  74595. <enumeratedValue>
  74596. <name>010</name>
  74597. <description>Alternative 2 (chip-specific).</description>
  74598. <value>#010</value>
  74599. </enumeratedValue>
  74600. <enumeratedValue>
  74601. <name>011</name>
  74602. <description>Alternative 3 (chip-specific).</description>
  74603. <value>#011</value>
  74604. </enumeratedValue>
  74605. <enumeratedValue>
  74606. <name>100</name>
  74607. <description>Alternative 4 (chip-specific).</description>
  74608. <value>#100</value>
  74609. </enumeratedValue>
  74610. <enumeratedValue>
  74611. <name>101</name>
  74612. <description>Alternative 5 (chip-specific).</description>
  74613. <value>#101</value>
  74614. </enumeratedValue>
  74615. <enumeratedValue>
  74616. <name>110</name>
  74617. <description>Alternative 6 (chip-specific).</description>
  74618. <value>#110</value>
  74619. </enumeratedValue>
  74620. <enumeratedValue>
  74621. <name>111</name>
  74622. <description>Alternative 7 (chip-specific).</description>
  74623. <value>#111</value>
  74624. </enumeratedValue>
  74625. </enumeratedValues>
  74626. </field>
  74627. <field>
  74628. <name>LK</name>
  74629. <description>Lock Register</description>
  74630. <bitOffset>15</bitOffset>
  74631. <bitWidth>1</bitWidth>
  74632. <access>read-write</access>
  74633. <enumeratedValues>
  74634. <enumeratedValue>
  74635. <name>0</name>
  74636. <description>Pin Control Register fields [15:0] are not locked.</description>
  74637. <value>#0</value>
  74638. </enumeratedValue>
  74639. <enumeratedValue>
  74640. <name>1</name>
  74641. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  74642. <value>#1</value>
  74643. </enumeratedValue>
  74644. </enumeratedValues>
  74645. </field>
  74646. <field>
  74647. <name>IRQC</name>
  74648. <description>Interrupt Configuration</description>
  74649. <bitOffset>16</bitOffset>
  74650. <bitWidth>4</bitWidth>
  74651. <access>read-write</access>
  74652. <enumeratedValues>
  74653. <enumeratedValue>
  74654. <name>0000</name>
  74655. <description>Interrupt/DMA request disabled.</description>
  74656. <value>#0000</value>
  74657. </enumeratedValue>
  74658. <enumeratedValue>
  74659. <name>0001</name>
  74660. <description>DMA request on rising edge.</description>
  74661. <value>#0001</value>
  74662. </enumeratedValue>
  74663. <enumeratedValue>
  74664. <name>0010</name>
  74665. <description>DMA request on falling edge.</description>
  74666. <value>#0010</value>
  74667. </enumeratedValue>
  74668. <enumeratedValue>
  74669. <name>0011</name>
  74670. <description>DMA request on either edge.</description>
  74671. <value>#0011</value>
  74672. </enumeratedValue>
  74673. <enumeratedValue>
  74674. <name>1000</name>
  74675. <description>Interrupt when logic 0.</description>
  74676. <value>#1000</value>
  74677. </enumeratedValue>
  74678. <enumeratedValue>
  74679. <name>1001</name>
  74680. <description>Interrupt on rising-edge.</description>
  74681. <value>#1001</value>
  74682. </enumeratedValue>
  74683. <enumeratedValue>
  74684. <name>1010</name>
  74685. <description>Interrupt on falling-edge.</description>
  74686. <value>#1010</value>
  74687. </enumeratedValue>
  74688. <enumeratedValue>
  74689. <name>1011</name>
  74690. <description>Interrupt on either edge.</description>
  74691. <value>#1011</value>
  74692. </enumeratedValue>
  74693. <enumeratedValue>
  74694. <name>1100</name>
  74695. <description>Interrupt when logic 1.</description>
  74696. <value>#1100</value>
  74697. </enumeratedValue>
  74698. </enumeratedValues>
  74699. </field>
  74700. <field>
  74701. <name>ISF</name>
  74702. <description>Interrupt Status Flag</description>
  74703. <bitOffset>24</bitOffset>
  74704. <bitWidth>1</bitWidth>
  74705. <access>read-write</access>
  74706. <enumeratedValues>
  74707. <enumeratedValue>
  74708. <name>0</name>
  74709. <description>Configured interrupt is not detected.</description>
  74710. <value>#0</value>
  74711. </enumeratedValue>
  74712. <enumeratedValue>
  74713. <name>1</name>
  74714. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  74715. <value>#1</value>
  74716. </enumeratedValue>
  74717. </enumeratedValues>
  74718. </field>
  74719. </fields>
  74720. </register>
  74721. <register>
  74722. <name>PCR5</name>
  74723. <description>Pin Control Register n</description>
  74724. <addressOffset>0x14</addressOffset>
  74725. <size>32</size>
  74726. <access>read-write</access>
  74727. <resetValue>0</resetValue>
  74728. <resetMask>0xFFFFFFFF</resetMask>
  74729. <fields>
  74730. <field>
  74731. <name>PS</name>
  74732. <description>Pull Select</description>
  74733. <bitOffset>0</bitOffset>
  74734. <bitWidth>1</bitWidth>
  74735. <access>read-write</access>
  74736. <enumeratedValues>
  74737. <enumeratedValue>
  74738. <name>0</name>
  74739. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  74740. <value>#0</value>
  74741. </enumeratedValue>
  74742. <enumeratedValue>
  74743. <name>1</name>
  74744. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  74745. <value>#1</value>
  74746. </enumeratedValue>
  74747. </enumeratedValues>
  74748. </field>
  74749. <field>
  74750. <name>PE</name>
  74751. <description>Pull Enable</description>
  74752. <bitOffset>1</bitOffset>
  74753. <bitWidth>1</bitWidth>
  74754. <access>read-write</access>
  74755. <enumeratedValues>
  74756. <enumeratedValue>
  74757. <name>0</name>
  74758. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  74759. <value>#0</value>
  74760. </enumeratedValue>
  74761. <enumeratedValue>
  74762. <name>1</name>
  74763. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  74764. <value>#1</value>
  74765. </enumeratedValue>
  74766. </enumeratedValues>
  74767. </field>
  74768. <field>
  74769. <name>SRE</name>
  74770. <description>Slew Rate Enable</description>
  74771. <bitOffset>2</bitOffset>
  74772. <bitWidth>1</bitWidth>
  74773. <access>read-write</access>
  74774. <enumeratedValues>
  74775. <enumeratedValue>
  74776. <name>0</name>
  74777. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  74778. <value>#0</value>
  74779. </enumeratedValue>
  74780. <enumeratedValue>
  74781. <name>1</name>
  74782. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  74783. <value>#1</value>
  74784. </enumeratedValue>
  74785. </enumeratedValues>
  74786. </field>
  74787. <field>
  74788. <name>PFE</name>
  74789. <description>Passive Filter Enable</description>
  74790. <bitOffset>4</bitOffset>
  74791. <bitWidth>1</bitWidth>
  74792. <access>read-write</access>
  74793. <enumeratedValues>
  74794. <enumeratedValue>
  74795. <name>0</name>
  74796. <description>Passive input filter is disabled on the corresponding pin.</description>
  74797. <value>#0</value>
  74798. </enumeratedValue>
  74799. <enumeratedValue>
  74800. <name>1</name>
  74801. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  74802. <value>#1</value>
  74803. </enumeratedValue>
  74804. </enumeratedValues>
  74805. </field>
  74806. <field>
  74807. <name>ODE</name>
  74808. <description>Open Drain Enable</description>
  74809. <bitOffset>5</bitOffset>
  74810. <bitWidth>1</bitWidth>
  74811. <access>read-write</access>
  74812. <enumeratedValues>
  74813. <enumeratedValue>
  74814. <name>0</name>
  74815. <description>Open drain output is disabled on the corresponding pin.</description>
  74816. <value>#0</value>
  74817. </enumeratedValue>
  74818. <enumeratedValue>
  74819. <name>1</name>
  74820. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  74821. <value>#1</value>
  74822. </enumeratedValue>
  74823. </enumeratedValues>
  74824. </field>
  74825. <field>
  74826. <name>DSE</name>
  74827. <description>Drive Strength Enable</description>
  74828. <bitOffset>6</bitOffset>
  74829. <bitWidth>1</bitWidth>
  74830. <access>read-write</access>
  74831. <enumeratedValues>
  74832. <enumeratedValue>
  74833. <name>0</name>
  74834. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  74835. <value>#0</value>
  74836. </enumeratedValue>
  74837. <enumeratedValue>
  74838. <name>1</name>
  74839. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  74840. <value>#1</value>
  74841. </enumeratedValue>
  74842. </enumeratedValues>
  74843. </field>
  74844. <field>
  74845. <name>MUX</name>
  74846. <description>Pin Mux Control</description>
  74847. <bitOffset>8</bitOffset>
  74848. <bitWidth>3</bitWidth>
  74849. <access>read-write</access>
  74850. <enumeratedValues>
  74851. <enumeratedValue>
  74852. <name>000</name>
  74853. <description>Pin disabled (analog).</description>
  74854. <value>#000</value>
  74855. </enumeratedValue>
  74856. <enumeratedValue>
  74857. <name>001</name>
  74858. <description>Alternative 1 (GPIO).</description>
  74859. <value>#001</value>
  74860. </enumeratedValue>
  74861. <enumeratedValue>
  74862. <name>010</name>
  74863. <description>Alternative 2 (chip-specific).</description>
  74864. <value>#010</value>
  74865. </enumeratedValue>
  74866. <enumeratedValue>
  74867. <name>011</name>
  74868. <description>Alternative 3 (chip-specific).</description>
  74869. <value>#011</value>
  74870. </enumeratedValue>
  74871. <enumeratedValue>
  74872. <name>100</name>
  74873. <description>Alternative 4 (chip-specific).</description>
  74874. <value>#100</value>
  74875. </enumeratedValue>
  74876. <enumeratedValue>
  74877. <name>101</name>
  74878. <description>Alternative 5 (chip-specific).</description>
  74879. <value>#101</value>
  74880. </enumeratedValue>
  74881. <enumeratedValue>
  74882. <name>110</name>
  74883. <description>Alternative 6 (chip-specific).</description>
  74884. <value>#110</value>
  74885. </enumeratedValue>
  74886. <enumeratedValue>
  74887. <name>111</name>
  74888. <description>Alternative 7 (chip-specific).</description>
  74889. <value>#111</value>
  74890. </enumeratedValue>
  74891. </enumeratedValues>
  74892. </field>
  74893. <field>
  74894. <name>LK</name>
  74895. <description>Lock Register</description>
  74896. <bitOffset>15</bitOffset>
  74897. <bitWidth>1</bitWidth>
  74898. <access>read-write</access>
  74899. <enumeratedValues>
  74900. <enumeratedValue>
  74901. <name>0</name>
  74902. <description>Pin Control Register fields [15:0] are not locked.</description>
  74903. <value>#0</value>
  74904. </enumeratedValue>
  74905. <enumeratedValue>
  74906. <name>1</name>
  74907. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  74908. <value>#1</value>
  74909. </enumeratedValue>
  74910. </enumeratedValues>
  74911. </field>
  74912. <field>
  74913. <name>IRQC</name>
  74914. <description>Interrupt Configuration</description>
  74915. <bitOffset>16</bitOffset>
  74916. <bitWidth>4</bitWidth>
  74917. <access>read-write</access>
  74918. <enumeratedValues>
  74919. <enumeratedValue>
  74920. <name>0000</name>
  74921. <description>Interrupt/DMA request disabled.</description>
  74922. <value>#0000</value>
  74923. </enumeratedValue>
  74924. <enumeratedValue>
  74925. <name>0001</name>
  74926. <description>DMA request on rising edge.</description>
  74927. <value>#0001</value>
  74928. </enumeratedValue>
  74929. <enumeratedValue>
  74930. <name>0010</name>
  74931. <description>DMA request on falling edge.</description>
  74932. <value>#0010</value>
  74933. </enumeratedValue>
  74934. <enumeratedValue>
  74935. <name>0011</name>
  74936. <description>DMA request on either edge.</description>
  74937. <value>#0011</value>
  74938. </enumeratedValue>
  74939. <enumeratedValue>
  74940. <name>1000</name>
  74941. <description>Interrupt when logic 0.</description>
  74942. <value>#1000</value>
  74943. </enumeratedValue>
  74944. <enumeratedValue>
  74945. <name>1001</name>
  74946. <description>Interrupt on rising-edge.</description>
  74947. <value>#1001</value>
  74948. </enumeratedValue>
  74949. <enumeratedValue>
  74950. <name>1010</name>
  74951. <description>Interrupt on falling-edge.</description>
  74952. <value>#1010</value>
  74953. </enumeratedValue>
  74954. <enumeratedValue>
  74955. <name>1011</name>
  74956. <description>Interrupt on either edge.</description>
  74957. <value>#1011</value>
  74958. </enumeratedValue>
  74959. <enumeratedValue>
  74960. <name>1100</name>
  74961. <description>Interrupt when logic 1.</description>
  74962. <value>#1100</value>
  74963. </enumeratedValue>
  74964. </enumeratedValues>
  74965. </field>
  74966. <field>
  74967. <name>ISF</name>
  74968. <description>Interrupt Status Flag</description>
  74969. <bitOffset>24</bitOffset>
  74970. <bitWidth>1</bitWidth>
  74971. <access>read-write</access>
  74972. <enumeratedValues>
  74973. <enumeratedValue>
  74974. <name>0</name>
  74975. <description>Configured interrupt is not detected.</description>
  74976. <value>#0</value>
  74977. </enumeratedValue>
  74978. <enumeratedValue>
  74979. <name>1</name>
  74980. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  74981. <value>#1</value>
  74982. </enumeratedValue>
  74983. </enumeratedValues>
  74984. </field>
  74985. </fields>
  74986. </register>
  74987. <register>
  74988. <name>PCR6</name>
  74989. <description>Pin Control Register n</description>
  74990. <addressOffset>0x18</addressOffset>
  74991. <size>32</size>
  74992. <access>read-write</access>
  74993. <resetValue>0</resetValue>
  74994. <resetMask>0xFFFFFFFF</resetMask>
  74995. <fields>
  74996. <field>
  74997. <name>PS</name>
  74998. <description>Pull Select</description>
  74999. <bitOffset>0</bitOffset>
  75000. <bitWidth>1</bitWidth>
  75001. <access>read-write</access>
  75002. <enumeratedValues>
  75003. <enumeratedValue>
  75004. <name>0</name>
  75005. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  75006. <value>#0</value>
  75007. </enumeratedValue>
  75008. <enumeratedValue>
  75009. <name>1</name>
  75010. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  75011. <value>#1</value>
  75012. </enumeratedValue>
  75013. </enumeratedValues>
  75014. </field>
  75015. <field>
  75016. <name>PE</name>
  75017. <description>Pull Enable</description>
  75018. <bitOffset>1</bitOffset>
  75019. <bitWidth>1</bitWidth>
  75020. <access>read-write</access>
  75021. <enumeratedValues>
  75022. <enumeratedValue>
  75023. <name>0</name>
  75024. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  75025. <value>#0</value>
  75026. </enumeratedValue>
  75027. <enumeratedValue>
  75028. <name>1</name>
  75029. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  75030. <value>#1</value>
  75031. </enumeratedValue>
  75032. </enumeratedValues>
  75033. </field>
  75034. <field>
  75035. <name>SRE</name>
  75036. <description>Slew Rate Enable</description>
  75037. <bitOffset>2</bitOffset>
  75038. <bitWidth>1</bitWidth>
  75039. <access>read-write</access>
  75040. <enumeratedValues>
  75041. <enumeratedValue>
  75042. <name>0</name>
  75043. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  75044. <value>#0</value>
  75045. </enumeratedValue>
  75046. <enumeratedValue>
  75047. <name>1</name>
  75048. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  75049. <value>#1</value>
  75050. </enumeratedValue>
  75051. </enumeratedValues>
  75052. </field>
  75053. <field>
  75054. <name>PFE</name>
  75055. <description>Passive Filter Enable</description>
  75056. <bitOffset>4</bitOffset>
  75057. <bitWidth>1</bitWidth>
  75058. <access>read-write</access>
  75059. <enumeratedValues>
  75060. <enumeratedValue>
  75061. <name>0</name>
  75062. <description>Passive input filter is disabled on the corresponding pin.</description>
  75063. <value>#0</value>
  75064. </enumeratedValue>
  75065. <enumeratedValue>
  75066. <name>1</name>
  75067. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  75068. <value>#1</value>
  75069. </enumeratedValue>
  75070. </enumeratedValues>
  75071. </field>
  75072. <field>
  75073. <name>ODE</name>
  75074. <description>Open Drain Enable</description>
  75075. <bitOffset>5</bitOffset>
  75076. <bitWidth>1</bitWidth>
  75077. <access>read-write</access>
  75078. <enumeratedValues>
  75079. <enumeratedValue>
  75080. <name>0</name>
  75081. <description>Open drain output is disabled on the corresponding pin.</description>
  75082. <value>#0</value>
  75083. </enumeratedValue>
  75084. <enumeratedValue>
  75085. <name>1</name>
  75086. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  75087. <value>#1</value>
  75088. </enumeratedValue>
  75089. </enumeratedValues>
  75090. </field>
  75091. <field>
  75092. <name>DSE</name>
  75093. <description>Drive Strength Enable</description>
  75094. <bitOffset>6</bitOffset>
  75095. <bitWidth>1</bitWidth>
  75096. <access>read-write</access>
  75097. <enumeratedValues>
  75098. <enumeratedValue>
  75099. <name>0</name>
  75100. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  75101. <value>#0</value>
  75102. </enumeratedValue>
  75103. <enumeratedValue>
  75104. <name>1</name>
  75105. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  75106. <value>#1</value>
  75107. </enumeratedValue>
  75108. </enumeratedValues>
  75109. </field>
  75110. <field>
  75111. <name>MUX</name>
  75112. <description>Pin Mux Control</description>
  75113. <bitOffset>8</bitOffset>
  75114. <bitWidth>3</bitWidth>
  75115. <access>read-write</access>
  75116. <enumeratedValues>
  75117. <enumeratedValue>
  75118. <name>000</name>
  75119. <description>Pin disabled (analog).</description>
  75120. <value>#000</value>
  75121. </enumeratedValue>
  75122. <enumeratedValue>
  75123. <name>001</name>
  75124. <description>Alternative 1 (GPIO).</description>
  75125. <value>#001</value>
  75126. </enumeratedValue>
  75127. <enumeratedValue>
  75128. <name>010</name>
  75129. <description>Alternative 2 (chip-specific).</description>
  75130. <value>#010</value>
  75131. </enumeratedValue>
  75132. <enumeratedValue>
  75133. <name>011</name>
  75134. <description>Alternative 3 (chip-specific).</description>
  75135. <value>#011</value>
  75136. </enumeratedValue>
  75137. <enumeratedValue>
  75138. <name>100</name>
  75139. <description>Alternative 4 (chip-specific).</description>
  75140. <value>#100</value>
  75141. </enumeratedValue>
  75142. <enumeratedValue>
  75143. <name>101</name>
  75144. <description>Alternative 5 (chip-specific).</description>
  75145. <value>#101</value>
  75146. </enumeratedValue>
  75147. <enumeratedValue>
  75148. <name>110</name>
  75149. <description>Alternative 6 (chip-specific).</description>
  75150. <value>#110</value>
  75151. </enumeratedValue>
  75152. <enumeratedValue>
  75153. <name>111</name>
  75154. <description>Alternative 7 (chip-specific).</description>
  75155. <value>#111</value>
  75156. </enumeratedValue>
  75157. </enumeratedValues>
  75158. </field>
  75159. <field>
  75160. <name>LK</name>
  75161. <description>Lock Register</description>
  75162. <bitOffset>15</bitOffset>
  75163. <bitWidth>1</bitWidth>
  75164. <access>read-write</access>
  75165. <enumeratedValues>
  75166. <enumeratedValue>
  75167. <name>0</name>
  75168. <description>Pin Control Register fields [15:0] are not locked.</description>
  75169. <value>#0</value>
  75170. </enumeratedValue>
  75171. <enumeratedValue>
  75172. <name>1</name>
  75173. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  75174. <value>#1</value>
  75175. </enumeratedValue>
  75176. </enumeratedValues>
  75177. </field>
  75178. <field>
  75179. <name>IRQC</name>
  75180. <description>Interrupt Configuration</description>
  75181. <bitOffset>16</bitOffset>
  75182. <bitWidth>4</bitWidth>
  75183. <access>read-write</access>
  75184. <enumeratedValues>
  75185. <enumeratedValue>
  75186. <name>0000</name>
  75187. <description>Interrupt/DMA request disabled.</description>
  75188. <value>#0000</value>
  75189. </enumeratedValue>
  75190. <enumeratedValue>
  75191. <name>0001</name>
  75192. <description>DMA request on rising edge.</description>
  75193. <value>#0001</value>
  75194. </enumeratedValue>
  75195. <enumeratedValue>
  75196. <name>0010</name>
  75197. <description>DMA request on falling edge.</description>
  75198. <value>#0010</value>
  75199. </enumeratedValue>
  75200. <enumeratedValue>
  75201. <name>0011</name>
  75202. <description>DMA request on either edge.</description>
  75203. <value>#0011</value>
  75204. </enumeratedValue>
  75205. <enumeratedValue>
  75206. <name>1000</name>
  75207. <description>Interrupt when logic 0.</description>
  75208. <value>#1000</value>
  75209. </enumeratedValue>
  75210. <enumeratedValue>
  75211. <name>1001</name>
  75212. <description>Interrupt on rising-edge.</description>
  75213. <value>#1001</value>
  75214. </enumeratedValue>
  75215. <enumeratedValue>
  75216. <name>1010</name>
  75217. <description>Interrupt on falling-edge.</description>
  75218. <value>#1010</value>
  75219. </enumeratedValue>
  75220. <enumeratedValue>
  75221. <name>1011</name>
  75222. <description>Interrupt on either edge.</description>
  75223. <value>#1011</value>
  75224. </enumeratedValue>
  75225. <enumeratedValue>
  75226. <name>1100</name>
  75227. <description>Interrupt when logic 1.</description>
  75228. <value>#1100</value>
  75229. </enumeratedValue>
  75230. </enumeratedValues>
  75231. </field>
  75232. <field>
  75233. <name>ISF</name>
  75234. <description>Interrupt Status Flag</description>
  75235. <bitOffset>24</bitOffset>
  75236. <bitWidth>1</bitWidth>
  75237. <access>read-write</access>
  75238. <enumeratedValues>
  75239. <enumeratedValue>
  75240. <name>0</name>
  75241. <description>Configured interrupt is not detected.</description>
  75242. <value>#0</value>
  75243. </enumeratedValue>
  75244. <enumeratedValue>
  75245. <name>1</name>
  75246. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  75247. <value>#1</value>
  75248. </enumeratedValue>
  75249. </enumeratedValues>
  75250. </field>
  75251. </fields>
  75252. </register>
  75253. <register>
  75254. <name>PCR7</name>
  75255. <description>Pin Control Register n</description>
  75256. <addressOffset>0x1C</addressOffset>
  75257. <size>32</size>
  75258. <access>read-write</access>
  75259. <resetValue>0</resetValue>
  75260. <resetMask>0xFFFFFFFF</resetMask>
  75261. <fields>
  75262. <field>
  75263. <name>PS</name>
  75264. <description>Pull Select</description>
  75265. <bitOffset>0</bitOffset>
  75266. <bitWidth>1</bitWidth>
  75267. <access>read-write</access>
  75268. <enumeratedValues>
  75269. <enumeratedValue>
  75270. <name>0</name>
  75271. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  75272. <value>#0</value>
  75273. </enumeratedValue>
  75274. <enumeratedValue>
  75275. <name>1</name>
  75276. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  75277. <value>#1</value>
  75278. </enumeratedValue>
  75279. </enumeratedValues>
  75280. </field>
  75281. <field>
  75282. <name>PE</name>
  75283. <description>Pull Enable</description>
  75284. <bitOffset>1</bitOffset>
  75285. <bitWidth>1</bitWidth>
  75286. <access>read-write</access>
  75287. <enumeratedValues>
  75288. <enumeratedValue>
  75289. <name>0</name>
  75290. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  75291. <value>#0</value>
  75292. </enumeratedValue>
  75293. <enumeratedValue>
  75294. <name>1</name>
  75295. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  75296. <value>#1</value>
  75297. </enumeratedValue>
  75298. </enumeratedValues>
  75299. </field>
  75300. <field>
  75301. <name>SRE</name>
  75302. <description>Slew Rate Enable</description>
  75303. <bitOffset>2</bitOffset>
  75304. <bitWidth>1</bitWidth>
  75305. <access>read-write</access>
  75306. <enumeratedValues>
  75307. <enumeratedValue>
  75308. <name>0</name>
  75309. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  75310. <value>#0</value>
  75311. </enumeratedValue>
  75312. <enumeratedValue>
  75313. <name>1</name>
  75314. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  75315. <value>#1</value>
  75316. </enumeratedValue>
  75317. </enumeratedValues>
  75318. </field>
  75319. <field>
  75320. <name>PFE</name>
  75321. <description>Passive Filter Enable</description>
  75322. <bitOffset>4</bitOffset>
  75323. <bitWidth>1</bitWidth>
  75324. <access>read-write</access>
  75325. <enumeratedValues>
  75326. <enumeratedValue>
  75327. <name>0</name>
  75328. <description>Passive input filter is disabled on the corresponding pin.</description>
  75329. <value>#0</value>
  75330. </enumeratedValue>
  75331. <enumeratedValue>
  75332. <name>1</name>
  75333. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  75334. <value>#1</value>
  75335. </enumeratedValue>
  75336. </enumeratedValues>
  75337. </field>
  75338. <field>
  75339. <name>ODE</name>
  75340. <description>Open Drain Enable</description>
  75341. <bitOffset>5</bitOffset>
  75342. <bitWidth>1</bitWidth>
  75343. <access>read-write</access>
  75344. <enumeratedValues>
  75345. <enumeratedValue>
  75346. <name>0</name>
  75347. <description>Open drain output is disabled on the corresponding pin.</description>
  75348. <value>#0</value>
  75349. </enumeratedValue>
  75350. <enumeratedValue>
  75351. <name>1</name>
  75352. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  75353. <value>#1</value>
  75354. </enumeratedValue>
  75355. </enumeratedValues>
  75356. </field>
  75357. <field>
  75358. <name>DSE</name>
  75359. <description>Drive Strength Enable</description>
  75360. <bitOffset>6</bitOffset>
  75361. <bitWidth>1</bitWidth>
  75362. <access>read-write</access>
  75363. <enumeratedValues>
  75364. <enumeratedValue>
  75365. <name>0</name>
  75366. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  75367. <value>#0</value>
  75368. </enumeratedValue>
  75369. <enumeratedValue>
  75370. <name>1</name>
  75371. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  75372. <value>#1</value>
  75373. </enumeratedValue>
  75374. </enumeratedValues>
  75375. </field>
  75376. <field>
  75377. <name>MUX</name>
  75378. <description>Pin Mux Control</description>
  75379. <bitOffset>8</bitOffset>
  75380. <bitWidth>3</bitWidth>
  75381. <access>read-write</access>
  75382. <enumeratedValues>
  75383. <enumeratedValue>
  75384. <name>000</name>
  75385. <description>Pin disabled (analog).</description>
  75386. <value>#000</value>
  75387. </enumeratedValue>
  75388. <enumeratedValue>
  75389. <name>001</name>
  75390. <description>Alternative 1 (GPIO).</description>
  75391. <value>#001</value>
  75392. </enumeratedValue>
  75393. <enumeratedValue>
  75394. <name>010</name>
  75395. <description>Alternative 2 (chip-specific).</description>
  75396. <value>#010</value>
  75397. </enumeratedValue>
  75398. <enumeratedValue>
  75399. <name>011</name>
  75400. <description>Alternative 3 (chip-specific).</description>
  75401. <value>#011</value>
  75402. </enumeratedValue>
  75403. <enumeratedValue>
  75404. <name>100</name>
  75405. <description>Alternative 4 (chip-specific).</description>
  75406. <value>#100</value>
  75407. </enumeratedValue>
  75408. <enumeratedValue>
  75409. <name>101</name>
  75410. <description>Alternative 5 (chip-specific).</description>
  75411. <value>#101</value>
  75412. </enumeratedValue>
  75413. <enumeratedValue>
  75414. <name>110</name>
  75415. <description>Alternative 6 (chip-specific).</description>
  75416. <value>#110</value>
  75417. </enumeratedValue>
  75418. <enumeratedValue>
  75419. <name>111</name>
  75420. <description>Alternative 7 (chip-specific).</description>
  75421. <value>#111</value>
  75422. </enumeratedValue>
  75423. </enumeratedValues>
  75424. </field>
  75425. <field>
  75426. <name>LK</name>
  75427. <description>Lock Register</description>
  75428. <bitOffset>15</bitOffset>
  75429. <bitWidth>1</bitWidth>
  75430. <access>read-write</access>
  75431. <enumeratedValues>
  75432. <enumeratedValue>
  75433. <name>0</name>
  75434. <description>Pin Control Register fields [15:0] are not locked.</description>
  75435. <value>#0</value>
  75436. </enumeratedValue>
  75437. <enumeratedValue>
  75438. <name>1</name>
  75439. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  75440. <value>#1</value>
  75441. </enumeratedValue>
  75442. </enumeratedValues>
  75443. </field>
  75444. <field>
  75445. <name>IRQC</name>
  75446. <description>Interrupt Configuration</description>
  75447. <bitOffset>16</bitOffset>
  75448. <bitWidth>4</bitWidth>
  75449. <access>read-write</access>
  75450. <enumeratedValues>
  75451. <enumeratedValue>
  75452. <name>0000</name>
  75453. <description>Interrupt/DMA request disabled.</description>
  75454. <value>#0000</value>
  75455. </enumeratedValue>
  75456. <enumeratedValue>
  75457. <name>0001</name>
  75458. <description>DMA request on rising edge.</description>
  75459. <value>#0001</value>
  75460. </enumeratedValue>
  75461. <enumeratedValue>
  75462. <name>0010</name>
  75463. <description>DMA request on falling edge.</description>
  75464. <value>#0010</value>
  75465. </enumeratedValue>
  75466. <enumeratedValue>
  75467. <name>0011</name>
  75468. <description>DMA request on either edge.</description>
  75469. <value>#0011</value>
  75470. </enumeratedValue>
  75471. <enumeratedValue>
  75472. <name>1000</name>
  75473. <description>Interrupt when logic 0.</description>
  75474. <value>#1000</value>
  75475. </enumeratedValue>
  75476. <enumeratedValue>
  75477. <name>1001</name>
  75478. <description>Interrupt on rising-edge.</description>
  75479. <value>#1001</value>
  75480. </enumeratedValue>
  75481. <enumeratedValue>
  75482. <name>1010</name>
  75483. <description>Interrupt on falling-edge.</description>
  75484. <value>#1010</value>
  75485. </enumeratedValue>
  75486. <enumeratedValue>
  75487. <name>1011</name>
  75488. <description>Interrupt on either edge.</description>
  75489. <value>#1011</value>
  75490. </enumeratedValue>
  75491. <enumeratedValue>
  75492. <name>1100</name>
  75493. <description>Interrupt when logic 1.</description>
  75494. <value>#1100</value>
  75495. </enumeratedValue>
  75496. </enumeratedValues>
  75497. </field>
  75498. <field>
  75499. <name>ISF</name>
  75500. <description>Interrupt Status Flag</description>
  75501. <bitOffset>24</bitOffset>
  75502. <bitWidth>1</bitWidth>
  75503. <access>read-write</access>
  75504. <enumeratedValues>
  75505. <enumeratedValue>
  75506. <name>0</name>
  75507. <description>Configured interrupt is not detected.</description>
  75508. <value>#0</value>
  75509. </enumeratedValue>
  75510. <enumeratedValue>
  75511. <name>1</name>
  75512. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  75513. <value>#1</value>
  75514. </enumeratedValue>
  75515. </enumeratedValues>
  75516. </field>
  75517. </fields>
  75518. </register>
  75519. <register>
  75520. <name>PCR8</name>
  75521. <description>Pin Control Register n</description>
  75522. <addressOffset>0x20</addressOffset>
  75523. <size>32</size>
  75524. <access>read-write</access>
  75525. <resetValue>0</resetValue>
  75526. <resetMask>0xFFFFFFFF</resetMask>
  75527. <fields>
  75528. <field>
  75529. <name>PS</name>
  75530. <description>Pull Select</description>
  75531. <bitOffset>0</bitOffset>
  75532. <bitWidth>1</bitWidth>
  75533. <access>read-write</access>
  75534. <enumeratedValues>
  75535. <enumeratedValue>
  75536. <name>0</name>
  75537. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  75538. <value>#0</value>
  75539. </enumeratedValue>
  75540. <enumeratedValue>
  75541. <name>1</name>
  75542. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  75543. <value>#1</value>
  75544. </enumeratedValue>
  75545. </enumeratedValues>
  75546. </field>
  75547. <field>
  75548. <name>PE</name>
  75549. <description>Pull Enable</description>
  75550. <bitOffset>1</bitOffset>
  75551. <bitWidth>1</bitWidth>
  75552. <access>read-write</access>
  75553. <enumeratedValues>
  75554. <enumeratedValue>
  75555. <name>0</name>
  75556. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  75557. <value>#0</value>
  75558. </enumeratedValue>
  75559. <enumeratedValue>
  75560. <name>1</name>
  75561. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  75562. <value>#1</value>
  75563. </enumeratedValue>
  75564. </enumeratedValues>
  75565. </field>
  75566. <field>
  75567. <name>SRE</name>
  75568. <description>Slew Rate Enable</description>
  75569. <bitOffset>2</bitOffset>
  75570. <bitWidth>1</bitWidth>
  75571. <access>read-write</access>
  75572. <enumeratedValues>
  75573. <enumeratedValue>
  75574. <name>0</name>
  75575. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  75576. <value>#0</value>
  75577. </enumeratedValue>
  75578. <enumeratedValue>
  75579. <name>1</name>
  75580. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  75581. <value>#1</value>
  75582. </enumeratedValue>
  75583. </enumeratedValues>
  75584. </field>
  75585. <field>
  75586. <name>PFE</name>
  75587. <description>Passive Filter Enable</description>
  75588. <bitOffset>4</bitOffset>
  75589. <bitWidth>1</bitWidth>
  75590. <access>read-write</access>
  75591. <enumeratedValues>
  75592. <enumeratedValue>
  75593. <name>0</name>
  75594. <description>Passive input filter is disabled on the corresponding pin.</description>
  75595. <value>#0</value>
  75596. </enumeratedValue>
  75597. <enumeratedValue>
  75598. <name>1</name>
  75599. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  75600. <value>#1</value>
  75601. </enumeratedValue>
  75602. </enumeratedValues>
  75603. </field>
  75604. <field>
  75605. <name>ODE</name>
  75606. <description>Open Drain Enable</description>
  75607. <bitOffset>5</bitOffset>
  75608. <bitWidth>1</bitWidth>
  75609. <access>read-write</access>
  75610. <enumeratedValues>
  75611. <enumeratedValue>
  75612. <name>0</name>
  75613. <description>Open drain output is disabled on the corresponding pin.</description>
  75614. <value>#0</value>
  75615. </enumeratedValue>
  75616. <enumeratedValue>
  75617. <name>1</name>
  75618. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  75619. <value>#1</value>
  75620. </enumeratedValue>
  75621. </enumeratedValues>
  75622. </field>
  75623. <field>
  75624. <name>DSE</name>
  75625. <description>Drive Strength Enable</description>
  75626. <bitOffset>6</bitOffset>
  75627. <bitWidth>1</bitWidth>
  75628. <access>read-write</access>
  75629. <enumeratedValues>
  75630. <enumeratedValue>
  75631. <name>0</name>
  75632. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  75633. <value>#0</value>
  75634. </enumeratedValue>
  75635. <enumeratedValue>
  75636. <name>1</name>
  75637. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  75638. <value>#1</value>
  75639. </enumeratedValue>
  75640. </enumeratedValues>
  75641. </field>
  75642. <field>
  75643. <name>MUX</name>
  75644. <description>Pin Mux Control</description>
  75645. <bitOffset>8</bitOffset>
  75646. <bitWidth>3</bitWidth>
  75647. <access>read-write</access>
  75648. <enumeratedValues>
  75649. <enumeratedValue>
  75650. <name>000</name>
  75651. <description>Pin disabled (analog).</description>
  75652. <value>#000</value>
  75653. </enumeratedValue>
  75654. <enumeratedValue>
  75655. <name>001</name>
  75656. <description>Alternative 1 (GPIO).</description>
  75657. <value>#001</value>
  75658. </enumeratedValue>
  75659. <enumeratedValue>
  75660. <name>010</name>
  75661. <description>Alternative 2 (chip-specific).</description>
  75662. <value>#010</value>
  75663. </enumeratedValue>
  75664. <enumeratedValue>
  75665. <name>011</name>
  75666. <description>Alternative 3 (chip-specific).</description>
  75667. <value>#011</value>
  75668. </enumeratedValue>
  75669. <enumeratedValue>
  75670. <name>100</name>
  75671. <description>Alternative 4 (chip-specific).</description>
  75672. <value>#100</value>
  75673. </enumeratedValue>
  75674. <enumeratedValue>
  75675. <name>101</name>
  75676. <description>Alternative 5 (chip-specific).</description>
  75677. <value>#101</value>
  75678. </enumeratedValue>
  75679. <enumeratedValue>
  75680. <name>110</name>
  75681. <description>Alternative 6 (chip-specific).</description>
  75682. <value>#110</value>
  75683. </enumeratedValue>
  75684. <enumeratedValue>
  75685. <name>111</name>
  75686. <description>Alternative 7 (chip-specific).</description>
  75687. <value>#111</value>
  75688. </enumeratedValue>
  75689. </enumeratedValues>
  75690. </field>
  75691. <field>
  75692. <name>LK</name>
  75693. <description>Lock Register</description>
  75694. <bitOffset>15</bitOffset>
  75695. <bitWidth>1</bitWidth>
  75696. <access>read-write</access>
  75697. <enumeratedValues>
  75698. <enumeratedValue>
  75699. <name>0</name>
  75700. <description>Pin Control Register fields [15:0] are not locked.</description>
  75701. <value>#0</value>
  75702. </enumeratedValue>
  75703. <enumeratedValue>
  75704. <name>1</name>
  75705. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  75706. <value>#1</value>
  75707. </enumeratedValue>
  75708. </enumeratedValues>
  75709. </field>
  75710. <field>
  75711. <name>IRQC</name>
  75712. <description>Interrupt Configuration</description>
  75713. <bitOffset>16</bitOffset>
  75714. <bitWidth>4</bitWidth>
  75715. <access>read-write</access>
  75716. <enumeratedValues>
  75717. <enumeratedValue>
  75718. <name>0000</name>
  75719. <description>Interrupt/DMA request disabled.</description>
  75720. <value>#0000</value>
  75721. </enumeratedValue>
  75722. <enumeratedValue>
  75723. <name>0001</name>
  75724. <description>DMA request on rising edge.</description>
  75725. <value>#0001</value>
  75726. </enumeratedValue>
  75727. <enumeratedValue>
  75728. <name>0010</name>
  75729. <description>DMA request on falling edge.</description>
  75730. <value>#0010</value>
  75731. </enumeratedValue>
  75732. <enumeratedValue>
  75733. <name>0011</name>
  75734. <description>DMA request on either edge.</description>
  75735. <value>#0011</value>
  75736. </enumeratedValue>
  75737. <enumeratedValue>
  75738. <name>1000</name>
  75739. <description>Interrupt when logic 0.</description>
  75740. <value>#1000</value>
  75741. </enumeratedValue>
  75742. <enumeratedValue>
  75743. <name>1001</name>
  75744. <description>Interrupt on rising-edge.</description>
  75745. <value>#1001</value>
  75746. </enumeratedValue>
  75747. <enumeratedValue>
  75748. <name>1010</name>
  75749. <description>Interrupt on falling-edge.</description>
  75750. <value>#1010</value>
  75751. </enumeratedValue>
  75752. <enumeratedValue>
  75753. <name>1011</name>
  75754. <description>Interrupt on either edge.</description>
  75755. <value>#1011</value>
  75756. </enumeratedValue>
  75757. <enumeratedValue>
  75758. <name>1100</name>
  75759. <description>Interrupt when logic 1.</description>
  75760. <value>#1100</value>
  75761. </enumeratedValue>
  75762. </enumeratedValues>
  75763. </field>
  75764. <field>
  75765. <name>ISF</name>
  75766. <description>Interrupt Status Flag</description>
  75767. <bitOffset>24</bitOffset>
  75768. <bitWidth>1</bitWidth>
  75769. <access>read-write</access>
  75770. <enumeratedValues>
  75771. <enumeratedValue>
  75772. <name>0</name>
  75773. <description>Configured interrupt is not detected.</description>
  75774. <value>#0</value>
  75775. </enumeratedValue>
  75776. <enumeratedValue>
  75777. <name>1</name>
  75778. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  75779. <value>#1</value>
  75780. </enumeratedValue>
  75781. </enumeratedValues>
  75782. </field>
  75783. </fields>
  75784. </register>
  75785. <register>
  75786. <name>PCR9</name>
  75787. <description>Pin Control Register n</description>
  75788. <addressOffset>0x24</addressOffset>
  75789. <size>32</size>
  75790. <access>read-write</access>
  75791. <resetValue>0</resetValue>
  75792. <resetMask>0xFFFFFFFF</resetMask>
  75793. <fields>
  75794. <field>
  75795. <name>PS</name>
  75796. <description>Pull Select</description>
  75797. <bitOffset>0</bitOffset>
  75798. <bitWidth>1</bitWidth>
  75799. <access>read-write</access>
  75800. <enumeratedValues>
  75801. <enumeratedValue>
  75802. <name>0</name>
  75803. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  75804. <value>#0</value>
  75805. </enumeratedValue>
  75806. <enumeratedValue>
  75807. <name>1</name>
  75808. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  75809. <value>#1</value>
  75810. </enumeratedValue>
  75811. </enumeratedValues>
  75812. </field>
  75813. <field>
  75814. <name>PE</name>
  75815. <description>Pull Enable</description>
  75816. <bitOffset>1</bitOffset>
  75817. <bitWidth>1</bitWidth>
  75818. <access>read-write</access>
  75819. <enumeratedValues>
  75820. <enumeratedValue>
  75821. <name>0</name>
  75822. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  75823. <value>#0</value>
  75824. </enumeratedValue>
  75825. <enumeratedValue>
  75826. <name>1</name>
  75827. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  75828. <value>#1</value>
  75829. </enumeratedValue>
  75830. </enumeratedValues>
  75831. </field>
  75832. <field>
  75833. <name>SRE</name>
  75834. <description>Slew Rate Enable</description>
  75835. <bitOffset>2</bitOffset>
  75836. <bitWidth>1</bitWidth>
  75837. <access>read-write</access>
  75838. <enumeratedValues>
  75839. <enumeratedValue>
  75840. <name>0</name>
  75841. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  75842. <value>#0</value>
  75843. </enumeratedValue>
  75844. <enumeratedValue>
  75845. <name>1</name>
  75846. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  75847. <value>#1</value>
  75848. </enumeratedValue>
  75849. </enumeratedValues>
  75850. </field>
  75851. <field>
  75852. <name>PFE</name>
  75853. <description>Passive Filter Enable</description>
  75854. <bitOffset>4</bitOffset>
  75855. <bitWidth>1</bitWidth>
  75856. <access>read-write</access>
  75857. <enumeratedValues>
  75858. <enumeratedValue>
  75859. <name>0</name>
  75860. <description>Passive input filter is disabled on the corresponding pin.</description>
  75861. <value>#0</value>
  75862. </enumeratedValue>
  75863. <enumeratedValue>
  75864. <name>1</name>
  75865. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  75866. <value>#1</value>
  75867. </enumeratedValue>
  75868. </enumeratedValues>
  75869. </field>
  75870. <field>
  75871. <name>ODE</name>
  75872. <description>Open Drain Enable</description>
  75873. <bitOffset>5</bitOffset>
  75874. <bitWidth>1</bitWidth>
  75875. <access>read-write</access>
  75876. <enumeratedValues>
  75877. <enumeratedValue>
  75878. <name>0</name>
  75879. <description>Open drain output is disabled on the corresponding pin.</description>
  75880. <value>#0</value>
  75881. </enumeratedValue>
  75882. <enumeratedValue>
  75883. <name>1</name>
  75884. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  75885. <value>#1</value>
  75886. </enumeratedValue>
  75887. </enumeratedValues>
  75888. </field>
  75889. <field>
  75890. <name>DSE</name>
  75891. <description>Drive Strength Enable</description>
  75892. <bitOffset>6</bitOffset>
  75893. <bitWidth>1</bitWidth>
  75894. <access>read-write</access>
  75895. <enumeratedValues>
  75896. <enumeratedValue>
  75897. <name>0</name>
  75898. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  75899. <value>#0</value>
  75900. </enumeratedValue>
  75901. <enumeratedValue>
  75902. <name>1</name>
  75903. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  75904. <value>#1</value>
  75905. </enumeratedValue>
  75906. </enumeratedValues>
  75907. </field>
  75908. <field>
  75909. <name>MUX</name>
  75910. <description>Pin Mux Control</description>
  75911. <bitOffset>8</bitOffset>
  75912. <bitWidth>3</bitWidth>
  75913. <access>read-write</access>
  75914. <enumeratedValues>
  75915. <enumeratedValue>
  75916. <name>000</name>
  75917. <description>Pin disabled (analog).</description>
  75918. <value>#000</value>
  75919. </enumeratedValue>
  75920. <enumeratedValue>
  75921. <name>001</name>
  75922. <description>Alternative 1 (GPIO).</description>
  75923. <value>#001</value>
  75924. </enumeratedValue>
  75925. <enumeratedValue>
  75926. <name>010</name>
  75927. <description>Alternative 2 (chip-specific).</description>
  75928. <value>#010</value>
  75929. </enumeratedValue>
  75930. <enumeratedValue>
  75931. <name>011</name>
  75932. <description>Alternative 3 (chip-specific).</description>
  75933. <value>#011</value>
  75934. </enumeratedValue>
  75935. <enumeratedValue>
  75936. <name>100</name>
  75937. <description>Alternative 4 (chip-specific).</description>
  75938. <value>#100</value>
  75939. </enumeratedValue>
  75940. <enumeratedValue>
  75941. <name>101</name>
  75942. <description>Alternative 5 (chip-specific).</description>
  75943. <value>#101</value>
  75944. </enumeratedValue>
  75945. <enumeratedValue>
  75946. <name>110</name>
  75947. <description>Alternative 6 (chip-specific).</description>
  75948. <value>#110</value>
  75949. </enumeratedValue>
  75950. <enumeratedValue>
  75951. <name>111</name>
  75952. <description>Alternative 7 (chip-specific).</description>
  75953. <value>#111</value>
  75954. </enumeratedValue>
  75955. </enumeratedValues>
  75956. </field>
  75957. <field>
  75958. <name>LK</name>
  75959. <description>Lock Register</description>
  75960. <bitOffset>15</bitOffset>
  75961. <bitWidth>1</bitWidth>
  75962. <access>read-write</access>
  75963. <enumeratedValues>
  75964. <enumeratedValue>
  75965. <name>0</name>
  75966. <description>Pin Control Register fields [15:0] are not locked.</description>
  75967. <value>#0</value>
  75968. </enumeratedValue>
  75969. <enumeratedValue>
  75970. <name>1</name>
  75971. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  75972. <value>#1</value>
  75973. </enumeratedValue>
  75974. </enumeratedValues>
  75975. </field>
  75976. <field>
  75977. <name>IRQC</name>
  75978. <description>Interrupt Configuration</description>
  75979. <bitOffset>16</bitOffset>
  75980. <bitWidth>4</bitWidth>
  75981. <access>read-write</access>
  75982. <enumeratedValues>
  75983. <enumeratedValue>
  75984. <name>0000</name>
  75985. <description>Interrupt/DMA request disabled.</description>
  75986. <value>#0000</value>
  75987. </enumeratedValue>
  75988. <enumeratedValue>
  75989. <name>0001</name>
  75990. <description>DMA request on rising edge.</description>
  75991. <value>#0001</value>
  75992. </enumeratedValue>
  75993. <enumeratedValue>
  75994. <name>0010</name>
  75995. <description>DMA request on falling edge.</description>
  75996. <value>#0010</value>
  75997. </enumeratedValue>
  75998. <enumeratedValue>
  75999. <name>0011</name>
  76000. <description>DMA request on either edge.</description>
  76001. <value>#0011</value>
  76002. </enumeratedValue>
  76003. <enumeratedValue>
  76004. <name>1000</name>
  76005. <description>Interrupt when logic 0.</description>
  76006. <value>#1000</value>
  76007. </enumeratedValue>
  76008. <enumeratedValue>
  76009. <name>1001</name>
  76010. <description>Interrupt on rising-edge.</description>
  76011. <value>#1001</value>
  76012. </enumeratedValue>
  76013. <enumeratedValue>
  76014. <name>1010</name>
  76015. <description>Interrupt on falling-edge.</description>
  76016. <value>#1010</value>
  76017. </enumeratedValue>
  76018. <enumeratedValue>
  76019. <name>1011</name>
  76020. <description>Interrupt on either edge.</description>
  76021. <value>#1011</value>
  76022. </enumeratedValue>
  76023. <enumeratedValue>
  76024. <name>1100</name>
  76025. <description>Interrupt when logic 1.</description>
  76026. <value>#1100</value>
  76027. </enumeratedValue>
  76028. </enumeratedValues>
  76029. </field>
  76030. <field>
  76031. <name>ISF</name>
  76032. <description>Interrupt Status Flag</description>
  76033. <bitOffset>24</bitOffset>
  76034. <bitWidth>1</bitWidth>
  76035. <access>read-write</access>
  76036. <enumeratedValues>
  76037. <enumeratedValue>
  76038. <name>0</name>
  76039. <description>Configured interrupt is not detected.</description>
  76040. <value>#0</value>
  76041. </enumeratedValue>
  76042. <enumeratedValue>
  76043. <name>1</name>
  76044. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  76045. <value>#1</value>
  76046. </enumeratedValue>
  76047. </enumeratedValues>
  76048. </field>
  76049. </fields>
  76050. </register>
  76051. <register>
  76052. <name>PCR10</name>
  76053. <description>Pin Control Register n</description>
  76054. <addressOffset>0x28</addressOffset>
  76055. <size>32</size>
  76056. <access>read-write</access>
  76057. <resetValue>0</resetValue>
  76058. <resetMask>0xFFFFFFFF</resetMask>
  76059. <fields>
  76060. <field>
  76061. <name>PS</name>
  76062. <description>Pull Select</description>
  76063. <bitOffset>0</bitOffset>
  76064. <bitWidth>1</bitWidth>
  76065. <access>read-write</access>
  76066. <enumeratedValues>
  76067. <enumeratedValue>
  76068. <name>0</name>
  76069. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  76070. <value>#0</value>
  76071. </enumeratedValue>
  76072. <enumeratedValue>
  76073. <name>1</name>
  76074. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  76075. <value>#1</value>
  76076. </enumeratedValue>
  76077. </enumeratedValues>
  76078. </field>
  76079. <field>
  76080. <name>PE</name>
  76081. <description>Pull Enable</description>
  76082. <bitOffset>1</bitOffset>
  76083. <bitWidth>1</bitWidth>
  76084. <access>read-write</access>
  76085. <enumeratedValues>
  76086. <enumeratedValue>
  76087. <name>0</name>
  76088. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  76089. <value>#0</value>
  76090. </enumeratedValue>
  76091. <enumeratedValue>
  76092. <name>1</name>
  76093. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  76094. <value>#1</value>
  76095. </enumeratedValue>
  76096. </enumeratedValues>
  76097. </field>
  76098. <field>
  76099. <name>SRE</name>
  76100. <description>Slew Rate Enable</description>
  76101. <bitOffset>2</bitOffset>
  76102. <bitWidth>1</bitWidth>
  76103. <access>read-write</access>
  76104. <enumeratedValues>
  76105. <enumeratedValue>
  76106. <name>0</name>
  76107. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  76108. <value>#0</value>
  76109. </enumeratedValue>
  76110. <enumeratedValue>
  76111. <name>1</name>
  76112. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  76113. <value>#1</value>
  76114. </enumeratedValue>
  76115. </enumeratedValues>
  76116. </field>
  76117. <field>
  76118. <name>PFE</name>
  76119. <description>Passive Filter Enable</description>
  76120. <bitOffset>4</bitOffset>
  76121. <bitWidth>1</bitWidth>
  76122. <access>read-write</access>
  76123. <enumeratedValues>
  76124. <enumeratedValue>
  76125. <name>0</name>
  76126. <description>Passive input filter is disabled on the corresponding pin.</description>
  76127. <value>#0</value>
  76128. </enumeratedValue>
  76129. <enumeratedValue>
  76130. <name>1</name>
  76131. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  76132. <value>#1</value>
  76133. </enumeratedValue>
  76134. </enumeratedValues>
  76135. </field>
  76136. <field>
  76137. <name>ODE</name>
  76138. <description>Open Drain Enable</description>
  76139. <bitOffset>5</bitOffset>
  76140. <bitWidth>1</bitWidth>
  76141. <access>read-write</access>
  76142. <enumeratedValues>
  76143. <enumeratedValue>
  76144. <name>0</name>
  76145. <description>Open drain output is disabled on the corresponding pin.</description>
  76146. <value>#0</value>
  76147. </enumeratedValue>
  76148. <enumeratedValue>
  76149. <name>1</name>
  76150. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  76151. <value>#1</value>
  76152. </enumeratedValue>
  76153. </enumeratedValues>
  76154. </field>
  76155. <field>
  76156. <name>DSE</name>
  76157. <description>Drive Strength Enable</description>
  76158. <bitOffset>6</bitOffset>
  76159. <bitWidth>1</bitWidth>
  76160. <access>read-write</access>
  76161. <enumeratedValues>
  76162. <enumeratedValue>
  76163. <name>0</name>
  76164. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  76165. <value>#0</value>
  76166. </enumeratedValue>
  76167. <enumeratedValue>
  76168. <name>1</name>
  76169. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  76170. <value>#1</value>
  76171. </enumeratedValue>
  76172. </enumeratedValues>
  76173. </field>
  76174. <field>
  76175. <name>MUX</name>
  76176. <description>Pin Mux Control</description>
  76177. <bitOffset>8</bitOffset>
  76178. <bitWidth>3</bitWidth>
  76179. <access>read-write</access>
  76180. <enumeratedValues>
  76181. <enumeratedValue>
  76182. <name>000</name>
  76183. <description>Pin disabled (analog).</description>
  76184. <value>#000</value>
  76185. </enumeratedValue>
  76186. <enumeratedValue>
  76187. <name>001</name>
  76188. <description>Alternative 1 (GPIO).</description>
  76189. <value>#001</value>
  76190. </enumeratedValue>
  76191. <enumeratedValue>
  76192. <name>010</name>
  76193. <description>Alternative 2 (chip-specific).</description>
  76194. <value>#010</value>
  76195. </enumeratedValue>
  76196. <enumeratedValue>
  76197. <name>011</name>
  76198. <description>Alternative 3 (chip-specific).</description>
  76199. <value>#011</value>
  76200. </enumeratedValue>
  76201. <enumeratedValue>
  76202. <name>100</name>
  76203. <description>Alternative 4 (chip-specific).</description>
  76204. <value>#100</value>
  76205. </enumeratedValue>
  76206. <enumeratedValue>
  76207. <name>101</name>
  76208. <description>Alternative 5 (chip-specific).</description>
  76209. <value>#101</value>
  76210. </enumeratedValue>
  76211. <enumeratedValue>
  76212. <name>110</name>
  76213. <description>Alternative 6 (chip-specific).</description>
  76214. <value>#110</value>
  76215. </enumeratedValue>
  76216. <enumeratedValue>
  76217. <name>111</name>
  76218. <description>Alternative 7 (chip-specific).</description>
  76219. <value>#111</value>
  76220. </enumeratedValue>
  76221. </enumeratedValues>
  76222. </field>
  76223. <field>
  76224. <name>LK</name>
  76225. <description>Lock Register</description>
  76226. <bitOffset>15</bitOffset>
  76227. <bitWidth>1</bitWidth>
  76228. <access>read-write</access>
  76229. <enumeratedValues>
  76230. <enumeratedValue>
  76231. <name>0</name>
  76232. <description>Pin Control Register fields [15:0] are not locked.</description>
  76233. <value>#0</value>
  76234. </enumeratedValue>
  76235. <enumeratedValue>
  76236. <name>1</name>
  76237. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  76238. <value>#1</value>
  76239. </enumeratedValue>
  76240. </enumeratedValues>
  76241. </field>
  76242. <field>
  76243. <name>IRQC</name>
  76244. <description>Interrupt Configuration</description>
  76245. <bitOffset>16</bitOffset>
  76246. <bitWidth>4</bitWidth>
  76247. <access>read-write</access>
  76248. <enumeratedValues>
  76249. <enumeratedValue>
  76250. <name>0000</name>
  76251. <description>Interrupt/DMA request disabled.</description>
  76252. <value>#0000</value>
  76253. </enumeratedValue>
  76254. <enumeratedValue>
  76255. <name>0001</name>
  76256. <description>DMA request on rising edge.</description>
  76257. <value>#0001</value>
  76258. </enumeratedValue>
  76259. <enumeratedValue>
  76260. <name>0010</name>
  76261. <description>DMA request on falling edge.</description>
  76262. <value>#0010</value>
  76263. </enumeratedValue>
  76264. <enumeratedValue>
  76265. <name>0011</name>
  76266. <description>DMA request on either edge.</description>
  76267. <value>#0011</value>
  76268. </enumeratedValue>
  76269. <enumeratedValue>
  76270. <name>1000</name>
  76271. <description>Interrupt when logic 0.</description>
  76272. <value>#1000</value>
  76273. </enumeratedValue>
  76274. <enumeratedValue>
  76275. <name>1001</name>
  76276. <description>Interrupt on rising-edge.</description>
  76277. <value>#1001</value>
  76278. </enumeratedValue>
  76279. <enumeratedValue>
  76280. <name>1010</name>
  76281. <description>Interrupt on falling-edge.</description>
  76282. <value>#1010</value>
  76283. </enumeratedValue>
  76284. <enumeratedValue>
  76285. <name>1011</name>
  76286. <description>Interrupt on either edge.</description>
  76287. <value>#1011</value>
  76288. </enumeratedValue>
  76289. <enumeratedValue>
  76290. <name>1100</name>
  76291. <description>Interrupt when logic 1.</description>
  76292. <value>#1100</value>
  76293. </enumeratedValue>
  76294. </enumeratedValues>
  76295. </field>
  76296. <field>
  76297. <name>ISF</name>
  76298. <description>Interrupt Status Flag</description>
  76299. <bitOffset>24</bitOffset>
  76300. <bitWidth>1</bitWidth>
  76301. <access>read-write</access>
  76302. <enumeratedValues>
  76303. <enumeratedValue>
  76304. <name>0</name>
  76305. <description>Configured interrupt is not detected.</description>
  76306. <value>#0</value>
  76307. </enumeratedValue>
  76308. <enumeratedValue>
  76309. <name>1</name>
  76310. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  76311. <value>#1</value>
  76312. </enumeratedValue>
  76313. </enumeratedValues>
  76314. </field>
  76315. </fields>
  76316. </register>
  76317. <register>
  76318. <name>PCR11</name>
  76319. <description>Pin Control Register n</description>
  76320. <addressOffset>0x2C</addressOffset>
  76321. <size>32</size>
  76322. <access>read-write</access>
  76323. <resetValue>0</resetValue>
  76324. <resetMask>0xFFFFFFFF</resetMask>
  76325. <fields>
  76326. <field>
  76327. <name>PS</name>
  76328. <description>Pull Select</description>
  76329. <bitOffset>0</bitOffset>
  76330. <bitWidth>1</bitWidth>
  76331. <access>read-write</access>
  76332. <enumeratedValues>
  76333. <enumeratedValue>
  76334. <name>0</name>
  76335. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  76336. <value>#0</value>
  76337. </enumeratedValue>
  76338. <enumeratedValue>
  76339. <name>1</name>
  76340. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  76341. <value>#1</value>
  76342. </enumeratedValue>
  76343. </enumeratedValues>
  76344. </field>
  76345. <field>
  76346. <name>PE</name>
  76347. <description>Pull Enable</description>
  76348. <bitOffset>1</bitOffset>
  76349. <bitWidth>1</bitWidth>
  76350. <access>read-write</access>
  76351. <enumeratedValues>
  76352. <enumeratedValue>
  76353. <name>0</name>
  76354. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  76355. <value>#0</value>
  76356. </enumeratedValue>
  76357. <enumeratedValue>
  76358. <name>1</name>
  76359. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  76360. <value>#1</value>
  76361. </enumeratedValue>
  76362. </enumeratedValues>
  76363. </field>
  76364. <field>
  76365. <name>SRE</name>
  76366. <description>Slew Rate Enable</description>
  76367. <bitOffset>2</bitOffset>
  76368. <bitWidth>1</bitWidth>
  76369. <access>read-write</access>
  76370. <enumeratedValues>
  76371. <enumeratedValue>
  76372. <name>0</name>
  76373. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  76374. <value>#0</value>
  76375. </enumeratedValue>
  76376. <enumeratedValue>
  76377. <name>1</name>
  76378. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  76379. <value>#1</value>
  76380. </enumeratedValue>
  76381. </enumeratedValues>
  76382. </field>
  76383. <field>
  76384. <name>PFE</name>
  76385. <description>Passive Filter Enable</description>
  76386. <bitOffset>4</bitOffset>
  76387. <bitWidth>1</bitWidth>
  76388. <access>read-write</access>
  76389. <enumeratedValues>
  76390. <enumeratedValue>
  76391. <name>0</name>
  76392. <description>Passive input filter is disabled on the corresponding pin.</description>
  76393. <value>#0</value>
  76394. </enumeratedValue>
  76395. <enumeratedValue>
  76396. <name>1</name>
  76397. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  76398. <value>#1</value>
  76399. </enumeratedValue>
  76400. </enumeratedValues>
  76401. </field>
  76402. <field>
  76403. <name>ODE</name>
  76404. <description>Open Drain Enable</description>
  76405. <bitOffset>5</bitOffset>
  76406. <bitWidth>1</bitWidth>
  76407. <access>read-write</access>
  76408. <enumeratedValues>
  76409. <enumeratedValue>
  76410. <name>0</name>
  76411. <description>Open drain output is disabled on the corresponding pin.</description>
  76412. <value>#0</value>
  76413. </enumeratedValue>
  76414. <enumeratedValue>
  76415. <name>1</name>
  76416. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  76417. <value>#1</value>
  76418. </enumeratedValue>
  76419. </enumeratedValues>
  76420. </field>
  76421. <field>
  76422. <name>DSE</name>
  76423. <description>Drive Strength Enable</description>
  76424. <bitOffset>6</bitOffset>
  76425. <bitWidth>1</bitWidth>
  76426. <access>read-write</access>
  76427. <enumeratedValues>
  76428. <enumeratedValue>
  76429. <name>0</name>
  76430. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  76431. <value>#0</value>
  76432. </enumeratedValue>
  76433. <enumeratedValue>
  76434. <name>1</name>
  76435. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  76436. <value>#1</value>
  76437. </enumeratedValue>
  76438. </enumeratedValues>
  76439. </field>
  76440. <field>
  76441. <name>MUX</name>
  76442. <description>Pin Mux Control</description>
  76443. <bitOffset>8</bitOffset>
  76444. <bitWidth>3</bitWidth>
  76445. <access>read-write</access>
  76446. <enumeratedValues>
  76447. <enumeratedValue>
  76448. <name>000</name>
  76449. <description>Pin disabled (analog).</description>
  76450. <value>#000</value>
  76451. </enumeratedValue>
  76452. <enumeratedValue>
  76453. <name>001</name>
  76454. <description>Alternative 1 (GPIO).</description>
  76455. <value>#001</value>
  76456. </enumeratedValue>
  76457. <enumeratedValue>
  76458. <name>010</name>
  76459. <description>Alternative 2 (chip-specific).</description>
  76460. <value>#010</value>
  76461. </enumeratedValue>
  76462. <enumeratedValue>
  76463. <name>011</name>
  76464. <description>Alternative 3 (chip-specific).</description>
  76465. <value>#011</value>
  76466. </enumeratedValue>
  76467. <enumeratedValue>
  76468. <name>100</name>
  76469. <description>Alternative 4 (chip-specific).</description>
  76470. <value>#100</value>
  76471. </enumeratedValue>
  76472. <enumeratedValue>
  76473. <name>101</name>
  76474. <description>Alternative 5 (chip-specific).</description>
  76475. <value>#101</value>
  76476. </enumeratedValue>
  76477. <enumeratedValue>
  76478. <name>110</name>
  76479. <description>Alternative 6 (chip-specific).</description>
  76480. <value>#110</value>
  76481. </enumeratedValue>
  76482. <enumeratedValue>
  76483. <name>111</name>
  76484. <description>Alternative 7 (chip-specific).</description>
  76485. <value>#111</value>
  76486. </enumeratedValue>
  76487. </enumeratedValues>
  76488. </field>
  76489. <field>
  76490. <name>LK</name>
  76491. <description>Lock Register</description>
  76492. <bitOffset>15</bitOffset>
  76493. <bitWidth>1</bitWidth>
  76494. <access>read-write</access>
  76495. <enumeratedValues>
  76496. <enumeratedValue>
  76497. <name>0</name>
  76498. <description>Pin Control Register fields [15:0] are not locked.</description>
  76499. <value>#0</value>
  76500. </enumeratedValue>
  76501. <enumeratedValue>
  76502. <name>1</name>
  76503. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  76504. <value>#1</value>
  76505. </enumeratedValue>
  76506. </enumeratedValues>
  76507. </field>
  76508. <field>
  76509. <name>IRQC</name>
  76510. <description>Interrupt Configuration</description>
  76511. <bitOffset>16</bitOffset>
  76512. <bitWidth>4</bitWidth>
  76513. <access>read-write</access>
  76514. <enumeratedValues>
  76515. <enumeratedValue>
  76516. <name>0000</name>
  76517. <description>Interrupt/DMA request disabled.</description>
  76518. <value>#0000</value>
  76519. </enumeratedValue>
  76520. <enumeratedValue>
  76521. <name>0001</name>
  76522. <description>DMA request on rising edge.</description>
  76523. <value>#0001</value>
  76524. </enumeratedValue>
  76525. <enumeratedValue>
  76526. <name>0010</name>
  76527. <description>DMA request on falling edge.</description>
  76528. <value>#0010</value>
  76529. </enumeratedValue>
  76530. <enumeratedValue>
  76531. <name>0011</name>
  76532. <description>DMA request on either edge.</description>
  76533. <value>#0011</value>
  76534. </enumeratedValue>
  76535. <enumeratedValue>
  76536. <name>1000</name>
  76537. <description>Interrupt when logic 0.</description>
  76538. <value>#1000</value>
  76539. </enumeratedValue>
  76540. <enumeratedValue>
  76541. <name>1001</name>
  76542. <description>Interrupt on rising-edge.</description>
  76543. <value>#1001</value>
  76544. </enumeratedValue>
  76545. <enumeratedValue>
  76546. <name>1010</name>
  76547. <description>Interrupt on falling-edge.</description>
  76548. <value>#1010</value>
  76549. </enumeratedValue>
  76550. <enumeratedValue>
  76551. <name>1011</name>
  76552. <description>Interrupt on either edge.</description>
  76553. <value>#1011</value>
  76554. </enumeratedValue>
  76555. <enumeratedValue>
  76556. <name>1100</name>
  76557. <description>Interrupt when logic 1.</description>
  76558. <value>#1100</value>
  76559. </enumeratedValue>
  76560. </enumeratedValues>
  76561. </field>
  76562. <field>
  76563. <name>ISF</name>
  76564. <description>Interrupt Status Flag</description>
  76565. <bitOffset>24</bitOffset>
  76566. <bitWidth>1</bitWidth>
  76567. <access>read-write</access>
  76568. <enumeratedValues>
  76569. <enumeratedValue>
  76570. <name>0</name>
  76571. <description>Configured interrupt is not detected.</description>
  76572. <value>#0</value>
  76573. </enumeratedValue>
  76574. <enumeratedValue>
  76575. <name>1</name>
  76576. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  76577. <value>#1</value>
  76578. </enumeratedValue>
  76579. </enumeratedValues>
  76580. </field>
  76581. </fields>
  76582. </register>
  76583. <register>
  76584. <name>PCR12</name>
  76585. <description>Pin Control Register n</description>
  76586. <addressOffset>0x30</addressOffset>
  76587. <size>32</size>
  76588. <access>read-write</access>
  76589. <resetValue>0</resetValue>
  76590. <resetMask>0xFFFFFFFF</resetMask>
  76591. <fields>
  76592. <field>
  76593. <name>PS</name>
  76594. <description>Pull Select</description>
  76595. <bitOffset>0</bitOffset>
  76596. <bitWidth>1</bitWidth>
  76597. <access>read-write</access>
  76598. <enumeratedValues>
  76599. <enumeratedValue>
  76600. <name>0</name>
  76601. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  76602. <value>#0</value>
  76603. </enumeratedValue>
  76604. <enumeratedValue>
  76605. <name>1</name>
  76606. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  76607. <value>#1</value>
  76608. </enumeratedValue>
  76609. </enumeratedValues>
  76610. </field>
  76611. <field>
  76612. <name>PE</name>
  76613. <description>Pull Enable</description>
  76614. <bitOffset>1</bitOffset>
  76615. <bitWidth>1</bitWidth>
  76616. <access>read-write</access>
  76617. <enumeratedValues>
  76618. <enumeratedValue>
  76619. <name>0</name>
  76620. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  76621. <value>#0</value>
  76622. </enumeratedValue>
  76623. <enumeratedValue>
  76624. <name>1</name>
  76625. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  76626. <value>#1</value>
  76627. </enumeratedValue>
  76628. </enumeratedValues>
  76629. </field>
  76630. <field>
  76631. <name>SRE</name>
  76632. <description>Slew Rate Enable</description>
  76633. <bitOffset>2</bitOffset>
  76634. <bitWidth>1</bitWidth>
  76635. <access>read-write</access>
  76636. <enumeratedValues>
  76637. <enumeratedValue>
  76638. <name>0</name>
  76639. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  76640. <value>#0</value>
  76641. </enumeratedValue>
  76642. <enumeratedValue>
  76643. <name>1</name>
  76644. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  76645. <value>#1</value>
  76646. </enumeratedValue>
  76647. </enumeratedValues>
  76648. </field>
  76649. <field>
  76650. <name>PFE</name>
  76651. <description>Passive Filter Enable</description>
  76652. <bitOffset>4</bitOffset>
  76653. <bitWidth>1</bitWidth>
  76654. <access>read-write</access>
  76655. <enumeratedValues>
  76656. <enumeratedValue>
  76657. <name>0</name>
  76658. <description>Passive input filter is disabled on the corresponding pin.</description>
  76659. <value>#0</value>
  76660. </enumeratedValue>
  76661. <enumeratedValue>
  76662. <name>1</name>
  76663. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  76664. <value>#1</value>
  76665. </enumeratedValue>
  76666. </enumeratedValues>
  76667. </field>
  76668. <field>
  76669. <name>ODE</name>
  76670. <description>Open Drain Enable</description>
  76671. <bitOffset>5</bitOffset>
  76672. <bitWidth>1</bitWidth>
  76673. <access>read-write</access>
  76674. <enumeratedValues>
  76675. <enumeratedValue>
  76676. <name>0</name>
  76677. <description>Open drain output is disabled on the corresponding pin.</description>
  76678. <value>#0</value>
  76679. </enumeratedValue>
  76680. <enumeratedValue>
  76681. <name>1</name>
  76682. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  76683. <value>#1</value>
  76684. </enumeratedValue>
  76685. </enumeratedValues>
  76686. </field>
  76687. <field>
  76688. <name>DSE</name>
  76689. <description>Drive Strength Enable</description>
  76690. <bitOffset>6</bitOffset>
  76691. <bitWidth>1</bitWidth>
  76692. <access>read-write</access>
  76693. <enumeratedValues>
  76694. <enumeratedValue>
  76695. <name>0</name>
  76696. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  76697. <value>#0</value>
  76698. </enumeratedValue>
  76699. <enumeratedValue>
  76700. <name>1</name>
  76701. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  76702. <value>#1</value>
  76703. </enumeratedValue>
  76704. </enumeratedValues>
  76705. </field>
  76706. <field>
  76707. <name>MUX</name>
  76708. <description>Pin Mux Control</description>
  76709. <bitOffset>8</bitOffset>
  76710. <bitWidth>3</bitWidth>
  76711. <access>read-write</access>
  76712. <enumeratedValues>
  76713. <enumeratedValue>
  76714. <name>000</name>
  76715. <description>Pin disabled (analog).</description>
  76716. <value>#000</value>
  76717. </enumeratedValue>
  76718. <enumeratedValue>
  76719. <name>001</name>
  76720. <description>Alternative 1 (GPIO).</description>
  76721. <value>#001</value>
  76722. </enumeratedValue>
  76723. <enumeratedValue>
  76724. <name>010</name>
  76725. <description>Alternative 2 (chip-specific).</description>
  76726. <value>#010</value>
  76727. </enumeratedValue>
  76728. <enumeratedValue>
  76729. <name>011</name>
  76730. <description>Alternative 3 (chip-specific).</description>
  76731. <value>#011</value>
  76732. </enumeratedValue>
  76733. <enumeratedValue>
  76734. <name>100</name>
  76735. <description>Alternative 4 (chip-specific).</description>
  76736. <value>#100</value>
  76737. </enumeratedValue>
  76738. <enumeratedValue>
  76739. <name>101</name>
  76740. <description>Alternative 5 (chip-specific).</description>
  76741. <value>#101</value>
  76742. </enumeratedValue>
  76743. <enumeratedValue>
  76744. <name>110</name>
  76745. <description>Alternative 6 (chip-specific).</description>
  76746. <value>#110</value>
  76747. </enumeratedValue>
  76748. <enumeratedValue>
  76749. <name>111</name>
  76750. <description>Alternative 7 (chip-specific).</description>
  76751. <value>#111</value>
  76752. </enumeratedValue>
  76753. </enumeratedValues>
  76754. </field>
  76755. <field>
  76756. <name>LK</name>
  76757. <description>Lock Register</description>
  76758. <bitOffset>15</bitOffset>
  76759. <bitWidth>1</bitWidth>
  76760. <access>read-write</access>
  76761. <enumeratedValues>
  76762. <enumeratedValue>
  76763. <name>0</name>
  76764. <description>Pin Control Register fields [15:0] are not locked.</description>
  76765. <value>#0</value>
  76766. </enumeratedValue>
  76767. <enumeratedValue>
  76768. <name>1</name>
  76769. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  76770. <value>#1</value>
  76771. </enumeratedValue>
  76772. </enumeratedValues>
  76773. </field>
  76774. <field>
  76775. <name>IRQC</name>
  76776. <description>Interrupt Configuration</description>
  76777. <bitOffset>16</bitOffset>
  76778. <bitWidth>4</bitWidth>
  76779. <access>read-write</access>
  76780. <enumeratedValues>
  76781. <enumeratedValue>
  76782. <name>0000</name>
  76783. <description>Interrupt/DMA request disabled.</description>
  76784. <value>#0000</value>
  76785. </enumeratedValue>
  76786. <enumeratedValue>
  76787. <name>0001</name>
  76788. <description>DMA request on rising edge.</description>
  76789. <value>#0001</value>
  76790. </enumeratedValue>
  76791. <enumeratedValue>
  76792. <name>0010</name>
  76793. <description>DMA request on falling edge.</description>
  76794. <value>#0010</value>
  76795. </enumeratedValue>
  76796. <enumeratedValue>
  76797. <name>0011</name>
  76798. <description>DMA request on either edge.</description>
  76799. <value>#0011</value>
  76800. </enumeratedValue>
  76801. <enumeratedValue>
  76802. <name>1000</name>
  76803. <description>Interrupt when logic 0.</description>
  76804. <value>#1000</value>
  76805. </enumeratedValue>
  76806. <enumeratedValue>
  76807. <name>1001</name>
  76808. <description>Interrupt on rising-edge.</description>
  76809. <value>#1001</value>
  76810. </enumeratedValue>
  76811. <enumeratedValue>
  76812. <name>1010</name>
  76813. <description>Interrupt on falling-edge.</description>
  76814. <value>#1010</value>
  76815. </enumeratedValue>
  76816. <enumeratedValue>
  76817. <name>1011</name>
  76818. <description>Interrupt on either edge.</description>
  76819. <value>#1011</value>
  76820. </enumeratedValue>
  76821. <enumeratedValue>
  76822. <name>1100</name>
  76823. <description>Interrupt when logic 1.</description>
  76824. <value>#1100</value>
  76825. </enumeratedValue>
  76826. </enumeratedValues>
  76827. </field>
  76828. <field>
  76829. <name>ISF</name>
  76830. <description>Interrupt Status Flag</description>
  76831. <bitOffset>24</bitOffset>
  76832. <bitWidth>1</bitWidth>
  76833. <access>read-write</access>
  76834. <enumeratedValues>
  76835. <enumeratedValue>
  76836. <name>0</name>
  76837. <description>Configured interrupt is not detected.</description>
  76838. <value>#0</value>
  76839. </enumeratedValue>
  76840. <enumeratedValue>
  76841. <name>1</name>
  76842. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  76843. <value>#1</value>
  76844. </enumeratedValue>
  76845. </enumeratedValues>
  76846. </field>
  76847. </fields>
  76848. </register>
  76849. <register>
  76850. <name>PCR13</name>
  76851. <description>Pin Control Register n</description>
  76852. <addressOffset>0x34</addressOffset>
  76853. <size>32</size>
  76854. <access>read-write</access>
  76855. <resetValue>0</resetValue>
  76856. <resetMask>0xFFFFFFFF</resetMask>
  76857. <fields>
  76858. <field>
  76859. <name>PS</name>
  76860. <description>Pull Select</description>
  76861. <bitOffset>0</bitOffset>
  76862. <bitWidth>1</bitWidth>
  76863. <access>read-write</access>
  76864. <enumeratedValues>
  76865. <enumeratedValue>
  76866. <name>0</name>
  76867. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  76868. <value>#0</value>
  76869. </enumeratedValue>
  76870. <enumeratedValue>
  76871. <name>1</name>
  76872. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  76873. <value>#1</value>
  76874. </enumeratedValue>
  76875. </enumeratedValues>
  76876. </field>
  76877. <field>
  76878. <name>PE</name>
  76879. <description>Pull Enable</description>
  76880. <bitOffset>1</bitOffset>
  76881. <bitWidth>1</bitWidth>
  76882. <access>read-write</access>
  76883. <enumeratedValues>
  76884. <enumeratedValue>
  76885. <name>0</name>
  76886. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  76887. <value>#0</value>
  76888. </enumeratedValue>
  76889. <enumeratedValue>
  76890. <name>1</name>
  76891. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  76892. <value>#1</value>
  76893. </enumeratedValue>
  76894. </enumeratedValues>
  76895. </field>
  76896. <field>
  76897. <name>SRE</name>
  76898. <description>Slew Rate Enable</description>
  76899. <bitOffset>2</bitOffset>
  76900. <bitWidth>1</bitWidth>
  76901. <access>read-write</access>
  76902. <enumeratedValues>
  76903. <enumeratedValue>
  76904. <name>0</name>
  76905. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  76906. <value>#0</value>
  76907. </enumeratedValue>
  76908. <enumeratedValue>
  76909. <name>1</name>
  76910. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  76911. <value>#1</value>
  76912. </enumeratedValue>
  76913. </enumeratedValues>
  76914. </field>
  76915. <field>
  76916. <name>PFE</name>
  76917. <description>Passive Filter Enable</description>
  76918. <bitOffset>4</bitOffset>
  76919. <bitWidth>1</bitWidth>
  76920. <access>read-write</access>
  76921. <enumeratedValues>
  76922. <enumeratedValue>
  76923. <name>0</name>
  76924. <description>Passive input filter is disabled on the corresponding pin.</description>
  76925. <value>#0</value>
  76926. </enumeratedValue>
  76927. <enumeratedValue>
  76928. <name>1</name>
  76929. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  76930. <value>#1</value>
  76931. </enumeratedValue>
  76932. </enumeratedValues>
  76933. </field>
  76934. <field>
  76935. <name>ODE</name>
  76936. <description>Open Drain Enable</description>
  76937. <bitOffset>5</bitOffset>
  76938. <bitWidth>1</bitWidth>
  76939. <access>read-write</access>
  76940. <enumeratedValues>
  76941. <enumeratedValue>
  76942. <name>0</name>
  76943. <description>Open drain output is disabled on the corresponding pin.</description>
  76944. <value>#0</value>
  76945. </enumeratedValue>
  76946. <enumeratedValue>
  76947. <name>1</name>
  76948. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  76949. <value>#1</value>
  76950. </enumeratedValue>
  76951. </enumeratedValues>
  76952. </field>
  76953. <field>
  76954. <name>DSE</name>
  76955. <description>Drive Strength Enable</description>
  76956. <bitOffset>6</bitOffset>
  76957. <bitWidth>1</bitWidth>
  76958. <access>read-write</access>
  76959. <enumeratedValues>
  76960. <enumeratedValue>
  76961. <name>0</name>
  76962. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  76963. <value>#0</value>
  76964. </enumeratedValue>
  76965. <enumeratedValue>
  76966. <name>1</name>
  76967. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  76968. <value>#1</value>
  76969. </enumeratedValue>
  76970. </enumeratedValues>
  76971. </field>
  76972. <field>
  76973. <name>MUX</name>
  76974. <description>Pin Mux Control</description>
  76975. <bitOffset>8</bitOffset>
  76976. <bitWidth>3</bitWidth>
  76977. <access>read-write</access>
  76978. <enumeratedValues>
  76979. <enumeratedValue>
  76980. <name>000</name>
  76981. <description>Pin disabled (analog).</description>
  76982. <value>#000</value>
  76983. </enumeratedValue>
  76984. <enumeratedValue>
  76985. <name>001</name>
  76986. <description>Alternative 1 (GPIO).</description>
  76987. <value>#001</value>
  76988. </enumeratedValue>
  76989. <enumeratedValue>
  76990. <name>010</name>
  76991. <description>Alternative 2 (chip-specific).</description>
  76992. <value>#010</value>
  76993. </enumeratedValue>
  76994. <enumeratedValue>
  76995. <name>011</name>
  76996. <description>Alternative 3 (chip-specific).</description>
  76997. <value>#011</value>
  76998. </enumeratedValue>
  76999. <enumeratedValue>
  77000. <name>100</name>
  77001. <description>Alternative 4 (chip-specific).</description>
  77002. <value>#100</value>
  77003. </enumeratedValue>
  77004. <enumeratedValue>
  77005. <name>101</name>
  77006. <description>Alternative 5 (chip-specific).</description>
  77007. <value>#101</value>
  77008. </enumeratedValue>
  77009. <enumeratedValue>
  77010. <name>110</name>
  77011. <description>Alternative 6 (chip-specific).</description>
  77012. <value>#110</value>
  77013. </enumeratedValue>
  77014. <enumeratedValue>
  77015. <name>111</name>
  77016. <description>Alternative 7 (chip-specific).</description>
  77017. <value>#111</value>
  77018. </enumeratedValue>
  77019. </enumeratedValues>
  77020. </field>
  77021. <field>
  77022. <name>LK</name>
  77023. <description>Lock Register</description>
  77024. <bitOffset>15</bitOffset>
  77025. <bitWidth>1</bitWidth>
  77026. <access>read-write</access>
  77027. <enumeratedValues>
  77028. <enumeratedValue>
  77029. <name>0</name>
  77030. <description>Pin Control Register fields [15:0] are not locked.</description>
  77031. <value>#0</value>
  77032. </enumeratedValue>
  77033. <enumeratedValue>
  77034. <name>1</name>
  77035. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  77036. <value>#1</value>
  77037. </enumeratedValue>
  77038. </enumeratedValues>
  77039. </field>
  77040. <field>
  77041. <name>IRQC</name>
  77042. <description>Interrupt Configuration</description>
  77043. <bitOffset>16</bitOffset>
  77044. <bitWidth>4</bitWidth>
  77045. <access>read-write</access>
  77046. <enumeratedValues>
  77047. <enumeratedValue>
  77048. <name>0000</name>
  77049. <description>Interrupt/DMA request disabled.</description>
  77050. <value>#0000</value>
  77051. </enumeratedValue>
  77052. <enumeratedValue>
  77053. <name>0001</name>
  77054. <description>DMA request on rising edge.</description>
  77055. <value>#0001</value>
  77056. </enumeratedValue>
  77057. <enumeratedValue>
  77058. <name>0010</name>
  77059. <description>DMA request on falling edge.</description>
  77060. <value>#0010</value>
  77061. </enumeratedValue>
  77062. <enumeratedValue>
  77063. <name>0011</name>
  77064. <description>DMA request on either edge.</description>
  77065. <value>#0011</value>
  77066. </enumeratedValue>
  77067. <enumeratedValue>
  77068. <name>1000</name>
  77069. <description>Interrupt when logic 0.</description>
  77070. <value>#1000</value>
  77071. </enumeratedValue>
  77072. <enumeratedValue>
  77073. <name>1001</name>
  77074. <description>Interrupt on rising-edge.</description>
  77075. <value>#1001</value>
  77076. </enumeratedValue>
  77077. <enumeratedValue>
  77078. <name>1010</name>
  77079. <description>Interrupt on falling-edge.</description>
  77080. <value>#1010</value>
  77081. </enumeratedValue>
  77082. <enumeratedValue>
  77083. <name>1011</name>
  77084. <description>Interrupt on either edge.</description>
  77085. <value>#1011</value>
  77086. </enumeratedValue>
  77087. <enumeratedValue>
  77088. <name>1100</name>
  77089. <description>Interrupt when logic 1.</description>
  77090. <value>#1100</value>
  77091. </enumeratedValue>
  77092. </enumeratedValues>
  77093. </field>
  77094. <field>
  77095. <name>ISF</name>
  77096. <description>Interrupt Status Flag</description>
  77097. <bitOffset>24</bitOffset>
  77098. <bitWidth>1</bitWidth>
  77099. <access>read-write</access>
  77100. <enumeratedValues>
  77101. <enumeratedValue>
  77102. <name>0</name>
  77103. <description>Configured interrupt is not detected.</description>
  77104. <value>#0</value>
  77105. </enumeratedValue>
  77106. <enumeratedValue>
  77107. <name>1</name>
  77108. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  77109. <value>#1</value>
  77110. </enumeratedValue>
  77111. </enumeratedValues>
  77112. </field>
  77113. </fields>
  77114. </register>
  77115. <register>
  77116. <name>PCR14</name>
  77117. <description>Pin Control Register n</description>
  77118. <addressOffset>0x38</addressOffset>
  77119. <size>32</size>
  77120. <access>read-write</access>
  77121. <resetValue>0</resetValue>
  77122. <resetMask>0xFFFFFFFF</resetMask>
  77123. <fields>
  77124. <field>
  77125. <name>PS</name>
  77126. <description>Pull Select</description>
  77127. <bitOffset>0</bitOffset>
  77128. <bitWidth>1</bitWidth>
  77129. <access>read-write</access>
  77130. <enumeratedValues>
  77131. <enumeratedValue>
  77132. <name>0</name>
  77133. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  77134. <value>#0</value>
  77135. </enumeratedValue>
  77136. <enumeratedValue>
  77137. <name>1</name>
  77138. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  77139. <value>#1</value>
  77140. </enumeratedValue>
  77141. </enumeratedValues>
  77142. </field>
  77143. <field>
  77144. <name>PE</name>
  77145. <description>Pull Enable</description>
  77146. <bitOffset>1</bitOffset>
  77147. <bitWidth>1</bitWidth>
  77148. <access>read-write</access>
  77149. <enumeratedValues>
  77150. <enumeratedValue>
  77151. <name>0</name>
  77152. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  77153. <value>#0</value>
  77154. </enumeratedValue>
  77155. <enumeratedValue>
  77156. <name>1</name>
  77157. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  77158. <value>#1</value>
  77159. </enumeratedValue>
  77160. </enumeratedValues>
  77161. </field>
  77162. <field>
  77163. <name>SRE</name>
  77164. <description>Slew Rate Enable</description>
  77165. <bitOffset>2</bitOffset>
  77166. <bitWidth>1</bitWidth>
  77167. <access>read-write</access>
  77168. <enumeratedValues>
  77169. <enumeratedValue>
  77170. <name>0</name>
  77171. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  77172. <value>#0</value>
  77173. </enumeratedValue>
  77174. <enumeratedValue>
  77175. <name>1</name>
  77176. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  77177. <value>#1</value>
  77178. </enumeratedValue>
  77179. </enumeratedValues>
  77180. </field>
  77181. <field>
  77182. <name>PFE</name>
  77183. <description>Passive Filter Enable</description>
  77184. <bitOffset>4</bitOffset>
  77185. <bitWidth>1</bitWidth>
  77186. <access>read-write</access>
  77187. <enumeratedValues>
  77188. <enumeratedValue>
  77189. <name>0</name>
  77190. <description>Passive input filter is disabled on the corresponding pin.</description>
  77191. <value>#0</value>
  77192. </enumeratedValue>
  77193. <enumeratedValue>
  77194. <name>1</name>
  77195. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  77196. <value>#1</value>
  77197. </enumeratedValue>
  77198. </enumeratedValues>
  77199. </field>
  77200. <field>
  77201. <name>ODE</name>
  77202. <description>Open Drain Enable</description>
  77203. <bitOffset>5</bitOffset>
  77204. <bitWidth>1</bitWidth>
  77205. <access>read-write</access>
  77206. <enumeratedValues>
  77207. <enumeratedValue>
  77208. <name>0</name>
  77209. <description>Open drain output is disabled on the corresponding pin.</description>
  77210. <value>#0</value>
  77211. </enumeratedValue>
  77212. <enumeratedValue>
  77213. <name>1</name>
  77214. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  77215. <value>#1</value>
  77216. </enumeratedValue>
  77217. </enumeratedValues>
  77218. </field>
  77219. <field>
  77220. <name>DSE</name>
  77221. <description>Drive Strength Enable</description>
  77222. <bitOffset>6</bitOffset>
  77223. <bitWidth>1</bitWidth>
  77224. <access>read-write</access>
  77225. <enumeratedValues>
  77226. <enumeratedValue>
  77227. <name>0</name>
  77228. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  77229. <value>#0</value>
  77230. </enumeratedValue>
  77231. <enumeratedValue>
  77232. <name>1</name>
  77233. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  77234. <value>#1</value>
  77235. </enumeratedValue>
  77236. </enumeratedValues>
  77237. </field>
  77238. <field>
  77239. <name>MUX</name>
  77240. <description>Pin Mux Control</description>
  77241. <bitOffset>8</bitOffset>
  77242. <bitWidth>3</bitWidth>
  77243. <access>read-write</access>
  77244. <enumeratedValues>
  77245. <enumeratedValue>
  77246. <name>000</name>
  77247. <description>Pin disabled (analog).</description>
  77248. <value>#000</value>
  77249. </enumeratedValue>
  77250. <enumeratedValue>
  77251. <name>001</name>
  77252. <description>Alternative 1 (GPIO).</description>
  77253. <value>#001</value>
  77254. </enumeratedValue>
  77255. <enumeratedValue>
  77256. <name>010</name>
  77257. <description>Alternative 2 (chip-specific).</description>
  77258. <value>#010</value>
  77259. </enumeratedValue>
  77260. <enumeratedValue>
  77261. <name>011</name>
  77262. <description>Alternative 3 (chip-specific).</description>
  77263. <value>#011</value>
  77264. </enumeratedValue>
  77265. <enumeratedValue>
  77266. <name>100</name>
  77267. <description>Alternative 4 (chip-specific).</description>
  77268. <value>#100</value>
  77269. </enumeratedValue>
  77270. <enumeratedValue>
  77271. <name>101</name>
  77272. <description>Alternative 5 (chip-specific).</description>
  77273. <value>#101</value>
  77274. </enumeratedValue>
  77275. <enumeratedValue>
  77276. <name>110</name>
  77277. <description>Alternative 6 (chip-specific).</description>
  77278. <value>#110</value>
  77279. </enumeratedValue>
  77280. <enumeratedValue>
  77281. <name>111</name>
  77282. <description>Alternative 7 (chip-specific).</description>
  77283. <value>#111</value>
  77284. </enumeratedValue>
  77285. </enumeratedValues>
  77286. </field>
  77287. <field>
  77288. <name>LK</name>
  77289. <description>Lock Register</description>
  77290. <bitOffset>15</bitOffset>
  77291. <bitWidth>1</bitWidth>
  77292. <access>read-write</access>
  77293. <enumeratedValues>
  77294. <enumeratedValue>
  77295. <name>0</name>
  77296. <description>Pin Control Register fields [15:0] are not locked.</description>
  77297. <value>#0</value>
  77298. </enumeratedValue>
  77299. <enumeratedValue>
  77300. <name>1</name>
  77301. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  77302. <value>#1</value>
  77303. </enumeratedValue>
  77304. </enumeratedValues>
  77305. </field>
  77306. <field>
  77307. <name>IRQC</name>
  77308. <description>Interrupt Configuration</description>
  77309. <bitOffset>16</bitOffset>
  77310. <bitWidth>4</bitWidth>
  77311. <access>read-write</access>
  77312. <enumeratedValues>
  77313. <enumeratedValue>
  77314. <name>0000</name>
  77315. <description>Interrupt/DMA request disabled.</description>
  77316. <value>#0000</value>
  77317. </enumeratedValue>
  77318. <enumeratedValue>
  77319. <name>0001</name>
  77320. <description>DMA request on rising edge.</description>
  77321. <value>#0001</value>
  77322. </enumeratedValue>
  77323. <enumeratedValue>
  77324. <name>0010</name>
  77325. <description>DMA request on falling edge.</description>
  77326. <value>#0010</value>
  77327. </enumeratedValue>
  77328. <enumeratedValue>
  77329. <name>0011</name>
  77330. <description>DMA request on either edge.</description>
  77331. <value>#0011</value>
  77332. </enumeratedValue>
  77333. <enumeratedValue>
  77334. <name>1000</name>
  77335. <description>Interrupt when logic 0.</description>
  77336. <value>#1000</value>
  77337. </enumeratedValue>
  77338. <enumeratedValue>
  77339. <name>1001</name>
  77340. <description>Interrupt on rising-edge.</description>
  77341. <value>#1001</value>
  77342. </enumeratedValue>
  77343. <enumeratedValue>
  77344. <name>1010</name>
  77345. <description>Interrupt on falling-edge.</description>
  77346. <value>#1010</value>
  77347. </enumeratedValue>
  77348. <enumeratedValue>
  77349. <name>1011</name>
  77350. <description>Interrupt on either edge.</description>
  77351. <value>#1011</value>
  77352. </enumeratedValue>
  77353. <enumeratedValue>
  77354. <name>1100</name>
  77355. <description>Interrupt when logic 1.</description>
  77356. <value>#1100</value>
  77357. </enumeratedValue>
  77358. </enumeratedValues>
  77359. </field>
  77360. <field>
  77361. <name>ISF</name>
  77362. <description>Interrupt Status Flag</description>
  77363. <bitOffset>24</bitOffset>
  77364. <bitWidth>1</bitWidth>
  77365. <access>read-write</access>
  77366. <enumeratedValues>
  77367. <enumeratedValue>
  77368. <name>0</name>
  77369. <description>Configured interrupt is not detected.</description>
  77370. <value>#0</value>
  77371. </enumeratedValue>
  77372. <enumeratedValue>
  77373. <name>1</name>
  77374. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  77375. <value>#1</value>
  77376. </enumeratedValue>
  77377. </enumeratedValues>
  77378. </field>
  77379. </fields>
  77380. </register>
  77381. <register>
  77382. <name>PCR15</name>
  77383. <description>Pin Control Register n</description>
  77384. <addressOffset>0x3C</addressOffset>
  77385. <size>32</size>
  77386. <access>read-write</access>
  77387. <resetValue>0</resetValue>
  77388. <resetMask>0xFFFFFFFF</resetMask>
  77389. <fields>
  77390. <field>
  77391. <name>PS</name>
  77392. <description>Pull Select</description>
  77393. <bitOffset>0</bitOffset>
  77394. <bitWidth>1</bitWidth>
  77395. <access>read-write</access>
  77396. <enumeratedValues>
  77397. <enumeratedValue>
  77398. <name>0</name>
  77399. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  77400. <value>#0</value>
  77401. </enumeratedValue>
  77402. <enumeratedValue>
  77403. <name>1</name>
  77404. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  77405. <value>#1</value>
  77406. </enumeratedValue>
  77407. </enumeratedValues>
  77408. </field>
  77409. <field>
  77410. <name>PE</name>
  77411. <description>Pull Enable</description>
  77412. <bitOffset>1</bitOffset>
  77413. <bitWidth>1</bitWidth>
  77414. <access>read-write</access>
  77415. <enumeratedValues>
  77416. <enumeratedValue>
  77417. <name>0</name>
  77418. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  77419. <value>#0</value>
  77420. </enumeratedValue>
  77421. <enumeratedValue>
  77422. <name>1</name>
  77423. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  77424. <value>#1</value>
  77425. </enumeratedValue>
  77426. </enumeratedValues>
  77427. </field>
  77428. <field>
  77429. <name>SRE</name>
  77430. <description>Slew Rate Enable</description>
  77431. <bitOffset>2</bitOffset>
  77432. <bitWidth>1</bitWidth>
  77433. <access>read-write</access>
  77434. <enumeratedValues>
  77435. <enumeratedValue>
  77436. <name>0</name>
  77437. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  77438. <value>#0</value>
  77439. </enumeratedValue>
  77440. <enumeratedValue>
  77441. <name>1</name>
  77442. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  77443. <value>#1</value>
  77444. </enumeratedValue>
  77445. </enumeratedValues>
  77446. </field>
  77447. <field>
  77448. <name>PFE</name>
  77449. <description>Passive Filter Enable</description>
  77450. <bitOffset>4</bitOffset>
  77451. <bitWidth>1</bitWidth>
  77452. <access>read-write</access>
  77453. <enumeratedValues>
  77454. <enumeratedValue>
  77455. <name>0</name>
  77456. <description>Passive input filter is disabled on the corresponding pin.</description>
  77457. <value>#0</value>
  77458. </enumeratedValue>
  77459. <enumeratedValue>
  77460. <name>1</name>
  77461. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  77462. <value>#1</value>
  77463. </enumeratedValue>
  77464. </enumeratedValues>
  77465. </field>
  77466. <field>
  77467. <name>ODE</name>
  77468. <description>Open Drain Enable</description>
  77469. <bitOffset>5</bitOffset>
  77470. <bitWidth>1</bitWidth>
  77471. <access>read-write</access>
  77472. <enumeratedValues>
  77473. <enumeratedValue>
  77474. <name>0</name>
  77475. <description>Open drain output is disabled on the corresponding pin.</description>
  77476. <value>#0</value>
  77477. </enumeratedValue>
  77478. <enumeratedValue>
  77479. <name>1</name>
  77480. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  77481. <value>#1</value>
  77482. </enumeratedValue>
  77483. </enumeratedValues>
  77484. </field>
  77485. <field>
  77486. <name>DSE</name>
  77487. <description>Drive Strength Enable</description>
  77488. <bitOffset>6</bitOffset>
  77489. <bitWidth>1</bitWidth>
  77490. <access>read-write</access>
  77491. <enumeratedValues>
  77492. <enumeratedValue>
  77493. <name>0</name>
  77494. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  77495. <value>#0</value>
  77496. </enumeratedValue>
  77497. <enumeratedValue>
  77498. <name>1</name>
  77499. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  77500. <value>#1</value>
  77501. </enumeratedValue>
  77502. </enumeratedValues>
  77503. </field>
  77504. <field>
  77505. <name>MUX</name>
  77506. <description>Pin Mux Control</description>
  77507. <bitOffset>8</bitOffset>
  77508. <bitWidth>3</bitWidth>
  77509. <access>read-write</access>
  77510. <enumeratedValues>
  77511. <enumeratedValue>
  77512. <name>000</name>
  77513. <description>Pin disabled (analog).</description>
  77514. <value>#000</value>
  77515. </enumeratedValue>
  77516. <enumeratedValue>
  77517. <name>001</name>
  77518. <description>Alternative 1 (GPIO).</description>
  77519. <value>#001</value>
  77520. </enumeratedValue>
  77521. <enumeratedValue>
  77522. <name>010</name>
  77523. <description>Alternative 2 (chip-specific).</description>
  77524. <value>#010</value>
  77525. </enumeratedValue>
  77526. <enumeratedValue>
  77527. <name>011</name>
  77528. <description>Alternative 3 (chip-specific).</description>
  77529. <value>#011</value>
  77530. </enumeratedValue>
  77531. <enumeratedValue>
  77532. <name>100</name>
  77533. <description>Alternative 4 (chip-specific).</description>
  77534. <value>#100</value>
  77535. </enumeratedValue>
  77536. <enumeratedValue>
  77537. <name>101</name>
  77538. <description>Alternative 5 (chip-specific).</description>
  77539. <value>#101</value>
  77540. </enumeratedValue>
  77541. <enumeratedValue>
  77542. <name>110</name>
  77543. <description>Alternative 6 (chip-specific).</description>
  77544. <value>#110</value>
  77545. </enumeratedValue>
  77546. <enumeratedValue>
  77547. <name>111</name>
  77548. <description>Alternative 7 (chip-specific).</description>
  77549. <value>#111</value>
  77550. </enumeratedValue>
  77551. </enumeratedValues>
  77552. </field>
  77553. <field>
  77554. <name>LK</name>
  77555. <description>Lock Register</description>
  77556. <bitOffset>15</bitOffset>
  77557. <bitWidth>1</bitWidth>
  77558. <access>read-write</access>
  77559. <enumeratedValues>
  77560. <enumeratedValue>
  77561. <name>0</name>
  77562. <description>Pin Control Register fields [15:0] are not locked.</description>
  77563. <value>#0</value>
  77564. </enumeratedValue>
  77565. <enumeratedValue>
  77566. <name>1</name>
  77567. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  77568. <value>#1</value>
  77569. </enumeratedValue>
  77570. </enumeratedValues>
  77571. </field>
  77572. <field>
  77573. <name>IRQC</name>
  77574. <description>Interrupt Configuration</description>
  77575. <bitOffset>16</bitOffset>
  77576. <bitWidth>4</bitWidth>
  77577. <access>read-write</access>
  77578. <enumeratedValues>
  77579. <enumeratedValue>
  77580. <name>0000</name>
  77581. <description>Interrupt/DMA request disabled.</description>
  77582. <value>#0000</value>
  77583. </enumeratedValue>
  77584. <enumeratedValue>
  77585. <name>0001</name>
  77586. <description>DMA request on rising edge.</description>
  77587. <value>#0001</value>
  77588. </enumeratedValue>
  77589. <enumeratedValue>
  77590. <name>0010</name>
  77591. <description>DMA request on falling edge.</description>
  77592. <value>#0010</value>
  77593. </enumeratedValue>
  77594. <enumeratedValue>
  77595. <name>0011</name>
  77596. <description>DMA request on either edge.</description>
  77597. <value>#0011</value>
  77598. </enumeratedValue>
  77599. <enumeratedValue>
  77600. <name>1000</name>
  77601. <description>Interrupt when logic 0.</description>
  77602. <value>#1000</value>
  77603. </enumeratedValue>
  77604. <enumeratedValue>
  77605. <name>1001</name>
  77606. <description>Interrupt on rising-edge.</description>
  77607. <value>#1001</value>
  77608. </enumeratedValue>
  77609. <enumeratedValue>
  77610. <name>1010</name>
  77611. <description>Interrupt on falling-edge.</description>
  77612. <value>#1010</value>
  77613. </enumeratedValue>
  77614. <enumeratedValue>
  77615. <name>1011</name>
  77616. <description>Interrupt on either edge.</description>
  77617. <value>#1011</value>
  77618. </enumeratedValue>
  77619. <enumeratedValue>
  77620. <name>1100</name>
  77621. <description>Interrupt when logic 1.</description>
  77622. <value>#1100</value>
  77623. </enumeratedValue>
  77624. </enumeratedValues>
  77625. </field>
  77626. <field>
  77627. <name>ISF</name>
  77628. <description>Interrupt Status Flag</description>
  77629. <bitOffset>24</bitOffset>
  77630. <bitWidth>1</bitWidth>
  77631. <access>read-write</access>
  77632. <enumeratedValues>
  77633. <enumeratedValue>
  77634. <name>0</name>
  77635. <description>Configured interrupt is not detected.</description>
  77636. <value>#0</value>
  77637. </enumeratedValue>
  77638. <enumeratedValue>
  77639. <name>1</name>
  77640. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  77641. <value>#1</value>
  77642. </enumeratedValue>
  77643. </enumeratedValues>
  77644. </field>
  77645. </fields>
  77646. </register>
  77647. <register>
  77648. <name>PCR16</name>
  77649. <description>Pin Control Register n</description>
  77650. <addressOffset>0x40</addressOffset>
  77651. <size>32</size>
  77652. <access>read-write</access>
  77653. <resetValue>0</resetValue>
  77654. <resetMask>0xFFFFFFFF</resetMask>
  77655. <fields>
  77656. <field>
  77657. <name>PS</name>
  77658. <description>Pull Select</description>
  77659. <bitOffset>0</bitOffset>
  77660. <bitWidth>1</bitWidth>
  77661. <access>read-write</access>
  77662. <enumeratedValues>
  77663. <enumeratedValue>
  77664. <name>0</name>
  77665. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  77666. <value>#0</value>
  77667. </enumeratedValue>
  77668. <enumeratedValue>
  77669. <name>1</name>
  77670. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  77671. <value>#1</value>
  77672. </enumeratedValue>
  77673. </enumeratedValues>
  77674. </field>
  77675. <field>
  77676. <name>PE</name>
  77677. <description>Pull Enable</description>
  77678. <bitOffset>1</bitOffset>
  77679. <bitWidth>1</bitWidth>
  77680. <access>read-write</access>
  77681. <enumeratedValues>
  77682. <enumeratedValue>
  77683. <name>0</name>
  77684. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  77685. <value>#0</value>
  77686. </enumeratedValue>
  77687. <enumeratedValue>
  77688. <name>1</name>
  77689. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  77690. <value>#1</value>
  77691. </enumeratedValue>
  77692. </enumeratedValues>
  77693. </field>
  77694. <field>
  77695. <name>SRE</name>
  77696. <description>Slew Rate Enable</description>
  77697. <bitOffset>2</bitOffset>
  77698. <bitWidth>1</bitWidth>
  77699. <access>read-write</access>
  77700. <enumeratedValues>
  77701. <enumeratedValue>
  77702. <name>0</name>
  77703. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  77704. <value>#0</value>
  77705. </enumeratedValue>
  77706. <enumeratedValue>
  77707. <name>1</name>
  77708. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  77709. <value>#1</value>
  77710. </enumeratedValue>
  77711. </enumeratedValues>
  77712. </field>
  77713. <field>
  77714. <name>PFE</name>
  77715. <description>Passive Filter Enable</description>
  77716. <bitOffset>4</bitOffset>
  77717. <bitWidth>1</bitWidth>
  77718. <access>read-write</access>
  77719. <enumeratedValues>
  77720. <enumeratedValue>
  77721. <name>0</name>
  77722. <description>Passive input filter is disabled on the corresponding pin.</description>
  77723. <value>#0</value>
  77724. </enumeratedValue>
  77725. <enumeratedValue>
  77726. <name>1</name>
  77727. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  77728. <value>#1</value>
  77729. </enumeratedValue>
  77730. </enumeratedValues>
  77731. </field>
  77732. <field>
  77733. <name>ODE</name>
  77734. <description>Open Drain Enable</description>
  77735. <bitOffset>5</bitOffset>
  77736. <bitWidth>1</bitWidth>
  77737. <access>read-write</access>
  77738. <enumeratedValues>
  77739. <enumeratedValue>
  77740. <name>0</name>
  77741. <description>Open drain output is disabled on the corresponding pin.</description>
  77742. <value>#0</value>
  77743. </enumeratedValue>
  77744. <enumeratedValue>
  77745. <name>1</name>
  77746. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  77747. <value>#1</value>
  77748. </enumeratedValue>
  77749. </enumeratedValues>
  77750. </field>
  77751. <field>
  77752. <name>DSE</name>
  77753. <description>Drive Strength Enable</description>
  77754. <bitOffset>6</bitOffset>
  77755. <bitWidth>1</bitWidth>
  77756. <access>read-write</access>
  77757. <enumeratedValues>
  77758. <enumeratedValue>
  77759. <name>0</name>
  77760. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  77761. <value>#0</value>
  77762. </enumeratedValue>
  77763. <enumeratedValue>
  77764. <name>1</name>
  77765. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  77766. <value>#1</value>
  77767. </enumeratedValue>
  77768. </enumeratedValues>
  77769. </field>
  77770. <field>
  77771. <name>MUX</name>
  77772. <description>Pin Mux Control</description>
  77773. <bitOffset>8</bitOffset>
  77774. <bitWidth>3</bitWidth>
  77775. <access>read-write</access>
  77776. <enumeratedValues>
  77777. <enumeratedValue>
  77778. <name>000</name>
  77779. <description>Pin disabled (analog).</description>
  77780. <value>#000</value>
  77781. </enumeratedValue>
  77782. <enumeratedValue>
  77783. <name>001</name>
  77784. <description>Alternative 1 (GPIO).</description>
  77785. <value>#001</value>
  77786. </enumeratedValue>
  77787. <enumeratedValue>
  77788. <name>010</name>
  77789. <description>Alternative 2 (chip-specific).</description>
  77790. <value>#010</value>
  77791. </enumeratedValue>
  77792. <enumeratedValue>
  77793. <name>011</name>
  77794. <description>Alternative 3 (chip-specific).</description>
  77795. <value>#011</value>
  77796. </enumeratedValue>
  77797. <enumeratedValue>
  77798. <name>100</name>
  77799. <description>Alternative 4 (chip-specific).</description>
  77800. <value>#100</value>
  77801. </enumeratedValue>
  77802. <enumeratedValue>
  77803. <name>101</name>
  77804. <description>Alternative 5 (chip-specific).</description>
  77805. <value>#101</value>
  77806. </enumeratedValue>
  77807. <enumeratedValue>
  77808. <name>110</name>
  77809. <description>Alternative 6 (chip-specific).</description>
  77810. <value>#110</value>
  77811. </enumeratedValue>
  77812. <enumeratedValue>
  77813. <name>111</name>
  77814. <description>Alternative 7 (chip-specific).</description>
  77815. <value>#111</value>
  77816. </enumeratedValue>
  77817. </enumeratedValues>
  77818. </field>
  77819. <field>
  77820. <name>LK</name>
  77821. <description>Lock Register</description>
  77822. <bitOffset>15</bitOffset>
  77823. <bitWidth>1</bitWidth>
  77824. <access>read-write</access>
  77825. <enumeratedValues>
  77826. <enumeratedValue>
  77827. <name>0</name>
  77828. <description>Pin Control Register fields [15:0] are not locked.</description>
  77829. <value>#0</value>
  77830. </enumeratedValue>
  77831. <enumeratedValue>
  77832. <name>1</name>
  77833. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  77834. <value>#1</value>
  77835. </enumeratedValue>
  77836. </enumeratedValues>
  77837. </field>
  77838. <field>
  77839. <name>IRQC</name>
  77840. <description>Interrupt Configuration</description>
  77841. <bitOffset>16</bitOffset>
  77842. <bitWidth>4</bitWidth>
  77843. <access>read-write</access>
  77844. <enumeratedValues>
  77845. <enumeratedValue>
  77846. <name>0000</name>
  77847. <description>Interrupt/DMA request disabled.</description>
  77848. <value>#0000</value>
  77849. </enumeratedValue>
  77850. <enumeratedValue>
  77851. <name>0001</name>
  77852. <description>DMA request on rising edge.</description>
  77853. <value>#0001</value>
  77854. </enumeratedValue>
  77855. <enumeratedValue>
  77856. <name>0010</name>
  77857. <description>DMA request on falling edge.</description>
  77858. <value>#0010</value>
  77859. </enumeratedValue>
  77860. <enumeratedValue>
  77861. <name>0011</name>
  77862. <description>DMA request on either edge.</description>
  77863. <value>#0011</value>
  77864. </enumeratedValue>
  77865. <enumeratedValue>
  77866. <name>1000</name>
  77867. <description>Interrupt when logic 0.</description>
  77868. <value>#1000</value>
  77869. </enumeratedValue>
  77870. <enumeratedValue>
  77871. <name>1001</name>
  77872. <description>Interrupt on rising-edge.</description>
  77873. <value>#1001</value>
  77874. </enumeratedValue>
  77875. <enumeratedValue>
  77876. <name>1010</name>
  77877. <description>Interrupt on falling-edge.</description>
  77878. <value>#1010</value>
  77879. </enumeratedValue>
  77880. <enumeratedValue>
  77881. <name>1011</name>
  77882. <description>Interrupt on either edge.</description>
  77883. <value>#1011</value>
  77884. </enumeratedValue>
  77885. <enumeratedValue>
  77886. <name>1100</name>
  77887. <description>Interrupt when logic 1.</description>
  77888. <value>#1100</value>
  77889. </enumeratedValue>
  77890. </enumeratedValues>
  77891. </field>
  77892. <field>
  77893. <name>ISF</name>
  77894. <description>Interrupt Status Flag</description>
  77895. <bitOffset>24</bitOffset>
  77896. <bitWidth>1</bitWidth>
  77897. <access>read-write</access>
  77898. <enumeratedValues>
  77899. <enumeratedValue>
  77900. <name>0</name>
  77901. <description>Configured interrupt is not detected.</description>
  77902. <value>#0</value>
  77903. </enumeratedValue>
  77904. <enumeratedValue>
  77905. <name>1</name>
  77906. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  77907. <value>#1</value>
  77908. </enumeratedValue>
  77909. </enumeratedValues>
  77910. </field>
  77911. </fields>
  77912. </register>
  77913. <register>
  77914. <name>PCR17</name>
  77915. <description>Pin Control Register n</description>
  77916. <addressOffset>0x44</addressOffset>
  77917. <size>32</size>
  77918. <access>read-write</access>
  77919. <resetValue>0</resetValue>
  77920. <resetMask>0xFFFFFFFF</resetMask>
  77921. <fields>
  77922. <field>
  77923. <name>PS</name>
  77924. <description>Pull Select</description>
  77925. <bitOffset>0</bitOffset>
  77926. <bitWidth>1</bitWidth>
  77927. <access>read-write</access>
  77928. <enumeratedValues>
  77929. <enumeratedValue>
  77930. <name>0</name>
  77931. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  77932. <value>#0</value>
  77933. </enumeratedValue>
  77934. <enumeratedValue>
  77935. <name>1</name>
  77936. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  77937. <value>#1</value>
  77938. </enumeratedValue>
  77939. </enumeratedValues>
  77940. </field>
  77941. <field>
  77942. <name>PE</name>
  77943. <description>Pull Enable</description>
  77944. <bitOffset>1</bitOffset>
  77945. <bitWidth>1</bitWidth>
  77946. <access>read-write</access>
  77947. <enumeratedValues>
  77948. <enumeratedValue>
  77949. <name>0</name>
  77950. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  77951. <value>#0</value>
  77952. </enumeratedValue>
  77953. <enumeratedValue>
  77954. <name>1</name>
  77955. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  77956. <value>#1</value>
  77957. </enumeratedValue>
  77958. </enumeratedValues>
  77959. </field>
  77960. <field>
  77961. <name>SRE</name>
  77962. <description>Slew Rate Enable</description>
  77963. <bitOffset>2</bitOffset>
  77964. <bitWidth>1</bitWidth>
  77965. <access>read-write</access>
  77966. <enumeratedValues>
  77967. <enumeratedValue>
  77968. <name>0</name>
  77969. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  77970. <value>#0</value>
  77971. </enumeratedValue>
  77972. <enumeratedValue>
  77973. <name>1</name>
  77974. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  77975. <value>#1</value>
  77976. </enumeratedValue>
  77977. </enumeratedValues>
  77978. </field>
  77979. <field>
  77980. <name>PFE</name>
  77981. <description>Passive Filter Enable</description>
  77982. <bitOffset>4</bitOffset>
  77983. <bitWidth>1</bitWidth>
  77984. <access>read-write</access>
  77985. <enumeratedValues>
  77986. <enumeratedValue>
  77987. <name>0</name>
  77988. <description>Passive input filter is disabled on the corresponding pin.</description>
  77989. <value>#0</value>
  77990. </enumeratedValue>
  77991. <enumeratedValue>
  77992. <name>1</name>
  77993. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  77994. <value>#1</value>
  77995. </enumeratedValue>
  77996. </enumeratedValues>
  77997. </field>
  77998. <field>
  77999. <name>ODE</name>
  78000. <description>Open Drain Enable</description>
  78001. <bitOffset>5</bitOffset>
  78002. <bitWidth>1</bitWidth>
  78003. <access>read-write</access>
  78004. <enumeratedValues>
  78005. <enumeratedValue>
  78006. <name>0</name>
  78007. <description>Open drain output is disabled on the corresponding pin.</description>
  78008. <value>#0</value>
  78009. </enumeratedValue>
  78010. <enumeratedValue>
  78011. <name>1</name>
  78012. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  78013. <value>#1</value>
  78014. </enumeratedValue>
  78015. </enumeratedValues>
  78016. </field>
  78017. <field>
  78018. <name>DSE</name>
  78019. <description>Drive Strength Enable</description>
  78020. <bitOffset>6</bitOffset>
  78021. <bitWidth>1</bitWidth>
  78022. <access>read-write</access>
  78023. <enumeratedValues>
  78024. <enumeratedValue>
  78025. <name>0</name>
  78026. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  78027. <value>#0</value>
  78028. </enumeratedValue>
  78029. <enumeratedValue>
  78030. <name>1</name>
  78031. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  78032. <value>#1</value>
  78033. </enumeratedValue>
  78034. </enumeratedValues>
  78035. </field>
  78036. <field>
  78037. <name>MUX</name>
  78038. <description>Pin Mux Control</description>
  78039. <bitOffset>8</bitOffset>
  78040. <bitWidth>3</bitWidth>
  78041. <access>read-write</access>
  78042. <enumeratedValues>
  78043. <enumeratedValue>
  78044. <name>000</name>
  78045. <description>Pin disabled (analog).</description>
  78046. <value>#000</value>
  78047. </enumeratedValue>
  78048. <enumeratedValue>
  78049. <name>001</name>
  78050. <description>Alternative 1 (GPIO).</description>
  78051. <value>#001</value>
  78052. </enumeratedValue>
  78053. <enumeratedValue>
  78054. <name>010</name>
  78055. <description>Alternative 2 (chip-specific).</description>
  78056. <value>#010</value>
  78057. </enumeratedValue>
  78058. <enumeratedValue>
  78059. <name>011</name>
  78060. <description>Alternative 3 (chip-specific).</description>
  78061. <value>#011</value>
  78062. </enumeratedValue>
  78063. <enumeratedValue>
  78064. <name>100</name>
  78065. <description>Alternative 4 (chip-specific).</description>
  78066. <value>#100</value>
  78067. </enumeratedValue>
  78068. <enumeratedValue>
  78069. <name>101</name>
  78070. <description>Alternative 5 (chip-specific).</description>
  78071. <value>#101</value>
  78072. </enumeratedValue>
  78073. <enumeratedValue>
  78074. <name>110</name>
  78075. <description>Alternative 6 (chip-specific).</description>
  78076. <value>#110</value>
  78077. </enumeratedValue>
  78078. <enumeratedValue>
  78079. <name>111</name>
  78080. <description>Alternative 7 (chip-specific).</description>
  78081. <value>#111</value>
  78082. </enumeratedValue>
  78083. </enumeratedValues>
  78084. </field>
  78085. <field>
  78086. <name>LK</name>
  78087. <description>Lock Register</description>
  78088. <bitOffset>15</bitOffset>
  78089. <bitWidth>1</bitWidth>
  78090. <access>read-write</access>
  78091. <enumeratedValues>
  78092. <enumeratedValue>
  78093. <name>0</name>
  78094. <description>Pin Control Register fields [15:0] are not locked.</description>
  78095. <value>#0</value>
  78096. </enumeratedValue>
  78097. <enumeratedValue>
  78098. <name>1</name>
  78099. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  78100. <value>#1</value>
  78101. </enumeratedValue>
  78102. </enumeratedValues>
  78103. </field>
  78104. <field>
  78105. <name>IRQC</name>
  78106. <description>Interrupt Configuration</description>
  78107. <bitOffset>16</bitOffset>
  78108. <bitWidth>4</bitWidth>
  78109. <access>read-write</access>
  78110. <enumeratedValues>
  78111. <enumeratedValue>
  78112. <name>0000</name>
  78113. <description>Interrupt/DMA request disabled.</description>
  78114. <value>#0000</value>
  78115. </enumeratedValue>
  78116. <enumeratedValue>
  78117. <name>0001</name>
  78118. <description>DMA request on rising edge.</description>
  78119. <value>#0001</value>
  78120. </enumeratedValue>
  78121. <enumeratedValue>
  78122. <name>0010</name>
  78123. <description>DMA request on falling edge.</description>
  78124. <value>#0010</value>
  78125. </enumeratedValue>
  78126. <enumeratedValue>
  78127. <name>0011</name>
  78128. <description>DMA request on either edge.</description>
  78129. <value>#0011</value>
  78130. </enumeratedValue>
  78131. <enumeratedValue>
  78132. <name>1000</name>
  78133. <description>Interrupt when logic 0.</description>
  78134. <value>#1000</value>
  78135. </enumeratedValue>
  78136. <enumeratedValue>
  78137. <name>1001</name>
  78138. <description>Interrupt on rising-edge.</description>
  78139. <value>#1001</value>
  78140. </enumeratedValue>
  78141. <enumeratedValue>
  78142. <name>1010</name>
  78143. <description>Interrupt on falling-edge.</description>
  78144. <value>#1010</value>
  78145. </enumeratedValue>
  78146. <enumeratedValue>
  78147. <name>1011</name>
  78148. <description>Interrupt on either edge.</description>
  78149. <value>#1011</value>
  78150. </enumeratedValue>
  78151. <enumeratedValue>
  78152. <name>1100</name>
  78153. <description>Interrupt when logic 1.</description>
  78154. <value>#1100</value>
  78155. </enumeratedValue>
  78156. </enumeratedValues>
  78157. </field>
  78158. <field>
  78159. <name>ISF</name>
  78160. <description>Interrupt Status Flag</description>
  78161. <bitOffset>24</bitOffset>
  78162. <bitWidth>1</bitWidth>
  78163. <access>read-write</access>
  78164. <enumeratedValues>
  78165. <enumeratedValue>
  78166. <name>0</name>
  78167. <description>Configured interrupt is not detected.</description>
  78168. <value>#0</value>
  78169. </enumeratedValue>
  78170. <enumeratedValue>
  78171. <name>1</name>
  78172. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  78173. <value>#1</value>
  78174. </enumeratedValue>
  78175. </enumeratedValues>
  78176. </field>
  78177. </fields>
  78178. </register>
  78179. <register>
  78180. <name>PCR18</name>
  78181. <description>Pin Control Register n</description>
  78182. <addressOffset>0x48</addressOffset>
  78183. <size>32</size>
  78184. <access>read-write</access>
  78185. <resetValue>0</resetValue>
  78186. <resetMask>0xFFFFFFFF</resetMask>
  78187. <fields>
  78188. <field>
  78189. <name>PS</name>
  78190. <description>Pull Select</description>
  78191. <bitOffset>0</bitOffset>
  78192. <bitWidth>1</bitWidth>
  78193. <access>read-write</access>
  78194. <enumeratedValues>
  78195. <enumeratedValue>
  78196. <name>0</name>
  78197. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  78198. <value>#0</value>
  78199. </enumeratedValue>
  78200. <enumeratedValue>
  78201. <name>1</name>
  78202. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  78203. <value>#1</value>
  78204. </enumeratedValue>
  78205. </enumeratedValues>
  78206. </field>
  78207. <field>
  78208. <name>PE</name>
  78209. <description>Pull Enable</description>
  78210. <bitOffset>1</bitOffset>
  78211. <bitWidth>1</bitWidth>
  78212. <access>read-write</access>
  78213. <enumeratedValues>
  78214. <enumeratedValue>
  78215. <name>0</name>
  78216. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  78217. <value>#0</value>
  78218. </enumeratedValue>
  78219. <enumeratedValue>
  78220. <name>1</name>
  78221. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  78222. <value>#1</value>
  78223. </enumeratedValue>
  78224. </enumeratedValues>
  78225. </field>
  78226. <field>
  78227. <name>SRE</name>
  78228. <description>Slew Rate Enable</description>
  78229. <bitOffset>2</bitOffset>
  78230. <bitWidth>1</bitWidth>
  78231. <access>read-write</access>
  78232. <enumeratedValues>
  78233. <enumeratedValue>
  78234. <name>0</name>
  78235. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  78236. <value>#0</value>
  78237. </enumeratedValue>
  78238. <enumeratedValue>
  78239. <name>1</name>
  78240. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  78241. <value>#1</value>
  78242. </enumeratedValue>
  78243. </enumeratedValues>
  78244. </field>
  78245. <field>
  78246. <name>PFE</name>
  78247. <description>Passive Filter Enable</description>
  78248. <bitOffset>4</bitOffset>
  78249. <bitWidth>1</bitWidth>
  78250. <access>read-write</access>
  78251. <enumeratedValues>
  78252. <enumeratedValue>
  78253. <name>0</name>
  78254. <description>Passive input filter is disabled on the corresponding pin.</description>
  78255. <value>#0</value>
  78256. </enumeratedValue>
  78257. <enumeratedValue>
  78258. <name>1</name>
  78259. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  78260. <value>#1</value>
  78261. </enumeratedValue>
  78262. </enumeratedValues>
  78263. </field>
  78264. <field>
  78265. <name>ODE</name>
  78266. <description>Open Drain Enable</description>
  78267. <bitOffset>5</bitOffset>
  78268. <bitWidth>1</bitWidth>
  78269. <access>read-write</access>
  78270. <enumeratedValues>
  78271. <enumeratedValue>
  78272. <name>0</name>
  78273. <description>Open drain output is disabled on the corresponding pin.</description>
  78274. <value>#0</value>
  78275. </enumeratedValue>
  78276. <enumeratedValue>
  78277. <name>1</name>
  78278. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  78279. <value>#1</value>
  78280. </enumeratedValue>
  78281. </enumeratedValues>
  78282. </field>
  78283. <field>
  78284. <name>DSE</name>
  78285. <description>Drive Strength Enable</description>
  78286. <bitOffset>6</bitOffset>
  78287. <bitWidth>1</bitWidth>
  78288. <access>read-write</access>
  78289. <enumeratedValues>
  78290. <enumeratedValue>
  78291. <name>0</name>
  78292. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  78293. <value>#0</value>
  78294. </enumeratedValue>
  78295. <enumeratedValue>
  78296. <name>1</name>
  78297. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  78298. <value>#1</value>
  78299. </enumeratedValue>
  78300. </enumeratedValues>
  78301. </field>
  78302. <field>
  78303. <name>MUX</name>
  78304. <description>Pin Mux Control</description>
  78305. <bitOffset>8</bitOffset>
  78306. <bitWidth>3</bitWidth>
  78307. <access>read-write</access>
  78308. <enumeratedValues>
  78309. <enumeratedValue>
  78310. <name>000</name>
  78311. <description>Pin disabled (analog).</description>
  78312. <value>#000</value>
  78313. </enumeratedValue>
  78314. <enumeratedValue>
  78315. <name>001</name>
  78316. <description>Alternative 1 (GPIO).</description>
  78317. <value>#001</value>
  78318. </enumeratedValue>
  78319. <enumeratedValue>
  78320. <name>010</name>
  78321. <description>Alternative 2 (chip-specific).</description>
  78322. <value>#010</value>
  78323. </enumeratedValue>
  78324. <enumeratedValue>
  78325. <name>011</name>
  78326. <description>Alternative 3 (chip-specific).</description>
  78327. <value>#011</value>
  78328. </enumeratedValue>
  78329. <enumeratedValue>
  78330. <name>100</name>
  78331. <description>Alternative 4 (chip-specific).</description>
  78332. <value>#100</value>
  78333. </enumeratedValue>
  78334. <enumeratedValue>
  78335. <name>101</name>
  78336. <description>Alternative 5 (chip-specific).</description>
  78337. <value>#101</value>
  78338. </enumeratedValue>
  78339. <enumeratedValue>
  78340. <name>110</name>
  78341. <description>Alternative 6 (chip-specific).</description>
  78342. <value>#110</value>
  78343. </enumeratedValue>
  78344. <enumeratedValue>
  78345. <name>111</name>
  78346. <description>Alternative 7 (chip-specific).</description>
  78347. <value>#111</value>
  78348. </enumeratedValue>
  78349. </enumeratedValues>
  78350. </field>
  78351. <field>
  78352. <name>LK</name>
  78353. <description>Lock Register</description>
  78354. <bitOffset>15</bitOffset>
  78355. <bitWidth>1</bitWidth>
  78356. <access>read-write</access>
  78357. <enumeratedValues>
  78358. <enumeratedValue>
  78359. <name>0</name>
  78360. <description>Pin Control Register fields [15:0] are not locked.</description>
  78361. <value>#0</value>
  78362. </enumeratedValue>
  78363. <enumeratedValue>
  78364. <name>1</name>
  78365. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  78366. <value>#1</value>
  78367. </enumeratedValue>
  78368. </enumeratedValues>
  78369. </field>
  78370. <field>
  78371. <name>IRQC</name>
  78372. <description>Interrupt Configuration</description>
  78373. <bitOffset>16</bitOffset>
  78374. <bitWidth>4</bitWidth>
  78375. <access>read-write</access>
  78376. <enumeratedValues>
  78377. <enumeratedValue>
  78378. <name>0000</name>
  78379. <description>Interrupt/DMA request disabled.</description>
  78380. <value>#0000</value>
  78381. </enumeratedValue>
  78382. <enumeratedValue>
  78383. <name>0001</name>
  78384. <description>DMA request on rising edge.</description>
  78385. <value>#0001</value>
  78386. </enumeratedValue>
  78387. <enumeratedValue>
  78388. <name>0010</name>
  78389. <description>DMA request on falling edge.</description>
  78390. <value>#0010</value>
  78391. </enumeratedValue>
  78392. <enumeratedValue>
  78393. <name>0011</name>
  78394. <description>DMA request on either edge.</description>
  78395. <value>#0011</value>
  78396. </enumeratedValue>
  78397. <enumeratedValue>
  78398. <name>1000</name>
  78399. <description>Interrupt when logic 0.</description>
  78400. <value>#1000</value>
  78401. </enumeratedValue>
  78402. <enumeratedValue>
  78403. <name>1001</name>
  78404. <description>Interrupt on rising-edge.</description>
  78405. <value>#1001</value>
  78406. </enumeratedValue>
  78407. <enumeratedValue>
  78408. <name>1010</name>
  78409. <description>Interrupt on falling-edge.</description>
  78410. <value>#1010</value>
  78411. </enumeratedValue>
  78412. <enumeratedValue>
  78413. <name>1011</name>
  78414. <description>Interrupt on either edge.</description>
  78415. <value>#1011</value>
  78416. </enumeratedValue>
  78417. <enumeratedValue>
  78418. <name>1100</name>
  78419. <description>Interrupt when logic 1.</description>
  78420. <value>#1100</value>
  78421. </enumeratedValue>
  78422. </enumeratedValues>
  78423. </field>
  78424. <field>
  78425. <name>ISF</name>
  78426. <description>Interrupt Status Flag</description>
  78427. <bitOffset>24</bitOffset>
  78428. <bitWidth>1</bitWidth>
  78429. <access>read-write</access>
  78430. <enumeratedValues>
  78431. <enumeratedValue>
  78432. <name>0</name>
  78433. <description>Configured interrupt is not detected.</description>
  78434. <value>#0</value>
  78435. </enumeratedValue>
  78436. <enumeratedValue>
  78437. <name>1</name>
  78438. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  78439. <value>#1</value>
  78440. </enumeratedValue>
  78441. </enumeratedValues>
  78442. </field>
  78443. </fields>
  78444. </register>
  78445. <register>
  78446. <name>PCR19</name>
  78447. <description>Pin Control Register n</description>
  78448. <addressOffset>0x4C</addressOffset>
  78449. <size>32</size>
  78450. <access>read-write</access>
  78451. <resetValue>0</resetValue>
  78452. <resetMask>0xFFFFFFFF</resetMask>
  78453. <fields>
  78454. <field>
  78455. <name>PS</name>
  78456. <description>Pull Select</description>
  78457. <bitOffset>0</bitOffset>
  78458. <bitWidth>1</bitWidth>
  78459. <access>read-write</access>
  78460. <enumeratedValues>
  78461. <enumeratedValue>
  78462. <name>0</name>
  78463. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  78464. <value>#0</value>
  78465. </enumeratedValue>
  78466. <enumeratedValue>
  78467. <name>1</name>
  78468. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  78469. <value>#1</value>
  78470. </enumeratedValue>
  78471. </enumeratedValues>
  78472. </field>
  78473. <field>
  78474. <name>PE</name>
  78475. <description>Pull Enable</description>
  78476. <bitOffset>1</bitOffset>
  78477. <bitWidth>1</bitWidth>
  78478. <access>read-write</access>
  78479. <enumeratedValues>
  78480. <enumeratedValue>
  78481. <name>0</name>
  78482. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  78483. <value>#0</value>
  78484. </enumeratedValue>
  78485. <enumeratedValue>
  78486. <name>1</name>
  78487. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  78488. <value>#1</value>
  78489. </enumeratedValue>
  78490. </enumeratedValues>
  78491. </field>
  78492. <field>
  78493. <name>SRE</name>
  78494. <description>Slew Rate Enable</description>
  78495. <bitOffset>2</bitOffset>
  78496. <bitWidth>1</bitWidth>
  78497. <access>read-write</access>
  78498. <enumeratedValues>
  78499. <enumeratedValue>
  78500. <name>0</name>
  78501. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  78502. <value>#0</value>
  78503. </enumeratedValue>
  78504. <enumeratedValue>
  78505. <name>1</name>
  78506. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  78507. <value>#1</value>
  78508. </enumeratedValue>
  78509. </enumeratedValues>
  78510. </field>
  78511. <field>
  78512. <name>PFE</name>
  78513. <description>Passive Filter Enable</description>
  78514. <bitOffset>4</bitOffset>
  78515. <bitWidth>1</bitWidth>
  78516. <access>read-write</access>
  78517. <enumeratedValues>
  78518. <enumeratedValue>
  78519. <name>0</name>
  78520. <description>Passive input filter is disabled on the corresponding pin.</description>
  78521. <value>#0</value>
  78522. </enumeratedValue>
  78523. <enumeratedValue>
  78524. <name>1</name>
  78525. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  78526. <value>#1</value>
  78527. </enumeratedValue>
  78528. </enumeratedValues>
  78529. </field>
  78530. <field>
  78531. <name>ODE</name>
  78532. <description>Open Drain Enable</description>
  78533. <bitOffset>5</bitOffset>
  78534. <bitWidth>1</bitWidth>
  78535. <access>read-write</access>
  78536. <enumeratedValues>
  78537. <enumeratedValue>
  78538. <name>0</name>
  78539. <description>Open drain output is disabled on the corresponding pin.</description>
  78540. <value>#0</value>
  78541. </enumeratedValue>
  78542. <enumeratedValue>
  78543. <name>1</name>
  78544. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  78545. <value>#1</value>
  78546. </enumeratedValue>
  78547. </enumeratedValues>
  78548. </field>
  78549. <field>
  78550. <name>DSE</name>
  78551. <description>Drive Strength Enable</description>
  78552. <bitOffset>6</bitOffset>
  78553. <bitWidth>1</bitWidth>
  78554. <access>read-write</access>
  78555. <enumeratedValues>
  78556. <enumeratedValue>
  78557. <name>0</name>
  78558. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  78559. <value>#0</value>
  78560. </enumeratedValue>
  78561. <enumeratedValue>
  78562. <name>1</name>
  78563. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  78564. <value>#1</value>
  78565. </enumeratedValue>
  78566. </enumeratedValues>
  78567. </field>
  78568. <field>
  78569. <name>MUX</name>
  78570. <description>Pin Mux Control</description>
  78571. <bitOffset>8</bitOffset>
  78572. <bitWidth>3</bitWidth>
  78573. <access>read-write</access>
  78574. <enumeratedValues>
  78575. <enumeratedValue>
  78576. <name>000</name>
  78577. <description>Pin disabled (analog).</description>
  78578. <value>#000</value>
  78579. </enumeratedValue>
  78580. <enumeratedValue>
  78581. <name>001</name>
  78582. <description>Alternative 1 (GPIO).</description>
  78583. <value>#001</value>
  78584. </enumeratedValue>
  78585. <enumeratedValue>
  78586. <name>010</name>
  78587. <description>Alternative 2 (chip-specific).</description>
  78588. <value>#010</value>
  78589. </enumeratedValue>
  78590. <enumeratedValue>
  78591. <name>011</name>
  78592. <description>Alternative 3 (chip-specific).</description>
  78593. <value>#011</value>
  78594. </enumeratedValue>
  78595. <enumeratedValue>
  78596. <name>100</name>
  78597. <description>Alternative 4 (chip-specific).</description>
  78598. <value>#100</value>
  78599. </enumeratedValue>
  78600. <enumeratedValue>
  78601. <name>101</name>
  78602. <description>Alternative 5 (chip-specific).</description>
  78603. <value>#101</value>
  78604. </enumeratedValue>
  78605. <enumeratedValue>
  78606. <name>110</name>
  78607. <description>Alternative 6 (chip-specific).</description>
  78608. <value>#110</value>
  78609. </enumeratedValue>
  78610. <enumeratedValue>
  78611. <name>111</name>
  78612. <description>Alternative 7 (chip-specific).</description>
  78613. <value>#111</value>
  78614. </enumeratedValue>
  78615. </enumeratedValues>
  78616. </field>
  78617. <field>
  78618. <name>LK</name>
  78619. <description>Lock Register</description>
  78620. <bitOffset>15</bitOffset>
  78621. <bitWidth>1</bitWidth>
  78622. <access>read-write</access>
  78623. <enumeratedValues>
  78624. <enumeratedValue>
  78625. <name>0</name>
  78626. <description>Pin Control Register fields [15:0] are not locked.</description>
  78627. <value>#0</value>
  78628. </enumeratedValue>
  78629. <enumeratedValue>
  78630. <name>1</name>
  78631. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  78632. <value>#1</value>
  78633. </enumeratedValue>
  78634. </enumeratedValues>
  78635. </field>
  78636. <field>
  78637. <name>IRQC</name>
  78638. <description>Interrupt Configuration</description>
  78639. <bitOffset>16</bitOffset>
  78640. <bitWidth>4</bitWidth>
  78641. <access>read-write</access>
  78642. <enumeratedValues>
  78643. <enumeratedValue>
  78644. <name>0000</name>
  78645. <description>Interrupt/DMA request disabled.</description>
  78646. <value>#0000</value>
  78647. </enumeratedValue>
  78648. <enumeratedValue>
  78649. <name>0001</name>
  78650. <description>DMA request on rising edge.</description>
  78651. <value>#0001</value>
  78652. </enumeratedValue>
  78653. <enumeratedValue>
  78654. <name>0010</name>
  78655. <description>DMA request on falling edge.</description>
  78656. <value>#0010</value>
  78657. </enumeratedValue>
  78658. <enumeratedValue>
  78659. <name>0011</name>
  78660. <description>DMA request on either edge.</description>
  78661. <value>#0011</value>
  78662. </enumeratedValue>
  78663. <enumeratedValue>
  78664. <name>1000</name>
  78665. <description>Interrupt when logic 0.</description>
  78666. <value>#1000</value>
  78667. </enumeratedValue>
  78668. <enumeratedValue>
  78669. <name>1001</name>
  78670. <description>Interrupt on rising-edge.</description>
  78671. <value>#1001</value>
  78672. </enumeratedValue>
  78673. <enumeratedValue>
  78674. <name>1010</name>
  78675. <description>Interrupt on falling-edge.</description>
  78676. <value>#1010</value>
  78677. </enumeratedValue>
  78678. <enumeratedValue>
  78679. <name>1011</name>
  78680. <description>Interrupt on either edge.</description>
  78681. <value>#1011</value>
  78682. </enumeratedValue>
  78683. <enumeratedValue>
  78684. <name>1100</name>
  78685. <description>Interrupt when logic 1.</description>
  78686. <value>#1100</value>
  78687. </enumeratedValue>
  78688. </enumeratedValues>
  78689. </field>
  78690. <field>
  78691. <name>ISF</name>
  78692. <description>Interrupt Status Flag</description>
  78693. <bitOffset>24</bitOffset>
  78694. <bitWidth>1</bitWidth>
  78695. <access>read-write</access>
  78696. <enumeratedValues>
  78697. <enumeratedValue>
  78698. <name>0</name>
  78699. <description>Configured interrupt is not detected.</description>
  78700. <value>#0</value>
  78701. </enumeratedValue>
  78702. <enumeratedValue>
  78703. <name>1</name>
  78704. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  78705. <value>#1</value>
  78706. </enumeratedValue>
  78707. </enumeratedValues>
  78708. </field>
  78709. </fields>
  78710. </register>
  78711. <register>
  78712. <name>PCR20</name>
  78713. <description>Pin Control Register n</description>
  78714. <addressOffset>0x50</addressOffset>
  78715. <size>32</size>
  78716. <access>read-write</access>
  78717. <resetValue>0</resetValue>
  78718. <resetMask>0xFFFFFFFF</resetMask>
  78719. <fields>
  78720. <field>
  78721. <name>PS</name>
  78722. <description>Pull Select</description>
  78723. <bitOffset>0</bitOffset>
  78724. <bitWidth>1</bitWidth>
  78725. <access>read-only</access>
  78726. <enumeratedValues>
  78727. <enumeratedValue>
  78728. <name>0</name>
  78729. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  78730. <value>#0</value>
  78731. </enumeratedValue>
  78732. <enumeratedValue>
  78733. <name>1</name>
  78734. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  78735. <value>#1</value>
  78736. </enumeratedValue>
  78737. </enumeratedValues>
  78738. </field>
  78739. <field>
  78740. <name>PE</name>
  78741. <description>Pull Enable</description>
  78742. <bitOffset>1</bitOffset>
  78743. <bitWidth>1</bitWidth>
  78744. <access>read-only</access>
  78745. <enumeratedValues>
  78746. <enumeratedValue>
  78747. <name>0</name>
  78748. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  78749. <value>#0</value>
  78750. </enumeratedValue>
  78751. <enumeratedValue>
  78752. <name>1</name>
  78753. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  78754. <value>#1</value>
  78755. </enumeratedValue>
  78756. </enumeratedValues>
  78757. </field>
  78758. <field>
  78759. <name>SRE</name>
  78760. <description>Slew Rate Enable</description>
  78761. <bitOffset>2</bitOffset>
  78762. <bitWidth>1</bitWidth>
  78763. <access>read-only</access>
  78764. <enumeratedValues>
  78765. <enumeratedValue>
  78766. <name>0</name>
  78767. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  78768. <value>#0</value>
  78769. </enumeratedValue>
  78770. <enumeratedValue>
  78771. <name>1</name>
  78772. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  78773. <value>#1</value>
  78774. </enumeratedValue>
  78775. </enumeratedValues>
  78776. </field>
  78777. <field>
  78778. <name>PFE</name>
  78779. <description>Passive Filter Enable</description>
  78780. <bitOffset>4</bitOffset>
  78781. <bitWidth>1</bitWidth>
  78782. <access>read-only</access>
  78783. <enumeratedValues>
  78784. <enumeratedValue>
  78785. <name>0</name>
  78786. <description>Passive input filter is disabled on the corresponding pin.</description>
  78787. <value>#0</value>
  78788. </enumeratedValue>
  78789. <enumeratedValue>
  78790. <name>1</name>
  78791. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  78792. <value>#1</value>
  78793. </enumeratedValue>
  78794. </enumeratedValues>
  78795. </field>
  78796. <field>
  78797. <name>ODE</name>
  78798. <description>Open Drain Enable</description>
  78799. <bitOffset>5</bitOffset>
  78800. <bitWidth>1</bitWidth>
  78801. <access>read-only</access>
  78802. <enumeratedValues>
  78803. <enumeratedValue>
  78804. <name>0</name>
  78805. <description>Open drain output is disabled on the corresponding pin.</description>
  78806. <value>#0</value>
  78807. </enumeratedValue>
  78808. <enumeratedValue>
  78809. <name>1</name>
  78810. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  78811. <value>#1</value>
  78812. </enumeratedValue>
  78813. </enumeratedValues>
  78814. </field>
  78815. <field>
  78816. <name>DSE</name>
  78817. <description>Drive Strength Enable</description>
  78818. <bitOffset>6</bitOffset>
  78819. <bitWidth>1</bitWidth>
  78820. <access>read-only</access>
  78821. <enumeratedValues>
  78822. <enumeratedValue>
  78823. <name>0</name>
  78824. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  78825. <value>#0</value>
  78826. </enumeratedValue>
  78827. <enumeratedValue>
  78828. <name>1</name>
  78829. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  78830. <value>#1</value>
  78831. </enumeratedValue>
  78832. </enumeratedValues>
  78833. </field>
  78834. <field>
  78835. <name>MUX</name>
  78836. <description>Pin Mux Control</description>
  78837. <bitOffset>8</bitOffset>
  78838. <bitWidth>3</bitWidth>
  78839. <access>read-write</access>
  78840. <enumeratedValues>
  78841. <enumeratedValue>
  78842. <name>000</name>
  78843. <description>Pin disabled (analog).</description>
  78844. <value>#000</value>
  78845. </enumeratedValue>
  78846. <enumeratedValue>
  78847. <name>001</name>
  78848. <description>Alternative 1 (GPIO).</description>
  78849. <value>#001</value>
  78850. </enumeratedValue>
  78851. <enumeratedValue>
  78852. <name>010</name>
  78853. <description>Alternative 2 (chip-specific).</description>
  78854. <value>#010</value>
  78855. </enumeratedValue>
  78856. <enumeratedValue>
  78857. <name>011</name>
  78858. <description>Alternative 3 (chip-specific).</description>
  78859. <value>#011</value>
  78860. </enumeratedValue>
  78861. <enumeratedValue>
  78862. <name>100</name>
  78863. <description>Alternative 4 (chip-specific).</description>
  78864. <value>#100</value>
  78865. </enumeratedValue>
  78866. <enumeratedValue>
  78867. <name>101</name>
  78868. <description>Alternative 5 (chip-specific).</description>
  78869. <value>#101</value>
  78870. </enumeratedValue>
  78871. <enumeratedValue>
  78872. <name>110</name>
  78873. <description>Alternative 6 (chip-specific).</description>
  78874. <value>#110</value>
  78875. </enumeratedValue>
  78876. <enumeratedValue>
  78877. <name>111</name>
  78878. <description>Alternative 7 (chip-specific).</description>
  78879. <value>#111</value>
  78880. </enumeratedValue>
  78881. </enumeratedValues>
  78882. </field>
  78883. <field>
  78884. <name>LK</name>
  78885. <description>Lock Register</description>
  78886. <bitOffset>15</bitOffset>
  78887. <bitWidth>1</bitWidth>
  78888. <access>read-write</access>
  78889. <enumeratedValues>
  78890. <enumeratedValue>
  78891. <name>0</name>
  78892. <description>Pin Control Register fields [15:0] are not locked.</description>
  78893. <value>#0</value>
  78894. </enumeratedValue>
  78895. <enumeratedValue>
  78896. <name>1</name>
  78897. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  78898. <value>#1</value>
  78899. </enumeratedValue>
  78900. </enumeratedValues>
  78901. </field>
  78902. <field>
  78903. <name>IRQC</name>
  78904. <description>Interrupt Configuration</description>
  78905. <bitOffset>16</bitOffset>
  78906. <bitWidth>4</bitWidth>
  78907. <access>read-write</access>
  78908. <enumeratedValues>
  78909. <enumeratedValue>
  78910. <name>0000</name>
  78911. <description>Interrupt/DMA request disabled.</description>
  78912. <value>#0000</value>
  78913. </enumeratedValue>
  78914. <enumeratedValue>
  78915. <name>0001</name>
  78916. <description>DMA request on rising edge.</description>
  78917. <value>#0001</value>
  78918. </enumeratedValue>
  78919. <enumeratedValue>
  78920. <name>0010</name>
  78921. <description>DMA request on falling edge.</description>
  78922. <value>#0010</value>
  78923. </enumeratedValue>
  78924. <enumeratedValue>
  78925. <name>0011</name>
  78926. <description>DMA request on either edge.</description>
  78927. <value>#0011</value>
  78928. </enumeratedValue>
  78929. <enumeratedValue>
  78930. <name>1000</name>
  78931. <description>Interrupt when logic 0.</description>
  78932. <value>#1000</value>
  78933. </enumeratedValue>
  78934. <enumeratedValue>
  78935. <name>1001</name>
  78936. <description>Interrupt on rising-edge.</description>
  78937. <value>#1001</value>
  78938. </enumeratedValue>
  78939. <enumeratedValue>
  78940. <name>1010</name>
  78941. <description>Interrupt on falling-edge.</description>
  78942. <value>#1010</value>
  78943. </enumeratedValue>
  78944. <enumeratedValue>
  78945. <name>1011</name>
  78946. <description>Interrupt on either edge.</description>
  78947. <value>#1011</value>
  78948. </enumeratedValue>
  78949. <enumeratedValue>
  78950. <name>1100</name>
  78951. <description>Interrupt when logic 1.</description>
  78952. <value>#1100</value>
  78953. </enumeratedValue>
  78954. </enumeratedValues>
  78955. </field>
  78956. <field>
  78957. <name>ISF</name>
  78958. <description>Interrupt Status Flag</description>
  78959. <bitOffset>24</bitOffset>
  78960. <bitWidth>1</bitWidth>
  78961. <access>read-write</access>
  78962. <enumeratedValues>
  78963. <enumeratedValue>
  78964. <name>0</name>
  78965. <description>Configured interrupt is not detected.</description>
  78966. <value>#0</value>
  78967. </enumeratedValue>
  78968. <enumeratedValue>
  78969. <name>1</name>
  78970. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  78971. <value>#1</value>
  78972. </enumeratedValue>
  78973. </enumeratedValues>
  78974. </field>
  78975. </fields>
  78976. </register>
  78977. <register>
  78978. <name>PCR21</name>
  78979. <description>Pin Control Register n</description>
  78980. <addressOffset>0x54</addressOffset>
  78981. <size>32</size>
  78982. <access>read-write</access>
  78983. <resetValue>0</resetValue>
  78984. <resetMask>0xFFFFFFFF</resetMask>
  78985. <fields>
  78986. <field>
  78987. <name>PS</name>
  78988. <description>Pull Select</description>
  78989. <bitOffset>0</bitOffset>
  78990. <bitWidth>1</bitWidth>
  78991. <access>read-only</access>
  78992. <enumeratedValues>
  78993. <enumeratedValue>
  78994. <name>0</name>
  78995. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  78996. <value>#0</value>
  78997. </enumeratedValue>
  78998. <enumeratedValue>
  78999. <name>1</name>
  79000. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  79001. <value>#1</value>
  79002. </enumeratedValue>
  79003. </enumeratedValues>
  79004. </field>
  79005. <field>
  79006. <name>PE</name>
  79007. <description>Pull Enable</description>
  79008. <bitOffset>1</bitOffset>
  79009. <bitWidth>1</bitWidth>
  79010. <access>read-only</access>
  79011. <enumeratedValues>
  79012. <enumeratedValue>
  79013. <name>0</name>
  79014. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  79015. <value>#0</value>
  79016. </enumeratedValue>
  79017. <enumeratedValue>
  79018. <name>1</name>
  79019. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  79020. <value>#1</value>
  79021. </enumeratedValue>
  79022. </enumeratedValues>
  79023. </field>
  79024. <field>
  79025. <name>SRE</name>
  79026. <description>Slew Rate Enable</description>
  79027. <bitOffset>2</bitOffset>
  79028. <bitWidth>1</bitWidth>
  79029. <access>read-only</access>
  79030. <enumeratedValues>
  79031. <enumeratedValue>
  79032. <name>0</name>
  79033. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  79034. <value>#0</value>
  79035. </enumeratedValue>
  79036. <enumeratedValue>
  79037. <name>1</name>
  79038. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  79039. <value>#1</value>
  79040. </enumeratedValue>
  79041. </enumeratedValues>
  79042. </field>
  79043. <field>
  79044. <name>PFE</name>
  79045. <description>Passive Filter Enable</description>
  79046. <bitOffset>4</bitOffset>
  79047. <bitWidth>1</bitWidth>
  79048. <access>read-only</access>
  79049. <enumeratedValues>
  79050. <enumeratedValue>
  79051. <name>0</name>
  79052. <description>Passive input filter is disabled on the corresponding pin.</description>
  79053. <value>#0</value>
  79054. </enumeratedValue>
  79055. <enumeratedValue>
  79056. <name>1</name>
  79057. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  79058. <value>#1</value>
  79059. </enumeratedValue>
  79060. </enumeratedValues>
  79061. </field>
  79062. <field>
  79063. <name>ODE</name>
  79064. <description>Open Drain Enable</description>
  79065. <bitOffset>5</bitOffset>
  79066. <bitWidth>1</bitWidth>
  79067. <access>read-only</access>
  79068. <enumeratedValues>
  79069. <enumeratedValue>
  79070. <name>0</name>
  79071. <description>Open drain output is disabled on the corresponding pin.</description>
  79072. <value>#0</value>
  79073. </enumeratedValue>
  79074. <enumeratedValue>
  79075. <name>1</name>
  79076. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  79077. <value>#1</value>
  79078. </enumeratedValue>
  79079. </enumeratedValues>
  79080. </field>
  79081. <field>
  79082. <name>DSE</name>
  79083. <description>Drive Strength Enable</description>
  79084. <bitOffset>6</bitOffset>
  79085. <bitWidth>1</bitWidth>
  79086. <access>read-only</access>
  79087. <enumeratedValues>
  79088. <enumeratedValue>
  79089. <name>0</name>
  79090. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  79091. <value>#0</value>
  79092. </enumeratedValue>
  79093. <enumeratedValue>
  79094. <name>1</name>
  79095. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  79096. <value>#1</value>
  79097. </enumeratedValue>
  79098. </enumeratedValues>
  79099. </field>
  79100. <field>
  79101. <name>MUX</name>
  79102. <description>Pin Mux Control</description>
  79103. <bitOffset>8</bitOffset>
  79104. <bitWidth>3</bitWidth>
  79105. <access>read-write</access>
  79106. <enumeratedValues>
  79107. <enumeratedValue>
  79108. <name>000</name>
  79109. <description>Pin disabled (analog).</description>
  79110. <value>#000</value>
  79111. </enumeratedValue>
  79112. <enumeratedValue>
  79113. <name>001</name>
  79114. <description>Alternative 1 (GPIO).</description>
  79115. <value>#001</value>
  79116. </enumeratedValue>
  79117. <enumeratedValue>
  79118. <name>010</name>
  79119. <description>Alternative 2 (chip-specific).</description>
  79120. <value>#010</value>
  79121. </enumeratedValue>
  79122. <enumeratedValue>
  79123. <name>011</name>
  79124. <description>Alternative 3 (chip-specific).</description>
  79125. <value>#011</value>
  79126. </enumeratedValue>
  79127. <enumeratedValue>
  79128. <name>100</name>
  79129. <description>Alternative 4 (chip-specific).</description>
  79130. <value>#100</value>
  79131. </enumeratedValue>
  79132. <enumeratedValue>
  79133. <name>101</name>
  79134. <description>Alternative 5 (chip-specific).</description>
  79135. <value>#101</value>
  79136. </enumeratedValue>
  79137. <enumeratedValue>
  79138. <name>110</name>
  79139. <description>Alternative 6 (chip-specific).</description>
  79140. <value>#110</value>
  79141. </enumeratedValue>
  79142. <enumeratedValue>
  79143. <name>111</name>
  79144. <description>Alternative 7 (chip-specific).</description>
  79145. <value>#111</value>
  79146. </enumeratedValue>
  79147. </enumeratedValues>
  79148. </field>
  79149. <field>
  79150. <name>LK</name>
  79151. <description>Lock Register</description>
  79152. <bitOffset>15</bitOffset>
  79153. <bitWidth>1</bitWidth>
  79154. <access>read-write</access>
  79155. <enumeratedValues>
  79156. <enumeratedValue>
  79157. <name>0</name>
  79158. <description>Pin Control Register fields [15:0] are not locked.</description>
  79159. <value>#0</value>
  79160. </enumeratedValue>
  79161. <enumeratedValue>
  79162. <name>1</name>
  79163. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  79164. <value>#1</value>
  79165. </enumeratedValue>
  79166. </enumeratedValues>
  79167. </field>
  79168. <field>
  79169. <name>IRQC</name>
  79170. <description>Interrupt Configuration</description>
  79171. <bitOffset>16</bitOffset>
  79172. <bitWidth>4</bitWidth>
  79173. <access>read-write</access>
  79174. <enumeratedValues>
  79175. <enumeratedValue>
  79176. <name>0000</name>
  79177. <description>Interrupt/DMA request disabled.</description>
  79178. <value>#0000</value>
  79179. </enumeratedValue>
  79180. <enumeratedValue>
  79181. <name>0001</name>
  79182. <description>DMA request on rising edge.</description>
  79183. <value>#0001</value>
  79184. </enumeratedValue>
  79185. <enumeratedValue>
  79186. <name>0010</name>
  79187. <description>DMA request on falling edge.</description>
  79188. <value>#0010</value>
  79189. </enumeratedValue>
  79190. <enumeratedValue>
  79191. <name>0011</name>
  79192. <description>DMA request on either edge.</description>
  79193. <value>#0011</value>
  79194. </enumeratedValue>
  79195. <enumeratedValue>
  79196. <name>1000</name>
  79197. <description>Interrupt when logic 0.</description>
  79198. <value>#1000</value>
  79199. </enumeratedValue>
  79200. <enumeratedValue>
  79201. <name>1001</name>
  79202. <description>Interrupt on rising-edge.</description>
  79203. <value>#1001</value>
  79204. </enumeratedValue>
  79205. <enumeratedValue>
  79206. <name>1010</name>
  79207. <description>Interrupt on falling-edge.</description>
  79208. <value>#1010</value>
  79209. </enumeratedValue>
  79210. <enumeratedValue>
  79211. <name>1011</name>
  79212. <description>Interrupt on either edge.</description>
  79213. <value>#1011</value>
  79214. </enumeratedValue>
  79215. <enumeratedValue>
  79216. <name>1100</name>
  79217. <description>Interrupt when logic 1.</description>
  79218. <value>#1100</value>
  79219. </enumeratedValue>
  79220. </enumeratedValues>
  79221. </field>
  79222. <field>
  79223. <name>ISF</name>
  79224. <description>Interrupt Status Flag</description>
  79225. <bitOffset>24</bitOffset>
  79226. <bitWidth>1</bitWidth>
  79227. <access>read-write</access>
  79228. <enumeratedValues>
  79229. <enumeratedValue>
  79230. <name>0</name>
  79231. <description>Configured interrupt is not detected.</description>
  79232. <value>#0</value>
  79233. </enumeratedValue>
  79234. <enumeratedValue>
  79235. <name>1</name>
  79236. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  79237. <value>#1</value>
  79238. </enumeratedValue>
  79239. </enumeratedValues>
  79240. </field>
  79241. </fields>
  79242. </register>
  79243. <register>
  79244. <name>PCR22</name>
  79245. <description>Pin Control Register n</description>
  79246. <addressOffset>0x58</addressOffset>
  79247. <size>32</size>
  79248. <access>read-write</access>
  79249. <resetValue>0</resetValue>
  79250. <resetMask>0xFFFFFFFF</resetMask>
  79251. <fields>
  79252. <field>
  79253. <name>PS</name>
  79254. <description>Pull Select</description>
  79255. <bitOffset>0</bitOffset>
  79256. <bitWidth>1</bitWidth>
  79257. <access>read-only</access>
  79258. <enumeratedValues>
  79259. <enumeratedValue>
  79260. <name>0</name>
  79261. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  79262. <value>#0</value>
  79263. </enumeratedValue>
  79264. <enumeratedValue>
  79265. <name>1</name>
  79266. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  79267. <value>#1</value>
  79268. </enumeratedValue>
  79269. </enumeratedValues>
  79270. </field>
  79271. <field>
  79272. <name>PE</name>
  79273. <description>Pull Enable</description>
  79274. <bitOffset>1</bitOffset>
  79275. <bitWidth>1</bitWidth>
  79276. <access>read-only</access>
  79277. <enumeratedValues>
  79278. <enumeratedValue>
  79279. <name>0</name>
  79280. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  79281. <value>#0</value>
  79282. </enumeratedValue>
  79283. <enumeratedValue>
  79284. <name>1</name>
  79285. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  79286. <value>#1</value>
  79287. </enumeratedValue>
  79288. </enumeratedValues>
  79289. </field>
  79290. <field>
  79291. <name>SRE</name>
  79292. <description>Slew Rate Enable</description>
  79293. <bitOffset>2</bitOffset>
  79294. <bitWidth>1</bitWidth>
  79295. <access>read-only</access>
  79296. <enumeratedValues>
  79297. <enumeratedValue>
  79298. <name>0</name>
  79299. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  79300. <value>#0</value>
  79301. </enumeratedValue>
  79302. <enumeratedValue>
  79303. <name>1</name>
  79304. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  79305. <value>#1</value>
  79306. </enumeratedValue>
  79307. </enumeratedValues>
  79308. </field>
  79309. <field>
  79310. <name>PFE</name>
  79311. <description>Passive Filter Enable</description>
  79312. <bitOffset>4</bitOffset>
  79313. <bitWidth>1</bitWidth>
  79314. <access>read-only</access>
  79315. <enumeratedValues>
  79316. <enumeratedValue>
  79317. <name>0</name>
  79318. <description>Passive input filter is disabled on the corresponding pin.</description>
  79319. <value>#0</value>
  79320. </enumeratedValue>
  79321. <enumeratedValue>
  79322. <name>1</name>
  79323. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  79324. <value>#1</value>
  79325. </enumeratedValue>
  79326. </enumeratedValues>
  79327. </field>
  79328. <field>
  79329. <name>ODE</name>
  79330. <description>Open Drain Enable</description>
  79331. <bitOffset>5</bitOffset>
  79332. <bitWidth>1</bitWidth>
  79333. <access>read-only</access>
  79334. <enumeratedValues>
  79335. <enumeratedValue>
  79336. <name>0</name>
  79337. <description>Open drain output is disabled on the corresponding pin.</description>
  79338. <value>#0</value>
  79339. </enumeratedValue>
  79340. <enumeratedValue>
  79341. <name>1</name>
  79342. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  79343. <value>#1</value>
  79344. </enumeratedValue>
  79345. </enumeratedValues>
  79346. </field>
  79347. <field>
  79348. <name>DSE</name>
  79349. <description>Drive Strength Enable</description>
  79350. <bitOffset>6</bitOffset>
  79351. <bitWidth>1</bitWidth>
  79352. <access>read-only</access>
  79353. <enumeratedValues>
  79354. <enumeratedValue>
  79355. <name>0</name>
  79356. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  79357. <value>#0</value>
  79358. </enumeratedValue>
  79359. <enumeratedValue>
  79360. <name>1</name>
  79361. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  79362. <value>#1</value>
  79363. </enumeratedValue>
  79364. </enumeratedValues>
  79365. </field>
  79366. <field>
  79367. <name>MUX</name>
  79368. <description>Pin Mux Control</description>
  79369. <bitOffset>8</bitOffset>
  79370. <bitWidth>3</bitWidth>
  79371. <access>read-write</access>
  79372. <enumeratedValues>
  79373. <enumeratedValue>
  79374. <name>000</name>
  79375. <description>Pin disabled (analog).</description>
  79376. <value>#000</value>
  79377. </enumeratedValue>
  79378. <enumeratedValue>
  79379. <name>001</name>
  79380. <description>Alternative 1 (GPIO).</description>
  79381. <value>#001</value>
  79382. </enumeratedValue>
  79383. <enumeratedValue>
  79384. <name>010</name>
  79385. <description>Alternative 2 (chip-specific).</description>
  79386. <value>#010</value>
  79387. </enumeratedValue>
  79388. <enumeratedValue>
  79389. <name>011</name>
  79390. <description>Alternative 3 (chip-specific).</description>
  79391. <value>#011</value>
  79392. </enumeratedValue>
  79393. <enumeratedValue>
  79394. <name>100</name>
  79395. <description>Alternative 4 (chip-specific).</description>
  79396. <value>#100</value>
  79397. </enumeratedValue>
  79398. <enumeratedValue>
  79399. <name>101</name>
  79400. <description>Alternative 5 (chip-specific).</description>
  79401. <value>#101</value>
  79402. </enumeratedValue>
  79403. <enumeratedValue>
  79404. <name>110</name>
  79405. <description>Alternative 6 (chip-specific).</description>
  79406. <value>#110</value>
  79407. </enumeratedValue>
  79408. <enumeratedValue>
  79409. <name>111</name>
  79410. <description>Alternative 7 (chip-specific).</description>
  79411. <value>#111</value>
  79412. </enumeratedValue>
  79413. </enumeratedValues>
  79414. </field>
  79415. <field>
  79416. <name>LK</name>
  79417. <description>Lock Register</description>
  79418. <bitOffset>15</bitOffset>
  79419. <bitWidth>1</bitWidth>
  79420. <access>read-write</access>
  79421. <enumeratedValues>
  79422. <enumeratedValue>
  79423. <name>0</name>
  79424. <description>Pin Control Register fields [15:0] are not locked.</description>
  79425. <value>#0</value>
  79426. </enumeratedValue>
  79427. <enumeratedValue>
  79428. <name>1</name>
  79429. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  79430. <value>#1</value>
  79431. </enumeratedValue>
  79432. </enumeratedValues>
  79433. </field>
  79434. <field>
  79435. <name>IRQC</name>
  79436. <description>Interrupt Configuration</description>
  79437. <bitOffset>16</bitOffset>
  79438. <bitWidth>4</bitWidth>
  79439. <access>read-write</access>
  79440. <enumeratedValues>
  79441. <enumeratedValue>
  79442. <name>0000</name>
  79443. <description>Interrupt/DMA request disabled.</description>
  79444. <value>#0000</value>
  79445. </enumeratedValue>
  79446. <enumeratedValue>
  79447. <name>0001</name>
  79448. <description>DMA request on rising edge.</description>
  79449. <value>#0001</value>
  79450. </enumeratedValue>
  79451. <enumeratedValue>
  79452. <name>0010</name>
  79453. <description>DMA request on falling edge.</description>
  79454. <value>#0010</value>
  79455. </enumeratedValue>
  79456. <enumeratedValue>
  79457. <name>0011</name>
  79458. <description>DMA request on either edge.</description>
  79459. <value>#0011</value>
  79460. </enumeratedValue>
  79461. <enumeratedValue>
  79462. <name>1000</name>
  79463. <description>Interrupt when logic 0.</description>
  79464. <value>#1000</value>
  79465. </enumeratedValue>
  79466. <enumeratedValue>
  79467. <name>1001</name>
  79468. <description>Interrupt on rising-edge.</description>
  79469. <value>#1001</value>
  79470. </enumeratedValue>
  79471. <enumeratedValue>
  79472. <name>1010</name>
  79473. <description>Interrupt on falling-edge.</description>
  79474. <value>#1010</value>
  79475. </enumeratedValue>
  79476. <enumeratedValue>
  79477. <name>1011</name>
  79478. <description>Interrupt on either edge.</description>
  79479. <value>#1011</value>
  79480. </enumeratedValue>
  79481. <enumeratedValue>
  79482. <name>1100</name>
  79483. <description>Interrupt when logic 1.</description>
  79484. <value>#1100</value>
  79485. </enumeratedValue>
  79486. </enumeratedValues>
  79487. </field>
  79488. <field>
  79489. <name>ISF</name>
  79490. <description>Interrupt Status Flag</description>
  79491. <bitOffset>24</bitOffset>
  79492. <bitWidth>1</bitWidth>
  79493. <access>read-write</access>
  79494. <enumeratedValues>
  79495. <enumeratedValue>
  79496. <name>0</name>
  79497. <description>Configured interrupt is not detected.</description>
  79498. <value>#0</value>
  79499. </enumeratedValue>
  79500. <enumeratedValue>
  79501. <name>1</name>
  79502. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  79503. <value>#1</value>
  79504. </enumeratedValue>
  79505. </enumeratedValues>
  79506. </field>
  79507. </fields>
  79508. </register>
  79509. <register>
  79510. <name>PCR23</name>
  79511. <description>Pin Control Register n</description>
  79512. <addressOffset>0x5C</addressOffset>
  79513. <size>32</size>
  79514. <access>read-write</access>
  79515. <resetValue>0</resetValue>
  79516. <resetMask>0xFFFFFFFF</resetMask>
  79517. <fields>
  79518. <field>
  79519. <name>PS</name>
  79520. <description>Pull Select</description>
  79521. <bitOffset>0</bitOffset>
  79522. <bitWidth>1</bitWidth>
  79523. <access>read-only</access>
  79524. <enumeratedValues>
  79525. <enumeratedValue>
  79526. <name>0</name>
  79527. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  79528. <value>#0</value>
  79529. </enumeratedValue>
  79530. <enumeratedValue>
  79531. <name>1</name>
  79532. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  79533. <value>#1</value>
  79534. </enumeratedValue>
  79535. </enumeratedValues>
  79536. </field>
  79537. <field>
  79538. <name>PE</name>
  79539. <description>Pull Enable</description>
  79540. <bitOffset>1</bitOffset>
  79541. <bitWidth>1</bitWidth>
  79542. <access>read-only</access>
  79543. <enumeratedValues>
  79544. <enumeratedValue>
  79545. <name>0</name>
  79546. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  79547. <value>#0</value>
  79548. </enumeratedValue>
  79549. <enumeratedValue>
  79550. <name>1</name>
  79551. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  79552. <value>#1</value>
  79553. </enumeratedValue>
  79554. </enumeratedValues>
  79555. </field>
  79556. <field>
  79557. <name>SRE</name>
  79558. <description>Slew Rate Enable</description>
  79559. <bitOffset>2</bitOffset>
  79560. <bitWidth>1</bitWidth>
  79561. <access>read-only</access>
  79562. <enumeratedValues>
  79563. <enumeratedValue>
  79564. <name>0</name>
  79565. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  79566. <value>#0</value>
  79567. </enumeratedValue>
  79568. <enumeratedValue>
  79569. <name>1</name>
  79570. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  79571. <value>#1</value>
  79572. </enumeratedValue>
  79573. </enumeratedValues>
  79574. </field>
  79575. <field>
  79576. <name>PFE</name>
  79577. <description>Passive Filter Enable</description>
  79578. <bitOffset>4</bitOffset>
  79579. <bitWidth>1</bitWidth>
  79580. <access>read-only</access>
  79581. <enumeratedValues>
  79582. <enumeratedValue>
  79583. <name>0</name>
  79584. <description>Passive input filter is disabled on the corresponding pin.</description>
  79585. <value>#0</value>
  79586. </enumeratedValue>
  79587. <enumeratedValue>
  79588. <name>1</name>
  79589. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  79590. <value>#1</value>
  79591. </enumeratedValue>
  79592. </enumeratedValues>
  79593. </field>
  79594. <field>
  79595. <name>ODE</name>
  79596. <description>Open Drain Enable</description>
  79597. <bitOffset>5</bitOffset>
  79598. <bitWidth>1</bitWidth>
  79599. <access>read-only</access>
  79600. <enumeratedValues>
  79601. <enumeratedValue>
  79602. <name>0</name>
  79603. <description>Open drain output is disabled on the corresponding pin.</description>
  79604. <value>#0</value>
  79605. </enumeratedValue>
  79606. <enumeratedValue>
  79607. <name>1</name>
  79608. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  79609. <value>#1</value>
  79610. </enumeratedValue>
  79611. </enumeratedValues>
  79612. </field>
  79613. <field>
  79614. <name>DSE</name>
  79615. <description>Drive Strength Enable</description>
  79616. <bitOffset>6</bitOffset>
  79617. <bitWidth>1</bitWidth>
  79618. <access>read-only</access>
  79619. <enumeratedValues>
  79620. <enumeratedValue>
  79621. <name>0</name>
  79622. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  79623. <value>#0</value>
  79624. </enumeratedValue>
  79625. <enumeratedValue>
  79626. <name>1</name>
  79627. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  79628. <value>#1</value>
  79629. </enumeratedValue>
  79630. </enumeratedValues>
  79631. </field>
  79632. <field>
  79633. <name>MUX</name>
  79634. <description>Pin Mux Control</description>
  79635. <bitOffset>8</bitOffset>
  79636. <bitWidth>3</bitWidth>
  79637. <access>read-write</access>
  79638. <enumeratedValues>
  79639. <enumeratedValue>
  79640. <name>000</name>
  79641. <description>Pin disabled (analog).</description>
  79642. <value>#000</value>
  79643. </enumeratedValue>
  79644. <enumeratedValue>
  79645. <name>001</name>
  79646. <description>Alternative 1 (GPIO).</description>
  79647. <value>#001</value>
  79648. </enumeratedValue>
  79649. <enumeratedValue>
  79650. <name>010</name>
  79651. <description>Alternative 2 (chip-specific).</description>
  79652. <value>#010</value>
  79653. </enumeratedValue>
  79654. <enumeratedValue>
  79655. <name>011</name>
  79656. <description>Alternative 3 (chip-specific).</description>
  79657. <value>#011</value>
  79658. </enumeratedValue>
  79659. <enumeratedValue>
  79660. <name>100</name>
  79661. <description>Alternative 4 (chip-specific).</description>
  79662. <value>#100</value>
  79663. </enumeratedValue>
  79664. <enumeratedValue>
  79665. <name>101</name>
  79666. <description>Alternative 5 (chip-specific).</description>
  79667. <value>#101</value>
  79668. </enumeratedValue>
  79669. <enumeratedValue>
  79670. <name>110</name>
  79671. <description>Alternative 6 (chip-specific).</description>
  79672. <value>#110</value>
  79673. </enumeratedValue>
  79674. <enumeratedValue>
  79675. <name>111</name>
  79676. <description>Alternative 7 (chip-specific).</description>
  79677. <value>#111</value>
  79678. </enumeratedValue>
  79679. </enumeratedValues>
  79680. </field>
  79681. <field>
  79682. <name>LK</name>
  79683. <description>Lock Register</description>
  79684. <bitOffset>15</bitOffset>
  79685. <bitWidth>1</bitWidth>
  79686. <access>read-write</access>
  79687. <enumeratedValues>
  79688. <enumeratedValue>
  79689. <name>0</name>
  79690. <description>Pin Control Register fields [15:0] are not locked.</description>
  79691. <value>#0</value>
  79692. </enumeratedValue>
  79693. <enumeratedValue>
  79694. <name>1</name>
  79695. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  79696. <value>#1</value>
  79697. </enumeratedValue>
  79698. </enumeratedValues>
  79699. </field>
  79700. <field>
  79701. <name>IRQC</name>
  79702. <description>Interrupt Configuration</description>
  79703. <bitOffset>16</bitOffset>
  79704. <bitWidth>4</bitWidth>
  79705. <access>read-write</access>
  79706. <enumeratedValues>
  79707. <enumeratedValue>
  79708. <name>0000</name>
  79709. <description>Interrupt/DMA request disabled.</description>
  79710. <value>#0000</value>
  79711. </enumeratedValue>
  79712. <enumeratedValue>
  79713. <name>0001</name>
  79714. <description>DMA request on rising edge.</description>
  79715. <value>#0001</value>
  79716. </enumeratedValue>
  79717. <enumeratedValue>
  79718. <name>0010</name>
  79719. <description>DMA request on falling edge.</description>
  79720. <value>#0010</value>
  79721. </enumeratedValue>
  79722. <enumeratedValue>
  79723. <name>0011</name>
  79724. <description>DMA request on either edge.</description>
  79725. <value>#0011</value>
  79726. </enumeratedValue>
  79727. <enumeratedValue>
  79728. <name>1000</name>
  79729. <description>Interrupt when logic 0.</description>
  79730. <value>#1000</value>
  79731. </enumeratedValue>
  79732. <enumeratedValue>
  79733. <name>1001</name>
  79734. <description>Interrupt on rising-edge.</description>
  79735. <value>#1001</value>
  79736. </enumeratedValue>
  79737. <enumeratedValue>
  79738. <name>1010</name>
  79739. <description>Interrupt on falling-edge.</description>
  79740. <value>#1010</value>
  79741. </enumeratedValue>
  79742. <enumeratedValue>
  79743. <name>1011</name>
  79744. <description>Interrupt on either edge.</description>
  79745. <value>#1011</value>
  79746. </enumeratedValue>
  79747. <enumeratedValue>
  79748. <name>1100</name>
  79749. <description>Interrupt when logic 1.</description>
  79750. <value>#1100</value>
  79751. </enumeratedValue>
  79752. </enumeratedValues>
  79753. </field>
  79754. <field>
  79755. <name>ISF</name>
  79756. <description>Interrupt Status Flag</description>
  79757. <bitOffset>24</bitOffset>
  79758. <bitWidth>1</bitWidth>
  79759. <access>read-write</access>
  79760. <enumeratedValues>
  79761. <enumeratedValue>
  79762. <name>0</name>
  79763. <description>Configured interrupt is not detected.</description>
  79764. <value>#0</value>
  79765. </enumeratedValue>
  79766. <enumeratedValue>
  79767. <name>1</name>
  79768. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  79769. <value>#1</value>
  79770. </enumeratedValue>
  79771. </enumeratedValues>
  79772. </field>
  79773. </fields>
  79774. </register>
  79775. <register>
  79776. <name>PCR24</name>
  79777. <description>Pin Control Register n</description>
  79778. <addressOffset>0x60</addressOffset>
  79779. <size>32</size>
  79780. <access>read-write</access>
  79781. <resetValue>0</resetValue>
  79782. <resetMask>0xFFFFFFFF</resetMask>
  79783. <fields>
  79784. <field>
  79785. <name>PS</name>
  79786. <description>Pull Select</description>
  79787. <bitOffset>0</bitOffset>
  79788. <bitWidth>1</bitWidth>
  79789. <access>read-only</access>
  79790. <enumeratedValues>
  79791. <enumeratedValue>
  79792. <name>0</name>
  79793. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  79794. <value>#0</value>
  79795. </enumeratedValue>
  79796. <enumeratedValue>
  79797. <name>1</name>
  79798. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  79799. <value>#1</value>
  79800. </enumeratedValue>
  79801. </enumeratedValues>
  79802. </field>
  79803. <field>
  79804. <name>PE</name>
  79805. <description>Pull Enable</description>
  79806. <bitOffset>1</bitOffset>
  79807. <bitWidth>1</bitWidth>
  79808. <access>read-only</access>
  79809. <enumeratedValues>
  79810. <enumeratedValue>
  79811. <name>0</name>
  79812. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  79813. <value>#0</value>
  79814. </enumeratedValue>
  79815. <enumeratedValue>
  79816. <name>1</name>
  79817. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  79818. <value>#1</value>
  79819. </enumeratedValue>
  79820. </enumeratedValues>
  79821. </field>
  79822. <field>
  79823. <name>SRE</name>
  79824. <description>Slew Rate Enable</description>
  79825. <bitOffset>2</bitOffset>
  79826. <bitWidth>1</bitWidth>
  79827. <access>read-only</access>
  79828. <enumeratedValues>
  79829. <enumeratedValue>
  79830. <name>0</name>
  79831. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  79832. <value>#0</value>
  79833. </enumeratedValue>
  79834. <enumeratedValue>
  79835. <name>1</name>
  79836. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  79837. <value>#1</value>
  79838. </enumeratedValue>
  79839. </enumeratedValues>
  79840. </field>
  79841. <field>
  79842. <name>PFE</name>
  79843. <description>Passive Filter Enable</description>
  79844. <bitOffset>4</bitOffset>
  79845. <bitWidth>1</bitWidth>
  79846. <access>read-only</access>
  79847. <enumeratedValues>
  79848. <enumeratedValue>
  79849. <name>0</name>
  79850. <description>Passive input filter is disabled on the corresponding pin.</description>
  79851. <value>#0</value>
  79852. </enumeratedValue>
  79853. <enumeratedValue>
  79854. <name>1</name>
  79855. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  79856. <value>#1</value>
  79857. </enumeratedValue>
  79858. </enumeratedValues>
  79859. </field>
  79860. <field>
  79861. <name>ODE</name>
  79862. <description>Open Drain Enable</description>
  79863. <bitOffset>5</bitOffset>
  79864. <bitWidth>1</bitWidth>
  79865. <access>read-only</access>
  79866. <enumeratedValues>
  79867. <enumeratedValue>
  79868. <name>0</name>
  79869. <description>Open drain output is disabled on the corresponding pin.</description>
  79870. <value>#0</value>
  79871. </enumeratedValue>
  79872. <enumeratedValue>
  79873. <name>1</name>
  79874. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  79875. <value>#1</value>
  79876. </enumeratedValue>
  79877. </enumeratedValues>
  79878. </field>
  79879. <field>
  79880. <name>DSE</name>
  79881. <description>Drive Strength Enable</description>
  79882. <bitOffset>6</bitOffset>
  79883. <bitWidth>1</bitWidth>
  79884. <access>read-only</access>
  79885. <enumeratedValues>
  79886. <enumeratedValue>
  79887. <name>0</name>
  79888. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  79889. <value>#0</value>
  79890. </enumeratedValue>
  79891. <enumeratedValue>
  79892. <name>1</name>
  79893. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  79894. <value>#1</value>
  79895. </enumeratedValue>
  79896. </enumeratedValues>
  79897. </field>
  79898. <field>
  79899. <name>MUX</name>
  79900. <description>Pin Mux Control</description>
  79901. <bitOffset>8</bitOffset>
  79902. <bitWidth>3</bitWidth>
  79903. <access>read-write</access>
  79904. <enumeratedValues>
  79905. <enumeratedValue>
  79906. <name>000</name>
  79907. <description>Pin disabled (analog).</description>
  79908. <value>#000</value>
  79909. </enumeratedValue>
  79910. <enumeratedValue>
  79911. <name>001</name>
  79912. <description>Alternative 1 (GPIO).</description>
  79913. <value>#001</value>
  79914. </enumeratedValue>
  79915. <enumeratedValue>
  79916. <name>010</name>
  79917. <description>Alternative 2 (chip-specific).</description>
  79918. <value>#010</value>
  79919. </enumeratedValue>
  79920. <enumeratedValue>
  79921. <name>011</name>
  79922. <description>Alternative 3 (chip-specific).</description>
  79923. <value>#011</value>
  79924. </enumeratedValue>
  79925. <enumeratedValue>
  79926. <name>100</name>
  79927. <description>Alternative 4 (chip-specific).</description>
  79928. <value>#100</value>
  79929. </enumeratedValue>
  79930. <enumeratedValue>
  79931. <name>101</name>
  79932. <description>Alternative 5 (chip-specific).</description>
  79933. <value>#101</value>
  79934. </enumeratedValue>
  79935. <enumeratedValue>
  79936. <name>110</name>
  79937. <description>Alternative 6 (chip-specific).</description>
  79938. <value>#110</value>
  79939. </enumeratedValue>
  79940. <enumeratedValue>
  79941. <name>111</name>
  79942. <description>Alternative 7 (chip-specific).</description>
  79943. <value>#111</value>
  79944. </enumeratedValue>
  79945. </enumeratedValues>
  79946. </field>
  79947. <field>
  79948. <name>LK</name>
  79949. <description>Lock Register</description>
  79950. <bitOffset>15</bitOffset>
  79951. <bitWidth>1</bitWidth>
  79952. <access>read-write</access>
  79953. <enumeratedValues>
  79954. <enumeratedValue>
  79955. <name>0</name>
  79956. <description>Pin Control Register fields [15:0] are not locked.</description>
  79957. <value>#0</value>
  79958. </enumeratedValue>
  79959. <enumeratedValue>
  79960. <name>1</name>
  79961. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  79962. <value>#1</value>
  79963. </enumeratedValue>
  79964. </enumeratedValues>
  79965. </field>
  79966. <field>
  79967. <name>IRQC</name>
  79968. <description>Interrupt Configuration</description>
  79969. <bitOffset>16</bitOffset>
  79970. <bitWidth>4</bitWidth>
  79971. <access>read-write</access>
  79972. <enumeratedValues>
  79973. <enumeratedValue>
  79974. <name>0000</name>
  79975. <description>Interrupt/DMA request disabled.</description>
  79976. <value>#0000</value>
  79977. </enumeratedValue>
  79978. <enumeratedValue>
  79979. <name>0001</name>
  79980. <description>DMA request on rising edge.</description>
  79981. <value>#0001</value>
  79982. </enumeratedValue>
  79983. <enumeratedValue>
  79984. <name>0010</name>
  79985. <description>DMA request on falling edge.</description>
  79986. <value>#0010</value>
  79987. </enumeratedValue>
  79988. <enumeratedValue>
  79989. <name>0011</name>
  79990. <description>DMA request on either edge.</description>
  79991. <value>#0011</value>
  79992. </enumeratedValue>
  79993. <enumeratedValue>
  79994. <name>1000</name>
  79995. <description>Interrupt when logic 0.</description>
  79996. <value>#1000</value>
  79997. </enumeratedValue>
  79998. <enumeratedValue>
  79999. <name>1001</name>
  80000. <description>Interrupt on rising-edge.</description>
  80001. <value>#1001</value>
  80002. </enumeratedValue>
  80003. <enumeratedValue>
  80004. <name>1010</name>
  80005. <description>Interrupt on falling-edge.</description>
  80006. <value>#1010</value>
  80007. </enumeratedValue>
  80008. <enumeratedValue>
  80009. <name>1011</name>
  80010. <description>Interrupt on either edge.</description>
  80011. <value>#1011</value>
  80012. </enumeratedValue>
  80013. <enumeratedValue>
  80014. <name>1100</name>
  80015. <description>Interrupt when logic 1.</description>
  80016. <value>#1100</value>
  80017. </enumeratedValue>
  80018. </enumeratedValues>
  80019. </field>
  80020. <field>
  80021. <name>ISF</name>
  80022. <description>Interrupt Status Flag</description>
  80023. <bitOffset>24</bitOffset>
  80024. <bitWidth>1</bitWidth>
  80025. <access>read-write</access>
  80026. <enumeratedValues>
  80027. <enumeratedValue>
  80028. <name>0</name>
  80029. <description>Configured interrupt is not detected.</description>
  80030. <value>#0</value>
  80031. </enumeratedValue>
  80032. <enumeratedValue>
  80033. <name>1</name>
  80034. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  80035. <value>#1</value>
  80036. </enumeratedValue>
  80037. </enumeratedValues>
  80038. </field>
  80039. </fields>
  80040. </register>
  80041. <register>
  80042. <name>PCR25</name>
  80043. <description>Pin Control Register n</description>
  80044. <addressOffset>0x64</addressOffset>
  80045. <size>32</size>
  80046. <access>read-write</access>
  80047. <resetValue>0</resetValue>
  80048. <resetMask>0xFFFFFFFF</resetMask>
  80049. <fields>
  80050. <field>
  80051. <name>PS</name>
  80052. <description>Pull Select</description>
  80053. <bitOffset>0</bitOffset>
  80054. <bitWidth>1</bitWidth>
  80055. <access>read-only</access>
  80056. <enumeratedValues>
  80057. <enumeratedValue>
  80058. <name>0</name>
  80059. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  80060. <value>#0</value>
  80061. </enumeratedValue>
  80062. <enumeratedValue>
  80063. <name>1</name>
  80064. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  80065. <value>#1</value>
  80066. </enumeratedValue>
  80067. </enumeratedValues>
  80068. </field>
  80069. <field>
  80070. <name>PE</name>
  80071. <description>Pull Enable</description>
  80072. <bitOffset>1</bitOffset>
  80073. <bitWidth>1</bitWidth>
  80074. <access>read-only</access>
  80075. <enumeratedValues>
  80076. <enumeratedValue>
  80077. <name>0</name>
  80078. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  80079. <value>#0</value>
  80080. </enumeratedValue>
  80081. <enumeratedValue>
  80082. <name>1</name>
  80083. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  80084. <value>#1</value>
  80085. </enumeratedValue>
  80086. </enumeratedValues>
  80087. </field>
  80088. <field>
  80089. <name>SRE</name>
  80090. <description>Slew Rate Enable</description>
  80091. <bitOffset>2</bitOffset>
  80092. <bitWidth>1</bitWidth>
  80093. <access>read-only</access>
  80094. <enumeratedValues>
  80095. <enumeratedValue>
  80096. <name>0</name>
  80097. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  80098. <value>#0</value>
  80099. </enumeratedValue>
  80100. <enumeratedValue>
  80101. <name>1</name>
  80102. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  80103. <value>#1</value>
  80104. </enumeratedValue>
  80105. </enumeratedValues>
  80106. </field>
  80107. <field>
  80108. <name>PFE</name>
  80109. <description>Passive Filter Enable</description>
  80110. <bitOffset>4</bitOffset>
  80111. <bitWidth>1</bitWidth>
  80112. <access>read-only</access>
  80113. <enumeratedValues>
  80114. <enumeratedValue>
  80115. <name>0</name>
  80116. <description>Passive input filter is disabled on the corresponding pin.</description>
  80117. <value>#0</value>
  80118. </enumeratedValue>
  80119. <enumeratedValue>
  80120. <name>1</name>
  80121. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  80122. <value>#1</value>
  80123. </enumeratedValue>
  80124. </enumeratedValues>
  80125. </field>
  80126. <field>
  80127. <name>ODE</name>
  80128. <description>Open Drain Enable</description>
  80129. <bitOffset>5</bitOffset>
  80130. <bitWidth>1</bitWidth>
  80131. <access>read-only</access>
  80132. <enumeratedValues>
  80133. <enumeratedValue>
  80134. <name>0</name>
  80135. <description>Open drain output is disabled on the corresponding pin.</description>
  80136. <value>#0</value>
  80137. </enumeratedValue>
  80138. <enumeratedValue>
  80139. <name>1</name>
  80140. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  80141. <value>#1</value>
  80142. </enumeratedValue>
  80143. </enumeratedValues>
  80144. </field>
  80145. <field>
  80146. <name>DSE</name>
  80147. <description>Drive Strength Enable</description>
  80148. <bitOffset>6</bitOffset>
  80149. <bitWidth>1</bitWidth>
  80150. <access>read-only</access>
  80151. <enumeratedValues>
  80152. <enumeratedValue>
  80153. <name>0</name>
  80154. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  80155. <value>#0</value>
  80156. </enumeratedValue>
  80157. <enumeratedValue>
  80158. <name>1</name>
  80159. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  80160. <value>#1</value>
  80161. </enumeratedValue>
  80162. </enumeratedValues>
  80163. </field>
  80164. <field>
  80165. <name>MUX</name>
  80166. <description>Pin Mux Control</description>
  80167. <bitOffset>8</bitOffset>
  80168. <bitWidth>3</bitWidth>
  80169. <access>read-write</access>
  80170. <enumeratedValues>
  80171. <enumeratedValue>
  80172. <name>000</name>
  80173. <description>Pin disabled (analog).</description>
  80174. <value>#000</value>
  80175. </enumeratedValue>
  80176. <enumeratedValue>
  80177. <name>001</name>
  80178. <description>Alternative 1 (GPIO).</description>
  80179. <value>#001</value>
  80180. </enumeratedValue>
  80181. <enumeratedValue>
  80182. <name>010</name>
  80183. <description>Alternative 2 (chip-specific).</description>
  80184. <value>#010</value>
  80185. </enumeratedValue>
  80186. <enumeratedValue>
  80187. <name>011</name>
  80188. <description>Alternative 3 (chip-specific).</description>
  80189. <value>#011</value>
  80190. </enumeratedValue>
  80191. <enumeratedValue>
  80192. <name>100</name>
  80193. <description>Alternative 4 (chip-specific).</description>
  80194. <value>#100</value>
  80195. </enumeratedValue>
  80196. <enumeratedValue>
  80197. <name>101</name>
  80198. <description>Alternative 5 (chip-specific).</description>
  80199. <value>#101</value>
  80200. </enumeratedValue>
  80201. <enumeratedValue>
  80202. <name>110</name>
  80203. <description>Alternative 6 (chip-specific).</description>
  80204. <value>#110</value>
  80205. </enumeratedValue>
  80206. <enumeratedValue>
  80207. <name>111</name>
  80208. <description>Alternative 7 (chip-specific).</description>
  80209. <value>#111</value>
  80210. </enumeratedValue>
  80211. </enumeratedValues>
  80212. </field>
  80213. <field>
  80214. <name>LK</name>
  80215. <description>Lock Register</description>
  80216. <bitOffset>15</bitOffset>
  80217. <bitWidth>1</bitWidth>
  80218. <access>read-write</access>
  80219. <enumeratedValues>
  80220. <enumeratedValue>
  80221. <name>0</name>
  80222. <description>Pin Control Register fields [15:0] are not locked.</description>
  80223. <value>#0</value>
  80224. </enumeratedValue>
  80225. <enumeratedValue>
  80226. <name>1</name>
  80227. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  80228. <value>#1</value>
  80229. </enumeratedValue>
  80230. </enumeratedValues>
  80231. </field>
  80232. <field>
  80233. <name>IRQC</name>
  80234. <description>Interrupt Configuration</description>
  80235. <bitOffset>16</bitOffset>
  80236. <bitWidth>4</bitWidth>
  80237. <access>read-write</access>
  80238. <enumeratedValues>
  80239. <enumeratedValue>
  80240. <name>0000</name>
  80241. <description>Interrupt/DMA request disabled.</description>
  80242. <value>#0000</value>
  80243. </enumeratedValue>
  80244. <enumeratedValue>
  80245. <name>0001</name>
  80246. <description>DMA request on rising edge.</description>
  80247. <value>#0001</value>
  80248. </enumeratedValue>
  80249. <enumeratedValue>
  80250. <name>0010</name>
  80251. <description>DMA request on falling edge.</description>
  80252. <value>#0010</value>
  80253. </enumeratedValue>
  80254. <enumeratedValue>
  80255. <name>0011</name>
  80256. <description>DMA request on either edge.</description>
  80257. <value>#0011</value>
  80258. </enumeratedValue>
  80259. <enumeratedValue>
  80260. <name>1000</name>
  80261. <description>Interrupt when logic 0.</description>
  80262. <value>#1000</value>
  80263. </enumeratedValue>
  80264. <enumeratedValue>
  80265. <name>1001</name>
  80266. <description>Interrupt on rising-edge.</description>
  80267. <value>#1001</value>
  80268. </enumeratedValue>
  80269. <enumeratedValue>
  80270. <name>1010</name>
  80271. <description>Interrupt on falling-edge.</description>
  80272. <value>#1010</value>
  80273. </enumeratedValue>
  80274. <enumeratedValue>
  80275. <name>1011</name>
  80276. <description>Interrupt on either edge.</description>
  80277. <value>#1011</value>
  80278. </enumeratedValue>
  80279. <enumeratedValue>
  80280. <name>1100</name>
  80281. <description>Interrupt when logic 1.</description>
  80282. <value>#1100</value>
  80283. </enumeratedValue>
  80284. </enumeratedValues>
  80285. </field>
  80286. <field>
  80287. <name>ISF</name>
  80288. <description>Interrupt Status Flag</description>
  80289. <bitOffset>24</bitOffset>
  80290. <bitWidth>1</bitWidth>
  80291. <access>read-write</access>
  80292. <enumeratedValues>
  80293. <enumeratedValue>
  80294. <name>0</name>
  80295. <description>Configured interrupt is not detected.</description>
  80296. <value>#0</value>
  80297. </enumeratedValue>
  80298. <enumeratedValue>
  80299. <name>1</name>
  80300. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  80301. <value>#1</value>
  80302. </enumeratedValue>
  80303. </enumeratedValues>
  80304. </field>
  80305. </fields>
  80306. </register>
  80307. <register>
  80308. <name>PCR26</name>
  80309. <description>Pin Control Register n</description>
  80310. <addressOffset>0x68</addressOffset>
  80311. <size>32</size>
  80312. <access>read-write</access>
  80313. <resetValue>0</resetValue>
  80314. <resetMask>0xFFFFFFFF</resetMask>
  80315. <fields>
  80316. <field>
  80317. <name>PS</name>
  80318. <description>Pull Select</description>
  80319. <bitOffset>0</bitOffset>
  80320. <bitWidth>1</bitWidth>
  80321. <access>read-only</access>
  80322. <enumeratedValues>
  80323. <enumeratedValue>
  80324. <name>0</name>
  80325. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  80326. <value>#0</value>
  80327. </enumeratedValue>
  80328. <enumeratedValue>
  80329. <name>1</name>
  80330. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  80331. <value>#1</value>
  80332. </enumeratedValue>
  80333. </enumeratedValues>
  80334. </field>
  80335. <field>
  80336. <name>PE</name>
  80337. <description>Pull Enable</description>
  80338. <bitOffset>1</bitOffset>
  80339. <bitWidth>1</bitWidth>
  80340. <access>read-only</access>
  80341. <enumeratedValues>
  80342. <enumeratedValue>
  80343. <name>0</name>
  80344. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  80345. <value>#0</value>
  80346. </enumeratedValue>
  80347. <enumeratedValue>
  80348. <name>1</name>
  80349. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  80350. <value>#1</value>
  80351. </enumeratedValue>
  80352. </enumeratedValues>
  80353. </field>
  80354. <field>
  80355. <name>SRE</name>
  80356. <description>Slew Rate Enable</description>
  80357. <bitOffset>2</bitOffset>
  80358. <bitWidth>1</bitWidth>
  80359. <access>read-only</access>
  80360. <enumeratedValues>
  80361. <enumeratedValue>
  80362. <name>0</name>
  80363. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  80364. <value>#0</value>
  80365. </enumeratedValue>
  80366. <enumeratedValue>
  80367. <name>1</name>
  80368. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  80369. <value>#1</value>
  80370. </enumeratedValue>
  80371. </enumeratedValues>
  80372. </field>
  80373. <field>
  80374. <name>PFE</name>
  80375. <description>Passive Filter Enable</description>
  80376. <bitOffset>4</bitOffset>
  80377. <bitWidth>1</bitWidth>
  80378. <access>read-only</access>
  80379. <enumeratedValues>
  80380. <enumeratedValue>
  80381. <name>0</name>
  80382. <description>Passive input filter is disabled on the corresponding pin.</description>
  80383. <value>#0</value>
  80384. </enumeratedValue>
  80385. <enumeratedValue>
  80386. <name>1</name>
  80387. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  80388. <value>#1</value>
  80389. </enumeratedValue>
  80390. </enumeratedValues>
  80391. </field>
  80392. <field>
  80393. <name>ODE</name>
  80394. <description>Open Drain Enable</description>
  80395. <bitOffset>5</bitOffset>
  80396. <bitWidth>1</bitWidth>
  80397. <access>read-only</access>
  80398. <enumeratedValues>
  80399. <enumeratedValue>
  80400. <name>0</name>
  80401. <description>Open drain output is disabled on the corresponding pin.</description>
  80402. <value>#0</value>
  80403. </enumeratedValue>
  80404. <enumeratedValue>
  80405. <name>1</name>
  80406. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  80407. <value>#1</value>
  80408. </enumeratedValue>
  80409. </enumeratedValues>
  80410. </field>
  80411. <field>
  80412. <name>DSE</name>
  80413. <description>Drive Strength Enable</description>
  80414. <bitOffset>6</bitOffset>
  80415. <bitWidth>1</bitWidth>
  80416. <access>read-only</access>
  80417. <enumeratedValues>
  80418. <enumeratedValue>
  80419. <name>0</name>
  80420. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  80421. <value>#0</value>
  80422. </enumeratedValue>
  80423. <enumeratedValue>
  80424. <name>1</name>
  80425. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  80426. <value>#1</value>
  80427. </enumeratedValue>
  80428. </enumeratedValues>
  80429. </field>
  80430. <field>
  80431. <name>MUX</name>
  80432. <description>Pin Mux Control</description>
  80433. <bitOffset>8</bitOffset>
  80434. <bitWidth>3</bitWidth>
  80435. <access>read-write</access>
  80436. <enumeratedValues>
  80437. <enumeratedValue>
  80438. <name>000</name>
  80439. <description>Pin disabled (analog).</description>
  80440. <value>#000</value>
  80441. </enumeratedValue>
  80442. <enumeratedValue>
  80443. <name>001</name>
  80444. <description>Alternative 1 (GPIO).</description>
  80445. <value>#001</value>
  80446. </enumeratedValue>
  80447. <enumeratedValue>
  80448. <name>010</name>
  80449. <description>Alternative 2 (chip-specific).</description>
  80450. <value>#010</value>
  80451. </enumeratedValue>
  80452. <enumeratedValue>
  80453. <name>011</name>
  80454. <description>Alternative 3 (chip-specific).</description>
  80455. <value>#011</value>
  80456. </enumeratedValue>
  80457. <enumeratedValue>
  80458. <name>100</name>
  80459. <description>Alternative 4 (chip-specific).</description>
  80460. <value>#100</value>
  80461. </enumeratedValue>
  80462. <enumeratedValue>
  80463. <name>101</name>
  80464. <description>Alternative 5 (chip-specific).</description>
  80465. <value>#101</value>
  80466. </enumeratedValue>
  80467. <enumeratedValue>
  80468. <name>110</name>
  80469. <description>Alternative 6 (chip-specific).</description>
  80470. <value>#110</value>
  80471. </enumeratedValue>
  80472. <enumeratedValue>
  80473. <name>111</name>
  80474. <description>Alternative 7 (chip-specific).</description>
  80475. <value>#111</value>
  80476. </enumeratedValue>
  80477. </enumeratedValues>
  80478. </field>
  80479. <field>
  80480. <name>LK</name>
  80481. <description>Lock Register</description>
  80482. <bitOffset>15</bitOffset>
  80483. <bitWidth>1</bitWidth>
  80484. <access>read-write</access>
  80485. <enumeratedValues>
  80486. <enumeratedValue>
  80487. <name>0</name>
  80488. <description>Pin Control Register fields [15:0] are not locked.</description>
  80489. <value>#0</value>
  80490. </enumeratedValue>
  80491. <enumeratedValue>
  80492. <name>1</name>
  80493. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  80494. <value>#1</value>
  80495. </enumeratedValue>
  80496. </enumeratedValues>
  80497. </field>
  80498. <field>
  80499. <name>IRQC</name>
  80500. <description>Interrupt Configuration</description>
  80501. <bitOffset>16</bitOffset>
  80502. <bitWidth>4</bitWidth>
  80503. <access>read-write</access>
  80504. <enumeratedValues>
  80505. <enumeratedValue>
  80506. <name>0000</name>
  80507. <description>Interrupt/DMA request disabled.</description>
  80508. <value>#0000</value>
  80509. </enumeratedValue>
  80510. <enumeratedValue>
  80511. <name>0001</name>
  80512. <description>DMA request on rising edge.</description>
  80513. <value>#0001</value>
  80514. </enumeratedValue>
  80515. <enumeratedValue>
  80516. <name>0010</name>
  80517. <description>DMA request on falling edge.</description>
  80518. <value>#0010</value>
  80519. </enumeratedValue>
  80520. <enumeratedValue>
  80521. <name>0011</name>
  80522. <description>DMA request on either edge.</description>
  80523. <value>#0011</value>
  80524. </enumeratedValue>
  80525. <enumeratedValue>
  80526. <name>1000</name>
  80527. <description>Interrupt when logic 0.</description>
  80528. <value>#1000</value>
  80529. </enumeratedValue>
  80530. <enumeratedValue>
  80531. <name>1001</name>
  80532. <description>Interrupt on rising-edge.</description>
  80533. <value>#1001</value>
  80534. </enumeratedValue>
  80535. <enumeratedValue>
  80536. <name>1010</name>
  80537. <description>Interrupt on falling-edge.</description>
  80538. <value>#1010</value>
  80539. </enumeratedValue>
  80540. <enumeratedValue>
  80541. <name>1011</name>
  80542. <description>Interrupt on either edge.</description>
  80543. <value>#1011</value>
  80544. </enumeratedValue>
  80545. <enumeratedValue>
  80546. <name>1100</name>
  80547. <description>Interrupt when logic 1.</description>
  80548. <value>#1100</value>
  80549. </enumeratedValue>
  80550. </enumeratedValues>
  80551. </field>
  80552. <field>
  80553. <name>ISF</name>
  80554. <description>Interrupt Status Flag</description>
  80555. <bitOffset>24</bitOffset>
  80556. <bitWidth>1</bitWidth>
  80557. <access>read-write</access>
  80558. <enumeratedValues>
  80559. <enumeratedValue>
  80560. <name>0</name>
  80561. <description>Configured interrupt is not detected.</description>
  80562. <value>#0</value>
  80563. </enumeratedValue>
  80564. <enumeratedValue>
  80565. <name>1</name>
  80566. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  80567. <value>#1</value>
  80568. </enumeratedValue>
  80569. </enumeratedValues>
  80570. </field>
  80571. </fields>
  80572. </register>
  80573. <register>
  80574. <name>PCR27</name>
  80575. <description>Pin Control Register n</description>
  80576. <addressOffset>0x6C</addressOffset>
  80577. <size>32</size>
  80578. <access>read-write</access>
  80579. <resetValue>0</resetValue>
  80580. <resetMask>0xFFFFFFFF</resetMask>
  80581. <fields>
  80582. <field>
  80583. <name>PS</name>
  80584. <description>Pull Select</description>
  80585. <bitOffset>0</bitOffset>
  80586. <bitWidth>1</bitWidth>
  80587. <access>read-only</access>
  80588. <enumeratedValues>
  80589. <enumeratedValue>
  80590. <name>0</name>
  80591. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  80592. <value>#0</value>
  80593. </enumeratedValue>
  80594. <enumeratedValue>
  80595. <name>1</name>
  80596. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  80597. <value>#1</value>
  80598. </enumeratedValue>
  80599. </enumeratedValues>
  80600. </field>
  80601. <field>
  80602. <name>PE</name>
  80603. <description>Pull Enable</description>
  80604. <bitOffset>1</bitOffset>
  80605. <bitWidth>1</bitWidth>
  80606. <access>read-only</access>
  80607. <enumeratedValues>
  80608. <enumeratedValue>
  80609. <name>0</name>
  80610. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  80611. <value>#0</value>
  80612. </enumeratedValue>
  80613. <enumeratedValue>
  80614. <name>1</name>
  80615. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  80616. <value>#1</value>
  80617. </enumeratedValue>
  80618. </enumeratedValues>
  80619. </field>
  80620. <field>
  80621. <name>SRE</name>
  80622. <description>Slew Rate Enable</description>
  80623. <bitOffset>2</bitOffset>
  80624. <bitWidth>1</bitWidth>
  80625. <access>read-only</access>
  80626. <enumeratedValues>
  80627. <enumeratedValue>
  80628. <name>0</name>
  80629. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  80630. <value>#0</value>
  80631. </enumeratedValue>
  80632. <enumeratedValue>
  80633. <name>1</name>
  80634. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  80635. <value>#1</value>
  80636. </enumeratedValue>
  80637. </enumeratedValues>
  80638. </field>
  80639. <field>
  80640. <name>PFE</name>
  80641. <description>Passive Filter Enable</description>
  80642. <bitOffset>4</bitOffset>
  80643. <bitWidth>1</bitWidth>
  80644. <access>read-only</access>
  80645. <enumeratedValues>
  80646. <enumeratedValue>
  80647. <name>0</name>
  80648. <description>Passive input filter is disabled on the corresponding pin.</description>
  80649. <value>#0</value>
  80650. </enumeratedValue>
  80651. <enumeratedValue>
  80652. <name>1</name>
  80653. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  80654. <value>#1</value>
  80655. </enumeratedValue>
  80656. </enumeratedValues>
  80657. </field>
  80658. <field>
  80659. <name>ODE</name>
  80660. <description>Open Drain Enable</description>
  80661. <bitOffset>5</bitOffset>
  80662. <bitWidth>1</bitWidth>
  80663. <access>read-only</access>
  80664. <enumeratedValues>
  80665. <enumeratedValue>
  80666. <name>0</name>
  80667. <description>Open drain output is disabled on the corresponding pin.</description>
  80668. <value>#0</value>
  80669. </enumeratedValue>
  80670. <enumeratedValue>
  80671. <name>1</name>
  80672. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  80673. <value>#1</value>
  80674. </enumeratedValue>
  80675. </enumeratedValues>
  80676. </field>
  80677. <field>
  80678. <name>DSE</name>
  80679. <description>Drive Strength Enable</description>
  80680. <bitOffset>6</bitOffset>
  80681. <bitWidth>1</bitWidth>
  80682. <access>read-only</access>
  80683. <enumeratedValues>
  80684. <enumeratedValue>
  80685. <name>0</name>
  80686. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  80687. <value>#0</value>
  80688. </enumeratedValue>
  80689. <enumeratedValue>
  80690. <name>1</name>
  80691. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  80692. <value>#1</value>
  80693. </enumeratedValue>
  80694. </enumeratedValues>
  80695. </field>
  80696. <field>
  80697. <name>MUX</name>
  80698. <description>Pin Mux Control</description>
  80699. <bitOffset>8</bitOffset>
  80700. <bitWidth>3</bitWidth>
  80701. <access>read-write</access>
  80702. <enumeratedValues>
  80703. <enumeratedValue>
  80704. <name>000</name>
  80705. <description>Pin disabled (analog).</description>
  80706. <value>#000</value>
  80707. </enumeratedValue>
  80708. <enumeratedValue>
  80709. <name>001</name>
  80710. <description>Alternative 1 (GPIO).</description>
  80711. <value>#001</value>
  80712. </enumeratedValue>
  80713. <enumeratedValue>
  80714. <name>010</name>
  80715. <description>Alternative 2 (chip-specific).</description>
  80716. <value>#010</value>
  80717. </enumeratedValue>
  80718. <enumeratedValue>
  80719. <name>011</name>
  80720. <description>Alternative 3 (chip-specific).</description>
  80721. <value>#011</value>
  80722. </enumeratedValue>
  80723. <enumeratedValue>
  80724. <name>100</name>
  80725. <description>Alternative 4 (chip-specific).</description>
  80726. <value>#100</value>
  80727. </enumeratedValue>
  80728. <enumeratedValue>
  80729. <name>101</name>
  80730. <description>Alternative 5 (chip-specific).</description>
  80731. <value>#101</value>
  80732. </enumeratedValue>
  80733. <enumeratedValue>
  80734. <name>110</name>
  80735. <description>Alternative 6 (chip-specific).</description>
  80736. <value>#110</value>
  80737. </enumeratedValue>
  80738. <enumeratedValue>
  80739. <name>111</name>
  80740. <description>Alternative 7 (chip-specific).</description>
  80741. <value>#111</value>
  80742. </enumeratedValue>
  80743. </enumeratedValues>
  80744. </field>
  80745. <field>
  80746. <name>LK</name>
  80747. <description>Lock Register</description>
  80748. <bitOffset>15</bitOffset>
  80749. <bitWidth>1</bitWidth>
  80750. <access>read-write</access>
  80751. <enumeratedValues>
  80752. <enumeratedValue>
  80753. <name>0</name>
  80754. <description>Pin Control Register fields [15:0] are not locked.</description>
  80755. <value>#0</value>
  80756. </enumeratedValue>
  80757. <enumeratedValue>
  80758. <name>1</name>
  80759. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  80760. <value>#1</value>
  80761. </enumeratedValue>
  80762. </enumeratedValues>
  80763. </field>
  80764. <field>
  80765. <name>IRQC</name>
  80766. <description>Interrupt Configuration</description>
  80767. <bitOffset>16</bitOffset>
  80768. <bitWidth>4</bitWidth>
  80769. <access>read-write</access>
  80770. <enumeratedValues>
  80771. <enumeratedValue>
  80772. <name>0000</name>
  80773. <description>Interrupt/DMA request disabled.</description>
  80774. <value>#0000</value>
  80775. </enumeratedValue>
  80776. <enumeratedValue>
  80777. <name>0001</name>
  80778. <description>DMA request on rising edge.</description>
  80779. <value>#0001</value>
  80780. </enumeratedValue>
  80781. <enumeratedValue>
  80782. <name>0010</name>
  80783. <description>DMA request on falling edge.</description>
  80784. <value>#0010</value>
  80785. </enumeratedValue>
  80786. <enumeratedValue>
  80787. <name>0011</name>
  80788. <description>DMA request on either edge.</description>
  80789. <value>#0011</value>
  80790. </enumeratedValue>
  80791. <enumeratedValue>
  80792. <name>1000</name>
  80793. <description>Interrupt when logic 0.</description>
  80794. <value>#1000</value>
  80795. </enumeratedValue>
  80796. <enumeratedValue>
  80797. <name>1001</name>
  80798. <description>Interrupt on rising-edge.</description>
  80799. <value>#1001</value>
  80800. </enumeratedValue>
  80801. <enumeratedValue>
  80802. <name>1010</name>
  80803. <description>Interrupt on falling-edge.</description>
  80804. <value>#1010</value>
  80805. </enumeratedValue>
  80806. <enumeratedValue>
  80807. <name>1011</name>
  80808. <description>Interrupt on either edge.</description>
  80809. <value>#1011</value>
  80810. </enumeratedValue>
  80811. <enumeratedValue>
  80812. <name>1100</name>
  80813. <description>Interrupt when logic 1.</description>
  80814. <value>#1100</value>
  80815. </enumeratedValue>
  80816. </enumeratedValues>
  80817. </field>
  80818. <field>
  80819. <name>ISF</name>
  80820. <description>Interrupt Status Flag</description>
  80821. <bitOffset>24</bitOffset>
  80822. <bitWidth>1</bitWidth>
  80823. <access>read-write</access>
  80824. <enumeratedValues>
  80825. <enumeratedValue>
  80826. <name>0</name>
  80827. <description>Configured interrupt is not detected.</description>
  80828. <value>#0</value>
  80829. </enumeratedValue>
  80830. <enumeratedValue>
  80831. <name>1</name>
  80832. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  80833. <value>#1</value>
  80834. </enumeratedValue>
  80835. </enumeratedValues>
  80836. </field>
  80837. </fields>
  80838. </register>
  80839. <register>
  80840. <name>PCR28</name>
  80841. <description>Pin Control Register n</description>
  80842. <addressOffset>0x70</addressOffset>
  80843. <size>32</size>
  80844. <access>read-write</access>
  80845. <resetValue>0</resetValue>
  80846. <resetMask>0xFFFFFFFF</resetMask>
  80847. <fields>
  80848. <field>
  80849. <name>PS</name>
  80850. <description>Pull Select</description>
  80851. <bitOffset>0</bitOffset>
  80852. <bitWidth>1</bitWidth>
  80853. <access>read-only</access>
  80854. <enumeratedValues>
  80855. <enumeratedValue>
  80856. <name>0</name>
  80857. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  80858. <value>#0</value>
  80859. </enumeratedValue>
  80860. <enumeratedValue>
  80861. <name>1</name>
  80862. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  80863. <value>#1</value>
  80864. </enumeratedValue>
  80865. </enumeratedValues>
  80866. </field>
  80867. <field>
  80868. <name>PE</name>
  80869. <description>Pull Enable</description>
  80870. <bitOffset>1</bitOffset>
  80871. <bitWidth>1</bitWidth>
  80872. <access>read-only</access>
  80873. <enumeratedValues>
  80874. <enumeratedValue>
  80875. <name>0</name>
  80876. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  80877. <value>#0</value>
  80878. </enumeratedValue>
  80879. <enumeratedValue>
  80880. <name>1</name>
  80881. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  80882. <value>#1</value>
  80883. </enumeratedValue>
  80884. </enumeratedValues>
  80885. </field>
  80886. <field>
  80887. <name>SRE</name>
  80888. <description>Slew Rate Enable</description>
  80889. <bitOffset>2</bitOffset>
  80890. <bitWidth>1</bitWidth>
  80891. <access>read-only</access>
  80892. <enumeratedValues>
  80893. <enumeratedValue>
  80894. <name>0</name>
  80895. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  80896. <value>#0</value>
  80897. </enumeratedValue>
  80898. <enumeratedValue>
  80899. <name>1</name>
  80900. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  80901. <value>#1</value>
  80902. </enumeratedValue>
  80903. </enumeratedValues>
  80904. </field>
  80905. <field>
  80906. <name>PFE</name>
  80907. <description>Passive Filter Enable</description>
  80908. <bitOffset>4</bitOffset>
  80909. <bitWidth>1</bitWidth>
  80910. <access>read-only</access>
  80911. <enumeratedValues>
  80912. <enumeratedValue>
  80913. <name>0</name>
  80914. <description>Passive input filter is disabled on the corresponding pin.</description>
  80915. <value>#0</value>
  80916. </enumeratedValue>
  80917. <enumeratedValue>
  80918. <name>1</name>
  80919. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  80920. <value>#1</value>
  80921. </enumeratedValue>
  80922. </enumeratedValues>
  80923. </field>
  80924. <field>
  80925. <name>ODE</name>
  80926. <description>Open Drain Enable</description>
  80927. <bitOffset>5</bitOffset>
  80928. <bitWidth>1</bitWidth>
  80929. <access>read-only</access>
  80930. <enumeratedValues>
  80931. <enumeratedValue>
  80932. <name>0</name>
  80933. <description>Open drain output is disabled on the corresponding pin.</description>
  80934. <value>#0</value>
  80935. </enumeratedValue>
  80936. <enumeratedValue>
  80937. <name>1</name>
  80938. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  80939. <value>#1</value>
  80940. </enumeratedValue>
  80941. </enumeratedValues>
  80942. </field>
  80943. <field>
  80944. <name>DSE</name>
  80945. <description>Drive Strength Enable</description>
  80946. <bitOffset>6</bitOffset>
  80947. <bitWidth>1</bitWidth>
  80948. <access>read-only</access>
  80949. <enumeratedValues>
  80950. <enumeratedValue>
  80951. <name>0</name>
  80952. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  80953. <value>#0</value>
  80954. </enumeratedValue>
  80955. <enumeratedValue>
  80956. <name>1</name>
  80957. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  80958. <value>#1</value>
  80959. </enumeratedValue>
  80960. </enumeratedValues>
  80961. </field>
  80962. <field>
  80963. <name>MUX</name>
  80964. <description>Pin Mux Control</description>
  80965. <bitOffset>8</bitOffset>
  80966. <bitWidth>3</bitWidth>
  80967. <access>read-write</access>
  80968. <enumeratedValues>
  80969. <enumeratedValue>
  80970. <name>000</name>
  80971. <description>Pin disabled (analog).</description>
  80972. <value>#000</value>
  80973. </enumeratedValue>
  80974. <enumeratedValue>
  80975. <name>001</name>
  80976. <description>Alternative 1 (GPIO).</description>
  80977. <value>#001</value>
  80978. </enumeratedValue>
  80979. <enumeratedValue>
  80980. <name>010</name>
  80981. <description>Alternative 2 (chip-specific).</description>
  80982. <value>#010</value>
  80983. </enumeratedValue>
  80984. <enumeratedValue>
  80985. <name>011</name>
  80986. <description>Alternative 3 (chip-specific).</description>
  80987. <value>#011</value>
  80988. </enumeratedValue>
  80989. <enumeratedValue>
  80990. <name>100</name>
  80991. <description>Alternative 4 (chip-specific).</description>
  80992. <value>#100</value>
  80993. </enumeratedValue>
  80994. <enumeratedValue>
  80995. <name>101</name>
  80996. <description>Alternative 5 (chip-specific).</description>
  80997. <value>#101</value>
  80998. </enumeratedValue>
  80999. <enumeratedValue>
  81000. <name>110</name>
  81001. <description>Alternative 6 (chip-specific).</description>
  81002. <value>#110</value>
  81003. </enumeratedValue>
  81004. <enumeratedValue>
  81005. <name>111</name>
  81006. <description>Alternative 7 (chip-specific).</description>
  81007. <value>#111</value>
  81008. </enumeratedValue>
  81009. </enumeratedValues>
  81010. </field>
  81011. <field>
  81012. <name>LK</name>
  81013. <description>Lock Register</description>
  81014. <bitOffset>15</bitOffset>
  81015. <bitWidth>1</bitWidth>
  81016. <access>read-write</access>
  81017. <enumeratedValues>
  81018. <enumeratedValue>
  81019. <name>0</name>
  81020. <description>Pin Control Register fields [15:0] are not locked.</description>
  81021. <value>#0</value>
  81022. </enumeratedValue>
  81023. <enumeratedValue>
  81024. <name>1</name>
  81025. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  81026. <value>#1</value>
  81027. </enumeratedValue>
  81028. </enumeratedValues>
  81029. </field>
  81030. <field>
  81031. <name>IRQC</name>
  81032. <description>Interrupt Configuration</description>
  81033. <bitOffset>16</bitOffset>
  81034. <bitWidth>4</bitWidth>
  81035. <access>read-write</access>
  81036. <enumeratedValues>
  81037. <enumeratedValue>
  81038. <name>0000</name>
  81039. <description>Interrupt/DMA request disabled.</description>
  81040. <value>#0000</value>
  81041. </enumeratedValue>
  81042. <enumeratedValue>
  81043. <name>0001</name>
  81044. <description>DMA request on rising edge.</description>
  81045. <value>#0001</value>
  81046. </enumeratedValue>
  81047. <enumeratedValue>
  81048. <name>0010</name>
  81049. <description>DMA request on falling edge.</description>
  81050. <value>#0010</value>
  81051. </enumeratedValue>
  81052. <enumeratedValue>
  81053. <name>0011</name>
  81054. <description>DMA request on either edge.</description>
  81055. <value>#0011</value>
  81056. </enumeratedValue>
  81057. <enumeratedValue>
  81058. <name>1000</name>
  81059. <description>Interrupt when logic 0.</description>
  81060. <value>#1000</value>
  81061. </enumeratedValue>
  81062. <enumeratedValue>
  81063. <name>1001</name>
  81064. <description>Interrupt on rising-edge.</description>
  81065. <value>#1001</value>
  81066. </enumeratedValue>
  81067. <enumeratedValue>
  81068. <name>1010</name>
  81069. <description>Interrupt on falling-edge.</description>
  81070. <value>#1010</value>
  81071. </enumeratedValue>
  81072. <enumeratedValue>
  81073. <name>1011</name>
  81074. <description>Interrupt on either edge.</description>
  81075. <value>#1011</value>
  81076. </enumeratedValue>
  81077. <enumeratedValue>
  81078. <name>1100</name>
  81079. <description>Interrupt when logic 1.</description>
  81080. <value>#1100</value>
  81081. </enumeratedValue>
  81082. </enumeratedValues>
  81083. </field>
  81084. <field>
  81085. <name>ISF</name>
  81086. <description>Interrupt Status Flag</description>
  81087. <bitOffset>24</bitOffset>
  81088. <bitWidth>1</bitWidth>
  81089. <access>read-write</access>
  81090. <enumeratedValues>
  81091. <enumeratedValue>
  81092. <name>0</name>
  81093. <description>Configured interrupt is not detected.</description>
  81094. <value>#0</value>
  81095. </enumeratedValue>
  81096. <enumeratedValue>
  81097. <name>1</name>
  81098. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  81099. <value>#1</value>
  81100. </enumeratedValue>
  81101. </enumeratedValues>
  81102. </field>
  81103. </fields>
  81104. </register>
  81105. <register>
  81106. <name>PCR29</name>
  81107. <description>Pin Control Register n</description>
  81108. <addressOffset>0x74</addressOffset>
  81109. <size>32</size>
  81110. <access>read-write</access>
  81111. <resetValue>0</resetValue>
  81112. <resetMask>0xFFFFFFFF</resetMask>
  81113. <fields>
  81114. <field>
  81115. <name>PS</name>
  81116. <description>Pull Select</description>
  81117. <bitOffset>0</bitOffset>
  81118. <bitWidth>1</bitWidth>
  81119. <access>read-only</access>
  81120. <enumeratedValues>
  81121. <enumeratedValue>
  81122. <name>0</name>
  81123. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  81124. <value>#0</value>
  81125. </enumeratedValue>
  81126. <enumeratedValue>
  81127. <name>1</name>
  81128. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  81129. <value>#1</value>
  81130. </enumeratedValue>
  81131. </enumeratedValues>
  81132. </field>
  81133. <field>
  81134. <name>PE</name>
  81135. <description>Pull Enable</description>
  81136. <bitOffset>1</bitOffset>
  81137. <bitWidth>1</bitWidth>
  81138. <access>read-only</access>
  81139. <enumeratedValues>
  81140. <enumeratedValue>
  81141. <name>0</name>
  81142. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  81143. <value>#0</value>
  81144. </enumeratedValue>
  81145. <enumeratedValue>
  81146. <name>1</name>
  81147. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  81148. <value>#1</value>
  81149. </enumeratedValue>
  81150. </enumeratedValues>
  81151. </field>
  81152. <field>
  81153. <name>SRE</name>
  81154. <description>Slew Rate Enable</description>
  81155. <bitOffset>2</bitOffset>
  81156. <bitWidth>1</bitWidth>
  81157. <access>read-only</access>
  81158. <enumeratedValues>
  81159. <enumeratedValue>
  81160. <name>0</name>
  81161. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  81162. <value>#0</value>
  81163. </enumeratedValue>
  81164. <enumeratedValue>
  81165. <name>1</name>
  81166. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  81167. <value>#1</value>
  81168. </enumeratedValue>
  81169. </enumeratedValues>
  81170. </field>
  81171. <field>
  81172. <name>PFE</name>
  81173. <description>Passive Filter Enable</description>
  81174. <bitOffset>4</bitOffset>
  81175. <bitWidth>1</bitWidth>
  81176. <access>read-only</access>
  81177. <enumeratedValues>
  81178. <enumeratedValue>
  81179. <name>0</name>
  81180. <description>Passive input filter is disabled on the corresponding pin.</description>
  81181. <value>#0</value>
  81182. </enumeratedValue>
  81183. <enumeratedValue>
  81184. <name>1</name>
  81185. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  81186. <value>#1</value>
  81187. </enumeratedValue>
  81188. </enumeratedValues>
  81189. </field>
  81190. <field>
  81191. <name>ODE</name>
  81192. <description>Open Drain Enable</description>
  81193. <bitOffset>5</bitOffset>
  81194. <bitWidth>1</bitWidth>
  81195. <access>read-only</access>
  81196. <enumeratedValues>
  81197. <enumeratedValue>
  81198. <name>0</name>
  81199. <description>Open drain output is disabled on the corresponding pin.</description>
  81200. <value>#0</value>
  81201. </enumeratedValue>
  81202. <enumeratedValue>
  81203. <name>1</name>
  81204. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  81205. <value>#1</value>
  81206. </enumeratedValue>
  81207. </enumeratedValues>
  81208. </field>
  81209. <field>
  81210. <name>DSE</name>
  81211. <description>Drive Strength Enable</description>
  81212. <bitOffset>6</bitOffset>
  81213. <bitWidth>1</bitWidth>
  81214. <access>read-only</access>
  81215. <enumeratedValues>
  81216. <enumeratedValue>
  81217. <name>0</name>
  81218. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  81219. <value>#0</value>
  81220. </enumeratedValue>
  81221. <enumeratedValue>
  81222. <name>1</name>
  81223. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  81224. <value>#1</value>
  81225. </enumeratedValue>
  81226. </enumeratedValues>
  81227. </field>
  81228. <field>
  81229. <name>MUX</name>
  81230. <description>Pin Mux Control</description>
  81231. <bitOffset>8</bitOffset>
  81232. <bitWidth>3</bitWidth>
  81233. <access>read-write</access>
  81234. <enumeratedValues>
  81235. <enumeratedValue>
  81236. <name>000</name>
  81237. <description>Pin disabled (analog).</description>
  81238. <value>#000</value>
  81239. </enumeratedValue>
  81240. <enumeratedValue>
  81241. <name>001</name>
  81242. <description>Alternative 1 (GPIO).</description>
  81243. <value>#001</value>
  81244. </enumeratedValue>
  81245. <enumeratedValue>
  81246. <name>010</name>
  81247. <description>Alternative 2 (chip-specific).</description>
  81248. <value>#010</value>
  81249. </enumeratedValue>
  81250. <enumeratedValue>
  81251. <name>011</name>
  81252. <description>Alternative 3 (chip-specific).</description>
  81253. <value>#011</value>
  81254. </enumeratedValue>
  81255. <enumeratedValue>
  81256. <name>100</name>
  81257. <description>Alternative 4 (chip-specific).</description>
  81258. <value>#100</value>
  81259. </enumeratedValue>
  81260. <enumeratedValue>
  81261. <name>101</name>
  81262. <description>Alternative 5 (chip-specific).</description>
  81263. <value>#101</value>
  81264. </enumeratedValue>
  81265. <enumeratedValue>
  81266. <name>110</name>
  81267. <description>Alternative 6 (chip-specific).</description>
  81268. <value>#110</value>
  81269. </enumeratedValue>
  81270. <enumeratedValue>
  81271. <name>111</name>
  81272. <description>Alternative 7 (chip-specific).</description>
  81273. <value>#111</value>
  81274. </enumeratedValue>
  81275. </enumeratedValues>
  81276. </field>
  81277. <field>
  81278. <name>LK</name>
  81279. <description>Lock Register</description>
  81280. <bitOffset>15</bitOffset>
  81281. <bitWidth>1</bitWidth>
  81282. <access>read-write</access>
  81283. <enumeratedValues>
  81284. <enumeratedValue>
  81285. <name>0</name>
  81286. <description>Pin Control Register fields [15:0] are not locked.</description>
  81287. <value>#0</value>
  81288. </enumeratedValue>
  81289. <enumeratedValue>
  81290. <name>1</name>
  81291. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  81292. <value>#1</value>
  81293. </enumeratedValue>
  81294. </enumeratedValues>
  81295. </field>
  81296. <field>
  81297. <name>IRQC</name>
  81298. <description>Interrupt Configuration</description>
  81299. <bitOffset>16</bitOffset>
  81300. <bitWidth>4</bitWidth>
  81301. <access>read-write</access>
  81302. <enumeratedValues>
  81303. <enumeratedValue>
  81304. <name>0000</name>
  81305. <description>Interrupt/DMA request disabled.</description>
  81306. <value>#0000</value>
  81307. </enumeratedValue>
  81308. <enumeratedValue>
  81309. <name>0001</name>
  81310. <description>DMA request on rising edge.</description>
  81311. <value>#0001</value>
  81312. </enumeratedValue>
  81313. <enumeratedValue>
  81314. <name>0010</name>
  81315. <description>DMA request on falling edge.</description>
  81316. <value>#0010</value>
  81317. </enumeratedValue>
  81318. <enumeratedValue>
  81319. <name>0011</name>
  81320. <description>DMA request on either edge.</description>
  81321. <value>#0011</value>
  81322. </enumeratedValue>
  81323. <enumeratedValue>
  81324. <name>1000</name>
  81325. <description>Interrupt when logic 0.</description>
  81326. <value>#1000</value>
  81327. </enumeratedValue>
  81328. <enumeratedValue>
  81329. <name>1001</name>
  81330. <description>Interrupt on rising-edge.</description>
  81331. <value>#1001</value>
  81332. </enumeratedValue>
  81333. <enumeratedValue>
  81334. <name>1010</name>
  81335. <description>Interrupt on falling-edge.</description>
  81336. <value>#1010</value>
  81337. </enumeratedValue>
  81338. <enumeratedValue>
  81339. <name>1011</name>
  81340. <description>Interrupt on either edge.</description>
  81341. <value>#1011</value>
  81342. </enumeratedValue>
  81343. <enumeratedValue>
  81344. <name>1100</name>
  81345. <description>Interrupt when logic 1.</description>
  81346. <value>#1100</value>
  81347. </enumeratedValue>
  81348. </enumeratedValues>
  81349. </field>
  81350. <field>
  81351. <name>ISF</name>
  81352. <description>Interrupt Status Flag</description>
  81353. <bitOffset>24</bitOffset>
  81354. <bitWidth>1</bitWidth>
  81355. <access>read-write</access>
  81356. <enumeratedValues>
  81357. <enumeratedValue>
  81358. <name>0</name>
  81359. <description>Configured interrupt is not detected.</description>
  81360. <value>#0</value>
  81361. </enumeratedValue>
  81362. <enumeratedValue>
  81363. <name>1</name>
  81364. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  81365. <value>#1</value>
  81366. </enumeratedValue>
  81367. </enumeratedValues>
  81368. </field>
  81369. </fields>
  81370. </register>
  81371. <register>
  81372. <name>PCR30</name>
  81373. <description>Pin Control Register n</description>
  81374. <addressOffset>0x78</addressOffset>
  81375. <size>32</size>
  81376. <access>read-write</access>
  81377. <resetValue>0</resetValue>
  81378. <resetMask>0xFFFFFFFF</resetMask>
  81379. <fields>
  81380. <field>
  81381. <name>PS</name>
  81382. <description>Pull Select</description>
  81383. <bitOffset>0</bitOffset>
  81384. <bitWidth>1</bitWidth>
  81385. <access>read-only</access>
  81386. <enumeratedValues>
  81387. <enumeratedValue>
  81388. <name>0</name>
  81389. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  81390. <value>#0</value>
  81391. </enumeratedValue>
  81392. <enumeratedValue>
  81393. <name>1</name>
  81394. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  81395. <value>#1</value>
  81396. </enumeratedValue>
  81397. </enumeratedValues>
  81398. </field>
  81399. <field>
  81400. <name>PE</name>
  81401. <description>Pull Enable</description>
  81402. <bitOffset>1</bitOffset>
  81403. <bitWidth>1</bitWidth>
  81404. <access>read-only</access>
  81405. <enumeratedValues>
  81406. <enumeratedValue>
  81407. <name>0</name>
  81408. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  81409. <value>#0</value>
  81410. </enumeratedValue>
  81411. <enumeratedValue>
  81412. <name>1</name>
  81413. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  81414. <value>#1</value>
  81415. </enumeratedValue>
  81416. </enumeratedValues>
  81417. </field>
  81418. <field>
  81419. <name>SRE</name>
  81420. <description>Slew Rate Enable</description>
  81421. <bitOffset>2</bitOffset>
  81422. <bitWidth>1</bitWidth>
  81423. <access>read-only</access>
  81424. <enumeratedValues>
  81425. <enumeratedValue>
  81426. <name>0</name>
  81427. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  81428. <value>#0</value>
  81429. </enumeratedValue>
  81430. <enumeratedValue>
  81431. <name>1</name>
  81432. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  81433. <value>#1</value>
  81434. </enumeratedValue>
  81435. </enumeratedValues>
  81436. </field>
  81437. <field>
  81438. <name>PFE</name>
  81439. <description>Passive Filter Enable</description>
  81440. <bitOffset>4</bitOffset>
  81441. <bitWidth>1</bitWidth>
  81442. <access>read-only</access>
  81443. <enumeratedValues>
  81444. <enumeratedValue>
  81445. <name>0</name>
  81446. <description>Passive input filter is disabled on the corresponding pin.</description>
  81447. <value>#0</value>
  81448. </enumeratedValue>
  81449. <enumeratedValue>
  81450. <name>1</name>
  81451. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  81452. <value>#1</value>
  81453. </enumeratedValue>
  81454. </enumeratedValues>
  81455. </field>
  81456. <field>
  81457. <name>ODE</name>
  81458. <description>Open Drain Enable</description>
  81459. <bitOffset>5</bitOffset>
  81460. <bitWidth>1</bitWidth>
  81461. <access>read-only</access>
  81462. <enumeratedValues>
  81463. <enumeratedValue>
  81464. <name>0</name>
  81465. <description>Open drain output is disabled on the corresponding pin.</description>
  81466. <value>#0</value>
  81467. </enumeratedValue>
  81468. <enumeratedValue>
  81469. <name>1</name>
  81470. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  81471. <value>#1</value>
  81472. </enumeratedValue>
  81473. </enumeratedValues>
  81474. </field>
  81475. <field>
  81476. <name>DSE</name>
  81477. <description>Drive Strength Enable</description>
  81478. <bitOffset>6</bitOffset>
  81479. <bitWidth>1</bitWidth>
  81480. <access>read-only</access>
  81481. <enumeratedValues>
  81482. <enumeratedValue>
  81483. <name>0</name>
  81484. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  81485. <value>#0</value>
  81486. </enumeratedValue>
  81487. <enumeratedValue>
  81488. <name>1</name>
  81489. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  81490. <value>#1</value>
  81491. </enumeratedValue>
  81492. </enumeratedValues>
  81493. </field>
  81494. <field>
  81495. <name>MUX</name>
  81496. <description>Pin Mux Control</description>
  81497. <bitOffset>8</bitOffset>
  81498. <bitWidth>3</bitWidth>
  81499. <access>read-write</access>
  81500. <enumeratedValues>
  81501. <enumeratedValue>
  81502. <name>000</name>
  81503. <description>Pin disabled (analog).</description>
  81504. <value>#000</value>
  81505. </enumeratedValue>
  81506. <enumeratedValue>
  81507. <name>001</name>
  81508. <description>Alternative 1 (GPIO).</description>
  81509. <value>#001</value>
  81510. </enumeratedValue>
  81511. <enumeratedValue>
  81512. <name>010</name>
  81513. <description>Alternative 2 (chip-specific).</description>
  81514. <value>#010</value>
  81515. </enumeratedValue>
  81516. <enumeratedValue>
  81517. <name>011</name>
  81518. <description>Alternative 3 (chip-specific).</description>
  81519. <value>#011</value>
  81520. </enumeratedValue>
  81521. <enumeratedValue>
  81522. <name>100</name>
  81523. <description>Alternative 4 (chip-specific).</description>
  81524. <value>#100</value>
  81525. </enumeratedValue>
  81526. <enumeratedValue>
  81527. <name>101</name>
  81528. <description>Alternative 5 (chip-specific).</description>
  81529. <value>#101</value>
  81530. </enumeratedValue>
  81531. <enumeratedValue>
  81532. <name>110</name>
  81533. <description>Alternative 6 (chip-specific).</description>
  81534. <value>#110</value>
  81535. </enumeratedValue>
  81536. <enumeratedValue>
  81537. <name>111</name>
  81538. <description>Alternative 7 (chip-specific).</description>
  81539. <value>#111</value>
  81540. </enumeratedValue>
  81541. </enumeratedValues>
  81542. </field>
  81543. <field>
  81544. <name>LK</name>
  81545. <description>Lock Register</description>
  81546. <bitOffset>15</bitOffset>
  81547. <bitWidth>1</bitWidth>
  81548. <access>read-write</access>
  81549. <enumeratedValues>
  81550. <enumeratedValue>
  81551. <name>0</name>
  81552. <description>Pin Control Register fields [15:0] are not locked.</description>
  81553. <value>#0</value>
  81554. </enumeratedValue>
  81555. <enumeratedValue>
  81556. <name>1</name>
  81557. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  81558. <value>#1</value>
  81559. </enumeratedValue>
  81560. </enumeratedValues>
  81561. </field>
  81562. <field>
  81563. <name>IRQC</name>
  81564. <description>Interrupt Configuration</description>
  81565. <bitOffset>16</bitOffset>
  81566. <bitWidth>4</bitWidth>
  81567. <access>read-write</access>
  81568. <enumeratedValues>
  81569. <enumeratedValue>
  81570. <name>0000</name>
  81571. <description>Interrupt/DMA request disabled.</description>
  81572. <value>#0000</value>
  81573. </enumeratedValue>
  81574. <enumeratedValue>
  81575. <name>0001</name>
  81576. <description>DMA request on rising edge.</description>
  81577. <value>#0001</value>
  81578. </enumeratedValue>
  81579. <enumeratedValue>
  81580. <name>0010</name>
  81581. <description>DMA request on falling edge.</description>
  81582. <value>#0010</value>
  81583. </enumeratedValue>
  81584. <enumeratedValue>
  81585. <name>0011</name>
  81586. <description>DMA request on either edge.</description>
  81587. <value>#0011</value>
  81588. </enumeratedValue>
  81589. <enumeratedValue>
  81590. <name>1000</name>
  81591. <description>Interrupt when logic 0.</description>
  81592. <value>#1000</value>
  81593. </enumeratedValue>
  81594. <enumeratedValue>
  81595. <name>1001</name>
  81596. <description>Interrupt on rising-edge.</description>
  81597. <value>#1001</value>
  81598. </enumeratedValue>
  81599. <enumeratedValue>
  81600. <name>1010</name>
  81601. <description>Interrupt on falling-edge.</description>
  81602. <value>#1010</value>
  81603. </enumeratedValue>
  81604. <enumeratedValue>
  81605. <name>1011</name>
  81606. <description>Interrupt on either edge.</description>
  81607. <value>#1011</value>
  81608. </enumeratedValue>
  81609. <enumeratedValue>
  81610. <name>1100</name>
  81611. <description>Interrupt when logic 1.</description>
  81612. <value>#1100</value>
  81613. </enumeratedValue>
  81614. </enumeratedValues>
  81615. </field>
  81616. <field>
  81617. <name>ISF</name>
  81618. <description>Interrupt Status Flag</description>
  81619. <bitOffset>24</bitOffset>
  81620. <bitWidth>1</bitWidth>
  81621. <access>read-write</access>
  81622. <enumeratedValues>
  81623. <enumeratedValue>
  81624. <name>0</name>
  81625. <description>Configured interrupt is not detected.</description>
  81626. <value>#0</value>
  81627. </enumeratedValue>
  81628. <enumeratedValue>
  81629. <name>1</name>
  81630. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  81631. <value>#1</value>
  81632. </enumeratedValue>
  81633. </enumeratedValues>
  81634. </field>
  81635. </fields>
  81636. </register>
  81637. <register>
  81638. <name>PCR31</name>
  81639. <description>Pin Control Register n</description>
  81640. <addressOffset>0x7C</addressOffset>
  81641. <size>32</size>
  81642. <access>read-write</access>
  81643. <resetValue>0</resetValue>
  81644. <resetMask>0xFFFFFFFF</resetMask>
  81645. <fields>
  81646. <field>
  81647. <name>PS</name>
  81648. <description>Pull Select</description>
  81649. <bitOffset>0</bitOffset>
  81650. <bitWidth>1</bitWidth>
  81651. <access>read-only</access>
  81652. <enumeratedValues>
  81653. <enumeratedValue>
  81654. <name>0</name>
  81655. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  81656. <value>#0</value>
  81657. </enumeratedValue>
  81658. <enumeratedValue>
  81659. <name>1</name>
  81660. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  81661. <value>#1</value>
  81662. </enumeratedValue>
  81663. </enumeratedValues>
  81664. </field>
  81665. <field>
  81666. <name>PE</name>
  81667. <description>Pull Enable</description>
  81668. <bitOffset>1</bitOffset>
  81669. <bitWidth>1</bitWidth>
  81670. <access>read-only</access>
  81671. <enumeratedValues>
  81672. <enumeratedValue>
  81673. <name>0</name>
  81674. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  81675. <value>#0</value>
  81676. </enumeratedValue>
  81677. <enumeratedValue>
  81678. <name>1</name>
  81679. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  81680. <value>#1</value>
  81681. </enumeratedValue>
  81682. </enumeratedValues>
  81683. </field>
  81684. <field>
  81685. <name>SRE</name>
  81686. <description>Slew Rate Enable</description>
  81687. <bitOffset>2</bitOffset>
  81688. <bitWidth>1</bitWidth>
  81689. <access>read-only</access>
  81690. <enumeratedValues>
  81691. <enumeratedValue>
  81692. <name>0</name>
  81693. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  81694. <value>#0</value>
  81695. </enumeratedValue>
  81696. <enumeratedValue>
  81697. <name>1</name>
  81698. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  81699. <value>#1</value>
  81700. </enumeratedValue>
  81701. </enumeratedValues>
  81702. </field>
  81703. <field>
  81704. <name>PFE</name>
  81705. <description>Passive Filter Enable</description>
  81706. <bitOffset>4</bitOffset>
  81707. <bitWidth>1</bitWidth>
  81708. <access>read-only</access>
  81709. <enumeratedValues>
  81710. <enumeratedValue>
  81711. <name>0</name>
  81712. <description>Passive input filter is disabled on the corresponding pin.</description>
  81713. <value>#0</value>
  81714. </enumeratedValue>
  81715. <enumeratedValue>
  81716. <name>1</name>
  81717. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  81718. <value>#1</value>
  81719. </enumeratedValue>
  81720. </enumeratedValues>
  81721. </field>
  81722. <field>
  81723. <name>ODE</name>
  81724. <description>Open Drain Enable</description>
  81725. <bitOffset>5</bitOffset>
  81726. <bitWidth>1</bitWidth>
  81727. <access>read-only</access>
  81728. <enumeratedValues>
  81729. <enumeratedValue>
  81730. <name>0</name>
  81731. <description>Open drain output is disabled on the corresponding pin.</description>
  81732. <value>#0</value>
  81733. </enumeratedValue>
  81734. <enumeratedValue>
  81735. <name>1</name>
  81736. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  81737. <value>#1</value>
  81738. </enumeratedValue>
  81739. </enumeratedValues>
  81740. </field>
  81741. <field>
  81742. <name>DSE</name>
  81743. <description>Drive Strength Enable</description>
  81744. <bitOffset>6</bitOffset>
  81745. <bitWidth>1</bitWidth>
  81746. <access>read-only</access>
  81747. <enumeratedValues>
  81748. <enumeratedValue>
  81749. <name>0</name>
  81750. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  81751. <value>#0</value>
  81752. </enumeratedValue>
  81753. <enumeratedValue>
  81754. <name>1</name>
  81755. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  81756. <value>#1</value>
  81757. </enumeratedValue>
  81758. </enumeratedValues>
  81759. </field>
  81760. <field>
  81761. <name>MUX</name>
  81762. <description>Pin Mux Control</description>
  81763. <bitOffset>8</bitOffset>
  81764. <bitWidth>3</bitWidth>
  81765. <access>read-write</access>
  81766. <enumeratedValues>
  81767. <enumeratedValue>
  81768. <name>000</name>
  81769. <description>Pin disabled (analog).</description>
  81770. <value>#000</value>
  81771. </enumeratedValue>
  81772. <enumeratedValue>
  81773. <name>001</name>
  81774. <description>Alternative 1 (GPIO).</description>
  81775. <value>#001</value>
  81776. </enumeratedValue>
  81777. <enumeratedValue>
  81778. <name>010</name>
  81779. <description>Alternative 2 (chip-specific).</description>
  81780. <value>#010</value>
  81781. </enumeratedValue>
  81782. <enumeratedValue>
  81783. <name>011</name>
  81784. <description>Alternative 3 (chip-specific).</description>
  81785. <value>#011</value>
  81786. </enumeratedValue>
  81787. <enumeratedValue>
  81788. <name>100</name>
  81789. <description>Alternative 4 (chip-specific).</description>
  81790. <value>#100</value>
  81791. </enumeratedValue>
  81792. <enumeratedValue>
  81793. <name>101</name>
  81794. <description>Alternative 5 (chip-specific).</description>
  81795. <value>#101</value>
  81796. </enumeratedValue>
  81797. <enumeratedValue>
  81798. <name>110</name>
  81799. <description>Alternative 6 (chip-specific).</description>
  81800. <value>#110</value>
  81801. </enumeratedValue>
  81802. <enumeratedValue>
  81803. <name>111</name>
  81804. <description>Alternative 7 (chip-specific).</description>
  81805. <value>#111</value>
  81806. </enumeratedValue>
  81807. </enumeratedValues>
  81808. </field>
  81809. <field>
  81810. <name>LK</name>
  81811. <description>Lock Register</description>
  81812. <bitOffset>15</bitOffset>
  81813. <bitWidth>1</bitWidth>
  81814. <access>read-write</access>
  81815. <enumeratedValues>
  81816. <enumeratedValue>
  81817. <name>0</name>
  81818. <description>Pin Control Register fields [15:0] are not locked.</description>
  81819. <value>#0</value>
  81820. </enumeratedValue>
  81821. <enumeratedValue>
  81822. <name>1</name>
  81823. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  81824. <value>#1</value>
  81825. </enumeratedValue>
  81826. </enumeratedValues>
  81827. </field>
  81828. <field>
  81829. <name>IRQC</name>
  81830. <description>Interrupt Configuration</description>
  81831. <bitOffset>16</bitOffset>
  81832. <bitWidth>4</bitWidth>
  81833. <access>read-write</access>
  81834. <enumeratedValues>
  81835. <enumeratedValue>
  81836. <name>0000</name>
  81837. <description>Interrupt/DMA request disabled.</description>
  81838. <value>#0000</value>
  81839. </enumeratedValue>
  81840. <enumeratedValue>
  81841. <name>0001</name>
  81842. <description>DMA request on rising edge.</description>
  81843. <value>#0001</value>
  81844. </enumeratedValue>
  81845. <enumeratedValue>
  81846. <name>0010</name>
  81847. <description>DMA request on falling edge.</description>
  81848. <value>#0010</value>
  81849. </enumeratedValue>
  81850. <enumeratedValue>
  81851. <name>0011</name>
  81852. <description>DMA request on either edge.</description>
  81853. <value>#0011</value>
  81854. </enumeratedValue>
  81855. <enumeratedValue>
  81856. <name>1000</name>
  81857. <description>Interrupt when logic 0.</description>
  81858. <value>#1000</value>
  81859. </enumeratedValue>
  81860. <enumeratedValue>
  81861. <name>1001</name>
  81862. <description>Interrupt on rising-edge.</description>
  81863. <value>#1001</value>
  81864. </enumeratedValue>
  81865. <enumeratedValue>
  81866. <name>1010</name>
  81867. <description>Interrupt on falling-edge.</description>
  81868. <value>#1010</value>
  81869. </enumeratedValue>
  81870. <enumeratedValue>
  81871. <name>1011</name>
  81872. <description>Interrupt on either edge.</description>
  81873. <value>#1011</value>
  81874. </enumeratedValue>
  81875. <enumeratedValue>
  81876. <name>1100</name>
  81877. <description>Interrupt when logic 1.</description>
  81878. <value>#1100</value>
  81879. </enumeratedValue>
  81880. </enumeratedValues>
  81881. </field>
  81882. <field>
  81883. <name>ISF</name>
  81884. <description>Interrupt Status Flag</description>
  81885. <bitOffset>24</bitOffset>
  81886. <bitWidth>1</bitWidth>
  81887. <access>read-write</access>
  81888. <enumeratedValues>
  81889. <enumeratedValue>
  81890. <name>0</name>
  81891. <description>Configured interrupt is not detected.</description>
  81892. <value>#0</value>
  81893. </enumeratedValue>
  81894. <enumeratedValue>
  81895. <name>1</name>
  81896. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  81897. <value>#1</value>
  81898. </enumeratedValue>
  81899. </enumeratedValues>
  81900. </field>
  81901. </fields>
  81902. </register>
  81903. <register>
  81904. <name>GPCLR</name>
  81905. <description>Global Pin Control Low Register</description>
  81906. <addressOffset>0x80</addressOffset>
  81907. <size>32</size>
  81908. <access>write-only</access>
  81909. <resetValue>0</resetValue>
  81910. <resetMask>0xFFFFFFFF</resetMask>
  81911. <fields>
  81912. <field>
  81913. <name>GPWD</name>
  81914. <description>Global Pin Write Data</description>
  81915. <bitOffset>0</bitOffset>
  81916. <bitWidth>16</bitWidth>
  81917. <access>write-only</access>
  81918. </field>
  81919. <field>
  81920. <name>GPWE</name>
  81921. <description>Global Pin Write Enable</description>
  81922. <bitOffset>16</bitOffset>
  81923. <bitWidth>16</bitWidth>
  81924. <access>write-only</access>
  81925. <enumeratedValues>
  81926. <enumeratedValue>
  81927. <name>0</name>
  81928. <description>Corresponding Pin Control Register is not updated with the value in GPWD.</description>
  81929. <value>#0</value>
  81930. </enumeratedValue>
  81931. <enumeratedValue>
  81932. <name>1</name>
  81933. <description>Corresponding Pin Control Register is updated with the value in GPWD.</description>
  81934. <value>#1</value>
  81935. </enumeratedValue>
  81936. </enumeratedValues>
  81937. </field>
  81938. </fields>
  81939. </register>
  81940. <register>
  81941. <name>GPCHR</name>
  81942. <description>Global Pin Control High Register</description>
  81943. <addressOffset>0x84</addressOffset>
  81944. <size>32</size>
  81945. <access>write-only</access>
  81946. <resetValue>0</resetValue>
  81947. <resetMask>0xFFFFFFFF</resetMask>
  81948. <fields>
  81949. <field>
  81950. <name>GPWD</name>
  81951. <description>Global Pin Write Data</description>
  81952. <bitOffset>0</bitOffset>
  81953. <bitWidth>16</bitWidth>
  81954. <access>write-only</access>
  81955. </field>
  81956. <field>
  81957. <name>GPWE</name>
  81958. <description>Global Pin Write Enable</description>
  81959. <bitOffset>16</bitOffset>
  81960. <bitWidth>16</bitWidth>
  81961. <access>write-only</access>
  81962. <enumeratedValues>
  81963. <enumeratedValue>
  81964. <name>0</name>
  81965. <description>Corresponding Pin Control Register is not updated with the value in GPWD.</description>
  81966. <value>#0</value>
  81967. </enumeratedValue>
  81968. <enumeratedValue>
  81969. <name>1</name>
  81970. <description>Corresponding Pin Control Register is updated with the value in GPWD.</description>
  81971. <value>#1</value>
  81972. </enumeratedValue>
  81973. </enumeratedValues>
  81974. </field>
  81975. </fields>
  81976. </register>
  81977. <register>
  81978. <name>ISFR</name>
  81979. <description>Interrupt Status Flag Register</description>
  81980. <addressOffset>0xA0</addressOffset>
  81981. <size>32</size>
  81982. <access>read-write</access>
  81983. <resetValue>0</resetValue>
  81984. <resetMask>0xFFFFFFFF</resetMask>
  81985. <fields>
  81986. <field>
  81987. <name>ISF</name>
  81988. <description>Interrupt Status Flag</description>
  81989. <bitOffset>0</bitOffset>
  81990. <bitWidth>32</bitWidth>
  81991. <access>read-write</access>
  81992. <enumeratedValues>
  81993. <enumeratedValue>
  81994. <name>0</name>
  81995. <description>Configured interrupt is not detected.</description>
  81996. <value>#0</value>
  81997. </enumeratedValue>
  81998. <enumeratedValue>
  81999. <name>1</name>
  82000. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  82001. <value>#1</value>
  82002. </enumeratedValue>
  82003. </enumeratedValues>
  82004. </field>
  82005. </fields>
  82006. </register>
  82007. </registers>
  82008. </peripheral>
  82009. <peripheral>
  82010. <name>PORTD</name>
  82011. <description>Pin Control and Interrupts</description>
  82012. <groupName>PORT</groupName>
  82013. <prependToName>PORTD_</prependToName>
  82014. <baseAddress>0x4004C000</baseAddress>
  82015. <addressBlock>
  82016. <offset>0</offset>
  82017. <size>0xCC</size>
  82018. <usage>registers</usage>
  82019. </addressBlock>
  82020. <interrupt>
  82021. <name>PORTD</name>
  82022. <value>62</value>
  82023. </interrupt>
  82024. <registers>
  82025. <register>
  82026. <name>PCR0</name>
  82027. <description>Pin Control Register n</description>
  82028. <addressOffset>0</addressOffset>
  82029. <size>32</size>
  82030. <access>read-write</access>
  82031. <resetValue>0</resetValue>
  82032. <resetMask>0xFFFFFFFF</resetMask>
  82033. <fields>
  82034. <field>
  82035. <name>PS</name>
  82036. <description>Pull Select</description>
  82037. <bitOffset>0</bitOffset>
  82038. <bitWidth>1</bitWidth>
  82039. <access>read-write</access>
  82040. <enumeratedValues>
  82041. <enumeratedValue>
  82042. <name>0</name>
  82043. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  82044. <value>#0</value>
  82045. </enumeratedValue>
  82046. <enumeratedValue>
  82047. <name>1</name>
  82048. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  82049. <value>#1</value>
  82050. </enumeratedValue>
  82051. </enumeratedValues>
  82052. </field>
  82053. <field>
  82054. <name>PE</name>
  82055. <description>Pull Enable</description>
  82056. <bitOffset>1</bitOffset>
  82057. <bitWidth>1</bitWidth>
  82058. <access>read-write</access>
  82059. <enumeratedValues>
  82060. <enumeratedValue>
  82061. <name>0</name>
  82062. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  82063. <value>#0</value>
  82064. </enumeratedValue>
  82065. <enumeratedValue>
  82066. <name>1</name>
  82067. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  82068. <value>#1</value>
  82069. </enumeratedValue>
  82070. </enumeratedValues>
  82071. </field>
  82072. <field>
  82073. <name>SRE</name>
  82074. <description>Slew Rate Enable</description>
  82075. <bitOffset>2</bitOffset>
  82076. <bitWidth>1</bitWidth>
  82077. <access>read-write</access>
  82078. <enumeratedValues>
  82079. <enumeratedValue>
  82080. <name>0</name>
  82081. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  82082. <value>#0</value>
  82083. </enumeratedValue>
  82084. <enumeratedValue>
  82085. <name>1</name>
  82086. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  82087. <value>#1</value>
  82088. </enumeratedValue>
  82089. </enumeratedValues>
  82090. </field>
  82091. <field>
  82092. <name>PFE</name>
  82093. <description>Passive Filter Enable</description>
  82094. <bitOffset>4</bitOffset>
  82095. <bitWidth>1</bitWidth>
  82096. <access>read-write</access>
  82097. <enumeratedValues>
  82098. <enumeratedValue>
  82099. <name>0</name>
  82100. <description>Passive input filter is disabled on the corresponding pin.</description>
  82101. <value>#0</value>
  82102. </enumeratedValue>
  82103. <enumeratedValue>
  82104. <name>1</name>
  82105. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  82106. <value>#1</value>
  82107. </enumeratedValue>
  82108. </enumeratedValues>
  82109. </field>
  82110. <field>
  82111. <name>ODE</name>
  82112. <description>Open Drain Enable</description>
  82113. <bitOffset>5</bitOffset>
  82114. <bitWidth>1</bitWidth>
  82115. <access>read-write</access>
  82116. <enumeratedValues>
  82117. <enumeratedValue>
  82118. <name>0</name>
  82119. <description>Open drain output is disabled on the corresponding pin.</description>
  82120. <value>#0</value>
  82121. </enumeratedValue>
  82122. <enumeratedValue>
  82123. <name>1</name>
  82124. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  82125. <value>#1</value>
  82126. </enumeratedValue>
  82127. </enumeratedValues>
  82128. </field>
  82129. <field>
  82130. <name>DSE</name>
  82131. <description>Drive Strength Enable</description>
  82132. <bitOffset>6</bitOffset>
  82133. <bitWidth>1</bitWidth>
  82134. <access>read-write</access>
  82135. <enumeratedValues>
  82136. <enumeratedValue>
  82137. <name>0</name>
  82138. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  82139. <value>#0</value>
  82140. </enumeratedValue>
  82141. <enumeratedValue>
  82142. <name>1</name>
  82143. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  82144. <value>#1</value>
  82145. </enumeratedValue>
  82146. </enumeratedValues>
  82147. </field>
  82148. <field>
  82149. <name>MUX</name>
  82150. <description>Pin Mux Control</description>
  82151. <bitOffset>8</bitOffset>
  82152. <bitWidth>3</bitWidth>
  82153. <access>read-write</access>
  82154. <enumeratedValues>
  82155. <enumeratedValue>
  82156. <name>000</name>
  82157. <description>Pin disabled (analog).</description>
  82158. <value>#000</value>
  82159. </enumeratedValue>
  82160. <enumeratedValue>
  82161. <name>001</name>
  82162. <description>Alternative 1 (GPIO).</description>
  82163. <value>#001</value>
  82164. </enumeratedValue>
  82165. <enumeratedValue>
  82166. <name>010</name>
  82167. <description>Alternative 2 (chip-specific).</description>
  82168. <value>#010</value>
  82169. </enumeratedValue>
  82170. <enumeratedValue>
  82171. <name>011</name>
  82172. <description>Alternative 3 (chip-specific).</description>
  82173. <value>#011</value>
  82174. </enumeratedValue>
  82175. <enumeratedValue>
  82176. <name>100</name>
  82177. <description>Alternative 4 (chip-specific).</description>
  82178. <value>#100</value>
  82179. </enumeratedValue>
  82180. <enumeratedValue>
  82181. <name>101</name>
  82182. <description>Alternative 5 (chip-specific).</description>
  82183. <value>#101</value>
  82184. </enumeratedValue>
  82185. <enumeratedValue>
  82186. <name>110</name>
  82187. <description>Alternative 6 (chip-specific).</description>
  82188. <value>#110</value>
  82189. </enumeratedValue>
  82190. <enumeratedValue>
  82191. <name>111</name>
  82192. <description>Alternative 7 (chip-specific).</description>
  82193. <value>#111</value>
  82194. </enumeratedValue>
  82195. </enumeratedValues>
  82196. </field>
  82197. <field>
  82198. <name>LK</name>
  82199. <description>Lock Register</description>
  82200. <bitOffset>15</bitOffset>
  82201. <bitWidth>1</bitWidth>
  82202. <access>read-write</access>
  82203. <enumeratedValues>
  82204. <enumeratedValue>
  82205. <name>0</name>
  82206. <description>Pin Control Register fields [15:0] are not locked.</description>
  82207. <value>#0</value>
  82208. </enumeratedValue>
  82209. <enumeratedValue>
  82210. <name>1</name>
  82211. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  82212. <value>#1</value>
  82213. </enumeratedValue>
  82214. </enumeratedValues>
  82215. </field>
  82216. <field>
  82217. <name>IRQC</name>
  82218. <description>Interrupt Configuration</description>
  82219. <bitOffset>16</bitOffset>
  82220. <bitWidth>4</bitWidth>
  82221. <access>read-write</access>
  82222. <enumeratedValues>
  82223. <enumeratedValue>
  82224. <name>0000</name>
  82225. <description>Interrupt/DMA request disabled.</description>
  82226. <value>#0000</value>
  82227. </enumeratedValue>
  82228. <enumeratedValue>
  82229. <name>0001</name>
  82230. <description>DMA request on rising edge.</description>
  82231. <value>#0001</value>
  82232. </enumeratedValue>
  82233. <enumeratedValue>
  82234. <name>0010</name>
  82235. <description>DMA request on falling edge.</description>
  82236. <value>#0010</value>
  82237. </enumeratedValue>
  82238. <enumeratedValue>
  82239. <name>0011</name>
  82240. <description>DMA request on either edge.</description>
  82241. <value>#0011</value>
  82242. </enumeratedValue>
  82243. <enumeratedValue>
  82244. <name>1000</name>
  82245. <description>Interrupt when logic 0.</description>
  82246. <value>#1000</value>
  82247. </enumeratedValue>
  82248. <enumeratedValue>
  82249. <name>1001</name>
  82250. <description>Interrupt on rising-edge.</description>
  82251. <value>#1001</value>
  82252. </enumeratedValue>
  82253. <enumeratedValue>
  82254. <name>1010</name>
  82255. <description>Interrupt on falling-edge.</description>
  82256. <value>#1010</value>
  82257. </enumeratedValue>
  82258. <enumeratedValue>
  82259. <name>1011</name>
  82260. <description>Interrupt on either edge.</description>
  82261. <value>#1011</value>
  82262. </enumeratedValue>
  82263. <enumeratedValue>
  82264. <name>1100</name>
  82265. <description>Interrupt when logic 1.</description>
  82266. <value>#1100</value>
  82267. </enumeratedValue>
  82268. </enumeratedValues>
  82269. </field>
  82270. <field>
  82271. <name>ISF</name>
  82272. <description>Interrupt Status Flag</description>
  82273. <bitOffset>24</bitOffset>
  82274. <bitWidth>1</bitWidth>
  82275. <access>read-write</access>
  82276. <enumeratedValues>
  82277. <enumeratedValue>
  82278. <name>0</name>
  82279. <description>Configured interrupt is not detected.</description>
  82280. <value>#0</value>
  82281. </enumeratedValue>
  82282. <enumeratedValue>
  82283. <name>1</name>
  82284. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  82285. <value>#1</value>
  82286. </enumeratedValue>
  82287. </enumeratedValues>
  82288. </field>
  82289. </fields>
  82290. </register>
  82291. <register>
  82292. <name>PCR1</name>
  82293. <description>Pin Control Register n</description>
  82294. <addressOffset>0x4</addressOffset>
  82295. <size>32</size>
  82296. <access>read-write</access>
  82297. <resetValue>0</resetValue>
  82298. <resetMask>0xFFFFFFFF</resetMask>
  82299. <fields>
  82300. <field>
  82301. <name>PS</name>
  82302. <description>Pull Select</description>
  82303. <bitOffset>0</bitOffset>
  82304. <bitWidth>1</bitWidth>
  82305. <access>read-write</access>
  82306. <enumeratedValues>
  82307. <enumeratedValue>
  82308. <name>0</name>
  82309. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  82310. <value>#0</value>
  82311. </enumeratedValue>
  82312. <enumeratedValue>
  82313. <name>1</name>
  82314. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  82315. <value>#1</value>
  82316. </enumeratedValue>
  82317. </enumeratedValues>
  82318. </field>
  82319. <field>
  82320. <name>PE</name>
  82321. <description>Pull Enable</description>
  82322. <bitOffset>1</bitOffset>
  82323. <bitWidth>1</bitWidth>
  82324. <access>read-write</access>
  82325. <enumeratedValues>
  82326. <enumeratedValue>
  82327. <name>0</name>
  82328. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  82329. <value>#0</value>
  82330. </enumeratedValue>
  82331. <enumeratedValue>
  82332. <name>1</name>
  82333. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  82334. <value>#1</value>
  82335. </enumeratedValue>
  82336. </enumeratedValues>
  82337. </field>
  82338. <field>
  82339. <name>SRE</name>
  82340. <description>Slew Rate Enable</description>
  82341. <bitOffset>2</bitOffset>
  82342. <bitWidth>1</bitWidth>
  82343. <access>read-write</access>
  82344. <enumeratedValues>
  82345. <enumeratedValue>
  82346. <name>0</name>
  82347. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  82348. <value>#0</value>
  82349. </enumeratedValue>
  82350. <enumeratedValue>
  82351. <name>1</name>
  82352. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  82353. <value>#1</value>
  82354. </enumeratedValue>
  82355. </enumeratedValues>
  82356. </field>
  82357. <field>
  82358. <name>PFE</name>
  82359. <description>Passive Filter Enable</description>
  82360. <bitOffset>4</bitOffset>
  82361. <bitWidth>1</bitWidth>
  82362. <access>read-write</access>
  82363. <enumeratedValues>
  82364. <enumeratedValue>
  82365. <name>0</name>
  82366. <description>Passive input filter is disabled on the corresponding pin.</description>
  82367. <value>#0</value>
  82368. </enumeratedValue>
  82369. <enumeratedValue>
  82370. <name>1</name>
  82371. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  82372. <value>#1</value>
  82373. </enumeratedValue>
  82374. </enumeratedValues>
  82375. </field>
  82376. <field>
  82377. <name>ODE</name>
  82378. <description>Open Drain Enable</description>
  82379. <bitOffset>5</bitOffset>
  82380. <bitWidth>1</bitWidth>
  82381. <access>read-write</access>
  82382. <enumeratedValues>
  82383. <enumeratedValue>
  82384. <name>0</name>
  82385. <description>Open drain output is disabled on the corresponding pin.</description>
  82386. <value>#0</value>
  82387. </enumeratedValue>
  82388. <enumeratedValue>
  82389. <name>1</name>
  82390. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  82391. <value>#1</value>
  82392. </enumeratedValue>
  82393. </enumeratedValues>
  82394. </field>
  82395. <field>
  82396. <name>DSE</name>
  82397. <description>Drive Strength Enable</description>
  82398. <bitOffset>6</bitOffset>
  82399. <bitWidth>1</bitWidth>
  82400. <access>read-write</access>
  82401. <enumeratedValues>
  82402. <enumeratedValue>
  82403. <name>0</name>
  82404. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  82405. <value>#0</value>
  82406. </enumeratedValue>
  82407. <enumeratedValue>
  82408. <name>1</name>
  82409. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  82410. <value>#1</value>
  82411. </enumeratedValue>
  82412. </enumeratedValues>
  82413. </field>
  82414. <field>
  82415. <name>MUX</name>
  82416. <description>Pin Mux Control</description>
  82417. <bitOffset>8</bitOffset>
  82418. <bitWidth>3</bitWidth>
  82419. <access>read-write</access>
  82420. <enumeratedValues>
  82421. <enumeratedValue>
  82422. <name>000</name>
  82423. <description>Pin disabled (analog).</description>
  82424. <value>#000</value>
  82425. </enumeratedValue>
  82426. <enumeratedValue>
  82427. <name>001</name>
  82428. <description>Alternative 1 (GPIO).</description>
  82429. <value>#001</value>
  82430. </enumeratedValue>
  82431. <enumeratedValue>
  82432. <name>010</name>
  82433. <description>Alternative 2 (chip-specific).</description>
  82434. <value>#010</value>
  82435. </enumeratedValue>
  82436. <enumeratedValue>
  82437. <name>011</name>
  82438. <description>Alternative 3 (chip-specific).</description>
  82439. <value>#011</value>
  82440. </enumeratedValue>
  82441. <enumeratedValue>
  82442. <name>100</name>
  82443. <description>Alternative 4 (chip-specific).</description>
  82444. <value>#100</value>
  82445. </enumeratedValue>
  82446. <enumeratedValue>
  82447. <name>101</name>
  82448. <description>Alternative 5 (chip-specific).</description>
  82449. <value>#101</value>
  82450. </enumeratedValue>
  82451. <enumeratedValue>
  82452. <name>110</name>
  82453. <description>Alternative 6 (chip-specific).</description>
  82454. <value>#110</value>
  82455. </enumeratedValue>
  82456. <enumeratedValue>
  82457. <name>111</name>
  82458. <description>Alternative 7 (chip-specific).</description>
  82459. <value>#111</value>
  82460. </enumeratedValue>
  82461. </enumeratedValues>
  82462. </field>
  82463. <field>
  82464. <name>LK</name>
  82465. <description>Lock Register</description>
  82466. <bitOffset>15</bitOffset>
  82467. <bitWidth>1</bitWidth>
  82468. <access>read-write</access>
  82469. <enumeratedValues>
  82470. <enumeratedValue>
  82471. <name>0</name>
  82472. <description>Pin Control Register fields [15:0] are not locked.</description>
  82473. <value>#0</value>
  82474. </enumeratedValue>
  82475. <enumeratedValue>
  82476. <name>1</name>
  82477. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  82478. <value>#1</value>
  82479. </enumeratedValue>
  82480. </enumeratedValues>
  82481. </field>
  82482. <field>
  82483. <name>IRQC</name>
  82484. <description>Interrupt Configuration</description>
  82485. <bitOffset>16</bitOffset>
  82486. <bitWidth>4</bitWidth>
  82487. <access>read-write</access>
  82488. <enumeratedValues>
  82489. <enumeratedValue>
  82490. <name>0000</name>
  82491. <description>Interrupt/DMA request disabled.</description>
  82492. <value>#0000</value>
  82493. </enumeratedValue>
  82494. <enumeratedValue>
  82495. <name>0001</name>
  82496. <description>DMA request on rising edge.</description>
  82497. <value>#0001</value>
  82498. </enumeratedValue>
  82499. <enumeratedValue>
  82500. <name>0010</name>
  82501. <description>DMA request on falling edge.</description>
  82502. <value>#0010</value>
  82503. </enumeratedValue>
  82504. <enumeratedValue>
  82505. <name>0011</name>
  82506. <description>DMA request on either edge.</description>
  82507. <value>#0011</value>
  82508. </enumeratedValue>
  82509. <enumeratedValue>
  82510. <name>1000</name>
  82511. <description>Interrupt when logic 0.</description>
  82512. <value>#1000</value>
  82513. </enumeratedValue>
  82514. <enumeratedValue>
  82515. <name>1001</name>
  82516. <description>Interrupt on rising-edge.</description>
  82517. <value>#1001</value>
  82518. </enumeratedValue>
  82519. <enumeratedValue>
  82520. <name>1010</name>
  82521. <description>Interrupt on falling-edge.</description>
  82522. <value>#1010</value>
  82523. </enumeratedValue>
  82524. <enumeratedValue>
  82525. <name>1011</name>
  82526. <description>Interrupt on either edge.</description>
  82527. <value>#1011</value>
  82528. </enumeratedValue>
  82529. <enumeratedValue>
  82530. <name>1100</name>
  82531. <description>Interrupt when logic 1.</description>
  82532. <value>#1100</value>
  82533. </enumeratedValue>
  82534. </enumeratedValues>
  82535. </field>
  82536. <field>
  82537. <name>ISF</name>
  82538. <description>Interrupt Status Flag</description>
  82539. <bitOffset>24</bitOffset>
  82540. <bitWidth>1</bitWidth>
  82541. <access>read-write</access>
  82542. <enumeratedValues>
  82543. <enumeratedValue>
  82544. <name>0</name>
  82545. <description>Configured interrupt is not detected.</description>
  82546. <value>#0</value>
  82547. </enumeratedValue>
  82548. <enumeratedValue>
  82549. <name>1</name>
  82550. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  82551. <value>#1</value>
  82552. </enumeratedValue>
  82553. </enumeratedValues>
  82554. </field>
  82555. </fields>
  82556. </register>
  82557. <register>
  82558. <name>PCR2</name>
  82559. <description>Pin Control Register n</description>
  82560. <addressOffset>0x8</addressOffset>
  82561. <size>32</size>
  82562. <access>read-write</access>
  82563. <resetValue>0</resetValue>
  82564. <resetMask>0xFFFFFFFF</resetMask>
  82565. <fields>
  82566. <field>
  82567. <name>PS</name>
  82568. <description>Pull Select</description>
  82569. <bitOffset>0</bitOffset>
  82570. <bitWidth>1</bitWidth>
  82571. <access>read-write</access>
  82572. <enumeratedValues>
  82573. <enumeratedValue>
  82574. <name>0</name>
  82575. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  82576. <value>#0</value>
  82577. </enumeratedValue>
  82578. <enumeratedValue>
  82579. <name>1</name>
  82580. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  82581. <value>#1</value>
  82582. </enumeratedValue>
  82583. </enumeratedValues>
  82584. </field>
  82585. <field>
  82586. <name>PE</name>
  82587. <description>Pull Enable</description>
  82588. <bitOffset>1</bitOffset>
  82589. <bitWidth>1</bitWidth>
  82590. <access>read-write</access>
  82591. <enumeratedValues>
  82592. <enumeratedValue>
  82593. <name>0</name>
  82594. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  82595. <value>#0</value>
  82596. </enumeratedValue>
  82597. <enumeratedValue>
  82598. <name>1</name>
  82599. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  82600. <value>#1</value>
  82601. </enumeratedValue>
  82602. </enumeratedValues>
  82603. </field>
  82604. <field>
  82605. <name>SRE</name>
  82606. <description>Slew Rate Enable</description>
  82607. <bitOffset>2</bitOffset>
  82608. <bitWidth>1</bitWidth>
  82609. <access>read-write</access>
  82610. <enumeratedValues>
  82611. <enumeratedValue>
  82612. <name>0</name>
  82613. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  82614. <value>#0</value>
  82615. </enumeratedValue>
  82616. <enumeratedValue>
  82617. <name>1</name>
  82618. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  82619. <value>#1</value>
  82620. </enumeratedValue>
  82621. </enumeratedValues>
  82622. </field>
  82623. <field>
  82624. <name>PFE</name>
  82625. <description>Passive Filter Enable</description>
  82626. <bitOffset>4</bitOffset>
  82627. <bitWidth>1</bitWidth>
  82628. <access>read-write</access>
  82629. <enumeratedValues>
  82630. <enumeratedValue>
  82631. <name>0</name>
  82632. <description>Passive input filter is disabled on the corresponding pin.</description>
  82633. <value>#0</value>
  82634. </enumeratedValue>
  82635. <enumeratedValue>
  82636. <name>1</name>
  82637. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  82638. <value>#1</value>
  82639. </enumeratedValue>
  82640. </enumeratedValues>
  82641. </field>
  82642. <field>
  82643. <name>ODE</name>
  82644. <description>Open Drain Enable</description>
  82645. <bitOffset>5</bitOffset>
  82646. <bitWidth>1</bitWidth>
  82647. <access>read-write</access>
  82648. <enumeratedValues>
  82649. <enumeratedValue>
  82650. <name>0</name>
  82651. <description>Open drain output is disabled on the corresponding pin.</description>
  82652. <value>#0</value>
  82653. </enumeratedValue>
  82654. <enumeratedValue>
  82655. <name>1</name>
  82656. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  82657. <value>#1</value>
  82658. </enumeratedValue>
  82659. </enumeratedValues>
  82660. </field>
  82661. <field>
  82662. <name>DSE</name>
  82663. <description>Drive Strength Enable</description>
  82664. <bitOffset>6</bitOffset>
  82665. <bitWidth>1</bitWidth>
  82666. <access>read-write</access>
  82667. <enumeratedValues>
  82668. <enumeratedValue>
  82669. <name>0</name>
  82670. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  82671. <value>#0</value>
  82672. </enumeratedValue>
  82673. <enumeratedValue>
  82674. <name>1</name>
  82675. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  82676. <value>#1</value>
  82677. </enumeratedValue>
  82678. </enumeratedValues>
  82679. </field>
  82680. <field>
  82681. <name>MUX</name>
  82682. <description>Pin Mux Control</description>
  82683. <bitOffset>8</bitOffset>
  82684. <bitWidth>3</bitWidth>
  82685. <access>read-write</access>
  82686. <enumeratedValues>
  82687. <enumeratedValue>
  82688. <name>000</name>
  82689. <description>Pin disabled (analog).</description>
  82690. <value>#000</value>
  82691. </enumeratedValue>
  82692. <enumeratedValue>
  82693. <name>001</name>
  82694. <description>Alternative 1 (GPIO).</description>
  82695. <value>#001</value>
  82696. </enumeratedValue>
  82697. <enumeratedValue>
  82698. <name>010</name>
  82699. <description>Alternative 2 (chip-specific).</description>
  82700. <value>#010</value>
  82701. </enumeratedValue>
  82702. <enumeratedValue>
  82703. <name>011</name>
  82704. <description>Alternative 3 (chip-specific).</description>
  82705. <value>#011</value>
  82706. </enumeratedValue>
  82707. <enumeratedValue>
  82708. <name>100</name>
  82709. <description>Alternative 4 (chip-specific).</description>
  82710. <value>#100</value>
  82711. </enumeratedValue>
  82712. <enumeratedValue>
  82713. <name>101</name>
  82714. <description>Alternative 5 (chip-specific).</description>
  82715. <value>#101</value>
  82716. </enumeratedValue>
  82717. <enumeratedValue>
  82718. <name>110</name>
  82719. <description>Alternative 6 (chip-specific).</description>
  82720. <value>#110</value>
  82721. </enumeratedValue>
  82722. <enumeratedValue>
  82723. <name>111</name>
  82724. <description>Alternative 7 (chip-specific).</description>
  82725. <value>#111</value>
  82726. </enumeratedValue>
  82727. </enumeratedValues>
  82728. </field>
  82729. <field>
  82730. <name>LK</name>
  82731. <description>Lock Register</description>
  82732. <bitOffset>15</bitOffset>
  82733. <bitWidth>1</bitWidth>
  82734. <access>read-write</access>
  82735. <enumeratedValues>
  82736. <enumeratedValue>
  82737. <name>0</name>
  82738. <description>Pin Control Register fields [15:0] are not locked.</description>
  82739. <value>#0</value>
  82740. </enumeratedValue>
  82741. <enumeratedValue>
  82742. <name>1</name>
  82743. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  82744. <value>#1</value>
  82745. </enumeratedValue>
  82746. </enumeratedValues>
  82747. </field>
  82748. <field>
  82749. <name>IRQC</name>
  82750. <description>Interrupt Configuration</description>
  82751. <bitOffset>16</bitOffset>
  82752. <bitWidth>4</bitWidth>
  82753. <access>read-write</access>
  82754. <enumeratedValues>
  82755. <enumeratedValue>
  82756. <name>0000</name>
  82757. <description>Interrupt/DMA request disabled.</description>
  82758. <value>#0000</value>
  82759. </enumeratedValue>
  82760. <enumeratedValue>
  82761. <name>0001</name>
  82762. <description>DMA request on rising edge.</description>
  82763. <value>#0001</value>
  82764. </enumeratedValue>
  82765. <enumeratedValue>
  82766. <name>0010</name>
  82767. <description>DMA request on falling edge.</description>
  82768. <value>#0010</value>
  82769. </enumeratedValue>
  82770. <enumeratedValue>
  82771. <name>0011</name>
  82772. <description>DMA request on either edge.</description>
  82773. <value>#0011</value>
  82774. </enumeratedValue>
  82775. <enumeratedValue>
  82776. <name>1000</name>
  82777. <description>Interrupt when logic 0.</description>
  82778. <value>#1000</value>
  82779. </enumeratedValue>
  82780. <enumeratedValue>
  82781. <name>1001</name>
  82782. <description>Interrupt on rising-edge.</description>
  82783. <value>#1001</value>
  82784. </enumeratedValue>
  82785. <enumeratedValue>
  82786. <name>1010</name>
  82787. <description>Interrupt on falling-edge.</description>
  82788. <value>#1010</value>
  82789. </enumeratedValue>
  82790. <enumeratedValue>
  82791. <name>1011</name>
  82792. <description>Interrupt on either edge.</description>
  82793. <value>#1011</value>
  82794. </enumeratedValue>
  82795. <enumeratedValue>
  82796. <name>1100</name>
  82797. <description>Interrupt when logic 1.</description>
  82798. <value>#1100</value>
  82799. </enumeratedValue>
  82800. </enumeratedValues>
  82801. </field>
  82802. <field>
  82803. <name>ISF</name>
  82804. <description>Interrupt Status Flag</description>
  82805. <bitOffset>24</bitOffset>
  82806. <bitWidth>1</bitWidth>
  82807. <access>read-write</access>
  82808. <enumeratedValues>
  82809. <enumeratedValue>
  82810. <name>0</name>
  82811. <description>Configured interrupt is not detected.</description>
  82812. <value>#0</value>
  82813. </enumeratedValue>
  82814. <enumeratedValue>
  82815. <name>1</name>
  82816. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  82817. <value>#1</value>
  82818. </enumeratedValue>
  82819. </enumeratedValues>
  82820. </field>
  82821. </fields>
  82822. </register>
  82823. <register>
  82824. <name>PCR3</name>
  82825. <description>Pin Control Register n</description>
  82826. <addressOffset>0xC</addressOffset>
  82827. <size>32</size>
  82828. <access>read-write</access>
  82829. <resetValue>0</resetValue>
  82830. <resetMask>0xFFFFFFFF</resetMask>
  82831. <fields>
  82832. <field>
  82833. <name>PS</name>
  82834. <description>Pull Select</description>
  82835. <bitOffset>0</bitOffset>
  82836. <bitWidth>1</bitWidth>
  82837. <access>read-write</access>
  82838. <enumeratedValues>
  82839. <enumeratedValue>
  82840. <name>0</name>
  82841. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  82842. <value>#0</value>
  82843. </enumeratedValue>
  82844. <enumeratedValue>
  82845. <name>1</name>
  82846. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  82847. <value>#1</value>
  82848. </enumeratedValue>
  82849. </enumeratedValues>
  82850. </field>
  82851. <field>
  82852. <name>PE</name>
  82853. <description>Pull Enable</description>
  82854. <bitOffset>1</bitOffset>
  82855. <bitWidth>1</bitWidth>
  82856. <access>read-write</access>
  82857. <enumeratedValues>
  82858. <enumeratedValue>
  82859. <name>0</name>
  82860. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  82861. <value>#0</value>
  82862. </enumeratedValue>
  82863. <enumeratedValue>
  82864. <name>1</name>
  82865. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  82866. <value>#1</value>
  82867. </enumeratedValue>
  82868. </enumeratedValues>
  82869. </field>
  82870. <field>
  82871. <name>SRE</name>
  82872. <description>Slew Rate Enable</description>
  82873. <bitOffset>2</bitOffset>
  82874. <bitWidth>1</bitWidth>
  82875. <access>read-write</access>
  82876. <enumeratedValues>
  82877. <enumeratedValue>
  82878. <name>0</name>
  82879. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  82880. <value>#0</value>
  82881. </enumeratedValue>
  82882. <enumeratedValue>
  82883. <name>1</name>
  82884. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  82885. <value>#1</value>
  82886. </enumeratedValue>
  82887. </enumeratedValues>
  82888. </field>
  82889. <field>
  82890. <name>PFE</name>
  82891. <description>Passive Filter Enable</description>
  82892. <bitOffset>4</bitOffset>
  82893. <bitWidth>1</bitWidth>
  82894. <access>read-write</access>
  82895. <enumeratedValues>
  82896. <enumeratedValue>
  82897. <name>0</name>
  82898. <description>Passive input filter is disabled on the corresponding pin.</description>
  82899. <value>#0</value>
  82900. </enumeratedValue>
  82901. <enumeratedValue>
  82902. <name>1</name>
  82903. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  82904. <value>#1</value>
  82905. </enumeratedValue>
  82906. </enumeratedValues>
  82907. </field>
  82908. <field>
  82909. <name>ODE</name>
  82910. <description>Open Drain Enable</description>
  82911. <bitOffset>5</bitOffset>
  82912. <bitWidth>1</bitWidth>
  82913. <access>read-write</access>
  82914. <enumeratedValues>
  82915. <enumeratedValue>
  82916. <name>0</name>
  82917. <description>Open drain output is disabled on the corresponding pin.</description>
  82918. <value>#0</value>
  82919. </enumeratedValue>
  82920. <enumeratedValue>
  82921. <name>1</name>
  82922. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  82923. <value>#1</value>
  82924. </enumeratedValue>
  82925. </enumeratedValues>
  82926. </field>
  82927. <field>
  82928. <name>DSE</name>
  82929. <description>Drive Strength Enable</description>
  82930. <bitOffset>6</bitOffset>
  82931. <bitWidth>1</bitWidth>
  82932. <access>read-write</access>
  82933. <enumeratedValues>
  82934. <enumeratedValue>
  82935. <name>0</name>
  82936. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  82937. <value>#0</value>
  82938. </enumeratedValue>
  82939. <enumeratedValue>
  82940. <name>1</name>
  82941. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  82942. <value>#1</value>
  82943. </enumeratedValue>
  82944. </enumeratedValues>
  82945. </field>
  82946. <field>
  82947. <name>MUX</name>
  82948. <description>Pin Mux Control</description>
  82949. <bitOffset>8</bitOffset>
  82950. <bitWidth>3</bitWidth>
  82951. <access>read-write</access>
  82952. <enumeratedValues>
  82953. <enumeratedValue>
  82954. <name>000</name>
  82955. <description>Pin disabled (analog).</description>
  82956. <value>#000</value>
  82957. </enumeratedValue>
  82958. <enumeratedValue>
  82959. <name>001</name>
  82960. <description>Alternative 1 (GPIO).</description>
  82961. <value>#001</value>
  82962. </enumeratedValue>
  82963. <enumeratedValue>
  82964. <name>010</name>
  82965. <description>Alternative 2 (chip-specific).</description>
  82966. <value>#010</value>
  82967. </enumeratedValue>
  82968. <enumeratedValue>
  82969. <name>011</name>
  82970. <description>Alternative 3 (chip-specific).</description>
  82971. <value>#011</value>
  82972. </enumeratedValue>
  82973. <enumeratedValue>
  82974. <name>100</name>
  82975. <description>Alternative 4 (chip-specific).</description>
  82976. <value>#100</value>
  82977. </enumeratedValue>
  82978. <enumeratedValue>
  82979. <name>101</name>
  82980. <description>Alternative 5 (chip-specific).</description>
  82981. <value>#101</value>
  82982. </enumeratedValue>
  82983. <enumeratedValue>
  82984. <name>110</name>
  82985. <description>Alternative 6 (chip-specific).</description>
  82986. <value>#110</value>
  82987. </enumeratedValue>
  82988. <enumeratedValue>
  82989. <name>111</name>
  82990. <description>Alternative 7 (chip-specific).</description>
  82991. <value>#111</value>
  82992. </enumeratedValue>
  82993. </enumeratedValues>
  82994. </field>
  82995. <field>
  82996. <name>LK</name>
  82997. <description>Lock Register</description>
  82998. <bitOffset>15</bitOffset>
  82999. <bitWidth>1</bitWidth>
  83000. <access>read-write</access>
  83001. <enumeratedValues>
  83002. <enumeratedValue>
  83003. <name>0</name>
  83004. <description>Pin Control Register fields [15:0] are not locked.</description>
  83005. <value>#0</value>
  83006. </enumeratedValue>
  83007. <enumeratedValue>
  83008. <name>1</name>
  83009. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  83010. <value>#1</value>
  83011. </enumeratedValue>
  83012. </enumeratedValues>
  83013. </field>
  83014. <field>
  83015. <name>IRQC</name>
  83016. <description>Interrupt Configuration</description>
  83017. <bitOffset>16</bitOffset>
  83018. <bitWidth>4</bitWidth>
  83019. <access>read-write</access>
  83020. <enumeratedValues>
  83021. <enumeratedValue>
  83022. <name>0000</name>
  83023. <description>Interrupt/DMA request disabled.</description>
  83024. <value>#0000</value>
  83025. </enumeratedValue>
  83026. <enumeratedValue>
  83027. <name>0001</name>
  83028. <description>DMA request on rising edge.</description>
  83029. <value>#0001</value>
  83030. </enumeratedValue>
  83031. <enumeratedValue>
  83032. <name>0010</name>
  83033. <description>DMA request on falling edge.</description>
  83034. <value>#0010</value>
  83035. </enumeratedValue>
  83036. <enumeratedValue>
  83037. <name>0011</name>
  83038. <description>DMA request on either edge.</description>
  83039. <value>#0011</value>
  83040. </enumeratedValue>
  83041. <enumeratedValue>
  83042. <name>1000</name>
  83043. <description>Interrupt when logic 0.</description>
  83044. <value>#1000</value>
  83045. </enumeratedValue>
  83046. <enumeratedValue>
  83047. <name>1001</name>
  83048. <description>Interrupt on rising-edge.</description>
  83049. <value>#1001</value>
  83050. </enumeratedValue>
  83051. <enumeratedValue>
  83052. <name>1010</name>
  83053. <description>Interrupt on falling-edge.</description>
  83054. <value>#1010</value>
  83055. </enumeratedValue>
  83056. <enumeratedValue>
  83057. <name>1011</name>
  83058. <description>Interrupt on either edge.</description>
  83059. <value>#1011</value>
  83060. </enumeratedValue>
  83061. <enumeratedValue>
  83062. <name>1100</name>
  83063. <description>Interrupt when logic 1.</description>
  83064. <value>#1100</value>
  83065. </enumeratedValue>
  83066. </enumeratedValues>
  83067. </field>
  83068. <field>
  83069. <name>ISF</name>
  83070. <description>Interrupt Status Flag</description>
  83071. <bitOffset>24</bitOffset>
  83072. <bitWidth>1</bitWidth>
  83073. <access>read-write</access>
  83074. <enumeratedValues>
  83075. <enumeratedValue>
  83076. <name>0</name>
  83077. <description>Configured interrupt is not detected.</description>
  83078. <value>#0</value>
  83079. </enumeratedValue>
  83080. <enumeratedValue>
  83081. <name>1</name>
  83082. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  83083. <value>#1</value>
  83084. </enumeratedValue>
  83085. </enumeratedValues>
  83086. </field>
  83087. </fields>
  83088. </register>
  83089. <register>
  83090. <name>PCR4</name>
  83091. <description>Pin Control Register n</description>
  83092. <addressOffset>0x10</addressOffset>
  83093. <size>32</size>
  83094. <access>read-write</access>
  83095. <resetValue>0</resetValue>
  83096. <resetMask>0xFFFFFFFF</resetMask>
  83097. <fields>
  83098. <field>
  83099. <name>PS</name>
  83100. <description>Pull Select</description>
  83101. <bitOffset>0</bitOffset>
  83102. <bitWidth>1</bitWidth>
  83103. <access>read-write</access>
  83104. <enumeratedValues>
  83105. <enumeratedValue>
  83106. <name>0</name>
  83107. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  83108. <value>#0</value>
  83109. </enumeratedValue>
  83110. <enumeratedValue>
  83111. <name>1</name>
  83112. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  83113. <value>#1</value>
  83114. </enumeratedValue>
  83115. </enumeratedValues>
  83116. </field>
  83117. <field>
  83118. <name>PE</name>
  83119. <description>Pull Enable</description>
  83120. <bitOffset>1</bitOffset>
  83121. <bitWidth>1</bitWidth>
  83122. <access>read-write</access>
  83123. <enumeratedValues>
  83124. <enumeratedValue>
  83125. <name>0</name>
  83126. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  83127. <value>#0</value>
  83128. </enumeratedValue>
  83129. <enumeratedValue>
  83130. <name>1</name>
  83131. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  83132. <value>#1</value>
  83133. </enumeratedValue>
  83134. </enumeratedValues>
  83135. </field>
  83136. <field>
  83137. <name>SRE</name>
  83138. <description>Slew Rate Enable</description>
  83139. <bitOffset>2</bitOffset>
  83140. <bitWidth>1</bitWidth>
  83141. <access>read-write</access>
  83142. <enumeratedValues>
  83143. <enumeratedValue>
  83144. <name>0</name>
  83145. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  83146. <value>#0</value>
  83147. </enumeratedValue>
  83148. <enumeratedValue>
  83149. <name>1</name>
  83150. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  83151. <value>#1</value>
  83152. </enumeratedValue>
  83153. </enumeratedValues>
  83154. </field>
  83155. <field>
  83156. <name>PFE</name>
  83157. <description>Passive Filter Enable</description>
  83158. <bitOffset>4</bitOffset>
  83159. <bitWidth>1</bitWidth>
  83160. <access>read-write</access>
  83161. <enumeratedValues>
  83162. <enumeratedValue>
  83163. <name>0</name>
  83164. <description>Passive input filter is disabled on the corresponding pin.</description>
  83165. <value>#0</value>
  83166. </enumeratedValue>
  83167. <enumeratedValue>
  83168. <name>1</name>
  83169. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  83170. <value>#1</value>
  83171. </enumeratedValue>
  83172. </enumeratedValues>
  83173. </field>
  83174. <field>
  83175. <name>ODE</name>
  83176. <description>Open Drain Enable</description>
  83177. <bitOffset>5</bitOffset>
  83178. <bitWidth>1</bitWidth>
  83179. <access>read-write</access>
  83180. <enumeratedValues>
  83181. <enumeratedValue>
  83182. <name>0</name>
  83183. <description>Open drain output is disabled on the corresponding pin.</description>
  83184. <value>#0</value>
  83185. </enumeratedValue>
  83186. <enumeratedValue>
  83187. <name>1</name>
  83188. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  83189. <value>#1</value>
  83190. </enumeratedValue>
  83191. </enumeratedValues>
  83192. </field>
  83193. <field>
  83194. <name>DSE</name>
  83195. <description>Drive Strength Enable</description>
  83196. <bitOffset>6</bitOffset>
  83197. <bitWidth>1</bitWidth>
  83198. <access>read-write</access>
  83199. <enumeratedValues>
  83200. <enumeratedValue>
  83201. <name>0</name>
  83202. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  83203. <value>#0</value>
  83204. </enumeratedValue>
  83205. <enumeratedValue>
  83206. <name>1</name>
  83207. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  83208. <value>#1</value>
  83209. </enumeratedValue>
  83210. </enumeratedValues>
  83211. </field>
  83212. <field>
  83213. <name>MUX</name>
  83214. <description>Pin Mux Control</description>
  83215. <bitOffset>8</bitOffset>
  83216. <bitWidth>3</bitWidth>
  83217. <access>read-write</access>
  83218. <enumeratedValues>
  83219. <enumeratedValue>
  83220. <name>000</name>
  83221. <description>Pin disabled (analog).</description>
  83222. <value>#000</value>
  83223. </enumeratedValue>
  83224. <enumeratedValue>
  83225. <name>001</name>
  83226. <description>Alternative 1 (GPIO).</description>
  83227. <value>#001</value>
  83228. </enumeratedValue>
  83229. <enumeratedValue>
  83230. <name>010</name>
  83231. <description>Alternative 2 (chip-specific).</description>
  83232. <value>#010</value>
  83233. </enumeratedValue>
  83234. <enumeratedValue>
  83235. <name>011</name>
  83236. <description>Alternative 3 (chip-specific).</description>
  83237. <value>#011</value>
  83238. </enumeratedValue>
  83239. <enumeratedValue>
  83240. <name>100</name>
  83241. <description>Alternative 4 (chip-specific).</description>
  83242. <value>#100</value>
  83243. </enumeratedValue>
  83244. <enumeratedValue>
  83245. <name>101</name>
  83246. <description>Alternative 5 (chip-specific).</description>
  83247. <value>#101</value>
  83248. </enumeratedValue>
  83249. <enumeratedValue>
  83250. <name>110</name>
  83251. <description>Alternative 6 (chip-specific).</description>
  83252. <value>#110</value>
  83253. </enumeratedValue>
  83254. <enumeratedValue>
  83255. <name>111</name>
  83256. <description>Alternative 7 (chip-specific).</description>
  83257. <value>#111</value>
  83258. </enumeratedValue>
  83259. </enumeratedValues>
  83260. </field>
  83261. <field>
  83262. <name>LK</name>
  83263. <description>Lock Register</description>
  83264. <bitOffset>15</bitOffset>
  83265. <bitWidth>1</bitWidth>
  83266. <access>read-write</access>
  83267. <enumeratedValues>
  83268. <enumeratedValue>
  83269. <name>0</name>
  83270. <description>Pin Control Register fields [15:0] are not locked.</description>
  83271. <value>#0</value>
  83272. </enumeratedValue>
  83273. <enumeratedValue>
  83274. <name>1</name>
  83275. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  83276. <value>#1</value>
  83277. </enumeratedValue>
  83278. </enumeratedValues>
  83279. </field>
  83280. <field>
  83281. <name>IRQC</name>
  83282. <description>Interrupt Configuration</description>
  83283. <bitOffset>16</bitOffset>
  83284. <bitWidth>4</bitWidth>
  83285. <access>read-write</access>
  83286. <enumeratedValues>
  83287. <enumeratedValue>
  83288. <name>0000</name>
  83289. <description>Interrupt/DMA request disabled.</description>
  83290. <value>#0000</value>
  83291. </enumeratedValue>
  83292. <enumeratedValue>
  83293. <name>0001</name>
  83294. <description>DMA request on rising edge.</description>
  83295. <value>#0001</value>
  83296. </enumeratedValue>
  83297. <enumeratedValue>
  83298. <name>0010</name>
  83299. <description>DMA request on falling edge.</description>
  83300. <value>#0010</value>
  83301. </enumeratedValue>
  83302. <enumeratedValue>
  83303. <name>0011</name>
  83304. <description>DMA request on either edge.</description>
  83305. <value>#0011</value>
  83306. </enumeratedValue>
  83307. <enumeratedValue>
  83308. <name>1000</name>
  83309. <description>Interrupt when logic 0.</description>
  83310. <value>#1000</value>
  83311. </enumeratedValue>
  83312. <enumeratedValue>
  83313. <name>1001</name>
  83314. <description>Interrupt on rising-edge.</description>
  83315. <value>#1001</value>
  83316. </enumeratedValue>
  83317. <enumeratedValue>
  83318. <name>1010</name>
  83319. <description>Interrupt on falling-edge.</description>
  83320. <value>#1010</value>
  83321. </enumeratedValue>
  83322. <enumeratedValue>
  83323. <name>1011</name>
  83324. <description>Interrupt on either edge.</description>
  83325. <value>#1011</value>
  83326. </enumeratedValue>
  83327. <enumeratedValue>
  83328. <name>1100</name>
  83329. <description>Interrupt when logic 1.</description>
  83330. <value>#1100</value>
  83331. </enumeratedValue>
  83332. </enumeratedValues>
  83333. </field>
  83334. <field>
  83335. <name>ISF</name>
  83336. <description>Interrupt Status Flag</description>
  83337. <bitOffset>24</bitOffset>
  83338. <bitWidth>1</bitWidth>
  83339. <access>read-write</access>
  83340. <enumeratedValues>
  83341. <enumeratedValue>
  83342. <name>0</name>
  83343. <description>Configured interrupt is not detected.</description>
  83344. <value>#0</value>
  83345. </enumeratedValue>
  83346. <enumeratedValue>
  83347. <name>1</name>
  83348. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  83349. <value>#1</value>
  83350. </enumeratedValue>
  83351. </enumeratedValues>
  83352. </field>
  83353. </fields>
  83354. </register>
  83355. <register>
  83356. <name>PCR5</name>
  83357. <description>Pin Control Register n</description>
  83358. <addressOffset>0x14</addressOffset>
  83359. <size>32</size>
  83360. <access>read-write</access>
  83361. <resetValue>0</resetValue>
  83362. <resetMask>0xFFFFFFFF</resetMask>
  83363. <fields>
  83364. <field>
  83365. <name>PS</name>
  83366. <description>Pull Select</description>
  83367. <bitOffset>0</bitOffset>
  83368. <bitWidth>1</bitWidth>
  83369. <access>read-write</access>
  83370. <enumeratedValues>
  83371. <enumeratedValue>
  83372. <name>0</name>
  83373. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  83374. <value>#0</value>
  83375. </enumeratedValue>
  83376. <enumeratedValue>
  83377. <name>1</name>
  83378. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  83379. <value>#1</value>
  83380. </enumeratedValue>
  83381. </enumeratedValues>
  83382. </field>
  83383. <field>
  83384. <name>PE</name>
  83385. <description>Pull Enable</description>
  83386. <bitOffset>1</bitOffset>
  83387. <bitWidth>1</bitWidth>
  83388. <access>read-write</access>
  83389. <enumeratedValues>
  83390. <enumeratedValue>
  83391. <name>0</name>
  83392. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  83393. <value>#0</value>
  83394. </enumeratedValue>
  83395. <enumeratedValue>
  83396. <name>1</name>
  83397. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  83398. <value>#1</value>
  83399. </enumeratedValue>
  83400. </enumeratedValues>
  83401. </field>
  83402. <field>
  83403. <name>SRE</name>
  83404. <description>Slew Rate Enable</description>
  83405. <bitOffset>2</bitOffset>
  83406. <bitWidth>1</bitWidth>
  83407. <access>read-write</access>
  83408. <enumeratedValues>
  83409. <enumeratedValue>
  83410. <name>0</name>
  83411. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  83412. <value>#0</value>
  83413. </enumeratedValue>
  83414. <enumeratedValue>
  83415. <name>1</name>
  83416. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  83417. <value>#1</value>
  83418. </enumeratedValue>
  83419. </enumeratedValues>
  83420. </field>
  83421. <field>
  83422. <name>PFE</name>
  83423. <description>Passive Filter Enable</description>
  83424. <bitOffset>4</bitOffset>
  83425. <bitWidth>1</bitWidth>
  83426. <access>read-write</access>
  83427. <enumeratedValues>
  83428. <enumeratedValue>
  83429. <name>0</name>
  83430. <description>Passive input filter is disabled on the corresponding pin.</description>
  83431. <value>#0</value>
  83432. </enumeratedValue>
  83433. <enumeratedValue>
  83434. <name>1</name>
  83435. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  83436. <value>#1</value>
  83437. </enumeratedValue>
  83438. </enumeratedValues>
  83439. </field>
  83440. <field>
  83441. <name>ODE</name>
  83442. <description>Open Drain Enable</description>
  83443. <bitOffset>5</bitOffset>
  83444. <bitWidth>1</bitWidth>
  83445. <access>read-write</access>
  83446. <enumeratedValues>
  83447. <enumeratedValue>
  83448. <name>0</name>
  83449. <description>Open drain output is disabled on the corresponding pin.</description>
  83450. <value>#0</value>
  83451. </enumeratedValue>
  83452. <enumeratedValue>
  83453. <name>1</name>
  83454. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  83455. <value>#1</value>
  83456. </enumeratedValue>
  83457. </enumeratedValues>
  83458. </field>
  83459. <field>
  83460. <name>DSE</name>
  83461. <description>Drive Strength Enable</description>
  83462. <bitOffset>6</bitOffset>
  83463. <bitWidth>1</bitWidth>
  83464. <access>read-write</access>
  83465. <enumeratedValues>
  83466. <enumeratedValue>
  83467. <name>0</name>
  83468. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  83469. <value>#0</value>
  83470. </enumeratedValue>
  83471. <enumeratedValue>
  83472. <name>1</name>
  83473. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  83474. <value>#1</value>
  83475. </enumeratedValue>
  83476. </enumeratedValues>
  83477. </field>
  83478. <field>
  83479. <name>MUX</name>
  83480. <description>Pin Mux Control</description>
  83481. <bitOffset>8</bitOffset>
  83482. <bitWidth>3</bitWidth>
  83483. <access>read-write</access>
  83484. <enumeratedValues>
  83485. <enumeratedValue>
  83486. <name>000</name>
  83487. <description>Pin disabled (analog).</description>
  83488. <value>#000</value>
  83489. </enumeratedValue>
  83490. <enumeratedValue>
  83491. <name>001</name>
  83492. <description>Alternative 1 (GPIO).</description>
  83493. <value>#001</value>
  83494. </enumeratedValue>
  83495. <enumeratedValue>
  83496. <name>010</name>
  83497. <description>Alternative 2 (chip-specific).</description>
  83498. <value>#010</value>
  83499. </enumeratedValue>
  83500. <enumeratedValue>
  83501. <name>011</name>
  83502. <description>Alternative 3 (chip-specific).</description>
  83503. <value>#011</value>
  83504. </enumeratedValue>
  83505. <enumeratedValue>
  83506. <name>100</name>
  83507. <description>Alternative 4 (chip-specific).</description>
  83508. <value>#100</value>
  83509. </enumeratedValue>
  83510. <enumeratedValue>
  83511. <name>101</name>
  83512. <description>Alternative 5 (chip-specific).</description>
  83513. <value>#101</value>
  83514. </enumeratedValue>
  83515. <enumeratedValue>
  83516. <name>110</name>
  83517. <description>Alternative 6 (chip-specific).</description>
  83518. <value>#110</value>
  83519. </enumeratedValue>
  83520. <enumeratedValue>
  83521. <name>111</name>
  83522. <description>Alternative 7 (chip-specific).</description>
  83523. <value>#111</value>
  83524. </enumeratedValue>
  83525. </enumeratedValues>
  83526. </field>
  83527. <field>
  83528. <name>LK</name>
  83529. <description>Lock Register</description>
  83530. <bitOffset>15</bitOffset>
  83531. <bitWidth>1</bitWidth>
  83532. <access>read-write</access>
  83533. <enumeratedValues>
  83534. <enumeratedValue>
  83535. <name>0</name>
  83536. <description>Pin Control Register fields [15:0] are not locked.</description>
  83537. <value>#0</value>
  83538. </enumeratedValue>
  83539. <enumeratedValue>
  83540. <name>1</name>
  83541. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  83542. <value>#1</value>
  83543. </enumeratedValue>
  83544. </enumeratedValues>
  83545. </field>
  83546. <field>
  83547. <name>IRQC</name>
  83548. <description>Interrupt Configuration</description>
  83549. <bitOffset>16</bitOffset>
  83550. <bitWidth>4</bitWidth>
  83551. <access>read-write</access>
  83552. <enumeratedValues>
  83553. <enumeratedValue>
  83554. <name>0000</name>
  83555. <description>Interrupt/DMA request disabled.</description>
  83556. <value>#0000</value>
  83557. </enumeratedValue>
  83558. <enumeratedValue>
  83559. <name>0001</name>
  83560. <description>DMA request on rising edge.</description>
  83561. <value>#0001</value>
  83562. </enumeratedValue>
  83563. <enumeratedValue>
  83564. <name>0010</name>
  83565. <description>DMA request on falling edge.</description>
  83566. <value>#0010</value>
  83567. </enumeratedValue>
  83568. <enumeratedValue>
  83569. <name>0011</name>
  83570. <description>DMA request on either edge.</description>
  83571. <value>#0011</value>
  83572. </enumeratedValue>
  83573. <enumeratedValue>
  83574. <name>1000</name>
  83575. <description>Interrupt when logic 0.</description>
  83576. <value>#1000</value>
  83577. </enumeratedValue>
  83578. <enumeratedValue>
  83579. <name>1001</name>
  83580. <description>Interrupt on rising-edge.</description>
  83581. <value>#1001</value>
  83582. </enumeratedValue>
  83583. <enumeratedValue>
  83584. <name>1010</name>
  83585. <description>Interrupt on falling-edge.</description>
  83586. <value>#1010</value>
  83587. </enumeratedValue>
  83588. <enumeratedValue>
  83589. <name>1011</name>
  83590. <description>Interrupt on either edge.</description>
  83591. <value>#1011</value>
  83592. </enumeratedValue>
  83593. <enumeratedValue>
  83594. <name>1100</name>
  83595. <description>Interrupt when logic 1.</description>
  83596. <value>#1100</value>
  83597. </enumeratedValue>
  83598. </enumeratedValues>
  83599. </field>
  83600. <field>
  83601. <name>ISF</name>
  83602. <description>Interrupt Status Flag</description>
  83603. <bitOffset>24</bitOffset>
  83604. <bitWidth>1</bitWidth>
  83605. <access>read-write</access>
  83606. <enumeratedValues>
  83607. <enumeratedValue>
  83608. <name>0</name>
  83609. <description>Configured interrupt is not detected.</description>
  83610. <value>#0</value>
  83611. </enumeratedValue>
  83612. <enumeratedValue>
  83613. <name>1</name>
  83614. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  83615. <value>#1</value>
  83616. </enumeratedValue>
  83617. </enumeratedValues>
  83618. </field>
  83619. </fields>
  83620. </register>
  83621. <register>
  83622. <name>PCR6</name>
  83623. <description>Pin Control Register n</description>
  83624. <addressOffset>0x18</addressOffset>
  83625. <size>32</size>
  83626. <access>read-write</access>
  83627. <resetValue>0</resetValue>
  83628. <resetMask>0xFFFFFFFF</resetMask>
  83629. <fields>
  83630. <field>
  83631. <name>PS</name>
  83632. <description>Pull Select</description>
  83633. <bitOffset>0</bitOffset>
  83634. <bitWidth>1</bitWidth>
  83635. <access>read-write</access>
  83636. <enumeratedValues>
  83637. <enumeratedValue>
  83638. <name>0</name>
  83639. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  83640. <value>#0</value>
  83641. </enumeratedValue>
  83642. <enumeratedValue>
  83643. <name>1</name>
  83644. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  83645. <value>#1</value>
  83646. </enumeratedValue>
  83647. </enumeratedValues>
  83648. </field>
  83649. <field>
  83650. <name>PE</name>
  83651. <description>Pull Enable</description>
  83652. <bitOffset>1</bitOffset>
  83653. <bitWidth>1</bitWidth>
  83654. <access>read-write</access>
  83655. <enumeratedValues>
  83656. <enumeratedValue>
  83657. <name>0</name>
  83658. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  83659. <value>#0</value>
  83660. </enumeratedValue>
  83661. <enumeratedValue>
  83662. <name>1</name>
  83663. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  83664. <value>#1</value>
  83665. </enumeratedValue>
  83666. </enumeratedValues>
  83667. </field>
  83668. <field>
  83669. <name>SRE</name>
  83670. <description>Slew Rate Enable</description>
  83671. <bitOffset>2</bitOffset>
  83672. <bitWidth>1</bitWidth>
  83673. <access>read-write</access>
  83674. <enumeratedValues>
  83675. <enumeratedValue>
  83676. <name>0</name>
  83677. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  83678. <value>#0</value>
  83679. </enumeratedValue>
  83680. <enumeratedValue>
  83681. <name>1</name>
  83682. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  83683. <value>#1</value>
  83684. </enumeratedValue>
  83685. </enumeratedValues>
  83686. </field>
  83687. <field>
  83688. <name>PFE</name>
  83689. <description>Passive Filter Enable</description>
  83690. <bitOffset>4</bitOffset>
  83691. <bitWidth>1</bitWidth>
  83692. <access>read-write</access>
  83693. <enumeratedValues>
  83694. <enumeratedValue>
  83695. <name>0</name>
  83696. <description>Passive input filter is disabled on the corresponding pin.</description>
  83697. <value>#0</value>
  83698. </enumeratedValue>
  83699. <enumeratedValue>
  83700. <name>1</name>
  83701. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  83702. <value>#1</value>
  83703. </enumeratedValue>
  83704. </enumeratedValues>
  83705. </field>
  83706. <field>
  83707. <name>ODE</name>
  83708. <description>Open Drain Enable</description>
  83709. <bitOffset>5</bitOffset>
  83710. <bitWidth>1</bitWidth>
  83711. <access>read-write</access>
  83712. <enumeratedValues>
  83713. <enumeratedValue>
  83714. <name>0</name>
  83715. <description>Open drain output is disabled on the corresponding pin.</description>
  83716. <value>#0</value>
  83717. </enumeratedValue>
  83718. <enumeratedValue>
  83719. <name>1</name>
  83720. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  83721. <value>#1</value>
  83722. </enumeratedValue>
  83723. </enumeratedValues>
  83724. </field>
  83725. <field>
  83726. <name>DSE</name>
  83727. <description>Drive Strength Enable</description>
  83728. <bitOffset>6</bitOffset>
  83729. <bitWidth>1</bitWidth>
  83730. <access>read-write</access>
  83731. <enumeratedValues>
  83732. <enumeratedValue>
  83733. <name>0</name>
  83734. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  83735. <value>#0</value>
  83736. </enumeratedValue>
  83737. <enumeratedValue>
  83738. <name>1</name>
  83739. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  83740. <value>#1</value>
  83741. </enumeratedValue>
  83742. </enumeratedValues>
  83743. </field>
  83744. <field>
  83745. <name>MUX</name>
  83746. <description>Pin Mux Control</description>
  83747. <bitOffset>8</bitOffset>
  83748. <bitWidth>3</bitWidth>
  83749. <access>read-write</access>
  83750. <enumeratedValues>
  83751. <enumeratedValue>
  83752. <name>000</name>
  83753. <description>Pin disabled (analog).</description>
  83754. <value>#000</value>
  83755. </enumeratedValue>
  83756. <enumeratedValue>
  83757. <name>001</name>
  83758. <description>Alternative 1 (GPIO).</description>
  83759. <value>#001</value>
  83760. </enumeratedValue>
  83761. <enumeratedValue>
  83762. <name>010</name>
  83763. <description>Alternative 2 (chip-specific).</description>
  83764. <value>#010</value>
  83765. </enumeratedValue>
  83766. <enumeratedValue>
  83767. <name>011</name>
  83768. <description>Alternative 3 (chip-specific).</description>
  83769. <value>#011</value>
  83770. </enumeratedValue>
  83771. <enumeratedValue>
  83772. <name>100</name>
  83773. <description>Alternative 4 (chip-specific).</description>
  83774. <value>#100</value>
  83775. </enumeratedValue>
  83776. <enumeratedValue>
  83777. <name>101</name>
  83778. <description>Alternative 5 (chip-specific).</description>
  83779. <value>#101</value>
  83780. </enumeratedValue>
  83781. <enumeratedValue>
  83782. <name>110</name>
  83783. <description>Alternative 6 (chip-specific).</description>
  83784. <value>#110</value>
  83785. </enumeratedValue>
  83786. <enumeratedValue>
  83787. <name>111</name>
  83788. <description>Alternative 7 (chip-specific).</description>
  83789. <value>#111</value>
  83790. </enumeratedValue>
  83791. </enumeratedValues>
  83792. </field>
  83793. <field>
  83794. <name>LK</name>
  83795. <description>Lock Register</description>
  83796. <bitOffset>15</bitOffset>
  83797. <bitWidth>1</bitWidth>
  83798. <access>read-write</access>
  83799. <enumeratedValues>
  83800. <enumeratedValue>
  83801. <name>0</name>
  83802. <description>Pin Control Register fields [15:0] are not locked.</description>
  83803. <value>#0</value>
  83804. </enumeratedValue>
  83805. <enumeratedValue>
  83806. <name>1</name>
  83807. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  83808. <value>#1</value>
  83809. </enumeratedValue>
  83810. </enumeratedValues>
  83811. </field>
  83812. <field>
  83813. <name>IRQC</name>
  83814. <description>Interrupt Configuration</description>
  83815. <bitOffset>16</bitOffset>
  83816. <bitWidth>4</bitWidth>
  83817. <access>read-write</access>
  83818. <enumeratedValues>
  83819. <enumeratedValue>
  83820. <name>0000</name>
  83821. <description>Interrupt/DMA request disabled.</description>
  83822. <value>#0000</value>
  83823. </enumeratedValue>
  83824. <enumeratedValue>
  83825. <name>0001</name>
  83826. <description>DMA request on rising edge.</description>
  83827. <value>#0001</value>
  83828. </enumeratedValue>
  83829. <enumeratedValue>
  83830. <name>0010</name>
  83831. <description>DMA request on falling edge.</description>
  83832. <value>#0010</value>
  83833. </enumeratedValue>
  83834. <enumeratedValue>
  83835. <name>0011</name>
  83836. <description>DMA request on either edge.</description>
  83837. <value>#0011</value>
  83838. </enumeratedValue>
  83839. <enumeratedValue>
  83840. <name>1000</name>
  83841. <description>Interrupt when logic 0.</description>
  83842. <value>#1000</value>
  83843. </enumeratedValue>
  83844. <enumeratedValue>
  83845. <name>1001</name>
  83846. <description>Interrupt on rising-edge.</description>
  83847. <value>#1001</value>
  83848. </enumeratedValue>
  83849. <enumeratedValue>
  83850. <name>1010</name>
  83851. <description>Interrupt on falling-edge.</description>
  83852. <value>#1010</value>
  83853. </enumeratedValue>
  83854. <enumeratedValue>
  83855. <name>1011</name>
  83856. <description>Interrupt on either edge.</description>
  83857. <value>#1011</value>
  83858. </enumeratedValue>
  83859. <enumeratedValue>
  83860. <name>1100</name>
  83861. <description>Interrupt when logic 1.</description>
  83862. <value>#1100</value>
  83863. </enumeratedValue>
  83864. </enumeratedValues>
  83865. </field>
  83866. <field>
  83867. <name>ISF</name>
  83868. <description>Interrupt Status Flag</description>
  83869. <bitOffset>24</bitOffset>
  83870. <bitWidth>1</bitWidth>
  83871. <access>read-write</access>
  83872. <enumeratedValues>
  83873. <enumeratedValue>
  83874. <name>0</name>
  83875. <description>Configured interrupt is not detected.</description>
  83876. <value>#0</value>
  83877. </enumeratedValue>
  83878. <enumeratedValue>
  83879. <name>1</name>
  83880. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  83881. <value>#1</value>
  83882. </enumeratedValue>
  83883. </enumeratedValues>
  83884. </field>
  83885. </fields>
  83886. </register>
  83887. <register>
  83888. <name>PCR7</name>
  83889. <description>Pin Control Register n</description>
  83890. <addressOffset>0x1C</addressOffset>
  83891. <size>32</size>
  83892. <access>read-write</access>
  83893. <resetValue>0</resetValue>
  83894. <resetMask>0xFFFFFFFF</resetMask>
  83895. <fields>
  83896. <field>
  83897. <name>PS</name>
  83898. <description>Pull Select</description>
  83899. <bitOffset>0</bitOffset>
  83900. <bitWidth>1</bitWidth>
  83901. <access>read-write</access>
  83902. <enumeratedValues>
  83903. <enumeratedValue>
  83904. <name>0</name>
  83905. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  83906. <value>#0</value>
  83907. </enumeratedValue>
  83908. <enumeratedValue>
  83909. <name>1</name>
  83910. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  83911. <value>#1</value>
  83912. </enumeratedValue>
  83913. </enumeratedValues>
  83914. </field>
  83915. <field>
  83916. <name>PE</name>
  83917. <description>Pull Enable</description>
  83918. <bitOffset>1</bitOffset>
  83919. <bitWidth>1</bitWidth>
  83920. <access>read-write</access>
  83921. <enumeratedValues>
  83922. <enumeratedValue>
  83923. <name>0</name>
  83924. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  83925. <value>#0</value>
  83926. </enumeratedValue>
  83927. <enumeratedValue>
  83928. <name>1</name>
  83929. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  83930. <value>#1</value>
  83931. </enumeratedValue>
  83932. </enumeratedValues>
  83933. </field>
  83934. <field>
  83935. <name>SRE</name>
  83936. <description>Slew Rate Enable</description>
  83937. <bitOffset>2</bitOffset>
  83938. <bitWidth>1</bitWidth>
  83939. <access>read-write</access>
  83940. <enumeratedValues>
  83941. <enumeratedValue>
  83942. <name>0</name>
  83943. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  83944. <value>#0</value>
  83945. </enumeratedValue>
  83946. <enumeratedValue>
  83947. <name>1</name>
  83948. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  83949. <value>#1</value>
  83950. </enumeratedValue>
  83951. </enumeratedValues>
  83952. </field>
  83953. <field>
  83954. <name>PFE</name>
  83955. <description>Passive Filter Enable</description>
  83956. <bitOffset>4</bitOffset>
  83957. <bitWidth>1</bitWidth>
  83958. <access>read-write</access>
  83959. <enumeratedValues>
  83960. <enumeratedValue>
  83961. <name>0</name>
  83962. <description>Passive input filter is disabled on the corresponding pin.</description>
  83963. <value>#0</value>
  83964. </enumeratedValue>
  83965. <enumeratedValue>
  83966. <name>1</name>
  83967. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  83968. <value>#1</value>
  83969. </enumeratedValue>
  83970. </enumeratedValues>
  83971. </field>
  83972. <field>
  83973. <name>ODE</name>
  83974. <description>Open Drain Enable</description>
  83975. <bitOffset>5</bitOffset>
  83976. <bitWidth>1</bitWidth>
  83977. <access>read-write</access>
  83978. <enumeratedValues>
  83979. <enumeratedValue>
  83980. <name>0</name>
  83981. <description>Open drain output is disabled on the corresponding pin.</description>
  83982. <value>#0</value>
  83983. </enumeratedValue>
  83984. <enumeratedValue>
  83985. <name>1</name>
  83986. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  83987. <value>#1</value>
  83988. </enumeratedValue>
  83989. </enumeratedValues>
  83990. </field>
  83991. <field>
  83992. <name>DSE</name>
  83993. <description>Drive Strength Enable</description>
  83994. <bitOffset>6</bitOffset>
  83995. <bitWidth>1</bitWidth>
  83996. <access>read-write</access>
  83997. <enumeratedValues>
  83998. <enumeratedValue>
  83999. <name>0</name>
  84000. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  84001. <value>#0</value>
  84002. </enumeratedValue>
  84003. <enumeratedValue>
  84004. <name>1</name>
  84005. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  84006. <value>#1</value>
  84007. </enumeratedValue>
  84008. </enumeratedValues>
  84009. </field>
  84010. <field>
  84011. <name>MUX</name>
  84012. <description>Pin Mux Control</description>
  84013. <bitOffset>8</bitOffset>
  84014. <bitWidth>3</bitWidth>
  84015. <access>read-write</access>
  84016. <enumeratedValues>
  84017. <enumeratedValue>
  84018. <name>000</name>
  84019. <description>Pin disabled (analog).</description>
  84020. <value>#000</value>
  84021. </enumeratedValue>
  84022. <enumeratedValue>
  84023. <name>001</name>
  84024. <description>Alternative 1 (GPIO).</description>
  84025. <value>#001</value>
  84026. </enumeratedValue>
  84027. <enumeratedValue>
  84028. <name>010</name>
  84029. <description>Alternative 2 (chip-specific).</description>
  84030. <value>#010</value>
  84031. </enumeratedValue>
  84032. <enumeratedValue>
  84033. <name>011</name>
  84034. <description>Alternative 3 (chip-specific).</description>
  84035. <value>#011</value>
  84036. </enumeratedValue>
  84037. <enumeratedValue>
  84038. <name>100</name>
  84039. <description>Alternative 4 (chip-specific).</description>
  84040. <value>#100</value>
  84041. </enumeratedValue>
  84042. <enumeratedValue>
  84043. <name>101</name>
  84044. <description>Alternative 5 (chip-specific).</description>
  84045. <value>#101</value>
  84046. </enumeratedValue>
  84047. <enumeratedValue>
  84048. <name>110</name>
  84049. <description>Alternative 6 (chip-specific).</description>
  84050. <value>#110</value>
  84051. </enumeratedValue>
  84052. <enumeratedValue>
  84053. <name>111</name>
  84054. <description>Alternative 7 (chip-specific).</description>
  84055. <value>#111</value>
  84056. </enumeratedValue>
  84057. </enumeratedValues>
  84058. </field>
  84059. <field>
  84060. <name>LK</name>
  84061. <description>Lock Register</description>
  84062. <bitOffset>15</bitOffset>
  84063. <bitWidth>1</bitWidth>
  84064. <access>read-write</access>
  84065. <enumeratedValues>
  84066. <enumeratedValue>
  84067. <name>0</name>
  84068. <description>Pin Control Register fields [15:0] are not locked.</description>
  84069. <value>#0</value>
  84070. </enumeratedValue>
  84071. <enumeratedValue>
  84072. <name>1</name>
  84073. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  84074. <value>#1</value>
  84075. </enumeratedValue>
  84076. </enumeratedValues>
  84077. </field>
  84078. <field>
  84079. <name>IRQC</name>
  84080. <description>Interrupt Configuration</description>
  84081. <bitOffset>16</bitOffset>
  84082. <bitWidth>4</bitWidth>
  84083. <access>read-write</access>
  84084. <enumeratedValues>
  84085. <enumeratedValue>
  84086. <name>0000</name>
  84087. <description>Interrupt/DMA request disabled.</description>
  84088. <value>#0000</value>
  84089. </enumeratedValue>
  84090. <enumeratedValue>
  84091. <name>0001</name>
  84092. <description>DMA request on rising edge.</description>
  84093. <value>#0001</value>
  84094. </enumeratedValue>
  84095. <enumeratedValue>
  84096. <name>0010</name>
  84097. <description>DMA request on falling edge.</description>
  84098. <value>#0010</value>
  84099. </enumeratedValue>
  84100. <enumeratedValue>
  84101. <name>0011</name>
  84102. <description>DMA request on either edge.</description>
  84103. <value>#0011</value>
  84104. </enumeratedValue>
  84105. <enumeratedValue>
  84106. <name>1000</name>
  84107. <description>Interrupt when logic 0.</description>
  84108. <value>#1000</value>
  84109. </enumeratedValue>
  84110. <enumeratedValue>
  84111. <name>1001</name>
  84112. <description>Interrupt on rising-edge.</description>
  84113. <value>#1001</value>
  84114. </enumeratedValue>
  84115. <enumeratedValue>
  84116. <name>1010</name>
  84117. <description>Interrupt on falling-edge.</description>
  84118. <value>#1010</value>
  84119. </enumeratedValue>
  84120. <enumeratedValue>
  84121. <name>1011</name>
  84122. <description>Interrupt on either edge.</description>
  84123. <value>#1011</value>
  84124. </enumeratedValue>
  84125. <enumeratedValue>
  84126. <name>1100</name>
  84127. <description>Interrupt when logic 1.</description>
  84128. <value>#1100</value>
  84129. </enumeratedValue>
  84130. </enumeratedValues>
  84131. </field>
  84132. <field>
  84133. <name>ISF</name>
  84134. <description>Interrupt Status Flag</description>
  84135. <bitOffset>24</bitOffset>
  84136. <bitWidth>1</bitWidth>
  84137. <access>read-write</access>
  84138. <enumeratedValues>
  84139. <enumeratedValue>
  84140. <name>0</name>
  84141. <description>Configured interrupt is not detected.</description>
  84142. <value>#0</value>
  84143. </enumeratedValue>
  84144. <enumeratedValue>
  84145. <name>1</name>
  84146. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  84147. <value>#1</value>
  84148. </enumeratedValue>
  84149. </enumeratedValues>
  84150. </field>
  84151. </fields>
  84152. </register>
  84153. <register>
  84154. <name>PCR8</name>
  84155. <description>Pin Control Register n</description>
  84156. <addressOffset>0x20</addressOffset>
  84157. <size>32</size>
  84158. <access>read-write</access>
  84159. <resetValue>0</resetValue>
  84160. <resetMask>0xFFFFFFFF</resetMask>
  84161. <fields>
  84162. <field>
  84163. <name>PS</name>
  84164. <description>Pull Select</description>
  84165. <bitOffset>0</bitOffset>
  84166. <bitWidth>1</bitWidth>
  84167. <access>read-write</access>
  84168. <enumeratedValues>
  84169. <enumeratedValue>
  84170. <name>0</name>
  84171. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  84172. <value>#0</value>
  84173. </enumeratedValue>
  84174. <enumeratedValue>
  84175. <name>1</name>
  84176. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  84177. <value>#1</value>
  84178. </enumeratedValue>
  84179. </enumeratedValues>
  84180. </field>
  84181. <field>
  84182. <name>PE</name>
  84183. <description>Pull Enable</description>
  84184. <bitOffset>1</bitOffset>
  84185. <bitWidth>1</bitWidth>
  84186. <access>read-write</access>
  84187. <enumeratedValues>
  84188. <enumeratedValue>
  84189. <name>0</name>
  84190. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  84191. <value>#0</value>
  84192. </enumeratedValue>
  84193. <enumeratedValue>
  84194. <name>1</name>
  84195. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  84196. <value>#1</value>
  84197. </enumeratedValue>
  84198. </enumeratedValues>
  84199. </field>
  84200. <field>
  84201. <name>SRE</name>
  84202. <description>Slew Rate Enable</description>
  84203. <bitOffset>2</bitOffset>
  84204. <bitWidth>1</bitWidth>
  84205. <access>read-write</access>
  84206. <enumeratedValues>
  84207. <enumeratedValue>
  84208. <name>0</name>
  84209. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  84210. <value>#0</value>
  84211. </enumeratedValue>
  84212. <enumeratedValue>
  84213. <name>1</name>
  84214. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  84215. <value>#1</value>
  84216. </enumeratedValue>
  84217. </enumeratedValues>
  84218. </field>
  84219. <field>
  84220. <name>PFE</name>
  84221. <description>Passive Filter Enable</description>
  84222. <bitOffset>4</bitOffset>
  84223. <bitWidth>1</bitWidth>
  84224. <access>read-write</access>
  84225. <enumeratedValues>
  84226. <enumeratedValue>
  84227. <name>0</name>
  84228. <description>Passive input filter is disabled on the corresponding pin.</description>
  84229. <value>#0</value>
  84230. </enumeratedValue>
  84231. <enumeratedValue>
  84232. <name>1</name>
  84233. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  84234. <value>#1</value>
  84235. </enumeratedValue>
  84236. </enumeratedValues>
  84237. </field>
  84238. <field>
  84239. <name>ODE</name>
  84240. <description>Open Drain Enable</description>
  84241. <bitOffset>5</bitOffset>
  84242. <bitWidth>1</bitWidth>
  84243. <access>read-write</access>
  84244. <enumeratedValues>
  84245. <enumeratedValue>
  84246. <name>0</name>
  84247. <description>Open drain output is disabled on the corresponding pin.</description>
  84248. <value>#0</value>
  84249. </enumeratedValue>
  84250. <enumeratedValue>
  84251. <name>1</name>
  84252. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  84253. <value>#1</value>
  84254. </enumeratedValue>
  84255. </enumeratedValues>
  84256. </field>
  84257. <field>
  84258. <name>DSE</name>
  84259. <description>Drive Strength Enable</description>
  84260. <bitOffset>6</bitOffset>
  84261. <bitWidth>1</bitWidth>
  84262. <access>read-write</access>
  84263. <enumeratedValues>
  84264. <enumeratedValue>
  84265. <name>0</name>
  84266. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  84267. <value>#0</value>
  84268. </enumeratedValue>
  84269. <enumeratedValue>
  84270. <name>1</name>
  84271. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  84272. <value>#1</value>
  84273. </enumeratedValue>
  84274. </enumeratedValues>
  84275. </field>
  84276. <field>
  84277. <name>MUX</name>
  84278. <description>Pin Mux Control</description>
  84279. <bitOffset>8</bitOffset>
  84280. <bitWidth>3</bitWidth>
  84281. <access>read-write</access>
  84282. <enumeratedValues>
  84283. <enumeratedValue>
  84284. <name>000</name>
  84285. <description>Pin disabled (analog).</description>
  84286. <value>#000</value>
  84287. </enumeratedValue>
  84288. <enumeratedValue>
  84289. <name>001</name>
  84290. <description>Alternative 1 (GPIO).</description>
  84291. <value>#001</value>
  84292. </enumeratedValue>
  84293. <enumeratedValue>
  84294. <name>010</name>
  84295. <description>Alternative 2 (chip-specific).</description>
  84296. <value>#010</value>
  84297. </enumeratedValue>
  84298. <enumeratedValue>
  84299. <name>011</name>
  84300. <description>Alternative 3 (chip-specific).</description>
  84301. <value>#011</value>
  84302. </enumeratedValue>
  84303. <enumeratedValue>
  84304. <name>100</name>
  84305. <description>Alternative 4 (chip-specific).</description>
  84306. <value>#100</value>
  84307. </enumeratedValue>
  84308. <enumeratedValue>
  84309. <name>101</name>
  84310. <description>Alternative 5 (chip-specific).</description>
  84311. <value>#101</value>
  84312. </enumeratedValue>
  84313. <enumeratedValue>
  84314. <name>110</name>
  84315. <description>Alternative 6 (chip-specific).</description>
  84316. <value>#110</value>
  84317. </enumeratedValue>
  84318. <enumeratedValue>
  84319. <name>111</name>
  84320. <description>Alternative 7 (chip-specific).</description>
  84321. <value>#111</value>
  84322. </enumeratedValue>
  84323. </enumeratedValues>
  84324. </field>
  84325. <field>
  84326. <name>LK</name>
  84327. <description>Lock Register</description>
  84328. <bitOffset>15</bitOffset>
  84329. <bitWidth>1</bitWidth>
  84330. <access>read-write</access>
  84331. <enumeratedValues>
  84332. <enumeratedValue>
  84333. <name>0</name>
  84334. <description>Pin Control Register fields [15:0] are not locked.</description>
  84335. <value>#0</value>
  84336. </enumeratedValue>
  84337. <enumeratedValue>
  84338. <name>1</name>
  84339. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  84340. <value>#1</value>
  84341. </enumeratedValue>
  84342. </enumeratedValues>
  84343. </field>
  84344. <field>
  84345. <name>IRQC</name>
  84346. <description>Interrupt Configuration</description>
  84347. <bitOffset>16</bitOffset>
  84348. <bitWidth>4</bitWidth>
  84349. <access>read-write</access>
  84350. <enumeratedValues>
  84351. <enumeratedValue>
  84352. <name>0000</name>
  84353. <description>Interrupt/DMA request disabled.</description>
  84354. <value>#0000</value>
  84355. </enumeratedValue>
  84356. <enumeratedValue>
  84357. <name>0001</name>
  84358. <description>DMA request on rising edge.</description>
  84359. <value>#0001</value>
  84360. </enumeratedValue>
  84361. <enumeratedValue>
  84362. <name>0010</name>
  84363. <description>DMA request on falling edge.</description>
  84364. <value>#0010</value>
  84365. </enumeratedValue>
  84366. <enumeratedValue>
  84367. <name>0011</name>
  84368. <description>DMA request on either edge.</description>
  84369. <value>#0011</value>
  84370. </enumeratedValue>
  84371. <enumeratedValue>
  84372. <name>1000</name>
  84373. <description>Interrupt when logic 0.</description>
  84374. <value>#1000</value>
  84375. </enumeratedValue>
  84376. <enumeratedValue>
  84377. <name>1001</name>
  84378. <description>Interrupt on rising-edge.</description>
  84379. <value>#1001</value>
  84380. </enumeratedValue>
  84381. <enumeratedValue>
  84382. <name>1010</name>
  84383. <description>Interrupt on falling-edge.</description>
  84384. <value>#1010</value>
  84385. </enumeratedValue>
  84386. <enumeratedValue>
  84387. <name>1011</name>
  84388. <description>Interrupt on either edge.</description>
  84389. <value>#1011</value>
  84390. </enumeratedValue>
  84391. <enumeratedValue>
  84392. <name>1100</name>
  84393. <description>Interrupt when logic 1.</description>
  84394. <value>#1100</value>
  84395. </enumeratedValue>
  84396. </enumeratedValues>
  84397. </field>
  84398. <field>
  84399. <name>ISF</name>
  84400. <description>Interrupt Status Flag</description>
  84401. <bitOffset>24</bitOffset>
  84402. <bitWidth>1</bitWidth>
  84403. <access>read-write</access>
  84404. <enumeratedValues>
  84405. <enumeratedValue>
  84406. <name>0</name>
  84407. <description>Configured interrupt is not detected.</description>
  84408. <value>#0</value>
  84409. </enumeratedValue>
  84410. <enumeratedValue>
  84411. <name>1</name>
  84412. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  84413. <value>#1</value>
  84414. </enumeratedValue>
  84415. </enumeratedValues>
  84416. </field>
  84417. </fields>
  84418. </register>
  84419. <register>
  84420. <name>PCR9</name>
  84421. <description>Pin Control Register n</description>
  84422. <addressOffset>0x24</addressOffset>
  84423. <size>32</size>
  84424. <access>read-write</access>
  84425. <resetValue>0</resetValue>
  84426. <resetMask>0xFFFFFFFF</resetMask>
  84427. <fields>
  84428. <field>
  84429. <name>PS</name>
  84430. <description>Pull Select</description>
  84431. <bitOffset>0</bitOffset>
  84432. <bitWidth>1</bitWidth>
  84433. <access>read-write</access>
  84434. <enumeratedValues>
  84435. <enumeratedValue>
  84436. <name>0</name>
  84437. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  84438. <value>#0</value>
  84439. </enumeratedValue>
  84440. <enumeratedValue>
  84441. <name>1</name>
  84442. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  84443. <value>#1</value>
  84444. </enumeratedValue>
  84445. </enumeratedValues>
  84446. </field>
  84447. <field>
  84448. <name>PE</name>
  84449. <description>Pull Enable</description>
  84450. <bitOffset>1</bitOffset>
  84451. <bitWidth>1</bitWidth>
  84452. <access>read-write</access>
  84453. <enumeratedValues>
  84454. <enumeratedValue>
  84455. <name>0</name>
  84456. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  84457. <value>#0</value>
  84458. </enumeratedValue>
  84459. <enumeratedValue>
  84460. <name>1</name>
  84461. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  84462. <value>#1</value>
  84463. </enumeratedValue>
  84464. </enumeratedValues>
  84465. </field>
  84466. <field>
  84467. <name>SRE</name>
  84468. <description>Slew Rate Enable</description>
  84469. <bitOffset>2</bitOffset>
  84470. <bitWidth>1</bitWidth>
  84471. <access>read-write</access>
  84472. <enumeratedValues>
  84473. <enumeratedValue>
  84474. <name>0</name>
  84475. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  84476. <value>#0</value>
  84477. </enumeratedValue>
  84478. <enumeratedValue>
  84479. <name>1</name>
  84480. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  84481. <value>#1</value>
  84482. </enumeratedValue>
  84483. </enumeratedValues>
  84484. </field>
  84485. <field>
  84486. <name>PFE</name>
  84487. <description>Passive Filter Enable</description>
  84488. <bitOffset>4</bitOffset>
  84489. <bitWidth>1</bitWidth>
  84490. <access>read-write</access>
  84491. <enumeratedValues>
  84492. <enumeratedValue>
  84493. <name>0</name>
  84494. <description>Passive input filter is disabled on the corresponding pin.</description>
  84495. <value>#0</value>
  84496. </enumeratedValue>
  84497. <enumeratedValue>
  84498. <name>1</name>
  84499. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  84500. <value>#1</value>
  84501. </enumeratedValue>
  84502. </enumeratedValues>
  84503. </field>
  84504. <field>
  84505. <name>ODE</name>
  84506. <description>Open Drain Enable</description>
  84507. <bitOffset>5</bitOffset>
  84508. <bitWidth>1</bitWidth>
  84509. <access>read-write</access>
  84510. <enumeratedValues>
  84511. <enumeratedValue>
  84512. <name>0</name>
  84513. <description>Open drain output is disabled on the corresponding pin.</description>
  84514. <value>#0</value>
  84515. </enumeratedValue>
  84516. <enumeratedValue>
  84517. <name>1</name>
  84518. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  84519. <value>#1</value>
  84520. </enumeratedValue>
  84521. </enumeratedValues>
  84522. </field>
  84523. <field>
  84524. <name>DSE</name>
  84525. <description>Drive Strength Enable</description>
  84526. <bitOffset>6</bitOffset>
  84527. <bitWidth>1</bitWidth>
  84528. <access>read-write</access>
  84529. <enumeratedValues>
  84530. <enumeratedValue>
  84531. <name>0</name>
  84532. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  84533. <value>#0</value>
  84534. </enumeratedValue>
  84535. <enumeratedValue>
  84536. <name>1</name>
  84537. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  84538. <value>#1</value>
  84539. </enumeratedValue>
  84540. </enumeratedValues>
  84541. </field>
  84542. <field>
  84543. <name>MUX</name>
  84544. <description>Pin Mux Control</description>
  84545. <bitOffset>8</bitOffset>
  84546. <bitWidth>3</bitWidth>
  84547. <access>read-write</access>
  84548. <enumeratedValues>
  84549. <enumeratedValue>
  84550. <name>000</name>
  84551. <description>Pin disabled (analog).</description>
  84552. <value>#000</value>
  84553. </enumeratedValue>
  84554. <enumeratedValue>
  84555. <name>001</name>
  84556. <description>Alternative 1 (GPIO).</description>
  84557. <value>#001</value>
  84558. </enumeratedValue>
  84559. <enumeratedValue>
  84560. <name>010</name>
  84561. <description>Alternative 2 (chip-specific).</description>
  84562. <value>#010</value>
  84563. </enumeratedValue>
  84564. <enumeratedValue>
  84565. <name>011</name>
  84566. <description>Alternative 3 (chip-specific).</description>
  84567. <value>#011</value>
  84568. </enumeratedValue>
  84569. <enumeratedValue>
  84570. <name>100</name>
  84571. <description>Alternative 4 (chip-specific).</description>
  84572. <value>#100</value>
  84573. </enumeratedValue>
  84574. <enumeratedValue>
  84575. <name>101</name>
  84576. <description>Alternative 5 (chip-specific).</description>
  84577. <value>#101</value>
  84578. </enumeratedValue>
  84579. <enumeratedValue>
  84580. <name>110</name>
  84581. <description>Alternative 6 (chip-specific).</description>
  84582. <value>#110</value>
  84583. </enumeratedValue>
  84584. <enumeratedValue>
  84585. <name>111</name>
  84586. <description>Alternative 7 (chip-specific).</description>
  84587. <value>#111</value>
  84588. </enumeratedValue>
  84589. </enumeratedValues>
  84590. </field>
  84591. <field>
  84592. <name>LK</name>
  84593. <description>Lock Register</description>
  84594. <bitOffset>15</bitOffset>
  84595. <bitWidth>1</bitWidth>
  84596. <access>read-write</access>
  84597. <enumeratedValues>
  84598. <enumeratedValue>
  84599. <name>0</name>
  84600. <description>Pin Control Register fields [15:0] are not locked.</description>
  84601. <value>#0</value>
  84602. </enumeratedValue>
  84603. <enumeratedValue>
  84604. <name>1</name>
  84605. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  84606. <value>#1</value>
  84607. </enumeratedValue>
  84608. </enumeratedValues>
  84609. </field>
  84610. <field>
  84611. <name>IRQC</name>
  84612. <description>Interrupt Configuration</description>
  84613. <bitOffset>16</bitOffset>
  84614. <bitWidth>4</bitWidth>
  84615. <access>read-write</access>
  84616. <enumeratedValues>
  84617. <enumeratedValue>
  84618. <name>0000</name>
  84619. <description>Interrupt/DMA request disabled.</description>
  84620. <value>#0000</value>
  84621. </enumeratedValue>
  84622. <enumeratedValue>
  84623. <name>0001</name>
  84624. <description>DMA request on rising edge.</description>
  84625. <value>#0001</value>
  84626. </enumeratedValue>
  84627. <enumeratedValue>
  84628. <name>0010</name>
  84629. <description>DMA request on falling edge.</description>
  84630. <value>#0010</value>
  84631. </enumeratedValue>
  84632. <enumeratedValue>
  84633. <name>0011</name>
  84634. <description>DMA request on either edge.</description>
  84635. <value>#0011</value>
  84636. </enumeratedValue>
  84637. <enumeratedValue>
  84638. <name>1000</name>
  84639. <description>Interrupt when logic 0.</description>
  84640. <value>#1000</value>
  84641. </enumeratedValue>
  84642. <enumeratedValue>
  84643. <name>1001</name>
  84644. <description>Interrupt on rising-edge.</description>
  84645. <value>#1001</value>
  84646. </enumeratedValue>
  84647. <enumeratedValue>
  84648. <name>1010</name>
  84649. <description>Interrupt on falling-edge.</description>
  84650. <value>#1010</value>
  84651. </enumeratedValue>
  84652. <enumeratedValue>
  84653. <name>1011</name>
  84654. <description>Interrupt on either edge.</description>
  84655. <value>#1011</value>
  84656. </enumeratedValue>
  84657. <enumeratedValue>
  84658. <name>1100</name>
  84659. <description>Interrupt when logic 1.</description>
  84660. <value>#1100</value>
  84661. </enumeratedValue>
  84662. </enumeratedValues>
  84663. </field>
  84664. <field>
  84665. <name>ISF</name>
  84666. <description>Interrupt Status Flag</description>
  84667. <bitOffset>24</bitOffset>
  84668. <bitWidth>1</bitWidth>
  84669. <access>read-write</access>
  84670. <enumeratedValues>
  84671. <enumeratedValue>
  84672. <name>0</name>
  84673. <description>Configured interrupt is not detected.</description>
  84674. <value>#0</value>
  84675. </enumeratedValue>
  84676. <enumeratedValue>
  84677. <name>1</name>
  84678. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  84679. <value>#1</value>
  84680. </enumeratedValue>
  84681. </enumeratedValues>
  84682. </field>
  84683. </fields>
  84684. </register>
  84685. <register>
  84686. <name>PCR10</name>
  84687. <description>Pin Control Register n</description>
  84688. <addressOffset>0x28</addressOffset>
  84689. <size>32</size>
  84690. <access>read-write</access>
  84691. <resetValue>0</resetValue>
  84692. <resetMask>0xFFFFFFFF</resetMask>
  84693. <fields>
  84694. <field>
  84695. <name>PS</name>
  84696. <description>Pull Select</description>
  84697. <bitOffset>0</bitOffset>
  84698. <bitWidth>1</bitWidth>
  84699. <access>read-write</access>
  84700. <enumeratedValues>
  84701. <enumeratedValue>
  84702. <name>0</name>
  84703. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  84704. <value>#0</value>
  84705. </enumeratedValue>
  84706. <enumeratedValue>
  84707. <name>1</name>
  84708. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  84709. <value>#1</value>
  84710. </enumeratedValue>
  84711. </enumeratedValues>
  84712. </field>
  84713. <field>
  84714. <name>PE</name>
  84715. <description>Pull Enable</description>
  84716. <bitOffset>1</bitOffset>
  84717. <bitWidth>1</bitWidth>
  84718. <access>read-write</access>
  84719. <enumeratedValues>
  84720. <enumeratedValue>
  84721. <name>0</name>
  84722. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  84723. <value>#0</value>
  84724. </enumeratedValue>
  84725. <enumeratedValue>
  84726. <name>1</name>
  84727. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  84728. <value>#1</value>
  84729. </enumeratedValue>
  84730. </enumeratedValues>
  84731. </field>
  84732. <field>
  84733. <name>SRE</name>
  84734. <description>Slew Rate Enable</description>
  84735. <bitOffset>2</bitOffset>
  84736. <bitWidth>1</bitWidth>
  84737. <access>read-write</access>
  84738. <enumeratedValues>
  84739. <enumeratedValue>
  84740. <name>0</name>
  84741. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  84742. <value>#0</value>
  84743. </enumeratedValue>
  84744. <enumeratedValue>
  84745. <name>1</name>
  84746. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  84747. <value>#1</value>
  84748. </enumeratedValue>
  84749. </enumeratedValues>
  84750. </field>
  84751. <field>
  84752. <name>PFE</name>
  84753. <description>Passive Filter Enable</description>
  84754. <bitOffset>4</bitOffset>
  84755. <bitWidth>1</bitWidth>
  84756. <access>read-write</access>
  84757. <enumeratedValues>
  84758. <enumeratedValue>
  84759. <name>0</name>
  84760. <description>Passive input filter is disabled on the corresponding pin.</description>
  84761. <value>#0</value>
  84762. </enumeratedValue>
  84763. <enumeratedValue>
  84764. <name>1</name>
  84765. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  84766. <value>#1</value>
  84767. </enumeratedValue>
  84768. </enumeratedValues>
  84769. </field>
  84770. <field>
  84771. <name>ODE</name>
  84772. <description>Open Drain Enable</description>
  84773. <bitOffset>5</bitOffset>
  84774. <bitWidth>1</bitWidth>
  84775. <access>read-write</access>
  84776. <enumeratedValues>
  84777. <enumeratedValue>
  84778. <name>0</name>
  84779. <description>Open drain output is disabled on the corresponding pin.</description>
  84780. <value>#0</value>
  84781. </enumeratedValue>
  84782. <enumeratedValue>
  84783. <name>1</name>
  84784. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  84785. <value>#1</value>
  84786. </enumeratedValue>
  84787. </enumeratedValues>
  84788. </field>
  84789. <field>
  84790. <name>DSE</name>
  84791. <description>Drive Strength Enable</description>
  84792. <bitOffset>6</bitOffset>
  84793. <bitWidth>1</bitWidth>
  84794. <access>read-write</access>
  84795. <enumeratedValues>
  84796. <enumeratedValue>
  84797. <name>0</name>
  84798. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  84799. <value>#0</value>
  84800. </enumeratedValue>
  84801. <enumeratedValue>
  84802. <name>1</name>
  84803. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  84804. <value>#1</value>
  84805. </enumeratedValue>
  84806. </enumeratedValues>
  84807. </field>
  84808. <field>
  84809. <name>MUX</name>
  84810. <description>Pin Mux Control</description>
  84811. <bitOffset>8</bitOffset>
  84812. <bitWidth>3</bitWidth>
  84813. <access>read-write</access>
  84814. <enumeratedValues>
  84815. <enumeratedValue>
  84816. <name>000</name>
  84817. <description>Pin disabled (analog).</description>
  84818. <value>#000</value>
  84819. </enumeratedValue>
  84820. <enumeratedValue>
  84821. <name>001</name>
  84822. <description>Alternative 1 (GPIO).</description>
  84823. <value>#001</value>
  84824. </enumeratedValue>
  84825. <enumeratedValue>
  84826. <name>010</name>
  84827. <description>Alternative 2 (chip-specific).</description>
  84828. <value>#010</value>
  84829. </enumeratedValue>
  84830. <enumeratedValue>
  84831. <name>011</name>
  84832. <description>Alternative 3 (chip-specific).</description>
  84833. <value>#011</value>
  84834. </enumeratedValue>
  84835. <enumeratedValue>
  84836. <name>100</name>
  84837. <description>Alternative 4 (chip-specific).</description>
  84838. <value>#100</value>
  84839. </enumeratedValue>
  84840. <enumeratedValue>
  84841. <name>101</name>
  84842. <description>Alternative 5 (chip-specific).</description>
  84843. <value>#101</value>
  84844. </enumeratedValue>
  84845. <enumeratedValue>
  84846. <name>110</name>
  84847. <description>Alternative 6 (chip-specific).</description>
  84848. <value>#110</value>
  84849. </enumeratedValue>
  84850. <enumeratedValue>
  84851. <name>111</name>
  84852. <description>Alternative 7 (chip-specific).</description>
  84853. <value>#111</value>
  84854. </enumeratedValue>
  84855. </enumeratedValues>
  84856. </field>
  84857. <field>
  84858. <name>LK</name>
  84859. <description>Lock Register</description>
  84860. <bitOffset>15</bitOffset>
  84861. <bitWidth>1</bitWidth>
  84862. <access>read-write</access>
  84863. <enumeratedValues>
  84864. <enumeratedValue>
  84865. <name>0</name>
  84866. <description>Pin Control Register fields [15:0] are not locked.</description>
  84867. <value>#0</value>
  84868. </enumeratedValue>
  84869. <enumeratedValue>
  84870. <name>1</name>
  84871. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  84872. <value>#1</value>
  84873. </enumeratedValue>
  84874. </enumeratedValues>
  84875. </field>
  84876. <field>
  84877. <name>IRQC</name>
  84878. <description>Interrupt Configuration</description>
  84879. <bitOffset>16</bitOffset>
  84880. <bitWidth>4</bitWidth>
  84881. <access>read-write</access>
  84882. <enumeratedValues>
  84883. <enumeratedValue>
  84884. <name>0000</name>
  84885. <description>Interrupt/DMA request disabled.</description>
  84886. <value>#0000</value>
  84887. </enumeratedValue>
  84888. <enumeratedValue>
  84889. <name>0001</name>
  84890. <description>DMA request on rising edge.</description>
  84891. <value>#0001</value>
  84892. </enumeratedValue>
  84893. <enumeratedValue>
  84894. <name>0010</name>
  84895. <description>DMA request on falling edge.</description>
  84896. <value>#0010</value>
  84897. </enumeratedValue>
  84898. <enumeratedValue>
  84899. <name>0011</name>
  84900. <description>DMA request on either edge.</description>
  84901. <value>#0011</value>
  84902. </enumeratedValue>
  84903. <enumeratedValue>
  84904. <name>1000</name>
  84905. <description>Interrupt when logic 0.</description>
  84906. <value>#1000</value>
  84907. </enumeratedValue>
  84908. <enumeratedValue>
  84909. <name>1001</name>
  84910. <description>Interrupt on rising-edge.</description>
  84911. <value>#1001</value>
  84912. </enumeratedValue>
  84913. <enumeratedValue>
  84914. <name>1010</name>
  84915. <description>Interrupt on falling-edge.</description>
  84916. <value>#1010</value>
  84917. </enumeratedValue>
  84918. <enumeratedValue>
  84919. <name>1011</name>
  84920. <description>Interrupt on either edge.</description>
  84921. <value>#1011</value>
  84922. </enumeratedValue>
  84923. <enumeratedValue>
  84924. <name>1100</name>
  84925. <description>Interrupt when logic 1.</description>
  84926. <value>#1100</value>
  84927. </enumeratedValue>
  84928. </enumeratedValues>
  84929. </field>
  84930. <field>
  84931. <name>ISF</name>
  84932. <description>Interrupt Status Flag</description>
  84933. <bitOffset>24</bitOffset>
  84934. <bitWidth>1</bitWidth>
  84935. <access>read-write</access>
  84936. <enumeratedValues>
  84937. <enumeratedValue>
  84938. <name>0</name>
  84939. <description>Configured interrupt is not detected.</description>
  84940. <value>#0</value>
  84941. </enumeratedValue>
  84942. <enumeratedValue>
  84943. <name>1</name>
  84944. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  84945. <value>#1</value>
  84946. </enumeratedValue>
  84947. </enumeratedValues>
  84948. </field>
  84949. </fields>
  84950. </register>
  84951. <register>
  84952. <name>PCR11</name>
  84953. <description>Pin Control Register n</description>
  84954. <addressOffset>0x2C</addressOffset>
  84955. <size>32</size>
  84956. <access>read-write</access>
  84957. <resetValue>0</resetValue>
  84958. <resetMask>0xFFFFFFFF</resetMask>
  84959. <fields>
  84960. <field>
  84961. <name>PS</name>
  84962. <description>Pull Select</description>
  84963. <bitOffset>0</bitOffset>
  84964. <bitWidth>1</bitWidth>
  84965. <access>read-write</access>
  84966. <enumeratedValues>
  84967. <enumeratedValue>
  84968. <name>0</name>
  84969. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  84970. <value>#0</value>
  84971. </enumeratedValue>
  84972. <enumeratedValue>
  84973. <name>1</name>
  84974. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  84975. <value>#1</value>
  84976. </enumeratedValue>
  84977. </enumeratedValues>
  84978. </field>
  84979. <field>
  84980. <name>PE</name>
  84981. <description>Pull Enable</description>
  84982. <bitOffset>1</bitOffset>
  84983. <bitWidth>1</bitWidth>
  84984. <access>read-write</access>
  84985. <enumeratedValues>
  84986. <enumeratedValue>
  84987. <name>0</name>
  84988. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  84989. <value>#0</value>
  84990. </enumeratedValue>
  84991. <enumeratedValue>
  84992. <name>1</name>
  84993. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  84994. <value>#1</value>
  84995. </enumeratedValue>
  84996. </enumeratedValues>
  84997. </field>
  84998. <field>
  84999. <name>SRE</name>
  85000. <description>Slew Rate Enable</description>
  85001. <bitOffset>2</bitOffset>
  85002. <bitWidth>1</bitWidth>
  85003. <access>read-write</access>
  85004. <enumeratedValues>
  85005. <enumeratedValue>
  85006. <name>0</name>
  85007. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  85008. <value>#0</value>
  85009. </enumeratedValue>
  85010. <enumeratedValue>
  85011. <name>1</name>
  85012. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  85013. <value>#1</value>
  85014. </enumeratedValue>
  85015. </enumeratedValues>
  85016. </field>
  85017. <field>
  85018. <name>PFE</name>
  85019. <description>Passive Filter Enable</description>
  85020. <bitOffset>4</bitOffset>
  85021. <bitWidth>1</bitWidth>
  85022. <access>read-write</access>
  85023. <enumeratedValues>
  85024. <enumeratedValue>
  85025. <name>0</name>
  85026. <description>Passive input filter is disabled on the corresponding pin.</description>
  85027. <value>#0</value>
  85028. </enumeratedValue>
  85029. <enumeratedValue>
  85030. <name>1</name>
  85031. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  85032. <value>#1</value>
  85033. </enumeratedValue>
  85034. </enumeratedValues>
  85035. </field>
  85036. <field>
  85037. <name>ODE</name>
  85038. <description>Open Drain Enable</description>
  85039. <bitOffset>5</bitOffset>
  85040. <bitWidth>1</bitWidth>
  85041. <access>read-write</access>
  85042. <enumeratedValues>
  85043. <enumeratedValue>
  85044. <name>0</name>
  85045. <description>Open drain output is disabled on the corresponding pin.</description>
  85046. <value>#0</value>
  85047. </enumeratedValue>
  85048. <enumeratedValue>
  85049. <name>1</name>
  85050. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  85051. <value>#1</value>
  85052. </enumeratedValue>
  85053. </enumeratedValues>
  85054. </field>
  85055. <field>
  85056. <name>DSE</name>
  85057. <description>Drive Strength Enable</description>
  85058. <bitOffset>6</bitOffset>
  85059. <bitWidth>1</bitWidth>
  85060. <access>read-write</access>
  85061. <enumeratedValues>
  85062. <enumeratedValue>
  85063. <name>0</name>
  85064. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  85065. <value>#0</value>
  85066. </enumeratedValue>
  85067. <enumeratedValue>
  85068. <name>1</name>
  85069. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  85070. <value>#1</value>
  85071. </enumeratedValue>
  85072. </enumeratedValues>
  85073. </field>
  85074. <field>
  85075. <name>MUX</name>
  85076. <description>Pin Mux Control</description>
  85077. <bitOffset>8</bitOffset>
  85078. <bitWidth>3</bitWidth>
  85079. <access>read-write</access>
  85080. <enumeratedValues>
  85081. <enumeratedValue>
  85082. <name>000</name>
  85083. <description>Pin disabled (analog).</description>
  85084. <value>#000</value>
  85085. </enumeratedValue>
  85086. <enumeratedValue>
  85087. <name>001</name>
  85088. <description>Alternative 1 (GPIO).</description>
  85089. <value>#001</value>
  85090. </enumeratedValue>
  85091. <enumeratedValue>
  85092. <name>010</name>
  85093. <description>Alternative 2 (chip-specific).</description>
  85094. <value>#010</value>
  85095. </enumeratedValue>
  85096. <enumeratedValue>
  85097. <name>011</name>
  85098. <description>Alternative 3 (chip-specific).</description>
  85099. <value>#011</value>
  85100. </enumeratedValue>
  85101. <enumeratedValue>
  85102. <name>100</name>
  85103. <description>Alternative 4 (chip-specific).</description>
  85104. <value>#100</value>
  85105. </enumeratedValue>
  85106. <enumeratedValue>
  85107. <name>101</name>
  85108. <description>Alternative 5 (chip-specific).</description>
  85109. <value>#101</value>
  85110. </enumeratedValue>
  85111. <enumeratedValue>
  85112. <name>110</name>
  85113. <description>Alternative 6 (chip-specific).</description>
  85114. <value>#110</value>
  85115. </enumeratedValue>
  85116. <enumeratedValue>
  85117. <name>111</name>
  85118. <description>Alternative 7 (chip-specific).</description>
  85119. <value>#111</value>
  85120. </enumeratedValue>
  85121. </enumeratedValues>
  85122. </field>
  85123. <field>
  85124. <name>LK</name>
  85125. <description>Lock Register</description>
  85126. <bitOffset>15</bitOffset>
  85127. <bitWidth>1</bitWidth>
  85128. <access>read-write</access>
  85129. <enumeratedValues>
  85130. <enumeratedValue>
  85131. <name>0</name>
  85132. <description>Pin Control Register fields [15:0] are not locked.</description>
  85133. <value>#0</value>
  85134. </enumeratedValue>
  85135. <enumeratedValue>
  85136. <name>1</name>
  85137. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  85138. <value>#1</value>
  85139. </enumeratedValue>
  85140. </enumeratedValues>
  85141. </field>
  85142. <field>
  85143. <name>IRQC</name>
  85144. <description>Interrupt Configuration</description>
  85145. <bitOffset>16</bitOffset>
  85146. <bitWidth>4</bitWidth>
  85147. <access>read-write</access>
  85148. <enumeratedValues>
  85149. <enumeratedValue>
  85150. <name>0000</name>
  85151. <description>Interrupt/DMA request disabled.</description>
  85152. <value>#0000</value>
  85153. </enumeratedValue>
  85154. <enumeratedValue>
  85155. <name>0001</name>
  85156. <description>DMA request on rising edge.</description>
  85157. <value>#0001</value>
  85158. </enumeratedValue>
  85159. <enumeratedValue>
  85160. <name>0010</name>
  85161. <description>DMA request on falling edge.</description>
  85162. <value>#0010</value>
  85163. </enumeratedValue>
  85164. <enumeratedValue>
  85165. <name>0011</name>
  85166. <description>DMA request on either edge.</description>
  85167. <value>#0011</value>
  85168. </enumeratedValue>
  85169. <enumeratedValue>
  85170. <name>1000</name>
  85171. <description>Interrupt when logic 0.</description>
  85172. <value>#1000</value>
  85173. </enumeratedValue>
  85174. <enumeratedValue>
  85175. <name>1001</name>
  85176. <description>Interrupt on rising-edge.</description>
  85177. <value>#1001</value>
  85178. </enumeratedValue>
  85179. <enumeratedValue>
  85180. <name>1010</name>
  85181. <description>Interrupt on falling-edge.</description>
  85182. <value>#1010</value>
  85183. </enumeratedValue>
  85184. <enumeratedValue>
  85185. <name>1011</name>
  85186. <description>Interrupt on either edge.</description>
  85187. <value>#1011</value>
  85188. </enumeratedValue>
  85189. <enumeratedValue>
  85190. <name>1100</name>
  85191. <description>Interrupt when logic 1.</description>
  85192. <value>#1100</value>
  85193. </enumeratedValue>
  85194. </enumeratedValues>
  85195. </field>
  85196. <field>
  85197. <name>ISF</name>
  85198. <description>Interrupt Status Flag</description>
  85199. <bitOffset>24</bitOffset>
  85200. <bitWidth>1</bitWidth>
  85201. <access>read-write</access>
  85202. <enumeratedValues>
  85203. <enumeratedValue>
  85204. <name>0</name>
  85205. <description>Configured interrupt is not detected.</description>
  85206. <value>#0</value>
  85207. </enumeratedValue>
  85208. <enumeratedValue>
  85209. <name>1</name>
  85210. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  85211. <value>#1</value>
  85212. </enumeratedValue>
  85213. </enumeratedValues>
  85214. </field>
  85215. </fields>
  85216. </register>
  85217. <register>
  85218. <name>PCR12</name>
  85219. <description>Pin Control Register n</description>
  85220. <addressOffset>0x30</addressOffset>
  85221. <size>32</size>
  85222. <access>read-write</access>
  85223. <resetValue>0</resetValue>
  85224. <resetMask>0xFFFFFFFF</resetMask>
  85225. <fields>
  85226. <field>
  85227. <name>PS</name>
  85228. <description>Pull Select</description>
  85229. <bitOffset>0</bitOffset>
  85230. <bitWidth>1</bitWidth>
  85231. <access>read-write</access>
  85232. <enumeratedValues>
  85233. <enumeratedValue>
  85234. <name>0</name>
  85235. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  85236. <value>#0</value>
  85237. </enumeratedValue>
  85238. <enumeratedValue>
  85239. <name>1</name>
  85240. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  85241. <value>#1</value>
  85242. </enumeratedValue>
  85243. </enumeratedValues>
  85244. </field>
  85245. <field>
  85246. <name>PE</name>
  85247. <description>Pull Enable</description>
  85248. <bitOffset>1</bitOffset>
  85249. <bitWidth>1</bitWidth>
  85250. <access>read-write</access>
  85251. <enumeratedValues>
  85252. <enumeratedValue>
  85253. <name>0</name>
  85254. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  85255. <value>#0</value>
  85256. </enumeratedValue>
  85257. <enumeratedValue>
  85258. <name>1</name>
  85259. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  85260. <value>#1</value>
  85261. </enumeratedValue>
  85262. </enumeratedValues>
  85263. </field>
  85264. <field>
  85265. <name>SRE</name>
  85266. <description>Slew Rate Enable</description>
  85267. <bitOffset>2</bitOffset>
  85268. <bitWidth>1</bitWidth>
  85269. <access>read-write</access>
  85270. <enumeratedValues>
  85271. <enumeratedValue>
  85272. <name>0</name>
  85273. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  85274. <value>#0</value>
  85275. </enumeratedValue>
  85276. <enumeratedValue>
  85277. <name>1</name>
  85278. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  85279. <value>#1</value>
  85280. </enumeratedValue>
  85281. </enumeratedValues>
  85282. </field>
  85283. <field>
  85284. <name>PFE</name>
  85285. <description>Passive Filter Enable</description>
  85286. <bitOffset>4</bitOffset>
  85287. <bitWidth>1</bitWidth>
  85288. <access>read-write</access>
  85289. <enumeratedValues>
  85290. <enumeratedValue>
  85291. <name>0</name>
  85292. <description>Passive input filter is disabled on the corresponding pin.</description>
  85293. <value>#0</value>
  85294. </enumeratedValue>
  85295. <enumeratedValue>
  85296. <name>1</name>
  85297. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  85298. <value>#1</value>
  85299. </enumeratedValue>
  85300. </enumeratedValues>
  85301. </field>
  85302. <field>
  85303. <name>ODE</name>
  85304. <description>Open Drain Enable</description>
  85305. <bitOffset>5</bitOffset>
  85306. <bitWidth>1</bitWidth>
  85307. <access>read-write</access>
  85308. <enumeratedValues>
  85309. <enumeratedValue>
  85310. <name>0</name>
  85311. <description>Open drain output is disabled on the corresponding pin.</description>
  85312. <value>#0</value>
  85313. </enumeratedValue>
  85314. <enumeratedValue>
  85315. <name>1</name>
  85316. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  85317. <value>#1</value>
  85318. </enumeratedValue>
  85319. </enumeratedValues>
  85320. </field>
  85321. <field>
  85322. <name>DSE</name>
  85323. <description>Drive Strength Enable</description>
  85324. <bitOffset>6</bitOffset>
  85325. <bitWidth>1</bitWidth>
  85326. <access>read-write</access>
  85327. <enumeratedValues>
  85328. <enumeratedValue>
  85329. <name>0</name>
  85330. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  85331. <value>#0</value>
  85332. </enumeratedValue>
  85333. <enumeratedValue>
  85334. <name>1</name>
  85335. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  85336. <value>#1</value>
  85337. </enumeratedValue>
  85338. </enumeratedValues>
  85339. </field>
  85340. <field>
  85341. <name>MUX</name>
  85342. <description>Pin Mux Control</description>
  85343. <bitOffset>8</bitOffset>
  85344. <bitWidth>3</bitWidth>
  85345. <access>read-write</access>
  85346. <enumeratedValues>
  85347. <enumeratedValue>
  85348. <name>000</name>
  85349. <description>Pin disabled (analog).</description>
  85350. <value>#000</value>
  85351. </enumeratedValue>
  85352. <enumeratedValue>
  85353. <name>001</name>
  85354. <description>Alternative 1 (GPIO).</description>
  85355. <value>#001</value>
  85356. </enumeratedValue>
  85357. <enumeratedValue>
  85358. <name>010</name>
  85359. <description>Alternative 2 (chip-specific).</description>
  85360. <value>#010</value>
  85361. </enumeratedValue>
  85362. <enumeratedValue>
  85363. <name>011</name>
  85364. <description>Alternative 3 (chip-specific).</description>
  85365. <value>#011</value>
  85366. </enumeratedValue>
  85367. <enumeratedValue>
  85368. <name>100</name>
  85369. <description>Alternative 4 (chip-specific).</description>
  85370. <value>#100</value>
  85371. </enumeratedValue>
  85372. <enumeratedValue>
  85373. <name>101</name>
  85374. <description>Alternative 5 (chip-specific).</description>
  85375. <value>#101</value>
  85376. </enumeratedValue>
  85377. <enumeratedValue>
  85378. <name>110</name>
  85379. <description>Alternative 6 (chip-specific).</description>
  85380. <value>#110</value>
  85381. </enumeratedValue>
  85382. <enumeratedValue>
  85383. <name>111</name>
  85384. <description>Alternative 7 (chip-specific).</description>
  85385. <value>#111</value>
  85386. </enumeratedValue>
  85387. </enumeratedValues>
  85388. </field>
  85389. <field>
  85390. <name>LK</name>
  85391. <description>Lock Register</description>
  85392. <bitOffset>15</bitOffset>
  85393. <bitWidth>1</bitWidth>
  85394. <access>read-write</access>
  85395. <enumeratedValues>
  85396. <enumeratedValue>
  85397. <name>0</name>
  85398. <description>Pin Control Register fields [15:0] are not locked.</description>
  85399. <value>#0</value>
  85400. </enumeratedValue>
  85401. <enumeratedValue>
  85402. <name>1</name>
  85403. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  85404. <value>#1</value>
  85405. </enumeratedValue>
  85406. </enumeratedValues>
  85407. </field>
  85408. <field>
  85409. <name>IRQC</name>
  85410. <description>Interrupt Configuration</description>
  85411. <bitOffset>16</bitOffset>
  85412. <bitWidth>4</bitWidth>
  85413. <access>read-write</access>
  85414. <enumeratedValues>
  85415. <enumeratedValue>
  85416. <name>0000</name>
  85417. <description>Interrupt/DMA request disabled.</description>
  85418. <value>#0000</value>
  85419. </enumeratedValue>
  85420. <enumeratedValue>
  85421. <name>0001</name>
  85422. <description>DMA request on rising edge.</description>
  85423. <value>#0001</value>
  85424. </enumeratedValue>
  85425. <enumeratedValue>
  85426. <name>0010</name>
  85427. <description>DMA request on falling edge.</description>
  85428. <value>#0010</value>
  85429. </enumeratedValue>
  85430. <enumeratedValue>
  85431. <name>0011</name>
  85432. <description>DMA request on either edge.</description>
  85433. <value>#0011</value>
  85434. </enumeratedValue>
  85435. <enumeratedValue>
  85436. <name>1000</name>
  85437. <description>Interrupt when logic 0.</description>
  85438. <value>#1000</value>
  85439. </enumeratedValue>
  85440. <enumeratedValue>
  85441. <name>1001</name>
  85442. <description>Interrupt on rising-edge.</description>
  85443. <value>#1001</value>
  85444. </enumeratedValue>
  85445. <enumeratedValue>
  85446. <name>1010</name>
  85447. <description>Interrupt on falling-edge.</description>
  85448. <value>#1010</value>
  85449. </enumeratedValue>
  85450. <enumeratedValue>
  85451. <name>1011</name>
  85452. <description>Interrupt on either edge.</description>
  85453. <value>#1011</value>
  85454. </enumeratedValue>
  85455. <enumeratedValue>
  85456. <name>1100</name>
  85457. <description>Interrupt when logic 1.</description>
  85458. <value>#1100</value>
  85459. </enumeratedValue>
  85460. </enumeratedValues>
  85461. </field>
  85462. <field>
  85463. <name>ISF</name>
  85464. <description>Interrupt Status Flag</description>
  85465. <bitOffset>24</bitOffset>
  85466. <bitWidth>1</bitWidth>
  85467. <access>read-write</access>
  85468. <enumeratedValues>
  85469. <enumeratedValue>
  85470. <name>0</name>
  85471. <description>Configured interrupt is not detected.</description>
  85472. <value>#0</value>
  85473. </enumeratedValue>
  85474. <enumeratedValue>
  85475. <name>1</name>
  85476. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  85477. <value>#1</value>
  85478. </enumeratedValue>
  85479. </enumeratedValues>
  85480. </field>
  85481. </fields>
  85482. </register>
  85483. <register>
  85484. <name>PCR13</name>
  85485. <description>Pin Control Register n</description>
  85486. <addressOffset>0x34</addressOffset>
  85487. <size>32</size>
  85488. <access>read-write</access>
  85489. <resetValue>0</resetValue>
  85490. <resetMask>0xFFFFFFFF</resetMask>
  85491. <fields>
  85492. <field>
  85493. <name>PS</name>
  85494. <description>Pull Select</description>
  85495. <bitOffset>0</bitOffset>
  85496. <bitWidth>1</bitWidth>
  85497. <access>read-write</access>
  85498. <enumeratedValues>
  85499. <enumeratedValue>
  85500. <name>0</name>
  85501. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  85502. <value>#0</value>
  85503. </enumeratedValue>
  85504. <enumeratedValue>
  85505. <name>1</name>
  85506. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  85507. <value>#1</value>
  85508. </enumeratedValue>
  85509. </enumeratedValues>
  85510. </field>
  85511. <field>
  85512. <name>PE</name>
  85513. <description>Pull Enable</description>
  85514. <bitOffset>1</bitOffset>
  85515. <bitWidth>1</bitWidth>
  85516. <access>read-write</access>
  85517. <enumeratedValues>
  85518. <enumeratedValue>
  85519. <name>0</name>
  85520. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  85521. <value>#0</value>
  85522. </enumeratedValue>
  85523. <enumeratedValue>
  85524. <name>1</name>
  85525. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  85526. <value>#1</value>
  85527. </enumeratedValue>
  85528. </enumeratedValues>
  85529. </field>
  85530. <field>
  85531. <name>SRE</name>
  85532. <description>Slew Rate Enable</description>
  85533. <bitOffset>2</bitOffset>
  85534. <bitWidth>1</bitWidth>
  85535. <access>read-write</access>
  85536. <enumeratedValues>
  85537. <enumeratedValue>
  85538. <name>0</name>
  85539. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  85540. <value>#0</value>
  85541. </enumeratedValue>
  85542. <enumeratedValue>
  85543. <name>1</name>
  85544. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  85545. <value>#1</value>
  85546. </enumeratedValue>
  85547. </enumeratedValues>
  85548. </field>
  85549. <field>
  85550. <name>PFE</name>
  85551. <description>Passive Filter Enable</description>
  85552. <bitOffset>4</bitOffset>
  85553. <bitWidth>1</bitWidth>
  85554. <access>read-write</access>
  85555. <enumeratedValues>
  85556. <enumeratedValue>
  85557. <name>0</name>
  85558. <description>Passive input filter is disabled on the corresponding pin.</description>
  85559. <value>#0</value>
  85560. </enumeratedValue>
  85561. <enumeratedValue>
  85562. <name>1</name>
  85563. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  85564. <value>#1</value>
  85565. </enumeratedValue>
  85566. </enumeratedValues>
  85567. </field>
  85568. <field>
  85569. <name>ODE</name>
  85570. <description>Open Drain Enable</description>
  85571. <bitOffset>5</bitOffset>
  85572. <bitWidth>1</bitWidth>
  85573. <access>read-write</access>
  85574. <enumeratedValues>
  85575. <enumeratedValue>
  85576. <name>0</name>
  85577. <description>Open drain output is disabled on the corresponding pin.</description>
  85578. <value>#0</value>
  85579. </enumeratedValue>
  85580. <enumeratedValue>
  85581. <name>1</name>
  85582. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  85583. <value>#1</value>
  85584. </enumeratedValue>
  85585. </enumeratedValues>
  85586. </field>
  85587. <field>
  85588. <name>DSE</name>
  85589. <description>Drive Strength Enable</description>
  85590. <bitOffset>6</bitOffset>
  85591. <bitWidth>1</bitWidth>
  85592. <access>read-write</access>
  85593. <enumeratedValues>
  85594. <enumeratedValue>
  85595. <name>0</name>
  85596. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  85597. <value>#0</value>
  85598. </enumeratedValue>
  85599. <enumeratedValue>
  85600. <name>1</name>
  85601. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  85602. <value>#1</value>
  85603. </enumeratedValue>
  85604. </enumeratedValues>
  85605. </field>
  85606. <field>
  85607. <name>MUX</name>
  85608. <description>Pin Mux Control</description>
  85609. <bitOffset>8</bitOffset>
  85610. <bitWidth>3</bitWidth>
  85611. <access>read-write</access>
  85612. <enumeratedValues>
  85613. <enumeratedValue>
  85614. <name>000</name>
  85615. <description>Pin disabled (analog).</description>
  85616. <value>#000</value>
  85617. </enumeratedValue>
  85618. <enumeratedValue>
  85619. <name>001</name>
  85620. <description>Alternative 1 (GPIO).</description>
  85621. <value>#001</value>
  85622. </enumeratedValue>
  85623. <enumeratedValue>
  85624. <name>010</name>
  85625. <description>Alternative 2 (chip-specific).</description>
  85626. <value>#010</value>
  85627. </enumeratedValue>
  85628. <enumeratedValue>
  85629. <name>011</name>
  85630. <description>Alternative 3 (chip-specific).</description>
  85631. <value>#011</value>
  85632. </enumeratedValue>
  85633. <enumeratedValue>
  85634. <name>100</name>
  85635. <description>Alternative 4 (chip-specific).</description>
  85636. <value>#100</value>
  85637. </enumeratedValue>
  85638. <enumeratedValue>
  85639. <name>101</name>
  85640. <description>Alternative 5 (chip-specific).</description>
  85641. <value>#101</value>
  85642. </enumeratedValue>
  85643. <enumeratedValue>
  85644. <name>110</name>
  85645. <description>Alternative 6 (chip-specific).</description>
  85646. <value>#110</value>
  85647. </enumeratedValue>
  85648. <enumeratedValue>
  85649. <name>111</name>
  85650. <description>Alternative 7 (chip-specific).</description>
  85651. <value>#111</value>
  85652. </enumeratedValue>
  85653. </enumeratedValues>
  85654. </field>
  85655. <field>
  85656. <name>LK</name>
  85657. <description>Lock Register</description>
  85658. <bitOffset>15</bitOffset>
  85659. <bitWidth>1</bitWidth>
  85660. <access>read-write</access>
  85661. <enumeratedValues>
  85662. <enumeratedValue>
  85663. <name>0</name>
  85664. <description>Pin Control Register fields [15:0] are not locked.</description>
  85665. <value>#0</value>
  85666. </enumeratedValue>
  85667. <enumeratedValue>
  85668. <name>1</name>
  85669. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  85670. <value>#1</value>
  85671. </enumeratedValue>
  85672. </enumeratedValues>
  85673. </field>
  85674. <field>
  85675. <name>IRQC</name>
  85676. <description>Interrupt Configuration</description>
  85677. <bitOffset>16</bitOffset>
  85678. <bitWidth>4</bitWidth>
  85679. <access>read-write</access>
  85680. <enumeratedValues>
  85681. <enumeratedValue>
  85682. <name>0000</name>
  85683. <description>Interrupt/DMA request disabled.</description>
  85684. <value>#0000</value>
  85685. </enumeratedValue>
  85686. <enumeratedValue>
  85687. <name>0001</name>
  85688. <description>DMA request on rising edge.</description>
  85689. <value>#0001</value>
  85690. </enumeratedValue>
  85691. <enumeratedValue>
  85692. <name>0010</name>
  85693. <description>DMA request on falling edge.</description>
  85694. <value>#0010</value>
  85695. </enumeratedValue>
  85696. <enumeratedValue>
  85697. <name>0011</name>
  85698. <description>DMA request on either edge.</description>
  85699. <value>#0011</value>
  85700. </enumeratedValue>
  85701. <enumeratedValue>
  85702. <name>1000</name>
  85703. <description>Interrupt when logic 0.</description>
  85704. <value>#1000</value>
  85705. </enumeratedValue>
  85706. <enumeratedValue>
  85707. <name>1001</name>
  85708. <description>Interrupt on rising-edge.</description>
  85709. <value>#1001</value>
  85710. </enumeratedValue>
  85711. <enumeratedValue>
  85712. <name>1010</name>
  85713. <description>Interrupt on falling-edge.</description>
  85714. <value>#1010</value>
  85715. </enumeratedValue>
  85716. <enumeratedValue>
  85717. <name>1011</name>
  85718. <description>Interrupt on either edge.</description>
  85719. <value>#1011</value>
  85720. </enumeratedValue>
  85721. <enumeratedValue>
  85722. <name>1100</name>
  85723. <description>Interrupt when logic 1.</description>
  85724. <value>#1100</value>
  85725. </enumeratedValue>
  85726. </enumeratedValues>
  85727. </field>
  85728. <field>
  85729. <name>ISF</name>
  85730. <description>Interrupt Status Flag</description>
  85731. <bitOffset>24</bitOffset>
  85732. <bitWidth>1</bitWidth>
  85733. <access>read-write</access>
  85734. <enumeratedValues>
  85735. <enumeratedValue>
  85736. <name>0</name>
  85737. <description>Configured interrupt is not detected.</description>
  85738. <value>#0</value>
  85739. </enumeratedValue>
  85740. <enumeratedValue>
  85741. <name>1</name>
  85742. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  85743. <value>#1</value>
  85744. </enumeratedValue>
  85745. </enumeratedValues>
  85746. </field>
  85747. </fields>
  85748. </register>
  85749. <register>
  85750. <name>PCR14</name>
  85751. <description>Pin Control Register n</description>
  85752. <addressOffset>0x38</addressOffset>
  85753. <size>32</size>
  85754. <access>read-write</access>
  85755. <resetValue>0</resetValue>
  85756. <resetMask>0xFFFFFFFF</resetMask>
  85757. <fields>
  85758. <field>
  85759. <name>PS</name>
  85760. <description>Pull Select</description>
  85761. <bitOffset>0</bitOffset>
  85762. <bitWidth>1</bitWidth>
  85763. <access>read-write</access>
  85764. <enumeratedValues>
  85765. <enumeratedValue>
  85766. <name>0</name>
  85767. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  85768. <value>#0</value>
  85769. </enumeratedValue>
  85770. <enumeratedValue>
  85771. <name>1</name>
  85772. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  85773. <value>#1</value>
  85774. </enumeratedValue>
  85775. </enumeratedValues>
  85776. </field>
  85777. <field>
  85778. <name>PE</name>
  85779. <description>Pull Enable</description>
  85780. <bitOffset>1</bitOffset>
  85781. <bitWidth>1</bitWidth>
  85782. <access>read-write</access>
  85783. <enumeratedValues>
  85784. <enumeratedValue>
  85785. <name>0</name>
  85786. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  85787. <value>#0</value>
  85788. </enumeratedValue>
  85789. <enumeratedValue>
  85790. <name>1</name>
  85791. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  85792. <value>#1</value>
  85793. </enumeratedValue>
  85794. </enumeratedValues>
  85795. </field>
  85796. <field>
  85797. <name>SRE</name>
  85798. <description>Slew Rate Enable</description>
  85799. <bitOffset>2</bitOffset>
  85800. <bitWidth>1</bitWidth>
  85801. <access>read-write</access>
  85802. <enumeratedValues>
  85803. <enumeratedValue>
  85804. <name>0</name>
  85805. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  85806. <value>#0</value>
  85807. </enumeratedValue>
  85808. <enumeratedValue>
  85809. <name>1</name>
  85810. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  85811. <value>#1</value>
  85812. </enumeratedValue>
  85813. </enumeratedValues>
  85814. </field>
  85815. <field>
  85816. <name>PFE</name>
  85817. <description>Passive Filter Enable</description>
  85818. <bitOffset>4</bitOffset>
  85819. <bitWidth>1</bitWidth>
  85820. <access>read-write</access>
  85821. <enumeratedValues>
  85822. <enumeratedValue>
  85823. <name>0</name>
  85824. <description>Passive input filter is disabled on the corresponding pin.</description>
  85825. <value>#0</value>
  85826. </enumeratedValue>
  85827. <enumeratedValue>
  85828. <name>1</name>
  85829. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  85830. <value>#1</value>
  85831. </enumeratedValue>
  85832. </enumeratedValues>
  85833. </field>
  85834. <field>
  85835. <name>ODE</name>
  85836. <description>Open Drain Enable</description>
  85837. <bitOffset>5</bitOffset>
  85838. <bitWidth>1</bitWidth>
  85839. <access>read-write</access>
  85840. <enumeratedValues>
  85841. <enumeratedValue>
  85842. <name>0</name>
  85843. <description>Open drain output is disabled on the corresponding pin.</description>
  85844. <value>#0</value>
  85845. </enumeratedValue>
  85846. <enumeratedValue>
  85847. <name>1</name>
  85848. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  85849. <value>#1</value>
  85850. </enumeratedValue>
  85851. </enumeratedValues>
  85852. </field>
  85853. <field>
  85854. <name>DSE</name>
  85855. <description>Drive Strength Enable</description>
  85856. <bitOffset>6</bitOffset>
  85857. <bitWidth>1</bitWidth>
  85858. <access>read-write</access>
  85859. <enumeratedValues>
  85860. <enumeratedValue>
  85861. <name>0</name>
  85862. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  85863. <value>#0</value>
  85864. </enumeratedValue>
  85865. <enumeratedValue>
  85866. <name>1</name>
  85867. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  85868. <value>#1</value>
  85869. </enumeratedValue>
  85870. </enumeratedValues>
  85871. </field>
  85872. <field>
  85873. <name>MUX</name>
  85874. <description>Pin Mux Control</description>
  85875. <bitOffset>8</bitOffset>
  85876. <bitWidth>3</bitWidth>
  85877. <access>read-write</access>
  85878. <enumeratedValues>
  85879. <enumeratedValue>
  85880. <name>000</name>
  85881. <description>Pin disabled (analog).</description>
  85882. <value>#000</value>
  85883. </enumeratedValue>
  85884. <enumeratedValue>
  85885. <name>001</name>
  85886. <description>Alternative 1 (GPIO).</description>
  85887. <value>#001</value>
  85888. </enumeratedValue>
  85889. <enumeratedValue>
  85890. <name>010</name>
  85891. <description>Alternative 2 (chip-specific).</description>
  85892. <value>#010</value>
  85893. </enumeratedValue>
  85894. <enumeratedValue>
  85895. <name>011</name>
  85896. <description>Alternative 3 (chip-specific).</description>
  85897. <value>#011</value>
  85898. </enumeratedValue>
  85899. <enumeratedValue>
  85900. <name>100</name>
  85901. <description>Alternative 4 (chip-specific).</description>
  85902. <value>#100</value>
  85903. </enumeratedValue>
  85904. <enumeratedValue>
  85905. <name>101</name>
  85906. <description>Alternative 5 (chip-specific).</description>
  85907. <value>#101</value>
  85908. </enumeratedValue>
  85909. <enumeratedValue>
  85910. <name>110</name>
  85911. <description>Alternative 6 (chip-specific).</description>
  85912. <value>#110</value>
  85913. </enumeratedValue>
  85914. <enumeratedValue>
  85915. <name>111</name>
  85916. <description>Alternative 7 (chip-specific).</description>
  85917. <value>#111</value>
  85918. </enumeratedValue>
  85919. </enumeratedValues>
  85920. </field>
  85921. <field>
  85922. <name>LK</name>
  85923. <description>Lock Register</description>
  85924. <bitOffset>15</bitOffset>
  85925. <bitWidth>1</bitWidth>
  85926. <access>read-write</access>
  85927. <enumeratedValues>
  85928. <enumeratedValue>
  85929. <name>0</name>
  85930. <description>Pin Control Register fields [15:0] are not locked.</description>
  85931. <value>#0</value>
  85932. </enumeratedValue>
  85933. <enumeratedValue>
  85934. <name>1</name>
  85935. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  85936. <value>#1</value>
  85937. </enumeratedValue>
  85938. </enumeratedValues>
  85939. </field>
  85940. <field>
  85941. <name>IRQC</name>
  85942. <description>Interrupt Configuration</description>
  85943. <bitOffset>16</bitOffset>
  85944. <bitWidth>4</bitWidth>
  85945. <access>read-write</access>
  85946. <enumeratedValues>
  85947. <enumeratedValue>
  85948. <name>0000</name>
  85949. <description>Interrupt/DMA request disabled.</description>
  85950. <value>#0000</value>
  85951. </enumeratedValue>
  85952. <enumeratedValue>
  85953. <name>0001</name>
  85954. <description>DMA request on rising edge.</description>
  85955. <value>#0001</value>
  85956. </enumeratedValue>
  85957. <enumeratedValue>
  85958. <name>0010</name>
  85959. <description>DMA request on falling edge.</description>
  85960. <value>#0010</value>
  85961. </enumeratedValue>
  85962. <enumeratedValue>
  85963. <name>0011</name>
  85964. <description>DMA request on either edge.</description>
  85965. <value>#0011</value>
  85966. </enumeratedValue>
  85967. <enumeratedValue>
  85968. <name>1000</name>
  85969. <description>Interrupt when logic 0.</description>
  85970. <value>#1000</value>
  85971. </enumeratedValue>
  85972. <enumeratedValue>
  85973. <name>1001</name>
  85974. <description>Interrupt on rising-edge.</description>
  85975. <value>#1001</value>
  85976. </enumeratedValue>
  85977. <enumeratedValue>
  85978. <name>1010</name>
  85979. <description>Interrupt on falling-edge.</description>
  85980. <value>#1010</value>
  85981. </enumeratedValue>
  85982. <enumeratedValue>
  85983. <name>1011</name>
  85984. <description>Interrupt on either edge.</description>
  85985. <value>#1011</value>
  85986. </enumeratedValue>
  85987. <enumeratedValue>
  85988. <name>1100</name>
  85989. <description>Interrupt when logic 1.</description>
  85990. <value>#1100</value>
  85991. </enumeratedValue>
  85992. </enumeratedValues>
  85993. </field>
  85994. <field>
  85995. <name>ISF</name>
  85996. <description>Interrupt Status Flag</description>
  85997. <bitOffset>24</bitOffset>
  85998. <bitWidth>1</bitWidth>
  85999. <access>read-write</access>
  86000. <enumeratedValues>
  86001. <enumeratedValue>
  86002. <name>0</name>
  86003. <description>Configured interrupt is not detected.</description>
  86004. <value>#0</value>
  86005. </enumeratedValue>
  86006. <enumeratedValue>
  86007. <name>1</name>
  86008. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  86009. <value>#1</value>
  86010. </enumeratedValue>
  86011. </enumeratedValues>
  86012. </field>
  86013. </fields>
  86014. </register>
  86015. <register>
  86016. <name>PCR15</name>
  86017. <description>Pin Control Register n</description>
  86018. <addressOffset>0x3C</addressOffset>
  86019. <size>32</size>
  86020. <access>read-write</access>
  86021. <resetValue>0</resetValue>
  86022. <resetMask>0xFFFFFFFF</resetMask>
  86023. <fields>
  86024. <field>
  86025. <name>PS</name>
  86026. <description>Pull Select</description>
  86027. <bitOffset>0</bitOffset>
  86028. <bitWidth>1</bitWidth>
  86029. <access>read-write</access>
  86030. <enumeratedValues>
  86031. <enumeratedValue>
  86032. <name>0</name>
  86033. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  86034. <value>#0</value>
  86035. </enumeratedValue>
  86036. <enumeratedValue>
  86037. <name>1</name>
  86038. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  86039. <value>#1</value>
  86040. </enumeratedValue>
  86041. </enumeratedValues>
  86042. </field>
  86043. <field>
  86044. <name>PE</name>
  86045. <description>Pull Enable</description>
  86046. <bitOffset>1</bitOffset>
  86047. <bitWidth>1</bitWidth>
  86048. <access>read-write</access>
  86049. <enumeratedValues>
  86050. <enumeratedValue>
  86051. <name>0</name>
  86052. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  86053. <value>#0</value>
  86054. </enumeratedValue>
  86055. <enumeratedValue>
  86056. <name>1</name>
  86057. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  86058. <value>#1</value>
  86059. </enumeratedValue>
  86060. </enumeratedValues>
  86061. </field>
  86062. <field>
  86063. <name>SRE</name>
  86064. <description>Slew Rate Enable</description>
  86065. <bitOffset>2</bitOffset>
  86066. <bitWidth>1</bitWidth>
  86067. <access>read-write</access>
  86068. <enumeratedValues>
  86069. <enumeratedValue>
  86070. <name>0</name>
  86071. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  86072. <value>#0</value>
  86073. </enumeratedValue>
  86074. <enumeratedValue>
  86075. <name>1</name>
  86076. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  86077. <value>#1</value>
  86078. </enumeratedValue>
  86079. </enumeratedValues>
  86080. </field>
  86081. <field>
  86082. <name>PFE</name>
  86083. <description>Passive Filter Enable</description>
  86084. <bitOffset>4</bitOffset>
  86085. <bitWidth>1</bitWidth>
  86086. <access>read-write</access>
  86087. <enumeratedValues>
  86088. <enumeratedValue>
  86089. <name>0</name>
  86090. <description>Passive input filter is disabled on the corresponding pin.</description>
  86091. <value>#0</value>
  86092. </enumeratedValue>
  86093. <enumeratedValue>
  86094. <name>1</name>
  86095. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  86096. <value>#1</value>
  86097. </enumeratedValue>
  86098. </enumeratedValues>
  86099. </field>
  86100. <field>
  86101. <name>ODE</name>
  86102. <description>Open Drain Enable</description>
  86103. <bitOffset>5</bitOffset>
  86104. <bitWidth>1</bitWidth>
  86105. <access>read-write</access>
  86106. <enumeratedValues>
  86107. <enumeratedValue>
  86108. <name>0</name>
  86109. <description>Open drain output is disabled on the corresponding pin.</description>
  86110. <value>#0</value>
  86111. </enumeratedValue>
  86112. <enumeratedValue>
  86113. <name>1</name>
  86114. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  86115. <value>#1</value>
  86116. </enumeratedValue>
  86117. </enumeratedValues>
  86118. </field>
  86119. <field>
  86120. <name>DSE</name>
  86121. <description>Drive Strength Enable</description>
  86122. <bitOffset>6</bitOffset>
  86123. <bitWidth>1</bitWidth>
  86124. <access>read-write</access>
  86125. <enumeratedValues>
  86126. <enumeratedValue>
  86127. <name>0</name>
  86128. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  86129. <value>#0</value>
  86130. </enumeratedValue>
  86131. <enumeratedValue>
  86132. <name>1</name>
  86133. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  86134. <value>#1</value>
  86135. </enumeratedValue>
  86136. </enumeratedValues>
  86137. </field>
  86138. <field>
  86139. <name>MUX</name>
  86140. <description>Pin Mux Control</description>
  86141. <bitOffset>8</bitOffset>
  86142. <bitWidth>3</bitWidth>
  86143. <access>read-write</access>
  86144. <enumeratedValues>
  86145. <enumeratedValue>
  86146. <name>000</name>
  86147. <description>Pin disabled (analog).</description>
  86148. <value>#000</value>
  86149. </enumeratedValue>
  86150. <enumeratedValue>
  86151. <name>001</name>
  86152. <description>Alternative 1 (GPIO).</description>
  86153. <value>#001</value>
  86154. </enumeratedValue>
  86155. <enumeratedValue>
  86156. <name>010</name>
  86157. <description>Alternative 2 (chip-specific).</description>
  86158. <value>#010</value>
  86159. </enumeratedValue>
  86160. <enumeratedValue>
  86161. <name>011</name>
  86162. <description>Alternative 3 (chip-specific).</description>
  86163. <value>#011</value>
  86164. </enumeratedValue>
  86165. <enumeratedValue>
  86166. <name>100</name>
  86167. <description>Alternative 4 (chip-specific).</description>
  86168. <value>#100</value>
  86169. </enumeratedValue>
  86170. <enumeratedValue>
  86171. <name>101</name>
  86172. <description>Alternative 5 (chip-specific).</description>
  86173. <value>#101</value>
  86174. </enumeratedValue>
  86175. <enumeratedValue>
  86176. <name>110</name>
  86177. <description>Alternative 6 (chip-specific).</description>
  86178. <value>#110</value>
  86179. </enumeratedValue>
  86180. <enumeratedValue>
  86181. <name>111</name>
  86182. <description>Alternative 7 (chip-specific).</description>
  86183. <value>#111</value>
  86184. </enumeratedValue>
  86185. </enumeratedValues>
  86186. </field>
  86187. <field>
  86188. <name>LK</name>
  86189. <description>Lock Register</description>
  86190. <bitOffset>15</bitOffset>
  86191. <bitWidth>1</bitWidth>
  86192. <access>read-write</access>
  86193. <enumeratedValues>
  86194. <enumeratedValue>
  86195. <name>0</name>
  86196. <description>Pin Control Register fields [15:0] are not locked.</description>
  86197. <value>#0</value>
  86198. </enumeratedValue>
  86199. <enumeratedValue>
  86200. <name>1</name>
  86201. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  86202. <value>#1</value>
  86203. </enumeratedValue>
  86204. </enumeratedValues>
  86205. </field>
  86206. <field>
  86207. <name>IRQC</name>
  86208. <description>Interrupt Configuration</description>
  86209. <bitOffset>16</bitOffset>
  86210. <bitWidth>4</bitWidth>
  86211. <access>read-write</access>
  86212. <enumeratedValues>
  86213. <enumeratedValue>
  86214. <name>0000</name>
  86215. <description>Interrupt/DMA request disabled.</description>
  86216. <value>#0000</value>
  86217. </enumeratedValue>
  86218. <enumeratedValue>
  86219. <name>0001</name>
  86220. <description>DMA request on rising edge.</description>
  86221. <value>#0001</value>
  86222. </enumeratedValue>
  86223. <enumeratedValue>
  86224. <name>0010</name>
  86225. <description>DMA request on falling edge.</description>
  86226. <value>#0010</value>
  86227. </enumeratedValue>
  86228. <enumeratedValue>
  86229. <name>0011</name>
  86230. <description>DMA request on either edge.</description>
  86231. <value>#0011</value>
  86232. </enumeratedValue>
  86233. <enumeratedValue>
  86234. <name>1000</name>
  86235. <description>Interrupt when logic 0.</description>
  86236. <value>#1000</value>
  86237. </enumeratedValue>
  86238. <enumeratedValue>
  86239. <name>1001</name>
  86240. <description>Interrupt on rising-edge.</description>
  86241. <value>#1001</value>
  86242. </enumeratedValue>
  86243. <enumeratedValue>
  86244. <name>1010</name>
  86245. <description>Interrupt on falling-edge.</description>
  86246. <value>#1010</value>
  86247. </enumeratedValue>
  86248. <enumeratedValue>
  86249. <name>1011</name>
  86250. <description>Interrupt on either edge.</description>
  86251. <value>#1011</value>
  86252. </enumeratedValue>
  86253. <enumeratedValue>
  86254. <name>1100</name>
  86255. <description>Interrupt when logic 1.</description>
  86256. <value>#1100</value>
  86257. </enumeratedValue>
  86258. </enumeratedValues>
  86259. </field>
  86260. <field>
  86261. <name>ISF</name>
  86262. <description>Interrupt Status Flag</description>
  86263. <bitOffset>24</bitOffset>
  86264. <bitWidth>1</bitWidth>
  86265. <access>read-write</access>
  86266. <enumeratedValues>
  86267. <enumeratedValue>
  86268. <name>0</name>
  86269. <description>Configured interrupt is not detected.</description>
  86270. <value>#0</value>
  86271. </enumeratedValue>
  86272. <enumeratedValue>
  86273. <name>1</name>
  86274. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  86275. <value>#1</value>
  86276. </enumeratedValue>
  86277. </enumeratedValues>
  86278. </field>
  86279. </fields>
  86280. </register>
  86281. <register>
  86282. <name>PCR16</name>
  86283. <description>Pin Control Register n</description>
  86284. <addressOffset>0x40</addressOffset>
  86285. <size>32</size>
  86286. <access>read-write</access>
  86287. <resetValue>0</resetValue>
  86288. <resetMask>0xFFFFFFFF</resetMask>
  86289. <fields>
  86290. <field>
  86291. <name>PS</name>
  86292. <description>Pull Select</description>
  86293. <bitOffset>0</bitOffset>
  86294. <bitWidth>1</bitWidth>
  86295. <access>read-only</access>
  86296. <enumeratedValues>
  86297. <enumeratedValue>
  86298. <name>0</name>
  86299. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  86300. <value>#0</value>
  86301. </enumeratedValue>
  86302. <enumeratedValue>
  86303. <name>1</name>
  86304. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  86305. <value>#1</value>
  86306. </enumeratedValue>
  86307. </enumeratedValues>
  86308. </field>
  86309. <field>
  86310. <name>PE</name>
  86311. <description>Pull Enable</description>
  86312. <bitOffset>1</bitOffset>
  86313. <bitWidth>1</bitWidth>
  86314. <access>read-only</access>
  86315. <enumeratedValues>
  86316. <enumeratedValue>
  86317. <name>0</name>
  86318. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  86319. <value>#0</value>
  86320. </enumeratedValue>
  86321. <enumeratedValue>
  86322. <name>1</name>
  86323. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  86324. <value>#1</value>
  86325. </enumeratedValue>
  86326. </enumeratedValues>
  86327. </field>
  86328. <field>
  86329. <name>SRE</name>
  86330. <description>Slew Rate Enable</description>
  86331. <bitOffset>2</bitOffset>
  86332. <bitWidth>1</bitWidth>
  86333. <access>read-only</access>
  86334. <enumeratedValues>
  86335. <enumeratedValue>
  86336. <name>0</name>
  86337. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  86338. <value>#0</value>
  86339. </enumeratedValue>
  86340. <enumeratedValue>
  86341. <name>1</name>
  86342. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  86343. <value>#1</value>
  86344. </enumeratedValue>
  86345. </enumeratedValues>
  86346. </field>
  86347. <field>
  86348. <name>PFE</name>
  86349. <description>Passive Filter Enable</description>
  86350. <bitOffset>4</bitOffset>
  86351. <bitWidth>1</bitWidth>
  86352. <access>read-only</access>
  86353. <enumeratedValues>
  86354. <enumeratedValue>
  86355. <name>0</name>
  86356. <description>Passive input filter is disabled on the corresponding pin.</description>
  86357. <value>#0</value>
  86358. </enumeratedValue>
  86359. <enumeratedValue>
  86360. <name>1</name>
  86361. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  86362. <value>#1</value>
  86363. </enumeratedValue>
  86364. </enumeratedValues>
  86365. </field>
  86366. <field>
  86367. <name>ODE</name>
  86368. <description>Open Drain Enable</description>
  86369. <bitOffset>5</bitOffset>
  86370. <bitWidth>1</bitWidth>
  86371. <access>read-only</access>
  86372. <enumeratedValues>
  86373. <enumeratedValue>
  86374. <name>0</name>
  86375. <description>Open drain output is disabled on the corresponding pin.</description>
  86376. <value>#0</value>
  86377. </enumeratedValue>
  86378. <enumeratedValue>
  86379. <name>1</name>
  86380. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  86381. <value>#1</value>
  86382. </enumeratedValue>
  86383. </enumeratedValues>
  86384. </field>
  86385. <field>
  86386. <name>DSE</name>
  86387. <description>Drive Strength Enable</description>
  86388. <bitOffset>6</bitOffset>
  86389. <bitWidth>1</bitWidth>
  86390. <access>read-only</access>
  86391. <enumeratedValues>
  86392. <enumeratedValue>
  86393. <name>0</name>
  86394. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  86395. <value>#0</value>
  86396. </enumeratedValue>
  86397. <enumeratedValue>
  86398. <name>1</name>
  86399. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  86400. <value>#1</value>
  86401. </enumeratedValue>
  86402. </enumeratedValues>
  86403. </field>
  86404. <field>
  86405. <name>MUX</name>
  86406. <description>Pin Mux Control</description>
  86407. <bitOffset>8</bitOffset>
  86408. <bitWidth>3</bitWidth>
  86409. <access>read-write</access>
  86410. <enumeratedValues>
  86411. <enumeratedValue>
  86412. <name>000</name>
  86413. <description>Pin disabled (analog).</description>
  86414. <value>#000</value>
  86415. </enumeratedValue>
  86416. <enumeratedValue>
  86417. <name>001</name>
  86418. <description>Alternative 1 (GPIO).</description>
  86419. <value>#001</value>
  86420. </enumeratedValue>
  86421. <enumeratedValue>
  86422. <name>010</name>
  86423. <description>Alternative 2 (chip-specific).</description>
  86424. <value>#010</value>
  86425. </enumeratedValue>
  86426. <enumeratedValue>
  86427. <name>011</name>
  86428. <description>Alternative 3 (chip-specific).</description>
  86429. <value>#011</value>
  86430. </enumeratedValue>
  86431. <enumeratedValue>
  86432. <name>100</name>
  86433. <description>Alternative 4 (chip-specific).</description>
  86434. <value>#100</value>
  86435. </enumeratedValue>
  86436. <enumeratedValue>
  86437. <name>101</name>
  86438. <description>Alternative 5 (chip-specific).</description>
  86439. <value>#101</value>
  86440. </enumeratedValue>
  86441. <enumeratedValue>
  86442. <name>110</name>
  86443. <description>Alternative 6 (chip-specific).</description>
  86444. <value>#110</value>
  86445. </enumeratedValue>
  86446. <enumeratedValue>
  86447. <name>111</name>
  86448. <description>Alternative 7 (chip-specific).</description>
  86449. <value>#111</value>
  86450. </enumeratedValue>
  86451. </enumeratedValues>
  86452. </field>
  86453. <field>
  86454. <name>LK</name>
  86455. <description>Lock Register</description>
  86456. <bitOffset>15</bitOffset>
  86457. <bitWidth>1</bitWidth>
  86458. <access>read-write</access>
  86459. <enumeratedValues>
  86460. <enumeratedValue>
  86461. <name>0</name>
  86462. <description>Pin Control Register fields [15:0] are not locked.</description>
  86463. <value>#0</value>
  86464. </enumeratedValue>
  86465. <enumeratedValue>
  86466. <name>1</name>
  86467. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  86468. <value>#1</value>
  86469. </enumeratedValue>
  86470. </enumeratedValues>
  86471. </field>
  86472. <field>
  86473. <name>IRQC</name>
  86474. <description>Interrupt Configuration</description>
  86475. <bitOffset>16</bitOffset>
  86476. <bitWidth>4</bitWidth>
  86477. <access>read-write</access>
  86478. <enumeratedValues>
  86479. <enumeratedValue>
  86480. <name>0000</name>
  86481. <description>Interrupt/DMA request disabled.</description>
  86482. <value>#0000</value>
  86483. </enumeratedValue>
  86484. <enumeratedValue>
  86485. <name>0001</name>
  86486. <description>DMA request on rising edge.</description>
  86487. <value>#0001</value>
  86488. </enumeratedValue>
  86489. <enumeratedValue>
  86490. <name>0010</name>
  86491. <description>DMA request on falling edge.</description>
  86492. <value>#0010</value>
  86493. </enumeratedValue>
  86494. <enumeratedValue>
  86495. <name>0011</name>
  86496. <description>DMA request on either edge.</description>
  86497. <value>#0011</value>
  86498. </enumeratedValue>
  86499. <enumeratedValue>
  86500. <name>1000</name>
  86501. <description>Interrupt when logic 0.</description>
  86502. <value>#1000</value>
  86503. </enumeratedValue>
  86504. <enumeratedValue>
  86505. <name>1001</name>
  86506. <description>Interrupt on rising-edge.</description>
  86507. <value>#1001</value>
  86508. </enumeratedValue>
  86509. <enumeratedValue>
  86510. <name>1010</name>
  86511. <description>Interrupt on falling-edge.</description>
  86512. <value>#1010</value>
  86513. </enumeratedValue>
  86514. <enumeratedValue>
  86515. <name>1011</name>
  86516. <description>Interrupt on either edge.</description>
  86517. <value>#1011</value>
  86518. </enumeratedValue>
  86519. <enumeratedValue>
  86520. <name>1100</name>
  86521. <description>Interrupt when logic 1.</description>
  86522. <value>#1100</value>
  86523. </enumeratedValue>
  86524. </enumeratedValues>
  86525. </field>
  86526. <field>
  86527. <name>ISF</name>
  86528. <description>Interrupt Status Flag</description>
  86529. <bitOffset>24</bitOffset>
  86530. <bitWidth>1</bitWidth>
  86531. <access>read-write</access>
  86532. <enumeratedValues>
  86533. <enumeratedValue>
  86534. <name>0</name>
  86535. <description>Configured interrupt is not detected.</description>
  86536. <value>#0</value>
  86537. </enumeratedValue>
  86538. <enumeratedValue>
  86539. <name>1</name>
  86540. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  86541. <value>#1</value>
  86542. </enumeratedValue>
  86543. </enumeratedValues>
  86544. </field>
  86545. </fields>
  86546. </register>
  86547. <register>
  86548. <name>PCR17</name>
  86549. <description>Pin Control Register n</description>
  86550. <addressOffset>0x44</addressOffset>
  86551. <size>32</size>
  86552. <access>read-write</access>
  86553. <resetValue>0</resetValue>
  86554. <resetMask>0xFFFFFFFF</resetMask>
  86555. <fields>
  86556. <field>
  86557. <name>PS</name>
  86558. <description>Pull Select</description>
  86559. <bitOffset>0</bitOffset>
  86560. <bitWidth>1</bitWidth>
  86561. <access>read-only</access>
  86562. <enumeratedValues>
  86563. <enumeratedValue>
  86564. <name>0</name>
  86565. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  86566. <value>#0</value>
  86567. </enumeratedValue>
  86568. <enumeratedValue>
  86569. <name>1</name>
  86570. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  86571. <value>#1</value>
  86572. </enumeratedValue>
  86573. </enumeratedValues>
  86574. </field>
  86575. <field>
  86576. <name>PE</name>
  86577. <description>Pull Enable</description>
  86578. <bitOffset>1</bitOffset>
  86579. <bitWidth>1</bitWidth>
  86580. <access>read-only</access>
  86581. <enumeratedValues>
  86582. <enumeratedValue>
  86583. <name>0</name>
  86584. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  86585. <value>#0</value>
  86586. </enumeratedValue>
  86587. <enumeratedValue>
  86588. <name>1</name>
  86589. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  86590. <value>#1</value>
  86591. </enumeratedValue>
  86592. </enumeratedValues>
  86593. </field>
  86594. <field>
  86595. <name>SRE</name>
  86596. <description>Slew Rate Enable</description>
  86597. <bitOffset>2</bitOffset>
  86598. <bitWidth>1</bitWidth>
  86599. <access>read-only</access>
  86600. <enumeratedValues>
  86601. <enumeratedValue>
  86602. <name>0</name>
  86603. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  86604. <value>#0</value>
  86605. </enumeratedValue>
  86606. <enumeratedValue>
  86607. <name>1</name>
  86608. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  86609. <value>#1</value>
  86610. </enumeratedValue>
  86611. </enumeratedValues>
  86612. </field>
  86613. <field>
  86614. <name>PFE</name>
  86615. <description>Passive Filter Enable</description>
  86616. <bitOffset>4</bitOffset>
  86617. <bitWidth>1</bitWidth>
  86618. <access>read-only</access>
  86619. <enumeratedValues>
  86620. <enumeratedValue>
  86621. <name>0</name>
  86622. <description>Passive input filter is disabled on the corresponding pin.</description>
  86623. <value>#0</value>
  86624. </enumeratedValue>
  86625. <enumeratedValue>
  86626. <name>1</name>
  86627. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  86628. <value>#1</value>
  86629. </enumeratedValue>
  86630. </enumeratedValues>
  86631. </field>
  86632. <field>
  86633. <name>ODE</name>
  86634. <description>Open Drain Enable</description>
  86635. <bitOffset>5</bitOffset>
  86636. <bitWidth>1</bitWidth>
  86637. <access>read-only</access>
  86638. <enumeratedValues>
  86639. <enumeratedValue>
  86640. <name>0</name>
  86641. <description>Open drain output is disabled on the corresponding pin.</description>
  86642. <value>#0</value>
  86643. </enumeratedValue>
  86644. <enumeratedValue>
  86645. <name>1</name>
  86646. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  86647. <value>#1</value>
  86648. </enumeratedValue>
  86649. </enumeratedValues>
  86650. </field>
  86651. <field>
  86652. <name>DSE</name>
  86653. <description>Drive Strength Enable</description>
  86654. <bitOffset>6</bitOffset>
  86655. <bitWidth>1</bitWidth>
  86656. <access>read-only</access>
  86657. <enumeratedValues>
  86658. <enumeratedValue>
  86659. <name>0</name>
  86660. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  86661. <value>#0</value>
  86662. </enumeratedValue>
  86663. <enumeratedValue>
  86664. <name>1</name>
  86665. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  86666. <value>#1</value>
  86667. </enumeratedValue>
  86668. </enumeratedValues>
  86669. </field>
  86670. <field>
  86671. <name>MUX</name>
  86672. <description>Pin Mux Control</description>
  86673. <bitOffset>8</bitOffset>
  86674. <bitWidth>3</bitWidth>
  86675. <access>read-write</access>
  86676. <enumeratedValues>
  86677. <enumeratedValue>
  86678. <name>000</name>
  86679. <description>Pin disabled (analog).</description>
  86680. <value>#000</value>
  86681. </enumeratedValue>
  86682. <enumeratedValue>
  86683. <name>001</name>
  86684. <description>Alternative 1 (GPIO).</description>
  86685. <value>#001</value>
  86686. </enumeratedValue>
  86687. <enumeratedValue>
  86688. <name>010</name>
  86689. <description>Alternative 2 (chip-specific).</description>
  86690. <value>#010</value>
  86691. </enumeratedValue>
  86692. <enumeratedValue>
  86693. <name>011</name>
  86694. <description>Alternative 3 (chip-specific).</description>
  86695. <value>#011</value>
  86696. </enumeratedValue>
  86697. <enumeratedValue>
  86698. <name>100</name>
  86699. <description>Alternative 4 (chip-specific).</description>
  86700. <value>#100</value>
  86701. </enumeratedValue>
  86702. <enumeratedValue>
  86703. <name>101</name>
  86704. <description>Alternative 5 (chip-specific).</description>
  86705. <value>#101</value>
  86706. </enumeratedValue>
  86707. <enumeratedValue>
  86708. <name>110</name>
  86709. <description>Alternative 6 (chip-specific).</description>
  86710. <value>#110</value>
  86711. </enumeratedValue>
  86712. <enumeratedValue>
  86713. <name>111</name>
  86714. <description>Alternative 7 (chip-specific).</description>
  86715. <value>#111</value>
  86716. </enumeratedValue>
  86717. </enumeratedValues>
  86718. </field>
  86719. <field>
  86720. <name>LK</name>
  86721. <description>Lock Register</description>
  86722. <bitOffset>15</bitOffset>
  86723. <bitWidth>1</bitWidth>
  86724. <access>read-write</access>
  86725. <enumeratedValues>
  86726. <enumeratedValue>
  86727. <name>0</name>
  86728. <description>Pin Control Register fields [15:0] are not locked.</description>
  86729. <value>#0</value>
  86730. </enumeratedValue>
  86731. <enumeratedValue>
  86732. <name>1</name>
  86733. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  86734. <value>#1</value>
  86735. </enumeratedValue>
  86736. </enumeratedValues>
  86737. </field>
  86738. <field>
  86739. <name>IRQC</name>
  86740. <description>Interrupt Configuration</description>
  86741. <bitOffset>16</bitOffset>
  86742. <bitWidth>4</bitWidth>
  86743. <access>read-write</access>
  86744. <enumeratedValues>
  86745. <enumeratedValue>
  86746. <name>0000</name>
  86747. <description>Interrupt/DMA request disabled.</description>
  86748. <value>#0000</value>
  86749. </enumeratedValue>
  86750. <enumeratedValue>
  86751. <name>0001</name>
  86752. <description>DMA request on rising edge.</description>
  86753. <value>#0001</value>
  86754. </enumeratedValue>
  86755. <enumeratedValue>
  86756. <name>0010</name>
  86757. <description>DMA request on falling edge.</description>
  86758. <value>#0010</value>
  86759. </enumeratedValue>
  86760. <enumeratedValue>
  86761. <name>0011</name>
  86762. <description>DMA request on either edge.</description>
  86763. <value>#0011</value>
  86764. </enumeratedValue>
  86765. <enumeratedValue>
  86766. <name>1000</name>
  86767. <description>Interrupt when logic 0.</description>
  86768. <value>#1000</value>
  86769. </enumeratedValue>
  86770. <enumeratedValue>
  86771. <name>1001</name>
  86772. <description>Interrupt on rising-edge.</description>
  86773. <value>#1001</value>
  86774. </enumeratedValue>
  86775. <enumeratedValue>
  86776. <name>1010</name>
  86777. <description>Interrupt on falling-edge.</description>
  86778. <value>#1010</value>
  86779. </enumeratedValue>
  86780. <enumeratedValue>
  86781. <name>1011</name>
  86782. <description>Interrupt on either edge.</description>
  86783. <value>#1011</value>
  86784. </enumeratedValue>
  86785. <enumeratedValue>
  86786. <name>1100</name>
  86787. <description>Interrupt when logic 1.</description>
  86788. <value>#1100</value>
  86789. </enumeratedValue>
  86790. </enumeratedValues>
  86791. </field>
  86792. <field>
  86793. <name>ISF</name>
  86794. <description>Interrupt Status Flag</description>
  86795. <bitOffset>24</bitOffset>
  86796. <bitWidth>1</bitWidth>
  86797. <access>read-write</access>
  86798. <enumeratedValues>
  86799. <enumeratedValue>
  86800. <name>0</name>
  86801. <description>Configured interrupt is not detected.</description>
  86802. <value>#0</value>
  86803. </enumeratedValue>
  86804. <enumeratedValue>
  86805. <name>1</name>
  86806. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  86807. <value>#1</value>
  86808. </enumeratedValue>
  86809. </enumeratedValues>
  86810. </field>
  86811. </fields>
  86812. </register>
  86813. <register>
  86814. <name>PCR18</name>
  86815. <description>Pin Control Register n</description>
  86816. <addressOffset>0x48</addressOffset>
  86817. <size>32</size>
  86818. <access>read-write</access>
  86819. <resetValue>0</resetValue>
  86820. <resetMask>0xFFFFFFFF</resetMask>
  86821. <fields>
  86822. <field>
  86823. <name>PS</name>
  86824. <description>Pull Select</description>
  86825. <bitOffset>0</bitOffset>
  86826. <bitWidth>1</bitWidth>
  86827. <access>read-only</access>
  86828. <enumeratedValues>
  86829. <enumeratedValue>
  86830. <name>0</name>
  86831. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  86832. <value>#0</value>
  86833. </enumeratedValue>
  86834. <enumeratedValue>
  86835. <name>1</name>
  86836. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  86837. <value>#1</value>
  86838. </enumeratedValue>
  86839. </enumeratedValues>
  86840. </field>
  86841. <field>
  86842. <name>PE</name>
  86843. <description>Pull Enable</description>
  86844. <bitOffset>1</bitOffset>
  86845. <bitWidth>1</bitWidth>
  86846. <access>read-only</access>
  86847. <enumeratedValues>
  86848. <enumeratedValue>
  86849. <name>0</name>
  86850. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  86851. <value>#0</value>
  86852. </enumeratedValue>
  86853. <enumeratedValue>
  86854. <name>1</name>
  86855. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  86856. <value>#1</value>
  86857. </enumeratedValue>
  86858. </enumeratedValues>
  86859. </field>
  86860. <field>
  86861. <name>SRE</name>
  86862. <description>Slew Rate Enable</description>
  86863. <bitOffset>2</bitOffset>
  86864. <bitWidth>1</bitWidth>
  86865. <access>read-only</access>
  86866. <enumeratedValues>
  86867. <enumeratedValue>
  86868. <name>0</name>
  86869. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  86870. <value>#0</value>
  86871. </enumeratedValue>
  86872. <enumeratedValue>
  86873. <name>1</name>
  86874. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  86875. <value>#1</value>
  86876. </enumeratedValue>
  86877. </enumeratedValues>
  86878. </field>
  86879. <field>
  86880. <name>PFE</name>
  86881. <description>Passive Filter Enable</description>
  86882. <bitOffset>4</bitOffset>
  86883. <bitWidth>1</bitWidth>
  86884. <access>read-only</access>
  86885. <enumeratedValues>
  86886. <enumeratedValue>
  86887. <name>0</name>
  86888. <description>Passive input filter is disabled on the corresponding pin.</description>
  86889. <value>#0</value>
  86890. </enumeratedValue>
  86891. <enumeratedValue>
  86892. <name>1</name>
  86893. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  86894. <value>#1</value>
  86895. </enumeratedValue>
  86896. </enumeratedValues>
  86897. </field>
  86898. <field>
  86899. <name>ODE</name>
  86900. <description>Open Drain Enable</description>
  86901. <bitOffset>5</bitOffset>
  86902. <bitWidth>1</bitWidth>
  86903. <access>read-only</access>
  86904. <enumeratedValues>
  86905. <enumeratedValue>
  86906. <name>0</name>
  86907. <description>Open drain output is disabled on the corresponding pin.</description>
  86908. <value>#0</value>
  86909. </enumeratedValue>
  86910. <enumeratedValue>
  86911. <name>1</name>
  86912. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  86913. <value>#1</value>
  86914. </enumeratedValue>
  86915. </enumeratedValues>
  86916. </field>
  86917. <field>
  86918. <name>DSE</name>
  86919. <description>Drive Strength Enable</description>
  86920. <bitOffset>6</bitOffset>
  86921. <bitWidth>1</bitWidth>
  86922. <access>read-only</access>
  86923. <enumeratedValues>
  86924. <enumeratedValue>
  86925. <name>0</name>
  86926. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  86927. <value>#0</value>
  86928. </enumeratedValue>
  86929. <enumeratedValue>
  86930. <name>1</name>
  86931. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  86932. <value>#1</value>
  86933. </enumeratedValue>
  86934. </enumeratedValues>
  86935. </field>
  86936. <field>
  86937. <name>MUX</name>
  86938. <description>Pin Mux Control</description>
  86939. <bitOffset>8</bitOffset>
  86940. <bitWidth>3</bitWidth>
  86941. <access>read-write</access>
  86942. <enumeratedValues>
  86943. <enumeratedValue>
  86944. <name>000</name>
  86945. <description>Pin disabled (analog).</description>
  86946. <value>#000</value>
  86947. </enumeratedValue>
  86948. <enumeratedValue>
  86949. <name>001</name>
  86950. <description>Alternative 1 (GPIO).</description>
  86951. <value>#001</value>
  86952. </enumeratedValue>
  86953. <enumeratedValue>
  86954. <name>010</name>
  86955. <description>Alternative 2 (chip-specific).</description>
  86956. <value>#010</value>
  86957. </enumeratedValue>
  86958. <enumeratedValue>
  86959. <name>011</name>
  86960. <description>Alternative 3 (chip-specific).</description>
  86961. <value>#011</value>
  86962. </enumeratedValue>
  86963. <enumeratedValue>
  86964. <name>100</name>
  86965. <description>Alternative 4 (chip-specific).</description>
  86966. <value>#100</value>
  86967. </enumeratedValue>
  86968. <enumeratedValue>
  86969. <name>101</name>
  86970. <description>Alternative 5 (chip-specific).</description>
  86971. <value>#101</value>
  86972. </enumeratedValue>
  86973. <enumeratedValue>
  86974. <name>110</name>
  86975. <description>Alternative 6 (chip-specific).</description>
  86976. <value>#110</value>
  86977. </enumeratedValue>
  86978. <enumeratedValue>
  86979. <name>111</name>
  86980. <description>Alternative 7 (chip-specific).</description>
  86981. <value>#111</value>
  86982. </enumeratedValue>
  86983. </enumeratedValues>
  86984. </field>
  86985. <field>
  86986. <name>LK</name>
  86987. <description>Lock Register</description>
  86988. <bitOffset>15</bitOffset>
  86989. <bitWidth>1</bitWidth>
  86990. <access>read-write</access>
  86991. <enumeratedValues>
  86992. <enumeratedValue>
  86993. <name>0</name>
  86994. <description>Pin Control Register fields [15:0] are not locked.</description>
  86995. <value>#0</value>
  86996. </enumeratedValue>
  86997. <enumeratedValue>
  86998. <name>1</name>
  86999. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  87000. <value>#1</value>
  87001. </enumeratedValue>
  87002. </enumeratedValues>
  87003. </field>
  87004. <field>
  87005. <name>IRQC</name>
  87006. <description>Interrupt Configuration</description>
  87007. <bitOffset>16</bitOffset>
  87008. <bitWidth>4</bitWidth>
  87009. <access>read-write</access>
  87010. <enumeratedValues>
  87011. <enumeratedValue>
  87012. <name>0000</name>
  87013. <description>Interrupt/DMA request disabled.</description>
  87014. <value>#0000</value>
  87015. </enumeratedValue>
  87016. <enumeratedValue>
  87017. <name>0001</name>
  87018. <description>DMA request on rising edge.</description>
  87019. <value>#0001</value>
  87020. </enumeratedValue>
  87021. <enumeratedValue>
  87022. <name>0010</name>
  87023. <description>DMA request on falling edge.</description>
  87024. <value>#0010</value>
  87025. </enumeratedValue>
  87026. <enumeratedValue>
  87027. <name>0011</name>
  87028. <description>DMA request on either edge.</description>
  87029. <value>#0011</value>
  87030. </enumeratedValue>
  87031. <enumeratedValue>
  87032. <name>1000</name>
  87033. <description>Interrupt when logic 0.</description>
  87034. <value>#1000</value>
  87035. </enumeratedValue>
  87036. <enumeratedValue>
  87037. <name>1001</name>
  87038. <description>Interrupt on rising-edge.</description>
  87039. <value>#1001</value>
  87040. </enumeratedValue>
  87041. <enumeratedValue>
  87042. <name>1010</name>
  87043. <description>Interrupt on falling-edge.</description>
  87044. <value>#1010</value>
  87045. </enumeratedValue>
  87046. <enumeratedValue>
  87047. <name>1011</name>
  87048. <description>Interrupt on either edge.</description>
  87049. <value>#1011</value>
  87050. </enumeratedValue>
  87051. <enumeratedValue>
  87052. <name>1100</name>
  87053. <description>Interrupt when logic 1.</description>
  87054. <value>#1100</value>
  87055. </enumeratedValue>
  87056. </enumeratedValues>
  87057. </field>
  87058. <field>
  87059. <name>ISF</name>
  87060. <description>Interrupt Status Flag</description>
  87061. <bitOffset>24</bitOffset>
  87062. <bitWidth>1</bitWidth>
  87063. <access>read-write</access>
  87064. <enumeratedValues>
  87065. <enumeratedValue>
  87066. <name>0</name>
  87067. <description>Configured interrupt is not detected.</description>
  87068. <value>#0</value>
  87069. </enumeratedValue>
  87070. <enumeratedValue>
  87071. <name>1</name>
  87072. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  87073. <value>#1</value>
  87074. </enumeratedValue>
  87075. </enumeratedValues>
  87076. </field>
  87077. </fields>
  87078. </register>
  87079. <register>
  87080. <name>PCR19</name>
  87081. <description>Pin Control Register n</description>
  87082. <addressOffset>0x4C</addressOffset>
  87083. <size>32</size>
  87084. <access>read-write</access>
  87085. <resetValue>0</resetValue>
  87086. <resetMask>0xFFFFFFFF</resetMask>
  87087. <fields>
  87088. <field>
  87089. <name>PS</name>
  87090. <description>Pull Select</description>
  87091. <bitOffset>0</bitOffset>
  87092. <bitWidth>1</bitWidth>
  87093. <access>read-only</access>
  87094. <enumeratedValues>
  87095. <enumeratedValue>
  87096. <name>0</name>
  87097. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  87098. <value>#0</value>
  87099. </enumeratedValue>
  87100. <enumeratedValue>
  87101. <name>1</name>
  87102. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  87103. <value>#1</value>
  87104. </enumeratedValue>
  87105. </enumeratedValues>
  87106. </field>
  87107. <field>
  87108. <name>PE</name>
  87109. <description>Pull Enable</description>
  87110. <bitOffset>1</bitOffset>
  87111. <bitWidth>1</bitWidth>
  87112. <access>read-only</access>
  87113. <enumeratedValues>
  87114. <enumeratedValue>
  87115. <name>0</name>
  87116. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  87117. <value>#0</value>
  87118. </enumeratedValue>
  87119. <enumeratedValue>
  87120. <name>1</name>
  87121. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  87122. <value>#1</value>
  87123. </enumeratedValue>
  87124. </enumeratedValues>
  87125. </field>
  87126. <field>
  87127. <name>SRE</name>
  87128. <description>Slew Rate Enable</description>
  87129. <bitOffset>2</bitOffset>
  87130. <bitWidth>1</bitWidth>
  87131. <access>read-only</access>
  87132. <enumeratedValues>
  87133. <enumeratedValue>
  87134. <name>0</name>
  87135. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  87136. <value>#0</value>
  87137. </enumeratedValue>
  87138. <enumeratedValue>
  87139. <name>1</name>
  87140. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  87141. <value>#1</value>
  87142. </enumeratedValue>
  87143. </enumeratedValues>
  87144. </field>
  87145. <field>
  87146. <name>PFE</name>
  87147. <description>Passive Filter Enable</description>
  87148. <bitOffset>4</bitOffset>
  87149. <bitWidth>1</bitWidth>
  87150. <access>read-only</access>
  87151. <enumeratedValues>
  87152. <enumeratedValue>
  87153. <name>0</name>
  87154. <description>Passive input filter is disabled on the corresponding pin.</description>
  87155. <value>#0</value>
  87156. </enumeratedValue>
  87157. <enumeratedValue>
  87158. <name>1</name>
  87159. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  87160. <value>#1</value>
  87161. </enumeratedValue>
  87162. </enumeratedValues>
  87163. </field>
  87164. <field>
  87165. <name>ODE</name>
  87166. <description>Open Drain Enable</description>
  87167. <bitOffset>5</bitOffset>
  87168. <bitWidth>1</bitWidth>
  87169. <access>read-only</access>
  87170. <enumeratedValues>
  87171. <enumeratedValue>
  87172. <name>0</name>
  87173. <description>Open drain output is disabled on the corresponding pin.</description>
  87174. <value>#0</value>
  87175. </enumeratedValue>
  87176. <enumeratedValue>
  87177. <name>1</name>
  87178. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  87179. <value>#1</value>
  87180. </enumeratedValue>
  87181. </enumeratedValues>
  87182. </field>
  87183. <field>
  87184. <name>DSE</name>
  87185. <description>Drive Strength Enable</description>
  87186. <bitOffset>6</bitOffset>
  87187. <bitWidth>1</bitWidth>
  87188. <access>read-only</access>
  87189. <enumeratedValues>
  87190. <enumeratedValue>
  87191. <name>0</name>
  87192. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  87193. <value>#0</value>
  87194. </enumeratedValue>
  87195. <enumeratedValue>
  87196. <name>1</name>
  87197. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  87198. <value>#1</value>
  87199. </enumeratedValue>
  87200. </enumeratedValues>
  87201. </field>
  87202. <field>
  87203. <name>MUX</name>
  87204. <description>Pin Mux Control</description>
  87205. <bitOffset>8</bitOffset>
  87206. <bitWidth>3</bitWidth>
  87207. <access>read-write</access>
  87208. <enumeratedValues>
  87209. <enumeratedValue>
  87210. <name>000</name>
  87211. <description>Pin disabled (analog).</description>
  87212. <value>#000</value>
  87213. </enumeratedValue>
  87214. <enumeratedValue>
  87215. <name>001</name>
  87216. <description>Alternative 1 (GPIO).</description>
  87217. <value>#001</value>
  87218. </enumeratedValue>
  87219. <enumeratedValue>
  87220. <name>010</name>
  87221. <description>Alternative 2 (chip-specific).</description>
  87222. <value>#010</value>
  87223. </enumeratedValue>
  87224. <enumeratedValue>
  87225. <name>011</name>
  87226. <description>Alternative 3 (chip-specific).</description>
  87227. <value>#011</value>
  87228. </enumeratedValue>
  87229. <enumeratedValue>
  87230. <name>100</name>
  87231. <description>Alternative 4 (chip-specific).</description>
  87232. <value>#100</value>
  87233. </enumeratedValue>
  87234. <enumeratedValue>
  87235. <name>101</name>
  87236. <description>Alternative 5 (chip-specific).</description>
  87237. <value>#101</value>
  87238. </enumeratedValue>
  87239. <enumeratedValue>
  87240. <name>110</name>
  87241. <description>Alternative 6 (chip-specific).</description>
  87242. <value>#110</value>
  87243. </enumeratedValue>
  87244. <enumeratedValue>
  87245. <name>111</name>
  87246. <description>Alternative 7 (chip-specific).</description>
  87247. <value>#111</value>
  87248. </enumeratedValue>
  87249. </enumeratedValues>
  87250. </field>
  87251. <field>
  87252. <name>LK</name>
  87253. <description>Lock Register</description>
  87254. <bitOffset>15</bitOffset>
  87255. <bitWidth>1</bitWidth>
  87256. <access>read-write</access>
  87257. <enumeratedValues>
  87258. <enumeratedValue>
  87259. <name>0</name>
  87260. <description>Pin Control Register fields [15:0] are not locked.</description>
  87261. <value>#0</value>
  87262. </enumeratedValue>
  87263. <enumeratedValue>
  87264. <name>1</name>
  87265. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  87266. <value>#1</value>
  87267. </enumeratedValue>
  87268. </enumeratedValues>
  87269. </field>
  87270. <field>
  87271. <name>IRQC</name>
  87272. <description>Interrupt Configuration</description>
  87273. <bitOffset>16</bitOffset>
  87274. <bitWidth>4</bitWidth>
  87275. <access>read-write</access>
  87276. <enumeratedValues>
  87277. <enumeratedValue>
  87278. <name>0000</name>
  87279. <description>Interrupt/DMA request disabled.</description>
  87280. <value>#0000</value>
  87281. </enumeratedValue>
  87282. <enumeratedValue>
  87283. <name>0001</name>
  87284. <description>DMA request on rising edge.</description>
  87285. <value>#0001</value>
  87286. </enumeratedValue>
  87287. <enumeratedValue>
  87288. <name>0010</name>
  87289. <description>DMA request on falling edge.</description>
  87290. <value>#0010</value>
  87291. </enumeratedValue>
  87292. <enumeratedValue>
  87293. <name>0011</name>
  87294. <description>DMA request on either edge.</description>
  87295. <value>#0011</value>
  87296. </enumeratedValue>
  87297. <enumeratedValue>
  87298. <name>1000</name>
  87299. <description>Interrupt when logic 0.</description>
  87300. <value>#1000</value>
  87301. </enumeratedValue>
  87302. <enumeratedValue>
  87303. <name>1001</name>
  87304. <description>Interrupt on rising-edge.</description>
  87305. <value>#1001</value>
  87306. </enumeratedValue>
  87307. <enumeratedValue>
  87308. <name>1010</name>
  87309. <description>Interrupt on falling-edge.</description>
  87310. <value>#1010</value>
  87311. </enumeratedValue>
  87312. <enumeratedValue>
  87313. <name>1011</name>
  87314. <description>Interrupt on either edge.</description>
  87315. <value>#1011</value>
  87316. </enumeratedValue>
  87317. <enumeratedValue>
  87318. <name>1100</name>
  87319. <description>Interrupt when logic 1.</description>
  87320. <value>#1100</value>
  87321. </enumeratedValue>
  87322. </enumeratedValues>
  87323. </field>
  87324. <field>
  87325. <name>ISF</name>
  87326. <description>Interrupt Status Flag</description>
  87327. <bitOffset>24</bitOffset>
  87328. <bitWidth>1</bitWidth>
  87329. <access>read-write</access>
  87330. <enumeratedValues>
  87331. <enumeratedValue>
  87332. <name>0</name>
  87333. <description>Configured interrupt is not detected.</description>
  87334. <value>#0</value>
  87335. </enumeratedValue>
  87336. <enumeratedValue>
  87337. <name>1</name>
  87338. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  87339. <value>#1</value>
  87340. </enumeratedValue>
  87341. </enumeratedValues>
  87342. </field>
  87343. </fields>
  87344. </register>
  87345. <register>
  87346. <name>PCR20</name>
  87347. <description>Pin Control Register n</description>
  87348. <addressOffset>0x50</addressOffset>
  87349. <size>32</size>
  87350. <access>read-write</access>
  87351. <resetValue>0</resetValue>
  87352. <resetMask>0xFFFFFFFF</resetMask>
  87353. <fields>
  87354. <field>
  87355. <name>PS</name>
  87356. <description>Pull Select</description>
  87357. <bitOffset>0</bitOffset>
  87358. <bitWidth>1</bitWidth>
  87359. <access>read-only</access>
  87360. <enumeratedValues>
  87361. <enumeratedValue>
  87362. <name>0</name>
  87363. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  87364. <value>#0</value>
  87365. </enumeratedValue>
  87366. <enumeratedValue>
  87367. <name>1</name>
  87368. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  87369. <value>#1</value>
  87370. </enumeratedValue>
  87371. </enumeratedValues>
  87372. </field>
  87373. <field>
  87374. <name>PE</name>
  87375. <description>Pull Enable</description>
  87376. <bitOffset>1</bitOffset>
  87377. <bitWidth>1</bitWidth>
  87378. <access>read-only</access>
  87379. <enumeratedValues>
  87380. <enumeratedValue>
  87381. <name>0</name>
  87382. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  87383. <value>#0</value>
  87384. </enumeratedValue>
  87385. <enumeratedValue>
  87386. <name>1</name>
  87387. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  87388. <value>#1</value>
  87389. </enumeratedValue>
  87390. </enumeratedValues>
  87391. </field>
  87392. <field>
  87393. <name>SRE</name>
  87394. <description>Slew Rate Enable</description>
  87395. <bitOffset>2</bitOffset>
  87396. <bitWidth>1</bitWidth>
  87397. <access>read-only</access>
  87398. <enumeratedValues>
  87399. <enumeratedValue>
  87400. <name>0</name>
  87401. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  87402. <value>#0</value>
  87403. </enumeratedValue>
  87404. <enumeratedValue>
  87405. <name>1</name>
  87406. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  87407. <value>#1</value>
  87408. </enumeratedValue>
  87409. </enumeratedValues>
  87410. </field>
  87411. <field>
  87412. <name>PFE</name>
  87413. <description>Passive Filter Enable</description>
  87414. <bitOffset>4</bitOffset>
  87415. <bitWidth>1</bitWidth>
  87416. <access>read-only</access>
  87417. <enumeratedValues>
  87418. <enumeratedValue>
  87419. <name>0</name>
  87420. <description>Passive input filter is disabled on the corresponding pin.</description>
  87421. <value>#0</value>
  87422. </enumeratedValue>
  87423. <enumeratedValue>
  87424. <name>1</name>
  87425. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  87426. <value>#1</value>
  87427. </enumeratedValue>
  87428. </enumeratedValues>
  87429. </field>
  87430. <field>
  87431. <name>ODE</name>
  87432. <description>Open Drain Enable</description>
  87433. <bitOffset>5</bitOffset>
  87434. <bitWidth>1</bitWidth>
  87435. <access>read-only</access>
  87436. <enumeratedValues>
  87437. <enumeratedValue>
  87438. <name>0</name>
  87439. <description>Open drain output is disabled on the corresponding pin.</description>
  87440. <value>#0</value>
  87441. </enumeratedValue>
  87442. <enumeratedValue>
  87443. <name>1</name>
  87444. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  87445. <value>#1</value>
  87446. </enumeratedValue>
  87447. </enumeratedValues>
  87448. </field>
  87449. <field>
  87450. <name>DSE</name>
  87451. <description>Drive Strength Enable</description>
  87452. <bitOffset>6</bitOffset>
  87453. <bitWidth>1</bitWidth>
  87454. <access>read-only</access>
  87455. <enumeratedValues>
  87456. <enumeratedValue>
  87457. <name>0</name>
  87458. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  87459. <value>#0</value>
  87460. </enumeratedValue>
  87461. <enumeratedValue>
  87462. <name>1</name>
  87463. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  87464. <value>#1</value>
  87465. </enumeratedValue>
  87466. </enumeratedValues>
  87467. </field>
  87468. <field>
  87469. <name>MUX</name>
  87470. <description>Pin Mux Control</description>
  87471. <bitOffset>8</bitOffset>
  87472. <bitWidth>3</bitWidth>
  87473. <access>read-write</access>
  87474. <enumeratedValues>
  87475. <enumeratedValue>
  87476. <name>000</name>
  87477. <description>Pin disabled (analog).</description>
  87478. <value>#000</value>
  87479. </enumeratedValue>
  87480. <enumeratedValue>
  87481. <name>001</name>
  87482. <description>Alternative 1 (GPIO).</description>
  87483. <value>#001</value>
  87484. </enumeratedValue>
  87485. <enumeratedValue>
  87486. <name>010</name>
  87487. <description>Alternative 2 (chip-specific).</description>
  87488. <value>#010</value>
  87489. </enumeratedValue>
  87490. <enumeratedValue>
  87491. <name>011</name>
  87492. <description>Alternative 3 (chip-specific).</description>
  87493. <value>#011</value>
  87494. </enumeratedValue>
  87495. <enumeratedValue>
  87496. <name>100</name>
  87497. <description>Alternative 4 (chip-specific).</description>
  87498. <value>#100</value>
  87499. </enumeratedValue>
  87500. <enumeratedValue>
  87501. <name>101</name>
  87502. <description>Alternative 5 (chip-specific).</description>
  87503. <value>#101</value>
  87504. </enumeratedValue>
  87505. <enumeratedValue>
  87506. <name>110</name>
  87507. <description>Alternative 6 (chip-specific).</description>
  87508. <value>#110</value>
  87509. </enumeratedValue>
  87510. <enumeratedValue>
  87511. <name>111</name>
  87512. <description>Alternative 7 (chip-specific).</description>
  87513. <value>#111</value>
  87514. </enumeratedValue>
  87515. </enumeratedValues>
  87516. </field>
  87517. <field>
  87518. <name>LK</name>
  87519. <description>Lock Register</description>
  87520. <bitOffset>15</bitOffset>
  87521. <bitWidth>1</bitWidth>
  87522. <access>read-write</access>
  87523. <enumeratedValues>
  87524. <enumeratedValue>
  87525. <name>0</name>
  87526. <description>Pin Control Register fields [15:0] are not locked.</description>
  87527. <value>#0</value>
  87528. </enumeratedValue>
  87529. <enumeratedValue>
  87530. <name>1</name>
  87531. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  87532. <value>#1</value>
  87533. </enumeratedValue>
  87534. </enumeratedValues>
  87535. </field>
  87536. <field>
  87537. <name>IRQC</name>
  87538. <description>Interrupt Configuration</description>
  87539. <bitOffset>16</bitOffset>
  87540. <bitWidth>4</bitWidth>
  87541. <access>read-write</access>
  87542. <enumeratedValues>
  87543. <enumeratedValue>
  87544. <name>0000</name>
  87545. <description>Interrupt/DMA request disabled.</description>
  87546. <value>#0000</value>
  87547. </enumeratedValue>
  87548. <enumeratedValue>
  87549. <name>0001</name>
  87550. <description>DMA request on rising edge.</description>
  87551. <value>#0001</value>
  87552. </enumeratedValue>
  87553. <enumeratedValue>
  87554. <name>0010</name>
  87555. <description>DMA request on falling edge.</description>
  87556. <value>#0010</value>
  87557. </enumeratedValue>
  87558. <enumeratedValue>
  87559. <name>0011</name>
  87560. <description>DMA request on either edge.</description>
  87561. <value>#0011</value>
  87562. </enumeratedValue>
  87563. <enumeratedValue>
  87564. <name>1000</name>
  87565. <description>Interrupt when logic 0.</description>
  87566. <value>#1000</value>
  87567. </enumeratedValue>
  87568. <enumeratedValue>
  87569. <name>1001</name>
  87570. <description>Interrupt on rising-edge.</description>
  87571. <value>#1001</value>
  87572. </enumeratedValue>
  87573. <enumeratedValue>
  87574. <name>1010</name>
  87575. <description>Interrupt on falling-edge.</description>
  87576. <value>#1010</value>
  87577. </enumeratedValue>
  87578. <enumeratedValue>
  87579. <name>1011</name>
  87580. <description>Interrupt on either edge.</description>
  87581. <value>#1011</value>
  87582. </enumeratedValue>
  87583. <enumeratedValue>
  87584. <name>1100</name>
  87585. <description>Interrupt when logic 1.</description>
  87586. <value>#1100</value>
  87587. </enumeratedValue>
  87588. </enumeratedValues>
  87589. </field>
  87590. <field>
  87591. <name>ISF</name>
  87592. <description>Interrupt Status Flag</description>
  87593. <bitOffset>24</bitOffset>
  87594. <bitWidth>1</bitWidth>
  87595. <access>read-write</access>
  87596. <enumeratedValues>
  87597. <enumeratedValue>
  87598. <name>0</name>
  87599. <description>Configured interrupt is not detected.</description>
  87600. <value>#0</value>
  87601. </enumeratedValue>
  87602. <enumeratedValue>
  87603. <name>1</name>
  87604. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  87605. <value>#1</value>
  87606. </enumeratedValue>
  87607. </enumeratedValues>
  87608. </field>
  87609. </fields>
  87610. </register>
  87611. <register>
  87612. <name>PCR21</name>
  87613. <description>Pin Control Register n</description>
  87614. <addressOffset>0x54</addressOffset>
  87615. <size>32</size>
  87616. <access>read-write</access>
  87617. <resetValue>0</resetValue>
  87618. <resetMask>0xFFFFFFFF</resetMask>
  87619. <fields>
  87620. <field>
  87621. <name>PS</name>
  87622. <description>Pull Select</description>
  87623. <bitOffset>0</bitOffset>
  87624. <bitWidth>1</bitWidth>
  87625. <access>read-only</access>
  87626. <enumeratedValues>
  87627. <enumeratedValue>
  87628. <name>0</name>
  87629. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  87630. <value>#0</value>
  87631. </enumeratedValue>
  87632. <enumeratedValue>
  87633. <name>1</name>
  87634. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  87635. <value>#1</value>
  87636. </enumeratedValue>
  87637. </enumeratedValues>
  87638. </field>
  87639. <field>
  87640. <name>PE</name>
  87641. <description>Pull Enable</description>
  87642. <bitOffset>1</bitOffset>
  87643. <bitWidth>1</bitWidth>
  87644. <access>read-only</access>
  87645. <enumeratedValues>
  87646. <enumeratedValue>
  87647. <name>0</name>
  87648. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  87649. <value>#0</value>
  87650. </enumeratedValue>
  87651. <enumeratedValue>
  87652. <name>1</name>
  87653. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  87654. <value>#1</value>
  87655. </enumeratedValue>
  87656. </enumeratedValues>
  87657. </field>
  87658. <field>
  87659. <name>SRE</name>
  87660. <description>Slew Rate Enable</description>
  87661. <bitOffset>2</bitOffset>
  87662. <bitWidth>1</bitWidth>
  87663. <access>read-only</access>
  87664. <enumeratedValues>
  87665. <enumeratedValue>
  87666. <name>0</name>
  87667. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  87668. <value>#0</value>
  87669. </enumeratedValue>
  87670. <enumeratedValue>
  87671. <name>1</name>
  87672. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  87673. <value>#1</value>
  87674. </enumeratedValue>
  87675. </enumeratedValues>
  87676. </field>
  87677. <field>
  87678. <name>PFE</name>
  87679. <description>Passive Filter Enable</description>
  87680. <bitOffset>4</bitOffset>
  87681. <bitWidth>1</bitWidth>
  87682. <access>read-only</access>
  87683. <enumeratedValues>
  87684. <enumeratedValue>
  87685. <name>0</name>
  87686. <description>Passive input filter is disabled on the corresponding pin.</description>
  87687. <value>#0</value>
  87688. </enumeratedValue>
  87689. <enumeratedValue>
  87690. <name>1</name>
  87691. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  87692. <value>#1</value>
  87693. </enumeratedValue>
  87694. </enumeratedValues>
  87695. </field>
  87696. <field>
  87697. <name>ODE</name>
  87698. <description>Open Drain Enable</description>
  87699. <bitOffset>5</bitOffset>
  87700. <bitWidth>1</bitWidth>
  87701. <access>read-only</access>
  87702. <enumeratedValues>
  87703. <enumeratedValue>
  87704. <name>0</name>
  87705. <description>Open drain output is disabled on the corresponding pin.</description>
  87706. <value>#0</value>
  87707. </enumeratedValue>
  87708. <enumeratedValue>
  87709. <name>1</name>
  87710. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  87711. <value>#1</value>
  87712. </enumeratedValue>
  87713. </enumeratedValues>
  87714. </field>
  87715. <field>
  87716. <name>DSE</name>
  87717. <description>Drive Strength Enable</description>
  87718. <bitOffset>6</bitOffset>
  87719. <bitWidth>1</bitWidth>
  87720. <access>read-only</access>
  87721. <enumeratedValues>
  87722. <enumeratedValue>
  87723. <name>0</name>
  87724. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  87725. <value>#0</value>
  87726. </enumeratedValue>
  87727. <enumeratedValue>
  87728. <name>1</name>
  87729. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  87730. <value>#1</value>
  87731. </enumeratedValue>
  87732. </enumeratedValues>
  87733. </field>
  87734. <field>
  87735. <name>MUX</name>
  87736. <description>Pin Mux Control</description>
  87737. <bitOffset>8</bitOffset>
  87738. <bitWidth>3</bitWidth>
  87739. <access>read-write</access>
  87740. <enumeratedValues>
  87741. <enumeratedValue>
  87742. <name>000</name>
  87743. <description>Pin disabled (analog).</description>
  87744. <value>#000</value>
  87745. </enumeratedValue>
  87746. <enumeratedValue>
  87747. <name>001</name>
  87748. <description>Alternative 1 (GPIO).</description>
  87749. <value>#001</value>
  87750. </enumeratedValue>
  87751. <enumeratedValue>
  87752. <name>010</name>
  87753. <description>Alternative 2 (chip-specific).</description>
  87754. <value>#010</value>
  87755. </enumeratedValue>
  87756. <enumeratedValue>
  87757. <name>011</name>
  87758. <description>Alternative 3 (chip-specific).</description>
  87759. <value>#011</value>
  87760. </enumeratedValue>
  87761. <enumeratedValue>
  87762. <name>100</name>
  87763. <description>Alternative 4 (chip-specific).</description>
  87764. <value>#100</value>
  87765. </enumeratedValue>
  87766. <enumeratedValue>
  87767. <name>101</name>
  87768. <description>Alternative 5 (chip-specific).</description>
  87769. <value>#101</value>
  87770. </enumeratedValue>
  87771. <enumeratedValue>
  87772. <name>110</name>
  87773. <description>Alternative 6 (chip-specific).</description>
  87774. <value>#110</value>
  87775. </enumeratedValue>
  87776. <enumeratedValue>
  87777. <name>111</name>
  87778. <description>Alternative 7 (chip-specific).</description>
  87779. <value>#111</value>
  87780. </enumeratedValue>
  87781. </enumeratedValues>
  87782. </field>
  87783. <field>
  87784. <name>LK</name>
  87785. <description>Lock Register</description>
  87786. <bitOffset>15</bitOffset>
  87787. <bitWidth>1</bitWidth>
  87788. <access>read-write</access>
  87789. <enumeratedValues>
  87790. <enumeratedValue>
  87791. <name>0</name>
  87792. <description>Pin Control Register fields [15:0] are not locked.</description>
  87793. <value>#0</value>
  87794. </enumeratedValue>
  87795. <enumeratedValue>
  87796. <name>1</name>
  87797. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  87798. <value>#1</value>
  87799. </enumeratedValue>
  87800. </enumeratedValues>
  87801. </field>
  87802. <field>
  87803. <name>IRQC</name>
  87804. <description>Interrupt Configuration</description>
  87805. <bitOffset>16</bitOffset>
  87806. <bitWidth>4</bitWidth>
  87807. <access>read-write</access>
  87808. <enumeratedValues>
  87809. <enumeratedValue>
  87810. <name>0000</name>
  87811. <description>Interrupt/DMA request disabled.</description>
  87812. <value>#0000</value>
  87813. </enumeratedValue>
  87814. <enumeratedValue>
  87815. <name>0001</name>
  87816. <description>DMA request on rising edge.</description>
  87817. <value>#0001</value>
  87818. </enumeratedValue>
  87819. <enumeratedValue>
  87820. <name>0010</name>
  87821. <description>DMA request on falling edge.</description>
  87822. <value>#0010</value>
  87823. </enumeratedValue>
  87824. <enumeratedValue>
  87825. <name>0011</name>
  87826. <description>DMA request on either edge.</description>
  87827. <value>#0011</value>
  87828. </enumeratedValue>
  87829. <enumeratedValue>
  87830. <name>1000</name>
  87831. <description>Interrupt when logic 0.</description>
  87832. <value>#1000</value>
  87833. </enumeratedValue>
  87834. <enumeratedValue>
  87835. <name>1001</name>
  87836. <description>Interrupt on rising-edge.</description>
  87837. <value>#1001</value>
  87838. </enumeratedValue>
  87839. <enumeratedValue>
  87840. <name>1010</name>
  87841. <description>Interrupt on falling-edge.</description>
  87842. <value>#1010</value>
  87843. </enumeratedValue>
  87844. <enumeratedValue>
  87845. <name>1011</name>
  87846. <description>Interrupt on either edge.</description>
  87847. <value>#1011</value>
  87848. </enumeratedValue>
  87849. <enumeratedValue>
  87850. <name>1100</name>
  87851. <description>Interrupt when logic 1.</description>
  87852. <value>#1100</value>
  87853. </enumeratedValue>
  87854. </enumeratedValues>
  87855. </field>
  87856. <field>
  87857. <name>ISF</name>
  87858. <description>Interrupt Status Flag</description>
  87859. <bitOffset>24</bitOffset>
  87860. <bitWidth>1</bitWidth>
  87861. <access>read-write</access>
  87862. <enumeratedValues>
  87863. <enumeratedValue>
  87864. <name>0</name>
  87865. <description>Configured interrupt is not detected.</description>
  87866. <value>#0</value>
  87867. </enumeratedValue>
  87868. <enumeratedValue>
  87869. <name>1</name>
  87870. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  87871. <value>#1</value>
  87872. </enumeratedValue>
  87873. </enumeratedValues>
  87874. </field>
  87875. </fields>
  87876. </register>
  87877. <register>
  87878. <name>PCR22</name>
  87879. <description>Pin Control Register n</description>
  87880. <addressOffset>0x58</addressOffset>
  87881. <size>32</size>
  87882. <access>read-write</access>
  87883. <resetValue>0</resetValue>
  87884. <resetMask>0xFFFFFFFF</resetMask>
  87885. <fields>
  87886. <field>
  87887. <name>PS</name>
  87888. <description>Pull Select</description>
  87889. <bitOffset>0</bitOffset>
  87890. <bitWidth>1</bitWidth>
  87891. <access>read-only</access>
  87892. <enumeratedValues>
  87893. <enumeratedValue>
  87894. <name>0</name>
  87895. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  87896. <value>#0</value>
  87897. </enumeratedValue>
  87898. <enumeratedValue>
  87899. <name>1</name>
  87900. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  87901. <value>#1</value>
  87902. </enumeratedValue>
  87903. </enumeratedValues>
  87904. </field>
  87905. <field>
  87906. <name>PE</name>
  87907. <description>Pull Enable</description>
  87908. <bitOffset>1</bitOffset>
  87909. <bitWidth>1</bitWidth>
  87910. <access>read-only</access>
  87911. <enumeratedValues>
  87912. <enumeratedValue>
  87913. <name>0</name>
  87914. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  87915. <value>#0</value>
  87916. </enumeratedValue>
  87917. <enumeratedValue>
  87918. <name>1</name>
  87919. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  87920. <value>#1</value>
  87921. </enumeratedValue>
  87922. </enumeratedValues>
  87923. </field>
  87924. <field>
  87925. <name>SRE</name>
  87926. <description>Slew Rate Enable</description>
  87927. <bitOffset>2</bitOffset>
  87928. <bitWidth>1</bitWidth>
  87929. <access>read-only</access>
  87930. <enumeratedValues>
  87931. <enumeratedValue>
  87932. <name>0</name>
  87933. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  87934. <value>#0</value>
  87935. </enumeratedValue>
  87936. <enumeratedValue>
  87937. <name>1</name>
  87938. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  87939. <value>#1</value>
  87940. </enumeratedValue>
  87941. </enumeratedValues>
  87942. </field>
  87943. <field>
  87944. <name>PFE</name>
  87945. <description>Passive Filter Enable</description>
  87946. <bitOffset>4</bitOffset>
  87947. <bitWidth>1</bitWidth>
  87948. <access>read-only</access>
  87949. <enumeratedValues>
  87950. <enumeratedValue>
  87951. <name>0</name>
  87952. <description>Passive input filter is disabled on the corresponding pin.</description>
  87953. <value>#0</value>
  87954. </enumeratedValue>
  87955. <enumeratedValue>
  87956. <name>1</name>
  87957. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  87958. <value>#1</value>
  87959. </enumeratedValue>
  87960. </enumeratedValues>
  87961. </field>
  87962. <field>
  87963. <name>ODE</name>
  87964. <description>Open Drain Enable</description>
  87965. <bitOffset>5</bitOffset>
  87966. <bitWidth>1</bitWidth>
  87967. <access>read-only</access>
  87968. <enumeratedValues>
  87969. <enumeratedValue>
  87970. <name>0</name>
  87971. <description>Open drain output is disabled on the corresponding pin.</description>
  87972. <value>#0</value>
  87973. </enumeratedValue>
  87974. <enumeratedValue>
  87975. <name>1</name>
  87976. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  87977. <value>#1</value>
  87978. </enumeratedValue>
  87979. </enumeratedValues>
  87980. </field>
  87981. <field>
  87982. <name>DSE</name>
  87983. <description>Drive Strength Enable</description>
  87984. <bitOffset>6</bitOffset>
  87985. <bitWidth>1</bitWidth>
  87986. <access>read-only</access>
  87987. <enumeratedValues>
  87988. <enumeratedValue>
  87989. <name>0</name>
  87990. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  87991. <value>#0</value>
  87992. </enumeratedValue>
  87993. <enumeratedValue>
  87994. <name>1</name>
  87995. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  87996. <value>#1</value>
  87997. </enumeratedValue>
  87998. </enumeratedValues>
  87999. </field>
  88000. <field>
  88001. <name>MUX</name>
  88002. <description>Pin Mux Control</description>
  88003. <bitOffset>8</bitOffset>
  88004. <bitWidth>3</bitWidth>
  88005. <access>read-write</access>
  88006. <enumeratedValues>
  88007. <enumeratedValue>
  88008. <name>000</name>
  88009. <description>Pin disabled (analog).</description>
  88010. <value>#000</value>
  88011. </enumeratedValue>
  88012. <enumeratedValue>
  88013. <name>001</name>
  88014. <description>Alternative 1 (GPIO).</description>
  88015. <value>#001</value>
  88016. </enumeratedValue>
  88017. <enumeratedValue>
  88018. <name>010</name>
  88019. <description>Alternative 2 (chip-specific).</description>
  88020. <value>#010</value>
  88021. </enumeratedValue>
  88022. <enumeratedValue>
  88023. <name>011</name>
  88024. <description>Alternative 3 (chip-specific).</description>
  88025. <value>#011</value>
  88026. </enumeratedValue>
  88027. <enumeratedValue>
  88028. <name>100</name>
  88029. <description>Alternative 4 (chip-specific).</description>
  88030. <value>#100</value>
  88031. </enumeratedValue>
  88032. <enumeratedValue>
  88033. <name>101</name>
  88034. <description>Alternative 5 (chip-specific).</description>
  88035. <value>#101</value>
  88036. </enumeratedValue>
  88037. <enumeratedValue>
  88038. <name>110</name>
  88039. <description>Alternative 6 (chip-specific).</description>
  88040. <value>#110</value>
  88041. </enumeratedValue>
  88042. <enumeratedValue>
  88043. <name>111</name>
  88044. <description>Alternative 7 (chip-specific).</description>
  88045. <value>#111</value>
  88046. </enumeratedValue>
  88047. </enumeratedValues>
  88048. </field>
  88049. <field>
  88050. <name>LK</name>
  88051. <description>Lock Register</description>
  88052. <bitOffset>15</bitOffset>
  88053. <bitWidth>1</bitWidth>
  88054. <access>read-write</access>
  88055. <enumeratedValues>
  88056. <enumeratedValue>
  88057. <name>0</name>
  88058. <description>Pin Control Register fields [15:0] are not locked.</description>
  88059. <value>#0</value>
  88060. </enumeratedValue>
  88061. <enumeratedValue>
  88062. <name>1</name>
  88063. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  88064. <value>#1</value>
  88065. </enumeratedValue>
  88066. </enumeratedValues>
  88067. </field>
  88068. <field>
  88069. <name>IRQC</name>
  88070. <description>Interrupt Configuration</description>
  88071. <bitOffset>16</bitOffset>
  88072. <bitWidth>4</bitWidth>
  88073. <access>read-write</access>
  88074. <enumeratedValues>
  88075. <enumeratedValue>
  88076. <name>0000</name>
  88077. <description>Interrupt/DMA request disabled.</description>
  88078. <value>#0000</value>
  88079. </enumeratedValue>
  88080. <enumeratedValue>
  88081. <name>0001</name>
  88082. <description>DMA request on rising edge.</description>
  88083. <value>#0001</value>
  88084. </enumeratedValue>
  88085. <enumeratedValue>
  88086. <name>0010</name>
  88087. <description>DMA request on falling edge.</description>
  88088. <value>#0010</value>
  88089. </enumeratedValue>
  88090. <enumeratedValue>
  88091. <name>0011</name>
  88092. <description>DMA request on either edge.</description>
  88093. <value>#0011</value>
  88094. </enumeratedValue>
  88095. <enumeratedValue>
  88096. <name>1000</name>
  88097. <description>Interrupt when logic 0.</description>
  88098. <value>#1000</value>
  88099. </enumeratedValue>
  88100. <enumeratedValue>
  88101. <name>1001</name>
  88102. <description>Interrupt on rising-edge.</description>
  88103. <value>#1001</value>
  88104. </enumeratedValue>
  88105. <enumeratedValue>
  88106. <name>1010</name>
  88107. <description>Interrupt on falling-edge.</description>
  88108. <value>#1010</value>
  88109. </enumeratedValue>
  88110. <enumeratedValue>
  88111. <name>1011</name>
  88112. <description>Interrupt on either edge.</description>
  88113. <value>#1011</value>
  88114. </enumeratedValue>
  88115. <enumeratedValue>
  88116. <name>1100</name>
  88117. <description>Interrupt when logic 1.</description>
  88118. <value>#1100</value>
  88119. </enumeratedValue>
  88120. </enumeratedValues>
  88121. </field>
  88122. <field>
  88123. <name>ISF</name>
  88124. <description>Interrupt Status Flag</description>
  88125. <bitOffset>24</bitOffset>
  88126. <bitWidth>1</bitWidth>
  88127. <access>read-write</access>
  88128. <enumeratedValues>
  88129. <enumeratedValue>
  88130. <name>0</name>
  88131. <description>Configured interrupt is not detected.</description>
  88132. <value>#0</value>
  88133. </enumeratedValue>
  88134. <enumeratedValue>
  88135. <name>1</name>
  88136. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  88137. <value>#1</value>
  88138. </enumeratedValue>
  88139. </enumeratedValues>
  88140. </field>
  88141. </fields>
  88142. </register>
  88143. <register>
  88144. <name>PCR23</name>
  88145. <description>Pin Control Register n</description>
  88146. <addressOffset>0x5C</addressOffset>
  88147. <size>32</size>
  88148. <access>read-write</access>
  88149. <resetValue>0</resetValue>
  88150. <resetMask>0xFFFFFFFF</resetMask>
  88151. <fields>
  88152. <field>
  88153. <name>PS</name>
  88154. <description>Pull Select</description>
  88155. <bitOffset>0</bitOffset>
  88156. <bitWidth>1</bitWidth>
  88157. <access>read-only</access>
  88158. <enumeratedValues>
  88159. <enumeratedValue>
  88160. <name>0</name>
  88161. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  88162. <value>#0</value>
  88163. </enumeratedValue>
  88164. <enumeratedValue>
  88165. <name>1</name>
  88166. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  88167. <value>#1</value>
  88168. </enumeratedValue>
  88169. </enumeratedValues>
  88170. </field>
  88171. <field>
  88172. <name>PE</name>
  88173. <description>Pull Enable</description>
  88174. <bitOffset>1</bitOffset>
  88175. <bitWidth>1</bitWidth>
  88176. <access>read-only</access>
  88177. <enumeratedValues>
  88178. <enumeratedValue>
  88179. <name>0</name>
  88180. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  88181. <value>#0</value>
  88182. </enumeratedValue>
  88183. <enumeratedValue>
  88184. <name>1</name>
  88185. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  88186. <value>#1</value>
  88187. </enumeratedValue>
  88188. </enumeratedValues>
  88189. </field>
  88190. <field>
  88191. <name>SRE</name>
  88192. <description>Slew Rate Enable</description>
  88193. <bitOffset>2</bitOffset>
  88194. <bitWidth>1</bitWidth>
  88195. <access>read-only</access>
  88196. <enumeratedValues>
  88197. <enumeratedValue>
  88198. <name>0</name>
  88199. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  88200. <value>#0</value>
  88201. </enumeratedValue>
  88202. <enumeratedValue>
  88203. <name>1</name>
  88204. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  88205. <value>#1</value>
  88206. </enumeratedValue>
  88207. </enumeratedValues>
  88208. </field>
  88209. <field>
  88210. <name>PFE</name>
  88211. <description>Passive Filter Enable</description>
  88212. <bitOffset>4</bitOffset>
  88213. <bitWidth>1</bitWidth>
  88214. <access>read-only</access>
  88215. <enumeratedValues>
  88216. <enumeratedValue>
  88217. <name>0</name>
  88218. <description>Passive input filter is disabled on the corresponding pin.</description>
  88219. <value>#0</value>
  88220. </enumeratedValue>
  88221. <enumeratedValue>
  88222. <name>1</name>
  88223. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  88224. <value>#1</value>
  88225. </enumeratedValue>
  88226. </enumeratedValues>
  88227. </field>
  88228. <field>
  88229. <name>ODE</name>
  88230. <description>Open Drain Enable</description>
  88231. <bitOffset>5</bitOffset>
  88232. <bitWidth>1</bitWidth>
  88233. <access>read-only</access>
  88234. <enumeratedValues>
  88235. <enumeratedValue>
  88236. <name>0</name>
  88237. <description>Open drain output is disabled on the corresponding pin.</description>
  88238. <value>#0</value>
  88239. </enumeratedValue>
  88240. <enumeratedValue>
  88241. <name>1</name>
  88242. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  88243. <value>#1</value>
  88244. </enumeratedValue>
  88245. </enumeratedValues>
  88246. </field>
  88247. <field>
  88248. <name>DSE</name>
  88249. <description>Drive Strength Enable</description>
  88250. <bitOffset>6</bitOffset>
  88251. <bitWidth>1</bitWidth>
  88252. <access>read-only</access>
  88253. <enumeratedValues>
  88254. <enumeratedValue>
  88255. <name>0</name>
  88256. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  88257. <value>#0</value>
  88258. </enumeratedValue>
  88259. <enumeratedValue>
  88260. <name>1</name>
  88261. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  88262. <value>#1</value>
  88263. </enumeratedValue>
  88264. </enumeratedValues>
  88265. </field>
  88266. <field>
  88267. <name>MUX</name>
  88268. <description>Pin Mux Control</description>
  88269. <bitOffset>8</bitOffset>
  88270. <bitWidth>3</bitWidth>
  88271. <access>read-write</access>
  88272. <enumeratedValues>
  88273. <enumeratedValue>
  88274. <name>000</name>
  88275. <description>Pin disabled (analog).</description>
  88276. <value>#000</value>
  88277. </enumeratedValue>
  88278. <enumeratedValue>
  88279. <name>001</name>
  88280. <description>Alternative 1 (GPIO).</description>
  88281. <value>#001</value>
  88282. </enumeratedValue>
  88283. <enumeratedValue>
  88284. <name>010</name>
  88285. <description>Alternative 2 (chip-specific).</description>
  88286. <value>#010</value>
  88287. </enumeratedValue>
  88288. <enumeratedValue>
  88289. <name>011</name>
  88290. <description>Alternative 3 (chip-specific).</description>
  88291. <value>#011</value>
  88292. </enumeratedValue>
  88293. <enumeratedValue>
  88294. <name>100</name>
  88295. <description>Alternative 4 (chip-specific).</description>
  88296. <value>#100</value>
  88297. </enumeratedValue>
  88298. <enumeratedValue>
  88299. <name>101</name>
  88300. <description>Alternative 5 (chip-specific).</description>
  88301. <value>#101</value>
  88302. </enumeratedValue>
  88303. <enumeratedValue>
  88304. <name>110</name>
  88305. <description>Alternative 6 (chip-specific).</description>
  88306. <value>#110</value>
  88307. </enumeratedValue>
  88308. <enumeratedValue>
  88309. <name>111</name>
  88310. <description>Alternative 7 (chip-specific).</description>
  88311. <value>#111</value>
  88312. </enumeratedValue>
  88313. </enumeratedValues>
  88314. </field>
  88315. <field>
  88316. <name>LK</name>
  88317. <description>Lock Register</description>
  88318. <bitOffset>15</bitOffset>
  88319. <bitWidth>1</bitWidth>
  88320. <access>read-write</access>
  88321. <enumeratedValues>
  88322. <enumeratedValue>
  88323. <name>0</name>
  88324. <description>Pin Control Register fields [15:0] are not locked.</description>
  88325. <value>#0</value>
  88326. </enumeratedValue>
  88327. <enumeratedValue>
  88328. <name>1</name>
  88329. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  88330. <value>#1</value>
  88331. </enumeratedValue>
  88332. </enumeratedValues>
  88333. </field>
  88334. <field>
  88335. <name>IRQC</name>
  88336. <description>Interrupt Configuration</description>
  88337. <bitOffset>16</bitOffset>
  88338. <bitWidth>4</bitWidth>
  88339. <access>read-write</access>
  88340. <enumeratedValues>
  88341. <enumeratedValue>
  88342. <name>0000</name>
  88343. <description>Interrupt/DMA request disabled.</description>
  88344. <value>#0000</value>
  88345. </enumeratedValue>
  88346. <enumeratedValue>
  88347. <name>0001</name>
  88348. <description>DMA request on rising edge.</description>
  88349. <value>#0001</value>
  88350. </enumeratedValue>
  88351. <enumeratedValue>
  88352. <name>0010</name>
  88353. <description>DMA request on falling edge.</description>
  88354. <value>#0010</value>
  88355. </enumeratedValue>
  88356. <enumeratedValue>
  88357. <name>0011</name>
  88358. <description>DMA request on either edge.</description>
  88359. <value>#0011</value>
  88360. </enumeratedValue>
  88361. <enumeratedValue>
  88362. <name>1000</name>
  88363. <description>Interrupt when logic 0.</description>
  88364. <value>#1000</value>
  88365. </enumeratedValue>
  88366. <enumeratedValue>
  88367. <name>1001</name>
  88368. <description>Interrupt on rising-edge.</description>
  88369. <value>#1001</value>
  88370. </enumeratedValue>
  88371. <enumeratedValue>
  88372. <name>1010</name>
  88373. <description>Interrupt on falling-edge.</description>
  88374. <value>#1010</value>
  88375. </enumeratedValue>
  88376. <enumeratedValue>
  88377. <name>1011</name>
  88378. <description>Interrupt on either edge.</description>
  88379. <value>#1011</value>
  88380. </enumeratedValue>
  88381. <enumeratedValue>
  88382. <name>1100</name>
  88383. <description>Interrupt when logic 1.</description>
  88384. <value>#1100</value>
  88385. </enumeratedValue>
  88386. </enumeratedValues>
  88387. </field>
  88388. <field>
  88389. <name>ISF</name>
  88390. <description>Interrupt Status Flag</description>
  88391. <bitOffset>24</bitOffset>
  88392. <bitWidth>1</bitWidth>
  88393. <access>read-write</access>
  88394. <enumeratedValues>
  88395. <enumeratedValue>
  88396. <name>0</name>
  88397. <description>Configured interrupt is not detected.</description>
  88398. <value>#0</value>
  88399. </enumeratedValue>
  88400. <enumeratedValue>
  88401. <name>1</name>
  88402. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  88403. <value>#1</value>
  88404. </enumeratedValue>
  88405. </enumeratedValues>
  88406. </field>
  88407. </fields>
  88408. </register>
  88409. <register>
  88410. <name>PCR24</name>
  88411. <description>Pin Control Register n</description>
  88412. <addressOffset>0x60</addressOffset>
  88413. <size>32</size>
  88414. <access>read-write</access>
  88415. <resetValue>0</resetValue>
  88416. <resetMask>0xFFFFFFFF</resetMask>
  88417. <fields>
  88418. <field>
  88419. <name>PS</name>
  88420. <description>Pull Select</description>
  88421. <bitOffset>0</bitOffset>
  88422. <bitWidth>1</bitWidth>
  88423. <access>read-only</access>
  88424. <enumeratedValues>
  88425. <enumeratedValue>
  88426. <name>0</name>
  88427. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  88428. <value>#0</value>
  88429. </enumeratedValue>
  88430. <enumeratedValue>
  88431. <name>1</name>
  88432. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  88433. <value>#1</value>
  88434. </enumeratedValue>
  88435. </enumeratedValues>
  88436. </field>
  88437. <field>
  88438. <name>PE</name>
  88439. <description>Pull Enable</description>
  88440. <bitOffset>1</bitOffset>
  88441. <bitWidth>1</bitWidth>
  88442. <access>read-only</access>
  88443. <enumeratedValues>
  88444. <enumeratedValue>
  88445. <name>0</name>
  88446. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  88447. <value>#0</value>
  88448. </enumeratedValue>
  88449. <enumeratedValue>
  88450. <name>1</name>
  88451. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  88452. <value>#1</value>
  88453. </enumeratedValue>
  88454. </enumeratedValues>
  88455. </field>
  88456. <field>
  88457. <name>SRE</name>
  88458. <description>Slew Rate Enable</description>
  88459. <bitOffset>2</bitOffset>
  88460. <bitWidth>1</bitWidth>
  88461. <access>read-only</access>
  88462. <enumeratedValues>
  88463. <enumeratedValue>
  88464. <name>0</name>
  88465. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  88466. <value>#0</value>
  88467. </enumeratedValue>
  88468. <enumeratedValue>
  88469. <name>1</name>
  88470. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  88471. <value>#1</value>
  88472. </enumeratedValue>
  88473. </enumeratedValues>
  88474. </field>
  88475. <field>
  88476. <name>PFE</name>
  88477. <description>Passive Filter Enable</description>
  88478. <bitOffset>4</bitOffset>
  88479. <bitWidth>1</bitWidth>
  88480. <access>read-only</access>
  88481. <enumeratedValues>
  88482. <enumeratedValue>
  88483. <name>0</name>
  88484. <description>Passive input filter is disabled on the corresponding pin.</description>
  88485. <value>#0</value>
  88486. </enumeratedValue>
  88487. <enumeratedValue>
  88488. <name>1</name>
  88489. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  88490. <value>#1</value>
  88491. </enumeratedValue>
  88492. </enumeratedValues>
  88493. </field>
  88494. <field>
  88495. <name>ODE</name>
  88496. <description>Open Drain Enable</description>
  88497. <bitOffset>5</bitOffset>
  88498. <bitWidth>1</bitWidth>
  88499. <access>read-only</access>
  88500. <enumeratedValues>
  88501. <enumeratedValue>
  88502. <name>0</name>
  88503. <description>Open drain output is disabled on the corresponding pin.</description>
  88504. <value>#0</value>
  88505. </enumeratedValue>
  88506. <enumeratedValue>
  88507. <name>1</name>
  88508. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  88509. <value>#1</value>
  88510. </enumeratedValue>
  88511. </enumeratedValues>
  88512. </field>
  88513. <field>
  88514. <name>DSE</name>
  88515. <description>Drive Strength Enable</description>
  88516. <bitOffset>6</bitOffset>
  88517. <bitWidth>1</bitWidth>
  88518. <access>read-only</access>
  88519. <enumeratedValues>
  88520. <enumeratedValue>
  88521. <name>0</name>
  88522. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  88523. <value>#0</value>
  88524. </enumeratedValue>
  88525. <enumeratedValue>
  88526. <name>1</name>
  88527. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  88528. <value>#1</value>
  88529. </enumeratedValue>
  88530. </enumeratedValues>
  88531. </field>
  88532. <field>
  88533. <name>MUX</name>
  88534. <description>Pin Mux Control</description>
  88535. <bitOffset>8</bitOffset>
  88536. <bitWidth>3</bitWidth>
  88537. <access>read-write</access>
  88538. <enumeratedValues>
  88539. <enumeratedValue>
  88540. <name>000</name>
  88541. <description>Pin disabled (analog).</description>
  88542. <value>#000</value>
  88543. </enumeratedValue>
  88544. <enumeratedValue>
  88545. <name>001</name>
  88546. <description>Alternative 1 (GPIO).</description>
  88547. <value>#001</value>
  88548. </enumeratedValue>
  88549. <enumeratedValue>
  88550. <name>010</name>
  88551. <description>Alternative 2 (chip-specific).</description>
  88552. <value>#010</value>
  88553. </enumeratedValue>
  88554. <enumeratedValue>
  88555. <name>011</name>
  88556. <description>Alternative 3 (chip-specific).</description>
  88557. <value>#011</value>
  88558. </enumeratedValue>
  88559. <enumeratedValue>
  88560. <name>100</name>
  88561. <description>Alternative 4 (chip-specific).</description>
  88562. <value>#100</value>
  88563. </enumeratedValue>
  88564. <enumeratedValue>
  88565. <name>101</name>
  88566. <description>Alternative 5 (chip-specific).</description>
  88567. <value>#101</value>
  88568. </enumeratedValue>
  88569. <enumeratedValue>
  88570. <name>110</name>
  88571. <description>Alternative 6 (chip-specific).</description>
  88572. <value>#110</value>
  88573. </enumeratedValue>
  88574. <enumeratedValue>
  88575. <name>111</name>
  88576. <description>Alternative 7 (chip-specific).</description>
  88577. <value>#111</value>
  88578. </enumeratedValue>
  88579. </enumeratedValues>
  88580. </field>
  88581. <field>
  88582. <name>LK</name>
  88583. <description>Lock Register</description>
  88584. <bitOffset>15</bitOffset>
  88585. <bitWidth>1</bitWidth>
  88586. <access>read-write</access>
  88587. <enumeratedValues>
  88588. <enumeratedValue>
  88589. <name>0</name>
  88590. <description>Pin Control Register fields [15:0] are not locked.</description>
  88591. <value>#0</value>
  88592. </enumeratedValue>
  88593. <enumeratedValue>
  88594. <name>1</name>
  88595. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  88596. <value>#1</value>
  88597. </enumeratedValue>
  88598. </enumeratedValues>
  88599. </field>
  88600. <field>
  88601. <name>IRQC</name>
  88602. <description>Interrupt Configuration</description>
  88603. <bitOffset>16</bitOffset>
  88604. <bitWidth>4</bitWidth>
  88605. <access>read-write</access>
  88606. <enumeratedValues>
  88607. <enumeratedValue>
  88608. <name>0000</name>
  88609. <description>Interrupt/DMA request disabled.</description>
  88610. <value>#0000</value>
  88611. </enumeratedValue>
  88612. <enumeratedValue>
  88613. <name>0001</name>
  88614. <description>DMA request on rising edge.</description>
  88615. <value>#0001</value>
  88616. </enumeratedValue>
  88617. <enumeratedValue>
  88618. <name>0010</name>
  88619. <description>DMA request on falling edge.</description>
  88620. <value>#0010</value>
  88621. </enumeratedValue>
  88622. <enumeratedValue>
  88623. <name>0011</name>
  88624. <description>DMA request on either edge.</description>
  88625. <value>#0011</value>
  88626. </enumeratedValue>
  88627. <enumeratedValue>
  88628. <name>1000</name>
  88629. <description>Interrupt when logic 0.</description>
  88630. <value>#1000</value>
  88631. </enumeratedValue>
  88632. <enumeratedValue>
  88633. <name>1001</name>
  88634. <description>Interrupt on rising-edge.</description>
  88635. <value>#1001</value>
  88636. </enumeratedValue>
  88637. <enumeratedValue>
  88638. <name>1010</name>
  88639. <description>Interrupt on falling-edge.</description>
  88640. <value>#1010</value>
  88641. </enumeratedValue>
  88642. <enumeratedValue>
  88643. <name>1011</name>
  88644. <description>Interrupt on either edge.</description>
  88645. <value>#1011</value>
  88646. </enumeratedValue>
  88647. <enumeratedValue>
  88648. <name>1100</name>
  88649. <description>Interrupt when logic 1.</description>
  88650. <value>#1100</value>
  88651. </enumeratedValue>
  88652. </enumeratedValues>
  88653. </field>
  88654. <field>
  88655. <name>ISF</name>
  88656. <description>Interrupt Status Flag</description>
  88657. <bitOffset>24</bitOffset>
  88658. <bitWidth>1</bitWidth>
  88659. <access>read-write</access>
  88660. <enumeratedValues>
  88661. <enumeratedValue>
  88662. <name>0</name>
  88663. <description>Configured interrupt is not detected.</description>
  88664. <value>#0</value>
  88665. </enumeratedValue>
  88666. <enumeratedValue>
  88667. <name>1</name>
  88668. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  88669. <value>#1</value>
  88670. </enumeratedValue>
  88671. </enumeratedValues>
  88672. </field>
  88673. </fields>
  88674. </register>
  88675. <register>
  88676. <name>PCR25</name>
  88677. <description>Pin Control Register n</description>
  88678. <addressOffset>0x64</addressOffset>
  88679. <size>32</size>
  88680. <access>read-write</access>
  88681. <resetValue>0</resetValue>
  88682. <resetMask>0xFFFFFFFF</resetMask>
  88683. <fields>
  88684. <field>
  88685. <name>PS</name>
  88686. <description>Pull Select</description>
  88687. <bitOffset>0</bitOffset>
  88688. <bitWidth>1</bitWidth>
  88689. <access>read-only</access>
  88690. <enumeratedValues>
  88691. <enumeratedValue>
  88692. <name>0</name>
  88693. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  88694. <value>#0</value>
  88695. </enumeratedValue>
  88696. <enumeratedValue>
  88697. <name>1</name>
  88698. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  88699. <value>#1</value>
  88700. </enumeratedValue>
  88701. </enumeratedValues>
  88702. </field>
  88703. <field>
  88704. <name>PE</name>
  88705. <description>Pull Enable</description>
  88706. <bitOffset>1</bitOffset>
  88707. <bitWidth>1</bitWidth>
  88708. <access>read-only</access>
  88709. <enumeratedValues>
  88710. <enumeratedValue>
  88711. <name>0</name>
  88712. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  88713. <value>#0</value>
  88714. </enumeratedValue>
  88715. <enumeratedValue>
  88716. <name>1</name>
  88717. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  88718. <value>#1</value>
  88719. </enumeratedValue>
  88720. </enumeratedValues>
  88721. </field>
  88722. <field>
  88723. <name>SRE</name>
  88724. <description>Slew Rate Enable</description>
  88725. <bitOffset>2</bitOffset>
  88726. <bitWidth>1</bitWidth>
  88727. <access>read-only</access>
  88728. <enumeratedValues>
  88729. <enumeratedValue>
  88730. <name>0</name>
  88731. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  88732. <value>#0</value>
  88733. </enumeratedValue>
  88734. <enumeratedValue>
  88735. <name>1</name>
  88736. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  88737. <value>#1</value>
  88738. </enumeratedValue>
  88739. </enumeratedValues>
  88740. </field>
  88741. <field>
  88742. <name>PFE</name>
  88743. <description>Passive Filter Enable</description>
  88744. <bitOffset>4</bitOffset>
  88745. <bitWidth>1</bitWidth>
  88746. <access>read-only</access>
  88747. <enumeratedValues>
  88748. <enumeratedValue>
  88749. <name>0</name>
  88750. <description>Passive input filter is disabled on the corresponding pin.</description>
  88751. <value>#0</value>
  88752. </enumeratedValue>
  88753. <enumeratedValue>
  88754. <name>1</name>
  88755. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  88756. <value>#1</value>
  88757. </enumeratedValue>
  88758. </enumeratedValues>
  88759. </field>
  88760. <field>
  88761. <name>ODE</name>
  88762. <description>Open Drain Enable</description>
  88763. <bitOffset>5</bitOffset>
  88764. <bitWidth>1</bitWidth>
  88765. <access>read-only</access>
  88766. <enumeratedValues>
  88767. <enumeratedValue>
  88768. <name>0</name>
  88769. <description>Open drain output is disabled on the corresponding pin.</description>
  88770. <value>#0</value>
  88771. </enumeratedValue>
  88772. <enumeratedValue>
  88773. <name>1</name>
  88774. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  88775. <value>#1</value>
  88776. </enumeratedValue>
  88777. </enumeratedValues>
  88778. </field>
  88779. <field>
  88780. <name>DSE</name>
  88781. <description>Drive Strength Enable</description>
  88782. <bitOffset>6</bitOffset>
  88783. <bitWidth>1</bitWidth>
  88784. <access>read-only</access>
  88785. <enumeratedValues>
  88786. <enumeratedValue>
  88787. <name>0</name>
  88788. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  88789. <value>#0</value>
  88790. </enumeratedValue>
  88791. <enumeratedValue>
  88792. <name>1</name>
  88793. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  88794. <value>#1</value>
  88795. </enumeratedValue>
  88796. </enumeratedValues>
  88797. </field>
  88798. <field>
  88799. <name>MUX</name>
  88800. <description>Pin Mux Control</description>
  88801. <bitOffset>8</bitOffset>
  88802. <bitWidth>3</bitWidth>
  88803. <access>read-write</access>
  88804. <enumeratedValues>
  88805. <enumeratedValue>
  88806. <name>000</name>
  88807. <description>Pin disabled (analog).</description>
  88808. <value>#000</value>
  88809. </enumeratedValue>
  88810. <enumeratedValue>
  88811. <name>001</name>
  88812. <description>Alternative 1 (GPIO).</description>
  88813. <value>#001</value>
  88814. </enumeratedValue>
  88815. <enumeratedValue>
  88816. <name>010</name>
  88817. <description>Alternative 2 (chip-specific).</description>
  88818. <value>#010</value>
  88819. </enumeratedValue>
  88820. <enumeratedValue>
  88821. <name>011</name>
  88822. <description>Alternative 3 (chip-specific).</description>
  88823. <value>#011</value>
  88824. </enumeratedValue>
  88825. <enumeratedValue>
  88826. <name>100</name>
  88827. <description>Alternative 4 (chip-specific).</description>
  88828. <value>#100</value>
  88829. </enumeratedValue>
  88830. <enumeratedValue>
  88831. <name>101</name>
  88832. <description>Alternative 5 (chip-specific).</description>
  88833. <value>#101</value>
  88834. </enumeratedValue>
  88835. <enumeratedValue>
  88836. <name>110</name>
  88837. <description>Alternative 6 (chip-specific).</description>
  88838. <value>#110</value>
  88839. </enumeratedValue>
  88840. <enumeratedValue>
  88841. <name>111</name>
  88842. <description>Alternative 7 (chip-specific).</description>
  88843. <value>#111</value>
  88844. </enumeratedValue>
  88845. </enumeratedValues>
  88846. </field>
  88847. <field>
  88848. <name>LK</name>
  88849. <description>Lock Register</description>
  88850. <bitOffset>15</bitOffset>
  88851. <bitWidth>1</bitWidth>
  88852. <access>read-write</access>
  88853. <enumeratedValues>
  88854. <enumeratedValue>
  88855. <name>0</name>
  88856. <description>Pin Control Register fields [15:0] are not locked.</description>
  88857. <value>#0</value>
  88858. </enumeratedValue>
  88859. <enumeratedValue>
  88860. <name>1</name>
  88861. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  88862. <value>#1</value>
  88863. </enumeratedValue>
  88864. </enumeratedValues>
  88865. </field>
  88866. <field>
  88867. <name>IRQC</name>
  88868. <description>Interrupt Configuration</description>
  88869. <bitOffset>16</bitOffset>
  88870. <bitWidth>4</bitWidth>
  88871. <access>read-write</access>
  88872. <enumeratedValues>
  88873. <enumeratedValue>
  88874. <name>0000</name>
  88875. <description>Interrupt/DMA request disabled.</description>
  88876. <value>#0000</value>
  88877. </enumeratedValue>
  88878. <enumeratedValue>
  88879. <name>0001</name>
  88880. <description>DMA request on rising edge.</description>
  88881. <value>#0001</value>
  88882. </enumeratedValue>
  88883. <enumeratedValue>
  88884. <name>0010</name>
  88885. <description>DMA request on falling edge.</description>
  88886. <value>#0010</value>
  88887. </enumeratedValue>
  88888. <enumeratedValue>
  88889. <name>0011</name>
  88890. <description>DMA request on either edge.</description>
  88891. <value>#0011</value>
  88892. </enumeratedValue>
  88893. <enumeratedValue>
  88894. <name>1000</name>
  88895. <description>Interrupt when logic 0.</description>
  88896. <value>#1000</value>
  88897. </enumeratedValue>
  88898. <enumeratedValue>
  88899. <name>1001</name>
  88900. <description>Interrupt on rising-edge.</description>
  88901. <value>#1001</value>
  88902. </enumeratedValue>
  88903. <enumeratedValue>
  88904. <name>1010</name>
  88905. <description>Interrupt on falling-edge.</description>
  88906. <value>#1010</value>
  88907. </enumeratedValue>
  88908. <enumeratedValue>
  88909. <name>1011</name>
  88910. <description>Interrupt on either edge.</description>
  88911. <value>#1011</value>
  88912. </enumeratedValue>
  88913. <enumeratedValue>
  88914. <name>1100</name>
  88915. <description>Interrupt when logic 1.</description>
  88916. <value>#1100</value>
  88917. </enumeratedValue>
  88918. </enumeratedValues>
  88919. </field>
  88920. <field>
  88921. <name>ISF</name>
  88922. <description>Interrupt Status Flag</description>
  88923. <bitOffset>24</bitOffset>
  88924. <bitWidth>1</bitWidth>
  88925. <access>read-write</access>
  88926. <enumeratedValues>
  88927. <enumeratedValue>
  88928. <name>0</name>
  88929. <description>Configured interrupt is not detected.</description>
  88930. <value>#0</value>
  88931. </enumeratedValue>
  88932. <enumeratedValue>
  88933. <name>1</name>
  88934. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  88935. <value>#1</value>
  88936. </enumeratedValue>
  88937. </enumeratedValues>
  88938. </field>
  88939. </fields>
  88940. </register>
  88941. <register>
  88942. <name>PCR26</name>
  88943. <description>Pin Control Register n</description>
  88944. <addressOffset>0x68</addressOffset>
  88945. <size>32</size>
  88946. <access>read-write</access>
  88947. <resetValue>0</resetValue>
  88948. <resetMask>0xFFFFFFFF</resetMask>
  88949. <fields>
  88950. <field>
  88951. <name>PS</name>
  88952. <description>Pull Select</description>
  88953. <bitOffset>0</bitOffset>
  88954. <bitWidth>1</bitWidth>
  88955. <access>read-only</access>
  88956. <enumeratedValues>
  88957. <enumeratedValue>
  88958. <name>0</name>
  88959. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  88960. <value>#0</value>
  88961. </enumeratedValue>
  88962. <enumeratedValue>
  88963. <name>1</name>
  88964. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  88965. <value>#1</value>
  88966. </enumeratedValue>
  88967. </enumeratedValues>
  88968. </field>
  88969. <field>
  88970. <name>PE</name>
  88971. <description>Pull Enable</description>
  88972. <bitOffset>1</bitOffset>
  88973. <bitWidth>1</bitWidth>
  88974. <access>read-only</access>
  88975. <enumeratedValues>
  88976. <enumeratedValue>
  88977. <name>0</name>
  88978. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  88979. <value>#0</value>
  88980. </enumeratedValue>
  88981. <enumeratedValue>
  88982. <name>1</name>
  88983. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  88984. <value>#1</value>
  88985. </enumeratedValue>
  88986. </enumeratedValues>
  88987. </field>
  88988. <field>
  88989. <name>SRE</name>
  88990. <description>Slew Rate Enable</description>
  88991. <bitOffset>2</bitOffset>
  88992. <bitWidth>1</bitWidth>
  88993. <access>read-only</access>
  88994. <enumeratedValues>
  88995. <enumeratedValue>
  88996. <name>0</name>
  88997. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  88998. <value>#0</value>
  88999. </enumeratedValue>
  89000. <enumeratedValue>
  89001. <name>1</name>
  89002. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  89003. <value>#1</value>
  89004. </enumeratedValue>
  89005. </enumeratedValues>
  89006. </field>
  89007. <field>
  89008. <name>PFE</name>
  89009. <description>Passive Filter Enable</description>
  89010. <bitOffset>4</bitOffset>
  89011. <bitWidth>1</bitWidth>
  89012. <access>read-only</access>
  89013. <enumeratedValues>
  89014. <enumeratedValue>
  89015. <name>0</name>
  89016. <description>Passive input filter is disabled on the corresponding pin.</description>
  89017. <value>#0</value>
  89018. </enumeratedValue>
  89019. <enumeratedValue>
  89020. <name>1</name>
  89021. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  89022. <value>#1</value>
  89023. </enumeratedValue>
  89024. </enumeratedValues>
  89025. </field>
  89026. <field>
  89027. <name>ODE</name>
  89028. <description>Open Drain Enable</description>
  89029. <bitOffset>5</bitOffset>
  89030. <bitWidth>1</bitWidth>
  89031. <access>read-only</access>
  89032. <enumeratedValues>
  89033. <enumeratedValue>
  89034. <name>0</name>
  89035. <description>Open drain output is disabled on the corresponding pin.</description>
  89036. <value>#0</value>
  89037. </enumeratedValue>
  89038. <enumeratedValue>
  89039. <name>1</name>
  89040. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  89041. <value>#1</value>
  89042. </enumeratedValue>
  89043. </enumeratedValues>
  89044. </field>
  89045. <field>
  89046. <name>DSE</name>
  89047. <description>Drive Strength Enable</description>
  89048. <bitOffset>6</bitOffset>
  89049. <bitWidth>1</bitWidth>
  89050. <access>read-only</access>
  89051. <enumeratedValues>
  89052. <enumeratedValue>
  89053. <name>0</name>
  89054. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  89055. <value>#0</value>
  89056. </enumeratedValue>
  89057. <enumeratedValue>
  89058. <name>1</name>
  89059. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  89060. <value>#1</value>
  89061. </enumeratedValue>
  89062. </enumeratedValues>
  89063. </field>
  89064. <field>
  89065. <name>MUX</name>
  89066. <description>Pin Mux Control</description>
  89067. <bitOffset>8</bitOffset>
  89068. <bitWidth>3</bitWidth>
  89069. <access>read-write</access>
  89070. <enumeratedValues>
  89071. <enumeratedValue>
  89072. <name>000</name>
  89073. <description>Pin disabled (analog).</description>
  89074. <value>#000</value>
  89075. </enumeratedValue>
  89076. <enumeratedValue>
  89077. <name>001</name>
  89078. <description>Alternative 1 (GPIO).</description>
  89079. <value>#001</value>
  89080. </enumeratedValue>
  89081. <enumeratedValue>
  89082. <name>010</name>
  89083. <description>Alternative 2 (chip-specific).</description>
  89084. <value>#010</value>
  89085. </enumeratedValue>
  89086. <enumeratedValue>
  89087. <name>011</name>
  89088. <description>Alternative 3 (chip-specific).</description>
  89089. <value>#011</value>
  89090. </enumeratedValue>
  89091. <enumeratedValue>
  89092. <name>100</name>
  89093. <description>Alternative 4 (chip-specific).</description>
  89094. <value>#100</value>
  89095. </enumeratedValue>
  89096. <enumeratedValue>
  89097. <name>101</name>
  89098. <description>Alternative 5 (chip-specific).</description>
  89099. <value>#101</value>
  89100. </enumeratedValue>
  89101. <enumeratedValue>
  89102. <name>110</name>
  89103. <description>Alternative 6 (chip-specific).</description>
  89104. <value>#110</value>
  89105. </enumeratedValue>
  89106. <enumeratedValue>
  89107. <name>111</name>
  89108. <description>Alternative 7 (chip-specific).</description>
  89109. <value>#111</value>
  89110. </enumeratedValue>
  89111. </enumeratedValues>
  89112. </field>
  89113. <field>
  89114. <name>LK</name>
  89115. <description>Lock Register</description>
  89116. <bitOffset>15</bitOffset>
  89117. <bitWidth>1</bitWidth>
  89118. <access>read-write</access>
  89119. <enumeratedValues>
  89120. <enumeratedValue>
  89121. <name>0</name>
  89122. <description>Pin Control Register fields [15:0] are not locked.</description>
  89123. <value>#0</value>
  89124. </enumeratedValue>
  89125. <enumeratedValue>
  89126. <name>1</name>
  89127. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  89128. <value>#1</value>
  89129. </enumeratedValue>
  89130. </enumeratedValues>
  89131. </field>
  89132. <field>
  89133. <name>IRQC</name>
  89134. <description>Interrupt Configuration</description>
  89135. <bitOffset>16</bitOffset>
  89136. <bitWidth>4</bitWidth>
  89137. <access>read-write</access>
  89138. <enumeratedValues>
  89139. <enumeratedValue>
  89140. <name>0000</name>
  89141. <description>Interrupt/DMA request disabled.</description>
  89142. <value>#0000</value>
  89143. </enumeratedValue>
  89144. <enumeratedValue>
  89145. <name>0001</name>
  89146. <description>DMA request on rising edge.</description>
  89147. <value>#0001</value>
  89148. </enumeratedValue>
  89149. <enumeratedValue>
  89150. <name>0010</name>
  89151. <description>DMA request on falling edge.</description>
  89152. <value>#0010</value>
  89153. </enumeratedValue>
  89154. <enumeratedValue>
  89155. <name>0011</name>
  89156. <description>DMA request on either edge.</description>
  89157. <value>#0011</value>
  89158. </enumeratedValue>
  89159. <enumeratedValue>
  89160. <name>1000</name>
  89161. <description>Interrupt when logic 0.</description>
  89162. <value>#1000</value>
  89163. </enumeratedValue>
  89164. <enumeratedValue>
  89165. <name>1001</name>
  89166. <description>Interrupt on rising-edge.</description>
  89167. <value>#1001</value>
  89168. </enumeratedValue>
  89169. <enumeratedValue>
  89170. <name>1010</name>
  89171. <description>Interrupt on falling-edge.</description>
  89172. <value>#1010</value>
  89173. </enumeratedValue>
  89174. <enumeratedValue>
  89175. <name>1011</name>
  89176. <description>Interrupt on either edge.</description>
  89177. <value>#1011</value>
  89178. </enumeratedValue>
  89179. <enumeratedValue>
  89180. <name>1100</name>
  89181. <description>Interrupt when logic 1.</description>
  89182. <value>#1100</value>
  89183. </enumeratedValue>
  89184. </enumeratedValues>
  89185. </field>
  89186. <field>
  89187. <name>ISF</name>
  89188. <description>Interrupt Status Flag</description>
  89189. <bitOffset>24</bitOffset>
  89190. <bitWidth>1</bitWidth>
  89191. <access>read-write</access>
  89192. <enumeratedValues>
  89193. <enumeratedValue>
  89194. <name>0</name>
  89195. <description>Configured interrupt is not detected.</description>
  89196. <value>#0</value>
  89197. </enumeratedValue>
  89198. <enumeratedValue>
  89199. <name>1</name>
  89200. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  89201. <value>#1</value>
  89202. </enumeratedValue>
  89203. </enumeratedValues>
  89204. </field>
  89205. </fields>
  89206. </register>
  89207. <register>
  89208. <name>PCR27</name>
  89209. <description>Pin Control Register n</description>
  89210. <addressOffset>0x6C</addressOffset>
  89211. <size>32</size>
  89212. <access>read-write</access>
  89213. <resetValue>0</resetValue>
  89214. <resetMask>0xFFFFFFFF</resetMask>
  89215. <fields>
  89216. <field>
  89217. <name>PS</name>
  89218. <description>Pull Select</description>
  89219. <bitOffset>0</bitOffset>
  89220. <bitWidth>1</bitWidth>
  89221. <access>read-only</access>
  89222. <enumeratedValues>
  89223. <enumeratedValue>
  89224. <name>0</name>
  89225. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  89226. <value>#0</value>
  89227. </enumeratedValue>
  89228. <enumeratedValue>
  89229. <name>1</name>
  89230. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  89231. <value>#1</value>
  89232. </enumeratedValue>
  89233. </enumeratedValues>
  89234. </field>
  89235. <field>
  89236. <name>PE</name>
  89237. <description>Pull Enable</description>
  89238. <bitOffset>1</bitOffset>
  89239. <bitWidth>1</bitWidth>
  89240. <access>read-only</access>
  89241. <enumeratedValues>
  89242. <enumeratedValue>
  89243. <name>0</name>
  89244. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  89245. <value>#0</value>
  89246. </enumeratedValue>
  89247. <enumeratedValue>
  89248. <name>1</name>
  89249. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  89250. <value>#1</value>
  89251. </enumeratedValue>
  89252. </enumeratedValues>
  89253. </field>
  89254. <field>
  89255. <name>SRE</name>
  89256. <description>Slew Rate Enable</description>
  89257. <bitOffset>2</bitOffset>
  89258. <bitWidth>1</bitWidth>
  89259. <access>read-only</access>
  89260. <enumeratedValues>
  89261. <enumeratedValue>
  89262. <name>0</name>
  89263. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  89264. <value>#0</value>
  89265. </enumeratedValue>
  89266. <enumeratedValue>
  89267. <name>1</name>
  89268. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  89269. <value>#1</value>
  89270. </enumeratedValue>
  89271. </enumeratedValues>
  89272. </field>
  89273. <field>
  89274. <name>PFE</name>
  89275. <description>Passive Filter Enable</description>
  89276. <bitOffset>4</bitOffset>
  89277. <bitWidth>1</bitWidth>
  89278. <access>read-only</access>
  89279. <enumeratedValues>
  89280. <enumeratedValue>
  89281. <name>0</name>
  89282. <description>Passive input filter is disabled on the corresponding pin.</description>
  89283. <value>#0</value>
  89284. </enumeratedValue>
  89285. <enumeratedValue>
  89286. <name>1</name>
  89287. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  89288. <value>#1</value>
  89289. </enumeratedValue>
  89290. </enumeratedValues>
  89291. </field>
  89292. <field>
  89293. <name>ODE</name>
  89294. <description>Open Drain Enable</description>
  89295. <bitOffset>5</bitOffset>
  89296. <bitWidth>1</bitWidth>
  89297. <access>read-only</access>
  89298. <enumeratedValues>
  89299. <enumeratedValue>
  89300. <name>0</name>
  89301. <description>Open drain output is disabled on the corresponding pin.</description>
  89302. <value>#0</value>
  89303. </enumeratedValue>
  89304. <enumeratedValue>
  89305. <name>1</name>
  89306. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  89307. <value>#1</value>
  89308. </enumeratedValue>
  89309. </enumeratedValues>
  89310. </field>
  89311. <field>
  89312. <name>DSE</name>
  89313. <description>Drive Strength Enable</description>
  89314. <bitOffset>6</bitOffset>
  89315. <bitWidth>1</bitWidth>
  89316. <access>read-only</access>
  89317. <enumeratedValues>
  89318. <enumeratedValue>
  89319. <name>0</name>
  89320. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  89321. <value>#0</value>
  89322. </enumeratedValue>
  89323. <enumeratedValue>
  89324. <name>1</name>
  89325. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  89326. <value>#1</value>
  89327. </enumeratedValue>
  89328. </enumeratedValues>
  89329. </field>
  89330. <field>
  89331. <name>MUX</name>
  89332. <description>Pin Mux Control</description>
  89333. <bitOffset>8</bitOffset>
  89334. <bitWidth>3</bitWidth>
  89335. <access>read-write</access>
  89336. <enumeratedValues>
  89337. <enumeratedValue>
  89338. <name>000</name>
  89339. <description>Pin disabled (analog).</description>
  89340. <value>#000</value>
  89341. </enumeratedValue>
  89342. <enumeratedValue>
  89343. <name>001</name>
  89344. <description>Alternative 1 (GPIO).</description>
  89345. <value>#001</value>
  89346. </enumeratedValue>
  89347. <enumeratedValue>
  89348. <name>010</name>
  89349. <description>Alternative 2 (chip-specific).</description>
  89350. <value>#010</value>
  89351. </enumeratedValue>
  89352. <enumeratedValue>
  89353. <name>011</name>
  89354. <description>Alternative 3 (chip-specific).</description>
  89355. <value>#011</value>
  89356. </enumeratedValue>
  89357. <enumeratedValue>
  89358. <name>100</name>
  89359. <description>Alternative 4 (chip-specific).</description>
  89360. <value>#100</value>
  89361. </enumeratedValue>
  89362. <enumeratedValue>
  89363. <name>101</name>
  89364. <description>Alternative 5 (chip-specific).</description>
  89365. <value>#101</value>
  89366. </enumeratedValue>
  89367. <enumeratedValue>
  89368. <name>110</name>
  89369. <description>Alternative 6 (chip-specific).</description>
  89370. <value>#110</value>
  89371. </enumeratedValue>
  89372. <enumeratedValue>
  89373. <name>111</name>
  89374. <description>Alternative 7 (chip-specific).</description>
  89375. <value>#111</value>
  89376. </enumeratedValue>
  89377. </enumeratedValues>
  89378. </field>
  89379. <field>
  89380. <name>LK</name>
  89381. <description>Lock Register</description>
  89382. <bitOffset>15</bitOffset>
  89383. <bitWidth>1</bitWidth>
  89384. <access>read-write</access>
  89385. <enumeratedValues>
  89386. <enumeratedValue>
  89387. <name>0</name>
  89388. <description>Pin Control Register fields [15:0] are not locked.</description>
  89389. <value>#0</value>
  89390. </enumeratedValue>
  89391. <enumeratedValue>
  89392. <name>1</name>
  89393. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  89394. <value>#1</value>
  89395. </enumeratedValue>
  89396. </enumeratedValues>
  89397. </field>
  89398. <field>
  89399. <name>IRQC</name>
  89400. <description>Interrupt Configuration</description>
  89401. <bitOffset>16</bitOffset>
  89402. <bitWidth>4</bitWidth>
  89403. <access>read-write</access>
  89404. <enumeratedValues>
  89405. <enumeratedValue>
  89406. <name>0000</name>
  89407. <description>Interrupt/DMA request disabled.</description>
  89408. <value>#0000</value>
  89409. </enumeratedValue>
  89410. <enumeratedValue>
  89411. <name>0001</name>
  89412. <description>DMA request on rising edge.</description>
  89413. <value>#0001</value>
  89414. </enumeratedValue>
  89415. <enumeratedValue>
  89416. <name>0010</name>
  89417. <description>DMA request on falling edge.</description>
  89418. <value>#0010</value>
  89419. </enumeratedValue>
  89420. <enumeratedValue>
  89421. <name>0011</name>
  89422. <description>DMA request on either edge.</description>
  89423. <value>#0011</value>
  89424. </enumeratedValue>
  89425. <enumeratedValue>
  89426. <name>1000</name>
  89427. <description>Interrupt when logic 0.</description>
  89428. <value>#1000</value>
  89429. </enumeratedValue>
  89430. <enumeratedValue>
  89431. <name>1001</name>
  89432. <description>Interrupt on rising-edge.</description>
  89433. <value>#1001</value>
  89434. </enumeratedValue>
  89435. <enumeratedValue>
  89436. <name>1010</name>
  89437. <description>Interrupt on falling-edge.</description>
  89438. <value>#1010</value>
  89439. </enumeratedValue>
  89440. <enumeratedValue>
  89441. <name>1011</name>
  89442. <description>Interrupt on either edge.</description>
  89443. <value>#1011</value>
  89444. </enumeratedValue>
  89445. <enumeratedValue>
  89446. <name>1100</name>
  89447. <description>Interrupt when logic 1.</description>
  89448. <value>#1100</value>
  89449. </enumeratedValue>
  89450. </enumeratedValues>
  89451. </field>
  89452. <field>
  89453. <name>ISF</name>
  89454. <description>Interrupt Status Flag</description>
  89455. <bitOffset>24</bitOffset>
  89456. <bitWidth>1</bitWidth>
  89457. <access>read-write</access>
  89458. <enumeratedValues>
  89459. <enumeratedValue>
  89460. <name>0</name>
  89461. <description>Configured interrupt is not detected.</description>
  89462. <value>#0</value>
  89463. </enumeratedValue>
  89464. <enumeratedValue>
  89465. <name>1</name>
  89466. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  89467. <value>#1</value>
  89468. </enumeratedValue>
  89469. </enumeratedValues>
  89470. </field>
  89471. </fields>
  89472. </register>
  89473. <register>
  89474. <name>PCR28</name>
  89475. <description>Pin Control Register n</description>
  89476. <addressOffset>0x70</addressOffset>
  89477. <size>32</size>
  89478. <access>read-write</access>
  89479. <resetValue>0</resetValue>
  89480. <resetMask>0xFFFFFFFF</resetMask>
  89481. <fields>
  89482. <field>
  89483. <name>PS</name>
  89484. <description>Pull Select</description>
  89485. <bitOffset>0</bitOffset>
  89486. <bitWidth>1</bitWidth>
  89487. <access>read-only</access>
  89488. <enumeratedValues>
  89489. <enumeratedValue>
  89490. <name>0</name>
  89491. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  89492. <value>#0</value>
  89493. </enumeratedValue>
  89494. <enumeratedValue>
  89495. <name>1</name>
  89496. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  89497. <value>#1</value>
  89498. </enumeratedValue>
  89499. </enumeratedValues>
  89500. </field>
  89501. <field>
  89502. <name>PE</name>
  89503. <description>Pull Enable</description>
  89504. <bitOffset>1</bitOffset>
  89505. <bitWidth>1</bitWidth>
  89506. <access>read-only</access>
  89507. <enumeratedValues>
  89508. <enumeratedValue>
  89509. <name>0</name>
  89510. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  89511. <value>#0</value>
  89512. </enumeratedValue>
  89513. <enumeratedValue>
  89514. <name>1</name>
  89515. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  89516. <value>#1</value>
  89517. </enumeratedValue>
  89518. </enumeratedValues>
  89519. </field>
  89520. <field>
  89521. <name>SRE</name>
  89522. <description>Slew Rate Enable</description>
  89523. <bitOffset>2</bitOffset>
  89524. <bitWidth>1</bitWidth>
  89525. <access>read-only</access>
  89526. <enumeratedValues>
  89527. <enumeratedValue>
  89528. <name>0</name>
  89529. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  89530. <value>#0</value>
  89531. </enumeratedValue>
  89532. <enumeratedValue>
  89533. <name>1</name>
  89534. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  89535. <value>#1</value>
  89536. </enumeratedValue>
  89537. </enumeratedValues>
  89538. </field>
  89539. <field>
  89540. <name>PFE</name>
  89541. <description>Passive Filter Enable</description>
  89542. <bitOffset>4</bitOffset>
  89543. <bitWidth>1</bitWidth>
  89544. <access>read-only</access>
  89545. <enumeratedValues>
  89546. <enumeratedValue>
  89547. <name>0</name>
  89548. <description>Passive input filter is disabled on the corresponding pin.</description>
  89549. <value>#0</value>
  89550. </enumeratedValue>
  89551. <enumeratedValue>
  89552. <name>1</name>
  89553. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  89554. <value>#1</value>
  89555. </enumeratedValue>
  89556. </enumeratedValues>
  89557. </field>
  89558. <field>
  89559. <name>ODE</name>
  89560. <description>Open Drain Enable</description>
  89561. <bitOffset>5</bitOffset>
  89562. <bitWidth>1</bitWidth>
  89563. <access>read-only</access>
  89564. <enumeratedValues>
  89565. <enumeratedValue>
  89566. <name>0</name>
  89567. <description>Open drain output is disabled on the corresponding pin.</description>
  89568. <value>#0</value>
  89569. </enumeratedValue>
  89570. <enumeratedValue>
  89571. <name>1</name>
  89572. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  89573. <value>#1</value>
  89574. </enumeratedValue>
  89575. </enumeratedValues>
  89576. </field>
  89577. <field>
  89578. <name>DSE</name>
  89579. <description>Drive Strength Enable</description>
  89580. <bitOffset>6</bitOffset>
  89581. <bitWidth>1</bitWidth>
  89582. <access>read-only</access>
  89583. <enumeratedValues>
  89584. <enumeratedValue>
  89585. <name>0</name>
  89586. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  89587. <value>#0</value>
  89588. </enumeratedValue>
  89589. <enumeratedValue>
  89590. <name>1</name>
  89591. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  89592. <value>#1</value>
  89593. </enumeratedValue>
  89594. </enumeratedValues>
  89595. </field>
  89596. <field>
  89597. <name>MUX</name>
  89598. <description>Pin Mux Control</description>
  89599. <bitOffset>8</bitOffset>
  89600. <bitWidth>3</bitWidth>
  89601. <access>read-write</access>
  89602. <enumeratedValues>
  89603. <enumeratedValue>
  89604. <name>000</name>
  89605. <description>Pin disabled (analog).</description>
  89606. <value>#000</value>
  89607. </enumeratedValue>
  89608. <enumeratedValue>
  89609. <name>001</name>
  89610. <description>Alternative 1 (GPIO).</description>
  89611. <value>#001</value>
  89612. </enumeratedValue>
  89613. <enumeratedValue>
  89614. <name>010</name>
  89615. <description>Alternative 2 (chip-specific).</description>
  89616. <value>#010</value>
  89617. </enumeratedValue>
  89618. <enumeratedValue>
  89619. <name>011</name>
  89620. <description>Alternative 3 (chip-specific).</description>
  89621. <value>#011</value>
  89622. </enumeratedValue>
  89623. <enumeratedValue>
  89624. <name>100</name>
  89625. <description>Alternative 4 (chip-specific).</description>
  89626. <value>#100</value>
  89627. </enumeratedValue>
  89628. <enumeratedValue>
  89629. <name>101</name>
  89630. <description>Alternative 5 (chip-specific).</description>
  89631. <value>#101</value>
  89632. </enumeratedValue>
  89633. <enumeratedValue>
  89634. <name>110</name>
  89635. <description>Alternative 6 (chip-specific).</description>
  89636. <value>#110</value>
  89637. </enumeratedValue>
  89638. <enumeratedValue>
  89639. <name>111</name>
  89640. <description>Alternative 7 (chip-specific).</description>
  89641. <value>#111</value>
  89642. </enumeratedValue>
  89643. </enumeratedValues>
  89644. </field>
  89645. <field>
  89646. <name>LK</name>
  89647. <description>Lock Register</description>
  89648. <bitOffset>15</bitOffset>
  89649. <bitWidth>1</bitWidth>
  89650. <access>read-write</access>
  89651. <enumeratedValues>
  89652. <enumeratedValue>
  89653. <name>0</name>
  89654. <description>Pin Control Register fields [15:0] are not locked.</description>
  89655. <value>#0</value>
  89656. </enumeratedValue>
  89657. <enumeratedValue>
  89658. <name>1</name>
  89659. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  89660. <value>#1</value>
  89661. </enumeratedValue>
  89662. </enumeratedValues>
  89663. </field>
  89664. <field>
  89665. <name>IRQC</name>
  89666. <description>Interrupt Configuration</description>
  89667. <bitOffset>16</bitOffset>
  89668. <bitWidth>4</bitWidth>
  89669. <access>read-write</access>
  89670. <enumeratedValues>
  89671. <enumeratedValue>
  89672. <name>0000</name>
  89673. <description>Interrupt/DMA request disabled.</description>
  89674. <value>#0000</value>
  89675. </enumeratedValue>
  89676. <enumeratedValue>
  89677. <name>0001</name>
  89678. <description>DMA request on rising edge.</description>
  89679. <value>#0001</value>
  89680. </enumeratedValue>
  89681. <enumeratedValue>
  89682. <name>0010</name>
  89683. <description>DMA request on falling edge.</description>
  89684. <value>#0010</value>
  89685. </enumeratedValue>
  89686. <enumeratedValue>
  89687. <name>0011</name>
  89688. <description>DMA request on either edge.</description>
  89689. <value>#0011</value>
  89690. </enumeratedValue>
  89691. <enumeratedValue>
  89692. <name>1000</name>
  89693. <description>Interrupt when logic 0.</description>
  89694. <value>#1000</value>
  89695. </enumeratedValue>
  89696. <enumeratedValue>
  89697. <name>1001</name>
  89698. <description>Interrupt on rising-edge.</description>
  89699. <value>#1001</value>
  89700. </enumeratedValue>
  89701. <enumeratedValue>
  89702. <name>1010</name>
  89703. <description>Interrupt on falling-edge.</description>
  89704. <value>#1010</value>
  89705. </enumeratedValue>
  89706. <enumeratedValue>
  89707. <name>1011</name>
  89708. <description>Interrupt on either edge.</description>
  89709. <value>#1011</value>
  89710. </enumeratedValue>
  89711. <enumeratedValue>
  89712. <name>1100</name>
  89713. <description>Interrupt when logic 1.</description>
  89714. <value>#1100</value>
  89715. </enumeratedValue>
  89716. </enumeratedValues>
  89717. </field>
  89718. <field>
  89719. <name>ISF</name>
  89720. <description>Interrupt Status Flag</description>
  89721. <bitOffset>24</bitOffset>
  89722. <bitWidth>1</bitWidth>
  89723. <access>read-write</access>
  89724. <enumeratedValues>
  89725. <enumeratedValue>
  89726. <name>0</name>
  89727. <description>Configured interrupt is not detected.</description>
  89728. <value>#0</value>
  89729. </enumeratedValue>
  89730. <enumeratedValue>
  89731. <name>1</name>
  89732. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  89733. <value>#1</value>
  89734. </enumeratedValue>
  89735. </enumeratedValues>
  89736. </field>
  89737. </fields>
  89738. </register>
  89739. <register>
  89740. <name>PCR29</name>
  89741. <description>Pin Control Register n</description>
  89742. <addressOffset>0x74</addressOffset>
  89743. <size>32</size>
  89744. <access>read-write</access>
  89745. <resetValue>0</resetValue>
  89746. <resetMask>0xFFFFFFFF</resetMask>
  89747. <fields>
  89748. <field>
  89749. <name>PS</name>
  89750. <description>Pull Select</description>
  89751. <bitOffset>0</bitOffset>
  89752. <bitWidth>1</bitWidth>
  89753. <access>read-only</access>
  89754. <enumeratedValues>
  89755. <enumeratedValue>
  89756. <name>0</name>
  89757. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  89758. <value>#0</value>
  89759. </enumeratedValue>
  89760. <enumeratedValue>
  89761. <name>1</name>
  89762. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  89763. <value>#1</value>
  89764. </enumeratedValue>
  89765. </enumeratedValues>
  89766. </field>
  89767. <field>
  89768. <name>PE</name>
  89769. <description>Pull Enable</description>
  89770. <bitOffset>1</bitOffset>
  89771. <bitWidth>1</bitWidth>
  89772. <access>read-only</access>
  89773. <enumeratedValues>
  89774. <enumeratedValue>
  89775. <name>0</name>
  89776. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  89777. <value>#0</value>
  89778. </enumeratedValue>
  89779. <enumeratedValue>
  89780. <name>1</name>
  89781. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  89782. <value>#1</value>
  89783. </enumeratedValue>
  89784. </enumeratedValues>
  89785. </field>
  89786. <field>
  89787. <name>SRE</name>
  89788. <description>Slew Rate Enable</description>
  89789. <bitOffset>2</bitOffset>
  89790. <bitWidth>1</bitWidth>
  89791. <access>read-only</access>
  89792. <enumeratedValues>
  89793. <enumeratedValue>
  89794. <name>0</name>
  89795. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  89796. <value>#0</value>
  89797. </enumeratedValue>
  89798. <enumeratedValue>
  89799. <name>1</name>
  89800. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  89801. <value>#1</value>
  89802. </enumeratedValue>
  89803. </enumeratedValues>
  89804. </field>
  89805. <field>
  89806. <name>PFE</name>
  89807. <description>Passive Filter Enable</description>
  89808. <bitOffset>4</bitOffset>
  89809. <bitWidth>1</bitWidth>
  89810. <access>read-only</access>
  89811. <enumeratedValues>
  89812. <enumeratedValue>
  89813. <name>0</name>
  89814. <description>Passive input filter is disabled on the corresponding pin.</description>
  89815. <value>#0</value>
  89816. </enumeratedValue>
  89817. <enumeratedValue>
  89818. <name>1</name>
  89819. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  89820. <value>#1</value>
  89821. </enumeratedValue>
  89822. </enumeratedValues>
  89823. </field>
  89824. <field>
  89825. <name>ODE</name>
  89826. <description>Open Drain Enable</description>
  89827. <bitOffset>5</bitOffset>
  89828. <bitWidth>1</bitWidth>
  89829. <access>read-only</access>
  89830. <enumeratedValues>
  89831. <enumeratedValue>
  89832. <name>0</name>
  89833. <description>Open drain output is disabled on the corresponding pin.</description>
  89834. <value>#0</value>
  89835. </enumeratedValue>
  89836. <enumeratedValue>
  89837. <name>1</name>
  89838. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  89839. <value>#1</value>
  89840. </enumeratedValue>
  89841. </enumeratedValues>
  89842. </field>
  89843. <field>
  89844. <name>DSE</name>
  89845. <description>Drive Strength Enable</description>
  89846. <bitOffset>6</bitOffset>
  89847. <bitWidth>1</bitWidth>
  89848. <access>read-only</access>
  89849. <enumeratedValues>
  89850. <enumeratedValue>
  89851. <name>0</name>
  89852. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  89853. <value>#0</value>
  89854. </enumeratedValue>
  89855. <enumeratedValue>
  89856. <name>1</name>
  89857. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  89858. <value>#1</value>
  89859. </enumeratedValue>
  89860. </enumeratedValues>
  89861. </field>
  89862. <field>
  89863. <name>MUX</name>
  89864. <description>Pin Mux Control</description>
  89865. <bitOffset>8</bitOffset>
  89866. <bitWidth>3</bitWidth>
  89867. <access>read-write</access>
  89868. <enumeratedValues>
  89869. <enumeratedValue>
  89870. <name>000</name>
  89871. <description>Pin disabled (analog).</description>
  89872. <value>#000</value>
  89873. </enumeratedValue>
  89874. <enumeratedValue>
  89875. <name>001</name>
  89876. <description>Alternative 1 (GPIO).</description>
  89877. <value>#001</value>
  89878. </enumeratedValue>
  89879. <enumeratedValue>
  89880. <name>010</name>
  89881. <description>Alternative 2 (chip-specific).</description>
  89882. <value>#010</value>
  89883. </enumeratedValue>
  89884. <enumeratedValue>
  89885. <name>011</name>
  89886. <description>Alternative 3 (chip-specific).</description>
  89887. <value>#011</value>
  89888. </enumeratedValue>
  89889. <enumeratedValue>
  89890. <name>100</name>
  89891. <description>Alternative 4 (chip-specific).</description>
  89892. <value>#100</value>
  89893. </enumeratedValue>
  89894. <enumeratedValue>
  89895. <name>101</name>
  89896. <description>Alternative 5 (chip-specific).</description>
  89897. <value>#101</value>
  89898. </enumeratedValue>
  89899. <enumeratedValue>
  89900. <name>110</name>
  89901. <description>Alternative 6 (chip-specific).</description>
  89902. <value>#110</value>
  89903. </enumeratedValue>
  89904. <enumeratedValue>
  89905. <name>111</name>
  89906. <description>Alternative 7 (chip-specific).</description>
  89907. <value>#111</value>
  89908. </enumeratedValue>
  89909. </enumeratedValues>
  89910. </field>
  89911. <field>
  89912. <name>LK</name>
  89913. <description>Lock Register</description>
  89914. <bitOffset>15</bitOffset>
  89915. <bitWidth>1</bitWidth>
  89916. <access>read-write</access>
  89917. <enumeratedValues>
  89918. <enumeratedValue>
  89919. <name>0</name>
  89920. <description>Pin Control Register fields [15:0] are not locked.</description>
  89921. <value>#0</value>
  89922. </enumeratedValue>
  89923. <enumeratedValue>
  89924. <name>1</name>
  89925. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  89926. <value>#1</value>
  89927. </enumeratedValue>
  89928. </enumeratedValues>
  89929. </field>
  89930. <field>
  89931. <name>IRQC</name>
  89932. <description>Interrupt Configuration</description>
  89933. <bitOffset>16</bitOffset>
  89934. <bitWidth>4</bitWidth>
  89935. <access>read-write</access>
  89936. <enumeratedValues>
  89937. <enumeratedValue>
  89938. <name>0000</name>
  89939. <description>Interrupt/DMA request disabled.</description>
  89940. <value>#0000</value>
  89941. </enumeratedValue>
  89942. <enumeratedValue>
  89943. <name>0001</name>
  89944. <description>DMA request on rising edge.</description>
  89945. <value>#0001</value>
  89946. </enumeratedValue>
  89947. <enumeratedValue>
  89948. <name>0010</name>
  89949. <description>DMA request on falling edge.</description>
  89950. <value>#0010</value>
  89951. </enumeratedValue>
  89952. <enumeratedValue>
  89953. <name>0011</name>
  89954. <description>DMA request on either edge.</description>
  89955. <value>#0011</value>
  89956. </enumeratedValue>
  89957. <enumeratedValue>
  89958. <name>1000</name>
  89959. <description>Interrupt when logic 0.</description>
  89960. <value>#1000</value>
  89961. </enumeratedValue>
  89962. <enumeratedValue>
  89963. <name>1001</name>
  89964. <description>Interrupt on rising-edge.</description>
  89965. <value>#1001</value>
  89966. </enumeratedValue>
  89967. <enumeratedValue>
  89968. <name>1010</name>
  89969. <description>Interrupt on falling-edge.</description>
  89970. <value>#1010</value>
  89971. </enumeratedValue>
  89972. <enumeratedValue>
  89973. <name>1011</name>
  89974. <description>Interrupt on either edge.</description>
  89975. <value>#1011</value>
  89976. </enumeratedValue>
  89977. <enumeratedValue>
  89978. <name>1100</name>
  89979. <description>Interrupt when logic 1.</description>
  89980. <value>#1100</value>
  89981. </enumeratedValue>
  89982. </enumeratedValues>
  89983. </field>
  89984. <field>
  89985. <name>ISF</name>
  89986. <description>Interrupt Status Flag</description>
  89987. <bitOffset>24</bitOffset>
  89988. <bitWidth>1</bitWidth>
  89989. <access>read-write</access>
  89990. <enumeratedValues>
  89991. <enumeratedValue>
  89992. <name>0</name>
  89993. <description>Configured interrupt is not detected.</description>
  89994. <value>#0</value>
  89995. </enumeratedValue>
  89996. <enumeratedValue>
  89997. <name>1</name>
  89998. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  89999. <value>#1</value>
  90000. </enumeratedValue>
  90001. </enumeratedValues>
  90002. </field>
  90003. </fields>
  90004. </register>
  90005. <register>
  90006. <name>PCR30</name>
  90007. <description>Pin Control Register n</description>
  90008. <addressOffset>0x78</addressOffset>
  90009. <size>32</size>
  90010. <access>read-write</access>
  90011. <resetValue>0</resetValue>
  90012. <resetMask>0xFFFFFFFF</resetMask>
  90013. <fields>
  90014. <field>
  90015. <name>PS</name>
  90016. <description>Pull Select</description>
  90017. <bitOffset>0</bitOffset>
  90018. <bitWidth>1</bitWidth>
  90019. <access>read-only</access>
  90020. <enumeratedValues>
  90021. <enumeratedValue>
  90022. <name>0</name>
  90023. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  90024. <value>#0</value>
  90025. </enumeratedValue>
  90026. <enumeratedValue>
  90027. <name>1</name>
  90028. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  90029. <value>#1</value>
  90030. </enumeratedValue>
  90031. </enumeratedValues>
  90032. </field>
  90033. <field>
  90034. <name>PE</name>
  90035. <description>Pull Enable</description>
  90036. <bitOffset>1</bitOffset>
  90037. <bitWidth>1</bitWidth>
  90038. <access>read-only</access>
  90039. <enumeratedValues>
  90040. <enumeratedValue>
  90041. <name>0</name>
  90042. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  90043. <value>#0</value>
  90044. </enumeratedValue>
  90045. <enumeratedValue>
  90046. <name>1</name>
  90047. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  90048. <value>#1</value>
  90049. </enumeratedValue>
  90050. </enumeratedValues>
  90051. </field>
  90052. <field>
  90053. <name>SRE</name>
  90054. <description>Slew Rate Enable</description>
  90055. <bitOffset>2</bitOffset>
  90056. <bitWidth>1</bitWidth>
  90057. <access>read-only</access>
  90058. <enumeratedValues>
  90059. <enumeratedValue>
  90060. <name>0</name>
  90061. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  90062. <value>#0</value>
  90063. </enumeratedValue>
  90064. <enumeratedValue>
  90065. <name>1</name>
  90066. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  90067. <value>#1</value>
  90068. </enumeratedValue>
  90069. </enumeratedValues>
  90070. </field>
  90071. <field>
  90072. <name>PFE</name>
  90073. <description>Passive Filter Enable</description>
  90074. <bitOffset>4</bitOffset>
  90075. <bitWidth>1</bitWidth>
  90076. <access>read-only</access>
  90077. <enumeratedValues>
  90078. <enumeratedValue>
  90079. <name>0</name>
  90080. <description>Passive input filter is disabled on the corresponding pin.</description>
  90081. <value>#0</value>
  90082. </enumeratedValue>
  90083. <enumeratedValue>
  90084. <name>1</name>
  90085. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  90086. <value>#1</value>
  90087. </enumeratedValue>
  90088. </enumeratedValues>
  90089. </field>
  90090. <field>
  90091. <name>ODE</name>
  90092. <description>Open Drain Enable</description>
  90093. <bitOffset>5</bitOffset>
  90094. <bitWidth>1</bitWidth>
  90095. <access>read-only</access>
  90096. <enumeratedValues>
  90097. <enumeratedValue>
  90098. <name>0</name>
  90099. <description>Open drain output is disabled on the corresponding pin.</description>
  90100. <value>#0</value>
  90101. </enumeratedValue>
  90102. <enumeratedValue>
  90103. <name>1</name>
  90104. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  90105. <value>#1</value>
  90106. </enumeratedValue>
  90107. </enumeratedValues>
  90108. </field>
  90109. <field>
  90110. <name>DSE</name>
  90111. <description>Drive Strength Enable</description>
  90112. <bitOffset>6</bitOffset>
  90113. <bitWidth>1</bitWidth>
  90114. <access>read-only</access>
  90115. <enumeratedValues>
  90116. <enumeratedValue>
  90117. <name>0</name>
  90118. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  90119. <value>#0</value>
  90120. </enumeratedValue>
  90121. <enumeratedValue>
  90122. <name>1</name>
  90123. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  90124. <value>#1</value>
  90125. </enumeratedValue>
  90126. </enumeratedValues>
  90127. </field>
  90128. <field>
  90129. <name>MUX</name>
  90130. <description>Pin Mux Control</description>
  90131. <bitOffset>8</bitOffset>
  90132. <bitWidth>3</bitWidth>
  90133. <access>read-write</access>
  90134. <enumeratedValues>
  90135. <enumeratedValue>
  90136. <name>000</name>
  90137. <description>Pin disabled (analog).</description>
  90138. <value>#000</value>
  90139. </enumeratedValue>
  90140. <enumeratedValue>
  90141. <name>001</name>
  90142. <description>Alternative 1 (GPIO).</description>
  90143. <value>#001</value>
  90144. </enumeratedValue>
  90145. <enumeratedValue>
  90146. <name>010</name>
  90147. <description>Alternative 2 (chip-specific).</description>
  90148. <value>#010</value>
  90149. </enumeratedValue>
  90150. <enumeratedValue>
  90151. <name>011</name>
  90152. <description>Alternative 3 (chip-specific).</description>
  90153. <value>#011</value>
  90154. </enumeratedValue>
  90155. <enumeratedValue>
  90156. <name>100</name>
  90157. <description>Alternative 4 (chip-specific).</description>
  90158. <value>#100</value>
  90159. </enumeratedValue>
  90160. <enumeratedValue>
  90161. <name>101</name>
  90162. <description>Alternative 5 (chip-specific).</description>
  90163. <value>#101</value>
  90164. </enumeratedValue>
  90165. <enumeratedValue>
  90166. <name>110</name>
  90167. <description>Alternative 6 (chip-specific).</description>
  90168. <value>#110</value>
  90169. </enumeratedValue>
  90170. <enumeratedValue>
  90171. <name>111</name>
  90172. <description>Alternative 7 (chip-specific).</description>
  90173. <value>#111</value>
  90174. </enumeratedValue>
  90175. </enumeratedValues>
  90176. </field>
  90177. <field>
  90178. <name>LK</name>
  90179. <description>Lock Register</description>
  90180. <bitOffset>15</bitOffset>
  90181. <bitWidth>1</bitWidth>
  90182. <access>read-write</access>
  90183. <enumeratedValues>
  90184. <enumeratedValue>
  90185. <name>0</name>
  90186. <description>Pin Control Register fields [15:0] are not locked.</description>
  90187. <value>#0</value>
  90188. </enumeratedValue>
  90189. <enumeratedValue>
  90190. <name>1</name>
  90191. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  90192. <value>#1</value>
  90193. </enumeratedValue>
  90194. </enumeratedValues>
  90195. </field>
  90196. <field>
  90197. <name>IRQC</name>
  90198. <description>Interrupt Configuration</description>
  90199. <bitOffset>16</bitOffset>
  90200. <bitWidth>4</bitWidth>
  90201. <access>read-write</access>
  90202. <enumeratedValues>
  90203. <enumeratedValue>
  90204. <name>0000</name>
  90205. <description>Interrupt/DMA request disabled.</description>
  90206. <value>#0000</value>
  90207. </enumeratedValue>
  90208. <enumeratedValue>
  90209. <name>0001</name>
  90210. <description>DMA request on rising edge.</description>
  90211. <value>#0001</value>
  90212. </enumeratedValue>
  90213. <enumeratedValue>
  90214. <name>0010</name>
  90215. <description>DMA request on falling edge.</description>
  90216. <value>#0010</value>
  90217. </enumeratedValue>
  90218. <enumeratedValue>
  90219. <name>0011</name>
  90220. <description>DMA request on either edge.</description>
  90221. <value>#0011</value>
  90222. </enumeratedValue>
  90223. <enumeratedValue>
  90224. <name>1000</name>
  90225. <description>Interrupt when logic 0.</description>
  90226. <value>#1000</value>
  90227. </enumeratedValue>
  90228. <enumeratedValue>
  90229. <name>1001</name>
  90230. <description>Interrupt on rising-edge.</description>
  90231. <value>#1001</value>
  90232. </enumeratedValue>
  90233. <enumeratedValue>
  90234. <name>1010</name>
  90235. <description>Interrupt on falling-edge.</description>
  90236. <value>#1010</value>
  90237. </enumeratedValue>
  90238. <enumeratedValue>
  90239. <name>1011</name>
  90240. <description>Interrupt on either edge.</description>
  90241. <value>#1011</value>
  90242. </enumeratedValue>
  90243. <enumeratedValue>
  90244. <name>1100</name>
  90245. <description>Interrupt when logic 1.</description>
  90246. <value>#1100</value>
  90247. </enumeratedValue>
  90248. </enumeratedValues>
  90249. </field>
  90250. <field>
  90251. <name>ISF</name>
  90252. <description>Interrupt Status Flag</description>
  90253. <bitOffset>24</bitOffset>
  90254. <bitWidth>1</bitWidth>
  90255. <access>read-write</access>
  90256. <enumeratedValues>
  90257. <enumeratedValue>
  90258. <name>0</name>
  90259. <description>Configured interrupt is not detected.</description>
  90260. <value>#0</value>
  90261. </enumeratedValue>
  90262. <enumeratedValue>
  90263. <name>1</name>
  90264. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  90265. <value>#1</value>
  90266. </enumeratedValue>
  90267. </enumeratedValues>
  90268. </field>
  90269. </fields>
  90270. </register>
  90271. <register>
  90272. <name>PCR31</name>
  90273. <description>Pin Control Register n</description>
  90274. <addressOffset>0x7C</addressOffset>
  90275. <size>32</size>
  90276. <access>read-write</access>
  90277. <resetValue>0</resetValue>
  90278. <resetMask>0xFFFFFFFF</resetMask>
  90279. <fields>
  90280. <field>
  90281. <name>PS</name>
  90282. <description>Pull Select</description>
  90283. <bitOffset>0</bitOffset>
  90284. <bitWidth>1</bitWidth>
  90285. <access>read-only</access>
  90286. <enumeratedValues>
  90287. <enumeratedValue>
  90288. <name>0</name>
  90289. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  90290. <value>#0</value>
  90291. </enumeratedValue>
  90292. <enumeratedValue>
  90293. <name>1</name>
  90294. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  90295. <value>#1</value>
  90296. </enumeratedValue>
  90297. </enumeratedValues>
  90298. </field>
  90299. <field>
  90300. <name>PE</name>
  90301. <description>Pull Enable</description>
  90302. <bitOffset>1</bitOffset>
  90303. <bitWidth>1</bitWidth>
  90304. <access>read-only</access>
  90305. <enumeratedValues>
  90306. <enumeratedValue>
  90307. <name>0</name>
  90308. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  90309. <value>#0</value>
  90310. </enumeratedValue>
  90311. <enumeratedValue>
  90312. <name>1</name>
  90313. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  90314. <value>#1</value>
  90315. </enumeratedValue>
  90316. </enumeratedValues>
  90317. </field>
  90318. <field>
  90319. <name>SRE</name>
  90320. <description>Slew Rate Enable</description>
  90321. <bitOffset>2</bitOffset>
  90322. <bitWidth>1</bitWidth>
  90323. <access>read-only</access>
  90324. <enumeratedValues>
  90325. <enumeratedValue>
  90326. <name>0</name>
  90327. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  90328. <value>#0</value>
  90329. </enumeratedValue>
  90330. <enumeratedValue>
  90331. <name>1</name>
  90332. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  90333. <value>#1</value>
  90334. </enumeratedValue>
  90335. </enumeratedValues>
  90336. </field>
  90337. <field>
  90338. <name>PFE</name>
  90339. <description>Passive Filter Enable</description>
  90340. <bitOffset>4</bitOffset>
  90341. <bitWidth>1</bitWidth>
  90342. <access>read-only</access>
  90343. <enumeratedValues>
  90344. <enumeratedValue>
  90345. <name>0</name>
  90346. <description>Passive input filter is disabled on the corresponding pin.</description>
  90347. <value>#0</value>
  90348. </enumeratedValue>
  90349. <enumeratedValue>
  90350. <name>1</name>
  90351. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  90352. <value>#1</value>
  90353. </enumeratedValue>
  90354. </enumeratedValues>
  90355. </field>
  90356. <field>
  90357. <name>ODE</name>
  90358. <description>Open Drain Enable</description>
  90359. <bitOffset>5</bitOffset>
  90360. <bitWidth>1</bitWidth>
  90361. <access>read-only</access>
  90362. <enumeratedValues>
  90363. <enumeratedValue>
  90364. <name>0</name>
  90365. <description>Open drain output is disabled on the corresponding pin.</description>
  90366. <value>#0</value>
  90367. </enumeratedValue>
  90368. <enumeratedValue>
  90369. <name>1</name>
  90370. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  90371. <value>#1</value>
  90372. </enumeratedValue>
  90373. </enumeratedValues>
  90374. </field>
  90375. <field>
  90376. <name>DSE</name>
  90377. <description>Drive Strength Enable</description>
  90378. <bitOffset>6</bitOffset>
  90379. <bitWidth>1</bitWidth>
  90380. <access>read-only</access>
  90381. <enumeratedValues>
  90382. <enumeratedValue>
  90383. <name>0</name>
  90384. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  90385. <value>#0</value>
  90386. </enumeratedValue>
  90387. <enumeratedValue>
  90388. <name>1</name>
  90389. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  90390. <value>#1</value>
  90391. </enumeratedValue>
  90392. </enumeratedValues>
  90393. </field>
  90394. <field>
  90395. <name>MUX</name>
  90396. <description>Pin Mux Control</description>
  90397. <bitOffset>8</bitOffset>
  90398. <bitWidth>3</bitWidth>
  90399. <access>read-write</access>
  90400. <enumeratedValues>
  90401. <enumeratedValue>
  90402. <name>000</name>
  90403. <description>Pin disabled (analog).</description>
  90404. <value>#000</value>
  90405. </enumeratedValue>
  90406. <enumeratedValue>
  90407. <name>001</name>
  90408. <description>Alternative 1 (GPIO).</description>
  90409. <value>#001</value>
  90410. </enumeratedValue>
  90411. <enumeratedValue>
  90412. <name>010</name>
  90413. <description>Alternative 2 (chip-specific).</description>
  90414. <value>#010</value>
  90415. </enumeratedValue>
  90416. <enumeratedValue>
  90417. <name>011</name>
  90418. <description>Alternative 3 (chip-specific).</description>
  90419. <value>#011</value>
  90420. </enumeratedValue>
  90421. <enumeratedValue>
  90422. <name>100</name>
  90423. <description>Alternative 4 (chip-specific).</description>
  90424. <value>#100</value>
  90425. </enumeratedValue>
  90426. <enumeratedValue>
  90427. <name>101</name>
  90428. <description>Alternative 5 (chip-specific).</description>
  90429. <value>#101</value>
  90430. </enumeratedValue>
  90431. <enumeratedValue>
  90432. <name>110</name>
  90433. <description>Alternative 6 (chip-specific).</description>
  90434. <value>#110</value>
  90435. </enumeratedValue>
  90436. <enumeratedValue>
  90437. <name>111</name>
  90438. <description>Alternative 7 (chip-specific).</description>
  90439. <value>#111</value>
  90440. </enumeratedValue>
  90441. </enumeratedValues>
  90442. </field>
  90443. <field>
  90444. <name>LK</name>
  90445. <description>Lock Register</description>
  90446. <bitOffset>15</bitOffset>
  90447. <bitWidth>1</bitWidth>
  90448. <access>read-write</access>
  90449. <enumeratedValues>
  90450. <enumeratedValue>
  90451. <name>0</name>
  90452. <description>Pin Control Register fields [15:0] are not locked.</description>
  90453. <value>#0</value>
  90454. </enumeratedValue>
  90455. <enumeratedValue>
  90456. <name>1</name>
  90457. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  90458. <value>#1</value>
  90459. </enumeratedValue>
  90460. </enumeratedValues>
  90461. </field>
  90462. <field>
  90463. <name>IRQC</name>
  90464. <description>Interrupt Configuration</description>
  90465. <bitOffset>16</bitOffset>
  90466. <bitWidth>4</bitWidth>
  90467. <access>read-write</access>
  90468. <enumeratedValues>
  90469. <enumeratedValue>
  90470. <name>0000</name>
  90471. <description>Interrupt/DMA request disabled.</description>
  90472. <value>#0000</value>
  90473. </enumeratedValue>
  90474. <enumeratedValue>
  90475. <name>0001</name>
  90476. <description>DMA request on rising edge.</description>
  90477. <value>#0001</value>
  90478. </enumeratedValue>
  90479. <enumeratedValue>
  90480. <name>0010</name>
  90481. <description>DMA request on falling edge.</description>
  90482. <value>#0010</value>
  90483. </enumeratedValue>
  90484. <enumeratedValue>
  90485. <name>0011</name>
  90486. <description>DMA request on either edge.</description>
  90487. <value>#0011</value>
  90488. </enumeratedValue>
  90489. <enumeratedValue>
  90490. <name>1000</name>
  90491. <description>Interrupt when logic 0.</description>
  90492. <value>#1000</value>
  90493. </enumeratedValue>
  90494. <enumeratedValue>
  90495. <name>1001</name>
  90496. <description>Interrupt on rising-edge.</description>
  90497. <value>#1001</value>
  90498. </enumeratedValue>
  90499. <enumeratedValue>
  90500. <name>1010</name>
  90501. <description>Interrupt on falling-edge.</description>
  90502. <value>#1010</value>
  90503. </enumeratedValue>
  90504. <enumeratedValue>
  90505. <name>1011</name>
  90506. <description>Interrupt on either edge.</description>
  90507. <value>#1011</value>
  90508. </enumeratedValue>
  90509. <enumeratedValue>
  90510. <name>1100</name>
  90511. <description>Interrupt when logic 1.</description>
  90512. <value>#1100</value>
  90513. </enumeratedValue>
  90514. </enumeratedValues>
  90515. </field>
  90516. <field>
  90517. <name>ISF</name>
  90518. <description>Interrupt Status Flag</description>
  90519. <bitOffset>24</bitOffset>
  90520. <bitWidth>1</bitWidth>
  90521. <access>read-write</access>
  90522. <enumeratedValues>
  90523. <enumeratedValue>
  90524. <name>0</name>
  90525. <description>Configured interrupt is not detected.</description>
  90526. <value>#0</value>
  90527. </enumeratedValue>
  90528. <enumeratedValue>
  90529. <name>1</name>
  90530. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  90531. <value>#1</value>
  90532. </enumeratedValue>
  90533. </enumeratedValues>
  90534. </field>
  90535. </fields>
  90536. </register>
  90537. <register>
  90538. <name>GPCLR</name>
  90539. <description>Global Pin Control Low Register</description>
  90540. <addressOffset>0x80</addressOffset>
  90541. <size>32</size>
  90542. <access>write-only</access>
  90543. <resetValue>0</resetValue>
  90544. <resetMask>0xFFFFFFFF</resetMask>
  90545. <fields>
  90546. <field>
  90547. <name>GPWD</name>
  90548. <description>Global Pin Write Data</description>
  90549. <bitOffset>0</bitOffset>
  90550. <bitWidth>16</bitWidth>
  90551. <access>write-only</access>
  90552. </field>
  90553. <field>
  90554. <name>GPWE</name>
  90555. <description>Global Pin Write Enable</description>
  90556. <bitOffset>16</bitOffset>
  90557. <bitWidth>16</bitWidth>
  90558. <access>write-only</access>
  90559. <enumeratedValues>
  90560. <enumeratedValue>
  90561. <name>0</name>
  90562. <description>Corresponding Pin Control Register is not updated with the value in GPWD.</description>
  90563. <value>#0</value>
  90564. </enumeratedValue>
  90565. <enumeratedValue>
  90566. <name>1</name>
  90567. <description>Corresponding Pin Control Register is updated with the value in GPWD.</description>
  90568. <value>#1</value>
  90569. </enumeratedValue>
  90570. </enumeratedValues>
  90571. </field>
  90572. </fields>
  90573. </register>
  90574. <register>
  90575. <name>GPCHR</name>
  90576. <description>Global Pin Control High Register</description>
  90577. <addressOffset>0x84</addressOffset>
  90578. <size>32</size>
  90579. <access>write-only</access>
  90580. <resetValue>0</resetValue>
  90581. <resetMask>0xFFFFFFFF</resetMask>
  90582. <fields>
  90583. <field>
  90584. <name>GPWD</name>
  90585. <description>Global Pin Write Data</description>
  90586. <bitOffset>0</bitOffset>
  90587. <bitWidth>16</bitWidth>
  90588. <access>write-only</access>
  90589. </field>
  90590. <field>
  90591. <name>GPWE</name>
  90592. <description>Global Pin Write Enable</description>
  90593. <bitOffset>16</bitOffset>
  90594. <bitWidth>16</bitWidth>
  90595. <access>write-only</access>
  90596. <enumeratedValues>
  90597. <enumeratedValue>
  90598. <name>0</name>
  90599. <description>Corresponding Pin Control Register is not updated with the value in GPWD.</description>
  90600. <value>#0</value>
  90601. </enumeratedValue>
  90602. <enumeratedValue>
  90603. <name>1</name>
  90604. <description>Corresponding Pin Control Register is updated with the value in GPWD.</description>
  90605. <value>#1</value>
  90606. </enumeratedValue>
  90607. </enumeratedValues>
  90608. </field>
  90609. </fields>
  90610. </register>
  90611. <register>
  90612. <name>ISFR</name>
  90613. <description>Interrupt Status Flag Register</description>
  90614. <addressOffset>0xA0</addressOffset>
  90615. <size>32</size>
  90616. <access>read-write</access>
  90617. <resetValue>0</resetValue>
  90618. <resetMask>0xFFFFFFFF</resetMask>
  90619. <fields>
  90620. <field>
  90621. <name>ISF</name>
  90622. <description>Interrupt Status Flag</description>
  90623. <bitOffset>0</bitOffset>
  90624. <bitWidth>32</bitWidth>
  90625. <access>read-write</access>
  90626. <enumeratedValues>
  90627. <enumeratedValue>
  90628. <name>0</name>
  90629. <description>Configured interrupt is not detected.</description>
  90630. <value>#0</value>
  90631. </enumeratedValue>
  90632. <enumeratedValue>
  90633. <name>1</name>
  90634. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  90635. <value>#1</value>
  90636. </enumeratedValue>
  90637. </enumeratedValues>
  90638. </field>
  90639. </fields>
  90640. </register>
  90641. <register>
  90642. <name>DFER</name>
  90643. <description>Digital Filter Enable Register</description>
  90644. <addressOffset>0xC0</addressOffset>
  90645. <size>32</size>
  90646. <access>read-write</access>
  90647. <resetValue>0</resetValue>
  90648. <resetMask>0xFFFFFFFF</resetMask>
  90649. <fields>
  90650. <field>
  90651. <name>DFE</name>
  90652. <description>Digital Filter Enable</description>
  90653. <bitOffset>0</bitOffset>
  90654. <bitWidth>32</bitWidth>
  90655. <access>read-write</access>
  90656. <enumeratedValues>
  90657. <enumeratedValue>
  90658. <name>0</name>
  90659. <description>Digital filter is disabled on the corresponding pin and output of the digital filter is reset to zero.</description>
  90660. <value>#0</value>
  90661. </enumeratedValue>
  90662. <enumeratedValue>
  90663. <name>1</name>
  90664. <description>Digital filter is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  90665. <value>#1</value>
  90666. </enumeratedValue>
  90667. </enumeratedValues>
  90668. </field>
  90669. </fields>
  90670. </register>
  90671. <register>
  90672. <name>DFCR</name>
  90673. <description>Digital Filter Clock Register</description>
  90674. <addressOffset>0xC4</addressOffset>
  90675. <size>32</size>
  90676. <access>read-write</access>
  90677. <resetValue>0</resetValue>
  90678. <resetMask>0xFFFFFFFF</resetMask>
  90679. <fields>
  90680. <field>
  90681. <name>CS</name>
  90682. <description>Clock Source</description>
  90683. <bitOffset>0</bitOffset>
  90684. <bitWidth>1</bitWidth>
  90685. <access>read-write</access>
  90686. <enumeratedValues>
  90687. <enumeratedValue>
  90688. <name>0</name>
  90689. <description>Digital filters are clocked by the bus clock.</description>
  90690. <value>#0</value>
  90691. </enumeratedValue>
  90692. <enumeratedValue>
  90693. <name>1</name>
  90694. <description>Digital filters are clocked by the 1 kHz LPO clock.</description>
  90695. <value>#1</value>
  90696. </enumeratedValue>
  90697. </enumeratedValues>
  90698. </field>
  90699. </fields>
  90700. </register>
  90701. <register>
  90702. <name>DFWR</name>
  90703. <description>Digital Filter Width Register</description>
  90704. <addressOffset>0xC8</addressOffset>
  90705. <size>32</size>
  90706. <access>read-write</access>
  90707. <resetValue>0</resetValue>
  90708. <resetMask>0xFFFFFFFF</resetMask>
  90709. <fields>
  90710. <field>
  90711. <name>FILT</name>
  90712. <description>Filter Length</description>
  90713. <bitOffset>0</bitOffset>
  90714. <bitWidth>5</bitWidth>
  90715. <access>read-write</access>
  90716. </field>
  90717. </fields>
  90718. </register>
  90719. </registers>
  90720. </peripheral>
  90721. <peripheral>
  90722. <name>PORTE</name>
  90723. <description>Pin Control and Interrupts</description>
  90724. <groupName>PORT</groupName>
  90725. <prependToName>PORTE_</prependToName>
  90726. <baseAddress>0x4004D000</baseAddress>
  90727. <addressBlock>
  90728. <offset>0</offset>
  90729. <size>0xA4</size>
  90730. <usage>registers</usage>
  90731. </addressBlock>
  90732. <interrupt>
  90733. <name>PORTE</name>
  90734. <value>63</value>
  90735. </interrupt>
  90736. <registers>
  90737. <register>
  90738. <name>PCR0</name>
  90739. <description>Pin Control Register n</description>
  90740. <addressOffset>0</addressOffset>
  90741. <size>32</size>
  90742. <access>read-write</access>
  90743. <resetValue>0</resetValue>
  90744. <resetMask>0xFFFFFFFF</resetMask>
  90745. <fields>
  90746. <field>
  90747. <name>PS</name>
  90748. <description>Pull Select</description>
  90749. <bitOffset>0</bitOffset>
  90750. <bitWidth>1</bitWidth>
  90751. <access>read-write</access>
  90752. <enumeratedValues>
  90753. <enumeratedValue>
  90754. <name>0</name>
  90755. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  90756. <value>#0</value>
  90757. </enumeratedValue>
  90758. <enumeratedValue>
  90759. <name>1</name>
  90760. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  90761. <value>#1</value>
  90762. </enumeratedValue>
  90763. </enumeratedValues>
  90764. </field>
  90765. <field>
  90766. <name>PE</name>
  90767. <description>Pull Enable</description>
  90768. <bitOffset>1</bitOffset>
  90769. <bitWidth>1</bitWidth>
  90770. <access>read-write</access>
  90771. <enumeratedValues>
  90772. <enumeratedValue>
  90773. <name>0</name>
  90774. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  90775. <value>#0</value>
  90776. </enumeratedValue>
  90777. <enumeratedValue>
  90778. <name>1</name>
  90779. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  90780. <value>#1</value>
  90781. </enumeratedValue>
  90782. </enumeratedValues>
  90783. </field>
  90784. <field>
  90785. <name>SRE</name>
  90786. <description>Slew Rate Enable</description>
  90787. <bitOffset>2</bitOffset>
  90788. <bitWidth>1</bitWidth>
  90789. <access>read-write</access>
  90790. <enumeratedValues>
  90791. <enumeratedValue>
  90792. <name>0</name>
  90793. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  90794. <value>#0</value>
  90795. </enumeratedValue>
  90796. <enumeratedValue>
  90797. <name>1</name>
  90798. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  90799. <value>#1</value>
  90800. </enumeratedValue>
  90801. </enumeratedValues>
  90802. </field>
  90803. <field>
  90804. <name>PFE</name>
  90805. <description>Passive Filter Enable</description>
  90806. <bitOffset>4</bitOffset>
  90807. <bitWidth>1</bitWidth>
  90808. <access>read-write</access>
  90809. <enumeratedValues>
  90810. <enumeratedValue>
  90811. <name>0</name>
  90812. <description>Passive input filter is disabled on the corresponding pin.</description>
  90813. <value>#0</value>
  90814. </enumeratedValue>
  90815. <enumeratedValue>
  90816. <name>1</name>
  90817. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  90818. <value>#1</value>
  90819. </enumeratedValue>
  90820. </enumeratedValues>
  90821. </field>
  90822. <field>
  90823. <name>ODE</name>
  90824. <description>Open Drain Enable</description>
  90825. <bitOffset>5</bitOffset>
  90826. <bitWidth>1</bitWidth>
  90827. <access>read-write</access>
  90828. <enumeratedValues>
  90829. <enumeratedValue>
  90830. <name>0</name>
  90831. <description>Open drain output is disabled on the corresponding pin.</description>
  90832. <value>#0</value>
  90833. </enumeratedValue>
  90834. <enumeratedValue>
  90835. <name>1</name>
  90836. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  90837. <value>#1</value>
  90838. </enumeratedValue>
  90839. </enumeratedValues>
  90840. </field>
  90841. <field>
  90842. <name>DSE</name>
  90843. <description>Drive Strength Enable</description>
  90844. <bitOffset>6</bitOffset>
  90845. <bitWidth>1</bitWidth>
  90846. <access>read-write</access>
  90847. <enumeratedValues>
  90848. <enumeratedValue>
  90849. <name>0</name>
  90850. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  90851. <value>#0</value>
  90852. </enumeratedValue>
  90853. <enumeratedValue>
  90854. <name>1</name>
  90855. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  90856. <value>#1</value>
  90857. </enumeratedValue>
  90858. </enumeratedValues>
  90859. </field>
  90860. <field>
  90861. <name>MUX</name>
  90862. <description>Pin Mux Control</description>
  90863. <bitOffset>8</bitOffset>
  90864. <bitWidth>3</bitWidth>
  90865. <access>read-write</access>
  90866. <enumeratedValues>
  90867. <enumeratedValue>
  90868. <name>000</name>
  90869. <description>Pin disabled (analog).</description>
  90870. <value>#000</value>
  90871. </enumeratedValue>
  90872. <enumeratedValue>
  90873. <name>001</name>
  90874. <description>Alternative 1 (GPIO).</description>
  90875. <value>#001</value>
  90876. </enumeratedValue>
  90877. <enumeratedValue>
  90878. <name>010</name>
  90879. <description>Alternative 2 (chip-specific).</description>
  90880. <value>#010</value>
  90881. </enumeratedValue>
  90882. <enumeratedValue>
  90883. <name>011</name>
  90884. <description>Alternative 3 (chip-specific).</description>
  90885. <value>#011</value>
  90886. </enumeratedValue>
  90887. <enumeratedValue>
  90888. <name>100</name>
  90889. <description>Alternative 4 (chip-specific).</description>
  90890. <value>#100</value>
  90891. </enumeratedValue>
  90892. <enumeratedValue>
  90893. <name>101</name>
  90894. <description>Alternative 5 (chip-specific).</description>
  90895. <value>#101</value>
  90896. </enumeratedValue>
  90897. <enumeratedValue>
  90898. <name>110</name>
  90899. <description>Alternative 6 (chip-specific).</description>
  90900. <value>#110</value>
  90901. </enumeratedValue>
  90902. <enumeratedValue>
  90903. <name>111</name>
  90904. <description>Alternative 7 (chip-specific).</description>
  90905. <value>#111</value>
  90906. </enumeratedValue>
  90907. </enumeratedValues>
  90908. </field>
  90909. <field>
  90910. <name>LK</name>
  90911. <description>Lock Register</description>
  90912. <bitOffset>15</bitOffset>
  90913. <bitWidth>1</bitWidth>
  90914. <access>read-write</access>
  90915. <enumeratedValues>
  90916. <enumeratedValue>
  90917. <name>0</name>
  90918. <description>Pin Control Register fields [15:0] are not locked.</description>
  90919. <value>#0</value>
  90920. </enumeratedValue>
  90921. <enumeratedValue>
  90922. <name>1</name>
  90923. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  90924. <value>#1</value>
  90925. </enumeratedValue>
  90926. </enumeratedValues>
  90927. </field>
  90928. <field>
  90929. <name>IRQC</name>
  90930. <description>Interrupt Configuration</description>
  90931. <bitOffset>16</bitOffset>
  90932. <bitWidth>4</bitWidth>
  90933. <access>read-write</access>
  90934. <enumeratedValues>
  90935. <enumeratedValue>
  90936. <name>0000</name>
  90937. <description>Interrupt/DMA request disabled.</description>
  90938. <value>#0000</value>
  90939. </enumeratedValue>
  90940. <enumeratedValue>
  90941. <name>0001</name>
  90942. <description>DMA request on rising edge.</description>
  90943. <value>#0001</value>
  90944. </enumeratedValue>
  90945. <enumeratedValue>
  90946. <name>0010</name>
  90947. <description>DMA request on falling edge.</description>
  90948. <value>#0010</value>
  90949. </enumeratedValue>
  90950. <enumeratedValue>
  90951. <name>0011</name>
  90952. <description>DMA request on either edge.</description>
  90953. <value>#0011</value>
  90954. </enumeratedValue>
  90955. <enumeratedValue>
  90956. <name>1000</name>
  90957. <description>Interrupt when logic 0.</description>
  90958. <value>#1000</value>
  90959. </enumeratedValue>
  90960. <enumeratedValue>
  90961. <name>1001</name>
  90962. <description>Interrupt on rising-edge.</description>
  90963. <value>#1001</value>
  90964. </enumeratedValue>
  90965. <enumeratedValue>
  90966. <name>1010</name>
  90967. <description>Interrupt on falling-edge.</description>
  90968. <value>#1010</value>
  90969. </enumeratedValue>
  90970. <enumeratedValue>
  90971. <name>1011</name>
  90972. <description>Interrupt on either edge.</description>
  90973. <value>#1011</value>
  90974. </enumeratedValue>
  90975. <enumeratedValue>
  90976. <name>1100</name>
  90977. <description>Interrupt when logic 1.</description>
  90978. <value>#1100</value>
  90979. </enumeratedValue>
  90980. </enumeratedValues>
  90981. </field>
  90982. <field>
  90983. <name>ISF</name>
  90984. <description>Interrupt Status Flag</description>
  90985. <bitOffset>24</bitOffset>
  90986. <bitWidth>1</bitWidth>
  90987. <access>read-write</access>
  90988. <enumeratedValues>
  90989. <enumeratedValue>
  90990. <name>0</name>
  90991. <description>Configured interrupt is not detected.</description>
  90992. <value>#0</value>
  90993. </enumeratedValue>
  90994. <enumeratedValue>
  90995. <name>1</name>
  90996. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  90997. <value>#1</value>
  90998. </enumeratedValue>
  90999. </enumeratedValues>
  91000. </field>
  91001. </fields>
  91002. </register>
  91003. <register>
  91004. <name>PCR1</name>
  91005. <description>Pin Control Register n</description>
  91006. <addressOffset>0x4</addressOffset>
  91007. <size>32</size>
  91008. <access>read-write</access>
  91009. <resetValue>0</resetValue>
  91010. <resetMask>0xFFFFFFFF</resetMask>
  91011. <fields>
  91012. <field>
  91013. <name>PS</name>
  91014. <description>Pull Select</description>
  91015. <bitOffset>0</bitOffset>
  91016. <bitWidth>1</bitWidth>
  91017. <access>read-write</access>
  91018. <enumeratedValues>
  91019. <enumeratedValue>
  91020. <name>0</name>
  91021. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  91022. <value>#0</value>
  91023. </enumeratedValue>
  91024. <enumeratedValue>
  91025. <name>1</name>
  91026. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  91027. <value>#1</value>
  91028. </enumeratedValue>
  91029. </enumeratedValues>
  91030. </field>
  91031. <field>
  91032. <name>PE</name>
  91033. <description>Pull Enable</description>
  91034. <bitOffset>1</bitOffset>
  91035. <bitWidth>1</bitWidth>
  91036. <access>read-write</access>
  91037. <enumeratedValues>
  91038. <enumeratedValue>
  91039. <name>0</name>
  91040. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  91041. <value>#0</value>
  91042. </enumeratedValue>
  91043. <enumeratedValue>
  91044. <name>1</name>
  91045. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  91046. <value>#1</value>
  91047. </enumeratedValue>
  91048. </enumeratedValues>
  91049. </field>
  91050. <field>
  91051. <name>SRE</name>
  91052. <description>Slew Rate Enable</description>
  91053. <bitOffset>2</bitOffset>
  91054. <bitWidth>1</bitWidth>
  91055. <access>read-write</access>
  91056. <enumeratedValues>
  91057. <enumeratedValue>
  91058. <name>0</name>
  91059. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  91060. <value>#0</value>
  91061. </enumeratedValue>
  91062. <enumeratedValue>
  91063. <name>1</name>
  91064. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  91065. <value>#1</value>
  91066. </enumeratedValue>
  91067. </enumeratedValues>
  91068. </field>
  91069. <field>
  91070. <name>PFE</name>
  91071. <description>Passive Filter Enable</description>
  91072. <bitOffset>4</bitOffset>
  91073. <bitWidth>1</bitWidth>
  91074. <access>read-write</access>
  91075. <enumeratedValues>
  91076. <enumeratedValue>
  91077. <name>0</name>
  91078. <description>Passive input filter is disabled on the corresponding pin.</description>
  91079. <value>#0</value>
  91080. </enumeratedValue>
  91081. <enumeratedValue>
  91082. <name>1</name>
  91083. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  91084. <value>#1</value>
  91085. </enumeratedValue>
  91086. </enumeratedValues>
  91087. </field>
  91088. <field>
  91089. <name>ODE</name>
  91090. <description>Open Drain Enable</description>
  91091. <bitOffset>5</bitOffset>
  91092. <bitWidth>1</bitWidth>
  91093. <access>read-write</access>
  91094. <enumeratedValues>
  91095. <enumeratedValue>
  91096. <name>0</name>
  91097. <description>Open drain output is disabled on the corresponding pin.</description>
  91098. <value>#0</value>
  91099. </enumeratedValue>
  91100. <enumeratedValue>
  91101. <name>1</name>
  91102. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  91103. <value>#1</value>
  91104. </enumeratedValue>
  91105. </enumeratedValues>
  91106. </field>
  91107. <field>
  91108. <name>DSE</name>
  91109. <description>Drive Strength Enable</description>
  91110. <bitOffset>6</bitOffset>
  91111. <bitWidth>1</bitWidth>
  91112. <access>read-write</access>
  91113. <enumeratedValues>
  91114. <enumeratedValue>
  91115. <name>0</name>
  91116. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  91117. <value>#0</value>
  91118. </enumeratedValue>
  91119. <enumeratedValue>
  91120. <name>1</name>
  91121. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  91122. <value>#1</value>
  91123. </enumeratedValue>
  91124. </enumeratedValues>
  91125. </field>
  91126. <field>
  91127. <name>MUX</name>
  91128. <description>Pin Mux Control</description>
  91129. <bitOffset>8</bitOffset>
  91130. <bitWidth>3</bitWidth>
  91131. <access>read-write</access>
  91132. <enumeratedValues>
  91133. <enumeratedValue>
  91134. <name>000</name>
  91135. <description>Pin disabled (analog).</description>
  91136. <value>#000</value>
  91137. </enumeratedValue>
  91138. <enumeratedValue>
  91139. <name>001</name>
  91140. <description>Alternative 1 (GPIO).</description>
  91141. <value>#001</value>
  91142. </enumeratedValue>
  91143. <enumeratedValue>
  91144. <name>010</name>
  91145. <description>Alternative 2 (chip-specific).</description>
  91146. <value>#010</value>
  91147. </enumeratedValue>
  91148. <enumeratedValue>
  91149. <name>011</name>
  91150. <description>Alternative 3 (chip-specific).</description>
  91151. <value>#011</value>
  91152. </enumeratedValue>
  91153. <enumeratedValue>
  91154. <name>100</name>
  91155. <description>Alternative 4 (chip-specific).</description>
  91156. <value>#100</value>
  91157. </enumeratedValue>
  91158. <enumeratedValue>
  91159. <name>101</name>
  91160. <description>Alternative 5 (chip-specific).</description>
  91161. <value>#101</value>
  91162. </enumeratedValue>
  91163. <enumeratedValue>
  91164. <name>110</name>
  91165. <description>Alternative 6 (chip-specific).</description>
  91166. <value>#110</value>
  91167. </enumeratedValue>
  91168. <enumeratedValue>
  91169. <name>111</name>
  91170. <description>Alternative 7 (chip-specific).</description>
  91171. <value>#111</value>
  91172. </enumeratedValue>
  91173. </enumeratedValues>
  91174. </field>
  91175. <field>
  91176. <name>LK</name>
  91177. <description>Lock Register</description>
  91178. <bitOffset>15</bitOffset>
  91179. <bitWidth>1</bitWidth>
  91180. <access>read-write</access>
  91181. <enumeratedValues>
  91182. <enumeratedValue>
  91183. <name>0</name>
  91184. <description>Pin Control Register fields [15:0] are not locked.</description>
  91185. <value>#0</value>
  91186. </enumeratedValue>
  91187. <enumeratedValue>
  91188. <name>1</name>
  91189. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  91190. <value>#1</value>
  91191. </enumeratedValue>
  91192. </enumeratedValues>
  91193. </field>
  91194. <field>
  91195. <name>IRQC</name>
  91196. <description>Interrupt Configuration</description>
  91197. <bitOffset>16</bitOffset>
  91198. <bitWidth>4</bitWidth>
  91199. <access>read-write</access>
  91200. <enumeratedValues>
  91201. <enumeratedValue>
  91202. <name>0000</name>
  91203. <description>Interrupt/DMA request disabled.</description>
  91204. <value>#0000</value>
  91205. </enumeratedValue>
  91206. <enumeratedValue>
  91207. <name>0001</name>
  91208. <description>DMA request on rising edge.</description>
  91209. <value>#0001</value>
  91210. </enumeratedValue>
  91211. <enumeratedValue>
  91212. <name>0010</name>
  91213. <description>DMA request on falling edge.</description>
  91214. <value>#0010</value>
  91215. </enumeratedValue>
  91216. <enumeratedValue>
  91217. <name>0011</name>
  91218. <description>DMA request on either edge.</description>
  91219. <value>#0011</value>
  91220. </enumeratedValue>
  91221. <enumeratedValue>
  91222. <name>1000</name>
  91223. <description>Interrupt when logic 0.</description>
  91224. <value>#1000</value>
  91225. </enumeratedValue>
  91226. <enumeratedValue>
  91227. <name>1001</name>
  91228. <description>Interrupt on rising-edge.</description>
  91229. <value>#1001</value>
  91230. </enumeratedValue>
  91231. <enumeratedValue>
  91232. <name>1010</name>
  91233. <description>Interrupt on falling-edge.</description>
  91234. <value>#1010</value>
  91235. </enumeratedValue>
  91236. <enumeratedValue>
  91237. <name>1011</name>
  91238. <description>Interrupt on either edge.</description>
  91239. <value>#1011</value>
  91240. </enumeratedValue>
  91241. <enumeratedValue>
  91242. <name>1100</name>
  91243. <description>Interrupt when logic 1.</description>
  91244. <value>#1100</value>
  91245. </enumeratedValue>
  91246. </enumeratedValues>
  91247. </field>
  91248. <field>
  91249. <name>ISF</name>
  91250. <description>Interrupt Status Flag</description>
  91251. <bitOffset>24</bitOffset>
  91252. <bitWidth>1</bitWidth>
  91253. <access>read-write</access>
  91254. <enumeratedValues>
  91255. <enumeratedValue>
  91256. <name>0</name>
  91257. <description>Configured interrupt is not detected.</description>
  91258. <value>#0</value>
  91259. </enumeratedValue>
  91260. <enumeratedValue>
  91261. <name>1</name>
  91262. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  91263. <value>#1</value>
  91264. </enumeratedValue>
  91265. </enumeratedValues>
  91266. </field>
  91267. </fields>
  91268. </register>
  91269. <register>
  91270. <name>PCR2</name>
  91271. <description>Pin Control Register n</description>
  91272. <addressOffset>0x8</addressOffset>
  91273. <size>32</size>
  91274. <access>read-write</access>
  91275. <resetValue>0</resetValue>
  91276. <resetMask>0xFFFFFFFF</resetMask>
  91277. <fields>
  91278. <field>
  91279. <name>PS</name>
  91280. <description>Pull Select</description>
  91281. <bitOffset>0</bitOffset>
  91282. <bitWidth>1</bitWidth>
  91283. <access>read-write</access>
  91284. <enumeratedValues>
  91285. <enumeratedValue>
  91286. <name>0</name>
  91287. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  91288. <value>#0</value>
  91289. </enumeratedValue>
  91290. <enumeratedValue>
  91291. <name>1</name>
  91292. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  91293. <value>#1</value>
  91294. </enumeratedValue>
  91295. </enumeratedValues>
  91296. </field>
  91297. <field>
  91298. <name>PE</name>
  91299. <description>Pull Enable</description>
  91300. <bitOffset>1</bitOffset>
  91301. <bitWidth>1</bitWidth>
  91302. <access>read-write</access>
  91303. <enumeratedValues>
  91304. <enumeratedValue>
  91305. <name>0</name>
  91306. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  91307. <value>#0</value>
  91308. </enumeratedValue>
  91309. <enumeratedValue>
  91310. <name>1</name>
  91311. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  91312. <value>#1</value>
  91313. </enumeratedValue>
  91314. </enumeratedValues>
  91315. </field>
  91316. <field>
  91317. <name>SRE</name>
  91318. <description>Slew Rate Enable</description>
  91319. <bitOffset>2</bitOffset>
  91320. <bitWidth>1</bitWidth>
  91321. <access>read-write</access>
  91322. <enumeratedValues>
  91323. <enumeratedValue>
  91324. <name>0</name>
  91325. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  91326. <value>#0</value>
  91327. </enumeratedValue>
  91328. <enumeratedValue>
  91329. <name>1</name>
  91330. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  91331. <value>#1</value>
  91332. </enumeratedValue>
  91333. </enumeratedValues>
  91334. </field>
  91335. <field>
  91336. <name>PFE</name>
  91337. <description>Passive Filter Enable</description>
  91338. <bitOffset>4</bitOffset>
  91339. <bitWidth>1</bitWidth>
  91340. <access>read-write</access>
  91341. <enumeratedValues>
  91342. <enumeratedValue>
  91343. <name>0</name>
  91344. <description>Passive input filter is disabled on the corresponding pin.</description>
  91345. <value>#0</value>
  91346. </enumeratedValue>
  91347. <enumeratedValue>
  91348. <name>1</name>
  91349. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  91350. <value>#1</value>
  91351. </enumeratedValue>
  91352. </enumeratedValues>
  91353. </field>
  91354. <field>
  91355. <name>ODE</name>
  91356. <description>Open Drain Enable</description>
  91357. <bitOffset>5</bitOffset>
  91358. <bitWidth>1</bitWidth>
  91359. <access>read-write</access>
  91360. <enumeratedValues>
  91361. <enumeratedValue>
  91362. <name>0</name>
  91363. <description>Open drain output is disabled on the corresponding pin.</description>
  91364. <value>#0</value>
  91365. </enumeratedValue>
  91366. <enumeratedValue>
  91367. <name>1</name>
  91368. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  91369. <value>#1</value>
  91370. </enumeratedValue>
  91371. </enumeratedValues>
  91372. </field>
  91373. <field>
  91374. <name>DSE</name>
  91375. <description>Drive Strength Enable</description>
  91376. <bitOffset>6</bitOffset>
  91377. <bitWidth>1</bitWidth>
  91378. <access>read-write</access>
  91379. <enumeratedValues>
  91380. <enumeratedValue>
  91381. <name>0</name>
  91382. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  91383. <value>#0</value>
  91384. </enumeratedValue>
  91385. <enumeratedValue>
  91386. <name>1</name>
  91387. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  91388. <value>#1</value>
  91389. </enumeratedValue>
  91390. </enumeratedValues>
  91391. </field>
  91392. <field>
  91393. <name>MUX</name>
  91394. <description>Pin Mux Control</description>
  91395. <bitOffset>8</bitOffset>
  91396. <bitWidth>3</bitWidth>
  91397. <access>read-write</access>
  91398. <enumeratedValues>
  91399. <enumeratedValue>
  91400. <name>000</name>
  91401. <description>Pin disabled (analog).</description>
  91402. <value>#000</value>
  91403. </enumeratedValue>
  91404. <enumeratedValue>
  91405. <name>001</name>
  91406. <description>Alternative 1 (GPIO).</description>
  91407. <value>#001</value>
  91408. </enumeratedValue>
  91409. <enumeratedValue>
  91410. <name>010</name>
  91411. <description>Alternative 2 (chip-specific).</description>
  91412. <value>#010</value>
  91413. </enumeratedValue>
  91414. <enumeratedValue>
  91415. <name>011</name>
  91416. <description>Alternative 3 (chip-specific).</description>
  91417. <value>#011</value>
  91418. </enumeratedValue>
  91419. <enumeratedValue>
  91420. <name>100</name>
  91421. <description>Alternative 4 (chip-specific).</description>
  91422. <value>#100</value>
  91423. </enumeratedValue>
  91424. <enumeratedValue>
  91425. <name>101</name>
  91426. <description>Alternative 5 (chip-specific).</description>
  91427. <value>#101</value>
  91428. </enumeratedValue>
  91429. <enumeratedValue>
  91430. <name>110</name>
  91431. <description>Alternative 6 (chip-specific).</description>
  91432. <value>#110</value>
  91433. </enumeratedValue>
  91434. <enumeratedValue>
  91435. <name>111</name>
  91436. <description>Alternative 7 (chip-specific).</description>
  91437. <value>#111</value>
  91438. </enumeratedValue>
  91439. </enumeratedValues>
  91440. </field>
  91441. <field>
  91442. <name>LK</name>
  91443. <description>Lock Register</description>
  91444. <bitOffset>15</bitOffset>
  91445. <bitWidth>1</bitWidth>
  91446. <access>read-write</access>
  91447. <enumeratedValues>
  91448. <enumeratedValue>
  91449. <name>0</name>
  91450. <description>Pin Control Register fields [15:0] are not locked.</description>
  91451. <value>#0</value>
  91452. </enumeratedValue>
  91453. <enumeratedValue>
  91454. <name>1</name>
  91455. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  91456. <value>#1</value>
  91457. </enumeratedValue>
  91458. </enumeratedValues>
  91459. </field>
  91460. <field>
  91461. <name>IRQC</name>
  91462. <description>Interrupt Configuration</description>
  91463. <bitOffset>16</bitOffset>
  91464. <bitWidth>4</bitWidth>
  91465. <access>read-write</access>
  91466. <enumeratedValues>
  91467. <enumeratedValue>
  91468. <name>0000</name>
  91469. <description>Interrupt/DMA request disabled.</description>
  91470. <value>#0000</value>
  91471. </enumeratedValue>
  91472. <enumeratedValue>
  91473. <name>0001</name>
  91474. <description>DMA request on rising edge.</description>
  91475. <value>#0001</value>
  91476. </enumeratedValue>
  91477. <enumeratedValue>
  91478. <name>0010</name>
  91479. <description>DMA request on falling edge.</description>
  91480. <value>#0010</value>
  91481. </enumeratedValue>
  91482. <enumeratedValue>
  91483. <name>0011</name>
  91484. <description>DMA request on either edge.</description>
  91485. <value>#0011</value>
  91486. </enumeratedValue>
  91487. <enumeratedValue>
  91488. <name>1000</name>
  91489. <description>Interrupt when logic 0.</description>
  91490. <value>#1000</value>
  91491. </enumeratedValue>
  91492. <enumeratedValue>
  91493. <name>1001</name>
  91494. <description>Interrupt on rising-edge.</description>
  91495. <value>#1001</value>
  91496. </enumeratedValue>
  91497. <enumeratedValue>
  91498. <name>1010</name>
  91499. <description>Interrupt on falling-edge.</description>
  91500. <value>#1010</value>
  91501. </enumeratedValue>
  91502. <enumeratedValue>
  91503. <name>1011</name>
  91504. <description>Interrupt on either edge.</description>
  91505. <value>#1011</value>
  91506. </enumeratedValue>
  91507. <enumeratedValue>
  91508. <name>1100</name>
  91509. <description>Interrupt when logic 1.</description>
  91510. <value>#1100</value>
  91511. </enumeratedValue>
  91512. </enumeratedValues>
  91513. </field>
  91514. <field>
  91515. <name>ISF</name>
  91516. <description>Interrupt Status Flag</description>
  91517. <bitOffset>24</bitOffset>
  91518. <bitWidth>1</bitWidth>
  91519. <access>read-write</access>
  91520. <enumeratedValues>
  91521. <enumeratedValue>
  91522. <name>0</name>
  91523. <description>Configured interrupt is not detected.</description>
  91524. <value>#0</value>
  91525. </enumeratedValue>
  91526. <enumeratedValue>
  91527. <name>1</name>
  91528. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  91529. <value>#1</value>
  91530. </enumeratedValue>
  91531. </enumeratedValues>
  91532. </field>
  91533. </fields>
  91534. </register>
  91535. <register>
  91536. <name>PCR3</name>
  91537. <description>Pin Control Register n</description>
  91538. <addressOffset>0xC</addressOffset>
  91539. <size>32</size>
  91540. <access>read-write</access>
  91541. <resetValue>0</resetValue>
  91542. <resetMask>0xFFFFFFFF</resetMask>
  91543. <fields>
  91544. <field>
  91545. <name>PS</name>
  91546. <description>Pull Select</description>
  91547. <bitOffset>0</bitOffset>
  91548. <bitWidth>1</bitWidth>
  91549. <access>read-write</access>
  91550. <enumeratedValues>
  91551. <enumeratedValue>
  91552. <name>0</name>
  91553. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  91554. <value>#0</value>
  91555. </enumeratedValue>
  91556. <enumeratedValue>
  91557. <name>1</name>
  91558. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  91559. <value>#1</value>
  91560. </enumeratedValue>
  91561. </enumeratedValues>
  91562. </field>
  91563. <field>
  91564. <name>PE</name>
  91565. <description>Pull Enable</description>
  91566. <bitOffset>1</bitOffset>
  91567. <bitWidth>1</bitWidth>
  91568. <access>read-write</access>
  91569. <enumeratedValues>
  91570. <enumeratedValue>
  91571. <name>0</name>
  91572. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  91573. <value>#0</value>
  91574. </enumeratedValue>
  91575. <enumeratedValue>
  91576. <name>1</name>
  91577. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  91578. <value>#1</value>
  91579. </enumeratedValue>
  91580. </enumeratedValues>
  91581. </field>
  91582. <field>
  91583. <name>SRE</name>
  91584. <description>Slew Rate Enable</description>
  91585. <bitOffset>2</bitOffset>
  91586. <bitWidth>1</bitWidth>
  91587. <access>read-write</access>
  91588. <enumeratedValues>
  91589. <enumeratedValue>
  91590. <name>0</name>
  91591. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  91592. <value>#0</value>
  91593. </enumeratedValue>
  91594. <enumeratedValue>
  91595. <name>1</name>
  91596. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  91597. <value>#1</value>
  91598. </enumeratedValue>
  91599. </enumeratedValues>
  91600. </field>
  91601. <field>
  91602. <name>PFE</name>
  91603. <description>Passive Filter Enable</description>
  91604. <bitOffset>4</bitOffset>
  91605. <bitWidth>1</bitWidth>
  91606. <access>read-write</access>
  91607. <enumeratedValues>
  91608. <enumeratedValue>
  91609. <name>0</name>
  91610. <description>Passive input filter is disabled on the corresponding pin.</description>
  91611. <value>#0</value>
  91612. </enumeratedValue>
  91613. <enumeratedValue>
  91614. <name>1</name>
  91615. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  91616. <value>#1</value>
  91617. </enumeratedValue>
  91618. </enumeratedValues>
  91619. </field>
  91620. <field>
  91621. <name>ODE</name>
  91622. <description>Open Drain Enable</description>
  91623. <bitOffset>5</bitOffset>
  91624. <bitWidth>1</bitWidth>
  91625. <access>read-write</access>
  91626. <enumeratedValues>
  91627. <enumeratedValue>
  91628. <name>0</name>
  91629. <description>Open drain output is disabled on the corresponding pin.</description>
  91630. <value>#0</value>
  91631. </enumeratedValue>
  91632. <enumeratedValue>
  91633. <name>1</name>
  91634. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  91635. <value>#1</value>
  91636. </enumeratedValue>
  91637. </enumeratedValues>
  91638. </field>
  91639. <field>
  91640. <name>DSE</name>
  91641. <description>Drive Strength Enable</description>
  91642. <bitOffset>6</bitOffset>
  91643. <bitWidth>1</bitWidth>
  91644. <access>read-write</access>
  91645. <enumeratedValues>
  91646. <enumeratedValue>
  91647. <name>0</name>
  91648. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  91649. <value>#0</value>
  91650. </enumeratedValue>
  91651. <enumeratedValue>
  91652. <name>1</name>
  91653. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  91654. <value>#1</value>
  91655. </enumeratedValue>
  91656. </enumeratedValues>
  91657. </field>
  91658. <field>
  91659. <name>MUX</name>
  91660. <description>Pin Mux Control</description>
  91661. <bitOffset>8</bitOffset>
  91662. <bitWidth>3</bitWidth>
  91663. <access>read-write</access>
  91664. <enumeratedValues>
  91665. <enumeratedValue>
  91666. <name>000</name>
  91667. <description>Pin disabled (analog).</description>
  91668. <value>#000</value>
  91669. </enumeratedValue>
  91670. <enumeratedValue>
  91671. <name>001</name>
  91672. <description>Alternative 1 (GPIO).</description>
  91673. <value>#001</value>
  91674. </enumeratedValue>
  91675. <enumeratedValue>
  91676. <name>010</name>
  91677. <description>Alternative 2 (chip-specific).</description>
  91678. <value>#010</value>
  91679. </enumeratedValue>
  91680. <enumeratedValue>
  91681. <name>011</name>
  91682. <description>Alternative 3 (chip-specific).</description>
  91683. <value>#011</value>
  91684. </enumeratedValue>
  91685. <enumeratedValue>
  91686. <name>100</name>
  91687. <description>Alternative 4 (chip-specific).</description>
  91688. <value>#100</value>
  91689. </enumeratedValue>
  91690. <enumeratedValue>
  91691. <name>101</name>
  91692. <description>Alternative 5 (chip-specific).</description>
  91693. <value>#101</value>
  91694. </enumeratedValue>
  91695. <enumeratedValue>
  91696. <name>110</name>
  91697. <description>Alternative 6 (chip-specific).</description>
  91698. <value>#110</value>
  91699. </enumeratedValue>
  91700. <enumeratedValue>
  91701. <name>111</name>
  91702. <description>Alternative 7 (chip-specific).</description>
  91703. <value>#111</value>
  91704. </enumeratedValue>
  91705. </enumeratedValues>
  91706. </field>
  91707. <field>
  91708. <name>LK</name>
  91709. <description>Lock Register</description>
  91710. <bitOffset>15</bitOffset>
  91711. <bitWidth>1</bitWidth>
  91712. <access>read-write</access>
  91713. <enumeratedValues>
  91714. <enumeratedValue>
  91715. <name>0</name>
  91716. <description>Pin Control Register fields [15:0] are not locked.</description>
  91717. <value>#0</value>
  91718. </enumeratedValue>
  91719. <enumeratedValue>
  91720. <name>1</name>
  91721. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  91722. <value>#1</value>
  91723. </enumeratedValue>
  91724. </enumeratedValues>
  91725. </field>
  91726. <field>
  91727. <name>IRQC</name>
  91728. <description>Interrupt Configuration</description>
  91729. <bitOffset>16</bitOffset>
  91730. <bitWidth>4</bitWidth>
  91731. <access>read-write</access>
  91732. <enumeratedValues>
  91733. <enumeratedValue>
  91734. <name>0000</name>
  91735. <description>Interrupt/DMA request disabled.</description>
  91736. <value>#0000</value>
  91737. </enumeratedValue>
  91738. <enumeratedValue>
  91739. <name>0001</name>
  91740. <description>DMA request on rising edge.</description>
  91741. <value>#0001</value>
  91742. </enumeratedValue>
  91743. <enumeratedValue>
  91744. <name>0010</name>
  91745. <description>DMA request on falling edge.</description>
  91746. <value>#0010</value>
  91747. </enumeratedValue>
  91748. <enumeratedValue>
  91749. <name>0011</name>
  91750. <description>DMA request on either edge.</description>
  91751. <value>#0011</value>
  91752. </enumeratedValue>
  91753. <enumeratedValue>
  91754. <name>1000</name>
  91755. <description>Interrupt when logic 0.</description>
  91756. <value>#1000</value>
  91757. </enumeratedValue>
  91758. <enumeratedValue>
  91759. <name>1001</name>
  91760. <description>Interrupt on rising-edge.</description>
  91761. <value>#1001</value>
  91762. </enumeratedValue>
  91763. <enumeratedValue>
  91764. <name>1010</name>
  91765. <description>Interrupt on falling-edge.</description>
  91766. <value>#1010</value>
  91767. </enumeratedValue>
  91768. <enumeratedValue>
  91769. <name>1011</name>
  91770. <description>Interrupt on either edge.</description>
  91771. <value>#1011</value>
  91772. </enumeratedValue>
  91773. <enumeratedValue>
  91774. <name>1100</name>
  91775. <description>Interrupt when logic 1.</description>
  91776. <value>#1100</value>
  91777. </enumeratedValue>
  91778. </enumeratedValues>
  91779. </field>
  91780. <field>
  91781. <name>ISF</name>
  91782. <description>Interrupt Status Flag</description>
  91783. <bitOffset>24</bitOffset>
  91784. <bitWidth>1</bitWidth>
  91785. <access>read-write</access>
  91786. <enumeratedValues>
  91787. <enumeratedValue>
  91788. <name>0</name>
  91789. <description>Configured interrupt is not detected.</description>
  91790. <value>#0</value>
  91791. </enumeratedValue>
  91792. <enumeratedValue>
  91793. <name>1</name>
  91794. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  91795. <value>#1</value>
  91796. </enumeratedValue>
  91797. </enumeratedValues>
  91798. </field>
  91799. </fields>
  91800. </register>
  91801. <register>
  91802. <name>PCR4</name>
  91803. <description>Pin Control Register n</description>
  91804. <addressOffset>0x10</addressOffset>
  91805. <size>32</size>
  91806. <access>read-write</access>
  91807. <resetValue>0</resetValue>
  91808. <resetMask>0xFFFFFFFF</resetMask>
  91809. <fields>
  91810. <field>
  91811. <name>PS</name>
  91812. <description>Pull Select</description>
  91813. <bitOffset>0</bitOffset>
  91814. <bitWidth>1</bitWidth>
  91815. <access>read-write</access>
  91816. <enumeratedValues>
  91817. <enumeratedValue>
  91818. <name>0</name>
  91819. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  91820. <value>#0</value>
  91821. </enumeratedValue>
  91822. <enumeratedValue>
  91823. <name>1</name>
  91824. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  91825. <value>#1</value>
  91826. </enumeratedValue>
  91827. </enumeratedValues>
  91828. </field>
  91829. <field>
  91830. <name>PE</name>
  91831. <description>Pull Enable</description>
  91832. <bitOffset>1</bitOffset>
  91833. <bitWidth>1</bitWidth>
  91834. <access>read-write</access>
  91835. <enumeratedValues>
  91836. <enumeratedValue>
  91837. <name>0</name>
  91838. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  91839. <value>#0</value>
  91840. </enumeratedValue>
  91841. <enumeratedValue>
  91842. <name>1</name>
  91843. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  91844. <value>#1</value>
  91845. </enumeratedValue>
  91846. </enumeratedValues>
  91847. </field>
  91848. <field>
  91849. <name>SRE</name>
  91850. <description>Slew Rate Enable</description>
  91851. <bitOffset>2</bitOffset>
  91852. <bitWidth>1</bitWidth>
  91853. <access>read-write</access>
  91854. <enumeratedValues>
  91855. <enumeratedValue>
  91856. <name>0</name>
  91857. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  91858. <value>#0</value>
  91859. </enumeratedValue>
  91860. <enumeratedValue>
  91861. <name>1</name>
  91862. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  91863. <value>#1</value>
  91864. </enumeratedValue>
  91865. </enumeratedValues>
  91866. </field>
  91867. <field>
  91868. <name>PFE</name>
  91869. <description>Passive Filter Enable</description>
  91870. <bitOffset>4</bitOffset>
  91871. <bitWidth>1</bitWidth>
  91872. <access>read-write</access>
  91873. <enumeratedValues>
  91874. <enumeratedValue>
  91875. <name>0</name>
  91876. <description>Passive input filter is disabled on the corresponding pin.</description>
  91877. <value>#0</value>
  91878. </enumeratedValue>
  91879. <enumeratedValue>
  91880. <name>1</name>
  91881. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  91882. <value>#1</value>
  91883. </enumeratedValue>
  91884. </enumeratedValues>
  91885. </field>
  91886. <field>
  91887. <name>ODE</name>
  91888. <description>Open Drain Enable</description>
  91889. <bitOffset>5</bitOffset>
  91890. <bitWidth>1</bitWidth>
  91891. <access>read-write</access>
  91892. <enumeratedValues>
  91893. <enumeratedValue>
  91894. <name>0</name>
  91895. <description>Open drain output is disabled on the corresponding pin.</description>
  91896. <value>#0</value>
  91897. </enumeratedValue>
  91898. <enumeratedValue>
  91899. <name>1</name>
  91900. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  91901. <value>#1</value>
  91902. </enumeratedValue>
  91903. </enumeratedValues>
  91904. </field>
  91905. <field>
  91906. <name>DSE</name>
  91907. <description>Drive Strength Enable</description>
  91908. <bitOffset>6</bitOffset>
  91909. <bitWidth>1</bitWidth>
  91910. <access>read-write</access>
  91911. <enumeratedValues>
  91912. <enumeratedValue>
  91913. <name>0</name>
  91914. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  91915. <value>#0</value>
  91916. </enumeratedValue>
  91917. <enumeratedValue>
  91918. <name>1</name>
  91919. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  91920. <value>#1</value>
  91921. </enumeratedValue>
  91922. </enumeratedValues>
  91923. </field>
  91924. <field>
  91925. <name>MUX</name>
  91926. <description>Pin Mux Control</description>
  91927. <bitOffset>8</bitOffset>
  91928. <bitWidth>3</bitWidth>
  91929. <access>read-write</access>
  91930. <enumeratedValues>
  91931. <enumeratedValue>
  91932. <name>000</name>
  91933. <description>Pin disabled (analog).</description>
  91934. <value>#000</value>
  91935. </enumeratedValue>
  91936. <enumeratedValue>
  91937. <name>001</name>
  91938. <description>Alternative 1 (GPIO).</description>
  91939. <value>#001</value>
  91940. </enumeratedValue>
  91941. <enumeratedValue>
  91942. <name>010</name>
  91943. <description>Alternative 2 (chip-specific).</description>
  91944. <value>#010</value>
  91945. </enumeratedValue>
  91946. <enumeratedValue>
  91947. <name>011</name>
  91948. <description>Alternative 3 (chip-specific).</description>
  91949. <value>#011</value>
  91950. </enumeratedValue>
  91951. <enumeratedValue>
  91952. <name>100</name>
  91953. <description>Alternative 4 (chip-specific).</description>
  91954. <value>#100</value>
  91955. </enumeratedValue>
  91956. <enumeratedValue>
  91957. <name>101</name>
  91958. <description>Alternative 5 (chip-specific).</description>
  91959. <value>#101</value>
  91960. </enumeratedValue>
  91961. <enumeratedValue>
  91962. <name>110</name>
  91963. <description>Alternative 6 (chip-specific).</description>
  91964. <value>#110</value>
  91965. </enumeratedValue>
  91966. <enumeratedValue>
  91967. <name>111</name>
  91968. <description>Alternative 7 (chip-specific).</description>
  91969. <value>#111</value>
  91970. </enumeratedValue>
  91971. </enumeratedValues>
  91972. </field>
  91973. <field>
  91974. <name>LK</name>
  91975. <description>Lock Register</description>
  91976. <bitOffset>15</bitOffset>
  91977. <bitWidth>1</bitWidth>
  91978. <access>read-write</access>
  91979. <enumeratedValues>
  91980. <enumeratedValue>
  91981. <name>0</name>
  91982. <description>Pin Control Register fields [15:0] are not locked.</description>
  91983. <value>#0</value>
  91984. </enumeratedValue>
  91985. <enumeratedValue>
  91986. <name>1</name>
  91987. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  91988. <value>#1</value>
  91989. </enumeratedValue>
  91990. </enumeratedValues>
  91991. </field>
  91992. <field>
  91993. <name>IRQC</name>
  91994. <description>Interrupt Configuration</description>
  91995. <bitOffset>16</bitOffset>
  91996. <bitWidth>4</bitWidth>
  91997. <access>read-write</access>
  91998. <enumeratedValues>
  91999. <enumeratedValue>
  92000. <name>0000</name>
  92001. <description>Interrupt/DMA request disabled.</description>
  92002. <value>#0000</value>
  92003. </enumeratedValue>
  92004. <enumeratedValue>
  92005. <name>0001</name>
  92006. <description>DMA request on rising edge.</description>
  92007. <value>#0001</value>
  92008. </enumeratedValue>
  92009. <enumeratedValue>
  92010. <name>0010</name>
  92011. <description>DMA request on falling edge.</description>
  92012. <value>#0010</value>
  92013. </enumeratedValue>
  92014. <enumeratedValue>
  92015. <name>0011</name>
  92016. <description>DMA request on either edge.</description>
  92017. <value>#0011</value>
  92018. </enumeratedValue>
  92019. <enumeratedValue>
  92020. <name>1000</name>
  92021. <description>Interrupt when logic 0.</description>
  92022. <value>#1000</value>
  92023. </enumeratedValue>
  92024. <enumeratedValue>
  92025. <name>1001</name>
  92026. <description>Interrupt on rising-edge.</description>
  92027. <value>#1001</value>
  92028. </enumeratedValue>
  92029. <enumeratedValue>
  92030. <name>1010</name>
  92031. <description>Interrupt on falling-edge.</description>
  92032. <value>#1010</value>
  92033. </enumeratedValue>
  92034. <enumeratedValue>
  92035. <name>1011</name>
  92036. <description>Interrupt on either edge.</description>
  92037. <value>#1011</value>
  92038. </enumeratedValue>
  92039. <enumeratedValue>
  92040. <name>1100</name>
  92041. <description>Interrupt when logic 1.</description>
  92042. <value>#1100</value>
  92043. </enumeratedValue>
  92044. </enumeratedValues>
  92045. </field>
  92046. <field>
  92047. <name>ISF</name>
  92048. <description>Interrupt Status Flag</description>
  92049. <bitOffset>24</bitOffset>
  92050. <bitWidth>1</bitWidth>
  92051. <access>read-write</access>
  92052. <enumeratedValues>
  92053. <enumeratedValue>
  92054. <name>0</name>
  92055. <description>Configured interrupt is not detected.</description>
  92056. <value>#0</value>
  92057. </enumeratedValue>
  92058. <enumeratedValue>
  92059. <name>1</name>
  92060. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  92061. <value>#1</value>
  92062. </enumeratedValue>
  92063. </enumeratedValues>
  92064. </field>
  92065. </fields>
  92066. </register>
  92067. <register>
  92068. <name>PCR5</name>
  92069. <description>Pin Control Register n</description>
  92070. <addressOffset>0x14</addressOffset>
  92071. <size>32</size>
  92072. <access>read-write</access>
  92073. <resetValue>0</resetValue>
  92074. <resetMask>0xFFFFFFFF</resetMask>
  92075. <fields>
  92076. <field>
  92077. <name>PS</name>
  92078. <description>Pull Select</description>
  92079. <bitOffset>0</bitOffset>
  92080. <bitWidth>1</bitWidth>
  92081. <access>read-write</access>
  92082. <enumeratedValues>
  92083. <enumeratedValue>
  92084. <name>0</name>
  92085. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  92086. <value>#0</value>
  92087. </enumeratedValue>
  92088. <enumeratedValue>
  92089. <name>1</name>
  92090. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  92091. <value>#1</value>
  92092. </enumeratedValue>
  92093. </enumeratedValues>
  92094. </field>
  92095. <field>
  92096. <name>PE</name>
  92097. <description>Pull Enable</description>
  92098. <bitOffset>1</bitOffset>
  92099. <bitWidth>1</bitWidth>
  92100. <access>read-write</access>
  92101. <enumeratedValues>
  92102. <enumeratedValue>
  92103. <name>0</name>
  92104. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  92105. <value>#0</value>
  92106. </enumeratedValue>
  92107. <enumeratedValue>
  92108. <name>1</name>
  92109. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  92110. <value>#1</value>
  92111. </enumeratedValue>
  92112. </enumeratedValues>
  92113. </field>
  92114. <field>
  92115. <name>SRE</name>
  92116. <description>Slew Rate Enable</description>
  92117. <bitOffset>2</bitOffset>
  92118. <bitWidth>1</bitWidth>
  92119. <access>read-write</access>
  92120. <enumeratedValues>
  92121. <enumeratedValue>
  92122. <name>0</name>
  92123. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  92124. <value>#0</value>
  92125. </enumeratedValue>
  92126. <enumeratedValue>
  92127. <name>1</name>
  92128. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  92129. <value>#1</value>
  92130. </enumeratedValue>
  92131. </enumeratedValues>
  92132. </field>
  92133. <field>
  92134. <name>PFE</name>
  92135. <description>Passive Filter Enable</description>
  92136. <bitOffset>4</bitOffset>
  92137. <bitWidth>1</bitWidth>
  92138. <access>read-write</access>
  92139. <enumeratedValues>
  92140. <enumeratedValue>
  92141. <name>0</name>
  92142. <description>Passive input filter is disabled on the corresponding pin.</description>
  92143. <value>#0</value>
  92144. </enumeratedValue>
  92145. <enumeratedValue>
  92146. <name>1</name>
  92147. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  92148. <value>#1</value>
  92149. </enumeratedValue>
  92150. </enumeratedValues>
  92151. </field>
  92152. <field>
  92153. <name>ODE</name>
  92154. <description>Open Drain Enable</description>
  92155. <bitOffset>5</bitOffset>
  92156. <bitWidth>1</bitWidth>
  92157. <access>read-write</access>
  92158. <enumeratedValues>
  92159. <enumeratedValue>
  92160. <name>0</name>
  92161. <description>Open drain output is disabled on the corresponding pin.</description>
  92162. <value>#0</value>
  92163. </enumeratedValue>
  92164. <enumeratedValue>
  92165. <name>1</name>
  92166. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  92167. <value>#1</value>
  92168. </enumeratedValue>
  92169. </enumeratedValues>
  92170. </field>
  92171. <field>
  92172. <name>DSE</name>
  92173. <description>Drive Strength Enable</description>
  92174. <bitOffset>6</bitOffset>
  92175. <bitWidth>1</bitWidth>
  92176. <access>read-write</access>
  92177. <enumeratedValues>
  92178. <enumeratedValue>
  92179. <name>0</name>
  92180. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  92181. <value>#0</value>
  92182. </enumeratedValue>
  92183. <enumeratedValue>
  92184. <name>1</name>
  92185. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  92186. <value>#1</value>
  92187. </enumeratedValue>
  92188. </enumeratedValues>
  92189. </field>
  92190. <field>
  92191. <name>MUX</name>
  92192. <description>Pin Mux Control</description>
  92193. <bitOffset>8</bitOffset>
  92194. <bitWidth>3</bitWidth>
  92195. <access>read-write</access>
  92196. <enumeratedValues>
  92197. <enumeratedValue>
  92198. <name>000</name>
  92199. <description>Pin disabled (analog).</description>
  92200. <value>#000</value>
  92201. </enumeratedValue>
  92202. <enumeratedValue>
  92203. <name>001</name>
  92204. <description>Alternative 1 (GPIO).</description>
  92205. <value>#001</value>
  92206. </enumeratedValue>
  92207. <enumeratedValue>
  92208. <name>010</name>
  92209. <description>Alternative 2 (chip-specific).</description>
  92210. <value>#010</value>
  92211. </enumeratedValue>
  92212. <enumeratedValue>
  92213. <name>011</name>
  92214. <description>Alternative 3 (chip-specific).</description>
  92215. <value>#011</value>
  92216. </enumeratedValue>
  92217. <enumeratedValue>
  92218. <name>100</name>
  92219. <description>Alternative 4 (chip-specific).</description>
  92220. <value>#100</value>
  92221. </enumeratedValue>
  92222. <enumeratedValue>
  92223. <name>101</name>
  92224. <description>Alternative 5 (chip-specific).</description>
  92225. <value>#101</value>
  92226. </enumeratedValue>
  92227. <enumeratedValue>
  92228. <name>110</name>
  92229. <description>Alternative 6 (chip-specific).</description>
  92230. <value>#110</value>
  92231. </enumeratedValue>
  92232. <enumeratedValue>
  92233. <name>111</name>
  92234. <description>Alternative 7 (chip-specific).</description>
  92235. <value>#111</value>
  92236. </enumeratedValue>
  92237. </enumeratedValues>
  92238. </field>
  92239. <field>
  92240. <name>LK</name>
  92241. <description>Lock Register</description>
  92242. <bitOffset>15</bitOffset>
  92243. <bitWidth>1</bitWidth>
  92244. <access>read-write</access>
  92245. <enumeratedValues>
  92246. <enumeratedValue>
  92247. <name>0</name>
  92248. <description>Pin Control Register fields [15:0] are not locked.</description>
  92249. <value>#0</value>
  92250. </enumeratedValue>
  92251. <enumeratedValue>
  92252. <name>1</name>
  92253. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  92254. <value>#1</value>
  92255. </enumeratedValue>
  92256. </enumeratedValues>
  92257. </field>
  92258. <field>
  92259. <name>IRQC</name>
  92260. <description>Interrupt Configuration</description>
  92261. <bitOffset>16</bitOffset>
  92262. <bitWidth>4</bitWidth>
  92263. <access>read-write</access>
  92264. <enumeratedValues>
  92265. <enumeratedValue>
  92266. <name>0000</name>
  92267. <description>Interrupt/DMA request disabled.</description>
  92268. <value>#0000</value>
  92269. </enumeratedValue>
  92270. <enumeratedValue>
  92271. <name>0001</name>
  92272. <description>DMA request on rising edge.</description>
  92273. <value>#0001</value>
  92274. </enumeratedValue>
  92275. <enumeratedValue>
  92276. <name>0010</name>
  92277. <description>DMA request on falling edge.</description>
  92278. <value>#0010</value>
  92279. </enumeratedValue>
  92280. <enumeratedValue>
  92281. <name>0011</name>
  92282. <description>DMA request on either edge.</description>
  92283. <value>#0011</value>
  92284. </enumeratedValue>
  92285. <enumeratedValue>
  92286. <name>1000</name>
  92287. <description>Interrupt when logic 0.</description>
  92288. <value>#1000</value>
  92289. </enumeratedValue>
  92290. <enumeratedValue>
  92291. <name>1001</name>
  92292. <description>Interrupt on rising-edge.</description>
  92293. <value>#1001</value>
  92294. </enumeratedValue>
  92295. <enumeratedValue>
  92296. <name>1010</name>
  92297. <description>Interrupt on falling-edge.</description>
  92298. <value>#1010</value>
  92299. </enumeratedValue>
  92300. <enumeratedValue>
  92301. <name>1011</name>
  92302. <description>Interrupt on either edge.</description>
  92303. <value>#1011</value>
  92304. </enumeratedValue>
  92305. <enumeratedValue>
  92306. <name>1100</name>
  92307. <description>Interrupt when logic 1.</description>
  92308. <value>#1100</value>
  92309. </enumeratedValue>
  92310. </enumeratedValues>
  92311. </field>
  92312. <field>
  92313. <name>ISF</name>
  92314. <description>Interrupt Status Flag</description>
  92315. <bitOffset>24</bitOffset>
  92316. <bitWidth>1</bitWidth>
  92317. <access>read-write</access>
  92318. <enumeratedValues>
  92319. <enumeratedValue>
  92320. <name>0</name>
  92321. <description>Configured interrupt is not detected.</description>
  92322. <value>#0</value>
  92323. </enumeratedValue>
  92324. <enumeratedValue>
  92325. <name>1</name>
  92326. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  92327. <value>#1</value>
  92328. </enumeratedValue>
  92329. </enumeratedValues>
  92330. </field>
  92331. </fields>
  92332. </register>
  92333. <register>
  92334. <name>PCR6</name>
  92335. <description>Pin Control Register n</description>
  92336. <addressOffset>0x18</addressOffset>
  92337. <size>32</size>
  92338. <access>read-write</access>
  92339. <resetValue>0</resetValue>
  92340. <resetMask>0xFFFFFFFF</resetMask>
  92341. <fields>
  92342. <field>
  92343. <name>PS</name>
  92344. <description>Pull Select</description>
  92345. <bitOffset>0</bitOffset>
  92346. <bitWidth>1</bitWidth>
  92347. <access>read-write</access>
  92348. <enumeratedValues>
  92349. <enumeratedValue>
  92350. <name>0</name>
  92351. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  92352. <value>#0</value>
  92353. </enumeratedValue>
  92354. <enumeratedValue>
  92355. <name>1</name>
  92356. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  92357. <value>#1</value>
  92358. </enumeratedValue>
  92359. </enumeratedValues>
  92360. </field>
  92361. <field>
  92362. <name>PE</name>
  92363. <description>Pull Enable</description>
  92364. <bitOffset>1</bitOffset>
  92365. <bitWidth>1</bitWidth>
  92366. <access>read-write</access>
  92367. <enumeratedValues>
  92368. <enumeratedValue>
  92369. <name>0</name>
  92370. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  92371. <value>#0</value>
  92372. </enumeratedValue>
  92373. <enumeratedValue>
  92374. <name>1</name>
  92375. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  92376. <value>#1</value>
  92377. </enumeratedValue>
  92378. </enumeratedValues>
  92379. </field>
  92380. <field>
  92381. <name>SRE</name>
  92382. <description>Slew Rate Enable</description>
  92383. <bitOffset>2</bitOffset>
  92384. <bitWidth>1</bitWidth>
  92385. <access>read-write</access>
  92386. <enumeratedValues>
  92387. <enumeratedValue>
  92388. <name>0</name>
  92389. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  92390. <value>#0</value>
  92391. </enumeratedValue>
  92392. <enumeratedValue>
  92393. <name>1</name>
  92394. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  92395. <value>#1</value>
  92396. </enumeratedValue>
  92397. </enumeratedValues>
  92398. </field>
  92399. <field>
  92400. <name>PFE</name>
  92401. <description>Passive Filter Enable</description>
  92402. <bitOffset>4</bitOffset>
  92403. <bitWidth>1</bitWidth>
  92404. <access>read-write</access>
  92405. <enumeratedValues>
  92406. <enumeratedValue>
  92407. <name>0</name>
  92408. <description>Passive input filter is disabled on the corresponding pin.</description>
  92409. <value>#0</value>
  92410. </enumeratedValue>
  92411. <enumeratedValue>
  92412. <name>1</name>
  92413. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  92414. <value>#1</value>
  92415. </enumeratedValue>
  92416. </enumeratedValues>
  92417. </field>
  92418. <field>
  92419. <name>ODE</name>
  92420. <description>Open Drain Enable</description>
  92421. <bitOffset>5</bitOffset>
  92422. <bitWidth>1</bitWidth>
  92423. <access>read-write</access>
  92424. <enumeratedValues>
  92425. <enumeratedValue>
  92426. <name>0</name>
  92427. <description>Open drain output is disabled on the corresponding pin.</description>
  92428. <value>#0</value>
  92429. </enumeratedValue>
  92430. <enumeratedValue>
  92431. <name>1</name>
  92432. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  92433. <value>#1</value>
  92434. </enumeratedValue>
  92435. </enumeratedValues>
  92436. </field>
  92437. <field>
  92438. <name>DSE</name>
  92439. <description>Drive Strength Enable</description>
  92440. <bitOffset>6</bitOffset>
  92441. <bitWidth>1</bitWidth>
  92442. <access>read-write</access>
  92443. <enumeratedValues>
  92444. <enumeratedValue>
  92445. <name>0</name>
  92446. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  92447. <value>#0</value>
  92448. </enumeratedValue>
  92449. <enumeratedValue>
  92450. <name>1</name>
  92451. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  92452. <value>#1</value>
  92453. </enumeratedValue>
  92454. </enumeratedValues>
  92455. </field>
  92456. <field>
  92457. <name>MUX</name>
  92458. <description>Pin Mux Control</description>
  92459. <bitOffset>8</bitOffset>
  92460. <bitWidth>3</bitWidth>
  92461. <access>read-write</access>
  92462. <enumeratedValues>
  92463. <enumeratedValue>
  92464. <name>000</name>
  92465. <description>Pin disabled (analog).</description>
  92466. <value>#000</value>
  92467. </enumeratedValue>
  92468. <enumeratedValue>
  92469. <name>001</name>
  92470. <description>Alternative 1 (GPIO).</description>
  92471. <value>#001</value>
  92472. </enumeratedValue>
  92473. <enumeratedValue>
  92474. <name>010</name>
  92475. <description>Alternative 2 (chip-specific).</description>
  92476. <value>#010</value>
  92477. </enumeratedValue>
  92478. <enumeratedValue>
  92479. <name>011</name>
  92480. <description>Alternative 3 (chip-specific).</description>
  92481. <value>#011</value>
  92482. </enumeratedValue>
  92483. <enumeratedValue>
  92484. <name>100</name>
  92485. <description>Alternative 4 (chip-specific).</description>
  92486. <value>#100</value>
  92487. </enumeratedValue>
  92488. <enumeratedValue>
  92489. <name>101</name>
  92490. <description>Alternative 5 (chip-specific).</description>
  92491. <value>#101</value>
  92492. </enumeratedValue>
  92493. <enumeratedValue>
  92494. <name>110</name>
  92495. <description>Alternative 6 (chip-specific).</description>
  92496. <value>#110</value>
  92497. </enumeratedValue>
  92498. <enumeratedValue>
  92499. <name>111</name>
  92500. <description>Alternative 7 (chip-specific).</description>
  92501. <value>#111</value>
  92502. </enumeratedValue>
  92503. </enumeratedValues>
  92504. </field>
  92505. <field>
  92506. <name>LK</name>
  92507. <description>Lock Register</description>
  92508. <bitOffset>15</bitOffset>
  92509. <bitWidth>1</bitWidth>
  92510. <access>read-write</access>
  92511. <enumeratedValues>
  92512. <enumeratedValue>
  92513. <name>0</name>
  92514. <description>Pin Control Register fields [15:0] are not locked.</description>
  92515. <value>#0</value>
  92516. </enumeratedValue>
  92517. <enumeratedValue>
  92518. <name>1</name>
  92519. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  92520. <value>#1</value>
  92521. </enumeratedValue>
  92522. </enumeratedValues>
  92523. </field>
  92524. <field>
  92525. <name>IRQC</name>
  92526. <description>Interrupt Configuration</description>
  92527. <bitOffset>16</bitOffset>
  92528. <bitWidth>4</bitWidth>
  92529. <access>read-write</access>
  92530. <enumeratedValues>
  92531. <enumeratedValue>
  92532. <name>0000</name>
  92533. <description>Interrupt/DMA request disabled.</description>
  92534. <value>#0000</value>
  92535. </enumeratedValue>
  92536. <enumeratedValue>
  92537. <name>0001</name>
  92538. <description>DMA request on rising edge.</description>
  92539. <value>#0001</value>
  92540. </enumeratedValue>
  92541. <enumeratedValue>
  92542. <name>0010</name>
  92543. <description>DMA request on falling edge.</description>
  92544. <value>#0010</value>
  92545. </enumeratedValue>
  92546. <enumeratedValue>
  92547. <name>0011</name>
  92548. <description>DMA request on either edge.</description>
  92549. <value>#0011</value>
  92550. </enumeratedValue>
  92551. <enumeratedValue>
  92552. <name>1000</name>
  92553. <description>Interrupt when logic 0.</description>
  92554. <value>#1000</value>
  92555. </enumeratedValue>
  92556. <enumeratedValue>
  92557. <name>1001</name>
  92558. <description>Interrupt on rising-edge.</description>
  92559. <value>#1001</value>
  92560. </enumeratedValue>
  92561. <enumeratedValue>
  92562. <name>1010</name>
  92563. <description>Interrupt on falling-edge.</description>
  92564. <value>#1010</value>
  92565. </enumeratedValue>
  92566. <enumeratedValue>
  92567. <name>1011</name>
  92568. <description>Interrupt on either edge.</description>
  92569. <value>#1011</value>
  92570. </enumeratedValue>
  92571. <enumeratedValue>
  92572. <name>1100</name>
  92573. <description>Interrupt when logic 1.</description>
  92574. <value>#1100</value>
  92575. </enumeratedValue>
  92576. </enumeratedValues>
  92577. </field>
  92578. <field>
  92579. <name>ISF</name>
  92580. <description>Interrupt Status Flag</description>
  92581. <bitOffset>24</bitOffset>
  92582. <bitWidth>1</bitWidth>
  92583. <access>read-write</access>
  92584. <enumeratedValues>
  92585. <enumeratedValue>
  92586. <name>0</name>
  92587. <description>Configured interrupt is not detected.</description>
  92588. <value>#0</value>
  92589. </enumeratedValue>
  92590. <enumeratedValue>
  92591. <name>1</name>
  92592. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  92593. <value>#1</value>
  92594. </enumeratedValue>
  92595. </enumeratedValues>
  92596. </field>
  92597. </fields>
  92598. </register>
  92599. <register>
  92600. <name>PCR7</name>
  92601. <description>Pin Control Register n</description>
  92602. <addressOffset>0x1C</addressOffset>
  92603. <size>32</size>
  92604. <access>read-write</access>
  92605. <resetValue>0</resetValue>
  92606. <resetMask>0xFFFFFFFF</resetMask>
  92607. <fields>
  92608. <field>
  92609. <name>PS</name>
  92610. <description>Pull Select</description>
  92611. <bitOffset>0</bitOffset>
  92612. <bitWidth>1</bitWidth>
  92613. <access>read-write</access>
  92614. <enumeratedValues>
  92615. <enumeratedValue>
  92616. <name>0</name>
  92617. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  92618. <value>#0</value>
  92619. </enumeratedValue>
  92620. <enumeratedValue>
  92621. <name>1</name>
  92622. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  92623. <value>#1</value>
  92624. </enumeratedValue>
  92625. </enumeratedValues>
  92626. </field>
  92627. <field>
  92628. <name>PE</name>
  92629. <description>Pull Enable</description>
  92630. <bitOffset>1</bitOffset>
  92631. <bitWidth>1</bitWidth>
  92632. <access>read-write</access>
  92633. <enumeratedValues>
  92634. <enumeratedValue>
  92635. <name>0</name>
  92636. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  92637. <value>#0</value>
  92638. </enumeratedValue>
  92639. <enumeratedValue>
  92640. <name>1</name>
  92641. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  92642. <value>#1</value>
  92643. </enumeratedValue>
  92644. </enumeratedValues>
  92645. </field>
  92646. <field>
  92647. <name>SRE</name>
  92648. <description>Slew Rate Enable</description>
  92649. <bitOffset>2</bitOffset>
  92650. <bitWidth>1</bitWidth>
  92651. <access>read-write</access>
  92652. <enumeratedValues>
  92653. <enumeratedValue>
  92654. <name>0</name>
  92655. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  92656. <value>#0</value>
  92657. </enumeratedValue>
  92658. <enumeratedValue>
  92659. <name>1</name>
  92660. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  92661. <value>#1</value>
  92662. </enumeratedValue>
  92663. </enumeratedValues>
  92664. </field>
  92665. <field>
  92666. <name>PFE</name>
  92667. <description>Passive Filter Enable</description>
  92668. <bitOffset>4</bitOffset>
  92669. <bitWidth>1</bitWidth>
  92670. <access>read-write</access>
  92671. <enumeratedValues>
  92672. <enumeratedValue>
  92673. <name>0</name>
  92674. <description>Passive input filter is disabled on the corresponding pin.</description>
  92675. <value>#0</value>
  92676. </enumeratedValue>
  92677. <enumeratedValue>
  92678. <name>1</name>
  92679. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  92680. <value>#1</value>
  92681. </enumeratedValue>
  92682. </enumeratedValues>
  92683. </field>
  92684. <field>
  92685. <name>ODE</name>
  92686. <description>Open Drain Enable</description>
  92687. <bitOffset>5</bitOffset>
  92688. <bitWidth>1</bitWidth>
  92689. <access>read-write</access>
  92690. <enumeratedValues>
  92691. <enumeratedValue>
  92692. <name>0</name>
  92693. <description>Open drain output is disabled on the corresponding pin.</description>
  92694. <value>#0</value>
  92695. </enumeratedValue>
  92696. <enumeratedValue>
  92697. <name>1</name>
  92698. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  92699. <value>#1</value>
  92700. </enumeratedValue>
  92701. </enumeratedValues>
  92702. </field>
  92703. <field>
  92704. <name>DSE</name>
  92705. <description>Drive Strength Enable</description>
  92706. <bitOffset>6</bitOffset>
  92707. <bitWidth>1</bitWidth>
  92708. <access>read-write</access>
  92709. <enumeratedValues>
  92710. <enumeratedValue>
  92711. <name>0</name>
  92712. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  92713. <value>#0</value>
  92714. </enumeratedValue>
  92715. <enumeratedValue>
  92716. <name>1</name>
  92717. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  92718. <value>#1</value>
  92719. </enumeratedValue>
  92720. </enumeratedValues>
  92721. </field>
  92722. <field>
  92723. <name>MUX</name>
  92724. <description>Pin Mux Control</description>
  92725. <bitOffset>8</bitOffset>
  92726. <bitWidth>3</bitWidth>
  92727. <access>read-write</access>
  92728. <enumeratedValues>
  92729. <enumeratedValue>
  92730. <name>000</name>
  92731. <description>Pin disabled (analog).</description>
  92732. <value>#000</value>
  92733. </enumeratedValue>
  92734. <enumeratedValue>
  92735. <name>001</name>
  92736. <description>Alternative 1 (GPIO).</description>
  92737. <value>#001</value>
  92738. </enumeratedValue>
  92739. <enumeratedValue>
  92740. <name>010</name>
  92741. <description>Alternative 2 (chip-specific).</description>
  92742. <value>#010</value>
  92743. </enumeratedValue>
  92744. <enumeratedValue>
  92745. <name>011</name>
  92746. <description>Alternative 3 (chip-specific).</description>
  92747. <value>#011</value>
  92748. </enumeratedValue>
  92749. <enumeratedValue>
  92750. <name>100</name>
  92751. <description>Alternative 4 (chip-specific).</description>
  92752. <value>#100</value>
  92753. </enumeratedValue>
  92754. <enumeratedValue>
  92755. <name>101</name>
  92756. <description>Alternative 5 (chip-specific).</description>
  92757. <value>#101</value>
  92758. </enumeratedValue>
  92759. <enumeratedValue>
  92760. <name>110</name>
  92761. <description>Alternative 6 (chip-specific).</description>
  92762. <value>#110</value>
  92763. </enumeratedValue>
  92764. <enumeratedValue>
  92765. <name>111</name>
  92766. <description>Alternative 7 (chip-specific).</description>
  92767. <value>#111</value>
  92768. </enumeratedValue>
  92769. </enumeratedValues>
  92770. </field>
  92771. <field>
  92772. <name>LK</name>
  92773. <description>Lock Register</description>
  92774. <bitOffset>15</bitOffset>
  92775. <bitWidth>1</bitWidth>
  92776. <access>read-write</access>
  92777. <enumeratedValues>
  92778. <enumeratedValue>
  92779. <name>0</name>
  92780. <description>Pin Control Register fields [15:0] are not locked.</description>
  92781. <value>#0</value>
  92782. </enumeratedValue>
  92783. <enumeratedValue>
  92784. <name>1</name>
  92785. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  92786. <value>#1</value>
  92787. </enumeratedValue>
  92788. </enumeratedValues>
  92789. </field>
  92790. <field>
  92791. <name>IRQC</name>
  92792. <description>Interrupt Configuration</description>
  92793. <bitOffset>16</bitOffset>
  92794. <bitWidth>4</bitWidth>
  92795. <access>read-write</access>
  92796. <enumeratedValues>
  92797. <enumeratedValue>
  92798. <name>0000</name>
  92799. <description>Interrupt/DMA request disabled.</description>
  92800. <value>#0000</value>
  92801. </enumeratedValue>
  92802. <enumeratedValue>
  92803. <name>0001</name>
  92804. <description>DMA request on rising edge.</description>
  92805. <value>#0001</value>
  92806. </enumeratedValue>
  92807. <enumeratedValue>
  92808. <name>0010</name>
  92809. <description>DMA request on falling edge.</description>
  92810. <value>#0010</value>
  92811. </enumeratedValue>
  92812. <enumeratedValue>
  92813. <name>0011</name>
  92814. <description>DMA request on either edge.</description>
  92815. <value>#0011</value>
  92816. </enumeratedValue>
  92817. <enumeratedValue>
  92818. <name>1000</name>
  92819. <description>Interrupt when logic 0.</description>
  92820. <value>#1000</value>
  92821. </enumeratedValue>
  92822. <enumeratedValue>
  92823. <name>1001</name>
  92824. <description>Interrupt on rising-edge.</description>
  92825. <value>#1001</value>
  92826. </enumeratedValue>
  92827. <enumeratedValue>
  92828. <name>1010</name>
  92829. <description>Interrupt on falling-edge.</description>
  92830. <value>#1010</value>
  92831. </enumeratedValue>
  92832. <enumeratedValue>
  92833. <name>1011</name>
  92834. <description>Interrupt on either edge.</description>
  92835. <value>#1011</value>
  92836. </enumeratedValue>
  92837. <enumeratedValue>
  92838. <name>1100</name>
  92839. <description>Interrupt when logic 1.</description>
  92840. <value>#1100</value>
  92841. </enumeratedValue>
  92842. </enumeratedValues>
  92843. </field>
  92844. <field>
  92845. <name>ISF</name>
  92846. <description>Interrupt Status Flag</description>
  92847. <bitOffset>24</bitOffset>
  92848. <bitWidth>1</bitWidth>
  92849. <access>read-write</access>
  92850. <enumeratedValues>
  92851. <enumeratedValue>
  92852. <name>0</name>
  92853. <description>Configured interrupt is not detected.</description>
  92854. <value>#0</value>
  92855. </enumeratedValue>
  92856. <enumeratedValue>
  92857. <name>1</name>
  92858. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  92859. <value>#1</value>
  92860. </enumeratedValue>
  92861. </enumeratedValues>
  92862. </field>
  92863. </fields>
  92864. </register>
  92865. <register>
  92866. <name>PCR8</name>
  92867. <description>Pin Control Register n</description>
  92868. <addressOffset>0x20</addressOffset>
  92869. <size>32</size>
  92870. <access>read-write</access>
  92871. <resetValue>0</resetValue>
  92872. <resetMask>0xFFFFFFFF</resetMask>
  92873. <fields>
  92874. <field>
  92875. <name>PS</name>
  92876. <description>Pull Select</description>
  92877. <bitOffset>0</bitOffset>
  92878. <bitWidth>1</bitWidth>
  92879. <access>read-write</access>
  92880. <enumeratedValues>
  92881. <enumeratedValue>
  92882. <name>0</name>
  92883. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  92884. <value>#0</value>
  92885. </enumeratedValue>
  92886. <enumeratedValue>
  92887. <name>1</name>
  92888. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  92889. <value>#1</value>
  92890. </enumeratedValue>
  92891. </enumeratedValues>
  92892. </field>
  92893. <field>
  92894. <name>PE</name>
  92895. <description>Pull Enable</description>
  92896. <bitOffset>1</bitOffset>
  92897. <bitWidth>1</bitWidth>
  92898. <access>read-write</access>
  92899. <enumeratedValues>
  92900. <enumeratedValue>
  92901. <name>0</name>
  92902. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  92903. <value>#0</value>
  92904. </enumeratedValue>
  92905. <enumeratedValue>
  92906. <name>1</name>
  92907. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  92908. <value>#1</value>
  92909. </enumeratedValue>
  92910. </enumeratedValues>
  92911. </field>
  92912. <field>
  92913. <name>SRE</name>
  92914. <description>Slew Rate Enable</description>
  92915. <bitOffset>2</bitOffset>
  92916. <bitWidth>1</bitWidth>
  92917. <access>read-write</access>
  92918. <enumeratedValues>
  92919. <enumeratedValue>
  92920. <name>0</name>
  92921. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  92922. <value>#0</value>
  92923. </enumeratedValue>
  92924. <enumeratedValue>
  92925. <name>1</name>
  92926. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  92927. <value>#1</value>
  92928. </enumeratedValue>
  92929. </enumeratedValues>
  92930. </field>
  92931. <field>
  92932. <name>PFE</name>
  92933. <description>Passive Filter Enable</description>
  92934. <bitOffset>4</bitOffset>
  92935. <bitWidth>1</bitWidth>
  92936. <access>read-write</access>
  92937. <enumeratedValues>
  92938. <enumeratedValue>
  92939. <name>0</name>
  92940. <description>Passive input filter is disabled on the corresponding pin.</description>
  92941. <value>#0</value>
  92942. </enumeratedValue>
  92943. <enumeratedValue>
  92944. <name>1</name>
  92945. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  92946. <value>#1</value>
  92947. </enumeratedValue>
  92948. </enumeratedValues>
  92949. </field>
  92950. <field>
  92951. <name>ODE</name>
  92952. <description>Open Drain Enable</description>
  92953. <bitOffset>5</bitOffset>
  92954. <bitWidth>1</bitWidth>
  92955. <access>read-write</access>
  92956. <enumeratedValues>
  92957. <enumeratedValue>
  92958. <name>0</name>
  92959. <description>Open drain output is disabled on the corresponding pin.</description>
  92960. <value>#0</value>
  92961. </enumeratedValue>
  92962. <enumeratedValue>
  92963. <name>1</name>
  92964. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  92965. <value>#1</value>
  92966. </enumeratedValue>
  92967. </enumeratedValues>
  92968. </field>
  92969. <field>
  92970. <name>DSE</name>
  92971. <description>Drive Strength Enable</description>
  92972. <bitOffset>6</bitOffset>
  92973. <bitWidth>1</bitWidth>
  92974. <access>read-write</access>
  92975. <enumeratedValues>
  92976. <enumeratedValue>
  92977. <name>0</name>
  92978. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  92979. <value>#0</value>
  92980. </enumeratedValue>
  92981. <enumeratedValue>
  92982. <name>1</name>
  92983. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  92984. <value>#1</value>
  92985. </enumeratedValue>
  92986. </enumeratedValues>
  92987. </field>
  92988. <field>
  92989. <name>MUX</name>
  92990. <description>Pin Mux Control</description>
  92991. <bitOffset>8</bitOffset>
  92992. <bitWidth>3</bitWidth>
  92993. <access>read-write</access>
  92994. <enumeratedValues>
  92995. <enumeratedValue>
  92996. <name>000</name>
  92997. <description>Pin disabled (analog).</description>
  92998. <value>#000</value>
  92999. </enumeratedValue>
  93000. <enumeratedValue>
  93001. <name>001</name>
  93002. <description>Alternative 1 (GPIO).</description>
  93003. <value>#001</value>
  93004. </enumeratedValue>
  93005. <enumeratedValue>
  93006. <name>010</name>
  93007. <description>Alternative 2 (chip-specific).</description>
  93008. <value>#010</value>
  93009. </enumeratedValue>
  93010. <enumeratedValue>
  93011. <name>011</name>
  93012. <description>Alternative 3 (chip-specific).</description>
  93013. <value>#011</value>
  93014. </enumeratedValue>
  93015. <enumeratedValue>
  93016. <name>100</name>
  93017. <description>Alternative 4 (chip-specific).</description>
  93018. <value>#100</value>
  93019. </enumeratedValue>
  93020. <enumeratedValue>
  93021. <name>101</name>
  93022. <description>Alternative 5 (chip-specific).</description>
  93023. <value>#101</value>
  93024. </enumeratedValue>
  93025. <enumeratedValue>
  93026. <name>110</name>
  93027. <description>Alternative 6 (chip-specific).</description>
  93028. <value>#110</value>
  93029. </enumeratedValue>
  93030. <enumeratedValue>
  93031. <name>111</name>
  93032. <description>Alternative 7 (chip-specific).</description>
  93033. <value>#111</value>
  93034. </enumeratedValue>
  93035. </enumeratedValues>
  93036. </field>
  93037. <field>
  93038. <name>LK</name>
  93039. <description>Lock Register</description>
  93040. <bitOffset>15</bitOffset>
  93041. <bitWidth>1</bitWidth>
  93042. <access>read-write</access>
  93043. <enumeratedValues>
  93044. <enumeratedValue>
  93045. <name>0</name>
  93046. <description>Pin Control Register fields [15:0] are not locked.</description>
  93047. <value>#0</value>
  93048. </enumeratedValue>
  93049. <enumeratedValue>
  93050. <name>1</name>
  93051. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  93052. <value>#1</value>
  93053. </enumeratedValue>
  93054. </enumeratedValues>
  93055. </field>
  93056. <field>
  93057. <name>IRQC</name>
  93058. <description>Interrupt Configuration</description>
  93059. <bitOffset>16</bitOffset>
  93060. <bitWidth>4</bitWidth>
  93061. <access>read-write</access>
  93062. <enumeratedValues>
  93063. <enumeratedValue>
  93064. <name>0000</name>
  93065. <description>Interrupt/DMA request disabled.</description>
  93066. <value>#0000</value>
  93067. </enumeratedValue>
  93068. <enumeratedValue>
  93069. <name>0001</name>
  93070. <description>DMA request on rising edge.</description>
  93071. <value>#0001</value>
  93072. </enumeratedValue>
  93073. <enumeratedValue>
  93074. <name>0010</name>
  93075. <description>DMA request on falling edge.</description>
  93076. <value>#0010</value>
  93077. </enumeratedValue>
  93078. <enumeratedValue>
  93079. <name>0011</name>
  93080. <description>DMA request on either edge.</description>
  93081. <value>#0011</value>
  93082. </enumeratedValue>
  93083. <enumeratedValue>
  93084. <name>1000</name>
  93085. <description>Interrupt when logic 0.</description>
  93086. <value>#1000</value>
  93087. </enumeratedValue>
  93088. <enumeratedValue>
  93089. <name>1001</name>
  93090. <description>Interrupt on rising-edge.</description>
  93091. <value>#1001</value>
  93092. </enumeratedValue>
  93093. <enumeratedValue>
  93094. <name>1010</name>
  93095. <description>Interrupt on falling-edge.</description>
  93096. <value>#1010</value>
  93097. </enumeratedValue>
  93098. <enumeratedValue>
  93099. <name>1011</name>
  93100. <description>Interrupt on either edge.</description>
  93101. <value>#1011</value>
  93102. </enumeratedValue>
  93103. <enumeratedValue>
  93104. <name>1100</name>
  93105. <description>Interrupt when logic 1.</description>
  93106. <value>#1100</value>
  93107. </enumeratedValue>
  93108. </enumeratedValues>
  93109. </field>
  93110. <field>
  93111. <name>ISF</name>
  93112. <description>Interrupt Status Flag</description>
  93113. <bitOffset>24</bitOffset>
  93114. <bitWidth>1</bitWidth>
  93115. <access>read-write</access>
  93116. <enumeratedValues>
  93117. <enumeratedValue>
  93118. <name>0</name>
  93119. <description>Configured interrupt is not detected.</description>
  93120. <value>#0</value>
  93121. </enumeratedValue>
  93122. <enumeratedValue>
  93123. <name>1</name>
  93124. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  93125. <value>#1</value>
  93126. </enumeratedValue>
  93127. </enumeratedValues>
  93128. </field>
  93129. </fields>
  93130. </register>
  93131. <register>
  93132. <name>PCR9</name>
  93133. <description>Pin Control Register n</description>
  93134. <addressOffset>0x24</addressOffset>
  93135. <size>32</size>
  93136. <access>read-write</access>
  93137. <resetValue>0</resetValue>
  93138. <resetMask>0xFFFFFFFF</resetMask>
  93139. <fields>
  93140. <field>
  93141. <name>PS</name>
  93142. <description>Pull Select</description>
  93143. <bitOffset>0</bitOffset>
  93144. <bitWidth>1</bitWidth>
  93145. <access>read-write</access>
  93146. <enumeratedValues>
  93147. <enumeratedValue>
  93148. <name>0</name>
  93149. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  93150. <value>#0</value>
  93151. </enumeratedValue>
  93152. <enumeratedValue>
  93153. <name>1</name>
  93154. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  93155. <value>#1</value>
  93156. </enumeratedValue>
  93157. </enumeratedValues>
  93158. </field>
  93159. <field>
  93160. <name>PE</name>
  93161. <description>Pull Enable</description>
  93162. <bitOffset>1</bitOffset>
  93163. <bitWidth>1</bitWidth>
  93164. <access>read-write</access>
  93165. <enumeratedValues>
  93166. <enumeratedValue>
  93167. <name>0</name>
  93168. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  93169. <value>#0</value>
  93170. </enumeratedValue>
  93171. <enumeratedValue>
  93172. <name>1</name>
  93173. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  93174. <value>#1</value>
  93175. </enumeratedValue>
  93176. </enumeratedValues>
  93177. </field>
  93178. <field>
  93179. <name>SRE</name>
  93180. <description>Slew Rate Enable</description>
  93181. <bitOffset>2</bitOffset>
  93182. <bitWidth>1</bitWidth>
  93183. <access>read-write</access>
  93184. <enumeratedValues>
  93185. <enumeratedValue>
  93186. <name>0</name>
  93187. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  93188. <value>#0</value>
  93189. </enumeratedValue>
  93190. <enumeratedValue>
  93191. <name>1</name>
  93192. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  93193. <value>#1</value>
  93194. </enumeratedValue>
  93195. </enumeratedValues>
  93196. </field>
  93197. <field>
  93198. <name>PFE</name>
  93199. <description>Passive Filter Enable</description>
  93200. <bitOffset>4</bitOffset>
  93201. <bitWidth>1</bitWidth>
  93202. <access>read-write</access>
  93203. <enumeratedValues>
  93204. <enumeratedValue>
  93205. <name>0</name>
  93206. <description>Passive input filter is disabled on the corresponding pin.</description>
  93207. <value>#0</value>
  93208. </enumeratedValue>
  93209. <enumeratedValue>
  93210. <name>1</name>
  93211. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  93212. <value>#1</value>
  93213. </enumeratedValue>
  93214. </enumeratedValues>
  93215. </field>
  93216. <field>
  93217. <name>ODE</name>
  93218. <description>Open Drain Enable</description>
  93219. <bitOffset>5</bitOffset>
  93220. <bitWidth>1</bitWidth>
  93221. <access>read-write</access>
  93222. <enumeratedValues>
  93223. <enumeratedValue>
  93224. <name>0</name>
  93225. <description>Open drain output is disabled on the corresponding pin.</description>
  93226. <value>#0</value>
  93227. </enumeratedValue>
  93228. <enumeratedValue>
  93229. <name>1</name>
  93230. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  93231. <value>#1</value>
  93232. </enumeratedValue>
  93233. </enumeratedValues>
  93234. </field>
  93235. <field>
  93236. <name>DSE</name>
  93237. <description>Drive Strength Enable</description>
  93238. <bitOffset>6</bitOffset>
  93239. <bitWidth>1</bitWidth>
  93240. <access>read-write</access>
  93241. <enumeratedValues>
  93242. <enumeratedValue>
  93243. <name>0</name>
  93244. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  93245. <value>#0</value>
  93246. </enumeratedValue>
  93247. <enumeratedValue>
  93248. <name>1</name>
  93249. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  93250. <value>#1</value>
  93251. </enumeratedValue>
  93252. </enumeratedValues>
  93253. </field>
  93254. <field>
  93255. <name>MUX</name>
  93256. <description>Pin Mux Control</description>
  93257. <bitOffset>8</bitOffset>
  93258. <bitWidth>3</bitWidth>
  93259. <access>read-write</access>
  93260. <enumeratedValues>
  93261. <enumeratedValue>
  93262. <name>000</name>
  93263. <description>Pin disabled (analog).</description>
  93264. <value>#000</value>
  93265. </enumeratedValue>
  93266. <enumeratedValue>
  93267. <name>001</name>
  93268. <description>Alternative 1 (GPIO).</description>
  93269. <value>#001</value>
  93270. </enumeratedValue>
  93271. <enumeratedValue>
  93272. <name>010</name>
  93273. <description>Alternative 2 (chip-specific).</description>
  93274. <value>#010</value>
  93275. </enumeratedValue>
  93276. <enumeratedValue>
  93277. <name>011</name>
  93278. <description>Alternative 3 (chip-specific).</description>
  93279. <value>#011</value>
  93280. </enumeratedValue>
  93281. <enumeratedValue>
  93282. <name>100</name>
  93283. <description>Alternative 4 (chip-specific).</description>
  93284. <value>#100</value>
  93285. </enumeratedValue>
  93286. <enumeratedValue>
  93287. <name>101</name>
  93288. <description>Alternative 5 (chip-specific).</description>
  93289. <value>#101</value>
  93290. </enumeratedValue>
  93291. <enumeratedValue>
  93292. <name>110</name>
  93293. <description>Alternative 6 (chip-specific).</description>
  93294. <value>#110</value>
  93295. </enumeratedValue>
  93296. <enumeratedValue>
  93297. <name>111</name>
  93298. <description>Alternative 7 (chip-specific).</description>
  93299. <value>#111</value>
  93300. </enumeratedValue>
  93301. </enumeratedValues>
  93302. </field>
  93303. <field>
  93304. <name>LK</name>
  93305. <description>Lock Register</description>
  93306. <bitOffset>15</bitOffset>
  93307. <bitWidth>1</bitWidth>
  93308. <access>read-write</access>
  93309. <enumeratedValues>
  93310. <enumeratedValue>
  93311. <name>0</name>
  93312. <description>Pin Control Register fields [15:0] are not locked.</description>
  93313. <value>#0</value>
  93314. </enumeratedValue>
  93315. <enumeratedValue>
  93316. <name>1</name>
  93317. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  93318. <value>#1</value>
  93319. </enumeratedValue>
  93320. </enumeratedValues>
  93321. </field>
  93322. <field>
  93323. <name>IRQC</name>
  93324. <description>Interrupt Configuration</description>
  93325. <bitOffset>16</bitOffset>
  93326. <bitWidth>4</bitWidth>
  93327. <access>read-write</access>
  93328. <enumeratedValues>
  93329. <enumeratedValue>
  93330. <name>0000</name>
  93331. <description>Interrupt/DMA request disabled.</description>
  93332. <value>#0000</value>
  93333. </enumeratedValue>
  93334. <enumeratedValue>
  93335. <name>0001</name>
  93336. <description>DMA request on rising edge.</description>
  93337. <value>#0001</value>
  93338. </enumeratedValue>
  93339. <enumeratedValue>
  93340. <name>0010</name>
  93341. <description>DMA request on falling edge.</description>
  93342. <value>#0010</value>
  93343. </enumeratedValue>
  93344. <enumeratedValue>
  93345. <name>0011</name>
  93346. <description>DMA request on either edge.</description>
  93347. <value>#0011</value>
  93348. </enumeratedValue>
  93349. <enumeratedValue>
  93350. <name>1000</name>
  93351. <description>Interrupt when logic 0.</description>
  93352. <value>#1000</value>
  93353. </enumeratedValue>
  93354. <enumeratedValue>
  93355. <name>1001</name>
  93356. <description>Interrupt on rising-edge.</description>
  93357. <value>#1001</value>
  93358. </enumeratedValue>
  93359. <enumeratedValue>
  93360. <name>1010</name>
  93361. <description>Interrupt on falling-edge.</description>
  93362. <value>#1010</value>
  93363. </enumeratedValue>
  93364. <enumeratedValue>
  93365. <name>1011</name>
  93366. <description>Interrupt on either edge.</description>
  93367. <value>#1011</value>
  93368. </enumeratedValue>
  93369. <enumeratedValue>
  93370. <name>1100</name>
  93371. <description>Interrupt when logic 1.</description>
  93372. <value>#1100</value>
  93373. </enumeratedValue>
  93374. </enumeratedValues>
  93375. </field>
  93376. <field>
  93377. <name>ISF</name>
  93378. <description>Interrupt Status Flag</description>
  93379. <bitOffset>24</bitOffset>
  93380. <bitWidth>1</bitWidth>
  93381. <access>read-write</access>
  93382. <enumeratedValues>
  93383. <enumeratedValue>
  93384. <name>0</name>
  93385. <description>Configured interrupt is not detected.</description>
  93386. <value>#0</value>
  93387. </enumeratedValue>
  93388. <enumeratedValue>
  93389. <name>1</name>
  93390. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  93391. <value>#1</value>
  93392. </enumeratedValue>
  93393. </enumeratedValues>
  93394. </field>
  93395. </fields>
  93396. </register>
  93397. <register>
  93398. <name>PCR10</name>
  93399. <description>Pin Control Register n</description>
  93400. <addressOffset>0x28</addressOffset>
  93401. <size>32</size>
  93402. <access>read-write</access>
  93403. <resetValue>0</resetValue>
  93404. <resetMask>0xFFFFFFFF</resetMask>
  93405. <fields>
  93406. <field>
  93407. <name>PS</name>
  93408. <description>Pull Select</description>
  93409. <bitOffset>0</bitOffset>
  93410. <bitWidth>1</bitWidth>
  93411. <access>read-write</access>
  93412. <enumeratedValues>
  93413. <enumeratedValue>
  93414. <name>0</name>
  93415. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  93416. <value>#0</value>
  93417. </enumeratedValue>
  93418. <enumeratedValue>
  93419. <name>1</name>
  93420. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  93421. <value>#1</value>
  93422. </enumeratedValue>
  93423. </enumeratedValues>
  93424. </field>
  93425. <field>
  93426. <name>PE</name>
  93427. <description>Pull Enable</description>
  93428. <bitOffset>1</bitOffset>
  93429. <bitWidth>1</bitWidth>
  93430. <access>read-write</access>
  93431. <enumeratedValues>
  93432. <enumeratedValue>
  93433. <name>0</name>
  93434. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  93435. <value>#0</value>
  93436. </enumeratedValue>
  93437. <enumeratedValue>
  93438. <name>1</name>
  93439. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  93440. <value>#1</value>
  93441. </enumeratedValue>
  93442. </enumeratedValues>
  93443. </field>
  93444. <field>
  93445. <name>SRE</name>
  93446. <description>Slew Rate Enable</description>
  93447. <bitOffset>2</bitOffset>
  93448. <bitWidth>1</bitWidth>
  93449. <access>read-write</access>
  93450. <enumeratedValues>
  93451. <enumeratedValue>
  93452. <name>0</name>
  93453. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  93454. <value>#0</value>
  93455. </enumeratedValue>
  93456. <enumeratedValue>
  93457. <name>1</name>
  93458. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  93459. <value>#1</value>
  93460. </enumeratedValue>
  93461. </enumeratedValues>
  93462. </field>
  93463. <field>
  93464. <name>PFE</name>
  93465. <description>Passive Filter Enable</description>
  93466. <bitOffset>4</bitOffset>
  93467. <bitWidth>1</bitWidth>
  93468. <access>read-write</access>
  93469. <enumeratedValues>
  93470. <enumeratedValue>
  93471. <name>0</name>
  93472. <description>Passive input filter is disabled on the corresponding pin.</description>
  93473. <value>#0</value>
  93474. </enumeratedValue>
  93475. <enumeratedValue>
  93476. <name>1</name>
  93477. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  93478. <value>#1</value>
  93479. </enumeratedValue>
  93480. </enumeratedValues>
  93481. </field>
  93482. <field>
  93483. <name>ODE</name>
  93484. <description>Open Drain Enable</description>
  93485. <bitOffset>5</bitOffset>
  93486. <bitWidth>1</bitWidth>
  93487. <access>read-write</access>
  93488. <enumeratedValues>
  93489. <enumeratedValue>
  93490. <name>0</name>
  93491. <description>Open drain output is disabled on the corresponding pin.</description>
  93492. <value>#0</value>
  93493. </enumeratedValue>
  93494. <enumeratedValue>
  93495. <name>1</name>
  93496. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  93497. <value>#1</value>
  93498. </enumeratedValue>
  93499. </enumeratedValues>
  93500. </field>
  93501. <field>
  93502. <name>DSE</name>
  93503. <description>Drive Strength Enable</description>
  93504. <bitOffset>6</bitOffset>
  93505. <bitWidth>1</bitWidth>
  93506. <access>read-write</access>
  93507. <enumeratedValues>
  93508. <enumeratedValue>
  93509. <name>0</name>
  93510. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  93511. <value>#0</value>
  93512. </enumeratedValue>
  93513. <enumeratedValue>
  93514. <name>1</name>
  93515. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  93516. <value>#1</value>
  93517. </enumeratedValue>
  93518. </enumeratedValues>
  93519. </field>
  93520. <field>
  93521. <name>MUX</name>
  93522. <description>Pin Mux Control</description>
  93523. <bitOffset>8</bitOffset>
  93524. <bitWidth>3</bitWidth>
  93525. <access>read-write</access>
  93526. <enumeratedValues>
  93527. <enumeratedValue>
  93528. <name>000</name>
  93529. <description>Pin disabled (analog).</description>
  93530. <value>#000</value>
  93531. </enumeratedValue>
  93532. <enumeratedValue>
  93533. <name>001</name>
  93534. <description>Alternative 1 (GPIO).</description>
  93535. <value>#001</value>
  93536. </enumeratedValue>
  93537. <enumeratedValue>
  93538. <name>010</name>
  93539. <description>Alternative 2 (chip-specific).</description>
  93540. <value>#010</value>
  93541. </enumeratedValue>
  93542. <enumeratedValue>
  93543. <name>011</name>
  93544. <description>Alternative 3 (chip-specific).</description>
  93545. <value>#011</value>
  93546. </enumeratedValue>
  93547. <enumeratedValue>
  93548. <name>100</name>
  93549. <description>Alternative 4 (chip-specific).</description>
  93550. <value>#100</value>
  93551. </enumeratedValue>
  93552. <enumeratedValue>
  93553. <name>101</name>
  93554. <description>Alternative 5 (chip-specific).</description>
  93555. <value>#101</value>
  93556. </enumeratedValue>
  93557. <enumeratedValue>
  93558. <name>110</name>
  93559. <description>Alternative 6 (chip-specific).</description>
  93560. <value>#110</value>
  93561. </enumeratedValue>
  93562. <enumeratedValue>
  93563. <name>111</name>
  93564. <description>Alternative 7 (chip-specific).</description>
  93565. <value>#111</value>
  93566. </enumeratedValue>
  93567. </enumeratedValues>
  93568. </field>
  93569. <field>
  93570. <name>LK</name>
  93571. <description>Lock Register</description>
  93572. <bitOffset>15</bitOffset>
  93573. <bitWidth>1</bitWidth>
  93574. <access>read-write</access>
  93575. <enumeratedValues>
  93576. <enumeratedValue>
  93577. <name>0</name>
  93578. <description>Pin Control Register fields [15:0] are not locked.</description>
  93579. <value>#0</value>
  93580. </enumeratedValue>
  93581. <enumeratedValue>
  93582. <name>1</name>
  93583. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  93584. <value>#1</value>
  93585. </enumeratedValue>
  93586. </enumeratedValues>
  93587. </field>
  93588. <field>
  93589. <name>IRQC</name>
  93590. <description>Interrupt Configuration</description>
  93591. <bitOffset>16</bitOffset>
  93592. <bitWidth>4</bitWidth>
  93593. <access>read-write</access>
  93594. <enumeratedValues>
  93595. <enumeratedValue>
  93596. <name>0000</name>
  93597. <description>Interrupt/DMA request disabled.</description>
  93598. <value>#0000</value>
  93599. </enumeratedValue>
  93600. <enumeratedValue>
  93601. <name>0001</name>
  93602. <description>DMA request on rising edge.</description>
  93603. <value>#0001</value>
  93604. </enumeratedValue>
  93605. <enumeratedValue>
  93606. <name>0010</name>
  93607. <description>DMA request on falling edge.</description>
  93608. <value>#0010</value>
  93609. </enumeratedValue>
  93610. <enumeratedValue>
  93611. <name>0011</name>
  93612. <description>DMA request on either edge.</description>
  93613. <value>#0011</value>
  93614. </enumeratedValue>
  93615. <enumeratedValue>
  93616. <name>1000</name>
  93617. <description>Interrupt when logic 0.</description>
  93618. <value>#1000</value>
  93619. </enumeratedValue>
  93620. <enumeratedValue>
  93621. <name>1001</name>
  93622. <description>Interrupt on rising-edge.</description>
  93623. <value>#1001</value>
  93624. </enumeratedValue>
  93625. <enumeratedValue>
  93626. <name>1010</name>
  93627. <description>Interrupt on falling-edge.</description>
  93628. <value>#1010</value>
  93629. </enumeratedValue>
  93630. <enumeratedValue>
  93631. <name>1011</name>
  93632. <description>Interrupt on either edge.</description>
  93633. <value>#1011</value>
  93634. </enumeratedValue>
  93635. <enumeratedValue>
  93636. <name>1100</name>
  93637. <description>Interrupt when logic 1.</description>
  93638. <value>#1100</value>
  93639. </enumeratedValue>
  93640. </enumeratedValues>
  93641. </field>
  93642. <field>
  93643. <name>ISF</name>
  93644. <description>Interrupt Status Flag</description>
  93645. <bitOffset>24</bitOffset>
  93646. <bitWidth>1</bitWidth>
  93647. <access>read-write</access>
  93648. <enumeratedValues>
  93649. <enumeratedValue>
  93650. <name>0</name>
  93651. <description>Configured interrupt is not detected.</description>
  93652. <value>#0</value>
  93653. </enumeratedValue>
  93654. <enumeratedValue>
  93655. <name>1</name>
  93656. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  93657. <value>#1</value>
  93658. </enumeratedValue>
  93659. </enumeratedValues>
  93660. </field>
  93661. </fields>
  93662. </register>
  93663. <register>
  93664. <name>PCR11</name>
  93665. <description>Pin Control Register n</description>
  93666. <addressOffset>0x2C</addressOffset>
  93667. <size>32</size>
  93668. <access>read-write</access>
  93669. <resetValue>0</resetValue>
  93670. <resetMask>0xFFFFFFFF</resetMask>
  93671. <fields>
  93672. <field>
  93673. <name>PS</name>
  93674. <description>Pull Select</description>
  93675. <bitOffset>0</bitOffset>
  93676. <bitWidth>1</bitWidth>
  93677. <access>read-write</access>
  93678. <enumeratedValues>
  93679. <enumeratedValue>
  93680. <name>0</name>
  93681. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  93682. <value>#0</value>
  93683. </enumeratedValue>
  93684. <enumeratedValue>
  93685. <name>1</name>
  93686. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  93687. <value>#1</value>
  93688. </enumeratedValue>
  93689. </enumeratedValues>
  93690. </field>
  93691. <field>
  93692. <name>PE</name>
  93693. <description>Pull Enable</description>
  93694. <bitOffset>1</bitOffset>
  93695. <bitWidth>1</bitWidth>
  93696. <access>read-write</access>
  93697. <enumeratedValues>
  93698. <enumeratedValue>
  93699. <name>0</name>
  93700. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  93701. <value>#0</value>
  93702. </enumeratedValue>
  93703. <enumeratedValue>
  93704. <name>1</name>
  93705. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  93706. <value>#1</value>
  93707. </enumeratedValue>
  93708. </enumeratedValues>
  93709. </field>
  93710. <field>
  93711. <name>SRE</name>
  93712. <description>Slew Rate Enable</description>
  93713. <bitOffset>2</bitOffset>
  93714. <bitWidth>1</bitWidth>
  93715. <access>read-write</access>
  93716. <enumeratedValues>
  93717. <enumeratedValue>
  93718. <name>0</name>
  93719. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  93720. <value>#0</value>
  93721. </enumeratedValue>
  93722. <enumeratedValue>
  93723. <name>1</name>
  93724. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  93725. <value>#1</value>
  93726. </enumeratedValue>
  93727. </enumeratedValues>
  93728. </field>
  93729. <field>
  93730. <name>PFE</name>
  93731. <description>Passive Filter Enable</description>
  93732. <bitOffset>4</bitOffset>
  93733. <bitWidth>1</bitWidth>
  93734. <access>read-write</access>
  93735. <enumeratedValues>
  93736. <enumeratedValue>
  93737. <name>0</name>
  93738. <description>Passive input filter is disabled on the corresponding pin.</description>
  93739. <value>#0</value>
  93740. </enumeratedValue>
  93741. <enumeratedValue>
  93742. <name>1</name>
  93743. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  93744. <value>#1</value>
  93745. </enumeratedValue>
  93746. </enumeratedValues>
  93747. </field>
  93748. <field>
  93749. <name>ODE</name>
  93750. <description>Open Drain Enable</description>
  93751. <bitOffset>5</bitOffset>
  93752. <bitWidth>1</bitWidth>
  93753. <access>read-write</access>
  93754. <enumeratedValues>
  93755. <enumeratedValue>
  93756. <name>0</name>
  93757. <description>Open drain output is disabled on the corresponding pin.</description>
  93758. <value>#0</value>
  93759. </enumeratedValue>
  93760. <enumeratedValue>
  93761. <name>1</name>
  93762. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  93763. <value>#1</value>
  93764. </enumeratedValue>
  93765. </enumeratedValues>
  93766. </field>
  93767. <field>
  93768. <name>DSE</name>
  93769. <description>Drive Strength Enable</description>
  93770. <bitOffset>6</bitOffset>
  93771. <bitWidth>1</bitWidth>
  93772. <access>read-write</access>
  93773. <enumeratedValues>
  93774. <enumeratedValue>
  93775. <name>0</name>
  93776. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  93777. <value>#0</value>
  93778. </enumeratedValue>
  93779. <enumeratedValue>
  93780. <name>1</name>
  93781. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  93782. <value>#1</value>
  93783. </enumeratedValue>
  93784. </enumeratedValues>
  93785. </field>
  93786. <field>
  93787. <name>MUX</name>
  93788. <description>Pin Mux Control</description>
  93789. <bitOffset>8</bitOffset>
  93790. <bitWidth>3</bitWidth>
  93791. <access>read-write</access>
  93792. <enumeratedValues>
  93793. <enumeratedValue>
  93794. <name>000</name>
  93795. <description>Pin disabled (analog).</description>
  93796. <value>#000</value>
  93797. </enumeratedValue>
  93798. <enumeratedValue>
  93799. <name>001</name>
  93800. <description>Alternative 1 (GPIO).</description>
  93801. <value>#001</value>
  93802. </enumeratedValue>
  93803. <enumeratedValue>
  93804. <name>010</name>
  93805. <description>Alternative 2 (chip-specific).</description>
  93806. <value>#010</value>
  93807. </enumeratedValue>
  93808. <enumeratedValue>
  93809. <name>011</name>
  93810. <description>Alternative 3 (chip-specific).</description>
  93811. <value>#011</value>
  93812. </enumeratedValue>
  93813. <enumeratedValue>
  93814. <name>100</name>
  93815. <description>Alternative 4 (chip-specific).</description>
  93816. <value>#100</value>
  93817. </enumeratedValue>
  93818. <enumeratedValue>
  93819. <name>101</name>
  93820. <description>Alternative 5 (chip-specific).</description>
  93821. <value>#101</value>
  93822. </enumeratedValue>
  93823. <enumeratedValue>
  93824. <name>110</name>
  93825. <description>Alternative 6 (chip-specific).</description>
  93826. <value>#110</value>
  93827. </enumeratedValue>
  93828. <enumeratedValue>
  93829. <name>111</name>
  93830. <description>Alternative 7 (chip-specific).</description>
  93831. <value>#111</value>
  93832. </enumeratedValue>
  93833. </enumeratedValues>
  93834. </field>
  93835. <field>
  93836. <name>LK</name>
  93837. <description>Lock Register</description>
  93838. <bitOffset>15</bitOffset>
  93839. <bitWidth>1</bitWidth>
  93840. <access>read-write</access>
  93841. <enumeratedValues>
  93842. <enumeratedValue>
  93843. <name>0</name>
  93844. <description>Pin Control Register fields [15:0] are not locked.</description>
  93845. <value>#0</value>
  93846. </enumeratedValue>
  93847. <enumeratedValue>
  93848. <name>1</name>
  93849. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  93850. <value>#1</value>
  93851. </enumeratedValue>
  93852. </enumeratedValues>
  93853. </field>
  93854. <field>
  93855. <name>IRQC</name>
  93856. <description>Interrupt Configuration</description>
  93857. <bitOffset>16</bitOffset>
  93858. <bitWidth>4</bitWidth>
  93859. <access>read-write</access>
  93860. <enumeratedValues>
  93861. <enumeratedValue>
  93862. <name>0000</name>
  93863. <description>Interrupt/DMA request disabled.</description>
  93864. <value>#0000</value>
  93865. </enumeratedValue>
  93866. <enumeratedValue>
  93867. <name>0001</name>
  93868. <description>DMA request on rising edge.</description>
  93869. <value>#0001</value>
  93870. </enumeratedValue>
  93871. <enumeratedValue>
  93872. <name>0010</name>
  93873. <description>DMA request on falling edge.</description>
  93874. <value>#0010</value>
  93875. </enumeratedValue>
  93876. <enumeratedValue>
  93877. <name>0011</name>
  93878. <description>DMA request on either edge.</description>
  93879. <value>#0011</value>
  93880. </enumeratedValue>
  93881. <enumeratedValue>
  93882. <name>1000</name>
  93883. <description>Interrupt when logic 0.</description>
  93884. <value>#1000</value>
  93885. </enumeratedValue>
  93886. <enumeratedValue>
  93887. <name>1001</name>
  93888. <description>Interrupt on rising-edge.</description>
  93889. <value>#1001</value>
  93890. </enumeratedValue>
  93891. <enumeratedValue>
  93892. <name>1010</name>
  93893. <description>Interrupt on falling-edge.</description>
  93894. <value>#1010</value>
  93895. </enumeratedValue>
  93896. <enumeratedValue>
  93897. <name>1011</name>
  93898. <description>Interrupt on either edge.</description>
  93899. <value>#1011</value>
  93900. </enumeratedValue>
  93901. <enumeratedValue>
  93902. <name>1100</name>
  93903. <description>Interrupt when logic 1.</description>
  93904. <value>#1100</value>
  93905. </enumeratedValue>
  93906. </enumeratedValues>
  93907. </field>
  93908. <field>
  93909. <name>ISF</name>
  93910. <description>Interrupt Status Flag</description>
  93911. <bitOffset>24</bitOffset>
  93912. <bitWidth>1</bitWidth>
  93913. <access>read-write</access>
  93914. <enumeratedValues>
  93915. <enumeratedValue>
  93916. <name>0</name>
  93917. <description>Configured interrupt is not detected.</description>
  93918. <value>#0</value>
  93919. </enumeratedValue>
  93920. <enumeratedValue>
  93921. <name>1</name>
  93922. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  93923. <value>#1</value>
  93924. </enumeratedValue>
  93925. </enumeratedValues>
  93926. </field>
  93927. </fields>
  93928. </register>
  93929. <register>
  93930. <name>PCR12</name>
  93931. <description>Pin Control Register n</description>
  93932. <addressOffset>0x30</addressOffset>
  93933. <size>32</size>
  93934. <access>read-write</access>
  93935. <resetValue>0</resetValue>
  93936. <resetMask>0xFFFFFFFF</resetMask>
  93937. <fields>
  93938. <field>
  93939. <name>PS</name>
  93940. <description>Pull Select</description>
  93941. <bitOffset>0</bitOffset>
  93942. <bitWidth>1</bitWidth>
  93943. <access>read-write</access>
  93944. <enumeratedValues>
  93945. <enumeratedValue>
  93946. <name>0</name>
  93947. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  93948. <value>#0</value>
  93949. </enumeratedValue>
  93950. <enumeratedValue>
  93951. <name>1</name>
  93952. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  93953. <value>#1</value>
  93954. </enumeratedValue>
  93955. </enumeratedValues>
  93956. </field>
  93957. <field>
  93958. <name>PE</name>
  93959. <description>Pull Enable</description>
  93960. <bitOffset>1</bitOffset>
  93961. <bitWidth>1</bitWidth>
  93962. <access>read-write</access>
  93963. <enumeratedValues>
  93964. <enumeratedValue>
  93965. <name>0</name>
  93966. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  93967. <value>#0</value>
  93968. </enumeratedValue>
  93969. <enumeratedValue>
  93970. <name>1</name>
  93971. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  93972. <value>#1</value>
  93973. </enumeratedValue>
  93974. </enumeratedValues>
  93975. </field>
  93976. <field>
  93977. <name>SRE</name>
  93978. <description>Slew Rate Enable</description>
  93979. <bitOffset>2</bitOffset>
  93980. <bitWidth>1</bitWidth>
  93981. <access>read-write</access>
  93982. <enumeratedValues>
  93983. <enumeratedValue>
  93984. <name>0</name>
  93985. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  93986. <value>#0</value>
  93987. </enumeratedValue>
  93988. <enumeratedValue>
  93989. <name>1</name>
  93990. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  93991. <value>#1</value>
  93992. </enumeratedValue>
  93993. </enumeratedValues>
  93994. </field>
  93995. <field>
  93996. <name>PFE</name>
  93997. <description>Passive Filter Enable</description>
  93998. <bitOffset>4</bitOffset>
  93999. <bitWidth>1</bitWidth>
  94000. <access>read-write</access>
  94001. <enumeratedValues>
  94002. <enumeratedValue>
  94003. <name>0</name>
  94004. <description>Passive input filter is disabled on the corresponding pin.</description>
  94005. <value>#0</value>
  94006. </enumeratedValue>
  94007. <enumeratedValue>
  94008. <name>1</name>
  94009. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  94010. <value>#1</value>
  94011. </enumeratedValue>
  94012. </enumeratedValues>
  94013. </field>
  94014. <field>
  94015. <name>ODE</name>
  94016. <description>Open Drain Enable</description>
  94017. <bitOffset>5</bitOffset>
  94018. <bitWidth>1</bitWidth>
  94019. <access>read-write</access>
  94020. <enumeratedValues>
  94021. <enumeratedValue>
  94022. <name>0</name>
  94023. <description>Open drain output is disabled on the corresponding pin.</description>
  94024. <value>#0</value>
  94025. </enumeratedValue>
  94026. <enumeratedValue>
  94027. <name>1</name>
  94028. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  94029. <value>#1</value>
  94030. </enumeratedValue>
  94031. </enumeratedValues>
  94032. </field>
  94033. <field>
  94034. <name>DSE</name>
  94035. <description>Drive Strength Enable</description>
  94036. <bitOffset>6</bitOffset>
  94037. <bitWidth>1</bitWidth>
  94038. <access>read-write</access>
  94039. <enumeratedValues>
  94040. <enumeratedValue>
  94041. <name>0</name>
  94042. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  94043. <value>#0</value>
  94044. </enumeratedValue>
  94045. <enumeratedValue>
  94046. <name>1</name>
  94047. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  94048. <value>#1</value>
  94049. </enumeratedValue>
  94050. </enumeratedValues>
  94051. </field>
  94052. <field>
  94053. <name>MUX</name>
  94054. <description>Pin Mux Control</description>
  94055. <bitOffset>8</bitOffset>
  94056. <bitWidth>3</bitWidth>
  94057. <access>read-write</access>
  94058. <enumeratedValues>
  94059. <enumeratedValue>
  94060. <name>000</name>
  94061. <description>Pin disabled (analog).</description>
  94062. <value>#000</value>
  94063. </enumeratedValue>
  94064. <enumeratedValue>
  94065. <name>001</name>
  94066. <description>Alternative 1 (GPIO).</description>
  94067. <value>#001</value>
  94068. </enumeratedValue>
  94069. <enumeratedValue>
  94070. <name>010</name>
  94071. <description>Alternative 2 (chip-specific).</description>
  94072. <value>#010</value>
  94073. </enumeratedValue>
  94074. <enumeratedValue>
  94075. <name>011</name>
  94076. <description>Alternative 3 (chip-specific).</description>
  94077. <value>#011</value>
  94078. </enumeratedValue>
  94079. <enumeratedValue>
  94080. <name>100</name>
  94081. <description>Alternative 4 (chip-specific).</description>
  94082. <value>#100</value>
  94083. </enumeratedValue>
  94084. <enumeratedValue>
  94085. <name>101</name>
  94086. <description>Alternative 5 (chip-specific).</description>
  94087. <value>#101</value>
  94088. </enumeratedValue>
  94089. <enumeratedValue>
  94090. <name>110</name>
  94091. <description>Alternative 6 (chip-specific).</description>
  94092. <value>#110</value>
  94093. </enumeratedValue>
  94094. <enumeratedValue>
  94095. <name>111</name>
  94096. <description>Alternative 7 (chip-specific).</description>
  94097. <value>#111</value>
  94098. </enumeratedValue>
  94099. </enumeratedValues>
  94100. </field>
  94101. <field>
  94102. <name>LK</name>
  94103. <description>Lock Register</description>
  94104. <bitOffset>15</bitOffset>
  94105. <bitWidth>1</bitWidth>
  94106. <access>read-write</access>
  94107. <enumeratedValues>
  94108. <enumeratedValue>
  94109. <name>0</name>
  94110. <description>Pin Control Register fields [15:0] are not locked.</description>
  94111. <value>#0</value>
  94112. </enumeratedValue>
  94113. <enumeratedValue>
  94114. <name>1</name>
  94115. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  94116. <value>#1</value>
  94117. </enumeratedValue>
  94118. </enumeratedValues>
  94119. </field>
  94120. <field>
  94121. <name>IRQC</name>
  94122. <description>Interrupt Configuration</description>
  94123. <bitOffset>16</bitOffset>
  94124. <bitWidth>4</bitWidth>
  94125. <access>read-write</access>
  94126. <enumeratedValues>
  94127. <enumeratedValue>
  94128. <name>0000</name>
  94129. <description>Interrupt/DMA request disabled.</description>
  94130. <value>#0000</value>
  94131. </enumeratedValue>
  94132. <enumeratedValue>
  94133. <name>0001</name>
  94134. <description>DMA request on rising edge.</description>
  94135. <value>#0001</value>
  94136. </enumeratedValue>
  94137. <enumeratedValue>
  94138. <name>0010</name>
  94139. <description>DMA request on falling edge.</description>
  94140. <value>#0010</value>
  94141. </enumeratedValue>
  94142. <enumeratedValue>
  94143. <name>0011</name>
  94144. <description>DMA request on either edge.</description>
  94145. <value>#0011</value>
  94146. </enumeratedValue>
  94147. <enumeratedValue>
  94148. <name>1000</name>
  94149. <description>Interrupt when logic 0.</description>
  94150. <value>#1000</value>
  94151. </enumeratedValue>
  94152. <enumeratedValue>
  94153. <name>1001</name>
  94154. <description>Interrupt on rising-edge.</description>
  94155. <value>#1001</value>
  94156. </enumeratedValue>
  94157. <enumeratedValue>
  94158. <name>1010</name>
  94159. <description>Interrupt on falling-edge.</description>
  94160. <value>#1010</value>
  94161. </enumeratedValue>
  94162. <enumeratedValue>
  94163. <name>1011</name>
  94164. <description>Interrupt on either edge.</description>
  94165. <value>#1011</value>
  94166. </enumeratedValue>
  94167. <enumeratedValue>
  94168. <name>1100</name>
  94169. <description>Interrupt when logic 1.</description>
  94170. <value>#1100</value>
  94171. </enumeratedValue>
  94172. </enumeratedValues>
  94173. </field>
  94174. <field>
  94175. <name>ISF</name>
  94176. <description>Interrupt Status Flag</description>
  94177. <bitOffset>24</bitOffset>
  94178. <bitWidth>1</bitWidth>
  94179. <access>read-write</access>
  94180. <enumeratedValues>
  94181. <enumeratedValue>
  94182. <name>0</name>
  94183. <description>Configured interrupt is not detected.</description>
  94184. <value>#0</value>
  94185. </enumeratedValue>
  94186. <enumeratedValue>
  94187. <name>1</name>
  94188. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  94189. <value>#1</value>
  94190. </enumeratedValue>
  94191. </enumeratedValues>
  94192. </field>
  94193. </fields>
  94194. </register>
  94195. <register>
  94196. <name>PCR13</name>
  94197. <description>Pin Control Register n</description>
  94198. <addressOffset>0x34</addressOffset>
  94199. <size>32</size>
  94200. <access>read-write</access>
  94201. <resetValue>0</resetValue>
  94202. <resetMask>0xFFFFFFFF</resetMask>
  94203. <fields>
  94204. <field>
  94205. <name>PS</name>
  94206. <description>Pull Select</description>
  94207. <bitOffset>0</bitOffset>
  94208. <bitWidth>1</bitWidth>
  94209. <access>read-only</access>
  94210. <enumeratedValues>
  94211. <enumeratedValue>
  94212. <name>0</name>
  94213. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  94214. <value>#0</value>
  94215. </enumeratedValue>
  94216. <enumeratedValue>
  94217. <name>1</name>
  94218. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  94219. <value>#1</value>
  94220. </enumeratedValue>
  94221. </enumeratedValues>
  94222. </field>
  94223. <field>
  94224. <name>PE</name>
  94225. <description>Pull Enable</description>
  94226. <bitOffset>1</bitOffset>
  94227. <bitWidth>1</bitWidth>
  94228. <access>read-only</access>
  94229. <enumeratedValues>
  94230. <enumeratedValue>
  94231. <name>0</name>
  94232. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  94233. <value>#0</value>
  94234. </enumeratedValue>
  94235. <enumeratedValue>
  94236. <name>1</name>
  94237. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  94238. <value>#1</value>
  94239. </enumeratedValue>
  94240. </enumeratedValues>
  94241. </field>
  94242. <field>
  94243. <name>SRE</name>
  94244. <description>Slew Rate Enable</description>
  94245. <bitOffset>2</bitOffset>
  94246. <bitWidth>1</bitWidth>
  94247. <access>read-only</access>
  94248. <enumeratedValues>
  94249. <enumeratedValue>
  94250. <name>0</name>
  94251. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  94252. <value>#0</value>
  94253. </enumeratedValue>
  94254. <enumeratedValue>
  94255. <name>1</name>
  94256. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  94257. <value>#1</value>
  94258. </enumeratedValue>
  94259. </enumeratedValues>
  94260. </field>
  94261. <field>
  94262. <name>PFE</name>
  94263. <description>Passive Filter Enable</description>
  94264. <bitOffset>4</bitOffset>
  94265. <bitWidth>1</bitWidth>
  94266. <access>read-only</access>
  94267. <enumeratedValues>
  94268. <enumeratedValue>
  94269. <name>0</name>
  94270. <description>Passive input filter is disabled on the corresponding pin.</description>
  94271. <value>#0</value>
  94272. </enumeratedValue>
  94273. <enumeratedValue>
  94274. <name>1</name>
  94275. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  94276. <value>#1</value>
  94277. </enumeratedValue>
  94278. </enumeratedValues>
  94279. </field>
  94280. <field>
  94281. <name>ODE</name>
  94282. <description>Open Drain Enable</description>
  94283. <bitOffset>5</bitOffset>
  94284. <bitWidth>1</bitWidth>
  94285. <access>read-only</access>
  94286. <enumeratedValues>
  94287. <enumeratedValue>
  94288. <name>0</name>
  94289. <description>Open drain output is disabled on the corresponding pin.</description>
  94290. <value>#0</value>
  94291. </enumeratedValue>
  94292. <enumeratedValue>
  94293. <name>1</name>
  94294. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  94295. <value>#1</value>
  94296. </enumeratedValue>
  94297. </enumeratedValues>
  94298. </field>
  94299. <field>
  94300. <name>DSE</name>
  94301. <description>Drive Strength Enable</description>
  94302. <bitOffset>6</bitOffset>
  94303. <bitWidth>1</bitWidth>
  94304. <access>read-only</access>
  94305. <enumeratedValues>
  94306. <enumeratedValue>
  94307. <name>0</name>
  94308. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  94309. <value>#0</value>
  94310. </enumeratedValue>
  94311. <enumeratedValue>
  94312. <name>1</name>
  94313. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  94314. <value>#1</value>
  94315. </enumeratedValue>
  94316. </enumeratedValues>
  94317. </field>
  94318. <field>
  94319. <name>MUX</name>
  94320. <description>Pin Mux Control</description>
  94321. <bitOffset>8</bitOffset>
  94322. <bitWidth>3</bitWidth>
  94323. <access>read-write</access>
  94324. <enumeratedValues>
  94325. <enumeratedValue>
  94326. <name>000</name>
  94327. <description>Pin disabled (analog).</description>
  94328. <value>#000</value>
  94329. </enumeratedValue>
  94330. <enumeratedValue>
  94331. <name>001</name>
  94332. <description>Alternative 1 (GPIO).</description>
  94333. <value>#001</value>
  94334. </enumeratedValue>
  94335. <enumeratedValue>
  94336. <name>010</name>
  94337. <description>Alternative 2 (chip-specific).</description>
  94338. <value>#010</value>
  94339. </enumeratedValue>
  94340. <enumeratedValue>
  94341. <name>011</name>
  94342. <description>Alternative 3 (chip-specific).</description>
  94343. <value>#011</value>
  94344. </enumeratedValue>
  94345. <enumeratedValue>
  94346. <name>100</name>
  94347. <description>Alternative 4 (chip-specific).</description>
  94348. <value>#100</value>
  94349. </enumeratedValue>
  94350. <enumeratedValue>
  94351. <name>101</name>
  94352. <description>Alternative 5 (chip-specific).</description>
  94353. <value>#101</value>
  94354. </enumeratedValue>
  94355. <enumeratedValue>
  94356. <name>110</name>
  94357. <description>Alternative 6 (chip-specific).</description>
  94358. <value>#110</value>
  94359. </enumeratedValue>
  94360. <enumeratedValue>
  94361. <name>111</name>
  94362. <description>Alternative 7 (chip-specific).</description>
  94363. <value>#111</value>
  94364. </enumeratedValue>
  94365. </enumeratedValues>
  94366. </field>
  94367. <field>
  94368. <name>LK</name>
  94369. <description>Lock Register</description>
  94370. <bitOffset>15</bitOffset>
  94371. <bitWidth>1</bitWidth>
  94372. <access>read-write</access>
  94373. <enumeratedValues>
  94374. <enumeratedValue>
  94375. <name>0</name>
  94376. <description>Pin Control Register fields [15:0] are not locked.</description>
  94377. <value>#0</value>
  94378. </enumeratedValue>
  94379. <enumeratedValue>
  94380. <name>1</name>
  94381. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  94382. <value>#1</value>
  94383. </enumeratedValue>
  94384. </enumeratedValues>
  94385. </field>
  94386. <field>
  94387. <name>IRQC</name>
  94388. <description>Interrupt Configuration</description>
  94389. <bitOffset>16</bitOffset>
  94390. <bitWidth>4</bitWidth>
  94391. <access>read-write</access>
  94392. <enumeratedValues>
  94393. <enumeratedValue>
  94394. <name>0000</name>
  94395. <description>Interrupt/DMA request disabled.</description>
  94396. <value>#0000</value>
  94397. </enumeratedValue>
  94398. <enumeratedValue>
  94399. <name>0001</name>
  94400. <description>DMA request on rising edge.</description>
  94401. <value>#0001</value>
  94402. </enumeratedValue>
  94403. <enumeratedValue>
  94404. <name>0010</name>
  94405. <description>DMA request on falling edge.</description>
  94406. <value>#0010</value>
  94407. </enumeratedValue>
  94408. <enumeratedValue>
  94409. <name>0011</name>
  94410. <description>DMA request on either edge.</description>
  94411. <value>#0011</value>
  94412. </enumeratedValue>
  94413. <enumeratedValue>
  94414. <name>1000</name>
  94415. <description>Interrupt when logic 0.</description>
  94416. <value>#1000</value>
  94417. </enumeratedValue>
  94418. <enumeratedValue>
  94419. <name>1001</name>
  94420. <description>Interrupt on rising-edge.</description>
  94421. <value>#1001</value>
  94422. </enumeratedValue>
  94423. <enumeratedValue>
  94424. <name>1010</name>
  94425. <description>Interrupt on falling-edge.</description>
  94426. <value>#1010</value>
  94427. </enumeratedValue>
  94428. <enumeratedValue>
  94429. <name>1011</name>
  94430. <description>Interrupt on either edge.</description>
  94431. <value>#1011</value>
  94432. </enumeratedValue>
  94433. <enumeratedValue>
  94434. <name>1100</name>
  94435. <description>Interrupt when logic 1.</description>
  94436. <value>#1100</value>
  94437. </enumeratedValue>
  94438. </enumeratedValues>
  94439. </field>
  94440. <field>
  94441. <name>ISF</name>
  94442. <description>Interrupt Status Flag</description>
  94443. <bitOffset>24</bitOffset>
  94444. <bitWidth>1</bitWidth>
  94445. <access>read-write</access>
  94446. <enumeratedValues>
  94447. <enumeratedValue>
  94448. <name>0</name>
  94449. <description>Configured interrupt is not detected.</description>
  94450. <value>#0</value>
  94451. </enumeratedValue>
  94452. <enumeratedValue>
  94453. <name>1</name>
  94454. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  94455. <value>#1</value>
  94456. </enumeratedValue>
  94457. </enumeratedValues>
  94458. </field>
  94459. </fields>
  94460. </register>
  94461. <register>
  94462. <name>PCR14</name>
  94463. <description>Pin Control Register n</description>
  94464. <addressOffset>0x38</addressOffset>
  94465. <size>32</size>
  94466. <access>read-write</access>
  94467. <resetValue>0</resetValue>
  94468. <resetMask>0xFFFFFFFF</resetMask>
  94469. <fields>
  94470. <field>
  94471. <name>PS</name>
  94472. <description>Pull Select</description>
  94473. <bitOffset>0</bitOffset>
  94474. <bitWidth>1</bitWidth>
  94475. <access>read-only</access>
  94476. <enumeratedValues>
  94477. <enumeratedValue>
  94478. <name>0</name>
  94479. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  94480. <value>#0</value>
  94481. </enumeratedValue>
  94482. <enumeratedValue>
  94483. <name>1</name>
  94484. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  94485. <value>#1</value>
  94486. </enumeratedValue>
  94487. </enumeratedValues>
  94488. </field>
  94489. <field>
  94490. <name>PE</name>
  94491. <description>Pull Enable</description>
  94492. <bitOffset>1</bitOffset>
  94493. <bitWidth>1</bitWidth>
  94494. <access>read-only</access>
  94495. <enumeratedValues>
  94496. <enumeratedValue>
  94497. <name>0</name>
  94498. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  94499. <value>#0</value>
  94500. </enumeratedValue>
  94501. <enumeratedValue>
  94502. <name>1</name>
  94503. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  94504. <value>#1</value>
  94505. </enumeratedValue>
  94506. </enumeratedValues>
  94507. </field>
  94508. <field>
  94509. <name>SRE</name>
  94510. <description>Slew Rate Enable</description>
  94511. <bitOffset>2</bitOffset>
  94512. <bitWidth>1</bitWidth>
  94513. <access>read-only</access>
  94514. <enumeratedValues>
  94515. <enumeratedValue>
  94516. <name>0</name>
  94517. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  94518. <value>#0</value>
  94519. </enumeratedValue>
  94520. <enumeratedValue>
  94521. <name>1</name>
  94522. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  94523. <value>#1</value>
  94524. </enumeratedValue>
  94525. </enumeratedValues>
  94526. </field>
  94527. <field>
  94528. <name>PFE</name>
  94529. <description>Passive Filter Enable</description>
  94530. <bitOffset>4</bitOffset>
  94531. <bitWidth>1</bitWidth>
  94532. <access>read-only</access>
  94533. <enumeratedValues>
  94534. <enumeratedValue>
  94535. <name>0</name>
  94536. <description>Passive input filter is disabled on the corresponding pin.</description>
  94537. <value>#0</value>
  94538. </enumeratedValue>
  94539. <enumeratedValue>
  94540. <name>1</name>
  94541. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  94542. <value>#1</value>
  94543. </enumeratedValue>
  94544. </enumeratedValues>
  94545. </field>
  94546. <field>
  94547. <name>ODE</name>
  94548. <description>Open Drain Enable</description>
  94549. <bitOffset>5</bitOffset>
  94550. <bitWidth>1</bitWidth>
  94551. <access>read-only</access>
  94552. <enumeratedValues>
  94553. <enumeratedValue>
  94554. <name>0</name>
  94555. <description>Open drain output is disabled on the corresponding pin.</description>
  94556. <value>#0</value>
  94557. </enumeratedValue>
  94558. <enumeratedValue>
  94559. <name>1</name>
  94560. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  94561. <value>#1</value>
  94562. </enumeratedValue>
  94563. </enumeratedValues>
  94564. </field>
  94565. <field>
  94566. <name>DSE</name>
  94567. <description>Drive Strength Enable</description>
  94568. <bitOffset>6</bitOffset>
  94569. <bitWidth>1</bitWidth>
  94570. <access>read-only</access>
  94571. <enumeratedValues>
  94572. <enumeratedValue>
  94573. <name>0</name>
  94574. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  94575. <value>#0</value>
  94576. </enumeratedValue>
  94577. <enumeratedValue>
  94578. <name>1</name>
  94579. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  94580. <value>#1</value>
  94581. </enumeratedValue>
  94582. </enumeratedValues>
  94583. </field>
  94584. <field>
  94585. <name>MUX</name>
  94586. <description>Pin Mux Control</description>
  94587. <bitOffset>8</bitOffset>
  94588. <bitWidth>3</bitWidth>
  94589. <access>read-write</access>
  94590. <enumeratedValues>
  94591. <enumeratedValue>
  94592. <name>000</name>
  94593. <description>Pin disabled (analog).</description>
  94594. <value>#000</value>
  94595. </enumeratedValue>
  94596. <enumeratedValue>
  94597. <name>001</name>
  94598. <description>Alternative 1 (GPIO).</description>
  94599. <value>#001</value>
  94600. </enumeratedValue>
  94601. <enumeratedValue>
  94602. <name>010</name>
  94603. <description>Alternative 2 (chip-specific).</description>
  94604. <value>#010</value>
  94605. </enumeratedValue>
  94606. <enumeratedValue>
  94607. <name>011</name>
  94608. <description>Alternative 3 (chip-specific).</description>
  94609. <value>#011</value>
  94610. </enumeratedValue>
  94611. <enumeratedValue>
  94612. <name>100</name>
  94613. <description>Alternative 4 (chip-specific).</description>
  94614. <value>#100</value>
  94615. </enumeratedValue>
  94616. <enumeratedValue>
  94617. <name>101</name>
  94618. <description>Alternative 5 (chip-specific).</description>
  94619. <value>#101</value>
  94620. </enumeratedValue>
  94621. <enumeratedValue>
  94622. <name>110</name>
  94623. <description>Alternative 6 (chip-specific).</description>
  94624. <value>#110</value>
  94625. </enumeratedValue>
  94626. <enumeratedValue>
  94627. <name>111</name>
  94628. <description>Alternative 7 (chip-specific).</description>
  94629. <value>#111</value>
  94630. </enumeratedValue>
  94631. </enumeratedValues>
  94632. </field>
  94633. <field>
  94634. <name>LK</name>
  94635. <description>Lock Register</description>
  94636. <bitOffset>15</bitOffset>
  94637. <bitWidth>1</bitWidth>
  94638. <access>read-write</access>
  94639. <enumeratedValues>
  94640. <enumeratedValue>
  94641. <name>0</name>
  94642. <description>Pin Control Register fields [15:0] are not locked.</description>
  94643. <value>#0</value>
  94644. </enumeratedValue>
  94645. <enumeratedValue>
  94646. <name>1</name>
  94647. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  94648. <value>#1</value>
  94649. </enumeratedValue>
  94650. </enumeratedValues>
  94651. </field>
  94652. <field>
  94653. <name>IRQC</name>
  94654. <description>Interrupt Configuration</description>
  94655. <bitOffset>16</bitOffset>
  94656. <bitWidth>4</bitWidth>
  94657. <access>read-write</access>
  94658. <enumeratedValues>
  94659. <enumeratedValue>
  94660. <name>0000</name>
  94661. <description>Interrupt/DMA request disabled.</description>
  94662. <value>#0000</value>
  94663. </enumeratedValue>
  94664. <enumeratedValue>
  94665. <name>0001</name>
  94666. <description>DMA request on rising edge.</description>
  94667. <value>#0001</value>
  94668. </enumeratedValue>
  94669. <enumeratedValue>
  94670. <name>0010</name>
  94671. <description>DMA request on falling edge.</description>
  94672. <value>#0010</value>
  94673. </enumeratedValue>
  94674. <enumeratedValue>
  94675. <name>0011</name>
  94676. <description>DMA request on either edge.</description>
  94677. <value>#0011</value>
  94678. </enumeratedValue>
  94679. <enumeratedValue>
  94680. <name>1000</name>
  94681. <description>Interrupt when logic 0.</description>
  94682. <value>#1000</value>
  94683. </enumeratedValue>
  94684. <enumeratedValue>
  94685. <name>1001</name>
  94686. <description>Interrupt on rising-edge.</description>
  94687. <value>#1001</value>
  94688. </enumeratedValue>
  94689. <enumeratedValue>
  94690. <name>1010</name>
  94691. <description>Interrupt on falling-edge.</description>
  94692. <value>#1010</value>
  94693. </enumeratedValue>
  94694. <enumeratedValue>
  94695. <name>1011</name>
  94696. <description>Interrupt on either edge.</description>
  94697. <value>#1011</value>
  94698. </enumeratedValue>
  94699. <enumeratedValue>
  94700. <name>1100</name>
  94701. <description>Interrupt when logic 1.</description>
  94702. <value>#1100</value>
  94703. </enumeratedValue>
  94704. </enumeratedValues>
  94705. </field>
  94706. <field>
  94707. <name>ISF</name>
  94708. <description>Interrupt Status Flag</description>
  94709. <bitOffset>24</bitOffset>
  94710. <bitWidth>1</bitWidth>
  94711. <access>read-write</access>
  94712. <enumeratedValues>
  94713. <enumeratedValue>
  94714. <name>0</name>
  94715. <description>Configured interrupt is not detected.</description>
  94716. <value>#0</value>
  94717. </enumeratedValue>
  94718. <enumeratedValue>
  94719. <name>1</name>
  94720. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  94721. <value>#1</value>
  94722. </enumeratedValue>
  94723. </enumeratedValues>
  94724. </field>
  94725. </fields>
  94726. </register>
  94727. <register>
  94728. <name>PCR15</name>
  94729. <description>Pin Control Register n</description>
  94730. <addressOffset>0x3C</addressOffset>
  94731. <size>32</size>
  94732. <access>read-write</access>
  94733. <resetValue>0</resetValue>
  94734. <resetMask>0xFFFFFFFF</resetMask>
  94735. <fields>
  94736. <field>
  94737. <name>PS</name>
  94738. <description>Pull Select</description>
  94739. <bitOffset>0</bitOffset>
  94740. <bitWidth>1</bitWidth>
  94741. <access>read-only</access>
  94742. <enumeratedValues>
  94743. <enumeratedValue>
  94744. <name>0</name>
  94745. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  94746. <value>#0</value>
  94747. </enumeratedValue>
  94748. <enumeratedValue>
  94749. <name>1</name>
  94750. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  94751. <value>#1</value>
  94752. </enumeratedValue>
  94753. </enumeratedValues>
  94754. </field>
  94755. <field>
  94756. <name>PE</name>
  94757. <description>Pull Enable</description>
  94758. <bitOffset>1</bitOffset>
  94759. <bitWidth>1</bitWidth>
  94760. <access>read-only</access>
  94761. <enumeratedValues>
  94762. <enumeratedValue>
  94763. <name>0</name>
  94764. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  94765. <value>#0</value>
  94766. </enumeratedValue>
  94767. <enumeratedValue>
  94768. <name>1</name>
  94769. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  94770. <value>#1</value>
  94771. </enumeratedValue>
  94772. </enumeratedValues>
  94773. </field>
  94774. <field>
  94775. <name>SRE</name>
  94776. <description>Slew Rate Enable</description>
  94777. <bitOffset>2</bitOffset>
  94778. <bitWidth>1</bitWidth>
  94779. <access>read-only</access>
  94780. <enumeratedValues>
  94781. <enumeratedValue>
  94782. <name>0</name>
  94783. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  94784. <value>#0</value>
  94785. </enumeratedValue>
  94786. <enumeratedValue>
  94787. <name>1</name>
  94788. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  94789. <value>#1</value>
  94790. </enumeratedValue>
  94791. </enumeratedValues>
  94792. </field>
  94793. <field>
  94794. <name>PFE</name>
  94795. <description>Passive Filter Enable</description>
  94796. <bitOffset>4</bitOffset>
  94797. <bitWidth>1</bitWidth>
  94798. <access>read-only</access>
  94799. <enumeratedValues>
  94800. <enumeratedValue>
  94801. <name>0</name>
  94802. <description>Passive input filter is disabled on the corresponding pin.</description>
  94803. <value>#0</value>
  94804. </enumeratedValue>
  94805. <enumeratedValue>
  94806. <name>1</name>
  94807. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  94808. <value>#1</value>
  94809. </enumeratedValue>
  94810. </enumeratedValues>
  94811. </field>
  94812. <field>
  94813. <name>ODE</name>
  94814. <description>Open Drain Enable</description>
  94815. <bitOffset>5</bitOffset>
  94816. <bitWidth>1</bitWidth>
  94817. <access>read-only</access>
  94818. <enumeratedValues>
  94819. <enumeratedValue>
  94820. <name>0</name>
  94821. <description>Open drain output is disabled on the corresponding pin.</description>
  94822. <value>#0</value>
  94823. </enumeratedValue>
  94824. <enumeratedValue>
  94825. <name>1</name>
  94826. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  94827. <value>#1</value>
  94828. </enumeratedValue>
  94829. </enumeratedValues>
  94830. </field>
  94831. <field>
  94832. <name>DSE</name>
  94833. <description>Drive Strength Enable</description>
  94834. <bitOffset>6</bitOffset>
  94835. <bitWidth>1</bitWidth>
  94836. <access>read-only</access>
  94837. <enumeratedValues>
  94838. <enumeratedValue>
  94839. <name>0</name>
  94840. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  94841. <value>#0</value>
  94842. </enumeratedValue>
  94843. <enumeratedValue>
  94844. <name>1</name>
  94845. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  94846. <value>#1</value>
  94847. </enumeratedValue>
  94848. </enumeratedValues>
  94849. </field>
  94850. <field>
  94851. <name>MUX</name>
  94852. <description>Pin Mux Control</description>
  94853. <bitOffset>8</bitOffset>
  94854. <bitWidth>3</bitWidth>
  94855. <access>read-write</access>
  94856. <enumeratedValues>
  94857. <enumeratedValue>
  94858. <name>000</name>
  94859. <description>Pin disabled (analog).</description>
  94860. <value>#000</value>
  94861. </enumeratedValue>
  94862. <enumeratedValue>
  94863. <name>001</name>
  94864. <description>Alternative 1 (GPIO).</description>
  94865. <value>#001</value>
  94866. </enumeratedValue>
  94867. <enumeratedValue>
  94868. <name>010</name>
  94869. <description>Alternative 2 (chip-specific).</description>
  94870. <value>#010</value>
  94871. </enumeratedValue>
  94872. <enumeratedValue>
  94873. <name>011</name>
  94874. <description>Alternative 3 (chip-specific).</description>
  94875. <value>#011</value>
  94876. </enumeratedValue>
  94877. <enumeratedValue>
  94878. <name>100</name>
  94879. <description>Alternative 4 (chip-specific).</description>
  94880. <value>#100</value>
  94881. </enumeratedValue>
  94882. <enumeratedValue>
  94883. <name>101</name>
  94884. <description>Alternative 5 (chip-specific).</description>
  94885. <value>#101</value>
  94886. </enumeratedValue>
  94887. <enumeratedValue>
  94888. <name>110</name>
  94889. <description>Alternative 6 (chip-specific).</description>
  94890. <value>#110</value>
  94891. </enumeratedValue>
  94892. <enumeratedValue>
  94893. <name>111</name>
  94894. <description>Alternative 7 (chip-specific).</description>
  94895. <value>#111</value>
  94896. </enumeratedValue>
  94897. </enumeratedValues>
  94898. </field>
  94899. <field>
  94900. <name>LK</name>
  94901. <description>Lock Register</description>
  94902. <bitOffset>15</bitOffset>
  94903. <bitWidth>1</bitWidth>
  94904. <access>read-write</access>
  94905. <enumeratedValues>
  94906. <enumeratedValue>
  94907. <name>0</name>
  94908. <description>Pin Control Register fields [15:0] are not locked.</description>
  94909. <value>#0</value>
  94910. </enumeratedValue>
  94911. <enumeratedValue>
  94912. <name>1</name>
  94913. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  94914. <value>#1</value>
  94915. </enumeratedValue>
  94916. </enumeratedValues>
  94917. </field>
  94918. <field>
  94919. <name>IRQC</name>
  94920. <description>Interrupt Configuration</description>
  94921. <bitOffset>16</bitOffset>
  94922. <bitWidth>4</bitWidth>
  94923. <access>read-write</access>
  94924. <enumeratedValues>
  94925. <enumeratedValue>
  94926. <name>0000</name>
  94927. <description>Interrupt/DMA request disabled.</description>
  94928. <value>#0000</value>
  94929. </enumeratedValue>
  94930. <enumeratedValue>
  94931. <name>0001</name>
  94932. <description>DMA request on rising edge.</description>
  94933. <value>#0001</value>
  94934. </enumeratedValue>
  94935. <enumeratedValue>
  94936. <name>0010</name>
  94937. <description>DMA request on falling edge.</description>
  94938. <value>#0010</value>
  94939. </enumeratedValue>
  94940. <enumeratedValue>
  94941. <name>0011</name>
  94942. <description>DMA request on either edge.</description>
  94943. <value>#0011</value>
  94944. </enumeratedValue>
  94945. <enumeratedValue>
  94946. <name>1000</name>
  94947. <description>Interrupt when logic 0.</description>
  94948. <value>#1000</value>
  94949. </enumeratedValue>
  94950. <enumeratedValue>
  94951. <name>1001</name>
  94952. <description>Interrupt on rising-edge.</description>
  94953. <value>#1001</value>
  94954. </enumeratedValue>
  94955. <enumeratedValue>
  94956. <name>1010</name>
  94957. <description>Interrupt on falling-edge.</description>
  94958. <value>#1010</value>
  94959. </enumeratedValue>
  94960. <enumeratedValue>
  94961. <name>1011</name>
  94962. <description>Interrupt on either edge.</description>
  94963. <value>#1011</value>
  94964. </enumeratedValue>
  94965. <enumeratedValue>
  94966. <name>1100</name>
  94967. <description>Interrupt when logic 1.</description>
  94968. <value>#1100</value>
  94969. </enumeratedValue>
  94970. </enumeratedValues>
  94971. </field>
  94972. <field>
  94973. <name>ISF</name>
  94974. <description>Interrupt Status Flag</description>
  94975. <bitOffset>24</bitOffset>
  94976. <bitWidth>1</bitWidth>
  94977. <access>read-write</access>
  94978. <enumeratedValues>
  94979. <enumeratedValue>
  94980. <name>0</name>
  94981. <description>Configured interrupt is not detected.</description>
  94982. <value>#0</value>
  94983. </enumeratedValue>
  94984. <enumeratedValue>
  94985. <name>1</name>
  94986. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  94987. <value>#1</value>
  94988. </enumeratedValue>
  94989. </enumeratedValues>
  94990. </field>
  94991. </fields>
  94992. </register>
  94993. <register>
  94994. <name>PCR16</name>
  94995. <description>Pin Control Register n</description>
  94996. <addressOffset>0x40</addressOffset>
  94997. <size>32</size>
  94998. <access>read-write</access>
  94999. <resetValue>0</resetValue>
  95000. <resetMask>0xFFFFFFFF</resetMask>
  95001. <fields>
  95002. <field>
  95003. <name>PS</name>
  95004. <description>Pull Select</description>
  95005. <bitOffset>0</bitOffset>
  95006. <bitWidth>1</bitWidth>
  95007. <access>read-only</access>
  95008. <enumeratedValues>
  95009. <enumeratedValue>
  95010. <name>0</name>
  95011. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  95012. <value>#0</value>
  95013. </enumeratedValue>
  95014. <enumeratedValue>
  95015. <name>1</name>
  95016. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  95017. <value>#1</value>
  95018. </enumeratedValue>
  95019. </enumeratedValues>
  95020. </field>
  95021. <field>
  95022. <name>PE</name>
  95023. <description>Pull Enable</description>
  95024. <bitOffset>1</bitOffset>
  95025. <bitWidth>1</bitWidth>
  95026. <access>read-only</access>
  95027. <enumeratedValues>
  95028. <enumeratedValue>
  95029. <name>0</name>
  95030. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  95031. <value>#0</value>
  95032. </enumeratedValue>
  95033. <enumeratedValue>
  95034. <name>1</name>
  95035. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  95036. <value>#1</value>
  95037. </enumeratedValue>
  95038. </enumeratedValues>
  95039. </field>
  95040. <field>
  95041. <name>SRE</name>
  95042. <description>Slew Rate Enable</description>
  95043. <bitOffset>2</bitOffset>
  95044. <bitWidth>1</bitWidth>
  95045. <access>read-only</access>
  95046. <enumeratedValues>
  95047. <enumeratedValue>
  95048. <name>0</name>
  95049. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  95050. <value>#0</value>
  95051. </enumeratedValue>
  95052. <enumeratedValue>
  95053. <name>1</name>
  95054. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  95055. <value>#1</value>
  95056. </enumeratedValue>
  95057. </enumeratedValues>
  95058. </field>
  95059. <field>
  95060. <name>PFE</name>
  95061. <description>Passive Filter Enable</description>
  95062. <bitOffset>4</bitOffset>
  95063. <bitWidth>1</bitWidth>
  95064. <access>read-only</access>
  95065. <enumeratedValues>
  95066. <enumeratedValue>
  95067. <name>0</name>
  95068. <description>Passive input filter is disabled on the corresponding pin.</description>
  95069. <value>#0</value>
  95070. </enumeratedValue>
  95071. <enumeratedValue>
  95072. <name>1</name>
  95073. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  95074. <value>#1</value>
  95075. </enumeratedValue>
  95076. </enumeratedValues>
  95077. </field>
  95078. <field>
  95079. <name>ODE</name>
  95080. <description>Open Drain Enable</description>
  95081. <bitOffset>5</bitOffset>
  95082. <bitWidth>1</bitWidth>
  95083. <access>read-only</access>
  95084. <enumeratedValues>
  95085. <enumeratedValue>
  95086. <name>0</name>
  95087. <description>Open drain output is disabled on the corresponding pin.</description>
  95088. <value>#0</value>
  95089. </enumeratedValue>
  95090. <enumeratedValue>
  95091. <name>1</name>
  95092. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  95093. <value>#1</value>
  95094. </enumeratedValue>
  95095. </enumeratedValues>
  95096. </field>
  95097. <field>
  95098. <name>DSE</name>
  95099. <description>Drive Strength Enable</description>
  95100. <bitOffset>6</bitOffset>
  95101. <bitWidth>1</bitWidth>
  95102. <access>read-only</access>
  95103. <enumeratedValues>
  95104. <enumeratedValue>
  95105. <name>0</name>
  95106. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  95107. <value>#0</value>
  95108. </enumeratedValue>
  95109. <enumeratedValue>
  95110. <name>1</name>
  95111. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  95112. <value>#1</value>
  95113. </enumeratedValue>
  95114. </enumeratedValues>
  95115. </field>
  95116. <field>
  95117. <name>MUX</name>
  95118. <description>Pin Mux Control</description>
  95119. <bitOffset>8</bitOffset>
  95120. <bitWidth>3</bitWidth>
  95121. <access>read-write</access>
  95122. <enumeratedValues>
  95123. <enumeratedValue>
  95124. <name>000</name>
  95125. <description>Pin disabled (analog).</description>
  95126. <value>#000</value>
  95127. </enumeratedValue>
  95128. <enumeratedValue>
  95129. <name>001</name>
  95130. <description>Alternative 1 (GPIO).</description>
  95131. <value>#001</value>
  95132. </enumeratedValue>
  95133. <enumeratedValue>
  95134. <name>010</name>
  95135. <description>Alternative 2 (chip-specific).</description>
  95136. <value>#010</value>
  95137. </enumeratedValue>
  95138. <enumeratedValue>
  95139. <name>011</name>
  95140. <description>Alternative 3 (chip-specific).</description>
  95141. <value>#011</value>
  95142. </enumeratedValue>
  95143. <enumeratedValue>
  95144. <name>100</name>
  95145. <description>Alternative 4 (chip-specific).</description>
  95146. <value>#100</value>
  95147. </enumeratedValue>
  95148. <enumeratedValue>
  95149. <name>101</name>
  95150. <description>Alternative 5 (chip-specific).</description>
  95151. <value>#101</value>
  95152. </enumeratedValue>
  95153. <enumeratedValue>
  95154. <name>110</name>
  95155. <description>Alternative 6 (chip-specific).</description>
  95156. <value>#110</value>
  95157. </enumeratedValue>
  95158. <enumeratedValue>
  95159. <name>111</name>
  95160. <description>Alternative 7 (chip-specific).</description>
  95161. <value>#111</value>
  95162. </enumeratedValue>
  95163. </enumeratedValues>
  95164. </field>
  95165. <field>
  95166. <name>LK</name>
  95167. <description>Lock Register</description>
  95168. <bitOffset>15</bitOffset>
  95169. <bitWidth>1</bitWidth>
  95170. <access>read-write</access>
  95171. <enumeratedValues>
  95172. <enumeratedValue>
  95173. <name>0</name>
  95174. <description>Pin Control Register fields [15:0] are not locked.</description>
  95175. <value>#0</value>
  95176. </enumeratedValue>
  95177. <enumeratedValue>
  95178. <name>1</name>
  95179. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  95180. <value>#1</value>
  95181. </enumeratedValue>
  95182. </enumeratedValues>
  95183. </field>
  95184. <field>
  95185. <name>IRQC</name>
  95186. <description>Interrupt Configuration</description>
  95187. <bitOffset>16</bitOffset>
  95188. <bitWidth>4</bitWidth>
  95189. <access>read-write</access>
  95190. <enumeratedValues>
  95191. <enumeratedValue>
  95192. <name>0000</name>
  95193. <description>Interrupt/DMA request disabled.</description>
  95194. <value>#0000</value>
  95195. </enumeratedValue>
  95196. <enumeratedValue>
  95197. <name>0001</name>
  95198. <description>DMA request on rising edge.</description>
  95199. <value>#0001</value>
  95200. </enumeratedValue>
  95201. <enumeratedValue>
  95202. <name>0010</name>
  95203. <description>DMA request on falling edge.</description>
  95204. <value>#0010</value>
  95205. </enumeratedValue>
  95206. <enumeratedValue>
  95207. <name>0011</name>
  95208. <description>DMA request on either edge.</description>
  95209. <value>#0011</value>
  95210. </enumeratedValue>
  95211. <enumeratedValue>
  95212. <name>1000</name>
  95213. <description>Interrupt when logic 0.</description>
  95214. <value>#1000</value>
  95215. </enumeratedValue>
  95216. <enumeratedValue>
  95217. <name>1001</name>
  95218. <description>Interrupt on rising-edge.</description>
  95219. <value>#1001</value>
  95220. </enumeratedValue>
  95221. <enumeratedValue>
  95222. <name>1010</name>
  95223. <description>Interrupt on falling-edge.</description>
  95224. <value>#1010</value>
  95225. </enumeratedValue>
  95226. <enumeratedValue>
  95227. <name>1011</name>
  95228. <description>Interrupt on either edge.</description>
  95229. <value>#1011</value>
  95230. </enumeratedValue>
  95231. <enumeratedValue>
  95232. <name>1100</name>
  95233. <description>Interrupt when logic 1.</description>
  95234. <value>#1100</value>
  95235. </enumeratedValue>
  95236. </enumeratedValues>
  95237. </field>
  95238. <field>
  95239. <name>ISF</name>
  95240. <description>Interrupt Status Flag</description>
  95241. <bitOffset>24</bitOffset>
  95242. <bitWidth>1</bitWidth>
  95243. <access>read-write</access>
  95244. <enumeratedValues>
  95245. <enumeratedValue>
  95246. <name>0</name>
  95247. <description>Configured interrupt is not detected.</description>
  95248. <value>#0</value>
  95249. </enumeratedValue>
  95250. <enumeratedValue>
  95251. <name>1</name>
  95252. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  95253. <value>#1</value>
  95254. </enumeratedValue>
  95255. </enumeratedValues>
  95256. </field>
  95257. </fields>
  95258. </register>
  95259. <register>
  95260. <name>PCR17</name>
  95261. <description>Pin Control Register n</description>
  95262. <addressOffset>0x44</addressOffset>
  95263. <size>32</size>
  95264. <access>read-write</access>
  95265. <resetValue>0</resetValue>
  95266. <resetMask>0xFFFFFFFF</resetMask>
  95267. <fields>
  95268. <field>
  95269. <name>PS</name>
  95270. <description>Pull Select</description>
  95271. <bitOffset>0</bitOffset>
  95272. <bitWidth>1</bitWidth>
  95273. <access>read-only</access>
  95274. <enumeratedValues>
  95275. <enumeratedValue>
  95276. <name>0</name>
  95277. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  95278. <value>#0</value>
  95279. </enumeratedValue>
  95280. <enumeratedValue>
  95281. <name>1</name>
  95282. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  95283. <value>#1</value>
  95284. </enumeratedValue>
  95285. </enumeratedValues>
  95286. </field>
  95287. <field>
  95288. <name>PE</name>
  95289. <description>Pull Enable</description>
  95290. <bitOffset>1</bitOffset>
  95291. <bitWidth>1</bitWidth>
  95292. <access>read-only</access>
  95293. <enumeratedValues>
  95294. <enumeratedValue>
  95295. <name>0</name>
  95296. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  95297. <value>#0</value>
  95298. </enumeratedValue>
  95299. <enumeratedValue>
  95300. <name>1</name>
  95301. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  95302. <value>#1</value>
  95303. </enumeratedValue>
  95304. </enumeratedValues>
  95305. </field>
  95306. <field>
  95307. <name>SRE</name>
  95308. <description>Slew Rate Enable</description>
  95309. <bitOffset>2</bitOffset>
  95310. <bitWidth>1</bitWidth>
  95311. <access>read-only</access>
  95312. <enumeratedValues>
  95313. <enumeratedValue>
  95314. <name>0</name>
  95315. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  95316. <value>#0</value>
  95317. </enumeratedValue>
  95318. <enumeratedValue>
  95319. <name>1</name>
  95320. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  95321. <value>#1</value>
  95322. </enumeratedValue>
  95323. </enumeratedValues>
  95324. </field>
  95325. <field>
  95326. <name>PFE</name>
  95327. <description>Passive Filter Enable</description>
  95328. <bitOffset>4</bitOffset>
  95329. <bitWidth>1</bitWidth>
  95330. <access>read-only</access>
  95331. <enumeratedValues>
  95332. <enumeratedValue>
  95333. <name>0</name>
  95334. <description>Passive input filter is disabled on the corresponding pin.</description>
  95335. <value>#0</value>
  95336. </enumeratedValue>
  95337. <enumeratedValue>
  95338. <name>1</name>
  95339. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  95340. <value>#1</value>
  95341. </enumeratedValue>
  95342. </enumeratedValues>
  95343. </field>
  95344. <field>
  95345. <name>ODE</name>
  95346. <description>Open Drain Enable</description>
  95347. <bitOffset>5</bitOffset>
  95348. <bitWidth>1</bitWidth>
  95349. <access>read-only</access>
  95350. <enumeratedValues>
  95351. <enumeratedValue>
  95352. <name>0</name>
  95353. <description>Open drain output is disabled on the corresponding pin.</description>
  95354. <value>#0</value>
  95355. </enumeratedValue>
  95356. <enumeratedValue>
  95357. <name>1</name>
  95358. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  95359. <value>#1</value>
  95360. </enumeratedValue>
  95361. </enumeratedValues>
  95362. </field>
  95363. <field>
  95364. <name>DSE</name>
  95365. <description>Drive Strength Enable</description>
  95366. <bitOffset>6</bitOffset>
  95367. <bitWidth>1</bitWidth>
  95368. <access>read-only</access>
  95369. <enumeratedValues>
  95370. <enumeratedValue>
  95371. <name>0</name>
  95372. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  95373. <value>#0</value>
  95374. </enumeratedValue>
  95375. <enumeratedValue>
  95376. <name>1</name>
  95377. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  95378. <value>#1</value>
  95379. </enumeratedValue>
  95380. </enumeratedValues>
  95381. </field>
  95382. <field>
  95383. <name>MUX</name>
  95384. <description>Pin Mux Control</description>
  95385. <bitOffset>8</bitOffset>
  95386. <bitWidth>3</bitWidth>
  95387. <access>read-write</access>
  95388. <enumeratedValues>
  95389. <enumeratedValue>
  95390. <name>000</name>
  95391. <description>Pin disabled (analog).</description>
  95392. <value>#000</value>
  95393. </enumeratedValue>
  95394. <enumeratedValue>
  95395. <name>001</name>
  95396. <description>Alternative 1 (GPIO).</description>
  95397. <value>#001</value>
  95398. </enumeratedValue>
  95399. <enumeratedValue>
  95400. <name>010</name>
  95401. <description>Alternative 2 (chip-specific).</description>
  95402. <value>#010</value>
  95403. </enumeratedValue>
  95404. <enumeratedValue>
  95405. <name>011</name>
  95406. <description>Alternative 3 (chip-specific).</description>
  95407. <value>#011</value>
  95408. </enumeratedValue>
  95409. <enumeratedValue>
  95410. <name>100</name>
  95411. <description>Alternative 4 (chip-specific).</description>
  95412. <value>#100</value>
  95413. </enumeratedValue>
  95414. <enumeratedValue>
  95415. <name>101</name>
  95416. <description>Alternative 5 (chip-specific).</description>
  95417. <value>#101</value>
  95418. </enumeratedValue>
  95419. <enumeratedValue>
  95420. <name>110</name>
  95421. <description>Alternative 6 (chip-specific).</description>
  95422. <value>#110</value>
  95423. </enumeratedValue>
  95424. <enumeratedValue>
  95425. <name>111</name>
  95426. <description>Alternative 7 (chip-specific).</description>
  95427. <value>#111</value>
  95428. </enumeratedValue>
  95429. </enumeratedValues>
  95430. </field>
  95431. <field>
  95432. <name>LK</name>
  95433. <description>Lock Register</description>
  95434. <bitOffset>15</bitOffset>
  95435. <bitWidth>1</bitWidth>
  95436. <access>read-write</access>
  95437. <enumeratedValues>
  95438. <enumeratedValue>
  95439. <name>0</name>
  95440. <description>Pin Control Register fields [15:0] are not locked.</description>
  95441. <value>#0</value>
  95442. </enumeratedValue>
  95443. <enumeratedValue>
  95444. <name>1</name>
  95445. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  95446. <value>#1</value>
  95447. </enumeratedValue>
  95448. </enumeratedValues>
  95449. </field>
  95450. <field>
  95451. <name>IRQC</name>
  95452. <description>Interrupt Configuration</description>
  95453. <bitOffset>16</bitOffset>
  95454. <bitWidth>4</bitWidth>
  95455. <access>read-write</access>
  95456. <enumeratedValues>
  95457. <enumeratedValue>
  95458. <name>0000</name>
  95459. <description>Interrupt/DMA request disabled.</description>
  95460. <value>#0000</value>
  95461. </enumeratedValue>
  95462. <enumeratedValue>
  95463. <name>0001</name>
  95464. <description>DMA request on rising edge.</description>
  95465. <value>#0001</value>
  95466. </enumeratedValue>
  95467. <enumeratedValue>
  95468. <name>0010</name>
  95469. <description>DMA request on falling edge.</description>
  95470. <value>#0010</value>
  95471. </enumeratedValue>
  95472. <enumeratedValue>
  95473. <name>0011</name>
  95474. <description>DMA request on either edge.</description>
  95475. <value>#0011</value>
  95476. </enumeratedValue>
  95477. <enumeratedValue>
  95478. <name>1000</name>
  95479. <description>Interrupt when logic 0.</description>
  95480. <value>#1000</value>
  95481. </enumeratedValue>
  95482. <enumeratedValue>
  95483. <name>1001</name>
  95484. <description>Interrupt on rising-edge.</description>
  95485. <value>#1001</value>
  95486. </enumeratedValue>
  95487. <enumeratedValue>
  95488. <name>1010</name>
  95489. <description>Interrupt on falling-edge.</description>
  95490. <value>#1010</value>
  95491. </enumeratedValue>
  95492. <enumeratedValue>
  95493. <name>1011</name>
  95494. <description>Interrupt on either edge.</description>
  95495. <value>#1011</value>
  95496. </enumeratedValue>
  95497. <enumeratedValue>
  95498. <name>1100</name>
  95499. <description>Interrupt when logic 1.</description>
  95500. <value>#1100</value>
  95501. </enumeratedValue>
  95502. </enumeratedValues>
  95503. </field>
  95504. <field>
  95505. <name>ISF</name>
  95506. <description>Interrupt Status Flag</description>
  95507. <bitOffset>24</bitOffset>
  95508. <bitWidth>1</bitWidth>
  95509. <access>read-write</access>
  95510. <enumeratedValues>
  95511. <enumeratedValue>
  95512. <name>0</name>
  95513. <description>Configured interrupt is not detected.</description>
  95514. <value>#0</value>
  95515. </enumeratedValue>
  95516. <enumeratedValue>
  95517. <name>1</name>
  95518. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  95519. <value>#1</value>
  95520. </enumeratedValue>
  95521. </enumeratedValues>
  95522. </field>
  95523. </fields>
  95524. </register>
  95525. <register>
  95526. <name>PCR18</name>
  95527. <description>Pin Control Register n</description>
  95528. <addressOffset>0x48</addressOffset>
  95529. <size>32</size>
  95530. <access>read-write</access>
  95531. <resetValue>0</resetValue>
  95532. <resetMask>0xFFFFFFFF</resetMask>
  95533. <fields>
  95534. <field>
  95535. <name>PS</name>
  95536. <description>Pull Select</description>
  95537. <bitOffset>0</bitOffset>
  95538. <bitWidth>1</bitWidth>
  95539. <access>read-only</access>
  95540. <enumeratedValues>
  95541. <enumeratedValue>
  95542. <name>0</name>
  95543. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  95544. <value>#0</value>
  95545. </enumeratedValue>
  95546. <enumeratedValue>
  95547. <name>1</name>
  95548. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  95549. <value>#1</value>
  95550. </enumeratedValue>
  95551. </enumeratedValues>
  95552. </field>
  95553. <field>
  95554. <name>PE</name>
  95555. <description>Pull Enable</description>
  95556. <bitOffset>1</bitOffset>
  95557. <bitWidth>1</bitWidth>
  95558. <access>read-only</access>
  95559. <enumeratedValues>
  95560. <enumeratedValue>
  95561. <name>0</name>
  95562. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  95563. <value>#0</value>
  95564. </enumeratedValue>
  95565. <enumeratedValue>
  95566. <name>1</name>
  95567. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  95568. <value>#1</value>
  95569. </enumeratedValue>
  95570. </enumeratedValues>
  95571. </field>
  95572. <field>
  95573. <name>SRE</name>
  95574. <description>Slew Rate Enable</description>
  95575. <bitOffset>2</bitOffset>
  95576. <bitWidth>1</bitWidth>
  95577. <access>read-only</access>
  95578. <enumeratedValues>
  95579. <enumeratedValue>
  95580. <name>0</name>
  95581. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  95582. <value>#0</value>
  95583. </enumeratedValue>
  95584. <enumeratedValue>
  95585. <name>1</name>
  95586. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  95587. <value>#1</value>
  95588. </enumeratedValue>
  95589. </enumeratedValues>
  95590. </field>
  95591. <field>
  95592. <name>PFE</name>
  95593. <description>Passive Filter Enable</description>
  95594. <bitOffset>4</bitOffset>
  95595. <bitWidth>1</bitWidth>
  95596. <access>read-only</access>
  95597. <enumeratedValues>
  95598. <enumeratedValue>
  95599. <name>0</name>
  95600. <description>Passive input filter is disabled on the corresponding pin.</description>
  95601. <value>#0</value>
  95602. </enumeratedValue>
  95603. <enumeratedValue>
  95604. <name>1</name>
  95605. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  95606. <value>#1</value>
  95607. </enumeratedValue>
  95608. </enumeratedValues>
  95609. </field>
  95610. <field>
  95611. <name>ODE</name>
  95612. <description>Open Drain Enable</description>
  95613. <bitOffset>5</bitOffset>
  95614. <bitWidth>1</bitWidth>
  95615. <access>read-only</access>
  95616. <enumeratedValues>
  95617. <enumeratedValue>
  95618. <name>0</name>
  95619. <description>Open drain output is disabled on the corresponding pin.</description>
  95620. <value>#0</value>
  95621. </enumeratedValue>
  95622. <enumeratedValue>
  95623. <name>1</name>
  95624. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  95625. <value>#1</value>
  95626. </enumeratedValue>
  95627. </enumeratedValues>
  95628. </field>
  95629. <field>
  95630. <name>DSE</name>
  95631. <description>Drive Strength Enable</description>
  95632. <bitOffset>6</bitOffset>
  95633. <bitWidth>1</bitWidth>
  95634. <access>read-only</access>
  95635. <enumeratedValues>
  95636. <enumeratedValue>
  95637. <name>0</name>
  95638. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  95639. <value>#0</value>
  95640. </enumeratedValue>
  95641. <enumeratedValue>
  95642. <name>1</name>
  95643. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  95644. <value>#1</value>
  95645. </enumeratedValue>
  95646. </enumeratedValues>
  95647. </field>
  95648. <field>
  95649. <name>MUX</name>
  95650. <description>Pin Mux Control</description>
  95651. <bitOffset>8</bitOffset>
  95652. <bitWidth>3</bitWidth>
  95653. <access>read-write</access>
  95654. <enumeratedValues>
  95655. <enumeratedValue>
  95656. <name>000</name>
  95657. <description>Pin disabled (analog).</description>
  95658. <value>#000</value>
  95659. </enumeratedValue>
  95660. <enumeratedValue>
  95661. <name>001</name>
  95662. <description>Alternative 1 (GPIO).</description>
  95663. <value>#001</value>
  95664. </enumeratedValue>
  95665. <enumeratedValue>
  95666. <name>010</name>
  95667. <description>Alternative 2 (chip-specific).</description>
  95668. <value>#010</value>
  95669. </enumeratedValue>
  95670. <enumeratedValue>
  95671. <name>011</name>
  95672. <description>Alternative 3 (chip-specific).</description>
  95673. <value>#011</value>
  95674. </enumeratedValue>
  95675. <enumeratedValue>
  95676. <name>100</name>
  95677. <description>Alternative 4 (chip-specific).</description>
  95678. <value>#100</value>
  95679. </enumeratedValue>
  95680. <enumeratedValue>
  95681. <name>101</name>
  95682. <description>Alternative 5 (chip-specific).</description>
  95683. <value>#101</value>
  95684. </enumeratedValue>
  95685. <enumeratedValue>
  95686. <name>110</name>
  95687. <description>Alternative 6 (chip-specific).</description>
  95688. <value>#110</value>
  95689. </enumeratedValue>
  95690. <enumeratedValue>
  95691. <name>111</name>
  95692. <description>Alternative 7 (chip-specific).</description>
  95693. <value>#111</value>
  95694. </enumeratedValue>
  95695. </enumeratedValues>
  95696. </field>
  95697. <field>
  95698. <name>LK</name>
  95699. <description>Lock Register</description>
  95700. <bitOffset>15</bitOffset>
  95701. <bitWidth>1</bitWidth>
  95702. <access>read-write</access>
  95703. <enumeratedValues>
  95704. <enumeratedValue>
  95705. <name>0</name>
  95706. <description>Pin Control Register fields [15:0] are not locked.</description>
  95707. <value>#0</value>
  95708. </enumeratedValue>
  95709. <enumeratedValue>
  95710. <name>1</name>
  95711. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  95712. <value>#1</value>
  95713. </enumeratedValue>
  95714. </enumeratedValues>
  95715. </field>
  95716. <field>
  95717. <name>IRQC</name>
  95718. <description>Interrupt Configuration</description>
  95719. <bitOffset>16</bitOffset>
  95720. <bitWidth>4</bitWidth>
  95721. <access>read-write</access>
  95722. <enumeratedValues>
  95723. <enumeratedValue>
  95724. <name>0000</name>
  95725. <description>Interrupt/DMA request disabled.</description>
  95726. <value>#0000</value>
  95727. </enumeratedValue>
  95728. <enumeratedValue>
  95729. <name>0001</name>
  95730. <description>DMA request on rising edge.</description>
  95731. <value>#0001</value>
  95732. </enumeratedValue>
  95733. <enumeratedValue>
  95734. <name>0010</name>
  95735. <description>DMA request on falling edge.</description>
  95736. <value>#0010</value>
  95737. </enumeratedValue>
  95738. <enumeratedValue>
  95739. <name>0011</name>
  95740. <description>DMA request on either edge.</description>
  95741. <value>#0011</value>
  95742. </enumeratedValue>
  95743. <enumeratedValue>
  95744. <name>1000</name>
  95745. <description>Interrupt when logic 0.</description>
  95746. <value>#1000</value>
  95747. </enumeratedValue>
  95748. <enumeratedValue>
  95749. <name>1001</name>
  95750. <description>Interrupt on rising-edge.</description>
  95751. <value>#1001</value>
  95752. </enumeratedValue>
  95753. <enumeratedValue>
  95754. <name>1010</name>
  95755. <description>Interrupt on falling-edge.</description>
  95756. <value>#1010</value>
  95757. </enumeratedValue>
  95758. <enumeratedValue>
  95759. <name>1011</name>
  95760. <description>Interrupt on either edge.</description>
  95761. <value>#1011</value>
  95762. </enumeratedValue>
  95763. <enumeratedValue>
  95764. <name>1100</name>
  95765. <description>Interrupt when logic 1.</description>
  95766. <value>#1100</value>
  95767. </enumeratedValue>
  95768. </enumeratedValues>
  95769. </field>
  95770. <field>
  95771. <name>ISF</name>
  95772. <description>Interrupt Status Flag</description>
  95773. <bitOffset>24</bitOffset>
  95774. <bitWidth>1</bitWidth>
  95775. <access>read-write</access>
  95776. <enumeratedValues>
  95777. <enumeratedValue>
  95778. <name>0</name>
  95779. <description>Configured interrupt is not detected.</description>
  95780. <value>#0</value>
  95781. </enumeratedValue>
  95782. <enumeratedValue>
  95783. <name>1</name>
  95784. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  95785. <value>#1</value>
  95786. </enumeratedValue>
  95787. </enumeratedValues>
  95788. </field>
  95789. </fields>
  95790. </register>
  95791. <register>
  95792. <name>PCR19</name>
  95793. <description>Pin Control Register n</description>
  95794. <addressOffset>0x4C</addressOffset>
  95795. <size>32</size>
  95796. <access>read-write</access>
  95797. <resetValue>0</resetValue>
  95798. <resetMask>0xFFFFFFFF</resetMask>
  95799. <fields>
  95800. <field>
  95801. <name>PS</name>
  95802. <description>Pull Select</description>
  95803. <bitOffset>0</bitOffset>
  95804. <bitWidth>1</bitWidth>
  95805. <access>read-only</access>
  95806. <enumeratedValues>
  95807. <enumeratedValue>
  95808. <name>0</name>
  95809. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  95810. <value>#0</value>
  95811. </enumeratedValue>
  95812. <enumeratedValue>
  95813. <name>1</name>
  95814. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  95815. <value>#1</value>
  95816. </enumeratedValue>
  95817. </enumeratedValues>
  95818. </field>
  95819. <field>
  95820. <name>PE</name>
  95821. <description>Pull Enable</description>
  95822. <bitOffset>1</bitOffset>
  95823. <bitWidth>1</bitWidth>
  95824. <access>read-only</access>
  95825. <enumeratedValues>
  95826. <enumeratedValue>
  95827. <name>0</name>
  95828. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  95829. <value>#0</value>
  95830. </enumeratedValue>
  95831. <enumeratedValue>
  95832. <name>1</name>
  95833. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  95834. <value>#1</value>
  95835. </enumeratedValue>
  95836. </enumeratedValues>
  95837. </field>
  95838. <field>
  95839. <name>SRE</name>
  95840. <description>Slew Rate Enable</description>
  95841. <bitOffset>2</bitOffset>
  95842. <bitWidth>1</bitWidth>
  95843. <access>read-only</access>
  95844. <enumeratedValues>
  95845. <enumeratedValue>
  95846. <name>0</name>
  95847. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  95848. <value>#0</value>
  95849. </enumeratedValue>
  95850. <enumeratedValue>
  95851. <name>1</name>
  95852. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  95853. <value>#1</value>
  95854. </enumeratedValue>
  95855. </enumeratedValues>
  95856. </field>
  95857. <field>
  95858. <name>PFE</name>
  95859. <description>Passive Filter Enable</description>
  95860. <bitOffset>4</bitOffset>
  95861. <bitWidth>1</bitWidth>
  95862. <access>read-only</access>
  95863. <enumeratedValues>
  95864. <enumeratedValue>
  95865. <name>0</name>
  95866. <description>Passive input filter is disabled on the corresponding pin.</description>
  95867. <value>#0</value>
  95868. </enumeratedValue>
  95869. <enumeratedValue>
  95870. <name>1</name>
  95871. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  95872. <value>#1</value>
  95873. </enumeratedValue>
  95874. </enumeratedValues>
  95875. </field>
  95876. <field>
  95877. <name>ODE</name>
  95878. <description>Open Drain Enable</description>
  95879. <bitOffset>5</bitOffset>
  95880. <bitWidth>1</bitWidth>
  95881. <access>read-only</access>
  95882. <enumeratedValues>
  95883. <enumeratedValue>
  95884. <name>0</name>
  95885. <description>Open drain output is disabled on the corresponding pin.</description>
  95886. <value>#0</value>
  95887. </enumeratedValue>
  95888. <enumeratedValue>
  95889. <name>1</name>
  95890. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  95891. <value>#1</value>
  95892. </enumeratedValue>
  95893. </enumeratedValues>
  95894. </field>
  95895. <field>
  95896. <name>DSE</name>
  95897. <description>Drive Strength Enable</description>
  95898. <bitOffset>6</bitOffset>
  95899. <bitWidth>1</bitWidth>
  95900. <access>read-only</access>
  95901. <enumeratedValues>
  95902. <enumeratedValue>
  95903. <name>0</name>
  95904. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  95905. <value>#0</value>
  95906. </enumeratedValue>
  95907. <enumeratedValue>
  95908. <name>1</name>
  95909. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  95910. <value>#1</value>
  95911. </enumeratedValue>
  95912. </enumeratedValues>
  95913. </field>
  95914. <field>
  95915. <name>MUX</name>
  95916. <description>Pin Mux Control</description>
  95917. <bitOffset>8</bitOffset>
  95918. <bitWidth>3</bitWidth>
  95919. <access>read-write</access>
  95920. <enumeratedValues>
  95921. <enumeratedValue>
  95922. <name>000</name>
  95923. <description>Pin disabled (analog).</description>
  95924. <value>#000</value>
  95925. </enumeratedValue>
  95926. <enumeratedValue>
  95927. <name>001</name>
  95928. <description>Alternative 1 (GPIO).</description>
  95929. <value>#001</value>
  95930. </enumeratedValue>
  95931. <enumeratedValue>
  95932. <name>010</name>
  95933. <description>Alternative 2 (chip-specific).</description>
  95934. <value>#010</value>
  95935. </enumeratedValue>
  95936. <enumeratedValue>
  95937. <name>011</name>
  95938. <description>Alternative 3 (chip-specific).</description>
  95939. <value>#011</value>
  95940. </enumeratedValue>
  95941. <enumeratedValue>
  95942. <name>100</name>
  95943. <description>Alternative 4 (chip-specific).</description>
  95944. <value>#100</value>
  95945. </enumeratedValue>
  95946. <enumeratedValue>
  95947. <name>101</name>
  95948. <description>Alternative 5 (chip-specific).</description>
  95949. <value>#101</value>
  95950. </enumeratedValue>
  95951. <enumeratedValue>
  95952. <name>110</name>
  95953. <description>Alternative 6 (chip-specific).</description>
  95954. <value>#110</value>
  95955. </enumeratedValue>
  95956. <enumeratedValue>
  95957. <name>111</name>
  95958. <description>Alternative 7 (chip-specific).</description>
  95959. <value>#111</value>
  95960. </enumeratedValue>
  95961. </enumeratedValues>
  95962. </field>
  95963. <field>
  95964. <name>LK</name>
  95965. <description>Lock Register</description>
  95966. <bitOffset>15</bitOffset>
  95967. <bitWidth>1</bitWidth>
  95968. <access>read-write</access>
  95969. <enumeratedValues>
  95970. <enumeratedValue>
  95971. <name>0</name>
  95972. <description>Pin Control Register fields [15:0] are not locked.</description>
  95973. <value>#0</value>
  95974. </enumeratedValue>
  95975. <enumeratedValue>
  95976. <name>1</name>
  95977. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  95978. <value>#1</value>
  95979. </enumeratedValue>
  95980. </enumeratedValues>
  95981. </field>
  95982. <field>
  95983. <name>IRQC</name>
  95984. <description>Interrupt Configuration</description>
  95985. <bitOffset>16</bitOffset>
  95986. <bitWidth>4</bitWidth>
  95987. <access>read-write</access>
  95988. <enumeratedValues>
  95989. <enumeratedValue>
  95990. <name>0000</name>
  95991. <description>Interrupt/DMA request disabled.</description>
  95992. <value>#0000</value>
  95993. </enumeratedValue>
  95994. <enumeratedValue>
  95995. <name>0001</name>
  95996. <description>DMA request on rising edge.</description>
  95997. <value>#0001</value>
  95998. </enumeratedValue>
  95999. <enumeratedValue>
  96000. <name>0010</name>
  96001. <description>DMA request on falling edge.</description>
  96002. <value>#0010</value>
  96003. </enumeratedValue>
  96004. <enumeratedValue>
  96005. <name>0011</name>
  96006. <description>DMA request on either edge.</description>
  96007. <value>#0011</value>
  96008. </enumeratedValue>
  96009. <enumeratedValue>
  96010. <name>1000</name>
  96011. <description>Interrupt when logic 0.</description>
  96012. <value>#1000</value>
  96013. </enumeratedValue>
  96014. <enumeratedValue>
  96015. <name>1001</name>
  96016. <description>Interrupt on rising-edge.</description>
  96017. <value>#1001</value>
  96018. </enumeratedValue>
  96019. <enumeratedValue>
  96020. <name>1010</name>
  96021. <description>Interrupt on falling-edge.</description>
  96022. <value>#1010</value>
  96023. </enumeratedValue>
  96024. <enumeratedValue>
  96025. <name>1011</name>
  96026. <description>Interrupt on either edge.</description>
  96027. <value>#1011</value>
  96028. </enumeratedValue>
  96029. <enumeratedValue>
  96030. <name>1100</name>
  96031. <description>Interrupt when logic 1.</description>
  96032. <value>#1100</value>
  96033. </enumeratedValue>
  96034. </enumeratedValues>
  96035. </field>
  96036. <field>
  96037. <name>ISF</name>
  96038. <description>Interrupt Status Flag</description>
  96039. <bitOffset>24</bitOffset>
  96040. <bitWidth>1</bitWidth>
  96041. <access>read-write</access>
  96042. <enumeratedValues>
  96043. <enumeratedValue>
  96044. <name>0</name>
  96045. <description>Configured interrupt is not detected.</description>
  96046. <value>#0</value>
  96047. </enumeratedValue>
  96048. <enumeratedValue>
  96049. <name>1</name>
  96050. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  96051. <value>#1</value>
  96052. </enumeratedValue>
  96053. </enumeratedValues>
  96054. </field>
  96055. </fields>
  96056. </register>
  96057. <register>
  96058. <name>PCR20</name>
  96059. <description>Pin Control Register n</description>
  96060. <addressOffset>0x50</addressOffset>
  96061. <size>32</size>
  96062. <access>read-write</access>
  96063. <resetValue>0</resetValue>
  96064. <resetMask>0xFFFFFFFF</resetMask>
  96065. <fields>
  96066. <field>
  96067. <name>PS</name>
  96068. <description>Pull Select</description>
  96069. <bitOffset>0</bitOffset>
  96070. <bitWidth>1</bitWidth>
  96071. <access>read-only</access>
  96072. <enumeratedValues>
  96073. <enumeratedValue>
  96074. <name>0</name>
  96075. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  96076. <value>#0</value>
  96077. </enumeratedValue>
  96078. <enumeratedValue>
  96079. <name>1</name>
  96080. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  96081. <value>#1</value>
  96082. </enumeratedValue>
  96083. </enumeratedValues>
  96084. </field>
  96085. <field>
  96086. <name>PE</name>
  96087. <description>Pull Enable</description>
  96088. <bitOffset>1</bitOffset>
  96089. <bitWidth>1</bitWidth>
  96090. <access>read-only</access>
  96091. <enumeratedValues>
  96092. <enumeratedValue>
  96093. <name>0</name>
  96094. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  96095. <value>#0</value>
  96096. </enumeratedValue>
  96097. <enumeratedValue>
  96098. <name>1</name>
  96099. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  96100. <value>#1</value>
  96101. </enumeratedValue>
  96102. </enumeratedValues>
  96103. </field>
  96104. <field>
  96105. <name>SRE</name>
  96106. <description>Slew Rate Enable</description>
  96107. <bitOffset>2</bitOffset>
  96108. <bitWidth>1</bitWidth>
  96109. <access>read-only</access>
  96110. <enumeratedValues>
  96111. <enumeratedValue>
  96112. <name>0</name>
  96113. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  96114. <value>#0</value>
  96115. </enumeratedValue>
  96116. <enumeratedValue>
  96117. <name>1</name>
  96118. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  96119. <value>#1</value>
  96120. </enumeratedValue>
  96121. </enumeratedValues>
  96122. </field>
  96123. <field>
  96124. <name>PFE</name>
  96125. <description>Passive Filter Enable</description>
  96126. <bitOffset>4</bitOffset>
  96127. <bitWidth>1</bitWidth>
  96128. <access>read-only</access>
  96129. <enumeratedValues>
  96130. <enumeratedValue>
  96131. <name>0</name>
  96132. <description>Passive input filter is disabled on the corresponding pin.</description>
  96133. <value>#0</value>
  96134. </enumeratedValue>
  96135. <enumeratedValue>
  96136. <name>1</name>
  96137. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  96138. <value>#1</value>
  96139. </enumeratedValue>
  96140. </enumeratedValues>
  96141. </field>
  96142. <field>
  96143. <name>ODE</name>
  96144. <description>Open Drain Enable</description>
  96145. <bitOffset>5</bitOffset>
  96146. <bitWidth>1</bitWidth>
  96147. <access>read-only</access>
  96148. <enumeratedValues>
  96149. <enumeratedValue>
  96150. <name>0</name>
  96151. <description>Open drain output is disabled on the corresponding pin.</description>
  96152. <value>#0</value>
  96153. </enumeratedValue>
  96154. <enumeratedValue>
  96155. <name>1</name>
  96156. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  96157. <value>#1</value>
  96158. </enumeratedValue>
  96159. </enumeratedValues>
  96160. </field>
  96161. <field>
  96162. <name>DSE</name>
  96163. <description>Drive Strength Enable</description>
  96164. <bitOffset>6</bitOffset>
  96165. <bitWidth>1</bitWidth>
  96166. <access>read-only</access>
  96167. <enumeratedValues>
  96168. <enumeratedValue>
  96169. <name>0</name>
  96170. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  96171. <value>#0</value>
  96172. </enumeratedValue>
  96173. <enumeratedValue>
  96174. <name>1</name>
  96175. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  96176. <value>#1</value>
  96177. </enumeratedValue>
  96178. </enumeratedValues>
  96179. </field>
  96180. <field>
  96181. <name>MUX</name>
  96182. <description>Pin Mux Control</description>
  96183. <bitOffset>8</bitOffset>
  96184. <bitWidth>3</bitWidth>
  96185. <access>read-write</access>
  96186. <enumeratedValues>
  96187. <enumeratedValue>
  96188. <name>000</name>
  96189. <description>Pin disabled (analog).</description>
  96190. <value>#000</value>
  96191. </enumeratedValue>
  96192. <enumeratedValue>
  96193. <name>001</name>
  96194. <description>Alternative 1 (GPIO).</description>
  96195. <value>#001</value>
  96196. </enumeratedValue>
  96197. <enumeratedValue>
  96198. <name>010</name>
  96199. <description>Alternative 2 (chip-specific).</description>
  96200. <value>#010</value>
  96201. </enumeratedValue>
  96202. <enumeratedValue>
  96203. <name>011</name>
  96204. <description>Alternative 3 (chip-specific).</description>
  96205. <value>#011</value>
  96206. </enumeratedValue>
  96207. <enumeratedValue>
  96208. <name>100</name>
  96209. <description>Alternative 4 (chip-specific).</description>
  96210. <value>#100</value>
  96211. </enumeratedValue>
  96212. <enumeratedValue>
  96213. <name>101</name>
  96214. <description>Alternative 5 (chip-specific).</description>
  96215. <value>#101</value>
  96216. </enumeratedValue>
  96217. <enumeratedValue>
  96218. <name>110</name>
  96219. <description>Alternative 6 (chip-specific).</description>
  96220. <value>#110</value>
  96221. </enumeratedValue>
  96222. <enumeratedValue>
  96223. <name>111</name>
  96224. <description>Alternative 7 (chip-specific).</description>
  96225. <value>#111</value>
  96226. </enumeratedValue>
  96227. </enumeratedValues>
  96228. </field>
  96229. <field>
  96230. <name>LK</name>
  96231. <description>Lock Register</description>
  96232. <bitOffset>15</bitOffset>
  96233. <bitWidth>1</bitWidth>
  96234. <access>read-write</access>
  96235. <enumeratedValues>
  96236. <enumeratedValue>
  96237. <name>0</name>
  96238. <description>Pin Control Register fields [15:0] are not locked.</description>
  96239. <value>#0</value>
  96240. </enumeratedValue>
  96241. <enumeratedValue>
  96242. <name>1</name>
  96243. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  96244. <value>#1</value>
  96245. </enumeratedValue>
  96246. </enumeratedValues>
  96247. </field>
  96248. <field>
  96249. <name>IRQC</name>
  96250. <description>Interrupt Configuration</description>
  96251. <bitOffset>16</bitOffset>
  96252. <bitWidth>4</bitWidth>
  96253. <access>read-write</access>
  96254. <enumeratedValues>
  96255. <enumeratedValue>
  96256. <name>0000</name>
  96257. <description>Interrupt/DMA request disabled.</description>
  96258. <value>#0000</value>
  96259. </enumeratedValue>
  96260. <enumeratedValue>
  96261. <name>0001</name>
  96262. <description>DMA request on rising edge.</description>
  96263. <value>#0001</value>
  96264. </enumeratedValue>
  96265. <enumeratedValue>
  96266. <name>0010</name>
  96267. <description>DMA request on falling edge.</description>
  96268. <value>#0010</value>
  96269. </enumeratedValue>
  96270. <enumeratedValue>
  96271. <name>0011</name>
  96272. <description>DMA request on either edge.</description>
  96273. <value>#0011</value>
  96274. </enumeratedValue>
  96275. <enumeratedValue>
  96276. <name>1000</name>
  96277. <description>Interrupt when logic 0.</description>
  96278. <value>#1000</value>
  96279. </enumeratedValue>
  96280. <enumeratedValue>
  96281. <name>1001</name>
  96282. <description>Interrupt on rising-edge.</description>
  96283. <value>#1001</value>
  96284. </enumeratedValue>
  96285. <enumeratedValue>
  96286. <name>1010</name>
  96287. <description>Interrupt on falling-edge.</description>
  96288. <value>#1010</value>
  96289. </enumeratedValue>
  96290. <enumeratedValue>
  96291. <name>1011</name>
  96292. <description>Interrupt on either edge.</description>
  96293. <value>#1011</value>
  96294. </enumeratedValue>
  96295. <enumeratedValue>
  96296. <name>1100</name>
  96297. <description>Interrupt when logic 1.</description>
  96298. <value>#1100</value>
  96299. </enumeratedValue>
  96300. </enumeratedValues>
  96301. </field>
  96302. <field>
  96303. <name>ISF</name>
  96304. <description>Interrupt Status Flag</description>
  96305. <bitOffset>24</bitOffset>
  96306. <bitWidth>1</bitWidth>
  96307. <access>read-write</access>
  96308. <enumeratedValues>
  96309. <enumeratedValue>
  96310. <name>0</name>
  96311. <description>Configured interrupt is not detected.</description>
  96312. <value>#0</value>
  96313. </enumeratedValue>
  96314. <enumeratedValue>
  96315. <name>1</name>
  96316. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  96317. <value>#1</value>
  96318. </enumeratedValue>
  96319. </enumeratedValues>
  96320. </field>
  96321. </fields>
  96322. </register>
  96323. <register>
  96324. <name>PCR21</name>
  96325. <description>Pin Control Register n</description>
  96326. <addressOffset>0x54</addressOffset>
  96327. <size>32</size>
  96328. <access>read-write</access>
  96329. <resetValue>0</resetValue>
  96330. <resetMask>0xFFFFFFFF</resetMask>
  96331. <fields>
  96332. <field>
  96333. <name>PS</name>
  96334. <description>Pull Select</description>
  96335. <bitOffset>0</bitOffset>
  96336. <bitWidth>1</bitWidth>
  96337. <access>read-only</access>
  96338. <enumeratedValues>
  96339. <enumeratedValue>
  96340. <name>0</name>
  96341. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  96342. <value>#0</value>
  96343. </enumeratedValue>
  96344. <enumeratedValue>
  96345. <name>1</name>
  96346. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  96347. <value>#1</value>
  96348. </enumeratedValue>
  96349. </enumeratedValues>
  96350. </field>
  96351. <field>
  96352. <name>PE</name>
  96353. <description>Pull Enable</description>
  96354. <bitOffset>1</bitOffset>
  96355. <bitWidth>1</bitWidth>
  96356. <access>read-only</access>
  96357. <enumeratedValues>
  96358. <enumeratedValue>
  96359. <name>0</name>
  96360. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  96361. <value>#0</value>
  96362. </enumeratedValue>
  96363. <enumeratedValue>
  96364. <name>1</name>
  96365. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  96366. <value>#1</value>
  96367. </enumeratedValue>
  96368. </enumeratedValues>
  96369. </field>
  96370. <field>
  96371. <name>SRE</name>
  96372. <description>Slew Rate Enable</description>
  96373. <bitOffset>2</bitOffset>
  96374. <bitWidth>1</bitWidth>
  96375. <access>read-only</access>
  96376. <enumeratedValues>
  96377. <enumeratedValue>
  96378. <name>0</name>
  96379. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  96380. <value>#0</value>
  96381. </enumeratedValue>
  96382. <enumeratedValue>
  96383. <name>1</name>
  96384. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  96385. <value>#1</value>
  96386. </enumeratedValue>
  96387. </enumeratedValues>
  96388. </field>
  96389. <field>
  96390. <name>PFE</name>
  96391. <description>Passive Filter Enable</description>
  96392. <bitOffset>4</bitOffset>
  96393. <bitWidth>1</bitWidth>
  96394. <access>read-only</access>
  96395. <enumeratedValues>
  96396. <enumeratedValue>
  96397. <name>0</name>
  96398. <description>Passive input filter is disabled on the corresponding pin.</description>
  96399. <value>#0</value>
  96400. </enumeratedValue>
  96401. <enumeratedValue>
  96402. <name>1</name>
  96403. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  96404. <value>#1</value>
  96405. </enumeratedValue>
  96406. </enumeratedValues>
  96407. </field>
  96408. <field>
  96409. <name>ODE</name>
  96410. <description>Open Drain Enable</description>
  96411. <bitOffset>5</bitOffset>
  96412. <bitWidth>1</bitWidth>
  96413. <access>read-only</access>
  96414. <enumeratedValues>
  96415. <enumeratedValue>
  96416. <name>0</name>
  96417. <description>Open drain output is disabled on the corresponding pin.</description>
  96418. <value>#0</value>
  96419. </enumeratedValue>
  96420. <enumeratedValue>
  96421. <name>1</name>
  96422. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  96423. <value>#1</value>
  96424. </enumeratedValue>
  96425. </enumeratedValues>
  96426. </field>
  96427. <field>
  96428. <name>DSE</name>
  96429. <description>Drive Strength Enable</description>
  96430. <bitOffset>6</bitOffset>
  96431. <bitWidth>1</bitWidth>
  96432. <access>read-only</access>
  96433. <enumeratedValues>
  96434. <enumeratedValue>
  96435. <name>0</name>
  96436. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  96437. <value>#0</value>
  96438. </enumeratedValue>
  96439. <enumeratedValue>
  96440. <name>1</name>
  96441. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  96442. <value>#1</value>
  96443. </enumeratedValue>
  96444. </enumeratedValues>
  96445. </field>
  96446. <field>
  96447. <name>MUX</name>
  96448. <description>Pin Mux Control</description>
  96449. <bitOffset>8</bitOffset>
  96450. <bitWidth>3</bitWidth>
  96451. <access>read-write</access>
  96452. <enumeratedValues>
  96453. <enumeratedValue>
  96454. <name>000</name>
  96455. <description>Pin disabled (analog).</description>
  96456. <value>#000</value>
  96457. </enumeratedValue>
  96458. <enumeratedValue>
  96459. <name>001</name>
  96460. <description>Alternative 1 (GPIO).</description>
  96461. <value>#001</value>
  96462. </enumeratedValue>
  96463. <enumeratedValue>
  96464. <name>010</name>
  96465. <description>Alternative 2 (chip-specific).</description>
  96466. <value>#010</value>
  96467. </enumeratedValue>
  96468. <enumeratedValue>
  96469. <name>011</name>
  96470. <description>Alternative 3 (chip-specific).</description>
  96471. <value>#011</value>
  96472. </enumeratedValue>
  96473. <enumeratedValue>
  96474. <name>100</name>
  96475. <description>Alternative 4 (chip-specific).</description>
  96476. <value>#100</value>
  96477. </enumeratedValue>
  96478. <enumeratedValue>
  96479. <name>101</name>
  96480. <description>Alternative 5 (chip-specific).</description>
  96481. <value>#101</value>
  96482. </enumeratedValue>
  96483. <enumeratedValue>
  96484. <name>110</name>
  96485. <description>Alternative 6 (chip-specific).</description>
  96486. <value>#110</value>
  96487. </enumeratedValue>
  96488. <enumeratedValue>
  96489. <name>111</name>
  96490. <description>Alternative 7 (chip-specific).</description>
  96491. <value>#111</value>
  96492. </enumeratedValue>
  96493. </enumeratedValues>
  96494. </field>
  96495. <field>
  96496. <name>LK</name>
  96497. <description>Lock Register</description>
  96498. <bitOffset>15</bitOffset>
  96499. <bitWidth>1</bitWidth>
  96500. <access>read-write</access>
  96501. <enumeratedValues>
  96502. <enumeratedValue>
  96503. <name>0</name>
  96504. <description>Pin Control Register fields [15:0] are not locked.</description>
  96505. <value>#0</value>
  96506. </enumeratedValue>
  96507. <enumeratedValue>
  96508. <name>1</name>
  96509. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  96510. <value>#1</value>
  96511. </enumeratedValue>
  96512. </enumeratedValues>
  96513. </field>
  96514. <field>
  96515. <name>IRQC</name>
  96516. <description>Interrupt Configuration</description>
  96517. <bitOffset>16</bitOffset>
  96518. <bitWidth>4</bitWidth>
  96519. <access>read-write</access>
  96520. <enumeratedValues>
  96521. <enumeratedValue>
  96522. <name>0000</name>
  96523. <description>Interrupt/DMA request disabled.</description>
  96524. <value>#0000</value>
  96525. </enumeratedValue>
  96526. <enumeratedValue>
  96527. <name>0001</name>
  96528. <description>DMA request on rising edge.</description>
  96529. <value>#0001</value>
  96530. </enumeratedValue>
  96531. <enumeratedValue>
  96532. <name>0010</name>
  96533. <description>DMA request on falling edge.</description>
  96534. <value>#0010</value>
  96535. </enumeratedValue>
  96536. <enumeratedValue>
  96537. <name>0011</name>
  96538. <description>DMA request on either edge.</description>
  96539. <value>#0011</value>
  96540. </enumeratedValue>
  96541. <enumeratedValue>
  96542. <name>1000</name>
  96543. <description>Interrupt when logic 0.</description>
  96544. <value>#1000</value>
  96545. </enumeratedValue>
  96546. <enumeratedValue>
  96547. <name>1001</name>
  96548. <description>Interrupt on rising-edge.</description>
  96549. <value>#1001</value>
  96550. </enumeratedValue>
  96551. <enumeratedValue>
  96552. <name>1010</name>
  96553. <description>Interrupt on falling-edge.</description>
  96554. <value>#1010</value>
  96555. </enumeratedValue>
  96556. <enumeratedValue>
  96557. <name>1011</name>
  96558. <description>Interrupt on either edge.</description>
  96559. <value>#1011</value>
  96560. </enumeratedValue>
  96561. <enumeratedValue>
  96562. <name>1100</name>
  96563. <description>Interrupt when logic 1.</description>
  96564. <value>#1100</value>
  96565. </enumeratedValue>
  96566. </enumeratedValues>
  96567. </field>
  96568. <field>
  96569. <name>ISF</name>
  96570. <description>Interrupt Status Flag</description>
  96571. <bitOffset>24</bitOffset>
  96572. <bitWidth>1</bitWidth>
  96573. <access>read-write</access>
  96574. <enumeratedValues>
  96575. <enumeratedValue>
  96576. <name>0</name>
  96577. <description>Configured interrupt is not detected.</description>
  96578. <value>#0</value>
  96579. </enumeratedValue>
  96580. <enumeratedValue>
  96581. <name>1</name>
  96582. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  96583. <value>#1</value>
  96584. </enumeratedValue>
  96585. </enumeratedValues>
  96586. </field>
  96587. </fields>
  96588. </register>
  96589. <register>
  96590. <name>PCR22</name>
  96591. <description>Pin Control Register n</description>
  96592. <addressOffset>0x58</addressOffset>
  96593. <size>32</size>
  96594. <access>read-write</access>
  96595. <resetValue>0</resetValue>
  96596. <resetMask>0xFFFFFFFF</resetMask>
  96597. <fields>
  96598. <field>
  96599. <name>PS</name>
  96600. <description>Pull Select</description>
  96601. <bitOffset>0</bitOffset>
  96602. <bitWidth>1</bitWidth>
  96603. <access>read-only</access>
  96604. <enumeratedValues>
  96605. <enumeratedValue>
  96606. <name>0</name>
  96607. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  96608. <value>#0</value>
  96609. </enumeratedValue>
  96610. <enumeratedValue>
  96611. <name>1</name>
  96612. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  96613. <value>#1</value>
  96614. </enumeratedValue>
  96615. </enumeratedValues>
  96616. </field>
  96617. <field>
  96618. <name>PE</name>
  96619. <description>Pull Enable</description>
  96620. <bitOffset>1</bitOffset>
  96621. <bitWidth>1</bitWidth>
  96622. <access>read-only</access>
  96623. <enumeratedValues>
  96624. <enumeratedValue>
  96625. <name>0</name>
  96626. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  96627. <value>#0</value>
  96628. </enumeratedValue>
  96629. <enumeratedValue>
  96630. <name>1</name>
  96631. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  96632. <value>#1</value>
  96633. </enumeratedValue>
  96634. </enumeratedValues>
  96635. </field>
  96636. <field>
  96637. <name>SRE</name>
  96638. <description>Slew Rate Enable</description>
  96639. <bitOffset>2</bitOffset>
  96640. <bitWidth>1</bitWidth>
  96641. <access>read-only</access>
  96642. <enumeratedValues>
  96643. <enumeratedValue>
  96644. <name>0</name>
  96645. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  96646. <value>#0</value>
  96647. </enumeratedValue>
  96648. <enumeratedValue>
  96649. <name>1</name>
  96650. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  96651. <value>#1</value>
  96652. </enumeratedValue>
  96653. </enumeratedValues>
  96654. </field>
  96655. <field>
  96656. <name>PFE</name>
  96657. <description>Passive Filter Enable</description>
  96658. <bitOffset>4</bitOffset>
  96659. <bitWidth>1</bitWidth>
  96660. <access>read-only</access>
  96661. <enumeratedValues>
  96662. <enumeratedValue>
  96663. <name>0</name>
  96664. <description>Passive input filter is disabled on the corresponding pin.</description>
  96665. <value>#0</value>
  96666. </enumeratedValue>
  96667. <enumeratedValue>
  96668. <name>1</name>
  96669. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  96670. <value>#1</value>
  96671. </enumeratedValue>
  96672. </enumeratedValues>
  96673. </field>
  96674. <field>
  96675. <name>ODE</name>
  96676. <description>Open Drain Enable</description>
  96677. <bitOffset>5</bitOffset>
  96678. <bitWidth>1</bitWidth>
  96679. <access>read-only</access>
  96680. <enumeratedValues>
  96681. <enumeratedValue>
  96682. <name>0</name>
  96683. <description>Open drain output is disabled on the corresponding pin.</description>
  96684. <value>#0</value>
  96685. </enumeratedValue>
  96686. <enumeratedValue>
  96687. <name>1</name>
  96688. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  96689. <value>#1</value>
  96690. </enumeratedValue>
  96691. </enumeratedValues>
  96692. </field>
  96693. <field>
  96694. <name>DSE</name>
  96695. <description>Drive Strength Enable</description>
  96696. <bitOffset>6</bitOffset>
  96697. <bitWidth>1</bitWidth>
  96698. <access>read-only</access>
  96699. <enumeratedValues>
  96700. <enumeratedValue>
  96701. <name>0</name>
  96702. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  96703. <value>#0</value>
  96704. </enumeratedValue>
  96705. <enumeratedValue>
  96706. <name>1</name>
  96707. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  96708. <value>#1</value>
  96709. </enumeratedValue>
  96710. </enumeratedValues>
  96711. </field>
  96712. <field>
  96713. <name>MUX</name>
  96714. <description>Pin Mux Control</description>
  96715. <bitOffset>8</bitOffset>
  96716. <bitWidth>3</bitWidth>
  96717. <access>read-write</access>
  96718. <enumeratedValues>
  96719. <enumeratedValue>
  96720. <name>000</name>
  96721. <description>Pin disabled (analog).</description>
  96722. <value>#000</value>
  96723. </enumeratedValue>
  96724. <enumeratedValue>
  96725. <name>001</name>
  96726. <description>Alternative 1 (GPIO).</description>
  96727. <value>#001</value>
  96728. </enumeratedValue>
  96729. <enumeratedValue>
  96730. <name>010</name>
  96731. <description>Alternative 2 (chip-specific).</description>
  96732. <value>#010</value>
  96733. </enumeratedValue>
  96734. <enumeratedValue>
  96735. <name>011</name>
  96736. <description>Alternative 3 (chip-specific).</description>
  96737. <value>#011</value>
  96738. </enumeratedValue>
  96739. <enumeratedValue>
  96740. <name>100</name>
  96741. <description>Alternative 4 (chip-specific).</description>
  96742. <value>#100</value>
  96743. </enumeratedValue>
  96744. <enumeratedValue>
  96745. <name>101</name>
  96746. <description>Alternative 5 (chip-specific).</description>
  96747. <value>#101</value>
  96748. </enumeratedValue>
  96749. <enumeratedValue>
  96750. <name>110</name>
  96751. <description>Alternative 6 (chip-specific).</description>
  96752. <value>#110</value>
  96753. </enumeratedValue>
  96754. <enumeratedValue>
  96755. <name>111</name>
  96756. <description>Alternative 7 (chip-specific).</description>
  96757. <value>#111</value>
  96758. </enumeratedValue>
  96759. </enumeratedValues>
  96760. </field>
  96761. <field>
  96762. <name>LK</name>
  96763. <description>Lock Register</description>
  96764. <bitOffset>15</bitOffset>
  96765. <bitWidth>1</bitWidth>
  96766. <access>read-write</access>
  96767. <enumeratedValues>
  96768. <enumeratedValue>
  96769. <name>0</name>
  96770. <description>Pin Control Register fields [15:0] are not locked.</description>
  96771. <value>#0</value>
  96772. </enumeratedValue>
  96773. <enumeratedValue>
  96774. <name>1</name>
  96775. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  96776. <value>#1</value>
  96777. </enumeratedValue>
  96778. </enumeratedValues>
  96779. </field>
  96780. <field>
  96781. <name>IRQC</name>
  96782. <description>Interrupt Configuration</description>
  96783. <bitOffset>16</bitOffset>
  96784. <bitWidth>4</bitWidth>
  96785. <access>read-write</access>
  96786. <enumeratedValues>
  96787. <enumeratedValue>
  96788. <name>0000</name>
  96789. <description>Interrupt/DMA request disabled.</description>
  96790. <value>#0000</value>
  96791. </enumeratedValue>
  96792. <enumeratedValue>
  96793. <name>0001</name>
  96794. <description>DMA request on rising edge.</description>
  96795. <value>#0001</value>
  96796. </enumeratedValue>
  96797. <enumeratedValue>
  96798. <name>0010</name>
  96799. <description>DMA request on falling edge.</description>
  96800. <value>#0010</value>
  96801. </enumeratedValue>
  96802. <enumeratedValue>
  96803. <name>0011</name>
  96804. <description>DMA request on either edge.</description>
  96805. <value>#0011</value>
  96806. </enumeratedValue>
  96807. <enumeratedValue>
  96808. <name>1000</name>
  96809. <description>Interrupt when logic 0.</description>
  96810. <value>#1000</value>
  96811. </enumeratedValue>
  96812. <enumeratedValue>
  96813. <name>1001</name>
  96814. <description>Interrupt on rising-edge.</description>
  96815. <value>#1001</value>
  96816. </enumeratedValue>
  96817. <enumeratedValue>
  96818. <name>1010</name>
  96819. <description>Interrupt on falling-edge.</description>
  96820. <value>#1010</value>
  96821. </enumeratedValue>
  96822. <enumeratedValue>
  96823. <name>1011</name>
  96824. <description>Interrupt on either edge.</description>
  96825. <value>#1011</value>
  96826. </enumeratedValue>
  96827. <enumeratedValue>
  96828. <name>1100</name>
  96829. <description>Interrupt when logic 1.</description>
  96830. <value>#1100</value>
  96831. </enumeratedValue>
  96832. </enumeratedValues>
  96833. </field>
  96834. <field>
  96835. <name>ISF</name>
  96836. <description>Interrupt Status Flag</description>
  96837. <bitOffset>24</bitOffset>
  96838. <bitWidth>1</bitWidth>
  96839. <access>read-write</access>
  96840. <enumeratedValues>
  96841. <enumeratedValue>
  96842. <name>0</name>
  96843. <description>Configured interrupt is not detected.</description>
  96844. <value>#0</value>
  96845. </enumeratedValue>
  96846. <enumeratedValue>
  96847. <name>1</name>
  96848. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  96849. <value>#1</value>
  96850. </enumeratedValue>
  96851. </enumeratedValues>
  96852. </field>
  96853. </fields>
  96854. </register>
  96855. <register>
  96856. <name>PCR23</name>
  96857. <description>Pin Control Register n</description>
  96858. <addressOffset>0x5C</addressOffset>
  96859. <size>32</size>
  96860. <access>read-write</access>
  96861. <resetValue>0</resetValue>
  96862. <resetMask>0xFFFFFFFF</resetMask>
  96863. <fields>
  96864. <field>
  96865. <name>PS</name>
  96866. <description>Pull Select</description>
  96867. <bitOffset>0</bitOffset>
  96868. <bitWidth>1</bitWidth>
  96869. <access>read-only</access>
  96870. <enumeratedValues>
  96871. <enumeratedValue>
  96872. <name>0</name>
  96873. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  96874. <value>#0</value>
  96875. </enumeratedValue>
  96876. <enumeratedValue>
  96877. <name>1</name>
  96878. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  96879. <value>#1</value>
  96880. </enumeratedValue>
  96881. </enumeratedValues>
  96882. </field>
  96883. <field>
  96884. <name>PE</name>
  96885. <description>Pull Enable</description>
  96886. <bitOffset>1</bitOffset>
  96887. <bitWidth>1</bitWidth>
  96888. <access>read-only</access>
  96889. <enumeratedValues>
  96890. <enumeratedValue>
  96891. <name>0</name>
  96892. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  96893. <value>#0</value>
  96894. </enumeratedValue>
  96895. <enumeratedValue>
  96896. <name>1</name>
  96897. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  96898. <value>#1</value>
  96899. </enumeratedValue>
  96900. </enumeratedValues>
  96901. </field>
  96902. <field>
  96903. <name>SRE</name>
  96904. <description>Slew Rate Enable</description>
  96905. <bitOffset>2</bitOffset>
  96906. <bitWidth>1</bitWidth>
  96907. <access>read-only</access>
  96908. <enumeratedValues>
  96909. <enumeratedValue>
  96910. <name>0</name>
  96911. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  96912. <value>#0</value>
  96913. </enumeratedValue>
  96914. <enumeratedValue>
  96915. <name>1</name>
  96916. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  96917. <value>#1</value>
  96918. </enumeratedValue>
  96919. </enumeratedValues>
  96920. </field>
  96921. <field>
  96922. <name>PFE</name>
  96923. <description>Passive Filter Enable</description>
  96924. <bitOffset>4</bitOffset>
  96925. <bitWidth>1</bitWidth>
  96926. <access>read-only</access>
  96927. <enumeratedValues>
  96928. <enumeratedValue>
  96929. <name>0</name>
  96930. <description>Passive input filter is disabled on the corresponding pin.</description>
  96931. <value>#0</value>
  96932. </enumeratedValue>
  96933. <enumeratedValue>
  96934. <name>1</name>
  96935. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  96936. <value>#1</value>
  96937. </enumeratedValue>
  96938. </enumeratedValues>
  96939. </field>
  96940. <field>
  96941. <name>ODE</name>
  96942. <description>Open Drain Enable</description>
  96943. <bitOffset>5</bitOffset>
  96944. <bitWidth>1</bitWidth>
  96945. <access>read-only</access>
  96946. <enumeratedValues>
  96947. <enumeratedValue>
  96948. <name>0</name>
  96949. <description>Open drain output is disabled on the corresponding pin.</description>
  96950. <value>#0</value>
  96951. </enumeratedValue>
  96952. <enumeratedValue>
  96953. <name>1</name>
  96954. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  96955. <value>#1</value>
  96956. </enumeratedValue>
  96957. </enumeratedValues>
  96958. </field>
  96959. <field>
  96960. <name>DSE</name>
  96961. <description>Drive Strength Enable</description>
  96962. <bitOffset>6</bitOffset>
  96963. <bitWidth>1</bitWidth>
  96964. <access>read-only</access>
  96965. <enumeratedValues>
  96966. <enumeratedValue>
  96967. <name>0</name>
  96968. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  96969. <value>#0</value>
  96970. </enumeratedValue>
  96971. <enumeratedValue>
  96972. <name>1</name>
  96973. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  96974. <value>#1</value>
  96975. </enumeratedValue>
  96976. </enumeratedValues>
  96977. </field>
  96978. <field>
  96979. <name>MUX</name>
  96980. <description>Pin Mux Control</description>
  96981. <bitOffset>8</bitOffset>
  96982. <bitWidth>3</bitWidth>
  96983. <access>read-write</access>
  96984. <enumeratedValues>
  96985. <enumeratedValue>
  96986. <name>000</name>
  96987. <description>Pin disabled (analog).</description>
  96988. <value>#000</value>
  96989. </enumeratedValue>
  96990. <enumeratedValue>
  96991. <name>001</name>
  96992. <description>Alternative 1 (GPIO).</description>
  96993. <value>#001</value>
  96994. </enumeratedValue>
  96995. <enumeratedValue>
  96996. <name>010</name>
  96997. <description>Alternative 2 (chip-specific).</description>
  96998. <value>#010</value>
  96999. </enumeratedValue>
  97000. <enumeratedValue>
  97001. <name>011</name>
  97002. <description>Alternative 3 (chip-specific).</description>
  97003. <value>#011</value>
  97004. </enumeratedValue>
  97005. <enumeratedValue>
  97006. <name>100</name>
  97007. <description>Alternative 4 (chip-specific).</description>
  97008. <value>#100</value>
  97009. </enumeratedValue>
  97010. <enumeratedValue>
  97011. <name>101</name>
  97012. <description>Alternative 5 (chip-specific).</description>
  97013. <value>#101</value>
  97014. </enumeratedValue>
  97015. <enumeratedValue>
  97016. <name>110</name>
  97017. <description>Alternative 6 (chip-specific).</description>
  97018. <value>#110</value>
  97019. </enumeratedValue>
  97020. <enumeratedValue>
  97021. <name>111</name>
  97022. <description>Alternative 7 (chip-specific).</description>
  97023. <value>#111</value>
  97024. </enumeratedValue>
  97025. </enumeratedValues>
  97026. </field>
  97027. <field>
  97028. <name>LK</name>
  97029. <description>Lock Register</description>
  97030. <bitOffset>15</bitOffset>
  97031. <bitWidth>1</bitWidth>
  97032. <access>read-write</access>
  97033. <enumeratedValues>
  97034. <enumeratedValue>
  97035. <name>0</name>
  97036. <description>Pin Control Register fields [15:0] are not locked.</description>
  97037. <value>#0</value>
  97038. </enumeratedValue>
  97039. <enumeratedValue>
  97040. <name>1</name>
  97041. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  97042. <value>#1</value>
  97043. </enumeratedValue>
  97044. </enumeratedValues>
  97045. </field>
  97046. <field>
  97047. <name>IRQC</name>
  97048. <description>Interrupt Configuration</description>
  97049. <bitOffset>16</bitOffset>
  97050. <bitWidth>4</bitWidth>
  97051. <access>read-write</access>
  97052. <enumeratedValues>
  97053. <enumeratedValue>
  97054. <name>0000</name>
  97055. <description>Interrupt/DMA request disabled.</description>
  97056. <value>#0000</value>
  97057. </enumeratedValue>
  97058. <enumeratedValue>
  97059. <name>0001</name>
  97060. <description>DMA request on rising edge.</description>
  97061. <value>#0001</value>
  97062. </enumeratedValue>
  97063. <enumeratedValue>
  97064. <name>0010</name>
  97065. <description>DMA request on falling edge.</description>
  97066. <value>#0010</value>
  97067. </enumeratedValue>
  97068. <enumeratedValue>
  97069. <name>0011</name>
  97070. <description>DMA request on either edge.</description>
  97071. <value>#0011</value>
  97072. </enumeratedValue>
  97073. <enumeratedValue>
  97074. <name>1000</name>
  97075. <description>Interrupt when logic 0.</description>
  97076. <value>#1000</value>
  97077. </enumeratedValue>
  97078. <enumeratedValue>
  97079. <name>1001</name>
  97080. <description>Interrupt on rising-edge.</description>
  97081. <value>#1001</value>
  97082. </enumeratedValue>
  97083. <enumeratedValue>
  97084. <name>1010</name>
  97085. <description>Interrupt on falling-edge.</description>
  97086. <value>#1010</value>
  97087. </enumeratedValue>
  97088. <enumeratedValue>
  97089. <name>1011</name>
  97090. <description>Interrupt on either edge.</description>
  97091. <value>#1011</value>
  97092. </enumeratedValue>
  97093. <enumeratedValue>
  97094. <name>1100</name>
  97095. <description>Interrupt when logic 1.</description>
  97096. <value>#1100</value>
  97097. </enumeratedValue>
  97098. </enumeratedValues>
  97099. </field>
  97100. <field>
  97101. <name>ISF</name>
  97102. <description>Interrupt Status Flag</description>
  97103. <bitOffset>24</bitOffset>
  97104. <bitWidth>1</bitWidth>
  97105. <access>read-write</access>
  97106. <enumeratedValues>
  97107. <enumeratedValue>
  97108. <name>0</name>
  97109. <description>Configured interrupt is not detected.</description>
  97110. <value>#0</value>
  97111. </enumeratedValue>
  97112. <enumeratedValue>
  97113. <name>1</name>
  97114. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  97115. <value>#1</value>
  97116. </enumeratedValue>
  97117. </enumeratedValues>
  97118. </field>
  97119. </fields>
  97120. </register>
  97121. <register>
  97122. <name>PCR24</name>
  97123. <description>Pin Control Register n</description>
  97124. <addressOffset>0x60</addressOffset>
  97125. <size>32</size>
  97126. <access>read-write</access>
  97127. <resetValue>0</resetValue>
  97128. <resetMask>0xFFFFFFFF</resetMask>
  97129. <fields>
  97130. <field>
  97131. <name>PS</name>
  97132. <description>Pull Select</description>
  97133. <bitOffset>0</bitOffset>
  97134. <bitWidth>1</bitWidth>
  97135. <access>read-write</access>
  97136. <enumeratedValues>
  97137. <enumeratedValue>
  97138. <name>0</name>
  97139. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  97140. <value>#0</value>
  97141. </enumeratedValue>
  97142. <enumeratedValue>
  97143. <name>1</name>
  97144. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  97145. <value>#1</value>
  97146. </enumeratedValue>
  97147. </enumeratedValues>
  97148. </field>
  97149. <field>
  97150. <name>PE</name>
  97151. <description>Pull Enable</description>
  97152. <bitOffset>1</bitOffset>
  97153. <bitWidth>1</bitWidth>
  97154. <access>read-write</access>
  97155. <enumeratedValues>
  97156. <enumeratedValue>
  97157. <name>0</name>
  97158. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  97159. <value>#0</value>
  97160. </enumeratedValue>
  97161. <enumeratedValue>
  97162. <name>1</name>
  97163. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  97164. <value>#1</value>
  97165. </enumeratedValue>
  97166. </enumeratedValues>
  97167. </field>
  97168. <field>
  97169. <name>SRE</name>
  97170. <description>Slew Rate Enable</description>
  97171. <bitOffset>2</bitOffset>
  97172. <bitWidth>1</bitWidth>
  97173. <access>read-write</access>
  97174. <enumeratedValues>
  97175. <enumeratedValue>
  97176. <name>0</name>
  97177. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  97178. <value>#0</value>
  97179. </enumeratedValue>
  97180. <enumeratedValue>
  97181. <name>1</name>
  97182. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  97183. <value>#1</value>
  97184. </enumeratedValue>
  97185. </enumeratedValues>
  97186. </field>
  97187. <field>
  97188. <name>PFE</name>
  97189. <description>Passive Filter Enable</description>
  97190. <bitOffset>4</bitOffset>
  97191. <bitWidth>1</bitWidth>
  97192. <access>read-write</access>
  97193. <enumeratedValues>
  97194. <enumeratedValue>
  97195. <name>0</name>
  97196. <description>Passive input filter is disabled on the corresponding pin.</description>
  97197. <value>#0</value>
  97198. </enumeratedValue>
  97199. <enumeratedValue>
  97200. <name>1</name>
  97201. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  97202. <value>#1</value>
  97203. </enumeratedValue>
  97204. </enumeratedValues>
  97205. </field>
  97206. <field>
  97207. <name>ODE</name>
  97208. <description>Open Drain Enable</description>
  97209. <bitOffset>5</bitOffset>
  97210. <bitWidth>1</bitWidth>
  97211. <access>read-write</access>
  97212. <enumeratedValues>
  97213. <enumeratedValue>
  97214. <name>0</name>
  97215. <description>Open drain output is disabled on the corresponding pin.</description>
  97216. <value>#0</value>
  97217. </enumeratedValue>
  97218. <enumeratedValue>
  97219. <name>1</name>
  97220. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  97221. <value>#1</value>
  97222. </enumeratedValue>
  97223. </enumeratedValues>
  97224. </field>
  97225. <field>
  97226. <name>DSE</name>
  97227. <description>Drive Strength Enable</description>
  97228. <bitOffset>6</bitOffset>
  97229. <bitWidth>1</bitWidth>
  97230. <access>read-write</access>
  97231. <enumeratedValues>
  97232. <enumeratedValue>
  97233. <name>0</name>
  97234. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  97235. <value>#0</value>
  97236. </enumeratedValue>
  97237. <enumeratedValue>
  97238. <name>1</name>
  97239. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  97240. <value>#1</value>
  97241. </enumeratedValue>
  97242. </enumeratedValues>
  97243. </field>
  97244. <field>
  97245. <name>MUX</name>
  97246. <description>Pin Mux Control</description>
  97247. <bitOffset>8</bitOffset>
  97248. <bitWidth>3</bitWidth>
  97249. <access>read-write</access>
  97250. <enumeratedValues>
  97251. <enumeratedValue>
  97252. <name>000</name>
  97253. <description>Pin disabled (analog).</description>
  97254. <value>#000</value>
  97255. </enumeratedValue>
  97256. <enumeratedValue>
  97257. <name>001</name>
  97258. <description>Alternative 1 (GPIO).</description>
  97259. <value>#001</value>
  97260. </enumeratedValue>
  97261. <enumeratedValue>
  97262. <name>010</name>
  97263. <description>Alternative 2 (chip-specific).</description>
  97264. <value>#010</value>
  97265. </enumeratedValue>
  97266. <enumeratedValue>
  97267. <name>011</name>
  97268. <description>Alternative 3 (chip-specific).</description>
  97269. <value>#011</value>
  97270. </enumeratedValue>
  97271. <enumeratedValue>
  97272. <name>100</name>
  97273. <description>Alternative 4 (chip-specific).</description>
  97274. <value>#100</value>
  97275. </enumeratedValue>
  97276. <enumeratedValue>
  97277. <name>101</name>
  97278. <description>Alternative 5 (chip-specific).</description>
  97279. <value>#101</value>
  97280. </enumeratedValue>
  97281. <enumeratedValue>
  97282. <name>110</name>
  97283. <description>Alternative 6 (chip-specific).</description>
  97284. <value>#110</value>
  97285. </enumeratedValue>
  97286. <enumeratedValue>
  97287. <name>111</name>
  97288. <description>Alternative 7 (chip-specific).</description>
  97289. <value>#111</value>
  97290. </enumeratedValue>
  97291. </enumeratedValues>
  97292. </field>
  97293. <field>
  97294. <name>LK</name>
  97295. <description>Lock Register</description>
  97296. <bitOffset>15</bitOffset>
  97297. <bitWidth>1</bitWidth>
  97298. <access>read-write</access>
  97299. <enumeratedValues>
  97300. <enumeratedValue>
  97301. <name>0</name>
  97302. <description>Pin Control Register fields [15:0] are not locked.</description>
  97303. <value>#0</value>
  97304. </enumeratedValue>
  97305. <enumeratedValue>
  97306. <name>1</name>
  97307. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  97308. <value>#1</value>
  97309. </enumeratedValue>
  97310. </enumeratedValues>
  97311. </field>
  97312. <field>
  97313. <name>IRQC</name>
  97314. <description>Interrupt Configuration</description>
  97315. <bitOffset>16</bitOffset>
  97316. <bitWidth>4</bitWidth>
  97317. <access>read-write</access>
  97318. <enumeratedValues>
  97319. <enumeratedValue>
  97320. <name>0000</name>
  97321. <description>Interrupt/DMA request disabled.</description>
  97322. <value>#0000</value>
  97323. </enumeratedValue>
  97324. <enumeratedValue>
  97325. <name>0001</name>
  97326. <description>DMA request on rising edge.</description>
  97327. <value>#0001</value>
  97328. </enumeratedValue>
  97329. <enumeratedValue>
  97330. <name>0010</name>
  97331. <description>DMA request on falling edge.</description>
  97332. <value>#0010</value>
  97333. </enumeratedValue>
  97334. <enumeratedValue>
  97335. <name>0011</name>
  97336. <description>DMA request on either edge.</description>
  97337. <value>#0011</value>
  97338. </enumeratedValue>
  97339. <enumeratedValue>
  97340. <name>1000</name>
  97341. <description>Interrupt when logic 0.</description>
  97342. <value>#1000</value>
  97343. </enumeratedValue>
  97344. <enumeratedValue>
  97345. <name>1001</name>
  97346. <description>Interrupt on rising-edge.</description>
  97347. <value>#1001</value>
  97348. </enumeratedValue>
  97349. <enumeratedValue>
  97350. <name>1010</name>
  97351. <description>Interrupt on falling-edge.</description>
  97352. <value>#1010</value>
  97353. </enumeratedValue>
  97354. <enumeratedValue>
  97355. <name>1011</name>
  97356. <description>Interrupt on either edge.</description>
  97357. <value>#1011</value>
  97358. </enumeratedValue>
  97359. <enumeratedValue>
  97360. <name>1100</name>
  97361. <description>Interrupt when logic 1.</description>
  97362. <value>#1100</value>
  97363. </enumeratedValue>
  97364. </enumeratedValues>
  97365. </field>
  97366. <field>
  97367. <name>ISF</name>
  97368. <description>Interrupt Status Flag</description>
  97369. <bitOffset>24</bitOffset>
  97370. <bitWidth>1</bitWidth>
  97371. <access>read-write</access>
  97372. <enumeratedValues>
  97373. <enumeratedValue>
  97374. <name>0</name>
  97375. <description>Configured interrupt is not detected.</description>
  97376. <value>#0</value>
  97377. </enumeratedValue>
  97378. <enumeratedValue>
  97379. <name>1</name>
  97380. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  97381. <value>#1</value>
  97382. </enumeratedValue>
  97383. </enumeratedValues>
  97384. </field>
  97385. </fields>
  97386. </register>
  97387. <register>
  97388. <name>PCR25</name>
  97389. <description>Pin Control Register n</description>
  97390. <addressOffset>0x64</addressOffset>
  97391. <size>32</size>
  97392. <access>read-write</access>
  97393. <resetValue>0</resetValue>
  97394. <resetMask>0xFFFFFFFF</resetMask>
  97395. <fields>
  97396. <field>
  97397. <name>PS</name>
  97398. <description>Pull Select</description>
  97399. <bitOffset>0</bitOffset>
  97400. <bitWidth>1</bitWidth>
  97401. <access>read-write</access>
  97402. <enumeratedValues>
  97403. <enumeratedValue>
  97404. <name>0</name>
  97405. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  97406. <value>#0</value>
  97407. </enumeratedValue>
  97408. <enumeratedValue>
  97409. <name>1</name>
  97410. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  97411. <value>#1</value>
  97412. </enumeratedValue>
  97413. </enumeratedValues>
  97414. </field>
  97415. <field>
  97416. <name>PE</name>
  97417. <description>Pull Enable</description>
  97418. <bitOffset>1</bitOffset>
  97419. <bitWidth>1</bitWidth>
  97420. <access>read-write</access>
  97421. <enumeratedValues>
  97422. <enumeratedValue>
  97423. <name>0</name>
  97424. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  97425. <value>#0</value>
  97426. </enumeratedValue>
  97427. <enumeratedValue>
  97428. <name>1</name>
  97429. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  97430. <value>#1</value>
  97431. </enumeratedValue>
  97432. </enumeratedValues>
  97433. </field>
  97434. <field>
  97435. <name>SRE</name>
  97436. <description>Slew Rate Enable</description>
  97437. <bitOffset>2</bitOffset>
  97438. <bitWidth>1</bitWidth>
  97439. <access>read-write</access>
  97440. <enumeratedValues>
  97441. <enumeratedValue>
  97442. <name>0</name>
  97443. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  97444. <value>#0</value>
  97445. </enumeratedValue>
  97446. <enumeratedValue>
  97447. <name>1</name>
  97448. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  97449. <value>#1</value>
  97450. </enumeratedValue>
  97451. </enumeratedValues>
  97452. </field>
  97453. <field>
  97454. <name>PFE</name>
  97455. <description>Passive Filter Enable</description>
  97456. <bitOffset>4</bitOffset>
  97457. <bitWidth>1</bitWidth>
  97458. <access>read-write</access>
  97459. <enumeratedValues>
  97460. <enumeratedValue>
  97461. <name>0</name>
  97462. <description>Passive input filter is disabled on the corresponding pin.</description>
  97463. <value>#0</value>
  97464. </enumeratedValue>
  97465. <enumeratedValue>
  97466. <name>1</name>
  97467. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  97468. <value>#1</value>
  97469. </enumeratedValue>
  97470. </enumeratedValues>
  97471. </field>
  97472. <field>
  97473. <name>ODE</name>
  97474. <description>Open Drain Enable</description>
  97475. <bitOffset>5</bitOffset>
  97476. <bitWidth>1</bitWidth>
  97477. <access>read-write</access>
  97478. <enumeratedValues>
  97479. <enumeratedValue>
  97480. <name>0</name>
  97481. <description>Open drain output is disabled on the corresponding pin.</description>
  97482. <value>#0</value>
  97483. </enumeratedValue>
  97484. <enumeratedValue>
  97485. <name>1</name>
  97486. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  97487. <value>#1</value>
  97488. </enumeratedValue>
  97489. </enumeratedValues>
  97490. </field>
  97491. <field>
  97492. <name>DSE</name>
  97493. <description>Drive Strength Enable</description>
  97494. <bitOffset>6</bitOffset>
  97495. <bitWidth>1</bitWidth>
  97496. <access>read-write</access>
  97497. <enumeratedValues>
  97498. <enumeratedValue>
  97499. <name>0</name>
  97500. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  97501. <value>#0</value>
  97502. </enumeratedValue>
  97503. <enumeratedValue>
  97504. <name>1</name>
  97505. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  97506. <value>#1</value>
  97507. </enumeratedValue>
  97508. </enumeratedValues>
  97509. </field>
  97510. <field>
  97511. <name>MUX</name>
  97512. <description>Pin Mux Control</description>
  97513. <bitOffset>8</bitOffset>
  97514. <bitWidth>3</bitWidth>
  97515. <access>read-write</access>
  97516. <enumeratedValues>
  97517. <enumeratedValue>
  97518. <name>000</name>
  97519. <description>Pin disabled (analog).</description>
  97520. <value>#000</value>
  97521. </enumeratedValue>
  97522. <enumeratedValue>
  97523. <name>001</name>
  97524. <description>Alternative 1 (GPIO).</description>
  97525. <value>#001</value>
  97526. </enumeratedValue>
  97527. <enumeratedValue>
  97528. <name>010</name>
  97529. <description>Alternative 2 (chip-specific).</description>
  97530. <value>#010</value>
  97531. </enumeratedValue>
  97532. <enumeratedValue>
  97533. <name>011</name>
  97534. <description>Alternative 3 (chip-specific).</description>
  97535. <value>#011</value>
  97536. </enumeratedValue>
  97537. <enumeratedValue>
  97538. <name>100</name>
  97539. <description>Alternative 4 (chip-specific).</description>
  97540. <value>#100</value>
  97541. </enumeratedValue>
  97542. <enumeratedValue>
  97543. <name>101</name>
  97544. <description>Alternative 5 (chip-specific).</description>
  97545. <value>#101</value>
  97546. </enumeratedValue>
  97547. <enumeratedValue>
  97548. <name>110</name>
  97549. <description>Alternative 6 (chip-specific).</description>
  97550. <value>#110</value>
  97551. </enumeratedValue>
  97552. <enumeratedValue>
  97553. <name>111</name>
  97554. <description>Alternative 7 (chip-specific).</description>
  97555. <value>#111</value>
  97556. </enumeratedValue>
  97557. </enumeratedValues>
  97558. </field>
  97559. <field>
  97560. <name>LK</name>
  97561. <description>Lock Register</description>
  97562. <bitOffset>15</bitOffset>
  97563. <bitWidth>1</bitWidth>
  97564. <access>read-write</access>
  97565. <enumeratedValues>
  97566. <enumeratedValue>
  97567. <name>0</name>
  97568. <description>Pin Control Register fields [15:0] are not locked.</description>
  97569. <value>#0</value>
  97570. </enumeratedValue>
  97571. <enumeratedValue>
  97572. <name>1</name>
  97573. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  97574. <value>#1</value>
  97575. </enumeratedValue>
  97576. </enumeratedValues>
  97577. </field>
  97578. <field>
  97579. <name>IRQC</name>
  97580. <description>Interrupt Configuration</description>
  97581. <bitOffset>16</bitOffset>
  97582. <bitWidth>4</bitWidth>
  97583. <access>read-write</access>
  97584. <enumeratedValues>
  97585. <enumeratedValue>
  97586. <name>0000</name>
  97587. <description>Interrupt/DMA request disabled.</description>
  97588. <value>#0000</value>
  97589. </enumeratedValue>
  97590. <enumeratedValue>
  97591. <name>0001</name>
  97592. <description>DMA request on rising edge.</description>
  97593. <value>#0001</value>
  97594. </enumeratedValue>
  97595. <enumeratedValue>
  97596. <name>0010</name>
  97597. <description>DMA request on falling edge.</description>
  97598. <value>#0010</value>
  97599. </enumeratedValue>
  97600. <enumeratedValue>
  97601. <name>0011</name>
  97602. <description>DMA request on either edge.</description>
  97603. <value>#0011</value>
  97604. </enumeratedValue>
  97605. <enumeratedValue>
  97606. <name>1000</name>
  97607. <description>Interrupt when logic 0.</description>
  97608. <value>#1000</value>
  97609. </enumeratedValue>
  97610. <enumeratedValue>
  97611. <name>1001</name>
  97612. <description>Interrupt on rising-edge.</description>
  97613. <value>#1001</value>
  97614. </enumeratedValue>
  97615. <enumeratedValue>
  97616. <name>1010</name>
  97617. <description>Interrupt on falling-edge.</description>
  97618. <value>#1010</value>
  97619. </enumeratedValue>
  97620. <enumeratedValue>
  97621. <name>1011</name>
  97622. <description>Interrupt on either edge.</description>
  97623. <value>#1011</value>
  97624. </enumeratedValue>
  97625. <enumeratedValue>
  97626. <name>1100</name>
  97627. <description>Interrupt when logic 1.</description>
  97628. <value>#1100</value>
  97629. </enumeratedValue>
  97630. </enumeratedValues>
  97631. </field>
  97632. <field>
  97633. <name>ISF</name>
  97634. <description>Interrupt Status Flag</description>
  97635. <bitOffset>24</bitOffset>
  97636. <bitWidth>1</bitWidth>
  97637. <access>read-write</access>
  97638. <enumeratedValues>
  97639. <enumeratedValue>
  97640. <name>0</name>
  97641. <description>Configured interrupt is not detected.</description>
  97642. <value>#0</value>
  97643. </enumeratedValue>
  97644. <enumeratedValue>
  97645. <name>1</name>
  97646. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  97647. <value>#1</value>
  97648. </enumeratedValue>
  97649. </enumeratedValues>
  97650. </field>
  97651. </fields>
  97652. </register>
  97653. <register>
  97654. <name>PCR26</name>
  97655. <description>Pin Control Register n</description>
  97656. <addressOffset>0x68</addressOffset>
  97657. <size>32</size>
  97658. <access>read-write</access>
  97659. <resetValue>0</resetValue>
  97660. <resetMask>0xFFFFFFFF</resetMask>
  97661. <fields>
  97662. <field>
  97663. <name>PS</name>
  97664. <description>Pull Select</description>
  97665. <bitOffset>0</bitOffset>
  97666. <bitWidth>1</bitWidth>
  97667. <access>read-write</access>
  97668. <enumeratedValues>
  97669. <enumeratedValue>
  97670. <name>0</name>
  97671. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  97672. <value>#0</value>
  97673. </enumeratedValue>
  97674. <enumeratedValue>
  97675. <name>1</name>
  97676. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  97677. <value>#1</value>
  97678. </enumeratedValue>
  97679. </enumeratedValues>
  97680. </field>
  97681. <field>
  97682. <name>PE</name>
  97683. <description>Pull Enable</description>
  97684. <bitOffset>1</bitOffset>
  97685. <bitWidth>1</bitWidth>
  97686. <access>read-write</access>
  97687. <enumeratedValues>
  97688. <enumeratedValue>
  97689. <name>0</name>
  97690. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  97691. <value>#0</value>
  97692. </enumeratedValue>
  97693. <enumeratedValue>
  97694. <name>1</name>
  97695. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  97696. <value>#1</value>
  97697. </enumeratedValue>
  97698. </enumeratedValues>
  97699. </field>
  97700. <field>
  97701. <name>SRE</name>
  97702. <description>Slew Rate Enable</description>
  97703. <bitOffset>2</bitOffset>
  97704. <bitWidth>1</bitWidth>
  97705. <access>read-write</access>
  97706. <enumeratedValues>
  97707. <enumeratedValue>
  97708. <name>0</name>
  97709. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  97710. <value>#0</value>
  97711. </enumeratedValue>
  97712. <enumeratedValue>
  97713. <name>1</name>
  97714. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  97715. <value>#1</value>
  97716. </enumeratedValue>
  97717. </enumeratedValues>
  97718. </field>
  97719. <field>
  97720. <name>PFE</name>
  97721. <description>Passive Filter Enable</description>
  97722. <bitOffset>4</bitOffset>
  97723. <bitWidth>1</bitWidth>
  97724. <access>read-write</access>
  97725. <enumeratedValues>
  97726. <enumeratedValue>
  97727. <name>0</name>
  97728. <description>Passive input filter is disabled on the corresponding pin.</description>
  97729. <value>#0</value>
  97730. </enumeratedValue>
  97731. <enumeratedValue>
  97732. <name>1</name>
  97733. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  97734. <value>#1</value>
  97735. </enumeratedValue>
  97736. </enumeratedValues>
  97737. </field>
  97738. <field>
  97739. <name>ODE</name>
  97740. <description>Open Drain Enable</description>
  97741. <bitOffset>5</bitOffset>
  97742. <bitWidth>1</bitWidth>
  97743. <access>read-write</access>
  97744. <enumeratedValues>
  97745. <enumeratedValue>
  97746. <name>0</name>
  97747. <description>Open drain output is disabled on the corresponding pin.</description>
  97748. <value>#0</value>
  97749. </enumeratedValue>
  97750. <enumeratedValue>
  97751. <name>1</name>
  97752. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  97753. <value>#1</value>
  97754. </enumeratedValue>
  97755. </enumeratedValues>
  97756. </field>
  97757. <field>
  97758. <name>DSE</name>
  97759. <description>Drive Strength Enable</description>
  97760. <bitOffset>6</bitOffset>
  97761. <bitWidth>1</bitWidth>
  97762. <access>read-write</access>
  97763. <enumeratedValues>
  97764. <enumeratedValue>
  97765. <name>0</name>
  97766. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  97767. <value>#0</value>
  97768. </enumeratedValue>
  97769. <enumeratedValue>
  97770. <name>1</name>
  97771. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  97772. <value>#1</value>
  97773. </enumeratedValue>
  97774. </enumeratedValues>
  97775. </field>
  97776. <field>
  97777. <name>MUX</name>
  97778. <description>Pin Mux Control</description>
  97779. <bitOffset>8</bitOffset>
  97780. <bitWidth>3</bitWidth>
  97781. <access>read-write</access>
  97782. <enumeratedValues>
  97783. <enumeratedValue>
  97784. <name>000</name>
  97785. <description>Pin disabled (analog).</description>
  97786. <value>#000</value>
  97787. </enumeratedValue>
  97788. <enumeratedValue>
  97789. <name>001</name>
  97790. <description>Alternative 1 (GPIO).</description>
  97791. <value>#001</value>
  97792. </enumeratedValue>
  97793. <enumeratedValue>
  97794. <name>010</name>
  97795. <description>Alternative 2 (chip-specific).</description>
  97796. <value>#010</value>
  97797. </enumeratedValue>
  97798. <enumeratedValue>
  97799. <name>011</name>
  97800. <description>Alternative 3 (chip-specific).</description>
  97801. <value>#011</value>
  97802. </enumeratedValue>
  97803. <enumeratedValue>
  97804. <name>100</name>
  97805. <description>Alternative 4 (chip-specific).</description>
  97806. <value>#100</value>
  97807. </enumeratedValue>
  97808. <enumeratedValue>
  97809. <name>101</name>
  97810. <description>Alternative 5 (chip-specific).</description>
  97811. <value>#101</value>
  97812. </enumeratedValue>
  97813. <enumeratedValue>
  97814. <name>110</name>
  97815. <description>Alternative 6 (chip-specific).</description>
  97816. <value>#110</value>
  97817. </enumeratedValue>
  97818. <enumeratedValue>
  97819. <name>111</name>
  97820. <description>Alternative 7 (chip-specific).</description>
  97821. <value>#111</value>
  97822. </enumeratedValue>
  97823. </enumeratedValues>
  97824. </field>
  97825. <field>
  97826. <name>LK</name>
  97827. <description>Lock Register</description>
  97828. <bitOffset>15</bitOffset>
  97829. <bitWidth>1</bitWidth>
  97830. <access>read-write</access>
  97831. <enumeratedValues>
  97832. <enumeratedValue>
  97833. <name>0</name>
  97834. <description>Pin Control Register fields [15:0] are not locked.</description>
  97835. <value>#0</value>
  97836. </enumeratedValue>
  97837. <enumeratedValue>
  97838. <name>1</name>
  97839. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  97840. <value>#1</value>
  97841. </enumeratedValue>
  97842. </enumeratedValues>
  97843. </field>
  97844. <field>
  97845. <name>IRQC</name>
  97846. <description>Interrupt Configuration</description>
  97847. <bitOffset>16</bitOffset>
  97848. <bitWidth>4</bitWidth>
  97849. <access>read-write</access>
  97850. <enumeratedValues>
  97851. <enumeratedValue>
  97852. <name>0000</name>
  97853. <description>Interrupt/DMA request disabled.</description>
  97854. <value>#0000</value>
  97855. </enumeratedValue>
  97856. <enumeratedValue>
  97857. <name>0001</name>
  97858. <description>DMA request on rising edge.</description>
  97859. <value>#0001</value>
  97860. </enumeratedValue>
  97861. <enumeratedValue>
  97862. <name>0010</name>
  97863. <description>DMA request on falling edge.</description>
  97864. <value>#0010</value>
  97865. </enumeratedValue>
  97866. <enumeratedValue>
  97867. <name>0011</name>
  97868. <description>DMA request on either edge.</description>
  97869. <value>#0011</value>
  97870. </enumeratedValue>
  97871. <enumeratedValue>
  97872. <name>1000</name>
  97873. <description>Interrupt when logic 0.</description>
  97874. <value>#1000</value>
  97875. </enumeratedValue>
  97876. <enumeratedValue>
  97877. <name>1001</name>
  97878. <description>Interrupt on rising-edge.</description>
  97879. <value>#1001</value>
  97880. </enumeratedValue>
  97881. <enumeratedValue>
  97882. <name>1010</name>
  97883. <description>Interrupt on falling-edge.</description>
  97884. <value>#1010</value>
  97885. </enumeratedValue>
  97886. <enumeratedValue>
  97887. <name>1011</name>
  97888. <description>Interrupt on either edge.</description>
  97889. <value>#1011</value>
  97890. </enumeratedValue>
  97891. <enumeratedValue>
  97892. <name>1100</name>
  97893. <description>Interrupt when logic 1.</description>
  97894. <value>#1100</value>
  97895. </enumeratedValue>
  97896. </enumeratedValues>
  97897. </field>
  97898. <field>
  97899. <name>ISF</name>
  97900. <description>Interrupt Status Flag</description>
  97901. <bitOffset>24</bitOffset>
  97902. <bitWidth>1</bitWidth>
  97903. <access>read-write</access>
  97904. <enumeratedValues>
  97905. <enumeratedValue>
  97906. <name>0</name>
  97907. <description>Configured interrupt is not detected.</description>
  97908. <value>#0</value>
  97909. </enumeratedValue>
  97910. <enumeratedValue>
  97911. <name>1</name>
  97912. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  97913. <value>#1</value>
  97914. </enumeratedValue>
  97915. </enumeratedValues>
  97916. </field>
  97917. </fields>
  97918. </register>
  97919. <register>
  97920. <name>PCR27</name>
  97921. <description>Pin Control Register n</description>
  97922. <addressOffset>0x6C</addressOffset>
  97923. <size>32</size>
  97924. <access>read-write</access>
  97925. <resetValue>0</resetValue>
  97926. <resetMask>0xFFFFFFFF</resetMask>
  97927. <fields>
  97928. <field>
  97929. <name>PS</name>
  97930. <description>Pull Select</description>
  97931. <bitOffset>0</bitOffset>
  97932. <bitWidth>1</bitWidth>
  97933. <access>read-write</access>
  97934. <enumeratedValues>
  97935. <enumeratedValue>
  97936. <name>0</name>
  97937. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  97938. <value>#0</value>
  97939. </enumeratedValue>
  97940. <enumeratedValue>
  97941. <name>1</name>
  97942. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  97943. <value>#1</value>
  97944. </enumeratedValue>
  97945. </enumeratedValues>
  97946. </field>
  97947. <field>
  97948. <name>PE</name>
  97949. <description>Pull Enable</description>
  97950. <bitOffset>1</bitOffset>
  97951. <bitWidth>1</bitWidth>
  97952. <access>read-write</access>
  97953. <enumeratedValues>
  97954. <enumeratedValue>
  97955. <name>0</name>
  97956. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  97957. <value>#0</value>
  97958. </enumeratedValue>
  97959. <enumeratedValue>
  97960. <name>1</name>
  97961. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  97962. <value>#1</value>
  97963. </enumeratedValue>
  97964. </enumeratedValues>
  97965. </field>
  97966. <field>
  97967. <name>SRE</name>
  97968. <description>Slew Rate Enable</description>
  97969. <bitOffset>2</bitOffset>
  97970. <bitWidth>1</bitWidth>
  97971. <access>read-write</access>
  97972. <enumeratedValues>
  97973. <enumeratedValue>
  97974. <name>0</name>
  97975. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  97976. <value>#0</value>
  97977. </enumeratedValue>
  97978. <enumeratedValue>
  97979. <name>1</name>
  97980. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  97981. <value>#1</value>
  97982. </enumeratedValue>
  97983. </enumeratedValues>
  97984. </field>
  97985. <field>
  97986. <name>PFE</name>
  97987. <description>Passive Filter Enable</description>
  97988. <bitOffset>4</bitOffset>
  97989. <bitWidth>1</bitWidth>
  97990. <access>read-write</access>
  97991. <enumeratedValues>
  97992. <enumeratedValue>
  97993. <name>0</name>
  97994. <description>Passive input filter is disabled on the corresponding pin.</description>
  97995. <value>#0</value>
  97996. </enumeratedValue>
  97997. <enumeratedValue>
  97998. <name>1</name>
  97999. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  98000. <value>#1</value>
  98001. </enumeratedValue>
  98002. </enumeratedValues>
  98003. </field>
  98004. <field>
  98005. <name>ODE</name>
  98006. <description>Open Drain Enable</description>
  98007. <bitOffset>5</bitOffset>
  98008. <bitWidth>1</bitWidth>
  98009. <access>read-write</access>
  98010. <enumeratedValues>
  98011. <enumeratedValue>
  98012. <name>0</name>
  98013. <description>Open drain output is disabled on the corresponding pin.</description>
  98014. <value>#0</value>
  98015. </enumeratedValue>
  98016. <enumeratedValue>
  98017. <name>1</name>
  98018. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  98019. <value>#1</value>
  98020. </enumeratedValue>
  98021. </enumeratedValues>
  98022. </field>
  98023. <field>
  98024. <name>DSE</name>
  98025. <description>Drive Strength Enable</description>
  98026. <bitOffset>6</bitOffset>
  98027. <bitWidth>1</bitWidth>
  98028. <access>read-write</access>
  98029. <enumeratedValues>
  98030. <enumeratedValue>
  98031. <name>0</name>
  98032. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  98033. <value>#0</value>
  98034. </enumeratedValue>
  98035. <enumeratedValue>
  98036. <name>1</name>
  98037. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  98038. <value>#1</value>
  98039. </enumeratedValue>
  98040. </enumeratedValues>
  98041. </field>
  98042. <field>
  98043. <name>MUX</name>
  98044. <description>Pin Mux Control</description>
  98045. <bitOffset>8</bitOffset>
  98046. <bitWidth>3</bitWidth>
  98047. <access>read-write</access>
  98048. <enumeratedValues>
  98049. <enumeratedValue>
  98050. <name>000</name>
  98051. <description>Pin disabled (analog).</description>
  98052. <value>#000</value>
  98053. </enumeratedValue>
  98054. <enumeratedValue>
  98055. <name>001</name>
  98056. <description>Alternative 1 (GPIO).</description>
  98057. <value>#001</value>
  98058. </enumeratedValue>
  98059. <enumeratedValue>
  98060. <name>010</name>
  98061. <description>Alternative 2 (chip-specific).</description>
  98062. <value>#010</value>
  98063. </enumeratedValue>
  98064. <enumeratedValue>
  98065. <name>011</name>
  98066. <description>Alternative 3 (chip-specific).</description>
  98067. <value>#011</value>
  98068. </enumeratedValue>
  98069. <enumeratedValue>
  98070. <name>100</name>
  98071. <description>Alternative 4 (chip-specific).</description>
  98072. <value>#100</value>
  98073. </enumeratedValue>
  98074. <enumeratedValue>
  98075. <name>101</name>
  98076. <description>Alternative 5 (chip-specific).</description>
  98077. <value>#101</value>
  98078. </enumeratedValue>
  98079. <enumeratedValue>
  98080. <name>110</name>
  98081. <description>Alternative 6 (chip-specific).</description>
  98082. <value>#110</value>
  98083. </enumeratedValue>
  98084. <enumeratedValue>
  98085. <name>111</name>
  98086. <description>Alternative 7 (chip-specific).</description>
  98087. <value>#111</value>
  98088. </enumeratedValue>
  98089. </enumeratedValues>
  98090. </field>
  98091. <field>
  98092. <name>LK</name>
  98093. <description>Lock Register</description>
  98094. <bitOffset>15</bitOffset>
  98095. <bitWidth>1</bitWidth>
  98096. <access>read-write</access>
  98097. <enumeratedValues>
  98098. <enumeratedValue>
  98099. <name>0</name>
  98100. <description>Pin Control Register fields [15:0] are not locked.</description>
  98101. <value>#0</value>
  98102. </enumeratedValue>
  98103. <enumeratedValue>
  98104. <name>1</name>
  98105. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  98106. <value>#1</value>
  98107. </enumeratedValue>
  98108. </enumeratedValues>
  98109. </field>
  98110. <field>
  98111. <name>IRQC</name>
  98112. <description>Interrupt Configuration</description>
  98113. <bitOffset>16</bitOffset>
  98114. <bitWidth>4</bitWidth>
  98115. <access>read-write</access>
  98116. <enumeratedValues>
  98117. <enumeratedValue>
  98118. <name>0000</name>
  98119. <description>Interrupt/DMA request disabled.</description>
  98120. <value>#0000</value>
  98121. </enumeratedValue>
  98122. <enumeratedValue>
  98123. <name>0001</name>
  98124. <description>DMA request on rising edge.</description>
  98125. <value>#0001</value>
  98126. </enumeratedValue>
  98127. <enumeratedValue>
  98128. <name>0010</name>
  98129. <description>DMA request on falling edge.</description>
  98130. <value>#0010</value>
  98131. </enumeratedValue>
  98132. <enumeratedValue>
  98133. <name>0011</name>
  98134. <description>DMA request on either edge.</description>
  98135. <value>#0011</value>
  98136. </enumeratedValue>
  98137. <enumeratedValue>
  98138. <name>1000</name>
  98139. <description>Interrupt when logic 0.</description>
  98140. <value>#1000</value>
  98141. </enumeratedValue>
  98142. <enumeratedValue>
  98143. <name>1001</name>
  98144. <description>Interrupt on rising-edge.</description>
  98145. <value>#1001</value>
  98146. </enumeratedValue>
  98147. <enumeratedValue>
  98148. <name>1010</name>
  98149. <description>Interrupt on falling-edge.</description>
  98150. <value>#1010</value>
  98151. </enumeratedValue>
  98152. <enumeratedValue>
  98153. <name>1011</name>
  98154. <description>Interrupt on either edge.</description>
  98155. <value>#1011</value>
  98156. </enumeratedValue>
  98157. <enumeratedValue>
  98158. <name>1100</name>
  98159. <description>Interrupt when logic 1.</description>
  98160. <value>#1100</value>
  98161. </enumeratedValue>
  98162. </enumeratedValues>
  98163. </field>
  98164. <field>
  98165. <name>ISF</name>
  98166. <description>Interrupt Status Flag</description>
  98167. <bitOffset>24</bitOffset>
  98168. <bitWidth>1</bitWidth>
  98169. <access>read-write</access>
  98170. <enumeratedValues>
  98171. <enumeratedValue>
  98172. <name>0</name>
  98173. <description>Configured interrupt is not detected.</description>
  98174. <value>#0</value>
  98175. </enumeratedValue>
  98176. <enumeratedValue>
  98177. <name>1</name>
  98178. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  98179. <value>#1</value>
  98180. </enumeratedValue>
  98181. </enumeratedValues>
  98182. </field>
  98183. </fields>
  98184. </register>
  98185. <register>
  98186. <name>PCR28</name>
  98187. <description>Pin Control Register n</description>
  98188. <addressOffset>0x70</addressOffset>
  98189. <size>32</size>
  98190. <access>read-write</access>
  98191. <resetValue>0</resetValue>
  98192. <resetMask>0xFFFFFFFF</resetMask>
  98193. <fields>
  98194. <field>
  98195. <name>PS</name>
  98196. <description>Pull Select</description>
  98197. <bitOffset>0</bitOffset>
  98198. <bitWidth>1</bitWidth>
  98199. <access>read-write</access>
  98200. <enumeratedValues>
  98201. <enumeratedValue>
  98202. <name>0</name>
  98203. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  98204. <value>#0</value>
  98205. </enumeratedValue>
  98206. <enumeratedValue>
  98207. <name>1</name>
  98208. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  98209. <value>#1</value>
  98210. </enumeratedValue>
  98211. </enumeratedValues>
  98212. </field>
  98213. <field>
  98214. <name>PE</name>
  98215. <description>Pull Enable</description>
  98216. <bitOffset>1</bitOffset>
  98217. <bitWidth>1</bitWidth>
  98218. <access>read-write</access>
  98219. <enumeratedValues>
  98220. <enumeratedValue>
  98221. <name>0</name>
  98222. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  98223. <value>#0</value>
  98224. </enumeratedValue>
  98225. <enumeratedValue>
  98226. <name>1</name>
  98227. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  98228. <value>#1</value>
  98229. </enumeratedValue>
  98230. </enumeratedValues>
  98231. </field>
  98232. <field>
  98233. <name>SRE</name>
  98234. <description>Slew Rate Enable</description>
  98235. <bitOffset>2</bitOffset>
  98236. <bitWidth>1</bitWidth>
  98237. <access>read-write</access>
  98238. <enumeratedValues>
  98239. <enumeratedValue>
  98240. <name>0</name>
  98241. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  98242. <value>#0</value>
  98243. </enumeratedValue>
  98244. <enumeratedValue>
  98245. <name>1</name>
  98246. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  98247. <value>#1</value>
  98248. </enumeratedValue>
  98249. </enumeratedValues>
  98250. </field>
  98251. <field>
  98252. <name>PFE</name>
  98253. <description>Passive Filter Enable</description>
  98254. <bitOffset>4</bitOffset>
  98255. <bitWidth>1</bitWidth>
  98256. <access>read-write</access>
  98257. <enumeratedValues>
  98258. <enumeratedValue>
  98259. <name>0</name>
  98260. <description>Passive input filter is disabled on the corresponding pin.</description>
  98261. <value>#0</value>
  98262. </enumeratedValue>
  98263. <enumeratedValue>
  98264. <name>1</name>
  98265. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  98266. <value>#1</value>
  98267. </enumeratedValue>
  98268. </enumeratedValues>
  98269. </field>
  98270. <field>
  98271. <name>ODE</name>
  98272. <description>Open Drain Enable</description>
  98273. <bitOffset>5</bitOffset>
  98274. <bitWidth>1</bitWidth>
  98275. <access>read-write</access>
  98276. <enumeratedValues>
  98277. <enumeratedValue>
  98278. <name>0</name>
  98279. <description>Open drain output is disabled on the corresponding pin.</description>
  98280. <value>#0</value>
  98281. </enumeratedValue>
  98282. <enumeratedValue>
  98283. <name>1</name>
  98284. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  98285. <value>#1</value>
  98286. </enumeratedValue>
  98287. </enumeratedValues>
  98288. </field>
  98289. <field>
  98290. <name>DSE</name>
  98291. <description>Drive Strength Enable</description>
  98292. <bitOffset>6</bitOffset>
  98293. <bitWidth>1</bitWidth>
  98294. <access>read-write</access>
  98295. <enumeratedValues>
  98296. <enumeratedValue>
  98297. <name>0</name>
  98298. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  98299. <value>#0</value>
  98300. </enumeratedValue>
  98301. <enumeratedValue>
  98302. <name>1</name>
  98303. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  98304. <value>#1</value>
  98305. </enumeratedValue>
  98306. </enumeratedValues>
  98307. </field>
  98308. <field>
  98309. <name>MUX</name>
  98310. <description>Pin Mux Control</description>
  98311. <bitOffset>8</bitOffset>
  98312. <bitWidth>3</bitWidth>
  98313. <access>read-write</access>
  98314. <enumeratedValues>
  98315. <enumeratedValue>
  98316. <name>000</name>
  98317. <description>Pin disabled (analog).</description>
  98318. <value>#000</value>
  98319. </enumeratedValue>
  98320. <enumeratedValue>
  98321. <name>001</name>
  98322. <description>Alternative 1 (GPIO).</description>
  98323. <value>#001</value>
  98324. </enumeratedValue>
  98325. <enumeratedValue>
  98326. <name>010</name>
  98327. <description>Alternative 2 (chip-specific).</description>
  98328. <value>#010</value>
  98329. </enumeratedValue>
  98330. <enumeratedValue>
  98331. <name>011</name>
  98332. <description>Alternative 3 (chip-specific).</description>
  98333. <value>#011</value>
  98334. </enumeratedValue>
  98335. <enumeratedValue>
  98336. <name>100</name>
  98337. <description>Alternative 4 (chip-specific).</description>
  98338. <value>#100</value>
  98339. </enumeratedValue>
  98340. <enumeratedValue>
  98341. <name>101</name>
  98342. <description>Alternative 5 (chip-specific).</description>
  98343. <value>#101</value>
  98344. </enumeratedValue>
  98345. <enumeratedValue>
  98346. <name>110</name>
  98347. <description>Alternative 6 (chip-specific).</description>
  98348. <value>#110</value>
  98349. </enumeratedValue>
  98350. <enumeratedValue>
  98351. <name>111</name>
  98352. <description>Alternative 7 (chip-specific).</description>
  98353. <value>#111</value>
  98354. </enumeratedValue>
  98355. </enumeratedValues>
  98356. </field>
  98357. <field>
  98358. <name>LK</name>
  98359. <description>Lock Register</description>
  98360. <bitOffset>15</bitOffset>
  98361. <bitWidth>1</bitWidth>
  98362. <access>read-write</access>
  98363. <enumeratedValues>
  98364. <enumeratedValue>
  98365. <name>0</name>
  98366. <description>Pin Control Register fields [15:0] are not locked.</description>
  98367. <value>#0</value>
  98368. </enumeratedValue>
  98369. <enumeratedValue>
  98370. <name>1</name>
  98371. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  98372. <value>#1</value>
  98373. </enumeratedValue>
  98374. </enumeratedValues>
  98375. </field>
  98376. <field>
  98377. <name>IRQC</name>
  98378. <description>Interrupt Configuration</description>
  98379. <bitOffset>16</bitOffset>
  98380. <bitWidth>4</bitWidth>
  98381. <access>read-write</access>
  98382. <enumeratedValues>
  98383. <enumeratedValue>
  98384. <name>0000</name>
  98385. <description>Interrupt/DMA request disabled.</description>
  98386. <value>#0000</value>
  98387. </enumeratedValue>
  98388. <enumeratedValue>
  98389. <name>0001</name>
  98390. <description>DMA request on rising edge.</description>
  98391. <value>#0001</value>
  98392. </enumeratedValue>
  98393. <enumeratedValue>
  98394. <name>0010</name>
  98395. <description>DMA request on falling edge.</description>
  98396. <value>#0010</value>
  98397. </enumeratedValue>
  98398. <enumeratedValue>
  98399. <name>0011</name>
  98400. <description>DMA request on either edge.</description>
  98401. <value>#0011</value>
  98402. </enumeratedValue>
  98403. <enumeratedValue>
  98404. <name>1000</name>
  98405. <description>Interrupt when logic 0.</description>
  98406. <value>#1000</value>
  98407. </enumeratedValue>
  98408. <enumeratedValue>
  98409. <name>1001</name>
  98410. <description>Interrupt on rising-edge.</description>
  98411. <value>#1001</value>
  98412. </enumeratedValue>
  98413. <enumeratedValue>
  98414. <name>1010</name>
  98415. <description>Interrupt on falling-edge.</description>
  98416. <value>#1010</value>
  98417. </enumeratedValue>
  98418. <enumeratedValue>
  98419. <name>1011</name>
  98420. <description>Interrupt on either edge.</description>
  98421. <value>#1011</value>
  98422. </enumeratedValue>
  98423. <enumeratedValue>
  98424. <name>1100</name>
  98425. <description>Interrupt when logic 1.</description>
  98426. <value>#1100</value>
  98427. </enumeratedValue>
  98428. </enumeratedValues>
  98429. </field>
  98430. <field>
  98431. <name>ISF</name>
  98432. <description>Interrupt Status Flag</description>
  98433. <bitOffset>24</bitOffset>
  98434. <bitWidth>1</bitWidth>
  98435. <access>read-write</access>
  98436. <enumeratedValues>
  98437. <enumeratedValue>
  98438. <name>0</name>
  98439. <description>Configured interrupt is not detected.</description>
  98440. <value>#0</value>
  98441. </enumeratedValue>
  98442. <enumeratedValue>
  98443. <name>1</name>
  98444. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  98445. <value>#1</value>
  98446. </enumeratedValue>
  98447. </enumeratedValues>
  98448. </field>
  98449. </fields>
  98450. </register>
  98451. <register>
  98452. <name>PCR29</name>
  98453. <description>Pin Control Register n</description>
  98454. <addressOffset>0x74</addressOffset>
  98455. <size>32</size>
  98456. <access>read-write</access>
  98457. <resetValue>0</resetValue>
  98458. <resetMask>0xFFFFFFFF</resetMask>
  98459. <fields>
  98460. <field>
  98461. <name>PS</name>
  98462. <description>Pull Select</description>
  98463. <bitOffset>0</bitOffset>
  98464. <bitWidth>1</bitWidth>
  98465. <access>read-only</access>
  98466. <enumeratedValues>
  98467. <enumeratedValue>
  98468. <name>0</name>
  98469. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  98470. <value>#0</value>
  98471. </enumeratedValue>
  98472. <enumeratedValue>
  98473. <name>1</name>
  98474. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  98475. <value>#1</value>
  98476. </enumeratedValue>
  98477. </enumeratedValues>
  98478. </field>
  98479. <field>
  98480. <name>PE</name>
  98481. <description>Pull Enable</description>
  98482. <bitOffset>1</bitOffset>
  98483. <bitWidth>1</bitWidth>
  98484. <access>read-only</access>
  98485. <enumeratedValues>
  98486. <enumeratedValue>
  98487. <name>0</name>
  98488. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  98489. <value>#0</value>
  98490. </enumeratedValue>
  98491. <enumeratedValue>
  98492. <name>1</name>
  98493. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  98494. <value>#1</value>
  98495. </enumeratedValue>
  98496. </enumeratedValues>
  98497. </field>
  98498. <field>
  98499. <name>SRE</name>
  98500. <description>Slew Rate Enable</description>
  98501. <bitOffset>2</bitOffset>
  98502. <bitWidth>1</bitWidth>
  98503. <access>read-only</access>
  98504. <enumeratedValues>
  98505. <enumeratedValue>
  98506. <name>0</name>
  98507. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  98508. <value>#0</value>
  98509. </enumeratedValue>
  98510. <enumeratedValue>
  98511. <name>1</name>
  98512. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  98513. <value>#1</value>
  98514. </enumeratedValue>
  98515. </enumeratedValues>
  98516. </field>
  98517. <field>
  98518. <name>PFE</name>
  98519. <description>Passive Filter Enable</description>
  98520. <bitOffset>4</bitOffset>
  98521. <bitWidth>1</bitWidth>
  98522. <access>read-only</access>
  98523. <enumeratedValues>
  98524. <enumeratedValue>
  98525. <name>0</name>
  98526. <description>Passive input filter is disabled on the corresponding pin.</description>
  98527. <value>#0</value>
  98528. </enumeratedValue>
  98529. <enumeratedValue>
  98530. <name>1</name>
  98531. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  98532. <value>#1</value>
  98533. </enumeratedValue>
  98534. </enumeratedValues>
  98535. </field>
  98536. <field>
  98537. <name>ODE</name>
  98538. <description>Open Drain Enable</description>
  98539. <bitOffset>5</bitOffset>
  98540. <bitWidth>1</bitWidth>
  98541. <access>read-only</access>
  98542. <enumeratedValues>
  98543. <enumeratedValue>
  98544. <name>0</name>
  98545. <description>Open drain output is disabled on the corresponding pin.</description>
  98546. <value>#0</value>
  98547. </enumeratedValue>
  98548. <enumeratedValue>
  98549. <name>1</name>
  98550. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  98551. <value>#1</value>
  98552. </enumeratedValue>
  98553. </enumeratedValues>
  98554. </field>
  98555. <field>
  98556. <name>DSE</name>
  98557. <description>Drive Strength Enable</description>
  98558. <bitOffset>6</bitOffset>
  98559. <bitWidth>1</bitWidth>
  98560. <access>read-only</access>
  98561. <enumeratedValues>
  98562. <enumeratedValue>
  98563. <name>0</name>
  98564. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  98565. <value>#0</value>
  98566. </enumeratedValue>
  98567. <enumeratedValue>
  98568. <name>1</name>
  98569. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  98570. <value>#1</value>
  98571. </enumeratedValue>
  98572. </enumeratedValues>
  98573. </field>
  98574. <field>
  98575. <name>MUX</name>
  98576. <description>Pin Mux Control</description>
  98577. <bitOffset>8</bitOffset>
  98578. <bitWidth>3</bitWidth>
  98579. <access>read-write</access>
  98580. <enumeratedValues>
  98581. <enumeratedValue>
  98582. <name>000</name>
  98583. <description>Pin disabled (analog).</description>
  98584. <value>#000</value>
  98585. </enumeratedValue>
  98586. <enumeratedValue>
  98587. <name>001</name>
  98588. <description>Alternative 1 (GPIO).</description>
  98589. <value>#001</value>
  98590. </enumeratedValue>
  98591. <enumeratedValue>
  98592. <name>010</name>
  98593. <description>Alternative 2 (chip-specific).</description>
  98594. <value>#010</value>
  98595. </enumeratedValue>
  98596. <enumeratedValue>
  98597. <name>011</name>
  98598. <description>Alternative 3 (chip-specific).</description>
  98599. <value>#011</value>
  98600. </enumeratedValue>
  98601. <enumeratedValue>
  98602. <name>100</name>
  98603. <description>Alternative 4 (chip-specific).</description>
  98604. <value>#100</value>
  98605. </enumeratedValue>
  98606. <enumeratedValue>
  98607. <name>101</name>
  98608. <description>Alternative 5 (chip-specific).</description>
  98609. <value>#101</value>
  98610. </enumeratedValue>
  98611. <enumeratedValue>
  98612. <name>110</name>
  98613. <description>Alternative 6 (chip-specific).</description>
  98614. <value>#110</value>
  98615. </enumeratedValue>
  98616. <enumeratedValue>
  98617. <name>111</name>
  98618. <description>Alternative 7 (chip-specific).</description>
  98619. <value>#111</value>
  98620. </enumeratedValue>
  98621. </enumeratedValues>
  98622. </field>
  98623. <field>
  98624. <name>LK</name>
  98625. <description>Lock Register</description>
  98626. <bitOffset>15</bitOffset>
  98627. <bitWidth>1</bitWidth>
  98628. <access>read-write</access>
  98629. <enumeratedValues>
  98630. <enumeratedValue>
  98631. <name>0</name>
  98632. <description>Pin Control Register fields [15:0] are not locked.</description>
  98633. <value>#0</value>
  98634. </enumeratedValue>
  98635. <enumeratedValue>
  98636. <name>1</name>
  98637. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  98638. <value>#1</value>
  98639. </enumeratedValue>
  98640. </enumeratedValues>
  98641. </field>
  98642. <field>
  98643. <name>IRQC</name>
  98644. <description>Interrupt Configuration</description>
  98645. <bitOffset>16</bitOffset>
  98646. <bitWidth>4</bitWidth>
  98647. <access>read-write</access>
  98648. <enumeratedValues>
  98649. <enumeratedValue>
  98650. <name>0000</name>
  98651. <description>Interrupt/DMA request disabled.</description>
  98652. <value>#0000</value>
  98653. </enumeratedValue>
  98654. <enumeratedValue>
  98655. <name>0001</name>
  98656. <description>DMA request on rising edge.</description>
  98657. <value>#0001</value>
  98658. </enumeratedValue>
  98659. <enumeratedValue>
  98660. <name>0010</name>
  98661. <description>DMA request on falling edge.</description>
  98662. <value>#0010</value>
  98663. </enumeratedValue>
  98664. <enumeratedValue>
  98665. <name>0011</name>
  98666. <description>DMA request on either edge.</description>
  98667. <value>#0011</value>
  98668. </enumeratedValue>
  98669. <enumeratedValue>
  98670. <name>1000</name>
  98671. <description>Interrupt when logic 0.</description>
  98672. <value>#1000</value>
  98673. </enumeratedValue>
  98674. <enumeratedValue>
  98675. <name>1001</name>
  98676. <description>Interrupt on rising-edge.</description>
  98677. <value>#1001</value>
  98678. </enumeratedValue>
  98679. <enumeratedValue>
  98680. <name>1010</name>
  98681. <description>Interrupt on falling-edge.</description>
  98682. <value>#1010</value>
  98683. </enumeratedValue>
  98684. <enumeratedValue>
  98685. <name>1011</name>
  98686. <description>Interrupt on either edge.</description>
  98687. <value>#1011</value>
  98688. </enumeratedValue>
  98689. <enumeratedValue>
  98690. <name>1100</name>
  98691. <description>Interrupt when logic 1.</description>
  98692. <value>#1100</value>
  98693. </enumeratedValue>
  98694. </enumeratedValues>
  98695. </field>
  98696. <field>
  98697. <name>ISF</name>
  98698. <description>Interrupt Status Flag</description>
  98699. <bitOffset>24</bitOffset>
  98700. <bitWidth>1</bitWidth>
  98701. <access>read-write</access>
  98702. <enumeratedValues>
  98703. <enumeratedValue>
  98704. <name>0</name>
  98705. <description>Configured interrupt is not detected.</description>
  98706. <value>#0</value>
  98707. </enumeratedValue>
  98708. <enumeratedValue>
  98709. <name>1</name>
  98710. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  98711. <value>#1</value>
  98712. </enumeratedValue>
  98713. </enumeratedValues>
  98714. </field>
  98715. </fields>
  98716. </register>
  98717. <register>
  98718. <name>PCR30</name>
  98719. <description>Pin Control Register n</description>
  98720. <addressOffset>0x78</addressOffset>
  98721. <size>32</size>
  98722. <access>read-write</access>
  98723. <resetValue>0</resetValue>
  98724. <resetMask>0xFFFFFFFF</resetMask>
  98725. <fields>
  98726. <field>
  98727. <name>PS</name>
  98728. <description>Pull Select</description>
  98729. <bitOffset>0</bitOffset>
  98730. <bitWidth>1</bitWidth>
  98731. <access>read-only</access>
  98732. <enumeratedValues>
  98733. <enumeratedValue>
  98734. <name>0</name>
  98735. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  98736. <value>#0</value>
  98737. </enumeratedValue>
  98738. <enumeratedValue>
  98739. <name>1</name>
  98740. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  98741. <value>#1</value>
  98742. </enumeratedValue>
  98743. </enumeratedValues>
  98744. </field>
  98745. <field>
  98746. <name>PE</name>
  98747. <description>Pull Enable</description>
  98748. <bitOffset>1</bitOffset>
  98749. <bitWidth>1</bitWidth>
  98750. <access>read-only</access>
  98751. <enumeratedValues>
  98752. <enumeratedValue>
  98753. <name>0</name>
  98754. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  98755. <value>#0</value>
  98756. </enumeratedValue>
  98757. <enumeratedValue>
  98758. <name>1</name>
  98759. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  98760. <value>#1</value>
  98761. </enumeratedValue>
  98762. </enumeratedValues>
  98763. </field>
  98764. <field>
  98765. <name>SRE</name>
  98766. <description>Slew Rate Enable</description>
  98767. <bitOffset>2</bitOffset>
  98768. <bitWidth>1</bitWidth>
  98769. <access>read-only</access>
  98770. <enumeratedValues>
  98771. <enumeratedValue>
  98772. <name>0</name>
  98773. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  98774. <value>#0</value>
  98775. </enumeratedValue>
  98776. <enumeratedValue>
  98777. <name>1</name>
  98778. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  98779. <value>#1</value>
  98780. </enumeratedValue>
  98781. </enumeratedValues>
  98782. </field>
  98783. <field>
  98784. <name>PFE</name>
  98785. <description>Passive Filter Enable</description>
  98786. <bitOffset>4</bitOffset>
  98787. <bitWidth>1</bitWidth>
  98788. <access>read-only</access>
  98789. <enumeratedValues>
  98790. <enumeratedValue>
  98791. <name>0</name>
  98792. <description>Passive input filter is disabled on the corresponding pin.</description>
  98793. <value>#0</value>
  98794. </enumeratedValue>
  98795. <enumeratedValue>
  98796. <name>1</name>
  98797. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  98798. <value>#1</value>
  98799. </enumeratedValue>
  98800. </enumeratedValues>
  98801. </field>
  98802. <field>
  98803. <name>ODE</name>
  98804. <description>Open Drain Enable</description>
  98805. <bitOffset>5</bitOffset>
  98806. <bitWidth>1</bitWidth>
  98807. <access>read-only</access>
  98808. <enumeratedValues>
  98809. <enumeratedValue>
  98810. <name>0</name>
  98811. <description>Open drain output is disabled on the corresponding pin.</description>
  98812. <value>#0</value>
  98813. </enumeratedValue>
  98814. <enumeratedValue>
  98815. <name>1</name>
  98816. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  98817. <value>#1</value>
  98818. </enumeratedValue>
  98819. </enumeratedValues>
  98820. </field>
  98821. <field>
  98822. <name>DSE</name>
  98823. <description>Drive Strength Enable</description>
  98824. <bitOffset>6</bitOffset>
  98825. <bitWidth>1</bitWidth>
  98826. <access>read-only</access>
  98827. <enumeratedValues>
  98828. <enumeratedValue>
  98829. <name>0</name>
  98830. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  98831. <value>#0</value>
  98832. </enumeratedValue>
  98833. <enumeratedValue>
  98834. <name>1</name>
  98835. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  98836. <value>#1</value>
  98837. </enumeratedValue>
  98838. </enumeratedValues>
  98839. </field>
  98840. <field>
  98841. <name>MUX</name>
  98842. <description>Pin Mux Control</description>
  98843. <bitOffset>8</bitOffset>
  98844. <bitWidth>3</bitWidth>
  98845. <access>read-write</access>
  98846. <enumeratedValues>
  98847. <enumeratedValue>
  98848. <name>000</name>
  98849. <description>Pin disabled (analog).</description>
  98850. <value>#000</value>
  98851. </enumeratedValue>
  98852. <enumeratedValue>
  98853. <name>001</name>
  98854. <description>Alternative 1 (GPIO).</description>
  98855. <value>#001</value>
  98856. </enumeratedValue>
  98857. <enumeratedValue>
  98858. <name>010</name>
  98859. <description>Alternative 2 (chip-specific).</description>
  98860. <value>#010</value>
  98861. </enumeratedValue>
  98862. <enumeratedValue>
  98863. <name>011</name>
  98864. <description>Alternative 3 (chip-specific).</description>
  98865. <value>#011</value>
  98866. </enumeratedValue>
  98867. <enumeratedValue>
  98868. <name>100</name>
  98869. <description>Alternative 4 (chip-specific).</description>
  98870. <value>#100</value>
  98871. </enumeratedValue>
  98872. <enumeratedValue>
  98873. <name>101</name>
  98874. <description>Alternative 5 (chip-specific).</description>
  98875. <value>#101</value>
  98876. </enumeratedValue>
  98877. <enumeratedValue>
  98878. <name>110</name>
  98879. <description>Alternative 6 (chip-specific).</description>
  98880. <value>#110</value>
  98881. </enumeratedValue>
  98882. <enumeratedValue>
  98883. <name>111</name>
  98884. <description>Alternative 7 (chip-specific).</description>
  98885. <value>#111</value>
  98886. </enumeratedValue>
  98887. </enumeratedValues>
  98888. </field>
  98889. <field>
  98890. <name>LK</name>
  98891. <description>Lock Register</description>
  98892. <bitOffset>15</bitOffset>
  98893. <bitWidth>1</bitWidth>
  98894. <access>read-write</access>
  98895. <enumeratedValues>
  98896. <enumeratedValue>
  98897. <name>0</name>
  98898. <description>Pin Control Register fields [15:0] are not locked.</description>
  98899. <value>#0</value>
  98900. </enumeratedValue>
  98901. <enumeratedValue>
  98902. <name>1</name>
  98903. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  98904. <value>#1</value>
  98905. </enumeratedValue>
  98906. </enumeratedValues>
  98907. </field>
  98908. <field>
  98909. <name>IRQC</name>
  98910. <description>Interrupt Configuration</description>
  98911. <bitOffset>16</bitOffset>
  98912. <bitWidth>4</bitWidth>
  98913. <access>read-write</access>
  98914. <enumeratedValues>
  98915. <enumeratedValue>
  98916. <name>0000</name>
  98917. <description>Interrupt/DMA request disabled.</description>
  98918. <value>#0000</value>
  98919. </enumeratedValue>
  98920. <enumeratedValue>
  98921. <name>0001</name>
  98922. <description>DMA request on rising edge.</description>
  98923. <value>#0001</value>
  98924. </enumeratedValue>
  98925. <enumeratedValue>
  98926. <name>0010</name>
  98927. <description>DMA request on falling edge.</description>
  98928. <value>#0010</value>
  98929. </enumeratedValue>
  98930. <enumeratedValue>
  98931. <name>0011</name>
  98932. <description>DMA request on either edge.</description>
  98933. <value>#0011</value>
  98934. </enumeratedValue>
  98935. <enumeratedValue>
  98936. <name>1000</name>
  98937. <description>Interrupt when logic 0.</description>
  98938. <value>#1000</value>
  98939. </enumeratedValue>
  98940. <enumeratedValue>
  98941. <name>1001</name>
  98942. <description>Interrupt on rising-edge.</description>
  98943. <value>#1001</value>
  98944. </enumeratedValue>
  98945. <enumeratedValue>
  98946. <name>1010</name>
  98947. <description>Interrupt on falling-edge.</description>
  98948. <value>#1010</value>
  98949. </enumeratedValue>
  98950. <enumeratedValue>
  98951. <name>1011</name>
  98952. <description>Interrupt on either edge.</description>
  98953. <value>#1011</value>
  98954. </enumeratedValue>
  98955. <enumeratedValue>
  98956. <name>1100</name>
  98957. <description>Interrupt when logic 1.</description>
  98958. <value>#1100</value>
  98959. </enumeratedValue>
  98960. </enumeratedValues>
  98961. </field>
  98962. <field>
  98963. <name>ISF</name>
  98964. <description>Interrupt Status Flag</description>
  98965. <bitOffset>24</bitOffset>
  98966. <bitWidth>1</bitWidth>
  98967. <access>read-write</access>
  98968. <enumeratedValues>
  98969. <enumeratedValue>
  98970. <name>0</name>
  98971. <description>Configured interrupt is not detected.</description>
  98972. <value>#0</value>
  98973. </enumeratedValue>
  98974. <enumeratedValue>
  98975. <name>1</name>
  98976. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  98977. <value>#1</value>
  98978. </enumeratedValue>
  98979. </enumeratedValues>
  98980. </field>
  98981. </fields>
  98982. </register>
  98983. <register>
  98984. <name>PCR31</name>
  98985. <description>Pin Control Register n</description>
  98986. <addressOffset>0x7C</addressOffset>
  98987. <size>32</size>
  98988. <access>read-write</access>
  98989. <resetValue>0</resetValue>
  98990. <resetMask>0xFFFFFFFF</resetMask>
  98991. <fields>
  98992. <field>
  98993. <name>PS</name>
  98994. <description>Pull Select</description>
  98995. <bitOffset>0</bitOffset>
  98996. <bitWidth>1</bitWidth>
  98997. <access>read-only</access>
  98998. <enumeratedValues>
  98999. <enumeratedValue>
  99000. <name>0</name>
  99001. <description>Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  99002. <value>#0</value>
  99003. </enumeratedValue>
  99004. <enumeratedValue>
  99005. <name>1</name>
  99006. <description>Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set.</description>
  99007. <value>#1</value>
  99008. </enumeratedValue>
  99009. </enumeratedValues>
  99010. </field>
  99011. <field>
  99012. <name>PE</name>
  99013. <description>Pull Enable</description>
  99014. <bitOffset>1</bitOffset>
  99015. <bitWidth>1</bitWidth>
  99016. <access>read-only</access>
  99017. <enumeratedValues>
  99018. <enumeratedValue>
  99019. <name>0</name>
  99020. <description>Internal pullup or pulldown resistor is not enabled on the corresponding pin.</description>
  99021. <value>#0</value>
  99022. </enumeratedValue>
  99023. <enumeratedValue>
  99024. <name>1</name>
  99025. <description>Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input.</description>
  99026. <value>#1</value>
  99027. </enumeratedValue>
  99028. </enumeratedValues>
  99029. </field>
  99030. <field>
  99031. <name>SRE</name>
  99032. <description>Slew Rate Enable</description>
  99033. <bitOffset>2</bitOffset>
  99034. <bitWidth>1</bitWidth>
  99035. <access>read-only</access>
  99036. <enumeratedValues>
  99037. <enumeratedValue>
  99038. <name>0</name>
  99039. <description>Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  99040. <value>#0</value>
  99041. </enumeratedValue>
  99042. <enumeratedValue>
  99043. <name>1</name>
  99044. <description>Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output.</description>
  99045. <value>#1</value>
  99046. </enumeratedValue>
  99047. </enumeratedValues>
  99048. </field>
  99049. <field>
  99050. <name>PFE</name>
  99051. <description>Passive Filter Enable</description>
  99052. <bitOffset>4</bitOffset>
  99053. <bitWidth>1</bitWidth>
  99054. <access>read-only</access>
  99055. <enumeratedValues>
  99056. <enumeratedValue>
  99057. <name>0</name>
  99058. <description>Passive input filter is disabled on the corresponding pin.</description>
  99059. <value>#0</value>
  99060. </enumeratedValue>
  99061. <enumeratedValue>
  99062. <name>1</name>
  99063. <description>Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics.</description>
  99064. <value>#1</value>
  99065. </enumeratedValue>
  99066. </enumeratedValues>
  99067. </field>
  99068. <field>
  99069. <name>ODE</name>
  99070. <description>Open Drain Enable</description>
  99071. <bitOffset>5</bitOffset>
  99072. <bitWidth>1</bitWidth>
  99073. <access>read-only</access>
  99074. <enumeratedValues>
  99075. <enumeratedValue>
  99076. <name>0</name>
  99077. <description>Open drain output is disabled on the corresponding pin.</description>
  99078. <value>#0</value>
  99079. </enumeratedValue>
  99080. <enumeratedValue>
  99081. <name>1</name>
  99082. <description>Open drain output is enabled on the corresponding pin, if the pin is configured as a digital output.</description>
  99083. <value>#1</value>
  99084. </enumeratedValue>
  99085. </enumeratedValues>
  99086. </field>
  99087. <field>
  99088. <name>DSE</name>
  99089. <description>Drive Strength Enable</description>
  99090. <bitOffset>6</bitOffset>
  99091. <bitWidth>1</bitWidth>
  99092. <access>read-only</access>
  99093. <enumeratedValues>
  99094. <enumeratedValue>
  99095. <name>0</name>
  99096. <description>Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  99097. <value>#0</value>
  99098. </enumeratedValue>
  99099. <enumeratedValue>
  99100. <name>1</name>
  99101. <description>High drive strength is configured on the corresponding pin, if pin is configured as a digital output.</description>
  99102. <value>#1</value>
  99103. </enumeratedValue>
  99104. </enumeratedValues>
  99105. </field>
  99106. <field>
  99107. <name>MUX</name>
  99108. <description>Pin Mux Control</description>
  99109. <bitOffset>8</bitOffset>
  99110. <bitWidth>3</bitWidth>
  99111. <access>read-write</access>
  99112. <enumeratedValues>
  99113. <enumeratedValue>
  99114. <name>000</name>
  99115. <description>Pin disabled (analog).</description>
  99116. <value>#000</value>
  99117. </enumeratedValue>
  99118. <enumeratedValue>
  99119. <name>001</name>
  99120. <description>Alternative 1 (GPIO).</description>
  99121. <value>#001</value>
  99122. </enumeratedValue>
  99123. <enumeratedValue>
  99124. <name>010</name>
  99125. <description>Alternative 2 (chip-specific).</description>
  99126. <value>#010</value>
  99127. </enumeratedValue>
  99128. <enumeratedValue>
  99129. <name>011</name>
  99130. <description>Alternative 3 (chip-specific).</description>
  99131. <value>#011</value>
  99132. </enumeratedValue>
  99133. <enumeratedValue>
  99134. <name>100</name>
  99135. <description>Alternative 4 (chip-specific).</description>
  99136. <value>#100</value>
  99137. </enumeratedValue>
  99138. <enumeratedValue>
  99139. <name>101</name>
  99140. <description>Alternative 5 (chip-specific).</description>
  99141. <value>#101</value>
  99142. </enumeratedValue>
  99143. <enumeratedValue>
  99144. <name>110</name>
  99145. <description>Alternative 6 (chip-specific).</description>
  99146. <value>#110</value>
  99147. </enumeratedValue>
  99148. <enumeratedValue>
  99149. <name>111</name>
  99150. <description>Alternative 7 (chip-specific).</description>
  99151. <value>#111</value>
  99152. </enumeratedValue>
  99153. </enumeratedValues>
  99154. </field>
  99155. <field>
  99156. <name>LK</name>
  99157. <description>Lock Register</description>
  99158. <bitOffset>15</bitOffset>
  99159. <bitWidth>1</bitWidth>
  99160. <access>read-write</access>
  99161. <enumeratedValues>
  99162. <enumeratedValue>
  99163. <name>0</name>
  99164. <description>Pin Control Register fields [15:0] are not locked.</description>
  99165. <value>#0</value>
  99166. </enumeratedValue>
  99167. <enumeratedValue>
  99168. <name>1</name>
  99169. <description>Pin Control Register fields [15:0] are locked and cannot be updated until the next system reset.</description>
  99170. <value>#1</value>
  99171. </enumeratedValue>
  99172. </enumeratedValues>
  99173. </field>
  99174. <field>
  99175. <name>IRQC</name>
  99176. <description>Interrupt Configuration</description>
  99177. <bitOffset>16</bitOffset>
  99178. <bitWidth>4</bitWidth>
  99179. <access>read-write</access>
  99180. <enumeratedValues>
  99181. <enumeratedValue>
  99182. <name>0000</name>
  99183. <description>Interrupt/DMA request disabled.</description>
  99184. <value>#0000</value>
  99185. </enumeratedValue>
  99186. <enumeratedValue>
  99187. <name>0001</name>
  99188. <description>DMA request on rising edge.</description>
  99189. <value>#0001</value>
  99190. </enumeratedValue>
  99191. <enumeratedValue>
  99192. <name>0010</name>
  99193. <description>DMA request on falling edge.</description>
  99194. <value>#0010</value>
  99195. </enumeratedValue>
  99196. <enumeratedValue>
  99197. <name>0011</name>
  99198. <description>DMA request on either edge.</description>
  99199. <value>#0011</value>
  99200. </enumeratedValue>
  99201. <enumeratedValue>
  99202. <name>1000</name>
  99203. <description>Interrupt when logic 0.</description>
  99204. <value>#1000</value>
  99205. </enumeratedValue>
  99206. <enumeratedValue>
  99207. <name>1001</name>
  99208. <description>Interrupt on rising-edge.</description>
  99209. <value>#1001</value>
  99210. </enumeratedValue>
  99211. <enumeratedValue>
  99212. <name>1010</name>
  99213. <description>Interrupt on falling-edge.</description>
  99214. <value>#1010</value>
  99215. </enumeratedValue>
  99216. <enumeratedValue>
  99217. <name>1011</name>
  99218. <description>Interrupt on either edge.</description>
  99219. <value>#1011</value>
  99220. </enumeratedValue>
  99221. <enumeratedValue>
  99222. <name>1100</name>
  99223. <description>Interrupt when logic 1.</description>
  99224. <value>#1100</value>
  99225. </enumeratedValue>
  99226. </enumeratedValues>
  99227. </field>
  99228. <field>
  99229. <name>ISF</name>
  99230. <description>Interrupt Status Flag</description>
  99231. <bitOffset>24</bitOffset>
  99232. <bitWidth>1</bitWidth>
  99233. <access>read-write</access>
  99234. <enumeratedValues>
  99235. <enumeratedValue>
  99236. <name>0</name>
  99237. <description>Configured interrupt is not detected.</description>
  99238. <value>#0</value>
  99239. </enumeratedValue>
  99240. <enumeratedValue>
  99241. <name>1</name>
  99242. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  99243. <value>#1</value>
  99244. </enumeratedValue>
  99245. </enumeratedValues>
  99246. </field>
  99247. </fields>
  99248. </register>
  99249. <register>
  99250. <name>GPCLR</name>
  99251. <description>Global Pin Control Low Register</description>
  99252. <addressOffset>0x80</addressOffset>
  99253. <size>32</size>
  99254. <access>write-only</access>
  99255. <resetValue>0</resetValue>
  99256. <resetMask>0xFFFFFFFF</resetMask>
  99257. <fields>
  99258. <field>
  99259. <name>GPWD</name>
  99260. <description>Global Pin Write Data</description>
  99261. <bitOffset>0</bitOffset>
  99262. <bitWidth>16</bitWidth>
  99263. <access>write-only</access>
  99264. </field>
  99265. <field>
  99266. <name>GPWE</name>
  99267. <description>Global Pin Write Enable</description>
  99268. <bitOffset>16</bitOffset>
  99269. <bitWidth>16</bitWidth>
  99270. <access>write-only</access>
  99271. <enumeratedValues>
  99272. <enumeratedValue>
  99273. <name>0</name>
  99274. <description>Corresponding Pin Control Register is not updated with the value in GPWD.</description>
  99275. <value>#0</value>
  99276. </enumeratedValue>
  99277. <enumeratedValue>
  99278. <name>1</name>
  99279. <description>Corresponding Pin Control Register is updated with the value in GPWD.</description>
  99280. <value>#1</value>
  99281. </enumeratedValue>
  99282. </enumeratedValues>
  99283. </field>
  99284. </fields>
  99285. </register>
  99286. <register>
  99287. <name>GPCHR</name>
  99288. <description>Global Pin Control High Register</description>
  99289. <addressOffset>0x84</addressOffset>
  99290. <size>32</size>
  99291. <access>write-only</access>
  99292. <resetValue>0</resetValue>
  99293. <resetMask>0xFFFFFFFF</resetMask>
  99294. <fields>
  99295. <field>
  99296. <name>GPWD</name>
  99297. <description>Global Pin Write Data</description>
  99298. <bitOffset>0</bitOffset>
  99299. <bitWidth>16</bitWidth>
  99300. <access>write-only</access>
  99301. </field>
  99302. <field>
  99303. <name>GPWE</name>
  99304. <description>Global Pin Write Enable</description>
  99305. <bitOffset>16</bitOffset>
  99306. <bitWidth>16</bitWidth>
  99307. <access>write-only</access>
  99308. <enumeratedValues>
  99309. <enumeratedValue>
  99310. <name>0</name>
  99311. <description>Corresponding Pin Control Register is not updated with the value in GPWD.</description>
  99312. <value>#0</value>
  99313. </enumeratedValue>
  99314. <enumeratedValue>
  99315. <name>1</name>
  99316. <description>Corresponding Pin Control Register is updated with the value in GPWD.</description>
  99317. <value>#1</value>
  99318. </enumeratedValue>
  99319. </enumeratedValues>
  99320. </field>
  99321. </fields>
  99322. </register>
  99323. <register>
  99324. <name>ISFR</name>
  99325. <description>Interrupt Status Flag Register</description>
  99326. <addressOffset>0xA0</addressOffset>
  99327. <size>32</size>
  99328. <access>read-write</access>
  99329. <resetValue>0</resetValue>
  99330. <resetMask>0xFFFFFFFF</resetMask>
  99331. <fields>
  99332. <field>
  99333. <name>ISF</name>
  99334. <description>Interrupt Status Flag</description>
  99335. <bitOffset>0</bitOffset>
  99336. <bitWidth>32</bitWidth>
  99337. <access>read-write</access>
  99338. <enumeratedValues>
  99339. <enumeratedValue>
  99340. <name>0</name>
  99341. <description>Configured interrupt is not detected.</description>
  99342. <value>#0</value>
  99343. </enumeratedValue>
  99344. <enumeratedValue>
  99345. <name>1</name>
  99346. <description>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</description>
  99347. <value>#1</value>
  99348. </enumeratedValue>
  99349. </enumeratedValues>
  99350. </field>
  99351. </fields>
  99352. </register>
  99353. </registers>
  99354. </peripheral>
  99355. <peripheral>
  99356. <name>WDOG</name>
  99357. <description>Generation 2008 Watchdog Timer</description>
  99358. <prependToName>WDOG_</prependToName>
  99359. <baseAddress>0x40052000</baseAddress>
  99360. <addressBlock>
  99361. <offset>0</offset>
  99362. <size>0x18</size>
  99363. <usage>registers</usage>
  99364. </addressBlock>
  99365. <interrupt>
  99366. <name>WDOG_EWM</name>
  99367. <value>22</value>
  99368. </interrupt>
  99369. <registers>
  99370. <register>
  99371. <name>STCTRLH</name>
  99372. <description>Watchdog Status and Control Register High</description>
  99373. <addressOffset>0</addressOffset>
  99374. <size>16</size>
  99375. <access>read-write</access>
  99376. <resetValue>0x1D3</resetValue>
  99377. <resetMask>0xFFFF</resetMask>
  99378. <fields>
  99379. <field>
  99380. <name>WDOGEN</name>
  99381. <description>Enables or disables the WDOG&apos;s operation</description>
  99382. <bitOffset>0</bitOffset>
  99383. <bitWidth>1</bitWidth>
  99384. <access>read-write</access>
  99385. <enumeratedValues>
  99386. <enumeratedValue>
  99387. <name>0</name>
  99388. <description>WDOG is disabled.</description>
  99389. <value>#0</value>
  99390. </enumeratedValue>
  99391. <enumeratedValue>
  99392. <name>1</name>
  99393. <description>WDOG is enabled.</description>
  99394. <value>#1</value>
  99395. </enumeratedValue>
  99396. </enumeratedValues>
  99397. </field>
  99398. <field>
  99399. <name>CLKSRC</name>
  99400. <description>Selects clock source for the WDOG timer and other internal timing operations.</description>
  99401. <bitOffset>1</bitOffset>
  99402. <bitWidth>1</bitWidth>
  99403. <access>read-write</access>
  99404. <enumeratedValues>
  99405. <enumeratedValue>
  99406. <name>0</name>
  99407. <description>WDOG clock sourced from LPO .</description>
  99408. <value>#0</value>
  99409. </enumeratedValue>
  99410. <enumeratedValue>
  99411. <name>1</name>
  99412. <description>WDOG clock sourced from alternate clock source.</description>
  99413. <value>#1</value>
  99414. </enumeratedValue>
  99415. </enumeratedValues>
  99416. </field>
  99417. <field>
  99418. <name>IRQRSTEN</name>
  99419. <description>Used to enable the debug breadcrumbs feature</description>
  99420. <bitOffset>2</bitOffset>
  99421. <bitWidth>1</bitWidth>
  99422. <access>read-write</access>
  99423. <enumeratedValues>
  99424. <enumeratedValue>
  99425. <name>0</name>
  99426. <description>WDOG time-out generates reset only.</description>
  99427. <value>#0</value>
  99428. </enumeratedValue>
  99429. <enumeratedValue>
  99430. <name>1</name>
  99431. <description>WDOG time-out initially generates an interrupt. After WCT, it generates a reset.</description>
  99432. <value>#1</value>
  99433. </enumeratedValue>
  99434. </enumeratedValues>
  99435. </field>
  99436. <field>
  99437. <name>WINEN</name>
  99438. <description>Enables Windowing mode.</description>
  99439. <bitOffset>3</bitOffset>
  99440. <bitWidth>1</bitWidth>
  99441. <access>read-write</access>
  99442. <enumeratedValues>
  99443. <enumeratedValue>
  99444. <name>0</name>
  99445. <description>Windowing mode is disabled.</description>
  99446. <value>#0</value>
  99447. </enumeratedValue>
  99448. <enumeratedValue>
  99449. <name>1</name>
  99450. <description>Windowing mode is enabled.</description>
  99451. <value>#1</value>
  99452. </enumeratedValue>
  99453. </enumeratedValues>
  99454. </field>
  99455. <field>
  99456. <name>ALLOWUPDATE</name>
  99457. <description>Enables updates to watchdog write-once registers, after the reset-triggered initial configuration window (WCT) closes, through unlock sequence</description>
  99458. <bitOffset>4</bitOffset>
  99459. <bitWidth>1</bitWidth>
  99460. <access>read-write</access>
  99461. <enumeratedValues>
  99462. <enumeratedValue>
  99463. <name>0</name>
  99464. <description>No further updates allowed to WDOG write-once registers.</description>
  99465. <value>#0</value>
  99466. </enumeratedValue>
  99467. <enumeratedValue>
  99468. <name>1</name>
  99469. <description>WDOG write-once registers can be unlocked for updating.</description>
  99470. <value>#1</value>
  99471. </enumeratedValue>
  99472. </enumeratedValues>
  99473. </field>
  99474. <field>
  99475. <name>DBGEN</name>
  99476. <description>Enables or disables WDOG in Debug mode.</description>
  99477. <bitOffset>5</bitOffset>
  99478. <bitWidth>1</bitWidth>
  99479. <access>read-write</access>
  99480. <enumeratedValues>
  99481. <enumeratedValue>
  99482. <name>0</name>
  99483. <description>WDOG is disabled in CPU Debug mode.</description>
  99484. <value>#0</value>
  99485. </enumeratedValue>
  99486. <enumeratedValue>
  99487. <name>1</name>
  99488. <description>WDOG is enabled in CPU Debug mode.</description>
  99489. <value>#1</value>
  99490. </enumeratedValue>
  99491. </enumeratedValues>
  99492. </field>
  99493. <field>
  99494. <name>STOPEN</name>
  99495. <description>Enables or disables WDOG in Stop mode.</description>
  99496. <bitOffset>6</bitOffset>
  99497. <bitWidth>1</bitWidth>
  99498. <access>read-write</access>
  99499. <enumeratedValues>
  99500. <enumeratedValue>
  99501. <name>0</name>
  99502. <description>WDOG is disabled in CPU Stop mode.</description>
  99503. <value>#0</value>
  99504. </enumeratedValue>
  99505. <enumeratedValue>
  99506. <name>1</name>
  99507. <description>WDOG is enabled in CPU Stop mode.</description>
  99508. <value>#1</value>
  99509. </enumeratedValue>
  99510. </enumeratedValues>
  99511. </field>
  99512. <field>
  99513. <name>WAITEN</name>
  99514. <description>Enables or disables WDOG in Wait mode.</description>
  99515. <bitOffset>7</bitOffset>
  99516. <bitWidth>1</bitWidth>
  99517. <access>read-write</access>
  99518. <enumeratedValues>
  99519. <enumeratedValue>
  99520. <name>0</name>
  99521. <description>WDOG is disabled in CPU Wait mode.</description>
  99522. <value>#0</value>
  99523. </enumeratedValue>
  99524. <enumeratedValue>
  99525. <name>1</name>
  99526. <description>WDOG is enabled in CPU Wait mode.</description>
  99527. <value>#1</value>
  99528. </enumeratedValue>
  99529. </enumeratedValues>
  99530. </field>
  99531. <field>
  99532. <name>TESTWDOG</name>
  99533. <description>Puts the watchdog in the functional test mode</description>
  99534. <bitOffset>10</bitOffset>
  99535. <bitWidth>1</bitWidth>
  99536. <access>read-write</access>
  99537. </field>
  99538. <field>
  99539. <name>TESTSEL</name>
  99540. <description>Effective only if TESTWDOG is set. Selects the test to be run on the watchdog timer.</description>
  99541. <bitOffset>11</bitOffset>
  99542. <bitWidth>1</bitWidth>
  99543. <access>read-write</access>
  99544. <enumeratedValues>
  99545. <enumeratedValue>
  99546. <name>0</name>
  99547. <description>Quick test. The timer runs in normal operation. You can load a small time-out value to do a quick test.</description>
  99548. <value>#0</value>
  99549. </enumeratedValue>
  99550. <enumeratedValue>
  99551. <name>1</name>
  99552. <description>Byte test. Puts the timer in the byte test mode where individual bytes of the timer are enabled for operation and are compared for time-out against the corresponding byte of the programmed time-out value. Select the byte through BYTESEL[1:0] for testing.</description>
  99553. <value>#1</value>
  99554. </enumeratedValue>
  99555. </enumeratedValues>
  99556. </field>
  99557. <field>
  99558. <name>BYTESEL</name>
  99559. <description>This 2-bit field selects the byte to be tested when the watchdog is in the byte test mode.</description>
  99560. <bitOffset>12</bitOffset>
  99561. <bitWidth>2</bitWidth>
  99562. <access>read-write</access>
  99563. <enumeratedValues>
  99564. <enumeratedValue>
  99565. <name>00</name>
  99566. <description>Byte 0 selected</description>
  99567. <value>#00</value>
  99568. </enumeratedValue>
  99569. <enumeratedValue>
  99570. <name>01</name>
  99571. <description>Byte 1 selected</description>
  99572. <value>#01</value>
  99573. </enumeratedValue>
  99574. <enumeratedValue>
  99575. <name>10</name>
  99576. <description>Byte 2 selected</description>
  99577. <value>#10</value>
  99578. </enumeratedValue>
  99579. <enumeratedValue>
  99580. <name>11</name>
  99581. <description>Byte 3 selected</description>
  99582. <value>#11</value>
  99583. </enumeratedValue>
  99584. </enumeratedValues>
  99585. </field>
  99586. <field>
  99587. <name>DISTESTWDOG</name>
  99588. <description>Allows the WDOG&apos;s functional test mode to be disabled permanently</description>
  99589. <bitOffset>14</bitOffset>
  99590. <bitWidth>1</bitWidth>
  99591. <access>read-write</access>
  99592. <enumeratedValues>
  99593. <enumeratedValue>
  99594. <name>0</name>
  99595. <description>WDOG functional test mode is not disabled.</description>
  99596. <value>#0</value>
  99597. </enumeratedValue>
  99598. <enumeratedValue>
  99599. <name>1</name>
  99600. <description>WDOG functional test mode is disabled permanently until reset.</description>
  99601. <value>#1</value>
  99602. </enumeratedValue>
  99603. </enumeratedValues>
  99604. </field>
  99605. </fields>
  99606. </register>
  99607. <register>
  99608. <name>STCTRLL</name>
  99609. <description>Watchdog Status and Control Register Low</description>
  99610. <addressOffset>0x2</addressOffset>
  99611. <size>16</size>
  99612. <access>read-write</access>
  99613. <resetValue>0x1</resetValue>
  99614. <resetMask>0xFFFF</resetMask>
  99615. <fields>
  99616. <field>
  99617. <name>INTFLG</name>
  99618. <description>Interrupt flag</description>
  99619. <bitOffset>15</bitOffset>
  99620. <bitWidth>1</bitWidth>
  99621. <access>read-write</access>
  99622. </field>
  99623. </fields>
  99624. </register>
  99625. <register>
  99626. <name>TOVALH</name>
  99627. <description>Watchdog Time-out Value Register High</description>
  99628. <addressOffset>0x4</addressOffset>
  99629. <size>16</size>
  99630. <access>read-write</access>
  99631. <resetValue>0x4C</resetValue>
  99632. <resetMask>0xFFFF</resetMask>
  99633. <fields>
  99634. <field>
  99635. <name>TOVALHIGH</name>
  99636. <description>Defines the upper 16 bits of the 32-bit time-out value for the watchdog timer</description>
  99637. <bitOffset>0</bitOffset>
  99638. <bitWidth>16</bitWidth>
  99639. <access>read-write</access>
  99640. </field>
  99641. </fields>
  99642. </register>
  99643. <register>
  99644. <name>TOVALL</name>
  99645. <description>Watchdog Time-out Value Register Low</description>
  99646. <addressOffset>0x6</addressOffset>
  99647. <size>16</size>
  99648. <access>read-write</access>
  99649. <resetValue>0x4B4C</resetValue>
  99650. <resetMask>0xFFFF</resetMask>
  99651. <fields>
  99652. <field>
  99653. <name>TOVALLOW</name>
  99654. <description>Defines the lower 16 bits of the 32-bit time-out value for the watchdog timer</description>
  99655. <bitOffset>0</bitOffset>
  99656. <bitWidth>16</bitWidth>
  99657. <access>read-write</access>
  99658. </field>
  99659. </fields>
  99660. </register>
  99661. <register>
  99662. <name>WINH</name>
  99663. <description>Watchdog Window Register High</description>
  99664. <addressOffset>0x8</addressOffset>
  99665. <size>16</size>
  99666. <access>read-write</access>
  99667. <resetValue>0</resetValue>
  99668. <resetMask>0xFFFF</resetMask>
  99669. <fields>
  99670. <field>
  99671. <name>WINHIGH</name>
  99672. <description>Defines the upper 16 bits of the 32-bit window for the windowed mode of operation of the watchdog</description>
  99673. <bitOffset>0</bitOffset>
  99674. <bitWidth>16</bitWidth>
  99675. <access>read-write</access>
  99676. </field>
  99677. </fields>
  99678. </register>
  99679. <register>
  99680. <name>WINL</name>
  99681. <description>Watchdog Window Register Low</description>
  99682. <addressOffset>0xA</addressOffset>
  99683. <size>16</size>
  99684. <access>read-write</access>
  99685. <resetValue>0x10</resetValue>
  99686. <resetMask>0xFFFF</resetMask>
  99687. <fields>
  99688. <field>
  99689. <name>WINLOW</name>
  99690. <description>Defines the lower 16 bits of the 32-bit window for the windowed mode of operation of the watchdog</description>
  99691. <bitOffset>0</bitOffset>
  99692. <bitWidth>16</bitWidth>
  99693. <access>read-write</access>
  99694. </field>
  99695. </fields>
  99696. </register>
  99697. <register>
  99698. <name>REFRESH</name>
  99699. <description>Watchdog Refresh register</description>
  99700. <addressOffset>0xC</addressOffset>
  99701. <size>16</size>
  99702. <access>read-write</access>
  99703. <resetValue>0xB480</resetValue>
  99704. <resetMask>0xFFFF</resetMask>
  99705. <fields>
  99706. <field>
  99707. <name>WDOGREFRESH</name>
  99708. <description>Watchdog refresh register</description>
  99709. <bitOffset>0</bitOffset>
  99710. <bitWidth>16</bitWidth>
  99711. <access>read-write</access>
  99712. </field>
  99713. </fields>
  99714. </register>
  99715. <register>
  99716. <name>UNLOCK</name>
  99717. <description>Watchdog Unlock register</description>
  99718. <addressOffset>0xE</addressOffset>
  99719. <size>16</size>
  99720. <access>read-write</access>
  99721. <resetValue>0xD928</resetValue>
  99722. <resetMask>0xFFFF</resetMask>
  99723. <fields>
  99724. <field>
  99725. <name>WDOGUNLOCK</name>
  99726. <description>Writing the unlock sequence values to this register to makes the watchdog write-once registers writable again</description>
  99727. <bitOffset>0</bitOffset>
  99728. <bitWidth>16</bitWidth>
  99729. <access>read-write</access>
  99730. </field>
  99731. </fields>
  99732. </register>
  99733. <register>
  99734. <name>TMROUTH</name>
  99735. <description>Watchdog Timer Output Register High</description>
  99736. <addressOffset>0x10</addressOffset>
  99737. <size>16</size>
  99738. <access>read-write</access>
  99739. <resetValue>0</resetValue>
  99740. <resetMask>0xFFFF</resetMask>
  99741. <fields>
  99742. <field>
  99743. <name>TIMEROUTHIGH</name>
  99744. <description>Shows the value of the upper 16 bits of the watchdog timer.</description>
  99745. <bitOffset>0</bitOffset>
  99746. <bitWidth>16</bitWidth>
  99747. <access>read-write</access>
  99748. </field>
  99749. </fields>
  99750. </register>
  99751. <register>
  99752. <name>TMROUTL</name>
  99753. <description>Watchdog Timer Output Register Low</description>
  99754. <addressOffset>0x12</addressOffset>
  99755. <size>16</size>
  99756. <access>read-write</access>
  99757. <resetValue>0</resetValue>
  99758. <resetMask>0xFFFF</resetMask>
  99759. <fields>
  99760. <field>
  99761. <name>TIMEROUTLOW</name>
  99762. <description>Shows the value of the lower 16 bits of the watchdog timer.</description>
  99763. <bitOffset>0</bitOffset>
  99764. <bitWidth>16</bitWidth>
  99765. <access>read-write</access>
  99766. </field>
  99767. </fields>
  99768. </register>
  99769. <register>
  99770. <name>RSTCNT</name>
  99771. <description>Watchdog Reset Count register</description>
  99772. <addressOffset>0x14</addressOffset>
  99773. <size>16</size>
  99774. <access>read-write</access>
  99775. <resetValue>0</resetValue>
  99776. <resetMask>0xFFFF</resetMask>
  99777. <fields>
  99778. <field>
  99779. <name>RSTCNT</name>
  99780. <description>Counts the number of times the watchdog resets the system</description>
  99781. <bitOffset>0</bitOffset>
  99782. <bitWidth>16</bitWidth>
  99783. <access>read-write</access>
  99784. </field>
  99785. </fields>
  99786. </register>
  99787. <register>
  99788. <name>PRESC</name>
  99789. <description>Watchdog Prescaler register</description>
  99790. <addressOffset>0x16</addressOffset>
  99791. <size>16</size>
  99792. <access>read-write</access>
  99793. <resetValue>0x400</resetValue>
  99794. <resetMask>0xFFFF</resetMask>
  99795. <fields>
  99796. <field>
  99797. <name>PRESCVAL</name>
  99798. <description>3-bit prescaler for the watchdog clock source</description>
  99799. <bitOffset>8</bitOffset>
  99800. <bitWidth>3</bitWidth>
  99801. <access>read-write</access>
  99802. </field>
  99803. </fields>
  99804. </register>
  99805. </registers>
  99806. </peripheral>
  99807. <peripheral>
  99808. <name>EWM</name>
  99809. <description>External Watchdog Monitor</description>
  99810. <prependToName>EWM_</prependToName>
  99811. <baseAddress>0x40061000</baseAddress>
  99812. <addressBlock>
  99813. <offset>0</offset>
  99814. <size>0x4</size>
  99815. <usage>registers</usage>
  99816. </addressBlock>
  99817. <interrupt>
  99818. <name>WDOG_EWM</name>
  99819. <value>22</value>
  99820. </interrupt>
  99821. <registers>
  99822. <register>
  99823. <name>CTRL</name>
  99824. <description>Control Register</description>
  99825. <addressOffset>0</addressOffset>
  99826. <size>8</size>
  99827. <access>read-write</access>
  99828. <resetValue>0</resetValue>
  99829. <resetMask>0xFF</resetMask>
  99830. <fields>
  99831. <field>
  99832. <name>EWMEN</name>
  99833. <description>EWM enable.</description>
  99834. <bitOffset>0</bitOffset>
  99835. <bitWidth>1</bitWidth>
  99836. <access>read-write</access>
  99837. </field>
  99838. <field>
  99839. <name>ASSIN</name>
  99840. <description>EWM_in&apos;s Assertion State Select.</description>
  99841. <bitOffset>1</bitOffset>
  99842. <bitWidth>1</bitWidth>
  99843. <access>read-write</access>
  99844. </field>
  99845. <field>
  99846. <name>INEN</name>
  99847. <description>Input Enable.</description>
  99848. <bitOffset>2</bitOffset>
  99849. <bitWidth>1</bitWidth>
  99850. <access>read-write</access>
  99851. </field>
  99852. <field>
  99853. <name>INTEN</name>
  99854. <description>Interrupt Enable.</description>
  99855. <bitOffset>3</bitOffset>
  99856. <bitWidth>1</bitWidth>
  99857. <access>read-write</access>
  99858. </field>
  99859. </fields>
  99860. </register>
  99861. <register>
  99862. <name>SERV</name>
  99863. <description>Service Register</description>
  99864. <addressOffset>0x1</addressOffset>
  99865. <size>8</size>
  99866. <access>write-only</access>
  99867. <resetValue>0</resetValue>
  99868. <resetMask>0xFF</resetMask>
  99869. <fields>
  99870. <field>
  99871. <name>SERVICE</name>
  99872. <description>The EWM service mechanism requires the CPU to write two values to the SERV register: a first data byte of 0xB4, followed by a second data byte of 0x2C</description>
  99873. <bitOffset>0</bitOffset>
  99874. <bitWidth>8</bitWidth>
  99875. <access>write-only</access>
  99876. </field>
  99877. </fields>
  99878. </register>
  99879. <register>
  99880. <name>CMPL</name>
  99881. <description>Compare Low Register</description>
  99882. <addressOffset>0x2</addressOffset>
  99883. <size>8</size>
  99884. <access>read-write</access>
  99885. <resetValue>0</resetValue>
  99886. <resetMask>0xFF</resetMask>
  99887. <fields>
  99888. <field>
  99889. <name>COMPAREL</name>
  99890. <description>To prevent runaway code from changing this field, software should write to this field after a CPU reset even if the (default) minimum service time is required</description>
  99891. <bitOffset>0</bitOffset>
  99892. <bitWidth>8</bitWidth>
  99893. <access>read-write</access>
  99894. </field>
  99895. </fields>
  99896. </register>
  99897. <register>
  99898. <name>CMPH</name>
  99899. <description>Compare High Register</description>
  99900. <addressOffset>0x3</addressOffset>
  99901. <size>8</size>
  99902. <access>read-write</access>
  99903. <resetValue>0xFF</resetValue>
  99904. <resetMask>0xFF</resetMask>
  99905. <fields>
  99906. <field>
  99907. <name>COMPAREH</name>
  99908. <description>To prevent runaway code from changing this field, software should write to this field after a CPU reset even if the (default) maximum service time is required</description>
  99909. <bitOffset>0</bitOffset>
  99910. <bitWidth>8</bitWidth>
  99911. <access>read-write</access>
  99912. </field>
  99913. </fields>
  99914. </register>
  99915. </registers>
  99916. </peripheral>
  99917. <peripheral>
  99918. <name>CMT</name>
  99919. <description>Carrier Modulator Transmitter</description>
  99920. <prependToName>CMT_</prependToName>
  99921. <baseAddress>0x40062000</baseAddress>
  99922. <addressBlock>
  99923. <offset>0</offset>
  99924. <size>0xC</size>
  99925. <usage>registers</usage>
  99926. </addressBlock>
  99927. <interrupt>
  99928. <name>CMT</name>
  99929. <value>45</value>
  99930. </interrupt>
  99931. <registers>
  99932. <register>
  99933. <name>CGH1</name>
  99934. <description>CMT Carrier Generator High Data Register 1</description>
  99935. <addressOffset>0</addressOffset>
  99936. <size>8</size>
  99937. <access>read-write</access>
  99938. <resetValue>0</resetValue>
  99939. <resetMask>0</resetMask>
  99940. <fields>
  99941. <field>
  99942. <name>PH</name>
  99943. <description>Primary Carrier High Time Data Value</description>
  99944. <bitOffset>0</bitOffset>
  99945. <bitWidth>8</bitWidth>
  99946. <access>read-write</access>
  99947. </field>
  99948. </fields>
  99949. </register>
  99950. <register>
  99951. <name>CGL1</name>
  99952. <description>CMT Carrier Generator Low Data Register 1</description>
  99953. <addressOffset>0x1</addressOffset>
  99954. <size>8</size>
  99955. <access>read-write</access>
  99956. <resetValue>0</resetValue>
  99957. <resetMask>0</resetMask>
  99958. <fields>
  99959. <field>
  99960. <name>PL</name>
  99961. <description>Primary Carrier Low Time Data Value</description>
  99962. <bitOffset>0</bitOffset>
  99963. <bitWidth>8</bitWidth>
  99964. <access>read-write</access>
  99965. </field>
  99966. </fields>
  99967. </register>
  99968. <register>
  99969. <name>CGH2</name>
  99970. <description>CMT Carrier Generator High Data Register 2</description>
  99971. <addressOffset>0x2</addressOffset>
  99972. <size>8</size>
  99973. <access>read-write</access>
  99974. <resetValue>0</resetValue>
  99975. <resetMask>0</resetMask>
  99976. <fields>
  99977. <field>
  99978. <name>SH</name>
  99979. <description>Secondary Carrier High Time Data Value</description>
  99980. <bitOffset>0</bitOffset>
  99981. <bitWidth>8</bitWidth>
  99982. <access>read-write</access>
  99983. </field>
  99984. </fields>
  99985. </register>
  99986. <register>
  99987. <name>CGL2</name>
  99988. <description>CMT Carrier Generator Low Data Register 2</description>
  99989. <addressOffset>0x3</addressOffset>
  99990. <size>8</size>
  99991. <access>read-write</access>
  99992. <resetValue>0</resetValue>
  99993. <resetMask>0</resetMask>
  99994. <fields>
  99995. <field>
  99996. <name>SL</name>
  99997. <description>Secondary Carrier Low Time Data Value</description>
  99998. <bitOffset>0</bitOffset>
  99999. <bitWidth>8</bitWidth>
  100000. <access>read-write</access>
  100001. </field>
  100002. </fields>
  100003. </register>
  100004. <register>
  100005. <name>OC</name>
  100006. <description>CMT Output Control Register</description>
  100007. <addressOffset>0x4</addressOffset>
  100008. <size>8</size>
  100009. <access>read-write</access>
  100010. <resetValue>0</resetValue>
  100011. <resetMask>0xFF</resetMask>
  100012. <fields>
  100013. <field>
  100014. <name>IROPEN</name>
  100015. <description>IRO Pin Enable</description>
  100016. <bitOffset>5</bitOffset>
  100017. <bitWidth>1</bitWidth>
  100018. <access>read-write</access>
  100019. <enumeratedValues>
  100020. <enumeratedValue>
  100021. <name>0</name>
  100022. <description>The IRO signal is disabled.</description>
  100023. <value>#0</value>
  100024. </enumeratedValue>
  100025. <enumeratedValue>
  100026. <name>1</name>
  100027. <description>The IRO signal is enabled as output.</description>
  100028. <value>#1</value>
  100029. </enumeratedValue>
  100030. </enumeratedValues>
  100031. </field>
  100032. <field>
  100033. <name>CMTPOL</name>
  100034. <description>CMT Output Polarity</description>
  100035. <bitOffset>6</bitOffset>
  100036. <bitWidth>1</bitWidth>
  100037. <access>read-write</access>
  100038. <enumeratedValues>
  100039. <enumeratedValue>
  100040. <name>0</name>
  100041. <description>The IRO signal is active-low.</description>
  100042. <value>#0</value>
  100043. </enumeratedValue>
  100044. <enumeratedValue>
  100045. <name>1</name>
  100046. <description>The IRO signal is active-high.</description>
  100047. <value>#1</value>
  100048. </enumeratedValue>
  100049. </enumeratedValues>
  100050. </field>
  100051. <field>
  100052. <name>IROL</name>
  100053. <description>IRO Latch Control</description>
  100054. <bitOffset>7</bitOffset>
  100055. <bitWidth>1</bitWidth>
  100056. <access>read-write</access>
  100057. </field>
  100058. </fields>
  100059. </register>
  100060. <register>
  100061. <name>MSC</name>
  100062. <description>CMT Modulator Status and Control Register</description>
  100063. <addressOffset>0x5</addressOffset>
  100064. <size>8</size>
  100065. <access>read-write</access>
  100066. <resetValue>0</resetValue>
  100067. <resetMask>0xFF</resetMask>
  100068. <fields>
  100069. <field>
  100070. <name>MCGEN</name>
  100071. <description>Modulator and Carrier Generator Enable</description>
  100072. <bitOffset>0</bitOffset>
  100073. <bitWidth>1</bitWidth>
  100074. <access>read-write</access>
  100075. <enumeratedValues>
  100076. <enumeratedValue>
  100077. <name>0</name>
  100078. <description>Modulator and carrier generator disabled</description>
  100079. <value>#0</value>
  100080. </enumeratedValue>
  100081. <enumeratedValue>
  100082. <name>1</name>
  100083. <description>Modulator and carrier generator enabled</description>
  100084. <value>#1</value>
  100085. </enumeratedValue>
  100086. </enumeratedValues>
  100087. </field>
  100088. <field>
  100089. <name>EOCIE</name>
  100090. <description>End of Cycle Interrupt Enable</description>
  100091. <bitOffset>1</bitOffset>
  100092. <bitWidth>1</bitWidth>
  100093. <access>read-write</access>
  100094. <enumeratedValues>
  100095. <enumeratedValue>
  100096. <name>0</name>
  100097. <description>CPU interrupt is disabled.</description>
  100098. <value>#0</value>
  100099. </enumeratedValue>
  100100. <enumeratedValue>
  100101. <name>1</name>
  100102. <description>CPU interrupt is enabled.</description>
  100103. <value>#1</value>
  100104. </enumeratedValue>
  100105. </enumeratedValues>
  100106. </field>
  100107. <field>
  100108. <name>FSK</name>
  100109. <description>FSK Mode Select</description>
  100110. <bitOffset>2</bitOffset>
  100111. <bitWidth>1</bitWidth>
  100112. <access>read-write</access>
  100113. <enumeratedValues>
  100114. <enumeratedValue>
  100115. <name>0</name>
  100116. <description>The CMT operates in Time or Baseband mode.</description>
  100117. <value>#0</value>
  100118. </enumeratedValue>
  100119. <enumeratedValue>
  100120. <name>1</name>
  100121. <description>The CMT operates in FSK mode.</description>
  100122. <value>#1</value>
  100123. </enumeratedValue>
  100124. </enumeratedValues>
  100125. </field>
  100126. <field>
  100127. <name>BASE</name>
  100128. <description>Baseband Enable</description>
  100129. <bitOffset>3</bitOffset>
  100130. <bitWidth>1</bitWidth>
  100131. <access>read-write</access>
  100132. <enumeratedValues>
  100133. <enumeratedValue>
  100134. <name>0</name>
  100135. <description>Baseband mode is disabled.</description>
  100136. <value>#0</value>
  100137. </enumeratedValue>
  100138. <enumeratedValue>
  100139. <name>1</name>
  100140. <description>Baseband mode is enabled.</description>
  100141. <value>#1</value>
  100142. </enumeratedValue>
  100143. </enumeratedValues>
  100144. </field>
  100145. <field>
  100146. <name>EXSPC</name>
  100147. <description>Extended Space Enable</description>
  100148. <bitOffset>4</bitOffset>
  100149. <bitWidth>1</bitWidth>
  100150. <access>read-write</access>
  100151. <enumeratedValues>
  100152. <enumeratedValue>
  100153. <name>0</name>
  100154. <description>Extended space is disabled.</description>
  100155. <value>#0</value>
  100156. </enumeratedValue>
  100157. <enumeratedValue>
  100158. <name>1</name>
  100159. <description>Extended space is enabled.</description>
  100160. <value>#1</value>
  100161. </enumeratedValue>
  100162. </enumeratedValues>
  100163. </field>
  100164. <field>
  100165. <name>CMTDIV</name>
  100166. <description>CMT Clock Divide Prescaler</description>
  100167. <bitOffset>5</bitOffset>
  100168. <bitWidth>2</bitWidth>
  100169. <access>read-write</access>
  100170. <enumeratedValues>
  100171. <enumeratedValue>
  100172. <name>00</name>
  100173. <description>IF * 1</description>
  100174. <value>#00</value>
  100175. </enumeratedValue>
  100176. <enumeratedValue>
  100177. <name>01</name>
  100178. <description>IF * 2</description>
  100179. <value>#01</value>
  100180. </enumeratedValue>
  100181. <enumeratedValue>
  100182. <name>10</name>
  100183. <description>IF * 4</description>
  100184. <value>#10</value>
  100185. </enumeratedValue>
  100186. <enumeratedValue>
  100187. <name>11</name>
  100188. <description>IF * 8</description>
  100189. <value>#11</value>
  100190. </enumeratedValue>
  100191. </enumeratedValues>
  100192. </field>
  100193. <field>
  100194. <name>EOCF</name>
  100195. <description>End Of Cycle Status Flag</description>
  100196. <bitOffset>7</bitOffset>
  100197. <bitWidth>1</bitWidth>
  100198. <access>read-only</access>
  100199. <enumeratedValues>
  100200. <enumeratedValue>
  100201. <name>0</name>
  100202. <description>End of modulation cycle has not occured since the flag last cleared.</description>
  100203. <value>#0</value>
  100204. </enumeratedValue>
  100205. <enumeratedValue>
  100206. <name>1</name>
  100207. <description>End of modulator cycle has occurred.</description>
  100208. <value>#1</value>
  100209. </enumeratedValue>
  100210. </enumeratedValues>
  100211. </field>
  100212. </fields>
  100213. </register>
  100214. <register>
  100215. <name>CMD1</name>
  100216. <description>CMT Modulator Data Register Mark High</description>
  100217. <addressOffset>0x6</addressOffset>
  100218. <size>8</size>
  100219. <access>read-write</access>
  100220. <resetValue>0</resetValue>
  100221. <resetMask>0</resetMask>
  100222. <fields>
  100223. <field>
  100224. <name>MB</name>
  100225. <description>Controls the upper mark periods of the modulator for all modes.</description>
  100226. <bitOffset>0</bitOffset>
  100227. <bitWidth>8</bitWidth>
  100228. <access>read-write</access>
  100229. </field>
  100230. </fields>
  100231. </register>
  100232. <register>
  100233. <name>CMD2</name>
  100234. <description>CMT Modulator Data Register Mark Low</description>
  100235. <addressOffset>0x7</addressOffset>
  100236. <size>8</size>
  100237. <access>read-write</access>
  100238. <resetValue>0</resetValue>
  100239. <resetMask>0</resetMask>
  100240. <fields>
  100241. <field>
  100242. <name>MB</name>
  100243. <description>Controls the lower mark periods of the modulator for all modes.</description>
  100244. <bitOffset>0</bitOffset>
  100245. <bitWidth>8</bitWidth>
  100246. <access>read-write</access>
  100247. </field>
  100248. </fields>
  100249. </register>
  100250. <register>
  100251. <name>CMD3</name>
  100252. <description>CMT Modulator Data Register Space High</description>
  100253. <addressOffset>0x8</addressOffset>
  100254. <size>8</size>
  100255. <access>read-write</access>
  100256. <resetValue>0</resetValue>
  100257. <resetMask>0</resetMask>
  100258. <fields>
  100259. <field>
  100260. <name>SB</name>
  100261. <description>Controls the upper space periods of the modulator for all modes.</description>
  100262. <bitOffset>0</bitOffset>
  100263. <bitWidth>8</bitWidth>
  100264. <access>read-write</access>
  100265. </field>
  100266. </fields>
  100267. </register>
  100268. <register>
  100269. <name>CMD4</name>
  100270. <description>CMT Modulator Data Register Space Low</description>
  100271. <addressOffset>0x9</addressOffset>
  100272. <size>8</size>
  100273. <access>read-write</access>
  100274. <resetValue>0</resetValue>
  100275. <resetMask>0</resetMask>
  100276. <fields>
  100277. <field>
  100278. <name>SB</name>
  100279. <description>Controls the lower space periods of the modulator for all modes.</description>
  100280. <bitOffset>0</bitOffset>
  100281. <bitWidth>8</bitWidth>
  100282. <access>read-write</access>
  100283. </field>
  100284. </fields>
  100285. </register>
  100286. <register>
  100287. <name>PPS</name>
  100288. <description>CMT Primary Prescaler Register</description>
  100289. <addressOffset>0xA</addressOffset>
  100290. <size>8</size>
  100291. <access>read-write</access>
  100292. <resetValue>0</resetValue>
  100293. <resetMask>0xFF</resetMask>
  100294. <fields>
  100295. <field>
  100296. <name>PPSDIV</name>
  100297. <description>Primary Prescaler Divider</description>
  100298. <bitOffset>0</bitOffset>
  100299. <bitWidth>4</bitWidth>
  100300. <access>read-write</access>
  100301. <enumeratedValues>
  100302. <enumeratedValue>
  100303. <name>0000</name>
  100304. <description>Bus clock * 1</description>
  100305. <value>#0000</value>
  100306. </enumeratedValue>
  100307. <enumeratedValue>
  100308. <name>0001</name>
  100309. <description>Bus clock * 2</description>
  100310. <value>#0001</value>
  100311. </enumeratedValue>
  100312. <enumeratedValue>
  100313. <name>0010</name>
  100314. <description>Bus clock * 3</description>
  100315. <value>#0010</value>
  100316. </enumeratedValue>
  100317. <enumeratedValue>
  100318. <name>0011</name>
  100319. <description>Bus clock * 4</description>
  100320. <value>#0011</value>
  100321. </enumeratedValue>
  100322. <enumeratedValue>
  100323. <name>0100</name>
  100324. <description>Bus clock * 5</description>
  100325. <value>#0100</value>
  100326. </enumeratedValue>
  100327. <enumeratedValue>
  100328. <name>0101</name>
  100329. <description>Bus clock * 6</description>
  100330. <value>#0101</value>
  100331. </enumeratedValue>
  100332. <enumeratedValue>
  100333. <name>0110</name>
  100334. <description>Bus clock * 7</description>
  100335. <value>#0110</value>
  100336. </enumeratedValue>
  100337. <enumeratedValue>
  100338. <name>0111</name>
  100339. <description>Bus clock * 8</description>
  100340. <value>#0111</value>
  100341. </enumeratedValue>
  100342. <enumeratedValue>
  100343. <name>1000</name>
  100344. <description>Bus clock * 9</description>
  100345. <value>#1000</value>
  100346. </enumeratedValue>
  100347. <enumeratedValue>
  100348. <name>1001</name>
  100349. <description>Bus clock * 10</description>
  100350. <value>#1001</value>
  100351. </enumeratedValue>
  100352. <enumeratedValue>
  100353. <name>1010</name>
  100354. <description>Bus clock * 11</description>
  100355. <value>#1010</value>
  100356. </enumeratedValue>
  100357. <enumeratedValue>
  100358. <name>1011</name>
  100359. <description>Bus clock * 12</description>
  100360. <value>#1011</value>
  100361. </enumeratedValue>
  100362. <enumeratedValue>
  100363. <name>1100</name>
  100364. <description>Bus clock * 13</description>
  100365. <value>#1100</value>
  100366. </enumeratedValue>
  100367. <enumeratedValue>
  100368. <name>1101</name>
  100369. <description>Bus clock * 14</description>
  100370. <value>#1101</value>
  100371. </enumeratedValue>
  100372. <enumeratedValue>
  100373. <name>1110</name>
  100374. <description>Bus clock * 15</description>
  100375. <value>#1110</value>
  100376. </enumeratedValue>
  100377. <enumeratedValue>
  100378. <name>1111</name>
  100379. <description>Bus clock * 16</description>
  100380. <value>#1111</value>
  100381. </enumeratedValue>
  100382. </enumeratedValues>
  100383. </field>
  100384. </fields>
  100385. </register>
  100386. <register>
  100387. <name>DMA</name>
  100388. <description>CMT Direct Memory Access Register</description>
  100389. <addressOffset>0xB</addressOffset>
  100390. <size>8</size>
  100391. <access>read-write</access>
  100392. <resetValue>0</resetValue>
  100393. <resetMask>0xFF</resetMask>
  100394. <fields>
  100395. <field>
  100396. <name>DMA</name>
  100397. <description>DMA Enable</description>
  100398. <bitOffset>0</bitOffset>
  100399. <bitWidth>1</bitWidth>
  100400. <access>read-write</access>
  100401. <enumeratedValues>
  100402. <enumeratedValue>
  100403. <name>0</name>
  100404. <description>DMA transfer request and done are disabled.</description>
  100405. <value>#0</value>
  100406. </enumeratedValue>
  100407. <enumeratedValue>
  100408. <name>1</name>
  100409. <description>DMA transfer request and done are enabled.</description>
  100410. <value>#1</value>
  100411. </enumeratedValue>
  100412. </enumeratedValues>
  100413. </field>
  100414. </fields>
  100415. </register>
  100416. </registers>
  100417. </peripheral>
  100418. <peripheral>
  100419. <name>MCG</name>
  100420. <description>Multipurpose Clock Generator module</description>
  100421. <prependToName>MCG_</prependToName>
  100422. <baseAddress>0x40064000</baseAddress>
  100423. <addressBlock>
  100424. <offset>0</offset>
  100425. <size>0xE</size>
  100426. <usage>registers</usage>
  100427. </addressBlock>
  100428. <registers>
  100429. <register>
  100430. <name>C1</name>
  100431. <description>MCG Control 1 Register</description>
  100432. <addressOffset>0</addressOffset>
  100433. <size>8</size>
  100434. <access>read-write</access>
  100435. <resetValue>0x4</resetValue>
  100436. <resetMask>0xFF</resetMask>
  100437. <fields>
  100438. <field>
  100439. <name>IREFSTEN</name>
  100440. <description>Internal Reference Stop Enable</description>
  100441. <bitOffset>0</bitOffset>
  100442. <bitWidth>1</bitWidth>
  100443. <access>read-write</access>
  100444. <enumeratedValues>
  100445. <enumeratedValue>
  100446. <name>0</name>
  100447. <description>Internal reference clock is disabled in Stop mode.</description>
  100448. <value>#0</value>
  100449. </enumeratedValue>
  100450. <enumeratedValue>
  100451. <name>1</name>
  100452. <description>Internal reference clock is enabled in Stop mode if IRCLKEN is set or if MCG is in FEI, FBI, or BLPI modes before entering Stop mode.</description>
  100453. <value>#1</value>
  100454. </enumeratedValue>
  100455. </enumeratedValues>
  100456. </field>
  100457. <field>
  100458. <name>IRCLKEN</name>
  100459. <description>Internal Reference Clock Enable</description>
  100460. <bitOffset>1</bitOffset>
  100461. <bitWidth>1</bitWidth>
  100462. <access>read-write</access>
  100463. <enumeratedValues>
  100464. <enumeratedValue>
  100465. <name>0</name>
  100466. <description>MCGIRCLK inactive.</description>
  100467. <value>#0</value>
  100468. </enumeratedValue>
  100469. <enumeratedValue>
  100470. <name>1</name>
  100471. <description>MCGIRCLK active.</description>
  100472. <value>#1</value>
  100473. </enumeratedValue>
  100474. </enumeratedValues>
  100475. </field>
  100476. <field>
  100477. <name>IREFS</name>
  100478. <description>Internal Reference Select</description>
  100479. <bitOffset>2</bitOffset>
  100480. <bitWidth>1</bitWidth>
  100481. <access>read-write</access>
  100482. <enumeratedValues>
  100483. <enumeratedValue>
  100484. <name>0</name>
  100485. <description>External reference clock is selected.</description>
  100486. <value>#0</value>
  100487. </enumeratedValue>
  100488. <enumeratedValue>
  100489. <name>1</name>
  100490. <description>The slow internal reference clock is selected.</description>
  100491. <value>#1</value>
  100492. </enumeratedValue>
  100493. </enumeratedValues>
  100494. </field>
  100495. <field>
  100496. <name>FRDIV</name>
  100497. <description>FLL External Reference Divider</description>
  100498. <bitOffset>3</bitOffset>
  100499. <bitWidth>3</bitWidth>
  100500. <access>read-write</access>
  100501. <enumeratedValues>
  100502. <enumeratedValue>
  100503. <name>000</name>
  100504. <description>If RANGE = 0 or OSCSEL=1 , Divide Factor is 1; for all other RANGE values, Divide Factor is 32.</description>
  100505. <value>#000</value>
  100506. </enumeratedValue>
  100507. <enumeratedValue>
  100508. <name>001</name>
  100509. <description>If RANGE = 0 or OSCSEL=1 , Divide Factor is 2; for all other RANGE values, Divide Factor is 64.</description>
  100510. <value>#001</value>
  100511. </enumeratedValue>
  100512. <enumeratedValue>
  100513. <name>010</name>
  100514. <description>If RANGE = 0 or OSCSEL=1 , Divide Factor is 4; for all other RANGE values, Divide Factor is 128.</description>
  100515. <value>#010</value>
  100516. </enumeratedValue>
  100517. <enumeratedValue>
  100518. <name>011</name>
  100519. <description>If RANGE = 0 or OSCSEL=1 , Divide Factor is 8; for all other RANGE values, Divide Factor is 256.</description>
  100520. <value>#011</value>
  100521. </enumeratedValue>
  100522. <enumeratedValue>
  100523. <name>100</name>
  100524. <description>If RANGE = 0 or OSCSEL=1 , Divide Factor is 16; for all other RANGE values, Divide Factor is 512.</description>
  100525. <value>#100</value>
  100526. </enumeratedValue>
  100527. <enumeratedValue>
  100528. <name>101</name>
  100529. <description>If RANGE = 0 or OSCSEL=1 , Divide Factor is 32; for all other RANGE values, Divide Factor is 1024.</description>
  100530. <value>#101</value>
  100531. </enumeratedValue>
  100532. <enumeratedValue>
  100533. <name>110</name>
  100534. <description>If RANGE = 0 or OSCSEL=1 , Divide Factor is 64; for all other RANGE values, Divide Factor is 1280 .</description>
  100535. <value>#110</value>
  100536. </enumeratedValue>
  100537. <enumeratedValue>
  100538. <name>111</name>
  100539. <description>If RANGE = 0 or OSCSEL=1 , Divide Factor is 128; for all other RANGE values, Divide Factor is 1536 .</description>
  100540. <value>#111</value>
  100541. </enumeratedValue>
  100542. </enumeratedValues>
  100543. </field>
  100544. <field>
  100545. <name>CLKS</name>
  100546. <description>Clock Source Select</description>
  100547. <bitOffset>6</bitOffset>
  100548. <bitWidth>2</bitWidth>
  100549. <access>read-write</access>
  100550. <enumeratedValues>
  100551. <enumeratedValue>
  100552. <name>00</name>
  100553. <description>Encoding 0 - Output of FLL or PLL is selected (depends on PLLS control bit).</description>
  100554. <value>#00</value>
  100555. </enumeratedValue>
  100556. <enumeratedValue>
  100557. <name>01</name>
  100558. <description>Encoding 1 - Internal reference clock is selected.</description>
  100559. <value>#01</value>
  100560. </enumeratedValue>
  100561. <enumeratedValue>
  100562. <name>10</name>
  100563. <description>Encoding 2 - External reference clock is selected.</description>
  100564. <value>#10</value>
  100565. </enumeratedValue>
  100566. <enumeratedValue>
  100567. <name>11</name>
  100568. <description>Encoding 3 - Reserved.</description>
  100569. <value>#11</value>
  100570. </enumeratedValue>
  100571. </enumeratedValues>
  100572. </field>
  100573. </fields>
  100574. </register>
  100575. <register>
  100576. <name>C2</name>
  100577. <description>MCG Control 2 Register</description>
  100578. <addressOffset>0x1</addressOffset>
  100579. <size>8</size>
  100580. <access>read-write</access>
  100581. <resetValue>0x80</resetValue>
  100582. <resetMask>0xFF</resetMask>
  100583. <fields>
  100584. <field>
  100585. <name>IRCS</name>
  100586. <description>Internal Reference Clock Select</description>
  100587. <bitOffset>0</bitOffset>
  100588. <bitWidth>1</bitWidth>
  100589. <access>read-write</access>
  100590. <enumeratedValues>
  100591. <enumeratedValue>
  100592. <name>0</name>
  100593. <description>Slow internal reference clock selected.</description>
  100594. <value>#0</value>
  100595. </enumeratedValue>
  100596. <enumeratedValue>
  100597. <name>1</name>
  100598. <description>Fast internal reference clock selected.</description>
  100599. <value>#1</value>
  100600. </enumeratedValue>
  100601. </enumeratedValues>
  100602. </field>
  100603. <field>
  100604. <name>LP</name>
  100605. <description>Low Power Select</description>
  100606. <bitOffset>1</bitOffset>
  100607. <bitWidth>1</bitWidth>
  100608. <access>read-write</access>
  100609. <enumeratedValues>
  100610. <enumeratedValue>
  100611. <name>0</name>
  100612. <description>FLL or PLL is not disabled in bypass modes.</description>
  100613. <value>#0</value>
  100614. </enumeratedValue>
  100615. <enumeratedValue>
  100616. <name>1</name>
  100617. <description>FLL or PLL is disabled in bypass modes (lower power)</description>
  100618. <value>#1</value>
  100619. </enumeratedValue>
  100620. </enumeratedValues>
  100621. </field>
  100622. <field>
  100623. <name>EREFS</name>
  100624. <description>External Reference Select</description>
  100625. <bitOffset>2</bitOffset>
  100626. <bitWidth>1</bitWidth>
  100627. <access>read-write</access>
  100628. <enumeratedValues>
  100629. <enumeratedValue>
  100630. <name>0</name>
  100631. <description>External reference clock requested.</description>
  100632. <value>#0</value>
  100633. </enumeratedValue>
  100634. <enumeratedValue>
  100635. <name>1</name>
  100636. <description>Oscillator requested.</description>
  100637. <value>#1</value>
  100638. </enumeratedValue>
  100639. </enumeratedValues>
  100640. </field>
  100641. <field>
  100642. <name>HGO</name>
  100643. <description>High Gain Oscillator Select</description>
  100644. <bitOffset>3</bitOffset>
  100645. <bitWidth>1</bitWidth>
  100646. <access>read-write</access>
  100647. <enumeratedValues>
  100648. <enumeratedValue>
  100649. <name>0</name>
  100650. <description>Configure crystal oscillator for low-power operation.</description>
  100651. <value>#0</value>
  100652. </enumeratedValue>
  100653. <enumeratedValue>
  100654. <name>1</name>
  100655. <description>Configure crystal oscillator for high-gain operation.</description>
  100656. <value>#1</value>
  100657. </enumeratedValue>
  100658. </enumeratedValues>
  100659. </field>
  100660. <field>
  100661. <name>RANGE</name>
  100662. <description>Frequency Range Select</description>
  100663. <bitOffset>4</bitOffset>
  100664. <bitWidth>2</bitWidth>
  100665. <access>read-write</access>
  100666. <enumeratedValues>
  100667. <enumeratedValue>
  100668. <name>00</name>
  100669. <description>Encoding 0 - Low frequency range selected for the crystal oscillator .</description>
  100670. <value>#00</value>
  100671. </enumeratedValue>
  100672. <enumeratedValue>
  100673. <name>01</name>
  100674. <description>Encoding 1 - High frequency range selected for the crystal oscillator .</description>
  100675. <value>#01</value>
  100676. </enumeratedValue>
  100677. <enumeratedValue>
  100678. <name>1X</name>
  100679. <description>Encoding 2 - Very high frequency range selected for the crystal oscillator .</description>
  100680. <value>#1x</value>
  100681. </enumeratedValue>
  100682. </enumeratedValues>
  100683. </field>
  100684. <field>
  100685. <name>FCFTRIM</name>
  100686. <description>Fast Internal Reference Clock Fine Trim</description>
  100687. <bitOffset>6</bitOffset>
  100688. <bitWidth>1</bitWidth>
  100689. <access>read-write</access>
  100690. </field>
  100691. <field>
  100692. <name>LOCRE0</name>
  100693. <description>Loss of Clock Reset Enable</description>
  100694. <bitOffset>7</bitOffset>
  100695. <bitWidth>1</bitWidth>
  100696. <access>read-write</access>
  100697. <enumeratedValues>
  100698. <enumeratedValue>
  100699. <name>0</name>
  100700. <description>Interrupt request is generated on a loss of OSC0 external reference clock.</description>
  100701. <value>#0</value>
  100702. </enumeratedValue>
  100703. <enumeratedValue>
  100704. <name>1</name>
  100705. <description>Generate a reset request on a loss of OSC0 external reference clock.</description>
  100706. <value>#1</value>
  100707. </enumeratedValue>
  100708. </enumeratedValues>
  100709. </field>
  100710. </fields>
  100711. </register>
  100712. <register>
  100713. <name>C3</name>
  100714. <description>MCG Control 3 Register</description>
  100715. <addressOffset>0x2</addressOffset>
  100716. <size>8</size>
  100717. <access>read-write</access>
  100718. <resetValue>0</resetValue>
  100719. <resetMask>0</resetMask>
  100720. <fields>
  100721. <field>
  100722. <name>SCTRIM</name>
  100723. <description>Slow Internal Reference Clock Trim Setting</description>
  100724. <bitOffset>0</bitOffset>
  100725. <bitWidth>8</bitWidth>
  100726. <access>read-write</access>
  100727. </field>
  100728. </fields>
  100729. </register>
  100730. <register>
  100731. <name>C4</name>
  100732. <description>MCG Control 4 Register</description>
  100733. <addressOffset>0x3</addressOffset>
  100734. <size>8</size>
  100735. <access>read-write</access>
  100736. <resetValue>0</resetValue>
  100737. <resetMask>0xE0</resetMask>
  100738. <fields>
  100739. <field>
  100740. <name>SCFTRIM</name>
  100741. <description>Slow Internal Reference Clock Fine Trim</description>
  100742. <bitOffset>0</bitOffset>
  100743. <bitWidth>1</bitWidth>
  100744. <access>read-write</access>
  100745. </field>
  100746. <field>
  100747. <name>FCTRIM</name>
  100748. <description>Fast Internal Reference Clock Trim Setting</description>
  100749. <bitOffset>1</bitOffset>
  100750. <bitWidth>4</bitWidth>
  100751. <access>read-write</access>
  100752. </field>
  100753. <field>
  100754. <name>DRST_DRS</name>
  100755. <description>DCO Range Select</description>
  100756. <bitOffset>5</bitOffset>
  100757. <bitWidth>2</bitWidth>
  100758. <access>read-write</access>
  100759. <enumeratedValues>
  100760. <enumeratedValue>
  100761. <name>00</name>
  100762. <description>Encoding 0 - Low range (reset default).</description>
  100763. <value>#00</value>
  100764. </enumeratedValue>
  100765. <enumeratedValue>
  100766. <name>01</name>
  100767. <description>Encoding 1 - Mid range.</description>
  100768. <value>#01</value>
  100769. </enumeratedValue>
  100770. <enumeratedValue>
  100771. <name>10</name>
  100772. <description>Encoding 2 - Mid-high range.</description>
  100773. <value>#10</value>
  100774. </enumeratedValue>
  100775. <enumeratedValue>
  100776. <name>11</name>
  100777. <description>Encoding 3 - High range.</description>
  100778. <value>#11</value>
  100779. </enumeratedValue>
  100780. </enumeratedValues>
  100781. </field>
  100782. <field>
  100783. <name>DMX32</name>
  100784. <description>DCO Maximum Frequency with 32.768 kHz Reference</description>
  100785. <bitOffset>7</bitOffset>
  100786. <bitWidth>1</bitWidth>
  100787. <access>read-write</access>
  100788. <enumeratedValues>
  100789. <enumeratedValue>
  100790. <name>0</name>
  100791. <description>DCO has a default range of 25%.</description>
  100792. <value>#0</value>
  100793. </enumeratedValue>
  100794. <enumeratedValue>
  100795. <name>1</name>
  100796. <description>DCO is fine-tuned for maximum frequency with 32.768 kHz reference.</description>
  100797. <value>#1</value>
  100798. </enumeratedValue>
  100799. </enumeratedValues>
  100800. </field>
  100801. </fields>
  100802. </register>
  100803. <register>
  100804. <name>C5</name>
  100805. <description>MCG Control 5 Register</description>
  100806. <addressOffset>0x4</addressOffset>
  100807. <size>8</size>
  100808. <access>read-write</access>
  100809. <resetValue>0</resetValue>
  100810. <resetMask>0xFF</resetMask>
  100811. <fields>
  100812. <field>
  100813. <name>PRDIV0</name>
  100814. <description>PLL External Reference Divider</description>
  100815. <bitOffset>0</bitOffset>
  100816. <bitWidth>5</bitWidth>
  100817. <access>read-write</access>
  100818. <enumeratedValues>
  100819. <enumeratedValue>
  100820. <name>0</name>
  100821. <description>Divide Factor is 1</description>
  100822. <value>#00000</value>
  100823. </enumeratedValue>
  100824. <enumeratedValue>
  100825. <name>1</name>
  100826. <description>Divide Factor is 2</description>
  100827. <value>#00001</value>
  100828. </enumeratedValue>
  100829. <enumeratedValue>
  100830. <name>2</name>
  100831. <description>Divide Factor is 3</description>
  100832. <value>#00010</value>
  100833. </enumeratedValue>
  100834. <enumeratedValue>
  100835. <name>3</name>
  100836. <description>Divide Factor is 4</description>
  100837. <value>#00011</value>
  100838. </enumeratedValue>
  100839. <enumeratedValue>
  100840. <name>4</name>
  100841. <description>Divide Factor is 5</description>
  100842. <value>#00100</value>
  100843. </enumeratedValue>
  100844. <enumeratedValue>
  100845. <name>5</name>
  100846. <description>Divide Factor is 6</description>
  100847. <value>#00101</value>
  100848. </enumeratedValue>
  100849. <enumeratedValue>
  100850. <name>6</name>
  100851. <description>Divide Factor is 7</description>
  100852. <value>#00110</value>
  100853. </enumeratedValue>
  100854. <enumeratedValue>
  100855. <name>7</name>
  100856. <description>Divide Factor is 8</description>
  100857. <value>#00111</value>
  100858. </enumeratedValue>
  100859. <enumeratedValue>
  100860. <name>8</name>
  100861. <description>Divide Factor is 9</description>
  100862. <value>#01000</value>
  100863. </enumeratedValue>
  100864. <enumeratedValue>
  100865. <name>9</name>
  100866. <description>Divide Factor is 10</description>
  100867. <value>#01001</value>
  100868. </enumeratedValue>
  100869. <enumeratedValue>
  100870. <name>10</name>
  100871. <description>Divide Factor is 11</description>
  100872. <value>#01010</value>
  100873. </enumeratedValue>
  100874. <enumeratedValue>
  100875. <name>11</name>
  100876. <description>Divide Factor is 12</description>
  100877. <value>#01011</value>
  100878. </enumeratedValue>
  100879. <enumeratedValue>
  100880. <name>12</name>
  100881. <description>Divide Factor is 13</description>
  100882. <value>#01100</value>
  100883. </enumeratedValue>
  100884. <enumeratedValue>
  100885. <name>13</name>
  100886. <description>Divide Factor is 14</description>
  100887. <value>#01101</value>
  100888. </enumeratedValue>
  100889. <enumeratedValue>
  100890. <name>14</name>
  100891. <description>Divide Factor is 15</description>
  100892. <value>#01110</value>
  100893. </enumeratedValue>
  100894. <enumeratedValue>
  100895. <name>15</name>
  100896. <description>Divide Factor is 16</description>
  100897. <value>#01111</value>
  100898. </enumeratedValue>
  100899. <enumeratedValue>
  100900. <name>16</name>
  100901. <description>Divide Factor is 17</description>
  100902. <value>#10000</value>
  100903. </enumeratedValue>
  100904. <enumeratedValue>
  100905. <name>17</name>
  100906. <description>Divide Factor is 18</description>
  100907. <value>#10001</value>
  100908. </enumeratedValue>
  100909. <enumeratedValue>
  100910. <name>18</name>
  100911. <description>Divide Factor is 19</description>
  100912. <value>#10010</value>
  100913. </enumeratedValue>
  100914. <enumeratedValue>
  100915. <name>19</name>
  100916. <description>Divide Factor is 20</description>
  100917. <value>#10011</value>
  100918. </enumeratedValue>
  100919. <enumeratedValue>
  100920. <name>20</name>
  100921. <description>Divide Factor is 21</description>
  100922. <value>#10100</value>
  100923. </enumeratedValue>
  100924. <enumeratedValue>
  100925. <name>21</name>
  100926. <description>Divide Factor is 22</description>
  100927. <value>#10101</value>
  100928. </enumeratedValue>
  100929. <enumeratedValue>
  100930. <name>22</name>
  100931. <description>Divide Factor is 23</description>
  100932. <value>#10110</value>
  100933. </enumeratedValue>
  100934. <enumeratedValue>
  100935. <name>23</name>
  100936. <description>Divide Factor is 24</description>
  100937. <value>#10111</value>
  100938. </enumeratedValue>
  100939. <enumeratedValue>
  100940. <name>24</name>
  100941. <description>Divide Factor is 25</description>
  100942. <value>#11000</value>
  100943. </enumeratedValue>
  100944. <enumeratedValue>
  100945. <name>25</name>
  100946. <description>Divide Factor is 26</description>
  100947. <value>#11001</value>
  100948. </enumeratedValue>
  100949. <enumeratedValue>
  100950. <name>26</name>
  100951. <description>Divide Factor is 27</description>
  100952. <value>#11010</value>
  100953. </enumeratedValue>
  100954. <enumeratedValue>
  100955. <name>27</name>
  100956. <description>Divide Factor is 28</description>
  100957. <value>#11011</value>
  100958. </enumeratedValue>
  100959. <enumeratedValue>
  100960. <name>28</name>
  100961. <description>Divide Factor is 29</description>
  100962. <value>#11100</value>
  100963. </enumeratedValue>
  100964. <enumeratedValue>
  100965. <name>29</name>
  100966. <description>Divide Factor is 30</description>
  100967. <value>#11101</value>
  100968. </enumeratedValue>
  100969. <enumeratedValue>
  100970. <name>30</name>
  100971. <description>Divide Factor is 31</description>
  100972. <value>#11110</value>
  100973. </enumeratedValue>
  100974. <enumeratedValue>
  100975. <name>31</name>
  100976. <description>Divide Factor is 32</description>
  100977. <value>#11111</value>
  100978. </enumeratedValue>
  100979. </enumeratedValues>
  100980. </field>
  100981. <field>
  100982. <name>PLLSTEN0</name>
  100983. <description>PLL Stop Enable</description>
  100984. <bitOffset>5</bitOffset>
  100985. <bitWidth>1</bitWidth>
  100986. <access>read-write</access>
  100987. <enumeratedValues>
  100988. <enumeratedValue>
  100989. <name>0</name>
  100990. <description>MCGPLLCLK is disabled in any of the Stop modes.</description>
  100991. <value>#0</value>
  100992. </enumeratedValue>
  100993. <enumeratedValue>
  100994. <name>1</name>
  100995. <description>MCGPLLCLK is enabled if system is in Normal Stop mode.</description>
  100996. <value>#1</value>
  100997. </enumeratedValue>
  100998. </enumeratedValues>
  100999. </field>
  101000. <field>
  101001. <name>PLLCLKEN0</name>
  101002. <description>PLL Clock Enable</description>
  101003. <bitOffset>6</bitOffset>
  101004. <bitWidth>1</bitWidth>
  101005. <access>read-write</access>
  101006. <enumeratedValues>
  101007. <enumeratedValue>
  101008. <name>0</name>
  101009. <description>MCGPLLCLK is inactive.</description>
  101010. <value>#0</value>
  101011. </enumeratedValue>
  101012. <enumeratedValue>
  101013. <name>1</name>
  101014. <description>MCGPLLCLK is active.</description>
  101015. <value>#1</value>
  101016. </enumeratedValue>
  101017. </enumeratedValues>
  101018. </field>
  101019. </fields>
  101020. </register>
  101021. <register>
  101022. <name>C6</name>
  101023. <description>MCG Control 6 Register</description>
  101024. <addressOffset>0x5</addressOffset>
  101025. <size>8</size>
  101026. <access>read-write</access>
  101027. <resetValue>0</resetValue>
  101028. <resetMask>0xFF</resetMask>
  101029. <fields>
  101030. <field>
  101031. <name>VDIV0</name>
  101032. <description>VCO 0 Divider</description>
  101033. <bitOffset>0</bitOffset>
  101034. <bitWidth>5</bitWidth>
  101035. <access>read-write</access>
  101036. <enumeratedValues>
  101037. <enumeratedValue>
  101038. <name>0</name>
  101039. <description>Multiply Factor is 24</description>
  101040. <value>#00000</value>
  101041. </enumeratedValue>
  101042. <enumeratedValue>
  101043. <name>1</name>
  101044. <description>Multiply Factor is 25</description>
  101045. <value>#00001</value>
  101046. </enumeratedValue>
  101047. <enumeratedValue>
  101048. <name>2</name>
  101049. <description>Multiply Factor is 26</description>
  101050. <value>#00010</value>
  101051. </enumeratedValue>
  101052. <enumeratedValue>
  101053. <name>3</name>
  101054. <description>Multiply Factor is 27</description>
  101055. <value>#00011</value>
  101056. </enumeratedValue>
  101057. <enumeratedValue>
  101058. <name>4</name>
  101059. <description>Multiply Factor is 28</description>
  101060. <value>#00100</value>
  101061. </enumeratedValue>
  101062. <enumeratedValue>
  101063. <name>5</name>
  101064. <description>Multiply Factor is 29</description>
  101065. <value>#00101</value>
  101066. </enumeratedValue>
  101067. <enumeratedValue>
  101068. <name>6</name>
  101069. <description>Multiply Factor is 30</description>
  101070. <value>#00110</value>
  101071. </enumeratedValue>
  101072. <enumeratedValue>
  101073. <name>7</name>
  101074. <description>Multiply Factor is 31</description>
  101075. <value>#00111</value>
  101076. </enumeratedValue>
  101077. <enumeratedValue>
  101078. <name>8</name>
  101079. <description>Multiply Factor is 32</description>
  101080. <value>#01000</value>
  101081. </enumeratedValue>
  101082. <enumeratedValue>
  101083. <name>9</name>
  101084. <description>Multiply Factor is 33</description>
  101085. <value>#01001</value>
  101086. </enumeratedValue>
  101087. <enumeratedValue>
  101088. <name>10</name>
  101089. <description>Multiply Factor is 34</description>
  101090. <value>#01010</value>
  101091. </enumeratedValue>
  101092. <enumeratedValue>
  101093. <name>11</name>
  101094. <description>Multiply Factor is 35</description>
  101095. <value>#01011</value>
  101096. </enumeratedValue>
  101097. <enumeratedValue>
  101098. <name>12</name>
  101099. <description>Multiply Factor is 36</description>
  101100. <value>#01100</value>
  101101. </enumeratedValue>
  101102. <enumeratedValue>
  101103. <name>13</name>
  101104. <description>Multiply Factor is 37</description>
  101105. <value>#01101</value>
  101106. </enumeratedValue>
  101107. <enumeratedValue>
  101108. <name>14</name>
  101109. <description>Multiply Factor is 38</description>
  101110. <value>#01110</value>
  101111. </enumeratedValue>
  101112. <enumeratedValue>
  101113. <name>15</name>
  101114. <description>Multiply Factor is 39</description>
  101115. <value>#01111</value>
  101116. </enumeratedValue>
  101117. <enumeratedValue>
  101118. <name>16</name>
  101119. <description>Multiply Factor is 40</description>
  101120. <value>#10000</value>
  101121. </enumeratedValue>
  101122. <enumeratedValue>
  101123. <name>17</name>
  101124. <description>Multiply Factor is 41</description>
  101125. <value>#10001</value>
  101126. </enumeratedValue>
  101127. <enumeratedValue>
  101128. <name>18</name>
  101129. <description>Multiply Factor is 42</description>
  101130. <value>#10010</value>
  101131. </enumeratedValue>
  101132. <enumeratedValue>
  101133. <name>19</name>
  101134. <description>Multiply Factor is 43</description>
  101135. <value>#10011</value>
  101136. </enumeratedValue>
  101137. <enumeratedValue>
  101138. <name>20</name>
  101139. <description>Multiply Factor is 44</description>
  101140. <value>#10100</value>
  101141. </enumeratedValue>
  101142. <enumeratedValue>
  101143. <name>21</name>
  101144. <description>Multiply Factor is 45</description>
  101145. <value>#10101</value>
  101146. </enumeratedValue>
  101147. <enumeratedValue>
  101148. <name>22</name>
  101149. <description>Multiply Factor is 46</description>
  101150. <value>#10110</value>
  101151. </enumeratedValue>
  101152. <enumeratedValue>
  101153. <name>23</name>
  101154. <description>Multiply Factor is 47</description>
  101155. <value>#10111</value>
  101156. </enumeratedValue>
  101157. <enumeratedValue>
  101158. <name>24</name>
  101159. <description>Multiply Factor is 48</description>
  101160. <value>#11000</value>
  101161. </enumeratedValue>
  101162. <enumeratedValue>
  101163. <name>25</name>
  101164. <description>Multiply Factor is 49</description>
  101165. <value>#11001</value>
  101166. </enumeratedValue>
  101167. <enumeratedValue>
  101168. <name>26</name>
  101169. <description>Multiply Factor is 50</description>
  101170. <value>#11010</value>
  101171. </enumeratedValue>
  101172. <enumeratedValue>
  101173. <name>27</name>
  101174. <description>Multiply Factor is 51</description>
  101175. <value>#11011</value>
  101176. </enumeratedValue>
  101177. <enumeratedValue>
  101178. <name>28</name>
  101179. <description>Multiply Factor is 52</description>
  101180. <value>#11100</value>
  101181. </enumeratedValue>
  101182. <enumeratedValue>
  101183. <name>29</name>
  101184. <description>Multiply Factor is 53</description>
  101185. <value>#11101</value>
  101186. </enumeratedValue>
  101187. <enumeratedValue>
  101188. <name>30</name>
  101189. <description>Multiply Factor is 54</description>
  101190. <value>#11110</value>
  101191. </enumeratedValue>
  101192. <enumeratedValue>
  101193. <name>31</name>
  101194. <description>Multiply Factor is 55</description>
  101195. <value>#11111</value>
  101196. </enumeratedValue>
  101197. </enumeratedValues>
  101198. </field>
  101199. <field>
  101200. <name>CME0</name>
  101201. <description>Clock Monitor Enable</description>
  101202. <bitOffset>5</bitOffset>
  101203. <bitWidth>1</bitWidth>
  101204. <access>read-write</access>
  101205. <enumeratedValues>
  101206. <enumeratedValue>
  101207. <name>0</name>
  101208. <description>External clock monitor is disabled for OSC0.</description>
  101209. <value>#0</value>
  101210. </enumeratedValue>
  101211. <enumeratedValue>
  101212. <name>1</name>
  101213. <description>External clock monitor is enabled for OSC0.</description>
  101214. <value>#1</value>
  101215. </enumeratedValue>
  101216. </enumeratedValues>
  101217. </field>
  101218. <field>
  101219. <name>PLLS</name>
  101220. <description>PLL Select</description>
  101221. <bitOffset>6</bitOffset>
  101222. <bitWidth>1</bitWidth>
  101223. <access>read-write</access>
  101224. <enumeratedValues>
  101225. <enumeratedValue>
  101226. <name>0</name>
  101227. <description>FLL is selected.</description>
  101228. <value>#0</value>
  101229. </enumeratedValue>
  101230. <enumeratedValue>
  101231. <name>1</name>
  101232. <description>PLL is selected (PRDIV 0 need to be programmed to the correct divider to generate a PLL reference clock in the range of 2-4 MHz prior to setting the PLLS bit).</description>
  101233. <value>#1</value>
  101234. </enumeratedValue>
  101235. </enumeratedValues>
  101236. </field>
  101237. <field>
  101238. <name>LOLIE0</name>
  101239. <description>Loss of Lock Interrrupt Enable</description>
  101240. <bitOffset>7</bitOffset>
  101241. <bitWidth>1</bitWidth>
  101242. <access>read-write</access>
  101243. <enumeratedValues>
  101244. <enumeratedValue>
  101245. <name>0</name>
  101246. <description>No interrupt request is generated on loss of lock.</description>
  101247. <value>#0</value>
  101248. </enumeratedValue>
  101249. <enumeratedValue>
  101250. <name>1</name>
  101251. <description>Generate an interrupt request on loss of lock.</description>
  101252. <value>#1</value>
  101253. </enumeratedValue>
  101254. </enumeratedValues>
  101255. </field>
  101256. </fields>
  101257. </register>
  101258. <register>
  101259. <name>S</name>
  101260. <description>MCG Status Register</description>
  101261. <addressOffset>0x6</addressOffset>
  101262. <size>8</size>
  101263. <access>read-write</access>
  101264. <resetValue>0x10</resetValue>
  101265. <resetMask>0xFF</resetMask>
  101266. <fields>
  101267. <field>
  101268. <name>IRCST</name>
  101269. <description>Internal Reference Clock Status</description>
  101270. <bitOffset>0</bitOffset>
  101271. <bitWidth>1</bitWidth>
  101272. <access>read-only</access>
  101273. <enumeratedValues>
  101274. <enumeratedValue>
  101275. <name>0</name>
  101276. <description>Source of internal reference clock is the slow clock (32 kHz IRC).</description>
  101277. <value>#0</value>
  101278. </enumeratedValue>
  101279. <enumeratedValue>
  101280. <name>1</name>
  101281. <description>Source of internal reference clock is the fast clock (4 MHz IRC).</description>
  101282. <value>#1</value>
  101283. </enumeratedValue>
  101284. </enumeratedValues>
  101285. </field>
  101286. <field>
  101287. <name>OSCINIT0</name>
  101288. <description>OSC Initialization</description>
  101289. <bitOffset>1</bitOffset>
  101290. <bitWidth>1</bitWidth>
  101291. <access>read-only</access>
  101292. </field>
  101293. <field>
  101294. <name>CLKST</name>
  101295. <description>Clock Mode Status</description>
  101296. <bitOffset>2</bitOffset>
  101297. <bitWidth>2</bitWidth>
  101298. <access>read-only</access>
  101299. <enumeratedValues>
  101300. <enumeratedValue>
  101301. <name>00</name>
  101302. <description>Encoding 0 - Output of the FLL is selected (reset default).</description>
  101303. <value>#00</value>
  101304. </enumeratedValue>
  101305. <enumeratedValue>
  101306. <name>01</name>
  101307. <description>Encoding 1 - Internal reference clock is selected.</description>
  101308. <value>#01</value>
  101309. </enumeratedValue>
  101310. <enumeratedValue>
  101311. <name>10</name>
  101312. <description>Encoding 2 - External reference clock is selected.</description>
  101313. <value>#10</value>
  101314. </enumeratedValue>
  101315. <enumeratedValue>
  101316. <name>11</name>
  101317. <description>Encoding 3 - Output of the PLL is selected.</description>
  101318. <value>#11</value>
  101319. </enumeratedValue>
  101320. </enumeratedValues>
  101321. </field>
  101322. <field>
  101323. <name>IREFST</name>
  101324. <description>Internal Reference Status</description>
  101325. <bitOffset>4</bitOffset>
  101326. <bitWidth>1</bitWidth>
  101327. <access>read-only</access>
  101328. <enumeratedValues>
  101329. <enumeratedValue>
  101330. <name>0</name>
  101331. <description>Source of FLL reference clock is the external reference clock.</description>
  101332. <value>#0</value>
  101333. </enumeratedValue>
  101334. <enumeratedValue>
  101335. <name>1</name>
  101336. <description>Source of FLL reference clock is the internal reference clock.</description>
  101337. <value>#1</value>
  101338. </enumeratedValue>
  101339. </enumeratedValues>
  101340. </field>
  101341. <field>
  101342. <name>PLLST</name>
  101343. <description>PLL Select Status</description>
  101344. <bitOffset>5</bitOffset>
  101345. <bitWidth>1</bitWidth>
  101346. <access>read-only</access>
  101347. <enumeratedValues>
  101348. <enumeratedValue>
  101349. <name>0</name>
  101350. <description>Source of PLLS clock is FLL clock.</description>
  101351. <value>#0</value>
  101352. </enumeratedValue>
  101353. <enumeratedValue>
  101354. <name>1</name>
  101355. <description>Source of PLLS clock is PLL output clock.</description>
  101356. <value>#1</value>
  101357. </enumeratedValue>
  101358. </enumeratedValues>
  101359. </field>
  101360. <field>
  101361. <name>LOCK0</name>
  101362. <description>Lock Status</description>
  101363. <bitOffset>6</bitOffset>
  101364. <bitWidth>1</bitWidth>
  101365. <access>read-only</access>
  101366. <enumeratedValues>
  101367. <enumeratedValue>
  101368. <name>0</name>
  101369. <description>PLL is currently unlocked.</description>
  101370. <value>#0</value>
  101371. </enumeratedValue>
  101372. <enumeratedValue>
  101373. <name>1</name>
  101374. <description>PLL is currently locked.</description>
  101375. <value>#1</value>
  101376. </enumeratedValue>
  101377. </enumeratedValues>
  101378. </field>
  101379. <field>
  101380. <name>LOLS0</name>
  101381. <description>Loss of Lock Status</description>
  101382. <bitOffset>7</bitOffset>
  101383. <bitWidth>1</bitWidth>
  101384. <access>read-write</access>
  101385. <enumeratedValues>
  101386. <enumeratedValue>
  101387. <name>0</name>
  101388. <description>PLL has not lost lock since LOLS 0 was last cleared.</description>
  101389. <value>#0</value>
  101390. </enumeratedValue>
  101391. <enumeratedValue>
  101392. <name>1</name>
  101393. <description>PLL has lost lock since LOLS 0 was last cleared.</description>
  101394. <value>#1</value>
  101395. </enumeratedValue>
  101396. </enumeratedValues>
  101397. </field>
  101398. </fields>
  101399. </register>
  101400. <register>
  101401. <name>SC</name>
  101402. <description>MCG Status and Control Register</description>
  101403. <addressOffset>0x8</addressOffset>
  101404. <size>8</size>
  101405. <access>read-write</access>
  101406. <resetValue>0x2</resetValue>
  101407. <resetMask>0xFF</resetMask>
  101408. <fields>
  101409. <field>
  101410. <name>LOCS0</name>
  101411. <description>OSC0 Loss of Clock Status</description>
  101412. <bitOffset>0</bitOffset>
  101413. <bitWidth>1</bitWidth>
  101414. <access>read-write</access>
  101415. <enumeratedValues>
  101416. <enumeratedValue>
  101417. <name>0</name>
  101418. <description>Loss of OSC0 has not occurred.</description>
  101419. <value>#0</value>
  101420. </enumeratedValue>
  101421. <enumeratedValue>
  101422. <name>1</name>
  101423. <description>Loss of OSC0 has occurred.</description>
  101424. <value>#1</value>
  101425. </enumeratedValue>
  101426. </enumeratedValues>
  101427. </field>
  101428. <field>
  101429. <name>FCRDIV</name>
  101430. <description>Fast Clock Internal Reference Divider</description>
  101431. <bitOffset>1</bitOffset>
  101432. <bitWidth>3</bitWidth>
  101433. <access>read-write</access>
  101434. <enumeratedValues>
  101435. <enumeratedValue>
  101436. <name>000</name>
  101437. <description>Divide Factor is 1</description>
  101438. <value>#000</value>
  101439. </enumeratedValue>
  101440. <enumeratedValue>
  101441. <name>001</name>
  101442. <description>Divide Factor is 2.</description>
  101443. <value>#001</value>
  101444. </enumeratedValue>
  101445. <enumeratedValue>
  101446. <name>010</name>
  101447. <description>Divide Factor is 4.</description>
  101448. <value>#010</value>
  101449. </enumeratedValue>
  101450. <enumeratedValue>
  101451. <name>011</name>
  101452. <description>Divide Factor is 8.</description>
  101453. <value>#011</value>
  101454. </enumeratedValue>
  101455. <enumeratedValue>
  101456. <name>100</name>
  101457. <description>Divide Factor is 16</description>
  101458. <value>#100</value>
  101459. </enumeratedValue>
  101460. <enumeratedValue>
  101461. <name>101</name>
  101462. <description>Divide Factor is 32</description>
  101463. <value>#101</value>
  101464. </enumeratedValue>
  101465. <enumeratedValue>
  101466. <name>110</name>
  101467. <description>Divide Factor is 64</description>
  101468. <value>#110</value>
  101469. </enumeratedValue>
  101470. <enumeratedValue>
  101471. <name>111</name>
  101472. <description>Divide Factor is 128.</description>
  101473. <value>#111</value>
  101474. </enumeratedValue>
  101475. </enumeratedValues>
  101476. </field>
  101477. <field>
  101478. <name>FLTPRSRV</name>
  101479. <description>FLL Filter Preserve Enable</description>
  101480. <bitOffset>4</bitOffset>
  101481. <bitWidth>1</bitWidth>
  101482. <access>read-write</access>
  101483. <enumeratedValues>
  101484. <enumeratedValue>
  101485. <name>0</name>
  101486. <description>FLL filter and FLL frequency will reset on changes to currect clock mode.</description>
  101487. <value>#0</value>
  101488. </enumeratedValue>
  101489. <enumeratedValue>
  101490. <name>1</name>
  101491. <description>Fll filter and FLL frequency retain their previous values during new clock mode change.</description>
  101492. <value>#1</value>
  101493. </enumeratedValue>
  101494. </enumeratedValues>
  101495. </field>
  101496. <field>
  101497. <name>ATMF</name>
  101498. <description>Automatic Trim Machine Fail Flag</description>
  101499. <bitOffset>5</bitOffset>
  101500. <bitWidth>1</bitWidth>
  101501. <access>read-write</access>
  101502. <enumeratedValues>
  101503. <enumeratedValue>
  101504. <name>0</name>
  101505. <description>Automatic Trim Machine completed normally.</description>
  101506. <value>#0</value>
  101507. </enumeratedValue>
  101508. <enumeratedValue>
  101509. <name>1</name>
  101510. <description>Automatic Trim Machine failed.</description>
  101511. <value>#1</value>
  101512. </enumeratedValue>
  101513. </enumeratedValues>
  101514. </field>
  101515. <field>
  101516. <name>ATMS</name>
  101517. <description>Automatic Trim Machine Select</description>
  101518. <bitOffset>6</bitOffset>
  101519. <bitWidth>1</bitWidth>
  101520. <access>read-write</access>
  101521. <enumeratedValues>
  101522. <enumeratedValue>
  101523. <name>0</name>
  101524. <description>32 kHz Internal Reference Clock selected.</description>
  101525. <value>#0</value>
  101526. </enumeratedValue>
  101527. <enumeratedValue>
  101528. <name>1</name>
  101529. <description>4 MHz Internal Reference Clock selected.</description>
  101530. <value>#1</value>
  101531. </enumeratedValue>
  101532. </enumeratedValues>
  101533. </field>
  101534. <field>
  101535. <name>ATME</name>
  101536. <description>Automatic Trim Machine Enable</description>
  101537. <bitOffset>7</bitOffset>
  101538. <bitWidth>1</bitWidth>
  101539. <access>read-write</access>
  101540. <enumeratedValues>
  101541. <enumeratedValue>
  101542. <name>0</name>
  101543. <description>Auto Trim Machine disabled.</description>
  101544. <value>#0</value>
  101545. </enumeratedValue>
  101546. <enumeratedValue>
  101547. <name>1</name>
  101548. <description>Auto Trim Machine enabled.</description>
  101549. <value>#1</value>
  101550. </enumeratedValue>
  101551. </enumeratedValues>
  101552. </field>
  101553. </fields>
  101554. </register>
  101555. <register>
  101556. <name>ATCVH</name>
  101557. <description>MCG Auto Trim Compare Value High Register</description>
  101558. <addressOffset>0xA</addressOffset>
  101559. <size>8</size>
  101560. <access>read-write</access>
  101561. <resetValue>0</resetValue>
  101562. <resetMask>0xFF</resetMask>
  101563. <fields>
  101564. <field>
  101565. <name>ATCVH</name>
  101566. <description>ATM Compare Value High</description>
  101567. <bitOffset>0</bitOffset>
  101568. <bitWidth>8</bitWidth>
  101569. <access>read-write</access>
  101570. </field>
  101571. </fields>
  101572. </register>
  101573. <register>
  101574. <name>ATCVL</name>
  101575. <description>MCG Auto Trim Compare Value Low Register</description>
  101576. <addressOffset>0xB</addressOffset>
  101577. <size>8</size>
  101578. <access>read-write</access>
  101579. <resetValue>0</resetValue>
  101580. <resetMask>0xFF</resetMask>
  101581. <fields>
  101582. <field>
  101583. <name>ATCVL</name>
  101584. <description>ATM Compare Value Low</description>
  101585. <bitOffset>0</bitOffset>
  101586. <bitWidth>8</bitWidth>
  101587. <access>read-write</access>
  101588. </field>
  101589. </fields>
  101590. </register>
  101591. <register>
  101592. <name>C7</name>
  101593. <description>MCG Control 7 Register</description>
  101594. <addressOffset>0xC</addressOffset>
  101595. <size>8</size>
  101596. <access>read-write</access>
  101597. <resetValue>0</resetValue>
  101598. <resetMask>0xFF</resetMask>
  101599. <fields>
  101600. <field>
  101601. <name>OSCSEL</name>
  101602. <description>MCG OSC Clock Select</description>
  101603. <bitOffset>0</bitOffset>
  101604. <bitWidth>2</bitWidth>
  101605. <access>read-write</access>
  101606. <enumeratedValues>
  101607. <enumeratedValue>
  101608. <name>00</name>
  101609. <description>Selects Oscillator (OSCCLK0).</description>
  101610. <value>#00</value>
  101611. </enumeratedValue>
  101612. <enumeratedValue>
  101613. <name>01</name>
  101614. <description>Selects 32 kHz RTC Oscillator.</description>
  101615. <value>#01</value>
  101616. </enumeratedValue>
  101617. <enumeratedValue>
  101618. <name>10</name>
  101619. <description>Selects Oscillator (OSCCLK1).</description>
  101620. <value>#10</value>
  101621. </enumeratedValue>
  101622. </enumeratedValues>
  101623. </field>
  101624. </fields>
  101625. </register>
  101626. <register>
  101627. <name>C8</name>
  101628. <description>MCG Control 8 Register</description>
  101629. <addressOffset>0xD</addressOffset>
  101630. <size>8</size>
  101631. <access>read-write</access>
  101632. <resetValue>0x80</resetValue>
  101633. <resetMask>0xFF</resetMask>
  101634. <fields>
  101635. <field>
  101636. <name>LOCS1</name>
  101637. <description>RTC Loss of Clock Status</description>
  101638. <bitOffset>0</bitOffset>
  101639. <bitWidth>1</bitWidth>
  101640. <access>read-write</access>
  101641. <enumeratedValues>
  101642. <enumeratedValue>
  101643. <name>0</name>
  101644. <description>Loss of RTC has not occur.</description>
  101645. <value>#0</value>
  101646. </enumeratedValue>
  101647. <enumeratedValue>
  101648. <name>1</name>
  101649. <description>Loss of RTC has occur</description>
  101650. <value>#1</value>
  101651. </enumeratedValue>
  101652. </enumeratedValues>
  101653. </field>
  101654. <field>
  101655. <name>CME1</name>
  101656. <description>Clock Monitor Enable1</description>
  101657. <bitOffset>5</bitOffset>
  101658. <bitWidth>1</bitWidth>
  101659. <access>read-write</access>
  101660. <enumeratedValues>
  101661. <enumeratedValue>
  101662. <name>0</name>
  101663. <description>External clock monitor is disabled for RTC clock.</description>
  101664. <value>#0</value>
  101665. </enumeratedValue>
  101666. <enumeratedValue>
  101667. <name>1</name>
  101668. <description>External clock monitor is enabled for RTC clock.</description>
  101669. <value>#1</value>
  101670. </enumeratedValue>
  101671. </enumeratedValues>
  101672. </field>
  101673. <field>
  101674. <name>LOLRE</name>
  101675. <description>PLL Loss of Lock Reset Enable</description>
  101676. <bitOffset>6</bitOffset>
  101677. <bitWidth>1</bitWidth>
  101678. <access>read-write</access>
  101679. <enumeratedValues>
  101680. <enumeratedValue>
  101681. <name>0</name>
  101682. <description>Interrupt request is generated on a PLL loss of lock indication. The PLL loss of lock interrupt enable bit must also be set to generate the interrupt request.</description>
  101683. <value>#0</value>
  101684. </enumeratedValue>
  101685. <enumeratedValue>
  101686. <name>1</name>
  101687. <description>Generate a reset request on a PLL loss of lock indication.</description>
  101688. <value>#1</value>
  101689. </enumeratedValue>
  101690. </enumeratedValues>
  101691. </field>
  101692. <field>
  101693. <name>LOCRE1</name>
  101694. <description>Loss of Clock Reset Enable</description>
  101695. <bitOffset>7</bitOffset>
  101696. <bitWidth>1</bitWidth>
  101697. <access>read-write</access>
  101698. <enumeratedValues>
  101699. <enumeratedValue>
  101700. <name>0</name>
  101701. <description>Interrupt request is generated on a loss of RTC external reference clock.</description>
  101702. <value>#0</value>
  101703. </enumeratedValue>
  101704. <enumeratedValue>
  101705. <name>1</name>
  101706. <description>Generate a reset request on a loss of RTC external reference clock</description>
  101707. <value>#1</value>
  101708. </enumeratedValue>
  101709. </enumeratedValues>
  101710. </field>
  101711. </fields>
  101712. </register>
  101713. </registers>
  101714. </peripheral>
  101715. <peripheral>
  101716. <name>OSC</name>
  101717. <description>Oscillator</description>
  101718. <prependToName>OSC_</prependToName>
  101719. <baseAddress>0x40065000</baseAddress>
  101720. <addressBlock>
  101721. <offset>0</offset>
  101722. <size>0x1</size>
  101723. <usage>registers</usage>
  101724. </addressBlock>
  101725. <registers>
  101726. <register>
  101727. <name>CR</name>
  101728. <description>OSC Control Register</description>
  101729. <addressOffset>0</addressOffset>
  101730. <size>8</size>
  101731. <access>read-write</access>
  101732. <resetValue>0</resetValue>
  101733. <resetMask>0xFF</resetMask>
  101734. <fields>
  101735. <field>
  101736. <name>SC16P</name>
  101737. <description>Oscillator 16 pF Capacitor Load Configure</description>
  101738. <bitOffset>0</bitOffset>
  101739. <bitWidth>1</bitWidth>
  101740. <access>read-write</access>
  101741. <enumeratedValues>
  101742. <enumeratedValue>
  101743. <name>0</name>
  101744. <description>Disable the selection.</description>
  101745. <value>#0</value>
  101746. </enumeratedValue>
  101747. <enumeratedValue>
  101748. <name>1</name>
  101749. <description>Add 16 pF capacitor to the oscillator load.</description>
  101750. <value>#1</value>
  101751. </enumeratedValue>
  101752. </enumeratedValues>
  101753. </field>
  101754. <field>
  101755. <name>SC8P</name>
  101756. <description>Oscillator 8 pF Capacitor Load Configure</description>
  101757. <bitOffset>1</bitOffset>
  101758. <bitWidth>1</bitWidth>
  101759. <access>read-write</access>
  101760. <enumeratedValues>
  101761. <enumeratedValue>
  101762. <name>0</name>
  101763. <description>Disable the selection.</description>
  101764. <value>#0</value>
  101765. </enumeratedValue>
  101766. <enumeratedValue>
  101767. <name>1</name>
  101768. <description>Add 8 pF capacitor to the oscillator load.</description>
  101769. <value>#1</value>
  101770. </enumeratedValue>
  101771. </enumeratedValues>
  101772. </field>
  101773. <field>
  101774. <name>SC4P</name>
  101775. <description>Oscillator 4 pF Capacitor Load Configure</description>
  101776. <bitOffset>2</bitOffset>
  101777. <bitWidth>1</bitWidth>
  101778. <access>read-write</access>
  101779. <enumeratedValues>
  101780. <enumeratedValue>
  101781. <name>0</name>
  101782. <description>Disable the selection.</description>
  101783. <value>#0</value>
  101784. </enumeratedValue>
  101785. <enumeratedValue>
  101786. <name>1</name>
  101787. <description>Add 4 pF capacitor to the oscillator load.</description>
  101788. <value>#1</value>
  101789. </enumeratedValue>
  101790. </enumeratedValues>
  101791. </field>
  101792. <field>
  101793. <name>SC2P</name>
  101794. <description>Oscillator 2 pF Capacitor Load Configure</description>
  101795. <bitOffset>3</bitOffset>
  101796. <bitWidth>1</bitWidth>
  101797. <access>read-write</access>
  101798. <enumeratedValues>
  101799. <enumeratedValue>
  101800. <name>0</name>
  101801. <description>Disable the selection.</description>
  101802. <value>#0</value>
  101803. </enumeratedValue>
  101804. <enumeratedValue>
  101805. <name>1</name>
  101806. <description>Add 2 pF capacitor to the oscillator load.</description>
  101807. <value>#1</value>
  101808. </enumeratedValue>
  101809. </enumeratedValues>
  101810. </field>
  101811. <field>
  101812. <name>EREFSTEN</name>
  101813. <description>External Reference Stop Enable</description>
  101814. <bitOffset>5</bitOffset>
  101815. <bitWidth>1</bitWidth>
  101816. <access>read-write</access>
  101817. <enumeratedValues>
  101818. <enumeratedValue>
  101819. <name>0</name>
  101820. <description>External reference clock is disabled in Stop mode.</description>
  101821. <value>#0</value>
  101822. </enumeratedValue>
  101823. <enumeratedValue>
  101824. <name>1</name>
  101825. <description>External reference clock stays enabled in Stop mode if ERCLKEN is set before entering Stop mode.</description>
  101826. <value>#1</value>
  101827. </enumeratedValue>
  101828. </enumeratedValues>
  101829. </field>
  101830. <field>
  101831. <name>ERCLKEN</name>
  101832. <description>External Reference Enable</description>
  101833. <bitOffset>7</bitOffset>
  101834. <bitWidth>1</bitWidth>
  101835. <access>read-write</access>
  101836. <enumeratedValues>
  101837. <enumeratedValue>
  101838. <name>0</name>
  101839. <description>External reference clock is inactive.</description>
  101840. <value>#0</value>
  101841. </enumeratedValue>
  101842. <enumeratedValue>
  101843. <name>1</name>
  101844. <description>External reference clock is enabled.</description>
  101845. <value>#1</value>
  101846. </enumeratedValue>
  101847. </enumeratedValues>
  101848. </field>
  101849. </fields>
  101850. </register>
  101851. </registers>
  101852. </peripheral>
  101853. <peripheral>
  101854. <name>I2C0</name>
  101855. <description>Inter-Integrated Circuit</description>
  101856. <groupName>I2C</groupName>
  101857. <prependToName>I2C0_</prependToName>
  101858. <baseAddress>0x40066000</baseAddress>
  101859. <addressBlock>
  101860. <offset>0</offset>
  101861. <size>0xC</size>
  101862. <usage>registers</usage>
  101863. </addressBlock>
  101864. <interrupt>
  101865. <name>I2C0</name>
  101866. <value>24</value>
  101867. </interrupt>
  101868. <registers>
  101869. <register>
  101870. <name>A1</name>
  101871. <description>I2C Address Register 1</description>
  101872. <addressOffset>0</addressOffset>
  101873. <size>8</size>
  101874. <access>read-write</access>
  101875. <resetValue>0</resetValue>
  101876. <resetMask>0xFF</resetMask>
  101877. <fields>
  101878. <field>
  101879. <name>AD</name>
  101880. <description>Address</description>
  101881. <bitOffset>1</bitOffset>
  101882. <bitWidth>7</bitWidth>
  101883. <access>read-write</access>
  101884. </field>
  101885. </fields>
  101886. </register>
  101887. <register>
  101888. <name>F</name>
  101889. <description>I2C Frequency Divider register</description>
  101890. <addressOffset>0x1</addressOffset>
  101891. <size>8</size>
  101892. <access>read-write</access>
  101893. <resetValue>0</resetValue>
  101894. <resetMask>0xFF</resetMask>
  101895. <fields>
  101896. <field>
  101897. <name>ICR</name>
  101898. <description>ClockRate</description>
  101899. <bitOffset>0</bitOffset>
  101900. <bitWidth>6</bitWidth>
  101901. <access>read-write</access>
  101902. </field>
  101903. <field>
  101904. <name>MULT</name>
  101905. <description>Multiplier Factor</description>
  101906. <bitOffset>6</bitOffset>
  101907. <bitWidth>2</bitWidth>
  101908. <access>read-write</access>
  101909. <enumeratedValues>
  101910. <enumeratedValue>
  101911. <name>00</name>
  101912. <description>mul = 1</description>
  101913. <value>#00</value>
  101914. </enumeratedValue>
  101915. <enumeratedValue>
  101916. <name>01</name>
  101917. <description>mul = 2</description>
  101918. <value>#01</value>
  101919. </enumeratedValue>
  101920. <enumeratedValue>
  101921. <name>10</name>
  101922. <description>mul = 4</description>
  101923. <value>#10</value>
  101924. </enumeratedValue>
  101925. </enumeratedValues>
  101926. </field>
  101927. </fields>
  101928. </register>
  101929. <register>
  101930. <name>C1</name>
  101931. <description>I2C Control Register 1</description>
  101932. <addressOffset>0x2</addressOffset>
  101933. <size>8</size>
  101934. <access>read-write</access>
  101935. <resetValue>0</resetValue>
  101936. <resetMask>0xFF</resetMask>
  101937. <fields>
  101938. <field>
  101939. <name>DMAEN</name>
  101940. <description>DMA Enable</description>
  101941. <bitOffset>0</bitOffset>
  101942. <bitWidth>1</bitWidth>
  101943. <access>read-write</access>
  101944. <enumeratedValues>
  101945. <enumeratedValue>
  101946. <name>0</name>
  101947. <description>All DMA signalling disabled.</description>
  101948. <value>#0</value>
  101949. </enumeratedValue>
  101950. <enumeratedValue>
  101951. <name>1</name>
  101952. <description>DMA transfer is enabled. While SMB[FACK] = 0, the following conditions trigger the DMA request: a data byte is received, and either address or data is transmitted. (ACK/NACK is automatic) the first byte received matches the A1 register or is a general call address. If any address matching occurs, S[IAAS] and S[TCF] are set. If the direction of transfer is known from master to slave, then it is not required to check S[SRW]. With this assumption, DMA can also be used in this case. In other cases, if the master reads data from the slave, then it is required to rewrite the C1 register operation. With this assumption, DMA cannot be used. When FACK = 1, an address or a data byte is transmitted.</description>
  101953. <value>#1</value>
  101954. </enumeratedValue>
  101955. </enumeratedValues>
  101956. </field>
  101957. <field>
  101958. <name>WUEN</name>
  101959. <description>Wakeup Enable</description>
  101960. <bitOffset>1</bitOffset>
  101961. <bitWidth>1</bitWidth>
  101962. <access>read-write</access>
  101963. <enumeratedValues>
  101964. <enumeratedValue>
  101965. <name>0</name>
  101966. <description>Normal operation. No interrupt generated when address matching in low power mode.</description>
  101967. <value>#0</value>
  101968. </enumeratedValue>
  101969. <enumeratedValue>
  101970. <name>1</name>
  101971. <description>Enables the wakeup function in low power mode.</description>
  101972. <value>#1</value>
  101973. </enumeratedValue>
  101974. </enumeratedValues>
  101975. </field>
  101976. <field>
  101977. <name>RSTA</name>
  101978. <description>Repeat START</description>
  101979. <bitOffset>2</bitOffset>
  101980. <bitWidth>1</bitWidth>
  101981. <access>write-only</access>
  101982. </field>
  101983. <field>
  101984. <name>TXAK</name>
  101985. <description>Transmit Acknowledge Enable</description>
  101986. <bitOffset>3</bitOffset>
  101987. <bitWidth>1</bitWidth>
  101988. <access>read-write</access>
  101989. <enumeratedValues>
  101990. <enumeratedValue>
  101991. <name>0</name>
  101992. <description>An acknowledge signal is sent to the bus on the following receiving byte (if FACK is cleared) or the current receiving byte (if FACK is set).</description>
  101993. <value>#0</value>
  101994. </enumeratedValue>
  101995. <enumeratedValue>
  101996. <name>1</name>
  101997. <description>No acknowledge signal is sent to the bus on the following receiving data byte (if FACK is cleared) or the current receiving data byte (if FACK is set).</description>
  101998. <value>#1</value>
  101999. </enumeratedValue>
  102000. </enumeratedValues>
  102001. </field>
  102002. <field>
  102003. <name>TX</name>
  102004. <description>Transmit Mode Select</description>
  102005. <bitOffset>4</bitOffset>
  102006. <bitWidth>1</bitWidth>
  102007. <access>read-write</access>
  102008. <enumeratedValues>
  102009. <enumeratedValue>
  102010. <name>0</name>
  102011. <description>Receive</description>
  102012. <value>#0</value>
  102013. </enumeratedValue>
  102014. <enumeratedValue>
  102015. <name>1</name>
  102016. <description>Transmit</description>
  102017. <value>#1</value>
  102018. </enumeratedValue>
  102019. </enumeratedValues>
  102020. </field>
  102021. <field>
  102022. <name>MST</name>
  102023. <description>Master Mode Select</description>
  102024. <bitOffset>5</bitOffset>
  102025. <bitWidth>1</bitWidth>
  102026. <access>read-write</access>
  102027. <enumeratedValues>
  102028. <enumeratedValue>
  102029. <name>0</name>
  102030. <description>Slave mode</description>
  102031. <value>#0</value>
  102032. </enumeratedValue>
  102033. <enumeratedValue>
  102034. <name>1</name>
  102035. <description>Master mode</description>
  102036. <value>#1</value>
  102037. </enumeratedValue>
  102038. </enumeratedValues>
  102039. </field>
  102040. <field>
  102041. <name>IICIE</name>
  102042. <description>I2C Interrupt Enable</description>
  102043. <bitOffset>6</bitOffset>
  102044. <bitWidth>1</bitWidth>
  102045. <access>read-write</access>
  102046. <enumeratedValues>
  102047. <enumeratedValue>
  102048. <name>0</name>
  102049. <description>Disabled</description>
  102050. <value>#0</value>
  102051. </enumeratedValue>
  102052. <enumeratedValue>
  102053. <name>1</name>
  102054. <description>Enabled</description>
  102055. <value>#1</value>
  102056. </enumeratedValue>
  102057. </enumeratedValues>
  102058. </field>
  102059. <field>
  102060. <name>IICEN</name>
  102061. <description>I2C Enable</description>
  102062. <bitOffset>7</bitOffset>
  102063. <bitWidth>1</bitWidth>
  102064. <access>read-write</access>
  102065. <enumeratedValues>
  102066. <enumeratedValue>
  102067. <name>0</name>
  102068. <description>Disabled</description>
  102069. <value>#0</value>
  102070. </enumeratedValue>
  102071. <enumeratedValue>
  102072. <name>1</name>
  102073. <description>Enabled</description>
  102074. <value>#1</value>
  102075. </enumeratedValue>
  102076. </enumeratedValues>
  102077. </field>
  102078. </fields>
  102079. </register>
  102080. <register>
  102081. <name>S</name>
  102082. <description>I2C Status register</description>
  102083. <addressOffset>0x3</addressOffset>
  102084. <size>8</size>
  102085. <access>read-write</access>
  102086. <resetValue>0x80</resetValue>
  102087. <resetMask>0xFF</resetMask>
  102088. <fields>
  102089. <field>
  102090. <name>RXAK</name>
  102091. <description>Receive Acknowledge</description>
  102092. <bitOffset>0</bitOffset>
  102093. <bitWidth>1</bitWidth>
  102094. <access>read-only</access>
  102095. <enumeratedValues>
  102096. <enumeratedValue>
  102097. <name>0</name>
  102098. <description>Acknowledge signal was received after the completion of one byte of data transmission on the bus</description>
  102099. <value>#0</value>
  102100. </enumeratedValue>
  102101. <enumeratedValue>
  102102. <name>1</name>
  102103. <description>No acknowledge signal detected</description>
  102104. <value>#1</value>
  102105. </enumeratedValue>
  102106. </enumeratedValues>
  102107. </field>
  102108. <field>
  102109. <name>IICIF</name>
  102110. <description>Interrupt Flag</description>
  102111. <bitOffset>1</bitOffset>
  102112. <bitWidth>1</bitWidth>
  102113. <access>read-write</access>
  102114. <enumeratedValues>
  102115. <enumeratedValue>
  102116. <name>0</name>
  102117. <description>No interrupt pending</description>
  102118. <value>#0</value>
  102119. </enumeratedValue>
  102120. <enumeratedValue>
  102121. <name>1</name>
  102122. <description>Interrupt pending</description>
  102123. <value>#1</value>
  102124. </enumeratedValue>
  102125. </enumeratedValues>
  102126. </field>
  102127. <field>
  102128. <name>SRW</name>
  102129. <description>Slave Read/Write</description>
  102130. <bitOffset>2</bitOffset>
  102131. <bitWidth>1</bitWidth>
  102132. <access>read-only</access>
  102133. <enumeratedValues>
  102134. <enumeratedValue>
  102135. <name>0</name>
  102136. <description>Slave receive, master writing to slave</description>
  102137. <value>#0</value>
  102138. </enumeratedValue>
  102139. <enumeratedValue>
  102140. <name>1</name>
  102141. <description>Slave transmit, master reading from slave</description>
  102142. <value>#1</value>
  102143. </enumeratedValue>
  102144. </enumeratedValues>
  102145. </field>
  102146. <field>
  102147. <name>RAM</name>
  102148. <description>Range Address Match</description>
  102149. <bitOffset>3</bitOffset>
  102150. <bitWidth>1</bitWidth>
  102151. <access>read-write</access>
  102152. <enumeratedValues>
  102153. <enumeratedValue>
  102154. <name>0</name>
  102155. <description>Not addressed</description>
  102156. <value>#0</value>
  102157. </enumeratedValue>
  102158. <enumeratedValue>
  102159. <name>1</name>
  102160. <description>Addressed as a slave</description>
  102161. <value>#1</value>
  102162. </enumeratedValue>
  102163. </enumeratedValues>
  102164. </field>
  102165. <field>
  102166. <name>ARBL</name>
  102167. <description>Arbitration Lost</description>
  102168. <bitOffset>4</bitOffset>
  102169. <bitWidth>1</bitWidth>
  102170. <access>read-write</access>
  102171. <enumeratedValues>
  102172. <enumeratedValue>
  102173. <name>0</name>
  102174. <description>Standard bus operation.</description>
  102175. <value>#0</value>
  102176. </enumeratedValue>
  102177. <enumeratedValue>
  102178. <name>1</name>
  102179. <description>Loss of arbitration.</description>
  102180. <value>#1</value>
  102181. </enumeratedValue>
  102182. </enumeratedValues>
  102183. </field>
  102184. <field>
  102185. <name>BUSY</name>
  102186. <description>Bus Busy</description>
  102187. <bitOffset>5</bitOffset>
  102188. <bitWidth>1</bitWidth>
  102189. <access>read-only</access>
  102190. <enumeratedValues>
  102191. <enumeratedValue>
  102192. <name>0</name>
  102193. <description>Bus is idle</description>
  102194. <value>#0</value>
  102195. </enumeratedValue>
  102196. <enumeratedValue>
  102197. <name>1</name>
  102198. <description>Bus is busy</description>
  102199. <value>#1</value>
  102200. </enumeratedValue>
  102201. </enumeratedValues>
  102202. </field>
  102203. <field>
  102204. <name>IAAS</name>
  102205. <description>Addressed As A Slave</description>
  102206. <bitOffset>6</bitOffset>
  102207. <bitWidth>1</bitWidth>
  102208. <access>read-write</access>
  102209. <enumeratedValues>
  102210. <enumeratedValue>
  102211. <name>0</name>
  102212. <description>Not addressed</description>
  102213. <value>#0</value>
  102214. </enumeratedValue>
  102215. <enumeratedValue>
  102216. <name>1</name>
  102217. <description>Addressed as a slave</description>
  102218. <value>#1</value>
  102219. </enumeratedValue>
  102220. </enumeratedValues>
  102221. </field>
  102222. <field>
  102223. <name>TCF</name>
  102224. <description>Transfer Complete Flag</description>
  102225. <bitOffset>7</bitOffset>
  102226. <bitWidth>1</bitWidth>
  102227. <access>read-only</access>
  102228. <enumeratedValues>
  102229. <enumeratedValue>
  102230. <name>0</name>
  102231. <description>Transfer in progress</description>
  102232. <value>#0</value>
  102233. </enumeratedValue>
  102234. <enumeratedValue>
  102235. <name>1</name>
  102236. <description>Transfer complete</description>
  102237. <value>#1</value>
  102238. </enumeratedValue>
  102239. </enumeratedValues>
  102240. </field>
  102241. </fields>
  102242. </register>
  102243. <register>
  102244. <name>D</name>
  102245. <description>I2C Data I/O register</description>
  102246. <addressOffset>0x4</addressOffset>
  102247. <size>8</size>
  102248. <access>read-write</access>
  102249. <resetValue>0</resetValue>
  102250. <resetMask>0xFF</resetMask>
  102251. <fields>
  102252. <field>
  102253. <name>DATA</name>
  102254. <description>Data</description>
  102255. <bitOffset>0</bitOffset>
  102256. <bitWidth>8</bitWidth>
  102257. <access>read-write</access>
  102258. </field>
  102259. </fields>
  102260. </register>
  102261. <register>
  102262. <name>C2</name>
  102263. <description>I2C Control Register 2</description>
  102264. <addressOffset>0x5</addressOffset>
  102265. <size>8</size>
  102266. <access>read-write</access>
  102267. <resetValue>0</resetValue>
  102268. <resetMask>0xFF</resetMask>
  102269. <fields>
  102270. <field>
  102271. <name>AD</name>
  102272. <description>Slave Address</description>
  102273. <bitOffset>0</bitOffset>
  102274. <bitWidth>3</bitWidth>
  102275. <access>read-write</access>
  102276. </field>
  102277. <field>
  102278. <name>RMEN</name>
  102279. <description>Range Address Matching Enable</description>
  102280. <bitOffset>3</bitOffset>
  102281. <bitWidth>1</bitWidth>
  102282. <access>read-write</access>
  102283. <enumeratedValues>
  102284. <enumeratedValue>
  102285. <name>0</name>
  102286. <description>Range mode disabled. No address matching occurs for an address within the range of values of the A1 and RA registers.</description>
  102287. <value>#0</value>
  102288. </enumeratedValue>
  102289. <enumeratedValue>
  102290. <name>1</name>
  102291. <description>Range mode enabled. Address matching occurs when a slave receives an address within the range of values of the A1 and RA registers.</description>
  102292. <value>#1</value>
  102293. </enumeratedValue>
  102294. </enumeratedValues>
  102295. </field>
  102296. <field>
  102297. <name>SBRC</name>
  102298. <description>Slave Baud Rate Control</description>
  102299. <bitOffset>4</bitOffset>
  102300. <bitWidth>1</bitWidth>
  102301. <access>read-write</access>
  102302. <enumeratedValues>
  102303. <enumeratedValue>
  102304. <name>0</name>
  102305. <description>The slave baud rate follows the master baud rate and clock stretching may occur</description>
  102306. <value>#0</value>
  102307. </enumeratedValue>
  102308. <enumeratedValue>
  102309. <name>1</name>
  102310. <description>Slave baud rate is independent of the master baud rate</description>
  102311. <value>#1</value>
  102312. </enumeratedValue>
  102313. </enumeratedValues>
  102314. </field>
  102315. <field>
  102316. <name>HDRS</name>
  102317. <description>High Drive Select</description>
  102318. <bitOffset>5</bitOffset>
  102319. <bitWidth>1</bitWidth>
  102320. <access>read-write</access>
  102321. <enumeratedValues>
  102322. <enumeratedValue>
  102323. <name>0</name>
  102324. <description>Normal drive mode</description>
  102325. <value>#0</value>
  102326. </enumeratedValue>
  102327. <enumeratedValue>
  102328. <name>1</name>
  102329. <description>High drive mode</description>
  102330. <value>#1</value>
  102331. </enumeratedValue>
  102332. </enumeratedValues>
  102333. </field>
  102334. <field>
  102335. <name>ADEXT</name>
  102336. <description>Address Extension</description>
  102337. <bitOffset>6</bitOffset>
  102338. <bitWidth>1</bitWidth>
  102339. <access>read-write</access>
  102340. <enumeratedValues>
  102341. <enumeratedValue>
  102342. <name>0</name>
  102343. <description>7-bit address scheme</description>
  102344. <value>#0</value>
  102345. </enumeratedValue>
  102346. <enumeratedValue>
  102347. <name>1</name>
  102348. <description>10-bit address scheme</description>
  102349. <value>#1</value>
  102350. </enumeratedValue>
  102351. </enumeratedValues>
  102352. </field>
  102353. <field>
  102354. <name>GCAEN</name>
  102355. <description>General Call Address Enable</description>
  102356. <bitOffset>7</bitOffset>
  102357. <bitWidth>1</bitWidth>
  102358. <access>read-write</access>
  102359. <enumeratedValues>
  102360. <enumeratedValue>
  102361. <name>0</name>
  102362. <description>Disabled</description>
  102363. <value>#0</value>
  102364. </enumeratedValue>
  102365. <enumeratedValue>
  102366. <name>1</name>
  102367. <description>Enabled</description>
  102368. <value>#1</value>
  102369. </enumeratedValue>
  102370. </enumeratedValues>
  102371. </field>
  102372. </fields>
  102373. </register>
  102374. <register>
  102375. <name>FLT</name>
  102376. <description>I2C Programmable Input Glitch Filter register</description>
  102377. <addressOffset>0x6</addressOffset>
  102378. <size>8</size>
  102379. <access>read-write</access>
  102380. <resetValue>0</resetValue>
  102381. <resetMask>0xFF</resetMask>
  102382. <fields>
  102383. <field>
  102384. <name>FLT</name>
  102385. <description>I2C Programmable Filter Factor</description>
  102386. <bitOffset>0</bitOffset>
  102387. <bitWidth>4</bitWidth>
  102388. <access>read-write</access>
  102389. <enumeratedValues>
  102390. <enumeratedValue>
  102391. <name>0</name>
  102392. <description>No filter/bypass</description>
  102393. <value>#0000</value>
  102394. </enumeratedValue>
  102395. </enumeratedValues>
  102396. </field>
  102397. <field>
  102398. <name>STARTF</name>
  102399. <description>I2C Bus Start Detect Flag</description>
  102400. <bitOffset>4</bitOffset>
  102401. <bitWidth>1</bitWidth>
  102402. <access>read-write</access>
  102403. <enumeratedValues>
  102404. <enumeratedValue>
  102405. <name>0</name>
  102406. <description>No start happens on I2C bus</description>
  102407. <value>#0</value>
  102408. </enumeratedValue>
  102409. <enumeratedValue>
  102410. <name>1</name>
  102411. <description>Start detected on I2C bus</description>
  102412. <value>#1</value>
  102413. </enumeratedValue>
  102414. </enumeratedValues>
  102415. </field>
  102416. <field>
  102417. <name>SSIE</name>
  102418. <description>I2C Bus Stop or Start Interrupt Enable</description>
  102419. <bitOffset>5</bitOffset>
  102420. <bitWidth>1</bitWidth>
  102421. <access>read-write</access>
  102422. <enumeratedValues>
  102423. <enumeratedValue>
  102424. <name>0</name>
  102425. <description>Stop or start detection interrupt is disabled</description>
  102426. <value>#0</value>
  102427. </enumeratedValue>
  102428. <enumeratedValue>
  102429. <name>1</name>
  102430. <description>Stop or start detection interrupt is enabled</description>
  102431. <value>#1</value>
  102432. </enumeratedValue>
  102433. </enumeratedValues>
  102434. </field>
  102435. <field>
  102436. <name>STOPF</name>
  102437. <description>I2C Bus Stop Detect Flag</description>
  102438. <bitOffset>6</bitOffset>
  102439. <bitWidth>1</bitWidth>
  102440. <access>read-write</access>
  102441. <enumeratedValues>
  102442. <enumeratedValue>
  102443. <name>0</name>
  102444. <description>No stop happens on I2C bus</description>
  102445. <value>#0</value>
  102446. </enumeratedValue>
  102447. <enumeratedValue>
  102448. <name>1</name>
  102449. <description>Stop detected on I2C bus</description>
  102450. <value>#1</value>
  102451. </enumeratedValue>
  102452. </enumeratedValues>
  102453. </field>
  102454. <field>
  102455. <name>SHEN</name>
  102456. <description>Stop Hold Enable</description>
  102457. <bitOffset>7</bitOffset>
  102458. <bitWidth>1</bitWidth>
  102459. <access>read-write</access>
  102460. <enumeratedValues>
  102461. <enumeratedValue>
  102462. <name>0</name>
  102463. <description>Stop holdoff is disabled. The MCU&apos;s entry to stop mode is not gated.</description>
  102464. <value>#0</value>
  102465. </enumeratedValue>
  102466. <enumeratedValue>
  102467. <name>1</name>
  102468. <description>Stop holdoff is enabled.</description>
  102469. <value>#1</value>
  102470. </enumeratedValue>
  102471. </enumeratedValues>
  102472. </field>
  102473. </fields>
  102474. </register>
  102475. <register>
  102476. <name>RA</name>
  102477. <description>I2C Range Address register</description>
  102478. <addressOffset>0x7</addressOffset>
  102479. <size>8</size>
  102480. <access>read-write</access>
  102481. <resetValue>0</resetValue>
  102482. <resetMask>0xFF</resetMask>
  102483. <fields>
  102484. <field>
  102485. <name>RAD</name>
  102486. <description>Range Slave Address</description>
  102487. <bitOffset>1</bitOffset>
  102488. <bitWidth>7</bitWidth>
  102489. <access>read-write</access>
  102490. </field>
  102491. </fields>
  102492. </register>
  102493. <register>
  102494. <name>SMB</name>
  102495. <description>I2C SMBus Control and Status register</description>
  102496. <addressOffset>0x8</addressOffset>
  102497. <size>8</size>
  102498. <access>read-write</access>
  102499. <resetValue>0</resetValue>
  102500. <resetMask>0xFF</resetMask>
  102501. <fields>
  102502. <field>
  102503. <name>SHTF2IE</name>
  102504. <description>SHTF2 Interrupt Enable</description>
  102505. <bitOffset>0</bitOffset>
  102506. <bitWidth>1</bitWidth>
  102507. <access>read-write</access>
  102508. <enumeratedValues>
  102509. <enumeratedValue>
  102510. <name>0</name>
  102511. <description>SHTF2 interrupt is disabled</description>
  102512. <value>#0</value>
  102513. </enumeratedValue>
  102514. <enumeratedValue>
  102515. <name>1</name>
  102516. <description>SHTF2 interrupt is enabled</description>
  102517. <value>#1</value>
  102518. </enumeratedValue>
  102519. </enumeratedValues>
  102520. </field>
  102521. <field>
  102522. <name>SHTF2</name>
  102523. <description>SCL High Timeout Flag 2</description>
  102524. <bitOffset>1</bitOffset>
  102525. <bitWidth>1</bitWidth>
  102526. <access>read-write</access>
  102527. <enumeratedValues>
  102528. <enumeratedValue>
  102529. <name>0</name>
  102530. <description>No SCL high and SDA low timeout occurs</description>
  102531. <value>#0</value>
  102532. </enumeratedValue>
  102533. <enumeratedValue>
  102534. <name>1</name>
  102535. <description>SCL high and SDA low timeout occurs</description>
  102536. <value>#1</value>
  102537. </enumeratedValue>
  102538. </enumeratedValues>
  102539. </field>
  102540. <field>
  102541. <name>SHTF1</name>
  102542. <description>SCL High Timeout Flag 1</description>
  102543. <bitOffset>2</bitOffset>
  102544. <bitWidth>1</bitWidth>
  102545. <access>read-only</access>
  102546. <enumeratedValues>
  102547. <enumeratedValue>
  102548. <name>0</name>
  102549. <description>No SCL high and SDA high timeout occurs</description>
  102550. <value>#0</value>
  102551. </enumeratedValue>
  102552. <enumeratedValue>
  102553. <name>1</name>
  102554. <description>SCL high and SDA high timeout occurs</description>
  102555. <value>#1</value>
  102556. </enumeratedValue>
  102557. </enumeratedValues>
  102558. </field>
  102559. <field>
  102560. <name>SLTF</name>
  102561. <description>SCL Low Timeout Flag</description>
  102562. <bitOffset>3</bitOffset>
  102563. <bitWidth>1</bitWidth>
  102564. <access>read-write</access>
  102565. <enumeratedValues>
  102566. <enumeratedValue>
  102567. <name>0</name>
  102568. <description>No low timeout occurs</description>
  102569. <value>#0</value>
  102570. </enumeratedValue>
  102571. <enumeratedValue>
  102572. <name>1</name>
  102573. <description>Low timeout occurs</description>
  102574. <value>#1</value>
  102575. </enumeratedValue>
  102576. </enumeratedValues>
  102577. </field>
  102578. <field>
  102579. <name>TCKSEL</name>
  102580. <description>Timeout Counter Clock Select</description>
  102581. <bitOffset>4</bitOffset>
  102582. <bitWidth>1</bitWidth>
  102583. <access>read-write</access>
  102584. <enumeratedValues>
  102585. <enumeratedValue>
  102586. <name>0</name>
  102587. <description>Timeout counter counts at the frequency of the I2C module clock / 64</description>
  102588. <value>#0</value>
  102589. </enumeratedValue>
  102590. <enumeratedValue>
  102591. <name>1</name>
  102592. <description>Timeout counter counts at the frequency of the I2C module clock</description>
  102593. <value>#1</value>
  102594. </enumeratedValue>
  102595. </enumeratedValues>
  102596. </field>
  102597. <field>
  102598. <name>SIICAEN</name>
  102599. <description>Second I2C Address Enable</description>
  102600. <bitOffset>5</bitOffset>
  102601. <bitWidth>1</bitWidth>
  102602. <access>read-write</access>
  102603. <enumeratedValues>
  102604. <enumeratedValue>
  102605. <name>0</name>
  102606. <description>I2C address register 2 matching is disabled</description>
  102607. <value>#0</value>
  102608. </enumeratedValue>
  102609. <enumeratedValue>
  102610. <name>1</name>
  102611. <description>I2C address register 2 matching is enabled</description>
  102612. <value>#1</value>
  102613. </enumeratedValue>
  102614. </enumeratedValues>
  102615. </field>
  102616. <field>
  102617. <name>ALERTEN</name>
  102618. <description>SMBus Alert Response Address Enable</description>
  102619. <bitOffset>6</bitOffset>
  102620. <bitWidth>1</bitWidth>
  102621. <access>read-write</access>
  102622. <enumeratedValues>
  102623. <enumeratedValue>
  102624. <name>0</name>
  102625. <description>SMBus alert response address matching is disabled</description>
  102626. <value>#0</value>
  102627. </enumeratedValue>
  102628. <enumeratedValue>
  102629. <name>1</name>
  102630. <description>SMBus alert response address matching is enabled</description>
  102631. <value>#1</value>
  102632. </enumeratedValue>
  102633. </enumeratedValues>
  102634. </field>
  102635. <field>
  102636. <name>FACK</name>
  102637. <description>Fast NACK/ACK Enable</description>
  102638. <bitOffset>7</bitOffset>
  102639. <bitWidth>1</bitWidth>
  102640. <access>read-write</access>
  102641. <enumeratedValues>
  102642. <enumeratedValue>
  102643. <name>0</name>
  102644. <description>An ACK or NACK is sent on the following receiving data byte</description>
  102645. <value>#0</value>
  102646. </enumeratedValue>
  102647. <enumeratedValue>
  102648. <name>1</name>
  102649. <description>Writing 0 to TXAK after receiving a data byte generates an ACK. Writing 1 to TXAK after receiving a data byte generates a NACK.</description>
  102650. <value>#1</value>
  102651. </enumeratedValue>
  102652. </enumeratedValues>
  102653. </field>
  102654. </fields>
  102655. </register>
  102656. <register>
  102657. <name>A2</name>
  102658. <description>I2C Address Register 2</description>
  102659. <addressOffset>0x9</addressOffset>
  102660. <size>8</size>
  102661. <access>read-write</access>
  102662. <resetValue>0xC2</resetValue>
  102663. <resetMask>0xFF</resetMask>
  102664. <fields>
  102665. <field>
  102666. <name>SAD</name>
  102667. <description>SMBus Address</description>
  102668. <bitOffset>1</bitOffset>
  102669. <bitWidth>7</bitWidth>
  102670. <access>read-write</access>
  102671. </field>
  102672. </fields>
  102673. </register>
  102674. <register>
  102675. <name>SLTH</name>
  102676. <description>I2C SCL Low Timeout Register High</description>
  102677. <addressOffset>0xA</addressOffset>
  102678. <size>8</size>
  102679. <access>read-write</access>
  102680. <resetValue>0</resetValue>
  102681. <resetMask>0xFF</resetMask>
  102682. <fields>
  102683. <field>
  102684. <name>SSLT</name>
  102685. <description>Most significant byte of SCL low timeout value that determines the timeout period of SCL low.</description>
  102686. <bitOffset>0</bitOffset>
  102687. <bitWidth>8</bitWidth>
  102688. <access>read-write</access>
  102689. </field>
  102690. </fields>
  102691. </register>
  102692. <register>
  102693. <name>SLTL</name>
  102694. <description>I2C SCL Low Timeout Register Low</description>
  102695. <addressOffset>0xB</addressOffset>
  102696. <size>8</size>
  102697. <access>read-write</access>
  102698. <resetValue>0</resetValue>
  102699. <resetMask>0xFF</resetMask>
  102700. <fields>
  102701. <field>
  102702. <name>SSLT</name>
  102703. <description>Least significant byte of SCL low timeout value that determines the timeout period of SCL low.</description>
  102704. <bitOffset>0</bitOffset>
  102705. <bitWidth>8</bitWidth>
  102706. <access>read-write</access>
  102707. </field>
  102708. </fields>
  102709. </register>
  102710. </registers>
  102711. </peripheral>
  102712. <peripheral>
  102713. <name>I2C1</name>
  102714. <description>Inter-Integrated Circuit</description>
  102715. <groupName>I2C</groupName>
  102716. <prependToName>I2C1_</prependToName>
  102717. <baseAddress>0x40067000</baseAddress>
  102718. <addressBlock>
  102719. <offset>0</offset>
  102720. <size>0xC</size>
  102721. <usage>registers</usage>
  102722. </addressBlock>
  102723. <interrupt>
  102724. <name>I2C1</name>
  102725. <value>25</value>
  102726. </interrupt>
  102727. <registers>
  102728. <register>
  102729. <name>A1</name>
  102730. <description>I2C Address Register 1</description>
  102731. <addressOffset>0</addressOffset>
  102732. <size>8</size>
  102733. <access>read-write</access>
  102734. <resetValue>0</resetValue>
  102735. <resetMask>0xFF</resetMask>
  102736. <fields>
  102737. <field>
  102738. <name>AD</name>
  102739. <description>Address</description>
  102740. <bitOffset>1</bitOffset>
  102741. <bitWidth>7</bitWidth>
  102742. <access>read-write</access>
  102743. </field>
  102744. </fields>
  102745. </register>
  102746. <register>
  102747. <name>F</name>
  102748. <description>I2C Frequency Divider register</description>
  102749. <addressOffset>0x1</addressOffset>
  102750. <size>8</size>
  102751. <access>read-write</access>
  102752. <resetValue>0</resetValue>
  102753. <resetMask>0xFF</resetMask>
  102754. <fields>
  102755. <field>
  102756. <name>ICR</name>
  102757. <description>ClockRate</description>
  102758. <bitOffset>0</bitOffset>
  102759. <bitWidth>6</bitWidth>
  102760. <access>read-write</access>
  102761. </field>
  102762. <field>
  102763. <name>MULT</name>
  102764. <description>Multiplier Factor</description>
  102765. <bitOffset>6</bitOffset>
  102766. <bitWidth>2</bitWidth>
  102767. <access>read-write</access>
  102768. <enumeratedValues>
  102769. <enumeratedValue>
  102770. <name>00</name>
  102771. <description>mul = 1</description>
  102772. <value>#00</value>
  102773. </enumeratedValue>
  102774. <enumeratedValue>
  102775. <name>01</name>
  102776. <description>mul = 2</description>
  102777. <value>#01</value>
  102778. </enumeratedValue>
  102779. <enumeratedValue>
  102780. <name>10</name>
  102781. <description>mul = 4</description>
  102782. <value>#10</value>
  102783. </enumeratedValue>
  102784. </enumeratedValues>
  102785. </field>
  102786. </fields>
  102787. </register>
  102788. <register>
  102789. <name>C1</name>
  102790. <description>I2C Control Register 1</description>
  102791. <addressOffset>0x2</addressOffset>
  102792. <size>8</size>
  102793. <access>read-write</access>
  102794. <resetValue>0</resetValue>
  102795. <resetMask>0xFF</resetMask>
  102796. <fields>
  102797. <field>
  102798. <name>DMAEN</name>
  102799. <description>DMA Enable</description>
  102800. <bitOffset>0</bitOffset>
  102801. <bitWidth>1</bitWidth>
  102802. <access>read-write</access>
  102803. <enumeratedValues>
  102804. <enumeratedValue>
  102805. <name>0</name>
  102806. <description>All DMA signalling disabled.</description>
  102807. <value>#0</value>
  102808. </enumeratedValue>
  102809. <enumeratedValue>
  102810. <name>1</name>
  102811. <description>DMA transfer is enabled. While SMB[FACK] = 0, the following conditions trigger the DMA request: a data byte is received, and either address or data is transmitted. (ACK/NACK is automatic) the first byte received matches the A1 register or is a general call address. If any address matching occurs, S[IAAS] and S[TCF] are set. If the direction of transfer is known from master to slave, then it is not required to check S[SRW]. With this assumption, DMA can also be used in this case. In other cases, if the master reads data from the slave, then it is required to rewrite the C1 register operation. With this assumption, DMA cannot be used. When FACK = 1, an address or a data byte is transmitted.</description>
  102812. <value>#1</value>
  102813. </enumeratedValue>
  102814. </enumeratedValues>
  102815. </field>
  102816. <field>
  102817. <name>WUEN</name>
  102818. <description>Wakeup Enable</description>
  102819. <bitOffset>1</bitOffset>
  102820. <bitWidth>1</bitWidth>
  102821. <access>read-write</access>
  102822. <enumeratedValues>
  102823. <enumeratedValue>
  102824. <name>0</name>
  102825. <description>Normal operation. No interrupt generated when address matching in low power mode.</description>
  102826. <value>#0</value>
  102827. </enumeratedValue>
  102828. <enumeratedValue>
  102829. <name>1</name>
  102830. <description>Enables the wakeup function in low power mode.</description>
  102831. <value>#1</value>
  102832. </enumeratedValue>
  102833. </enumeratedValues>
  102834. </field>
  102835. <field>
  102836. <name>RSTA</name>
  102837. <description>Repeat START</description>
  102838. <bitOffset>2</bitOffset>
  102839. <bitWidth>1</bitWidth>
  102840. <access>write-only</access>
  102841. </field>
  102842. <field>
  102843. <name>TXAK</name>
  102844. <description>Transmit Acknowledge Enable</description>
  102845. <bitOffset>3</bitOffset>
  102846. <bitWidth>1</bitWidth>
  102847. <access>read-write</access>
  102848. <enumeratedValues>
  102849. <enumeratedValue>
  102850. <name>0</name>
  102851. <description>An acknowledge signal is sent to the bus on the following receiving byte (if FACK is cleared) or the current receiving byte (if FACK is set).</description>
  102852. <value>#0</value>
  102853. </enumeratedValue>
  102854. <enumeratedValue>
  102855. <name>1</name>
  102856. <description>No acknowledge signal is sent to the bus on the following receiving data byte (if FACK is cleared) or the current receiving data byte (if FACK is set).</description>
  102857. <value>#1</value>
  102858. </enumeratedValue>
  102859. </enumeratedValues>
  102860. </field>
  102861. <field>
  102862. <name>TX</name>
  102863. <description>Transmit Mode Select</description>
  102864. <bitOffset>4</bitOffset>
  102865. <bitWidth>1</bitWidth>
  102866. <access>read-write</access>
  102867. <enumeratedValues>
  102868. <enumeratedValue>
  102869. <name>0</name>
  102870. <description>Receive</description>
  102871. <value>#0</value>
  102872. </enumeratedValue>
  102873. <enumeratedValue>
  102874. <name>1</name>
  102875. <description>Transmit</description>
  102876. <value>#1</value>
  102877. </enumeratedValue>
  102878. </enumeratedValues>
  102879. </field>
  102880. <field>
  102881. <name>MST</name>
  102882. <description>Master Mode Select</description>
  102883. <bitOffset>5</bitOffset>
  102884. <bitWidth>1</bitWidth>
  102885. <access>read-write</access>
  102886. <enumeratedValues>
  102887. <enumeratedValue>
  102888. <name>0</name>
  102889. <description>Slave mode</description>
  102890. <value>#0</value>
  102891. </enumeratedValue>
  102892. <enumeratedValue>
  102893. <name>1</name>
  102894. <description>Master mode</description>
  102895. <value>#1</value>
  102896. </enumeratedValue>
  102897. </enumeratedValues>
  102898. </field>
  102899. <field>
  102900. <name>IICIE</name>
  102901. <description>I2C Interrupt Enable</description>
  102902. <bitOffset>6</bitOffset>
  102903. <bitWidth>1</bitWidth>
  102904. <access>read-write</access>
  102905. <enumeratedValues>
  102906. <enumeratedValue>
  102907. <name>0</name>
  102908. <description>Disabled</description>
  102909. <value>#0</value>
  102910. </enumeratedValue>
  102911. <enumeratedValue>
  102912. <name>1</name>
  102913. <description>Enabled</description>
  102914. <value>#1</value>
  102915. </enumeratedValue>
  102916. </enumeratedValues>
  102917. </field>
  102918. <field>
  102919. <name>IICEN</name>
  102920. <description>I2C Enable</description>
  102921. <bitOffset>7</bitOffset>
  102922. <bitWidth>1</bitWidth>
  102923. <access>read-write</access>
  102924. <enumeratedValues>
  102925. <enumeratedValue>
  102926. <name>0</name>
  102927. <description>Disabled</description>
  102928. <value>#0</value>
  102929. </enumeratedValue>
  102930. <enumeratedValue>
  102931. <name>1</name>
  102932. <description>Enabled</description>
  102933. <value>#1</value>
  102934. </enumeratedValue>
  102935. </enumeratedValues>
  102936. </field>
  102937. </fields>
  102938. </register>
  102939. <register>
  102940. <name>S</name>
  102941. <description>I2C Status register</description>
  102942. <addressOffset>0x3</addressOffset>
  102943. <size>8</size>
  102944. <access>read-write</access>
  102945. <resetValue>0x80</resetValue>
  102946. <resetMask>0xFF</resetMask>
  102947. <fields>
  102948. <field>
  102949. <name>RXAK</name>
  102950. <description>Receive Acknowledge</description>
  102951. <bitOffset>0</bitOffset>
  102952. <bitWidth>1</bitWidth>
  102953. <access>read-only</access>
  102954. <enumeratedValues>
  102955. <enumeratedValue>
  102956. <name>0</name>
  102957. <description>Acknowledge signal was received after the completion of one byte of data transmission on the bus</description>
  102958. <value>#0</value>
  102959. </enumeratedValue>
  102960. <enumeratedValue>
  102961. <name>1</name>
  102962. <description>No acknowledge signal detected</description>
  102963. <value>#1</value>
  102964. </enumeratedValue>
  102965. </enumeratedValues>
  102966. </field>
  102967. <field>
  102968. <name>IICIF</name>
  102969. <description>Interrupt Flag</description>
  102970. <bitOffset>1</bitOffset>
  102971. <bitWidth>1</bitWidth>
  102972. <access>read-write</access>
  102973. <enumeratedValues>
  102974. <enumeratedValue>
  102975. <name>0</name>
  102976. <description>No interrupt pending</description>
  102977. <value>#0</value>
  102978. </enumeratedValue>
  102979. <enumeratedValue>
  102980. <name>1</name>
  102981. <description>Interrupt pending</description>
  102982. <value>#1</value>
  102983. </enumeratedValue>
  102984. </enumeratedValues>
  102985. </field>
  102986. <field>
  102987. <name>SRW</name>
  102988. <description>Slave Read/Write</description>
  102989. <bitOffset>2</bitOffset>
  102990. <bitWidth>1</bitWidth>
  102991. <access>read-only</access>
  102992. <enumeratedValues>
  102993. <enumeratedValue>
  102994. <name>0</name>
  102995. <description>Slave receive, master writing to slave</description>
  102996. <value>#0</value>
  102997. </enumeratedValue>
  102998. <enumeratedValue>
  102999. <name>1</name>
  103000. <description>Slave transmit, master reading from slave</description>
  103001. <value>#1</value>
  103002. </enumeratedValue>
  103003. </enumeratedValues>
  103004. </field>
  103005. <field>
  103006. <name>RAM</name>
  103007. <description>Range Address Match</description>
  103008. <bitOffset>3</bitOffset>
  103009. <bitWidth>1</bitWidth>
  103010. <access>read-write</access>
  103011. <enumeratedValues>
  103012. <enumeratedValue>
  103013. <name>0</name>
  103014. <description>Not addressed</description>
  103015. <value>#0</value>
  103016. </enumeratedValue>
  103017. <enumeratedValue>
  103018. <name>1</name>
  103019. <description>Addressed as a slave</description>
  103020. <value>#1</value>
  103021. </enumeratedValue>
  103022. </enumeratedValues>
  103023. </field>
  103024. <field>
  103025. <name>ARBL</name>
  103026. <description>Arbitration Lost</description>
  103027. <bitOffset>4</bitOffset>
  103028. <bitWidth>1</bitWidth>
  103029. <access>read-write</access>
  103030. <enumeratedValues>
  103031. <enumeratedValue>
  103032. <name>0</name>
  103033. <description>Standard bus operation.</description>
  103034. <value>#0</value>
  103035. </enumeratedValue>
  103036. <enumeratedValue>
  103037. <name>1</name>
  103038. <description>Loss of arbitration.</description>
  103039. <value>#1</value>
  103040. </enumeratedValue>
  103041. </enumeratedValues>
  103042. </field>
  103043. <field>
  103044. <name>BUSY</name>
  103045. <description>Bus Busy</description>
  103046. <bitOffset>5</bitOffset>
  103047. <bitWidth>1</bitWidth>
  103048. <access>read-only</access>
  103049. <enumeratedValues>
  103050. <enumeratedValue>
  103051. <name>0</name>
  103052. <description>Bus is idle</description>
  103053. <value>#0</value>
  103054. </enumeratedValue>
  103055. <enumeratedValue>
  103056. <name>1</name>
  103057. <description>Bus is busy</description>
  103058. <value>#1</value>
  103059. </enumeratedValue>
  103060. </enumeratedValues>
  103061. </field>
  103062. <field>
  103063. <name>IAAS</name>
  103064. <description>Addressed As A Slave</description>
  103065. <bitOffset>6</bitOffset>
  103066. <bitWidth>1</bitWidth>
  103067. <access>read-write</access>
  103068. <enumeratedValues>
  103069. <enumeratedValue>
  103070. <name>0</name>
  103071. <description>Not addressed</description>
  103072. <value>#0</value>
  103073. </enumeratedValue>
  103074. <enumeratedValue>
  103075. <name>1</name>
  103076. <description>Addressed as a slave</description>
  103077. <value>#1</value>
  103078. </enumeratedValue>
  103079. </enumeratedValues>
  103080. </field>
  103081. <field>
  103082. <name>TCF</name>
  103083. <description>Transfer Complete Flag</description>
  103084. <bitOffset>7</bitOffset>
  103085. <bitWidth>1</bitWidth>
  103086. <access>read-only</access>
  103087. <enumeratedValues>
  103088. <enumeratedValue>
  103089. <name>0</name>
  103090. <description>Transfer in progress</description>
  103091. <value>#0</value>
  103092. </enumeratedValue>
  103093. <enumeratedValue>
  103094. <name>1</name>
  103095. <description>Transfer complete</description>
  103096. <value>#1</value>
  103097. </enumeratedValue>
  103098. </enumeratedValues>
  103099. </field>
  103100. </fields>
  103101. </register>
  103102. <register>
  103103. <name>D</name>
  103104. <description>I2C Data I/O register</description>
  103105. <addressOffset>0x4</addressOffset>
  103106. <size>8</size>
  103107. <access>read-write</access>
  103108. <resetValue>0</resetValue>
  103109. <resetMask>0xFF</resetMask>
  103110. <fields>
  103111. <field>
  103112. <name>DATA</name>
  103113. <description>Data</description>
  103114. <bitOffset>0</bitOffset>
  103115. <bitWidth>8</bitWidth>
  103116. <access>read-write</access>
  103117. </field>
  103118. </fields>
  103119. </register>
  103120. <register>
  103121. <name>C2</name>
  103122. <description>I2C Control Register 2</description>
  103123. <addressOffset>0x5</addressOffset>
  103124. <size>8</size>
  103125. <access>read-write</access>
  103126. <resetValue>0</resetValue>
  103127. <resetMask>0xFF</resetMask>
  103128. <fields>
  103129. <field>
  103130. <name>AD</name>
  103131. <description>Slave Address</description>
  103132. <bitOffset>0</bitOffset>
  103133. <bitWidth>3</bitWidth>
  103134. <access>read-write</access>
  103135. </field>
  103136. <field>
  103137. <name>RMEN</name>
  103138. <description>Range Address Matching Enable</description>
  103139. <bitOffset>3</bitOffset>
  103140. <bitWidth>1</bitWidth>
  103141. <access>read-write</access>
  103142. <enumeratedValues>
  103143. <enumeratedValue>
  103144. <name>0</name>
  103145. <description>Range mode disabled. No address matching occurs for an address within the range of values of the A1 and RA registers.</description>
  103146. <value>#0</value>
  103147. </enumeratedValue>
  103148. <enumeratedValue>
  103149. <name>1</name>
  103150. <description>Range mode enabled. Address matching occurs when a slave receives an address within the range of values of the A1 and RA registers.</description>
  103151. <value>#1</value>
  103152. </enumeratedValue>
  103153. </enumeratedValues>
  103154. </field>
  103155. <field>
  103156. <name>SBRC</name>
  103157. <description>Slave Baud Rate Control</description>
  103158. <bitOffset>4</bitOffset>
  103159. <bitWidth>1</bitWidth>
  103160. <access>read-write</access>
  103161. <enumeratedValues>
  103162. <enumeratedValue>
  103163. <name>0</name>
  103164. <description>The slave baud rate follows the master baud rate and clock stretching may occur</description>
  103165. <value>#0</value>
  103166. </enumeratedValue>
  103167. <enumeratedValue>
  103168. <name>1</name>
  103169. <description>Slave baud rate is independent of the master baud rate</description>
  103170. <value>#1</value>
  103171. </enumeratedValue>
  103172. </enumeratedValues>
  103173. </field>
  103174. <field>
  103175. <name>HDRS</name>
  103176. <description>High Drive Select</description>
  103177. <bitOffset>5</bitOffset>
  103178. <bitWidth>1</bitWidth>
  103179. <access>read-write</access>
  103180. <enumeratedValues>
  103181. <enumeratedValue>
  103182. <name>0</name>
  103183. <description>Normal drive mode</description>
  103184. <value>#0</value>
  103185. </enumeratedValue>
  103186. <enumeratedValue>
  103187. <name>1</name>
  103188. <description>High drive mode</description>
  103189. <value>#1</value>
  103190. </enumeratedValue>
  103191. </enumeratedValues>
  103192. </field>
  103193. <field>
  103194. <name>ADEXT</name>
  103195. <description>Address Extension</description>
  103196. <bitOffset>6</bitOffset>
  103197. <bitWidth>1</bitWidth>
  103198. <access>read-write</access>
  103199. <enumeratedValues>
  103200. <enumeratedValue>
  103201. <name>0</name>
  103202. <description>7-bit address scheme</description>
  103203. <value>#0</value>
  103204. </enumeratedValue>
  103205. <enumeratedValue>
  103206. <name>1</name>
  103207. <description>10-bit address scheme</description>
  103208. <value>#1</value>
  103209. </enumeratedValue>
  103210. </enumeratedValues>
  103211. </field>
  103212. <field>
  103213. <name>GCAEN</name>
  103214. <description>General Call Address Enable</description>
  103215. <bitOffset>7</bitOffset>
  103216. <bitWidth>1</bitWidth>
  103217. <access>read-write</access>
  103218. <enumeratedValues>
  103219. <enumeratedValue>
  103220. <name>0</name>
  103221. <description>Disabled</description>
  103222. <value>#0</value>
  103223. </enumeratedValue>
  103224. <enumeratedValue>
  103225. <name>1</name>
  103226. <description>Enabled</description>
  103227. <value>#1</value>
  103228. </enumeratedValue>
  103229. </enumeratedValues>
  103230. </field>
  103231. </fields>
  103232. </register>
  103233. <register>
  103234. <name>FLT</name>
  103235. <description>I2C Programmable Input Glitch Filter register</description>
  103236. <addressOffset>0x6</addressOffset>
  103237. <size>8</size>
  103238. <access>read-write</access>
  103239. <resetValue>0</resetValue>
  103240. <resetMask>0xFF</resetMask>
  103241. <fields>
  103242. <field>
  103243. <name>FLT</name>
  103244. <description>I2C Programmable Filter Factor</description>
  103245. <bitOffset>0</bitOffset>
  103246. <bitWidth>4</bitWidth>
  103247. <access>read-write</access>
  103248. <enumeratedValues>
  103249. <enumeratedValue>
  103250. <name>0</name>
  103251. <description>No filter/bypass</description>
  103252. <value>#0000</value>
  103253. </enumeratedValue>
  103254. </enumeratedValues>
  103255. </field>
  103256. <field>
  103257. <name>STARTF</name>
  103258. <description>I2C Bus Start Detect Flag</description>
  103259. <bitOffset>4</bitOffset>
  103260. <bitWidth>1</bitWidth>
  103261. <access>read-write</access>
  103262. <enumeratedValues>
  103263. <enumeratedValue>
  103264. <name>0</name>
  103265. <description>No start happens on I2C bus</description>
  103266. <value>#0</value>
  103267. </enumeratedValue>
  103268. <enumeratedValue>
  103269. <name>1</name>
  103270. <description>Start detected on I2C bus</description>
  103271. <value>#1</value>
  103272. </enumeratedValue>
  103273. </enumeratedValues>
  103274. </field>
  103275. <field>
  103276. <name>SSIE</name>
  103277. <description>I2C Bus Stop or Start Interrupt Enable</description>
  103278. <bitOffset>5</bitOffset>
  103279. <bitWidth>1</bitWidth>
  103280. <access>read-write</access>
  103281. <enumeratedValues>
  103282. <enumeratedValue>
  103283. <name>0</name>
  103284. <description>Stop or start detection interrupt is disabled</description>
  103285. <value>#0</value>
  103286. </enumeratedValue>
  103287. <enumeratedValue>
  103288. <name>1</name>
  103289. <description>Stop or start detection interrupt is enabled</description>
  103290. <value>#1</value>
  103291. </enumeratedValue>
  103292. </enumeratedValues>
  103293. </field>
  103294. <field>
  103295. <name>STOPF</name>
  103296. <description>I2C Bus Stop Detect Flag</description>
  103297. <bitOffset>6</bitOffset>
  103298. <bitWidth>1</bitWidth>
  103299. <access>read-write</access>
  103300. <enumeratedValues>
  103301. <enumeratedValue>
  103302. <name>0</name>
  103303. <description>No stop happens on I2C bus</description>
  103304. <value>#0</value>
  103305. </enumeratedValue>
  103306. <enumeratedValue>
  103307. <name>1</name>
  103308. <description>Stop detected on I2C bus</description>
  103309. <value>#1</value>
  103310. </enumeratedValue>
  103311. </enumeratedValues>
  103312. </field>
  103313. <field>
  103314. <name>SHEN</name>
  103315. <description>Stop Hold Enable</description>
  103316. <bitOffset>7</bitOffset>
  103317. <bitWidth>1</bitWidth>
  103318. <access>read-write</access>
  103319. <enumeratedValues>
  103320. <enumeratedValue>
  103321. <name>0</name>
  103322. <description>Stop holdoff is disabled. The MCU&apos;s entry to stop mode is not gated.</description>
  103323. <value>#0</value>
  103324. </enumeratedValue>
  103325. <enumeratedValue>
  103326. <name>1</name>
  103327. <description>Stop holdoff is enabled.</description>
  103328. <value>#1</value>
  103329. </enumeratedValue>
  103330. </enumeratedValues>
  103331. </field>
  103332. </fields>
  103333. </register>
  103334. <register>
  103335. <name>RA</name>
  103336. <description>I2C Range Address register</description>
  103337. <addressOffset>0x7</addressOffset>
  103338. <size>8</size>
  103339. <access>read-write</access>
  103340. <resetValue>0</resetValue>
  103341. <resetMask>0xFF</resetMask>
  103342. <fields>
  103343. <field>
  103344. <name>RAD</name>
  103345. <description>Range Slave Address</description>
  103346. <bitOffset>1</bitOffset>
  103347. <bitWidth>7</bitWidth>
  103348. <access>read-write</access>
  103349. </field>
  103350. </fields>
  103351. </register>
  103352. <register>
  103353. <name>SMB</name>
  103354. <description>I2C SMBus Control and Status register</description>
  103355. <addressOffset>0x8</addressOffset>
  103356. <size>8</size>
  103357. <access>read-write</access>
  103358. <resetValue>0</resetValue>
  103359. <resetMask>0xFF</resetMask>
  103360. <fields>
  103361. <field>
  103362. <name>SHTF2IE</name>
  103363. <description>SHTF2 Interrupt Enable</description>
  103364. <bitOffset>0</bitOffset>
  103365. <bitWidth>1</bitWidth>
  103366. <access>read-write</access>
  103367. <enumeratedValues>
  103368. <enumeratedValue>
  103369. <name>0</name>
  103370. <description>SHTF2 interrupt is disabled</description>
  103371. <value>#0</value>
  103372. </enumeratedValue>
  103373. <enumeratedValue>
  103374. <name>1</name>
  103375. <description>SHTF2 interrupt is enabled</description>
  103376. <value>#1</value>
  103377. </enumeratedValue>
  103378. </enumeratedValues>
  103379. </field>
  103380. <field>
  103381. <name>SHTF2</name>
  103382. <description>SCL High Timeout Flag 2</description>
  103383. <bitOffset>1</bitOffset>
  103384. <bitWidth>1</bitWidth>
  103385. <access>read-write</access>
  103386. <enumeratedValues>
  103387. <enumeratedValue>
  103388. <name>0</name>
  103389. <description>No SCL high and SDA low timeout occurs</description>
  103390. <value>#0</value>
  103391. </enumeratedValue>
  103392. <enumeratedValue>
  103393. <name>1</name>
  103394. <description>SCL high and SDA low timeout occurs</description>
  103395. <value>#1</value>
  103396. </enumeratedValue>
  103397. </enumeratedValues>
  103398. </field>
  103399. <field>
  103400. <name>SHTF1</name>
  103401. <description>SCL High Timeout Flag 1</description>
  103402. <bitOffset>2</bitOffset>
  103403. <bitWidth>1</bitWidth>
  103404. <access>read-only</access>
  103405. <enumeratedValues>
  103406. <enumeratedValue>
  103407. <name>0</name>
  103408. <description>No SCL high and SDA high timeout occurs</description>
  103409. <value>#0</value>
  103410. </enumeratedValue>
  103411. <enumeratedValue>
  103412. <name>1</name>
  103413. <description>SCL high and SDA high timeout occurs</description>
  103414. <value>#1</value>
  103415. </enumeratedValue>
  103416. </enumeratedValues>
  103417. </field>
  103418. <field>
  103419. <name>SLTF</name>
  103420. <description>SCL Low Timeout Flag</description>
  103421. <bitOffset>3</bitOffset>
  103422. <bitWidth>1</bitWidth>
  103423. <access>read-write</access>
  103424. <enumeratedValues>
  103425. <enumeratedValue>
  103426. <name>0</name>
  103427. <description>No low timeout occurs</description>
  103428. <value>#0</value>
  103429. </enumeratedValue>
  103430. <enumeratedValue>
  103431. <name>1</name>
  103432. <description>Low timeout occurs</description>
  103433. <value>#1</value>
  103434. </enumeratedValue>
  103435. </enumeratedValues>
  103436. </field>
  103437. <field>
  103438. <name>TCKSEL</name>
  103439. <description>Timeout Counter Clock Select</description>
  103440. <bitOffset>4</bitOffset>
  103441. <bitWidth>1</bitWidth>
  103442. <access>read-write</access>
  103443. <enumeratedValues>
  103444. <enumeratedValue>
  103445. <name>0</name>
  103446. <description>Timeout counter counts at the frequency of the I2C module clock / 64</description>
  103447. <value>#0</value>
  103448. </enumeratedValue>
  103449. <enumeratedValue>
  103450. <name>1</name>
  103451. <description>Timeout counter counts at the frequency of the I2C module clock</description>
  103452. <value>#1</value>
  103453. </enumeratedValue>
  103454. </enumeratedValues>
  103455. </field>
  103456. <field>
  103457. <name>SIICAEN</name>
  103458. <description>Second I2C Address Enable</description>
  103459. <bitOffset>5</bitOffset>
  103460. <bitWidth>1</bitWidth>
  103461. <access>read-write</access>
  103462. <enumeratedValues>
  103463. <enumeratedValue>
  103464. <name>0</name>
  103465. <description>I2C address register 2 matching is disabled</description>
  103466. <value>#0</value>
  103467. </enumeratedValue>
  103468. <enumeratedValue>
  103469. <name>1</name>
  103470. <description>I2C address register 2 matching is enabled</description>
  103471. <value>#1</value>
  103472. </enumeratedValue>
  103473. </enumeratedValues>
  103474. </field>
  103475. <field>
  103476. <name>ALERTEN</name>
  103477. <description>SMBus Alert Response Address Enable</description>
  103478. <bitOffset>6</bitOffset>
  103479. <bitWidth>1</bitWidth>
  103480. <access>read-write</access>
  103481. <enumeratedValues>
  103482. <enumeratedValue>
  103483. <name>0</name>
  103484. <description>SMBus alert response address matching is disabled</description>
  103485. <value>#0</value>
  103486. </enumeratedValue>
  103487. <enumeratedValue>
  103488. <name>1</name>
  103489. <description>SMBus alert response address matching is enabled</description>
  103490. <value>#1</value>
  103491. </enumeratedValue>
  103492. </enumeratedValues>
  103493. </field>
  103494. <field>
  103495. <name>FACK</name>
  103496. <description>Fast NACK/ACK Enable</description>
  103497. <bitOffset>7</bitOffset>
  103498. <bitWidth>1</bitWidth>
  103499. <access>read-write</access>
  103500. <enumeratedValues>
  103501. <enumeratedValue>
  103502. <name>0</name>
  103503. <description>An ACK or NACK is sent on the following receiving data byte</description>
  103504. <value>#0</value>
  103505. </enumeratedValue>
  103506. <enumeratedValue>
  103507. <name>1</name>
  103508. <description>Writing 0 to TXAK after receiving a data byte generates an ACK. Writing 1 to TXAK after receiving a data byte generates a NACK.</description>
  103509. <value>#1</value>
  103510. </enumeratedValue>
  103511. </enumeratedValues>
  103512. </field>
  103513. </fields>
  103514. </register>
  103515. <register>
  103516. <name>A2</name>
  103517. <description>I2C Address Register 2</description>
  103518. <addressOffset>0x9</addressOffset>
  103519. <size>8</size>
  103520. <access>read-write</access>
  103521. <resetValue>0xC2</resetValue>
  103522. <resetMask>0xFF</resetMask>
  103523. <fields>
  103524. <field>
  103525. <name>SAD</name>
  103526. <description>SMBus Address</description>
  103527. <bitOffset>1</bitOffset>
  103528. <bitWidth>7</bitWidth>
  103529. <access>read-write</access>
  103530. </field>
  103531. </fields>
  103532. </register>
  103533. <register>
  103534. <name>SLTH</name>
  103535. <description>I2C SCL Low Timeout Register High</description>
  103536. <addressOffset>0xA</addressOffset>
  103537. <size>8</size>
  103538. <access>read-write</access>
  103539. <resetValue>0</resetValue>
  103540. <resetMask>0xFF</resetMask>
  103541. <fields>
  103542. <field>
  103543. <name>SSLT</name>
  103544. <description>Most significant byte of SCL low timeout value that determines the timeout period of SCL low.</description>
  103545. <bitOffset>0</bitOffset>
  103546. <bitWidth>8</bitWidth>
  103547. <access>read-write</access>
  103548. </field>
  103549. </fields>
  103550. </register>
  103551. <register>
  103552. <name>SLTL</name>
  103553. <description>I2C SCL Low Timeout Register Low</description>
  103554. <addressOffset>0xB</addressOffset>
  103555. <size>8</size>
  103556. <access>read-write</access>
  103557. <resetValue>0</resetValue>
  103558. <resetMask>0xFF</resetMask>
  103559. <fields>
  103560. <field>
  103561. <name>SSLT</name>
  103562. <description>Least significant byte of SCL low timeout value that determines the timeout period of SCL low.</description>
  103563. <bitOffset>0</bitOffset>
  103564. <bitWidth>8</bitWidth>
  103565. <access>read-write</access>
  103566. </field>
  103567. </fields>
  103568. </register>
  103569. </registers>
  103570. </peripheral>
  103571. <peripheral>
  103572. <name>I2C2</name>
  103573. <description>Inter-Integrated Circuit</description>
  103574. <groupName>I2C</groupName>
  103575. <prependToName>I2C2_</prependToName>
  103576. <baseAddress>0x400E6000</baseAddress>
  103577. <addressBlock>
  103578. <offset>0</offset>
  103579. <size>0xC</size>
  103580. <usage>registers</usage>
  103581. </addressBlock>
  103582. <interrupt>
  103583. <name>I2C2</name>
  103584. <value>74</value>
  103585. </interrupt>
  103586. <registers>
  103587. <register>
  103588. <name>A1</name>
  103589. <description>I2C Address Register 1</description>
  103590. <addressOffset>0</addressOffset>
  103591. <size>8</size>
  103592. <access>read-write</access>
  103593. <resetValue>0</resetValue>
  103594. <resetMask>0xFF</resetMask>
  103595. <fields>
  103596. <field>
  103597. <name>AD</name>
  103598. <description>Address</description>
  103599. <bitOffset>1</bitOffset>
  103600. <bitWidth>7</bitWidth>
  103601. <access>read-write</access>
  103602. </field>
  103603. </fields>
  103604. </register>
  103605. <register>
  103606. <name>F</name>
  103607. <description>I2C Frequency Divider register</description>
  103608. <addressOffset>0x1</addressOffset>
  103609. <size>8</size>
  103610. <access>read-write</access>
  103611. <resetValue>0</resetValue>
  103612. <resetMask>0xFF</resetMask>
  103613. <fields>
  103614. <field>
  103615. <name>ICR</name>
  103616. <description>ClockRate</description>
  103617. <bitOffset>0</bitOffset>
  103618. <bitWidth>6</bitWidth>
  103619. <access>read-write</access>
  103620. </field>
  103621. <field>
  103622. <name>MULT</name>
  103623. <description>Multiplier Factor</description>
  103624. <bitOffset>6</bitOffset>
  103625. <bitWidth>2</bitWidth>
  103626. <access>read-write</access>
  103627. <enumeratedValues>
  103628. <enumeratedValue>
  103629. <name>00</name>
  103630. <description>mul = 1</description>
  103631. <value>#00</value>
  103632. </enumeratedValue>
  103633. <enumeratedValue>
  103634. <name>01</name>
  103635. <description>mul = 2</description>
  103636. <value>#01</value>
  103637. </enumeratedValue>
  103638. <enumeratedValue>
  103639. <name>10</name>
  103640. <description>mul = 4</description>
  103641. <value>#10</value>
  103642. </enumeratedValue>
  103643. </enumeratedValues>
  103644. </field>
  103645. </fields>
  103646. </register>
  103647. <register>
  103648. <name>C1</name>
  103649. <description>I2C Control Register 1</description>
  103650. <addressOffset>0x2</addressOffset>
  103651. <size>8</size>
  103652. <access>read-write</access>
  103653. <resetValue>0</resetValue>
  103654. <resetMask>0xFF</resetMask>
  103655. <fields>
  103656. <field>
  103657. <name>DMAEN</name>
  103658. <description>DMA Enable</description>
  103659. <bitOffset>0</bitOffset>
  103660. <bitWidth>1</bitWidth>
  103661. <access>read-write</access>
  103662. <enumeratedValues>
  103663. <enumeratedValue>
  103664. <name>0</name>
  103665. <description>All DMA signalling disabled.</description>
  103666. <value>#0</value>
  103667. </enumeratedValue>
  103668. <enumeratedValue>
  103669. <name>1</name>
  103670. <description>DMA transfer is enabled. While SMB[FACK] = 0, the following conditions trigger the DMA request: a data byte is received, and either address or data is transmitted. (ACK/NACK is automatic) the first byte received matches the A1 register or is a general call address. If any address matching occurs, S[IAAS] and S[TCF] are set. If the direction of transfer is known from master to slave, then it is not required to check S[SRW]. With this assumption, DMA can also be used in this case. In other cases, if the master reads data from the slave, then it is required to rewrite the C1 register operation. With this assumption, DMA cannot be used. When FACK = 1, an address or a data byte is transmitted.</description>
  103671. <value>#1</value>
  103672. </enumeratedValue>
  103673. </enumeratedValues>
  103674. </field>
  103675. <field>
  103676. <name>WUEN</name>
  103677. <description>Wakeup Enable</description>
  103678. <bitOffset>1</bitOffset>
  103679. <bitWidth>1</bitWidth>
  103680. <access>read-write</access>
  103681. <enumeratedValues>
  103682. <enumeratedValue>
  103683. <name>0</name>
  103684. <description>Normal operation. No interrupt generated when address matching in low power mode.</description>
  103685. <value>#0</value>
  103686. </enumeratedValue>
  103687. <enumeratedValue>
  103688. <name>1</name>
  103689. <description>Enables the wakeup function in low power mode.</description>
  103690. <value>#1</value>
  103691. </enumeratedValue>
  103692. </enumeratedValues>
  103693. </field>
  103694. <field>
  103695. <name>RSTA</name>
  103696. <description>Repeat START</description>
  103697. <bitOffset>2</bitOffset>
  103698. <bitWidth>1</bitWidth>
  103699. <access>write-only</access>
  103700. </field>
  103701. <field>
  103702. <name>TXAK</name>
  103703. <description>Transmit Acknowledge Enable</description>
  103704. <bitOffset>3</bitOffset>
  103705. <bitWidth>1</bitWidth>
  103706. <access>read-write</access>
  103707. <enumeratedValues>
  103708. <enumeratedValue>
  103709. <name>0</name>
  103710. <description>An acknowledge signal is sent to the bus on the following receiving byte (if FACK is cleared) or the current receiving byte (if FACK is set).</description>
  103711. <value>#0</value>
  103712. </enumeratedValue>
  103713. <enumeratedValue>
  103714. <name>1</name>
  103715. <description>No acknowledge signal is sent to the bus on the following receiving data byte (if FACK is cleared) or the current receiving data byte (if FACK is set).</description>
  103716. <value>#1</value>
  103717. </enumeratedValue>
  103718. </enumeratedValues>
  103719. </field>
  103720. <field>
  103721. <name>TX</name>
  103722. <description>Transmit Mode Select</description>
  103723. <bitOffset>4</bitOffset>
  103724. <bitWidth>1</bitWidth>
  103725. <access>read-write</access>
  103726. <enumeratedValues>
  103727. <enumeratedValue>
  103728. <name>0</name>
  103729. <description>Receive</description>
  103730. <value>#0</value>
  103731. </enumeratedValue>
  103732. <enumeratedValue>
  103733. <name>1</name>
  103734. <description>Transmit</description>
  103735. <value>#1</value>
  103736. </enumeratedValue>
  103737. </enumeratedValues>
  103738. </field>
  103739. <field>
  103740. <name>MST</name>
  103741. <description>Master Mode Select</description>
  103742. <bitOffset>5</bitOffset>
  103743. <bitWidth>1</bitWidth>
  103744. <access>read-write</access>
  103745. <enumeratedValues>
  103746. <enumeratedValue>
  103747. <name>0</name>
  103748. <description>Slave mode</description>
  103749. <value>#0</value>
  103750. </enumeratedValue>
  103751. <enumeratedValue>
  103752. <name>1</name>
  103753. <description>Master mode</description>
  103754. <value>#1</value>
  103755. </enumeratedValue>
  103756. </enumeratedValues>
  103757. </field>
  103758. <field>
  103759. <name>IICIE</name>
  103760. <description>I2C Interrupt Enable</description>
  103761. <bitOffset>6</bitOffset>
  103762. <bitWidth>1</bitWidth>
  103763. <access>read-write</access>
  103764. <enumeratedValues>
  103765. <enumeratedValue>
  103766. <name>0</name>
  103767. <description>Disabled</description>
  103768. <value>#0</value>
  103769. </enumeratedValue>
  103770. <enumeratedValue>
  103771. <name>1</name>
  103772. <description>Enabled</description>
  103773. <value>#1</value>
  103774. </enumeratedValue>
  103775. </enumeratedValues>
  103776. </field>
  103777. <field>
  103778. <name>IICEN</name>
  103779. <description>I2C Enable</description>
  103780. <bitOffset>7</bitOffset>
  103781. <bitWidth>1</bitWidth>
  103782. <access>read-write</access>
  103783. <enumeratedValues>
  103784. <enumeratedValue>
  103785. <name>0</name>
  103786. <description>Disabled</description>
  103787. <value>#0</value>
  103788. </enumeratedValue>
  103789. <enumeratedValue>
  103790. <name>1</name>
  103791. <description>Enabled</description>
  103792. <value>#1</value>
  103793. </enumeratedValue>
  103794. </enumeratedValues>
  103795. </field>
  103796. </fields>
  103797. </register>
  103798. <register>
  103799. <name>S</name>
  103800. <description>I2C Status register</description>
  103801. <addressOffset>0x3</addressOffset>
  103802. <size>8</size>
  103803. <access>read-write</access>
  103804. <resetValue>0x80</resetValue>
  103805. <resetMask>0xFF</resetMask>
  103806. <fields>
  103807. <field>
  103808. <name>RXAK</name>
  103809. <description>Receive Acknowledge</description>
  103810. <bitOffset>0</bitOffset>
  103811. <bitWidth>1</bitWidth>
  103812. <access>read-only</access>
  103813. <enumeratedValues>
  103814. <enumeratedValue>
  103815. <name>0</name>
  103816. <description>Acknowledge signal was received after the completion of one byte of data transmission on the bus</description>
  103817. <value>#0</value>
  103818. </enumeratedValue>
  103819. <enumeratedValue>
  103820. <name>1</name>
  103821. <description>No acknowledge signal detected</description>
  103822. <value>#1</value>
  103823. </enumeratedValue>
  103824. </enumeratedValues>
  103825. </field>
  103826. <field>
  103827. <name>IICIF</name>
  103828. <description>Interrupt Flag</description>
  103829. <bitOffset>1</bitOffset>
  103830. <bitWidth>1</bitWidth>
  103831. <access>read-write</access>
  103832. <enumeratedValues>
  103833. <enumeratedValue>
  103834. <name>0</name>
  103835. <description>No interrupt pending</description>
  103836. <value>#0</value>
  103837. </enumeratedValue>
  103838. <enumeratedValue>
  103839. <name>1</name>
  103840. <description>Interrupt pending</description>
  103841. <value>#1</value>
  103842. </enumeratedValue>
  103843. </enumeratedValues>
  103844. </field>
  103845. <field>
  103846. <name>SRW</name>
  103847. <description>Slave Read/Write</description>
  103848. <bitOffset>2</bitOffset>
  103849. <bitWidth>1</bitWidth>
  103850. <access>read-only</access>
  103851. <enumeratedValues>
  103852. <enumeratedValue>
  103853. <name>0</name>
  103854. <description>Slave receive, master writing to slave</description>
  103855. <value>#0</value>
  103856. </enumeratedValue>
  103857. <enumeratedValue>
  103858. <name>1</name>
  103859. <description>Slave transmit, master reading from slave</description>
  103860. <value>#1</value>
  103861. </enumeratedValue>
  103862. </enumeratedValues>
  103863. </field>
  103864. <field>
  103865. <name>RAM</name>
  103866. <description>Range Address Match</description>
  103867. <bitOffset>3</bitOffset>
  103868. <bitWidth>1</bitWidth>
  103869. <access>read-write</access>
  103870. <enumeratedValues>
  103871. <enumeratedValue>
  103872. <name>0</name>
  103873. <description>Not addressed</description>
  103874. <value>#0</value>
  103875. </enumeratedValue>
  103876. <enumeratedValue>
  103877. <name>1</name>
  103878. <description>Addressed as a slave</description>
  103879. <value>#1</value>
  103880. </enumeratedValue>
  103881. </enumeratedValues>
  103882. </field>
  103883. <field>
  103884. <name>ARBL</name>
  103885. <description>Arbitration Lost</description>
  103886. <bitOffset>4</bitOffset>
  103887. <bitWidth>1</bitWidth>
  103888. <access>read-write</access>
  103889. <enumeratedValues>
  103890. <enumeratedValue>
  103891. <name>0</name>
  103892. <description>Standard bus operation.</description>
  103893. <value>#0</value>
  103894. </enumeratedValue>
  103895. <enumeratedValue>
  103896. <name>1</name>
  103897. <description>Loss of arbitration.</description>
  103898. <value>#1</value>
  103899. </enumeratedValue>
  103900. </enumeratedValues>
  103901. </field>
  103902. <field>
  103903. <name>BUSY</name>
  103904. <description>Bus Busy</description>
  103905. <bitOffset>5</bitOffset>
  103906. <bitWidth>1</bitWidth>
  103907. <access>read-only</access>
  103908. <enumeratedValues>
  103909. <enumeratedValue>
  103910. <name>0</name>
  103911. <description>Bus is idle</description>
  103912. <value>#0</value>
  103913. </enumeratedValue>
  103914. <enumeratedValue>
  103915. <name>1</name>
  103916. <description>Bus is busy</description>
  103917. <value>#1</value>
  103918. </enumeratedValue>
  103919. </enumeratedValues>
  103920. </field>
  103921. <field>
  103922. <name>IAAS</name>
  103923. <description>Addressed As A Slave</description>
  103924. <bitOffset>6</bitOffset>
  103925. <bitWidth>1</bitWidth>
  103926. <access>read-write</access>
  103927. <enumeratedValues>
  103928. <enumeratedValue>
  103929. <name>0</name>
  103930. <description>Not addressed</description>
  103931. <value>#0</value>
  103932. </enumeratedValue>
  103933. <enumeratedValue>
  103934. <name>1</name>
  103935. <description>Addressed as a slave</description>
  103936. <value>#1</value>
  103937. </enumeratedValue>
  103938. </enumeratedValues>
  103939. </field>
  103940. <field>
  103941. <name>TCF</name>
  103942. <description>Transfer Complete Flag</description>
  103943. <bitOffset>7</bitOffset>
  103944. <bitWidth>1</bitWidth>
  103945. <access>read-only</access>
  103946. <enumeratedValues>
  103947. <enumeratedValue>
  103948. <name>0</name>
  103949. <description>Transfer in progress</description>
  103950. <value>#0</value>
  103951. </enumeratedValue>
  103952. <enumeratedValue>
  103953. <name>1</name>
  103954. <description>Transfer complete</description>
  103955. <value>#1</value>
  103956. </enumeratedValue>
  103957. </enumeratedValues>
  103958. </field>
  103959. </fields>
  103960. </register>
  103961. <register>
  103962. <name>D</name>
  103963. <description>I2C Data I/O register</description>
  103964. <addressOffset>0x4</addressOffset>
  103965. <size>8</size>
  103966. <access>read-write</access>
  103967. <resetValue>0</resetValue>
  103968. <resetMask>0xFF</resetMask>
  103969. <fields>
  103970. <field>
  103971. <name>DATA</name>
  103972. <description>Data</description>
  103973. <bitOffset>0</bitOffset>
  103974. <bitWidth>8</bitWidth>
  103975. <access>read-write</access>
  103976. </field>
  103977. </fields>
  103978. </register>
  103979. <register>
  103980. <name>C2</name>
  103981. <description>I2C Control Register 2</description>
  103982. <addressOffset>0x5</addressOffset>
  103983. <size>8</size>
  103984. <access>read-write</access>
  103985. <resetValue>0</resetValue>
  103986. <resetMask>0xFF</resetMask>
  103987. <fields>
  103988. <field>
  103989. <name>AD</name>
  103990. <description>Slave Address</description>
  103991. <bitOffset>0</bitOffset>
  103992. <bitWidth>3</bitWidth>
  103993. <access>read-write</access>
  103994. </field>
  103995. <field>
  103996. <name>RMEN</name>
  103997. <description>Range Address Matching Enable</description>
  103998. <bitOffset>3</bitOffset>
  103999. <bitWidth>1</bitWidth>
  104000. <access>read-write</access>
  104001. <enumeratedValues>
  104002. <enumeratedValue>
  104003. <name>0</name>
  104004. <description>Range mode disabled. No address matching occurs for an address within the range of values of the A1 and RA registers.</description>
  104005. <value>#0</value>
  104006. </enumeratedValue>
  104007. <enumeratedValue>
  104008. <name>1</name>
  104009. <description>Range mode enabled. Address matching occurs when a slave receives an address within the range of values of the A1 and RA registers.</description>
  104010. <value>#1</value>
  104011. </enumeratedValue>
  104012. </enumeratedValues>
  104013. </field>
  104014. <field>
  104015. <name>SBRC</name>
  104016. <description>Slave Baud Rate Control</description>
  104017. <bitOffset>4</bitOffset>
  104018. <bitWidth>1</bitWidth>
  104019. <access>read-write</access>
  104020. <enumeratedValues>
  104021. <enumeratedValue>
  104022. <name>0</name>
  104023. <description>The slave baud rate follows the master baud rate and clock stretching may occur</description>
  104024. <value>#0</value>
  104025. </enumeratedValue>
  104026. <enumeratedValue>
  104027. <name>1</name>
  104028. <description>Slave baud rate is independent of the master baud rate</description>
  104029. <value>#1</value>
  104030. </enumeratedValue>
  104031. </enumeratedValues>
  104032. </field>
  104033. <field>
  104034. <name>HDRS</name>
  104035. <description>High Drive Select</description>
  104036. <bitOffset>5</bitOffset>
  104037. <bitWidth>1</bitWidth>
  104038. <access>read-write</access>
  104039. <enumeratedValues>
  104040. <enumeratedValue>
  104041. <name>0</name>
  104042. <description>Normal drive mode</description>
  104043. <value>#0</value>
  104044. </enumeratedValue>
  104045. <enumeratedValue>
  104046. <name>1</name>
  104047. <description>High drive mode</description>
  104048. <value>#1</value>
  104049. </enumeratedValue>
  104050. </enumeratedValues>
  104051. </field>
  104052. <field>
  104053. <name>ADEXT</name>
  104054. <description>Address Extension</description>
  104055. <bitOffset>6</bitOffset>
  104056. <bitWidth>1</bitWidth>
  104057. <access>read-write</access>
  104058. <enumeratedValues>
  104059. <enumeratedValue>
  104060. <name>0</name>
  104061. <description>7-bit address scheme</description>
  104062. <value>#0</value>
  104063. </enumeratedValue>
  104064. <enumeratedValue>
  104065. <name>1</name>
  104066. <description>10-bit address scheme</description>
  104067. <value>#1</value>
  104068. </enumeratedValue>
  104069. </enumeratedValues>
  104070. </field>
  104071. <field>
  104072. <name>GCAEN</name>
  104073. <description>General Call Address Enable</description>
  104074. <bitOffset>7</bitOffset>
  104075. <bitWidth>1</bitWidth>
  104076. <access>read-write</access>
  104077. <enumeratedValues>
  104078. <enumeratedValue>
  104079. <name>0</name>
  104080. <description>Disabled</description>
  104081. <value>#0</value>
  104082. </enumeratedValue>
  104083. <enumeratedValue>
  104084. <name>1</name>
  104085. <description>Enabled</description>
  104086. <value>#1</value>
  104087. </enumeratedValue>
  104088. </enumeratedValues>
  104089. </field>
  104090. </fields>
  104091. </register>
  104092. <register>
  104093. <name>FLT</name>
  104094. <description>I2C Programmable Input Glitch Filter register</description>
  104095. <addressOffset>0x6</addressOffset>
  104096. <size>8</size>
  104097. <access>read-write</access>
  104098. <resetValue>0</resetValue>
  104099. <resetMask>0xFF</resetMask>
  104100. <fields>
  104101. <field>
  104102. <name>FLT</name>
  104103. <description>I2C Programmable Filter Factor</description>
  104104. <bitOffset>0</bitOffset>
  104105. <bitWidth>4</bitWidth>
  104106. <access>read-write</access>
  104107. <enumeratedValues>
  104108. <enumeratedValue>
  104109. <name>0</name>
  104110. <description>No filter/bypass</description>
  104111. <value>#0000</value>
  104112. </enumeratedValue>
  104113. </enumeratedValues>
  104114. </field>
  104115. <field>
  104116. <name>STARTF</name>
  104117. <description>I2C Bus Start Detect Flag</description>
  104118. <bitOffset>4</bitOffset>
  104119. <bitWidth>1</bitWidth>
  104120. <access>read-write</access>
  104121. <enumeratedValues>
  104122. <enumeratedValue>
  104123. <name>0</name>
  104124. <description>No start happens on I2C bus</description>
  104125. <value>#0</value>
  104126. </enumeratedValue>
  104127. <enumeratedValue>
  104128. <name>1</name>
  104129. <description>Start detected on I2C bus</description>
  104130. <value>#1</value>
  104131. </enumeratedValue>
  104132. </enumeratedValues>
  104133. </field>
  104134. <field>
  104135. <name>SSIE</name>
  104136. <description>I2C Bus Stop or Start Interrupt Enable</description>
  104137. <bitOffset>5</bitOffset>
  104138. <bitWidth>1</bitWidth>
  104139. <access>read-write</access>
  104140. <enumeratedValues>
  104141. <enumeratedValue>
  104142. <name>0</name>
  104143. <description>Stop or start detection interrupt is disabled</description>
  104144. <value>#0</value>
  104145. </enumeratedValue>
  104146. <enumeratedValue>
  104147. <name>1</name>
  104148. <description>Stop or start detection interrupt is enabled</description>
  104149. <value>#1</value>
  104150. </enumeratedValue>
  104151. </enumeratedValues>
  104152. </field>
  104153. <field>
  104154. <name>STOPF</name>
  104155. <description>I2C Bus Stop Detect Flag</description>
  104156. <bitOffset>6</bitOffset>
  104157. <bitWidth>1</bitWidth>
  104158. <access>read-write</access>
  104159. <enumeratedValues>
  104160. <enumeratedValue>
  104161. <name>0</name>
  104162. <description>No stop happens on I2C bus</description>
  104163. <value>#0</value>
  104164. </enumeratedValue>
  104165. <enumeratedValue>
  104166. <name>1</name>
  104167. <description>Stop detected on I2C bus</description>
  104168. <value>#1</value>
  104169. </enumeratedValue>
  104170. </enumeratedValues>
  104171. </field>
  104172. <field>
  104173. <name>SHEN</name>
  104174. <description>Stop Hold Enable</description>
  104175. <bitOffset>7</bitOffset>
  104176. <bitWidth>1</bitWidth>
  104177. <access>read-write</access>
  104178. <enumeratedValues>
  104179. <enumeratedValue>
  104180. <name>0</name>
  104181. <description>Stop holdoff is disabled. The MCU&apos;s entry to stop mode is not gated.</description>
  104182. <value>#0</value>
  104183. </enumeratedValue>
  104184. <enumeratedValue>
  104185. <name>1</name>
  104186. <description>Stop holdoff is enabled.</description>
  104187. <value>#1</value>
  104188. </enumeratedValue>
  104189. </enumeratedValues>
  104190. </field>
  104191. </fields>
  104192. </register>
  104193. <register>
  104194. <name>RA</name>
  104195. <description>I2C Range Address register</description>
  104196. <addressOffset>0x7</addressOffset>
  104197. <size>8</size>
  104198. <access>read-write</access>
  104199. <resetValue>0</resetValue>
  104200. <resetMask>0xFF</resetMask>
  104201. <fields>
  104202. <field>
  104203. <name>RAD</name>
  104204. <description>Range Slave Address</description>
  104205. <bitOffset>1</bitOffset>
  104206. <bitWidth>7</bitWidth>
  104207. <access>read-write</access>
  104208. </field>
  104209. </fields>
  104210. </register>
  104211. <register>
  104212. <name>SMB</name>
  104213. <description>I2C SMBus Control and Status register</description>
  104214. <addressOffset>0x8</addressOffset>
  104215. <size>8</size>
  104216. <access>read-write</access>
  104217. <resetValue>0</resetValue>
  104218. <resetMask>0xFF</resetMask>
  104219. <fields>
  104220. <field>
  104221. <name>SHTF2IE</name>
  104222. <description>SHTF2 Interrupt Enable</description>
  104223. <bitOffset>0</bitOffset>
  104224. <bitWidth>1</bitWidth>
  104225. <access>read-write</access>
  104226. <enumeratedValues>
  104227. <enumeratedValue>
  104228. <name>0</name>
  104229. <description>SHTF2 interrupt is disabled</description>
  104230. <value>#0</value>
  104231. </enumeratedValue>
  104232. <enumeratedValue>
  104233. <name>1</name>
  104234. <description>SHTF2 interrupt is enabled</description>
  104235. <value>#1</value>
  104236. </enumeratedValue>
  104237. </enumeratedValues>
  104238. </field>
  104239. <field>
  104240. <name>SHTF2</name>
  104241. <description>SCL High Timeout Flag 2</description>
  104242. <bitOffset>1</bitOffset>
  104243. <bitWidth>1</bitWidth>
  104244. <access>read-write</access>
  104245. <enumeratedValues>
  104246. <enumeratedValue>
  104247. <name>0</name>
  104248. <description>No SCL high and SDA low timeout occurs</description>
  104249. <value>#0</value>
  104250. </enumeratedValue>
  104251. <enumeratedValue>
  104252. <name>1</name>
  104253. <description>SCL high and SDA low timeout occurs</description>
  104254. <value>#1</value>
  104255. </enumeratedValue>
  104256. </enumeratedValues>
  104257. </field>
  104258. <field>
  104259. <name>SHTF1</name>
  104260. <description>SCL High Timeout Flag 1</description>
  104261. <bitOffset>2</bitOffset>
  104262. <bitWidth>1</bitWidth>
  104263. <access>read-only</access>
  104264. <enumeratedValues>
  104265. <enumeratedValue>
  104266. <name>0</name>
  104267. <description>No SCL high and SDA high timeout occurs</description>
  104268. <value>#0</value>
  104269. </enumeratedValue>
  104270. <enumeratedValue>
  104271. <name>1</name>
  104272. <description>SCL high and SDA high timeout occurs</description>
  104273. <value>#1</value>
  104274. </enumeratedValue>
  104275. </enumeratedValues>
  104276. </field>
  104277. <field>
  104278. <name>SLTF</name>
  104279. <description>SCL Low Timeout Flag</description>
  104280. <bitOffset>3</bitOffset>
  104281. <bitWidth>1</bitWidth>
  104282. <access>read-write</access>
  104283. <enumeratedValues>
  104284. <enumeratedValue>
  104285. <name>0</name>
  104286. <description>No low timeout occurs</description>
  104287. <value>#0</value>
  104288. </enumeratedValue>
  104289. <enumeratedValue>
  104290. <name>1</name>
  104291. <description>Low timeout occurs</description>
  104292. <value>#1</value>
  104293. </enumeratedValue>
  104294. </enumeratedValues>
  104295. </field>
  104296. <field>
  104297. <name>TCKSEL</name>
  104298. <description>Timeout Counter Clock Select</description>
  104299. <bitOffset>4</bitOffset>
  104300. <bitWidth>1</bitWidth>
  104301. <access>read-write</access>
  104302. <enumeratedValues>
  104303. <enumeratedValue>
  104304. <name>0</name>
  104305. <description>Timeout counter counts at the frequency of the I2C module clock / 64</description>
  104306. <value>#0</value>
  104307. </enumeratedValue>
  104308. <enumeratedValue>
  104309. <name>1</name>
  104310. <description>Timeout counter counts at the frequency of the I2C module clock</description>
  104311. <value>#1</value>
  104312. </enumeratedValue>
  104313. </enumeratedValues>
  104314. </field>
  104315. <field>
  104316. <name>SIICAEN</name>
  104317. <description>Second I2C Address Enable</description>
  104318. <bitOffset>5</bitOffset>
  104319. <bitWidth>1</bitWidth>
  104320. <access>read-write</access>
  104321. <enumeratedValues>
  104322. <enumeratedValue>
  104323. <name>0</name>
  104324. <description>I2C address register 2 matching is disabled</description>
  104325. <value>#0</value>
  104326. </enumeratedValue>
  104327. <enumeratedValue>
  104328. <name>1</name>
  104329. <description>I2C address register 2 matching is enabled</description>
  104330. <value>#1</value>
  104331. </enumeratedValue>
  104332. </enumeratedValues>
  104333. </field>
  104334. <field>
  104335. <name>ALERTEN</name>
  104336. <description>SMBus Alert Response Address Enable</description>
  104337. <bitOffset>6</bitOffset>
  104338. <bitWidth>1</bitWidth>
  104339. <access>read-write</access>
  104340. <enumeratedValues>
  104341. <enumeratedValue>
  104342. <name>0</name>
  104343. <description>SMBus alert response address matching is disabled</description>
  104344. <value>#0</value>
  104345. </enumeratedValue>
  104346. <enumeratedValue>
  104347. <name>1</name>
  104348. <description>SMBus alert response address matching is enabled</description>
  104349. <value>#1</value>
  104350. </enumeratedValue>
  104351. </enumeratedValues>
  104352. </field>
  104353. <field>
  104354. <name>FACK</name>
  104355. <description>Fast NACK/ACK Enable</description>
  104356. <bitOffset>7</bitOffset>
  104357. <bitWidth>1</bitWidth>
  104358. <access>read-write</access>
  104359. <enumeratedValues>
  104360. <enumeratedValue>
  104361. <name>0</name>
  104362. <description>An ACK or NACK is sent on the following receiving data byte</description>
  104363. <value>#0</value>
  104364. </enumeratedValue>
  104365. <enumeratedValue>
  104366. <name>1</name>
  104367. <description>Writing 0 to TXAK after receiving a data byte generates an ACK. Writing 1 to TXAK after receiving a data byte generates a NACK.</description>
  104368. <value>#1</value>
  104369. </enumeratedValue>
  104370. </enumeratedValues>
  104371. </field>
  104372. </fields>
  104373. </register>
  104374. <register>
  104375. <name>A2</name>
  104376. <description>I2C Address Register 2</description>
  104377. <addressOffset>0x9</addressOffset>
  104378. <size>8</size>
  104379. <access>read-write</access>
  104380. <resetValue>0xC2</resetValue>
  104381. <resetMask>0xFF</resetMask>
  104382. <fields>
  104383. <field>
  104384. <name>SAD</name>
  104385. <description>SMBus Address</description>
  104386. <bitOffset>1</bitOffset>
  104387. <bitWidth>7</bitWidth>
  104388. <access>read-write</access>
  104389. </field>
  104390. </fields>
  104391. </register>
  104392. <register>
  104393. <name>SLTH</name>
  104394. <description>I2C SCL Low Timeout Register High</description>
  104395. <addressOffset>0xA</addressOffset>
  104396. <size>8</size>
  104397. <access>read-write</access>
  104398. <resetValue>0</resetValue>
  104399. <resetMask>0xFF</resetMask>
  104400. <fields>
  104401. <field>
  104402. <name>SSLT</name>
  104403. <description>Most significant byte of SCL low timeout value that determines the timeout period of SCL low.</description>
  104404. <bitOffset>0</bitOffset>
  104405. <bitWidth>8</bitWidth>
  104406. <access>read-write</access>
  104407. </field>
  104408. </fields>
  104409. </register>
  104410. <register>
  104411. <name>SLTL</name>
  104412. <description>I2C SCL Low Timeout Register Low</description>
  104413. <addressOffset>0xB</addressOffset>
  104414. <size>8</size>
  104415. <access>read-write</access>
  104416. <resetValue>0</resetValue>
  104417. <resetMask>0xFF</resetMask>
  104418. <fields>
  104419. <field>
  104420. <name>SSLT</name>
  104421. <description>Least significant byte of SCL low timeout value that determines the timeout period of SCL low.</description>
  104422. <bitOffset>0</bitOffset>
  104423. <bitWidth>8</bitWidth>
  104424. <access>read-write</access>
  104425. </field>
  104426. </fields>
  104427. </register>
  104428. </registers>
  104429. </peripheral>
  104430. <peripheral>
  104431. <name>UART0</name>
  104432. <description>Serial Communication Interface</description>
  104433. <groupName>UART</groupName>
  104434. <prependToName>UART0_</prependToName>
  104435. <baseAddress>0x4006A000</baseAddress>
  104436. <addressBlock>
  104437. <offset>0</offset>
  104438. <size>0x20</size>
  104439. <usage>registers</usage>
  104440. </addressBlock>
  104441. <interrupt>
  104442. <name>UART0_LON</name>
  104443. <value>30</value>
  104444. </interrupt>
  104445. <interrupt>
  104446. <name>UART0_RX_TX</name>
  104447. <value>31</value>
  104448. </interrupt>
  104449. <interrupt>
  104450. <name>UART0_ERR</name>
  104451. <value>32</value>
  104452. </interrupt>
  104453. <registers>
  104454. <register>
  104455. <name>BDH</name>
  104456. <description>UART Baud Rate Registers: High</description>
  104457. <addressOffset>0</addressOffset>
  104458. <size>8</size>
  104459. <access>read-write</access>
  104460. <resetValue>0</resetValue>
  104461. <resetMask>0xFF</resetMask>
  104462. <fields>
  104463. <field>
  104464. <name>SBR</name>
  104465. <description>UART Baud Rate Bits</description>
  104466. <bitOffset>0</bitOffset>
  104467. <bitWidth>5</bitWidth>
  104468. <access>read-write</access>
  104469. </field>
  104470. <field>
  104471. <name>SBNS</name>
  104472. <description>Stop Bit Number Select</description>
  104473. <bitOffset>5</bitOffset>
  104474. <bitWidth>1</bitWidth>
  104475. <access>read-write</access>
  104476. <enumeratedValues>
  104477. <enumeratedValue>
  104478. <name>0</name>
  104479. <description>Data frame consists of a single stop bit.</description>
  104480. <value>#0</value>
  104481. </enumeratedValue>
  104482. <enumeratedValue>
  104483. <name>1</name>
  104484. <description>Data frame consists of two stop bits.</description>
  104485. <value>#1</value>
  104486. </enumeratedValue>
  104487. </enumeratedValues>
  104488. </field>
  104489. <field>
  104490. <name>RXEDGIE</name>
  104491. <description>RxD Input Active Edge Interrupt Enable</description>
  104492. <bitOffset>6</bitOffset>
  104493. <bitWidth>1</bitWidth>
  104494. <access>read-write</access>
  104495. <enumeratedValues>
  104496. <enumeratedValue>
  104497. <name>0</name>
  104498. <description>Hardware interrupts from RXEDGIF disabled using polling.</description>
  104499. <value>#0</value>
  104500. </enumeratedValue>
  104501. <enumeratedValue>
  104502. <name>1</name>
  104503. <description>RXEDGIF interrupt request enabled.</description>
  104504. <value>#1</value>
  104505. </enumeratedValue>
  104506. </enumeratedValues>
  104507. </field>
  104508. <field>
  104509. <name>LBKDIE</name>
  104510. <description>LIN Break Detect Interrupt or DMA Request Enable</description>
  104511. <bitOffset>7</bitOffset>
  104512. <bitWidth>1</bitWidth>
  104513. <access>read-write</access>
  104514. <enumeratedValues>
  104515. <enumeratedValue>
  104516. <name>0</name>
  104517. <description>LBKDIF interrupt and DMA transfer requests disabled.</description>
  104518. <value>#0</value>
  104519. </enumeratedValue>
  104520. <enumeratedValue>
  104521. <name>1</name>
  104522. <description>LBKDIF interrupt or DMA transfer requests enabled.</description>
  104523. <value>#1</value>
  104524. </enumeratedValue>
  104525. </enumeratedValues>
  104526. </field>
  104527. </fields>
  104528. </register>
  104529. <register>
  104530. <name>BDL</name>
  104531. <description>UART Baud Rate Registers: Low</description>
  104532. <addressOffset>0x1</addressOffset>
  104533. <size>8</size>
  104534. <access>read-write</access>
  104535. <resetValue>0x4</resetValue>
  104536. <resetMask>0xFF</resetMask>
  104537. <fields>
  104538. <field>
  104539. <name>SBR</name>
  104540. <description>UART Baud Rate Bits</description>
  104541. <bitOffset>0</bitOffset>
  104542. <bitWidth>8</bitWidth>
  104543. <access>read-write</access>
  104544. </field>
  104545. </fields>
  104546. </register>
  104547. <register>
  104548. <name>C1</name>
  104549. <description>UART Control Register 1</description>
  104550. <addressOffset>0x2</addressOffset>
  104551. <size>8</size>
  104552. <access>read-write</access>
  104553. <resetValue>0</resetValue>
  104554. <resetMask>0xFF</resetMask>
  104555. <fields>
  104556. <field>
  104557. <name>PT</name>
  104558. <description>Parity Type</description>
  104559. <bitOffset>0</bitOffset>
  104560. <bitWidth>1</bitWidth>
  104561. <access>read-write</access>
  104562. <enumeratedValues>
  104563. <enumeratedValue>
  104564. <name>0</name>
  104565. <description>Even parity.</description>
  104566. <value>#0</value>
  104567. </enumeratedValue>
  104568. <enumeratedValue>
  104569. <name>1</name>
  104570. <description>Odd parity.</description>
  104571. <value>#1</value>
  104572. </enumeratedValue>
  104573. </enumeratedValues>
  104574. </field>
  104575. <field>
  104576. <name>PE</name>
  104577. <description>Parity Enable</description>
  104578. <bitOffset>1</bitOffset>
  104579. <bitWidth>1</bitWidth>
  104580. <access>read-write</access>
  104581. <enumeratedValues>
  104582. <enumeratedValue>
  104583. <name>0</name>
  104584. <description>Parity function disabled.</description>
  104585. <value>#0</value>
  104586. </enumeratedValue>
  104587. <enumeratedValue>
  104588. <name>1</name>
  104589. <description>Parity function enabled.</description>
  104590. <value>#1</value>
  104591. </enumeratedValue>
  104592. </enumeratedValues>
  104593. </field>
  104594. <field>
  104595. <name>ILT</name>
  104596. <description>Idle Line Type Select</description>
  104597. <bitOffset>2</bitOffset>
  104598. <bitWidth>1</bitWidth>
  104599. <access>read-write</access>
  104600. <enumeratedValues>
  104601. <enumeratedValue>
  104602. <name>0</name>
  104603. <description>Idle character bit count starts after start bit.</description>
  104604. <value>#0</value>
  104605. </enumeratedValue>
  104606. <enumeratedValue>
  104607. <name>1</name>
  104608. <description>Idle character bit count starts after stop bit.</description>
  104609. <value>#1</value>
  104610. </enumeratedValue>
  104611. </enumeratedValues>
  104612. </field>
  104613. <field>
  104614. <name>WAKE</name>
  104615. <description>Receiver Wakeup Method Select</description>
  104616. <bitOffset>3</bitOffset>
  104617. <bitWidth>1</bitWidth>
  104618. <access>read-write</access>
  104619. <enumeratedValues>
  104620. <enumeratedValue>
  104621. <name>0</name>
  104622. <description>Idle line wakeup.</description>
  104623. <value>#0</value>
  104624. </enumeratedValue>
  104625. <enumeratedValue>
  104626. <name>1</name>
  104627. <description>Address mark wakeup.</description>
  104628. <value>#1</value>
  104629. </enumeratedValue>
  104630. </enumeratedValues>
  104631. </field>
  104632. <field>
  104633. <name>M</name>
  104634. <description>9-bit or 8-bit Mode Select</description>
  104635. <bitOffset>4</bitOffset>
  104636. <bitWidth>1</bitWidth>
  104637. <access>read-write</access>
  104638. <enumeratedValues>
  104639. <enumeratedValue>
  104640. <name>0</name>
  104641. <description>Normal-start + 8 data bits (MSB/LSB first as determined by MSBF) + stop.</description>
  104642. <value>#0</value>
  104643. </enumeratedValue>
  104644. <enumeratedValue>
  104645. <name>1</name>
  104646. <description>Use-start + 9 data bits (MSB/LSB first as determined by MSBF) + stop.</description>
  104647. <value>#1</value>
  104648. </enumeratedValue>
  104649. </enumeratedValues>
  104650. </field>
  104651. <field>
  104652. <name>RSRC</name>
  104653. <description>Receiver Source Select</description>
  104654. <bitOffset>5</bitOffset>
  104655. <bitWidth>1</bitWidth>
  104656. <access>read-write</access>
  104657. <enumeratedValues>
  104658. <enumeratedValue>
  104659. <name>0</name>
  104660. <description>Selects internal loop back mode. The receiver input is internally connected to transmitter output.</description>
  104661. <value>#0</value>
  104662. </enumeratedValue>
  104663. <enumeratedValue>
  104664. <name>1</name>
  104665. <description>Single wire UART mode where the receiver input is connected to the transmit pin input signal.</description>
  104666. <value>#1</value>
  104667. </enumeratedValue>
  104668. </enumeratedValues>
  104669. </field>
  104670. <field>
  104671. <name>UARTSWAI</name>
  104672. <description>UART Stops in Wait Mode</description>
  104673. <bitOffset>6</bitOffset>
  104674. <bitWidth>1</bitWidth>
  104675. <access>read-write</access>
  104676. <enumeratedValues>
  104677. <enumeratedValue>
  104678. <name>0</name>
  104679. <description>UART clock continues to run in Wait mode.</description>
  104680. <value>#0</value>
  104681. </enumeratedValue>
  104682. <enumeratedValue>
  104683. <name>1</name>
  104684. <description>UART clock freezes while CPU is in Wait mode.</description>
  104685. <value>#1</value>
  104686. </enumeratedValue>
  104687. </enumeratedValues>
  104688. </field>
  104689. <field>
  104690. <name>LOOPS</name>
  104691. <description>Loop Mode Select</description>
  104692. <bitOffset>7</bitOffset>
  104693. <bitWidth>1</bitWidth>
  104694. <access>read-write</access>
  104695. <enumeratedValues>
  104696. <enumeratedValue>
  104697. <name>0</name>
  104698. <description>Normal operation.</description>
  104699. <value>#0</value>
  104700. </enumeratedValue>
  104701. <enumeratedValue>
  104702. <name>1</name>
  104703. <description>Loop mode where transmitter output is internally connected to receiver input. The receiver input is determined by RSRC.</description>
  104704. <value>#1</value>
  104705. </enumeratedValue>
  104706. </enumeratedValues>
  104707. </field>
  104708. </fields>
  104709. </register>
  104710. <register>
  104711. <name>C2</name>
  104712. <description>UART Control Register 2</description>
  104713. <addressOffset>0x3</addressOffset>
  104714. <size>8</size>
  104715. <access>read-write</access>
  104716. <resetValue>0</resetValue>
  104717. <resetMask>0xFF</resetMask>
  104718. <fields>
  104719. <field>
  104720. <name>SBK</name>
  104721. <description>Send Break</description>
  104722. <bitOffset>0</bitOffset>
  104723. <bitWidth>1</bitWidth>
  104724. <access>read-write</access>
  104725. <enumeratedValues>
  104726. <enumeratedValue>
  104727. <name>0</name>
  104728. <description>Normal transmitter operation.</description>
  104729. <value>#0</value>
  104730. </enumeratedValue>
  104731. <enumeratedValue>
  104732. <name>1</name>
  104733. <description>Queue break characters to be sent.</description>
  104734. <value>#1</value>
  104735. </enumeratedValue>
  104736. </enumeratedValues>
  104737. </field>
  104738. <field>
  104739. <name>RWU</name>
  104740. <description>Receiver Wakeup Control</description>
  104741. <bitOffset>1</bitOffset>
  104742. <bitWidth>1</bitWidth>
  104743. <access>read-write</access>
  104744. <enumeratedValues>
  104745. <enumeratedValue>
  104746. <name>0</name>
  104747. <description>Normal operation.</description>
  104748. <value>#0</value>
  104749. </enumeratedValue>
  104750. <enumeratedValue>
  104751. <name>1</name>
  104752. <description>RWU enables the wakeup function and inhibits further receiver interrupt requests. Normally, hardware wakes the receiver by automatically clearing RWU.</description>
  104753. <value>#1</value>
  104754. </enumeratedValue>
  104755. </enumeratedValues>
  104756. </field>
  104757. <field>
  104758. <name>RE</name>
  104759. <description>Receiver Enable</description>
  104760. <bitOffset>2</bitOffset>
  104761. <bitWidth>1</bitWidth>
  104762. <access>read-write</access>
  104763. <enumeratedValues>
  104764. <enumeratedValue>
  104765. <name>0</name>
  104766. <description>Receiver off.</description>
  104767. <value>#0</value>
  104768. </enumeratedValue>
  104769. <enumeratedValue>
  104770. <name>1</name>
  104771. <description>Receiver on.</description>
  104772. <value>#1</value>
  104773. </enumeratedValue>
  104774. </enumeratedValues>
  104775. </field>
  104776. <field>
  104777. <name>TE</name>
  104778. <description>Transmitter Enable</description>
  104779. <bitOffset>3</bitOffset>
  104780. <bitWidth>1</bitWidth>
  104781. <access>read-write</access>
  104782. <enumeratedValues>
  104783. <enumeratedValue>
  104784. <name>0</name>
  104785. <description>Transmitter off.</description>
  104786. <value>#0</value>
  104787. </enumeratedValue>
  104788. <enumeratedValue>
  104789. <name>1</name>
  104790. <description>Transmitter on.</description>
  104791. <value>#1</value>
  104792. </enumeratedValue>
  104793. </enumeratedValues>
  104794. </field>
  104795. <field>
  104796. <name>ILIE</name>
  104797. <description>Idle Line Interrupt DMA Transfer Enable</description>
  104798. <bitOffset>4</bitOffset>
  104799. <bitWidth>1</bitWidth>
  104800. <access>read-write</access>
  104801. <enumeratedValues>
  104802. <enumeratedValue>
  104803. <name>0</name>
  104804. <description>IDLE interrupt requests disabled. and DMA transfer</description>
  104805. <value>#0</value>
  104806. </enumeratedValue>
  104807. <enumeratedValue>
  104808. <name>1</name>
  104809. <description>IDLE interrupt requests enabled. or DMA transfer</description>
  104810. <value>#1</value>
  104811. </enumeratedValue>
  104812. </enumeratedValues>
  104813. </field>
  104814. <field>
  104815. <name>RIE</name>
  104816. <description>Receiver Full Interrupt or DMA Transfer Enable</description>
  104817. <bitOffset>5</bitOffset>
  104818. <bitWidth>1</bitWidth>
  104819. <access>read-write</access>
  104820. <enumeratedValues>
  104821. <enumeratedValue>
  104822. <name>0</name>
  104823. <description>RDRF interrupt and DMA transfer requests disabled.</description>
  104824. <value>#0</value>
  104825. </enumeratedValue>
  104826. <enumeratedValue>
  104827. <name>1</name>
  104828. <description>RDRF interrupt or DMA transfer requests enabled.</description>
  104829. <value>#1</value>
  104830. </enumeratedValue>
  104831. </enumeratedValues>
  104832. </field>
  104833. <field>
  104834. <name>TCIE</name>
  104835. <description>Transmission Complete Interrupt or DMA Transfer Enable</description>
  104836. <bitOffset>6</bitOffset>
  104837. <bitWidth>1</bitWidth>
  104838. <access>read-write</access>
  104839. <enumeratedValues>
  104840. <enumeratedValue>
  104841. <name>0</name>
  104842. <description>TC interrupt and DMA transfer requests disabled.</description>
  104843. <value>#0</value>
  104844. </enumeratedValue>
  104845. <enumeratedValue>
  104846. <name>1</name>
  104847. <description>TC interrupt or DMA transfer requests enabled.</description>
  104848. <value>#1</value>
  104849. </enumeratedValue>
  104850. </enumeratedValues>
  104851. </field>
  104852. <field>
  104853. <name>TIE</name>
  104854. <description>Transmitter Interrupt or DMA Transfer Enable.</description>
  104855. <bitOffset>7</bitOffset>
  104856. <bitWidth>1</bitWidth>
  104857. <access>read-write</access>
  104858. <enumeratedValues>
  104859. <enumeratedValue>
  104860. <name>0</name>
  104861. <description>TDRE interrupt and DMA transfer requests disabled.</description>
  104862. <value>#0</value>
  104863. </enumeratedValue>
  104864. <enumeratedValue>
  104865. <name>1</name>
  104866. <description>TDRE interrupt or DMA transfer requests enabled.</description>
  104867. <value>#1</value>
  104868. </enumeratedValue>
  104869. </enumeratedValues>
  104870. </field>
  104871. </fields>
  104872. </register>
  104873. <register>
  104874. <name>S1</name>
  104875. <description>UART Status Register 1</description>
  104876. <addressOffset>0x4</addressOffset>
  104877. <size>8</size>
  104878. <access>read-only</access>
  104879. <resetValue>0xC0</resetValue>
  104880. <resetMask>0xFF</resetMask>
  104881. <fields>
  104882. <field>
  104883. <name>PF</name>
  104884. <description>Parity Error Flag</description>
  104885. <bitOffset>0</bitOffset>
  104886. <bitWidth>1</bitWidth>
  104887. <access>read-only</access>
  104888. <enumeratedValues>
  104889. <enumeratedValue>
  104890. <name>0</name>
  104891. <description>No parity error detected since the last time this flag was cleared. If the receive buffer has a depth greater than 1, then there may be data in the receive buffer what was received with a parity error.</description>
  104892. <value>#0</value>
  104893. </enumeratedValue>
  104894. <enumeratedValue>
  104895. <name>1</name>
  104896. <description>At least one dataword was received with a parity error since the last time this flag was cleared.</description>
  104897. <value>#1</value>
  104898. </enumeratedValue>
  104899. </enumeratedValues>
  104900. </field>
  104901. <field>
  104902. <name>FE</name>
  104903. <description>Framing Error Flag</description>
  104904. <bitOffset>1</bitOffset>
  104905. <bitWidth>1</bitWidth>
  104906. <access>read-only</access>
  104907. <enumeratedValues>
  104908. <enumeratedValue>
  104909. <name>0</name>
  104910. <description>No framing error detected.</description>
  104911. <value>#0</value>
  104912. </enumeratedValue>
  104913. <enumeratedValue>
  104914. <name>1</name>
  104915. <description>Framing error.</description>
  104916. <value>#1</value>
  104917. </enumeratedValue>
  104918. </enumeratedValues>
  104919. </field>
  104920. <field>
  104921. <name>NF</name>
  104922. <description>Noise Flag</description>
  104923. <bitOffset>2</bitOffset>
  104924. <bitWidth>1</bitWidth>
  104925. <access>read-only</access>
  104926. <enumeratedValues>
  104927. <enumeratedValue>
  104928. <name>0</name>
  104929. <description>No noise detected since the last time this flag was cleared. If the receive buffer has a depth greater than 1 then there may be data in the receiver buffer that was received with noise.</description>
  104930. <value>#0</value>
  104931. </enumeratedValue>
  104932. <enumeratedValue>
  104933. <name>1</name>
  104934. <description>At least one dataword was received with noise detected since the last time the flag was cleared.</description>
  104935. <value>#1</value>
  104936. </enumeratedValue>
  104937. </enumeratedValues>
  104938. </field>
  104939. <field>
  104940. <name>OR</name>
  104941. <description>Receiver Overrun Flag</description>
  104942. <bitOffset>3</bitOffset>
  104943. <bitWidth>1</bitWidth>
  104944. <access>read-only</access>
  104945. <enumeratedValues>
  104946. <enumeratedValue>
  104947. <name>0</name>
  104948. <description>No overrun has occurred since the last time the flag was cleared.</description>
  104949. <value>#0</value>
  104950. </enumeratedValue>
  104951. <enumeratedValue>
  104952. <name>1</name>
  104953. <description>Overrun has occurred or the overrun flag has not been cleared since the last overrun occured.</description>
  104954. <value>#1</value>
  104955. </enumeratedValue>
  104956. </enumeratedValues>
  104957. </field>
  104958. <field>
  104959. <name>IDLE</name>
  104960. <description>Idle Line Flag</description>
  104961. <bitOffset>4</bitOffset>
  104962. <bitWidth>1</bitWidth>
  104963. <access>read-only</access>
  104964. <enumeratedValues>
  104965. <enumeratedValue>
  104966. <name>0</name>
  104967. <description>Receiver input is either active now or has never become active since the IDLE flag was last cleared.</description>
  104968. <value>#0</value>
  104969. </enumeratedValue>
  104970. <enumeratedValue>
  104971. <name>1</name>
  104972. <description>Receiver input has become idle or the flag has not been cleared since it last asserted.</description>
  104973. <value>#1</value>
  104974. </enumeratedValue>
  104975. </enumeratedValues>
  104976. </field>
  104977. <field>
  104978. <name>RDRF</name>
  104979. <description>Receive Data Register Full Flag</description>
  104980. <bitOffset>5</bitOffset>
  104981. <bitWidth>1</bitWidth>
  104982. <access>read-only</access>
  104983. <enumeratedValues>
  104984. <enumeratedValue>
  104985. <name>0</name>
  104986. <description>The number of datawords in the receive buffer is less than the number indicated by RXWATER.</description>
  104987. <value>#0</value>
  104988. </enumeratedValue>
  104989. <enumeratedValue>
  104990. <name>1</name>
  104991. <description>The number of datawords in the receive buffer is equal to or greater than the number indicated by RXWATER at some point in time since this flag was last cleared.</description>
  104992. <value>#1</value>
  104993. </enumeratedValue>
  104994. </enumeratedValues>
  104995. </field>
  104996. <field>
  104997. <name>TC</name>
  104998. <description>Transmit Complete Flag</description>
  104999. <bitOffset>6</bitOffset>
  105000. <bitWidth>1</bitWidth>
  105001. <access>read-only</access>
  105002. <enumeratedValues>
  105003. <enumeratedValue>
  105004. <name>0</name>
  105005. <description>Transmitter active (sending data, a preamble, or a break).</description>
  105006. <value>#0</value>
  105007. </enumeratedValue>
  105008. <enumeratedValue>
  105009. <name>1</name>
  105010. <description>Transmitter idle (transmission activity complete).</description>
  105011. <value>#1</value>
  105012. </enumeratedValue>
  105013. </enumeratedValues>
  105014. </field>
  105015. <field>
  105016. <name>TDRE</name>
  105017. <description>Transmit Data Register Empty Flag</description>
  105018. <bitOffset>7</bitOffset>
  105019. <bitWidth>1</bitWidth>
  105020. <access>read-only</access>
  105021. <enumeratedValues>
  105022. <enumeratedValue>
  105023. <name>0</name>
  105024. <description>The amount of data in the transmit buffer is greater than the value indicated by TWFIFO[TXWATER].</description>
  105025. <value>#0</value>
  105026. </enumeratedValue>
  105027. <enumeratedValue>
  105028. <name>1</name>
  105029. <description>The amount of data in the transmit buffer is less than or equal to the value indicated by TWFIFO[TXWATER] at some point in time since the flag has been cleared.</description>
  105030. <value>#1</value>
  105031. </enumeratedValue>
  105032. </enumeratedValues>
  105033. </field>
  105034. </fields>
  105035. </register>
  105036. <register>
  105037. <name>S2</name>
  105038. <description>UART Status Register 2</description>
  105039. <addressOffset>0x5</addressOffset>
  105040. <size>8</size>
  105041. <access>read-write</access>
  105042. <resetValue>0</resetValue>
  105043. <resetMask>0xFF</resetMask>
  105044. <fields>
  105045. <field>
  105046. <name>RAF</name>
  105047. <description>Receiver Active Flag</description>
  105048. <bitOffset>0</bitOffset>
  105049. <bitWidth>1</bitWidth>
  105050. <access>read-only</access>
  105051. <enumeratedValues>
  105052. <enumeratedValue>
  105053. <name>0</name>
  105054. <description>UART receiver idle/inactive waiting for a start bit.</description>
  105055. <value>#0</value>
  105056. </enumeratedValue>
  105057. <enumeratedValue>
  105058. <name>1</name>
  105059. <description>UART receiver active, RxD input not idle.</description>
  105060. <value>#1</value>
  105061. </enumeratedValue>
  105062. </enumeratedValues>
  105063. </field>
  105064. <field>
  105065. <name>LBKDE</name>
  105066. <description>LIN Break Detection Enable</description>
  105067. <bitOffset>1</bitOffset>
  105068. <bitWidth>1</bitWidth>
  105069. <access>read-write</access>
  105070. <enumeratedValues>
  105071. <enumeratedValue>
  105072. <name>0</name>
  105073. <description>Break character detection is disabled.</description>
  105074. <value>#0</value>
  105075. </enumeratedValue>
  105076. <enumeratedValue>
  105077. <name>1</name>
  105078. <description>Break character is detected at length of 11 bit times if C1[M] = 0 or 12 bits time if C1[M] = 1.</description>
  105079. <value>#1</value>
  105080. </enumeratedValue>
  105081. </enumeratedValues>
  105082. </field>
  105083. <field>
  105084. <name>BRK13</name>
  105085. <description>Break Transmit Character Length</description>
  105086. <bitOffset>2</bitOffset>
  105087. <bitWidth>1</bitWidth>
  105088. <access>read-write</access>
  105089. <enumeratedValues>
  105090. <enumeratedValue>
  105091. <name>0</name>
  105092. <description>Break character is 10, 11, or 12 bits long.</description>
  105093. <value>#0</value>
  105094. </enumeratedValue>
  105095. <enumeratedValue>
  105096. <name>1</name>
  105097. <description>Break character is 13 or 14 bits long.</description>
  105098. <value>#1</value>
  105099. </enumeratedValue>
  105100. </enumeratedValues>
  105101. </field>
  105102. <field>
  105103. <name>RWUID</name>
  105104. <description>Receive Wakeup Idle Detect</description>
  105105. <bitOffset>3</bitOffset>
  105106. <bitWidth>1</bitWidth>
  105107. <access>read-write</access>
  105108. <enumeratedValues>
  105109. <enumeratedValue>
  105110. <name>0</name>
  105111. <description>S1[IDLE] is not set upon detection of an idle character.</description>
  105112. <value>#0</value>
  105113. </enumeratedValue>
  105114. <enumeratedValue>
  105115. <name>1</name>
  105116. <description>S1[IDLE] is set upon detection of an idle character.</description>
  105117. <value>#1</value>
  105118. </enumeratedValue>
  105119. </enumeratedValues>
  105120. </field>
  105121. <field>
  105122. <name>RXINV</name>
  105123. <description>Receive Data Inversion</description>
  105124. <bitOffset>4</bitOffset>
  105125. <bitWidth>1</bitWidth>
  105126. <access>read-write</access>
  105127. <enumeratedValues>
  105128. <enumeratedValue>
  105129. <name>0</name>
  105130. <description>Receive data is not inverted.</description>
  105131. <value>#0</value>
  105132. </enumeratedValue>
  105133. <enumeratedValue>
  105134. <name>1</name>
  105135. <description>Receive data is inverted.</description>
  105136. <value>#1</value>
  105137. </enumeratedValue>
  105138. </enumeratedValues>
  105139. </field>
  105140. <field>
  105141. <name>MSBF</name>
  105142. <description>Most Significant Bit First</description>
  105143. <bitOffset>5</bitOffset>
  105144. <bitWidth>1</bitWidth>
  105145. <access>read-write</access>
  105146. <enumeratedValues>
  105147. <enumeratedValue>
  105148. <name>0</name>
  105149. <description>LSB (bit0) is the first bit that is transmitted following the start bit. Further, the first bit received after the start bit is identified as bit0.</description>
  105150. <value>#0</value>
  105151. </enumeratedValue>
  105152. <enumeratedValue>
  105153. <name>1</name>
  105154. <description>MSB (bit8, bit7 or bit6) is the first bit that is transmitted following the start bit, depending on the setting of C1[M] and C1[PE]. Further, the first bit received after the start bit is identified as bit8, bit7, or bit6, depending on the setting of C1[M] and C1[PE].</description>
  105155. <value>#1</value>
  105156. </enumeratedValue>
  105157. </enumeratedValues>
  105158. </field>
  105159. <field>
  105160. <name>RXEDGIF</name>
  105161. <description>RxD Pin Active Edge Interrupt Flag</description>
  105162. <bitOffset>6</bitOffset>
  105163. <bitWidth>1</bitWidth>
  105164. <access>read-write</access>
  105165. <enumeratedValues>
  105166. <enumeratedValue>
  105167. <name>0</name>
  105168. <description>No active edge on the receive pin has occurred.</description>
  105169. <value>#0</value>
  105170. </enumeratedValue>
  105171. <enumeratedValue>
  105172. <name>1</name>
  105173. <description>An active edge on the receive pin has occurred.</description>
  105174. <value>#1</value>
  105175. </enumeratedValue>
  105176. </enumeratedValues>
  105177. </field>
  105178. <field>
  105179. <name>LBKDIF</name>
  105180. <description>LIN Break Detect Interrupt Flag</description>
  105181. <bitOffset>7</bitOffset>
  105182. <bitWidth>1</bitWidth>
  105183. <access>read-write</access>
  105184. <enumeratedValues>
  105185. <enumeratedValue>
  105186. <name>0</name>
  105187. <description>No LIN break character detected.</description>
  105188. <value>#0</value>
  105189. </enumeratedValue>
  105190. <enumeratedValue>
  105191. <name>1</name>
  105192. <description>LIN break character detected.</description>
  105193. <value>#1</value>
  105194. </enumeratedValue>
  105195. </enumeratedValues>
  105196. </field>
  105197. </fields>
  105198. </register>
  105199. <register>
  105200. <name>C3</name>
  105201. <description>UART Control Register 3</description>
  105202. <addressOffset>0x6</addressOffset>
  105203. <size>8</size>
  105204. <access>read-write</access>
  105205. <resetValue>0</resetValue>
  105206. <resetMask>0xFF</resetMask>
  105207. <fields>
  105208. <field>
  105209. <name>PEIE</name>
  105210. <description>Parity Error Interrupt Enable</description>
  105211. <bitOffset>0</bitOffset>
  105212. <bitWidth>1</bitWidth>
  105213. <access>read-write</access>
  105214. <enumeratedValues>
  105215. <enumeratedValue>
  105216. <name>0</name>
  105217. <description>PF interrupt requests are disabled.</description>
  105218. <value>#0</value>
  105219. </enumeratedValue>
  105220. <enumeratedValue>
  105221. <name>1</name>
  105222. <description>PF interrupt requests are enabled.</description>
  105223. <value>#1</value>
  105224. </enumeratedValue>
  105225. </enumeratedValues>
  105226. </field>
  105227. <field>
  105228. <name>FEIE</name>
  105229. <description>Framing Error Interrupt Enable</description>
  105230. <bitOffset>1</bitOffset>
  105231. <bitWidth>1</bitWidth>
  105232. <access>read-write</access>
  105233. <enumeratedValues>
  105234. <enumeratedValue>
  105235. <name>0</name>
  105236. <description>FE interrupt requests are disabled.</description>
  105237. <value>#0</value>
  105238. </enumeratedValue>
  105239. <enumeratedValue>
  105240. <name>1</name>
  105241. <description>FE interrupt requests are enabled.</description>
  105242. <value>#1</value>
  105243. </enumeratedValue>
  105244. </enumeratedValues>
  105245. </field>
  105246. <field>
  105247. <name>NEIE</name>
  105248. <description>Noise Error Interrupt Enable</description>
  105249. <bitOffset>2</bitOffset>
  105250. <bitWidth>1</bitWidth>
  105251. <access>read-write</access>
  105252. <enumeratedValues>
  105253. <enumeratedValue>
  105254. <name>0</name>
  105255. <description>NF interrupt requests are disabled.</description>
  105256. <value>#0</value>
  105257. </enumeratedValue>
  105258. <enumeratedValue>
  105259. <name>1</name>
  105260. <description>NF interrupt requests are enabled.</description>
  105261. <value>#1</value>
  105262. </enumeratedValue>
  105263. </enumeratedValues>
  105264. </field>
  105265. <field>
  105266. <name>ORIE</name>
  105267. <description>Overrun Error Interrupt Enable</description>
  105268. <bitOffset>3</bitOffset>
  105269. <bitWidth>1</bitWidth>
  105270. <access>read-write</access>
  105271. <enumeratedValues>
  105272. <enumeratedValue>
  105273. <name>0</name>
  105274. <description>OR interrupts are disabled.</description>
  105275. <value>#0</value>
  105276. </enumeratedValue>
  105277. <enumeratedValue>
  105278. <name>1</name>
  105279. <description>OR interrupt requests are enabled.</description>
  105280. <value>#1</value>
  105281. </enumeratedValue>
  105282. </enumeratedValues>
  105283. </field>
  105284. <field>
  105285. <name>TXINV</name>
  105286. <description>Transmit Data Inversion.</description>
  105287. <bitOffset>4</bitOffset>
  105288. <bitWidth>1</bitWidth>
  105289. <access>read-write</access>
  105290. <enumeratedValues>
  105291. <enumeratedValue>
  105292. <name>0</name>
  105293. <description>Transmit data is not inverted.</description>
  105294. <value>#0</value>
  105295. </enumeratedValue>
  105296. <enumeratedValue>
  105297. <name>1</name>
  105298. <description>Transmit data is inverted.</description>
  105299. <value>#1</value>
  105300. </enumeratedValue>
  105301. </enumeratedValues>
  105302. </field>
  105303. <field>
  105304. <name>TXDIR</name>
  105305. <description>Transmitter Pin Data Direction in Single-Wire mode</description>
  105306. <bitOffset>5</bitOffset>
  105307. <bitWidth>1</bitWidth>
  105308. <access>read-write</access>
  105309. <enumeratedValues>
  105310. <enumeratedValue>
  105311. <name>0</name>
  105312. <description>TXD pin is an input in single wire mode.</description>
  105313. <value>#0</value>
  105314. </enumeratedValue>
  105315. <enumeratedValue>
  105316. <name>1</name>
  105317. <description>TXD pin is an output in single wire mode.</description>
  105318. <value>#1</value>
  105319. </enumeratedValue>
  105320. </enumeratedValues>
  105321. </field>
  105322. <field>
  105323. <name>T8</name>
  105324. <description>Transmit Bit 8</description>
  105325. <bitOffset>6</bitOffset>
  105326. <bitWidth>1</bitWidth>
  105327. <access>read-write</access>
  105328. </field>
  105329. <field>
  105330. <name>R8</name>
  105331. <description>Received Bit 8</description>
  105332. <bitOffset>7</bitOffset>
  105333. <bitWidth>1</bitWidth>
  105334. <access>read-only</access>
  105335. </field>
  105336. </fields>
  105337. </register>
  105338. <register>
  105339. <name>D</name>
  105340. <description>UART Data Register</description>
  105341. <addressOffset>0x7</addressOffset>
  105342. <size>8</size>
  105343. <access>read-write</access>
  105344. <resetValue>0</resetValue>
  105345. <resetMask>0xFF</resetMask>
  105346. <fields>
  105347. <field>
  105348. <name>RT</name>
  105349. <description>Reads return the contents of the read-only receive data register and writes go to the write-only transmit data register</description>
  105350. <bitOffset>0</bitOffset>
  105351. <bitWidth>8</bitWidth>
  105352. <access>read-write</access>
  105353. </field>
  105354. </fields>
  105355. </register>
  105356. <register>
  105357. <name>MA1</name>
  105358. <description>UART Match Address Registers 1</description>
  105359. <addressOffset>0x8</addressOffset>
  105360. <size>8</size>
  105361. <access>read-write</access>
  105362. <resetValue>0</resetValue>
  105363. <resetMask>0xFF</resetMask>
  105364. <fields>
  105365. <field>
  105366. <name>MA</name>
  105367. <description>Match Address</description>
  105368. <bitOffset>0</bitOffset>
  105369. <bitWidth>8</bitWidth>
  105370. <access>read-write</access>
  105371. </field>
  105372. </fields>
  105373. </register>
  105374. <register>
  105375. <name>MA2</name>
  105376. <description>UART Match Address Registers 2</description>
  105377. <addressOffset>0x9</addressOffset>
  105378. <size>8</size>
  105379. <access>read-write</access>
  105380. <resetValue>0</resetValue>
  105381. <resetMask>0xFF</resetMask>
  105382. <fields>
  105383. <field>
  105384. <name>MA</name>
  105385. <description>Match Address</description>
  105386. <bitOffset>0</bitOffset>
  105387. <bitWidth>8</bitWidth>
  105388. <access>read-write</access>
  105389. </field>
  105390. </fields>
  105391. </register>
  105392. <register>
  105393. <name>C4</name>
  105394. <description>UART Control Register 4</description>
  105395. <addressOffset>0xA</addressOffset>
  105396. <size>8</size>
  105397. <access>read-write</access>
  105398. <resetValue>0</resetValue>
  105399. <resetMask>0xFF</resetMask>
  105400. <fields>
  105401. <field>
  105402. <name>BRFA</name>
  105403. <description>Baud Rate Fine Adjust</description>
  105404. <bitOffset>0</bitOffset>
  105405. <bitWidth>5</bitWidth>
  105406. <access>read-write</access>
  105407. </field>
  105408. <field>
  105409. <name>M10</name>
  105410. <description>10-bit Mode select</description>
  105411. <bitOffset>5</bitOffset>
  105412. <bitWidth>1</bitWidth>
  105413. <access>read-write</access>
  105414. <enumeratedValues>
  105415. <enumeratedValue>
  105416. <name>0</name>
  105417. <description>The parity bit is the ninth bit in the serial transmission.</description>
  105418. <value>#0</value>
  105419. </enumeratedValue>
  105420. <enumeratedValue>
  105421. <name>1</name>
  105422. <description>The parity bit is the tenth bit in the serial transmission.</description>
  105423. <value>#1</value>
  105424. </enumeratedValue>
  105425. </enumeratedValues>
  105426. </field>
  105427. <field>
  105428. <name>MAEN2</name>
  105429. <description>Match Address Mode Enable 2</description>
  105430. <bitOffset>6</bitOffset>
  105431. <bitWidth>1</bitWidth>
  105432. <access>read-write</access>
  105433. <enumeratedValues>
  105434. <enumeratedValue>
  105435. <name>0</name>
  105436. <description>All data received is transferred to the data buffer if MAEN1 is cleared.</description>
  105437. <value>#0</value>
  105438. </enumeratedValue>
  105439. <enumeratedValue>
  105440. <name>1</name>
  105441. <description>All data received with the most significant bit cleared, is discarded. All data received with the most significant bit set, is compared with contents of MA2 register. If no match occurs, the data is discarded. If a match occurs, data is transferred to the data buffer. This field must be cleared when C7816[ISO7816E] is set/enabled.</description>
  105442. <value>#1</value>
  105443. </enumeratedValue>
  105444. </enumeratedValues>
  105445. </field>
  105446. <field>
  105447. <name>MAEN1</name>
  105448. <description>Match Address Mode Enable 1</description>
  105449. <bitOffset>7</bitOffset>
  105450. <bitWidth>1</bitWidth>
  105451. <access>read-write</access>
  105452. <enumeratedValues>
  105453. <enumeratedValue>
  105454. <name>0</name>
  105455. <description>All data received is transferred to the data buffer if MAEN2 is cleared.</description>
  105456. <value>#0</value>
  105457. </enumeratedValue>
  105458. <enumeratedValue>
  105459. <name>1</name>
  105460. <description>All data received with the most significant bit cleared, is discarded. All data received with the most significant bit set, is compared with contents of MA1 register. If no match occurs, the data is discarded. If match occurs, data is transferred to the data buffer. This field must be cleared when C7816[ISO7816E] is set/enabled.</description>
  105461. <value>#1</value>
  105462. </enumeratedValue>
  105463. </enumeratedValues>
  105464. </field>
  105465. </fields>
  105466. </register>
  105467. <register>
  105468. <name>C5</name>
  105469. <description>UART Control Register 5</description>
  105470. <addressOffset>0xB</addressOffset>
  105471. <size>8</size>
  105472. <access>read-write</access>
  105473. <resetValue>0</resetValue>
  105474. <resetMask>0xFF</resetMask>
  105475. <fields>
  105476. <field>
  105477. <name>LBKDDMAS</name>
  105478. <description>LIN Break Detect DMA Select Bit</description>
  105479. <bitOffset>3</bitOffset>
  105480. <bitWidth>1</bitWidth>
  105481. <access>read-write</access>
  105482. <enumeratedValues>
  105483. <enumeratedValue>
  105484. <name>0</name>
  105485. <description>If BDH[LBKDIE] and S2[LBKDIF] are set, the LBKDIF interrupt signal is asserted to request an interrupt service.</description>
  105486. <value>#0</value>
  105487. </enumeratedValue>
  105488. <enumeratedValue>
  105489. <name>1</name>
  105490. <description>If BDH[LBKDIE] and S2[LBKDIF] are set, the LBKDIF DMA request signal is asserted to request a DMA transfer.</description>
  105491. <value>#1</value>
  105492. </enumeratedValue>
  105493. </enumeratedValues>
  105494. </field>
  105495. <field>
  105496. <name>ILDMAS</name>
  105497. <description>Idle Line DMA Select</description>
  105498. <bitOffset>4</bitOffset>
  105499. <bitWidth>1</bitWidth>
  105500. <access>read-write</access>
  105501. <enumeratedValues>
  105502. <enumeratedValue>
  105503. <name>0</name>
  105504. <description>If C2[ILIE] and S1[IDLE] are set, the IDLE interrupt request signal is asserted to request an interrupt service.</description>
  105505. <value>#0</value>
  105506. </enumeratedValue>
  105507. <enumeratedValue>
  105508. <name>1</name>
  105509. <description>If C2[ILIE] and S1[IDLE] are set, the IDLE DMA request signal is asserted to request a DMA transfer.</description>
  105510. <value>#1</value>
  105511. </enumeratedValue>
  105512. </enumeratedValues>
  105513. </field>
  105514. <field>
  105515. <name>RDMAS</name>
  105516. <description>Receiver Full DMA Select</description>
  105517. <bitOffset>5</bitOffset>
  105518. <bitWidth>1</bitWidth>
  105519. <access>read-write</access>
  105520. <enumeratedValues>
  105521. <enumeratedValue>
  105522. <name>0</name>
  105523. <description>If C2[RIE] and S1[RDRF] are set, the RDFR interrupt request signal is asserted to request an interrupt service.</description>
  105524. <value>#0</value>
  105525. </enumeratedValue>
  105526. <enumeratedValue>
  105527. <name>1</name>
  105528. <description>If C2[RIE] and S1[RDRF] are set, the RDRF DMA request signal is asserted to request a DMA transfer.</description>
  105529. <value>#1</value>
  105530. </enumeratedValue>
  105531. </enumeratedValues>
  105532. </field>
  105533. <field>
  105534. <name>TCDMAS</name>
  105535. <description>Transmission Complete DMA Select</description>
  105536. <bitOffset>6</bitOffset>
  105537. <bitWidth>1</bitWidth>
  105538. <access>read-write</access>
  105539. <enumeratedValues>
  105540. <enumeratedValue>
  105541. <name>0</name>
  105542. <description>If C2[TCIE] is set and the S1[TC] flag is set, the TC interrupt request signal is asserted to request an interrupt service.</description>
  105543. <value>#0</value>
  105544. </enumeratedValue>
  105545. <enumeratedValue>
  105546. <name>1</name>
  105547. <description>If C2[TCIE] is set and the S1[TC] flag is set, the TC DMA request signal is asserted to request a DMA transfer.</description>
  105548. <value>#1</value>
  105549. </enumeratedValue>
  105550. </enumeratedValues>
  105551. </field>
  105552. <field>
  105553. <name>TDMAS</name>
  105554. <description>Transmitter DMA Select</description>
  105555. <bitOffset>7</bitOffset>
  105556. <bitWidth>1</bitWidth>
  105557. <access>read-write</access>
  105558. <enumeratedValues>
  105559. <enumeratedValue>
  105560. <name>0</name>
  105561. <description>If C2[TIE] is set and the S1[TDRE] flag is set, the TDRE interrupt request signal is asserted to request interrupt service.</description>
  105562. <value>#0</value>
  105563. </enumeratedValue>
  105564. <enumeratedValue>
  105565. <name>1</name>
  105566. <description>If C2[TIE] is set and the S1[TDRE] flag is set, the TDRE DMA request signal is asserted to request a DMA transfer.</description>
  105567. <value>#1</value>
  105568. </enumeratedValue>
  105569. </enumeratedValues>
  105570. </field>
  105571. </fields>
  105572. </register>
  105573. <register>
  105574. <name>ED</name>
  105575. <description>UART Extended Data Register</description>
  105576. <addressOffset>0xC</addressOffset>
  105577. <size>8</size>
  105578. <access>read-only</access>
  105579. <resetValue>0</resetValue>
  105580. <resetMask>0xFF</resetMask>
  105581. <fields>
  105582. <field>
  105583. <name>PARITYE</name>
  105584. <description>The current received dataword contained in D and C3[R8] was received with a parity error.</description>
  105585. <bitOffset>6</bitOffset>
  105586. <bitWidth>1</bitWidth>
  105587. <access>read-only</access>
  105588. <enumeratedValues>
  105589. <enumeratedValue>
  105590. <name>0</name>
  105591. <description>The dataword was received without a parity error.</description>
  105592. <value>#0</value>
  105593. </enumeratedValue>
  105594. <enumeratedValue>
  105595. <name>1</name>
  105596. <description>The dataword was received with a parity error.</description>
  105597. <value>#1</value>
  105598. </enumeratedValue>
  105599. </enumeratedValues>
  105600. </field>
  105601. <field>
  105602. <name>NOISY</name>
  105603. <description>The current received dataword contained in D and C3[R8] was received with noise.</description>
  105604. <bitOffset>7</bitOffset>
  105605. <bitWidth>1</bitWidth>
  105606. <access>read-only</access>
  105607. <enumeratedValues>
  105608. <enumeratedValue>
  105609. <name>0</name>
  105610. <description>The dataword was received without noise.</description>
  105611. <value>#0</value>
  105612. </enumeratedValue>
  105613. <enumeratedValue>
  105614. <name>1</name>
  105615. <description>The data was received with noise.</description>
  105616. <value>#1</value>
  105617. </enumeratedValue>
  105618. </enumeratedValues>
  105619. </field>
  105620. </fields>
  105621. </register>
  105622. <register>
  105623. <name>MODEM</name>
  105624. <description>UART Modem Register</description>
  105625. <addressOffset>0xD</addressOffset>
  105626. <size>8</size>
  105627. <access>read-write</access>
  105628. <resetValue>0</resetValue>
  105629. <resetMask>0xFF</resetMask>
  105630. <fields>
  105631. <field>
  105632. <name>TXCTSE</name>
  105633. <description>Transmitter clear-to-send enable</description>
  105634. <bitOffset>0</bitOffset>
  105635. <bitWidth>1</bitWidth>
  105636. <access>read-write</access>
  105637. <enumeratedValues>
  105638. <enumeratedValue>
  105639. <name>0</name>
  105640. <description>CTS has no effect on the transmitter.</description>
  105641. <value>#0</value>
  105642. </enumeratedValue>
  105643. <enumeratedValue>
  105644. <name>1</name>
  105645. <description>Enables clear-to-send operation. The transmitter checks the state of CTS each time it is ready to send a character. If CTS is asserted, the character is sent. If CTS is deasserted, the signal TXD remains in the mark state and transmission is delayed until CTS is asserted. Changes in CTS as a character is being sent do not affect its transmission.</description>
  105646. <value>#1</value>
  105647. </enumeratedValue>
  105648. </enumeratedValues>
  105649. </field>
  105650. <field>
  105651. <name>TXRTSE</name>
  105652. <description>Transmitter request-to-send enable</description>
  105653. <bitOffset>1</bitOffset>
  105654. <bitWidth>1</bitWidth>
  105655. <access>read-write</access>
  105656. <enumeratedValues>
  105657. <enumeratedValue>
  105658. <name>0</name>
  105659. <description>The transmitter has no effect on RTS.</description>
  105660. <value>#0</value>
  105661. </enumeratedValue>
  105662. <enumeratedValue>
  105663. <name>1</name>
  105664. <description>When a character is placed into an empty transmitter data buffer , RTS asserts one bit time before the start bit is transmitted. RTS deasserts one bit time after all characters in the transmitter data buffer and shift register are completely sent, including the last stop bit. (FIFO) (FIFO)</description>
  105665. <value>#1</value>
  105666. </enumeratedValue>
  105667. </enumeratedValues>
  105668. </field>
  105669. <field>
  105670. <name>TXRTSPOL</name>
  105671. <description>Transmitter request-to-send polarity</description>
  105672. <bitOffset>2</bitOffset>
  105673. <bitWidth>1</bitWidth>
  105674. <access>read-write</access>
  105675. <enumeratedValues>
  105676. <enumeratedValue>
  105677. <name>0</name>
  105678. <description>Transmitter RTS is active low.</description>
  105679. <value>#0</value>
  105680. </enumeratedValue>
  105681. <enumeratedValue>
  105682. <name>1</name>
  105683. <description>Transmitter RTS is active high.</description>
  105684. <value>#1</value>
  105685. </enumeratedValue>
  105686. </enumeratedValues>
  105687. </field>
  105688. <field>
  105689. <name>RXRTSE</name>
  105690. <description>Receiver request-to-send enable</description>
  105691. <bitOffset>3</bitOffset>
  105692. <bitWidth>1</bitWidth>
  105693. <access>read-write</access>
  105694. <enumeratedValues>
  105695. <enumeratedValue>
  105696. <name>0</name>
  105697. <description>The receiver has no effect on RTS.</description>
  105698. <value>#0</value>
  105699. </enumeratedValue>
  105700. <enumeratedValue>
  105701. <name>1</name>
  105702. <description>RTS is deasserted if the number of characters in the receiver data register (FIFO) is equal to or greater than RWFIFO[RXWATER]. RTS is asserted when the number of characters in the receiver data register (FIFO) is less than RWFIFO[RXWATER].</description>
  105703. <value>#1</value>
  105704. </enumeratedValue>
  105705. </enumeratedValues>
  105706. </field>
  105707. </fields>
  105708. </register>
  105709. <register>
  105710. <name>IR</name>
  105711. <description>UART Infrared Register</description>
  105712. <addressOffset>0xE</addressOffset>
  105713. <size>8</size>
  105714. <access>read-write</access>
  105715. <resetValue>0</resetValue>
  105716. <resetMask>0xFF</resetMask>
  105717. <fields>
  105718. <field>
  105719. <name>TNP</name>
  105720. <description>Transmitter narrow pulse</description>
  105721. <bitOffset>0</bitOffset>
  105722. <bitWidth>2</bitWidth>
  105723. <access>read-write</access>
  105724. <enumeratedValues>
  105725. <enumeratedValue>
  105726. <name>00</name>
  105727. <description>3/16.</description>
  105728. <value>#00</value>
  105729. </enumeratedValue>
  105730. <enumeratedValue>
  105731. <name>01</name>
  105732. <description>1/16.</description>
  105733. <value>#01</value>
  105734. </enumeratedValue>
  105735. <enumeratedValue>
  105736. <name>10</name>
  105737. <description>1/32.</description>
  105738. <value>#10</value>
  105739. </enumeratedValue>
  105740. <enumeratedValue>
  105741. <name>11</name>
  105742. <description>1/4.</description>
  105743. <value>#11</value>
  105744. </enumeratedValue>
  105745. </enumeratedValues>
  105746. </field>
  105747. <field>
  105748. <name>IREN</name>
  105749. <description>Infrared enable</description>
  105750. <bitOffset>2</bitOffset>
  105751. <bitWidth>1</bitWidth>
  105752. <access>read-write</access>
  105753. <enumeratedValues>
  105754. <enumeratedValue>
  105755. <name>0</name>
  105756. <description>IR disabled.</description>
  105757. <value>#0</value>
  105758. </enumeratedValue>
  105759. <enumeratedValue>
  105760. <name>1</name>
  105761. <description>IR enabled.</description>
  105762. <value>#1</value>
  105763. </enumeratedValue>
  105764. </enumeratedValues>
  105765. </field>
  105766. </fields>
  105767. </register>
  105768. <register>
  105769. <name>PFIFO</name>
  105770. <description>UART FIFO Parameters</description>
  105771. <addressOffset>0x10</addressOffset>
  105772. <size>8</size>
  105773. <access>read-write</access>
  105774. <resetValue>0</resetValue>
  105775. <resetMask>0xFF</resetMask>
  105776. <fields>
  105777. <field>
  105778. <name>RXFIFOSIZE</name>
  105779. <description>Receive FIFO. Buffer Depth</description>
  105780. <bitOffset>0</bitOffset>
  105781. <bitWidth>3</bitWidth>
  105782. <access>read-only</access>
  105783. <enumeratedValues>
  105784. <enumeratedValue>
  105785. <name>000</name>
  105786. <description>Receive FIFO/Buffer depth = 1 dataword.</description>
  105787. <value>#000</value>
  105788. </enumeratedValue>
  105789. <enumeratedValue>
  105790. <name>001</name>
  105791. <description>Receive FIFO/Buffer depth = 4 datawords.</description>
  105792. <value>#001</value>
  105793. </enumeratedValue>
  105794. <enumeratedValue>
  105795. <name>010</name>
  105796. <description>Receive FIFO/Buffer depth = 8 datawords.</description>
  105797. <value>#010</value>
  105798. </enumeratedValue>
  105799. <enumeratedValue>
  105800. <name>011</name>
  105801. <description>Receive FIFO/Buffer depth = 16 datawords.</description>
  105802. <value>#011</value>
  105803. </enumeratedValue>
  105804. <enumeratedValue>
  105805. <name>100</name>
  105806. <description>Receive FIFO/Buffer depth = 32 datawords.</description>
  105807. <value>#100</value>
  105808. </enumeratedValue>
  105809. <enumeratedValue>
  105810. <name>101</name>
  105811. <description>Receive FIFO/Buffer depth = 64 datawords.</description>
  105812. <value>#101</value>
  105813. </enumeratedValue>
  105814. <enumeratedValue>
  105815. <name>110</name>
  105816. <description>Receive FIFO/Buffer depth = 128 datawords.</description>
  105817. <value>#110</value>
  105818. </enumeratedValue>
  105819. </enumeratedValues>
  105820. </field>
  105821. <field>
  105822. <name>RXFE</name>
  105823. <description>Receive FIFO Enable</description>
  105824. <bitOffset>3</bitOffset>
  105825. <bitWidth>1</bitWidth>
  105826. <access>read-write</access>
  105827. <enumeratedValues>
  105828. <enumeratedValue>
  105829. <name>0</name>
  105830. <description>Receive FIFO is not enabled. Buffer is depth 1. (Legacy support)</description>
  105831. <value>#0</value>
  105832. </enumeratedValue>
  105833. <enumeratedValue>
  105834. <name>1</name>
  105835. <description>Receive FIFO is enabled. Buffer is depth indicted by RXFIFOSIZE.</description>
  105836. <value>#1</value>
  105837. </enumeratedValue>
  105838. </enumeratedValues>
  105839. </field>
  105840. <field>
  105841. <name>TXFIFOSIZE</name>
  105842. <description>Transmit FIFO. Buffer Depth</description>
  105843. <bitOffset>4</bitOffset>
  105844. <bitWidth>3</bitWidth>
  105845. <access>read-only</access>
  105846. <enumeratedValues>
  105847. <enumeratedValue>
  105848. <name>000</name>
  105849. <description>Transmit FIFO/Buffer depth = 1 dataword.</description>
  105850. <value>#000</value>
  105851. </enumeratedValue>
  105852. <enumeratedValue>
  105853. <name>001</name>
  105854. <description>Transmit FIFO/Buffer depth = 4 datawords.</description>
  105855. <value>#001</value>
  105856. </enumeratedValue>
  105857. <enumeratedValue>
  105858. <name>010</name>
  105859. <description>Transmit FIFO/Buffer depth = 8 datawords.</description>
  105860. <value>#010</value>
  105861. </enumeratedValue>
  105862. <enumeratedValue>
  105863. <name>011</name>
  105864. <description>Transmit FIFO/Buffer depth = 16 datawords.</description>
  105865. <value>#011</value>
  105866. </enumeratedValue>
  105867. <enumeratedValue>
  105868. <name>100</name>
  105869. <description>Transmit FIFO/Buffer depth = 32 datawords.</description>
  105870. <value>#100</value>
  105871. </enumeratedValue>
  105872. <enumeratedValue>
  105873. <name>101</name>
  105874. <description>Transmit FIFO/Buffer depth = 64 datawords.</description>
  105875. <value>#101</value>
  105876. </enumeratedValue>
  105877. <enumeratedValue>
  105878. <name>110</name>
  105879. <description>Transmit FIFO/Buffer depth = 128 datawords.</description>
  105880. <value>#110</value>
  105881. </enumeratedValue>
  105882. </enumeratedValues>
  105883. </field>
  105884. <field>
  105885. <name>TXFE</name>
  105886. <description>Transmit FIFO Enable</description>
  105887. <bitOffset>7</bitOffset>
  105888. <bitWidth>1</bitWidth>
  105889. <access>read-write</access>
  105890. <enumeratedValues>
  105891. <enumeratedValue>
  105892. <name>0</name>
  105893. <description>Transmit FIFO is not enabled. Buffer is depth 1. (Legacy support).</description>
  105894. <value>#0</value>
  105895. </enumeratedValue>
  105896. <enumeratedValue>
  105897. <name>1</name>
  105898. <description>Transmit FIFO is enabled. Buffer is depth indicated by TXFIFOSIZE.</description>
  105899. <value>#1</value>
  105900. </enumeratedValue>
  105901. </enumeratedValues>
  105902. </field>
  105903. </fields>
  105904. </register>
  105905. <register>
  105906. <name>CFIFO</name>
  105907. <description>UART FIFO Control Register</description>
  105908. <addressOffset>0x11</addressOffset>
  105909. <size>8</size>
  105910. <access>read-write</access>
  105911. <resetValue>0</resetValue>
  105912. <resetMask>0xFF</resetMask>
  105913. <fields>
  105914. <field>
  105915. <name>RXUFE</name>
  105916. <description>Receive FIFO Underflow Interrupt Enable</description>
  105917. <bitOffset>0</bitOffset>
  105918. <bitWidth>1</bitWidth>
  105919. <access>read-write</access>
  105920. <enumeratedValues>
  105921. <enumeratedValue>
  105922. <name>0</name>
  105923. <description>RXUF flag does not generate an interrupt to the host.</description>
  105924. <value>#0</value>
  105925. </enumeratedValue>
  105926. <enumeratedValue>
  105927. <name>1</name>
  105928. <description>RXUF flag generates an interrupt to the host.</description>
  105929. <value>#1</value>
  105930. </enumeratedValue>
  105931. </enumeratedValues>
  105932. </field>
  105933. <field>
  105934. <name>TXOFE</name>
  105935. <description>Transmit FIFO Overflow Interrupt Enable</description>
  105936. <bitOffset>1</bitOffset>
  105937. <bitWidth>1</bitWidth>
  105938. <access>read-write</access>
  105939. <enumeratedValues>
  105940. <enumeratedValue>
  105941. <name>0</name>
  105942. <description>TXOF flag does not generate an interrupt to the host.</description>
  105943. <value>#0</value>
  105944. </enumeratedValue>
  105945. <enumeratedValue>
  105946. <name>1</name>
  105947. <description>TXOF flag generates an interrupt to the host.</description>
  105948. <value>#1</value>
  105949. </enumeratedValue>
  105950. </enumeratedValues>
  105951. </field>
  105952. <field>
  105953. <name>RXOFE</name>
  105954. <description>Receive FIFO Overflow Interrupt Enable</description>
  105955. <bitOffset>2</bitOffset>
  105956. <bitWidth>1</bitWidth>
  105957. <access>read-write</access>
  105958. <enumeratedValues>
  105959. <enumeratedValue>
  105960. <name>0</name>
  105961. <description>RXOF flag does not generate an interrupt to the host.</description>
  105962. <value>#0</value>
  105963. </enumeratedValue>
  105964. <enumeratedValue>
  105965. <name>1</name>
  105966. <description>RXOF flag generates an interrupt to the host.</description>
  105967. <value>#1</value>
  105968. </enumeratedValue>
  105969. </enumeratedValues>
  105970. </field>
  105971. <field>
  105972. <name>RXFLUSH</name>
  105973. <description>Receive FIFO/Buffer Flush</description>
  105974. <bitOffset>6</bitOffset>
  105975. <bitWidth>1</bitWidth>
  105976. <access>write-only</access>
  105977. <enumeratedValues>
  105978. <enumeratedValue>
  105979. <name>0</name>
  105980. <description>No flush operation occurs.</description>
  105981. <value>#0</value>
  105982. </enumeratedValue>
  105983. <enumeratedValue>
  105984. <name>1</name>
  105985. <description>All data in the receive FIFO/buffer is cleared out.</description>
  105986. <value>#1</value>
  105987. </enumeratedValue>
  105988. </enumeratedValues>
  105989. </field>
  105990. <field>
  105991. <name>TXFLUSH</name>
  105992. <description>Transmit FIFO/Buffer Flush</description>
  105993. <bitOffset>7</bitOffset>
  105994. <bitWidth>1</bitWidth>
  105995. <access>write-only</access>
  105996. <enumeratedValues>
  105997. <enumeratedValue>
  105998. <name>0</name>
  105999. <description>No flush operation occurs.</description>
  106000. <value>#0</value>
  106001. </enumeratedValue>
  106002. <enumeratedValue>
  106003. <name>1</name>
  106004. <description>All data in the transmit FIFO/Buffer is cleared out.</description>
  106005. <value>#1</value>
  106006. </enumeratedValue>
  106007. </enumeratedValues>
  106008. </field>
  106009. </fields>
  106010. </register>
  106011. <register>
  106012. <name>SFIFO</name>
  106013. <description>UART FIFO Status Register</description>
  106014. <addressOffset>0x12</addressOffset>
  106015. <size>8</size>
  106016. <access>read-write</access>
  106017. <resetValue>0xC0</resetValue>
  106018. <resetMask>0xFF</resetMask>
  106019. <fields>
  106020. <field>
  106021. <name>RXUF</name>
  106022. <description>Receiver Buffer Underflow Flag</description>
  106023. <bitOffset>0</bitOffset>
  106024. <bitWidth>1</bitWidth>
  106025. <access>read-write</access>
  106026. <enumeratedValues>
  106027. <enumeratedValue>
  106028. <name>0</name>
  106029. <description>No receive buffer underflow has occurred since the last time the flag was cleared.</description>
  106030. <value>#0</value>
  106031. </enumeratedValue>
  106032. <enumeratedValue>
  106033. <name>1</name>
  106034. <description>At least one receive buffer underflow has occurred since the last time the flag was cleared.</description>
  106035. <value>#1</value>
  106036. </enumeratedValue>
  106037. </enumeratedValues>
  106038. </field>
  106039. <field>
  106040. <name>TXOF</name>
  106041. <description>Transmitter Buffer Overflow Flag</description>
  106042. <bitOffset>1</bitOffset>
  106043. <bitWidth>1</bitWidth>
  106044. <access>read-write</access>
  106045. <enumeratedValues>
  106046. <enumeratedValue>
  106047. <name>0</name>
  106048. <description>No transmit buffer overflow has occurred since the last time the flag was cleared.</description>
  106049. <value>#0</value>
  106050. </enumeratedValue>
  106051. <enumeratedValue>
  106052. <name>1</name>
  106053. <description>At least one transmit buffer overflow has occurred since the last time the flag was cleared.</description>
  106054. <value>#1</value>
  106055. </enumeratedValue>
  106056. </enumeratedValues>
  106057. </field>
  106058. <field>
  106059. <name>RXOF</name>
  106060. <description>Receiver Buffer Overflow Flag</description>
  106061. <bitOffset>2</bitOffset>
  106062. <bitWidth>1</bitWidth>
  106063. <access>read-write</access>
  106064. <enumeratedValues>
  106065. <enumeratedValue>
  106066. <name>0</name>
  106067. <description>No receive buffer overflow has occurred since the last time the flag was cleared.</description>
  106068. <value>#0</value>
  106069. </enumeratedValue>
  106070. <enumeratedValue>
  106071. <name>1</name>
  106072. <description>At least one receive buffer overflow has occurred since the last time the flag was cleared.</description>
  106073. <value>#1</value>
  106074. </enumeratedValue>
  106075. </enumeratedValues>
  106076. </field>
  106077. <field>
  106078. <name>RXEMPT</name>
  106079. <description>Receive Buffer/FIFO Empty</description>
  106080. <bitOffset>6</bitOffset>
  106081. <bitWidth>1</bitWidth>
  106082. <access>read-only</access>
  106083. <enumeratedValues>
  106084. <enumeratedValue>
  106085. <name>0</name>
  106086. <description>Receive buffer is not empty.</description>
  106087. <value>#0</value>
  106088. </enumeratedValue>
  106089. <enumeratedValue>
  106090. <name>1</name>
  106091. <description>Receive buffer is empty.</description>
  106092. <value>#1</value>
  106093. </enumeratedValue>
  106094. </enumeratedValues>
  106095. </field>
  106096. <field>
  106097. <name>TXEMPT</name>
  106098. <description>Transmit Buffer/FIFO Empty</description>
  106099. <bitOffset>7</bitOffset>
  106100. <bitWidth>1</bitWidth>
  106101. <access>read-only</access>
  106102. <enumeratedValues>
  106103. <enumeratedValue>
  106104. <name>0</name>
  106105. <description>Transmit buffer is not empty.</description>
  106106. <value>#0</value>
  106107. </enumeratedValue>
  106108. <enumeratedValue>
  106109. <name>1</name>
  106110. <description>Transmit buffer is empty.</description>
  106111. <value>#1</value>
  106112. </enumeratedValue>
  106113. </enumeratedValues>
  106114. </field>
  106115. </fields>
  106116. </register>
  106117. <register>
  106118. <name>TWFIFO</name>
  106119. <description>UART FIFO Transmit Watermark</description>
  106120. <addressOffset>0x13</addressOffset>
  106121. <size>8</size>
  106122. <access>read-write</access>
  106123. <resetValue>0</resetValue>
  106124. <resetMask>0xFF</resetMask>
  106125. <fields>
  106126. <field>
  106127. <name>TXWATER</name>
  106128. <description>Transmit Watermark</description>
  106129. <bitOffset>0</bitOffset>
  106130. <bitWidth>8</bitWidth>
  106131. <access>read-write</access>
  106132. </field>
  106133. </fields>
  106134. </register>
  106135. <register>
  106136. <name>TCFIFO</name>
  106137. <description>UART FIFO Transmit Count</description>
  106138. <addressOffset>0x14</addressOffset>
  106139. <size>8</size>
  106140. <access>read-only</access>
  106141. <resetValue>0</resetValue>
  106142. <resetMask>0xFF</resetMask>
  106143. <fields>
  106144. <field>
  106145. <name>TXCOUNT</name>
  106146. <description>Transmit Counter</description>
  106147. <bitOffset>0</bitOffset>
  106148. <bitWidth>8</bitWidth>
  106149. <access>read-only</access>
  106150. </field>
  106151. </fields>
  106152. </register>
  106153. <register>
  106154. <name>RWFIFO</name>
  106155. <description>UART FIFO Receive Watermark</description>
  106156. <addressOffset>0x15</addressOffset>
  106157. <size>8</size>
  106158. <access>read-write</access>
  106159. <resetValue>0x1</resetValue>
  106160. <resetMask>0xFF</resetMask>
  106161. <fields>
  106162. <field>
  106163. <name>RXWATER</name>
  106164. <description>Receive Watermark</description>
  106165. <bitOffset>0</bitOffset>
  106166. <bitWidth>8</bitWidth>
  106167. <access>read-write</access>
  106168. </field>
  106169. </fields>
  106170. </register>
  106171. <register>
  106172. <name>RCFIFO</name>
  106173. <description>UART FIFO Receive Count</description>
  106174. <addressOffset>0x16</addressOffset>
  106175. <size>8</size>
  106176. <access>read-only</access>
  106177. <resetValue>0</resetValue>
  106178. <resetMask>0xFF</resetMask>
  106179. <fields>
  106180. <field>
  106181. <name>RXCOUNT</name>
  106182. <description>Receive Counter</description>
  106183. <bitOffset>0</bitOffset>
  106184. <bitWidth>8</bitWidth>
  106185. <access>read-only</access>
  106186. </field>
  106187. </fields>
  106188. </register>
  106189. <register>
  106190. <name>C7816</name>
  106191. <description>UART 7816 Control Register</description>
  106192. <addressOffset>0x18</addressOffset>
  106193. <size>8</size>
  106194. <access>read-write</access>
  106195. <resetValue>0</resetValue>
  106196. <resetMask>0xFF</resetMask>
  106197. <fields>
  106198. <field>
  106199. <name>ISO_7816E</name>
  106200. <description>ISO-7816 Functionality Enabled</description>
  106201. <bitOffset>0</bitOffset>
  106202. <bitWidth>1</bitWidth>
  106203. <access>read-write</access>
  106204. <enumeratedValues>
  106205. <enumeratedValue>
  106206. <name>0</name>
  106207. <description>ISO-7816 functionality is turned off/not enabled.</description>
  106208. <value>#0</value>
  106209. </enumeratedValue>
  106210. <enumeratedValue>
  106211. <name>1</name>
  106212. <description>ISO-7816 functionality is turned on/enabled.</description>
  106213. <value>#1</value>
  106214. </enumeratedValue>
  106215. </enumeratedValues>
  106216. </field>
  106217. <field>
  106218. <name>TTYPE</name>
  106219. <description>Transfer Type</description>
  106220. <bitOffset>1</bitOffset>
  106221. <bitWidth>1</bitWidth>
  106222. <access>read-write</access>
  106223. <enumeratedValues>
  106224. <enumeratedValue>
  106225. <name>0</name>
  106226. <description>T = 0 per the ISO-7816 specification.</description>
  106227. <value>#0</value>
  106228. </enumeratedValue>
  106229. <enumeratedValue>
  106230. <name>1</name>
  106231. <description>T = 1 per the ISO-7816 specification.</description>
  106232. <value>#1</value>
  106233. </enumeratedValue>
  106234. </enumeratedValues>
  106235. </field>
  106236. <field>
  106237. <name>INIT</name>
  106238. <description>Detect Initial Character</description>
  106239. <bitOffset>2</bitOffset>
  106240. <bitWidth>1</bitWidth>
  106241. <access>read-write</access>
  106242. <enumeratedValues>
  106243. <enumeratedValue>
  106244. <name>0</name>
  106245. <description>Normal operating mode. Receiver does not seek to identify initial character.</description>
  106246. <value>#0</value>
  106247. </enumeratedValue>
  106248. <enumeratedValue>
  106249. <name>1</name>
  106250. <description>Receiver searches for initial character.</description>
  106251. <value>#1</value>
  106252. </enumeratedValue>
  106253. </enumeratedValues>
  106254. </field>
  106255. <field>
  106256. <name>ANACK</name>
  106257. <description>Generate NACK on Error</description>
  106258. <bitOffset>3</bitOffset>
  106259. <bitWidth>1</bitWidth>
  106260. <access>read-write</access>
  106261. <enumeratedValues>
  106262. <enumeratedValue>
  106263. <name>0</name>
  106264. <description>No NACK is automatically generated.</description>
  106265. <value>#0</value>
  106266. </enumeratedValue>
  106267. <enumeratedValue>
  106268. <name>1</name>
  106269. <description>A NACK is automatically generated if a parity error is detected or if an invalid initial character is detected.</description>
  106270. <value>#1</value>
  106271. </enumeratedValue>
  106272. </enumeratedValues>
  106273. </field>
  106274. <field>
  106275. <name>ONACK</name>
  106276. <description>Generate NACK on Overflow</description>
  106277. <bitOffset>4</bitOffset>
  106278. <bitWidth>1</bitWidth>
  106279. <access>read-write</access>
  106280. <enumeratedValues>
  106281. <enumeratedValue>
  106282. <name>0</name>
  106283. <description>The received data does not generate a NACK when the receipt of the data results in an overflow event.</description>
  106284. <value>#0</value>
  106285. </enumeratedValue>
  106286. <enumeratedValue>
  106287. <name>1</name>
  106288. <description>If the receiver buffer overflows, a NACK is automatically sent on a received character.</description>
  106289. <value>#1</value>
  106290. </enumeratedValue>
  106291. </enumeratedValues>
  106292. </field>
  106293. </fields>
  106294. </register>
  106295. <register>
  106296. <name>IE7816</name>
  106297. <description>UART 7816 Interrupt Enable Register</description>
  106298. <addressOffset>0x19</addressOffset>
  106299. <size>8</size>
  106300. <access>read-write</access>
  106301. <resetValue>0</resetValue>
  106302. <resetMask>0xFF</resetMask>
  106303. <fields>
  106304. <field>
  106305. <name>RXTE</name>
  106306. <description>Receive Threshold Exceeded Interrupt Enable</description>
  106307. <bitOffset>0</bitOffset>
  106308. <bitWidth>1</bitWidth>
  106309. <access>read-write</access>
  106310. <enumeratedValues>
  106311. <enumeratedValue>
  106312. <name>0</name>
  106313. <description>The assertion of IS7816[RXT] does not result in the generation of an interrupt.</description>
  106314. <value>#0</value>
  106315. </enumeratedValue>
  106316. <enumeratedValue>
  106317. <name>1</name>
  106318. <description>The assertion of IS7816[RXT] results in the generation of an interrupt.</description>
  106319. <value>#1</value>
  106320. </enumeratedValue>
  106321. </enumeratedValues>
  106322. </field>
  106323. <field>
  106324. <name>TXTE</name>
  106325. <description>Transmit Threshold Exceeded Interrupt Enable</description>
  106326. <bitOffset>1</bitOffset>
  106327. <bitWidth>1</bitWidth>
  106328. <access>read-write</access>
  106329. <enumeratedValues>
  106330. <enumeratedValue>
  106331. <name>0</name>
  106332. <description>The assertion of IS7816[TXT] does not result in the generation of an interrupt.</description>
  106333. <value>#0</value>
  106334. </enumeratedValue>
  106335. <enumeratedValue>
  106336. <name>1</name>
  106337. <description>The assertion of IS7816[TXT] results in the generation of an interrupt.</description>
  106338. <value>#1</value>
  106339. </enumeratedValue>
  106340. </enumeratedValues>
  106341. </field>
  106342. <field>
  106343. <name>GTVE</name>
  106344. <description>Guard Timer Violated Interrupt Enable</description>
  106345. <bitOffset>2</bitOffset>
  106346. <bitWidth>1</bitWidth>
  106347. <access>read-write</access>
  106348. <enumeratedValues>
  106349. <enumeratedValue>
  106350. <name>0</name>
  106351. <description>The assertion of IS7816[GTV] does not result in the generation of an interrupt.</description>
  106352. <value>#0</value>
  106353. </enumeratedValue>
  106354. <enumeratedValue>
  106355. <name>1</name>
  106356. <description>The assertion of IS7816[GTV] results in the generation of an interrupt.</description>
  106357. <value>#1</value>
  106358. </enumeratedValue>
  106359. </enumeratedValues>
  106360. </field>
  106361. <field>
  106362. <name>INITDE</name>
  106363. <description>Initial Character Detected Interrupt Enable</description>
  106364. <bitOffset>4</bitOffset>
  106365. <bitWidth>1</bitWidth>
  106366. <access>read-write</access>
  106367. <enumeratedValues>
  106368. <enumeratedValue>
  106369. <name>0</name>
  106370. <description>The assertion of IS7816[INITD] does not result in the generation of an interrupt.</description>
  106371. <value>#0</value>
  106372. </enumeratedValue>
  106373. <enumeratedValue>
  106374. <name>1</name>
  106375. <description>The assertion of IS7816[INITD] results in the generation of an interrupt.</description>
  106376. <value>#1</value>
  106377. </enumeratedValue>
  106378. </enumeratedValues>
  106379. </field>
  106380. <field>
  106381. <name>BWTE</name>
  106382. <description>Block Wait Timer Interrupt Enable</description>
  106383. <bitOffset>5</bitOffset>
  106384. <bitWidth>1</bitWidth>
  106385. <access>read-write</access>
  106386. <enumeratedValues>
  106387. <enumeratedValue>
  106388. <name>0</name>
  106389. <description>The assertion of IS7816[BWT] does not result in the generation of an interrupt.</description>
  106390. <value>#0</value>
  106391. </enumeratedValue>
  106392. <enumeratedValue>
  106393. <name>1</name>
  106394. <description>The assertion of IS7816[BWT] results in the generation of an interrupt.</description>
  106395. <value>#1</value>
  106396. </enumeratedValue>
  106397. </enumeratedValues>
  106398. </field>
  106399. <field>
  106400. <name>CWTE</name>
  106401. <description>Character Wait Timer Interrupt Enable</description>
  106402. <bitOffset>6</bitOffset>
  106403. <bitWidth>1</bitWidth>
  106404. <access>read-write</access>
  106405. <enumeratedValues>
  106406. <enumeratedValue>
  106407. <name>0</name>
  106408. <description>The assertion of IS7816[CWT] does not result in the generation of an interrupt.</description>
  106409. <value>#0</value>
  106410. </enumeratedValue>
  106411. <enumeratedValue>
  106412. <name>1</name>
  106413. <description>The assertion of IS7816[CWT] results in the generation of an interrupt.</description>
  106414. <value>#1</value>
  106415. </enumeratedValue>
  106416. </enumeratedValues>
  106417. </field>
  106418. <field>
  106419. <name>WTE</name>
  106420. <description>Wait Timer Interrupt Enable</description>
  106421. <bitOffset>7</bitOffset>
  106422. <bitWidth>1</bitWidth>
  106423. <access>read-write</access>
  106424. <enumeratedValues>
  106425. <enumeratedValue>
  106426. <name>0</name>
  106427. <description>The assertion of IS7816[WT] does not result in the generation of an interrupt.</description>
  106428. <value>#0</value>
  106429. </enumeratedValue>
  106430. <enumeratedValue>
  106431. <name>1</name>
  106432. <description>The assertion of IS7816[WT] results in the generation of an interrupt.</description>
  106433. <value>#1</value>
  106434. </enumeratedValue>
  106435. </enumeratedValues>
  106436. </field>
  106437. </fields>
  106438. </register>
  106439. <register>
  106440. <name>IS7816</name>
  106441. <description>UART 7816 Interrupt Status Register</description>
  106442. <addressOffset>0x1A</addressOffset>
  106443. <size>8</size>
  106444. <access>read-write</access>
  106445. <resetValue>0</resetValue>
  106446. <resetMask>0xFF</resetMask>
  106447. <fields>
  106448. <field>
  106449. <name>RXT</name>
  106450. <description>Receive Threshold Exceeded Interrupt</description>
  106451. <bitOffset>0</bitOffset>
  106452. <bitWidth>1</bitWidth>
  106453. <access>read-write</access>
  106454. <enumeratedValues>
  106455. <enumeratedValue>
  106456. <name>0</name>
  106457. <description>The number of consecutive NACKS generated as a result of parity errors and buffer overruns is less than or equal to the value in ET7816[RXTHRESHOLD].</description>
  106458. <value>#0</value>
  106459. </enumeratedValue>
  106460. <enumeratedValue>
  106461. <name>1</name>
  106462. <description>The number of consecutive NACKS generated as a result of parity errors and buffer overruns is greater than the value in ET7816[RXTHRESHOLD].</description>
  106463. <value>#1</value>
  106464. </enumeratedValue>
  106465. </enumeratedValues>
  106466. </field>
  106467. <field>
  106468. <name>TXT</name>
  106469. <description>Transmit Threshold Exceeded Interrupt</description>
  106470. <bitOffset>1</bitOffset>
  106471. <bitWidth>1</bitWidth>
  106472. <access>read-write</access>
  106473. <enumeratedValues>
  106474. <enumeratedValue>
  106475. <name>0</name>
  106476. <description>The number of retries and corresponding NACKS does not exceed the value in ET7816[TXTHRESHOLD].</description>
  106477. <value>#0</value>
  106478. </enumeratedValue>
  106479. <enumeratedValue>
  106480. <name>1</name>
  106481. <description>The number of retries and corresponding NACKS exceeds the value in ET7816[TXTHRESHOLD].</description>
  106482. <value>#1</value>
  106483. </enumeratedValue>
  106484. </enumeratedValues>
  106485. </field>
  106486. <field>
  106487. <name>GTV</name>
  106488. <description>Guard Timer Violated Interrupt</description>
  106489. <bitOffset>2</bitOffset>
  106490. <bitWidth>1</bitWidth>
  106491. <access>read-write</access>
  106492. <enumeratedValues>
  106493. <enumeratedValue>
  106494. <name>0</name>
  106495. <description>A guard time (GT, CGT, or BGT) has not been violated.</description>
  106496. <value>#0</value>
  106497. </enumeratedValue>
  106498. <enumeratedValue>
  106499. <name>1</name>
  106500. <description>A guard time (GT, CGT, or BGT) has been violated.</description>
  106501. <value>#1</value>
  106502. </enumeratedValue>
  106503. </enumeratedValues>
  106504. </field>
  106505. <field>
  106506. <name>INITD</name>
  106507. <description>Initial Character Detected Interrupt</description>
  106508. <bitOffset>4</bitOffset>
  106509. <bitWidth>1</bitWidth>
  106510. <access>read-write</access>
  106511. <enumeratedValues>
  106512. <enumeratedValue>
  106513. <name>0</name>
  106514. <description>A valid initial character has not been received.</description>
  106515. <value>#0</value>
  106516. </enumeratedValue>
  106517. <enumeratedValue>
  106518. <name>1</name>
  106519. <description>A valid initial character has been received.</description>
  106520. <value>#1</value>
  106521. </enumeratedValue>
  106522. </enumeratedValues>
  106523. </field>
  106524. <field>
  106525. <name>BWT</name>
  106526. <description>Block Wait Timer Interrupt</description>
  106527. <bitOffset>5</bitOffset>
  106528. <bitWidth>1</bitWidth>
  106529. <access>read-write</access>
  106530. <enumeratedValues>
  106531. <enumeratedValue>
  106532. <name>0</name>
  106533. <description>Block wait time (BWT) has not been violated.</description>
  106534. <value>#0</value>
  106535. </enumeratedValue>
  106536. <enumeratedValue>
  106537. <name>1</name>
  106538. <description>Block wait time (BWT) has been violated.</description>
  106539. <value>#1</value>
  106540. </enumeratedValue>
  106541. </enumeratedValues>
  106542. </field>
  106543. <field>
  106544. <name>CWT</name>
  106545. <description>Character Wait Timer Interrupt</description>
  106546. <bitOffset>6</bitOffset>
  106547. <bitWidth>1</bitWidth>
  106548. <access>read-write</access>
  106549. <enumeratedValues>
  106550. <enumeratedValue>
  106551. <name>0</name>
  106552. <description>Character wait time (CWT) has not been violated.</description>
  106553. <value>#0</value>
  106554. </enumeratedValue>
  106555. <enumeratedValue>
  106556. <name>1</name>
  106557. <description>Character wait time (CWT) has been violated.</description>
  106558. <value>#1</value>
  106559. </enumeratedValue>
  106560. </enumeratedValues>
  106561. </field>
  106562. <field>
  106563. <name>WT</name>
  106564. <description>Wait Timer Interrupt</description>
  106565. <bitOffset>7</bitOffset>
  106566. <bitWidth>1</bitWidth>
  106567. <access>read-write</access>
  106568. <enumeratedValues>
  106569. <enumeratedValue>
  106570. <name>0</name>
  106571. <description>Wait time (WT) has not been violated.</description>
  106572. <value>#0</value>
  106573. </enumeratedValue>
  106574. <enumeratedValue>
  106575. <name>1</name>
  106576. <description>Wait time (WT) has been violated.</description>
  106577. <value>#1</value>
  106578. </enumeratedValue>
  106579. </enumeratedValues>
  106580. </field>
  106581. </fields>
  106582. </register>
  106583. <register>
  106584. <name>WP7816T0</name>
  106585. <description>UART 7816 Wait Parameter Register</description>
  106586. <alternateGroup>UART0</alternateGroup>
  106587. <addressOffset>0x1B</addressOffset>
  106588. <size>8</size>
  106589. <access>read-write</access>
  106590. <resetValue>0xA</resetValue>
  106591. <resetMask>0xFF</resetMask>
  106592. <fields>
  106593. <field>
  106594. <name>WI</name>
  106595. <description>Wait Time Integer (C7816[TTYPE] = 0)</description>
  106596. <bitOffset>0</bitOffset>
  106597. <bitWidth>8</bitWidth>
  106598. <access>read-write</access>
  106599. </field>
  106600. </fields>
  106601. </register>
  106602. <register>
  106603. <name>WP7816T1</name>
  106604. <description>UART 7816 Wait Parameter Register</description>
  106605. <alternateGroup>UART0</alternateGroup>
  106606. <addressOffset>0x1B</addressOffset>
  106607. <size>8</size>
  106608. <access>read-write</access>
  106609. <resetValue>0xA</resetValue>
  106610. <resetMask>0xFF</resetMask>
  106611. <fields>
  106612. <field>
  106613. <name>BWI</name>
  106614. <description>Block Wait Time Integer(C7816[TTYPE] = 1)</description>
  106615. <bitOffset>0</bitOffset>
  106616. <bitWidth>4</bitWidth>
  106617. <access>read-write</access>
  106618. </field>
  106619. <field>
  106620. <name>CWI</name>
  106621. <description>Character Wait Time Integer (C7816[TTYPE] = 1)</description>
  106622. <bitOffset>4</bitOffset>
  106623. <bitWidth>4</bitWidth>
  106624. <access>read-write</access>
  106625. </field>
  106626. </fields>
  106627. </register>
  106628. <register>
  106629. <name>WN7816</name>
  106630. <description>UART 7816 Wait N Register</description>
  106631. <addressOffset>0x1C</addressOffset>
  106632. <size>8</size>
  106633. <access>read-write</access>
  106634. <resetValue>0</resetValue>
  106635. <resetMask>0xFF</resetMask>
  106636. <fields>
  106637. <field>
  106638. <name>GTN</name>
  106639. <description>Guard Band N</description>
  106640. <bitOffset>0</bitOffset>
  106641. <bitWidth>8</bitWidth>
  106642. <access>read-write</access>
  106643. </field>
  106644. </fields>
  106645. </register>
  106646. <register>
  106647. <name>WF7816</name>
  106648. <description>UART 7816 Wait FD Register</description>
  106649. <addressOffset>0x1D</addressOffset>
  106650. <size>8</size>
  106651. <access>read-write</access>
  106652. <resetValue>0x1</resetValue>
  106653. <resetMask>0xFF</resetMask>
  106654. <fields>
  106655. <field>
  106656. <name>GTFD</name>
  106657. <description>FD Multiplier</description>
  106658. <bitOffset>0</bitOffset>
  106659. <bitWidth>8</bitWidth>
  106660. <access>read-write</access>
  106661. </field>
  106662. </fields>
  106663. </register>
  106664. <register>
  106665. <name>ET7816</name>
  106666. <description>UART 7816 Error Threshold Register</description>
  106667. <addressOffset>0x1E</addressOffset>
  106668. <size>8</size>
  106669. <access>read-write</access>
  106670. <resetValue>0</resetValue>
  106671. <resetMask>0xFF</resetMask>
  106672. <fields>
  106673. <field>
  106674. <name>RXTHRESHOLD</name>
  106675. <description>Receive NACK Threshold</description>
  106676. <bitOffset>0</bitOffset>
  106677. <bitWidth>4</bitWidth>
  106678. <access>read-write</access>
  106679. </field>
  106680. <field>
  106681. <name>TXTHRESHOLD</name>
  106682. <description>Transmit NACK Threshold</description>
  106683. <bitOffset>4</bitOffset>
  106684. <bitWidth>4</bitWidth>
  106685. <access>read-write</access>
  106686. <enumeratedValues>
  106687. <enumeratedValue>
  106688. <name>0</name>
  106689. <description>TXT asserts on the first NACK that is received.</description>
  106690. <value>#0000</value>
  106691. </enumeratedValue>
  106692. <enumeratedValue>
  106693. <name>1</name>
  106694. <description>TXT asserts on the second NACK that is received.</description>
  106695. <value>#0001</value>
  106696. </enumeratedValue>
  106697. </enumeratedValues>
  106698. </field>
  106699. </fields>
  106700. </register>
  106701. <register>
  106702. <name>TL7816</name>
  106703. <description>UART 7816 Transmit Length Register</description>
  106704. <addressOffset>0x1F</addressOffset>
  106705. <size>8</size>
  106706. <access>read-write</access>
  106707. <resetValue>0</resetValue>
  106708. <resetMask>0xFF</resetMask>
  106709. <fields>
  106710. <field>
  106711. <name>TLEN</name>
  106712. <description>Transmit Length</description>
  106713. <bitOffset>0</bitOffset>
  106714. <bitWidth>8</bitWidth>
  106715. <access>read-write</access>
  106716. </field>
  106717. </fields>
  106718. </register>
  106719. </registers>
  106720. </peripheral>
  106721. <peripheral>
  106722. <name>UART1</name>
  106723. <description>Serial Communication Interface</description>
  106724. <groupName>UART</groupName>
  106725. <prependToName>UART1_</prependToName>
  106726. <baseAddress>0x4006B000</baseAddress>
  106727. <addressBlock>
  106728. <offset>0</offset>
  106729. <size>0x17</size>
  106730. <usage>registers</usage>
  106731. </addressBlock>
  106732. <interrupt>
  106733. <name>UART1_RX_TX</name>
  106734. <value>33</value>
  106735. </interrupt>
  106736. <interrupt>
  106737. <name>UART1_ERR</name>
  106738. <value>34</value>
  106739. </interrupt>
  106740. <registers>
  106741. <register>
  106742. <name>BDH</name>
  106743. <description>UART Baud Rate Registers: High</description>
  106744. <addressOffset>0</addressOffset>
  106745. <size>8</size>
  106746. <access>read-write</access>
  106747. <resetValue>0</resetValue>
  106748. <resetMask>0xFF</resetMask>
  106749. <fields>
  106750. <field>
  106751. <name>SBR</name>
  106752. <description>UART Baud Rate Bits</description>
  106753. <bitOffset>0</bitOffset>
  106754. <bitWidth>5</bitWidth>
  106755. <access>read-write</access>
  106756. </field>
  106757. <field>
  106758. <name>SBNS</name>
  106759. <description>Stop Bit Number Select</description>
  106760. <bitOffset>5</bitOffset>
  106761. <bitWidth>1</bitWidth>
  106762. <access>read-write</access>
  106763. <enumeratedValues>
  106764. <enumeratedValue>
  106765. <name>0</name>
  106766. <description>Data frame consists of a single stop bit.</description>
  106767. <value>#0</value>
  106768. </enumeratedValue>
  106769. <enumeratedValue>
  106770. <name>1</name>
  106771. <description>Data frame consists of two stop bits.</description>
  106772. <value>#1</value>
  106773. </enumeratedValue>
  106774. </enumeratedValues>
  106775. </field>
  106776. <field>
  106777. <name>RXEDGIE</name>
  106778. <description>RxD Input Active Edge Interrupt Enable</description>
  106779. <bitOffset>6</bitOffset>
  106780. <bitWidth>1</bitWidth>
  106781. <access>read-write</access>
  106782. <enumeratedValues>
  106783. <enumeratedValue>
  106784. <name>0</name>
  106785. <description>Hardware interrupts from RXEDGIF disabled using polling.</description>
  106786. <value>#0</value>
  106787. </enumeratedValue>
  106788. <enumeratedValue>
  106789. <name>1</name>
  106790. <description>RXEDGIF interrupt request enabled.</description>
  106791. <value>#1</value>
  106792. </enumeratedValue>
  106793. </enumeratedValues>
  106794. </field>
  106795. <field>
  106796. <name>LBKDIE</name>
  106797. <description>LIN Break Detect Interrupt or DMA Request Enable</description>
  106798. <bitOffset>7</bitOffset>
  106799. <bitWidth>1</bitWidth>
  106800. <access>read-write</access>
  106801. <enumeratedValues>
  106802. <enumeratedValue>
  106803. <name>0</name>
  106804. <description>LBKDIF interrupt and DMA transfer requests disabled.</description>
  106805. <value>#0</value>
  106806. </enumeratedValue>
  106807. <enumeratedValue>
  106808. <name>1</name>
  106809. <description>LBKDIF interrupt or DMA transfer requests enabled.</description>
  106810. <value>#1</value>
  106811. </enumeratedValue>
  106812. </enumeratedValues>
  106813. </field>
  106814. </fields>
  106815. </register>
  106816. <register>
  106817. <name>BDL</name>
  106818. <description>UART Baud Rate Registers: Low</description>
  106819. <addressOffset>0x1</addressOffset>
  106820. <size>8</size>
  106821. <access>read-write</access>
  106822. <resetValue>0x4</resetValue>
  106823. <resetMask>0xFF</resetMask>
  106824. <fields>
  106825. <field>
  106826. <name>SBR</name>
  106827. <description>UART Baud Rate Bits</description>
  106828. <bitOffset>0</bitOffset>
  106829. <bitWidth>8</bitWidth>
  106830. <access>read-write</access>
  106831. </field>
  106832. </fields>
  106833. </register>
  106834. <register>
  106835. <name>C1</name>
  106836. <description>UART Control Register 1</description>
  106837. <addressOffset>0x2</addressOffset>
  106838. <size>8</size>
  106839. <access>read-write</access>
  106840. <resetValue>0</resetValue>
  106841. <resetMask>0xFF</resetMask>
  106842. <fields>
  106843. <field>
  106844. <name>PT</name>
  106845. <description>Parity Type</description>
  106846. <bitOffset>0</bitOffset>
  106847. <bitWidth>1</bitWidth>
  106848. <access>read-write</access>
  106849. <enumeratedValues>
  106850. <enumeratedValue>
  106851. <name>0</name>
  106852. <description>Even parity.</description>
  106853. <value>#0</value>
  106854. </enumeratedValue>
  106855. <enumeratedValue>
  106856. <name>1</name>
  106857. <description>Odd parity.</description>
  106858. <value>#1</value>
  106859. </enumeratedValue>
  106860. </enumeratedValues>
  106861. </field>
  106862. <field>
  106863. <name>PE</name>
  106864. <description>Parity Enable</description>
  106865. <bitOffset>1</bitOffset>
  106866. <bitWidth>1</bitWidth>
  106867. <access>read-write</access>
  106868. <enumeratedValues>
  106869. <enumeratedValue>
  106870. <name>0</name>
  106871. <description>Parity function disabled.</description>
  106872. <value>#0</value>
  106873. </enumeratedValue>
  106874. <enumeratedValue>
  106875. <name>1</name>
  106876. <description>Parity function enabled.</description>
  106877. <value>#1</value>
  106878. </enumeratedValue>
  106879. </enumeratedValues>
  106880. </field>
  106881. <field>
  106882. <name>ILT</name>
  106883. <description>Idle Line Type Select</description>
  106884. <bitOffset>2</bitOffset>
  106885. <bitWidth>1</bitWidth>
  106886. <access>read-write</access>
  106887. <enumeratedValues>
  106888. <enumeratedValue>
  106889. <name>0</name>
  106890. <description>Idle character bit count starts after start bit.</description>
  106891. <value>#0</value>
  106892. </enumeratedValue>
  106893. <enumeratedValue>
  106894. <name>1</name>
  106895. <description>Idle character bit count starts after stop bit.</description>
  106896. <value>#1</value>
  106897. </enumeratedValue>
  106898. </enumeratedValues>
  106899. </field>
  106900. <field>
  106901. <name>WAKE</name>
  106902. <description>Receiver Wakeup Method Select</description>
  106903. <bitOffset>3</bitOffset>
  106904. <bitWidth>1</bitWidth>
  106905. <access>read-write</access>
  106906. <enumeratedValues>
  106907. <enumeratedValue>
  106908. <name>0</name>
  106909. <description>Idle line wakeup.</description>
  106910. <value>#0</value>
  106911. </enumeratedValue>
  106912. <enumeratedValue>
  106913. <name>1</name>
  106914. <description>Address mark wakeup.</description>
  106915. <value>#1</value>
  106916. </enumeratedValue>
  106917. </enumeratedValues>
  106918. </field>
  106919. <field>
  106920. <name>M</name>
  106921. <description>9-bit or 8-bit Mode Select</description>
  106922. <bitOffset>4</bitOffset>
  106923. <bitWidth>1</bitWidth>
  106924. <access>read-write</access>
  106925. <enumeratedValues>
  106926. <enumeratedValue>
  106927. <name>0</name>
  106928. <description>Normal-start + 8 data bits (MSB/LSB first as determined by MSBF) + stop.</description>
  106929. <value>#0</value>
  106930. </enumeratedValue>
  106931. <enumeratedValue>
  106932. <name>1</name>
  106933. <description>Use-start + 9 data bits (MSB/LSB first as determined by MSBF) + stop.</description>
  106934. <value>#1</value>
  106935. </enumeratedValue>
  106936. </enumeratedValues>
  106937. </field>
  106938. <field>
  106939. <name>RSRC</name>
  106940. <description>Receiver Source Select</description>
  106941. <bitOffset>5</bitOffset>
  106942. <bitWidth>1</bitWidth>
  106943. <access>read-write</access>
  106944. <enumeratedValues>
  106945. <enumeratedValue>
  106946. <name>0</name>
  106947. <description>Selects internal loop back mode. The receiver input is internally connected to transmitter output.</description>
  106948. <value>#0</value>
  106949. </enumeratedValue>
  106950. <enumeratedValue>
  106951. <name>1</name>
  106952. <description>Single wire UART mode where the receiver input is connected to the transmit pin input signal.</description>
  106953. <value>#1</value>
  106954. </enumeratedValue>
  106955. </enumeratedValues>
  106956. </field>
  106957. <field>
  106958. <name>UARTSWAI</name>
  106959. <description>UART Stops in Wait Mode</description>
  106960. <bitOffset>6</bitOffset>
  106961. <bitWidth>1</bitWidth>
  106962. <access>read-write</access>
  106963. <enumeratedValues>
  106964. <enumeratedValue>
  106965. <name>0</name>
  106966. <description>UART clock continues to run in Wait mode.</description>
  106967. <value>#0</value>
  106968. </enumeratedValue>
  106969. <enumeratedValue>
  106970. <name>1</name>
  106971. <description>UART clock freezes while CPU is in Wait mode.</description>
  106972. <value>#1</value>
  106973. </enumeratedValue>
  106974. </enumeratedValues>
  106975. </field>
  106976. <field>
  106977. <name>LOOPS</name>
  106978. <description>Loop Mode Select</description>
  106979. <bitOffset>7</bitOffset>
  106980. <bitWidth>1</bitWidth>
  106981. <access>read-write</access>
  106982. <enumeratedValues>
  106983. <enumeratedValue>
  106984. <name>0</name>
  106985. <description>Normal operation.</description>
  106986. <value>#0</value>
  106987. </enumeratedValue>
  106988. <enumeratedValue>
  106989. <name>1</name>
  106990. <description>Loop mode where transmitter output is internally connected to receiver input. The receiver input is determined by RSRC.</description>
  106991. <value>#1</value>
  106992. </enumeratedValue>
  106993. </enumeratedValues>
  106994. </field>
  106995. </fields>
  106996. </register>
  106997. <register>
  106998. <name>C2</name>
  106999. <description>UART Control Register 2</description>
  107000. <addressOffset>0x3</addressOffset>
  107001. <size>8</size>
  107002. <access>read-write</access>
  107003. <resetValue>0</resetValue>
  107004. <resetMask>0xFF</resetMask>
  107005. <fields>
  107006. <field>
  107007. <name>SBK</name>
  107008. <description>Send Break</description>
  107009. <bitOffset>0</bitOffset>
  107010. <bitWidth>1</bitWidth>
  107011. <access>read-write</access>
  107012. <enumeratedValues>
  107013. <enumeratedValue>
  107014. <name>0</name>
  107015. <description>Normal transmitter operation.</description>
  107016. <value>#0</value>
  107017. </enumeratedValue>
  107018. <enumeratedValue>
  107019. <name>1</name>
  107020. <description>Queue break characters to be sent.</description>
  107021. <value>#1</value>
  107022. </enumeratedValue>
  107023. </enumeratedValues>
  107024. </field>
  107025. <field>
  107026. <name>RWU</name>
  107027. <description>Receiver Wakeup Control</description>
  107028. <bitOffset>1</bitOffset>
  107029. <bitWidth>1</bitWidth>
  107030. <access>read-write</access>
  107031. <enumeratedValues>
  107032. <enumeratedValue>
  107033. <name>0</name>
  107034. <description>Normal operation.</description>
  107035. <value>#0</value>
  107036. </enumeratedValue>
  107037. <enumeratedValue>
  107038. <name>1</name>
  107039. <description>RWU enables the wakeup function and inhibits further receiver interrupt requests. Normally, hardware wakes the receiver by automatically clearing RWU.</description>
  107040. <value>#1</value>
  107041. </enumeratedValue>
  107042. </enumeratedValues>
  107043. </field>
  107044. <field>
  107045. <name>RE</name>
  107046. <description>Receiver Enable</description>
  107047. <bitOffset>2</bitOffset>
  107048. <bitWidth>1</bitWidth>
  107049. <access>read-write</access>
  107050. <enumeratedValues>
  107051. <enumeratedValue>
  107052. <name>0</name>
  107053. <description>Receiver off.</description>
  107054. <value>#0</value>
  107055. </enumeratedValue>
  107056. <enumeratedValue>
  107057. <name>1</name>
  107058. <description>Receiver on.</description>
  107059. <value>#1</value>
  107060. </enumeratedValue>
  107061. </enumeratedValues>
  107062. </field>
  107063. <field>
  107064. <name>TE</name>
  107065. <description>Transmitter Enable</description>
  107066. <bitOffset>3</bitOffset>
  107067. <bitWidth>1</bitWidth>
  107068. <access>read-write</access>
  107069. <enumeratedValues>
  107070. <enumeratedValue>
  107071. <name>0</name>
  107072. <description>Transmitter off.</description>
  107073. <value>#0</value>
  107074. </enumeratedValue>
  107075. <enumeratedValue>
  107076. <name>1</name>
  107077. <description>Transmitter on.</description>
  107078. <value>#1</value>
  107079. </enumeratedValue>
  107080. </enumeratedValues>
  107081. </field>
  107082. <field>
  107083. <name>ILIE</name>
  107084. <description>Idle Line Interrupt DMA Transfer Enable</description>
  107085. <bitOffset>4</bitOffset>
  107086. <bitWidth>1</bitWidth>
  107087. <access>read-write</access>
  107088. <enumeratedValues>
  107089. <enumeratedValue>
  107090. <name>0</name>
  107091. <description>IDLE interrupt requests disabled. and DMA transfer</description>
  107092. <value>#0</value>
  107093. </enumeratedValue>
  107094. <enumeratedValue>
  107095. <name>1</name>
  107096. <description>IDLE interrupt requests enabled. or DMA transfer</description>
  107097. <value>#1</value>
  107098. </enumeratedValue>
  107099. </enumeratedValues>
  107100. </field>
  107101. <field>
  107102. <name>RIE</name>
  107103. <description>Receiver Full Interrupt or DMA Transfer Enable</description>
  107104. <bitOffset>5</bitOffset>
  107105. <bitWidth>1</bitWidth>
  107106. <access>read-write</access>
  107107. <enumeratedValues>
  107108. <enumeratedValue>
  107109. <name>0</name>
  107110. <description>RDRF interrupt and DMA transfer requests disabled.</description>
  107111. <value>#0</value>
  107112. </enumeratedValue>
  107113. <enumeratedValue>
  107114. <name>1</name>
  107115. <description>RDRF interrupt or DMA transfer requests enabled.</description>
  107116. <value>#1</value>
  107117. </enumeratedValue>
  107118. </enumeratedValues>
  107119. </field>
  107120. <field>
  107121. <name>TCIE</name>
  107122. <description>Transmission Complete Interrupt or DMA Transfer Enable</description>
  107123. <bitOffset>6</bitOffset>
  107124. <bitWidth>1</bitWidth>
  107125. <access>read-write</access>
  107126. <enumeratedValues>
  107127. <enumeratedValue>
  107128. <name>0</name>
  107129. <description>TC interrupt and DMA transfer requests disabled.</description>
  107130. <value>#0</value>
  107131. </enumeratedValue>
  107132. <enumeratedValue>
  107133. <name>1</name>
  107134. <description>TC interrupt or DMA transfer requests enabled.</description>
  107135. <value>#1</value>
  107136. </enumeratedValue>
  107137. </enumeratedValues>
  107138. </field>
  107139. <field>
  107140. <name>TIE</name>
  107141. <description>Transmitter Interrupt or DMA Transfer Enable.</description>
  107142. <bitOffset>7</bitOffset>
  107143. <bitWidth>1</bitWidth>
  107144. <access>read-write</access>
  107145. <enumeratedValues>
  107146. <enumeratedValue>
  107147. <name>0</name>
  107148. <description>TDRE interrupt and DMA transfer requests disabled.</description>
  107149. <value>#0</value>
  107150. </enumeratedValue>
  107151. <enumeratedValue>
  107152. <name>1</name>
  107153. <description>TDRE interrupt or DMA transfer requests enabled.</description>
  107154. <value>#1</value>
  107155. </enumeratedValue>
  107156. </enumeratedValues>
  107157. </field>
  107158. </fields>
  107159. </register>
  107160. <register>
  107161. <name>S1</name>
  107162. <description>UART Status Register 1</description>
  107163. <addressOffset>0x4</addressOffset>
  107164. <size>8</size>
  107165. <access>read-only</access>
  107166. <resetValue>0xC0</resetValue>
  107167. <resetMask>0xFF</resetMask>
  107168. <fields>
  107169. <field>
  107170. <name>PF</name>
  107171. <description>Parity Error Flag</description>
  107172. <bitOffset>0</bitOffset>
  107173. <bitWidth>1</bitWidth>
  107174. <access>read-only</access>
  107175. <enumeratedValues>
  107176. <enumeratedValue>
  107177. <name>0</name>
  107178. <description>No parity error detected since the last time this flag was cleared. If the receive buffer has a depth greater than 1, then there may be data in the receive buffer what was received with a parity error.</description>
  107179. <value>#0</value>
  107180. </enumeratedValue>
  107181. <enumeratedValue>
  107182. <name>1</name>
  107183. <description>At least one dataword was received with a parity error since the last time this flag was cleared.</description>
  107184. <value>#1</value>
  107185. </enumeratedValue>
  107186. </enumeratedValues>
  107187. </field>
  107188. <field>
  107189. <name>FE</name>
  107190. <description>Framing Error Flag</description>
  107191. <bitOffset>1</bitOffset>
  107192. <bitWidth>1</bitWidth>
  107193. <access>read-only</access>
  107194. <enumeratedValues>
  107195. <enumeratedValue>
  107196. <name>0</name>
  107197. <description>No framing error detected.</description>
  107198. <value>#0</value>
  107199. </enumeratedValue>
  107200. <enumeratedValue>
  107201. <name>1</name>
  107202. <description>Framing error.</description>
  107203. <value>#1</value>
  107204. </enumeratedValue>
  107205. </enumeratedValues>
  107206. </field>
  107207. <field>
  107208. <name>NF</name>
  107209. <description>Noise Flag</description>
  107210. <bitOffset>2</bitOffset>
  107211. <bitWidth>1</bitWidth>
  107212. <access>read-only</access>
  107213. <enumeratedValues>
  107214. <enumeratedValue>
  107215. <name>0</name>
  107216. <description>No noise detected since the last time this flag was cleared. If the receive buffer has a depth greater than 1 then there may be data in the receiver buffer that was received with noise.</description>
  107217. <value>#0</value>
  107218. </enumeratedValue>
  107219. <enumeratedValue>
  107220. <name>1</name>
  107221. <description>At least one dataword was received with noise detected since the last time the flag was cleared.</description>
  107222. <value>#1</value>
  107223. </enumeratedValue>
  107224. </enumeratedValues>
  107225. </field>
  107226. <field>
  107227. <name>OR</name>
  107228. <description>Receiver Overrun Flag</description>
  107229. <bitOffset>3</bitOffset>
  107230. <bitWidth>1</bitWidth>
  107231. <access>read-only</access>
  107232. <enumeratedValues>
  107233. <enumeratedValue>
  107234. <name>0</name>
  107235. <description>No overrun has occurred since the last time the flag was cleared.</description>
  107236. <value>#0</value>
  107237. </enumeratedValue>
  107238. <enumeratedValue>
  107239. <name>1</name>
  107240. <description>Overrun has occurred or the overrun flag has not been cleared since the last overrun occured.</description>
  107241. <value>#1</value>
  107242. </enumeratedValue>
  107243. </enumeratedValues>
  107244. </field>
  107245. <field>
  107246. <name>IDLE</name>
  107247. <description>Idle Line Flag</description>
  107248. <bitOffset>4</bitOffset>
  107249. <bitWidth>1</bitWidth>
  107250. <access>read-only</access>
  107251. <enumeratedValues>
  107252. <enumeratedValue>
  107253. <name>0</name>
  107254. <description>Receiver input is either active now or has never become active since the IDLE flag was last cleared.</description>
  107255. <value>#0</value>
  107256. </enumeratedValue>
  107257. <enumeratedValue>
  107258. <name>1</name>
  107259. <description>Receiver input has become idle or the flag has not been cleared since it last asserted.</description>
  107260. <value>#1</value>
  107261. </enumeratedValue>
  107262. </enumeratedValues>
  107263. </field>
  107264. <field>
  107265. <name>RDRF</name>
  107266. <description>Receive Data Register Full Flag</description>
  107267. <bitOffset>5</bitOffset>
  107268. <bitWidth>1</bitWidth>
  107269. <access>read-only</access>
  107270. <enumeratedValues>
  107271. <enumeratedValue>
  107272. <name>0</name>
  107273. <description>The number of datawords in the receive buffer is less than the number indicated by RXWATER.</description>
  107274. <value>#0</value>
  107275. </enumeratedValue>
  107276. <enumeratedValue>
  107277. <name>1</name>
  107278. <description>The number of datawords in the receive buffer is equal to or greater than the number indicated by RXWATER at some point in time since this flag was last cleared.</description>
  107279. <value>#1</value>
  107280. </enumeratedValue>
  107281. </enumeratedValues>
  107282. </field>
  107283. <field>
  107284. <name>TC</name>
  107285. <description>Transmit Complete Flag</description>
  107286. <bitOffset>6</bitOffset>
  107287. <bitWidth>1</bitWidth>
  107288. <access>read-only</access>
  107289. <enumeratedValues>
  107290. <enumeratedValue>
  107291. <name>0</name>
  107292. <description>Transmitter active (sending data, a preamble, or a break).</description>
  107293. <value>#0</value>
  107294. </enumeratedValue>
  107295. <enumeratedValue>
  107296. <name>1</name>
  107297. <description>Transmitter idle (transmission activity complete).</description>
  107298. <value>#1</value>
  107299. </enumeratedValue>
  107300. </enumeratedValues>
  107301. </field>
  107302. <field>
  107303. <name>TDRE</name>
  107304. <description>Transmit Data Register Empty Flag</description>
  107305. <bitOffset>7</bitOffset>
  107306. <bitWidth>1</bitWidth>
  107307. <access>read-only</access>
  107308. <enumeratedValues>
  107309. <enumeratedValue>
  107310. <name>0</name>
  107311. <description>The amount of data in the transmit buffer is greater than the value indicated by TWFIFO[TXWATER].</description>
  107312. <value>#0</value>
  107313. </enumeratedValue>
  107314. <enumeratedValue>
  107315. <name>1</name>
  107316. <description>The amount of data in the transmit buffer is less than or equal to the value indicated by TWFIFO[TXWATER] at some point in time since the flag has been cleared.</description>
  107317. <value>#1</value>
  107318. </enumeratedValue>
  107319. </enumeratedValues>
  107320. </field>
  107321. </fields>
  107322. </register>
  107323. <register>
  107324. <name>S2</name>
  107325. <description>UART Status Register 2</description>
  107326. <addressOffset>0x5</addressOffset>
  107327. <size>8</size>
  107328. <access>read-write</access>
  107329. <resetValue>0</resetValue>
  107330. <resetMask>0xFF</resetMask>
  107331. <fields>
  107332. <field>
  107333. <name>RAF</name>
  107334. <description>Receiver Active Flag</description>
  107335. <bitOffset>0</bitOffset>
  107336. <bitWidth>1</bitWidth>
  107337. <access>read-only</access>
  107338. <enumeratedValues>
  107339. <enumeratedValue>
  107340. <name>0</name>
  107341. <description>UART receiver idle/inactive waiting for a start bit.</description>
  107342. <value>#0</value>
  107343. </enumeratedValue>
  107344. <enumeratedValue>
  107345. <name>1</name>
  107346. <description>UART receiver active, RxD input not idle.</description>
  107347. <value>#1</value>
  107348. </enumeratedValue>
  107349. </enumeratedValues>
  107350. </field>
  107351. <field>
  107352. <name>LBKDE</name>
  107353. <description>LIN Break Detection Enable</description>
  107354. <bitOffset>1</bitOffset>
  107355. <bitWidth>1</bitWidth>
  107356. <access>read-write</access>
  107357. <enumeratedValues>
  107358. <enumeratedValue>
  107359. <name>0</name>
  107360. <description>Break character detection is disabled.</description>
  107361. <value>#0</value>
  107362. </enumeratedValue>
  107363. <enumeratedValue>
  107364. <name>1</name>
  107365. <description>Break character is detected at length of 11 bit times if C1[M] = 0 or 12 bits time if C1[M] = 1.</description>
  107366. <value>#1</value>
  107367. </enumeratedValue>
  107368. </enumeratedValues>
  107369. </field>
  107370. <field>
  107371. <name>BRK13</name>
  107372. <description>Break Transmit Character Length</description>
  107373. <bitOffset>2</bitOffset>
  107374. <bitWidth>1</bitWidth>
  107375. <access>read-write</access>
  107376. <enumeratedValues>
  107377. <enumeratedValue>
  107378. <name>0</name>
  107379. <description>Break character is 10, 11, or 12 bits long.</description>
  107380. <value>#0</value>
  107381. </enumeratedValue>
  107382. <enumeratedValue>
  107383. <name>1</name>
  107384. <description>Break character is 13 or 14 bits long.</description>
  107385. <value>#1</value>
  107386. </enumeratedValue>
  107387. </enumeratedValues>
  107388. </field>
  107389. <field>
  107390. <name>RWUID</name>
  107391. <description>Receive Wakeup Idle Detect</description>
  107392. <bitOffset>3</bitOffset>
  107393. <bitWidth>1</bitWidth>
  107394. <access>read-write</access>
  107395. <enumeratedValues>
  107396. <enumeratedValue>
  107397. <name>0</name>
  107398. <description>S1[IDLE] is not set upon detection of an idle character.</description>
  107399. <value>#0</value>
  107400. </enumeratedValue>
  107401. <enumeratedValue>
  107402. <name>1</name>
  107403. <description>S1[IDLE] is set upon detection of an idle character.</description>
  107404. <value>#1</value>
  107405. </enumeratedValue>
  107406. </enumeratedValues>
  107407. </field>
  107408. <field>
  107409. <name>RXINV</name>
  107410. <description>Receive Data Inversion</description>
  107411. <bitOffset>4</bitOffset>
  107412. <bitWidth>1</bitWidth>
  107413. <access>read-write</access>
  107414. <enumeratedValues>
  107415. <enumeratedValue>
  107416. <name>0</name>
  107417. <description>Receive data is not inverted.</description>
  107418. <value>#0</value>
  107419. </enumeratedValue>
  107420. <enumeratedValue>
  107421. <name>1</name>
  107422. <description>Receive data is inverted.</description>
  107423. <value>#1</value>
  107424. </enumeratedValue>
  107425. </enumeratedValues>
  107426. </field>
  107427. <field>
  107428. <name>MSBF</name>
  107429. <description>Most Significant Bit First</description>
  107430. <bitOffset>5</bitOffset>
  107431. <bitWidth>1</bitWidth>
  107432. <access>read-write</access>
  107433. <enumeratedValues>
  107434. <enumeratedValue>
  107435. <name>0</name>
  107436. <description>LSB (bit0) is the first bit that is transmitted following the start bit. Further, the first bit received after the start bit is identified as bit0.</description>
  107437. <value>#0</value>
  107438. </enumeratedValue>
  107439. <enumeratedValue>
  107440. <name>1</name>
  107441. <description>MSB (bit8, bit7 or bit6) is the first bit that is transmitted following the start bit, depending on the setting of C1[M] and C1[PE]. Further, the first bit received after the start bit is identified as bit8, bit7, or bit6, depending on the setting of C1[M] and C1[PE].</description>
  107442. <value>#1</value>
  107443. </enumeratedValue>
  107444. </enumeratedValues>
  107445. </field>
  107446. <field>
  107447. <name>RXEDGIF</name>
  107448. <description>RxD Pin Active Edge Interrupt Flag</description>
  107449. <bitOffset>6</bitOffset>
  107450. <bitWidth>1</bitWidth>
  107451. <access>read-write</access>
  107452. <enumeratedValues>
  107453. <enumeratedValue>
  107454. <name>0</name>
  107455. <description>No active edge on the receive pin has occurred.</description>
  107456. <value>#0</value>
  107457. </enumeratedValue>
  107458. <enumeratedValue>
  107459. <name>1</name>
  107460. <description>An active edge on the receive pin has occurred.</description>
  107461. <value>#1</value>
  107462. </enumeratedValue>
  107463. </enumeratedValues>
  107464. </field>
  107465. <field>
  107466. <name>LBKDIF</name>
  107467. <description>LIN Break Detect Interrupt Flag</description>
  107468. <bitOffset>7</bitOffset>
  107469. <bitWidth>1</bitWidth>
  107470. <access>read-write</access>
  107471. <enumeratedValues>
  107472. <enumeratedValue>
  107473. <name>0</name>
  107474. <description>No LIN break character detected.</description>
  107475. <value>#0</value>
  107476. </enumeratedValue>
  107477. <enumeratedValue>
  107478. <name>1</name>
  107479. <description>LIN break character detected.</description>
  107480. <value>#1</value>
  107481. </enumeratedValue>
  107482. </enumeratedValues>
  107483. </field>
  107484. </fields>
  107485. </register>
  107486. <register>
  107487. <name>C3</name>
  107488. <description>UART Control Register 3</description>
  107489. <addressOffset>0x6</addressOffset>
  107490. <size>8</size>
  107491. <access>read-write</access>
  107492. <resetValue>0</resetValue>
  107493. <resetMask>0xFF</resetMask>
  107494. <fields>
  107495. <field>
  107496. <name>PEIE</name>
  107497. <description>Parity Error Interrupt Enable</description>
  107498. <bitOffset>0</bitOffset>
  107499. <bitWidth>1</bitWidth>
  107500. <access>read-write</access>
  107501. <enumeratedValues>
  107502. <enumeratedValue>
  107503. <name>0</name>
  107504. <description>PF interrupt requests are disabled.</description>
  107505. <value>#0</value>
  107506. </enumeratedValue>
  107507. <enumeratedValue>
  107508. <name>1</name>
  107509. <description>PF interrupt requests are enabled.</description>
  107510. <value>#1</value>
  107511. </enumeratedValue>
  107512. </enumeratedValues>
  107513. </field>
  107514. <field>
  107515. <name>FEIE</name>
  107516. <description>Framing Error Interrupt Enable</description>
  107517. <bitOffset>1</bitOffset>
  107518. <bitWidth>1</bitWidth>
  107519. <access>read-write</access>
  107520. <enumeratedValues>
  107521. <enumeratedValue>
  107522. <name>0</name>
  107523. <description>FE interrupt requests are disabled.</description>
  107524. <value>#0</value>
  107525. </enumeratedValue>
  107526. <enumeratedValue>
  107527. <name>1</name>
  107528. <description>FE interrupt requests are enabled.</description>
  107529. <value>#1</value>
  107530. </enumeratedValue>
  107531. </enumeratedValues>
  107532. </field>
  107533. <field>
  107534. <name>NEIE</name>
  107535. <description>Noise Error Interrupt Enable</description>
  107536. <bitOffset>2</bitOffset>
  107537. <bitWidth>1</bitWidth>
  107538. <access>read-write</access>
  107539. <enumeratedValues>
  107540. <enumeratedValue>
  107541. <name>0</name>
  107542. <description>NF interrupt requests are disabled.</description>
  107543. <value>#0</value>
  107544. </enumeratedValue>
  107545. <enumeratedValue>
  107546. <name>1</name>
  107547. <description>NF interrupt requests are enabled.</description>
  107548. <value>#1</value>
  107549. </enumeratedValue>
  107550. </enumeratedValues>
  107551. </field>
  107552. <field>
  107553. <name>ORIE</name>
  107554. <description>Overrun Error Interrupt Enable</description>
  107555. <bitOffset>3</bitOffset>
  107556. <bitWidth>1</bitWidth>
  107557. <access>read-write</access>
  107558. <enumeratedValues>
  107559. <enumeratedValue>
  107560. <name>0</name>
  107561. <description>OR interrupts are disabled.</description>
  107562. <value>#0</value>
  107563. </enumeratedValue>
  107564. <enumeratedValue>
  107565. <name>1</name>
  107566. <description>OR interrupt requests are enabled.</description>
  107567. <value>#1</value>
  107568. </enumeratedValue>
  107569. </enumeratedValues>
  107570. </field>
  107571. <field>
  107572. <name>TXINV</name>
  107573. <description>Transmit Data Inversion.</description>
  107574. <bitOffset>4</bitOffset>
  107575. <bitWidth>1</bitWidth>
  107576. <access>read-write</access>
  107577. <enumeratedValues>
  107578. <enumeratedValue>
  107579. <name>0</name>
  107580. <description>Transmit data is not inverted.</description>
  107581. <value>#0</value>
  107582. </enumeratedValue>
  107583. <enumeratedValue>
  107584. <name>1</name>
  107585. <description>Transmit data is inverted.</description>
  107586. <value>#1</value>
  107587. </enumeratedValue>
  107588. </enumeratedValues>
  107589. </field>
  107590. <field>
  107591. <name>TXDIR</name>
  107592. <description>Transmitter Pin Data Direction in Single-Wire mode</description>
  107593. <bitOffset>5</bitOffset>
  107594. <bitWidth>1</bitWidth>
  107595. <access>read-write</access>
  107596. <enumeratedValues>
  107597. <enumeratedValue>
  107598. <name>0</name>
  107599. <description>TXD pin is an input in single wire mode.</description>
  107600. <value>#0</value>
  107601. </enumeratedValue>
  107602. <enumeratedValue>
  107603. <name>1</name>
  107604. <description>TXD pin is an output in single wire mode.</description>
  107605. <value>#1</value>
  107606. </enumeratedValue>
  107607. </enumeratedValues>
  107608. </field>
  107609. <field>
  107610. <name>T8</name>
  107611. <description>Transmit Bit 8</description>
  107612. <bitOffset>6</bitOffset>
  107613. <bitWidth>1</bitWidth>
  107614. <access>read-write</access>
  107615. </field>
  107616. <field>
  107617. <name>R8</name>
  107618. <description>Received Bit 8</description>
  107619. <bitOffset>7</bitOffset>
  107620. <bitWidth>1</bitWidth>
  107621. <access>read-only</access>
  107622. </field>
  107623. </fields>
  107624. </register>
  107625. <register>
  107626. <name>D</name>
  107627. <description>UART Data Register</description>
  107628. <addressOffset>0x7</addressOffset>
  107629. <size>8</size>
  107630. <access>read-write</access>
  107631. <resetValue>0</resetValue>
  107632. <resetMask>0xFF</resetMask>
  107633. <fields>
  107634. <field>
  107635. <name>RT</name>
  107636. <description>Reads return the contents of the read-only receive data register and writes go to the write-only transmit data register</description>
  107637. <bitOffset>0</bitOffset>
  107638. <bitWidth>8</bitWidth>
  107639. <access>read-write</access>
  107640. </field>
  107641. </fields>
  107642. </register>
  107643. <register>
  107644. <name>MA1</name>
  107645. <description>UART Match Address Registers 1</description>
  107646. <addressOffset>0x8</addressOffset>
  107647. <size>8</size>
  107648. <access>read-write</access>
  107649. <resetValue>0</resetValue>
  107650. <resetMask>0xFF</resetMask>
  107651. <fields>
  107652. <field>
  107653. <name>MA</name>
  107654. <description>Match Address</description>
  107655. <bitOffset>0</bitOffset>
  107656. <bitWidth>8</bitWidth>
  107657. <access>read-write</access>
  107658. </field>
  107659. </fields>
  107660. </register>
  107661. <register>
  107662. <name>MA2</name>
  107663. <description>UART Match Address Registers 2</description>
  107664. <addressOffset>0x9</addressOffset>
  107665. <size>8</size>
  107666. <access>read-write</access>
  107667. <resetValue>0</resetValue>
  107668. <resetMask>0xFF</resetMask>
  107669. <fields>
  107670. <field>
  107671. <name>MA</name>
  107672. <description>Match Address</description>
  107673. <bitOffset>0</bitOffset>
  107674. <bitWidth>8</bitWidth>
  107675. <access>read-write</access>
  107676. </field>
  107677. </fields>
  107678. </register>
  107679. <register>
  107680. <name>C4</name>
  107681. <description>UART Control Register 4</description>
  107682. <addressOffset>0xA</addressOffset>
  107683. <size>8</size>
  107684. <access>read-write</access>
  107685. <resetValue>0</resetValue>
  107686. <resetMask>0xFF</resetMask>
  107687. <fields>
  107688. <field>
  107689. <name>BRFA</name>
  107690. <description>Baud Rate Fine Adjust</description>
  107691. <bitOffset>0</bitOffset>
  107692. <bitWidth>5</bitWidth>
  107693. <access>read-write</access>
  107694. </field>
  107695. <field>
  107696. <name>M10</name>
  107697. <description>10-bit Mode select</description>
  107698. <bitOffset>5</bitOffset>
  107699. <bitWidth>1</bitWidth>
  107700. <access>read-write</access>
  107701. <enumeratedValues>
  107702. <enumeratedValue>
  107703. <name>0</name>
  107704. <description>The parity bit is the ninth bit in the serial transmission.</description>
  107705. <value>#0</value>
  107706. </enumeratedValue>
  107707. <enumeratedValue>
  107708. <name>1</name>
  107709. <description>The parity bit is the tenth bit in the serial transmission.</description>
  107710. <value>#1</value>
  107711. </enumeratedValue>
  107712. </enumeratedValues>
  107713. </field>
  107714. <field>
  107715. <name>MAEN2</name>
  107716. <description>Match Address Mode Enable 2</description>
  107717. <bitOffset>6</bitOffset>
  107718. <bitWidth>1</bitWidth>
  107719. <access>read-write</access>
  107720. <enumeratedValues>
  107721. <enumeratedValue>
  107722. <name>0</name>
  107723. <description>All data received is transferred to the data buffer if MAEN1 is cleared.</description>
  107724. <value>#0</value>
  107725. </enumeratedValue>
  107726. <enumeratedValue>
  107727. <name>1</name>
  107728. <description>All data received with the most significant bit cleared, is discarded. All data received with the most significant bit set, is compared with contents of MA2 register. If no match occurs, the data is discarded. If a match occurs, data is transferred to the data buffer. This field must be cleared when C7816[ISO7816E] is set/enabled.</description>
  107729. <value>#1</value>
  107730. </enumeratedValue>
  107731. </enumeratedValues>
  107732. </field>
  107733. <field>
  107734. <name>MAEN1</name>
  107735. <description>Match Address Mode Enable 1</description>
  107736. <bitOffset>7</bitOffset>
  107737. <bitWidth>1</bitWidth>
  107738. <access>read-write</access>
  107739. <enumeratedValues>
  107740. <enumeratedValue>
  107741. <name>0</name>
  107742. <description>All data received is transferred to the data buffer if MAEN2 is cleared.</description>
  107743. <value>#0</value>
  107744. </enumeratedValue>
  107745. <enumeratedValue>
  107746. <name>1</name>
  107747. <description>All data received with the most significant bit cleared, is discarded. All data received with the most significant bit set, is compared with contents of MA1 register. If no match occurs, the data is discarded. If match occurs, data is transferred to the data buffer. This field must be cleared when C7816[ISO7816E] is set/enabled.</description>
  107748. <value>#1</value>
  107749. </enumeratedValue>
  107750. </enumeratedValues>
  107751. </field>
  107752. </fields>
  107753. </register>
  107754. <register>
  107755. <name>C5</name>
  107756. <description>UART Control Register 5</description>
  107757. <addressOffset>0xB</addressOffset>
  107758. <size>8</size>
  107759. <access>read-write</access>
  107760. <resetValue>0</resetValue>
  107761. <resetMask>0xFF</resetMask>
  107762. <fields>
  107763. <field>
  107764. <name>LBKDDMAS</name>
  107765. <description>LIN Break Detect DMA Select Bit</description>
  107766. <bitOffset>3</bitOffset>
  107767. <bitWidth>1</bitWidth>
  107768. <access>read-write</access>
  107769. <enumeratedValues>
  107770. <enumeratedValue>
  107771. <name>0</name>
  107772. <description>If BDH[LBKDIE] and S2[LBKDIF] are set, the LBKDIF interrupt signal is asserted to request an interrupt service.</description>
  107773. <value>#0</value>
  107774. </enumeratedValue>
  107775. <enumeratedValue>
  107776. <name>1</name>
  107777. <description>If BDH[LBKDIE] and S2[LBKDIF] are set, the LBKDIF DMA request signal is asserted to request a DMA transfer.</description>
  107778. <value>#1</value>
  107779. </enumeratedValue>
  107780. </enumeratedValues>
  107781. </field>
  107782. <field>
  107783. <name>ILDMAS</name>
  107784. <description>Idle Line DMA Select</description>
  107785. <bitOffset>4</bitOffset>
  107786. <bitWidth>1</bitWidth>
  107787. <access>read-write</access>
  107788. <enumeratedValues>
  107789. <enumeratedValue>
  107790. <name>0</name>
  107791. <description>If C2[ILIE] and S1[IDLE] are set, the IDLE interrupt request signal is asserted to request an interrupt service.</description>
  107792. <value>#0</value>
  107793. </enumeratedValue>
  107794. <enumeratedValue>
  107795. <name>1</name>
  107796. <description>If C2[ILIE] and S1[IDLE] are set, the IDLE DMA request signal is asserted to request a DMA transfer.</description>
  107797. <value>#1</value>
  107798. </enumeratedValue>
  107799. </enumeratedValues>
  107800. </field>
  107801. <field>
  107802. <name>RDMAS</name>
  107803. <description>Receiver Full DMA Select</description>
  107804. <bitOffset>5</bitOffset>
  107805. <bitWidth>1</bitWidth>
  107806. <access>read-write</access>
  107807. <enumeratedValues>
  107808. <enumeratedValue>
  107809. <name>0</name>
  107810. <description>If C2[RIE] and S1[RDRF] are set, the RDFR interrupt request signal is asserted to request an interrupt service.</description>
  107811. <value>#0</value>
  107812. </enumeratedValue>
  107813. <enumeratedValue>
  107814. <name>1</name>
  107815. <description>If C2[RIE] and S1[RDRF] are set, the RDRF DMA request signal is asserted to request a DMA transfer.</description>
  107816. <value>#1</value>
  107817. </enumeratedValue>
  107818. </enumeratedValues>
  107819. </field>
  107820. <field>
  107821. <name>TCDMAS</name>
  107822. <description>Transmission Complete DMA Select</description>
  107823. <bitOffset>6</bitOffset>
  107824. <bitWidth>1</bitWidth>
  107825. <access>read-write</access>
  107826. <enumeratedValues>
  107827. <enumeratedValue>
  107828. <name>0</name>
  107829. <description>If C2[TCIE] is set and the S1[TC] flag is set, the TC interrupt request signal is asserted to request an interrupt service.</description>
  107830. <value>#0</value>
  107831. </enumeratedValue>
  107832. <enumeratedValue>
  107833. <name>1</name>
  107834. <description>If C2[TCIE] is set and the S1[TC] flag is set, the TC DMA request signal is asserted to request a DMA transfer.</description>
  107835. <value>#1</value>
  107836. </enumeratedValue>
  107837. </enumeratedValues>
  107838. </field>
  107839. <field>
  107840. <name>TDMAS</name>
  107841. <description>Transmitter DMA Select</description>
  107842. <bitOffset>7</bitOffset>
  107843. <bitWidth>1</bitWidth>
  107844. <access>read-write</access>
  107845. <enumeratedValues>
  107846. <enumeratedValue>
  107847. <name>0</name>
  107848. <description>If C2[TIE] is set and the S1[TDRE] flag is set, the TDRE interrupt request signal is asserted to request interrupt service.</description>
  107849. <value>#0</value>
  107850. </enumeratedValue>
  107851. <enumeratedValue>
  107852. <name>1</name>
  107853. <description>If C2[TIE] is set and the S1[TDRE] flag is set, the TDRE DMA request signal is asserted to request a DMA transfer.</description>
  107854. <value>#1</value>
  107855. </enumeratedValue>
  107856. </enumeratedValues>
  107857. </field>
  107858. </fields>
  107859. </register>
  107860. <register>
  107861. <name>ED</name>
  107862. <description>UART Extended Data Register</description>
  107863. <addressOffset>0xC</addressOffset>
  107864. <size>8</size>
  107865. <access>read-only</access>
  107866. <resetValue>0</resetValue>
  107867. <resetMask>0xFF</resetMask>
  107868. <fields>
  107869. <field>
  107870. <name>PARITYE</name>
  107871. <description>The current received dataword contained in D and C3[R8] was received with a parity error.</description>
  107872. <bitOffset>6</bitOffset>
  107873. <bitWidth>1</bitWidth>
  107874. <access>read-only</access>
  107875. <enumeratedValues>
  107876. <enumeratedValue>
  107877. <name>0</name>
  107878. <description>The dataword was received without a parity error.</description>
  107879. <value>#0</value>
  107880. </enumeratedValue>
  107881. <enumeratedValue>
  107882. <name>1</name>
  107883. <description>The dataword was received with a parity error.</description>
  107884. <value>#1</value>
  107885. </enumeratedValue>
  107886. </enumeratedValues>
  107887. </field>
  107888. <field>
  107889. <name>NOISY</name>
  107890. <description>The current received dataword contained in D and C3[R8] was received with noise.</description>
  107891. <bitOffset>7</bitOffset>
  107892. <bitWidth>1</bitWidth>
  107893. <access>read-only</access>
  107894. <enumeratedValues>
  107895. <enumeratedValue>
  107896. <name>0</name>
  107897. <description>The dataword was received without noise.</description>
  107898. <value>#0</value>
  107899. </enumeratedValue>
  107900. <enumeratedValue>
  107901. <name>1</name>
  107902. <description>The data was received with noise.</description>
  107903. <value>#1</value>
  107904. </enumeratedValue>
  107905. </enumeratedValues>
  107906. </field>
  107907. </fields>
  107908. </register>
  107909. <register>
  107910. <name>MODEM</name>
  107911. <description>UART Modem Register</description>
  107912. <addressOffset>0xD</addressOffset>
  107913. <size>8</size>
  107914. <access>read-write</access>
  107915. <resetValue>0</resetValue>
  107916. <resetMask>0xFF</resetMask>
  107917. <fields>
  107918. <field>
  107919. <name>TXCTSE</name>
  107920. <description>Transmitter clear-to-send enable</description>
  107921. <bitOffset>0</bitOffset>
  107922. <bitWidth>1</bitWidth>
  107923. <access>read-write</access>
  107924. <enumeratedValues>
  107925. <enumeratedValue>
  107926. <name>0</name>
  107927. <description>CTS has no effect on the transmitter.</description>
  107928. <value>#0</value>
  107929. </enumeratedValue>
  107930. <enumeratedValue>
  107931. <name>1</name>
  107932. <description>Enables clear-to-send operation. The transmitter checks the state of CTS each time it is ready to send a character. If CTS is asserted, the character is sent. If CTS is deasserted, the signal TXD remains in the mark state and transmission is delayed until CTS is asserted. Changes in CTS as a character is being sent do not affect its transmission.</description>
  107933. <value>#1</value>
  107934. </enumeratedValue>
  107935. </enumeratedValues>
  107936. </field>
  107937. <field>
  107938. <name>TXRTSE</name>
  107939. <description>Transmitter request-to-send enable</description>
  107940. <bitOffset>1</bitOffset>
  107941. <bitWidth>1</bitWidth>
  107942. <access>read-write</access>
  107943. <enumeratedValues>
  107944. <enumeratedValue>
  107945. <name>0</name>
  107946. <description>The transmitter has no effect on RTS.</description>
  107947. <value>#0</value>
  107948. </enumeratedValue>
  107949. <enumeratedValue>
  107950. <name>1</name>
  107951. <description>When a character is placed into an empty transmitter data buffer , RTS asserts one bit time before the start bit is transmitted. RTS deasserts one bit time after all characters in the transmitter data buffer and shift register are completely sent, including the last stop bit. (FIFO) (FIFO)</description>
  107952. <value>#1</value>
  107953. </enumeratedValue>
  107954. </enumeratedValues>
  107955. </field>
  107956. <field>
  107957. <name>TXRTSPOL</name>
  107958. <description>Transmitter request-to-send polarity</description>
  107959. <bitOffset>2</bitOffset>
  107960. <bitWidth>1</bitWidth>
  107961. <access>read-write</access>
  107962. <enumeratedValues>
  107963. <enumeratedValue>
  107964. <name>0</name>
  107965. <description>Transmitter RTS is active low.</description>
  107966. <value>#0</value>
  107967. </enumeratedValue>
  107968. <enumeratedValue>
  107969. <name>1</name>
  107970. <description>Transmitter RTS is active high.</description>
  107971. <value>#1</value>
  107972. </enumeratedValue>
  107973. </enumeratedValues>
  107974. </field>
  107975. <field>
  107976. <name>RXRTSE</name>
  107977. <description>Receiver request-to-send enable</description>
  107978. <bitOffset>3</bitOffset>
  107979. <bitWidth>1</bitWidth>
  107980. <access>read-write</access>
  107981. <enumeratedValues>
  107982. <enumeratedValue>
  107983. <name>0</name>
  107984. <description>The receiver has no effect on RTS.</description>
  107985. <value>#0</value>
  107986. </enumeratedValue>
  107987. <enumeratedValue>
  107988. <name>1</name>
  107989. <description>RTS is deasserted if the number of characters in the receiver data register (FIFO) is equal to or greater than RWFIFO[RXWATER]. RTS is asserted when the number of characters in the receiver data register (FIFO) is less than RWFIFO[RXWATER].</description>
  107990. <value>#1</value>
  107991. </enumeratedValue>
  107992. </enumeratedValues>
  107993. </field>
  107994. </fields>
  107995. </register>
  107996. <register>
  107997. <name>IR</name>
  107998. <description>UART Infrared Register</description>
  107999. <addressOffset>0xE</addressOffset>
  108000. <size>8</size>
  108001. <access>read-write</access>
  108002. <resetValue>0</resetValue>
  108003. <resetMask>0xFF</resetMask>
  108004. <fields>
  108005. <field>
  108006. <name>TNP</name>
  108007. <description>Transmitter narrow pulse</description>
  108008. <bitOffset>0</bitOffset>
  108009. <bitWidth>2</bitWidth>
  108010. <access>read-write</access>
  108011. <enumeratedValues>
  108012. <enumeratedValue>
  108013. <name>00</name>
  108014. <description>3/16.</description>
  108015. <value>#00</value>
  108016. </enumeratedValue>
  108017. <enumeratedValue>
  108018. <name>01</name>
  108019. <description>1/16.</description>
  108020. <value>#01</value>
  108021. </enumeratedValue>
  108022. <enumeratedValue>
  108023. <name>10</name>
  108024. <description>1/32.</description>
  108025. <value>#10</value>
  108026. </enumeratedValue>
  108027. <enumeratedValue>
  108028. <name>11</name>
  108029. <description>1/4.</description>
  108030. <value>#11</value>
  108031. </enumeratedValue>
  108032. </enumeratedValues>
  108033. </field>
  108034. <field>
  108035. <name>IREN</name>
  108036. <description>Infrared enable</description>
  108037. <bitOffset>2</bitOffset>
  108038. <bitWidth>1</bitWidth>
  108039. <access>read-write</access>
  108040. <enumeratedValues>
  108041. <enumeratedValue>
  108042. <name>0</name>
  108043. <description>IR disabled.</description>
  108044. <value>#0</value>
  108045. </enumeratedValue>
  108046. <enumeratedValue>
  108047. <name>1</name>
  108048. <description>IR enabled.</description>
  108049. <value>#1</value>
  108050. </enumeratedValue>
  108051. </enumeratedValues>
  108052. </field>
  108053. </fields>
  108054. </register>
  108055. <register>
  108056. <name>PFIFO</name>
  108057. <description>UART FIFO Parameters</description>
  108058. <addressOffset>0x10</addressOffset>
  108059. <size>8</size>
  108060. <access>read-write</access>
  108061. <resetValue>0</resetValue>
  108062. <resetMask>0xFF</resetMask>
  108063. <fields>
  108064. <field>
  108065. <name>RXFIFOSIZE</name>
  108066. <description>Receive FIFO. Buffer Depth</description>
  108067. <bitOffset>0</bitOffset>
  108068. <bitWidth>3</bitWidth>
  108069. <access>read-only</access>
  108070. <enumeratedValues>
  108071. <enumeratedValue>
  108072. <name>000</name>
  108073. <description>Receive FIFO/Buffer depth = 1 dataword.</description>
  108074. <value>#000</value>
  108075. </enumeratedValue>
  108076. <enumeratedValue>
  108077. <name>001</name>
  108078. <description>Receive FIFO/Buffer depth = 4 datawords.</description>
  108079. <value>#001</value>
  108080. </enumeratedValue>
  108081. <enumeratedValue>
  108082. <name>010</name>
  108083. <description>Receive FIFO/Buffer depth = 8 datawords.</description>
  108084. <value>#010</value>
  108085. </enumeratedValue>
  108086. <enumeratedValue>
  108087. <name>011</name>
  108088. <description>Receive FIFO/Buffer depth = 16 datawords.</description>
  108089. <value>#011</value>
  108090. </enumeratedValue>
  108091. <enumeratedValue>
  108092. <name>100</name>
  108093. <description>Receive FIFO/Buffer depth = 32 datawords.</description>
  108094. <value>#100</value>
  108095. </enumeratedValue>
  108096. <enumeratedValue>
  108097. <name>101</name>
  108098. <description>Receive FIFO/Buffer depth = 64 datawords.</description>
  108099. <value>#101</value>
  108100. </enumeratedValue>
  108101. <enumeratedValue>
  108102. <name>110</name>
  108103. <description>Receive FIFO/Buffer depth = 128 datawords.</description>
  108104. <value>#110</value>
  108105. </enumeratedValue>
  108106. </enumeratedValues>
  108107. </field>
  108108. <field>
  108109. <name>RXFE</name>
  108110. <description>Receive FIFO Enable</description>
  108111. <bitOffset>3</bitOffset>
  108112. <bitWidth>1</bitWidth>
  108113. <access>read-write</access>
  108114. <enumeratedValues>
  108115. <enumeratedValue>
  108116. <name>0</name>
  108117. <description>Receive FIFO is not enabled. Buffer is depth 1. (Legacy support)</description>
  108118. <value>#0</value>
  108119. </enumeratedValue>
  108120. <enumeratedValue>
  108121. <name>1</name>
  108122. <description>Receive FIFO is enabled. Buffer is depth indicted by RXFIFOSIZE.</description>
  108123. <value>#1</value>
  108124. </enumeratedValue>
  108125. </enumeratedValues>
  108126. </field>
  108127. <field>
  108128. <name>TXFIFOSIZE</name>
  108129. <description>Transmit FIFO. Buffer Depth</description>
  108130. <bitOffset>4</bitOffset>
  108131. <bitWidth>3</bitWidth>
  108132. <access>read-only</access>
  108133. <enumeratedValues>
  108134. <enumeratedValue>
  108135. <name>000</name>
  108136. <description>Transmit FIFO/Buffer depth = 1 dataword.</description>
  108137. <value>#000</value>
  108138. </enumeratedValue>
  108139. <enumeratedValue>
  108140. <name>001</name>
  108141. <description>Transmit FIFO/Buffer depth = 4 datawords.</description>
  108142. <value>#001</value>
  108143. </enumeratedValue>
  108144. <enumeratedValue>
  108145. <name>010</name>
  108146. <description>Transmit FIFO/Buffer depth = 8 datawords.</description>
  108147. <value>#010</value>
  108148. </enumeratedValue>
  108149. <enumeratedValue>
  108150. <name>011</name>
  108151. <description>Transmit FIFO/Buffer depth = 16 datawords.</description>
  108152. <value>#011</value>
  108153. </enumeratedValue>
  108154. <enumeratedValue>
  108155. <name>100</name>
  108156. <description>Transmit FIFO/Buffer depth = 32 datawords.</description>
  108157. <value>#100</value>
  108158. </enumeratedValue>
  108159. <enumeratedValue>
  108160. <name>101</name>
  108161. <description>Transmit FIFO/Buffer depth = 64 datawords.</description>
  108162. <value>#101</value>
  108163. </enumeratedValue>
  108164. <enumeratedValue>
  108165. <name>110</name>
  108166. <description>Transmit FIFO/Buffer depth = 128 datawords.</description>
  108167. <value>#110</value>
  108168. </enumeratedValue>
  108169. </enumeratedValues>
  108170. </field>
  108171. <field>
  108172. <name>TXFE</name>
  108173. <description>Transmit FIFO Enable</description>
  108174. <bitOffset>7</bitOffset>
  108175. <bitWidth>1</bitWidth>
  108176. <access>read-write</access>
  108177. <enumeratedValues>
  108178. <enumeratedValue>
  108179. <name>0</name>
  108180. <description>Transmit FIFO is not enabled. Buffer is depth 1. (Legacy support).</description>
  108181. <value>#0</value>
  108182. </enumeratedValue>
  108183. <enumeratedValue>
  108184. <name>1</name>
  108185. <description>Transmit FIFO is enabled. Buffer is depth indicated by TXFIFOSIZE.</description>
  108186. <value>#1</value>
  108187. </enumeratedValue>
  108188. </enumeratedValues>
  108189. </field>
  108190. </fields>
  108191. </register>
  108192. <register>
  108193. <name>CFIFO</name>
  108194. <description>UART FIFO Control Register</description>
  108195. <addressOffset>0x11</addressOffset>
  108196. <size>8</size>
  108197. <access>read-write</access>
  108198. <resetValue>0</resetValue>
  108199. <resetMask>0xFF</resetMask>
  108200. <fields>
  108201. <field>
  108202. <name>RXUFE</name>
  108203. <description>Receive FIFO Underflow Interrupt Enable</description>
  108204. <bitOffset>0</bitOffset>
  108205. <bitWidth>1</bitWidth>
  108206. <access>read-write</access>
  108207. <enumeratedValues>
  108208. <enumeratedValue>
  108209. <name>0</name>
  108210. <description>RXUF flag does not generate an interrupt to the host.</description>
  108211. <value>#0</value>
  108212. </enumeratedValue>
  108213. <enumeratedValue>
  108214. <name>1</name>
  108215. <description>RXUF flag generates an interrupt to the host.</description>
  108216. <value>#1</value>
  108217. </enumeratedValue>
  108218. </enumeratedValues>
  108219. </field>
  108220. <field>
  108221. <name>TXOFE</name>
  108222. <description>Transmit FIFO Overflow Interrupt Enable</description>
  108223. <bitOffset>1</bitOffset>
  108224. <bitWidth>1</bitWidth>
  108225. <access>read-write</access>
  108226. <enumeratedValues>
  108227. <enumeratedValue>
  108228. <name>0</name>
  108229. <description>TXOF flag does not generate an interrupt to the host.</description>
  108230. <value>#0</value>
  108231. </enumeratedValue>
  108232. <enumeratedValue>
  108233. <name>1</name>
  108234. <description>TXOF flag generates an interrupt to the host.</description>
  108235. <value>#1</value>
  108236. </enumeratedValue>
  108237. </enumeratedValues>
  108238. </field>
  108239. <field>
  108240. <name>RXOFE</name>
  108241. <description>Receive FIFO Overflow Interrupt Enable</description>
  108242. <bitOffset>2</bitOffset>
  108243. <bitWidth>1</bitWidth>
  108244. <access>read-write</access>
  108245. <enumeratedValues>
  108246. <enumeratedValue>
  108247. <name>0</name>
  108248. <description>RXOF flag does not generate an interrupt to the host.</description>
  108249. <value>#0</value>
  108250. </enumeratedValue>
  108251. <enumeratedValue>
  108252. <name>1</name>
  108253. <description>RXOF flag generates an interrupt to the host.</description>
  108254. <value>#1</value>
  108255. </enumeratedValue>
  108256. </enumeratedValues>
  108257. </field>
  108258. <field>
  108259. <name>RXFLUSH</name>
  108260. <description>Receive FIFO/Buffer Flush</description>
  108261. <bitOffset>6</bitOffset>
  108262. <bitWidth>1</bitWidth>
  108263. <access>write-only</access>
  108264. <enumeratedValues>
  108265. <enumeratedValue>
  108266. <name>0</name>
  108267. <description>No flush operation occurs.</description>
  108268. <value>#0</value>
  108269. </enumeratedValue>
  108270. <enumeratedValue>
  108271. <name>1</name>
  108272. <description>All data in the receive FIFO/buffer is cleared out.</description>
  108273. <value>#1</value>
  108274. </enumeratedValue>
  108275. </enumeratedValues>
  108276. </field>
  108277. <field>
  108278. <name>TXFLUSH</name>
  108279. <description>Transmit FIFO/Buffer Flush</description>
  108280. <bitOffset>7</bitOffset>
  108281. <bitWidth>1</bitWidth>
  108282. <access>write-only</access>
  108283. <enumeratedValues>
  108284. <enumeratedValue>
  108285. <name>0</name>
  108286. <description>No flush operation occurs.</description>
  108287. <value>#0</value>
  108288. </enumeratedValue>
  108289. <enumeratedValue>
  108290. <name>1</name>
  108291. <description>All data in the transmit FIFO/Buffer is cleared out.</description>
  108292. <value>#1</value>
  108293. </enumeratedValue>
  108294. </enumeratedValues>
  108295. </field>
  108296. </fields>
  108297. </register>
  108298. <register>
  108299. <name>SFIFO</name>
  108300. <description>UART FIFO Status Register</description>
  108301. <addressOffset>0x12</addressOffset>
  108302. <size>8</size>
  108303. <access>read-write</access>
  108304. <resetValue>0xC0</resetValue>
  108305. <resetMask>0xFF</resetMask>
  108306. <fields>
  108307. <field>
  108308. <name>RXUF</name>
  108309. <description>Receiver Buffer Underflow Flag</description>
  108310. <bitOffset>0</bitOffset>
  108311. <bitWidth>1</bitWidth>
  108312. <access>read-write</access>
  108313. <enumeratedValues>
  108314. <enumeratedValue>
  108315. <name>0</name>
  108316. <description>No receive buffer underflow has occurred since the last time the flag was cleared.</description>
  108317. <value>#0</value>
  108318. </enumeratedValue>
  108319. <enumeratedValue>
  108320. <name>1</name>
  108321. <description>At least one receive buffer underflow has occurred since the last time the flag was cleared.</description>
  108322. <value>#1</value>
  108323. </enumeratedValue>
  108324. </enumeratedValues>
  108325. </field>
  108326. <field>
  108327. <name>TXOF</name>
  108328. <description>Transmitter Buffer Overflow Flag</description>
  108329. <bitOffset>1</bitOffset>
  108330. <bitWidth>1</bitWidth>
  108331. <access>read-write</access>
  108332. <enumeratedValues>
  108333. <enumeratedValue>
  108334. <name>0</name>
  108335. <description>No transmit buffer overflow has occurred since the last time the flag was cleared.</description>
  108336. <value>#0</value>
  108337. </enumeratedValue>
  108338. <enumeratedValue>
  108339. <name>1</name>
  108340. <description>At least one transmit buffer overflow has occurred since the last time the flag was cleared.</description>
  108341. <value>#1</value>
  108342. </enumeratedValue>
  108343. </enumeratedValues>
  108344. </field>
  108345. <field>
  108346. <name>RXOF</name>
  108347. <description>Receiver Buffer Overflow Flag</description>
  108348. <bitOffset>2</bitOffset>
  108349. <bitWidth>1</bitWidth>
  108350. <access>read-write</access>
  108351. <enumeratedValues>
  108352. <enumeratedValue>
  108353. <name>0</name>
  108354. <description>No receive buffer overflow has occurred since the last time the flag was cleared.</description>
  108355. <value>#0</value>
  108356. </enumeratedValue>
  108357. <enumeratedValue>
  108358. <name>1</name>
  108359. <description>At least one receive buffer overflow has occurred since the last time the flag was cleared.</description>
  108360. <value>#1</value>
  108361. </enumeratedValue>
  108362. </enumeratedValues>
  108363. </field>
  108364. <field>
  108365. <name>RXEMPT</name>
  108366. <description>Receive Buffer/FIFO Empty</description>
  108367. <bitOffset>6</bitOffset>
  108368. <bitWidth>1</bitWidth>
  108369. <access>read-only</access>
  108370. <enumeratedValues>
  108371. <enumeratedValue>
  108372. <name>0</name>
  108373. <description>Receive buffer is not empty.</description>
  108374. <value>#0</value>
  108375. </enumeratedValue>
  108376. <enumeratedValue>
  108377. <name>1</name>
  108378. <description>Receive buffer is empty.</description>
  108379. <value>#1</value>
  108380. </enumeratedValue>
  108381. </enumeratedValues>
  108382. </field>
  108383. <field>
  108384. <name>TXEMPT</name>
  108385. <description>Transmit Buffer/FIFO Empty</description>
  108386. <bitOffset>7</bitOffset>
  108387. <bitWidth>1</bitWidth>
  108388. <access>read-only</access>
  108389. <enumeratedValues>
  108390. <enumeratedValue>
  108391. <name>0</name>
  108392. <description>Transmit buffer is not empty.</description>
  108393. <value>#0</value>
  108394. </enumeratedValue>
  108395. <enumeratedValue>
  108396. <name>1</name>
  108397. <description>Transmit buffer is empty.</description>
  108398. <value>#1</value>
  108399. </enumeratedValue>
  108400. </enumeratedValues>
  108401. </field>
  108402. </fields>
  108403. </register>
  108404. <register>
  108405. <name>TWFIFO</name>
  108406. <description>UART FIFO Transmit Watermark</description>
  108407. <addressOffset>0x13</addressOffset>
  108408. <size>8</size>
  108409. <access>read-write</access>
  108410. <resetValue>0</resetValue>
  108411. <resetMask>0xFF</resetMask>
  108412. <fields>
  108413. <field>
  108414. <name>TXWATER</name>
  108415. <description>Transmit Watermark</description>
  108416. <bitOffset>0</bitOffset>
  108417. <bitWidth>8</bitWidth>
  108418. <access>read-write</access>
  108419. </field>
  108420. </fields>
  108421. </register>
  108422. <register>
  108423. <name>TCFIFO</name>
  108424. <description>UART FIFO Transmit Count</description>
  108425. <addressOffset>0x14</addressOffset>
  108426. <size>8</size>
  108427. <access>read-only</access>
  108428. <resetValue>0</resetValue>
  108429. <resetMask>0xFF</resetMask>
  108430. <fields>
  108431. <field>
  108432. <name>TXCOUNT</name>
  108433. <description>Transmit Counter</description>
  108434. <bitOffset>0</bitOffset>
  108435. <bitWidth>8</bitWidth>
  108436. <access>read-only</access>
  108437. </field>
  108438. </fields>
  108439. </register>
  108440. <register>
  108441. <name>RWFIFO</name>
  108442. <description>UART FIFO Receive Watermark</description>
  108443. <addressOffset>0x15</addressOffset>
  108444. <size>8</size>
  108445. <access>read-write</access>
  108446. <resetValue>0x1</resetValue>
  108447. <resetMask>0xFF</resetMask>
  108448. <fields>
  108449. <field>
  108450. <name>RXWATER</name>
  108451. <description>Receive Watermark</description>
  108452. <bitOffset>0</bitOffset>
  108453. <bitWidth>8</bitWidth>
  108454. <access>read-write</access>
  108455. </field>
  108456. </fields>
  108457. </register>
  108458. <register>
  108459. <name>RCFIFO</name>
  108460. <description>UART FIFO Receive Count</description>
  108461. <addressOffset>0x16</addressOffset>
  108462. <size>8</size>
  108463. <access>read-only</access>
  108464. <resetValue>0</resetValue>
  108465. <resetMask>0xFF</resetMask>
  108466. <fields>
  108467. <field>
  108468. <name>RXCOUNT</name>
  108469. <description>Receive Counter</description>
  108470. <bitOffset>0</bitOffset>
  108471. <bitWidth>8</bitWidth>
  108472. <access>read-only</access>
  108473. </field>
  108474. </fields>
  108475. </register>
  108476. </registers>
  108477. </peripheral>
  108478. <peripheral>
  108479. <name>UART2</name>
  108480. <description>Serial Communication Interface</description>
  108481. <groupName>UART</groupName>
  108482. <prependToName>UART2_</prependToName>
  108483. <baseAddress>0x4006C000</baseAddress>
  108484. <addressBlock>
  108485. <offset>0</offset>
  108486. <size>0x17</size>
  108487. <usage>registers</usage>
  108488. </addressBlock>
  108489. <interrupt>
  108490. <name>UART2_RX_TX</name>
  108491. <value>35</value>
  108492. </interrupt>
  108493. <interrupt>
  108494. <name>UART2_ERR</name>
  108495. <value>36</value>
  108496. </interrupt>
  108497. <registers>
  108498. <register>
  108499. <name>BDH</name>
  108500. <description>UART Baud Rate Registers: High</description>
  108501. <addressOffset>0</addressOffset>
  108502. <size>8</size>
  108503. <access>read-write</access>
  108504. <resetValue>0</resetValue>
  108505. <resetMask>0xFF</resetMask>
  108506. <fields>
  108507. <field>
  108508. <name>SBR</name>
  108509. <description>UART Baud Rate Bits</description>
  108510. <bitOffset>0</bitOffset>
  108511. <bitWidth>5</bitWidth>
  108512. <access>read-write</access>
  108513. </field>
  108514. <field>
  108515. <name>SBNS</name>
  108516. <description>Stop Bit Number Select</description>
  108517. <bitOffset>5</bitOffset>
  108518. <bitWidth>1</bitWidth>
  108519. <access>read-write</access>
  108520. <enumeratedValues>
  108521. <enumeratedValue>
  108522. <name>0</name>
  108523. <description>Data frame consists of a single stop bit.</description>
  108524. <value>#0</value>
  108525. </enumeratedValue>
  108526. <enumeratedValue>
  108527. <name>1</name>
  108528. <description>Data frame consists of two stop bits.</description>
  108529. <value>#1</value>
  108530. </enumeratedValue>
  108531. </enumeratedValues>
  108532. </field>
  108533. <field>
  108534. <name>RXEDGIE</name>
  108535. <description>RxD Input Active Edge Interrupt Enable</description>
  108536. <bitOffset>6</bitOffset>
  108537. <bitWidth>1</bitWidth>
  108538. <access>read-write</access>
  108539. <enumeratedValues>
  108540. <enumeratedValue>
  108541. <name>0</name>
  108542. <description>Hardware interrupts from RXEDGIF disabled using polling.</description>
  108543. <value>#0</value>
  108544. </enumeratedValue>
  108545. <enumeratedValue>
  108546. <name>1</name>
  108547. <description>RXEDGIF interrupt request enabled.</description>
  108548. <value>#1</value>
  108549. </enumeratedValue>
  108550. </enumeratedValues>
  108551. </field>
  108552. <field>
  108553. <name>LBKDIE</name>
  108554. <description>LIN Break Detect Interrupt or DMA Request Enable</description>
  108555. <bitOffset>7</bitOffset>
  108556. <bitWidth>1</bitWidth>
  108557. <access>read-write</access>
  108558. <enumeratedValues>
  108559. <enumeratedValue>
  108560. <name>0</name>
  108561. <description>LBKDIF interrupt and DMA transfer requests disabled.</description>
  108562. <value>#0</value>
  108563. </enumeratedValue>
  108564. <enumeratedValue>
  108565. <name>1</name>
  108566. <description>LBKDIF interrupt or DMA transfer requests enabled.</description>
  108567. <value>#1</value>
  108568. </enumeratedValue>
  108569. </enumeratedValues>
  108570. </field>
  108571. </fields>
  108572. </register>
  108573. <register>
  108574. <name>BDL</name>
  108575. <description>UART Baud Rate Registers: Low</description>
  108576. <addressOffset>0x1</addressOffset>
  108577. <size>8</size>
  108578. <access>read-write</access>
  108579. <resetValue>0x4</resetValue>
  108580. <resetMask>0xFF</resetMask>
  108581. <fields>
  108582. <field>
  108583. <name>SBR</name>
  108584. <description>UART Baud Rate Bits</description>
  108585. <bitOffset>0</bitOffset>
  108586. <bitWidth>8</bitWidth>
  108587. <access>read-write</access>
  108588. </field>
  108589. </fields>
  108590. </register>
  108591. <register>
  108592. <name>C1</name>
  108593. <description>UART Control Register 1</description>
  108594. <addressOffset>0x2</addressOffset>
  108595. <size>8</size>
  108596. <access>read-write</access>
  108597. <resetValue>0</resetValue>
  108598. <resetMask>0xFF</resetMask>
  108599. <fields>
  108600. <field>
  108601. <name>PT</name>
  108602. <description>Parity Type</description>
  108603. <bitOffset>0</bitOffset>
  108604. <bitWidth>1</bitWidth>
  108605. <access>read-write</access>
  108606. <enumeratedValues>
  108607. <enumeratedValue>
  108608. <name>0</name>
  108609. <description>Even parity.</description>
  108610. <value>#0</value>
  108611. </enumeratedValue>
  108612. <enumeratedValue>
  108613. <name>1</name>
  108614. <description>Odd parity.</description>
  108615. <value>#1</value>
  108616. </enumeratedValue>
  108617. </enumeratedValues>
  108618. </field>
  108619. <field>
  108620. <name>PE</name>
  108621. <description>Parity Enable</description>
  108622. <bitOffset>1</bitOffset>
  108623. <bitWidth>1</bitWidth>
  108624. <access>read-write</access>
  108625. <enumeratedValues>
  108626. <enumeratedValue>
  108627. <name>0</name>
  108628. <description>Parity function disabled.</description>
  108629. <value>#0</value>
  108630. </enumeratedValue>
  108631. <enumeratedValue>
  108632. <name>1</name>
  108633. <description>Parity function enabled.</description>
  108634. <value>#1</value>
  108635. </enumeratedValue>
  108636. </enumeratedValues>
  108637. </field>
  108638. <field>
  108639. <name>ILT</name>
  108640. <description>Idle Line Type Select</description>
  108641. <bitOffset>2</bitOffset>
  108642. <bitWidth>1</bitWidth>
  108643. <access>read-write</access>
  108644. <enumeratedValues>
  108645. <enumeratedValue>
  108646. <name>0</name>
  108647. <description>Idle character bit count starts after start bit.</description>
  108648. <value>#0</value>
  108649. </enumeratedValue>
  108650. <enumeratedValue>
  108651. <name>1</name>
  108652. <description>Idle character bit count starts after stop bit.</description>
  108653. <value>#1</value>
  108654. </enumeratedValue>
  108655. </enumeratedValues>
  108656. </field>
  108657. <field>
  108658. <name>WAKE</name>
  108659. <description>Receiver Wakeup Method Select</description>
  108660. <bitOffset>3</bitOffset>
  108661. <bitWidth>1</bitWidth>
  108662. <access>read-write</access>
  108663. <enumeratedValues>
  108664. <enumeratedValue>
  108665. <name>0</name>
  108666. <description>Idle line wakeup.</description>
  108667. <value>#0</value>
  108668. </enumeratedValue>
  108669. <enumeratedValue>
  108670. <name>1</name>
  108671. <description>Address mark wakeup.</description>
  108672. <value>#1</value>
  108673. </enumeratedValue>
  108674. </enumeratedValues>
  108675. </field>
  108676. <field>
  108677. <name>M</name>
  108678. <description>9-bit or 8-bit Mode Select</description>
  108679. <bitOffset>4</bitOffset>
  108680. <bitWidth>1</bitWidth>
  108681. <access>read-write</access>
  108682. <enumeratedValues>
  108683. <enumeratedValue>
  108684. <name>0</name>
  108685. <description>Normal-start + 8 data bits (MSB/LSB first as determined by MSBF) + stop.</description>
  108686. <value>#0</value>
  108687. </enumeratedValue>
  108688. <enumeratedValue>
  108689. <name>1</name>
  108690. <description>Use-start + 9 data bits (MSB/LSB first as determined by MSBF) + stop.</description>
  108691. <value>#1</value>
  108692. </enumeratedValue>
  108693. </enumeratedValues>
  108694. </field>
  108695. <field>
  108696. <name>RSRC</name>
  108697. <description>Receiver Source Select</description>
  108698. <bitOffset>5</bitOffset>
  108699. <bitWidth>1</bitWidth>
  108700. <access>read-write</access>
  108701. <enumeratedValues>
  108702. <enumeratedValue>
  108703. <name>0</name>
  108704. <description>Selects internal loop back mode. The receiver input is internally connected to transmitter output.</description>
  108705. <value>#0</value>
  108706. </enumeratedValue>
  108707. <enumeratedValue>
  108708. <name>1</name>
  108709. <description>Single wire UART mode where the receiver input is connected to the transmit pin input signal.</description>
  108710. <value>#1</value>
  108711. </enumeratedValue>
  108712. </enumeratedValues>
  108713. </field>
  108714. <field>
  108715. <name>UARTSWAI</name>
  108716. <description>UART Stops in Wait Mode</description>
  108717. <bitOffset>6</bitOffset>
  108718. <bitWidth>1</bitWidth>
  108719. <access>read-write</access>
  108720. <enumeratedValues>
  108721. <enumeratedValue>
  108722. <name>0</name>
  108723. <description>UART clock continues to run in Wait mode.</description>
  108724. <value>#0</value>
  108725. </enumeratedValue>
  108726. <enumeratedValue>
  108727. <name>1</name>
  108728. <description>UART clock freezes while CPU is in Wait mode.</description>
  108729. <value>#1</value>
  108730. </enumeratedValue>
  108731. </enumeratedValues>
  108732. </field>
  108733. <field>
  108734. <name>LOOPS</name>
  108735. <description>Loop Mode Select</description>
  108736. <bitOffset>7</bitOffset>
  108737. <bitWidth>1</bitWidth>
  108738. <access>read-write</access>
  108739. <enumeratedValues>
  108740. <enumeratedValue>
  108741. <name>0</name>
  108742. <description>Normal operation.</description>
  108743. <value>#0</value>
  108744. </enumeratedValue>
  108745. <enumeratedValue>
  108746. <name>1</name>
  108747. <description>Loop mode where transmitter output is internally connected to receiver input. The receiver input is determined by RSRC.</description>
  108748. <value>#1</value>
  108749. </enumeratedValue>
  108750. </enumeratedValues>
  108751. </field>
  108752. </fields>
  108753. </register>
  108754. <register>
  108755. <name>C2</name>
  108756. <description>UART Control Register 2</description>
  108757. <addressOffset>0x3</addressOffset>
  108758. <size>8</size>
  108759. <access>read-write</access>
  108760. <resetValue>0</resetValue>
  108761. <resetMask>0xFF</resetMask>
  108762. <fields>
  108763. <field>
  108764. <name>SBK</name>
  108765. <description>Send Break</description>
  108766. <bitOffset>0</bitOffset>
  108767. <bitWidth>1</bitWidth>
  108768. <access>read-write</access>
  108769. <enumeratedValues>
  108770. <enumeratedValue>
  108771. <name>0</name>
  108772. <description>Normal transmitter operation.</description>
  108773. <value>#0</value>
  108774. </enumeratedValue>
  108775. <enumeratedValue>
  108776. <name>1</name>
  108777. <description>Queue break characters to be sent.</description>
  108778. <value>#1</value>
  108779. </enumeratedValue>
  108780. </enumeratedValues>
  108781. </field>
  108782. <field>
  108783. <name>RWU</name>
  108784. <description>Receiver Wakeup Control</description>
  108785. <bitOffset>1</bitOffset>
  108786. <bitWidth>1</bitWidth>
  108787. <access>read-write</access>
  108788. <enumeratedValues>
  108789. <enumeratedValue>
  108790. <name>0</name>
  108791. <description>Normal operation.</description>
  108792. <value>#0</value>
  108793. </enumeratedValue>
  108794. <enumeratedValue>
  108795. <name>1</name>
  108796. <description>RWU enables the wakeup function and inhibits further receiver interrupt requests. Normally, hardware wakes the receiver by automatically clearing RWU.</description>
  108797. <value>#1</value>
  108798. </enumeratedValue>
  108799. </enumeratedValues>
  108800. </field>
  108801. <field>
  108802. <name>RE</name>
  108803. <description>Receiver Enable</description>
  108804. <bitOffset>2</bitOffset>
  108805. <bitWidth>1</bitWidth>
  108806. <access>read-write</access>
  108807. <enumeratedValues>
  108808. <enumeratedValue>
  108809. <name>0</name>
  108810. <description>Receiver off.</description>
  108811. <value>#0</value>
  108812. </enumeratedValue>
  108813. <enumeratedValue>
  108814. <name>1</name>
  108815. <description>Receiver on.</description>
  108816. <value>#1</value>
  108817. </enumeratedValue>
  108818. </enumeratedValues>
  108819. </field>
  108820. <field>
  108821. <name>TE</name>
  108822. <description>Transmitter Enable</description>
  108823. <bitOffset>3</bitOffset>
  108824. <bitWidth>1</bitWidth>
  108825. <access>read-write</access>
  108826. <enumeratedValues>
  108827. <enumeratedValue>
  108828. <name>0</name>
  108829. <description>Transmitter off.</description>
  108830. <value>#0</value>
  108831. </enumeratedValue>
  108832. <enumeratedValue>
  108833. <name>1</name>
  108834. <description>Transmitter on.</description>
  108835. <value>#1</value>
  108836. </enumeratedValue>
  108837. </enumeratedValues>
  108838. </field>
  108839. <field>
  108840. <name>ILIE</name>
  108841. <description>Idle Line Interrupt DMA Transfer Enable</description>
  108842. <bitOffset>4</bitOffset>
  108843. <bitWidth>1</bitWidth>
  108844. <access>read-write</access>
  108845. <enumeratedValues>
  108846. <enumeratedValue>
  108847. <name>0</name>
  108848. <description>IDLE interrupt requests disabled. and DMA transfer</description>
  108849. <value>#0</value>
  108850. </enumeratedValue>
  108851. <enumeratedValue>
  108852. <name>1</name>
  108853. <description>IDLE interrupt requests enabled. or DMA transfer</description>
  108854. <value>#1</value>
  108855. </enumeratedValue>
  108856. </enumeratedValues>
  108857. </field>
  108858. <field>
  108859. <name>RIE</name>
  108860. <description>Receiver Full Interrupt or DMA Transfer Enable</description>
  108861. <bitOffset>5</bitOffset>
  108862. <bitWidth>1</bitWidth>
  108863. <access>read-write</access>
  108864. <enumeratedValues>
  108865. <enumeratedValue>
  108866. <name>0</name>
  108867. <description>RDRF interrupt and DMA transfer requests disabled.</description>
  108868. <value>#0</value>
  108869. </enumeratedValue>
  108870. <enumeratedValue>
  108871. <name>1</name>
  108872. <description>RDRF interrupt or DMA transfer requests enabled.</description>
  108873. <value>#1</value>
  108874. </enumeratedValue>
  108875. </enumeratedValues>
  108876. </field>
  108877. <field>
  108878. <name>TCIE</name>
  108879. <description>Transmission Complete Interrupt or DMA Transfer Enable</description>
  108880. <bitOffset>6</bitOffset>
  108881. <bitWidth>1</bitWidth>
  108882. <access>read-write</access>
  108883. <enumeratedValues>
  108884. <enumeratedValue>
  108885. <name>0</name>
  108886. <description>TC interrupt and DMA transfer requests disabled.</description>
  108887. <value>#0</value>
  108888. </enumeratedValue>
  108889. <enumeratedValue>
  108890. <name>1</name>
  108891. <description>TC interrupt or DMA transfer requests enabled.</description>
  108892. <value>#1</value>
  108893. </enumeratedValue>
  108894. </enumeratedValues>
  108895. </field>
  108896. <field>
  108897. <name>TIE</name>
  108898. <description>Transmitter Interrupt or DMA Transfer Enable.</description>
  108899. <bitOffset>7</bitOffset>
  108900. <bitWidth>1</bitWidth>
  108901. <access>read-write</access>
  108902. <enumeratedValues>
  108903. <enumeratedValue>
  108904. <name>0</name>
  108905. <description>TDRE interrupt and DMA transfer requests disabled.</description>
  108906. <value>#0</value>
  108907. </enumeratedValue>
  108908. <enumeratedValue>
  108909. <name>1</name>
  108910. <description>TDRE interrupt or DMA transfer requests enabled.</description>
  108911. <value>#1</value>
  108912. </enumeratedValue>
  108913. </enumeratedValues>
  108914. </field>
  108915. </fields>
  108916. </register>
  108917. <register>
  108918. <name>S1</name>
  108919. <description>UART Status Register 1</description>
  108920. <addressOffset>0x4</addressOffset>
  108921. <size>8</size>
  108922. <access>read-only</access>
  108923. <resetValue>0xC0</resetValue>
  108924. <resetMask>0xFF</resetMask>
  108925. <fields>
  108926. <field>
  108927. <name>PF</name>
  108928. <description>Parity Error Flag</description>
  108929. <bitOffset>0</bitOffset>
  108930. <bitWidth>1</bitWidth>
  108931. <access>read-only</access>
  108932. <enumeratedValues>
  108933. <enumeratedValue>
  108934. <name>0</name>
  108935. <description>No parity error detected since the last time this flag was cleared. If the receive buffer has a depth greater than 1, then there may be data in the receive buffer what was received with a parity error.</description>
  108936. <value>#0</value>
  108937. </enumeratedValue>
  108938. <enumeratedValue>
  108939. <name>1</name>
  108940. <description>At least one dataword was received with a parity error since the last time this flag was cleared.</description>
  108941. <value>#1</value>
  108942. </enumeratedValue>
  108943. </enumeratedValues>
  108944. </field>
  108945. <field>
  108946. <name>FE</name>
  108947. <description>Framing Error Flag</description>
  108948. <bitOffset>1</bitOffset>
  108949. <bitWidth>1</bitWidth>
  108950. <access>read-only</access>
  108951. <enumeratedValues>
  108952. <enumeratedValue>
  108953. <name>0</name>
  108954. <description>No framing error detected.</description>
  108955. <value>#0</value>
  108956. </enumeratedValue>
  108957. <enumeratedValue>
  108958. <name>1</name>
  108959. <description>Framing error.</description>
  108960. <value>#1</value>
  108961. </enumeratedValue>
  108962. </enumeratedValues>
  108963. </field>
  108964. <field>
  108965. <name>NF</name>
  108966. <description>Noise Flag</description>
  108967. <bitOffset>2</bitOffset>
  108968. <bitWidth>1</bitWidth>
  108969. <access>read-only</access>
  108970. <enumeratedValues>
  108971. <enumeratedValue>
  108972. <name>0</name>
  108973. <description>No noise detected since the last time this flag was cleared. If the receive buffer has a depth greater than 1 then there may be data in the receiver buffer that was received with noise.</description>
  108974. <value>#0</value>
  108975. </enumeratedValue>
  108976. <enumeratedValue>
  108977. <name>1</name>
  108978. <description>At least one dataword was received with noise detected since the last time the flag was cleared.</description>
  108979. <value>#1</value>
  108980. </enumeratedValue>
  108981. </enumeratedValues>
  108982. </field>
  108983. <field>
  108984. <name>OR</name>
  108985. <description>Receiver Overrun Flag</description>
  108986. <bitOffset>3</bitOffset>
  108987. <bitWidth>1</bitWidth>
  108988. <access>read-only</access>
  108989. <enumeratedValues>
  108990. <enumeratedValue>
  108991. <name>0</name>
  108992. <description>No overrun has occurred since the last time the flag was cleared.</description>
  108993. <value>#0</value>
  108994. </enumeratedValue>
  108995. <enumeratedValue>
  108996. <name>1</name>
  108997. <description>Overrun has occurred or the overrun flag has not been cleared since the last overrun occured.</description>
  108998. <value>#1</value>
  108999. </enumeratedValue>
  109000. </enumeratedValues>
  109001. </field>
  109002. <field>
  109003. <name>IDLE</name>
  109004. <description>Idle Line Flag</description>
  109005. <bitOffset>4</bitOffset>
  109006. <bitWidth>1</bitWidth>
  109007. <access>read-only</access>
  109008. <enumeratedValues>
  109009. <enumeratedValue>
  109010. <name>0</name>
  109011. <description>Receiver input is either active now or has never become active since the IDLE flag was last cleared.</description>
  109012. <value>#0</value>
  109013. </enumeratedValue>
  109014. <enumeratedValue>
  109015. <name>1</name>
  109016. <description>Receiver input has become idle or the flag has not been cleared since it last asserted.</description>
  109017. <value>#1</value>
  109018. </enumeratedValue>
  109019. </enumeratedValues>
  109020. </field>
  109021. <field>
  109022. <name>RDRF</name>
  109023. <description>Receive Data Register Full Flag</description>
  109024. <bitOffset>5</bitOffset>
  109025. <bitWidth>1</bitWidth>
  109026. <access>read-only</access>
  109027. <enumeratedValues>
  109028. <enumeratedValue>
  109029. <name>0</name>
  109030. <description>The number of datawords in the receive buffer is less than the number indicated by RXWATER.</description>
  109031. <value>#0</value>
  109032. </enumeratedValue>
  109033. <enumeratedValue>
  109034. <name>1</name>
  109035. <description>The number of datawords in the receive buffer is equal to or greater than the number indicated by RXWATER at some point in time since this flag was last cleared.</description>
  109036. <value>#1</value>
  109037. </enumeratedValue>
  109038. </enumeratedValues>
  109039. </field>
  109040. <field>
  109041. <name>TC</name>
  109042. <description>Transmit Complete Flag</description>
  109043. <bitOffset>6</bitOffset>
  109044. <bitWidth>1</bitWidth>
  109045. <access>read-only</access>
  109046. <enumeratedValues>
  109047. <enumeratedValue>
  109048. <name>0</name>
  109049. <description>Transmitter active (sending data, a preamble, or a break).</description>
  109050. <value>#0</value>
  109051. </enumeratedValue>
  109052. <enumeratedValue>
  109053. <name>1</name>
  109054. <description>Transmitter idle (transmission activity complete).</description>
  109055. <value>#1</value>
  109056. </enumeratedValue>
  109057. </enumeratedValues>
  109058. </field>
  109059. <field>
  109060. <name>TDRE</name>
  109061. <description>Transmit Data Register Empty Flag</description>
  109062. <bitOffset>7</bitOffset>
  109063. <bitWidth>1</bitWidth>
  109064. <access>read-only</access>
  109065. <enumeratedValues>
  109066. <enumeratedValue>
  109067. <name>0</name>
  109068. <description>The amount of data in the transmit buffer is greater than the value indicated by TWFIFO[TXWATER].</description>
  109069. <value>#0</value>
  109070. </enumeratedValue>
  109071. <enumeratedValue>
  109072. <name>1</name>
  109073. <description>The amount of data in the transmit buffer is less than or equal to the value indicated by TWFIFO[TXWATER] at some point in time since the flag has been cleared.</description>
  109074. <value>#1</value>
  109075. </enumeratedValue>
  109076. </enumeratedValues>
  109077. </field>
  109078. </fields>
  109079. </register>
  109080. <register>
  109081. <name>S2</name>
  109082. <description>UART Status Register 2</description>
  109083. <addressOffset>0x5</addressOffset>
  109084. <size>8</size>
  109085. <access>read-write</access>
  109086. <resetValue>0</resetValue>
  109087. <resetMask>0xFF</resetMask>
  109088. <fields>
  109089. <field>
  109090. <name>RAF</name>
  109091. <description>Receiver Active Flag</description>
  109092. <bitOffset>0</bitOffset>
  109093. <bitWidth>1</bitWidth>
  109094. <access>read-only</access>
  109095. <enumeratedValues>
  109096. <enumeratedValue>
  109097. <name>0</name>
  109098. <description>UART receiver idle/inactive waiting for a start bit.</description>
  109099. <value>#0</value>
  109100. </enumeratedValue>
  109101. <enumeratedValue>
  109102. <name>1</name>
  109103. <description>UART receiver active, RxD input not idle.</description>
  109104. <value>#1</value>
  109105. </enumeratedValue>
  109106. </enumeratedValues>
  109107. </field>
  109108. <field>
  109109. <name>LBKDE</name>
  109110. <description>LIN Break Detection Enable</description>
  109111. <bitOffset>1</bitOffset>
  109112. <bitWidth>1</bitWidth>
  109113. <access>read-write</access>
  109114. <enumeratedValues>
  109115. <enumeratedValue>
  109116. <name>0</name>
  109117. <description>Break character detection is disabled.</description>
  109118. <value>#0</value>
  109119. </enumeratedValue>
  109120. <enumeratedValue>
  109121. <name>1</name>
  109122. <description>Break character is detected at length of 11 bit times if C1[M] = 0 or 12 bits time if C1[M] = 1.</description>
  109123. <value>#1</value>
  109124. </enumeratedValue>
  109125. </enumeratedValues>
  109126. </field>
  109127. <field>
  109128. <name>BRK13</name>
  109129. <description>Break Transmit Character Length</description>
  109130. <bitOffset>2</bitOffset>
  109131. <bitWidth>1</bitWidth>
  109132. <access>read-write</access>
  109133. <enumeratedValues>
  109134. <enumeratedValue>
  109135. <name>0</name>
  109136. <description>Break character is 10, 11, or 12 bits long.</description>
  109137. <value>#0</value>
  109138. </enumeratedValue>
  109139. <enumeratedValue>
  109140. <name>1</name>
  109141. <description>Break character is 13 or 14 bits long.</description>
  109142. <value>#1</value>
  109143. </enumeratedValue>
  109144. </enumeratedValues>
  109145. </field>
  109146. <field>
  109147. <name>RWUID</name>
  109148. <description>Receive Wakeup Idle Detect</description>
  109149. <bitOffset>3</bitOffset>
  109150. <bitWidth>1</bitWidth>
  109151. <access>read-write</access>
  109152. <enumeratedValues>
  109153. <enumeratedValue>
  109154. <name>0</name>
  109155. <description>S1[IDLE] is not set upon detection of an idle character.</description>
  109156. <value>#0</value>
  109157. </enumeratedValue>
  109158. <enumeratedValue>
  109159. <name>1</name>
  109160. <description>S1[IDLE] is set upon detection of an idle character.</description>
  109161. <value>#1</value>
  109162. </enumeratedValue>
  109163. </enumeratedValues>
  109164. </field>
  109165. <field>
  109166. <name>RXINV</name>
  109167. <description>Receive Data Inversion</description>
  109168. <bitOffset>4</bitOffset>
  109169. <bitWidth>1</bitWidth>
  109170. <access>read-write</access>
  109171. <enumeratedValues>
  109172. <enumeratedValue>
  109173. <name>0</name>
  109174. <description>Receive data is not inverted.</description>
  109175. <value>#0</value>
  109176. </enumeratedValue>
  109177. <enumeratedValue>
  109178. <name>1</name>
  109179. <description>Receive data is inverted.</description>
  109180. <value>#1</value>
  109181. </enumeratedValue>
  109182. </enumeratedValues>
  109183. </field>
  109184. <field>
  109185. <name>MSBF</name>
  109186. <description>Most Significant Bit First</description>
  109187. <bitOffset>5</bitOffset>
  109188. <bitWidth>1</bitWidth>
  109189. <access>read-write</access>
  109190. <enumeratedValues>
  109191. <enumeratedValue>
  109192. <name>0</name>
  109193. <description>LSB (bit0) is the first bit that is transmitted following the start bit. Further, the first bit received after the start bit is identified as bit0.</description>
  109194. <value>#0</value>
  109195. </enumeratedValue>
  109196. <enumeratedValue>
  109197. <name>1</name>
  109198. <description>MSB (bit8, bit7 or bit6) is the first bit that is transmitted following the start bit, depending on the setting of C1[M] and C1[PE]. Further, the first bit received after the start bit is identified as bit8, bit7, or bit6, depending on the setting of C1[M] and C1[PE].</description>
  109199. <value>#1</value>
  109200. </enumeratedValue>
  109201. </enumeratedValues>
  109202. </field>
  109203. <field>
  109204. <name>RXEDGIF</name>
  109205. <description>RxD Pin Active Edge Interrupt Flag</description>
  109206. <bitOffset>6</bitOffset>
  109207. <bitWidth>1</bitWidth>
  109208. <access>read-write</access>
  109209. <enumeratedValues>
  109210. <enumeratedValue>
  109211. <name>0</name>
  109212. <description>No active edge on the receive pin has occurred.</description>
  109213. <value>#0</value>
  109214. </enumeratedValue>
  109215. <enumeratedValue>
  109216. <name>1</name>
  109217. <description>An active edge on the receive pin has occurred.</description>
  109218. <value>#1</value>
  109219. </enumeratedValue>
  109220. </enumeratedValues>
  109221. </field>
  109222. <field>
  109223. <name>LBKDIF</name>
  109224. <description>LIN Break Detect Interrupt Flag</description>
  109225. <bitOffset>7</bitOffset>
  109226. <bitWidth>1</bitWidth>
  109227. <access>read-write</access>
  109228. <enumeratedValues>
  109229. <enumeratedValue>
  109230. <name>0</name>
  109231. <description>No LIN break character detected.</description>
  109232. <value>#0</value>
  109233. </enumeratedValue>
  109234. <enumeratedValue>
  109235. <name>1</name>
  109236. <description>LIN break character detected.</description>
  109237. <value>#1</value>
  109238. </enumeratedValue>
  109239. </enumeratedValues>
  109240. </field>
  109241. </fields>
  109242. </register>
  109243. <register>
  109244. <name>C3</name>
  109245. <description>UART Control Register 3</description>
  109246. <addressOffset>0x6</addressOffset>
  109247. <size>8</size>
  109248. <access>read-write</access>
  109249. <resetValue>0</resetValue>
  109250. <resetMask>0xFF</resetMask>
  109251. <fields>
  109252. <field>
  109253. <name>PEIE</name>
  109254. <description>Parity Error Interrupt Enable</description>
  109255. <bitOffset>0</bitOffset>
  109256. <bitWidth>1</bitWidth>
  109257. <access>read-write</access>
  109258. <enumeratedValues>
  109259. <enumeratedValue>
  109260. <name>0</name>
  109261. <description>PF interrupt requests are disabled.</description>
  109262. <value>#0</value>
  109263. </enumeratedValue>
  109264. <enumeratedValue>
  109265. <name>1</name>
  109266. <description>PF interrupt requests are enabled.</description>
  109267. <value>#1</value>
  109268. </enumeratedValue>
  109269. </enumeratedValues>
  109270. </field>
  109271. <field>
  109272. <name>FEIE</name>
  109273. <description>Framing Error Interrupt Enable</description>
  109274. <bitOffset>1</bitOffset>
  109275. <bitWidth>1</bitWidth>
  109276. <access>read-write</access>
  109277. <enumeratedValues>
  109278. <enumeratedValue>
  109279. <name>0</name>
  109280. <description>FE interrupt requests are disabled.</description>
  109281. <value>#0</value>
  109282. </enumeratedValue>
  109283. <enumeratedValue>
  109284. <name>1</name>
  109285. <description>FE interrupt requests are enabled.</description>
  109286. <value>#1</value>
  109287. </enumeratedValue>
  109288. </enumeratedValues>
  109289. </field>
  109290. <field>
  109291. <name>NEIE</name>
  109292. <description>Noise Error Interrupt Enable</description>
  109293. <bitOffset>2</bitOffset>
  109294. <bitWidth>1</bitWidth>
  109295. <access>read-write</access>
  109296. <enumeratedValues>
  109297. <enumeratedValue>
  109298. <name>0</name>
  109299. <description>NF interrupt requests are disabled.</description>
  109300. <value>#0</value>
  109301. </enumeratedValue>
  109302. <enumeratedValue>
  109303. <name>1</name>
  109304. <description>NF interrupt requests are enabled.</description>
  109305. <value>#1</value>
  109306. </enumeratedValue>
  109307. </enumeratedValues>
  109308. </field>
  109309. <field>
  109310. <name>ORIE</name>
  109311. <description>Overrun Error Interrupt Enable</description>
  109312. <bitOffset>3</bitOffset>
  109313. <bitWidth>1</bitWidth>
  109314. <access>read-write</access>
  109315. <enumeratedValues>
  109316. <enumeratedValue>
  109317. <name>0</name>
  109318. <description>OR interrupts are disabled.</description>
  109319. <value>#0</value>
  109320. </enumeratedValue>
  109321. <enumeratedValue>
  109322. <name>1</name>
  109323. <description>OR interrupt requests are enabled.</description>
  109324. <value>#1</value>
  109325. </enumeratedValue>
  109326. </enumeratedValues>
  109327. </field>
  109328. <field>
  109329. <name>TXINV</name>
  109330. <description>Transmit Data Inversion.</description>
  109331. <bitOffset>4</bitOffset>
  109332. <bitWidth>1</bitWidth>
  109333. <access>read-write</access>
  109334. <enumeratedValues>
  109335. <enumeratedValue>
  109336. <name>0</name>
  109337. <description>Transmit data is not inverted.</description>
  109338. <value>#0</value>
  109339. </enumeratedValue>
  109340. <enumeratedValue>
  109341. <name>1</name>
  109342. <description>Transmit data is inverted.</description>
  109343. <value>#1</value>
  109344. </enumeratedValue>
  109345. </enumeratedValues>
  109346. </field>
  109347. <field>
  109348. <name>TXDIR</name>
  109349. <description>Transmitter Pin Data Direction in Single-Wire mode</description>
  109350. <bitOffset>5</bitOffset>
  109351. <bitWidth>1</bitWidth>
  109352. <access>read-write</access>
  109353. <enumeratedValues>
  109354. <enumeratedValue>
  109355. <name>0</name>
  109356. <description>TXD pin is an input in single wire mode.</description>
  109357. <value>#0</value>
  109358. </enumeratedValue>
  109359. <enumeratedValue>
  109360. <name>1</name>
  109361. <description>TXD pin is an output in single wire mode.</description>
  109362. <value>#1</value>
  109363. </enumeratedValue>
  109364. </enumeratedValues>
  109365. </field>
  109366. <field>
  109367. <name>T8</name>
  109368. <description>Transmit Bit 8</description>
  109369. <bitOffset>6</bitOffset>
  109370. <bitWidth>1</bitWidth>
  109371. <access>read-write</access>
  109372. </field>
  109373. <field>
  109374. <name>R8</name>
  109375. <description>Received Bit 8</description>
  109376. <bitOffset>7</bitOffset>
  109377. <bitWidth>1</bitWidth>
  109378. <access>read-only</access>
  109379. </field>
  109380. </fields>
  109381. </register>
  109382. <register>
  109383. <name>D</name>
  109384. <description>UART Data Register</description>
  109385. <addressOffset>0x7</addressOffset>
  109386. <size>8</size>
  109387. <access>read-write</access>
  109388. <resetValue>0</resetValue>
  109389. <resetMask>0xFF</resetMask>
  109390. <fields>
  109391. <field>
  109392. <name>RT</name>
  109393. <description>Reads return the contents of the read-only receive data register and writes go to the write-only transmit data register</description>
  109394. <bitOffset>0</bitOffset>
  109395. <bitWidth>8</bitWidth>
  109396. <access>read-write</access>
  109397. </field>
  109398. </fields>
  109399. </register>
  109400. <register>
  109401. <name>MA1</name>
  109402. <description>UART Match Address Registers 1</description>
  109403. <addressOffset>0x8</addressOffset>
  109404. <size>8</size>
  109405. <access>read-write</access>
  109406. <resetValue>0</resetValue>
  109407. <resetMask>0xFF</resetMask>
  109408. <fields>
  109409. <field>
  109410. <name>MA</name>
  109411. <description>Match Address</description>
  109412. <bitOffset>0</bitOffset>
  109413. <bitWidth>8</bitWidth>
  109414. <access>read-write</access>
  109415. </field>
  109416. </fields>
  109417. </register>
  109418. <register>
  109419. <name>MA2</name>
  109420. <description>UART Match Address Registers 2</description>
  109421. <addressOffset>0x9</addressOffset>
  109422. <size>8</size>
  109423. <access>read-write</access>
  109424. <resetValue>0</resetValue>
  109425. <resetMask>0xFF</resetMask>
  109426. <fields>
  109427. <field>
  109428. <name>MA</name>
  109429. <description>Match Address</description>
  109430. <bitOffset>0</bitOffset>
  109431. <bitWidth>8</bitWidth>
  109432. <access>read-write</access>
  109433. </field>
  109434. </fields>
  109435. </register>
  109436. <register>
  109437. <name>C4</name>
  109438. <description>UART Control Register 4</description>
  109439. <addressOffset>0xA</addressOffset>
  109440. <size>8</size>
  109441. <access>read-write</access>
  109442. <resetValue>0</resetValue>
  109443. <resetMask>0xFF</resetMask>
  109444. <fields>
  109445. <field>
  109446. <name>BRFA</name>
  109447. <description>Baud Rate Fine Adjust</description>
  109448. <bitOffset>0</bitOffset>
  109449. <bitWidth>5</bitWidth>
  109450. <access>read-write</access>
  109451. </field>
  109452. <field>
  109453. <name>M10</name>
  109454. <description>10-bit Mode select</description>
  109455. <bitOffset>5</bitOffset>
  109456. <bitWidth>1</bitWidth>
  109457. <access>read-write</access>
  109458. <enumeratedValues>
  109459. <enumeratedValue>
  109460. <name>0</name>
  109461. <description>The parity bit is the ninth bit in the serial transmission.</description>
  109462. <value>#0</value>
  109463. </enumeratedValue>
  109464. <enumeratedValue>
  109465. <name>1</name>
  109466. <description>The parity bit is the tenth bit in the serial transmission.</description>
  109467. <value>#1</value>
  109468. </enumeratedValue>
  109469. </enumeratedValues>
  109470. </field>
  109471. <field>
  109472. <name>MAEN2</name>
  109473. <description>Match Address Mode Enable 2</description>
  109474. <bitOffset>6</bitOffset>
  109475. <bitWidth>1</bitWidth>
  109476. <access>read-write</access>
  109477. <enumeratedValues>
  109478. <enumeratedValue>
  109479. <name>0</name>
  109480. <description>All data received is transferred to the data buffer if MAEN1 is cleared.</description>
  109481. <value>#0</value>
  109482. </enumeratedValue>
  109483. <enumeratedValue>
  109484. <name>1</name>
  109485. <description>All data received with the most significant bit cleared, is discarded. All data received with the most significant bit set, is compared with contents of MA2 register. If no match occurs, the data is discarded. If a match occurs, data is transferred to the data buffer. This field must be cleared when C7816[ISO7816E] is set/enabled.</description>
  109486. <value>#1</value>
  109487. </enumeratedValue>
  109488. </enumeratedValues>
  109489. </field>
  109490. <field>
  109491. <name>MAEN1</name>
  109492. <description>Match Address Mode Enable 1</description>
  109493. <bitOffset>7</bitOffset>
  109494. <bitWidth>1</bitWidth>
  109495. <access>read-write</access>
  109496. <enumeratedValues>
  109497. <enumeratedValue>
  109498. <name>0</name>
  109499. <description>All data received is transferred to the data buffer if MAEN2 is cleared.</description>
  109500. <value>#0</value>
  109501. </enumeratedValue>
  109502. <enumeratedValue>
  109503. <name>1</name>
  109504. <description>All data received with the most significant bit cleared, is discarded. All data received with the most significant bit set, is compared with contents of MA1 register. If no match occurs, the data is discarded. If match occurs, data is transferred to the data buffer. This field must be cleared when C7816[ISO7816E] is set/enabled.</description>
  109505. <value>#1</value>
  109506. </enumeratedValue>
  109507. </enumeratedValues>
  109508. </field>
  109509. </fields>
  109510. </register>
  109511. <register>
  109512. <name>C5</name>
  109513. <description>UART Control Register 5</description>
  109514. <addressOffset>0xB</addressOffset>
  109515. <size>8</size>
  109516. <access>read-write</access>
  109517. <resetValue>0</resetValue>
  109518. <resetMask>0xFF</resetMask>
  109519. <fields>
  109520. <field>
  109521. <name>LBKDDMAS</name>
  109522. <description>LIN Break Detect DMA Select Bit</description>
  109523. <bitOffset>3</bitOffset>
  109524. <bitWidth>1</bitWidth>
  109525. <access>read-write</access>
  109526. <enumeratedValues>
  109527. <enumeratedValue>
  109528. <name>0</name>
  109529. <description>If BDH[LBKDIE] and S2[LBKDIF] are set, the LBKDIF interrupt signal is asserted to request an interrupt service.</description>
  109530. <value>#0</value>
  109531. </enumeratedValue>
  109532. <enumeratedValue>
  109533. <name>1</name>
  109534. <description>If BDH[LBKDIE] and S2[LBKDIF] are set, the LBKDIF DMA request signal is asserted to request a DMA transfer.</description>
  109535. <value>#1</value>
  109536. </enumeratedValue>
  109537. </enumeratedValues>
  109538. </field>
  109539. <field>
  109540. <name>ILDMAS</name>
  109541. <description>Idle Line DMA Select</description>
  109542. <bitOffset>4</bitOffset>
  109543. <bitWidth>1</bitWidth>
  109544. <access>read-write</access>
  109545. <enumeratedValues>
  109546. <enumeratedValue>
  109547. <name>0</name>
  109548. <description>If C2[ILIE] and S1[IDLE] are set, the IDLE interrupt request signal is asserted to request an interrupt service.</description>
  109549. <value>#0</value>
  109550. </enumeratedValue>
  109551. <enumeratedValue>
  109552. <name>1</name>
  109553. <description>If C2[ILIE] and S1[IDLE] are set, the IDLE DMA request signal is asserted to request a DMA transfer.</description>
  109554. <value>#1</value>
  109555. </enumeratedValue>
  109556. </enumeratedValues>
  109557. </field>
  109558. <field>
  109559. <name>RDMAS</name>
  109560. <description>Receiver Full DMA Select</description>
  109561. <bitOffset>5</bitOffset>
  109562. <bitWidth>1</bitWidth>
  109563. <access>read-write</access>
  109564. <enumeratedValues>
  109565. <enumeratedValue>
  109566. <name>0</name>
  109567. <description>If C2[RIE] and S1[RDRF] are set, the RDFR interrupt request signal is asserted to request an interrupt service.</description>
  109568. <value>#0</value>
  109569. </enumeratedValue>
  109570. <enumeratedValue>
  109571. <name>1</name>
  109572. <description>If C2[RIE] and S1[RDRF] are set, the RDRF DMA request signal is asserted to request a DMA transfer.</description>
  109573. <value>#1</value>
  109574. </enumeratedValue>
  109575. </enumeratedValues>
  109576. </field>
  109577. <field>
  109578. <name>TCDMAS</name>
  109579. <description>Transmission Complete DMA Select</description>
  109580. <bitOffset>6</bitOffset>
  109581. <bitWidth>1</bitWidth>
  109582. <access>read-write</access>
  109583. <enumeratedValues>
  109584. <enumeratedValue>
  109585. <name>0</name>
  109586. <description>If C2[TCIE] is set and the S1[TC] flag is set, the TC interrupt request signal is asserted to request an interrupt service.</description>
  109587. <value>#0</value>
  109588. </enumeratedValue>
  109589. <enumeratedValue>
  109590. <name>1</name>
  109591. <description>If C2[TCIE] is set and the S1[TC] flag is set, the TC DMA request signal is asserted to request a DMA transfer.</description>
  109592. <value>#1</value>
  109593. </enumeratedValue>
  109594. </enumeratedValues>
  109595. </field>
  109596. <field>
  109597. <name>TDMAS</name>
  109598. <description>Transmitter DMA Select</description>
  109599. <bitOffset>7</bitOffset>
  109600. <bitWidth>1</bitWidth>
  109601. <access>read-write</access>
  109602. <enumeratedValues>
  109603. <enumeratedValue>
  109604. <name>0</name>
  109605. <description>If C2[TIE] is set and the S1[TDRE] flag is set, the TDRE interrupt request signal is asserted to request interrupt service.</description>
  109606. <value>#0</value>
  109607. </enumeratedValue>
  109608. <enumeratedValue>
  109609. <name>1</name>
  109610. <description>If C2[TIE] is set and the S1[TDRE] flag is set, the TDRE DMA request signal is asserted to request a DMA transfer.</description>
  109611. <value>#1</value>
  109612. </enumeratedValue>
  109613. </enumeratedValues>
  109614. </field>
  109615. </fields>
  109616. </register>
  109617. <register>
  109618. <name>ED</name>
  109619. <description>UART Extended Data Register</description>
  109620. <addressOffset>0xC</addressOffset>
  109621. <size>8</size>
  109622. <access>read-only</access>
  109623. <resetValue>0</resetValue>
  109624. <resetMask>0xFF</resetMask>
  109625. <fields>
  109626. <field>
  109627. <name>PARITYE</name>
  109628. <description>The current received dataword contained in D and C3[R8] was received with a parity error.</description>
  109629. <bitOffset>6</bitOffset>
  109630. <bitWidth>1</bitWidth>
  109631. <access>read-only</access>
  109632. <enumeratedValues>
  109633. <enumeratedValue>
  109634. <name>0</name>
  109635. <description>The dataword was received without a parity error.</description>
  109636. <value>#0</value>
  109637. </enumeratedValue>
  109638. <enumeratedValue>
  109639. <name>1</name>
  109640. <description>The dataword was received with a parity error.</description>
  109641. <value>#1</value>
  109642. </enumeratedValue>
  109643. </enumeratedValues>
  109644. </field>
  109645. <field>
  109646. <name>NOISY</name>
  109647. <description>The current received dataword contained in D and C3[R8] was received with noise.</description>
  109648. <bitOffset>7</bitOffset>
  109649. <bitWidth>1</bitWidth>
  109650. <access>read-only</access>
  109651. <enumeratedValues>
  109652. <enumeratedValue>
  109653. <name>0</name>
  109654. <description>The dataword was received without noise.</description>
  109655. <value>#0</value>
  109656. </enumeratedValue>
  109657. <enumeratedValue>
  109658. <name>1</name>
  109659. <description>The data was received with noise.</description>
  109660. <value>#1</value>
  109661. </enumeratedValue>
  109662. </enumeratedValues>
  109663. </field>
  109664. </fields>
  109665. </register>
  109666. <register>
  109667. <name>MODEM</name>
  109668. <description>UART Modem Register</description>
  109669. <addressOffset>0xD</addressOffset>
  109670. <size>8</size>
  109671. <access>read-write</access>
  109672. <resetValue>0</resetValue>
  109673. <resetMask>0xFF</resetMask>
  109674. <fields>
  109675. <field>
  109676. <name>TXCTSE</name>
  109677. <description>Transmitter clear-to-send enable</description>
  109678. <bitOffset>0</bitOffset>
  109679. <bitWidth>1</bitWidth>
  109680. <access>read-write</access>
  109681. <enumeratedValues>
  109682. <enumeratedValue>
  109683. <name>0</name>
  109684. <description>CTS has no effect on the transmitter.</description>
  109685. <value>#0</value>
  109686. </enumeratedValue>
  109687. <enumeratedValue>
  109688. <name>1</name>
  109689. <description>Enables clear-to-send operation. The transmitter checks the state of CTS each time it is ready to send a character. If CTS is asserted, the character is sent. If CTS is deasserted, the signal TXD remains in the mark state and transmission is delayed until CTS is asserted. Changes in CTS as a character is being sent do not affect its transmission.</description>
  109690. <value>#1</value>
  109691. </enumeratedValue>
  109692. </enumeratedValues>
  109693. </field>
  109694. <field>
  109695. <name>TXRTSE</name>
  109696. <description>Transmitter request-to-send enable</description>
  109697. <bitOffset>1</bitOffset>
  109698. <bitWidth>1</bitWidth>
  109699. <access>read-write</access>
  109700. <enumeratedValues>
  109701. <enumeratedValue>
  109702. <name>0</name>
  109703. <description>The transmitter has no effect on RTS.</description>
  109704. <value>#0</value>
  109705. </enumeratedValue>
  109706. <enumeratedValue>
  109707. <name>1</name>
  109708. <description>When a character is placed into an empty transmitter data buffer , RTS asserts one bit time before the start bit is transmitted. RTS deasserts one bit time after all characters in the transmitter data buffer and shift register are completely sent, including the last stop bit. (FIFO) (FIFO)</description>
  109709. <value>#1</value>
  109710. </enumeratedValue>
  109711. </enumeratedValues>
  109712. </field>
  109713. <field>
  109714. <name>TXRTSPOL</name>
  109715. <description>Transmitter request-to-send polarity</description>
  109716. <bitOffset>2</bitOffset>
  109717. <bitWidth>1</bitWidth>
  109718. <access>read-write</access>
  109719. <enumeratedValues>
  109720. <enumeratedValue>
  109721. <name>0</name>
  109722. <description>Transmitter RTS is active low.</description>
  109723. <value>#0</value>
  109724. </enumeratedValue>
  109725. <enumeratedValue>
  109726. <name>1</name>
  109727. <description>Transmitter RTS is active high.</description>
  109728. <value>#1</value>
  109729. </enumeratedValue>
  109730. </enumeratedValues>
  109731. </field>
  109732. <field>
  109733. <name>RXRTSE</name>
  109734. <description>Receiver request-to-send enable</description>
  109735. <bitOffset>3</bitOffset>
  109736. <bitWidth>1</bitWidth>
  109737. <access>read-write</access>
  109738. <enumeratedValues>
  109739. <enumeratedValue>
  109740. <name>0</name>
  109741. <description>The receiver has no effect on RTS.</description>
  109742. <value>#0</value>
  109743. </enumeratedValue>
  109744. <enumeratedValue>
  109745. <name>1</name>
  109746. <description>RTS is deasserted if the number of characters in the receiver data register (FIFO) is equal to or greater than RWFIFO[RXWATER]. RTS is asserted when the number of characters in the receiver data register (FIFO) is less than RWFIFO[RXWATER].</description>
  109747. <value>#1</value>
  109748. </enumeratedValue>
  109749. </enumeratedValues>
  109750. </field>
  109751. </fields>
  109752. </register>
  109753. <register>
  109754. <name>IR</name>
  109755. <description>UART Infrared Register</description>
  109756. <addressOffset>0xE</addressOffset>
  109757. <size>8</size>
  109758. <access>read-write</access>
  109759. <resetValue>0</resetValue>
  109760. <resetMask>0xFF</resetMask>
  109761. <fields>
  109762. <field>
  109763. <name>TNP</name>
  109764. <description>Transmitter narrow pulse</description>
  109765. <bitOffset>0</bitOffset>
  109766. <bitWidth>2</bitWidth>
  109767. <access>read-write</access>
  109768. <enumeratedValues>
  109769. <enumeratedValue>
  109770. <name>00</name>
  109771. <description>3/16.</description>
  109772. <value>#00</value>
  109773. </enumeratedValue>
  109774. <enumeratedValue>
  109775. <name>01</name>
  109776. <description>1/16.</description>
  109777. <value>#01</value>
  109778. </enumeratedValue>
  109779. <enumeratedValue>
  109780. <name>10</name>
  109781. <description>1/32.</description>
  109782. <value>#10</value>
  109783. </enumeratedValue>
  109784. <enumeratedValue>
  109785. <name>11</name>
  109786. <description>1/4.</description>
  109787. <value>#11</value>
  109788. </enumeratedValue>
  109789. </enumeratedValues>
  109790. </field>
  109791. <field>
  109792. <name>IREN</name>
  109793. <description>Infrared enable</description>
  109794. <bitOffset>2</bitOffset>
  109795. <bitWidth>1</bitWidth>
  109796. <access>read-write</access>
  109797. <enumeratedValues>
  109798. <enumeratedValue>
  109799. <name>0</name>
  109800. <description>IR disabled.</description>
  109801. <value>#0</value>
  109802. </enumeratedValue>
  109803. <enumeratedValue>
  109804. <name>1</name>
  109805. <description>IR enabled.</description>
  109806. <value>#1</value>
  109807. </enumeratedValue>
  109808. </enumeratedValues>
  109809. </field>
  109810. </fields>
  109811. </register>
  109812. <register>
  109813. <name>PFIFO</name>
  109814. <description>UART FIFO Parameters</description>
  109815. <addressOffset>0x10</addressOffset>
  109816. <size>8</size>
  109817. <access>read-write</access>
  109818. <resetValue>0</resetValue>
  109819. <resetMask>0xFF</resetMask>
  109820. <fields>
  109821. <field>
  109822. <name>RXFIFOSIZE</name>
  109823. <description>Receive FIFO. Buffer Depth</description>
  109824. <bitOffset>0</bitOffset>
  109825. <bitWidth>3</bitWidth>
  109826. <access>read-only</access>
  109827. <enumeratedValues>
  109828. <enumeratedValue>
  109829. <name>000</name>
  109830. <description>Receive FIFO/Buffer depth = 1 dataword.</description>
  109831. <value>#000</value>
  109832. </enumeratedValue>
  109833. <enumeratedValue>
  109834. <name>001</name>
  109835. <description>Receive FIFO/Buffer depth = 4 datawords.</description>
  109836. <value>#001</value>
  109837. </enumeratedValue>
  109838. <enumeratedValue>
  109839. <name>010</name>
  109840. <description>Receive FIFO/Buffer depth = 8 datawords.</description>
  109841. <value>#010</value>
  109842. </enumeratedValue>
  109843. <enumeratedValue>
  109844. <name>011</name>
  109845. <description>Receive FIFO/Buffer depth = 16 datawords.</description>
  109846. <value>#011</value>
  109847. </enumeratedValue>
  109848. <enumeratedValue>
  109849. <name>100</name>
  109850. <description>Receive FIFO/Buffer depth = 32 datawords.</description>
  109851. <value>#100</value>
  109852. </enumeratedValue>
  109853. <enumeratedValue>
  109854. <name>101</name>
  109855. <description>Receive FIFO/Buffer depth = 64 datawords.</description>
  109856. <value>#101</value>
  109857. </enumeratedValue>
  109858. <enumeratedValue>
  109859. <name>110</name>
  109860. <description>Receive FIFO/Buffer depth = 128 datawords.</description>
  109861. <value>#110</value>
  109862. </enumeratedValue>
  109863. </enumeratedValues>
  109864. </field>
  109865. <field>
  109866. <name>RXFE</name>
  109867. <description>Receive FIFO Enable</description>
  109868. <bitOffset>3</bitOffset>
  109869. <bitWidth>1</bitWidth>
  109870. <access>read-write</access>
  109871. <enumeratedValues>
  109872. <enumeratedValue>
  109873. <name>0</name>
  109874. <description>Receive FIFO is not enabled. Buffer is depth 1. (Legacy support)</description>
  109875. <value>#0</value>
  109876. </enumeratedValue>
  109877. <enumeratedValue>
  109878. <name>1</name>
  109879. <description>Receive FIFO is enabled. Buffer is depth indicted by RXFIFOSIZE.</description>
  109880. <value>#1</value>
  109881. </enumeratedValue>
  109882. </enumeratedValues>
  109883. </field>
  109884. <field>
  109885. <name>TXFIFOSIZE</name>
  109886. <description>Transmit FIFO. Buffer Depth</description>
  109887. <bitOffset>4</bitOffset>
  109888. <bitWidth>3</bitWidth>
  109889. <access>read-only</access>
  109890. <enumeratedValues>
  109891. <enumeratedValue>
  109892. <name>000</name>
  109893. <description>Transmit FIFO/Buffer depth = 1 dataword.</description>
  109894. <value>#000</value>
  109895. </enumeratedValue>
  109896. <enumeratedValue>
  109897. <name>001</name>
  109898. <description>Transmit FIFO/Buffer depth = 4 datawords.</description>
  109899. <value>#001</value>
  109900. </enumeratedValue>
  109901. <enumeratedValue>
  109902. <name>010</name>
  109903. <description>Transmit FIFO/Buffer depth = 8 datawords.</description>
  109904. <value>#010</value>
  109905. </enumeratedValue>
  109906. <enumeratedValue>
  109907. <name>011</name>
  109908. <description>Transmit FIFO/Buffer depth = 16 datawords.</description>
  109909. <value>#011</value>
  109910. </enumeratedValue>
  109911. <enumeratedValue>
  109912. <name>100</name>
  109913. <description>Transmit FIFO/Buffer depth = 32 datawords.</description>
  109914. <value>#100</value>
  109915. </enumeratedValue>
  109916. <enumeratedValue>
  109917. <name>101</name>
  109918. <description>Transmit FIFO/Buffer depth = 64 datawords.</description>
  109919. <value>#101</value>
  109920. </enumeratedValue>
  109921. <enumeratedValue>
  109922. <name>110</name>
  109923. <description>Transmit FIFO/Buffer depth = 128 datawords.</description>
  109924. <value>#110</value>
  109925. </enumeratedValue>
  109926. </enumeratedValues>
  109927. </field>
  109928. <field>
  109929. <name>TXFE</name>
  109930. <description>Transmit FIFO Enable</description>
  109931. <bitOffset>7</bitOffset>
  109932. <bitWidth>1</bitWidth>
  109933. <access>read-write</access>
  109934. <enumeratedValues>
  109935. <enumeratedValue>
  109936. <name>0</name>
  109937. <description>Transmit FIFO is not enabled. Buffer is depth 1. (Legacy support).</description>
  109938. <value>#0</value>
  109939. </enumeratedValue>
  109940. <enumeratedValue>
  109941. <name>1</name>
  109942. <description>Transmit FIFO is enabled. Buffer is depth indicated by TXFIFOSIZE.</description>
  109943. <value>#1</value>
  109944. </enumeratedValue>
  109945. </enumeratedValues>
  109946. </field>
  109947. </fields>
  109948. </register>
  109949. <register>
  109950. <name>CFIFO</name>
  109951. <description>UART FIFO Control Register</description>
  109952. <addressOffset>0x11</addressOffset>
  109953. <size>8</size>
  109954. <access>read-write</access>
  109955. <resetValue>0</resetValue>
  109956. <resetMask>0xFF</resetMask>
  109957. <fields>
  109958. <field>
  109959. <name>RXUFE</name>
  109960. <description>Receive FIFO Underflow Interrupt Enable</description>
  109961. <bitOffset>0</bitOffset>
  109962. <bitWidth>1</bitWidth>
  109963. <access>read-write</access>
  109964. <enumeratedValues>
  109965. <enumeratedValue>
  109966. <name>0</name>
  109967. <description>RXUF flag does not generate an interrupt to the host.</description>
  109968. <value>#0</value>
  109969. </enumeratedValue>
  109970. <enumeratedValue>
  109971. <name>1</name>
  109972. <description>RXUF flag generates an interrupt to the host.</description>
  109973. <value>#1</value>
  109974. </enumeratedValue>
  109975. </enumeratedValues>
  109976. </field>
  109977. <field>
  109978. <name>TXOFE</name>
  109979. <description>Transmit FIFO Overflow Interrupt Enable</description>
  109980. <bitOffset>1</bitOffset>
  109981. <bitWidth>1</bitWidth>
  109982. <access>read-write</access>
  109983. <enumeratedValues>
  109984. <enumeratedValue>
  109985. <name>0</name>
  109986. <description>TXOF flag does not generate an interrupt to the host.</description>
  109987. <value>#0</value>
  109988. </enumeratedValue>
  109989. <enumeratedValue>
  109990. <name>1</name>
  109991. <description>TXOF flag generates an interrupt to the host.</description>
  109992. <value>#1</value>
  109993. </enumeratedValue>
  109994. </enumeratedValues>
  109995. </field>
  109996. <field>
  109997. <name>RXOFE</name>
  109998. <description>Receive FIFO Overflow Interrupt Enable</description>
  109999. <bitOffset>2</bitOffset>
  110000. <bitWidth>1</bitWidth>
  110001. <access>read-write</access>
  110002. <enumeratedValues>
  110003. <enumeratedValue>
  110004. <name>0</name>
  110005. <description>RXOF flag does not generate an interrupt to the host.</description>
  110006. <value>#0</value>
  110007. </enumeratedValue>
  110008. <enumeratedValue>
  110009. <name>1</name>
  110010. <description>RXOF flag generates an interrupt to the host.</description>
  110011. <value>#1</value>
  110012. </enumeratedValue>
  110013. </enumeratedValues>
  110014. </field>
  110015. <field>
  110016. <name>RXFLUSH</name>
  110017. <description>Receive FIFO/Buffer Flush</description>
  110018. <bitOffset>6</bitOffset>
  110019. <bitWidth>1</bitWidth>
  110020. <access>write-only</access>
  110021. <enumeratedValues>
  110022. <enumeratedValue>
  110023. <name>0</name>
  110024. <description>No flush operation occurs.</description>
  110025. <value>#0</value>
  110026. </enumeratedValue>
  110027. <enumeratedValue>
  110028. <name>1</name>
  110029. <description>All data in the receive FIFO/buffer is cleared out.</description>
  110030. <value>#1</value>
  110031. </enumeratedValue>
  110032. </enumeratedValues>
  110033. </field>
  110034. <field>
  110035. <name>TXFLUSH</name>
  110036. <description>Transmit FIFO/Buffer Flush</description>
  110037. <bitOffset>7</bitOffset>
  110038. <bitWidth>1</bitWidth>
  110039. <access>write-only</access>
  110040. <enumeratedValues>
  110041. <enumeratedValue>
  110042. <name>0</name>
  110043. <description>No flush operation occurs.</description>
  110044. <value>#0</value>
  110045. </enumeratedValue>
  110046. <enumeratedValue>
  110047. <name>1</name>
  110048. <description>All data in the transmit FIFO/Buffer is cleared out.</description>
  110049. <value>#1</value>
  110050. </enumeratedValue>
  110051. </enumeratedValues>
  110052. </field>
  110053. </fields>
  110054. </register>
  110055. <register>
  110056. <name>SFIFO</name>
  110057. <description>UART FIFO Status Register</description>
  110058. <addressOffset>0x12</addressOffset>
  110059. <size>8</size>
  110060. <access>read-write</access>
  110061. <resetValue>0xC0</resetValue>
  110062. <resetMask>0xFF</resetMask>
  110063. <fields>
  110064. <field>
  110065. <name>RXUF</name>
  110066. <description>Receiver Buffer Underflow Flag</description>
  110067. <bitOffset>0</bitOffset>
  110068. <bitWidth>1</bitWidth>
  110069. <access>read-write</access>
  110070. <enumeratedValues>
  110071. <enumeratedValue>
  110072. <name>0</name>
  110073. <description>No receive buffer underflow has occurred since the last time the flag was cleared.</description>
  110074. <value>#0</value>
  110075. </enumeratedValue>
  110076. <enumeratedValue>
  110077. <name>1</name>
  110078. <description>At least one receive buffer underflow has occurred since the last time the flag was cleared.</description>
  110079. <value>#1</value>
  110080. </enumeratedValue>
  110081. </enumeratedValues>
  110082. </field>
  110083. <field>
  110084. <name>TXOF</name>
  110085. <description>Transmitter Buffer Overflow Flag</description>
  110086. <bitOffset>1</bitOffset>
  110087. <bitWidth>1</bitWidth>
  110088. <access>read-write</access>
  110089. <enumeratedValues>
  110090. <enumeratedValue>
  110091. <name>0</name>
  110092. <description>No transmit buffer overflow has occurred since the last time the flag was cleared.</description>
  110093. <value>#0</value>
  110094. </enumeratedValue>
  110095. <enumeratedValue>
  110096. <name>1</name>
  110097. <description>At least one transmit buffer overflow has occurred since the last time the flag was cleared.</description>
  110098. <value>#1</value>
  110099. </enumeratedValue>
  110100. </enumeratedValues>
  110101. </field>
  110102. <field>
  110103. <name>RXOF</name>
  110104. <description>Receiver Buffer Overflow Flag</description>
  110105. <bitOffset>2</bitOffset>
  110106. <bitWidth>1</bitWidth>
  110107. <access>read-write</access>
  110108. <enumeratedValues>
  110109. <enumeratedValue>
  110110. <name>0</name>
  110111. <description>No receive buffer overflow has occurred since the last time the flag was cleared.</description>
  110112. <value>#0</value>
  110113. </enumeratedValue>
  110114. <enumeratedValue>
  110115. <name>1</name>
  110116. <description>At least one receive buffer overflow has occurred since the last time the flag was cleared.</description>
  110117. <value>#1</value>
  110118. </enumeratedValue>
  110119. </enumeratedValues>
  110120. </field>
  110121. <field>
  110122. <name>RXEMPT</name>
  110123. <description>Receive Buffer/FIFO Empty</description>
  110124. <bitOffset>6</bitOffset>
  110125. <bitWidth>1</bitWidth>
  110126. <access>read-only</access>
  110127. <enumeratedValues>
  110128. <enumeratedValue>
  110129. <name>0</name>
  110130. <description>Receive buffer is not empty.</description>
  110131. <value>#0</value>
  110132. </enumeratedValue>
  110133. <enumeratedValue>
  110134. <name>1</name>
  110135. <description>Receive buffer is empty.</description>
  110136. <value>#1</value>
  110137. </enumeratedValue>
  110138. </enumeratedValues>
  110139. </field>
  110140. <field>
  110141. <name>TXEMPT</name>
  110142. <description>Transmit Buffer/FIFO Empty</description>
  110143. <bitOffset>7</bitOffset>
  110144. <bitWidth>1</bitWidth>
  110145. <access>read-only</access>
  110146. <enumeratedValues>
  110147. <enumeratedValue>
  110148. <name>0</name>
  110149. <description>Transmit buffer is not empty.</description>
  110150. <value>#0</value>
  110151. </enumeratedValue>
  110152. <enumeratedValue>
  110153. <name>1</name>
  110154. <description>Transmit buffer is empty.</description>
  110155. <value>#1</value>
  110156. </enumeratedValue>
  110157. </enumeratedValues>
  110158. </field>
  110159. </fields>
  110160. </register>
  110161. <register>
  110162. <name>TWFIFO</name>
  110163. <description>UART FIFO Transmit Watermark</description>
  110164. <addressOffset>0x13</addressOffset>
  110165. <size>8</size>
  110166. <access>read-write</access>
  110167. <resetValue>0</resetValue>
  110168. <resetMask>0xFF</resetMask>
  110169. <fields>
  110170. <field>
  110171. <name>TXWATER</name>
  110172. <description>Transmit Watermark</description>
  110173. <bitOffset>0</bitOffset>
  110174. <bitWidth>8</bitWidth>
  110175. <access>read-write</access>
  110176. </field>
  110177. </fields>
  110178. </register>
  110179. <register>
  110180. <name>TCFIFO</name>
  110181. <description>UART FIFO Transmit Count</description>
  110182. <addressOffset>0x14</addressOffset>
  110183. <size>8</size>
  110184. <access>read-only</access>
  110185. <resetValue>0</resetValue>
  110186. <resetMask>0xFF</resetMask>
  110187. <fields>
  110188. <field>
  110189. <name>TXCOUNT</name>
  110190. <description>Transmit Counter</description>
  110191. <bitOffset>0</bitOffset>
  110192. <bitWidth>8</bitWidth>
  110193. <access>read-only</access>
  110194. </field>
  110195. </fields>
  110196. </register>
  110197. <register>
  110198. <name>RWFIFO</name>
  110199. <description>UART FIFO Receive Watermark</description>
  110200. <addressOffset>0x15</addressOffset>
  110201. <size>8</size>
  110202. <access>read-write</access>
  110203. <resetValue>0x1</resetValue>
  110204. <resetMask>0xFF</resetMask>
  110205. <fields>
  110206. <field>
  110207. <name>RXWATER</name>
  110208. <description>Receive Watermark</description>
  110209. <bitOffset>0</bitOffset>
  110210. <bitWidth>8</bitWidth>
  110211. <access>read-write</access>
  110212. </field>
  110213. </fields>
  110214. </register>
  110215. <register>
  110216. <name>RCFIFO</name>
  110217. <description>UART FIFO Receive Count</description>
  110218. <addressOffset>0x16</addressOffset>
  110219. <size>8</size>
  110220. <access>read-only</access>
  110221. <resetValue>0</resetValue>
  110222. <resetMask>0xFF</resetMask>
  110223. <fields>
  110224. <field>
  110225. <name>RXCOUNT</name>
  110226. <description>Receive Counter</description>
  110227. <bitOffset>0</bitOffset>
  110228. <bitWidth>8</bitWidth>
  110229. <access>read-only</access>
  110230. </field>
  110231. </fields>
  110232. </register>
  110233. </registers>
  110234. </peripheral>
  110235. <peripheral>
  110236. <name>UART3</name>
  110237. <description>Serial Communication Interface</description>
  110238. <groupName>UART</groupName>
  110239. <prependToName>UART3_</prependToName>
  110240. <baseAddress>0x4006D000</baseAddress>
  110241. <addressBlock>
  110242. <offset>0</offset>
  110243. <size>0x17</size>
  110244. <usage>registers</usage>
  110245. </addressBlock>
  110246. <interrupt>
  110247. <name>UART3_RX_TX</name>
  110248. <value>37</value>
  110249. </interrupt>
  110250. <interrupt>
  110251. <name>UART3_ERR</name>
  110252. <value>38</value>
  110253. </interrupt>
  110254. <registers>
  110255. <register>
  110256. <name>BDH</name>
  110257. <description>UART Baud Rate Registers: High</description>
  110258. <addressOffset>0</addressOffset>
  110259. <size>8</size>
  110260. <access>read-write</access>
  110261. <resetValue>0</resetValue>
  110262. <resetMask>0xFF</resetMask>
  110263. <fields>
  110264. <field>
  110265. <name>SBR</name>
  110266. <description>UART Baud Rate Bits</description>
  110267. <bitOffset>0</bitOffset>
  110268. <bitWidth>5</bitWidth>
  110269. <access>read-write</access>
  110270. </field>
  110271. <field>
  110272. <name>SBNS</name>
  110273. <description>Stop Bit Number Select</description>
  110274. <bitOffset>5</bitOffset>
  110275. <bitWidth>1</bitWidth>
  110276. <access>read-write</access>
  110277. <enumeratedValues>
  110278. <enumeratedValue>
  110279. <name>0</name>
  110280. <description>Data frame consists of a single stop bit.</description>
  110281. <value>#0</value>
  110282. </enumeratedValue>
  110283. <enumeratedValue>
  110284. <name>1</name>
  110285. <description>Data frame consists of two stop bits.</description>
  110286. <value>#1</value>
  110287. </enumeratedValue>
  110288. </enumeratedValues>
  110289. </field>
  110290. <field>
  110291. <name>RXEDGIE</name>
  110292. <description>RxD Input Active Edge Interrupt Enable</description>
  110293. <bitOffset>6</bitOffset>
  110294. <bitWidth>1</bitWidth>
  110295. <access>read-write</access>
  110296. <enumeratedValues>
  110297. <enumeratedValue>
  110298. <name>0</name>
  110299. <description>Hardware interrupts from RXEDGIF disabled using polling.</description>
  110300. <value>#0</value>
  110301. </enumeratedValue>
  110302. <enumeratedValue>
  110303. <name>1</name>
  110304. <description>RXEDGIF interrupt request enabled.</description>
  110305. <value>#1</value>
  110306. </enumeratedValue>
  110307. </enumeratedValues>
  110308. </field>
  110309. <field>
  110310. <name>LBKDIE</name>
  110311. <description>LIN Break Detect Interrupt or DMA Request Enable</description>
  110312. <bitOffset>7</bitOffset>
  110313. <bitWidth>1</bitWidth>
  110314. <access>read-write</access>
  110315. <enumeratedValues>
  110316. <enumeratedValue>
  110317. <name>0</name>
  110318. <description>LBKDIF interrupt and DMA transfer requests disabled.</description>
  110319. <value>#0</value>
  110320. </enumeratedValue>
  110321. <enumeratedValue>
  110322. <name>1</name>
  110323. <description>LBKDIF interrupt or DMA transfer requests enabled.</description>
  110324. <value>#1</value>
  110325. </enumeratedValue>
  110326. </enumeratedValues>
  110327. </field>
  110328. </fields>
  110329. </register>
  110330. <register>
  110331. <name>BDL</name>
  110332. <description>UART Baud Rate Registers: Low</description>
  110333. <addressOffset>0x1</addressOffset>
  110334. <size>8</size>
  110335. <access>read-write</access>
  110336. <resetValue>0x4</resetValue>
  110337. <resetMask>0xFF</resetMask>
  110338. <fields>
  110339. <field>
  110340. <name>SBR</name>
  110341. <description>UART Baud Rate Bits</description>
  110342. <bitOffset>0</bitOffset>
  110343. <bitWidth>8</bitWidth>
  110344. <access>read-write</access>
  110345. </field>
  110346. </fields>
  110347. </register>
  110348. <register>
  110349. <name>C1</name>
  110350. <description>UART Control Register 1</description>
  110351. <addressOffset>0x2</addressOffset>
  110352. <size>8</size>
  110353. <access>read-write</access>
  110354. <resetValue>0</resetValue>
  110355. <resetMask>0xFF</resetMask>
  110356. <fields>
  110357. <field>
  110358. <name>PT</name>
  110359. <description>Parity Type</description>
  110360. <bitOffset>0</bitOffset>
  110361. <bitWidth>1</bitWidth>
  110362. <access>read-write</access>
  110363. <enumeratedValues>
  110364. <enumeratedValue>
  110365. <name>0</name>
  110366. <description>Even parity.</description>
  110367. <value>#0</value>
  110368. </enumeratedValue>
  110369. <enumeratedValue>
  110370. <name>1</name>
  110371. <description>Odd parity.</description>
  110372. <value>#1</value>
  110373. </enumeratedValue>
  110374. </enumeratedValues>
  110375. </field>
  110376. <field>
  110377. <name>PE</name>
  110378. <description>Parity Enable</description>
  110379. <bitOffset>1</bitOffset>
  110380. <bitWidth>1</bitWidth>
  110381. <access>read-write</access>
  110382. <enumeratedValues>
  110383. <enumeratedValue>
  110384. <name>0</name>
  110385. <description>Parity function disabled.</description>
  110386. <value>#0</value>
  110387. </enumeratedValue>
  110388. <enumeratedValue>
  110389. <name>1</name>
  110390. <description>Parity function enabled.</description>
  110391. <value>#1</value>
  110392. </enumeratedValue>
  110393. </enumeratedValues>
  110394. </field>
  110395. <field>
  110396. <name>ILT</name>
  110397. <description>Idle Line Type Select</description>
  110398. <bitOffset>2</bitOffset>
  110399. <bitWidth>1</bitWidth>
  110400. <access>read-write</access>
  110401. <enumeratedValues>
  110402. <enumeratedValue>
  110403. <name>0</name>
  110404. <description>Idle character bit count starts after start bit.</description>
  110405. <value>#0</value>
  110406. </enumeratedValue>
  110407. <enumeratedValue>
  110408. <name>1</name>
  110409. <description>Idle character bit count starts after stop bit.</description>
  110410. <value>#1</value>
  110411. </enumeratedValue>
  110412. </enumeratedValues>
  110413. </field>
  110414. <field>
  110415. <name>WAKE</name>
  110416. <description>Receiver Wakeup Method Select</description>
  110417. <bitOffset>3</bitOffset>
  110418. <bitWidth>1</bitWidth>
  110419. <access>read-write</access>
  110420. <enumeratedValues>
  110421. <enumeratedValue>
  110422. <name>0</name>
  110423. <description>Idle line wakeup.</description>
  110424. <value>#0</value>
  110425. </enumeratedValue>
  110426. <enumeratedValue>
  110427. <name>1</name>
  110428. <description>Address mark wakeup.</description>
  110429. <value>#1</value>
  110430. </enumeratedValue>
  110431. </enumeratedValues>
  110432. </field>
  110433. <field>
  110434. <name>M</name>
  110435. <description>9-bit or 8-bit Mode Select</description>
  110436. <bitOffset>4</bitOffset>
  110437. <bitWidth>1</bitWidth>
  110438. <access>read-write</access>
  110439. <enumeratedValues>
  110440. <enumeratedValue>
  110441. <name>0</name>
  110442. <description>Normal-start + 8 data bits (MSB/LSB first as determined by MSBF) + stop.</description>
  110443. <value>#0</value>
  110444. </enumeratedValue>
  110445. <enumeratedValue>
  110446. <name>1</name>
  110447. <description>Use-start + 9 data bits (MSB/LSB first as determined by MSBF) + stop.</description>
  110448. <value>#1</value>
  110449. </enumeratedValue>
  110450. </enumeratedValues>
  110451. </field>
  110452. <field>
  110453. <name>RSRC</name>
  110454. <description>Receiver Source Select</description>
  110455. <bitOffset>5</bitOffset>
  110456. <bitWidth>1</bitWidth>
  110457. <access>read-write</access>
  110458. <enumeratedValues>
  110459. <enumeratedValue>
  110460. <name>0</name>
  110461. <description>Selects internal loop back mode. The receiver input is internally connected to transmitter output.</description>
  110462. <value>#0</value>
  110463. </enumeratedValue>
  110464. <enumeratedValue>
  110465. <name>1</name>
  110466. <description>Single wire UART mode where the receiver input is connected to the transmit pin input signal.</description>
  110467. <value>#1</value>
  110468. </enumeratedValue>
  110469. </enumeratedValues>
  110470. </field>
  110471. <field>
  110472. <name>UARTSWAI</name>
  110473. <description>UART Stops in Wait Mode</description>
  110474. <bitOffset>6</bitOffset>
  110475. <bitWidth>1</bitWidth>
  110476. <access>read-write</access>
  110477. <enumeratedValues>
  110478. <enumeratedValue>
  110479. <name>0</name>
  110480. <description>UART clock continues to run in Wait mode.</description>
  110481. <value>#0</value>
  110482. </enumeratedValue>
  110483. <enumeratedValue>
  110484. <name>1</name>
  110485. <description>UART clock freezes while CPU is in Wait mode.</description>
  110486. <value>#1</value>
  110487. </enumeratedValue>
  110488. </enumeratedValues>
  110489. </field>
  110490. <field>
  110491. <name>LOOPS</name>
  110492. <description>Loop Mode Select</description>
  110493. <bitOffset>7</bitOffset>
  110494. <bitWidth>1</bitWidth>
  110495. <access>read-write</access>
  110496. <enumeratedValues>
  110497. <enumeratedValue>
  110498. <name>0</name>
  110499. <description>Normal operation.</description>
  110500. <value>#0</value>
  110501. </enumeratedValue>
  110502. <enumeratedValue>
  110503. <name>1</name>
  110504. <description>Loop mode where transmitter output is internally connected to receiver input. The receiver input is determined by RSRC.</description>
  110505. <value>#1</value>
  110506. </enumeratedValue>
  110507. </enumeratedValues>
  110508. </field>
  110509. </fields>
  110510. </register>
  110511. <register>
  110512. <name>C2</name>
  110513. <description>UART Control Register 2</description>
  110514. <addressOffset>0x3</addressOffset>
  110515. <size>8</size>
  110516. <access>read-write</access>
  110517. <resetValue>0</resetValue>
  110518. <resetMask>0xFF</resetMask>
  110519. <fields>
  110520. <field>
  110521. <name>SBK</name>
  110522. <description>Send Break</description>
  110523. <bitOffset>0</bitOffset>
  110524. <bitWidth>1</bitWidth>
  110525. <access>read-write</access>
  110526. <enumeratedValues>
  110527. <enumeratedValue>
  110528. <name>0</name>
  110529. <description>Normal transmitter operation.</description>
  110530. <value>#0</value>
  110531. </enumeratedValue>
  110532. <enumeratedValue>
  110533. <name>1</name>
  110534. <description>Queue break characters to be sent.</description>
  110535. <value>#1</value>
  110536. </enumeratedValue>
  110537. </enumeratedValues>
  110538. </field>
  110539. <field>
  110540. <name>RWU</name>
  110541. <description>Receiver Wakeup Control</description>
  110542. <bitOffset>1</bitOffset>
  110543. <bitWidth>1</bitWidth>
  110544. <access>read-write</access>
  110545. <enumeratedValues>
  110546. <enumeratedValue>
  110547. <name>0</name>
  110548. <description>Normal operation.</description>
  110549. <value>#0</value>
  110550. </enumeratedValue>
  110551. <enumeratedValue>
  110552. <name>1</name>
  110553. <description>RWU enables the wakeup function and inhibits further receiver interrupt requests. Normally, hardware wakes the receiver by automatically clearing RWU.</description>
  110554. <value>#1</value>
  110555. </enumeratedValue>
  110556. </enumeratedValues>
  110557. </field>
  110558. <field>
  110559. <name>RE</name>
  110560. <description>Receiver Enable</description>
  110561. <bitOffset>2</bitOffset>
  110562. <bitWidth>1</bitWidth>
  110563. <access>read-write</access>
  110564. <enumeratedValues>
  110565. <enumeratedValue>
  110566. <name>0</name>
  110567. <description>Receiver off.</description>
  110568. <value>#0</value>
  110569. </enumeratedValue>
  110570. <enumeratedValue>
  110571. <name>1</name>
  110572. <description>Receiver on.</description>
  110573. <value>#1</value>
  110574. </enumeratedValue>
  110575. </enumeratedValues>
  110576. </field>
  110577. <field>
  110578. <name>TE</name>
  110579. <description>Transmitter Enable</description>
  110580. <bitOffset>3</bitOffset>
  110581. <bitWidth>1</bitWidth>
  110582. <access>read-write</access>
  110583. <enumeratedValues>
  110584. <enumeratedValue>
  110585. <name>0</name>
  110586. <description>Transmitter off.</description>
  110587. <value>#0</value>
  110588. </enumeratedValue>
  110589. <enumeratedValue>
  110590. <name>1</name>
  110591. <description>Transmitter on.</description>
  110592. <value>#1</value>
  110593. </enumeratedValue>
  110594. </enumeratedValues>
  110595. </field>
  110596. <field>
  110597. <name>ILIE</name>
  110598. <description>Idle Line Interrupt DMA Transfer Enable</description>
  110599. <bitOffset>4</bitOffset>
  110600. <bitWidth>1</bitWidth>
  110601. <access>read-write</access>
  110602. <enumeratedValues>
  110603. <enumeratedValue>
  110604. <name>0</name>
  110605. <description>IDLE interrupt requests disabled. and DMA transfer</description>
  110606. <value>#0</value>
  110607. </enumeratedValue>
  110608. <enumeratedValue>
  110609. <name>1</name>
  110610. <description>IDLE interrupt requests enabled. or DMA transfer</description>
  110611. <value>#1</value>
  110612. </enumeratedValue>
  110613. </enumeratedValues>
  110614. </field>
  110615. <field>
  110616. <name>RIE</name>
  110617. <description>Receiver Full Interrupt or DMA Transfer Enable</description>
  110618. <bitOffset>5</bitOffset>
  110619. <bitWidth>1</bitWidth>
  110620. <access>read-write</access>
  110621. <enumeratedValues>
  110622. <enumeratedValue>
  110623. <name>0</name>
  110624. <description>RDRF interrupt and DMA transfer requests disabled.</description>
  110625. <value>#0</value>
  110626. </enumeratedValue>
  110627. <enumeratedValue>
  110628. <name>1</name>
  110629. <description>RDRF interrupt or DMA transfer requests enabled.</description>
  110630. <value>#1</value>
  110631. </enumeratedValue>
  110632. </enumeratedValues>
  110633. </field>
  110634. <field>
  110635. <name>TCIE</name>
  110636. <description>Transmission Complete Interrupt or DMA Transfer Enable</description>
  110637. <bitOffset>6</bitOffset>
  110638. <bitWidth>1</bitWidth>
  110639. <access>read-write</access>
  110640. <enumeratedValues>
  110641. <enumeratedValue>
  110642. <name>0</name>
  110643. <description>TC interrupt and DMA transfer requests disabled.</description>
  110644. <value>#0</value>
  110645. </enumeratedValue>
  110646. <enumeratedValue>
  110647. <name>1</name>
  110648. <description>TC interrupt or DMA transfer requests enabled.</description>
  110649. <value>#1</value>
  110650. </enumeratedValue>
  110651. </enumeratedValues>
  110652. </field>
  110653. <field>
  110654. <name>TIE</name>
  110655. <description>Transmitter Interrupt or DMA Transfer Enable.</description>
  110656. <bitOffset>7</bitOffset>
  110657. <bitWidth>1</bitWidth>
  110658. <access>read-write</access>
  110659. <enumeratedValues>
  110660. <enumeratedValue>
  110661. <name>0</name>
  110662. <description>TDRE interrupt and DMA transfer requests disabled.</description>
  110663. <value>#0</value>
  110664. </enumeratedValue>
  110665. <enumeratedValue>
  110666. <name>1</name>
  110667. <description>TDRE interrupt or DMA transfer requests enabled.</description>
  110668. <value>#1</value>
  110669. </enumeratedValue>
  110670. </enumeratedValues>
  110671. </field>
  110672. </fields>
  110673. </register>
  110674. <register>
  110675. <name>S1</name>
  110676. <description>UART Status Register 1</description>
  110677. <addressOffset>0x4</addressOffset>
  110678. <size>8</size>
  110679. <access>read-only</access>
  110680. <resetValue>0xC0</resetValue>
  110681. <resetMask>0xFF</resetMask>
  110682. <fields>
  110683. <field>
  110684. <name>PF</name>
  110685. <description>Parity Error Flag</description>
  110686. <bitOffset>0</bitOffset>
  110687. <bitWidth>1</bitWidth>
  110688. <access>read-only</access>
  110689. <enumeratedValues>
  110690. <enumeratedValue>
  110691. <name>0</name>
  110692. <description>No parity error detected since the last time this flag was cleared. If the receive buffer has a depth greater than 1, then there may be data in the receive buffer what was received with a parity error.</description>
  110693. <value>#0</value>
  110694. </enumeratedValue>
  110695. <enumeratedValue>
  110696. <name>1</name>
  110697. <description>At least one dataword was received with a parity error since the last time this flag was cleared.</description>
  110698. <value>#1</value>
  110699. </enumeratedValue>
  110700. </enumeratedValues>
  110701. </field>
  110702. <field>
  110703. <name>FE</name>
  110704. <description>Framing Error Flag</description>
  110705. <bitOffset>1</bitOffset>
  110706. <bitWidth>1</bitWidth>
  110707. <access>read-only</access>
  110708. <enumeratedValues>
  110709. <enumeratedValue>
  110710. <name>0</name>
  110711. <description>No framing error detected.</description>
  110712. <value>#0</value>
  110713. </enumeratedValue>
  110714. <enumeratedValue>
  110715. <name>1</name>
  110716. <description>Framing error.</description>
  110717. <value>#1</value>
  110718. </enumeratedValue>
  110719. </enumeratedValues>
  110720. </field>
  110721. <field>
  110722. <name>NF</name>
  110723. <description>Noise Flag</description>
  110724. <bitOffset>2</bitOffset>
  110725. <bitWidth>1</bitWidth>
  110726. <access>read-only</access>
  110727. <enumeratedValues>
  110728. <enumeratedValue>
  110729. <name>0</name>
  110730. <description>No noise detected since the last time this flag was cleared. If the receive buffer has a depth greater than 1 then there may be data in the receiver buffer that was received with noise.</description>
  110731. <value>#0</value>
  110732. </enumeratedValue>
  110733. <enumeratedValue>
  110734. <name>1</name>
  110735. <description>At least one dataword was received with noise detected since the last time the flag was cleared.</description>
  110736. <value>#1</value>
  110737. </enumeratedValue>
  110738. </enumeratedValues>
  110739. </field>
  110740. <field>
  110741. <name>OR</name>
  110742. <description>Receiver Overrun Flag</description>
  110743. <bitOffset>3</bitOffset>
  110744. <bitWidth>1</bitWidth>
  110745. <access>read-only</access>
  110746. <enumeratedValues>
  110747. <enumeratedValue>
  110748. <name>0</name>
  110749. <description>No overrun has occurred since the last time the flag was cleared.</description>
  110750. <value>#0</value>
  110751. </enumeratedValue>
  110752. <enumeratedValue>
  110753. <name>1</name>
  110754. <description>Overrun has occurred or the overrun flag has not been cleared since the last overrun occured.</description>
  110755. <value>#1</value>
  110756. </enumeratedValue>
  110757. </enumeratedValues>
  110758. </field>
  110759. <field>
  110760. <name>IDLE</name>
  110761. <description>Idle Line Flag</description>
  110762. <bitOffset>4</bitOffset>
  110763. <bitWidth>1</bitWidth>
  110764. <access>read-only</access>
  110765. <enumeratedValues>
  110766. <enumeratedValue>
  110767. <name>0</name>
  110768. <description>Receiver input is either active now or has never become active since the IDLE flag was last cleared.</description>
  110769. <value>#0</value>
  110770. </enumeratedValue>
  110771. <enumeratedValue>
  110772. <name>1</name>
  110773. <description>Receiver input has become idle or the flag has not been cleared since it last asserted.</description>
  110774. <value>#1</value>
  110775. </enumeratedValue>
  110776. </enumeratedValues>
  110777. </field>
  110778. <field>
  110779. <name>RDRF</name>
  110780. <description>Receive Data Register Full Flag</description>
  110781. <bitOffset>5</bitOffset>
  110782. <bitWidth>1</bitWidth>
  110783. <access>read-only</access>
  110784. <enumeratedValues>
  110785. <enumeratedValue>
  110786. <name>0</name>
  110787. <description>The number of datawords in the receive buffer is less than the number indicated by RXWATER.</description>
  110788. <value>#0</value>
  110789. </enumeratedValue>
  110790. <enumeratedValue>
  110791. <name>1</name>
  110792. <description>The number of datawords in the receive buffer is equal to or greater than the number indicated by RXWATER at some point in time since this flag was last cleared.</description>
  110793. <value>#1</value>
  110794. </enumeratedValue>
  110795. </enumeratedValues>
  110796. </field>
  110797. <field>
  110798. <name>TC</name>
  110799. <description>Transmit Complete Flag</description>
  110800. <bitOffset>6</bitOffset>
  110801. <bitWidth>1</bitWidth>
  110802. <access>read-only</access>
  110803. <enumeratedValues>
  110804. <enumeratedValue>
  110805. <name>0</name>
  110806. <description>Transmitter active (sending data, a preamble, or a break).</description>
  110807. <value>#0</value>
  110808. </enumeratedValue>
  110809. <enumeratedValue>
  110810. <name>1</name>
  110811. <description>Transmitter idle (transmission activity complete).</description>
  110812. <value>#1</value>
  110813. </enumeratedValue>
  110814. </enumeratedValues>
  110815. </field>
  110816. <field>
  110817. <name>TDRE</name>
  110818. <description>Transmit Data Register Empty Flag</description>
  110819. <bitOffset>7</bitOffset>
  110820. <bitWidth>1</bitWidth>
  110821. <access>read-only</access>
  110822. <enumeratedValues>
  110823. <enumeratedValue>
  110824. <name>0</name>
  110825. <description>The amount of data in the transmit buffer is greater than the value indicated by TWFIFO[TXWATER].</description>
  110826. <value>#0</value>
  110827. </enumeratedValue>
  110828. <enumeratedValue>
  110829. <name>1</name>
  110830. <description>The amount of data in the transmit buffer is less than or equal to the value indicated by TWFIFO[TXWATER] at some point in time since the flag has been cleared.</description>
  110831. <value>#1</value>
  110832. </enumeratedValue>
  110833. </enumeratedValues>
  110834. </field>
  110835. </fields>
  110836. </register>
  110837. <register>
  110838. <name>S2</name>
  110839. <description>UART Status Register 2</description>
  110840. <addressOffset>0x5</addressOffset>
  110841. <size>8</size>
  110842. <access>read-write</access>
  110843. <resetValue>0</resetValue>
  110844. <resetMask>0xFF</resetMask>
  110845. <fields>
  110846. <field>
  110847. <name>RAF</name>
  110848. <description>Receiver Active Flag</description>
  110849. <bitOffset>0</bitOffset>
  110850. <bitWidth>1</bitWidth>
  110851. <access>read-only</access>
  110852. <enumeratedValues>
  110853. <enumeratedValue>
  110854. <name>0</name>
  110855. <description>UART receiver idle/inactive waiting for a start bit.</description>
  110856. <value>#0</value>
  110857. </enumeratedValue>
  110858. <enumeratedValue>
  110859. <name>1</name>
  110860. <description>UART receiver active, RxD input not idle.</description>
  110861. <value>#1</value>
  110862. </enumeratedValue>
  110863. </enumeratedValues>
  110864. </field>
  110865. <field>
  110866. <name>LBKDE</name>
  110867. <description>LIN Break Detection Enable</description>
  110868. <bitOffset>1</bitOffset>
  110869. <bitWidth>1</bitWidth>
  110870. <access>read-write</access>
  110871. <enumeratedValues>
  110872. <enumeratedValue>
  110873. <name>0</name>
  110874. <description>Break character detection is disabled.</description>
  110875. <value>#0</value>
  110876. </enumeratedValue>
  110877. <enumeratedValue>
  110878. <name>1</name>
  110879. <description>Break character is detected at length of 11 bit times if C1[M] = 0 or 12 bits time if C1[M] = 1.</description>
  110880. <value>#1</value>
  110881. </enumeratedValue>
  110882. </enumeratedValues>
  110883. </field>
  110884. <field>
  110885. <name>BRK13</name>
  110886. <description>Break Transmit Character Length</description>
  110887. <bitOffset>2</bitOffset>
  110888. <bitWidth>1</bitWidth>
  110889. <access>read-write</access>
  110890. <enumeratedValues>
  110891. <enumeratedValue>
  110892. <name>0</name>
  110893. <description>Break character is 10, 11, or 12 bits long.</description>
  110894. <value>#0</value>
  110895. </enumeratedValue>
  110896. <enumeratedValue>
  110897. <name>1</name>
  110898. <description>Break character is 13 or 14 bits long.</description>
  110899. <value>#1</value>
  110900. </enumeratedValue>
  110901. </enumeratedValues>
  110902. </field>
  110903. <field>
  110904. <name>RWUID</name>
  110905. <description>Receive Wakeup Idle Detect</description>
  110906. <bitOffset>3</bitOffset>
  110907. <bitWidth>1</bitWidth>
  110908. <access>read-write</access>
  110909. <enumeratedValues>
  110910. <enumeratedValue>
  110911. <name>0</name>
  110912. <description>S1[IDLE] is not set upon detection of an idle character.</description>
  110913. <value>#0</value>
  110914. </enumeratedValue>
  110915. <enumeratedValue>
  110916. <name>1</name>
  110917. <description>S1[IDLE] is set upon detection of an idle character.</description>
  110918. <value>#1</value>
  110919. </enumeratedValue>
  110920. </enumeratedValues>
  110921. </field>
  110922. <field>
  110923. <name>RXINV</name>
  110924. <description>Receive Data Inversion</description>
  110925. <bitOffset>4</bitOffset>
  110926. <bitWidth>1</bitWidth>
  110927. <access>read-write</access>
  110928. <enumeratedValues>
  110929. <enumeratedValue>
  110930. <name>0</name>
  110931. <description>Receive data is not inverted.</description>
  110932. <value>#0</value>
  110933. </enumeratedValue>
  110934. <enumeratedValue>
  110935. <name>1</name>
  110936. <description>Receive data is inverted.</description>
  110937. <value>#1</value>
  110938. </enumeratedValue>
  110939. </enumeratedValues>
  110940. </field>
  110941. <field>
  110942. <name>MSBF</name>
  110943. <description>Most Significant Bit First</description>
  110944. <bitOffset>5</bitOffset>
  110945. <bitWidth>1</bitWidth>
  110946. <access>read-write</access>
  110947. <enumeratedValues>
  110948. <enumeratedValue>
  110949. <name>0</name>
  110950. <description>LSB (bit0) is the first bit that is transmitted following the start bit. Further, the first bit received after the start bit is identified as bit0.</description>
  110951. <value>#0</value>
  110952. </enumeratedValue>
  110953. <enumeratedValue>
  110954. <name>1</name>
  110955. <description>MSB (bit8, bit7 or bit6) is the first bit that is transmitted following the start bit, depending on the setting of C1[M] and C1[PE]. Further, the first bit received after the start bit is identified as bit8, bit7, or bit6, depending on the setting of C1[M] and C1[PE].</description>
  110956. <value>#1</value>
  110957. </enumeratedValue>
  110958. </enumeratedValues>
  110959. </field>
  110960. <field>
  110961. <name>RXEDGIF</name>
  110962. <description>RxD Pin Active Edge Interrupt Flag</description>
  110963. <bitOffset>6</bitOffset>
  110964. <bitWidth>1</bitWidth>
  110965. <access>read-write</access>
  110966. <enumeratedValues>
  110967. <enumeratedValue>
  110968. <name>0</name>
  110969. <description>No active edge on the receive pin has occurred.</description>
  110970. <value>#0</value>
  110971. </enumeratedValue>
  110972. <enumeratedValue>
  110973. <name>1</name>
  110974. <description>An active edge on the receive pin has occurred.</description>
  110975. <value>#1</value>
  110976. </enumeratedValue>
  110977. </enumeratedValues>
  110978. </field>
  110979. <field>
  110980. <name>LBKDIF</name>
  110981. <description>LIN Break Detect Interrupt Flag</description>
  110982. <bitOffset>7</bitOffset>
  110983. <bitWidth>1</bitWidth>
  110984. <access>read-write</access>
  110985. <enumeratedValues>
  110986. <enumeratedValue>
  110987. <name>0</name>
  110988. <description>No LIN break character detected.</description>
  110989. <value>#0</value>
  110990. </enumeratedValue>
  110991. <enumeratedValue>
  110992. <name>1</name>
  110993. <description>LIN break character detected.</description>
  110994. <value>#1</value>
  110995. </enumeratedValue>
  110996. </enumeratedValues>
  110997. </field>
  110998. </fields>
  110999. </register>
  111000. <register>
  111001. <name>C3</name>
  111002. <description>UART Control Register 3</description>
  111003. <addressOffset>0x6</addressOffset>
  111004. <size>8</size>
  111005. <access>read-write</access>
  111006. <resetValue>0</resetValue>
  111007. <resetMask>0xFF</resetMask>
  111008. <fields>
  111009. <field>
  111010. <name>PEIE</name>
  111011. <description>Parity Error Interrupt Enable</description>
  111012. <bitOffset>0</bitOffset>
  111013. <bitWidth>1</bitWidth>
  111014. <access>read-write</access>
  111015. <enumeratedValues>
  111016. <enumeratedValue>
  111017. <name>0</name>
  111018. <description>PF interrupt requests are disabled.</description>
  111019. <value>#0</value>
  111020. </enumeratedValue>
  111021. <enumeratedValue>
  111022. <name>1</name>
  111023. <description>PF interrupt requests are enabled.</description>
  111024. <value>#1</value>
  111025. </enumeratedValue>
  111026. </enumeratedValues>
  111027. </field>
  111028. <field>
  111029. <name>FEIE</name>
  111030. <description>Framing Error Interrupt Enable</description>
  111031. <bitOffset>1</bitOffset>
  111032. <bitWidth>1</bitWidth>
  111033. <access>read-write</access>
  111034. <enumeratedValues>
  111035. <enumeratedValue>
  111036. <name>0</name>
  111037. <description>FE interrupt requests are disabled.</description>
  111038. <value>#0</value>
  111039. </enumeratedValue>
  111040. <enumeratedValue>
  111041. <name>1</name>
  111042. <description>FE interrupt requests are enabled.</description>
  111043. <value>#1</value>
  111044. </enumeratedValue>
  111045. </enumeratedValues>
  111046. </field>
  111047. <field>
  111048. <name>NEIE</name>
  111049. <description>Noise Error Interrupt Enable</description>
  111050. <bitOffset>2</bitOffset>
  111051. <bitWidth>1</bitWidth>
  111052. <access>read-write</access>
  111053. <enumeratedValues>
  111054. <enumeratedValue>
  111055. <name>0</name>
  111056. <description>NF interrupt requests are disabled.</description>
  111057. <value>#0</value>
  111058. </enumeratedValue>
  111059. <enumeratedValue>
  111060. <name>1</name>
  111061. <description>NF interrupt requests are enabled.</description>
  111062. <value>#1</value>
  111063. </enumeratedValue>
  111064. </enumeratedValues>
  111065. </field>
  111066. <field>
  111067. <name>ORIE</name>
  111068. <description>Overrun Error Interrupt Enable</description>
  111069. <bitOffset>3</bitOffset>
  111070. <bitWidth>1</bitWidth>
  111071. <access>read-write</access>
  111072. <enumeratedValues>
  111073. <enumeratedValue>
  111074. <name>0</name>
  111075. <description>OR interrupts are disabled.</description>
  111076. <value>#0</value>
  111077. </enumeratedValue>
  111078. <enumeratedValue>
  111079. <name>1</name>
  111080. <description>OR interrupt requests are enabled.</description>
  111081. <value>#1</value>
  111082. </enumeratedValue>
  111083. </enumeratedValues>
  111084. </field>
  111085. <field>
  111086. <name>TXINV</name>
  111087. <description>Transmit Data Inversion.</description>
  111088. <bitOffset>4</bitOffset>
  111089. <bitWidth>1</bitWidth>
  111090. <access>read-write</access>
  111091. <enumeratedValues>
  111092. <enumeratedValue>
  111093. <name>0</name>
  111094. <description>Transmit data is not inverted.</description>
  111095. <value>#0</value>
  111096. </enumeratedValue>
  111097. <enumeratedValue>
  111098. <name>1</name>
  111099. <description>Transmit data is inverted.</description>
  111100. <value>#1</value>
  111101. </enumeratedValue>
  111102. </enumeratedValues>
  111103. </field>
  111104. <field>
  111105. <name>TXDIR</name>
  111106. <description>Transmitter Pin Data Direction in Single-Wire mode</description>
  111107. <bitOffset>5</bitOffset>
  111108. <bitWidth>1</bitWidth>
  111109. <access>read-write</access>
  111110. <enumeratedValues>
  111111. <enumeratedValue>
  111112. <name>0</name>
  111113. <description>TXD pin is an input in single wire mode.</description>
  111114. <value>#0</value>
  111115. </enumeratedValue>
  111116. <enumeratedValue>
  111117. <name>1</name>
  111118. <description>TXD pin is an output in single wire mode.</description>
  111119. <value>#1</value>
  111120. </enumeratedValue>
  111121. </enumeratedValues>
  111122. </field>
  111123. <field>
  111124. <name>T8</name>
  111125. <description>Transmit Bit 8</description>
  111126. <bitOffset>6</bitOffset>
  111127. <bitWidth>1</bitWidth>
  111128. <access>read-write</access>
  111129. </field>
  111130. <field>
  111131. <name>R8</name>
  111132. <description>Received Bit 8</description>
  111133. <bitOffset>7</bitOffset>
  111134. <bitWidth>1</bitWidth>
  111135. <access>read-only</access>
  111136. </field>
  111137. </fields>
  111138. </register>
  111139. <register>
  111140. <name>D</name>
  111141. <description>UART Data Register</description>
  111142. <addressOffset>0x7</addressOffset>
  111143. <size>8</size>
  111144. <access>read-write</access>
  111145. <resetValue>0</resetValue>
  111146. <resetMask>0xFF</resetMask>
  111147. <fields>
  111148. <field>
  111149. <name>RT</name>
  111150. <description>Reads return the contents of the read-only receive data register and writes go to the write-only transmit data register</description>
  111151. <bitOffset>0</bitOffset>
  111152. <bitWidth>8</bitWidth>
  111153. <access>read-write</access>
  111154. </field>
  111155. </fields>
  111156. </register>
  111157. <register>
  111158. <name>MA1</name>
  111159. <description>UART Match Address Registers 1</description>
  111160. <addressOffset>0x8</addressOffset>
  111161. <size>8</size>
  111162. <access>read-write</access>
  111163. <resetValue>0</resetValue>
  111164. <resetMask>0xFF</resetMask>
  111165. <fields>
  111166. <field>
  111167. <name>MA</name>
  111168. <description>Match Address</description>
  111169. <bitOffset>0</bitOffset>
  111170. <bitWidth>8</bitWidth>
  111171. <access>read-write</access>
  111172. </field>
  111173. </fields>
  111174. </register>
  111175. <register>
  111176. <name>MA2</name>
  111177. <description>UART Match Address Registers 2</description>
  111178. <addressOffset>0x9</addressOffset>
  111179. <size>8</size>
  111180. <access>read-write</access>
  111181. <resetValue>0</resetValue>
  111182. <resetMask>0xFF</resetMask>
  111183. <fields>
  111184. <field>
  111185. <name>MA</name>
  111186. <description>Match Address</description>
  111187. <bitOffset>0</bitOffset>
  111188. <bitWidth>8</bitWidth>
  111189. <access>read-write</access>
  111190. </field>
  111191. </fields>
  111192. </register>
  111193. <register>
  111194. <name>C4</name>
  111195. <description>UART Control Register 4</description>
  111196. <addressOffset>0xA</addressOffset>
  111197. <size>8</size>
  111198. <access>read-write</access>
  111199. <resetValue>0</resetValue>
  111200. <resetMask>0xFF</resetMask>
  111201. <fields>
  111202. <field>
  111203. <name>BRFA</name>
  111204. <description>Baud Rate Fine Adjust</description>
  111205. <bitOffset>0</bitOffset>
  111206. <bitWidth>5</bitWidth>
  111207. <access>read-write</access>
  111208. </field>
  111209. <field>
  111210. <name>M10</name>
  111211. <description>10-bit Mode select</description>
  111212. <bitOffset>5</bitOffset>
  111213. <bitWidth>1</bitWidth>
  111214. <access>read-write</access>
  111215. <enumeratedValues>
  111216. <enumeratedValue>
  111217. <name>0</name>
  111218. <description>The parity bit is the ninth bit in the serial transmission.</description>
  111219. <value>#0</value>
  111220. </enumeratedValue>
  111221. <enumeratedValue>
  111222. <name>1</name>
  111223. <description>The parity bit is the tenth bit in the serial transmission.</description>
  111224. <value>#1</value>
  111225. </enumeratedValue>
  111226. </enumeratedValues>
  111227. </field>
  111228. <field>
  111229. <name>MAEN2</name>
  111230. <description>Match Address Mode Enable 2</description>
  111231. <bitOffset>6</bitOffset>
  111232. <bitWidth>1</bitWidth>
  111233. <access>read-write</access>
  111234. <enumeratedValues>
  111235. <enumeratedValue>
  111236. <name>0</name>
  111237. <description>All data received is transferred to the data buffer if MAEN1 is cleared.</description>
  111238. <value>#0</value>
  111239. </enumeratedValue>
  111240. <enumeratedValue>
  111241. <name>1</name>
  111242. <description>All data received with the most significant bit cleared, is discarded. All data received with the most significant bit set, is compared with contents of MA2 register. If no match occurs, the data is discarded. If a match occurs, data is transferred to the data buffer. This field must be cleared when C7816[ISO7816E] is set/enabled.</description>
  111243. <value>#1</value>
  111244. </enumeratedValue>
  111245. </enumeratedValues>
  111246. </field>
  111247. <field>
  111248. <name>MAEN1</name>
  111249. <description>Match Address Mode Enable 1</description>
  111250. <bitOffset>7</bitOffset>
  111251. <bitWidth>1</bitWidth>
  111252. <access>read-write</access>
  111253. <enumeratedValues>
  111254. <enumeratedValue>
  111255. <name>0</name>
  111256. <description>All data received is transferred to the data buffer if MAEN2 is cleared.</description>
  111257. <value>#0</value>
  111258. </enumeratedValue>
  111259. <enumeratedValue>
  111260. <name>1</name>
  111261. <description>All data received with the most significant bit cleared, is discarded. All data received with the most significant bit set, is compared with contents of MA1 register. If no match occurs, the data is discarded. If match occurs, data is transferred to the data buffer. This field must be cleared when C7816[ISO7816E] is set/enabled.</description>
  111262. <value>#1</value>
  111263. </enumeratedValue>
  111264. </enumeratedValues>
  111265. </field>
  111266. </fields>
  111267. </register>
  111268. <register>
  111269. <name>C5</name>
  111270. <description>UART Control Register 5</description>
  111271. <addressOffset>0xB</addressOffset>
  111272. <size>8</size>
  111273. <access>read-write</access>
  111274. <resetValue>0</resetValue>
  111275. <resetMask>0xFF</resetMask>
  111276. <fields>
  111277. <field>
  111278. <name>LBKDDMAS</name>
  111279. <description>LIN Break Detect DMA Select Bit</description>
  111280. <bitOffset>3</bitOffset>
  111281. <bitWidth>1</bitWidth>
  111282. <access>read-write</access>
  111283. <enumeratedValues>
  111284. <enumeratedValue>
  111285. <name>0</name>
  111286. <description>If BDH[LBKDIE] and S2[LBKDIF] are set, the LBKDIF interrupt signal is asserted to request an interrupt service.</description>
  111287. <value>#0</value>
  111288. </enumeratedValue>
  111289. <enumeratedValue>
  111290. <name>1</name>
  111291. <description>If BDH[LBKDIE] and S2[LBKDIF] are set, the LBKDIF DMA request signal is asserted to request a DMA transfer.</description>
  111292. <value>#1</value>
  111293. </enumeratedValue>
  111294. </enumeratedValues>
  111295. </field>
  111296. <field>
  111297. <name>ILDMAS</name>
  111298. <description>Idle Line DMA Select</description>
  111299. <bitOffset>4</bitOffset>
  111300. <bitWidth>1</bitWidth>
  111301. <access>read-write</access>
  111302. <enumeratedValues>
  111303. <enumeratedValue>
  111304. <name>0</name>
  111305. <description>If C2[ILIE] and S1[IDLE] are set, the IDLE interrupt request signal is asserted to request an interrupt service.</description>
  111306. <value>#0</value>
  111307. </enumeratedValue>
  111308. <enumeratedValue>
  111309. <name>1</name>
  111310. <description>If C2[ILIE] and S1[IDLE] are set, the IDLE DMA request signal is asserted to request a DMA transfer.</description>
  111311. <value>#1</value>
  111312. </enumeratedValue>
  111313. </enumeratedValues>
  111314. </field>
  111315. <field>
  111316. <name>RDMAS</name>
  111317. <description>Receiver Full DMA Select</description>
  111318. <bitOffset>5</bitOffset>
  111319. <bitWidth>1</bitWidth>
  111320. <access>read-write</access>
  111321. <enumeratedValues>
  111322. <enumeratedValue>
  111323. <name>0</name>
  111324. <description>If C2[RIE] and S1[RDRF] are set, the RDFR interrupt request signal is asserted to request an interrupt service.</description>
  111325. <value>#0</value>
  111326. </enumeratedValue>
  111327. <enumeratedValue>
  111328. <name>1</name>
  111329. <description>If C2[RIE] and S1[RDRF] are set, the RDRF DMA request signal is asserted to request a DMA transfer.</description>
  111330. <value>#1</value>
  111331. </enumeratedValue>
  111332. </enumeratedValues>
  111333. </field>
  111334. <field>
  111335. <name>TCDMAS</name>
  111336. <description>Transmission Complete DMA Select</description>
  111337. <bitOffset>6</bitOffset>
  111338. <bitWidth>1</bitWidth>
  111339. <access>read-write</access>
  111340. <enumeratedValues>
  111341. <enumeratedValue>
  111342. <name>0</name>
  111343. <description>If C2[TCIE] is set and the S1[TC] flag is set, the TC interrupt request signal is asserted to request an interrupt service.</description>
  111344. <value>#0</value>
  111345. </enumeratedValue>
  111346. <enumeratedValue>
  111347. <name>1</name>
  111348. <description>If C2[TCIE] is set and the S1[TC] flag is set, the TC DMA request signal is asserted to request a DMA transfer.</description>
  111349. <value>#1</value>
  111350. </enumeratedValue>
  111351. </enumeratedValues>
  111352. </field>
  111353. <field>
  111354. <name>TDMAS</name>
  111355. <description>Transmitter DMA Select</description>
  111356. <bitOffset>7</bitOffset>
  111357. <bitWidth>1</bitWidth>
  111358. <access>read-write</access>
  111359. <enumeratedValues>
  111360. <enumeratedValue>
  111361. <name>0</name>
  111362. <description>If C2[TIE] is set and the S1[TDRE] flag is set, the TDRE interrupt request signal is asserted to request interrupt service.</description>
  111363. <value>#0</value>
  111364. </enumeratedValue>
  111365. <enumeratedValue>
  111366. <name>1</name>
  111367. <description>If C2[TIE] is set and the S1[TDRE] flag is set, the TDRE DMA request signal is asserted to request a DMA transfer.</description>
  111368. <value>#1</value>
  111369. </enumeratedValue>
  111370. </enumeratedValues>
  111371. </field>
  111372. </fields>
  111373. </register>
  111374. <register>
  111375. <name>ED</name>
  111376. <description>UART Extended Data Register</description>
  111377. <addressOffset>0xC</addressOffset>
  111378. <size>8</size>
  111379. <access>read-only</access>
  111380. <resetValue>0</resetValue>
  111381. <resetMask>0xFF</resetMask>
  111382. <fields>
  111383. <field>
  111384. <name>PARITYE</name>
  111385. <description>The current received dataword contained in D and C3[R8] was received with a parity error.</description>
  111386. <bitOffset>6</bitOffset>
  111387. <bitWidth>1</bitWidth>
  111388. <access>read-only</access>
  111389. <enumeratedValues>
  111390. <enumeratedValue>
  111391. <name>0</name>
  111392. <description>The dataword was received without a parity error.</description>
  111393. <value>#0</value>
  111394. </enumeratedValue>
  111395. <enumeratedValue>
  111396. <name>1</name>
  111397. <description>The dataword was received with a parity error.</description>
  111398. <value>#1</value>
  111399. </enumeratedValue>
  111400. </enumeratedValues>
  111401. </field>
  111402. <field>
  111403. <name>NOISY</name>
  111404. <description>The current received dataword contained in D and C3[R8] was received with noise.</description>
  111405. <bitOffset>7</bitOffset>
  111406. <bitWidth>1</bitWidth>
  111407. <access>read-only</access>
  111408. <enumeratedValues>
  111409. <enumeratedValue>
  111410. <name>0</name>
  111411. <description>The dataword was received without noise.</description>
  111412. <value>#0</value>
  111413. </enumeratedValue>
  111414. <enumeratedValue>
  111415. <name>1</name>
  111416. <description>The data was received with noise.</description>
  111417. <value>#1</value>
  111418. </enumeratedValue>
  111419. </enumeratedValues>
  111420. </field>
  111421. </fields>
  111422. </register>
  111423. <register>
  111424. <name>MODEM</name>
  111425. <description>UART Modem Register</description>
  111426. <addressOffset>0xD</addressOffset>
  111427. <size>8</size>
  111428. <access>read-write</access>
  111429. <resetValue>0</resetValue>
  111430. <resetMask>0xFF</resetMask>
  111431. <fields>
  111432. <field>
  111433. <name>TXCTSE</name>
  111434. <description>Transmitter clear-to-send enable</description>
  111435. <bitOffset>0</bitOffset>
  111436. <bitWidth>1</bitWidth>
  111437. <access>read-write</access>
  111438. <enumeratedValues>
  111439. <enumeratedValue>
  111440. <name>0</name>
  111441. <description>CTS has no effect on the transmitter.</description>
  111442. <value>#0</value>
  111443. </enumeratedValue>
  111444. <enumeratedValue>
  111445. <name>1</name>
  111446. <description>Enables clear-to-send operation. The transmitter checks the state of CTS each time it is ready to send a character. If CTS is asserted, the character is sent. If CTS is deasserted, the signal TXD remains in the mark state and transmission is delayed until CTS is asserted. Changes in CTS as a character is being sent do not affect its transmission.</description>
  111447. <value>#1</value>
  111448. </enumeratedValue>
  111449. </enumeratedValues>
  111450. </field>
  111451. <field>
  111452. <name>TXRTSE</name>
  111453. <description>Transmitter request-to-send enable</description>
  111454. <bitOffset>1</bitOffset>
  111455. <bitWidth>1</bitWidth>
  111456. <access>read-write</access>
  111457. <enumeratedValues>
  111458. <enumeratedValue>
  111459. <name>0</name>
  111460. <description>The transmitter has no effect on RTS.</description>
  111461. <value>#0</value>
  111462. </enumeratedValue>
  111463. <enumeratedValue>
  111464. <name>1</name>
  111465. <description>When a character is placed into an empty transmitter data buffer , RTS asserts one bit time before the start bit is transmitted. RTS deasserts one bit time after all characters in the transmitter data buffer and shift register are completely sent, including the last stop bit. (FIFO) (FIFO)</description>
  111466. <value>#1</value>
  111467. </enumeratedValue>
  111468. </enumeratedValues>
  111469. </field>
  111470. <field>
  111471. <name>TXRTSPOL</name>
  111472. <description>Transmitter request-to-send polarity</description>
  111473. <bitOffset>2</bitOffset>
  111474. <bitWidth>1</bitWidth>
  111475. <access>read-write</access>
  111476. <enumeratedValues>
  111477. <enumeratedValue>
  111478. <name>0</name>
  111479. <description>Transmitter RTS is active low.</description>
  111480. <value>#0</value>
  111481. </enumeratedValue>
  111482. <enumeratedValue>
  111483. <name>1</name>
  111484. <description>Transmitter RTS is active high.</description>
  111485. <value>#1</value>
  111486. </enumeratedValue>
  111487. </enumeratedValues>
  111488. </field>
  111489. <field>
  111490. <name>RXRTSE</name>
  111491. <description>Receiver request-to-send enable</description>
  111492. <bitOffset>3</bitOffset>
  111493. <bitWidth>1</bitWidth>
  111494. <access>read-write</access>
  111495. <enumeratedValues>
  111496. <enumeratedValue>
  111497. <name>0</name>
  111498. <description>The receiver has no effect on RTS.</description>
  111499. <value>#0</value>
  111500. </enumeratedValue>
  111501. <enumeratedValue>
  111502. <name>1</name>
  111503. <description>RTS is deasserted if the number of characters in the receiver data register (FIFO) is equal to or greater than RWFIFO[RXWATER]. RTS is asserted when the number of characters in the receiver data register (FIFO) is less than RWFIFO[RXWATER].</description>
  111504. <value>#1</value>
  111505. </enumeratedValue>
  111506. </enumeratedValues>
  111507. </field>
  111508. </fields>
  111509. </register>
  111510. <register>
  111511. <name>IR</name>
  111512. <description>UART Infrared Register</description>
  111513. <addressOffset>0xE</addressOffset>
  111514. <size>8</size>
  111515. <access>read-write</access>
  111516. <resetValue>0</resetValue>
  111517. <resetMask>0xFF</resetMask>
  111518. <fields>
  111519. <field>
  111520. <name>TNP</name>
  111521. <description>Transmitter narrow pulse</description>
  111522. <bitOffset>0</bitOffset>
  111523. <bitWidth>2</bitWidth>
  111524. <access>read-write</access>
  111525. <enumeratedValues>
  111526. <enumeratedValue>
  111527. <name>00</name>
  111528. <description>3/16.</description>
  111529. <value>#00</value>
  111530. </enumeratedValue>
  111531. <enumeratedValue>
  111532. <name>01</name>
  111533. <description>1/16.</description>
  111534. <value>#01</value>
  111535. </enumeratedValue>
  111536. <enumeratedValue>
  111537. <name>10</name>
  111538. <description>1/32.</description>
  111539. <value>#10</value>
  111540. </enumeratedValue>
  111541. <enumeratedValue>
  111542. <name>11</name>
  111543. <description>1/4.</description>
  111544. <value>#11</value>
  111545. </enumeratedValue>
  111546. </enumeratedValues>
  111547. </field>
  111548. <field>
  111549. <name>IREN</name>
  111550. <description>Infrared enable</description>
  111551. <bitOffset>2</bitOffset>
  111552. <bitWidth>1</bitWidth>
  111553. <access>read-write</access>
  111554. <enumeratedValues>
  111555. <enumeratedValue>
  111556. <name>0</name>
  111557. <description>IR disabled.</description>
  111558. <value>#0</value>
  111559. </enumeratedValue>
  111560. <enumeratedValue>
  111561. <name>1</name>
  111562. <description>IR enabled.</description>
  111563. <value>#1</value>
  111564. </enumeratedValue>
  111565. </enumeratedValues>
  111566. </field>
  111567. </fields>
  111568. </register>
  111569. <register>
  111570. <name>PFIFO</name>
  111571. <description>UART FIFO Parameters</description>
  111572. <addressOffset>0x10</addressOffset>
  111573. <size>8</size>
  111574. <access>read-write</access>
  111575. <resetValue>0</resetValue>
  111576. <resetMask>0xFF</resetMask>
  111577. <fields>
  111578. <field>
  111579. <name>RXFIFOSIZE</name>
  111580. <description>Receive FIFO. Buffer Depth</description>
  111581. <bitOffset>0</bitOffset>
  111582. <bitWidth>3</bitWidth>
  111583. <access>read-only</access>
  111584. <enumeratedValues>
  111585. <enumeratedValue>
  111586. <name>000</name>
  111587. <description>Receive FIFO/Buffer depth = 1 dataword.</description>
  111588. <value>#000</value>
  111589. </enumeratedValue>
  111590. <enumeratedValue>
  111591. <name>001</name>
  111592. <description>Receive FIFO/Buffer depth = 4 datawords.</description>
  111593. <value>#001</value>
  111594. </enumeratedValue>
  111595. <enumeratedValue>
  111596. <name>010</name>
  111597. <description>Receive FIFO/Buffer depth = 8 datawords.</description>
  111598. <value>#010</value>
  111599. </enumeratedValue>
  111600. <enumeratedValue>
  111601. <name>011</name>
  111602. <description>Receive FIFO/Buffer depth = 16 datawords.</description>
  111603. <value>#011</value>
  111604. </enumeratedValue>
  111605. <enumeratedValue>
  111606. <name>100</name>
  111607. <description>Receive FIFO/Buffer depth = 32 datawords.</description>
  111608. <value>#100</value>
  111609. </enumeratedValue>
  111610. <enumeratedValue>
  111611. <name>101</name>
  111612. <description>Receive FIFO/Buffer depth = 64 datawords.</description>
  111613. <value>#101</value>
  111614. </enumeratedValue>
  111615. <enumeratedValue>
  111616. <name>110</name>
  111617. <description>Receive FIFO/Buffer depth = 128 datawords.</description>
  111618. <value>#110</value>
  111619. </enumeratedValue>
  111620. </enumeratedValues>
  111621. </field>
  111622. <field>
  111623. <name>RXFE</name>
  111624. <description>Receive FIFO Enable</description>
  111625. <bitOffset>3</bitOffset>
  111626. <bitWidth>1</bitWidth>
  111627. <access>read-write</access>
  111628. <enumeratedValues>
  111629. <enumeratedValue>
  111630. <name>0</name>
  111631. <description>Receive FIFO is not enabled. Buffer is depth 1. (Legacy support)</description>
  111632. <value>#0</value>
  111633. </enumeratedValue>
  111634. <enumeratedValue>
  111635. <name>1</name>
  111636. <description>Receive FIFO is enabled. Buffer is depth indicted by RXFIFOSIZE.</description>
  111637. <value>#1</value>
  111638. </enumeratedValue>
  111639. </enumeratedValues>
  111640. </field>
  111641. <field>
  111642. <name>TXFIFOSIZE</name>
  111643. <description>Transmit FIFO. Buffer Depth</description>
  111644. <bitOffset>4</bitOffset>
  111645. <bitWidth>3</bitWidth>
  111646. <access>read-only</access>
  111647. <enumeratedValues>
  111648. <enumeratedValue>
  111649. <name>000</name>
  111650. <description>Transmit FIFO/Buffer depth = 1 dataword.</description>
  111651. <value>#000</value>
  111652. </enumeratedValue>
  111653. <enumeratedValue>
  111654. <name>001</name>
  111655. <description>Transmit FIFO/Buffer depth = 4 datawords.</description>
  111656. <value>#001</value>
  111657. </enumeratedValue>
  111658. <enumeratedValue>
  111659. <name>010</name>
  111660. <description>Transmit FIFO/Buffer depth = 8 datawords.</description>
  111661. <value>#010</value>
  111662. </enumeratedValue>
  111663. <enumeratedValue>
  111664. <name>011</name>
  111665. <description>Transmit FIFO/Buffer depth = 16 datawords.</description>
  111666. <value>#011</value>
  111667. </enumeratedValue>
  111668. <enumeratedValue>
  111669. <name>100</name>
  111670. <description>Transmit FIFO/Buffer depth = 32 datawords.</description>
  111671. <value>#100</value>
  111672. </enumeratedValue>
  111673. <enumeratedValue>
  111674. <name>101</name>
  111675. <description>Transmit FIFO/Buffer depth = 64 datawords.</description>
  111676. <value>#101</value>
  111677. </enumeratedValue>
  111678. <enumeratedValue>
  111679. <name>110</name>
  111680. <description>Transmit FIFO/Buffer depth = 128 datawords.</description>
  111681. <value>#110</value>
  111682. </enumeratedValue>
  111683. </enumeratedValues>
  111684. </field>
  111685. <field>
  111686. <name>TXFE</name>
  111687. <description>Transmit FIFO Enable</description>
  111688. <bitOffset>7</bitOffset>
  111689. <bitWidth>1</bitWidth>
  111690. <access>read-write</access>
  111691. <enumeratedValues>
  111692. <enumeratedValue>
  111693. <name>0</name>
  111694. <description>Transmit FIFO is not enabled. Buffer is depth 1. (Legacy support).</description>
  111695. <value>#0</value>
  111696. </enumeratedValue>
  111697. <enumeratedValue>
  111698. <name>1</name>
  111699. <description>Transmit FIFO is enabled. Buffer is depth indicated by TXFIFOSIZE.</description>
  111700. <value>#1</value>
  111701. </enumeratedValue>
  111702. </enumeratedValues>
  111703. </field>
  111704. </fields>
  111705. </register>
  111706. <register>
  111707. <name>CFIFO</name>
  111708. <description>UART FIFO Control Register</description>
  111709. <addressOffset>0x11</addressOffset>
  111710. <size>8</size>
  111711. <access>read-write</access>
  111712. <resetValue>0</resetValue>
  111713. <resetMask>0xFF</resetMask>
  111714. <fields>
  111715. <field>
  111716. <name>RXUFE</name>
  111717. <description>Receive FIFO Underflow Interrupt Enable</description>
  111718. <bitOffset>0</bitOffset>
  111719. <bitWidth>1</bitWidth>
  111720. <access>read-write</access>
  111721. <enumeratedValues>
  111722. <enumeratedValue>
  111723. <name>0</name>
  111724. <description>RXUF flag does not generate an interrupt to the host.</description>
  111725. <value>#0</value>
  111726. </enumeratedValue>
  111727. <enumeratedValue>
  111728. <name>1</name>
  111729. <description>RXUF flag generates an interrupt to the host.</description>
  111730. <value>#1</value>
  111731. </enumeratedValue>
  111732. </enumeratedValues>
  111733. </field>
  111734. <field>
  111735. <name>TXOFE</name>
  111736. <description>Transmit FIFO Overflow Interrupt Enable</description>
  111737. <bitOffset>1</bitOffset>
  111738. <bitWidth>1</bitWidth>
  111739. <access>read-write</access>
  111740. <enumeratedValues>
  111741. <enumeratedValue>
  111742. <name>0</name>
  111743. <description>TXOF flag does not generate an interrupt to the host.</description>
  111744. <value>#0</value>
  111745. </enumeratedValue>
  111746. <enumeratedValue>
  111747. <name>1</name>
  111748. <description>TXOF flag generates an interrupt to the host.</description>
  111749. <value>#1</value>
  111750. </enumeratedValue>
  111751. </enumeratedValues>
  111752. </field>
  111753. <field>
  111754. <name>RXOFE</name>
  111755. <description>Receive FIFO Overflow Interrupt Enable</description>
  111756. <bitOffset>2</bitOffset>
  111757. <bitWidth>1</bitWidth>
  111758. <access>read-write</access>
  111759. <enumeratedValues>
  111760. <enumeratedValue>
  111761. <name>0</name>
  111762. <description>RXOF flag does not generate an interrupt to the host.</description>
  111763. <value>#0</value>
  111764. </enumeratedValue>
  111765. <enumeratedValue>
  111766. <name>1</name>
  111767. <description>RXOF flag generates an interrupt to the host.</description>
  111768. <value>#1</value>
  111769. </enumeratedValue>
  111770. </enumeratedValues>
  111771. </field>
  111772. <field>
  111773. <name>RXFLUSH</name>
  111774. <description>Receive FIFO/Buffer Flush</description>
  111775. <bitOffset>6</bitOffset>
  111776. <bitWidth>1</bitWidth>
  111777. <access>write-only</access>
  111778. <enumeratedValues>
  111779. <enumeratedValue>
  111780. <name>0</name>
  111781. <description>No flush operation occurs.</description>
  111782. <value>#0</value>
  111783. </enumeratedValue>
  111784. <enumeratedValue>
  111785. <name>1</name>
  111786. <description>All data in the receive FIFO/buffer is cleared out.</description>
  111787. <value>#1</value>
  111788. </enumeratedValue>
  111789. </enumeratedValues>
  111790. </field>
  111791. <field>
  111792. <name>TXFLUSH</name>
  111793. <description>Transmit FIFO/Buffer Flush</description>
  111794. <bitOffset>7</bitOffset>
  111795. <bitWidth>1</bitWidth>
  111796. <access>write-only</access>
  111797. <enumeratedValues>
  111798. <enumeratedValue>
  111799. <name>0</name>
  111800. <description>No flush operation occurs.</description>
  111801. <value>#0</value>
  111802. </enumeratedValue>
  111803. <enumeratedValue>
  111804. <name>1</name>
  111805. <description>All data in the transmit FIFO/Buffer is cleared out.</description>
  111806. <value>#1</value>
  111807. </enumeratedValue>
  111808. </enumeratedValues>
  111809. </field>
  111810. </fields>
  111811. </register>
  111812. <register>
  111813. <name>SFIFO</name>
  111814. <description>UART FIFO Status Register</description>
  111815. <addressOffset>0x12</addressOffset>
  111816. <size>8</size>
  111817. <access>read-write</access>
  111818. <resetValue>0xC0</resetValue>
  111819. <resetMask>0xFF</resetMask>
  111820. <fields>
  111821. <field>
  111822. <name>RXUF</name>
  111823. <description>Receiver Buffer Underflow Flag</description>
  111824. <bitOffset>0</bitOffset>
  111825. <bitWidth>1</bitWidth>
  111826. <access>read-write</access>
  111827. <enumeratedValues>
  111828. <enumeratedValue>
  111829. <name>0</name>
  111830. <description>No receive buffer underflow has occurred since the last time the flag was cleared.</description>
  111831. <value>#0</value>
  111832. </enumeratedValue>
  111833. <enumeratedValue>
  111834. <name>1</name>
  111835. <description>At least one receive buffer underflow has occurred since the last time the flag was cleared.</description>
  111836. <value>#1</value>
  111837. </enumeratedValue>
  111838. </enumeratedValues>
  111839. </field>
  111840. <field>
  111841. <name>TXOF</name>
  111842. <description>Transmitter Buffer Overflow Flag</description>
  111843. <bitOffset>1</bitOffset>
  111844. <bitWidth>1</bitWidth>
  111845. <access>read-write</access>
  111846. <enumeratedValues>
  111847. <enumeratedValue>
  111848. <name>0</name>
  111849. <description>No transmit buffer overflow has occurred since the last time the flag was cleared.</description>
  111850. <value>#0</value>
  111851. </enumeratedValue>
  111852. <enumeratedValue>
  111853. <name>1</name>
  111854. <description>At least one transmit buffer overflow has occurred since the last time the flag was cleared.</description>
  111855. <value>#1</value>
  111856. </enumeratedValue>
  111857. </enumeratedValues>
  111858. </field>
  111859. <field>
  111860. <name>RXOF</name>
  111861. <description>Receiver Buffer Overflow Flag</description>
  111862. <bitOffset>2</bitOffset>
  111863. <bitWidth>1</bitWidth>
  111864. <access>read-write</access>
  111865. <enumeratedValues>
  111866. <enumeratedValue>
  111867. <name>0</name>
  111868. <description>No receive buffer overflow has occurred since the last time the flag was cleared.</description>
  111869. <value>#0</value>
  111870. </enumeratedValue>
  111871. <enumeratedValue>
  111872. <name>1</name>
  111873. <description>At least one receive buffer overflow has occurred since the last time the flag was cleared.</description>
  111874. <value>#1</value>
  111875. </enumeratedValue>
  111876. </enumeratedValues>
  111877. </field>
  111878. <field>
  111879. <name>RXEMPT</name>
  111880. <description>Receive Buffer/FIFO Empty</description>
  111881. <bitOffset>6</bitOffset>
  111882. <bitWidth>1</bitWidth>
  111883. <access>read-only</access>
  111884. <enumeratedValues>
  111885. <enumeratedValue>
  111886. <name>0</name>
  111887. <description>Receive buffer is not empty.</description>
  111888. <value>#0</value>
  111889. </enumeratedValue>
  111890. <enumeratedValue>
  111891. <name>1</name>
  111892. <description>Receive buffer is empty.</description>
  111893. <value>#1</value>
  111894. </enumeratedValue>
  111895. </enumeratedValues>
  111896. </field>
  111897. <field>
  111898. <name>TXEMPT</name>
  111899. <description>Transmit Buffer/FIFO Empty</description>
  111900. <bitOffset>7</bitOffset>
  111901. <bitWidth>1</bitWidth>
  111902. <access>read-only</access>
  111903. <enumeratedValues>
  111904. <enumeratedValue>
  111905. <name>0</name>
  111906. <description>Transmit buffer is not empty.</description>
  111907. <value>#0</value>
  111908. </enumeratedValue>
  111909. <enumeratedValue>
  111910. <name>1</name>
  111911. <description>Transmit buffer is empty.</description>
  111912. <value>#1</value>
  111913. </enumeratedValue>
  111914. </enumeratedValues>
  111915. </field>
  111916. </fields>
  111917. </register>
  111918. <register>
  111919. <name>TWFIFO</name>
  111920. <description>UART FIFO Transmit Watermark</description>
  111921. <addressOffset>0x13</addressOffset>
  111922. <size>8</size>
  111923. <access>read-write</access>
  111924. <resetValue>0</resetValue>
  111925. <resetMask>0xFF</resetMask>
  111926. <fields>
  111927. <field>
  111928. <name>TXWATER</name>
  111929. <description>Transmit Watermark</description>
  111930. <bitOffset>0</bitOffset>
  111931. <bitWidth>8</bitWidth>
  111932. <access>read-write</access>
  111933. </field>
  111934. </fields>
  111935. </register>
  111936. <register>
  111937. <name>TCFIFO</name>
  111938. <description>UART FIFO Transmit Count</description>
  111939. <addressOffset>0x14</addressOffset>
  111940. <size>8</size>
  111941. <access>read-only</access>
  111942. <resetValue>0</resetValue>
  111943. <resetMask>0xFF</resetMask>
  111944. <fields>
  111945. <field>
  111946. <name>TXCOUNT</name>
  111947. <description>Transmit Counter</description>
  111948. <bitOffset>0</bitOffset>
  111949. <bitWidth>8</bitWidth>
  111950. <access>read-only</access>
  111951. </field>
  111952. </fields>
  111953. </register>
  111954. <register>
  111955. <name>RWFIFO</name>
  111956. <description>UART FIFO Receive Watermark</description>
  111957. <addressOffset>0x15</addressOffset>
  111958. <size>8</size>
  111959. <access>read-write</access>
  111960. <resetValue>0x1</resetValue>
  111961. <resetMask>0xFF</resetMask>
  111962. <fields>
  111963. <field>
  111964. <name>RXWATER</name>
  111965. <description>Receive Watermark</description>
  111966. <bitOffset>0</bitOffset>
  111967. <bitWidth>8</bitWidth>
  111968. <access>read-write</access>
  111969. </field>
  111970. </fields>
  111971. </register>
  111972. <register>
  111973. <name>RCFIFO</name>
  111974. <description>UART FIFO Receive Count</description>
  111975. <addressOffset>0x16</addressOffset>
  111976. <size>8</size>
  111977. <access>read-only</access>
  111978. <resetValue>0</resetValue>
  111979. <resetMask>0xFF</resetMask>
  111980. <fields>
  111981. <field>
  111982. <name>RXCOUNT</name>
  111983. <description>Receive Counter</description>
  111984. <bitOffset>0</bitOffset>
  111985. <bitWidth>8</bitWidth>
  111986. <access>read-only</access>
  111987. </field>
  111988. </fields>
  111989. </register>
  111990. </registers>
  111991. </peripheral>
  111992. <peripheral>
  111993. <name>UART4</name>
  111994. <description>Serial Communication Interface</description>
  111995. <groupName>UART</groupName>
  111996. <prependToName>UART4_</prependToName>
  111997. <baseAddress>0x400EA000</baseAddress>
  111998. <addressBlock>
  111999. <offset>0</offset>
  112000. <size>0x17</size>
  112001. <usage>registers</usage>
  112002. </addressBlock>
  112003. <interrupt>
  112004. <name>UART4_RX_TX</name>
  112005. <value>66</value>
  112006. </interrupt>
  112007. <interrupt>
  112008. <name>UART4_ERR</name>
  112009. <value>67</value>
  112010. </interrupt>
  112011. <registers>
  112012. <register>
  112013. <name>BDH</name>
  112014. <description>UART Baud Rate Registers: High</description>
  112015. <addressOffset>0</addressOffset>
  112016. <size>8</size>
  112017. <access>read-write</access>
  112018. <resetValue>0</resetValue>
  112019. <resetMask>0xFF</resetMask>
  112020. <fields>
  112021. <field>
  112022. <name>SBR</name>
  112023. <description>UART Baud Rate Bits</description>
  112024. <bitOffset>0</bitOffset>
  112025. <bitWidth>5</bitWidth>
  112026. <access>read-write</access>
  112027. </field>
  112028. <field>
  112029. <name>SBNS</name>
  112030. <description>Stop Bit Number Select</description>
  112031. <bitOffset>5</bitOffset>
  112032. <bitWidth>1</bitWidth>
  112033. <access>read-write</access>
  112034. <enumeratedValues>
  112035. <enumeratedValue>
  112036. <name>0</name>
  112037. <description>Data frame consists of a single stop bit.</description>
  112038. <value>#0</value>
  112039. </enumeratedValue>
  112040. <enumeratedValue>
  112041. <name>1</name>
  112042. <description>Data frame consists of two stop bits.</description>
  112043. <value>#1</value>
  112044. </enumeratedValue>
  112045. </enumeratedValues>
  112046. </field>
  112047. <field>
  112048. <name>RXEDGIE</name>
  112049. <description>RxD Input Active Edge Interrupt Enable</description>
  112050. <bitOffset>6</bitOffset>
  112051. <bitWidth>1</bitWidth>
  112052. <access>read-write</access>
  112053. <enumeratedValues>
  112054. <enumeratedValue>
  112055. <name>0</name>
  112056. <description>Hardware interrupts from RXEDGIF disabled using polling.</description>
  112057. <value>#0</value>
  112058. </enumeratedValue>
  112059. <enumeratedValue>
  112060. <name>1</name>
  112061. <description>RXEDGIF interrupt request enabled.</description>
  112062. <value>#1</value>
  112063. </enumeratedValue>
  112064. </enumeratedValues>
  112065. </field>
  112066. <field>
  112067. <name>LBKDIE</name>
  112068. <description>LIN Break Detect Interrupt or DMA Request Enable</description>
  112069. <bitOffset>7</bitOffset>
  112070. <bitWidth>1</bitWidth>
  112071. <access>read-write</access>
  112072. <enumeratedValues>
  112073. <enumeratedValue>
  112074. <name>0</name>
  112075. <description>LBKDIF interrupt and DMA transfer requests disabled.</description>
  112076. <value>#0</value>
  112077. </enumeratedValue>
  112078. <enumeratedValue>
  112079. <name>1</name>
  112080. <description>LBKDIF interrupt or DMA transfer requests enabled.</description>
  112081. <value>#1</value>
  112082. </enumeratedValue>
  112083. </enumeratedValues>
  112084. </field>
  112085. </fields>
  112086. </register>
  112087. <register>
  112088. <name>BDL</name>
  112089. <description>UART Baud Rate Registers: Low</description>
  112090. <addressOffset>0x1</addressOffset>
  112091. <size>8</size>
  112092. <access>read-write</access>
  112093. <resetValue>0x4</resetValue>
  112094. <resetMask>0xFF</resetMask>
  112095. <fields>
  112096. <field>
  112097. <name>SBR</name>
  112098. <description>UART Baud Rate Bits</description>
  112099. <bitOffset>0</bitOffset>
  112100. <bitWidth>8</bitWidth>
  112101. <access>read-write</access>
  112102. </field>
  112103. </fields>
  112104. </register>
  112105. <register>
  112106. <name>C1</name>
  112107. <description>UART Control Register 1</description>
  112108. <addressOffset>0x2</addressOffset>
  112109. <size>8</size>
  112110. <access>read-write</access>
  112111. <resetValue>0</resetValue>
  112112. <resetMask>0xFF</resetMask>
  112113. <fields>
  112114. <field>
  112115. <name>PT</name>
  112116. <description>Parity Type</description>
  112117. <bitOffset>0</bitOffset>
  112118. <bitWidth>1</bitWidth>
  112119. <access>read-write</access>
  112120. <enumeratedValues>
  112121. <enumeratedValue>
  112122. <name>0</name>
  112123. <description>Even parity.</description>
  112124. <value>#0</value>
  112125. </enumeratedValue>
  112126. <enumeratedValue>
  112127. <name>1</name>
  112128. <description>Odd parity.</description>
  112129. <value>#1</value>
  112130. </enumeratedValue>
  112131. </enumeratedValues>
  112132. </field>
  112133. <field>
  112134. <name>PE</name>
  112135. <description>Parity Enable</description>
  112136. <bitOffset>1</bitOffset>
  112137. <bitWidth>1</bitWidth>
  112138. <access>read-write</access>
  112139. <enumeratedValues>
  112140. <enumeratedValue>
  112141. <name>0</name>
  112142. <description>Parity function disabled.</description>
  112143. <value>#0</value>
  112144. </enumeratedValue>
  112145. <enumeratedValue>
  112146. <name>1</name>
  112147. <description>Parity function enabled.</description>
  112148. <value>#1</value>
  112149. </enumeratedValue>
  112150. </enumeratedValues>
  112151. </field>
  112152. <field>
  112153. <name>ILT</name>
  112154. <description>Idle Line Type Select</description>
  112155. <bitOffset>2</bitOffset>
  112156. <bitWidth>1</bitWidth>
  112157. <access>read-write</access>
  112158. <enumeratedValues>
  112159. <enumeratedValue>
  112160. <name>0</name>
  112161. <description>Idle character bit count starts after start bit.</description>
  112162. <value>#0</value>
  112163. </enumeratedValue>
  112164. <enumeratedValue>
  112165. <name>1</name>
  112166. <description>Idle character bit count starts after stop bit.</description>
  112167. <value>#1</value>
  112168. </enumeratedValue>
  112169. </enumeratedValues>
  112170. </field>
  112171. <field>
  112172. <name>WAKE</name>
  112173. <description>Receiver Wakeup Method Select</description>
  112174. <bitOffset>3</bitOffset>
  112175. <bitWidth>1</bitWidth>
  112176. <access>read-write</access>
  112177. <enumeratedValues>
  112178. <enumeratedValue>
  112179. <name>0</name>
  112180. <description>Idle line wakeup.</description>
  112181. <value>#0</value>
  112182. </enumeratedValue>
  112183. <enumeratedValue>
  112184. <name>1</name>
  112185. <description>Address mark wakeup.</description>
  112186. <value>#1</value>
  112187. </enumeratedValue>
  112188. </enumeratedValues>
  112189. </field>
  112190. <field>
  112191. <name>M</name>
  112192. <description>9-bit or 8-bit Mode Select</description>
  112193. <bitOffset>4</bitOffset>
  112194. <bitWidth>1</bitWidth>
  112195. <access>read-write</access>
  112196. <enumeratedValues>
  112197. <enumeratedValue>
  112198. <name>0</name>
  112199. <description>Normal-start + 8 data bits (MSB/LSB first as determined by MSBF) + stop.</description>
  112200. <value>#0</value>
  112201. </enumeratedValue>
  112202. <enumeratedValue>
  112203. <name>1</name>
  112204. <description>Use-start + 9 data bits (MSB/LSB first as determined by MSBF) + stop.</description>
  112205. <value>#1</value>
  112206. </enumeratedValue>
  112207. </enumeratedValues>
  112208. </field>
  112209. <field>
  112210. <name>RSRC</name>
  112211. <description>Receiver Source Select</description>
  112212. <bitOffset>5</bitOffset>
  112213. <bitWidth>1</bitWidth>
  112214. <access>read-write</access>
  112215. <enumeratedValues>
  112216. <enumeratedValue>
  112217. <name>0</name>
  112218. <description>Selects internal loop back mode. The receiver input is internally connected to transmitter output.</description>
  112219. <value>#0</value>
  112220. </enumeratedValue>
  112221. <enumeratedValue>
  112222. <name>1</name>
  112223. <description>Single wire UART mode where the receiver input is connected to the transmit pin input signal.</description>
  112224. <value>#1</value>
  112225. </enumeratedValue>
  112226. </enumeratedValues>
  112227. </field>
  112228. <field>
  112229. <name>UARTSWAI</name>
  112230. <description>UART Stops in Wait Mode</description>
  112231. <bitOffset>6</bitOffset>
  112232. <bitWidth>1</bitWidth>
  112233. <access>read-write</access>
  112234. <enumeratedValues>
  112235. <enumeratedValue>
  112236. <name>0</name>
  112237. <description>UART clock continues to run in Wait mode.</description>
  112238. <value>#0</value>
  112239. </enumeratedValue>
  112240. <enumeratedValue>
  112241. <name>1</name>
  112242. <description>UART clock freezes while CPU is in Wait mode.</description>
  112243. <value>#1</value>
  112244. </enumeratedValue>
  112245. </enumeratedValues>
  112246. </field>
  112247. <field>
  112248. <name>LOOPS</name>
  112249. <description>Loop Mode Select</description>
  112250. <bitOffset>7</bitOffset>
  112251. <bitWidth>1</bitWidth>
  112252. <access>read-write</access>
  112253. <enumeratedValues>
  112254. <enumeratedValue>
  112255. <name>0</name>
  112256. <description>Normal operation.</description>
  112257. <value>#0</value>
  112258. </enumeratedValue>
  112259. <enumeratedValue>
  112260. <name>1</name>
  112261. <description>Loop mode where transmitter output is internally connected to receiver input. The receiver input is determined by RSRC.</description>
  112262. <value>#1</value>
  112263. </enumeratedValue>
  112264. </enumeratedValues>
  112265. </field>
  112266. </fields>
  112267. </register>
  112268. <register>
  112269. <name>C2</name>
  112270. <description>UART Control Register 2</description>
  112271. <addressOffset>0x3</addressOffset>
  112272. <size>8</size>
  112273. <access>read-write</access>
  112274. <resetValue>0</resetValue>
  112275. <resetMask>0xFF</resetMask>
  112276. <fields>
  112277. <field>
  112278. <name>SBK</name>
  112279. <description>Send Break</description>
  112280. <bitOffset>0</bitOffset>
  112281. <bitWidth>1</bitWidth>
  112282. <access>read-write</access>
  112283. <enumeratedValues>
  112284. <enumeratedValue>
  112285. <name>0</name>
  112286. <description>Normal transmitter operation.</description>
  112287. <value>#0</value>
  112288. </enumeratedValue>
  112289. <enumeratedValue>
  112290. <name>1</name>
  112291. <description>Queue break characters to be sent.</description>
  112292. <value>#1</value>
  112293. </enumeratedValue>
  112294. </enumeratedValues>
  112295. </field>
  112296. <field>
  112297. <name>RWU</name>
  112298. <description>Receiver Wakeup Control</description>
  112299. <bitOffset>1</bitOffset>
  112300. <bitWidth>1</bitWidth>
  112301. <access>read-write</access>
  112302. <enumeratedValues>
  112303. <enumeratedValue>
  112304. <name>0</name>
  112305. <description>Normal operation.</description>
  112306. <value>#0</value>
  112307. </enumeratedValue>
  112308. <enumeratedValue>
  112309. <name>1</name>
  112310. <description>RWU enables the wakeup function and inhibits further receiver interrupt requests. Normally, hardware wakes the receiver by automatically clearing RWU.</description>
  112311. <value>#1</value>
  112312. </enumeratedValue>
  112313. </enumeratedValues>
  112314. </field>
  112315. <field>
  112316. <name>RE</name>
  112317. <description>Receiver Enable</description>
  112318. <bitOffset>2</bitOffset>
  112319. <bitWidth>1</bitWidth>
  112320. <access>read-write</access>
  112321. <enumeratedValues>
  112322. <enumeratedValue>
  112323. <name>0</name>
  112324. <description>Receiver off.</description>
  112325. <value>#0</value>
  112326. </enumeratedValue>
  112327. <enumeratedValue>
  112328. <name>1</name>
  112329. <description>Receiver on.</description>
  112330. <value>#1</value>
  112331. </enumeratedValue>
  112332. </enumeratedValues>
  112333. </field>
  112334. <field>
  112335. <name>TE</name>
  112336. <description>Transmitter Enable</description>
  112337. <bitOffset>3</bitOffset>
  112338. <bitWidth>1</bitWidth>
  112339. <access>read-write</access>
  112340. <enumeratedValues>
  112341. <enumeratedValue>
  112342. <name>0</name>
  112343. <description>Transmitter off.</description>
  112344. <value>#0</value>
  112345. </enumeratedValue>
  112346. <enumeratedValue>
  112347. <name>1</name>
  112348. <description>Transmitter on.</description>
  112349. <value>#1</value>
  112350. </enumeratedValue>
  112351. </enumeratedValues>
  112352. </field>
  112353. <field>
  112354. <name>ILIE</name>
  112355. <description>Idle Line Interrupt DMA Transfer Enable</description>
  112356. <bitOffset>4</bitOffset>
  112357. <bitWidth>1</bitWidth>
  112358. <access>read-write</access>
  112359. <enumeratedValues>
  112360. <enumeratedValue>
  112361. <name>0</name>
  112362. <description>IDLE interrupt requests disabled. and DMA transfer</description>
  112363. <value>#0</value>
  112364. </enumeratedValue>
  112365. <enumeratedValue>
  112366. <name>1</name>
  112367. <description>IDLE interrupt requests enabled. or DMA transfer</description>
  112368. <value>#1</value>
  112369. </enumeratedValue>
  112370. </enumeratedValues>
  112371. </field>
  112372. <field>
  112373. <name>RIE</name>
  112374. <description>Receiver Full Interrupt or DMA Transfer Enable</description>
  112375. <bitOffset>5</bitOffset>
  112376. <bitWidth>1</bitWidth>
  112377. <access>read-write</access>
  112378. <enumeratedValues>
  112379. <enumeratedValue>
  112380. <name>0</name>
  112381. <description>RDRF interrupt and DMA transfer requests disabled.</description>
  112382. <value>#0</value>
  112383. </enumeratedValue>
  112384. <enumeratedValue>
  112385. <name>1</name>
  112386. <description>RDRF interrupt or DMA transfer requests enabled.</description>
  112387. <value>#1</value>
  112388. </enumeratedValue>
  112389. </enumeratedValues>
  112390. </field>
  112391. <field>
  112392. <name>TCIE</name>
  112393. <description>Transmission Complete Interrupt or DMA Transfer Enable</description>
  112394. <bitOffset>6</bitOffset>
  112395. <bitWidth>1</bitWidth>
  112396. <access>read-write</access>
  112397. <enumeratedValues>
  112398. <enumeratedValue>
  112399. <name>0</name>
  112400. <description>TC interrupt and DMA transfer requests disabled.</description>
  112401. <value>#0</value>
  112402. </enumeratedValue>
  112403. <enumeratedValue>
  112404. <name>1</name>
  112405. <description>TC interrupt or DMA transfer requests enabled.</description>
  112406. <value>#1</value>
  112407. </enumeratedValue>
  112408. </enumeratedValues>
  112409. </field>
  112410. <field>
  112411. <name>TIE</name>
  112412. <description>Transmitter Interrupt or DMA Transfer Enable.</description>
  112413. <bitOffset>7</bitOffset>
  112414. <bitWidth>1</bitWidth>
  112415. <access>read-write</access>
  112416. <enumeratedValues>
  112417. <enumeratedValue>
  112418. <name>0</name>
  112419. <description>TDRE interrupt and DMA transfer requests disabled.</description>
  112420. <value>#0</value>
  112421. </enumeratedValue>
  112422. <enumeratedValue>
  112423. <name>1</name>
  112424. <description>TDRE interrupt or DMA transfer requests enabled.</description>
  112425. <value>#1</value>
  112426. </enumeratedValue>
  112427. </enumeratedValues>
  112428. </field>
  112429. </fields>
  112430. </register>
  112431. <register>
  112432. <name>S1</name>
  112433. <description>UART Status Register 1</description>
  112434. <addressOffset>0x4</addressOffset>
  112435. <size>8</size>
  112436. <access>read-only</access>
  112437. <resetValue>0xC0</resetValue>
  112438. <resetMask>0xFF</resetMask>
  112439. <fields>
  112440. <field>
  112441. <name>PF</name>
  112442. <description>Parity Error Flag</description>
  112443. <bitOffset>0</bitOffset>
  112444. <bitWidth>1</bitWidth>
  112445. <access>read-only</access>
  112446. <enumeratedValues>
  112447. <enumeratedValue>
  112448. <name>0</name>
  112449. <description>No parity error detected since the last time this flag was cleared. If the receive buffer has a depth greater than 1, then there may be data in the receive buffer what was received with a parity error.</description>
  112450. <value>#0</value>
  112451. </enumeratedValue>
  112452. <enumeratedValue>
  112453. <name>1</name>
  112454. <description>At least one dataword was received with a parity error since the last time this flag was cleared.</description>
  112455. <value>#1</value>
  112456. </enumeratedValue>
  112457. </enumeratedValues>
  112458. </field>
  112459. <field>
  112460. <name>FE</name>
  112461. <description>Framing Error Flag</description>
  112462. <bitOffset>1</bitOffset>
  112463. <bitWidth>1</bitWidth>
  112464. <access>read-only</access>
  112465. <enumeratedValues>
  112466. <enumeratedValue>
  112467. <name>0</name>
  112468. <description>No framing error detected.</description>
  112469. <value>#0</value>
  112470. </enumeratedValue>
  112471. <enumeratedValue>
  112472. <name>1</name>
  112473. <description>Framing error.</description>
  112474. <value>#1</value>
  112475. </enumeratedValue>
  112476. </enumeratedValues>
  112477. </field>
  112478. <field>
  112479. <name>NF</name>
  112480. <description>Noise Flag</description>
  112481. <bitOffset>2</bitOffset>
  112482. <bitWidth>1</bitWidth>
  112483. <access>read-only</access>
  112484. <enumeratedValues>
  112485. <enumeratedValue>
  112486. <name>0</name>
  112487. <description>No noise detected since the last time this flag was cleared. If the receive buffer has a depth greater than 1 then there may be data in the receiver buffer that was received with noise.</description>
  112488. <value>#0</value>
  112489. </enumeratedValue>
  112490. <enumeratedValue>
  112491. <name>1</name>
  112492. <description>At least one dataword was received with noise detected since the last time the flag was cleared.</description>
  112493. <value>#1</value>
  112494. </enumeratedValue>
  112495. </enumeratedValues>
  112496. </field>
  112497. <field>
  112498. <name>OR</name>
  112499. <description>Receiver Overrun Flag</description>
  112500. <bitOffset>3</bitOffset>
  112501. <bitWidth>1</bitWidth>
  112502. <access>read-only</access>
  112503. <enumeratedValues>
  112504. <enumeratedValue>
  112505. <name>0</name>
  112506. <description>No overrun has occurred since the last time the flag was cleared.</description>
  112507. <value>#0</value>
  112508. </enumeratedValue>
  112509. <enumeratedValue>
  112510. <name>1</name>
  112511. <description>Overrun has occurred or the overrun flag has not been cleared since the last overrun occured.</description>
  112512. <value>#1</value>
  112513. </enumeratedValue>
  112514. </enumeratedValues>
  112515. </field>
  112516. <field>
  112517. <name>IDLE</name>
  112518. <description>Idle Line Flag</description>
  112519. <bitOffset>4</bitOffset>
  112520. <bitWidth>1</bitWidth>
  112521. <access>read-only</access>
  112522. <enumeratedValues>
  112523. <enumeratedValue>
  112524. <name>0</name>
  112525. <description>Receiver input is either active now or has never become active since the IDLE flag was last cleared.</description>
  112526. <value>#0</value>
  112527. </enumeratedValue>
  112528. <enumeratedValue>
  112529. <name>1</name>
  112530. <description>Receiver input has become idle or the flag has not been cleared since it last asserted.</description>
  112531. <value>#1</value>
  112532. </enumeratedValue>
  112533. </enumeratedValues>
  112534. </field>
  112535. <field>
  112536. <name>RDRF</name>
  112537. <description>Receive Data Register Full Flag</description>
  112538. <bitOffset>5</bitOffset>
  112539. <bitWidth>1</bitWidth>
  112540. <access>read-only</access>
  112541. <enumeratedValues>
  112542. <enumeratedValue>
  112543. <name>0</name>
  112544. <description>The number of datawords in the receive buffer is less than the number indicated by RXWATER.</description>
  112545. <value>#0</value>
  112546. </enumeratedValue>
  112547. <enumeratedValue>
  112548. <name>1</name>
  112549. <description>The number of datawords in the receive buffer is equal to or greater than the number indicated by RXWATER at some point in time since this flag was last cleared.</description>
  112550. <value>#1</value>
  112551. </enumeratedValue>
  112552. </enumeratedValues>
  112553. </field>
  112554. <field>
  112555. <name>TC</name>
  112556. <description>Transmit Complete Flag</description>
  112557. <bitOffset>6</bitOffset>
  112558. <bitWidth>1</bitWidth>
  112559. <access>read-only</access>
  112560. <enumeratedValues>
  112561. <enumeratedValue>
  112562. <name>0</name>
  112563. <description>Transmitter active (sending data, a preamble, or a break).</description>
  112564. <value>#0</value>
  112565. </enumeratedValue>
  112566. <enumeratedValue>
  112567. <name>1</name>
  112568. <description>Transmitter idle (transmission activity complete).</description>
  112569. <value>#1</value>
  112570. </enumeratedValue>
  112571. </enumeratedValues>
  112572. </field>
  112573. <field>
  112574. <name>TDRE</name>
  112575. <description>Transmit Data Register Empty Flag</description>
  112576. <bitOffset>7</bitOffset>
  112577. <bitWidth>1</bitWidth>
  112578. <access>read-only</access>
  112579. <enumeratedValues>
  112580. <enumeratedValue>
  112581. <name>0</name>
  112582. <description>The amount of data in the transmit buffer is greater than the value indicated by TWFIFO[TXWATER].</description>
  112583. <value>#0</value>
  112584. </enumeratedValue>
  112585. <enumeratedValue>
  112586. <name>1</name>
  112587. <description>The amount of data in the transmit buffer is less than or equal to the value indicated by TWFIFO[TXWATER] at some point in time since the flag has been cleared.</description>
  112588. <value>#1</value>
  112589. </enumeratedValue>
  112590. </enumeratedValues>
  112591. </field>
  112592. </fields>
  112593. </register>
  112594. <register>
  112595. <name>S2</name>
  112596. <description>UART Status Register 2</description>
  112597. <addressOffset>0x5</addressOffset>
  112598. <size>8</size>
  112599. <access>read-write</access>
  112600. <resetValue>0</resetValue>
  112601. <resetMask>0xFF</resetMask>
  112602. <fields>
  112603. <field>
  112604. <name>RAF</name>
  112605. <description>Receiver Active Flag</description>
  112606. <bitOffset>0</bitOffset>
  112607. <bitWidth>1</bitWidth>
  112608. <access>read-only</access>
  112609. <enumeratedValues>
  112610. <enumeratedValue>
  112611. <name>0</name>
  112612. <description>UART receiver idle/inactive waiting for a start bit.</description>
  112613. <value>#0</value>
  112614. </enumeratedValue>
  112615. <enumeratedValue>
  112616. <name>1</name>
  112617. <description>UART receiver active, RxD input not idle.</description>
  112618. <value>#1</value>
  112619. </enumeratedValue>
  112620. </enumeratedValues>
  112621. </field>
  112622. <field>
  112623. <name>LBKDE</name>
  112624. <description>LIN Break Detection Enable</description>
  112625. <bitOffset>1</bitOffset>
  112626. <bitWidth>1</bitWidth>
  112627. <access>read-write</access>
  112628. <enumeratedValues>
  112629. <enumeratedValue>
  112630. <name>0</name>
  112631. <description>Break character detection is disabled.</description>
  112632. <value>#0</value>
  112633. </enumeratedValue>
  112634. <enumeratedValue>
  112635. <name>1</name>
  112636. <description>Break character is detected at length of 11 bit times if C1[M] = 0 or 12 bits time if C1[M] = 1.</description>
  112637. <value>#1</value>
  112638. </enumeratedValue>
  112639. </enumeratedValues>
  112640. </field>
  112641. <field>
  112642. <name>BRK13</name>
  112643. <description>Break Transmit Character Length</description>
  112644. <bitOffset>2</bitOffset>
  112645. <bitWidth>1</bitWidth>
  112646. <access>read-write</access>
  112647. <enumeratedValues>
  112648. <enumeratedValue>
  112649. <name>0</name>
  112650. <description>Break character is 10, 11, or 12 bits long.</description>
  112651. <value>#0</value>
  112652. </enumeratedValue>
  112653. <enumeratedValue>
  112654. <name>1</name>
  112655. <description>Break character is 13 or 14 bits long.</description>
  112656. <value>#1</value>
  112657. </enumeratedValue>
  112658. </enumeratedValues>
  112659. </field>
  112660. <field>
  112661. <name>RWUID</name>
  112662. <description>Receive Wakeup Idle Detect</description>
  112663. <bitOffset>3</bitOffset>
  112664. <bitWidth>1</bitWidth>
  112665. <access>read-write</access>
  112666. <enumeratedValues>
  112667. <enumeratedValue>
  112668. <name>0</name>
  112669. <description>S1[IDLE] is not set upon detection of an idle character.</description>
  112670. <value>#0</value>
  112671. </enumeratedValue>
  112672. <enumeratedValue>
  112673. <name>1</name>
  112674. <description>S1[IDLE] is set upon detection of an idle character.</description>
  112675. <value>#1</value>
  112676. </enumeratedValue>
  112677. </enumeratedValues>
  112678. </field>
  112679. <field>
  112680. <name>RXINV</name>
  112681. <description>Receive Data Inversion</description>
  112682. <bitOffset>4</bitOffset>
  112683. <bitWidth>1</bitWidth>
  112684. <access>read-write</access>
  112685. <enumeratedValues>
  112686. <enumeratedValue>
  112687. <name>0</name>
  112688. <description>Receive data is not inverted.</description>
  112689. <value>#0</value>
  112690. </enumeratedValue>
  112691. <enumeratedValue>
  112692. <name>1</name>
  112693. <description>Receive data is inverted.</description>
  112694. <value>#1</value>
  112695. </enumeratedValue>
  112696. </enumeratedValues>
  112697. </field>
  112698. <field>
  112699. <name>MSBF</name>
  112700. <description>Most Significant Bit First</description>
  112701. <bitOffset>5</bitOffset>
  112702. <bitWidth>1</bitWidth>
  112703. <access>read-write</access>
  112704. <enumeratedValues>
  112705. <enumeratedValue>
  112706. <name>0</name>
  112707. <description>LSB (bit0) is the first bit that is transmitted following the start bit. Further, the first bit received after the start bit is identified as bit0.</description>
  112708. <value>#0</value>
  112709. </enumeratedValue>
  112710. <enumeratedValue>
  112711. <name>1</name>
  112712. <description>MSB (bit8, bit7 or bit6) is the first bit that is transmitted following the start bit, depending on the setting of C1[M] and C1[PE]. Further, the first bit received after the start bit is identified as bit8, bit7, or bit6, depending on the setting of C1[M] and C1[PE].</description>
  112713. <value>#1</value>
  112714. </enumeratedValue>
  112715. </enumeratedValues>
  112716. </field>
  112717. <field>
  112718. <name>RXEDGIF</name>
  112719. <description>RxD Pin Active Edge Interrupt Flag</description>
  112720. <bitOffset>6</bitOffset>
  112721. <bitWidth>1</bitWidth>
  112722. <access>read-write</access>
  112723. <enumeratedValues>
  112724. <enumeratedValue>
  112725. <name>0</name>
  112726. <description>No active edge on the receive pin has occurred.</description>
  112727. <value>#0</value>
  112728. </enumeratedValue>
  112729. <enumeratedValue>
  112730. <name>1</name>
  112731. <description>An active edge on the receive pin has occurred.</description>
  112732. <value>#1</value>
  112733. </enumeratedValue>
  112734. </enumeratedValues>
  112735. </field>
  112736. <field>
  112737. <name>LBKDIF</name>
  112738. <description>LIN Break Detect Interrupt Flag</description>
  112739. <bitOffset>7</bitOffset>
  112740. <bitWidth>1</bitWidth>
  112741. <access>read-write</access>
  112742. <enumeratedValues>
  112743. <enumeratedValue>
  112744. <name>0</name>
  112745. <description>No LIN break character detected.</description>
  112746. <value>#0</value>
  112747. </enumeratedValue>
  112748. <enumeratedValue>
  112749. <name>1</name>
  112750. <description>LIN break character detected.</description>
  112751. <value>#1</value>
  112752. </enumeratedValue>
  112753. </enumeratedValues>
  112754. </field>
  112755. </fields>
  112756. </register>
  112757. <register>
  112758. <name>C3</name>
  112759. <description>UART Control Register 3</description>
  112760. <addressOffset>0x6</addressOffset>
  112761. <size>8</size>
  112762. <access>read-write</access>
  112763. <resetValue>0</resetValue>
  112764. <resetMask>0xFF</resetMask>
  112765. <fields>
  112766. <field>
  112767. <name>PEIE</name>
  112768. <description>Parity Error Interrupt Enable</description>
  112769. <bitOffset>0</bitOffset>
  112770. <bitWidth>1</bitWidth>
  112771. <access>read-write</access>
  112772. <enumeratedValues>
  112773. <enumeratedValue>
  112774. <name>0</name>
  112775. <description>PF interrupt requests are disabled.</description>
  112776. <value>#0</value>
  112777. </enumeratedValue>
  112778. <enumeratedValue>
  112779. <name>1</name>
  112780. <description>PF interrupt requests are enabled.</description>
  112781. <value>#1</value>
  112782. </enumeratedValue>
  112783. </enumeratedValues>
  112784. </field>
  112785. <field>
  112786. <name>FEIE</name>
  112787. <description>Framing Error Interrupt Enable</description>
  112788. <bitOffset>1</bitOffset>
  112789. <bitWidth>1</bitWidth>
  112790. <access>read-write</access>
  112791. <enumeratedValues>
  112792. <enumeratedValue>
  112793. <name>0</name>
  112794. <description>FE interrupt requests are disabled.</description>
  112795. <value>#0</value>
  112796. </enumeratedValue>
  112797. <enumeratedValue>
  112798. <name>1</name>
  112799. <description>FE interrupt requests are enabled.</description>
  112800. <value>#1</value>
  112801. </enumeratedValue>
  112802. </enumeratedValues>
  112803. </field>
  112804. <field>
  112805. <name>NEIE</name>
  112806. <description>Noise Error Interrupt Enable</description>
  112807. <bitOffset>2</bitOffset>
  112808. <bitWidth>1</bitWidth>
  112809. <access>read-write</access>
  112810. <enumeratedValues>
  112811. <enumeratedValue>
  112812. <name>0</name>
  112813. <description>NF interrupt requests are disabled.</description>
  112814. <value>#0</value>
  112815. </enumeratedValue>
  112816. <enumeratedValue>
  112817. <name>1</name>
  112818. <description>NF interrupt requests are enabled.</description>
  112819. <value>#1</value>
  112820. </enumeratedValue>
  112821. </enumeratedValues>
  112822. </field>
  112823. <field>
  112824. <name>ORIE</name>
  112825. <description>Overrun Error Interrupt Enable</description>
  112826. <bitOffset>3</bitOffset>
  112827. <bitWidth>1</bitWidth>
  112828. <access>read-write</access>
  112829. <enumeratedValues>
  112830. <enumeratedValue>
  112831. <name>0</name>
  112832. <description>OR interrupts are disabled.</description>
  112833. <value>#0</value>
  112834. </enumeratedValue>
  112835. <enumeratedValue>
  112836. <name>1</name>
  112837. <description>OR interrupt requests are enabled.</description>
  112838. <value>#1</value>
  112839. </enumeratedValue>
  112840. </enumeratedValues>
  112841. </field>
  112842. <field>
  112843. <name>TXINV</name>
  112844. <description>Transmit Data Inversion.</description>
  112845. <bitOffset>4</bitOffset>
  112846. <bitWidth>1</bitWidth>
  112847. <access>read-write</access>
  112848. <enumeratedValues>
  112849. <enumeratedValue>
  112850. <name>0</name>
  112851. <description>Transmit data is not inverted.</description>
  112852. <value>#0</value>
  112853. </enumeratedValue>
  112854. <enumeratedValue>
  112855. <name>1</name>
  112856. <description>Transmit data is inverted.</description>
  112857. <value>#1</value>
  112858. </enumeratedValue>
  112859. </enumeratedValues>
  112860. </field>
  112861. <field>
  112862. <name>TXDIR</name>
  112863. <description>Transmitter Pin Data Direction in Single-Wire mode</description>
  112864. <bitOffset>5</bitOffset>
  112865. <bitWidth>1</bitWidth>
  112866. <access>read-write</access>
  112867. <enumeratedValues>
  112868. <enumeratedValue>
  112869. <name>0</name>
  112870. <description>TXD pin is an input in single wire mode.</description>
  112871. <value>#0</value>
  112872. </enumeratedValue>
  112873. <enumeratedValue>
  112874. <name>1</name>
  112875. <description>TXD pin is an output in single wire mode.</description>
  112876. <value>#1</value>
  112877. </enumeratedValue>
  112878. </enumeratedValues>
  112879. </field>
  112880. <field>
  112881. <name>T8</name>
  112882. <description>Transmit Bit 8</description>
  112883. <bitOffset>6</bitOffset>
  112884. <bitWidth>1</bitWidth>
  112885. <access>read-write</access>
  112886. </field>
  112887. <field>
  112888. <name>R8</name>
  112889. <description>Received Bit 8</description>
  112890. <bitOffset>7</bitOffset>
  112891. <bitWidth>1</bitWidth>
  112892. <access>read-only</access>
  112893. </field>
  112894. </fields>
  112895. </register>
  112896. <register>
  112897. <name>D</name>
  112898. <description>UART Data Register</description>
  112899. <addressOffset>0x7</addressOffset>
  112900. <size>8</size>
  112901. <access>read-write</access>
  112902. <resetValue>0</resetValue>
  112903. <resetMask>0xFF</resetMask>
  112904. <fields>
  112905. <field>
  112906. <name>RT</name>
  112907. <description>Reads return the contents of the read-only receive data register and writes go to the write-only transmit data register</description>
  112908. <bitOffset>0</bitOffset>
  112909. <bitWidth>8</bitWidth>
  112910. <access>read-write</access>
  112911. </field>
  112912. </fields>
  112913. </register>
  112914. <register>
  112915. <name>MA1</name>
  112916. <description>UART Match Address Registers 1</description>
  112917. <addressOffset>0x8</addressOffset>
  112918. <size>8</size>
  112919. <access>read-write</access>
  112920. <resetValue>0</resetValue>
  112921. <resetMask>0xFF</resetMask>
  112922. <fields>
  112923. <field>
  112924. <name>MA</name>
  112925. <description>Match Address</description>
  112926. <bitOffset>0</bitOffset>
  112927. <bitWidth>8</bitWidth>
  112928. <access>read-write</access>
  112929. </field>
  112930. </fields>
  112931. </register>
  112932. <register>
  112933. <name>MA2</name>
  112934. <description>UART Match Address Registers 2</description>
  112935. <addressOffset>0x9</addressOffset>
  112936. <size>8</size>
  112937. <access>read-write</access>
  112938. <resetValue>0</resetValue>
  112939. <resetMask>0xFF</resetMask>
  112940. <fields>
  112941. <field>
  112942. <name>MA</name>
  112943. <description>Match Address</description>
  112944. <bitOffset>0</bitOffset>
  112945. <bitWidth>8</bitWidth>
  112946. <access>read-write</access>
  112947. </field>
  112948. </fields>
  112949. </register>
  112950. <register>
  112951. <name>C4</name>
  112952. <description>UART Control Register 4</description>
  112953. <addressOffset>0xA</addressOffset>
  112954. <size>8</size>
  112955. <access>read-write</access>
  112956. <resetValue>0</resetValue>
  112957. <resetMask>0xFF</resetMask>
  112958. <fields>
  112959. <field>
  112960. <name>BRFA</name>
  112961. <description>Baud Rate Fine Adjust</description>
  112962. <bitOffset>0</bitOffset>
  112963. <bitWidth>5</bitWidth>
  112964. <access>read-write</access>
  112965. </field>
  112966. <field>
  112967. <name>M10</name>
  112968. <description>10-bit Mode select</description>
  112969. <bitOffset>5</bitOffset>
  112970. <bitWidth>1</bitWidth>
  112971. <access>read-write</access>
  112972. <enumeratedValues>
  112973. <enumeratedValue>
  112974. <name>0</name>
  112975. <description>The parity bit is the ninth bit in the serial transmission.</description>
  112976. <value>#0</value>
  112977. </enumeratedValue>
  112978. <enumeratedValue>
  112979. <name>1</name>
  112980. <description>The parity bit is the tenth bit in the serial transmission.</description>
  112981. <value>#1</value>
  112982. </enumeratedValue>
  112983. </enumeratedValues>
  112984. </field>
  112985. <field>
  112986. <name>MAEN2</name>
  112987. <description>Match Address Mode Enable 2</description>
  112988. <bitOffset>6</bitOffset>
  112989. <bitWidth>1</bitWidth>
  112990. <access>read-write</access>
  112991. <enumeratedValues>
  112992. <enumeratedValue>
  112993. <name>0</name>
  112994. <description>All data received is transferred to the data buffer if MAEN1 is cleared.</description>
  112995. <value>#0</value>
  112996. </enumeratedValue>
  112997. <enumeratedValue>
  112998. <name>1</name>
  112999. <description>All data received with the most significant bit cleared, is discarded. All data received with the most significant bit set, is compared with contents of MA2 register. If no match occurs, the data is discarded. If a match occurs, data is transferred to the data buffer. This field must be cleared when C7816[ISO7816E] is set/enabled.</description>
  113000. <value>#1</value>
  113001. </enumeratedValue>
  113002. </enumeratedValues>
  113003. </field>
  113004. <field>
  113005. <name>MAEN1</name>
  113006. <description>Match Address Mode Enable 1</description>
  113007. <bitOffset>7</bitOffset>
  113008. <bitWidth>1</bitWidth>
  113009. <access>read-write</access>
  113010. <enumeratedValues>
  113011. <enumeratedValue>
  113012. <name>0</name>
  113013. <description>All data received is transferred to the data buffer if MAEN2 is cleared.</description>
  113014. <value>#0</value>
  113015. </enumeratedValue>
  113016. <enumeratedValue>
  113017. <name>1</name>
  113018. <description>All data received with the most significant bit cleared, is discarded. All data received with the most significant bit set, is compared with contents of MA1 register. If no match occurs, the data is discarded. If match occurs, data is transferred to the data buffer. This field must be cleared when C7816[ISO7816E] is set/enabled.</description>
  113019. <value>#1</value>
  113020. </enumeratedValue>
  113021. </enumeratedValues>
  113022. </field>
  113023. </fields>
  113024. </register>
  113025. <register>
  113026. <name>C5</name>
  113027. <description>UART Control Register 5</description>
  113028. <addressOffset>0xB</addressOffset>
  113029. <size>8</size>
  113030. <access>read-write</access>
  113031. <resetValue>0</resetValue>
  113032. <resetMask>0xFF</resetMask>
  113033. <fields>
  113034. <field>
  113035. <name>LBKDDMAS</name>
  113036. <description>LIN Break Detect DMA Select Bit</description>
  113037. <bitOffset>3</bitOffset>
  113038. <bitWidth>1</bitWidth>
  113039. <access>read-write</access>
  113040. <enumeratedValues>
  113041. <enumeratedValue>
  113042. <name>0</name>
  113043. <description>If BDH[LBKDIE] and S2[LBKDIF] are set, the LBKDIF interrupt signal is asserted to request an interrupt service.</description>
  113044. <value>#0</value>
  113045. </enumeratedValue>
  113046. <enumeratedValue>
  113047. <name>1</name>
  113048. <description>If BDH[LBKDIE] and S2[LBKDIF] are set, the LBKDIF DMA request signal is asserted to request a DMA transfer.</description>
  113049. <value>#1</value>
  113050. </enumeratedValue>
  113051. </enumeratedValues>
  113052. </field>
  113053. <field>
  113054. <name>ILDMAS</name>
  113055. <description>Idle Line DMA Select</description>
  113056. <bitOffset>4</bitOffset>
  113057. <bitWidth>1</bitWidth>
  113058. <access>read-write</access>
  113059. <enumeratedValues>
  113060. <enumeratedValue>
  113061. <name>0</name>
  113062. <description>If C2[ILIE] and S1[IDLE] are set, the IDLE interrupt request signal is asserted to request an interrupt service.</description>
  113063. <value>#0</value>
  113064. </enumeratedValue>
  113065. <enumeratedValue>
  113066. <name>1</name>
  113067. <description>If C2[ILIE] and S1[IDLE] are set, the IDLE DMA request signal is asserted to request a DMA transfer.</description>
  113068. <value>#1</value>
  113069. </enumeratedValue>
  113070. </enumeratedValues>
  113071. </field>
  113072. <field>
  113073. <name>RDMAS</name>
  113074. <description>Receiver Full DMA Select</description>
  113075. <bitOffset>5</bitOffset>
  113076. <bitWidth>1</bitWidth>
  113077. <access>read-write</access>
  113078. <enumeratedValues>
  113079. <enumeratedValue>
  113080. <name>0</name>
  113081. <description>If C2[RIE] and S1[RDRF] are set, the RDFR interrupt request signal is asserted to request an interrupt service.</description>
  113082. <value>#0</value>
  113083. </enumeratedValue>
  113084. <enumeratedValue>
  113085. <name>1</name>
  113086. <description>If C2[RIE] and S1[RDRF] are set, the RDRF DMA request signal is asserted to request a DMA transfer.</description>
  113087. <value>#1</value>
  113088. </enumeratedValue>
  113089. </enumeratedValues>
  113090. </field>
  113091. <field>
  113092. <name>TCDMAS</name>
  113093. <description>Transmission Complete DMA Select</description>
  113094. <bitOffset>6</bitOffset>
  113095. <bitWidth>1</bitWidth>
  113096. <access>read-write</access>
  113097. <enumeratedValues>
  113098. <enumeratedValue>
  113099. <name>0</name>
  113100. <description>If C2[TCIE] is set and the S1[TC] flag is set, the TC interrupt request signal is asserted to request an interrupt service.</description>
  113101. <value>#0</value>
  113102. </enumeratedValue>
  113103. <enumeratedValue>
  113104. <name>1</name>
  113105. <description>If C2[TCIE] is set and the S1[TC] flag is set, the TC DMA request signal is asserted to request a DMA transfer.</description>
  113106. <value>#1</value>
  113107. </enumeratedValue>
  113108. </enumeratedValues>
  113109. </field>
  113110. <field>
  113111. <name>TDMAS</name>
  113112. <description>Transmitter DMA Select</description>
  113113. <bitOffset>7</bitOffset>
  113114. <bitWidth>1</bitWidth>
  113115. <access>read-write</access>
  113116. <enumeratedValues>
  113117. <enumeratedValue>
  113118. <name>0</name>
  113119. <description>If C2[TIE] is set and the S1[TDRE] flag is set, the TDRE interrupt request signal is asserted to request interrupt service.</description>
  113120. <value>#0</value>
  113121. </enumeratedValue>
  113122. <enumeratedValue>
  113123. <name>1</name>
  113124. <description>If C2[TIE] is set and the S1[TDRE] flag is set, the TDRE DMA request signal is asserted to request a DMA transfer.</description>
  113125. <value>#1</value>
  113126. </enumeratedValue>
  113127. </enumeratedValues>
  113128. </field>
  113129. </fields>
  113130. </register>
  113131. <register>
  113132. <name>ED</name>
  113133. <description>UART Extended Data Register</description>
  113134. <addressOffset>0xC</addressOffset>
  113135. <size>8</size>
  113136. <access>read-only</access>
  113137. <resetValue>0</resetValue>
  113138. <resetMask>0xFF</resetMask>
  113139. <fields>
  113140. <field>
  113141. <name>PARITYE</name>
  113142. <description>The current received dataword contained in D and C3[R8] was received with a parity error.</description>
  113143. <bitOffset>6</bitOffset>
  113144. <bitWidth>1</bitWidth>
  113145. <access>read-only</access>
  113146. <enumeratedValues>
  113147. <enumeratedValue>
  113148. <name>0</name>
  113149. <description>The dataword was received without a parity error.</description>
  113150. <value>#0</value>
  113151. </enumeratedValue>
  113152. <enumeratedValue>
  113153. <name>1</name>
  113154. <description>The dataword was received with a parity error.</description>
  113155. <value>#1</value>
  113156. </enumeratedValue>
  113157. </enumeratedValues>
  113158. </field>
  113159. <field>
  113160. <name>NOISY</name>
  113161. <description>The current received dataword contained in D and C3[R8] was received with noise.</description>
  113162. <bitOffset>7</bitOffset>
  113163. <bitWidth>1</bitWidth>
  113164. <access>read-only</access>
  113165. <enumeratedValues>
  113166. <enumeratedValue>
  113167. <name>0</name>
  113168. <description>The dataword was received without noise.</description>
  113169. <value>#0</value>
  113170. </enumeratedValue>
  113171. <enumeratedValue>
  113172. <name>1</name>
  113173. <description>The data was received with noise.</description>
  113174. <value>#1</value>
  113175. </enumeratedValue>
  113176. </enumeratedValues>
  113177. </field>
  113178. </fields>
  113179. </register>
  113180. <register>
  113181. <name>MODEM</name>
  113182. <description>UART Modem Register</description>
  113183. <addressOffset>0xD</addressOffset>
  113184. <size>8</size>
  113185. <access>read-write</access>
  113186. <resetValue>0</resetValue>
  113187. <resetMask>0xFF</resetMask>
  113188. <fields>
  113189. <field>
  113190. <name>TXCTSE</name>
  113191. <description>Transmitter clear-to-send enable</description>
  113192. <bitOffset>0</bitOffset>
  113193. <bitWidth>1</bitWidth>
  113194. <access>read-write</access>
  113195. <enumeratedValues>
  113196. <enumeratedValue>
  113197. <name>0</name>
  113198. <description>CTS has no effect on the transmitter.</description>
  113199. <value>#0</value>
  113200. </enumeratedValue>
  113201. <enumeratedValue>
  113202. <name>1</name>
  113203. <description>Enables clear-to-send operation. The transmitter checks the state of CTS each time it is ready to send a character. If CTS is asserted, the character is sent. If CTS is deasserted, the signal TXD remains in the mark state and transmission is delayed until CTS is asserted. Changes in CTS as a character is being sent do not affect its transmission.</description>
  113204. <value>#1</value>
  113205. </enumeratedValue>
  113206. </enumeratedValues>
  113207. </field>
  113208. <field>
  113209. <name>TXRTSE</name>
  113210. <description>Transmitter request-to-send enable</description>
  113211. <bitOffset>1</bitOffset>
  113212. <bitWidth>1</bitWidth>
  113213. <access>read-write</access>
  113214. <enumeratedValues>
  113215. <enumeratedValue>
  113216. <name>0</name>
  113217. <description>The transmitter has no effect on RTS.</description>
  113218. <value>#0</value>
  113219. </enumeratedValue>
  113220. <enumeratedValue>
  113221. <name>1</name>
  113222. <description>When a character is placed into an empty transmitter data buffer , RTS asserts one bit time before the start bit is transmitted. RTS deasserts one bit time after all characters in the transmitter data buffer and shift register are completely sent, including the last stop bit. (FIFO) (FIFO)</description>
  113223. <value>#1</value>
  113224. </enumeratedValue>
  113225. </enumeratedValues>
  113226. </field>
  113227. <field>
  113228. <name>TXRTSPOL</name>
  113229. <description>Transmitter request-to-send polarity</description>
  113230. <bitOffset>2</bitOffset>
  113231. <bitWidth>1</bitWidth>
  113232. <access>read-write</access>
  113233. <enumeratedValues>
  113234. <enumeratedValue>
  113235. <name>0</name>
  113236. <description>Transmitter RTS is active low.</description>
  113237. <value>#0</value>
  113238. </enumeratedValue>
  113239. <enumeratedValue>
  113240. <name>1</name>
  113241. <description>Transmitter RTS is active high.</description>
  113242. <value>#1</value>
  113243. </enumeratedValue>
  113244. </enumeratedValues>
  113245. </field>
  113246. <field>
  113247. <name>RXRTSE</name>
  113248. <description>Receiver request-to-send enable</description>
  113249. <bitOffset>3</bitOffset>
  113250. <bitWidth>1</bitWidth>
  113251. <access>read-write</access>
  113252. <enumeratedValues>
  113253. <enumeratedValue>
  113254. <name>0</name>
  113255. <description>The receiver has no effect on RTS.</description>
  113256. <value>#0</value>
  113257. </enumeratedValue>
  113258. <enumeratedValue>
  113259. <name>1</name>
  113260. <description>RTS is deasserted if the number of characters in the receiver data register (FIFO) is equal to or greater than RWFIFO[RXWATER]. RTS is asserted when the number of characters in the receiver data register (FIFO) is less than RWFIFO[RXWATER].</description>
  113261. <value>#1</value>
  113262. </enumeratedValue>
  113263. </enumeratedValues>
  113264. </field>
  113265. </fields>
  113266. </register>
  113267. <register>
  113268. <name>IR</name>
  113269. <description>UART Infrared Register</description>
  113270. <addressOffset>0xE</addressOffset>
  113271. <size>8</size>
  113272. <access>read-write</access>
  113273. <resetValue>0</resetValue>
  113274. <resetMask>0xFF</resetMask>
  113275. <fields>
  113276. <field>
  113277. <name>TNP</name>
  113278. <description>Transmitter narrow pulse</description>
  113279. <bitOffset>0</bitOffset>
  113280. <bitWidth>2</bitWidth>
  113281. <access>read-write</access>
  113282. <enumeratedValues>
  113283. <enumeratedValue>
  113284. <name>00</name>
  113285. <description>3/16.</description>
  113286. <value>#00</value>
  113287. </enumeratedValue>
  113288. <enumeratedValue>
  113289. <name>01</name>
  113290. <description>1/16.</description>
  113291. <value>#01</value>
  113292. </enumeratedValue>
  113293. <enumeratedValue>
  113294. <name>10</name>
  113295. <description>1/32.</description>
  113296. <value>#10</value>
  113297. </enumeratedValue>
  113298. <enumeratedValue>
  113299. <name>11</name>
  113300. <description>1/4.</description>
  113301. <value>#11</value>
  113302. </enumeratedValue>
  113303. </enumeratedValues>
  113304. </field>
  113305. <field>
  113306. <name>IREN</name>
  113307. <description>Infrared enable</description>
  113308. <bitOffset>2</bitOffset>
  113309. <bitWidth>1</bitWidth>
  113310. <access>read-write</access>
  113311. <enumeratedValues>
  113312. <enumeratedValue>
  113313. <name>0</name>
  113314. <description>IR disabled.</description>
  113315. <value>#0</value>
  113316. </enumeratedValue>
  113317. <enumeratedValue>
  113318. <name>1</name>
  113319. <description>IR enabled.</description>
  113320. <value>#1</value>
  113321. </enumeratedValue>
  113322. </enumeratedValues>
  113323. </field>
  113324. </fields>
  113325. </register>
  113326. <register>
  113327. <name>PFIFO</name>
  113328. <description>UART FIFO Parameters</description>
  113329. <addressOffset>0x10</addressOffset>
  113330. <size>8</size>
  113331. <access>read-write</access>
  113332. <resetValue>0</resetValue>
  113333. <resetMask>0xFF</resetMask>
  113334. <fields>
  113335. <field>
  113336. <name>RXFIFOSIZE</name>
  113337. <description>Receive FIFO. Buffer Depth</description>
  113338. <bitOffset>0</bitOffset>
  113339. <bitWidth>3</bitWidth>
  113340. <access>read-only</access>
  113341. <enumeratedValues>
  113342. <enumeratedValue>
  113343. <name>000</name>
  113344. <description>Receive FIFO/Buffer depth = 1 dataword.</description>
  113345. <value>#000</value>
  113346. </enumeratedValue>
  113347. <enumeratedValue>
  113348. <name>001</name>
  113349. <description>Receive FIFO/Buffer depth = 4 datawords.</description>
  113350. <value>#001</value>
  113351. </enumeratedValue>
  113352. <enumeratedValue>
  113353. <name>010</name>
  113354. <description>Receive FIFO/Buffer depth = 8 datawords.</description>
  113355. <value>#010</value>
  113356. </enumeratedValue>
  113357. <enumeratedValue>
  113358. <name>011</name>
  113359. <description>Receive FIFO/Buffer depth = 16 datawords.</description>
  113360. <value>#011</value>
  113361. </enumeratedValue>
  113362. <enumeratedValue>
  113363. <name>100</name>
  113364. <description>Receive FIFO/Buffer depth = 32 datawords.</description>
  113365. <value>#100</value>
  113366. </enumeratedValue>
  113367. <enumeratedValue>
  113368. <name>101</name>
  113369. <description>Receive FIFO/Buffer depth = 64 datawords.</description>
  113370. <value>#101</value>
  113371. </enumeratedValue>
  113372. <enumeratedValue>
  113373. <name>110</name>
  113374. <description>Receive FIFO/Buffer depth = 128 datawords.</description>
  113375. <value>#110</value>
  113376. </enumeratedValue>
  113377. </enumeratedValues>
  113378. </field>
  113379. <field>
  113380. <name>RXFE</name>
  113381. <description>Receive FIFO Enable</description>
  113382. <bitOffset>3</bitOffset>
  113383. <bitWidth>1</bitWidth>
  113384. <access>read-write</access>
  113385. <enumeratedValues>
  113386. <enumeratedValue>
  113387. <name>0</name>
  113388. <description>Receive FIFO is not enabled. Buffer is depth 1. (Legacy support)</description>
  113389. <value>#0</value>
  113390. </enumeratedValue>
  113391. <enumeratedValue>
  113392. <name>1</name>
  113393. <description>Receive FIFO is enabled. Buffer is depth indicted by RXFIFOSIZE.</description>
  113394. <value>#1</value>
  113395. </enumeratedValue>
  113396. </enumeratedValues>
  113397. </field>
  113398. <field>
  113399. <name>TXFIFOSIZE</name>
  113400. <description>Transmit FIFO. Buffer Depth</description>
  113401. <bitOffset>4</bitOffset>
  113402. <bitWidth>3</bitWidth>
  113403. <access>read-only</access>
  113404. <enumeratedValues>
  113405. <enumeratedValue>
  113406. <name>000</name>
  113407. <description>Transmit FIFO/Buffer depth = 1 dataword.</description>
  113408. <value>#000</value>
  113409. </enumeratedValue>
  113410. <enumeratedValue>
  113411. <name>001</name>
  113412. <description>Transmit FIFO/Buffer depth = 4 datawords.</description>
  113413. <value>#001</value>
  113414. </enumeratedValue>
  113415. <enumeratedValue>
  113416. <name>010</name>
  113417. <description>Transmit FIFO/Buffer depth = 8 datawords.</description>
  113418. <value>#010</value>
  113419. </enumeratedValue>
  113420. <enumeratedValue>
  113421. <name>011</name>
  113422. <description>Transmit FIFO/Buffer depth = 16 datawords.</description>
  113423. <value>#011</value>
  113424. </enumeratedValue>
  113425. <enumeratedValue>
  113426. <name>100</name>
  113427. <description>Transmit FIFO/Buffer depth = 32 datawords.</description>
  113428. <value>#100</value>
  113429. </enumeratedValue>
  113430. <enumeratedValue>
  113431. <name>101</name>
  113432. <description>Transmit FIFO/Buffer depth = 64 datawords.</description>
  113433. <value>#101</value>
  113434. </enumeratedValue>
  113435. <enumeratedValue>
  113436. <name>110</name>
  113437. <description>Transmit FIFO/Buffer depth = 128 datawords.</description>
  113438. <value>#110</value>
  113439. </enumeratedValue>
  113440. </enumeratedValues>
  113441. </field>
  113442. <field>
  113443. <name>TXFE</name>
  113444. <description>Transmit FIFO Enable</description>
  113445. <bitOffset>7</bitOffset>
  113446. <bitWidth>1</bitWidth>
  113447. <access>read-write</access>
  113448. <enumeratedValues>
  113449. <enumeratedValue>
  113450. <name>0</name>
  113451. <description>Transmit FIFO is not enabled. Buffer is depth 1. (Legacy support).</description>
  113452. <value>#0</value>
  113453. </enumeratedValue>
  113454. <enumeratedValue>
  113455. <name>1</name>
  113456. <description>Transmit FIFO is enabled. Buffer is depth indicated by TXFIFOSIZE.</description>
  113457. <value>#1</value>
  113458. </enumeratedValue>
  113459. </enumeratedValues>
  113460. </field>
  113461. </fields>
  113462. </register>
  113463. <register>
  113464. <name>CFIFO</name>
  113465. <description>UART FIFO Control Register</description>
  113466. <addressOffset>0x11</addressOffset>
  113467. <size>8</size>
  113468. <access>read-write</access>
  113469. <resetValue>0</resetValue>
  113470. <resetMask>0xFF</resetMask>
  113471. <fields>
  113472. <field>
  113473. <name>RXUFE</name>
  113474. <description>Receive FIFO Underflow Interrupt Enable</description>
  113475. <bitOffset>0</bitOffset>
  113476. <bitWidth>1</bitWidth>
  113477. <access>read-write</access>
  113478. <enumeratedValues>
  113479. <enumeratedValue>
  113480. <name>0</name>
  113481. <description>RXUF flag does not generate an interrupt to the host.</description>
  113482. <value>#0</value>
  113483. </enumeratedValue>
  113484. <enumeratedValue>
  113485. <name>1</name>
  113486. <description>RXUF flag generates an interrupt to the host.</description>
  113487. <value>#1</value>
  113488. </enumeratedValue>
  113489. </enumeratedValues>
  113490. </field>
  113491. <field>
  113492. <name>TXOFE</name>
  113493. <description>Transmit FIFO Overflow Interrupt Enable</description>
  113494. <bitOffset>1</bitOffset>
  113495. <bitWidth>1</bitWidth>
  113496. <access>read-write</access>
  113497. <enumeratedValues>
  113498. <enumeratedValue>
  113499. <name>0</name>
  113500. <description>TXOF flag does not generate an interrupt to the host.</description>
  113501. <value>#0</value>
  113502. </enumeratedValue>
  113503. <enumeratedValue>
  113504. <name>1</name>
  113505. <description>TXOF flag generates an interrupt to the host.</description>
  113506. <value>#1</value>
  113507. </enumeratedValue>
  113508. </enumeratedValues>
  113509. </field>
  113510. <field>
  113511. <name>RXOFE</name>
  113512. <description>Receive FIFO Overflow Interrupt Enable</description>
  113513. <bitOffset>2</bitOffset>
  113514. <bitWidth>1</bitWidth>
  113515. <access>read-write</access>
  113516. <enumeratedValues>
  113517. <enumeratedValue>
  113518. <name>0</name>
  113519. <description>RXOF flag does not generate an interrupt to the host.</description>
  113520. <value>#0</value>
  113521. </enumeratedValue>
  113522. <enumeratedValue>
  113523. <name>1</name>
  113524. <description>RXOF flag generates an interrupt to the host.</description>
  113525. <value>#1</value>
  113526. </enumeratedValue>
  113527. </enumeratedValues>
  113528. </field>
  113529. <field>
  113530. <name>RXFLUSH</name>
  113531. <description>Receive FIFO/Buffer Flush</description>
  113532. <bitOffset>6</bitOffset>
  113533. <bitWidth>1</bitWidth>
  113534. <access>write-only</access>
  113535. <enumeratedValues>
  113536. <enumeratedValue>
  113537. <name>0</name>
  113538. <description>No flush operation occurs.</description>
  113539. <value>#0</value>
  113540. </enumeratedValue>
  113541. <enumeratedValue>
  113542. <name>1</name>
  113543. <description>All data in the receive FIFO/buffer is cleared out.</description>
  113544. <value>#1</value>
  113545. </enumeratedValue>
  113546. </enumeratedValues>
  113547. </field>
  113548. <field>
  113549. <name>TXFLUSH</name>
  113550. <description>Transmit FIFO/Buffer Flush</description>
  113551. <bitOffset>7</bitOffset>
  113552. <bitWidth>1</bitWidth>
  113553. <access>write-only</access>
  113554. <enumeratedValues>
  113555. <enumeratedValue>
  113556. <name>0</name>
  113557. <description>No flush operation occurs.</description>
  113558. <value>#0</value>
  113559. </enumeratedValue>
  113560. <enumeratedValue>
  113561. <name>1</name>
  113562. <description>All data in the transmit FIFO/Buffer is cleared out.</description>
  113563. <value>#1</value>
  113564. </enumeratedValue>
  113565. </enumeratedValues>
  113566. </field>
  113567. </fields>
  113568. </register>
  113569. <register>
  113570. <name>SFIFO</name>
  113571. <description>UART FIFO Status Register</description>
  113572. <addressOffset>0x12</addressOffset>
  113573. <size>8</size>
  113574. <access>read-write</access>
  113575. <resetValue>0xC0</resetValue>
  113576. <resetMask>0xFF</resetMask>
  113577. <fields>
  113578. <field>
  113579. <name>RXUF</name>
  113580. <description>Receiver Buffer Underflow Flag</description>
  113581. <bitOffset>0</bitOffset>
  113582. <bitWidth>1</bitWidth>
  113583. <access>read-write</access>
  113584. <enumeratedValues>
  113585. <enumeratedValue>
  113586. <name>0</name>
  113587. <description>No receive buffer underflow has occurred since the last time the flag was cleared.</description>
  113588. <value>#0</value>
  113589. </enumeratedValue>
  113590. <enumeratedValue>
  113591. <name>1</name>
  113592. <description>At least one receive buffer underflow has occurred since the last time the flag was cleared.</description>
  113593. <value>#1</value>
  113594. </enumeratedValue>
  113595. </enumeratedValues>
  113596. </field>
  113597. <field>
  113598. <name>TXOF</name>
  113599. <description>Transmitter Buffer Overflow Flag</description>
  113600. <bitOffset>1</bitOffset>
  113601. <bitWidth>1</bitWidth>
  113602. <access>read-write</access>
  113603. <enumeratedValues>
  113604. <enumeratedValue>
  113605. <name>0</name>
  113606. <description>No transmit buffer overflow has occurred since the last time the flag was cleared.</description>
  113607. <value>#0</value>
  113608. </enumeratedValue>
  113609. <enumeratedValue>
  113610. <name>1</name>
  113611. <description>At least one transmit buffer overflow has occurred since the last time the flag was cleared.</description>
  113612. <value>#1</value>
  113613. </enumeratedValue>
  113614. </enumeratedValues>
  113615. </field>
  113616. <field>
  113617. <name>RXOF</name>
  113618. <description>Receiver Buffer Overflow Flag</description>
  113619. <bitOffset>2</bitOffset>
  113620. <bitWidth>1</bitWidth>
  113621. <access>read-write</access>
  113622. <enumeratedValues>
  113623. <enumeratedValue>
  113624. <name>0</name>
  113625. <description>No receive buffer overflow has occurred since the last time the flag was cleared.</description>
  113626. <value>#0</value>
  113627. </enumeratedValue>
  113628. <enumeratedValue>
  113629. <name>1</name>
  113630. <description>At least one receive buffer overflow has occurred since the last time the flag was cleared.</description>
  113631. <value>#1</value>
  113632. </enumeratedValue>
  113633. </enumeratedValues>
  113634. </field>
  113635. <field>
  113636. <name>RXEMPT</name>
  113637. <description>Receive Buffer/FIFO Empty</description>
  113638. <bitOffset>6</bitOffset>
  113639. <bitWidth>1</bitWidth>
  113640. <access>read-only</access>
  113641. <enumeratedValues>
  113642. <enumeratedValue>
  113643. <name>0</name>
  113644. <description>Receive buffer is not empty.</description>
  113645. <value>#0</value>
  113646. </enumeratedValue>
  113647. <enumeratedValue>
  113648. <name>1</name>
  113649. <description>Receive buffer is empty.</description>
  113650. <value>#1</value>
  113651. </enumeratedValue>
  113652. </enumeratedValues>
  113653. </field>
  113654. <field>
  113655. <name>TXEMPT</name>
  113656. <description>Transmit Buffer/FIFO Empty</description>
  113657. <bitOffset>7</bitOffset>
  113658. <bitWidth>1</bitWidth>
  113659. <access>read-only</access>
  113660. <enumeratedValues>
  113661. <enumeratedValue>
  113662. <name>0</name>
  113663. <description>Transmit buffer is not empty.</description>
  113664. <value>#0</value>
  113665. </enumeratedValue>
  113666. <enumeratedValue>
  113667. <name>1</name>
  113668. <description>Transmit buffer is empty.</description>
  113669. <value>#1</value>
  113670. </enumeratedValue>
  113671. </enumeratedValues>
  113672. </field>
  113673. </fields>
  113674. </register>
  113675. <register>
  113676. <name>TWFIFO</name>
  113677. <description>UART FIFO Transmit Watermark</description>
  113678. <addressOffset>0x13</addressOffset>
  113679. <size>8</size>
  113680. <access>read-write</access>
  113681. <resetValue>0</resetValue>
  113682. <resetMask>0xFF</resetMask>
  113683. <fields>
  113684. <field>
  113685. <name>TXWATER</name>
  113686. <description>Transmit Watermark</description>
  113687. <bitOffset>0</bitOffset>
  113688. <bitWidth>8</bitWidth>
  113689. <access>read-write</access>
  113690. </field>
  113691. </fields>
  113692. </register>
  113693. <register>
  113694. <name>TCFIFO</name>
  113695. <description>UART FIFO Transmit Count</description>
  113696. <addressOffset>0x14</addressOffset>
  113697. <size>8</size>
  113698. <access>read-only</access>
  113699. <resetValue>0</resetValue>
  113700. <resetMask>0xFF</resetMask>
  113701. <fields>
  113702. <field>
  113703. <name>TXCOUNT</name>
  113704. <description>Transmit Counter</description>
  113705. <bitOffset>0</bitOffset>
  113706. <bitWidth>8</bitWidth>
  113707. <access>read-only</access>
  113708. </field>
  113709. </fields>
  113710. </register>
  113711. <register>
  113712. <name>RWFIFO</name>
  113713. <description>UART FIFO Receive Watermark</description>
  113714. <addressOffset>0x15</addressOffset>
  113715. <size>8</size>
  113716. <access>read-write</access>
  113717. <resetValue>0x1</resetValue>
  113718. <resetMask>0xFF</resetMask>
  113719. <fields>
  113720. <field>
  113721. <name>RXWATER</name>
  113722. <description>Receive Watermark</description>
  113723. <bitOffset>0</bitOffset>
  113724. <bitWidth>8</bitWidth>
  113725. <access>read-write</access>
  113726. </field>
  113727. </fields>
  113728. </register>
  113729. <register>
  113730. <name>RCFIFO</name>
  113731. <description>UART FIFO Receive Count</description>
  113732. <addressOffset>0x16</addressOffset>
  113733. <size>8</size>
  113734. <access>read-only</access>
  113735. <resetValue>0</resetValue>
  113736. <resetMask>0xFF</resetMask>
  113737. <fields>
  113738. <field>
  113739. <name>RXCOUNT</name>
  113740. <description>Receive Counter</description>
  113741. <bitOffset>0</bitOffset>
  113742. <bitWidth>8</bitWidth>
  113743. <access>read-only</access>
  113744. </field>
  113745. </fields>
  113746. </register>
  113747. </registers>
  113748. </peripheral>
  113749. <peripheral>
  113750. <name>UART5</name>
  113751. <description>Serial Communication Interface</description>
  113752. <groupName>UART</groupName>
  113753. <prependToName>UART5_</prependToName>
  113754. <baseAddress>0x400EB000</baseAddress>
  113755. <addressBlock>
  113756. <offset>0</offset>
  113757. <size>0x17</size>
  113758. <usage>registers</usage>
  113759. </addressBlock>
  113760. <interrupt>
  113761. <name>UART5_RX_TX</name>
  113762. <value>68</value>
  113763. </interrupt>
  113764. <interrupt>
  113765. <name>UART5_ERR</name>
  113766. <value>69</value>
  113767. </interrupt>
  113768. <registers>
  113769. <register>
  113770. <name>BDH</name>
  113771. <description>UART Baud Rate Registers: High</description>
  113772. <addressOffset>0</addressOffset>
  113773. <size>8</size>
  113774. <access>read-write</access>
  113775. <resetValue>0</resetValue>
  113776. <resetMask>0xFF</resetMask>
  113777. <fields>
  113778. <field>
  113779. <name>SBR</name>
  113780. <description>UART Baud Rate Bits</description>
  113781. <bitOffset>0</bitOffset>
  113782. <bitWidth>5</bitWidth>
  113783. <access>read-write</access>
  113784. </field>
  113785. <field>
  113786. <name>SBNS</name>
  113787. <description>Stop Bit Number Select</description>
  113788. <bitOffset>5</bitOffset>
  113789. <bitWidth>1</bitWidth>
  113790. <access>read-write</access>
  113791. <enumeratedValues>
  113792. <enumeratedValue>
  113793. <name>0</name>
  113794. <description>Data frame consists of a single stop bit.</description>
  113795. <value>#0</value>
  113796. </enumeratedValue>
  113797. <enumeratedValue>
  113798. <name>1</name>
  113799. <description>Data frame consists of two stop bits.</description>
  113800. <value>#1</value>
  113801. </enumeratedValue>
  113802. </enumeratedValues>
  113803. </field>
  113804. <field>
  113805. <name>RXEDGIE</name>
  113806. <description>RxD Input Active Edge Interrupt Enable</description>
  113807. <bitOffset>6</bitOffset>
  113808. <bitWidth>1</bitWidth>
  113809. <access>read-write</access>
  113810. <enumeratedValues>
  113811. <enumeratedValue>
  113812. <name>0</name>
  113813. <description>Hardware interrupts from RXEDGIF disabled using polling.</description>
  113814. <value>#0</value>
  113815. </enumeratedValue>
  113816. <enumeratedValue>
  113817. <name>1</name>
  113818. <description>RXEDGIF interrupt request enabled.</description>
  113819. <value>#1</value>
  113820. </enumeratedValue>
  113821. </enumeratedValues>
  113822. </field>
  113823. <field>
  113824. <name>LBKDIE</name>
  113825. <description>LIN Break Detect Interrupt or DMA Request Enable</description>
  113826. <bitOffset>7</bitOffset>
  113827. <bitWidth>1</bitWidth>
  113828. <access>read-write</access>
  113829. <enumeratedValues>
  113830. <enumeratedValue>
  113831. <name>0</name>
  113832. <description>LBKDIF interrupt and DMA transfer requests disabled.</description>
  113833. <value>#0</value>
  113834. </enumeratedValue>
  113835. <enumeratedValue>
  113836. <name>1</name>
  113837. <description>LBKDIF interrupt or DMA transfer requests enabled.</description>
  113838. <value>#1</value>
  113839. </enumeratedValue>
  113840. </enumeratedValues>
  113841. </field>
  113842. </fields>
  113843. </register>
  113844. <register>
  113845. <name>BDL</name>
  113846. <description>UART Baud Rate Registers: Low</description>
  113847. <addressOffset>0x1</addressOffset>
  113848. <size>8</size>
  113849. <access>read-write</access>
  113850. <resetValue>0x4</resetValue>
  113851. <resetMask>0xFF</resetMask>
  113852. <fields>
  113853. <field>
  113854. <name>SBR</name>
  113855. <description>UART Baud Rate Bits</description>
  113856. <bitOffset>0</bitOffset>
  113857. <bitWidth>8</bitWidth>
  113858. <access>read-write</access>
  113859. </field>
  113860. </fields>
  113861. </register>
  113862. <register>
  113863. <name>C1</name>
  113864. <description>UART Control Register 1</description>
  113865. <addressOffset>0x2</addressOffset>
  113866. <size>8</size>
  113867. <access>read-write</access>
  113868. <resetValue>0</resetValue>
  113869. <resetMask>0xFF</resetMask>
  113870. <fields>
  113871. <field>
  113872. <name>PT</name>
  113873. <description>Parity Type</description>
  113874. <bitOffset>0</bitOffset>
  113875. <bitWidth>1</bitWidth>
  113876. <access>read-write</access>
  113877. <enumeratedValues>
  113878. <enumeratedValue>
  113879. <name>0</name>
  113880. <description>Even parity.</description>
  113881. <value>#0</value>
  113882. </enumeratedValue>
  113883. <enumeratedValue>
  113884. <name>1</name>
  113885. <description>Odd parity.</description>
  113886. <value>#1</value>
  113887. </enumeratedValue>
  113888. </enumeratedValues>
  113889. </field>
  113890. <field>
  113891. <name>PE</name>
  113892. <description>Parity Enable</description>
  113893. <bitOffset>1</bitOffset>
  113894. <bitWidth>1</bitWidth>
  113895. <access>read-write</access>
  113896. <enumeratedValues>
  113897. <enumeratedValue>
  113898. <name>0</name>
  113899. <description>Parity function disabled.</description>
  113900. <value>#0</value>
  113901. </enumeratedValue>
  113902. <enumeratedValue>
  113903. <name>1</name>
  113904. <description>Parity function enabled.</description>
  113905. <value>#1</value>
  113906. </enumeratedValue>
  113907. </enumeratedValues>
  113908. </field>
  113909. <field>
  113910. <name>ILT</name>
  113911. <description>Idle Line Type Select</description>
  113912. <bitOffset>2</bitOffset>
  113913. <bitWidth>1</bitWidth>
  113914. <access>read-write</access>
  113915. <enumeratedValues>
  113916. <enumeratedValue>
  113917. <name>0</name>
  113918. <description>Idle character bit count starts after start bit.</description>
  113919. <value>#0</value>
  113920. </enumeratedValue>
  113921. <enumeratedValue>
  113922. <name>1</name>
  113923. <description>Idle character bit count starts after stop bit.</description>
  113924. <value>#1</value>
  113925. </enumeratedValue>
  113926. </enumeratedValues>
  113927. </field>
  113928. <field>
  113929. <name>WAKE</name>
  113930. <description>Receiver Wakeup Method Select</description>
  113931. <bitOffset>3</bitOffset>
  113932. <bitWidth>1</bitWidth>
  113933. <access>read-write</access>
  113934. <enumeratedValues>
  113935. <enumeratedValue>
  113936. <name>0</name>
  113937. <description>Idle line wakeup.</description>
  113938. <value>#0</value>
  113939. </enumeratedValue>
  113940. <enumeratedValue>
  113941. <name>1</name>
  113942. <description>Address mark wakeup.</description>
  113943. <value>#1</value>
  113944. </enumeratedValue>
  113945. </enumeratedValues>
  113946. </field>
  113947. <field>
  113948. <name>M</name>
  113949. <description>9-bit or 8-bit Mode Select</description>
  113950. <bitOffset>4</bitOffset>
  113951. <bitWidth>1</bitWidth>
  113952. <access>read-write</access>
  113953. <enumeratedValues>
  113954. <enumeratedValue>
  113955. <name>0</name>
  113956. <description>Normal-start + 8 data bits (MSB/LSB first as determined by MSBF) + stop.</description>
  113957. <value>#0</value>
  113958. </enumeratedValue>
  113959. <enumeratedValue>
  113960. <name>1</name>
  113961. <description>Use-start + 9 data bits (MSB/LSB first as determined by MSBF) + stop.</description>
  113962. <value>#1</value>
  113963. </enumeratedValue>
  113964. </enumeratedValues>
  113965. </field>
  113966. <field>
  113967. <name>RSRC</name>
  113968. <description>Receiver Source Select</description>
  113969. <bitOffset>5</bitOffset>
  113970. <bitWidth>1</bitWidth>
  113971. <access>read-write</access>
  113972. <enumeratedValues>
  113973. <enumeratedValue>
  113974. <name>0</name>
  113975. <description>Selects internal loop back mode. The receiver input is internally connected to transmitter output.</description>
  113976. <value>#0</value>
  113977. </enumeratedValue>
  113978. <enumeratedValue>
  113979. <name>1</name>
  113980. <description>Single wire UART mode where the receiver input is connected to the transmit pin input signal.</description>
  113981. <value>#1</value>
  113982. </enumeratedValue>
  113983. </enumeratedValues>
  113984. </field>
  113985. <field>
  113986. <name>UARTSWAI</name>
  113987. <description>UART Stops in Wait Mode</description>
  113988. <bitOffset>6</bitOffset>
  113989. <bitWidth>1</bitWidth>
  113990. <access>read-write</access>
  113991. <enumeratedValues>
  113992. <enumeratedValue>
  113993. <name>0</name>
  113994. <description>UART clock continues to run in Wait mode.</description>
  113995. <value>#0</value>
  113996. </enumeratedValue>
  113997. <enumeratedValue>
  113998. <name>1</name>
  113999. <description>UART clock freezes while CPU is in Wait mode.</description>
  114000. <value>#1</value>
  114001. </enumeratedValue>
  114002. </enumeratedValues>
  114003. </field>
  114004. <field>
  114005. <name>LOOPS</name>
  114006. <description>Loop Mode Select</description>
  114007. <bitOffset>7</bitOffset>
  114008. <bitWidth>1</bitWidth>
  114009. <access>read-write</access>
  114010. <enumeratedValues>
  114011. <enumeratedValue>
  114012. <name>0</name>
  114013. <description>Normal operation.</description>
  114014. <value>#0</value>
  114015. </enumeratedValue>
  114016. <enumeratedValue>
  114017. <name>1</name>
  114018. <description>Loop mode where transmitter output is internally connected to receiver input. The receiver input is determined by RSRC.</description>
  114019. <value>#1</value>
  114020. </enumeratedValue>
  114021. </enumeratedValues>
  114022. </field>
  114023. </fields>
  114024. </register>
  114025. <register>
  114026. <name>C2</name>
  114027. <description>UART Control Register 2</description>
  114028. <addressOffset>0x3</addressOffset>
  114029. <size>8</size>
  114030. <access>read-write</access>
  114031. <resetValue>0</resetValue>
  114032. <resetMask>0xFF</resetMask>
  114033. <fields>
  114034. <field>
  114035. <name>SBK</name>
  114036. <description>Send Break</description>
  114037. <bitOffset>0</bitOffset>
  114038. <bitWidth>1</bitWidth>
  114039. <access>read-write</access>
  114040. <enumeratedValues>
  114041. <enumeratedValue>
  114042. <name>0</name>
  114043. <description>Normal transmitter operation.</description>
  114044. <value>#0</value>
  114045. </enumeratedValue>
  114046. <enumeratedValue>
  114047. <name>1</name>
  114048. <description>Queue break characters to be sent.</description>
  114049. <value>#1</value>
  114050. </enumeratedValue>
  114051. </enumeratedValues>
  114052. </field>
  114053. <field>
  114054. <name>RWU</name>
  114055. <description>Receiver Wakeup Control</description>
  114056. <bitOffset>1</bitOffset>
  114057. <bitWidth>1</bitWidth>
  114058. <access>read-write</access>
  114059. <enumeratedValues>
  114060. <enumeratedValue>
  114061. <name>0</name>
  114062. <description>Normal operation.</description>
  114063. <value>#0</value>
  114064. </enumeratedValue>
  114065. <enumeratedValue>
  114066. <name>1</name>
  114067. <description>RWU enables the wakeup function and inhibits further receiver interrupt requests. Normally, hardware wakes the receiver by automatically clearing RWU.</description>
  114068. <value>#1</value>
  114069. </enumeratedValue>
  114070. </enumeratedValues>
  114071. </field>
  114072. <field>
  114073. <name>RE</name>
  114074. <description>Receiver Enable</description>
  114075. <bitOffset>2</bitOffset>
  114076. <bitWidth>1</bitWidth>
  114077. <access>read-write</access>
  114078. <enumeratedValues>
  114079. <enumeratedValue>
  114080. <name>0</name>
  114081. <description>Receiver off.</description>
  114082. <value>#0</value>
  114083. </enumeratedValue>
  114084. <enumeratedValue>
  114085. <name>1</name>
  114086. <description>Receiver on.</description>
  114087. <value>#1</value>
  114088. </enumeratedValue>
  114089. </enumeratedValues>
  114090. </field>
  114091. <field>
  114092. <name>TE</name>
  114093. <description>Transmitter Enable</description>
  114094. <bitOffset>3</bitOffset>
  114095. <bitWidth>1</bitWidth>
  114096. <access>read-write</access>
  114097. <enumeratedValues>
  114098. <enumeratedValue>
  114099. <name>0</name>
  114100. <description>Transmitter off.</description>
  114101. <value>#0</value>
  114102. </enumeratedValue>
  114103. <enumeratedValue>
  114104. <name>1</name>
  114105. <description>Transmitter on.</description>
  114106. <value>#1</value>
  114107. </enumeratedValue>
  114108. </enumeratedValues>
  114109. </field>
  114110. <field>
  114111. <name>ILIE</name>
  114112. <description>Idle Line Interrupt DMA Transfer Enable</description>
  114113. <bitOffset>4</bitOffset>
  114114. <bitWidth>1</bitWidth>
  114115. <access>read-write</access>
  114116. <enumeratedValues>
  114117. <enumeratedValue>
  114118. <name>0</name>
  114119. <description>IDLE interrupt requests disabled. and DMA transfer</description>
  114120. <value>#0</value>
  114121. </enumeratedValue>
  114122. <enumeratedValue>
  114123. <name>1</name>
  114124. <description>IDLE interrupt requests enabled. or DMA transfer</description>
  114125. <value>#1</value>
  114126. </enumeratedValue>
  114127. </enumeratedValues>
  114128. </field>
  114129. <field>
  114130. <name>RIE</name>
  114131. <description>Receiver Full Interrupt or DMA Transfer Enable</description>
  114132. <bitOffset>5</bitOffset>
  114133. <bitWidth>1</bitWidth>
  114134. <access>read-write</access>
  114135. <enumeratedValues>
  114136. <enumeratedValue>
  114137. <name>0</name>
  114138. <description>RDRF interrupt and DMA transfer requests disabled.</description>
  114139. <value>#0</value>
  114140. </enumeratedValue>
  114141. <enumeratedValue>
  114142. <name>1</name>
  114143. <description>RDRF interrupt or DMA transfer requests enabled.</description>
  114144. <value>#1</value>
  114145. </enumeratedValue>
  114146. </enumeratedValues>
  114147. </field>
  114148. <field>
  114149. <name>TCIE</name>
  114150. <description>Transmission Complete Interrupt or DMA Transfer Enable</description>
  114151. <bitOffset>6</bitOffset>
  114152. <bitWidth>1</bitWidth>
  114153. <access>read-write</access>
  114154. <enumeratedValues>
  114155. <enumeratedValue>
  114156. <name>0</name>
  114157. <description>TC interrupt and DMA transfer requests disabled.</description>
  114158. <value>#0</value>
  114159. </enumeratedValue>
  114160. <enumeratedValue>
  114161. <name>1</name>
  114162. <description>TC interrupt or DMA transfer requests enabled.</description>
  114163. <value>#1</value>
  114164. </enumeratedValue>
  114165. </enumeratedValues>
  114166. </field>
  114167. <field>
  114168. <name>TIE</name>
  114169. <description>Transmitter Interrupt or DMA Transfer Enable.</description>
  114170. <bitOffset>7</bitOffset>
  114171. <bitWidth>1</bitWidth>
  114172. <access>read-write</access>
  114173. <enumeratedValues>
  114174. <enumeratedValue>
  114175. <name>0</name>
  114176. <description>TDRE interrupt and DMA transfer requests disabled.</description>
  114177. <value>#0</value>
  114178. </enumeratedValue>
  114179. <enumeratedValue>
  114180. <name>1</name>
  114181. <description>TDRE interrupt or DMA transfer requests enabled.</description>
  114182. <value>#1</value>
  114183. </enumeratedValue>
  114184. </enumeratedValues>
  114185. </field>
  114186. </fields>
  114187. </register>
  114188. <register>
  114189. <name>S1</name>
  114190. <description>UART Status Register 1</description>
  114191. <addressOffset>0x4</addressOffset>
  114192. <size>8</size>
  114193. <access>read-only</access>
  114194. <resetValue>0xC0</resetValue>
  114195. <resetMask>0xFF</resetMask>
  114196. <fields>
  114197. <field>
  114198. <name>PF</name>
  114199. <description>Parity Error Flag</description>
  114200. <bitOffset>0</bitOffset>
  114201. <bitWidth>1</bitWidth>
  114202. <access>read-only</access>
  114203. <enumeratedValues>
  114204. <enumeratedValue>
  114205. <name>0</name>
  114206. <description>No parity error detected since the last time this flag was cleared. If the receive buffer has a depth greater than 1, then there may be data in the receive buffer what was received with a parity error.</description>
  114207. <value>#0</value>
  114208. </enumeratedValue>
  114209. <enumeratedValue>
  114210. <name>1</name>
  114211. <description>At least one dataword was received with a parity error since the last time this flag was cleared.</description>
  114212. <value>#1</value>
  114213. </enumeratedValue>
  114214. </enumeratedValues>
  114215. </field>
  114216. <field>
  114217. <name>FE</name>
  114218. <description>Framing Error Flag</description>
  114219. <bitOffset>1</bitOffset>
  114220. <bitWidth>1</bitWidth>
  114221. <access>read-only</access>
  114222. <enumeratedValues>
  114223. <enumeratedValue>
  114224. <name>0</name>
  114225. <description>No framing error detected.</description>
  114226. <value>#0</value>
  114227. </enumeratedValue>
  114228. <enumeratedValue>
  114229. <name>1</name>
  114230. <description>Framing error.</description>
  114231. <value>#1</value>
  114232. </enumeratedValue>
  114233. </enumeratedValues>
  114234. </field>
  114235. <field>
  114236. <name>NF</name>
  114237. <description>Noise Flag</description>
  114238. <bitOffset>2</bitOffset>
  114239. <bitWidth>1</bitWidth>
  114240. <access>read-only</access>
  114241. <enumeratedValues>
  114242. <enumeratedValue>
  114243. <name>0</name>
  114244. <description>No noise detected since the last time this flag was cleared. If the receive buffer has a depth greater than 1 then there may be data in the receiver buffer that was received with noise.</description>
  114245. <value>#0</value>
  114246. </enumeratedValue>
  114247. <enumeratedValue>
  114248. <name>1</name>
  114249. <description>At least one dataword was received with noise detected since the last time the flag was cleared.</description>
  114250. <value>#1</value>
  114251. </enumeratedValue>
  114252. </enumeratedValues>
  114253. </field>
  114254. <field>
  114255. <name>OR</name>
  114256. <description>Receiver Overrun Flag</description>
  114257. <bitOffset>3</bitOffset>
  114258. <bitWidth>1</bitWidth>
  114259. <access>read-only</access>
  114260. <enumeratedValues>
  114261. <enumeratedValue>
  114262. <name>0</name>
  114263. <description>No overrun has occurred since the last time the flag was cleared.</description>
  114264. <value>#0</value>
  114265. </enumeratedValue>
  114266. <enumeratedValue>
  114267. <name>1</name>
  114268. <description>Overrun has occurred or the overrun flag has not been cleared since the last overrun occured.</description>
  114269. <value>#1</value>
  114270. </enumeratedValue>
  114271. </enumeratedValues>
  114272. </field>
  114273. <field>
  114274. <name>IDLE</name>
  114275. <description>Idle Line Flag</description>
  114276. <bitOffset>4</bitOffset>
  114277. <bitWidth>1</bitWidth>
  114278. <access>read-only</access>
  114279. <enumeratedValues>
  114280. <enumeratedValue>
  114281. <name>0</name>
  114282. <description>Receiver input is either active now or has never become active since the IDLE flag was last cleared.</description>
  114283. <value>#0</value>
  114284. </enumeratedValue>
  114285. <enumeratedValue>
  114286. <name>1</name>
  114287. <description>Receiver input has become idle or the flag has not been cleared since it last asserted.</description>
  114288. <value>#1</value>
  114289. </enumeratedValue>
  114290. </enumeratedValues>
  114291. </field>
  114292. <field>
  114293. <name>RDRF</name>
  114294. <description>Receive Data Register Full Flag</description>
  114295. <bitOffset>5</bitOffset>
  114296. <bitWidth>1</bitWidth>
  114297. <access>read-only</access>
  114298. <enumeratedValues>
  114299. <enumeratedValue>
  114300. <name>0</name>
  114301. <description>The number of datawords in the receive buffer is less than the number indicated by RXWATER.</description>
  114302. <value>#0</value>
  114303. </enumeratedValue>
  114304. <enumeratedValue>
  114305. <name>1</name>
  114306. <description>The number of datawords in the receive buffer is equal to or greater than the number indicated by RXWATER at some point in time since this flag was last cleared.</description>
  114307. <value>#1</value>
  114308. </enumeratedValue>
  114309. </enumeratedValues>
  114310. </field>
  114311. <field>
  114312. <name>TC</name>
  114313. <description>Transmit Complete Flag</description>
  114314. <bitOffset>6</bitOffset>
  114315. <bitWidth>1</bitWidth>
  114316. <access>read-only</access>
  114317. <enumeratedValues>
  114318. <enumeratedValue>
  114319. <name>0</name>
  114320. <description>Transmitter active (sending data, a preamble, or a break).</description>
  114321. <value>#0</value>
  114322. </enumeratedValue>
  114323. <enumeratedValue>
  114324. <name>1</name>
  114325. <description>Transmitter idle (transmission activity complete).</description>
  114326. <value>#1</value>
  114327. </enumeratedValue>
  114328. </enumeratedValues>
  114329. </field>
  114330. <field>
  114331. <name>TDRE</name>
  114332. <description>Transmit Data Register Empty Flag</description>
  114333. <bitOffset>7</bitOffset>
  114334. <bitWidth>1</bitWidth>
  114335. <access>read-only</access>
  114336. <enumeratedValues>
  114337. <enumeratedValue>
  114338. <name>0</name>
  114339. <description>The amount of data in the transmit buffer is greater than the value indicated by TWFIFO[TXWATER].</description>
  114340. <value>#0</value>
  114341. </enumeratedValue>
  114342. <enumeratedValue>
  114343. <name>1</name>
  114344. <description>The amount of data in the transmit buffer is less than or equal to the value indicated by TWFIFO[TXWATER] at some point in time since the flag has been cleared.</description>
  114345. <value>#1</value>
  114346. </enumeratedValue>
  114347. </enumeratedValues>
  114348. </field>
  114349. </fields>
  114350. </register>
  114351. <register>
  114352. <name>S2</name>
  114353. <description>UART Status Register 2</description>
  114354. <addressOffset>0x5</addressOffset>
  114355. <size>8</size>
  114356. <access>read-write</access>
  114357. <resetValue>0</resetValue>
  114358. <resetMask>0xFF</resetMask>
  114359. <fields>
  114360. <field>
  114361. <name>RAF</name>
  114362. <description>Receiver Active Flag</description>
  114363. <bitOffset>0</bitOffset>
  114364. <bitWidth>1</bitWidth>
  114365. <access>read-only</access>
  114366. <enumeratedValues>
  114367. <enumeratedValue>
  114368. <name>0</name>
  114369. <description>UART receiver idle/inactive waiting for a start bit.</description>
  114370. <value>#0</value>
  114371. </enumeratedValue>
  114372. <enumeratedValue>
  114373. <name>1</name>
  114374. <description>UART receiver active, RxD input not idle.</description>
  114375. <value>#1</value>
  114376. </enumeratedValue>
  114377. </enumeratedValues>
  114378. </field>
  114379. <field>
  114380. <name>LBKDE</name>
  114381. <description>LIN Break Detection Enable</description>
  114382. <bitOffset>1</bitOffset>
  114383. <bitWidth>1</bitWidth>
  114384. <access>read-write</access>
  114385. <enumeratedValues>
  114386. <enumeratedValue>
  114387. <name>0</name>
  114388. <description>Break character detection is disabled.</description>
  114389. <value>#0</value>
  114390. </enumeratedValue>
  114391. <enumeratedValue>
  114392. <name>1</name>
  114393. <description>Break character is detected at length of 11 bit times if C1[M] = 0 or 12 bits time if C1[M] = 1.</description>
  114394. <value>#1</value>
  114395. </enumeratedValue>
  114396. </enumeratedValues>
  114397. </field>
  114398. <field>
  114399. <name>BRK13</name>
  114400. <description>Break Transmit Character Length</description>
  114401. <bitOffset>2</bitOffset>
  114402. <bitWidth>1</bitWidth>
  114403. <access>read-write</access>
  114404. <enumeratedValues>
  114405. <enumeratedValue>
  114406. <name>0</name>
  114407. <description>Break character is 10, 11, or 12 bits long.</description>
  114408. <value>#0</value>
  114409. </enumeratedValue>
  114410. <enumeratedValue>
  114411. <name>1</name>
  114412. <description>Break character is 13 or 14 bits long.</description>
  114413. <value>#1</value>
  114414. </enumeratedValue>
  114415. </enumeratedValues>
  114416. </field>
  114417. <field>
  114418. <name>RWUID</name>
  114419. <description>Receive Wakeup Idle Detect</description>
  114420. <bitOffset>3</bitOffset>
  114421. <bitWidth>1</bitWidth>
  114422. <access>read-write</access>
  114423. <enumeratedValues>
  114424. <enumeratedValue>
  114425. <name>0</name>
  114426. <description>S1[IDLE] is not set upon detection of an idle character.</description>
  114427. <value>#0</value>
  114428. </enumeratedValue>
  114429. <enumeratedValue>
  114430. <name>1</name>
  114431. <description>S1[IDLE] is set upon detection of an idle character.</description>
  114432. <value>#1</value>
  114433. </enumeratedValue>
  114434. </enumeratedValues>
  114435. </field>
  114436. <field>
  114437. <name>RXINV</name>
  114438. <description>Receive Data Inversion</description>
  114439. <bitOffset>4</bitOffset>
  114440. <bitWidth>1</bitWidth>
  114441. <access>read-write</access>
  114442. <enumeratedValues>
  114443. <enumeratedValue>
  114444. <name>0</name>
  114445. <description>Receive data is not inverted.</description>
  114446. <value>#0</value>
  114447. </enumeratedValue>
  114448. <enumeratedValue>
  114449. <name>1</name>
  114450. <description>Receive data is inverted.</description>
  114451. <value>#1</value>
  114452. </enumeratedValue>
  114453. </enumeratedValues>
  114454. </field>
  114455. <field>
  114456. <name>MSBF</name>
  114457. <description>Most Significant Bit First</description>
  114458. <bitOffset>5</bitOffset>
  114459. <bitWidth>1</bitWidth>
  114460. <access>read-write</access>
  114461. <enumeratedValues>
  114462. <enumeratedValue>
  114463. <name>0</name>
  114464. <description>LSB (bit0) is the first bit that is transmitted following the start bit. Further, the first bit received after the start bit is identified as bit0.</description>
  114465. <value>#0</value>
  114466. </enumeratedValue>
  114467. <enumeratedValue>
  114468. <name>1</name>
  114469. <description>MSB (bit8, bit7 or bit6) is the first bit that is transmitted following the start bit, depending on the setting of C1[M] and C1[PE]. Further, the first bit received after the start bit is identified as bit8, bit7, or bit6, depending on the setting of C1[M] and C1[PE].</description>
  114470. <value>#1</value>
  114471. </enumeratedValue>
  114472. </enumeratedValues>
  114473. </field>
  114474. <field>
  114475. <name>RXEDGIF</name>
  114476. <description>RxD Pin Active Edge Interrupt Flag</description>
  114477. <bitOffset>6</bitOffset>
  114478. <bitWidth>1</bitWidth>
  114479. <access>read-write</access>
  114480. <enumeratedValues>
  114481. <enumeratedValue>
  114482. <name>0</name>
  114483. <description>No active edge on the receive pin has occurred.</description>
  114484. <value>#0</value>
  114485. </enumeratedValue>
  114486. <enumeratedValue>
  114487. <name>1</name>
  114488. <description>An active edge on the receive pin has occurred.</description>
  114489. <value>#1</value>
  114490. </enumeratedValue>
  114491. </enumeratedValues>
  114492. </field>
  114493. <field>
  114494. <name>LBKDIF</name>
  114495. <description>LIN Break Detect Interrupt Flag</description>
  114496. <bitOffset>7</bitOffset>
  114497. <bitWidth>1</bitWidth>
  114498. <access>read-write</access>
  114499. <enumeratedValues>
  114500. <enumeratedValue>
  114501. <name>0</name>
  114502. <description>No LIN break character detected.</description>
  114503. <value>#0</value>
  114504. </enumeratedValue>
  114505. <enumeratedValue>
  114506. <name>1</name>
  114507. <description>LIN break character detected.</description>
  114508. <value>#1</value>
  114509. </enumeratedValue>
  114510. </enumeratedValues>
  114511. </field>
  114512. </fields>
  114513. </register>
  114514. <register>
  114515. <name>C3</name>
  114516. <description>UART Control Register 3</description>
  114517. <addressOffset>0x6</addressOffset>
  114518. <size>8</size>
  114519. <access>read-write</access>
  114520. <resetValue>0</resetValue>
  114521. <resetMask>0xFF</resetMask>
  114522. <fields>
  114523. <field>
  114524. <name>PEIE</name>
  114525. <description>Parity Error Interrupt Enable</description>
  114526. <bitOffset>0</bitOffset>
  114527. <bitWidth>1</bitWidth>
  114528. <access>read-write</access>
  114529. <enumeratedValues>
  114530. <enumeratedValue>
  114531. <name>0</name>
  114532. <description>PF interrupt requests are disabled.</description>
  114533. <value>#0</value>
  114534. </enumeratedValue>
  114535. <enumeratedValue>
  114536. <name>1</name>
  114537. <description>PF interrupt requests are enabled.</description>
  114538. <value>#1</value>
  114539. </enumeratedValue>
  114540. </enumeratedValues>
  114541. </field>
  114542. <field>
  114543. <name>FEIE</name>
  114544. <description>Framing Error Interrupt Enable</description>
  114545. <bitOffset>1</bitOffset>
  114546. <bitWidth>1</bitWidth>
  114547. <access>read-write</access>
  114548. <enumeratedValues>
  114549. <enumeratedValue>
  114550. <name>0</name>
  114551. <description>FE interrupt requests are disabled.</description>
  114552. <value>#0</value>
  114553. </enumeratedValue>
  114554. <enumeratedValue>
  114555. <name>1</name>
  114556. <description>FE interrupt requests are enabled.</description>
  114557. <value>#1</value>
  114558. </enumeratedValue>
  114559. </enumeratedValues>
  114560. </field>
  114561. <field>
  114562. <name>NEIE</name>
  114563. <description>Noise Error Interrupt Enable</description>
  114564. <bitOffset>2</bitOffset>
  114565. <bitWidth>1</bitWidth>
  114566. <access>read-write</access>
  114567. <enumeratedValues>
  114568. <enumeratedValue>
  114569. <name>0</name>
  114570. <description>NF interrupt requests are disabled.</description>
  114571. <value>#0</value>
  114572. </enumeratedValue>
  114573. <enumeratedValue>
  114574. <name>1</name>
  114575. <description>NF interrupt requests are enabled.</description>
  114576. <value>#1</value>
  114577. </enumeratedValue>
  114578. </enumeratedValues>
  114579. </field>
  114580. <field>
  114581. <name>ORIE</name>
  114582. <description>Overrun Error Interrupt Enable</description>
  114583. <bitOffset>3</bitOffset>
  114584. <bitWidth>1</bitWidth>
  114585. <access>read-write</access>
  114586. <enumeratedValues>
  114587. <enumeratedValue>
  114588. <name>0</name>
  114589. <description>OR interrupts are disabled.</description>
  114590. <value>#0</value>
  114591. </enumeratedValue>
  114592. <enumeratedValue>
  114593. <name>1</name>
  114594. <description>OR interrupt requests are enabled.</description>
  114595. <value>#1</value>
  114596. </enumeratedValue>
  114597. </enumeratedValues>
  114598. </field>
  114599. <field>
  114600. <name>TXINV</name>
  114601. <description>Transmit Data Inversion.</description>
  114602. <bitOffset>4</bitOffset>
  114603. <bitWidth>1</bitWidth>
  114604. <access>read-write</access>
  114605. <enumeratedValues>
  114606. <enumeratedValue>
  114607. <name>0</name>
  114608. <description>Transmit data is not inverted.</description>
  114609. <value>#0</value>
  114610. </enumeratedValue>
  114611. <enumeratedValue>
  114612. <name>1</name>
  114613. <description>Transmit data is inverted.</description>
  114614. <value>#1</value>
  114615. </enumeratedValue>
  114616. </enumeratedValues>
  114617. </field>
  114618. <field>
  114619. <name>TXDIR</name>
  114620. <description>Transmitter Pin Data Direction in Single-Wire mode</description>
  114621. <bitOffset>5</bitOffset>
  114622. <bitWidth>1</bitWidth>
  114623. <access>read-write</access>
  114624. <enumeratedValues>
  114625. <enumeratedValue>
  114626. <name>0</name>
  114627. <description>TXD pin is an input in single wire mode.</description>
  114628. <value>#0</value>
  114629. </enumeratedValue>
  114630. <enumeratedValue>
  114631. <name>1</name>
  114632. <description>TXD pin is an output in single wire mode.</description>
  114633. <value>#1</value>
  114634. </enumeratedValue>
  114635. </enumeratedValues>
  114636. </field>
  114637. <field>
  114638. <name>T8</name>
  114639. <description>Transmit Bit 8</description>
  114640. <bitOffset>6</bitOffset>
  114641. <bitWidth>1</bitWidth>
  114642. <access>read-write</access>
  114643. </field>
  114644. <field>
  114645. <name>R8</name>
  114646. <description>Received Bit 8</description>
  114647. <bitOffset>7</bitOffset>
  114648. <bitWidth>1</bitWidth>
  114649. <access>read-only</access>
  114650. </field>
  114651. </fields>
  114652. </register>
  114653. <register>
  114654. <name>D</name>
  114655. <description>UART Data Register</description>
  114656. <addressOffset>0x7</addressOffset>
  114657. <size>8</size>
  114658. <access>read-write</access>
  114659. <resetValue>0</resetValue>
  114660. <resetMask>0xFF</resetMask>
  114661. <fields>
  114662. <field>
  114663. <name>RT</name>
  114664. <description>Reads return the contents of the read-only receive data register and writes go to the write-only transmit data register</description>
  114665. <bitOffset>0</bitOffset>
  114666. <bitWidth>8</bitWidth>
  114667. <access>read-write</access>
  114668. </field>
  114669. </fields>
  114670. </register>
  114671. <register>
  114672. <name>MA1</name>
  114673. <description>UART Match Address Registers 1</description>
  114674. <addressOffset>0x8</addressOffset>
  114675. <size>8</size>
  114676. <access>read-write</access>
  114677. <resetValue>0</resetValue>
  114678. <resetMask>0xFF</resetMask>
  114679. <fields>
  114680. <field>
  114681. <name>MA</name>
  114682. <description>Match Address</description>
  114683. <bitOffset>0</bitOffset>
  114684. <bitWidth>8</bitWidth>
  114685. <access>read-write</access>
  114686. </field>
  114687. </fields>
  114688. </register>
  114689. <register>
  114690. <name>MA2</name>
  114691. <description>UART Match Address Registers 2</description>
  114692. <addressOffset>0x9</addressOffset>
  114693. <size>8</size>
  114694. <access>read-write</access>
  114695. <resetValue>0</resetValue>
  114696. <resetMask>0xFF</resetMask>
  114697. <fields>
  114698. <field>
  114699. <name>MA</name>
  114700. <description>Match Address</description>
  114701. <bitOffset>0</bitOffset>
  114702. <bitWidth>8</bitWidth>
  114703. <access>read-write</access>
  114704. </field>
  114705. </fields>
  114706. </register>
  114707. <register>
  114708. <name>C4</name>
  114709. <description>UART Control Register 4</description>
  114710. <addressOffset>0xA</addressOffset>
  114711. <size>8</size>
  114712. <access>read-write</access>
  114713. <resetValue>0</resetValue>
  114714. <resetMask>0xFF</resetMask>
  114715. <fields>
  114716. <field>
  114717. <name>BRFA</name>
  114718. <description>Baud Rate Fine Adjust</description>
  114719. <bitOffset>0</bitOffset>
  114720. <bitWidth>5</bitWidth>
  114721. <access>read-write</access>
  114722. </field>
  114723. <field>
  114724. <name>M10</name>
  114725. <description>10-bit Mode select</description>
  114726. <bitOffset>5</bitOffset>
  114727. <bitWidth>1</bitWidth>
  114728. <access>read-write</access>
  114729. <enumeratedValues>
  114730. <enumeratedValue>
  114731. <name>0</name>
  114732. <description>The parity bit is the ninth bit in the serial transmission.</description>
  114733. <value>#0</value>
  114734. </enumeratedValue>
  114735. <enumeratedValue>
  114736. <name>1</name>
  114737. <description>The parity bit is the tenth bit in the serial transmission.</description>
  114738. <value>#1</value>
  114739. </enumeratedValue>
  114740. </enumeratedValues>
  114741. </field>
  114742. <field>
  114743. <name>MAEN2</name>
  114744. <description>Match Address Mode Enable 2</description>
  114745. <bitOffset>6</bitOffset>
  114746. <bitWidth>1</bitWidth>
  114747. <access>read-write</access>
  114748. <enumeratedValues>
  114749. <enumeratedValue>
  114750. <name>0</name>
  114751. <description>All data received is transferred to the data buffer if MAEN1 is cleared.</description>
  114752. <value>#0</value>
  114753. </enumeratedValue>
  114754. <enumeratedValue>
  114755. <name>1</name>
  114756. <description>All data received with the most significant bit cleared, is discarded. All data received with the most significant bit set, is compared with contents of MA2 register. If no match occurs, the data is discarded. If a match occurs, data is transferred to the data buffer. This field must be cleared when C7816[ISO7816E] is set/enabled.</description>
  114757. <value>#1</value>
  114758. </enumeratedValue>
  114759. </enumeratedValues>
  114760. </field>
  114761. <field>
  114762. <name>MAEN1</name>
  114763. <description>Match Address Mode Enable 1</description>
  114764. <bitOffset>7</bitOffset>
  114765. <bitWidth>1</bitWidth>
  114766. <access>read-write</access>
  114767. <enumeratedValues>
  114768. <enumeratedValue>
  114769. <name>0</name>
  114770. <description>All data received is transferred to the data buffer if MAEN2 is cleared.</description>
  114771. <value>#0</value>
  114772. </enumeratedValue>
  114773. <enumeratedValue>
  114774. <name>1</name>
  114775. <description>All data received with the most significant bit cleared, is discarded. All data received with the most significant bit set, is compared with contents of MA1 register. If no match occurs, the data is discarded. If match occurs, data is transferred to the data buffer. This field must be cleared when C7816[ISO7816E] is set/enabled.</description>
  114776. <value>#1</value>
  114777. </enumeratedValue>
  114778. </enumeratedValues>
  114779. </field>
  114780. </fields>
  114781. </register>
  114782. <register>
  114783. <name>C5</name>
  114784. <description>UART Control Register 5</description>
  114785. <addressOffset>0xB</addressOffset>
  114786. <size>8</size>
  114787. <access>read-write</access>
  114788. <resetValue>0</resetValue>
  114789. <resetMask>0xFF</resetMask>
  114790. <fields>
  114791. <field>
  114792. <name>LBKDDMAS</name>
  114793. <description>LIN Break Detect DMA Select Bit</description>
  114794. <bitOffset>3</bitOffset>
  114795. <bitWidth>1</bitWidth>
  114796. <access>read-write</access>
  114797. <enumeratedValues>
  114798. <enumeratedValue>
  114799. <name>0</name>
  114800. <description>If BDH[LBKDIE] and S2[LBKDIF] are set, the LBKDIF interrupt signal is asserted to request an interrupt service.</description>
  114801. <value>#0</value>
  114802. </enumeratedValue>
  114803. <enumeratedValue>
  114804. <name>1</name>
  114805. <description>If BDH[LBKDIE] and S2[LBKDIF] are set, the LBKDIF DMA request signal is asserted to request a DMA transfer.</description>
  114806. <value>#1</value>
  114807. </enumeratedValue>
  114808. </enumeratedValues>
  114809. </field>
  114810. <field>
  114811. <name>ILDMAS</name>
  114812. <description>Idle Line DMA Select</description>
  114813. <bitOffset>4</bitOffset>
  114814. <bitWidth>1</bitWidth>
  114815. <access>read-write</access>
  114816. <enumeratedValues>
  114817. <enumeratedValue>
  114818. <name>0</name>
  114819. <description>If C2[ILIE] and S1[IDLE] are set, the IDLE interrupt request signal is asserted to request an interrupt service.</description>
  114820. <value>#0</value>
  114821. </enumeratedValue>
  114822. <enumeratedValue>
  114823. <name>1</name>
  114824. <description>If C2[ILIE] and S1[IDLE] are set, the IDLE DMA request signal is asserted to request a DMA transfer.</description>
  114825. <value>#1</value>
  114826. </enumeratedValue>
  114827. </enumeratedValues>
  114828. </field>
  114829. <field>
  114830. <name>RDMAS</name>
  114831. <description>Receiver Full DMA Select</description>
  114832. <bitOffset>5</bitOffset>
  114833. <bitWidth>1</bitWidth>
  114834. <access>read-write</access>
  114835. <enumeratedValues>
  114836. <enumeratedValue>
  114837. <name>0</name>
  114838. <description>If C2[RIE] and S1[RDRF] are set, the RDFR interrupt request signal is asserted to request an interrupt service.</description>
  114839. <value>#0</value>
  114840. </enumeratedValue>
  114841. <enumeratedValue>
  114842. <name>1</name>
  114843. <description>If C2[RIE] and S1[RDRF] are set, the RDRF DMA request signal is asserted to request a DMA transfer.</description>
  114844. <value>#1</value>
  114845. </enumeratedValue>
  114846. </enumeratedValues>
  114847. </field>
  114848. <field>
  114849. <name>TCDMAS</name>
  114850. <description>Transmission Complete DMA Select</description>
  114851. <bitOffset>6</bitOffset>
  114852. <bitWidth>1</bitWidth>
  114853. <access>read-write</access>
  114854. <enumeratedValues>
  114855. <enumeratedValue>
  114856. <name>0</name>
  114857. <description>If C2[TCIE] is set and the S1[TC] flag is set, the TC interrupt request signal is asserted to request an interrupt service.</description>
  114858. <value>#0</value>
  114859. </enumeratedValue>
  114860. <enumeratedValue>
  114861. <name>1</name>
  114862. <description>If C2[TCIE] is set and the S1[TC] flag is set, the TC DMA request signal is asserted to request a DMA transfer.</description>
  114863. <value>#1</value>
  114864. </enumeratedValue>
  114865. </enumeratedValues>
  114866. </field>
  114867. <field>
  114868. <name>TDMAS</name>
  114869. <description>Transmitter DMA Select</description>
  114870. <bitOffset>7</bitOffset>
  114871. <bitWidth>1</bitWidth>
  114872. <access>read-write</access>
  114873. <enumeratedValues>
  114874. <enumeratedValue>
  114875. <name>0</name>
  114876. <description>If C2[TIE] is set and the S1[TDRE] flag is set, the TDRE interrupt request signal is asserted to request interrupt service.</description>
  114877. <value>#0</value>
  114878. </enumeratedValue>
  114879. <enumeratedValue>
  114880. <name>1</name>
  114881. <description>If C2[TIE] is set and the S1[TDRE] flag is set, the TDRE DMA request signal is asserted to request a DMA transfer.</description>
  114882. <value>#1</value>
  114883. </enumeratedValue>
  114884. </enumeratedValues>
  114885. </field>
  114886. </fields>
  114887. </register>
  114888. <register>
  114889. <name>ED</name>
  114890. <description>UART Extended Data Register</description>
  114891. <addressOffset>0xC</addressOffset>
  114892. <size>8</size>
  114893. <access>read-only</access>
  114894. <resetValue>0</resetValue>
  114895. <resetMask>0xFF</resetMask>
  114896. <fields>
  114897. <field>
  114898. <name>PARITYE</name>
  114899. <description>The current received dataword contained in D and C3[R8] was received with a parity error.</description>
  114900. <bitOffset>6</bitOffset>
  114901. <bitWidth>1</bitWidth>
  114902. <access>read-only</access>
  114903. <enumeratedValues>
  114904. <enumeratedValue>
  114905. <name>0</name>
  114906. <description>The dataword was received without a parity error.</description>
  114907. <value>#0</value>
  114908. </enumeratedValue>
  114909. <enumeratedValue>
  114910. <name>1</name>
  114911. <description>The dataword was received with a parity error.</description>
  114912. <value>#1</value>
  114913. </enumeratedValue>
  114914. </enumeratedValues>
  114915. </field>
  114916. <field>
  114917. <name>NOISY</name>
  114918. <description>The current received dataword contained in D and C3[R8] was received with noise.</description>
  114919. <bitOffset>7</bitOffset>
  114920. <bitWidth>1</bitWidth>
  114921. <access>read-only</access>
  114922. <enumeratedValues>
  114923. <enumeratedValue>
  114924. <name>0</name>
  114925. <description>The dataword was received without noise.</description>
  114926. <value>#0</value>
  114927. </enumeratedValue>
  114928. <enumeratedValue>
  114929. <name>1</name>
  114930. <description>The data was received with noise.</description>
  114931. <value>#1</value>
  114932. </enumeratedValue>
  114933. </enumeratedValues>
  114934. </field>
  114935. </fields>
  114936. </register>
  114937. <register>
  114938. <name>MODEM</name>
  114939. <description>UART Modem Register</description>
  114940. <addressOffset>0xD</addressOffset>
  114941. <size>8</size>
  114942. <access>read-write</access>
  114943. <resetValue>0</resetValue>
  114944. <resetMask>0xFF</resetMask>
  114945. <fields>
  114946. <field>
  114947. <name>TXCTSE</name>
  114948. <description>Transmitter clear-to-send enable</description>
  114949. <bitOffset>0</bitOffset>
  114950. <bitWidth>1</bitWidth>
  114951. <access>read-write</access>
  114952. <enumeratedValues>
  114953. <enumeratedValue>
  114954. <name>0</name>
  114955. <description>CTS has no effect on the transmitter.</description>
  114956. <value>#0</value>
  114957. </enumeratedValue>
  114958. <enumeratedValue>
  114959. <name>1</name>
  114960. <description>Enables clear-to-send operation. The transmitter checks the state of CTS each time it is ready to send a character. If CTS is asserted, the character is sent. If CTS is deasserted, the signal TXD remains in the mark state and transmission is delayed until CTS is asserted. Changes in CTS as a character is being sent do not affect its transmission.</description>
  114961. <value>#1</value>
  114962. </enumeratedValue>
  114963. </enumeratedValues>
  114964. </field>
  114965. <field>
  114966. <name>TXRTSE</name>
  114967. <description>Transmitter request-to-send enable</description>
  114968. <bitOffset>1</bitOffset>
  114969. <bitWidth>1</bitWidth>
  114970. <access>read-write</access>
  114971. <enumeratedValues>
  114972. <enumeratedValue>
  114973. <name>0</name>
  114974. <description>The transmitter has no effect on RTS.</description>
  114975. <value>#0</value>
  114976. </enumeratedValue>
  114977. <enumeratedValue>
  114978. <name>1</name>
  114979. <description>When a character is placed into an empty transmitter data buffer , RTS asserts one bit time before the start bit is transmitted. RTS deasserts one bit time after all characters in the transmitter data buffer and shift register are completely sent, including the last stop bit. (FIFO) (FIFO)</description>
  114980. <value>#1</value>
  114981. </enumeratedValue>
  114982. </enumeratedValues>
  114983. </field>
  114984. <field>
  114985. <name>TXRTSPOL</name>
  114986. <description>Transmitter request-to-send polarity</description>
  114987. <bitOffset>2</bitOffset>
  114988. <bitWidth>1</bitWidth>
  114989. <access>read-write</access>
  114990. <enumeratedValues>
  114991. <enumeratedValue>
  114992. <name>0</name>
  114993. <description>Transmitter RTS is active low.</description>
  114994. <value>#0</value>
  114995. </enumeratedValue>
  114996. <enumeratedValue>
  114997. <name>1</name>
  114998. <description>Transmitter RTS is active high.</description>
  114999. <value>#1</value>
  115000. </enumeratedValue>
  115001. </enumeratedValues>
  115002. </field>
  115003. <field>
  115004. <name>RXRTSE</name>
  115005. <description>Receiver request-to-send enable</description>
  115006. <bitOffset>3</bitOffset>
  115007. <bitWidth>1</bitWidth>
  115008. <access>read-write</access>
  115009. <enumeratedValues>
  115010. <enumeratedValue>
  115011. <name>0</name>
  115012. <description>The receiver has no effect on RTS.</description>
  115013. <value>#0</value>
  115014. </enumeratedValue>
  115015. <enumeratedValue>
  115016. <name>1</name>
  115017. <description>RTS is deasserted if the number of characters in the receiver data register (FIFO) is equal to or greater than RWFIFO[RXWATER]. RTS is asserted when the number of characters in the receiver data register (FIFO) is less than RWFIFO[RXWATER].</description>
  115018. <value>#1</value>
  115019. </enumeratedValue>
  115020. </enumeratedValues>
  115021. </field>
  115022. </fields>
  115023. </register>
  115024. <register>
  115025. <name>IR</name>
  115026. <description>UART Infrared Register</description>
  115027. <addressOffset>0xE</addressOffset>
  115028. <size>8</size>
  115029. <access>read-write</access>
  115030. <resetValue>0</resetValue>
  115031. <resetMask>0xFF</resetMask>
  115032. <fields>
  115033. <field>
  115034. <name>TNP</name>
  115035. <description>Transmitter narrow pulse</description>
  115036. <bitOffset>0</bitOffset>
  115037. <bitWidth>2</bitWidth>
  115038. <access>read-write</access>
  115039. <enumeratedValues>
  115040. <enumeratedValue>
  115041. <name>00</name>
  115042. <description>3/16.</description>
  115043. <value>#00</value>
  115044. </enumeratedValue>
  115045. <enumeratedValue>
  115046. <name>01</name>
  115047. <description>1/16.</description>
  115048. <value>#01</value>
  115049. </enumeratedValue>
  115050. <enumeratedValue>
  115051. <name>10</name>
  115052. <description>1/32.</description>
  115053. <value>#10</value>
  115054. </enumeratedValue>
  115055. <enumeratedValue>
  115056. <name>11</name>
  115057. <description>1/4.</description>
  115058. <value>#11</value>
  115059. </enumeratedValue>
  115060. </enumeratedValues>
  115061. </field>
  115062. <field>
  115063. <name>IREN</name>
  115064. <description>Infrared enable</description>
  115065. <bitOffset>2</bitOffset>
  115066. <bitWidth>1</bitWidth>
  115067. <access>read-write</access>
  115068. <enumeratedValues>
  115069. <enumeratedValue>
  115070. <name>0</name>
  115071. <description>IR disabled.</description>
  115072. <value>#0</value>
  115073. </enumeratedValue>
  115074. <enumeratedValue>
  115075. <name>1</name>
  115076. <description>IR enabled.</description>
  115077. <value>#1</value>
  115078. </enumeratedValue>
  115079. </enumeratedValues>
  115080. </field>
  115081. </fields>
  115082. </register>
  115083. <register>
  115084. <name>PFIFO</name>
  115085. <description>UART FIFO Parameters</description>
  115086. <addressOffset>0x10</addressOffset>
  115087. <size>8</size>
  115088. <access>read-write</access>
  115089. <resetValue>0</resetValue>
  115090. <resetMask>0xFF</resetMask>
  115091. <fields>
  115092. <field>
  115093. <name>RXFIFOSIZE</name>
  115094. <description>Receive FIFO. Buffer Depth</description>
  115095. <bitOffset>0</bitOffset>
  115096. <bitWidth>3</bitWidth>
  115097. <access>read-only</access>
  115098. <enumeratedValues>
  115099. <enumeratedValue>
  115100. <name>000</name>
  115101. <description>Receive FIFO/Buffer depth = 1 dataword.</description>
  115102. <value>#000</value>
  115103. </enumeratedValue>
  115104. <enumeratedValue>
  115105. <name>001</name>
  115106. <description>Receive FIFO/Buffer depth = 4 datawords.</description>
  115107. <value>#001</value>
  115108. </enumeratedValue>
  115109. <enumeratedValue>
  115110. <name>010</name>
  115111. <description>Receive FIFO/Buffer depth = 8 datawords.</description>
  115112. <value>#010</value>
  115113. </enumeratedValue>
  115114. <enumeratedValue>
  115115. <name>011</name>
  115116. <description>Receive FIFO/Buffer depth = 16 datawords.</description>
  115117. <value>#011</value>
  115118. </enumeratedValue>
  115119. <enumeratedValue>
  115120. <name>100</name>
  115121. <description>Receive FIFO/Buffer depth = 32 datawords.</description>
  115122. <value>#100</value>
  115123. </enumeratedValue>
  115124. <enumeratedValue>
  115125. <name>101</name>
  115126. <description>Receive FIFO/Buffer depth = 64 datawords.</description>
  115127. <value>#101</value>
  115128. </enumeratedValue>
  115129. <enumeratedValue>
  115130. <name>110</name>
  115131. <description>Receive FIFO/Buffer depth = 128 datawords.</description>
  115132. <value>#110</value>
  115133. </enumeratedValue>
  115134. </enumeratedValues>
  115135. </field>
  115136. <field>
  115137. <name>RXFE</name>
  115138. <description>Receive FIFO Enable</description>
  115139. <bitOffset>3</bitOffset>
  115140. <bitWidth>1</bitWidth>
  115141. <access>read-write</access>
  115142. <enumeratedValues>
  115143. <enumeratedValue>
  115144. <name>0</name>
  115145. <description>Receive FIFO is not enabled. Buffer is depth 1. (Legacy support)</description>
  115146. <value>#0</value>
  115147. </enumeratedValue>
  115148. <enumeratedValue>
  115149. <name>1</name>
  115150. <description>Receive FIFO is enabled. Buffer is depth indicted by RXFIFOSIZE.</description>
  115151. <value>#1</value>
  115152. </enumeratedValue>
  115153. </enumeratedValues>
  115154. </field>
  115155. <field>
  115156. <name>TXFIFOSIZE</name>
  115157. <description>Transmit FIFO. Buffer Depth</description>
  115158. <bitOffset>4</bitOffset>
  115159. <bitWidth>3</bitWidth>
  115160. <access>read-only</access>
  115161. <enumeratedValues>
  115162. <enumeratedValue>
  115163. <name>000</name>
  115164. <description>Transmit FIFO/Buffer depth = 1 dataword.</description>
  115165. <value>#000</value>
  115166. </enumeratedValue>
  115167. <enumeratedValue>
  115168. <name>001</name>
  115169. <description>Transmit FIFO/Buffer depth = 4 datawords.</description>
  115170. <value>#001</value>
  115171. </enumeratedValue>
  115172. <enumeratedValue>
  115173. <name>010</name>
  115174. <description>Transmit FIFO/Buffer depth = 8 datawords.</description>
  115175. <value>#010</value>
  115176. </enumeratedValue>
  115177. <enumeratedValue>
  115178. <name>011</name>
  115179. <description>Transmit FIFO/Buffer depth = 16 datawords.</description>
  115180. <value>#011</value>
  115181. </enumeratedValue>
  115182. <enumeratedValue>
  115183. <name>100</name>
  115184. <description>Transmit FIFO/Buffer depth = 32 datawords.</description>
  115185. <value>#100</value>
  115186. </enumeratedValue>
  115187. <enumeratedValue>
  115188. <name>101</name>
  115189. <description>Transmit FIFO/Buffer depth = 64 datawords.</description>
  115190. <value>#101</value>
  115191. </enumeratedValue>
  115192. <enumeratedValue>
  115193. <name>110</name>
  115194. <description>Transmit FIFO/Buffer depth = 128 datawords.</description>
  115195. <value>#110</value>
  115196. </enumeratedValue>
  115197. </enumeratedValues>
  115198. </field>
  115199. <field>
  115200. <name>TXFE</name>
  115201. <description>Transmit FIFO Enable</description>
  115202. <bitOffset>7</bitOffset>
  115203. <bitWidth>1</bitWidth>
  115204. <access>read-write</access>
  115205. <enumeratedValues>
  115206. <enumeratedValue>
  115207. <name>0</name>
  115208. <description>Transmit FIFO is not enabled. Buffer is depth 1. (Legacy support).</description>
  115209. <value>#0</value>
  115210. </enumeratedValue>
  115211. <enumeratedValue>
  115212. <name>1</name>
  115213. <description>Transmit FIFO is enabled. Buffer is depth indicated by TXFIFOSIZE.</description>
  115214. <value>#1</value>
  115215. </enumeratedValue>
  115216. </enumeratedValues>
  115217. </field>
  115218. </fields>
  115219. </register>
  115220. <register>
  115221. <name>CFIFO</name>
  115222. <description>UART FIFO Control Register</description>
  115223. <addressOffset>0x11</addressOffset>
  115224. <size>8</size>
  115225. <access>read-write</access>
  115226. <resetValue>0</resetValue>
  115227. <resetMask>0xFF</resetMask>
  115228. <fields>
  115229. <field>
  115230. <name>RXUFE</name>
  115231. <description>Receive FIFO Underflow Interrupt Enable</description>
  115232. <bitOffset>0</bitOffset>
  115233. <bitWidth>1</bitWidth>
  115234. <access>read-write</access>
  115235. <enumeratedValues>
  115236. <enumeratedValue>
  115237. <name>0</name>
  115238. <description>RXUF flag does not generate an interrupt to the host.</description>
  115239. <value>#0</value>
  115240. </enumeratedValue>
  115241. <enumeratedValue>
  115242. <name>1</name>
  115243. <description>RXUF flag generates an interrupt to the host.</description>
  115244. <value>#1</value>
  115245. </enumeratedValue>
  115246. </enumeratedValues>
  115247. </field>
  115248. <field>
  115249. <name>TXOFE</name>
  115250. <description>Transmit FIFO Overflow Interrupt Enable</description>
  115251. <bitOffset>1</bitOffset>
  115252. <bitWidth>1</bitWidth>
  115253. <access>read-write</access>
  115254. <enumeratedValues>
  115255. <enumeratedValue>
  115256. <name>0</name>
  115257. <description>TXOF flag does not generate an interrupt to the host.</description>
  115258. <value>#0</value>
  115259. </enumeratedValue>
  115260. <enumeratedValue>
  115261. <name>1</name>
  115262. <description>TXOF flag generates an interrupt to the host.</description>
  115263. <value>#1</value>
  115264. </enumeratedValue>
  115265. </enumeratedValues>
  115266. </field>
  115267. <field>
  115268. <name>RXOFE</name>
  115269. <description>Receive FIFO Overflow Interrupt Enable</description>
  115270. <bitOffset>2</bitOffset>
  115271. <bitWidth>1</bitWidth>
  115272. <access>read-write</access>
  115273. <enumeratedValues>
  115274. <enumeratedValue>
  115275. <name>0</name>
  115276. <description>RXOF flag does not generate an interrupt to the host.</description>
  115277. <value>#0</value>
  115278. </enumeratedValue>
  115279. <enumeratedValue>
  115280. <name>1</name>
  115281. <description>RXOF flag generates an interrupt to the host.</description>
  115282. <value>#1</value>
  115283. </enumeratedValue>
  115284. </enumeratedValues>
  115285. </field>
  115286. <field>
  115287. <name>RXFLUSH</name>
  115288. <description>Receive FIFO/Buffer Flush</description>
  115289. <bitOffset>6</bitOffset>
  115290. <bitWidth>1</bitWidth>
  115291. <access>write-only</access>
  115292. <enumeratedValues>
  115293. <enumeratedValue>
  115294. <name>0</name>
  115295. <description>No flush operation occurs.</description>
  115296. <value>#0</value>
  115297. </enumeratedValue>
  115298. <enumeratedValue>
  115299. <name>1</name>
  115300. <description>All data in the receive FIFO/buffer is cleared out.</description>
  115301. <value>#1</value>
  115302. </enumeratedValue>
  115303. </enumeratedValues>
  115304. </field>
  115305. <field>
  115306. <name>TXFLUSH</name>
  115307. <description>Transmit FIFO/Buffer Flush</description>
  115308. <bitOffset>7</bitOffset>
  115309. <bitWidth>1</bitWidth>
  115310. <access>write-only</access>
  115311. <enumeratedValues>
  115312. <enumeratedValue>
  115313. <name>0</name>
  115314. <description>No flush operation occurs.</description>
  115315. <value>#0</value>
  115316. </enumeratedValue>
  115317. <enumeratedValue>
  115318. <name>1</name>
  115319. <description>All data in the transmit FIFO/Buffer is cleared out.</description>
  115320. <value>#1</value>
  115321. </enumeratedValue>
  115322. </enumeratedValues>
  115323. </field>
  115324. </fields>
  115325. </register>
  115326. <register>
  115327. <name>SFIFO</name>
  115328. <description>UART FIFO Status Register</description>
  115329. <addressOffset>0x12</addressOffset>
  115330. <size>8</size>
  115331. <access>read-write</access>
  115332. <resetValue>0xC0</resetValue>
  115333. <resetMask>0xFF</resetMask>
  115334. <fields>
  115335. <field>
  115336. <name>RXUF</name>
  115337. <description>Receiver Buffer Underflow Flag</description>
  115338. <bitOffset>0</bitOffset>
  115339. <bitWidth>1</bitWidth>
  115340. <access>read-write</access>
  115341. <enumeratedValues>
  115342. <enumeratedValue>
  115343. <name>0</name>
  115344. <description>No receive buffer underflow has occurred since the last time the flag was cleared.</description>
  115345. <value>#0</value>
  115346. </enumeratedValue>
  115347. <enumeratedValue>
  115348. <name>1</name>
  115349. <description>At least one receive buffer underflow has occurred since the last time the flag was cleared.</description>
  115350. <value>#1</value>
  115351. </enumeratedValue>
  115352. </enumeratedValues>
  115353. </field>
  115354. <field>
  115355. <name>TXOF</name>
  115356. <description>Transmitter Buffer Overflow Flag</description>
  115357. <bitOffset>1</bitOffset>
  115358. <bitWidth>1</bitWidth>
  115359. <access>read-write</access>
  115360. <enumeratedValues>
  115361. <enumeratedValue>
  115362. <name>0</name>
  115363. <description>No transmit buffer overflow has occurred since the last time the flag was cleared.</description>
  115364. <value>#0</value>
  115365. </enumeratedValue>
  115366. <enumeratedValue>
  115367. <name>1</name>
  115368. <description>At least one transmit buffer overflow has occurred since the last time the flag was cleared.</description>
  115369. <value>#1</value>
  115370. </enumeratedValue>
  115371. </enumeratedValues>
  115372. </field>
  115373. <field>
  115374. <name>RXOF</name>
  115375. <description>Receiver Buffer Overflow Flag</description>
  115376. <bitOffset>2</bitOffset>
  115377. <bitWidth>1</bitWidth>
  115378. <access>read-write</access>
  115379. <enumeratedValues>
  115380. <enumeratedValue>
  115381. <name>0</name>
  115382. <description>No receive buffer overflow has occurred since the last time the flag was cleared.</description>
  115383. <value>#0</value>
  115384. </enumeratedValue>
  115385. <enumeratedValue>
  115386. <name>1</name>
  115387. <description>At least one receive buffer overflow has occurred since the last time the flag was cleared.</description>
  115388. <value>#1</value>
  115389. </enumeratedValue>
  115390. </enumeratedValues>
  115391. </field>
  115392. <field>
  115393. <name>RXEMPT</name>
  115394. <description>Receive Buffer/FIFO Empty</description>
  115395. <bitOffset>6</bitOffset>
  115396. <bitWidth>1</bitWidth>
  115397. <access>read-only</access>
  115398. <enumeratedValues>
  115399. <enumeratedValue>
  115400. <name>0</name>
  115401. <description>Receive buffer is not empty.</description>
  115402. <value>#0</value>
  115403. </enumeratedValue>
  115404. <enumeratedValue>
  115405. <name>1</name>
  115406. <description>Receive buffer is empty.</description>
  115407. <value>#1</value>
  115408. </enumeratedValue>
  115409. </enumeratedValues>
  115410. </field>
  115411. <field>
  115412. <name>TXEMPT</name>
  115413. <description>Transmit Buffer/FIFO Empty</description>
  115414. <bitOffset>7</bitOffset>
  115415. <bitWidth>1</bitWidth>
  115416. <access>read-only</access>
  115417. <enumeratedValues>
  115418. <enumeratedValue>
  115419. <name>0</name>
  115420. <description>Transmit buffer is not empty.</description>
  115421. <value>#0</value>
  115422. </enumeratedValue>
  115423. <enumeratedValue>
  115424. <name>1</name>
  115425. <description>Transmit buffer is empty.</description>
  115426. <value>#1</value>
  115427. </enumeratedValue>
  115428. </enumeratedValues>
  115429. </field>
  115430. </fields>
  115431. </register>
  115432. <register>
  115433. <name>TWFIFO</name>
  115434. <description>UART FIFO Transmit Watermark</description>
  115435. <addressOffset>0x13</addressOffset>
  115436. <size>8</size>
  115437. <access>read-write</access>
  115438. <resetValue>0</resetValue>
  115439. <resetMask>0xFF</resetMask>
  115440. <fields>
  115441. <field>
  115442. <name>TXWATER</name>
  115443. <description>Transmit Watermark</description>
  115444. <bitOffset>0</bitOffset>
  115445. <bitWidth>8</bitWidth>
  115446. <access>read-write</access>
  115447. </field>
  115448. </fields>
  115449. </register>
  115450. <register>
  115451. <name>TCFIFO</name>
  115452. <description>UART FIFO Transmit Count</description>
  115453. <addressOffset>0x14</addressOffset>
  115454. <size>8</size>
  115455. <access>read-only</access>
  115456. <resetValue>0</resetValue>
  115457. <resetMask>0xFF</resetMask>
  115458. <fields>
  115459. <field>
  115460. <name>TXCOUNT</name>
  115461. <description>Transmit Counter</description>
  115462. <bitOffset>0</bitOffset>
  115463. <bitWidth>8</bitWidth>
  115464. <access>read-only</access>
  115465. </field>
  115466. </fields>
  115467. </register>
  115468. <register>
  115469. <name>RWFIFO</name>
  115470. <description>UART FIFO Receive Watermark</description>
  115471. <addressOffset>0x15</addressOffset>
  115472. <size>8</size>
  115473. <access>read-write</access>
  115474. <resetValue>0x1</resetValue>
  115475. <resetMask>0xFF</resetMask>
  115476. <fields>
  115477. <field>
  115478. <name>RXWATER</name>
  115479. <description>Receive Watermark</description>
  115480. <bitOffset>0</bitOffset>
  115481. <bitWidth>8</bitWidth>
  115482. <access>read-write</access>
  115483. </field>
  115484. </fields>
  115485. </register>
  115486. <register>
  115487. <name>RCFIFO</name>
  115488. <description>UART FIFO Receive Count</description>
  115489. <addressOffset>0x16</addressOffset>
  115490. <size>8</size>
  115491. <access>read-only</access>
  115492. <resetValue>0</resetValue>
  115493. <resetMask>0xFF</resetMask>
  115494. <fields>
  115495. <field>
  115496. <name>RXCOUNT</name>
  115497. <description>Receive Counter</description>
  115498. <bitOffset>0</bitOffset>
  115499. <bitWidth>8</bitWidth>
  115500. <access>read-only</access>
  115501. </field>
  115502. </fields>
  115503. </register>
  115504. </registers>
  115505. </peripheral>
  115506. <peripheral>
  115507. <name>USB0</name>
  115508. <description>Universal Serial Bus, OTG Capable Controller</description>
  115509. <prependToName>USB0_</prependToName>
  115510. <baseAddress>0x40072000</baseAddress>
  115511. <addressBlock>
  115512. <offset>0</offset>
  115513. <size>0x15D</size>
  115514. <usage>registers</usage>
  115515. </addressBlock>
  115516. <interrupt>
  115517. <name>USB0</name>
  115518. <value>53</value>
  115519. </interrupt>
  115520. <registers>
  115521. <register>
  115522. <name>PERID</name>
  115523. <description>Peripheral ID register</description>
  115524. <addressOffset>0</addressOffset>
  115525. <size>8</size>
  115526. <access>read-only</access>
  115527. <resetValue>0x4</resetValue>
  115528. <resetMask>0xFF</resetMask>
  115529. <fields>
  115530. <field>
  115531. <name>ID</name>
  115532. <description>Peripheral Identification</description>
  115533. <bitOffset>0</bitOffset>
  115534. <bitWidth>6</bitWidth>
  115535. <access>read-only</access>
  115536. </field>
  115537. </fields>
  115538. </register>
  115539. <register>
  115540. <name>IDCOMP</name>
  115541. <description>Peripheral ID Complement register</description>
  115542. <addressOffset>0x4</addressOffset>
  115543. <size>8</size>
  115544. <access>read-only</access>
  115545. <resetValue>0xFB</resetValue>
  115546. <resetMask>0xFF</resetMask>
  115547. <fields>
  115548. <field>
  115549. <name>NID</name>
  115550. <description>Ones&apos; complement of PERID[ID]. bits.</description>
  115551. <bitOffset>0</bitOffset>
  115552. <bitWidth>6</bitWidth>
  115553. <access>read-only</access>
  115554. </field>
  115555. </fields>
  115556. </register>
  115557. <register>
  115558. <name>REV</name>
  115559. <description>Peripheral Revision register</description>
  115560. <addressOffset>0x8</addressOffset>
  115561. <size>8</size>
  115562. <access>read-only</access>
  115563. <resetValue>0x33</resetValue>
  115564. <resetMask>0xFF</resetMask>
  115565. <fields>
  115566. <field>
  115567. <name>REV</name>
  115568. <description>Revision</description>
  115569. <bitOffset>0</bitOffset>
  115570. <bitWidth>8</bitWidth>
  115571. <access>read-only</access>
  115572. </field>
  115573. </fields>
  115574. </register>
  115575. <register>
  115576. <name>ADDINFO</name>
  115577. <description>Peripheral Additional Info register</description>
  115578. <addressOffset>0xC</addressOffset>
  115579. <size>8</size>
  115580. <access>read-only</access>
  115581. <resetValue>0x1</resetValue>
  115582. <resetMask>0xFF</resetMask>
  115583. <fields>
  115584. <field>
  115585. <name>IEHOST</name>
  115586. <description>This bit is set if host mode is enabled.</description>
  115587. <bitOffset>0</bitOffset>
  115588. <bitWidth>1</bitWidth>
  115589. <access>read-only</access>
  115590. </field>
  115591. <field>
  115592. <name>IRQNUM</name>
  115593. <description>Assigned Interrupt Request Number</description>
  115594. <bitOffset>3</bitOffset>
  115595. <bitWidth>5</bitWidth>
  115596. <access>read-only</access>
  115597. </field>
  115598. </fields>
  115599. </register>
  115600. <register>
  115601. <name>OTGISTAT</name>
  115602. <description>OTG Interrupt Status register</description>
  115603. <addressOffset>0x10</addressOffset>
  115604. <size>8</size>
  115605. <access>read-write</access>
  115606. <resetValue>0</resetValue>
  115607. <resetMask>0xFF</resetMask>
  115608. <fields>
  115609. <field>
  115610. <name>AVBUSCHG</name>
  115611. <description>This bit is set when a change in VBUS is detected on an A device.</description>
  115612. <bitOffset>0</bitOffset>
  115613. <bitWidth>1</bitWidth>
  115614. <access>read-write</access>
  115615. </field>
  115616. <field>
  115617. <name>B_SESS_CHG</name>
  115618. <description>This bit is set when a change in VBUS is detected on a B device.</description>
  115619. <bitOffset>2</bitOffset>
  115620. <bitWidth>1</bitWidth>
  115621. <access>read-write</access>
  115622. </field>
  115623. <field>
  115624. <name>SESSVLDCHG</name>
  115625. <description>This bit is set when a change in VBUS is detected indicating a session valid or a session no longer valid</description>
  115626. <bitOffset>3</bitOffset>
  115627. <bitWidth>1</bitWidth>
  115628. <access>read-write</access>
  115629. </field>
  115630. <field>
  115631. <name>LINE_STATE_CHG</name>
  115632. <description>This interrupt is set when the USB line state (CTL[SE0] and CTL[JSTATE] bits) are stable without change for 1 millisecond, and the value of the line state is different from the last time when the line state was stable</description>
  115633. <bitOffset>5</bitOffset>
  115634. <bitWidth>1</bitWidth>
  115635. <access>read-write</access>
  115636. </field>
  115637. <field>
  115638. <name>ONEMSEC</name>
  115639. <description>This bit is set when the 1 millisecond timer expires</description>
  115640. <bitOffset>6</bitOffset>
  115641. <bitWidth>1</bitWidth>
  115642. <access>read-write</access>
  115643. </field>
  115644. <field>
  115645. <name>IDCHG</name>
  115646. <description>This bit is set when a change in the ID Signal from the USB connector is sensed.</description>
  115647. <bitOffset>7</bitOffset>
  115648. <bitWidth>1</bitWidth>
  115649. <access>read-write</access>
  115650. </field>
  115651. </fields>
  115652. </register>
  115653. <register>
  115654. <name>OTGICR</name>
  115655. <description>OTG Interrupt Control register</description>
  115656. <addressOffset>0x14</addressOffset>
  115657. <size>8</size>
  115658. <access>read-write</access>
  115659. <resetValue>0</resetValue>
  115660. <resetMask>0xFF</resetMask>
  115661. <fields>
  115662. <field>
  115663. <name>AVBUSEN</name>
  115664. <description>A VBUS Valid Interrupt Enable</description>
  115665. <bitOffset>0</bitOffset>
  115666. <bitWidth>1</bitWidth>
  115667. <access>read-write</access>
  115668. <enumeratedValues>
  115669. <enumeratedValue>
  115670. <name>0</name>
  115671. <description>Disables the AVBUSCHG interrupt.</description>
  115672. <value>#0</value>
  115673. </enumeratedValue>
  115674. <enumeratedValue>
  115675. <name>1</name>
  115676. <description>Enables the AVBUSCHG interrupt.</description>
  115677. <value>#1</value>
  115678. </enumeratedValue>
  115679. </enumeratedValues>
  115680. </field>
  115681. <field>
  115682. <name>BSESSEN</name>
  115683. <description>B Session END Interrupt Enable</description>
  115684. <bitOffset>2</bitOffset>
  115685. <bitWidth>1</bitWidth>
  115686. <access>read-write</access>
  115687. <enumeratedValues>
  115688. <enumeratedValue>
  115689. <name>0</name>
  115690. <description>Disables the B_SESS_CHG interrupt.</description>
  115691. <value>#0</value>
  115692. </enumeratedValue>
  115693. <enumeratedValue>
  115694. <name>1</name>
  115695. <description>Enables the B_SESS_CHG interrupt.</description>
  115696. <value>#1</value>
  115697. </enumeratedValue>
  115698. </enumeratedValues>
  115699. </field>
  115700. <field>
  115701. <name>SESSVLDEN</name>
  115702. <description>Session Valid Interrupt Enable</description>
  115703. <bitOffset>3</bitOffset>
  115704. <bitWidth>1</bitWidth>
  115705. <access>read-write</access>
  115706. <enumeratedValues>
  115707. <enumeratedValue>
  115708. <name>0</name>
  115709. <description>Disables the SESSVLDCHG interrupt.</description>
  115710. <value>#0</value>
  115711. </enumeratedValue>
  115712. <enumeratedValue>
  115713. <name>1</name>
  115714. <description>Enables the SESSVLDCHG interrupt.</description>
  115715. <value>#1</value>
  115716. </enumeratedValue>
  115717. </enumeratedValues>
  115718. </field>
  115719. <field>
  115720. <name>LINESTATEEN</name>
  115721. <description>Line State Change Interrupt Enable</description>
  115722. <bitOffset>5</bitOffset>
  115723. <bitWidth>1</bitWidth>
  115724. <access>read-write</access>
  115725. <enumeratedValues>
  115726. <enumeratedValue>
  115727. <name>0</name>
  115728. <description>Disables the LINE_STAT_CHG interrupt.</description>
  115729. <value>#0</value>
  115730. </enumeratedValue>
  115731. <enumeratedValue>
  115732. <name>1</name>
  115733. <description>Enables the LINE_STAT_CHG interrupt.</description>
  115734. <value>#1</value>
  115735. </enumeratedValue>
  115736. </enumeratedValues>
  115737. </field>
  115738. <field>
  115739. <name>ONEMSECEN</name>
  115740. <description>One Millisecond Interrupt Enable</description>
  115741. <bitOffset>6</bitOffset>
  115742. <bitWidth>1</bitWidth>
  115743. <access>read-write</access>
  115744. <enumeratedValues>
  115745. <enumeratedValue>
  115746. <name>0</name>
  115747. <description>Diables the 1ms timer interrupt.</description>
  115748. <value>#0</value>
  115749. </enumeratedValue>
  115750. <enumeratedValue>
  115751. <name>1</name>
  115752. <description>Enables the 1ms timer interrupt.</description>
  115753. <value>#1</value>
  115754. </enumeratedValue>
  115755. </enumeratedValues>
  115756. </field>
  115757. <field>
  115758. <name>IDEN</name>
  115759. <description>ID Interrupt Enable</description>
  115760. <bitOffset>7</bitOffset>
  115761. <bitWidth>1</bitWidth>
  115762. <access>read-write</access>
  115763. <enumeratedValues>
  115764. <enumeratedValue>
  115765. <name>0</name>
  115766. <description>The ID interrupt is disabled</description>
  115767. <value>#0</value>
  115768. </enumeratedValue>
  115769. <enumeratedValue>
  115770. <name>1</name>
  115771. <description>The ID interrupt is enabled</description>
  115772. <value>#1</value>
  115773. </enumeratedValue>
  115774. </enumeratedValues>
  115775. </field>
  115776. </fields>
  115777. </register>
  115778. <register>
  115779. <name>OTGSTAT</name>
  115780. <description>OTG Status register</description>
  115781. <addressOffset>0x18</addressOffset>
  115782. <size>8</size>
  115783. <access>read-write</access>
  115784. <resetValue>0</resetValue>
  115785. <resetMask>0xFF</resetMask>
  115786. <fields>
  115787. <field>
  115788. <name>AVBUSVLD</name>
  115789. <description>A VBUS Valid</description>
  115790. <bitOffset>0</bitOffset>
  115791. <bitWidth>1</bitWidth>
  115792. <access>read-write</access>
  115793. <enumeratedValues>
  115794. <enumeratedValue>
  115795. <name>0</name>
  115796. <description>The VBUS voltage is below the A VBUS Valid threshold.</description>
  115797. <value>#0</value>
  115798. </enumeratedValue>
  115799. <enumeratedValue>
  115800. <name>1</name>
  115801. <description>The VBUS voltage is above the A VBUS Valid threshold.</description>
  115802. <value>#1</value>
  115803. </enumeratedValue>
  115804. </enumeratedValues>
  115805. </field>
  115806. <field>
  115807. <name>BSESSEND</name>
  115808. <description>B Session End</description>
  115809. <bitOffset>2</bitOffset>
  115810. <bitWidth>1</bitWidth>
  115811. <access>read-write</access>
  115812. <enumeratedValues>
  115813. <enumeratedValue>
  115814. <name>0</name>
  115815. <description>The VBUS voltage is above the B session end threshold.</description>
  115816. <value>#0</value>
  115817. </enumeratedValue>
  115818. <enumeratedValue>
  115819. <name>1</name>
  115820. <description>The VBUS voltage is below the B session end threshold.</description>
  115821. <value>#1</value>
  115822. </enumeratedValue>
  115823. </enumeratedValues>
  115824. </field>
  115825. <field>
  115826. <name>SESS_VLD</name>
  115827. <description>Session Valid</description>
  115828. <bitOffset>3</bitOffset>
  115829. <bitWidth>1</bitWidth>
  115830. <access>read-write</access>
  115831. <enumeratedValues>
  115832. <enumeratedValue>
  115833. <name>0</name>
  115834. <description>The VBUS voltage is below the B session valid threshold</description>
  115835. <value>#0</value>
  115836. </enumeratedValue>
  115837. <enumeratedValue>
  115838. <name>1</name>
  115839. <description>The VBUS voltage is above the B session valid threshold.</description>
  115840. <value>#1</value>
  115841. </enumeratedValue>
  115842. </enumeratedValues>
  115843. </field>
  115844. <field>
  115845. <name>LINESTATESTABLE</name>
  115846. <description>Indicates that the internal signals that control the LINE_STATE_CHG field of OTGISTAT are stable for at least 1 millisecond</description>
  115847. <bitOffset>5</bitOffset>
  115848. <bitWidth>1</bitWidth>
  115849. <access>read-write</access>
  115850. <enumeratedValues>
  115851. <enumeratedValue>
  115852. <name>0</name>
  115853. <description>The LINE_STAT_CHG bit is not yet stable.</description>
  115854. <value>#0</value>
  115855. </enumeratedValue>
  115856. <enumeratedValue>
  115857. <name>1</name>
  115858. <description>The LINE_STAT_CHG bit has been debounced and is stable.</description>
  115859. <value>#1</value>
  115860. </enumeratedValue>
  115861. </enumeratedValues>
  115862. </field>
  115863. <field>
  115864. <name>ONEMSECEN</name>
  115865. <description>This bit is reserved for the 1ms count, but it is not useful to software.</description>
  115866. <bitOffset>6</bitOffset>
  115867. <bitWidth>1</bitWidth>
  115868. <access>read-write</access>
  115869. </field>
  115870. <field>
  115871. <name>ID</name>
  115872. <description>Indicates the current state of the ID pin on the USB connector</description>
  115873. <bitOffset>7</bitOffset>
  115874. <bitWidth>1</bitWidth>
  115875. <access>read-write</access>
  115876. <enumeratedValues>
  115877. <enumeratedValue>
  115878. <name>0</name>
  115879. <description>Indicates a Type A cable is plugged into the USB connector.</description>
  115880. <value>#0</value>
  115881. </enumeratedValue>
  115882. <enumeratedValue>
  115883. <name>1</name>
  115884. <description>Indicates no cable is attached or a Type B cable is plugged into the USB connector.</description>
  115885. <value>#1</value>
  115886. </enumeratedValue>
  115887. </enumeratedValues>
  115888. </field>
  115889. </fields>
  115890. </register>
  115891. <register>
  115892. <name>OTGCTL</name>
  115893. <description>OTG Control register</description>
  115894. <addressOffset>0x1C</addressOffset>
  115895. <size>8</size>
  115896. <access>read-write</access>
  115897. <resetValue>0</resetValue>
  115898. <resetMask>0xFF</resetMask>
  115899. <fields>
  115900. <field>
  115901. <name>OTGEN</name>
  115902. <description>On-The-Go pullup/pulldown resistor enable</description>
  115903. <bitOffset>2</bitOffset>
  115904. <bitWidth>1</bitWidth>
  115905. <access>read-write</access>
  115906. <enumeratedValues>
  115907. <enumeratedValue>
  115908. <name>0</name>
  115909. <description>If USB_EN is 1 and HOST_MODE is 0 in the Control Register (CTL), then the D+ Data Line pull-up resistors are enabled. If HOST_MODE is 1 the D+ and D- Data Line pull-down resistors are engaged.</description>
  115910. <value>#0</value>
  115911. </enumeratedValue>
  115912. <enumeratedValue>
  115913. <name>1</name>
  115914. <description>The pull-up and pull-down controls in this register are used.</description>
  115915. <value>#1</value>
  115916. </enumeratedValue>
  115917. </enumeratedValues>
  115918. </field>
  115919. <field>
  115920. <name>DMLOW</name>
  115921. <description>D- Data Line pull-down resistor enable</description>
  115922. <bitOffset>4</bitOffset>
  115923. <bitWidth>1</bitWidth>
  115924. <access>read-write</access>
  115925. <enumeratedValues>
  115926. <enumeratedValue>
  115927. <name>0</name>
  115928. <description>D- pulldown resistor is not enabled.</description>
  115929. <value>#0</value>
  115930. </enumeratedValue>
  115931. <enumeratedValue>
  115932. <name>1</name>
  115933. <description>D- pulldown resistor is enabled.</description>
  115934. <value>#1</value>
  115935. </enumeratedValue>
  115936. </enumeratedValues>
  115937. </field>
  115938. <field>
  115939. <name>DPLOW</name>
  115940. <description>D+ Data Line pull-down resistor enable</description>
  115941. <bitOffset>5</bitOffset>
  115942. <bitWidth>1</bitWidth>
  115943. <access>read-write</access>
  115944. <enumeratedValues>
  115945. <enumeratedValue>
  115946. <name>0</name>
  115947. <description>D+ pulldown resistor is not enabled.</description>
  115948. <value>#0</value>
  115949. </enumeratedValue>
  115950. <enumeratedValue>
  115951. <name>1</name>
  115952. <description>D+ pulldown resistor is enabled.</description>
  115953. <value>#1</value>
  115954. </enumeratedValue>
  115955. </enumeratedValues>
  115956. </field>
  115957. <field>
  115958. <name>DPHIGH</name>
  115959. <description>D+ Data Line pullup resistor enable</description>
  115960. <bitOffset>7</bitOffset>
  115961. <bitWidth>1</bitWidth>
  115962. <access>read-write</access>
  115963. <enumeratedValues>
  115964. <enumeratedValue>
  115965. <name>0</name>
  115966. <description>D+ pullup resistor is not enabled</description>
  115967. <value>#0</value>
  115968. </enumeratedValue>
  115969. <enumeratedValue>
  115970. <name>1</name>
  115971. <description>D+ pullup resistor is enabled</description>
  115972. <value>#1</value>
  115973. </enumeratedValue>
  115974. </enumeratedValues>
  115975. </field>
  115976. </fields>
  115977. </register>
  115978. <register>
  115979. <name>ISTAT</name>
  115980. <description>Interrupt Status register</description>
  115981. <addressOffset>0x80</addressOffset>
  115982. <size>8</size>
  115983. <access>read-write</access>
  115984. <resetValue>0</resetValue>
  115985. <resetMask>0xFF</resetMask>
  115986. <fields>
  115987. <field>
  115988. <name>USBRST</name>
  115989. <description>This bit is set when the USB Module has decoded a valid USB reset</description>
  115990. <bitOffset>0</bitOffset>
  115991. <bitWidth>1</bitWidth>
  115992. <access>read-write</access>
  115993. </field>
  115994. <field>
  115995. <name>ERROR</name>
  115996. <description>This bit is set when any of the error conditions within Error Interrupt Status (ERRSTAT) register occur</description>
  115997. <bitOffset>1</bitOffset>
  115998. <bitWidth>1</bitWidth>
  115999. <access>read-write</access>
  116000. </field>
  116001. <field>
  116002. <name>SOFTOK</name>
  116003. <description>This bit is set when the USB Module receives a Start Of Frame (SOF) token</description>
  116004. <bitOffset>2</bitOffset>
  116005. <bitWidth>1</bitWidth>
  116006. <access>read-write</access>
  116007. </field>
  116008. <field>
  116009. <name>TOKDNE</name>
  116010. <description>This bit is set when the current token being processed has completed</description>
  116011. <bitOffset>3</bitOffset>
  116012. <bitWidth>1</bitWidth>
  116013. <access>read-write</access>
  116014. </field>
  116015. <field>
  116016. <name>SLEEP</name>
  116017. <description>This bit is set when the USB Module detects a constant idle on the USB bus for 3 ms</description>
  116018. <bitOffset>4</bitOffset>
  116019. <bitWidth>1</bitWidth>
  116020. <access>read-write</access>
  116021. </field>
  116022. <field>
  116023. <name>RESUME</name>
  116024. <description>This bit is set when a K-state is observed on the DP/DM signals for 2</description>
  116025. <bitOffset>5</bitOffset>
  116026. <bitWidth>1</bitWidth>
  116027. <access>read-write</access>
  116028. </field>
  116029. <field>
  116030. <name>ATTACH</name>
  116031. <description>Attach Interrupt</description>
  116032. <bitOffset>6</bitOffset>
  116033. <bitWidth>1</bitWidth>
  116034. <access>read-write</access>
  116035. </field>
  116036. <field>
  116037. <name>STALL</name>
  116038. <description>Stall Interrupt</description>
  116039. <bitOffset>7</bitOffset>
  116040. <bitWidth>1</bitWidth>
  116041. <access>read-write</access>
  116042. </field>
  116043. </fields>
  116044. </register>
  116045. <register>
  116046. <name>INTEN</name>
  116047. <description>Interrupt Enable register</description>
  116048. <addressOffset>0x84</addressOffset>
  116049. <size>8</size>
  116050. <access>read-write</access>
  116051. <resetValue>0</resetValue>
  116052. <resetMask>0xFF</resetMask>
  116053. <fields>
  116054. <field>
  116055. <name>USBRSTEN</name>
  116056. <description>USBRST Interrupt Enable</description>
  116057. <bitOffset>0</bitOffset>
  116058. <bitWidth>1</bitWidth>
  116059. <access>read-write</access>
  116060. <enumeratedValues>
  116061. <enumeratedValue>
  116062. <name>0</name>
  116063. <description>Disables the USBRST interrupt.</description>
  116064. <value>#0</value>
  116065. </enumeratedValue>
  116066. <enumeratedValue>
  116067. <name>1</name>
  116068. <description>Enables the USBRST interrupt.</description>
  116069. <value>#1</value>
  116070. </enumeratedValue>
  116071. </enumeratedValues>
  116072. </field>
  116073. <field>
  116074. <name>ERROREN</name>
  116075. <description>ERROR Interrupt Enable</description>
  116076. <bitOffset>1</bitOffset>
  116077. <bitWidth>1</bitWidth>
  116078. <access>read-write</access>
  116079. <enumeratedValues>
  116080. <enumeratedValue>
  116081. <name>0</name>
  116082. <description>Disables the ERROR interrupt.</description>
  116083. <value>#0</value>
  116084. </enumeratedValue>
  116085. <enumeratedValue>
  116086. <name>1</name>
  116087. <description>Enables the ERROR interrupt.</description>
  116088. <value>#1</value>
  116089. </enumeratedValue>
  116090. </enumeratedValues>
  116091. </field>
  116092. <field>
  116093. <name>SOFTOKEN</name>
  116094. <description>SOFTOK Interrupt Enable</description>
  116095. <bitOffset>2</bitOffset>
  116096. <bitWidth>1</bitWidth>
  116097. <access>read-write</access>
  116098. <enumeratedValues>
  116099. <enumeratedValue>
  116100. <name>0</name>
  116101. <description>Disbles the SOFTOK interrupt.</description>
  116102. <value>#0</value>
  116103. </enumeratedValue>
  116104. <enumeratedValue>
  116105. <name>1</name>
  116106. <description>Enables the SOFTOK interrupt.</description>
  116107. <value>#1</value>
  116108. </enumeratedValue>
  116109. </enumeratedValues>
  116110. </field>
  116111. <field>
  116112. <name>TOKDNEEN</name>
  116113. <description>TOKDNE Interrupt Enable</description>
  116114. <bitOffset>3</bitOffset>
  116115. <bitWidth>1</bitWidth>
  116116. <access>read-write</access>
  116117. <enumeratedValues>
  116118. <enumeratedValue>
  116119. <name>0</name>
  116120. <description>Disables the TOKDNE interrupt.</description>
  116121. <value>#0</value>
  116122. </enumeratedValue>
  116123. <enumeratedValue>
  116124. <name>1</name>
  116125. <description>Enables the TOKDNE interrupt.</description>
  116126. <value>#1</value>
  116127. </enumeratedValue>
  116128. </enumeratedValues>
  116129. </field>
  116130. <field>
  116131. <name>SLEEPEN</name>
  116132. <description>SLEEP Interrupt Enable</description>
  116133. <bitOffset>4</bitOffset>
  116134. <bitWidth>1</bitWidth>
  116135. <access>read-write</access>
  116136. <enumeratedValues>
  116137. <enumeratedValue>
  116138. <name>0</name>
  116139. <description>Disables the SLEEP interrupt.</description>
  116140. <value>#0</value>
  116141. </enumeratedValue>
  116142. <enumeratedValue>
  116143. <name>1</name>
  116144. <description>Enables the SLEEP interrupt.</description>
  116145. <value>#1</value>
  116146. </enumeratedValue>
  116147. </enumeratedValues>
  116148. </field>
  116149. <field>
  116150. <name>RESUMEEN</name>
  116151. <description>RESUME Interrupt Enable</description>
  116152. <bitOffset>5</bitOffset>
  116153. <bitWidth>1</bitWidth>
  116154. <access>read-write</access>
  116155. <enumeratedValues>
  116156. <enumeratedValue>
  116157. <name>0</name>
  116158. <description>Disables the RESUME interrupt.</description>
  116159. <value>#0</value>
  116160. </enumeratedValue>
  116161. <enumeratedValue>
  116162. <name>1</name>
  116163. <description>Enables the RESUME interrupt.</description>
  116164. <value>#1</value>
  116165. </enumeratedValue>
  116166. </enumeratedValues>
  116167. </field>
  116168. <field>
  116169. <name>ATTACHEN</name>
  116170. <description>ATTACH Interrupt Enable</description>
  116171. <bitOffset>6</bitOffset>
  116172. <bitWidth>1</bitWidth>
  116173. <access>read-write</access>
  116174. <enumeratedValues>
  116175. <enumeratedValue>
  116176. <name>0</name>
  116177. <description>Disables the ATTACH interrupt.</description>
  116178. <value>#0</value>
  116179. </enumeratedValue>
  116180. <enumeratedValue>
  116181. <name>1</name>
  116182. <description>Enables the ATTACH interrupt.</description>
  116183. <value>#1</value>
  116184. </enumeratedValue>
  116185. </enumeratedValues>
  116186. </field>
  116187. <field>
  116188. <name>STALLEN</name>
  116189. <description>STALL Interrupt Enable</description>
  116190. <bitOffset>7</bitOffset>
  116191. <bitWidth>1</bitWidth>
  116192. <access>read-write</access>
  116193. <enumeratedValues>
  116194. <enumeratedValue>
  116195. <name>0</name>
  116196. <description>Diasbles the STALL interrupt.</description>
  116197. <value>#0</value>
  116198. </enumeratedValue>
  116199. <enumeratedValue>
  116200. <name>1</name>
  116201. <description>Enables the STALL interrupt.</description>
  116202. <value>#1</value>
  116203. </enumeratedValue>
  116204. </enumeratedValues>
  116205. </field>
  116206. </fields>
  116207. </register>
  116208. <register>
  116209. <name>ERRSTAT</name>
  116210. <description>Error Interrupt Status register</description>
  116211. <addressOffset>0x88</addressOffset>
  116212. <size>8</size>
  116213. <access>read-write</access>
  116214. <resetValue>0</resetValue>
  116215. <resetMask>0xFF</resetMask>
  116216. <fields>
  116217. <field>
  116218. <name>PIDERR</name>
  116219. <description>This bit is set when the PID check field fails.</description>
  116220. <bitOffset>0</bitOffset>
  116221. <bitWidth>1</bitWidth>
  116222. <access>read-write</access>
  116223. </field>
  116224. <field>
  116225. <name>CRC5EOF</name>
  116226. <description>This error interrupt has two functions</description>
  116227. <bitOffset>1</bitOffset>
  116228. <bitWidth>1</bitWidth>
  116229. <access>read-write</access>
  116230. </field>
  116231. <field>
  116232. <name>CRC16</name>
  116233. <description>This bit is set when a data packet is rejected due to a CRC16 error.</description>
  116234. <bitOffset>2</bitOffset>
  116235. <bitWidth>1</bitWidth>
  116236. <access>read-write</access>
  116237. </field>
  116238. <field>
  116239. <name>DFN8</name>
  116240. <description>This bit is set if the data field received was not 8 bits in length</description>
  116241. <bitOffset>3</bitOffset>
  116242. <bitWidth>1</bitWidth>
  116243. <access>read-write</access>
  116244. </field>
  116245. <field>
  116246. <name>BTOERR</name>
  116247. <description>This bit is set when a bus turnaround timeout error occurs</description>
  116248. <bitOffset>4</bitOffset>
  116249. <bitWidth>1</bitWidth>
  116250. <access>read-write</access>
  116251. </field>
  116252. <field>
  116253. <name>DMAERR</name>
  116254. <description>This bit is set if the USB Module has requested a DMA access to read a new BDT but has not been given the bus before it needs to receive or transmit data</description>
  116255. <bitOffset>5</bitOffset>
  116256. <bitWidth>1</bitWidth>
  116257. <access>read-write</access>
  116258. </field>
  116259. <field>
  116260. <name>BTSERR</name>
  116261. <description>This bit is set when a bit stuff error is detected</description>
  116262. <bitOffset>7</bitOffset>
  116263. <bitWidth>1</bitWidth>
  116264. <access>read-write</access>
  116265. </field>
  116266. </fields>
  116267. </register>
  116268. <register>
  116269. <name>ERREN</name>
  116270. <description>Error Interrupt Enable register</description>
  116271. <addressOffset>0x8C</addressOffset>
  116272. <size>8</size>
  116273. <access>read-write</access>
  116274. <resetValue>0</resetValue>
  116275. <resetMask>0xFF</resetMask>
  116276. <fields>
  116277. <field>
  116278. <name>PIDERREN</name>
  116279. <description>PIDERR Interrupt Enable</description>
  116280. <bitOffset>0</bitOffset>
  116281. <bitWidth>1</bitWidth>
  116282. <access>read-write</access>
  116283. <enumeratedValues>
  116284. <enumeratedValue>
  116285. <name>0</name>
  116286. <description>Disables the PIDERR interrupt.</description>
  116287. <value>#0</value>
  116288. </enumeratedValue>
  116289. <enumeratedValue>
  116290. <name>1</name>
  116291. <description>Enters the PIDERR interrupt.</description>
  116292. <value>#1</value>
  116293. </enumeratedValue>
  116294. </enumeratedValues>
  116295. </field>
  116296. <field>
  116297. <name>CRC5EOFEN</name>
  116298. <description>CRC5/EOF Interrupt Enable</description>
  116299. <bitOffset>1</bitOffset>
  116300. <bitWidth>1</bitWidth>
  116301. <access>read-write</access>
  116302. <enumeratedValues>
  116303. <enumeratedValue>
  116304. <name>0</name>
  116305. <description>Disables the CRC5/EOF interrupt.</description>
  116306. <value>#0</value>
  116307. </enumeratedValue>
  116308. <enumeratedValue>
  116309. <name>1</name>
  116310. <description>Enables the CRC5/EOF interrupt.</description>
  116311. <value>#1</value>
  116312. </enumeratedValue>
  116313. </enumeratedValues>
  116314. </field>
  116315. <field>
  116316. <name>CRC16EN</name>
  116317. <description>CRC16 Interrupt Enable</description>
  116318. <bitOffset>2</bitOffset>
  116319. <bitWidth>1</bitWidth>
  116320. <access>read-write</access>
  116321. <enumeratedValues>
  116322. <enumeratedValue>
  116323. <name>0</name>
  116324. <description>Disables the CRC16 interrupt.</description>
  116325. <value>#0</value>
  116326. </enumeratedValue>
  116327. <enumeratedValue>
  116328. <name>1</name>
  116329. <description>Enables the CRC16 interrupt.</description>
  116330. <value>#1</value>
  116331. </enumeratedValue>
  116332. </enumeratedValues>
  116333. </field>
  116334. <field>
  116335. <name>DFN8EN</name>
  116336. <description>DFN8 Interrupt Enable</description>
  116337. <bitOffset>3</bitOffset>
  116338. <bitWidth>1</bitWidth>
  116339. <access>read-write</access>
  116340. <enumeratedValues>
  116341. <enumeratedValue>
  116342. <name>0</name>
  116343. <description>Disables the DFN8 interrupt.</description>
  116344. <value>#0</value>
  116345. </enumeratedValue>
  116346. <enumeratedValue>
  116347. <name>1</name>
  116348. <description>Enables the DFN8 interrupt.</description>
  116349. <value>#1</value>
  116350. </enumeratedValue>
  116351. </enumeratedValues>
  116352. </field>
  116353. <field>
  116354. <name>BTOERREN</name>
  116355. <description>BTOERR Interrupt Enable</description>
  116356. <bitOffset>4</bitOffset>
  116357. <bitWidth>1</bitWidth>
  116358. <access>read-write</access>
  116359. <enumeratedValues>
  116360. <enumeratedValue>
  116361. <name>0</name>
  116362. <description>Disables the BTOERR interrupt.</description>
  116363. <value>#0</value>
  116364. </enumeratedValue>
  116365. <enumeratedValue>
  116366. <name>1</name>
  116367. <description>Enables the BTOERR interrupt.</description>
  116368. <value>#1</value>
  116369. </enumeratedValue>
  116370. </enumeratedValues>
  116371. </field>
  116372. <field>
  116373. <name>DMAERREN</name>
  116374. <description>DMAERR Interrupt Enable</description>
  116375. <bitOffset>5</bitOffset>
  116376. <bitWidth>1</bitWidth>
  116377. <access>read-write</access>
  116378. <enumeratedValues>
  116379. <enumeratedValue>
  116380. <name>0</name>
  116381. <description>Disables the DMAERR interrupt.</description>
  116382. <value>#0</value>
  116383. </enumeratedValue>
  116384. <enumeratedValue>
  116385. <name>1</name>
  116386. <description>Enables the DMAERR interrupt.</description>
  116387. <value>#1</value>
  116388. </enumeratedValue>
  116389. </enumeratedValues>
  116390. </field>
  116391. <field>
  116392. <name>BTSERREN</name>
  116393. <description>BTSERR Interrupt Enable</description>
  116394. <bitOffset>7</bitOffset>
  116395. <bitWidth>1</bitWidth>
  116396. <access>read-write</access>
  116397. <enumeratedValues>
  116398. <enumeratedValue>
  116399. <name>0</name>
  116400. <description>Disables the BTSERR interrupt.</description>
  116401. <value>#0</value>
  116402. </enumeratedValue>
  116403. <enumeratedValue>
  116404. <name>1</name>
  116405. <description>Enables the BTSERR interrupt.</description>
  116406. <value>#1</value>
  116407. </enumeratedValue>
  116408. </enumeratedValues>
  116409. </field>
  116410. </fields>
  116411. </register>
  116412. <register>
  116413. <name>STAT</name>
  116414. <description>Status register</description>
  116415. <addressOffset>0x90</addressOffset>
  116416. <size>8</size>
  116417. <access>read-only</access>
  116418. <resetValue>0</resetValue>
  116419. <resetMask>0xFF</resetMask>
  116420. <fields>
  116421. <field>
  116422. <name>ODD</name>
  116423. <description>This bit is set if the last buffer descriptor updated was in the odd bank of the BDT.</description>
  116424. <bitOffset>2</bitOffset>
  116425. <bitWidth>1</bitWidth>
  116426. <access>read-only</access>
  116427. </field>
  116428. <field>
  116429. <name>TX</name>
  116430. <description>Transmit Indicator</description>
  116431. <bitOffset>3</bitOffset>
  116432. <bitWidth>1</bitWidth>
  116433. <access>read-only</access>
  116434. <enumeratedValues>
  116435. <enumeratedValue>
  116436. <name>0</name>
  116437. <description>The most recent transaction was a receive operation.</description>
  116438. <value>#0</value>
  116439. </enumeratedValue>
  116440. <enumeratedValue>
  116441. <name>1</name>
  116442. <description>The most recent transaction was a transmit operation.</description>
  116443. <value>#1</value>
  116444. </enumeratedValue>
  116445. </enumeratedValues>
  116446. </field>
  116447. <field>
  116448. <name>ENDP</name>
  116449. <description>This four-bit field encodes the endpoint address that received or transmitted the previous token</description>
  116450. <bitOffset>4</bitOffset>
  116451. <bitWidth>4</bitWidth>
  116452. <access>read-only</access>
  116453. </field>
  116454. </fields>
  116455. </register>
  116456. <register>
  116457. <name>CTL</name>
  116458. <description>Control register</description>
  116459. <addressOffset>0x94</addressOffset>
  116460. <size>8</size>
  116461. <access>read-write</access>
  116462. <resetValue>0</resetValue>
  116463. <resetMask>0xFF</resetMask>
  116464. <fields>
  116465. <field>
  116466. <name>USBENSOFEN</name>
  116467. <description>USB Enable</description>
  116468. <bitOffset>0</bitOffset>
  116469. <bitWidth>1</bitWidth>
  116470. <access>read-write</access>
  116471. <enumeratedValues>
  116472. <enumeratedValue>
  116473. <name>0</name>
  116474. <description>Disables the USB Module.</description>
  116475. <value>#0</value>
  116476. </enumeratedValue>
  116477. <enumeratedValue>
  116478. <name>1</name>
  116479. <description>Enables the USB Module.</description>
  116480. <value>#1</value>
  116481. </enumeratedValue>
  116482. </enumeratedValues>
  116483. </field>
  116484. <field>
  116485. <name>ODDRST</name>
  116486. <description>Setting this bit to 1 resets all the BDT ODD ping/pong fields to 0, which then specifies the EVEN BDT bank</description>
  116487. <bitOffset>1</bitOffset>
  116488. <bitWidth>1</bitWidth>
  116489. <access>read-write</access>
  116490. </field>
  116491. <field>
  116492. <name>RESUME</name>
  116493. <description>When set to 1 this bit enables the USB Module to execute resume signaling</description>
  116494. <bitOffset>2</bitOffset>
  116495. <bitWidth>1</bitWidth>
  116496. <access>read-write</access>
  116497. </field>
  116498. <field>
  116499. <name>HOSTMODEEN</name>
  116500. <description>When set to 1, this bit enables the USB Module to operate in Host mode</description>
  116501. <bitOffset>3</bitOffset>
  116502. <bitWidth>1</bitWidth>
  116503. <access>read-write</access>
  116504. </field>
  116505. <field>
  116506. <name>RESET</name>
  116507. <description>Setting this bit enables the USB Module to generate USB reset signaling</description>
  116508. <bitOffset>4</bitOffset>
  116509. <bitWidth>1</bitWidth>
  116510. <access>read-write</access>
  116511. </field>
  116512. <field>
  116513. <name>TXSUSPENDTOKENBUSY</name>
  116514. <description>In Host mode, TOKEN_BUSY is set when the USB module is busy executing a USB token</description>
  116515. <bitOffset>5</bitOffset>
  116516. <bitWidth>1</bitWidth>
  116517. <access>read-write</access>
  116518. </field>
  116519. <field>
  116520. <name>SE0</name>
  116521. <description>Live USB Single Ended Zero signal</description>
  116522. <bitOffset>6</bitOffset>
  116523. <bitWidth>1</bitWidth>
  116524. <access>read-write</access>
  116525. </field>
  116526. <field>
  116527. <name>JSTATE</name>
  116528. <description>Live USB differential receiver JSTATE signal</description>
  116529. <bitOffset>7</bitOffset>
  116530. <bitWidth>1</bitWidth>
  116531. <access>read-write</access>
  116532. </field>
  116533. </fields>
  116534. </register>
  116535. <register>
  116536. <name>ADDR</name>
  116537. <description>Address register</description>
  116538. <addressOffset>0x98</addressOffset>
  116539. <size>8</size>
  116540. <access>read-write</access>
  116541. <resetValue>0</resetValue>
  116542. <resetMask>0xFF</resetMask>
  116543. <fields>
  116544. <field>
  116545. <name>ADDR</name>
  116546. <description>USB Address</description>
  116547. <bitOffset>0</bitOffset>
  116548. <bitWidth>7</bitWidth>
  116549. <access>read-write</access>
  116550. </field>
  116551. <field>
  116552. <name>LSEN</name>
  116553. <description>Low Speed Enable bit</description>
  116554. <bitOffset>7</bitOffset>
  116555. <bitWidth>1</bitWidth>
  116556. <access>read-write</access>
  116557. </field>
  116558. </fields>
  116559. </register>
  116560. <register>
  116561. <name>BDTPAGE1</name>
  116562. <description>BDT Page register 1</description>
  116563. <addressOffset>0x9C</addressOffset>
  116564. <size>8</size>
  116565. <access>read-write</access>
  116566. <resetValue>0</resetValue>
  116567. <resetMask>0xFF</resetMask>
  116568. <fields>
  116569. <field>
  116570. <name>BDTBA</name>
  116571. <description>Provides address bits 15 through 9 of the BDT base address.</description>
  116572. <bitOffset>1</bitOffset>
  116573. <bitWidth>7</bitWidth>
  116574. <access>read-write</access>
  116575. </field>
  116576. </fields>
  116577. </register>
  116578. <register>
  116579. <name>FRMNUML</name>
  116580. <description>Frame Number register Low</description>
  116581. <addressOffset>0xA0</addressOffset>
  116582. <size>8</size>
  116583. <access>read-write</access>
  116584. <resetValue>0</resetValue>
  116585. <resetMask>0xFF</resetMask>
  116586. <fields>
  116587. <field>
  116588. <name>FRM</name>
  116589. <description>This 8-bit field and the 3-bit field in the Frame Number Register High are used to compute the address where the current Buffer Descriptor Table (BDT) resides in system memory</description>
  116590. <bitOffset>0</bitOffset>
  116591. <bitWidth>8</bitWidth>
  116592. <access>read-write</access>
  116593. </field>
  116594. </fields>
  116595. </register>
  116596. <register>
  116597. <name>FRMNUMH</name>
  116598. <description>Frame Number register High</description>
  116599. <addressOffset>0xA4</addressOffset>
  116600. <size>8</size>
  116601. <access>read-write</access>
  116602. <resetValue>0</resetValue>
  116603. <resetMask>0xFF</resetMask>
  116604. <fields>
  116605. <field>
  116606. <name>FRM</name>
  116607. <description>This 3-bit field and the 8-bit field in the Frame Number Register Low are used to compute the address where the current Buffer Descriptor Table (BDT) resides in system memory</description>
  116608. <bitOffset>0</bitOffset>
  116609. <bitWidth>3</bitWidth>
  116610. <access>read-write</access>
  116611. </field>
  116612. </fields>
  116613. </register>
  116614. <register>
  116615. <name>TOKEN</name>
  116616. <description>Token register</description>
  116617. <addressOffset>0xA8</addressOffset>
  116618. <size>8</size>
  116619. <access>read-write</access>
  116620. <resetValue>0</resetValue>
  116621. <resetMask>0xFF</resetMask>
  116622. <fields>
  116623. <field>
  116624. <name>TOKENENDPT</name>
  116625. <description>Holds the Endpoint address for the token command</description>
  116626. <bitOffset>0</bitOffset>
  116627. <bitWidth>4</bitWidth>
  116628. <access>read-write</access>
  116629. </field>
  116630. <field>
  116631. <name>TOKENPID</name>
  116632. <description>Contains the token type executed by the USB module.</description>
  116633. <bitOffset>4</bitOffset>
  116634. <bitWidth>4</bitWidth>
  116635. <access>read-write</access>
  116636. <enumeratedValues>
  116637. <enumeratedValue>
  116638. <name>0001</name>
  116639. <description>OUT Token. USB Module performs an OUT (TX) transaction.</description>
  116640. <value>#0001</value>
  116641. </enumeratedValue>
  116642. <enumeratedValue>
  116643. <name>1001</name>
  116644. <description>IN Token. USB Module performs an In (RX) transaction.</description>
  116645. <value>#1001</value>
  116646. </enumeratedValue>
  116647. <enumeratedValue>
  116648. <name>1101</name>
  116649. <description>SETUP Token. USB Module performs a SETUP (TX) transaction</description>
  116650. <value>#1101</value>
  116651. </enumeratedValue>
  116652. </enumeratedValues>
  116653. </field>
  116654. </fields>
  116655. </register>
  116656. <register>
  116657. <name>SOFTHLD</name>
  116658. <description>SOF Threshold register</description>
  116659. <addressOffset>0xAC</addressOffset>
  116660. <size>8</size>
  116661. <access>read-write</access>
  116662. <resetValue>0</resetValue>
  116663. <resetMask>0xFF</resetMask>
  116664. <fields>
  116665. <field>
  116666. <name>CNT</name>
  116667. <description>Represents the SOF count threshold in byte times.</description>
  116668. <bitOffset>0</bitOffset>
  116669. <bitWidth>8</bitWidth>
  116670. <access>read-write</access>
  116671. </field>
  116672. </fields>
  116673. </register>
  116674. <register>
  116675. <name>BDTPAGE2</name>
  116676. <description>BDT Page Register 2</description>
  116677. <addressOffset>0xB0</addressOffset>
  116678. <size>8</size>
  116679. <access>read-write</access>
  116680. <resetValue>0</resetValue>
  116681. <resetMask>0xFF</resetMask>
  116682. <fields>
  116683. <field>
  116684. <name>BDTBA</name>
  116685. <description>Provides address bits 23 through 16 of the BDT base address that defines the location of Buffer Descriptor Table resides in system memory</description>
  116686. <bitOffset>0</bitOffset>
  116687. <bitWidth>8</bitWidth>
  116688. <access>read-write</access>
  116689. </field>
  116690. </fields>
  116691. </register>
  116692. <register>
  116693. <name>BDTPAGE3</name>
  116694. <description>BDT Page Register 3</description>
  116695. <addressOffset>0xB4</addressOffset>
  116696. <size>8</size>
  116697. <access>read-write</access>
  116698. <resetValue>0</resetValue>
  116699. <resetMask>0xFF</resetMask>
  116700. <fields>
  116701. <field>
  116702. <name>BDTBA</name>
  116703. <description>Provides address bits 31 through 24 of the BDT base address that defines the location of Buffer Descriptor Table resides in system memory</description>
  116704. <bitOffset>0</bitOffset>
  116705. <bitWidth>8</bitWidth>
  116706. <access>read-write</access>
  116707. </field>
  116708. </fields>
  116709. </register>
  116710. <register>
  116711. <dim>16</dim>
  116712. <dimIncrement>0x4</dimIncrement>
  116713. <dimIndex>0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15</dimIndex>
  116714. <name>ENDPT%s</name>
  116715. <description>Endpoint Control register</description>
  116716. <addressOffset>0xC0</addressOffset>
  116717. <size>8</size>
  116718. <access>read-write</access>
  116719. <resetValue>0</resetValue>
  116720. <resetMask>0xFF</resetMask>
  116721. <fields>
  116722. <field>
  116723. <name>EPHSHK</name>
  116724. <description>When set this bit enables an endpoint to perform handshaking during a transaction to this endpoint</description>
  116725. <bitOffset>0</bitOffset>
  116726. <bitWidth>1</bitWidth>
  116727. <access>read-write</access>
  116728. </field>
  116729. <field>
  116730. <name>EPSTALL</name>
  116731. <description>When set this bit indicates that the endpoint is called</description>
  116732. <bitOffset>1</bitOffset>
  116733. <bitWidth>1</bitWidth>
  116734. <access>read-write</access>
  116735. </field>
  116736. <field>
  116737. <name>EPTXEN</name>
  116738. <description>This bit, when set, enables the endpoint for TX transfers.</description>
  116739. <bitOffset>2</bitOffset>
  116740. <bitWidth>1</bitWidth>
  116741. <access>read-write</access>
  116742. </field>
  116743. <field>
  116744. <name>EPRXEN</name>
  116745. <description>This bit, when set, enables the endpoint for RX transfers.</description>
  116746. <bitOffset>3</bitOffset>
  116747. <bitWidth>1</bitWidth>
  116748. <access>read-write</access>
  116749. </field>
  116750. <field>
  116751. <name>EPCTLDIS</name>
  116752. <description>This bit, when set, disables control (SETUP) transfers</description>
  116753. <bitOffset>4</bitOffset>
  116754. <bitWidth>1</bitWidth>
  116755. <access>read-write</access>
  116756. </field>
  116757. <field>
  116758. <name>RETRYDIS</name>
  116759. <description>This is a Host mode only bit and is present in the control register for endpoint 0 (ENDPT0) only</description>
  116760. <bitOffset>6</bitOffset>
  116761. <bitWidth>1</bitWidth>
  116762. <access>read-write</access>
  116763. </field>
  116764. <field>
  116765. <name>HOSTWOHUB</name>
  116766. <description>This is a Host mode only field and is present in the control register for endpoint 0 (ENDPT0) only</description>
  116767. <bitOffset>7</bitOffset>
  116768. <bitWidth>1</bitWidth>
  116769. <access>read-write</access>
  116770. </field>
  116771. </fields>
  116772. </register>
  116773. <register>
  116774. <name>USBCTRL</name>
  116775. <description>USB Control register</description>
  116776. <addressOffset>0x100</addressOffset>
  116777. <size>8</size>
  116778. <access>read-write</access>
  116779. <resetValue>0xC0</resetValue>
  116780. <resetMask>0xFF</resetMask>
  116781. <fields>
  116782. <field>
  116783. <name>PDE</name>
  116784. <description>Enables the weak pulldowns on the USB transceiver.</description>
  116785. <bitOffset>6</bitOffset>
  116786. <bitWidth>1</bitWidth>
  116787. <access>read-write</access>
  116788. <enumeratedValues>
  116789. <enumeratedValue>
  116790. <name>0</name>
  116791. <description>Weak pulldowns are disabled on D+ and D-.</description>
  116792. <value>#0</value>
  116793. </enumeratedValue>
  116794. <enumeratedValue>
  116795. <name>1</name>
  116796. <description>Weak pulldowns are enabled on D+ and D-.</description>
  116797. <value>#1</value>
  116798. </enumeratedValue>
  116799. </enumeratedValues>
  116800. </field>
  116801. <field>
  116802. <name>SUSP</name>
  116803. <description>Places the USB transceiver into the suspend state.</description>
  116804. <bitOffset>7</bitOffset>
  116805. <bitWidth>1</bitWidth>
  116806. <access>read-write</access>
  116807. <enumeratedValues>
  116808. <enumeratedValue>
  116809. <name>0</name>
  116810. <description>USB transceiver is not in suspend state.</description>
  116811. <value>#0</value>
  116812. </enumeratedValue>
  116813. <enumeratedValue>
  116814. <name>1</name>
  116815. <description>USB transceiver is in suspend state.</description>
  116816. <value>#1</value>
  116817. </enumeratedValue>
  116818. </enumeratedValues>
  116819. </field>
  116820. </fields>
  116821. </register>
  116822. <register>
  116823. <name>OBSERVE</name>
  116824. <description>USB OTG Observe register</description>
  116825. <addressOffset>0x104</addressOffset>
  116826. <size>8</size>
  116827. <access>read-only</access>
  116828. <resetValue>0x50</resetValue>
  116829. <resetMask>0xFF</resetMask>
  116830. <fields>
  116831. <field>
  116832. <name>DMPD</name>
  116833. <description>Provides observability of the D- Pulldown enable at the USB transceiver.</description>
  116834. <bitOffset>4</bitOffset>
  116835. <bitWidth>1</bitWidth>
  116836. <access>read-only</access>
  116837. <enumeratedValues>
  116838. <enumeratedValue>
  116839. <name>0</name>
  116840. <description>D- pulldown disabled.</description>
  116841. <value>#0</value>
  116842. </enumeratedValue>
  116843. <enumeratedValue>
  116844. <name>1</name>
  116845. <description>D- pulldown enabled.</description>
  116846. <value>#1</value>
  116847. </enumeratedValue>
  116848. </enumeratedValues>
  116849. </field>
  116850. <field>
  116851. <name>DPPD</name>
  116852. <description>Provides observability of the D+ Pulldown enable at the USB transceiver.</description>
  116853. <bitOffset>6</bitOffset>
  116854. <bitWidth>1</bitWidth>
  116855. <access>read-only</access>
  116856. <enumeratedValues>
  116857. <enumeratedValue>
  116858. <name>0</name>
  116859. <description>D+ pulldown disabled.</description>
  116860. <value>#0</value>
  116861. </enumeratedValue>
  116862. <enumeratedValue>
  116863. <name>1</name>
  116864. <description>D+ pulldown enabled.</description>
  116865. <value>#1</value>
  116866. </enumeratedValue>
  116867. </enumeratedValues>
  116868. </field>
  116869. <field>
  116870. <name>DPPU</name>
  116871. <description>Provides observability of the D+ Pullup enable at the USB transceiver.</description>
  116872. <bitOffset>7</bitOffset>
  116873. <bitWidth>1</bitWidth>
  116874. <access>read-only</access>
  116875. <enumeratedValues>
  116876. <enumeratedValue>
  116877. <name>0</name>
  116878. <description>D+ pullup disabled.</description>
  116879. <value>#0</value>
  116880. </enumeratedValue>
  116881. <enumeratedValue>
  116882. <name>1</name>
  116883. <description>D+ pullup enabled.</description>
  116884. <value>#1</value>
  116885. </enumeratedValue>
  116886. </enumeratedValues>
  116887. </field>
  116888. </fields>
  116889. </register>
  116890. <register>
  116891. <name>CONTROL</name>
  116892. <description>USB OTG Control register</description>
  116893. <addressOffset>0x108</addressOffset>
  116894. <size>8</size>
  116895. <access>read-write</access>
  116896. <resetValue>0</resetValue>
  116897. <resetMask>0xFF</resetMask>
  116898. <fields>
  116899. <field>
  116900. <name>DPPULLUPNONOTG</name>
  116901. <description>Provides control of the DP Pullup in USBOTG, if USB is configured in non-OTG device mode.</description>
  116902. <bitOffset>4</bitOffset>
  116903. <bitWidth>1</bitWidth>
  116904. <access>read-write</access>
  116905. <enumeratedValues>
  116906. <enumeratedValue>
  116907. <name>0</name>
  116908. <description>DP Pullup in non-OTG device mode is not enabled.</description>
  116909. <value>#0</value>
  116910. </enumeratedValue>
  116911. <enumeratedValue>
  116912. <name>1</name>
  116913. <description>DP Pullup in non-OTG device mode is enabled.</description>
  116914. <value>#1</value>
  116915. </enumeratedValue>
  116916. </enumeratedValues>
  116917. </field>
  116918. </fields>
  116919. </register>
  116920. <register>
  116921. <name>USBTRC0</name>
  116922. <description>USB Transceiver Control register 0</description>
  116923. <addressOffset>0x10C</addressOffset>
  116924. <size>8</size>
  116925. <access>read-write</access>
  116926. <resetValue>0</resetValue>
  116927. <resetMask>0xFF</resetMask>
  116928. <fields>
  116929. <field>
  116930. <name>USB_RESUME_INT</name>
  116931. <description>USB Asynchronous Interrupt</description>
  116932. <bitOffset>0</bitOffset>
  116933. <bitWidth>1</bitWidth>
  116934. <access>read-only</access>
  116935. <enumeratedValues>
  116936. <enumeratedValue>
  116937. <name>0</name>
  116938. <description>No interrupt was generated.</description>
  116939. <value>#0</value>
  116940. </enumeratedValue>
  116941. <enumeratedValue>
  116942. <name>1</name>
  116943. <description>Interrupt was generated because of the USB asynchronous interrupt.</description>
  116944. <value>#1</value>
  116945. </enumeratedValue>
  116946. </enumeratedValues>
  116947. </field>
  116948. <field>
  116949. <name>SYNC_DET</name>
  116950. <description>Synchronous USB Interrupt Detect</description>
  116951. <bitOffset>1</bitOffset>
  116952. <bitWidth>1</bitWidth>
  116953. <access>read-only</access>
  116954. <enumeratedValues>
  116955. <enumeratedValue>
  116956. <name>0</name>
  116957. <description>Synchronous interrupt has not been detected.</description>
  116958. <value>#0</value>
  116959. </enumeratedValue>
  116960. <enumeratedValue>
  116961. <name>1</name>
  116962. <description>Synchronous interrupt has been detected.</description>
  116963. <value>#1</value>
  116964. </enumeratedValue>
  116965. </enumeratedValues>
  116966. </field>
  116967. <field>
  116968. <name>USB_CLK_RECOVERY_INT</name>
  116969. <description>Combined USB Clock Recovery interrupt status</description>
  116970. <bitOffset>2</bitOffset>
  116971. <bitWidth>1</bitWidth>
  116972. <access>read-only</access>
  116973. </field>
  116974. <field>
  116975. <name>USBRESMEN</name>
  116976. <description>Asynchronous Resume Interrupt Enable</description>
  116977. <bitOffset>5</bitOffset>
  116978. <bitWidth>1</bitWidth>
  116979. <access>read-write</access>
  116980. <enumeratedValues>
  116981. <enumeratedValue>
  116982. <name>0</name>
  116983. <description>USB asynchronous wakeup from suspend mode disabled.</description>
  116984. <value>#0</value>
  116985. </enumeratedValue>
  116986. <enumeratedValue>
  116987. <name>1</name>
  116988. <description>USB asynchronous wakeup from suspend mode enabled. The asynchronous resume interrupt differs from the synchronous resume interrupt in that it asynchronously detects K-state using the unfiltered state of the D+ and D- pins. This interrupt should only be enabled when the Transceiver is suspended.</description>
  116989. <value>#1</value>
  116990. </enumeratedValue>
  116991. </enumeratedValues>
  116992. </field>
  116993. <field>
  116994. <name>USBRESET</name>
  116995. <description>USB Reset</description>
  116996. <bitOffset>7</bitOffset>
  116997. <bitWidth>1</bitWidth>
  116998. <access>write-only</access>
  116999. <enumeratedValues>
  117000. <enumeratedValue>
  117001. <name>0</name>
  117002. <description>Normal USB module operation.</description>
  117003. <value>#0</value>
  117004. </enumeratedValue>
  117005. <enumeratedValue>
  117006. <name>1</name>
  117007. <description>Returns the USB module to its reset state.</description>
  117008. <value>#1</value>
  117009. </enumeratedValue>
  117010. </enumeratedValues>
  117011. </field>
  117012. </fields>
  117013. </register>
  117014. <register>
  117015. <name>USBFRMADJUST</name>
  117016. <description>Frame Adjust Register</description>
  117017. <addressOffset>0x114</addressOffset>
  117018. <size>8</size>
  117019. <access>read-write</access>
  117020. <resetValue>0</resetValue>
  117021. <resetMask>0xFF</resetMask>
  117022. <fields>
  117023. <field>
  117024. <name>ADJ</name>
  117025. <description>Frame Adjustment</description>
  117026. <bitOffset>0</bitOffset>
  117027. <bitWidth>8</bitWidth>
  117028. <access>read-write</access>
  117029. </field>
  117030. </fields>
  117031. </register>
  117032. <register>
  117033. <name>CLK_RECOVER_CTRL</name>
  117034. <description>USB Clock recovery control</description>
  117035. <addressOffset>0x140</addressOffset>
  117036. <size>8</size>
  117037. <access>read-write</access>
  117038. <resetValue>0</resetValue>
  117039. <resetMask>0xFF</resetMask>
  117040. <fields>
  117041. <field>
  117042. <name>RESTART_IFRTRIM_EN</name>
  117043. <description>Restart from IFR trim value</description>
  117044. <bitOffset>5</bitOffset>
  117045. <bitWidth>1</bitWidth>
  117046. <access>read-write</access>
  117047. <enumeratedValues>
  117048. <enumeratedValue>
  117049. <name>0</name>
  117050. <description>Trim fine adjustment always works based on the previous updated trim fine value (default)</description>
  117051. <value>#0</value>
  117052. </enumeratedValue>
  117053. <enumeratedValue>
  117054. <name>1</name>
  117055. <description>Trim fine restarts from the IFR trim value whenever bus_reset/bus_resume is detected or module enable is desasserted</description>
  117056. <value>#1</value>
  117057. </enumeratedValue>
  117058. </enumeratedValues>
  117059. </field>
  117060. <field>
  117061. <name>RESET_RESUME_ROUGH_EN</name>
  117062. <description>Reset/resume to rough phase enable</description>
  117063. <bitOffset>6</bitOffset>
  117064. <bitWidth>1</bitWidth>
  117065. <access>read-write</access>
  117066. <enumeratedValues>
  117067. <enumeratedValue>
  117068. <name>0</name>
  117069. <description>Always works in tracking phase after the 1st time rough to track transition (default)</description>
  117070. <value>#0</value>
  117071. </enumeratedValue>
  117072. <enumeratedValue>
  117073. <name>1</name>
  117074. <description>Go back to rough stage whenever bus reset or bus resume occurs</description>
  117075. <value>#1</value>
  117076. </enumeratedValue>
  117077. </enumeratedValues>
  117078. </field>
  117079. <field>
  117080. <name>CLOCK_RECOVER_EN</name>
  117081. <description>Crystal-less USB enable</description>
  117082. <bitOffset>7</bitOffset>
  117083. <bitWidth>1</bitWidth>
  117084. <access>read-write</access>
  117085. <enumeratedValues>
  117086. <enumeratedValue>
  117087. <name>0</name>
  117088. <description>Disable clock recovery block (default)</description>
  117089. <value>#0</value>
  117090. </enumeratedValue>
  117091. <enumeratedValue>
  117092. <name>1</name>
  117093. <description>Enable clock recovery block</description>
  117094. <value>#1</value>
  117095. </enumeratedValue>
  117096. </enumeratedValues>
  117097. </field>
  117098. </fields>
  117099. </register>
  117100. <register>
  117101. <name>CLK_RECOVER_IRC_EN</name>
  117102. <description>IRC48M oscillator enable register</description>
  117103. <addressOffset>0x144</addressOffset>
  117104. <size>8</size>
  117105. <access>read-write</access>
  117106. <resetValue>0x1</resetValue>
  117107. <resetMask>0xFF</resetMask>
  117108. <fields>
  117109. <field>
  117110. <name>REG_EN</name>
  117111. <description>IRC48M regulator enable</description>
  117112. <bitOffset>0</bitOffset>
  117113. <bitWidth>1</bitWidth>
  117114. <access>read-write</access>
  117115. <enumeratedValues>
  117116. <enumeratedValue>
  117117. <name>0</name>
  117118. <description>IRC48M local regulator is disabled</description>
  117119. <value>#0</value>
  117120. </enumeratedValue>
  117121. <enumeratedValue>
  117122. <name>1</name>
  117123. <description>IRC48M local regulator is enabled (default)</description>
  117124. <value>#1</value>
  117125. </enumeratedValue>
  117126. </enumeratedValues>
  117127. </field>
  117128. <field>
  117129. <name>IRC_EN</name>
  117130. <description>IRC48M enable</description>
  117131. <bitOffset>1</bitOffset>
  117132. <bitWidth>1</bitWidth>
  117133. <access>read-write</access>
  117134. <enumeratedValues>
  117135. <enumeratedValue>
  117136. <name>0</name>
  117137. <description>Disable the IRC48M module (default)</description>
  117138. <value>#0</value>
  117139. </enumeratedValue>
  117140. <enumeratedValue>
  117141. <name>1</name>
  117142. <description>Enable the IRC48M module</description>
  117143. <value>#1</value>
  117144. </enumeratedValue>
  117145. </enumeratedValues>
  117146. </field>
  117147. </fields>
  117148. </register>
  117149. <register>
  117150. <name>CLK_RECOVER_INT_STATUS</name>
  117151. <description>Clock recovery separated interrupt status</description>
  117152. <addressOffset>0x15C</addressOffset>
  117153. <size>8</size>
  117154. <access>read-write</access>
  117155. <resetValue>0</resetValue>
  117156. <resetMask>0xFF</resetMask>
  117157. <fields>
  117158. <field>
  117159. <name>OVF_ERROR</name>
  117160. <description>Indicates that the USB clock recovery algorithm has detected that the frequency trim adjustment needed for the IRC48M output clock is outside the available TRIM_FINE adjustment range for the IRC48M module</description>
  117161. <bitOffset>4</bitOffset>
  117162. <bitWidth>1</bitWidth>
  117163. <access>read-write</access>
  117164. <enumeratedValues>
  117165. <enumeratedValue>
  117166. <name>0</name>
  117167. <description>No interrupt is reported</description>
  117168. <value>#0</value>
  117169. </enumeratedValue>
  117170. <enumeratedValue>
  117171. <name>1</name>
  117172. <description>Unmasked interrupt has been generated</description>
  117173. <value>#1</value>
  117174. </enumeratedValue>
  117175. </enumeratedValues>
  117176. </field>
  117177. </fields>
  117178. </register>
  117179. </registers>
  117180. </peripheral>
  117181. <peripheral>
  117182. <name>CMP0</name>
  117183. <description>High-Speed Comparator (CMP), Voltage Reference (VREF) Digital-to-Analog Converter (DAC), and Analog Mux (ANMUX)</description>
  117184. <groupName>CMP</groupName>
  117185. <prependToName>CMP0_</prependToName>
  117186. <baseAddress>0x40073000</baseAddress>
  117187. <addressBlock>
  117188. <offset>0</offset>
  117189. <size>0x6</size>
  117190. <usage>registers</usage>
  117191. </addressBlock>
  117192. <interrupt>
  117193. <name>CMP0</name>
  117194. <value>40</value>
  117195. </interrupt>
  117196. <registers>
  117197. <register>
  117198. <name>CR0</name>
  117199. <description>CMP Control Register 0</description>
  117200. <addressOffset>0</addressOffset>
  117201. <size>8</size>
  117202. <access>read-write</access>
  117203. <resetValue>0</resetValue>
  117204. <resetMask>0xFF</resetMask>
  117205. <fields>
  117206. <field>
  117207. <name>HYSTCTR</name>
  117208. <description>Comparator hard block hysteresis control</description>
  117209. <bitOffset>0</bitOffset>
  117210. <bitWidth>2</bitWidth>
  117211. <access>read-write</access>
  117212. <enumeratedValues>
  117213. <enumeratedValue>
  117214. <name>00</name>
  117215. <description>Level 0</description>
  117216. <value>#00</value>
  117217. </enumeratedValue>
  117218. <enumeratedValue>
  117219. <name>01</name>
  117220. <description>Level 1</description>
  117221. <value>#01</value>
  117222. </enumeratedValue>
  117223. <enumeratedValue>
  117224. <name>10</name>
  117225. <description>Level 2</description>
  117226. <value>#10</value>
  117227. </enumeratedValue>
  117228. <enumeratedValue>
  117229. <name>11</name>
  117230. <description>Level 3</description>
  117231. <value>#11</value>
  117232. </enumeratedValue>
  117233. </enumeratedValues>
  117234. </field>
  117235. <field>
  117236. <name>FILTER_CNT</name>
  117237. <description>Filter Sample Count</description>
  117238. <bitOffset>4</bitOffset>
  117239. <bitWidth>3</bitWidth>
  117240. <access>read-write</access>
  117241. <enumeratedValues>
  117242. <enumeratedValue>
  117243. <name>000</name>
  117244. <description>Filter is disabled. If SE = 1, then COUT is a logic 0. This is not a legal state, and is not recommended. If SE = 0, COUT = COUTA.</description>
  117245. <value>#000</value>
  117246. </enumeratedValue>
  117247. <enumeratedValue>
  117248. <name>001</name>
  117249. <description>One sample must agree. The comparator output is simply sampled.</description>
  117250. <value>#001</value>
  117251. </enumeratedValue>
  117252. <enumeratedValue>
  117253. <name>010</name>
  117254. <description>2 consecutive samples must agree.</description>
  117255. <value>#010</value>
  117256. </enumeratedValue>
  117257. <enumeratedValue>
  117258. <name>011</name>
  117259. <description>3 consecutive samples must agree.</description>
  117260. <value>#011</value>
  117261. </enumeratedValue>
  117262. <enumeratedValue>
  117263. <name>100</name>
  117264. <description>4 consecutive samples must agree.</description>
  117265. <value>#100</value>
  117266. </enumeratedValue>
  117267. <enumeratedValue>
  117268. <name>101</name>
  117269. <description>5 consecutive samples must agree.</description>
  117270. <value>#101</value>
  117271. </enumeratedValue>
  117272. <enumeratedValue>
  117273. <name>110</name>
  117274. <description>6 consecutive samples must agree.</description>
  117275. <value>#110</value>
  117276. </enumeratedValue>
  117277. <enumeratedValue>
  117278. <name>111</name>
  117279. <description>7 consecutive samples must agree.</description>
  117280. <value>#111</value>
  117281. </enumeratedValue>
  117282. </enumeratedValues>
  117283. </field>
  117284. </fields>
  117285. </register>
  117286. <register>
  117287. <name>CR1</name>
  117288. <description>CMP Control Register 1</description>
  117289. <addressOffset>0x1</addressOffset>
  117290. <size>8</size>
  117291. <access>read-write</access>
  117292. <resetValue>0</resetValue>
  117293. <resetMask>0xFF</resetMask>
  117294. <fields>
  117295. <field>
  117296. <name>EN</name>
  117297. <description>Comparator Module Enable</description>
  117298. <bitOffset>0</bitOffset>
  117299. <bitWidth>1</bitWidth>
  117300. <access>read-write</access>
  117301. <enumeratedValues>
  117302. <enumeratedValue>
  117303. <name>0</name>
  117304. <description>Analog Comparator is disabled.</description>
  117305. <value>#0</value>
  117306. </enumeratedValue>
  117307. <enumeratedValue>
  117308. <name>1</name>
  117309. <description>Analog Comparator is enabled.</description>
  117310. <value>#1</value>
  117311. </enumeratedValue>
  117312. </enumeratedValues>
  117313. </field>
  117314. <field>
  117315. <name>OPE</name>
  117316. <description>Comparator Output Pin Enable</description>
  117317. <bitOffset>1</bitOffset>
  117318. <bitWidth>1</bitWidth>
  117319. <access>read-write</access>
  117320. <enumeratedValues>
  117321. <enumeratedValue>
  117322. <name>0</name>
  117323. <description>CMPO is not available on the associated CMPO output pin. If the comparator does not own the pin, this field has no effect.</description>
  117324. <value>#0</value>
  117325. </enumeratedValue>
  117326. <enumeratedValue>
  117327. <name>1</name>
  117328. <description>CMPO is available on the associated CMPO output pin. The comparator output (CMPO) is driven out on the associated CMPO output pin if the comparator owns the pin. If the comparator does not own the field, this bit has no effect.</description>
  117329. <value>#1</value>
  117330. </enumeratedValue>
  117331. </enumeratedValues>
  117332. </field>
  117333. <field>
  117334. <name>COS</name>
  117335. <description>Comparator Output Select</description>
  117336. <bitOffset>2</bitOffset>
  117337. <bitWidth>1</bitWidth>
  117338. <access>read-write</access>
  117339. <enumeratedValues>
  117340. <enumeratedValue>
  117341. <name>0</name>
  117342. <description>Set the filtered comparator output (CMPO) to equal COUT.</description>
  117343. <value>#0</value>
  117344. </enumeratedValue>
  117345. <enumeratedValue>
  117346. <name>1</name>
  117347. <description>Set the unfiltered comparator output (CMPO) to equal COUTA.</description>
  117348. <value>#1</value>
  117349. </enumeratedValue>
  117350. </enumeratedValues>
  117351. </field>
  117352. <field>
  117353. <name>INV</name>
  117354. <description>Comparator INVERT</description>
  117355. <bitOffset>3</bitOffset>
  117356. <bitWidth>1</bitWidth>
  117357. <access>read-write</access>
  117358. <enumeratedValues>
  117359. <enumeratedValue>
  117360. <name>0</name>
  117361. <description>Does not invert the comparator output.</description>
  117362. <value>#0</value>
  117363. </enumeratedValue>
  117364. <enumeratedValue>
  117365. <name>1</name>
  117366. <description>Inverts the comparator output.</description>
  117367. <value>#1</value>
  117368. </enumeratedValue>
  117369. </enumeratedValues>
  117370. </field>
  117371. <field>
  117372. <name>PMODE</name>
  117373. <description>Power Mode Select</description>
  117374. <bitOffset>4</bitOffset>
  117375. <bitWidth>1</bitWidth>
  117376. <access>read-write</access>
  117377. <enumeratedValues>
  117378. <enumeratedValue>
  117379. <name>0</name>
  117380. <description>Low-Speed (LS) Comparison mode selected. In this mode, CMP has slower output propagation delay and lower current consumption.</description>
  117381. <value>#0</value>
  117382. </enumeratedValue>
  117383. <enumeratedValue>
  117384. <name>1</name>
  117385. <description>High-Speed (HS) Comparison mode selected. In this mode, CMP has faster output propagation delay and higher current consumption.</description>
  117386. <value>#1</value>
  117387. </enumeratedValue>
  117388. </enumeratedValues>
  117389. </field>
  117390. <field>
  117391. <name>WE</name>
  117392. <description>Windowing Enable</description>
  117393. <bitOffset>6</bitOffset>
  117394. <bitWidth>1</bitWidth>
  117395. <access>read-write</access>
  117396. <enumeratedValues>
  117397. <enumeratedValue>
  117398. <name>0</name>
  117399. <description>Windowing mode is not selected.</description>
  117400. <value>#0</value>
  117401. </enumeratedValue>
  117402. <enumeratedValue>
  117403. <name>1</name>
  117404. <description>Windowing mode is selected.</description>
  117405. <value>#1</value>
  117406. </enumeratedValue>
  117407. </enumeratedValues>
  117408. </field>
  117409. <field>
  117410. <name>SE</name>
  117411. <description>Sample Enable</description>
  117412. <bitOffset>7</bitOffset>
  117413. <bitWidth>1</bitWidth>
  117414. <access>read-write</access>
  117415. <enumeratedValues>
  117416. <enumeratedValue>
  117417. <name>0</name>
  117418. <description>Sampling mode is not selected.</description>
  117419. <value>#0</value>
  117420. </enumeratedValue>
  117421. <enumeratedValue>
  117422. <name>1</name>
  117423. <description>Sampling mode is selected.</description>
  117424. <value>#1</value>
  117425. </enumeratedValue>
  117426. </enumeratedValues>
  117427. </field>
  117428. </fields>
  117429. </register>
  117430. <register>
  117431. <name>FPR</name>
  117432. <description>CMP Filter Period Register</description>
  117433. <addressOffset>0x2</addressOffset>
  117434. <size>8</size>
  117435. <access>read-write</access>
  117436. <resetValue>0</resetValue>
  117437. <resetMask>0xFF</resetMask>
  117438. <fields>
  117439. <field>
  117440. <name>FILT_PER</name>
  117441. <description>Filter Sample Period</description>
  117442. <bitOffset>0</bitOffset>
  117443. <bitWidth>8</bitWidth>
  117444. <access>read-write</access>
  117445. </field>
  117446. </fields>
  117447. </register>
  117448. <register>
  117449. <name>SCR</name>
  117450. <description>CMP Status and Control Register</description>
  117451. <addressOffset>0x3</addressOffset>
  117452. <size>8</size>
  117453. <access>read-write</access>
  117454. <resetValue>0</resetValue>
  117455. <resetMask>0xFF</resetMask>
  117456. <fields>
  117457. <field>
  117458. <name>COUT</name>
  117459. <description>Analog Comparator Output</description>
  117460. <bitOffset>0</bitOffset>
  117461. <bitWidth>1</bitWidth>
  117462. <access>read-only</access>
  117463. </field>
  117464. <field>
  117465. <name>CFF</name>
  117466. <description>Analog Comparator Flag Falling</description>
  117467. <bitOffset>1</bitOffset>
  117468. <bitWidth>1</bitWidth>
  117469. <access>read-write</access>
  117470. <enumeratedValues>
  117471. <enumeratedValue>
  117472. <name>0</name>
  117473. <description>Falling-edge on COUT has not been detected.</description>
  117474. <value>#0</value>
  117475. </enumeratedValue>
  117476. <enumeratedValue>
  117477. <name>1</name>
  117478. <description>Falling-edge on COUT has occurred.</description>
  117479. <value>#1</value>
  117480. </enumeratedValue>
  117481. </enumeratedValues>
  117482. </field>
  117483. <field>
  117484. <name>CFR</name>
  117485. <description>Analog Comparator Flag Rising</description>
  117486. <bitOffset>2</bitOffset>
  117487. <bitWidth>1</bitWidth>
  117488. <access>read-write</access>
  117489. <enumeratedValues>
  117490. <enumeratedValue>
  117491. <name>0</name>
  117492. <description>Rising-edge on COUT has not been detected.</description>
  117493. <value>#0</value>
  117494. </enumeratedValue>
  117495. <enumeratedValue>
  117496. <name>1</name>
  117497. <description>Rising-edge on COUT has occurred.</description>
  117498. <value>#1</value>
  117499. </enumeratedValue>
  117500. </enumeratedValues>
  117501. </field>
  117502. <field>
  117503. <name>IEF</name>
  117504. <description>Comparator Interrupt Enable Falling</description>
  117505. <bitOffset>3</bitOffset>
  117506. <bitWidth>1</bitWidth>
  117507. <access>read-write</access>
  117508. <enumeratedValues>
  117509. <enumeratedValue>
  117510. <name>0</name>
  117511. <description>Interrupt is disabled.</description>
  117512. <value>#0</value>
  117513. </enumeratedValue>
  117514. <enumeratedValue>
  117515. <name>1</name>
  117516. <description>Interrupt is enabled.</description>
  117517. <value>#1</value>
  117518. </enumeratedValue>
  117519. </enumeratedValues>
  117520. </field>
  117521. <field>
  117522. <name>IER</name>
  117523. <description>Comparator Interrupt Enable Rising</description>
  117524. <bitOffset>4</bitOffset>
  117525. <bitWidth>1</bitWidth>
  117526. <access>read-write</access>
  117527. <enumeratedValues>
  117528. <enumeratedValue>
  117529. <name>0</name>
  117530. <description>Interrupt is disabled.</description>
  117531. <value>#0</value>
  117532. </enumeratedValue>
  117533. <enumeratedValue>
  117534. <name>1</name>
  117535. <description>Interrupt is enabled.</description>
  117536. <value>#1</value>
  117537. </enumeratedValue>
  117538. </enumeratedValues>
  117539. </field>
  117540. <field>
  117541. <name>DMAEN</name>
  117542. <description>DMA Enable Control</description>
  117543. <bitOffset>6</bitOffset>
  117544. <bitWidth>1</bitWidth>
  117545. <access>read-write</access>
  117546. <enumeratedValues>
  117547. <enumeratedValue>
  117548. <name>0</name>
  117549. <description>DMA is disabled.</description>
  117550. <value>#0</value>
  117551. </enumeratedValue>
  117552. <enumeratedValue>
  117553. <name>1</name>
  117554. <description>DMA is enabled.</description>
  117555. <value>#1</value>
  117556. </enumeratedValue>
  117557. </enumeratedValues>
  117558. </field>
  117559. </fields>
  117560. </register>
  117561. <register>
  117562. <name>DACCR</name>
  117563. <description>DAC Control Register</description>
  117564. <addressOffset>0x4</addressOffset>
  117565. <size>8</size>
  117566. <access>read-write</access>
  117567. <resetValue>0</resetValue>
  117568. <resetMask>0xFF</resetMask>
  117569. <fields>
  117570. <field>
  117571. <name>VOSEL</name>
  117572. <description>DAC Output Voltage Select</description>
  117573. <bitOffset>0</bitOffset>
  117574. <bitWidth>6</bitWidth>
  117575. <access>read-write</access>
  117576. </field>
  117577. <field>
  117578. <name>VRSEL</name>
  117579. <description>Supply Voltage Reference Source Select</description>
  117580. <bitOffset>6</bitOffset>
  117581. <bitWidth>1</bitWidth>
  117582. <access>read-write</access>
  117583. <enumeratedValues>
  117584. <enumeratedValue>
  117585. <name>0</name>
  117586. <description>V is selected as resistor ladder network supply reference V. in1 in</description>
  117587. <value>#0</value>
  117588. </enumeratedValue>
  117589. <enumeratedValue>
  117590. <name>1</name>
  117591. <description>V is selected as resistor ladder network supply reference V. in2 in</description>
  117592. <value>#1</value>
  117593. </enumeratedValue>
  117594. </enumeratedValues>
  117595. </field>
  117596. <field>
  117597. <name>DACEN</name>
  117598. <description>DAC Enable</description>
  117599. <bitOffset>7</bitOffset>
  117600. <bitWidth>1</bitWidth>
  117601. <access>read-write</access>
  117602. <enumeratedValues>
  117603. <enumeratedValue>
  117604. <name>0</name>
  117605. <description>DAC is disabled.</description>
  117606. <value>#0</value>
  117607. </enumeratedValue>
  117608. <enumeratedValue>
  117609. <name>1</name>
  117610. <description>DAC is enabled.</description>
  117611. <value>#1</value>
  117612. </enumeratedValue>
  117613. </enumeratedValues>
  117614. </field>
  117615. </fields>
  117616. </register>
  117617. <register>
  117618. <name>MUXCR</name>
  117619. <description>MUX Control Register</description>
  117620. <addressOffset>0x5</addressOffset>
  117621. <size>8</size>
  117622. <access>read-write</access>
  117623. <resetValue>0</resetValue>
  117624. <resetMask>0xFF</resetMask>
  117625. <fields>
  117626. <field>
  117627. <name>MSEL</name>
  117628. <description>Minus Input Mux Control</description>
  117629. <bitOffset>0</bitOffset>
  117630. <bitWidth>3</bitWidth>
  117631. <access>read-write</access>
  117632. <enumeratedValues>
  117633. <enumeratedValue>
  117634. <name>000</name>
  117635. <description>IN0</description>
  117636. <value>#000</value>
  117637. </enumeratedValue>
  117638. <enumeratedValue>
  117639. <name>001</name>
  117640. <description>IN1</description>
  117641. <value>#001</value>
  117642. </enumeratedValue>
  117643. <enumeratedValue>
  117644. <name>010</name>
  117645. <description>IN2</description>
  117646. <value>#010</value>
  117647. </enumeratedValue>
  117648. <enumeratedValue>
  117649. <name>011</name>
  117650. <description>IN3</description>
  117651. <value>#011</value>
  117652. </enumeratedValue>
  117653. <enumeratedValue>
  117654. <name>100</name>
  117655. <description>IN4</description>
  117656. <value>#100</value>
  117657. </enumeratedValue>
  117658. <enumeratedValue>
  117659. <name>101</name>
  117660. <description>IN5</description>
  117661. <value>#101</value>
  117662. </enumeratedValue>
  117663. <enumeratedValue>
  117664. <name>110</name>
  117665. <description>IN6</description>
  117666. <value>#110</value>
  117667. </enumeratedValue>
  117668. <enumeratedValue>
  117669. <name>111</name>
  117670. <description>IN7</description>
  117671. <value>#111</value>
  117672. </enumeratedValue>
  117673. </enumeratedValues>
  117674. </field>
  117675. <field>
  117676. <name>PSEL</name>
  117677. <description>Plus Input Mux Control</description>
  117678. <bitOffset>3</bitOffset>
  117679. <bitWidth>3</bitWidth>
  117680. <access>read-write</access>
  117681. <enumeratedValues>
  117682. <enumeratedValue>
  117683. <name>000</name>
  117684. <description>IN0</description>
  117685. <value>#000</value>
  117686. </enumeratedValue>
  117687. <enumeratedValue>
  117688. <name>001</name>
  117689. <description>IN1</description>
  117690. <value>#001</value>
  117691. </enumeratedValue>
  117692. <enumeratedValue>
  117693. <name>010</name>
  117694. <description>IN2</description>
  117695. <value>#010</value>
  117696. </enumeratedValue>
  117697. <enumeratedValue>
  117698. <name>011</name>
  117699. <description>IN3</description>
  117700. <value>#011</value>
  117701. </enumeratedValue>
  117702. <enumeratedValue>
  117703. <name>100</name>
  117704. <description>IN4</description>
  117705. <value>#100</value>
  117706. </enumeratedValue>
  117707. <enumeratedValue>
  117708. <name>101</name>
  117709. <description>IN5</description>
  117710. <value>#101</value>
  117711. </enumeratedValue>
  117712. <enumeratedValue>
  117713. <name>110</name>
  117714. <description>IN6</description>
  117715. <value>#110</value>
  117716. </enumeratedValue>
  117717. <enumeratedValue>
  117718. <name>111</name>
  117719. <description>IN7</description>
  117720. <value>#111</value>
  117721. </enumeratedValue>
  117722. </enumeratedValues>
  117723. </field>
  117724. <field>
  117725. <name>PSTM</name>
  117726. <description>Pass Through Mode Enable</description>
  117727. <bitOffset>7</bitOffset>
  117728. <bitWidth>1</bitWidth>
  117729. <access>read-write</access>
  117730. <enumeratedValues>
  117731. <enumeratedValue>
  117732. <name>0</name>
  117733. <description>Pass Through Mode is disabled.</description>
  117734. <value>#0</value>
  117735. </enumeratedValue>
  117736. <enumeratedValue>
  117737. <name>1</name>
  117738. <description>Pass Through Mode is enabled.</description>
  117739. <value>#1</value>
  117740. </enumeratedValue>
  117741. </enumeratedValues>
  117742. </field>
  117743. </fields>
  117744. </register>
  117745. </registers>
  117746. </peripheral>
  117747. <peripheral>
  117748. <name>CMP1</name>
  117749. <description>High-Speed Comparator (CMP), Voltage Reference (VREF) Digital-to-Analog Converter (DAC), and Analog Mux (ANMUX)</description>
  117750. <groupName>CMP</groupName>
  117751. <prependToName>CMP1_</prependToName>
  117752. <baseAddress>0x40073008</baseAddress>
  117753. <addressBlock>
  117754. <offset>0</offset>
  117755. <size>0x6</size>
  117756. <usage>registers</usage>
  117757. </addressBlock>
  117758. <interrupt>
  117759. <name>CMP1</name>
  117760. <value>41</value>
  117761. </interrupt>
  117762. <registers>
  117763. <register>
  117764. <name>CR0</name>
  117765. <description>CMP Control Register 0</description>
  117766. <addressOffset>0</addressOffset>
  117767. <size>8</size>
  117768. <access>read-write</access>
  117769. <resetValue>0</resetValue>
  117770. <resetMask>0xFF</resetMask>
  117771. <fields>
  117772. <field>
  117773. <name>HYSTCTR</name>
  117774. <description>Comparator hard block hysteresis control</description>
  117775. <bitOffset>0</bitOffset>
  117776. <bitWidth>2</bitWidth>
  117777. <access>read-write</access>
  117778. <enumeratedValues>
  117779. <enumeratedValue>
  117780. <name>00</name>
  117781. <description>Level 0</description>
  117782. <value>#00</value>
  117783. </enumeratedValue>
  117784. <enumeratedValue>
  117785. <name>01</name>
  117786. <description>Level 1</description>
  117787. <value>#01</value>
  117788. </enumeratedValue>
  117789. <enumeratedValue>
  117790. <name>10</name>
  117791. <description>Level 2</description>
  117792. <value>#10</value>
  117793. </enumeratedValue>
  117794. <enumeratedValue>
  117795. <name>11</name>
  117796. <description>Level 3</description>
  117797. <value>#11</value>
  117798. </enumeratedValue>
  117799. </enumeratedValues>
  117800. </field>
  117801. <field>
  117802. <name>FILTER_CNT</name>
  117803. <description>Filter Sample Count</description>
  117804. <bitOffset>4</bitOffset>
  117805. <bitWidth>3</bitWidth>
  117806. <access>read-write</access>
  117807. <enumeratedValues>
  117808. <enumeratedValue>
  117809. <name>000</name>
  117810. <description>Filter is disabled. If SE = 1, then COUT is a logic 0. This is not a legal state, and is not recommended. If SE = 0, COUT = COUTA.</description>
  117811. <value>#000</value>
  117812. </enumeratedValue>
  117813. <enumeratedValue>
  117814. <name>001</name>
  117815. <description>One sample must agree. The comparator output is simply sampled.</description>
  117816. <value>#001</value>
  117817. </enumeratedValue>
  117818. <enumeratedValue>
  117819. <name>010</name>
  117820. <description>2 consecutive samples must agree.</description>
  117821. <value>#010</value>
  117822. </enumeratedValue>
  117823. <enumeratedValue>
  117824. <name>011</name>
  117825. <description>3 consecutive samples must agree.</description>
  117826. <value>#011</value>
  117827. </enumeratedValue>
  117828. <enumeratedValue>
  117829. <name>100</name>
  117830. <description>4 consecutive samples must agree.</description>
  117831. <value>#100</value>
  117832. </enumeratedValue>
  117833. <enumeratedValue>
  117834. <name>101</name>
  117835. <description>5 consecutive samples must agree.</description>
  117836. <value>#101</value>
  117837. </enumeratedValue>
  117838. <enumeratedValue>
  117839. <name>110</name>
  117840. <description>6 consecutive samples must agree.</description>
  117841. <value>#110</value>
  117842. </enumeratedValue>
  117843. <enumeratedValue>
  117844. <name>111</name>
  117845. <description>7 consecutive samples must agree.</description>
  117846. <value>#111</value>
  117847. </enumeratedValue>
  117848. </enumeratedValues>
  117849. </field>
  117850. </fields>
  117851. </register>
  117852. <register>
  117853. <name>CR1</name>
  117854. <description>CMP Control Register 1</description>
  117855. <addressOffset>0x1</addressOffset>
  117856. <size>8</size>
  117857. <access>read-write</access>
  117858. <resetValue>0</resetValue>
  117859. <resetMask>0xFF</resetMask>
  117860. <fields>
  117861. <field>
  117862. <name>EN</name>
  117863. <description>Comparator Module Enable</description>
  117864. <bitOffset>0</bitOffset>
  117865. <bitWidth>1</bitWidth>
  117866. <access>read-write</access>
  117867. <enumeratedValues>
  117868. <enumeratedValue>
  117869. <name>0</name>
  117870. <description>Analog Comparator is disabled.</description>
  117871. <value>#0</value>
  117872. </enumeratedValue>
  117873. <enumeratedValue>
  117874. <name>1</name>
  117875. <description>Analog Comparator is enabled.</description>
  117876. <value>#1</value>
  117877. </enumeratedValue>
  117878. </enumeratedValues>
  117879. </field>
  117880. <field>
  117881. <name>OPE</name>
  117882. <description>Comparator Output Pin Enable</description>
  117883. <bitOffset>1</bitOffset>
  117884. <bitWidth>1</bitWidth>
  117885. <access>read-write</access>
  117886. <enumeratedValues>
  117887. <enumeratedValue>
  117888. <name>0</name>
  117889. <description>CMPO is not available on the associated CMPO output pin. If the comparator does not own the pin, this field has no effect.</description>
  117890. <value>#0</value>
  117891. </enumeratedValue>
  117892. <enumeratedValue>
  117893. <name>1</name>
  117894. <description>CMPO is available on the associated CMPO output pin. The comparator output (CMPO) is driven out on the associated CMPO output pin if the comparator owns the pin. If the comparator does not own the field, this bit has no effect.</description>
  117895. <value>#1</value>
  117896. </enumeratedValue>
  117897. </enumeratedValues>
  117898. </field>
  117899. <field>
  117900. <name>COS</name>
  117901. <description>Comparator Output Select</description>
  117902. <bitOffset>2</bitOffset>
  117903. <bitWidth>1</bitWidth>
  117904. <access>read-write</access>
  117905. <enumeratedValues>
  117906. <enumeratedValue>
  117907. <name>0</name>
  117908. <description>Set the filtered comparator output (CMPO) to equal COUT.</description>
  117909. <value>#0</value>
  117910. </enumeratedValue>
  117911. <enumeratedValue>
  117912. <name>1</name>
  117913. <description>Set the unfiltered comparator output (CMPO) to equal COUTA.</description>
  117914. <value>#1</value>
  117915. </enumeratedValue>
  117916. </enumeratedValues>
  117917. </field>
  117918. <field>
  117919. <name>INV</name>
  117920. <description>Comparator INVERT</description>
  117921. <bitOffset>3</bitOffset>
  117922. <bitWidth>1</bitWidth>
  117923. <access>read-write</access>
  117924. <enumeratedValues>
  117925. <enumeratedValue>
  117926. <name>0</name>
  117927. <description>Does not invert the comparator output.</description>
  117928. <value>#0</value>
  117929. </enumeratedValue>
  117930. <enumeratedValue>
  117931. <name>1</name>
  117932. <description>Inverts the comparator output.</description>
  117933. <value>#1</value>
  117934. </enumeratedValue>
  117935. </enumeratedValues>
  117936. </field>
  117937. <field>
  117938. <name>PMODE</name>
  117939. <description>Power Mode Select</description>
  117940. <bitOffset>4</bitOffset>
  117941. <bitWidth>1</bitWidth>
  117942. <access>read-write</access>
  117943. <enumeratedValues>
  117944. <enumeratedValue>
  117945. <name>0</name>
  117946. <description>Low-Speed (LS) Comparison mode selected. In this mode, CMP has slower output propagation delay and lower current consumption.</description>
  117947. <value>#0</value>
  117948. </enumeratedValue>
  117949. <enumeratedValue>
  117950. <name>1</name>
  117951. <description>High-Speed (HS) Comparison mode selected. In this mode, CMP has faster output propagation delay and higher current consumption.</description>
  117952. <value>#1</value>
  117953. </enumeratedValue>
  117954. </enumeratedValues>
  117955. </field>
  117956. <field>
  117957. <name>WE</name>
  117958. <description>Windowing Enable</description>
  117959. <bitOffset>6</bitOffset>
  117960. <bitWidth>1</bitWidth>
  117961. <access>read-write</access>
  117962. <enumeratedValues>
  117963. <enumeratedValue>
  117964. <name>0</name>
  117965. <description>Windowing mode is not selected.</description>
  117966. <value>#0</value>
  117967. </enumeratedValue>
  117968. <enumeratedValue>
  117969. <name>1</name>
  117970. <description>Windowing mode is selected.</description>
  117971. <value>#1</value>
  117972. </enumeratedValue>
  117973. </enumeratedValues>
  117974. </field>
  117975. <field>
  117976. <name>SE</name>
  117977. <description>Sample Enable</description>
  117978. <bitOffset>7</bitOffset>
  117979. <bitWidth>1</bitWidth>
  117980. <access>read-write</access>
  117981. <enumeratedValues>
  117982. <enumeratedValue>
  117983. <name>0</name>
  117984. <description>Sampling mode is not selected.</description>
  117985. <value>#0</value>
  117986. </enumeratedValue>
  117987. <enumeratedValue>
  117988. <name>1</name>
  117989. <description>Sampling mode is selected.</description>
  117990. <value>#1</value>
  117991. </enumeratedValue>
  117992. </enumeratedValues>
  117993. </field>
  117994. </fields>
  117995. </register>
  117996. <register>
  117997. <name>FPR</name>
  117998. <description>CMP Filter Period Register</description>
  117999. <addressOffset>0x2</addressOffset>
  118000. <size>8</size>
  118001. <access>read-write</access>
  118002. <resetValue>0</resetValue>
  118003. <resetMask>0xFF</resetMask>
  118004. <fields>
  118005. <field>
  118006. <name>FILT_PER</name>
  118007. <description>Filter Sample Period</description>
  118008. <bitOffset>0</bitOffset>
  118009. <bitWidth>8</bitWidth>
  118010. <access>read-write</access>
  118011. </field>
  118012. </fields>
  118013. </register>
  118014. <register>
  118015. <name>SCR</name>
  118016. <description>CMP Status and Control Register</description>
  118017. <addressOffset>0x3</addressOffset>
  118018. <size>8</size>
  118019. <access>read-write</access>
  118020. <resetValue>0</resetValue>
  118021. <resetMask>0xFF</resetMask>
  118022. <fields>
  118023. <field>
  118024. <name>COUT</name>
  118025. <description>Analog Comparator Output</description>
  118026. <bitOffset>0</bitOffset>
  118027. <bitWidth>1</bitWidth>
  118028. <access>read-only</access>
  118029. </field>
  118030. <field>
  118031. <name>CFF</name>
  118032. <description>Analog Comparator Flag Falling</description>
  118033. <bitOffset>1</bitOffset>
  118034. <bitWidth>1</bitWidth>
  118035. <access>read-write</access>
  118036. <enumeratedValues>
  118037. <enumeratedValue>
  118038. <name>0</name>
  118039. <description>Falling-edge on COUT has not been detected.</description>
  118040. <value>#0</value>
  118041. </enumeratedValue>
  118042. <enumeratedValue>
  118043. <name>1</name>
  118044. <description>Falling-edge on COUT has occurred.</description>
  118045. <value>#1</value>
  118046. </enumeratedValue>
  118047. </enumeratedValues>
  118048. </field>
  118049. <field>
  118050. <name>CFR</name>
  118051. <description>Analog Comparator Flag Rising</description>
  118052. <bitOffset>2</bitOffset>
  118053. <bitWidth>1</bitWidth>
  118054. <access>read-write</access>
  118055. <enumeratedValues>
  118056. <enumeratedValue>
  118057. <name>0</name>
  118058. <description>Rising-edge on COUT has not been detected.</description>
  118059. <value>#0</value>
  118060. </enumeratedValue>
  118061. <enumeratedValue>
  118062. <name>1</name>
  118063. <description>Rising-edge on COUT has occurred.</description>
  118064. <value>#1</value>
  118065. </enumeratedValue>
  118066. </enumeratedValues>
  118067. </field>
  118068. <field>
  118069. <name>IEF</name>
  118070. <description>Comparator Interrupt Enable Falling</description>
  118071. <bitOffset>3</bitOffset>
  118072. <bitWidth>1</bitWidth>
  118073. <access>read-write</access>
  118074. <enumeratedValues>
  118075. <enumeratedValue>
  118076. <name>0</name>
  118077. <description>Interrupt is disabled.</description>
  118078. <value>#0</value>
  118079. </enumeratedValue>
  118080. <enumeratedValue>
  118081. <name>1</name>
  118082. <description>Interrupt is enabled.</description>
  118083. <value>#1</value>
  118084. </enumeratedValue>
  118085. </enumeratedValues>
  118086. </field>
  118087. <field>
  118088. <name>IER</name>
  118089. <description>Comparator Interrupt Enable Rising</description>
  118090. <bitOffset>4</bitOffset>
  118091. <bitWidth>1</bitWidth>
  118092. <access>read-write</access>
  118093. <enumeratedValues>
  118094. <enumeratedValue>
  118095. <name>0</name>
  118096. <description>Interrupt is disabled.</description>
  118097. <value>#0</value>
  118098. </enumeratedValue>
  118099. <enumeratedValue>
  118100. <name>1</name>
  118101. <description>Interrupt is enabled.</description>
  118102. <value>#1</value>
  118103. </enumeratedValue>
  118104. </enumeratedValues>
  118105. </field>
  118106. <field>
  118107. <name>DMAEN</name>
  118108. <description>DMA Enable Control</description>
  118109. <bitOffset>6</bitOffset>
  118110. <bitWidth>1</bitWidth>
  118111. <access>read-write</access>
  118112. <enumeratedValues>
  118113. <enumeratedValue>
  118114. <name>0</name>
  118115. <description>DMA is disabled.</description>
  118116. <value>#0</value>
  118117. </enumeratedValue>
  118118. <enumeratedValue>
  118119. <name>1</name>
  118120. <description>DMA is enabled.</description>
  118121. <value>#1</value>
  118122. </enumeratedValue>
  118123. </enumeratedValues>
  118124. </field>
  118125. </fields>
  118126. </register>
  118127. <register>
  118128. <name>DACCR</name>
  118129. <description>DAC Control Register</description>
  118130. <addressOffset>0x4</addressOffset>
  118131. <size>8</size>
  118132. <access>read-write</access>
  118133. <resetValue>0</resetValue>
  118134. <resetMask>0xFF</resetMask>
  118135. <fields>
  118136. <field>
  118137. <name>VOSEL</name>
  118138. <description>DAC Output Voltage Select</description>
  118139. <bitOffset>0</bitOffset>
  118140. <bitWidth>6</bitWidth>
  118141. <access>read-write</access>
  118142. </field>
  118143. <field>
  118144. <name>VRSEL</name>
  118145. <description>Supply Voltage Reference Source Select</description>
  118146. <bitOffset>6</bitOffset>
  118147. <bitWidth>1</bitWidth>
  118148. <access>read-write</access>
  118149. <enumeratedValues>
  118150. <enumeratedValue>
  118151. <name>0</name>
  118152. <description>V is selected as resistor ladder network supply reference V. in1 in</description>
  118153. <value>#0</value>
  118154. </enumeratedValue>
  118155. <enumeratedValue>
  118156. <name>1</name>
  118157. <description>V is selected as resistor ladder network supply reference V. in2 in</description>
  118158. <value>#1</value>
  118159. </enumeratedValue>
  118160. </enumeratedValues>
  118161. </field>
  118162. <field>
  118163. <name>DACEN</name>
  118164. <description>DAC Enable</description>
  118165. <bitOffset>7</bitOffset>
  118166. <bitWidth>1</bitWidth>
  118167. <access>read-write</access>
  118168. <enumeratedValues>
  118169. <enumeratedValue>
  118170. <name>0</name>
  118171. <description>DAC is disabled.</description>
  118172. <value>#0</value>
  118173. </enumeratedValue>
  118174. <enumeratedValue>
  118175. <name>1</name>
  118176. <description>DAC is enabled.</description>
  118177. <value>#1</value>
  118178. </enumeratedValue>
  118179. </enumeratedValues>
  118180. </field>
  118181. </fields>
  118182. </register>
  118183. <register>
  118184. <name>MUXCR</name>
  118185. <description>MUX Control Register</description>
  118186. <addressOffset>0x5</addressOffset>
  118187. <size>8</size>
  118188. <access>read-write</access>
  118189. <resetValue>0</resetValue>
  118190. <resetMask>0xFF</resetMask>
  118191. <fields>
  118192. <field>
  118193. <name>MSEL</name>
  118194. <description>Minus Input Mux Control</description>
  118195. <bitOffset>0</bitOffset>
  118196. <bitWidth>3</bitWidth>
  118197. <access>read-write</access>
  118198. <enumeratedValues>
  118199. <enumeratedValue>
  118200. <name>000</name>
  118201. <description>IN0</description>
  118202. <value>#000</value>
  118203. </enumeratedValue>
  118204. <enumeratedValue>
  118205. <name>001</name>
  118206. <description>IN1</description>
  118207. <value>#001</value>
  118208. </enumeratedValue>
  118209. <enumeratedValue>
  118210. <name>010</name>
  118211. <description>IN2</description>
  118212. <value>#010</value>
  118213. </enumeratedValue>
  118214. <enumeratedValue>
  118215. <name>011</name>
  118216. <description>IN3</description>
  118217. <value>#011</value>
  118218. </enumeratedValue>
  118219. <enumeratedValue>
  118220. <name>100</name>
  118221. <description>IN4</description>
  118222. <value>#100</value>
  118223. </enumeratedValue>
  118224. <enumeratedValue>
  118225. <name>101</name>
  118226. <description>IN5</description>
  118227. <value>#101</value>
  118228. </enumeratedValue>
  118229. <enumeratedValue>
  118230. <name>110</name>
  118231. <description>IN6</description>
  118232. <value>#110</value>
  118233. </enumeratedValue>
  118234. <enumeratedValue>
  118235. <name>111</name>
  118236. <description>IN7</description>
  118237. <value>#111</value>
  118238. </enumeratedValue>
  118239. </enumeratedValues>
  118240. </field>
  118241. <field>
  118242. <name>PSEL</name>
  118243. <description>Plus Input Mux Control</description>
  118244. <bitOffset>3</bitOffset>
  118245. <bitWidth>3</bitWidth>
  118246. <access>read-write</access>
  118247. <enumeratedValues>
  118248. <enumeratedValue>
  118249. <name>000</name>
  118250. <description>IN0</description>
  118251. <value>#000</value>
  118252. </enumeratedValue>
  118253. <enumeratedValue>
  118254. <name>001</name>
  118255. <description>IN1</description>
  118256. <value>#001</value>
  118257. </enumeratedValue>
  118258. <enumeratedValue>
  118259. <name>010</name>
  118260. <description>IN2</description>
  118261. <value>#010</value>
  118262. </enumeratedValue>
  118263. <enumeratedValue>
  118264. <name>011</name>
  118265. <description>IN3</description>
  118266. <value>#011</value>
  118267. </enumeratedValue>
  118268. <enumeratedValue>
  118269. <name>100</name>
  118270. <description>IN4</description>
  118271. <value>#100</value>
  118272. </enumeratedValue>
  118273. <enumeratedValue>
  118274. <name>101</name>
  118275. <description>IN5</description>
  118276. <value>#101</value>
  118277. </enumeratedValue>
  118278. <enumeratedValue>
  118279. <name>110</name>
  118280. <description>IN6</description>
  118281. <value>#110</value>
  118282. </enumeratedValue>
  118283. <enumeratedValue>
  118284. <name>111</name>
  118285. <description>IN7</description>
  118286. <value>#111</value>
  118287. </enumeratedValue>
  118288. </enumeratedValues>
  118289. </field>
  118290. <field>
  118291. <name>PSTM</name>
  118292. <description>Pass Through Mode Enable</description>
  118293. <bitOffset>7</bitOffset>
  118294. <bitWidth>1</bitWidth>
  118295. <access>read-write</access>
  118296. <enumeratedValues>
  118297. <enumeratedValue>
  118298. <name>0</name>
  118299. <description>Pass Through Mode is disabled.</description>
  118300. <value>#0</value>
  118301. </enumeratedValue>
  118302. <enumeratedValue>
  118303. <name>1</name>
  118304. <description>Pass Through Mode is enabled.</description>
  118305. <value>#1</value>
  118306. </enumeratedValue>
  118307. </enumeratedValues>
  118308. </field>
  118309. </fields>
  118310. </register>
  118311. </registers>
  118312. </peripheral>
  118313. <peripheral>
  118314. <name>CMP2</name>
  118315. <description>High-Speed Comparator (CMP), Voltage Reference (VREF) Digital-to-Analog Converter (DAC), and Analog Mux (ANMUX)</description>
  118316. <groupName>CMP</groupName>
  118317. <prependToName>CMP2_</prependToName>
  118318. <baseAddress>0x40073010</baseAddress>
  118319. <addressBlock>
  118320. <offset>0</offset>
  118321. <size>0x6</size>
  118322. <usage>registers</usage>
  118323. </addressBlock>
  118324. <interrupt>
  118325. <name>CMP2</name>
  118326. <value>70</value>
  118327. </interrupt>
  118328. <registers>
  118329. <register>
  118330. <name>CR0</name>
  118331. <description>CMP Control Register 0</description>
  118332. <addressOffset>0</addressOffset>
  118333. <size>8</size>
  118334. <access>read-write</access>
  118335. <resetValue>0</resetValue>
  118336. <resetMask>0xFF</resetMask>
  118337. <fields>
  118338. <field>
  118339. <name>HYSTCTR</name>
  118340. <description>Comparator hard block hysteresis control</description>
  118341. <bitOffset>0</bitOffset>
  118342. <bitWidth>2</bitWidth>
  118343. <access>read-write</access>
  118344. <enumeratedValues>
  118345. <enumeratedValue>
  118346. <name>00</name>
  118347. <description>Level 0</description>
  118348. <value>#00</value>
  118349. </enumeratedValue>
  118350. <enumeratedValue>
  118351. <name>01</name>
  118352. <description>Level 1</description>
  118353. <value>#01</value>
  118354. </enumeratedValue>
  118355. <enumeratedValue>
  118356. <name>10</name>
  118357. <description>Level 2</description>
  118358. <value>#10</value>
  118359. </enumeratedValue>
  118360. <enumeratedValue>
  118361. <name>11</name>
  118362. <description>Level 3</description>
  118363. <value>#11</value>
  118364. </enumeratedValue>
  118365. </enumeratedValues>
  118366. </field>
  118367. <field>
  118368. <name>FILTER_CNT</name>
  118369. <description>Filter Sample Count</description>
  118370. <bitOffset>4</bitOffset>
  118371. <bitWidth>3</bitWidth>
  118372. <access>read-write</access>
  118373. <enumeratedValues>
  118374. <enumeratedValue>
  118375. <name>000</name>
  118376. <description>Filter is disabled. If SE = 1, then COUT is a logic 0. This is not a legal state, and is not recommended. If SE = 0, COUT = COUTA.</description>
  118377. <value>#000</value>
  118378. </enumeratedValue>
  118379. <enumeratedValue>
  118380. <name>001</name>
  118381. <description>One sample must agree. The comparator output is simply sampled.</description>
  118382. <value>#001</value>
  118383. </enumeratedValue>
  118384. <enumeratedValue>
  118385. <name>010</name>
  118386. <description>2 consecutive samples must agree.</description>
  118387. <value>#010</value>
  118388. </enumeratedValue>
  118389. <enumeratedValue>
  118390. <name>011</name>
  118391. <description>3 consecutive samples must agree.</description>
  118392. <value>#011</value>
  118393. </enumeratedValue>
  118394. <enumeratedValue>
  118395. <name>100</name>
  118396. <description>4 consecutive samples must agree.</description>
  118397. <value>#100</value>
  118398. </enumeratedValue>
  118399. <enumeratedValue>
  118400. <name>101</name>
  118401. <description>5 consecutive samples must agree.</description>
  118402. <value>#101</value>
  118403. </enumeratedValue>
  118404. <enumeratedValue>
  118405. <name>110</name>
  118406. <description>6 consecutive samples must agree.</description>
  118407. <value>#110</value>
  118408. </enumeratedValue>
  118409. <enumeratedValue>
  118410. <name>111</name>
  118411. <description>7 consecutive samples must agree.</description>
  118412. <value>#111</value>
  118413. </enumeratedValue>
  118414. </enumeratedValues>
  118415. </field>
  118416. </fields>
  118417. </register>
  118418. <register>
  118419. <name>CR1</name>
  118420. <description>CMP Control Register 1</description>
  118421. <addressOffset>0x1</addressOffset>
  118422. <size>8</size>
  118423. <access>read-write</access>
  118424. <resetValue>0</resetValue>
  118425. <resetMask>0xFF</resetMask>
  118426. <fields>
  118427. <field>
  118428. <name>EN</name>
  118429. <description>Comparator Module Enable</description>
  118430. <bitOffset>0</bitOffset>
  118431. <bitWidth>1</bitWidth>
  118432. <access>read-write</access>
  118433. <enumeratedValues>
  118434. <enumeratedValue>
  118435. <name>0</name>
  118436. <description>Analog Comparator is disabled.</description>
  118437. <value>#0</value>
  118438. </enumeratedValue>
  118439. <enumeratedValue>
  118440. <name>1</name>
  118441. <description>Analog Comparator is enabled.</description>
  118442. <value>#1</value>
  118443. </enumeratedValue>
  118444. </enumeratedValues>
  118445. </field>
  118446. <field>
  118447. <name>OPE</name>
  118448. <description>Comparator Output Pin Enable</description>
  118449. <bitOffset>1</bitOffset>
  118450. <bitWidth>1</bitWidth>
  118451. <access>read-write</access>
  118452. <enumeratedValues>
  118453. <enumeratedValue>
  118454. <name>0</name>
  118455. <description>CMPO is not available on the associated CMPO output pin. If the comparator does not own the pin, this field has no effect.</description>
  118456. <value>#0</value>
  118457. </enumeratedValue>
  118458. <enumeratedValue>
  118459. <name>1</name>
  118460. <description>CMPO is available on the associated CMPO output pin. The comparator output (CMPO) is driven out on the associated CMPO output pin if the comparator owns the pin. If the comparator does not own the field, this bit has no effect.</description>
  118461. <value>#1</value>
  118462. </enumeratedValue>
  118463. </enumeratedValues>
  118464. </field>
  118465. <field>
  118466. <name>COS</name>
  118467. <description>Comparator Output Select</description>
  118468. <bitOffset>2</bitOffset>
  118469. <bitWidth>1</bitWidth>
  118470. <access>read-write</access>
  118471. <enumeratedValues>
  118472. <enumeratedValue>
  118473. <name>0</name>
  118474. <description>Set the filtered comparator output (CMPO) to equal COUT.</description>
  118475. <value>#0</value>
  118476. </enumeratedValue>
  118477. <enumeratedValue>
  118478. <name>1</name>
  118479. <description>Set the unfiltered comparator output (CMPO) to equal COUTA.</description>
  118480. <value>#1</value>
  118481. </enumeratedValue>
  118482. </enumeratedValues>
  118483. </field>
  118484. <field>
  118485. <name>INV</name>
  118486. <description>Comparator INVERT</description>
  118487. <bitOffset>3</bitOffset>
  118488. <bitWidth>1</bitWidth>
  118489. <access>read-write</access>
  118490. <enumeratedValues>
  118491. <enumeratedValue>
  118492. <name>0</name>
  118493. <description>Does not invert the comparator output.</description>
  118494. <value>#0</value>
  118495. </enumeratedValue>
  118496. <enumeratedValue>
  118497. <name>1</name>
  118498. <description>Inverts the comparator output.</description>
  118499. <value>#1</value>
  118500. </enumeratedValue>
  118501. </enumeratedValues>
  118502. </field>
  118503. <field>
  118504. <name>PMODE</name>
  118505. <description>Power Mode Select</description>
  118506. <bitOffset>4</bitOffset>
  118507. <bitWidth>1</bitWidth>
  118508. <access>read-write</access>
  118509. <enumeratedValues>
  118510. <enumeratedValue>
  118511. <name>0</name>
  118512. <description>Low-Speed (LS) Comparison mode selected. In this mode, CMP has slower output propagation delay and lower current consumption.</description>
  118513. <value>#0</value>
  118514. </enumeratedValue>
  118515. <enumeratedValue>
  118516. <name>1</name>
  118517. <description>High-Speed (HS) Comparison mode selected. In this mode, CMP has faster output propagation delay and higher current consumption.</description>
  118518. <value>#1</value>
  118519. </enumeratedValue>
  118520. </enumeratedValues>
  118521. </field>
  118522. <field>
  118523. <name>WE</name>
  118524. <description>Windowing Enable</description>
  118525. <bitOffset>6</bitOffset>
  118526. <bitWidth>1</bitWidth>
  118527. <access>read-write</access>
  118528. <enumeratedValues>
  118529. <enumeratedValue>
  118530. <name>0</name>
  118531. <description>Windowing mode is not selected.</description>
  118532. <value>#0</value>
  118533. </enumeratedValue>
  118534. <enumeratedValue>
  118535. <name>1</name>
  118536. <description>Windowing mode is selected.</description>
  118537. <value>#1</value>
  118538. </enumeratedValue>
  118539. </enumeratedValues>
  118540. </field>
  118541. <field>
  118542. <name>SE</name>
  118543. <description>Sample Enable</description>
  118544. <bitOffset>7</bitOffset>
  118545. <bitWidth>1</bitWidth>
  118546. <access>read-write</access>
  118547. <enumeratedValues>
  118548. <enumeratedValue>
  118549. <name>0</name>
  118550. <description>Sampling mode is not selected.</description>
  118551. <value>#0</value>
  118552. </enumeratedValue>
  118553. <enumeratedValue>
  118554. <name>1</name>
  118555. <description>Sampling mode is selected.</description>
  118556. <value>#1</value>
  118557. </enumeratedValue>
  118558. </enumeratedValues>
  118559. </field>
  118560. </fields>
  118561. </register>
  118562. <register>
  118563. <name>FPR</name>
  118564. <description>CMP Filter Period Register</description>
  118565. <addressOffset>0x2</addressOffset>
  118566. <size>8</size>
  118567. <access>read-write</access>
  118568. <resetValue>0</resetValue>
  118569. <resetMask>0xFF</resetMask>
  118570. <fields>
  118571. <field>
  118572. <name>FILT_PER</name>
  118573. <description>Filter Sample Period</description>
  118574. <bitOffset>0</bitOffset>
  118575. <bitWidth>8</bitWidth>
  118576. <access>read-write</access>
  118577. </field>
  118578. </fields>
  118579. </register>
  118580. <register>
  118581. <name>SCR</name>
  118582. <description>CMP Status and Control Register</description>
  118583. <addressOffset>0x3</addressOffset>
  118584. <size>8</size>
  118585. <access>read-write</access>
  118586. <resetValue>0</resetValue>
  118587. <resetMask>0xFF</resetMask>
  118588. <fields>
  118589. <field>
  118590. <name>COUT</name>
  118591. <description>Analog Comparator Output</description>
  118592. <bitOffset>0</bitOffset>
  118593. <bitWidth>1</bitWidth>
  118594. <access>read-only</access>
  118595. </field>
  118596. <field>
  118597. <name>CFF</name>
  118598. <description>Analog Comparator Flag Falling</description>
  118599. <bitOffset>1</bitOffset>
  118600. <bitWidth>1</bitWidth>
  118601. <access>read-write</access>
  118602. <enumeratedValues>
  118603. <enumeratedValue>
  118604. <name>0</name>
  118605. <description>Falling-edge on COUT has not been detected.</description>
  118606. <value>#0</value>
  118607. </enumeratedValue>
  118608. <enumeratedValue>
  118609. <name>1</name>
  118610. <description>Falling-edge on COUT has occurred.</description>
  118611. <value>#1</value>
  118612. </enumeratedValue>
  118613. </enumeratedValues>
  118614. </field>
  118615. <field>
  118616. <name>CFR</name>
  118617. <description>Analog Comparator Flag Rising</description>
  118618. <bitOffset>2</bitOffset>
  118619. <bitWidth>1</bitWidth>
  118620. <access>read-write</access>
  118621. <enumeratedValues>
  118622. <enumeratedValue>
  118623. <name>0</name>
  118624. <description>Rising-edge on COUT has not been detected.</description>
  118625. <value>#0</value>
  118626. </enumeratedValue>
  118627. <enumeratedValue>
  118628. <name>1</name>
  118629. <description>Rising-edge on COUT has occurred.</description>
  118630. <value>#1</value>
  118631. </enumeratedValue>
  118632. </enumeratedValues>
  118633. </field>
  118634. <field>
  118635. <name>IEF</name>
  118636. <description>Comparator Interrupt Enable Falling</description>
  118637. <bitOffset>3</bitOffset>
  118638. <bitWidth>1</bitWidth>
  118639. <access>read-write</access>
  118640. <enumeratedValues>
  118641. <enumeratedValue>
  118642. <name>0</name>
  118643. <description>Interrupt is disabled.</description>
  118644. <value>#0</value>
  118645. </enumeratedValue>
  118646. <enumeratedValue>
  118647. <name>1</name>
  118648. <description>Interrupt is enabled.</description>
  118649. <value>#1</value>
  118650. </enumeratedValue>
  118651. </enumeratedValues>
  118652. </field>
  118653. <field>
  118654. <name>IER</name>
  118655. <description>Comparator Interrupt Enable Rising</description>
  118656. <bitOffset>4</bitOffset>
  118657. <bitWidth>1</bitWidth>
  118658. <access>read-write</access>
  118659. <enumeratedValues>
  118660. <enumeratedValue>
  118661. <name>0</name>
  118662. <description>Interrupt is disabled.</description>
  118663. <value>#0</value>
  118664. </enumeratedValue>
  118665. <enumeratedValue>
  118666. <name>1</name>
  118667. <description>Interrupt is enabled.</description>
  118668. <value>#1</value>
  118669. </enumeratedValue>
  118670. </enumeratedValues>
  118671. </field>
  118672. <field>
  118673. <name>DMAEN</name>
  118674. <description>DMA Enable Control</description>
  118675. <bitOffset>6</bitOffset>
  118676. <bitWidth>1</bitWidth>
  118677. <access>read-write</access>
  118678. <enumeratedValues>
  118679. <enumeratedValue>
  118680. <name>0</name>
  118681. <description>DMA is disabled.</description>
  118682. <value>#0</value>
  118683. </enumeratedValue>
  118684. <enumeratedValue>
  118685. <name>1</name>
  118686. <description>DMA is enabled.</description>
  118687. <value>#1</value>
  118688. </enumeratedValue>
  118689. </enumeratedValues>
  118690. </field>
  118691. </fields>
  118692. </register>
  118693. <register>
  118694. <name>DACCR</name>
  118695. <description>DAC Control Register</description>
  118696. <addressOffset>0x4</addressOffset>
  118697. <size>8</size>
  118698. <access>read-write</access>
  118699. <resetValue>0</resetValue>
  118700. <resetMask>0xFF</resetMask>
  118701. <fields>
  118702. <field>
  118703. <name>VOSEL</name>
  118704. <description>DAC Output Voltage Select</description>
  118705. <bitOffset>0</bitOffset>
  118706. <bitWidth>6</bitWidth>
  118707. <access>read-write</access>
  118708. </field>
  118709. <field>
  118710. <name>VRSEL</name>
  118711. <description>Supply Voltage Reference Source Select</description>
  118712. <bitOffset>6</bitOffset>
  118713. <bitWidth>1</bitWidth>
  118714. <access>read-write</access>
  118715. <enumeratedValues>
  118716. <enumeratedValue>
  118717. <name>0</name>
  118718. <description>V is selected as resistor ladder network supply reference V. in1 in</description>
  118719. <value>#0</value>
  118720. </enumeratedValue>
  118721. <enumeratedValue>
  118722. <name>1</name>
  118723. <description>V is selected as resistor ladder network supply reference V. in2 in</description>
  118724. <value>#1</value>
  118725. </enumeratedValue>
  118726. </enumeratedValues>
  118727. </field>
  118728. <field>
  118729. <name>DACEN</name>
  118730. <description>DAC Enable</description>
  118731. <bitOffset>7</bitOffset>
  118732. <bitWidth>1</bitWidth>
  118733. <access>read-write</access>
  118734. <enumeratedValues>
  118735. <enumeratedValue>
  118736. <name>0</name>
  118737. <description>DAC is disabled.</description>
  118738. <value>#0</value>
  118739. </enumeratedValue>
  118740. <enumeratedValue>
  118741. <name>1</name>
  118742. <description>DAC is enabled.</description>
  118743. <value>#1</value>
  118744. </enumeratedValue>
  118745. </enumeratedValues>
  118746. </field>
  118747. </fields>
  118748. </register>
  118749. <register>
  118750. <name>MUXCR</name>
  118751. <description>MUX Control Register</description>
  118752. <addressOffset>0x5</addressOffset>
  118753. <size>8</size>
  118754. <access>read-write</access>
  118755. <resetValue>0</resetValue>
  118756. <resetMask>0xFF</resetMask>
  118757. <fields>
  118758. <field>
  118759. <name>MSEL</name>
  118760. <description>Minus Input Mux Control</description>
  118761. <bitOffset>0</bitOffset>
  118762. <bitWidth>3</bitWidth>
  118763. <access>read-write</access>
  118764. <enumeratedValues>
  118765. <enumeratedValue>
  118766. <name>000</name>
  118767. <description>IN0</description>
  118768. <value>#000</value>
  118769. </enumeratedValue>
  118770. <enumeratedValue>
  118771. <name>001</name>
  118772. <description>IN1</description>
  118773. <value>#001</value>
  118774. </enumeratedValue>
  118775. <enumeratedValue>
  118776. <name>010</name>
  118777. <description>IN2</description>
  118778. <value>#010</value>
  118779. </enumeratedValue>
  118780. <enumeratedValue>
  118781. <name>011</name>
  118782. <description>IN3</description>
  118783. <value>#011</value>
  118784. </enumeratedValue>
  118785. <enumeratedValue>
  118786. <name>100</name>
  118787. <description>IN4</description>
  118788. <value>#100</value>
  118789. </enumeratedValue>
  118790. <enumeratedValue>
  118791. <name>101</name>
  118792. <description>IN5</description>
  118793. <value>#101</value>
  118794. </enumeratedValue>
  118795. <enumeratedValue>
  118796. <name>110</name>
  118797. <description>IN6</description>
  118798. <value>#110</value>
  118799. </enumeratedValue>
  118800. <enumeratedValue>
  118801. <name>111</name>
  118802. <description>IN7</description>
  118803. <value>#111</value>
  118804. </enumeratedValue>
  118805. </enumeratedValues>
  118806. </field>
  118807. <field>
  118808. <name>PSEL</name>
  118809. <description>Plus Input Mux Control</description>
  118810. <bitOffset>3</bitOffset>
  118811. <bitWidth>3</bitWidth>
  118812. <access>read-write</access>
  118813. <enumeratedValues>
  118814. <enumeratedValue>
  118815. <name>000</name>
  118816. <description>IN0</description>
  118817. <value>#000</value>
  118818. </enumeratedValue>
  118819. <enumeratedValue>
  118820. <name>001</name>
  118821. <description>IN1</description>
  118822. <value>#001</value>
  118823. </enumeratedValue>
  118824. <enumeratedValue>
  118825. <name>010</name>
  118826. <description>IN2</description>
  118827. <value>#010</value>
  118828. </enumeratedValue>
  118829. <enumeratedValue>
  118830. <name>011</name>
  118831. <description>IN3</description>
  118832. <value>#011</value>
  118833. </enumeratedValue>
  118834. <enumeratedValue>
  118835. <name>100</name>
  118836. <description>IN4</description>
  118837. <value>#100</value>
  118838. </enumeratedValue>
  118839. <enumeratedValue>
  118840. <name>101</name>
  118841. <description>IN5</description>
  118842. <value>#101</value>
  118843. </enumeratedValue>
  118844. <enumeratedValue>
  118845. <name>110</name>
  118846. <description>IN6</description>
  118847. <value>#110</value>
  118848. </enumeratedValue>
  118849. <enumeratedValue>
  118850. <name>111</name>
  118851. <description>IN7</description>
  118852. <value>#111</value>
  118853. </enumeratedValue>
  118854. </enumeratedValues>
  118855. </field>
  118856. <field>
  118857. <name>PSTM</name>
  118858. <description>Pass Through Mode Enable</description>
  118859. <bitOffset>7</bitOffset>
  118860. <bitWidth>1</bitWidth>
  118861. <access>read-write</access>
  118862. <enumeratedValues>
  118863. <enumeratedValue>
  118864. <name>0</name>
  118865. <description>Pass Through Mode is disabled.</description>
  118866. <value>#0</value>
  118867. </enumeratedValue>
  118868. <enumeratedValue>
  118869. <name>1</name>
  118870. <description>Pass Through Mode is enabled.</description>
  118871. <value>#1</value>
  118872. </enumeratedValue>
  118873. </enumeratedValues>
  118874. </field>
  118875. </fields>
  118876. </register>
  118877. </registers>
  118878. </peripheral>
  118879. <peripheral>
  118880. <name>VREF</name>
  118881. <description>Voltage Reference</description>
  118882. <prependToName>VREF_</prependToName>
  118883. <baseAddress>0x40074000</baseAddress>
  118884. <addressBlock>
  118885. <offset>0</offset>
  118886. <size>0x2</size>
  118887. <usage>registers</usage>
  118888. </addressBlock>
  118889. <registers>
  118890. <register>
  118891. <name>TRM</name>
  118892. <description>VREF Trim Register</description>
  118893. <addressOffset>0</addressOffset>
  118894. <size>8</size>
  118895. <access>read-write</access>
  118896. <resetValue>0</resetValue>
  118897. <resetMask>0x40</resetMask>
  118898. <fields>
  118899. <field>
  118900. <name>TRIM</name>
  118901. <description>Trim bits</description>
  118902. <bitOffset>0</bitOffset>
  118903. <bitWidth>6</bitWidth>
  118904. <access>read-write</access>
  118905. <enumeratedValues>
  118906. <enumeratedValue>
  118907. <name>000000</name>
  118908. <description>Min</description>
  118909. <value>#0</value>
  118910. </enumeratedValue>
  118911. <enumeratedValue>
  118912. <name>111111</name>
  118913. <description>Max</description>
  118914. <value>#111111</value>
  118915. </enumeratedValue>
  118916. </enumeratedValues>
  118917. </field>
  118918. <field>
  118919. <name>CHOPEN</name>
  118920. <description>Chop oscillator enable. When set, internal chopping operation is enabled and the internal analog offset will be minimized.</description>
  118921. <bitOffset>6</bitOffset>
  118922. <bitWidth>1</bitWidth>
  118923. <access>read-write</access>
  118924. <enumeratedValues>
  118925. <enumeratedValue>
  118926. <name>0</name>
  118927. <description>Chop oscillator is disabled.</description>
  118928. <value>#0</value>
  118929. </enumeratedValue>
  118930. <enumeratedValue>
  118931. <name>1</name>
  118932. <description>Chop oscillator is enabled.</description>
  118933. <value>#1</value>
  118934. </enumeratedValue>
  118935. </enumeratedValues>
  118936. </field>
  118937. </fields>
  118938. </register>
  118939. <register>
  118940. <name>SC</name>
  118941. <description>VREF Status and Control Register</description>
  118942. <addressOffset>0x1</addressOffset>
  118943. <size>8</size>
  118944. <access>read-write</access>
  118945. <resetValue>0</resetValue>
  118946. <resetMask>0xFF</resetMask>
  118947. <fields>
  118948. <field>
  118949. <name>MODE_LV</name>
  118950. <description>Buffer Mode selection</description>
  118951. <bitOffset>0</bitOffset>
  118952. <bitWidth>2</bitWidth>
  118953. <access>read-write</access>
  118954. <enumeratedValues>
  118955. <enumeratedValue>
  118956. <name>00</name>
  118957. <description>Bandgap on only, for stabilization and startup</description>
  118958. <value>#00</value>
  118959. </enumeratedValue>
  118960. <enumeratedValue>
  118961. <name>01</name>
  118962. <description>High power buffer mode enabled</description>
  118963. <value>#01</value>
  118964. </enumeratedValue>
  118965. <enumeratedValue>
  118966. <name>10</name>
  118967. <description>Low-power buffer mode enabled</description>
  118968. <value>#10</value>
  118969. </enumeratedValue>
  118970. </enumeratedValues>
  118971. </field>
  118972. <field>
  118973. <name>VREFST</name>
  118974. <description>Internal Voltage Reference stable</description>
  118975. <bitOffset>2</bitOffset>
  118976. <bitWidth>1</bitWidth>
  118977. <access>read-only</access>
  118978. <enumeratedValues>
  118979. <enumeratedValue>
  118980. <name>0</name>
  118981. <description>The module is disabled or not stable.</description>
  118982. <value>#0</value>
  118983. </enumeratedValue>
  118984. <enumeratedValue>
  118985. <name>1</name>
  118986. <description>The module is stable.</description>
  118987. <value>#1</value>
  118988. </enumeratedValue>
  118989. </enumeratedValues>
  118990. </field>
  118991. <field>
  118992. <name>ICOMPEN</name>
  118993. <description>Second order curvature compensation enable</description>
  118994. <bitOffset>5</bitOffset>
  118995. <bitWidth>1</bitWidth>
  118996. <access>read-write</access>
  118997. <enumeratedValues>
  118998. <enumeratedValue>
  118999. <name>0</name>
  119000. <description>Disabled</description>
  119001. <value>#0</value>
  119002. </enumeratedValue>
  119003. <enumeratedValue>
  119004. <name>1</name>
  119005. <description>Enabled</description>
  119006. <value>#1</value>
  119007. </enumeratedValue>
  119008. </enumeratedValues>
  119009. </field>
  119010. <field>
  119011. <name>REGEN</name>
  119012. <description>Regulator enable</description>
  119013. <bitOffset>6</bitOffset>
  119014. <bitWidth>1</bitWidth>
  119015. <access>read-write</access>
  119016. <enumeratedValues>
  119017. <enumeratedValue>
  119018. <name>0</name>
  119019. <description>Internal 1.75 V regulator is disabled.</description>
  119020. <value>#0</value>
  119021. </enumeratedValue>
  119022. <enumeratedValue>
  119023. <name>1</name>
  119024. <description>Internal 1.75 V regulator is enabled.</description>
  119025. <value>#1</value>
  119026. </enumeratedValue>
  119027. </enumeratedValues>
  119028. </field>
  119029. <field>
  119030. <name>VREFEN</name>
  119031. <description>Internal Voltage Reference enable</description>
  119032. <bitOffset>7</bitOffset>
  119033. <bitWidth>1</bitWidth>
  119034. <access>read-write</access>
  119035. <enumeratedValues>
  119036. <enumeratedValue>
  119037. <name>0</name>
  119038. <description>The module is disabled.</description>
  119039. <value>#0</value>
  119040. </enumeratedValue>
  119041. <enumeratedValue>
  119042. <name>1</name>
  119043. <description>The module is enabled.</description>
  119044. <value>#1</value>
  119045. </enumeratedValue>
  119046. </enumeratedValues>
  119047. </field>
  119048. </fields>
  119049. </register>
  119050. </registers>
  119051. </peripheral>
  119052. <peripheral>
  119053. <name>LLWU</name>
  119054. <description>Low leakage wakeup unit</description>
  119055. <prependToName>LLWU_</prependToName>
  119056. <baseAddress>0x4007C000</baseAddress>
  119057. <addressBlock>
  119058. <offset>0</offset>
  119059. <size>0xB</size>
  119060. <usage>registers</usage>
  119061. </addressBlock>
  119062. <interrupt>
  119063. <name>LLWU</name>
  119064. <value>21</value>
  119065. </interrupt>
  119066. <registers>
  119067. <register>
  119068. <name>PE1</name>
  119069. <description>LLWU Pin Enable 1 register</description>
  119070. <addressOffset>0</addressOffset>
  119071. <size>8</size>
  119072. <access>read-write</access>
  119073. <resetValue>0</resetValue>
  119074. <resetMask>0xFF</resetMask>
  119075. <fields>
  119076. <field>
  119077. <name>WUPE0</name>
  119078. <description>Wakeup Pin Enable For LLWU_P0</description>
  119079. <bitOffset>0</bitOffset>
  119080. <bitWidth>2</bitWidth>
  119081. <access>read-write</access>
  119082. <enumeratedValues>
  119083. <enumeratedValue>
  119084. <name>00</name>
  119085. <description>External input pin disabled as wakeup input</description>
  119086. <value>#00</value>
  119087. </enumeratedValue>
  119088. <enumeratedValue>
  119089. <name>01</name>
  119090. <description>External input pin enabled with rising edge detection</description>
  119091. <value>#01</value>
  119092. </enumeratedValue>
  119093. <enumeratedValue>
  119094. <name>10</name>
  119095. <description>External input pin enabled with falling edge detection</description>
  119096. <value>#10</value>
  119097. </enumeratedValue>
  119098. <enumeratedValue>
  119099. <name>11</name>
  119100. <description>External input pin enabled with any change detection</description>
  119101. <value>#11</value>
  119102. </enumeratedValue>
  119103. </enumeratedValues>
  119104. </field>
  119105. <field>
  119106. <name>WUPE1</name>
  119107. <description>Wakeup Pin Enable For LLWU_P1</description>
  119108. <bitOffset>2</bitOffset>
  119109. <bitWidth>2</bitWidth>
  119110. <access>read-write</access>
  119111. <enumeratedValues>
  119112. <enumeratedValue>
  119113. <name>00</name>
  119114. <description>External input pin disabled as wakeup input</description>
  119115. <value>#00</value>
  119116. </enumeratedValue>
  119117. <enumeratedValue>
  119118. <name>01</name>
  119119. <description>External input pin enabled with rising edge detection</description>
  119120. <value>#01</value>
  119121. </enumeratedValue>
  119122. <enumeratedValue>
  119123. <name>10</name>
  119124. <description>External input pin enabled with falling edge detection</description>
  119125. <value>#10</value>
  119126. </enumeratedValue>
  119127. <enumeratedValue>
  119128. <name>11</name>
  119129. <description>External input pin enabled with any change detection</description>
  119130. <value>#11</value>
  119131. </enumeratedValue>
  119132. </enumeratedValues>
  119133. </field>
  119134. <field>
  119135. <name>WUPE2</name>
  119136. <description>Wakeup Pin Enable For LLWU_P2</description>
  119137. <bitOffset>4</bitOffset>
  119138. <bitWidth>2</bitWidth>
  119139. <access>read-write</access>
  119140. <enumeratedValues>
  119141. <enumeratedValue>
  119142. <name>00</name>
  119143. <description>External input pin disabled as wakeup input</description>
  119144. <value>#00</value>
  119145. </enumeratedValue>
  119146. <enumeratedValue>
  119147. <name>01</name>
  119148. <description>External input pin enabled with rising edge detection</description>
  119149. <value>#01</value>
  119150. </enumeratedValue>
  119151. <enumeratedValue>
  119152. <name>10</name>
  119153. <description>External input pin enabled with falling edge detection</description>
  119154. <value>#10</value>
  119155. </enumeratedValue>
  119156. <enumeratedValue>
  119157. <name>11</name>
  119158. <description>External input pin enabled with any change detection</description>
  119159. <value>#11</value>
  119160. </enumeratedValue>
  119161. </enumeratedValues>
  119162. </field>
  119163. <field>
  119164. <name>WUPE3</name>
  119165. <description>Wakeup Pin Enable For LLWU_P3</description>
  119166. <bitOffset>6</bitOffset>
  119167. <bitWidth>2</bitWidth>
  119168. <access>read-write</access>
  119169. <enumeratedValues>
  119170. <enumeratedValue>
  119171. <name>00</name>
  119172. <description>External input pin disabled as wakeup input</description>
  119173. <value>#00</value>
  119174. </enumeratedValue>
  119175. <enumeratedValue>
  119176. <name>01</name>
  119177. <description>External input pin enabled with rising edge detection</description>
  119178. <value>#01</value>
  119179. </enumeratedValue>
  119180. <enumeratedValue>
  119181. <name>10</name>
  119182. <description>External input pin enabled with falling edge detection</description>
  119183. <value>#10</value>
  119184. </enumeratedValue>
  119185. <enumeratedValue>
  119186. <name>11</name>
  119187. <description>External input pin enabled with any change detection</description>
  119188. <value>#11</value>
  119189. </enumeratedValue>
  119190. </enumeratedValues>
  119191. </field>
  119192. </fields>
  119193. </register>
  119194. <register>
  119195. <name>PE2</name>
  119196. <description>LLWU Pin Enable 2 register</description>
  119197. <addressOffset>0x1</addressOffset>
  119198. <size>8</size>
  119199. <access>read-write</access>
  119200. <resetValue>0</resetValue>
  119201. <resetMask>0xFF</resetMask>
  119202. <fields>
  119203. <field>
  119204. <name>WUPE4</name>
  119205. <description>Wakeup Pin Enable For LLWU_P4</description>
  119206. <bitOffset>0</bitOffset>
  119207. <bitWidth>2</bitWidth>
  119208. <access>read-write</access>
  119209. <enumeratedValues>
  119210. <enumeratedValue>
  119211. <name>00</name>
  119212. <description>External input pin disabled as wakeup input</description>
  119213. <value>#00</value>
  119214. </enumeratedValue>
  119215. <enumeratedValue>
  119216. <name>01</name>
  119217. <description>External input pin enabled with rising edge detection</description>
  119218. <value>#01</value>
  119219. </enumeratedValue>
  119220. <enumeratedValue>
  119221. <name>10</name>
  119222. <description>External input pin enabled with falling edge detection</description>
  119223. <value>#10</value>
  119224. </enumeratedValue>
  119225. <enumeratedValue>
  119226. <name>11</name>
  119227. <description>External input pin enabled with any change detection</description>
  119228. <value>#11</value>
  119229. </enumeratedValue>
  119230. </enumeratedValues>
  119231. </field>
  119232. <field>
  119233. <name>WUPE5</name>
  119234. <description>Wakeup Pin Enable For LLWU_P5</description>
  119235. <bitOffset>2</bitOffset>
  119236. <bitWidth>2</bitWidth>
  119237. <access>read-write</access>
  119238. <enumeratedValues>
  119239. <enumeratedValue>
  119240. <name>00</name>
  119241. <description>External input pin disabled as wakeup input</description>
  119242. <value>#00</value>
  119243. </enumeratedValue>
  119244. <enumeratedValue>
  119245. <name>01</name>
  119246. <description>External input pin enabled with rising edge detection</description>
  119247. <value>#01</value>
  119248. </enumeratedValue>
  119249. <enumeratedValue>
  119250. <name>10</name>
  119251. <description>External input pin enabled with falling edge detection</description>
  119252. <value>#10</value>
  119253. </enumeratedValue>
  119254. <enumeratedValue>
  119255. <name>11</name>
  119256. <description>External input pin enabled with any change detection</description>
  119257. <value>#11</value>
  119258. </enumeratedValue>
  119259. </enumeratedValues>
  119260. </field>
  119261. <field>
  119262. <name>WUPE6</name>
  119263. <description>Wakeup Pin Enable For LLWU_P6</description>
  119264. <bitOffset>4</bitOffset>
  119265. <bitWidth>2</bitWidth>
  119266. <access>read-write</access>
  119267. <enumeratedValues>
  119268. <enumeratedValue>
  119269. <name>00</name>
  119270. <description>External input pin disabled as wakeup input</description>
  119271. <value>#00</value>
  119272. </enumeratedValue>
  119273. <enumeratedValue>
  119274. <name>01</name>
  119275. <description>External input pin enabled with rising edge detection</description>
  119276. <value>#01</value>
  119277. </enumeratedValue>
  119278. <enumeratedValue>
  119279. <name>10</name>
  119280. <description>External input pin enabled with falling edge detection</description>
  119281. <value>#10</value>
  119282. </enumeratedValue>
  119283. <enumeratedValue>
  119284. <name>11</name>
  119285. <description>External input pin enabled with any change detection</description>
  119286. <value>#11</value>
  119287. </enumeratedValue>
  119288. </enumeratedValues>
  119289. </field>
  119290. <field>
  119291. <name>WUPE7</name>
  119292. <description>Wakeup Pin Enable For LLWU_P7</description>
  119293. <bitOffset>6</bitOffset>
  119294. <bitWidth>2</bitWidth>
  119295. <access>read-write</access>
  119296. <enumeratedValues>
  119297. <enumeratedValue>
  119298. <name>00</name>
  119299. <description>External input pin disabled as wakeup input</description>
  119300. <value>#00</value>
  119301. </enumeratedValue>
  119302. <enumeratedValue>
  119303. <name>01</name>
  119304. <description>External input pin enabled with rising edge detection</description>
  119305. <value>#01</value>
  119306. </enumeratedValue>
  119307. <enumeratedValue>
  119308. <name>10</name>
  119309. <description>External input pin enabled with falling edge detection</description>
  119310. <value>#10</value>
  119311. </enumeratedValue>
  119312. <enumeratedValue>
  119313. <name>11</name>
  119314. <description>External input pin enabled with any change detection</description>
  119315. <value>#11</value>
  119316. </enumeratedValue>
  119317. </enumeratedValues>
  119318. </field>
  119319. </fields>
  119320. </register>
  119321. <register>
  119322. <name>PE3</name>
  119323. <description>LLWU Pin Enable 3 register</description>
  119324. <addressOffset>0x2</addressOffset>
  119325. <size>8</size>
  119326. <access>read-write</access>
  119327. <resetValue>0</resetValue>
  119328. <resetMask>0xFF</resetMask>
  119329. <fields>
  119330. <field>
  119331. <name>WUPE8</name>
  119332. <description>Wakeup Pin Enable For LLWU_P8</description>
  119333. <bitOffset>0</bitOffset>
  119334. <bitWidth>2</bitWidth>
  119335. <access>read-write</access>
  119336. <enumeratedValues>
  119337. <enumeratedValue>
  119338. <name>00</name>
  119339. <description>External input pin disabled as wakeup input</description>
  119340. <value>#00</value>
  119341. </enumeratedValue>
  119342. <enumeratedValue>
  119343. <name>01</name>
  119344. <description>External input pin enabled with rising edge detection</description>
  119345. <value>#01</value>
  119346. </enumeratedValue>
  119347. <enumeratedValue>
  119348. <name>10</name>
  119349. <description>External input pin enabled with falling edge detection</description>
  119350. <value>#10</value>
  119351. </enumeratedValue>
  119352. <enumeratedValue>
  119353. <name>11</name>
  119354. <description>External input pin enabled with any change detection</description>
  119355. <value>#11</value>
  119356. </enumeratedValue>
  119357. </enumeratedValues>
  119358. </field>
  119359. <field>
  119360. <name>WUPE9</name>
  119361. <description>Wakeup Pin Enable For LLWU_P9</description>
  119362. <bitOffset>2</bitOffset>
  119363. <bitWidth>2</bitWidth>
  119364. <access>read-write</access>
  119365. <enumeratedValues>
  119366. <enumeratedValue>
  119367. <name>00</name>
  119368. <description>External input pin disabled as wakeup input</description>
  119369. <value>#00</value>
  119370. </enumeratedValue>
  119371. <enumeratedValue>
  119372. <name>01</name>
  119373. <description>External input pin enabled with rising edge detection</description>
  119374. <value>#01</value>
  119375. </enumeratedValue>
  119376. <enumeratedValue>
  119377. <name>10</name>
  119378. <description>External input pin enabled with falling edge detection</description>
  119379. <value>#10</value>
  119380. </enumeratedValue>
  119381. <enumeratedValue>
  119382. <name>11</name>
  119383. <description>External input pin enabled with any change detection</description>
  119384. <value>#11</value>
  119385. </enumeratedValue>
  119386. </enumeratedValues>
  119387. </field>
  119388. <field>
  119389. <name>WUPE10</name>
  119390. <description>Wakeup Pin Enable For LLWU_P10</description>
  119391. <bitOffset>4</bitOffset>
  119392. <bitWidth>2</bitWidth>
  119393. <access>read-write</access>
  119394. <enumeratedValues>
  119395. <enumeratedValue>
  119396. <name>00</name>
  119397. <description>External input pin disabled as wakeup input</description>
  119398. <value>#00</value>
  119399. </enumeratedValue>
  119400. <enumeratedValue>
  119401. <name>01</name>
  119402. <description>External input pin enabled with rising edge detection</description>
  119403. <value>#01</value>
  119404. </enumeratedValue>
  119405. <enumeratedValue>
  119406. <name>10</name>
  119407. <description>External input pin enabled with falling edge detection</description>
  119408. <value>#10</value>
  119409. </enumeratedValue>
  119410. <enumeratedValue>
  119411. <name>11</name>
  119412. <description>External input pin enabled with any change detection</description>
  119413. <value>#11</value>
  119414. </enumeratedValue>
  119415. </enumeratedValues>
  119416. </field>
  119417. <field>
  119418. <name>WUPE11</name>
  119419. <description>Wakeup Pin Enable For LLWU_P11</description>
  119420. <bitOffset>6</bitOffset>
  119421. <bitWidth>2</bitWidth>
  119422. <access>read-write</access>
  119423. <enumeratedValues>
  119424. <enumeratedValue>
  119425. <name>00</name>
  119426. <description>External input pin disabled as wakeup input</description>
  119427. <value>#00</value>
  119428. </enumeratedValue>
  119429. <enumeratedValue>
  119430. <name>01</name>
  119431. <description>External input pin enabled with rising edge detection</description>
  119432. <value>#01</value>
  119433. </enumeratedValue>
  119434. <enumeratedValue>
  119435. <name>10</name>
  119436. <description>External input pin enabled with falling edge detection</description>
  119437. <value>#10</value>
  119438. </enumeratedValue>
  119439. <enumeratedValue>
  119440. <name>11</name>
  119441. <description>External input pin enabled with any change detection</description>
  119442. <value>#11</value>
  119443. </enumeratedValue>
  119444. </enumeratedValues>
  119445. </field>
  119446. </fields>
  119447. </register>
  119448. <register>
  119449. <name>PE4</name>
  119450. <description>LLWU Pin Enable 4 register</description>
  119451. <addressOffset>0x3</addressOffset>
  119452. <size>8</size>
  119453. <access>read-write</access>
  119454. <resetValue>0</resetValue>
  119455. <resetMask>0xFF</resetMask>
  119456. <fields>
  119457. <field>
  119458. <name>WUPE12</name>
  119459. <description>Wakeup Pin Enable For LLWU_P12</description>
  119460. <bitOffset>0</bitOffset>
  119461. <bitWidth>2</bitWidth>
  119462. <access>read-write</access>
  119463. <enumeratedValues>
  119464. <enumeratedValue>
  119465. <name>00</name>
  119466. <description>External input pin disabled as wakeup input</description>
  119467. <value>#00</value>
  119468. </enumeratedValue>
  119469. <enumeratedValue>
  119470. <name>01</name>
  119471. <description>External input pin enabled with rising edge detection</description>
  119472. <value>#01</value>
  119473. </enumeratedValue>
  119474. <enumeratedValue>
  119475. <name>10</name>
  119476. <description>External input pin enabled with falling edge detection</description>
  119477. <value>#10</value>
  119478. </enumeratedValue>
  119479. <enumeratedValue>
  119480. <name>11</name>
  119481. <description>External input pin enabled with any change detection</description>
  119482. <value>#11</value>
  119483. </enumeratedValue>
  119484. </enumeratedValues>
  119485. </field>
  119486. <field>
  119487. <name>WUPE13</name>
  119488. <description>Wakeup Pin Enable For LLWU_P13</description>
  119489. <bitOffset>2</bitOffset>
  119490. <bitWidth>2</bitWidth>
  119491. <access>read-write</access>
  119492. <enumeratedValues>
  119493. <enumeratedValue>
  119494. <name>00</name>
  119495. <description>External input pin disabled as wakeup input</description>
  119496. <value>#00</value>
  119497. </enumeratedValue>
  119498. <enumeratedValue>
  119499. <name>01</name>
  119500. <description>External input pin enabled with rising edge detection</description>
  119501. <value>#01</value>
  119502. </enumeratedValue>
  119503. <enumeratedValue>
  119504. <name>10</name>
  119505. <description>External input pin enabled with falling edge detection</description>
  119506. <value>#10</value>
  119507. </enumeratedValue>
  119508. <enumeratedValue>
  119509. <name>11</name>
  119510. <description>External input pin enabled with any change detection</description>
  119511. <value>#11</value>
  119512. </enumeratedValue>
  119513. </enumeratedValues>
  119514. </field>
  119515. <field>
  119516. <name>WUPE14</name>
  119517. <description>Wakeup Pin Enable For LLWU_P14</description>
  119518. <bitOffset>4</bitOffset>
  119519. <bitWidth>2</bitWidth>
  119520. <access>read-write</access>
  119521. <enumeratedValues>
  119522. <enumeratedValue>
  119523. <name>00</name>
  119524. <description>External input pin disabled as wakeup input</description>
  119525. <value>#00</value>
  119526. </enumeratedValue>
  119527. <enumeratedValue>
  119528. <name>01</name>
  119529. <description>External input pin enabled with rising edge detection</description>
  119530. <value>#01</value>
  119531. </enumeratedValue>
  119532. <enumeratedValue>
  119533. <name>10</name>
  119534. <description>External input pin enabled with falling edge detection</description>
  119535. <value>#10</value>
  119536. </enumeratedValue>
  119537. <enumeratedValue>
  119538. <name>11</name>
  119539. <description>External input pin enabled with any change detection</description>
  119540. <value>#11</value>
  119541. </enumeratedValue>
  119542. </enumeratedValues>
  119543. </field>
  119544. <field>
  119545. <name>WUPE15</name>
  119546. <description>Wakeup Pin Enable For LLWU_P15</description>
  119547. <bitOffset>6</bitOffset>
  119548. <bitWidth>2</bitWidth>
  119549. <access>read-write</access>
  119550. <enumeratedValues>
  119551. <enumeratedValue>
  119552. <name>00</name>
  119553. <description>External input pin disabled as wakeup input</description>
  119554. <value>#00</value>
  119555. </enumeratedValue>
  119556. <enumeratedValue>
  119557. <name>01</name>
  119558. <description>External input pin enabled with rising edge detection</description>
  119559. <value>#01</value>
  119560. </enumeratedValue>
  119561. <enumeratedValue>
  119562. <name>10</name>
  119563. <description>External input pin enabled with falling edge detection</description>
  119564. <value>#10</value>
  119565. </enumeratedValue>
  119566. <enumeratedValue>
  119567. <name>11</name>
  119568. <description>External input pin enabled with any change detection</description>
  119569. <value>#11</value>
  119570. </enumeratedValue>
  119571. </enumeratedValues>
  119572. </field>
  119573. </fields>
  119574. </register>
  119575. <register>
  119576. <name>ME</name>
  119577. <description>LLWU Module Enable register</description>
  119578. <addressOffset>0x4</addressOffset>
  119579. <size>8</size>
  119580. <access>read-write</access>
  119581. <resetValue>0</resetValue>
  119582. <resetMask>0xFF</resetMask>
  119583. <fields>
  119584. <field>
  119585. <name>WUME0</name>
  119586. <description>Wakeup Module Enable For Module 0</description>
  119587. <bitOffset>0</bitOffset>
  119588. <bitWidth>1</bitWidth>
  119589. <access>read-write</access>
  119590. <enumeratedValues>
  119591. <enumeratedValue>
  119592. <name>0</name>
  119593. <description>Internal module flag not used as wakeup source</description>
  119594. <value>#0</value>
  119595. </enumeratedValue>
  119596. <enumeratedValue>
  119597. <name>1</name>
  119598. <description>Internal module flag used as wakeup source</description>
  119599. <value>#1</value>
  119600. </enumeratedValue>
  119601. </enumeratedValues>
  119602. </field>
  119603. <field>
  119604. <name>WUME1</name>
  119605. <description>Wakeup Module Enable for Module 1</description>
  119606. <bitOffset>1</bitOffset>
  119607. <bitWidth>1</bitWidth>
  119608. <access>read-write</access>
  119609. <enumeratedValues>
  119610. <enumeratedValue>
  119611. <name>0</name>
  119612. <description>Internal module flag not used as wakeup source</description>
  119613. <value>#0</value>
  119614. </enumeratedValue>
  119615. <enumeratedValue>
  119616. <name>1</name>
  119617. <description>Internal module flag used as wakeup source</description>
  119618. <value>#1</value>
  119619. </enumeratedValue>
  119620. </enumeratedValues>
  119621. </field>
  119622. <field>
  119623. <name>WUME2</name>
  119624. <description>Wakeup Module Enable For Module 2</description>
  119625. <bitOffset>2</bitOffset>
  119626. <bitWidth>1</bitWidth>
  119627. <access>read-write</access>
  119628. <enumeratedValues>
  119629. <enumeratedValue>
  119630. <name>0</name>
  119631. <description>Internal module flag not used as wakeup source</description>
  119632. <value>#0</value>
  119633. </enumeratedValue>
  119634. <enumeratedValue>
  119635. <name>1</name>
  119636. <description>Internal module flag used as wakeup source</description>
  119637. <value>#1</value>
  119638. </enumeratedValue>
  119639. </enumeratedValues>
  119640. </field>
  119641. <field>
  119642. <name>WUME3</name>
  119643. <description>Wakeup Module Enable For Module 3</description>
  119644. <bitOffset>3</bitOffset>
  119645. <bitWidth>1</bitWidth>
  119646. <access>read-write</access>
  119647. <enumeratedValues>
  119648. <enumeratedValue>
  119649. <name>0</name>
  119650. <description>Internal module flag not used as wakeup source</description>
  119651. <value>#0</value>
  119652. </enumeratedValue>
  119653. <enumeratedValue>
  119654. <name>1</name>
  119655. <description>Internal module flag used as wakeup source</description>
  119656. <value>#1</value>
  119657. </enumeratedValue>
  119658. </enumeratedValues>
  119659. </field>
  119660. <field>
  119661. <name>WUME4</name>
  119662. <description>Wakeup Module Enable For Module 4</description>
  119663. <bitOffset>4</bitOffset>
  119664. <bitWidth>1</bitWidth>
  119665. <access>read-write</access>
  119666. <enumeratedValues>
  119667. <enumeratedValue>
  119668. <name>0</name>
  119669. <description>Internal module flag not used as wakeup source</description>
  119670. <value>#0</value>
  119671. </enumeratedValue>
  119672. <enumeratedValue>
  119673. <name>1</name>
  119674. <description>Internal module flag used as wakeup source</description>
  119675. <value>#1</value>
  119676. </enumeratedValue>
  119677. </enumeratedValues>
  119678. </field>
  119679. <field>
  119680. <name>WUME5</name>
  119681. <description>Wakeup Module Enable For Module 5</description>
  119682. <bitOffset>5</bitOffset>
  119683. <bitWidth>1</bitWidth>
  119684. <access>read-write</access>
  119685. <enumeratedValues>
  119686. <enumeratedValue>
  119687. <name>0</name>
  119688. <description>Internal module flag not used as wakeup source</description>
  119689. <value>#0</value>
  119690. </enumeratedValue>
  119691. <enumeratedValue>
  119692. <name>1</name>
  119693. <description>Internal module flag used as wakeup source</description>
  119694. <value>#1</value>
  119695. </enumeratedValue>
  119696. </enumeratedValues>
  119697. </field>
  119698. <field>
  119699. <name>WUME6</name>
  119700. <description>Wakeup Module Enable For Module 6</description>
  119701. <bitOffset>6</bitOffset>
  119702. <bitWidth>1</bitWidth>
  119703. <access>read-write</access>
  119704. <enumeratedValues>
  119705. <enumeratedValue>
  119706. <name>0</name>
  119707. <description>Internal module flag not used as wakeup source</description>
  119708. <value>#0</value>
  119709. </enumeratedValue>
  119710. <enumeratedValue>
  119711. <name>1</name>
  119712. <description>Internal module flag used as wakeup source</description>
  119713. <value>#1</value>
  119714. </enumeratedValue>
  119715. </enumeratedValues>
  119716. </field>
  119717. <field>
  119718. <name>WUME7</name>
  119719. <description>Wakeup Module Enable For Module 7</description>
  119720. <bitOffset>7</bitOffset>
  119721. <bitWidth>1</bitWidth>
  119722. <access>read-write</access>
  119723. <enumeratedValues>
  119724. <enumeratedValue>
  119725. <name>0</name>
  119726. <description>Internal module flag not used as wakeup source</description>
  119727. <value>#0</value>
  119728. </enumeratedValue>
  119729. <enumeratedValue>
  119730. <name>1</name>
  119731. <description>Internal module flag used as wakeup source</description>
  119732. <value>#1</value>
  119733. </enumeratedValue>
  119734. </enumeratedValues>
  119735. </field>
  119736. </fields>
  119737. </register>
  119738. <register>
  119739. <name>F1</name>
  119740. <description>LLWU Flag 1 register</description>
  119741. <addressOffset>0x5</addressOffset>
  119742. <size>8</size>
  119743. <access>read-write</access>
  119744. <resetValue>0</resetValue>
  119745. <resetMask>0xFF</resetMask>
  119746. <fields>
  119747. <field>
  119748. <name>WUF0</name>
  119749. <description>Wakeup Flag For LLWU_P0</description>
  119750. <bitOffset>0</bitOffset>
  119751. <bitWidth>1</bitWidth>
  119752. <access>read-write</access>
  119753. <enumeratedValues>
  119754. <enumeratedValue>
  119755. <name>0</name>
  119756. <description>LLWU_P0 input was not a wakeup source</description>
  119757. <value>#0</value>
  119758. </enumeratedValue>
  119759. <enumeratedValue>
  119760. <name>1</name>
  119761. <description>LLWU_P0 input was a wakeup source</description>
  119762. <value>#1</value>
  119763. </enumeratedValue>
  119764. </enumeratedValues>
  119765. </field>
  119766. <field>
  119767. <name>WUF1</name>
  119768. <description>Wakeup Flag For LLWU_P1</description>
  119769. <bitOffset>1</bitOffset>
  119770. <bitWidth>1</bitWidth>
  119771. <access>read-write</access>
  119772. <enumeratedValues>
  119773. <enumeratedValue>
  119774. <name>0</name>
  119775. <description>LLWU_P1 input was not a wakeup source</description>
  119776. <value>#0</value>
  119777. </enumeratedValue>
  119778. <enumeratedValue>
  119779. <name>1</name>
  119780. <description>LLWU_P1 input was a wakeup source</description>
  119781. <value>#1</value>
  119782. </enumeratedValue>
  119783. </enumeratedValues>
  119784. </field>
  119785. <field>
  119786. <name>WUF2</name>
  119787. <description>Wakeup Flag For LLWU_P2</description>
  119788. <bitOffset>2</bitOffset>
  119789. <bitWidth>1</bitWidth>
  119790. <access>read-write</access>
  119791. <enumeratedValues>
  119792. <enumeratedValue>
  119793. <name>0</name>
  119794. <description>LLWU_P2 input was not a wakeup source</description>
  119795. <value>#0</value>
  119796. </enumeratedValue>
  119797. <enumeratedValue>
  119798. <name>1</name>
  119799. <description>LLWU_P2 input was a wakeup source</description>
  119800. <value>#1</value>
  119801. </enumeratedValue>
  119802. </enumeratedValues>
  119803. </field>
  119804. <field>
  119805. <name>WUF3</name>
  119806. <description>Wakeup Flag For LLWU_P3</description>
  119807. <bitOffset>3</bitOffset>
  119808. <bitWidth>1</bitWidth>
  119809. <access>read-write</access>
  119810. <enumeratedValues>
  119811. <enumeratedValue>
  119812. <name>0</name>
  119813. <description>LLWU_P3 input was not a wake-up source</description>
  119814. <value>#0</value>
  119815. </enumeratedValue>
  119816. <enumeratedValue>
  119817. <name>1</name>
  119818. <description>LLWU_P3 input was a wake-up source</description>
  119819. <value>#1</value>
  119820. </enumeratedValue>
  119821. </enumeratedValues>
  119822. </field>
  119823. <field>
  119824. <name>WUF4</name>
  119825. <description>Wakeup Flag For LLWU_P4</description>
  119826. <bitOffset>4</bitOffset>
  119827. <bitWidth>1</bitWidth>
  119828. <access>read-write</access>
  119829. <enumeratedValues>
  119830. <enumeratedValue>
  119831. <name>0</name>
  119832. <description>LLWU_P4 input was not a wakeup source</description>
  119833. <value>#0</value>
  119834. </enumeratedValue>
  119835. <enumeratedValue>
  119836. <name>1</name>
  119837. <description>LLWU_P4 input was a wakeup source</description>
  119838. <value>#1</value>
  119839. </enumeratedValue>
  119840. </enumeratedValues>
  119841. </field>
  119842. <field>
  119843. <name>WUF5</name>
  119844. <description>Wakeup Flag For LLWU_P5</description>
  119845. <bitOffset>5</bitOffset>
  119846. <bitWidth>1</bitWidth>
  119847. <access>read-write</access>
  119848. <enumeratedValues>
  119849. <enumeratedValue>
  119850. <name>0</name>
  119851. <description>LLWU_P5 input was not a wakeup source</description>
  119852. <value>#0</value>
  119853. </enumeratedValue>
  119854. <enumeratedValue>
  119855. <name>1</name>
  119856. <description>LLWU_P5 input was a wakeup source</description>
  119857. <value>#1</value>
  119858. </enumeratedValue>
  119859. </enumeratedValues>
  119860. </field>
  119861. <field>
  119862. <name>WUF6</name>
  119863. <description>Wakeup Flag For LLWU_P6</description>
  119864. <bitOffset>6</bitOffset>
  119865. <bitWidth>1</bitWidth>
  119866. <access>read-write</access>
  119867. <enumeratedValues>
  119868. <enumeratedValue>
  119869. <name>0</name>
  119870. <description>LLWU_P6 input was not a wakeup source</description>
  119871. <value>#0</value>
  119872. </enumeratedValue>
  119873. <enumeratedValue>
  119874. <name>1</name>
  119875. <description>LLWU_P6 input was a wakeup source</description>
  119876. <value>#1</value>
  119877. </enumeratedValue>
  119878. </enumeratedValues>
  119879. </field>
  119880. <field>
  119881. <name>WUF7</name>
  119882. <description>Wakeup Flag For LLWU_P7</description>
  119883. <bitOffset>7</bitOffset>
  119884. <bitWidth>1</bitWidth>
  119885. <access>read-write</access>
  119886. <enumeratedValues>
  119887. <enumeratedValue>
  119888. <name>0</name>
  119889. <description>LLWU_P7 input was not a wakeup source</description>
  119890. <value>#0</value>
  119891. </enumeratedValue>
  119892. <enumeratedValue>
  119893. <name>1</name>
  119894. <description>LLWU_P7 input was a wakeup source</description>
  119895. <value>#1</value>
  119896. </enumeratedValue>
  119897. </enumeratedValues>
  119898. </field>
  119899. </fields>
  119900. </register>
  119901. <register>
  119902. <name>F2</name>
  119903. <description>LLWU Flag 2 register</description>
  119904. <addressOffset>0x6</addressOffset>
  119905. <size>8</size>
  119906. <access>read-write</access>
  119907. <resetValue>0</resetValue>
  119908. <resetMask>0xFF</resetMask>
  119909. <fields>
  119910. <field>
  119911. <name>WUF8</name>
  119912. <description>Wakeup Flag For LLWU_P8</description>
  119913. <bitOffset>0</bitOffset>
  119914. <bitWidth>1</bitWidth>
  119915. <access>read-write</access>
  119916. <enumeratedValues>
  119917. <enumeratedValue>
  119918. <name>0</name>
  119919. <description>LLWU_P8 input was not a wakeup source</description>
  119920. <value>#0</value>
  119921. </enumeratedValue>
  119922. <enumeratedValue>
  119923. <name>1</name>
  119924. <description>LLWU_P8 input was a wakeup source</description>
  119925. <value>#1</value>
  119926. </enumeratedValue>
  119927. </enumeratedValues>
  119928. </field>
  119929. <field>
  119930. <name>WUF9</name>
  119931. <description>Wakeup Flag For LLWU_P9</description>
  119932. <bitOffset>1</bitOffset>
  119933. <bitWidth>1</bitWidth>
  119934. <access>read-write</access>
  119935. <enumeratedValues>
  119936. <enumeratedValue>
  119937. <name>0</name>
  119938. <description>LLWU_P9 input was not a wakeup source</description>
  119939. <value>#0</value>
  119940. </enumeratedValue>
  119941. <enumeratedValue>
  119942. <name>1</name>
  119943. <description>LLWU_P9 input was a wakeup source</description>
  119944. <value>#1</value>
  119945. </enumeratedValue>
  119946. </enumeratedValues>
  119947. </field>
  119948. <field>
  119949. <name>WUF10</name>
  119950. <description>Wakeup Flag For LLWU_P10</description>
  119951. <bitOffset>2</bitOffset>
  119952. <bitWidth>1</bitWidth>
  119953. <access>read-write</access>
  119954. <enumeratedValues>
  119955. <enumeratedValue>
  119956. <name>0</name>
  119957. <description>LLWU_P10 input was not a wakeup source</description>
  119958. <value>#0</value>
  119959. </enumeratedValue>
  119960. <enumeratedValue>
  119961. <name>1</name>
  119962. <description>LLWU_P10 input was a wakeup source</description>
  119963. <value>#1</value>
  119964. </enumeratedValue>
  119965. </enumeratedValues>
  119966. </field>
  119967. <field>
  119968. <name>WUF11</name>
  119969. <description>Wakeup Flag For LLWU_P11</description>
  119970. <bitOffset>3</bitOffset>
  119971. <bitWidth>1</bitWidth>
  119972. <access>read-write</access>
  119973. <enumeratedValues>
  119974. <enumeratedValue>
  119975. <name>0</name>
  119976. <description>LLWU_P11 input was not a wakeup source</description>
  119977. <value>#0</value>
  119978. </enumeratedValue>
  119979. <enumeratedValue>
  119980. <name>1</name>
  119981. <description>LLWU_P11 input was a wakeup source</description>
  119982. <value>#1</value>
  119983. </enumeratedValue>
  119984. </enumeratedValues>
  119985. </field>
  119986. <field>
  119987. <name>WUF12</name>
  119988. <description>Wakeup Flag For LLWU_P12</description>
  119989. <bitOffset>4</bitOffset>
  119990. <bitWidth>1</bitWidth>
  119991. <access>read-write</access>
  119992. <enumeratedValues>
  119993. <enumeratedValue>
  119994. <name>0</name>
  119995. <description>LLWU_P12 input was not a wakeup source</description>
  119996. <value>#0</value>
  119997. </enumeratedValue>
  119998. <enumeratedValue>
  119999. <name>1</name>
  120000. <description>LLWU_P12 input was a wakeup source</description>
  120001. <value>#1</value>
  120002. </enumeratedValue>
  120003. </enumeratedValues>
  120004. </field>
  120005. <field>
  120006. <name>WUF13</name>
  120007. <description>Wakeup Flag For LLWU_P13</description>
  120008. <bitOffset>5</bitOffset>
  120009. <bitWidth>1</bitWidth>
  120010. <access>read-write</access>
  120011. <enumeratedValues>
  120012. <enumeratedValue>
  120013. <name>0</name>
  120014. <description>LLWU_P13 input was not a wakeup source</description>
  120015. <value>#0</value>
  120016. </enumeratedValue>
  120017. <enumeratedValue>
  120018. <name>1</name>
  120019. <description>LLWU_P13 input was a wakeup source</description>
  120020. <value>#1</value>
  120021. </enumeratedValue>
  120022. </enumeratedValues>
  120023. </field>
  120024. <field>
  120025. <name>WUF14</name>
  120026. <description>Wakeup Flag For LLWU_P14</description>
  120027. <bitOffset>6</bitOffset>
  120028. <bitWidth>1</bitWidth>
  120029. <access>read-write</access>
  120030. <enumeratedValues>
  120031. <enumeratedValue>
  120032. <name>0</name>
  120033. <description>LLWU_P14 input was not a wakeup source</description>
  120034. <value>#0</value>
  120035. </enumeratedValue>
  120036. <enumeratedValue>
  120037. <name>1</name>
  120038. <description>LLWU_P14 input was a wakeup source</description>
  120039. <value>#1</value>
  120040. </enumeratedValue>
  120041. </enumeratedValues>
  120042. </field>
  120043. <field>
  120044. <name>WUF15</name>
  120045. <description>Wakeup Flag For LLWU_P15</description>
  120046. <bitOffset>7</bitOffset>
  120047. <bitWidth>1</bitWidth>
  120048. <access>read-write</access>
  120049. <enumeratedValues>
  120050. <enumeratedValue>
  120051. <name>0</name>
  120052. <description>LLWU_P15 input was not a wakeup source</description>
  120053. <value>#0</value>
  120054. </enumeratedValue>
  120055. <enumeratedValue>
  120056. <name>1</name>
  120057. <description>LLWU_P15 input was a wakeup source</description>
  120058. <value>#1</value>
  120059. </enumeratedValue>
  120060. </enumeratedValues>
  120061. </field>
  120062. </fields>
  120063. </register>
  120064. <register>
  120065. <name>F3</name>
  120066. <description>LLWU Flag 3 register</description>
  120067. <addressOffset>0x7</addressOffset>
  120068. <size>8</size>
  120069. <access>read-only</access>
  120070. <resetValue>0</resetValue>
  120071. <resetMask>0xFF</resetMask>
  120072. <fields>
  120073. <field>
  120074. <name>MWUF0</name>
  120075. <description>Wakeup flag For module 0</description>
  120076. <bitOffset>0</bitOffset>
  120077. <bitWidth>1</bitWidth>
  120078. <access>read-only</access>
  120079. <enumeratedValues>
  120080. <enumeratedValue>
  120081. <name>0</name>
  120082. <description>Module 0 input was not a wakeup source</description>
  120083. <value>#0</value>
  120084. </enumeratedValue>
  120085. <enumeratedValue>
  120086. <name>1</name>
  120087. <description>Module 0 input was a wakeup source</description>
  120088. <value>#1</value>
  120089. </enumeratedValue>
  120090. </enumeratedValues>
  120091. </field>
  120092. <field>
  120093. <name>MWUF1</name>
  120094. <description>Wakeup flag For module 1</description>
  120095. <bitOffset>1</bitOffset>
  120096. <bitWidth>1</bitWidth>
  120097. <access>read-only</access>
  120098. <enumeratedValues>
  120099. <enumeratedValue>
  120100. <name>0</name>
  120101. <description>Module 1 input was not a wakeup source</description>
  120102. <value>#0</value>
  120103. </enumeratedValue>
  120104. <enumeratedValue>
  120105. <name>1</name>
  120106. <description>Module 1 input was a wakeup source</description>
  120107. <value>#1</value>
  120108. </enumeratedValue>
  120109. </enumeratedValues>
  120110. </field>
  120111. <field>
  120112. <name>MWUF2</name>
  120113. <description>Wakeup flag For module 2</description>
  120114. <bitOffset>2</bitOffset>
  120115. <bitWidth>1</bitWidth>
  120116. <access>read-only</access>
  120117. <enumeratedValues>
  120118. <enumeratedValue>
  120119. <name>0</name>
  120120. <description>Module 2 input was not a wakeup source</description>
  120121. <value>#0</value>
  120122. </enumeratedValue>
  120123. <enumeratedValue>
  120124. <name>1</name>
  120125. <description>Module 2 input was a wakeup source</description>
  120126. <value>#1</value>
  120127. </enumeratedValue>
  120128. </enumeratedValues>
  120129. </field>
  120130. <field>
  120131. <name>MWUF3</name>
  120132. <description>Wakeup flag For module 3</description>
  120133. <bitOffset>3</bitOffset>
  120134. <bitWidth>1</bitWidth>
  120135. <access>read-only</access>
  120136. <enumeratedValues>
  120137. <enumeratedValue>
  120138. <name>0</name>
  120139. <description>Module 3 input was not a wakeup source</description>
  120140. <value>#0</value>
  120141. </enumeratedValue>
  120142. <enumeratedValue>
  120143. <name>1</name>
  120144. <description>Module 3 input was a wakeup source</description>
  120145. <value>#1</value>
  120146. </enumeratedValue>
  120147. </enumeratedValues>
  120148. </field>
  120149. <field>
  120150. <name>MWUF4</name>
  120151. <description>Wakeup flag For module 4</description>
  120152. <bitOffset>4</bitOffset>
  120153. <bitWidth>1</bitWidth>
  120154. <access>read-only</access>
  120155. <enumeratedValues>
  120156. <enumeratedValue>
  120157. <name>0</name>
  120158. <description>Module 4 input was not a wakeup source</description>
  120159. <value>#0</value>
  120160. </enumeratedValue>
  120161. <enumeratedValue>
  120162. <name>1</name>
  120163. <description>Module 4 input was a wakeup source</description>
  120164. <value>#1</value>
  120165. </enumeratedValue>
  120166. </enumeratedValues>
  120167. </field>
  120168. <field>
  120169. <name>MWUF5</name>
  120170. <description>Wakeup flag For module 5</description>
  120171. <bitOffset>5</bitOffset>
  120172. <bitWidth>1</bitWidth>
  120173. <access>read-only</access>
  120174. <enumeratedValues>
  120175. <enumeratedValue>
  120176. <name>0</name>
  120177. <description>Module 5 input was not a wakeup source</description>
  120178. <value>#0</value>
  120179. </enumeratedValue>
  120180. <enumeratedValue>
  120181. <name>1</name>
  120182. <description>Module 5 input was a wakeup source</description>
  120183. <value>#1</value>
  120184. </enumeratedValue>
  120185. </enumeratedValues>
  120186. </field>
  120187. <field>
  120188. <name>MWUF6</name>
  120189. <description>Wakeup flag For module 6</description>
  120190. <bitOffset>6</bitOffset>
  120191. <bitWidth>1</bitWidth>
  120192. <access>read-only</access>
  120193. <enumeratedValues>
  120194. <enumeratedValue>
  120195. <name>0</name>
  120196. <description>Module 6 input was not a wakeup source</description>
  120197. <value>#0</value>
  120198. </enumeratedValue>
  120199. <enumeratedValue>
  120200. <name>1</name>
  120201. <description>Module 6 input was a wakeup source</description>
  120202. <value>#1</value>
  120203. </enumeratedValue>
  120204. </enumeratedValues>
  120205. </field>
  120206. <field>
  120207. <name>MWUF7</name>
  120208. <description>Wakeup flag For module 7</description>
  120209. <bitOffset>7</bitOffset>
  120210. <bitWidth>1</bitWidth>
  120211. <access>read-only</access>
  120212. <enumeratedValues>
  120213. <enumeratedValue>
  120214. <name>0</name>
  120215. <description>Module 7 input was not a wakeup source</description>
  120216. <value>#0</value>
  120217. </enumeratedValue>
  120218. <enumeratedValue>
  120219. <name>1</name>
  120220. <description>Module 7 input was a wakeup source</description>
  120221. <value>#1</value>
  120222. </enumeratedValue>
  120223. </enumeratedValues>
  120224. </field>
  120225. </fields>
  120226. </register>
  120227. <register>
  120228. <name>FILT1</name>
  120229. <description>LLWU Pin Filter 1 register</description>
  120230. <addressOffset>0x8</addressOffset>
  120231. <size>8</size>
  120232. <access>read-write</access>
  120233. <resetValue>0</resetValue>
  120234. <resetMask>0xFF</resetMask>
  120235. <fields>
  120236. <field>
  120237. <name>FILTSEL</name>
  120238. <description>Filter Pin Select</description>
  120239. <bitOffset>0</bitOffset>
  120240. <bitWidth>4</bitWidth>
  120241. <access>read-write</access>
  120242. <enumeratedValues>
  120243. <enumeratedValue>
  120244. <name>0000</name>
  120245. <description>Select LLWU_P0 for filter</description>
  120246. <value>#0000</value>
  120247. </enumeratedValue>
  120248. <enumeratedValue>
  120249. <name>1111</name>
  120250. <description>Select LLWU_P15 for filter</description>
  120251. <value>#1111</value>
  120252. </enumeratedValue>
  120253. </enumeratedValues>
  120254. </field>
  120255. <field>
  120256. <name>FILTE</name>
  120257. <description>Digital Filter On External Pin</description>
  120258. <bitOffset>5</bitOffset>
  120259. <bitWidth>2</bitWidth>
  120260. <access>read-write</access>
  120261. <enumeratedValues>
  120262. <enumeratedValue>
  120263. <name>00</name>
  120264. <description>Filter disabled</description>
  120265. <value>#00</value>
  120266. </enumeratedValue>
  120267. <enumeratedValue>
  120268. <name>01</name>
  120269. <description>Filter posedge detect enabled</description>
  120270. <value>#01</value>
  120271. </enumeratedValue>
  120272. <enumeratedValue>
  120273. <name>10</name>
  120274. <description>Filter negedge detect enabled</description>
  120275. <value>#10</value>
  120276. </enumeratedValue>
  120277. <enumeratedValue>
  120278. <name>11</name>
  120279. <description>Filter any edge detect enabled</description>
  120280. <value>#11</value>
  120281. </enumeratedValue>
  120282. </enumeratedValues>
  120283. </field>
  120284. <field>
  120285. <name>FILTF</name>
  120286. <description>Filter Detect Flag</description>
  120287. <bitOffset>7</bitOffset>
  120288. <bitWidth>1</bitWidth>
  120289. <access>read-write</access>
  120290. <enumeratedValues>
  120291. <enumeratedValue>
  120292. <name>0</name>
  120293. <description>Pin Filter 1 was not a wakeup source</description>
  120294. <value>#0</value>
  120295. </enumeratedValue>
  120296. <enumeratedValue>
  120297. <name>1</name>
  120298. <description>Pin Filter 1 was a wakeup source</description>
  120299. <value>#1</value>
  120300. </enumeratedValue>
  120301. </enumeratedValues>
  120302. </field>
  120303. </fields>
  120304. </register>
  120305. <register>
  120306. <name>FILT2</name>
  120307. <description>LLWU Pin Filter 2 register</description>
  120308. <addressOffset>0x9</addressOffset>
  120309. <size>8</size>
  120310. <access>read-write</access>
  120311. <resetValue>0</resetValue>
  120312. <resetMask>0xFF</resetMask>
  120313. <fields>
  120314. <field>
  120315. <name>FILTSEL</name>
  120316. <description>Filter Pin Select</description>
  120317. <bitOffset>0</bitOffset>
  120318. <bitWidth>4</bitWidth>
  120319. <access>read-write</access>
  120320. <enumeratedValues>
  120321. <enumeratedValue>
  120322. <name>0000</name>
  120323. <description>Select LLWU_P0 for filter</description>
  120324. <value>#0000</value>
  120325. </enumeratedValue>
  120326. <enumeratedValue>
  120327. <name>1111</name>
  120328. <description>Select LLWU_P15 for filter</description>
  120329. <value>#1111</value>
  120330. </enumeratedValue>
  120331. </enumeratedValues>
  120332. </field>
  120333. <field>
  120334. <name>FILTE</name>
  120335. <description>Digital Filter On External Pin</description>
  120336. <bitOffset>5</bitOffset>
  120337. <bitWidth>2</bitWidth>
  120338. <access>read-write</access>
  120339. <enumeratedValues>
  120340. <enumeratedValue>
  120341. <name>00</name>
  120342. <description>Filter disabled</description>
  120343. <value>#00</value>
  120344. </enumeratedValue>
  120345. <enumeratedValue>
  120346. <name>01</name>
  120347. <description>Filter posedge detect enabled</description>
  120348. <value>#01</value>
  120349. </enumeratedValue>
  120350. <enumeratedValue>
  120351. <name>10</name>
  120352. <description>Filter negedge detect enabled</description>
  120353. <value>#10</value>
  120354. </enumeratedValue>
  120355. <enumeratedValue>
  120356. <name>11</name>
  120357. <description>Filter any edge detect enabled</description>
  120358. <value>#11</value>
  120359. </enumeratedValue>
  120360. </enumeratedValues>
  120361. </field>
  120362. <field>
  120363. <name>FILTF</name>
  120364. <description>Filter Detect Flag</description>
  120365. <bitOffset>7</bitOffset>
  120366. <bitWidth>1</bitWidth>
  120367. <access>read-write</access>
  120368. <enumeratedValues>
  120369. <enumeratedValue>
  120370. <name>0</name>
  120371. <description>Pin Filter 2 was not a wakeup source</description>
  120372. <value>#0</value>
  120373. </enumeratedValue>
  120374. <enumeratedValue>
  120375. <name>1</name>
  120376. <description>Pin Filter 2 was a wakeup source</description>
  120377. <value>#1</value>
  120378. </enumeratedValue>
  120379. </enumeratedValues>
  120380. </field>
  120381. </fields>
  120382. </register>
  120383. <register>
  120384. <name>RST</name>
  120385. <description>LLWU Reset Enable register</description>
  120386. <addressOffset>0xA</addressOffset>
  120387. <size>8</size>
  120388. <access>read-write</access>
  120389. <resetValue>0x2</resetValue>
  120390. <resetMask>0xFF</resetMask>
  120391. <fields>
  120392. <field>
  120393. <name>RSTFILT</name>
  120394. <description>Digital Filter On RESET Pin</description>
  120395. <bitOffset>0</bitOffset>
  120396. <bitWidth>1</bitWidth>
  120397. <access>read-write</access>
  120398. <enumeratedValues>
  120399. <enumeratedValue>
  120400. <name>0</name>
  120401. <description>Filter not enabled</description>
  120402. <value>#0</value>
  120403. </enumeratedValue>
  120404. <enumeratedValue>
  120405. <name>1</name>
  120406. <description>Filter enabled</description>
  120407. <value>#1</value>
  120408. </enumeratedValue>
  120409. </enumeratedValues>
  120410. </field>
  120411. <field>
  120412. <name>LLRSTE</name>
  120413. <description>Low-Leakage Mode RESET Enable</description>
  120414. <bitOffset>1</bitOffset>
  120415. <bitWidth>1</bitWidth>
  120416. <access>read-write</access>
  120417. <enumeratedValues>
  120418. <enumeratedValue>
  120419. <name>0</name>
  120420. <description>RESET pin not enabled as a leakage mode exit source</description>
  120421. <value>#0</value>
  120422. </enumeratedValue>
  120423. <enumeratedValue>
  120424. <name>1</name>
  120425. <description>RESET pin enabled as a low leakage mode exit source</description>
  120426. <value>#1</value>
  120427. </enumeratedValue>
  120428. </enumeratedValues>
  120429. </field>
  120430. </fields>
  120431. </register>
  120432. </registers>
  120433. </peripheral>
  120434. <peripheral>
  120435. <name>PMC</name>
  120436. <description>Power Management Controller</description>
  120437. <prependToName>PMC_</prependToName>
  120438. <baseAddress>0x4007D000</baseAddress>
  120439. <addressBlock>
  120440. <offset>0</offset>
  120441. <size>0x3</size>
  120442. <usage>registers</usage>
  120443. </addressBlock>
  120444. <interrupt>
  120445. <name>LVD_LVW</name>
  120446. <value>20</value>
  120447. </interrupt>
  120448. <registers>
  120449. <register>
  120450. <name>LVDSC1</name>
  120451. <description>Low Voltage Detect Status And Control 1 register</description>
  120452. <addressOffset>0</addressOffset>
  120453. <size>8</size>
  120454. <access>read-write</access>
  120455. <resetValue>0x10</resetValue>
  120456. <resetMask>0xFF</resetMask>
  120457. <fields>
  120458. <field>
  120459. <name>LVDV</name>
  120460. <description>Low-Voltage Detect Voltage Select</description>
  120461. <bitOffset>0</bitOffset>
  120462. <bitWidth>2</bitWidth>
  120463. <access>read-write</access>
  120464. <enumeratedValues>
  120465. <enumeratedValue>
  120466. <name>00</name>
  120467. <description>Low trip point selected (V LVD = V LVDL )</description>
  120468. <value>#00</value>
  120469. </enumeratedValue>
  120470. <enumeratedValue>
  120471. <name>01</name>
  120472. <description>High trip point selected (V LVD = V LVDH )</description>
  120473. <value>#01</value>
  120474. </enumeratedValue>
  120475. </enumeratedValues>
  120476. </field>
  120477. <field>
  120478. <name>LVDRE</name>
  120479. <description>Low-Voltage Detect Reset Enable</description>
  120480. <bitOffset>4</bitOffset>
  120481. <bitWidth>1</bitWidth>
  120482. <access>read-write</access>
  120483. <enumeratedValues>
  120484. <enumeratedValue>
  120485. <name>0</name>
  120486. <description>LVDF does not generate hardware resets</description>
  120487. <value>#0</value>
  120488. </enumeratedValue>
  120489. <enumeratedValue>
  120490. <name>1</name>
  120491. <description>Force an MCU reset when LVDF = 1</description>
  120492. <value>#1</value>
  120493. </enumeratedValue>
  120494. </enumeratedValues>
  120495. </field>
  120496. <field>
  120497. <name>LVDIE</name>
  120498. <description>Low-Voltage Detect Interrupt Enable</description>
  120499. <bitOffset>5</bitOffset>
  120500. <bitWidth>1</bitWidth>
  120501. <access>read-write</access>
  120502. <enumeratedValues>
  120503. <enumeratedValue>
  120504. <name>0</name>
  120505. <description>Hardware interrupt disabled (use polling)</description>
  120506. <value>#0</value>
  120507. </enumeratedValue>
  120508. <enumeratedValue>
  120509. <name>1</name>
  120510. <description>Request a hardware interrupt when LVDF = 1</description>
  120511. <value>#1</value>
  120512. </enumeratedValue>
  120513. </enumeratedValues>
  120514. </field>
  120515. <field>
  120516. <name>LVDACK</name>
  120517. <description>Low-Voltage Detect Acknowledge</description>
  120518. <bitOffset>6</bitOffset>
  120519. <bitWidth>1</bitWidth>
  120520. <access>write-only</access>
  120521. </field>
  120522. <field>
  120523. <name>LVDF</name>
  120524. <description>Low-Voltage Detect Flag</description>
  120525. <bitOffset>7</bitOffset>
  120526. <bitWidth>1</bitWidth>
  120527. <access>read-only</access>
  120528. <enumeratedValues>
  120529. <enumeratedValue>
  120530. <name>0</name>
  120531. <description>Low-voltage event not detected</description>
  120532. <value>#0</value>
  120533. </enumeratedValue>
  120534. <enumeratedValue>
  120535. <name>1</name>
  120536. <description>Low-voltage event detected</description>
  120537. <value>#1</value>
  120538. </enumeratedValue>
  120539. </enumeratedValues>
  120540. </field>
  120541. </fields>
  120542. </register>
  120543. <register>
  120544. <name>LVDSC2</name>
  120545. <description>Low Voltage Detect Status And Control 2 register</description>
  120546. <addressOffset>0x1</addressOffset>
  120547. <size>8</size>
  120548. <access>read-write</access>
  120549. <resetValue>0</resetValue>
  120550. <resetMask>0xFF</resetMask>
  120551. <fields>
  120552. <field>
  120553. <name>LVWV</name>
  120554. <description>Low-Voltage Warning Voltage Select</description>
  120555. <bitOffset>0</bitOffset>
  120556. <bitWidth>2</bitWidth>
  120557. <access>read-write</access>
  120558. <enumeratedValues>
  120559. <enumeratedValue>
  120560. <name>00</name>
  120561. <description>Low trip point selected (VLVW = VLVW1)</description>
  120562. <value>#00</value>
  120563. </enumeratedValue>
  120564. <enumeratedValue>
  120565. <name>01</name>
  120566. <description>Mid 1 trip point selected (VLVW = VLVW2)</description>
  120567. <value>#01</value>
  120568. </enumeratedValue>
  120569. <enumeratedValue>
  120570. <name>10</name>
  120571. <description>Mid 2 trip point selected (VLVW = VLVW3)</description>
  120572. <value>#10</value>
  120573. </enumeratedValue>
  120574. <enumeratedValue>
  120575. <name>11</name>
  120576. <description>High trip point selected (VLVW = VLVW4)</description>
  120577. <value>#11</value>
  120578. </enumeratedValue>
  120579. </enumeratedValues>
  120580. </field>
  120581. <field>
  120582. <name>LVWIE</name>
  120583. <description>Low-Voltage Warning Interrupt Enable</description>
  120584. <bitOffset>5</bitOffset>
  120585. <bitWidth>1</bitWidth>
  120586. <access>read-write</access>
  120587. <enumeratedValues>
  120588. <enumeratedValue>
  120589. <name>0</name>
  120590. <description>Hardware interrupt disabled (use polling)</description>
  120591. <value>#0</value>
  120592. </enumeratedValue>
  120593. <enumeratedValue>
  120594. <name>1</name>
  120595. <description>Request a hardware interrupt when LVWF = 1</description>
  120596. <value>#1</value>
  120597. </enumeratedValue>
  120598. </enumeratedValues>
  120599. </field>
  120600. <field>
  120601. <name>LVWACK</name>
  120602. <description>Low-Voltage Warning Acknowledge</description>
  120603. <bitOffset>6</bitOffset>
  120604. <bitWidth>1</bitWidth>
  120605. <access>write-only</access>
  120606. </field>
  120607. <field>
  120608. <name>LVWF</name>
  120609. <description>Low-Voltage Warning Flag</description>
  120610. <bitOffset>7</bitOffset>
  120611. <bitWidth>1</bitWidth>
  120612. <access>read-only</access>
  120613. <enumeratedValues>
  120614. <enumeratedValue>
  120615. <name>0</name>
  120616. <description>Low-voltage warning event not detected</description>
  120617. <value>#0</value>
  120618. </enumeratedValue>
  120619. <enumeratedValue>
  120620. <name>1</name>
  120621. <description>Low-voltage warning event detected</description>
  120622. <value>#1</value>
  120623. </enumeratedValue>
  120624. </enumeratedValues>
  120625. </field>
  120626. </fields>
  120627. </register>
  120628. <register>
  120629. <name>REGSC</name>
  120630. <description>Regulator Status And Control register</description>
  120631. <addressOffset>0x2</addressOffset>
  120632. <size>8</size>
  120633. <access>read-write</access>
  120634. <resetValue>0x4</resetValue>
  120635. <resetMask>0xFF</resetMask>
  120636. <fields>
  120637. <field>
  120638. <name>BGBE</name>
  120639. <description>Bandgap Buffer Enable</description>
  120640. <bitOffset>0</bitOffset>
  120641. <bitWidth>1</bitWidth>
  120642. <access>read-write</access>
  120643. <enumeratedValues>
  120644. <enumeratedValue>
  120645. <name>0</name>
  120646. <description>Bandgap buffer not enabled</description>
  120647. <value>#0</value>
  120648. </enumeratedValue>
  120649. <enumeratedValue>
  120650. <name>1</name>
  120651. <description>Bandgap buffer enabled</description>
  120652. <value>#1</value>
  120653. </enumeratedValue>
  120654. </enumeratedValues>
  120655. </field>
  120656. <field>
  120657. <name>REGONS</name>
  120658. <description>Regulator In Run Regulation Status</description>
  120659. <bitOffset>2</bitOffset>
  120660. <bitWidth>1</bitWidth>
  120661. <access>read-only</access>
  120662. <enumeratedValues>
  120663. <enumeratedValue>
  120664. <name>0</name>
  120665. <description>Regulator is in stop regulation or in transition to/from it</description>
  120666. <value>#0</value>
  120667. </enumeratedValue>
  120668. <enumeratedValue>
  120669. <name>1</name>
  120670. <description>Regulator is in run regulation</description>
  120671. <value>#1</value>
  120672. </enumeratedValue>
  120673. </enumeratedValues>
  120674. </field>
  120675. <field>
  120676. <name>ACKISO</name>
  120677. <description>Acknowledge Isolation</description>
  120678. <bitOffset>3</bitOffset>
  120679. <bitWidth>1</bitWidth>
  120680. <access>read-write</access>
  120681. <enumeratedValues>
  120682. <enumeratedValue>
  120683. <name>0</name>
  120684. <description>Peripherals and I/O pads are in normal run state.</description>
  120685. <value>#0</value>
  120686. </enumeratedValue>
  120687. <enumeratedValue>
  120688. <name>1</name>
  120689. <description>Certain peripherals and I/O pads are in an isolated and latched state.</description>
  120690. <value>#1</value>
  120691. </enumeratedValue>
  120692. </enumeratedValues>
  120693. </field>
  120694. <field>
  120695. <name>BGEN</name>
  120696. <description>Bandgap Enable In VLPx Operation</description>
  120697. <bitOffset>4</bitOffset>
  120698. <bitWidth>1</bitWidth>
  120699. <access>read-write</access>
  120700. <enumeratedValues>
  120701. <enumeratedValue>
  120702. <name>0</name>
  120703. <description>Bandgap voltage reference is disabled in VLPx , LLS , and VLLSx modes.</description>
  120704. <value>#0</value>
  120705. </enumeratedValue>
  120706. <enumeratedValue>
  120707. <name>1</name>
  120708. <description>Bandgap voltage reference is enabled in VLPx , LLS , and VLLSx modes.</description>
  120709. <value>#1</value>
  120710. </enumeratedValue>
  120711. </enumeratedValues>
  120712. </field>
  120713. </fields>
  120714. </register>
  120715. </registers>
  120716. </peripheral>
  120717. <peripheral>
  120718. <name>SMC</name>
  120719. <description>System Mode Controller</description>
  120720. <prependToName>SMC_</prependToName>
  120721. <baseAddress>0x4007E000</baseAddress>
  120722. <addressBlock>
  120723. <offset>0</offset>
  120724. <size>0x4</size>
  120725. <usage>registers</usage>
  120726. </addressBlock>
  120727. <registers>
  120728. <register>
  120729. <name>PMPROT</name>
  120730. <description>Power Mode Protection register</description>
  120731. <addressOffset>0</addressOffset>
  120732. <size>8</size>
  120733. <access>read-write</access>
  120734. <resetValue>0</resetValue>
  120735. <resetMask>0xFF</resetMask>
  120736. <fields>
  120737. <field>
  120738. <name>AVLLS</name>
  120739. <description>Allow Very-Low-Leakage Stop Mode</description>
  120740. <bitOffset>1</bitOffset>
  120741. <bitWidth>1</bitWidth>
  120742. <access>read-write</access>
  120743. <enumeratedValues>
  120744. <enumeratedValue>
  120745. <name>0</name>
  120746. <description>Any VLLSx mode is not allowed</description>
  120747. <value>#0</value>
  120748. </enumeratedValue>
  120749. <enumeratedValue>
  120750. <name>1</name>
  120751. <description>Any VLLSx mode is allowed</description>
  120752. <value>#1</value>
  120753. </enumeratedValue>
  120754. </enumeratedValues>
  120755. </field>
  120756. <field>
  120757. <name>ALLS</name>
  120758. <description>Allow Low-Leakage Stop Mode</description>
  120759. <bitOffset>3</bitOffset>
  120760. <bitWidth>1</bitWidth>
  120761. <access>read-write</access>
  120762. <enumeratedValues>
  120763. <enumeratedValue>
  120764. <name>0</name>
  120765. <description>LLS is not allowed</description>
  120766. <value>#0</value>
  120767. </enumeratedValue>
  120768. <enumeratedValue>
  120769. <name>1</name>
  120770. <description>LLS is allowed</description>
  120771. <value>#1</value>
  120772. </enumeratedValue>
  120773. </enumeratedValues>
  120774. </field>
  120775. <field>
  120776. <name>AVLP</name>
  120777. <description>Allow Very-Low-Power Modes</description>
  120778. <bitOffset>5</bitOffset>
  120779. <bitWidth>1</bitWidth>
  120780. <access>read-write</access>
  120781. <enumeratedValues>
  120782. <enumeratedValue>
  120783. <name>0</name>
  120784. <description>VLPR, VLPW, and VLPS are not allowed.</description>
  120785. <value>#0</value>
  120786. </enumeratedValue>
  120787. <enumeratedValue>
  120788. <name>1</name>
  120789. <description>VLPR, VLPW, and VLPS are allowed.</description>
  120790. <value>#1</value>
  120791. </enumeratedValue>
  120792. </enumeratedValues>
  120793. </field>
  120794. </fields>
  120795. </register>
  120796. <register>
  120797. <name>PMCTRL</name>
  120798. <description>Power Mode Control register</description>
  120799. <addressOffset>0x1</addressOffset>
  120800. <size>8</size>
  120801. <access>read-write</access>
  120802. <resetValue>0</resetValue>
  120803. <resetMask>0xFF</resetMask>
  120804. <fields>
  120805. <field>
  120806. <name>STOPM</name>
  120807. <description>Stop Mode Control</description>
  120808. <bitOffset>0</bitOffset>
  120809. <bitWidth>3</bitWidth>
  120810. <access>read-write</access>
  120811. <enumeratedValues>
  120812. <enumeratedValue>
  120813. <name>000</name>
  120814. <description>Normal Stop (STOP)</description>
  120815. <value>#000</value>
  120816. </enumeratedValue>
  120817. <enumeratedValue>
  120818. <name>010</name>
  120819. <description>Very-Low-Power Stop (VLPS)</description>
  120820. <value>#010</value>
  120821. </enumeratedValue>
  120822. <enumeratedValue>
  120823. <name>011</name>
  120824. <description>Low-Leakage Stop (LLS)</description>
  120825. <value>#011</value>
  120826. </enumeratedValue>
  120827. <enumeratedValue>
  120828. <name>100</name>
  120829. <description>Very-Low-Leakage Stop (VLLSx)</description>
  120830. <value>#100</value>
  120831. </enumeratedValue>
  120832. <enumeratedValue>
  120833. <name>110</name>
  120834. <description>Reseved</description>
  120835. <value>#110</value>
  120836. </enumeratedValue>
  120837. </enumeratedValues>
  120838. </field>
  120839. <field>
  120840. <name>STOPA</name>
  120841. <description>Stop Aborted</description>
  120842. <bitOffset>3</bitOffset>
  120843. <bitWidth>1</bitWidth>
  120844. <access>read-only</access>
  120845. <enumeratedValues>
  120846. <enumeratedValue>
  120847. <name>0</name>
  120848. <description>The previous stop mode entry was successsful.</description>
  120849. <value>#0</value>
  120850. </enumeratedValue>
  120851. <enumeratedValue>
  120852. <name>1</name>
  120853. <description>The previous stop mode entry was aborted.</description>
  120854. <value>#1</value>
  120855. </enumeratedValue>
  120856. </enumeratedValues>
  120857. </field>
  120858. <field>
  120859. <name>RUNM</name>
  120860. <description>Run Mode Control</description>
  120861. <bitOffset>5</bitOffset>
  120862. <bitWidth>2</bitWidth>
  120863. <access>read-write</access>
  120864. <enumeratedValues>
  120865. <enumeratedValue>
  120866. <name>00</name>
  120867. <description>Normal Run mode (RUN)</description>
  120868. <value>#00</value>
  120869. </enumeratedValue>
  120870. <enumeratedValue>
  120871. <name>10</name>
  120872. <description>Very-Low-Power Run mode (VLPR)</description>
  120873. <value>#10</value>
  120874. </enumeratedValue>
  120875. </enumeratedValues>
  120876. </field>
  120877. <field>
  120878. <name>LPWUI</name>
  120879. <description>Low-Power Wake Up On Interrupt</description>
  120880. <bitOffset>7</bitOffset>
  120881. <bitWidth>1</bitWidth>
  120882. <access>read-write</access>
  120883. <enumeratedValues>
  120884. <enumeratedValue>
  120885. <name>0</name>
  120886. <description>The system remains in a VLP mode on an interrupt</description>
  120887. <value>#0</value>
  120888. </enumeratedValue>
  120889. <enumeratedValue>
  120890. <name>1</name>
  120891. <description>The system exits to Normal RUN mode on an interrupt</description>
  120892. <value>#1</value>
  120893. </enumeratedValue>
  120894. </enumeratedValues>
  120895. </field>
  120896. </fields>
  120897. </register>
  120898. <register>
  120899. <name>VLLSCTRL</name>
  120900. <description>VLLS Control register</description>
  120901. <addressOffset>0x2</addressOffset>
  120902. <size>8</size>
  120903. <access>read-write</access>
  120904. <resetValue>0x3</resetValue>
  120905. <resetMask>0xFF</resetMask>
  120906. <fields>
  120907. <field>
  120908. <name>VLLSM</name>
  120909. <description>VLLS Mode Control</description>
  120910. <bitOffset>0</bitOffset>
  120911. <bitWidth>3</bitWidth>
  120912. <access>read-write</access>
  120913. <enumeratedValues>
  120914. <enumeratedValue>
  120915. <name>000</name>
  120916. <description>VLLS0</description>
  120917. <value>#000</value>
  120918. </enumeratedValue>
  120919. <enumeratedValue>
  120920. <name>001</name>
  120921. <description>VLLS1</description>
  120922. <value>#001</value>
  120923. </enumeratedValue>
  120924. <enumeratedValue>
  120925. <name>010</name>
  120926. <description>VLLS2</description>
  120927. <value>#010</value>
  120928. </enumeratedValue>
  120929. <enumeratedValue>
  120930. <name>011</name>
  120931. <description>VLLS3</description>
  120932. <value>#011</value>
  120933. </enumeratedValue>
  120934. </enumeratedValues>
  120935. </field>
  120936. <field>
  120937. <name>PORPO</name>
  120938. <description>POR Power Option</description>
  120939. <bitOffset>5</bitOffset>
  120940. <bitWidth>1</bitWidth>
  120941. <access>read-write</access>
  120942. <enumeratedValues>
  120943. <enumeratedValue>
  120944. <name>0</name>
  120945. <description>POR detect circuit is enabled in VLLS0.</description>
  120946. <value>#0</value>
  120947. </enumeratedValue>
  120948. <enumeratedValue>
  120949. <name>1</name>
  120950. <description>POR detect circuit is disabled in VLLS0.</description>
  120951. <value>#1</value>
  120952. </enumeratedValue>
  120953. </enumeratedValues>
  120954. </field>
  120955. </fields>
  120956. </register>
  120957. <register>
  120958. <name>PMSTAT</name>
  120959. <description>Power Mode Status register</description>
  120960. <addressOffset>0x3</addressOffset>
  120961. <size>8</size>
  120962. <access>read-only</access>
  120963. <resetValue>0x1</resetValue>
  120964. <resetMask>0xFF</resetMask>
  120965. <fields>
  120966. <field>
  120967. <name>PMSTAT</name>
  120968. <description>When debug is enabled, the PMSTAT will not update to STOP or VLPS</description>
  120969. <bitOffset>0</bitOffset>
  120970. <bitWidth>7</bitWidth>
  120971. <access>read-only</access>
  120972. </field>
  120973. </fields>
  120974. </register>
  120975. </registers>
  120976. </peripheral>
  120977. <peripheral>
  120978. <name>RCM</name>
  120979. <description>Reset Control Module</description>
  120980. <prependToName>RCM_</prependToName>
  120981. <baseAddress>0x4007F000</baseAddress>
  120982. <addressBlock>
  120983. <offset>0</offset>
  120984. <size>0x8</size>
  120985. <usage>registers</usage>
  120986. </addressBlock>
  120987. <registers>
  120988. <register>
  120989. <name>SRS0</name>
  120990. <description>System Reset Status Register 0</description>
  120991. <addressOffset>0</addressOffset>
  120992. <size>8</size>
  120993. <access>read-only</access>
  120994. <resetValue>0x82</resetValue>
  120995. <resetMask>0xFF</resetMask>
  120996. <fields>
  120997. <field>
  120998. <name>WAKEUP</name>
  120999. <description>Low Leakage Wakeup Reset</description>
  121000. <bitOffset>0</bitOffset>
  121001. <bitWidth>1</bitWidth>
  121002. <access>read-only</access>
  121003. <enumeratedValues>
  121004. <enumeratedValue>
  121005. <name>0</name>
  121006. <description>Reset not caused by LLWU module wakeup source</description>
  121007. <value>#0</value>
  121008. </enumeratedValue>
  121009. <enumeratedValue>
  121010. <name>1</name>
  121011. <description>Reset caused by LLWU module wakeup source</description>
  121012. <value>#1</value>
  121013. </enumeratedValue>
  121014. </enumeratedValues>
  121015. </field>
  121016. <field>
  121017. <name>LVD</name>
  121018. <description>Low-Voltage Detect Reset</description>
  121019. <bitOffset>1</bitOffset>
  121020. <bitWidth>1</bitWidth>
  121021. <access>read-only</access>
  121022. <enumeratedValues>
  121023. <enumeratedValue>
  121024. <name>0</name>
  121025. <description>Reset not caused by LVD trip or POR</description>
  121026. <value>#0</value>
  121027. </enumeratedValue>
  121028. <enumeratedValue>
  121029. <name>1</name>
  121030. <description>Reset caused by LVD trip or POR</description>
  121031. <value>#1</value>
  121032. </enumeratedValue>
  121033. </enumeratedValues>
  121034. </field>
  121035. <field>
  121036. <name>LOC</name>
  121037. <description>Loss-of-Clock Reset</description>
  121038. <bitOffset>2</bitOffset>
  121039. <bitWidth>1</bitWidth>
  121040. <access>read-only</access>
  121041. <enumeratedValues>
  121042. <enumeratedValue>
  121043. <name>0</name>
  121044. <description>Reset not caused by a loss of external clock.</description>
  121045. <value>#0</value>
  121046. </enumeratedValue>
  121047. <enumeratedValue>
  121048. <name>1</name>
  121049. <description>Reset caused by a loss of external clock.</description>
  121050. <value>#1</value>
  121051. </enumeratedValue>
  121052. </enumeratedValues>
  121053. </field>
  121054. <field>
  121055. <name>LOL</name>
  121056. <description>Loss-of-Lock Reset</description>
  121057. <bitOffset>3</bitOffset>
  121058. <bitWidth>1</bitWidth>
  121059. <access>read-only</access>
  121060. <enumeratedValues>
  121061. <enumeratedValue>
  121062. <name>0</name>
  121063. <description>Reset not caused by a loss of lock in the PLL</description>
  121064. <value>#0</value>
  121065. </enumeratedValue>
  121066. <enumeratedValue>
  121067. <name>1</name>
  121068. <description>Reset caused by a loss of lock in the PLL</description>
  121069. <value>#1</value>
  121070. </enumeratedValue>
  121071. </enumeratedValues>
  121072. </field>
  121073. <field>
  121074. <name>WDOG</name>
  121075. <description>Watchdog</description>
  121076. <bitOffset>5</bitOffset>
  121077. <bitWidth>1</bitWidth>
  121078. <access>read-only</access>
  121079. <enumeratedValues>
  121080. <enumeratedValue>
  121081. <name>0</name>
  121082. <description>Reset not caused by watchdog timeout</description>
  121083. <value>#0</value>
  121084. </enumeratedValue>
  121085. <enumeratedValue>
  121086. <name>1</name>
  121087. <description>Reset caused by watchdog timeout</description>
  121088. <value>#1</value>
  121089. </enumeratedValue>
  121090. </enumeratedValues>
  121091. </field>
  121092. <field>
  121093. <name>PIN</name>
  121094. <description>External Reset Pin</description>
  121095. <bitOffset>6</bitOffset>
  121096. <bitWidth>1</bitWidth>
  121097. <access>read-only</access>
  121098. <enumeratedValues>
  121099. <enumeratedValue>
  121100. <name>0</name>
  121101. <description>Reset not caused by external reset pin</description>
  121102. <value>#0</value>
  121103. </enumeratedValue>
  121104. <enumeratedValue>
  121105. <name>1</name>
  121106. <description>Reset caused by external reset pin</description>
  121107. <value>#1</value>
  121108. </enumeratedValue>
  121109. </enumeratedValues>
  121110. </field>
  121111. <field>
  121112. <name>POR</name>
  121113. <description>Power-On Reset</description>
  121114. <bitOffset>7</bitOffset>
  121115. <bitWidth>1</bitWidth>
  121116. <access>read-only</access>
  121117. <enumeratedValues>
  121118. <enumeratedValue>
  121119. <name>0</name>
  121120. <description>Reset not caused by POR</description>
  121121. <value>#0</value>
  121122. </enumeratedValue>
  121123. <enumeratedValue>
  121124. <name>1</name>
  121125. <description>Reset caused by POR</description>
  121126. <value>#1</value>
  121127. </enumeratedValue>
  121128. </enumeratedValues>
  121129. </field>
  121130. </fields>
  121131. </register>
  121132. <register>
  121133. <name>SRS1</name>
  121134. <description>System Reset Status Register 1</description>
  121135. <addressOffset>0x1</addressOffset>
  121136. <size>8</size>
  121137. <access>read-only</access>
  121138. <resetValue>0</resetValue>
  121139. <resetMask>0xFF</resetMask>
  121140. <fields>
  121141. <field>
  121142. <name>JTAG</name>
  121143. <description>JTAG Generated Reset</description>
  121144. <bitOffset>0</bitOffset>
  121145. <bitWidth>1</bitWidth>
  121146. <access>read-only</access>
  121147. <enumeratedValues>
  121148. <enumeratedValue>
  121149. <name>0</name>
  121150. <description>Reset not caused by JTAG</description>
  121151. <value>#0</value>
  121152. </enumeratedValue>
  121153. <enumeratedValue>
  121154. <name>1</name>
  121155. <description>Reset caused by JTAG</description>
  121156. <value>#1</value>
  121157. </enumeratedValue>
  121158. </enumeratedValues>
  121159. </field>
  121160. <field>
  121161. <name>LOCKUP</name>
  121162. <description>Core Lockup</description>
  121163. <bitOffset>1</bitOffset>
  121164. <bitWidth>1</bitWidth>
  121165. <access>read-only</access>
  121166. <enumeratedValues>
  121167. <enumeratedValue>
  121168. <name>0</name>
  121169. <description>Reset not caused by core LOCKUP event</description>
  121170. <value>#0</value>
  121171. </enumeratedValue>
  121172. <enumeratedValue>
  121173. <name>1</name>
  121174. <description>Reset caused by core LOCKUP event</description>
  121175. <value>#1</value>
  121176. </enumeratedValue>
  121177. </enumeratedValues>
  121178. </field>
  121179. <field>
  121180. <name>SW</name>
  121181. <description>Software</description>
  121182. <bitOffset>2</bitOffset>
  121183. <bitWidth>1</bitWidth>
  121184. <access>read-only</access>
  121185. <enumeratedValues>
  121186. <enumeratedValue>
  121187. <name>0</name>
  121188. <description>Reset not caused by software setting of SYSRESETREQ bit</description>
  121189. <value>#0</value>
  121190. </enumeratedValue>
  121191. <enumeratedValue>
  121192. <name>1</name>
  121193. <description>Reset caused by software setting of SYSRESETREQ bit</description>
  121194. <value>#1</value>
  121195. </enumeratedValue>
  121196. </enumeratedValues>
  121197. </field>
  121198. <field>
  121199. <name>MDM_AP</name>
  121200. <description>MDM-AP System Reset Request</description>
  121201. <bitOffset>3</bitOffset>
  121202. <bitWidth>1</bitWidth>
  121203. <access>read-only</access>
  121204. <enumeratedValues>
  121205. <enumeratedValue>
  121206. <name>0</name>
  121207. <description>Reset not caused by host debugger system setting of the System Reset Request bit</description>
  121208. <value>#0</value>
  121209. </enumeratedValue>
  121210. <enumeratedValue>
  121211. <name>1</name>
  121212. <description>Reset caused by host debugger system setting of the System Reset Request bit</description>
  121213. <value>#1</value>
  121214. </enumeratedValue>
  121215. </enumeratedValues>
  121216. </field>
  121217. <field>
  121218. <name>EZPT</name>
  121219. <description>EzPort Reset</description>
  121220. <bitOffset>4</bitOffset>
  121221. <bitWidth>1</bitWidth>
  121222. <access>read-only</access>
  121223. <enumeratedValues>
  121224. <enumeratedValue>
  121225. <name>0</name>
  121226. <description>Reset not caused by EzPort receiving the RESET command while the device is in EzPort mode</description>
  121227. <value>#0</value>
  121228. </enumeratedValue>
  121229. <enumeratedValue>
  121230. <name>1</name>
  121231. <description>Reset caused by EzPort receiving the RESET command while the device is in EzPort mode</description>
  121232. <value>#1</value>
  121233. </enumeratedValue>
  121234. </enumeratedValues>
  121235. </field>
  121236. <field>
  121237. <name>SACKERR</name>
  121238. <description>Stop Mode Acknowledge Error Reset</description>
  121239. <bitOffset>5</bitOffset>
  121240. <bitWidth>1</bitWidth>
  121241. <access>read-only</access>
  121242. <enumeratedValues>
  121243. <enumeratedValue>
  121244. <name>0</name>
  121245. <description>Reset not caused by peripheral failure to acknowledge attempt to enter stop mode</description>
  121246. <value>#0</value>
  121247. </enumeratedValue>
  121248. <enumeratedValue>
  121249. <name>1</name>
  121250. <description>Reset caused by peripheral failure to acknowledge attempt to enter stop mode</description>
  121251. <value>#1</value>
  121252. </enumeratedValue>
  121253. </enumeratedValues>
  121254. </field>
  121255. </fields>
  121256. </register>
  121257. <register>
  121258. <name>RPFC</name>
  121259. <description>Reset Pin Filter Control register</description>
  121260. <addressOffset>0x4</addressOffset>
  121261. <size>8</size>
  121262. <access>read-write</access>
  121263. <resetValue>0</resetValue>
  121264. <resetMask>0xFF</resetMask>
  121265. <fields>
  121266. <field>
  121267. <name>RSTFLTSRW</name>
  121268. <description>Reset Pin Filter Select in Run and Wait Modes</description>
  121269. <bitOffset>0</bitOffset>
  121270. <bitWidth>2</bitWidth>
  121271. <access>read-write</access>
  121272. <enumeratedValues>
  121273. <enumeratedValue>
  121274. <name>00</name>
  121275. <description>All filtering disabled</description>
  121276. <value>#00</value>
  121277. </enumeratedValue>
  121278. <enumeratedValue>
  121279. <name>01</name>
  121280. <description>Bus clock filter enabled for normal operation</description>
  121281. <value>#01</value>
  121282. </enumeratedValue>
  121283. <enumeratedValue>
  121284. <name>10</name>
  121285. <description>LPO clock filter enabled for normal operation</description>
  121286. <value>#10</value>
  121287. </enumeratedValue>
  121288. </enumeratedValues>
  121289. </field>
  121290. <field>
  121291. <name>RSTFLTSS</name>
  121292. <description>Reset Pin Filter Select in Stop Mode</description>
  121293. <bitOffset>2</bitOffset>
  121294. <bitWidth>1</bitWidth>
  121295. <access>read-write</access>
  121296. <enumeratedValues>
  121297. <enumeratedValue>
  121298. <name>0</name>
  121299. <description>All filtering disabled</description>
  121300. <value>#0</value>
  121301. </enumeratedValue>
  121302. <enumeratedValue>
  121303. <name>1</name>
  121304. <description>LPO clock filter enabled</description>
  121305. <value>#1</value>
  121306. </enumeratedValue>
  121307. </enumeratedValues>
  121308. </field>
  121309. </fields>
  121310. </register>
  121311. <register>
  121312. <name>RPFW</name>
  121313. <description>Reset Pin Filter Width register</description>
  121314. <addressOffset>0x5</addressOffset>
  121315. <size>8</size>
  121316. <access>read-write</access>
  121317. <resetValue>0</resetValue>
  121318. <resetMask>0xFF</resetMask>
  121319. <fields>
  121320. <field>
  121321. <name>RSTFLTSEL</name>
  121322. <description>Reset Pin Filter Bus Clock Select</description>
  121323. <bitOffset>0</bitOffset>
  121324. <bitWidth>5</bitWidth>
  121325. <access>read-write</access>
  121326. <enumeratedValues>
  121327. <enumeratedValue>
  121328. <name>00000</name>
  121329. <description>Bus clock filter count is 1</description>
  121330. <value>#00000</value>
  121331. </enumeratedValue>
  121332. <enumeratedValue>
  121333. <name>00001</name>
  121334. <description>Bus clock filter count is 2</description>
  121335. <value>#00001</value>
  121336. </enumeratedValue>
  121337. <enumeratedValue>
  121338. <name>00010</name>
  121339. <description>Bus clock filter count is 3</description>
  121340. <value>#00010</value>
  121341. </enumeratedValue>
  121342. <enumeratedValue>
  121343. <name>00011</name>
  121344. <description>Bus clock filter count is 4</description>
  121345. <value>#00011</value>
  121346. </enumeratedValue>
  121347. <enumeratedValue>
  121348. <name>00100</name>
  121349. <description>Bus clock filter count is 5</description>
  121350. <value>#00100</value>
  121351. </enumeratedValue>
  121352. <enumeratedValue>
  121353. <name>00101</name>
  121354. <description>Bus clock filter count is 6</description>
  121355. <value>#00101</value>
  121356. </enumeratedValue>
  121357. <enumeratedValue>
  121358. <name>00110</name>
  121359. <description>Bus clock filter count is 7</description>
  121360. <value>#00110</value>
  121361. </enumeratedValue>
  121362. <enumeratedValue>
  121363. <name>00111</name>
  121364. <description>Bus clock filter count is 8</description>
  121365. <value>#00111</value>
  121366. </enumeratedValue>
  121367. <enumeratedValue>
  121368. <name>01000</name>
  121369. <description>Bus clock filter count is 9</description>
  121370. <value>#01000</value>
  121371. </enumeratedValue>
  121372. <enumeratedValue>
  121373. <name>01001</name>
  121374. <description>Bus clock filter count is 10</description>
  121375. <value>#01001</value>
  121376. </enumeratedValue>
  121377. <enumeratedValue>
  121378. <name>01010</name>
  121379. <description>Bus clock filter count is 11</description>
  121380. <value>#01010</value>
  121381. </enumeratedValue>
  121382. <enumeratedValue>
  121383. <name>01011</name>
  121384. <description>Bus clock filter count is 12</description>
  121385. <value>#01011</value>
  121386. </enumeratedValue>
  121387. <enumeratedValue>
  121388. <name>01100</name>
  121389. <description>Bus clock filter count is 13</description>
  121390. <value>#01100</value>
  121391. </enumeratedValue>
  121392. <enumeratedValue>
  121393. <name>01101</name>
  121394. <description>Bus clock filter count is 14</description>
  121395. <value>#01101</value>
  121396. </enumeratedValue>
  121397. <enumeratedValue>
  121398. <name>01110</name>
  121399. <description>Bus clock filter count is 15</description>
  121400. <value>#01110</value>
  121401. </enumeratedValue>
  121402. <enumeratedValue>
  121403. <name>01111</name>
  121404. <description>Bus clock filter count is 16</description>
  121405. <value>#01111</value>
  121406. </enumeratedValue>
  121407. <enumeratedValue>
  121408. <name>10000</name>
  121409. <description>Bus clock filter count is 17</description>
  121410. <value>#10000</value>
  121411. </enumeratedValue>
  121412. <enumeratedValue>
  121413. <name>10001</name>
  121414. <description>Bus clock filter count is 18</description>
  121415. <value>#10001</value>
  121416. </enumeratedValue>
  121417. <enumeratedValue>
  121418. <name>10010</name>
  121419. <description>Bus clock filter count is 19</description>
  121420. <value>#10010</value>
  121421. </enumeratedValue>
  121422. <enumeratedValue>
  121423. <name>10011</name>
  121424. <description>Bus clock filter count is 20</description>
  121425. <value>#10011</value>
  121426. </enumeratedValue>
  121427. <enumeratedValue>
  121428. <name>10100</name>
  121429. <description>Bus clock filter count is 21</description>
  121430. <value>#10100</value>
  121431. </enumeratedValue>
  121432. <enumeratedValue>
  121433. <name>10101</name>
  121434. <description>Bus clock filter count is 22</description>
  121435. <value>#10101</value>
  121436. </enumeratedValue>
  121437. <enumeratedValue>
  121438. <name>10110</name>
  121439. <description>Bus clock filter count is 23</description>
  121440. <value>#10110</value>
  121441. </enumeratedValue>
  121442. <enumeratedValue>
  121443. <name>10111</name>
  121444. <description>Bus clock filter count is 24</description>
  121445. <value>#10111</value>
  121446. </enumeratedValue>
  121447. <enumeratedValue>
  121448. <name>11000</name>
  121449. <description>Bus clock filter count is 25</description>
  121450. <value>#11000</value>
  121451. </enumeratedValue>
  121452. <enumeratedValue>
  121453. <name>11001</name>
  121454. <description>Bus clock filter count is 26</description>
  121455. <value>#11001</value>
  121456. </enumeratedValue>
  121457. <enumeratedValue>
  121458. <name>11010</name>
  121459. <description>Bus clock filter count is 27</description>
  121460. <value>#11010</value>
  121461. </enumeratedValue>
  121462. <enumeratedValue>
  121463. <name>11011</name>
  121464. <description>Bus clock filter count is 28</description>
  121465. <value>#11011</value>
  121466. </enumeratedValue>
  121467. <enumeratedValue>
  121468. <name>11100</name>
  121469. <description>Bus clock filter count is 29</description>
  121470. <value>#11100</value>
  121471. </enumeratedValue>
  121472. <enumeratedValue>
  121473. <name>11101</name>
  121474. <description>Bus clock filter count is 30</description>
  121475. <value>#11101</value>
  121476. </enumeratedValue>
  121477. <enumeratedValue>
  121478. <name>11110</name>
  121479. <description>Bus clock filter count is 31</description>
  121480. <value>#11110</value>
  121481. </enumeratedValue>
  121482. <enumeratedValue>
  121483. <name>11111</name>
  121484. <description>Bus clock filter count is 32</description>
  121485. <value>#11111</value>
  121486. </enumeratedValue>
  121487. </enumeratedValues>
  121488. </field>
  121489. </fields>
  121490. </register>
  121491. <register>
  121492. <name>MR</name>
  121493. <description>Mode Register</description>
  121494. <addressOffset>0x7</addressOffset>
  121495. <size>8</size>
  121496. <access>read-only</access>
  121497. <resetValue>0</resetValue>
  121498. <resetMask>0xFF</resetMask>
  121499. <fields>
  121500. <field>
  121501. <name>EZP_MS</name>
  121502. <description>EZP_MS_B pin state</description>
  121503. <bitOffset>1</bitOffset>
  121504. <bitWidth>1</bitWidth>
  121505. <access>read-only</access>
  121506. <enumeratedValues>
  121507. <enumeratedValue>
  121508. <name>0</name>
  121509. <description>Pin deasserted (logic 1)</description>
  121510. <value>#0</value>
  121511. </enumeratedValue>
  121512. <enumeratedValue>
  121513. <name>1</name>
  121514. <description>Pin asserted (logic 0)</description>
  121515. <value>#1</value>
  121516. </enumeratedValue>
  121517. </enumeratedValues>
  121518. </field>
  121519. </fields>
  121520. </register>
  121521. </registers>
  121522. </peripheral>
  121523. <peripheral>
  121524. <name>SDHC</name>
  121525. <description>Secured Digital Host Controller</description>
  121526. <prependToName>SDHC_</prependToName>
  121527. <baseAddress>0x400B1000</baseAddress>
  121528. <addressBlock>
  121529. <offset>0</offset>
  121530. <size>0x100</size>
  121531. <usage>registers</usage>
  121532. </addressBlock>
  121533. <interrupt>
  121534. <name>SDHC</name>
  121535. <value>81</value>
  121536. </interrupt>
  121537. <registers>
  121538. <register>
  121539. <name>DSADDR</name>
  121540. <description>DMA System Address register</description>
  121541. <addressOffset>0</addressOffset>
  121542. <size>32</size>
  121543. <access>read-write</access>
  121544. <resetValue>0</resetValue>
  121545. <resetMask>0xFFFFFFFF</resetMask>
  121546. <fields>
  121547. <field>
  121548. <name>DSADDR</name>
  121549. <description>DMA System Address</description>
  121550. <bitOffset>2</bitOffset>
  121551. <bitWidth>30</bitWidth>
  121552. <access>read-write</access>
  121553. </field>
  121554. </fields>
  121555. </register>
  121556. <register>
  121557. <name>BLKATTR</name>
  121558. <description>Block Attributes register</description>
  121559. <addressOffset>0x4</addressOffset>
  121560. <size>32</size>
  121561. <access>read-write</access>
  121562. <resetValue>0</resetValue>
  121563. <resetMask>0xFFFFFFFF</resetMask>
  121564. <fields>
  121565. <field>
  121566. <name>BLKSIZE</name>
  121567. <description>Transfer Block Size</description>
  121568. <bitOffset>0</bitOffset>
  121569. <bitWidth>13</bitWidth>
  121570. <access>read-write</access>
  121571. <enumeratedValues>
  121572. <enumeratedValue>
  121573. <name>0</name>
  121574. <description>No data transfer.</description>
  121575. <value>#0</value>
  121576. </enumeratedValue>
  121577. <enumeratedValue>
  121578. <name>1</name>
  121579. <description>1 Byte</description>
  121580. <value>#1</value>
  121581. </enumeratedValue>
  121582. <enumeratedValue>
  121583. <name>10</name>
  121584. <description>2 Bytes</description>
  121585. <value>#10</value>
  121586. </enumeratedValue>
  121587. <enumeratedValue>
  121588. <name>11</name>
  121589. <description>3 Bytes</description>
  121590. <value>#11</value>
  121591. </enumeratedValue>
  121592. <enumeratedValue>
  121593. <name>100</name>
  121594. <description>4 Bytes</description>
  121595. <value>#100</value>
  121596. </enumeratedValue>
  121597. <enumeratedValue>
  121598. <name>111111111</name>
  121599. <description>511 Bytes</description>
  121600. <value>#111111111</value>
  121601. </enumeratedValue>
  121602. <enumeratedValue>
  121603. <name>1000000000</name>
  121604. <description>512 Bytes</description>
  121605. <value>#1000000000</value>
  121606. </enumeratedValue>
  121607. <enumeratedValue>
  121608. <name>100000000000</name>
  121609. <description>2048 Bytes</description>
  121610. <value>#100000000000</value>
  121611. </enumeratedValue>
  121612. <enumeratedValue>
  121613. <name>1000000000000</name>
  121614. <description>4096 Bytes</description>
  121615. <value>#1000000000000</value>
  121616. </enumeratedValue>
  121617. </enumeratedValues>
  121618. </field>
  121619. <field>
  121620. <name>BLKCNT</name>
  121621. <description>Blocks Count For Current Transfer</description>
  121622. <bitOffset>16</bitOffset>
  121623. <bitWidth>16</bitWidth>
  121624. <access>read-write</access>
  121625. <enumeratedValues>
  121626. <enumeratedValue>
  121627. <name>0</name>
  121628. <description>Stop count.</description>
  121629. <value>#0</value>
  121630. </enumeratedValue>
  121631. <enumeratedValue>
  121632. <name>1</name>
  121633. <description>1 block</description>
  121634. <value>#1</value>
  121635. </enumeratedValue>
  121636. <enumeratedValue>
  121637. <name>10</name>
  121638. <description>2 blocks</description>
  121639. <value>#10</value>
  121640. </enumeratedValue>
  121641. <enumeratedValue>
  121642. <name>1111111111111111</name>
  121643. <description>65535 blocks</description>
  121644. <value>#1111111111111111</value>
  121645. </enumeratedValue>
  121646. </enumeratedValues>
  121647. </field>
  121648. </fields>
  121649. </register>
  121650. <register>
  121651. <name>CMDARG</name>
  121652. <description>Command Argument register</description>
  121653. <addressOffset>0x8</addressOffset>
  121654. <size>32</size>
  121655. <access>read-write</access>
  121656. <resetValue>0</resetValue>
  121657. <resetMask>0xFFFFFFFF</resetMask>
  121658. <fields>
  121659. <field>
  121660. <name>CMDARG</name>
  121661. <description>Command Argument</description>
  121662. <bitOffset>0</bitOffset>
  121663. <bitWidth>32</bitWidth>
  121664. <access>read-write</access>
  121665. </field>
  121666. </fields>
  121667. </register>
  121668. <register>
  121669. <name>XFERTYP</name>
  121670. <description>Transfer Type register</description>
  121671. <addressOffset>0xC</addressOffset>
  121672. <size>32</size>
  121673. <access>read-write</access>
  121674. <resetValue>0</resetValue>
  121675. <resetMask>0xFFFFFFFF</resetMask>
  121676. <fields>
  121677. <field>
  121678. <name>DMAEN</name>
  121679. <description>DMA Enable</description>
  121680. <bitOffset>0</bitOffset>
  121681. <bitWidth>1</bitWidth>
  121682. <access>read-write</access>
  121683. <enumeratedValues>
  121684. <enumeratedValue>
  121685. <name>0</name>
  121686. <description>Disable</description>
  121687. <value>#0</value>
  121688. </enumeratedValue>
  121689. <enumeratedValue>
  121690. <name>1</name>
  121691. <description>Enable</description>
  121692. <value>#1</value>
  121693. </enumeratedValue>
  121694. </enumeratedValues>
  121695. </field>
  121696. <field>
  121697. <name>BCEN</name>
  121698. <description>Block Count Enable</description>
  121699. <bitOffset>1</bitOffset>
  121700. <bitWidth>1</bitWidth>
  121701. <access>read-write</access>
  121702. <enumeratedValues>
  121703. <enumeratedValue>
  121704. <name>0</name>
  121705. <description>Disable</description>
  121706. <value>#0</value>
  121707. </enumeratedValue>
  121708. <enumeratedValue>
  121709. <name>1</name>
  121710. <description>Enable</description>
  121711. <value>#1</value>
  121712. </enumeratedValue>
  121713. </enumeratedValues>
  121714. </field>
  121715. <field>
  121716. <name>AC12EN</name>
  121717. <description>Auto CMD12 Enable</description>
  121718. <bitOffset>2</bitOffset>
  121719. <bitWidth>1</bitWidth>
  121720. <access>read-write</access>
  121721. <enumeratedValues>
  121722. <enumeratedValue>
  121723. <name>0</name>
  121724. <description>Disable</description>
  121725. <value>#0</value>
  121726. </enumeratedValue>
  121727. <enumeratedValue>
  121728. <name>1</name>
  121729. <description>Enable</description>
  121730. <value>#1</value>
  121731. </enumeratedValue>
  121732. </enumeratedValues>
  121733. </field>
  121734. <field>
  121735. <name>DTDSEL</name>
  121736. <description>Data Transfer Direction Select</description>
  121737. <bitOffset>4</bitOffset>
  121738. <bitWidth>1</bitWidth>
  121739. <access>read-write</access>
  121740. <enumeratedValues>
  121741. <enumeratedValue>
  121742. <name>0</name>
  121743. <description>Write host to card.</description>
  121744. <value>#0</value>
  121745. </enumeratedValue>
  121746. <enumeratedValue>
  121747. <name>1</name>
  121748. <description>Read card to host.</description>
  121749. <value>#1</value>
  121750. </enumeratedValue>
  121751. </enumeratedValues>
  121752. </field>
  121753. <field>
  121754. <name>MSBSEL</name>
  121755. <description>Multi/Single Block Select</description>
  121756. <bitOffset>5</bitOffset>
  121757. <bitWidth>1</bitWidth>
  121758. <access>read-write</access>
  121759. <enumeratedValues>
  121760. <enumeratedValue>
  121761. <name>0</name>
  121762. <description>Single block.</description>
  121763. <value>#0</value>
  121764. </enumeratedValue>
  121765. <enumeratedValue>
  121766. <name>1</name>
  121767. <description>Multiple blocks.</description>
  121768. <value>#1</value>
  121769. </enumeratedValue>
  121770. </enumeratedValues>
  121771. </field>
  121772. <field>
  121773. <name>RSPTYP</name>
  121774. <description>Response Type Select</description>
  121775. <bitOffset>16</bitOffset>
  121776. <bitWidth>2</bitWidth>
  121777. <access>read-write</access>
  121778. <enumeratedValues>
  121779. <enumeratedValue>
  121780. <name>00</name>
  121781. <description>No response.</description>
  121782. <value>#00</value>
  121783. </enumeratedValue>
  121784. <enumeratedValue>
  121785. <name>01</name>
  121786. <description>Response length 136.</description>
  121787. <value>#01</value>
  121788. </enumeratedValue>
  121789. <enumeratedValue>
  121790. <name>10</name>
  121791. <description>Response length 48.</description>
  121792. <value>#10</value>
  121793. </enumeratedValue>
  121794. <enumeratedValue>
  121795. <name>11</name>
  121796. <description>Response length 48, check busy after response.</description>
  121797. <value>#11</value>
  121798. </enumeratedValue>
  121799. </enumeratedValues>
  121800. </field>
  121801. <field>
  121802. <name>CCCEN</name>
  121803. <description>Command CRC Check Enable</description>
  121804. <bitOffset>19</bitOffset>
  121805. <bitWidth>1</bitWidth>
  121806. <access>read-write</access>
  121807. <enumeratedValues>
  121808. <enumeratedValue>
  121809. <name>0</name>
  121810. <description>Disable</description>
  121811. <value>#0</value>
  121812. </enumeratedValue>
  121813. <enumeratedValue>
  121814. <name>1</name>
  121815. <description>Enable</description>
  121816. <value>#1</value>
  121817. </enumeratedValue>
  121818. </enumeratedValues>
  121819. </field>
  121820. <field>
  121821. <name>CICEN</name>
  121822. <description>Command Index Check Enable</description>
  121823. <bitOffset>20</bitOffset>
  121824. <bitWidth>1</bitWidth>
  121825. <access>read-write</access>
  121826. <enumeratedValues>
  121827. <enumeratedValue>
  121828. <name>0</name>
  121829. <description>Disable</description>
  121830. <value>#0</value>
  121831. </enumeratedValue>
  121832. <enumeratedValue>
  121833. <name>1</name>
  121834. <description>Enable</description>
  121835. <value>#1</value>
  121836. </enumeratedValue>
  121837. </enumeratedValues>
  121838. </field>
  121839. <field>
  121840. <name>DPSEL</name>
  121841. <description>Data Present Select</description>
  121842. <bitOffset>21</bitOffset>
  121843. <bitWidth>1</bitWidth>
  121844. <access>read-write</access>
  121845. <enumeratedValues>
  121846. <enumeratedValue>
  121847. <name>0</name>
  121848. <description>No data present.</description>
  121849. <value>#0</value>
  121850. </enumeratedValue>
  121851. <enumeratedValue>
  121852. <name>1</name>
  121853. <description>Data present.</description>
  121854. <value>#1</value>
  121855. </enumeratedValue>
  121856. </enumeratedValues>
  121857. </field>
  121858. <field>
  121859. <name>CMDTYP</name>
  121860. <description>Command Type</description>
  121861. <bitOffset>22</bitOffset>
  121862. <bitWidth>2</bitWidth>
  121863. <access>read-write</access>
  121864. <enumeratedValues>
  121865. <enumeratedValue>
  121866. <name>00</name>
  121867. <description>Normal other commands.</description>
  121868. <value>#00</value>
  121869. </enumeratedValue>
  121870. <enumeratedValue>
  121871. <name>01</name>
  121872. <description>Suspend CMD52 for writing bus suspend in CCCR.</description>
  121873. <value>#01</value>
  121874. </enumeratedValue>
  121875. <enumeratedValue>
  121876. <name>10</name>
  121877. <description>Resume CMD52 for writing function select in CCCR.</description>
  121878. <value>#10</value>
  121879. </enumeratedValue>
  121880. <enumeratedValue>
  121881. <name>11</name>
  121882. <description>Abort CMD12, CMD52 for writing I/O abort in CCCR.</description>
  121883. <value>#11</value>
  121884. </enumeratedValue>
  121885. </enumeratedValues>
  121886. </field>
  121887. <field>
  121888. <name>CMDINX</name>
  121889. <description>Command Index</description>
  121890. <bitOffset>24</bitOffset>
  121891. <bitWidth>6</bitWidth>
  121892. <access>read-write</access>
  121893. </field>
  121894. </fields>
  121895. </register>
  121896. <register>
  121897. <name>CMDRSP0</name>
  121898. <description>Command Response 0</description>
  121899. <addressOffset>0x10</addressOffset>
  121900. <size>32</size>
  121901. <access>read-only</access>
  121902. <resetValue>0</resetValue>
  121903. <resetMask>0xFFFFFFFF</resetMask>
  121904. <fields>
  121905. <field>
  121906. <name>CMDRSP0</name>
  121907. <description>Command Response 0</description>
  121908. <bitOffset>0</bitOffset>
  121909. <bitWidth>32</bitWidth>
  121910. <access>read-only</access>
  121911. </field>
  121912. </fields>
  121913. </register>
  121914. <register>
  121915. <name>CMDRSP1</name>
  121916. <description>Command Response 1</description>
  121917. <addressOffset>0x14</addressOffset>
  121918. <size>32</size>
  121919. <access>read-only</access>
  121920. <resetValue>0</resetValue>
  121921. <resetMask>0xFFFFFFFF</resetMask>
  121922. <fields>
  121923. <field>
  121924. <name>CMDRSP1</name>
  121925. <description>Command Response 1</description>
  121926. <bitOffset>0</bitOffset>
  121927. <bitWidth>32</bitWidth>
  121928. <access>read-only</access>
  121929. </field>
  121930. </fields>
  121931. </register>
  121932. <register>
  121933. <name>CMDRSP2</name>
  121934. <description>Command Response 2</description>
  121935. <addressOffset>0x18</addressOffset>
  121936. <size>32</size>
  121937. <access>read-only</access>
  121938. <resetValue>0</resetValue>
  121939. <resetMask>0xFFFFFFFF</resetMask>
  121940. <fields>
  121941. <field>
  121942. <name>CMDRSP2</name>
  121943. <description>Command Response 2</description>
  121944. <bitOffset>0</bitOffset>
  121945. <bitWidth>32</bitWidth>
  121946. <access>read-only</access>
  121947. </field>
  121948. </fields>
  121949. </register>
  121950. <register>
  121951. <name>CMDRSP3</name>
  121952. <description>Command Response 3</description>
  121953. <addressOffset>0x1C</addressOffset>
  121954. <size>32</size>
  121955. <access>read-only</access>
  121956. <resetValue>0</resetValue>
  121957. <resetMask>0xFFFFFFFF</resetMask>
  121958. <fields>
  121959. <field>
  121960. <name>CMDRSP3</name>
  121961. <description>Command Response 3</description>
  121962. <bitOffset>0</bitOffset>
  121963. <bitWidth>32</bitWidth>
  121964. <access>read-only</access>
  121965. </field>
  121966. </fields>
  121967. </register>
  121968. <register>
  121969. <name>DATPORT</name>
  121970. <description>Buffer Data Port register</description>
  121971. <addressOffset>0x20</addressOffset>
  121972. <size>32</size>
  121973. <access>read-write</access>
  121974. <resetValue>0</resetValue>
  121975. <resetMask>0xFFFFFFFF</resetMask>
  121976. <fields>
  121977. <field>
  121978. <name>DATCONT</name>
  121979. <description>Data Content</description>
  121980. <bitOffset>0</bitOffset>
  121981. <bitWidth>32</bitWidth>
  121982. <access>read-write</access>
  121983. </field>
  121984. </fields>
  121985. </register>
  121986. <register>
  121987. <name>PRSSTAT</name>
  121988. <description>Present State register</description>
  121989. <addressOffset>0x24</addressOffset>
  121990. <size>32</size>
  121991. <access>read-only</access>
  121992. <resetValue>0</resetValue>
  121993. <resetMask>0xFFFFFFFF</resetMask>
  121994. <fields>
  121995. <field>
  121996. <name>CIHB</name>
  121997. <description>Command Inhibit (CMD)</description>
  121998. <bitOffset>0</bitOffset>
  121999. <bitWidth>1</bitWidth>
  122000. <access>read-only</access>
  122001. <enumeratedValues>
  122002. <enumeratedValue>
  122003. <name>0</name>
  122004. <description>Can issue command using only CMD line.</description>
  122005. <value>#0</value>
  122006. </enumeratedValue>
  122007. <enumeratedValue>
  122008. <name>1</name>
  122009. <description>Cannot issue command.</description>
  122010. <value>#1</value>
  122011. </enumeratedValue>
  122012. </enumeratedValues>
  122013. </field>
  122014. <field>
  122015. <name>CDIHB</name>
  122016. <description>Command Inhibit (DAT)</description>
  122017. <bitOffset>1</bitOffset>
  122018. <bitWidth>1</bitWidth>
  122019. <access>read-only</access>
  122020. <enumeratedValues>
  122021. <enumeratedValue>
  122022. <name>0</name>
  122023. <description>Can issue command which uses the DAT line.</description>
  122024. <value>#0</value>
  122025. </enumeratedValue>
  122026. <enumeratedValue>
  122027. <name>1</name>
  122028. <description>Cannot issue command which uses the DAT line.</description>
  122029. <value>#1</value>
  122030. </enumeratedValue>
  122031. </enumeratedValues>
  122032. </field>
  122033. <field>
  122034. <name>DLA</name>
  122035. <description>Data Line Active</description>
  122036. <bitOffset>2</bitOffset>
  122037. <bitWidth>1</bitWidth>
  122038. <access>read-only</access>
  122039. <enumeratedValues>
  122040. <enumeratedValue>
  122041. <name>0</name>
  122042. <description>DAT line inactive.</description>
  122043. <value>#0</value>
  122044. </enumeratedValue>
  122045. <enumeratedValue>
  122046. <name>1</name>
  122047. <description>DAT line active.</description>
  122048. <value>#1</value>
  122049. </enumeratedValue>
  122050. </enumeratedValues>
  122051. </field>
  122052. <field>
  122053. <name>SDSTB</name>
  122054. <description>SD Clock Stable</description>
  122055. <bitOffset>3</bitOffset>
  122056. <bitWidth>1</bitWidth>
  122057. <access>read-only</access>
  122058. <enumeratedValues>
  122059. <enumeratedValue>
  122060. <name>0</name>
  122061. <description>Clock is changing frequency and not stable.</description>
  122062. <value>#0</value>
  122063. </enumeratedValue>
  122064. <enumeratedValue>
  122065. <name>1</name>
  122066. <description>Clock is stable.</description>
  122067. <value>#1</value>
  122068. </enumeratedValue>
  122069. </enumeratedValues>
  122070. </field>
  122071. <field>
  122072. <name>IPGOFF</name>
  122073. <description>Bus Clock Gated Off Internally</description>
  122074. <bitOffset>4</bitOffset>
  122075. <bitWidth>1</bitWidth>
  122076. <access>read-only</access>
  122077. <enumeratedValues>
  122078. <enumeratedValue>
  122079. <name>0</name>
  122080. <description>Bus clock is active.</description>
  122081. <value>#0</value>
  122082. </enumeratedValue>
  122083. <enumeratedValue>
  122084. <name>1</name>
  122085. <description>Bus clock is gated off.</description>
  122086. <value>#1</value>
  122087. </enumeratedValue>
  122088. </enumeratedValues>
  122089. </field>
  122090. <field>
  122091. <name>HCKOFF</name>
  122092. <description>System Clock Gated Off Internally</description>
  122093. <bitOffset>5</bitOffset>
  122094. <bitWidth>1</bitWidth>
  122095. <access>read-only</access>
  122096. <enumeratedValues>
  122097. <enumeratedValue>
  122098. <name>0</name>
  122099. <description>System clock is active.</description>
  122100. <value>#0</value>
  122101. </enumeratedValue>
  122102. <enumeratedValue>
  122103. <name>1</name>
  122104. <description>System clock is gated off.</description>
  122105. <value>#1</value>
  122106. </enumeratedValue>
  122107. </enumeratedValues>
  122108. </field>
  122109. <field>
  122110. <name>PEROFF</name>
  122111. <description>SDHC clock Gated Off Internally</description>
  122112. <bitOffset>6</bitOffset>
  122113. <bitWidth>1</bitWidth>
  122114. <access>read-only</access>
  122115. <enumeratedValues>
  122116. <enumeratedValue>
  122117. <name>0</name>
  122118. <description>SDHC clock is active.</description>
  122119. <value>#0</value>
  122120. </enumeratedValue>
  122121. <enumeratedValue>
  122122. <name>1</name>
  122123. <description>SDHC clock is gated off.</description>
  122124. <value>#1</value>
  122125. </enumeratedValue>
  122126. </enumeratedValues>
  122127. </field>
  122128. <field>
  122129. <name>SDOFF</name>
  122130. <description>SD Clock Gated Off Internally</description>
  122131. <bitOffset>7</bitOffset>
  122132. <bitWidth>1</bitWidth>
  122133. <access>read-only</access>
  122134. <enumeratedValues>
  122135. <enumeratedValue>
  122136. <name>0</name>
  122137. <description>SD clock is active.</description>
  122138. <value>#0</value>
  122139. </enumeratedValue>
  122140. <enumeratedValue>
  122141. <name>1</name>
  122142. <description>SD clock is gated off.</description>
  122143. <value>#1</value>
  122144. </enumeratedValue>
  122145. </enumeratedValues>
  122146. </field>
  122147. <field>
  122148. <name>WTA</name>
  122149. <description>Write Transfer Active</description>
  122150. <bitOffset>8</bitOffset>
  122151. <bitWidth>1</bitWidth>
  122152. <access>read-only</access>
  122153. <enumeratedValues>
  122154. <enumeratedValue>
  122155. <name>0</name>
  122156. <description>No valid data.</description>
  122157. <value>#0</value>
  122158. </enumeratedValue>
  122159. <enumeratedValue>
  122160. <name>1</name>
  122161. <description>Transferring data.</description>
  122162. <value>#1</value>
  122163. </enumeratedValue>
  122164. </enumeratedValues>
  122165. </field>
  122166. <field>
  122167. <name>RTA</name>
  122168. <description>Read Transfer Active</description>
  122169. <bitOffset>9</bitOffset>
  122170. <bitWidth>1</bitWidth>
  122171. <access>read-only</access>
  122172. <enumeratedValues>
  122173. <enumeratedValue>
  122174. <name>0</name>
  122175. <description>No valid data.</description>
  122176. <value>#0</value>
  122177. </enumeratedValue>
  122178. <enumeratedValue>
  122179. <name>1</name>
  122180. <description>Transferring data.</description>
  122181. <value>#1</value>
  122182. </enumeratedValue>
  122183. </enumeratedValues>
  122184. </field>
  122185. <field>
  122186. <name>BWEN</name>
  122187. <description>Buffer Write Enable</description>
  122188. <bitOffset>10</bitOffset>
  122189. <bitWidth>1</bitWidth>
  122190. <access>read-only</access>
  122191. <enumeratedValues>
  122192. <enumeratedValue>
  122193. <name>0</name>
  122194. <description>Write disable, the buffer can hold valid data less than the write watermark level.</description>
  122195. <value>#0</value>
  122196. </enumeratedValue>
  122197. <enumeratedValue>
  122198. <name>1</name>
  122199. <description>Write enable, the buffer can hold valid data greater than the write watermark level.</description>
  122200. <value>#1</value>
  122201. </enumeratedValue>
  122202. </enumeratedValues>
  122203. </field>
  122204. <field>
  122205. <name>BREN</name>
  122206. <description>Buffer Read Enable</description>
  122207. <bitOffset>11</bitOffset>
  122208. <bitWidth>1</bitWidth>
  122209. <access>read-only</access>
  122210. <enumeratedValues>
  122211. <enumeratedValue>
  122212. <name>0</name>
  122213. <description>Read disable, valid data less than the watermark level exist in the buffer.</description>
  122214. <value>#0</value>
  122215. </enumeratedValue>
  122216. <enumeratedValue>
  122217. <name>1</name>
  122218. <description>Read enable, valid data greater than the watermark level exist in the buffer.</description>
  122219. <value>#1</value>
  122220. </enumeratedValue>
  122221. </enumeratedValues>
  122222. </field>
  122223. <field>
  122224. <name>CINS</name>
  122225. <description>Card Inserted</description>
  122226. <bitOffset>16</bitOffset>
  122227. <bitWidth>1</bitWidth>
  122228. <access>read-only</access>
  122229. <enumeratedValues>
  122230. <enumeratedValue>
  122231. <name>0</name>
  122232. <description>Power on reset or no card.</description>
  122233. <value>#0</value>
  122234. </enumeratedValue>
  122235. <enumeratedValue>
  122236. <name>1</name>
  122237. <description>Card inserted.</description>
  122238. <value>#1</value>
  122239. </enumeratedValue>
  122240. </enumeratedValues>
  122241. </field>
  122242. <field>
  122243. <name>CLSL</name>
  122244. <description>CMD Line Signal Level</description>
  122245. <bitOffset>23</bitOffset>
  122246. <bitWidth>1</bitWidth>
  122247. <access>read-only</access>
  122248. </field>
  122249. <field>
  122250. <name>DLSL</name>
  122251. <description>DAT Line Signal Level</description>
  122252. <bitOffset>24</bitOffset>
  122253. <bitWidth>8</bitWidth>
  122254. <access>read-only</access>
  122255. </field>
  122256. </fields>
  122257. </register>
  122258. <register>
  122259. <name>PROCTL</name>
  122260. <description>Protocol Control register</description>
  122261. <addressOffset>0x28</addressOffset>
  122262. <size>32</size>
  122263. <access>read-write</access>
  122264. <resetValue>0x20</resetValue>
  122265. <resetMask>0xFFFFFFFF</resetMask>
  122266. <fields>
  122267. <field>
  122268. <name>LCTL</name>
  122269. <description>LED Control</description>
  122270. <bitOffset>0</bitOffset>
  122271. <bitWidth>1</bitWidth>
  122272. <access>read-write</access>
  122273. <enumeratedValues>
  122274. <enumeratedValue>
  122275. <name>0</name>
  122276. <description>LED off.</description>
  122277. <value>#0</value>
  122278. </enumeratedValue>
  122279. <enumeratedValue>
  122280. <name>1</name>
  122281. <description>LED on.</description>
  122282. <value>#1</value>
  122283. </enumeratedValue>
  122284. </enumeratedValues>
  122285. </field>
  122286. <field>
  122287. <name>DTW</name>
  122288. <description>Data Transfer Width</description>
  122289. <bitOffset>1</bitOffset>
  122290. <bitWidth>2</bitWidth>
  122291. <access>read-write</access>
  122292. <enumeratedValues>
  122293. <enumeratedValue>
  122294. <name>00</name>
  122295. <description>1-bit mode</description>
  122296. <value>#00</value>
  122297. </enumeratedValue>
  122298. <enumeratedValue>
  122299. <name>01</name>
  122300. <description>4-bit mode</description>
  122301. <value>#01</value>
  122302. </enumeratedValue>
  122303. <enumeratedValue>
  122304. <name>10</name>
  122305. <description>8-bit mode</description>
  122306. <value>#10</value>
  122307. </enumeratedValue>
  122308. </enumeratedValues>
  122309. </field>
  122310. <field>
  122311. <name>D3CD</name>
  122312. <description>DAT3 As Card Detection Pin</description>
  122313. <bitOffset>3</bitOffset>
  122314. <bitWidth>1</bitWidth>
  122315. <access>read-write</access>
  122316. <enumeratedValues>
  122317. <enumeratedValue>
  122318. <name>0</name>
  122319. <description>DAT3 does not monitor card Insertion.</description>
  122320. <value>#0</value>
  122321. </enumeratedValue>
  122322. <enumeratedValue>
  122323. <name>1</name>
  122324. <description>DAT3 as card detection pin.</description>
  122325. <value>#1</value>
  122326. </enumeratedValue>
  122327. </enumeratedValues>
  122328. </field>
  122329. <field>
  122330. <name>EMODE</name>
  122331. <description>Endian Mode</description>
  122332. <bitOffset>4</bitOffset>
  122333. <bitWidth>2</bitWidth>
  122334. <access>read-write</access>
  122335. <enumeratedValues>
  122336. <enumeratedValue>
  122337. <name>00</name>
  122338. <description>Big endian mode</description>
  122339. <value>#00</value>
  122340. </enumeratedValue>
  122341. <enumeratedValue>
  122342. <name>01</name>
  122343. <description>Half word big endian mode</description>
  122344. <value>#01</value>
  122345. </enumeratedValue>
  122346. <enumeratedValue>
  122347. <name>10</name>
  122348. <description>Little endian mode</description>
  122349. <value>#10</value>
  122350. </enumeratedValue>
  122351. </enumeratedValues>
  122352. </field>
  122353. <field>
  122354. <name>CDTL</name>
  122355. <description>Card Detect Test Level</description>
  122356. <bitOffset>6</bitOffset>
  122357. <bitWidth>1</bitWidth>
  122358. <access>read-write</access>
  122359. <enumeratedValues>
  122360. <enumeratedValue>
  122361. <name>0</name>
  122362. <description>Card detect test level is 0, no card inserted.</description>
  122363. <value>#0</value>
  122364. </enumeratedValue>
  122365. <enumeratedValue>
  122366. <name>1</name>
  122367. <description>Card detect test level is 1, card inserted.</description>
  122368. <value>#1</value>
  122369. </enumeratedValue>
  122370. </enumeratedValues>
  122371. </field>
  122372. <field>
  122373. <name>CDSS</name>
  122374. <description>Card Detect Signal Selection</description>
  122375. <bitOffset>7</bitOffset>
  122376. <bitWidth>1</bitWidth>
  122377. <access>read-write</access>
  122378. <enumeratedValues>
  122379. <enumeratedValue>
  122380. <name>0</name>
  122381. <description>Card detection level is selected for normal purpose.</description>
  122382. <value>#0</value>
  122383. </enumeratedValue>
  122384. <enumeratedValue>
  122385. <name>1</name>
  122386. <description>Card detection test level is selected for test purpose.</description>
  122387. <value>#1</value>
  122388. </enumeratedValue>
  122389. </enumeratedValues>
  122390. </field>
  122391. <field>
  122392. <name>DMAS</name>
  122393. <description>DMA Select</description>
  122394. <bitOffset>8</bitOffset>
  122395. <bitWidth>2</bitWidth>
  122396. <access>read-write</access>
  122397. <enumeratedValues>
  122398. <enumeratedValue>
  122399. <name>00</name>
  122400. <description>No DMA or simple DMA is selected.</description>
  122401. <value>#00</value>
  122402. </enumeratedValue>
  122403. <enumeratedValue>
  122404. <name>01</name>
  122405. <description>ADMA1 is selected.</description>
  122406. <value>#01</value>
  122407. </enumeratedValue>
  122408. <enumeratedValue>
  122409. <name>10</name>
  122410. <description>ADMA2 is selected.</description>
  122411. <value>#10</value>
  122412. </enumeratedValue>
  122413. </enumeratedValues>
  122414. </field>
  122415. <field>
  122416. <name>SABGREQ</name>
  122417. <description>Stop At Block Gap Request</description>
  122418. <bitOffset>16</bitOffset>
  122419. <bitWidth>1</bitWidth>
  122420. <access>read-write</access>
  122421. <enumeratedValues>
  122422. <enumeratedValue>
  122423. <name>0</name>
  122424. <description>Transfer</description>
  122425. <value>#0</value>
  122426. </enumeratedValue>
  122427. <enumeratedValue>
  122428. <name>1</name>
  122429. <description>Stop</description>
  122430. <value>#1</value>
  122431. </enumeratedValue>
  122432. </enumeratedValues>
  122433. </field>
  122434. <field>
  122435. <name>CREQ</name>
  122436. <description>Continue Request</description>
  122437. <bitOffset>17</bitOffset>
  122438. <bitWidth>1</bitWidth>
  122439. <access>read-write</access>
  122440. <enumeratedValues>
  122441. <enumeratedValue>
  122442. <name>0</name>
  122443. <description>No effect.</description>
  122444. <value>#0</value>
  122445. </enumeratedValue>
  122446. <enumeratedValue>
  122447. <name>1</name>
  122448. <description>Restart</description>
  122449. <value>#1</value>
  122450. </enumeratedValue>
  122451. </enumeratedValues>
  122452. </field>
  122453. <field>
  122454. <name>RWCTL</name>
  122455. <description>Read Wait Control</description>
  122456. <bitOffset>18</bitOffset>
  122457. <bitWidth>1</bitWidth>
  122458. <access>read-write</access>
  122459. <enumeratedValues>
  122460. <enumeratedValue>
  122461. <name>0</name>
  122462. <description>Disable read wait control, and stop SD clock at block gap when SABGREQ is set.</description>
  122463. <value>#0</value>
  122464. </enumeratedValue>
  122465. <enumeratedValue>
  122466. <name>1</name>
  122467. <description>Enable read wait control, and assert read wait without stopping SD clock at block gap when SABGREQ bit is set.</description>
  122468. <value>#1</value>
  122469. </enumeratedValue>
  122470. </enumeratedValues>
  122471. </field>
  122472. <field>
  122473. <name>IABG</name>
  122474. <description>Interrupt At Block Gap</description>
  122475. <bitOffset>19</bitOffset>
  122476. <bitWidth>1</bitWidth>
  122477. <access>read-write</access>
  122478. <enumeratedValues>
  122479. <enumeratedValue>
  122480. <name>0</name>
  122481. <description>Disabled</description>
  122482. <value>#0</value>
  122483. </enumeratedValue>
  122484. <enumeratedValue>
  122485. <name>1</name>
  122486. <description>Enabled</description>
  122487. <value>#1</value>
  122488. </enumeratedValue>
  122489. </enumeratedValues>
  122490. </field>
  122491. <field>
  122492. <name>WECINT</name>
  122493. <description>Wakeup Event Enable On Card Interrupt</description>
  122494. <bitOffset>24</bitOffset>
  122495. <bitWidth>1</bitWidth>
  122496. <access>read-write</access>
  122497. <enumeratedValues>
  122498. <enumeratedValue>
  122499. <name>0</name>
  122500. <description>Disabled</description>
  122501. <value>#0</value>
  122502. </enumeratedValue>
  122503. <enumeratedValue>
  122504. <name>1</name>
  122505. <description>Enabled</description>
  122506. <value>#1</value>
  122507. </enumeratedValue>
  122508. </enumeratedValues>
  122509. </field>
  122510. <field>
  122511. <name>WECINS</name>
  122512. <description>Wakeup Event Enable On SD Card Insertion</description>
  122513. <bitOffset>25</bitOffset>
  122514. <bitWidth>1</bitWidth>
  122515. <access>read-write</access>
  122516. <enumeratedValues>
  122517. <enumeratedValue>
  122518. <name>0</name>
  122519. <description>Disabled</description>
  122520. <value>#0</value>
  122521. </enumeratedValue>
  122522. <enumeratedValue>
  122523. <name>1</name>
  122524. <description>Enabled</description>
  122525. <value>#1</value>
  122526. </enumeratedValue>
  122527. </enumeratedValues>
  122528. </field>
  122529. <field>
  122530. <name>WECRM</name>
  122531. <description>Wakeup Event Enable On SD Card Removal</description>
  122532. <bitOffset>26</bitOffset>
  122533. <bitWidth>1</bitWidth>
  122534. <access>read-write</access>
  122535. <enumeratedValues>
  122536. <enumeratedValue>
  122537. <name>0</name>
  122538. <description>Disabled</description>
  122539. <value>#0</value>
  122540. </enumeratedValue>
  122541. <enumeratedValue>
  122542. <name>1</name>
  122543. <description>Enabled</description>
  122544. <value>#1</value>
  122545. </enumeratedValue>
  122546. </enumeratedValues>
  122547. </field>
  122548. </fields>
  122549. </register>
  122550. <register>
  122551. <name>SYSCTL</name>
  122552. <description>System Control register</description>
  122553. <addressOffset>0x2C</addressOffset>
  122554. <size>32</size>
  122555. <access>read-write</access>
  122556. <resetValue>0x8008</resetValue>
  122557. <resetMask>0xFFFFFFFF</resetMask>
  122558. <fields>
  122559. <field>
  122560. <name>IPGEN</name>
  122561. <description>IPG Clock Enable</description>
  122562. <bitOffset>0</bitOffset>
  122563. <bitWidth>1</bitWidth>
  122564. <access>read-write</access>
  122565. <enumeratedValues>
  122566. <enumeratedValue>
  122567. <name>0</name>
  122568. <description>Bus clock will be internally gated off.</description>
  122569. <value>#0</value>
  122570. </enumeratedValue>
  122571. <enumeratedValue>
  122572. <name>1</name>
  122573. <description>Bus clock will not be automatically gated off.</description>
  122574. <value>#1</value>
  122575. </enumeratedValue>
  122576. </enumeratedValues>
  122577. </field>
  122578. <field>
  122579. <name>HCKEN</name>
  122580. <description>System Clock Enable</description>
  122581. <bitOffset>1</bitOffset>
  122582. <bitWidth>1</bitWidth>
  122583. <access>read-write</access>
  122584. <enumeratedValues>
  122585. <enumeratedValue>
  122586. <name>0</name>
  122587. <description>System clock will be internally gated off.</description>
  122588. <value>#0</value>
  122589. </enumeratedValue>
  122590. <enumeratedValue>
  122591. <name>1</name>
  122592. <description>System clock will not be automatically gated off.</description>
  122593. <value>#1</value>
  122594. </enumeratedValue>
  122595. </enumeratedValues>
  122596. </field>
  122597. <field>
  122598. <name>PEREN</name>
  122599. <description>Peripheral Clock Enable</description>
  122600. <bitOffset>2</bitOffset>
  122601. <bitWidth>1</bitWidth>
  122602. <access>read-write</access>
  122603. <enumeratedValues>
  122604. <enumeratedValue>
  122605. <name>0</name>
  122606. <description>SDHC clock will be internally gated off.</description>
  122607. <value>#0</value>
  122608. </enumeratedValue>
  122609. <enumeratedValue>
  122610. <name>1</name>
  122611. <description>SDHC clock will not be automatically gated off.</description>
  122612. <value>#1</value>
  122613. </enumeratedValue>
  122614. </enumeratedValues>
  122615. </field>
  122616. <field>
  122617. <name>SDCLKEN</name>
  122618. <description>SD Clock Enable</description>
  122619. <bitOffset>3</bitOffset>
  122620. <bitWidth>1</bitWidth>
  122621. <access>read-write</access>
  122622. </field>
  122623. <field>
  122624. <name>DVS</name>
  122625. <description>Divisor</description>
  122626. <bitOffset>4</bitOffset>
  122627. <bitWidth>4</bitWidth>
  122628. <access>read-write</access>
  122629. <enumeratedValues>
  122630. <enumeratedValue>
  122631. <name>0</name>
  122632. <description>Divisor by 1.</description>
  122633. <value>#0000</value>
  122634. </enumeratedValue>
  122635. <enumeratedValue>
  122636. <name>1</name>
  122637. <description>Divisor by 2.</description>
  122638. <value>#0001</value>
  122639. </enumeratedValue>
  122640. <enumeratedValue>
  122641. <name>1110</name>
  122642. <description>Divisor by 15.</description>
  122643. <value>#1110</value>
  122644. </enumeratedValue>
  122645. <enumeratedValue>
  122646. <name>1111</name>
  122647. <description>Divisor by 16.</description>
  122648. <value>#1111</value>
  122649. </enumeratedValue>
  122650. </enumeratedValues>
  122651. </field>
  122652. <field>
  122653. <name>SDCLKFS</name>
  122654. <description>SDCLK Frequency Select</description>
  122655. <bitOffset>8</bitOffset>
  122656. <bitWidth>8</bitWidth>
  122657. <access>read-write</access>
  122658. <enumeratedValues>
  122659. <enumeratedValue>
  122660. <name>1</name>
  122661. <description>Base clock divided by 2.</description>
  122662. <value>#1</value>
  122663. </enumeratedValue>
  122664. <enumeratedValue>
  122665. <name>10</name>
  122666. <description>Base clock divided by 4.</description>
  122667. <value>#10</value>
  122668. </enumeratedValue>
  122669. <enumeratedValue>
  122670. <name>100</name>
  122671. <description>Base clock divided by 8.</description>
  122672. <value>#100</value>
  122673. </enumeratedValue>
  122674. <enumeratedValue>
  122675. <name>1000</name>
  122676. <description>Base clock divided by 16.</description>
  122677. <value>#1000</value>
  122678. </enumeratedValue>
  122679. <enumeratedValue>
  122680. <name>10000</name>
  122681. <description>Base clock divided by 32.</description>
  122682. <value>#10000</value>
  122683. </enumeratedValue>
  122684. <enumeratedValue>
  122685. <name>100000</name>
  122686. <description>Base clock divided by 64.</description>
  122687. <value>#100000</value>
  122688. </enumeratedValue>
  122689. <enumeratedValue>
  122690. <name>1000000</name>
  122691. <description>Base clock divided by 128.</description>
  122692. <value>#1000000</value>
  122693. </enumeratedValue>
  122694. <enumeratedValue>
  122695. <name>10000000</name>
  122696. <description>Base clock divided by 256.</description>
  122697. <value>#10000000</value>
  122698. </enumeratedValue>
  122699. </enumeratedValues>
  122700. </field>
  122701. <field>
  122702. <name>DTOCV</name>
  122703. <description>Data Timeout Counter Value</description>
  122704. <bitOffset>16</bitOffset>
  122705. <bitWidth>4</bitWidth>
  122706. <access>read-write</access>
  122707. <enumeratedValues>
  122708. <enumeratedValue>
  122709. <name>0000</name>
  122710. <description>SDCLK x 2 13</description>
  122711. <value>#0000</value>
  122712. </enumeratedValue>
  122713. <enumeratedValue>
  122714. <name>0001</name>
  122715. <description>SDCLK x 2 14</description>
  122716. <value>#0001</value>
  122717. </enumeratedValue>
  122718. <enumeratedValue>
  122719. <name>1110</name>
  122720. <description>SDCLK x 2 27</description>
  122721. <value>#1110</value>
  122722. </enumeratedValue>
  122723. </enumeratedValues>
  122724. </field>
  122725. <field>
  122726. <name>RSTA</name>
  122727. <description>Software Reset For ALL</description>
  122728. <bitOffset>24</bitOffset>
  122729. <bitWidth>1</bitWidth>
  122730. <access>write-only</access>
  122731. <enumeratedValues>
  122732. <enumeratedValue>
  122733. <name>0</name>
  122734. <description>No reset.</description>
  122735. <value>#0</value>
  122736. </enumeratedValue>
  122737. <enumeratedValue>
  122738. <name>1</name>
  122739. <description>Reset.</description>
  122740. <value>#1</value>
  122741. </enumeratedValue>
  122742. </enumeratedValues>
  122743. </field>
  122744. <field>
  122745. <name>RSTC</name>
  122746. <description>Software Reset For CMD Line</description>
  122747. <bitOffset>25</bitOffset>
  122748. <bitWidth>1</bitWidth>
  122749. <access>write-only</access>
  122750. <enumeratedValues>
  122751. <enumeratedValue>
  122752. <name>0</name>
  122753. <description>No reset.</description>
  122754. <value>#0</value>
  122755. </enumeratedValue>
  122756. <enumeratedValue>
  122757. <name>1</name>
  122758. <description>Reset.</description>
  122759. <value>#1</value>
  122760. </enumeratedValue>
  122761. </enumeratedValues>
  122762. </field>
  122763. <field>
  122764. <name>RSTD</name>
  122765. <description>Software Reset For DAT Line</description>
  122766. <bitOffset>26</bitOffset>
  122767. <bitWidth>1</bitWidth>
  122768. <access>write-only</access>
  122769. <enumeratedValues>
  122770. <enumeratedValue>
  122771. <name>0</name>
  122772. <description>No reset.</description>
  122773. <value>#0</value>
  122774. </enumeratedValue>
  122775. <enumeratedValue>
  122776. <name>1</name>
  122777. <description>Reset.</description>
  122778. <value>#1</value>
  122779. </enumeratedValue>
  122780. </enumeratedValues>
  122781. </field>
  122782. <field>
  122783. <name>INITA</name>
  122784. <description>Initialization Active</description>
  122785. <bitOffset>27</bitOffset>
  122786. <bitWidth>1</bitWidth>
  122787. <access>read-write</access>
  122788. </field>
  122789. </fields>
  122790. </register>
  122791. <register>
  122792. <name>IRQSTAT</name>
  122793. <description>Interrupt Status register</description>
  122794. <addressOffset>0x30</addressOffset>
  122795. <size>32</size>
  122796. <access>read-write</access>
  122797. <resetValue>0</resetValue>
  122798. <resetMask>0xFFFFFFFF</resetMask>
  122799. <fields>
  122800. <field>
  122801. <name>CC</name>
  122802. <description>Command Complete</description>
  122803. <bitOffset>0</bitOffset>
  122804. <bitWidth>1</bitWidth>
  122805. <access>read-write</access>
  122806. <enumeratedValues>
  122807. <enumeratedValue>
  122808. <name>0</name>
  122809. <description>Command not complete.</description>
  122810. <value>#0</value>
  122811. </enumeratedValue>
  122812. <enumeratedValue>
  122813. <name>1</name>
  122814. <description>Command complete.</description>
  122815. <value>#1</value>
  122816. </enumeratedValue>
  122817. </enumeratedValues>
  122818. </field>
  122819. <field>
  122820. <name>TC</name>
  122821. <description>Transfer Complete</description>
  122822. <bitOffset>1</bitOffset>
  122823. <bitWidth>1</bitWidth>
  122824. <access>read-write</access>
  122825. <enumeratedValues>
  122826. <enumeratedValue>
  122827. <name>0</name>
  122828. <description>Transfer not complete.</description>
  122829. <value>#0</value>
  122830. </enumeratedValue>
  122831. <enumeratedValue>
  122832. <name>1</name>
  122833. <description>Transfer complete.</description>
  122834. <value>#1</value>
  122835. </enumeratedValue>
  122836. </enumeratedValues>
  122837. </field>
  122838. <field>
  122839. <name>BGE</name>
  122840. <description>Block Gap Event</description>
  122841. <bitOffset>2</bitOffset>
  122842. <bitWidth>1</bitWidth>
  122843. <access>read-write</access>
  122844. <enumeratedValues>
  122845. <enumeratedValue>
  122846. <name>0</name>
  122847. <description>No block gap event.</description>
  122848. <value>#0</value>
  122849. </enumeratedValue>
  122850. <enumeratedValue>
  122851. <name>1</name>
  122852. <description>Transaction stopped at block gap.</description>
  122853. <value>#1</value>
  122854. </enumeratedValue>
  122855. </enumeratedValues>
  122856. </field>
  122857. <field>
  122858. <name>DINT</name>
  122859. <description>DMA Interrupt</description>
  122860. <bitOffset>3</bitOffset>
  122861. <bitWidth>1</bitWidth>
  122862. <access>read-write</access>
  122863. <enumeratedValues>
  122864. <enumeratedValue>
  122865. <name>0</name>
  122866. <description>No DMA Interrupt.</description>
  122867. <value>#0</value>
  122868. </enumeratedValue>
  122869. <enumeratedValue>
  122870. <name>1</name>
  122871. <description>DMA Interrupt is generated.</description>
  122872. <value>#1</value>
  122873. </enumeratedValue>
  122874. </enumeratedValues>
  122875. </field>
  122876. <field>
  122877. <name>BWR</name>
  122878. <description>Buffer Write Ready</description>
  122879. <bitOffset>4</bitOffset>
  122880. <bitWidth>1</bitWidth>
  122881. <access>read-write</access>
  122882. <enumeratedValues>
  122883. <enumeratedValue>
  122884. <name>0</name>
  122885. <description>Not ready to write buffer.</description>
  122886. <value>#0</value>
  122887. </enumeratedValue>
  122888. <enumeratedValue>
  122889. <name>1</name>
  122890. <description>Ready to write buffer.</description>
  122891. <value>#1</value>
  122892. </enumeratedValue>
  122893. </enumeratedValues>
  122894. </field>
  122895. <field>
  122896. <name>BRR</name>
  122897. <description>Buffer Read Ready</description>
  122898. <bitOffset>5</bitOffset>
  122899. <bitWidth>1</bitWidth>
  122900. <access>read-write</access>
  122901. <enumeratedValues>
  122902. <enumeratedValue>
  122903. <name>0</name>
  122904. <description>Not ready to read buffer.</description>
  122905. <value>#0</value>
  122906. </enumeratedValue>
  122907. <enumeratedValue>
  122908. <name>1</name>
  122909. <description>Ready to read buffer.</description>
  122910. <value>#1</value>
  122911. </enumeratedValue>
  122912. </enumeratedValues>
  122913. </field>
  122914. <field>
  122915. <name>CINS</name>
  122916. <description>Card Insertion</description>
  122917. <bitOffset>6</bitOffset>
  122918. <bitWidth>1</bitWidth>
  122919. <access>read-write</access>
  122920. <enumeratedValues>
  122921. <enumeratedValue>
  122922. <name>0</name>
  122923. <description>Card state unstable or removed.</description>
  122924. <value>#0</value>
  122925. </enumeratedValue>
  122926. <enumeratedValue>
  122927. <name>1</name>
  122928. <description>Card inserted.</description>
  122929. <value>#1</value>
  122930. </enumeratedValue>
  122931. </enumeratedValues>
  122932. </field>
  122933. <field>
  122934. <name>CRM</name>
  122935. <description>Card Removal</description>
  122936. <bitOffset>7</bitOffset>
  122937. <bitWidth>1</bitWidth>
  122938. <access>read-write</access>
  122939. <enumeratedValues>
  122940. <enumeratedValue>
  122941. <name>0</name>
  122942. <description>Card state unstable or inserted.</description>
  122943. <value>#0</value>
  122944. </enumeratedValue>
  122945. <enumeratedValue>
  122946. <name>1</name>
  122947. <description>Card removed.</description>
  122948. <value>#1</value>
  122949. </enumeratedValue>
  122950. </enumeratedValues>
  122951. </field>
  122952. <field>
  122953. <name>CINT</name>
  122954. <description>Card Interrupt</description>
  122955. <bitOffset>8</bitOffset>
  122956. <bitWidth>1</bitWidth>
  122957. <access>read-write</access>
  122958. <enumeratedValues>
  122959. <enumeratedValue>
  122960. <name>0</name>
  122961. <description>No Card Interrupt.</description>
  122962. <value>#0</value>
  122963. </enumeratedValue>
  122964. <enumeratedValue>
  122965. <name>1</name>
  122966. <description>Generate Card Interrupt.</description>
  122967. <value>#1</value>
  122968. </enumeratedValue>
  122969. </enumeratedValues>
  122970. </field>
  122971. <field>
  122972. <name>CTOE</name>
  122973. <description>Command Timeout Error</description>
  122974. <bitOffset>16</bitOffset>
  122975. <bitWidth>1</bitWidth>
  122976. <access>read-write</access>
  122977. <enumeratedValues>
  122978. <enumeratedValue>
  122979. <name>0</name>
  122980. <description>No error.</description>
  122981. <value>#0</value>
  122982. </enumeratedValue>
  122983. <enumeratedValue>
  122984. <name>1</name>
  122985. <description>Time out.</description>
  122986. <value>#1</value>
  122987. </enumeratedValue>
  122988. </enumeratedValues>
  122989. </field>
  122990. <field>
  122991. <name>CCE</name>
  122992. <description>Command CRC Error</description>
  122993. <bitOffset>17</bitOffset>
  122994. <bitWidth>1</bitWidth>
  122995. <access>read-write</access>
  122996. <enumeratedValues>
  122997. <enumeratedValue>
  122998. <name>0</name>
  122999. <description>No error.</description>
  123000. <value>#0</value>
  123001. </enumeratedValue>
  123002. <enumeratedValue>
  123003. <name>1</name>
  123004. <description>CRC Error generated.</description>
  123005. <value>#1</value>
  123006. </enumeratedValue>
  123007. </enumeratedValues>
  123008. </field>
  123009. <field>
  123010. <name>CEBE</name>
  123011. <description>Command End Bit Error</description>
  123012. <bitOffset>18</bitOffset>
  123013. <bitWidth>1</bitWidth>
  123014. <access>read-write</access>
  123015. <enumeratedValues>
  123016. <enumeratedValue>
  123017. <name>0</name>
  123018. <description>No error.</description>
  123019. <value>#0</value>
  123020. </enumeratedValue>
  123021. <enumeratedValue>
  123022. <name>1</name>
  123023. <description>End Bit Error generated.</description>
  123024. <value>#1</value>
  123025. </enumeratedValue>
  123026. </enumeratedValues>
  123027. </field>
  123028. <field>
  123029. <name>CIE</name>
  123030. <description>Command Index Error</description>
  123031. <bitOffset>19</bitOffset>
  123032. <bitWidth>1</bitWidth>
  123033. <access>read-write</access>
  123034. <enumeratedValues>
  123035. <enumeratedValue>
  123036. <name>0</name>
  123037. <description>No error.</description>
  123038. <value>#0</value>
  123039. </enumeratedValue>
  123040. <enumeratedValue>
  123041. <name>1</name>
  123042. <description>Error.</description>
  123043. <value>#1</value>
  123044. </enumeratedValue>
  123045. </enumeratedValues>
  123046. </field>
  123047. <field>
  123048. <name>DTOE</name>
  123049. <description>Data Timeout Error</description>
  123050. <bitOffset>20</bitOffset>
  123051. <bitWidth>1</bitWidth>
  123052. <access>read-write</access>
  123053. <enumeratedValues>
  123054. <enumeratedValue>
  123055. <name>0</name>
  123056. <description>No error.</description>
  123057. <value>#0</value>
  123058. </enumeratedValue>
  123059. <enumeratedValue>
  123060. <name>1</name>
  123061. <description>Time out.</description>
  123062. <value>#1</value>
  123063. </enumeratedValue>
  123064. </enumeratedValues>
  123065. </field>
  123066. <field>
  123067. <name>DCE</name>
  123068. <description>Data CRC Error</description>
  123069. <bitOffset>21</bitOffset>
  123070. <bitWidth>1</bitWidth>
  123071. <access>read-write</access>
  123072. <enumeratedValues>
  123073. <enumeratedValue>
  123074. <name>0</name>
  123075. <description>No error.</description>
  123076. <value>#0</value>
  123077. </enumeratedValue>
  123078. <enumeratedValue>
  123079. <name>1</name>
  123080. <description>Error.</description>
  123081. <value>#1</value>
  123082. </enumeratedValue>
  123083. </enumeratedValues>
  123084. </field>
  123085. <field>
  123086. <name>DEBE</name>
  123087. <description>Data End Bit Error</description>
  123088. <bitOffset>22</bitOffset>
  123089. <bitWidth>1</bitWidth>
  123090. <access>read-write</access>
  123091. <enumeratedValues>
  123092. <enumeratedValue>
  123093. <name>0</name>
  123094. <description>No error.</description>
  123095. <value>#0</value>
  123096. </enumeratedValue>
  123097. <enumeratedValue>
  123098. <name>1</name>
  123099. <description>Error.</description>
  123100. <value>#1</value>
  123101. </enumeratedValue>
  123102. </enumeratedValues>
  123103. </field>
  123104. <field>
  123105. <name>AC12E</name>
  123106. <description>Auto CMD12 Error</description>
  123107. <bitOffset>24</bitOffset>
  123108. <bitWidth>1</bitWidth>
  123109. <access>read-write</access>
  123110. <enumeratedValues>
  123111. <enumeratedValue>
  123112. <name>0</name>
  123113. <description>No error.</description>
  123114. <value>#0</value>
  123115. </enumeratedValue>
  123116. <enumeratedValue>
  123117. <name>1</name>
  123118. <description>Error.</description>
  123119. <value>#1</value>
  123120. </enumeratedValue>
  123121. </enumeratedValues>
  123122. </field>
  123123. <field>
  123124. <name>DMAE</name>
  123125. <description>DMA Error</description>
  123126. <bitOffset>28</bitOffset>
  123127. <bitWidth>1</bitWidth>
  123128. <access>read-write</access>
  123129. <enumeratedValues>
  123130. <enumeratedValue>
  123131. <name>0</name>
  123132. <description>No error.</description>
  123133. <value>#0</value>
  123134. </enumeratedValue>
  123135. <enumeratedValue>
  123136. <name>1</name>
  123137. <description>Error.</description>
  123138. <value>#1</value>
  123139. </enumeratedValue>
  123140. </enumeratedValues>
  123141. </field>
  123142. </fields>
  123143. </register>
  123144. <register>
  123145. <name>IRQSTATEN</name>
  123146. <description>Interrupt Status Enable register</description>
  123147. <addressOffset>0x34</addressOffset>
  123148. <size>32</size>
  123149. <access>read-write</access>
  123150. <resetValue>0x117F013F</resetValue>
  123151. <resetMask>0xFFFFFFFF</resetMask>
  123152. <fields>
  123153. <field>
  123154. <name>CCSEN</name>
  123155. <description>Command Complete Status Enable</description>
  123156. <bitOffset>0</bitOffset>
  123157. <bitWidth>1</bitWidth>
  123158. <access>read-write</access>
  123159. <enumeratedValues>
  123160. <enumeratedValue>
  123161. <name>0</name>
  123162. <description>Masked</description>
  123163. <value>#0</value>
  123164. </enumeratedValue>
  123165. <enumeratedValue>
  123166. <name>1</name>
  123167. <description>Enabled</description>
  123168. <value>#1</value>
  123169. </enumeratedValue>
  123170. </enumeratedValues>
  123171. </field>
  123172. <field>
  123173. <name>TCSEN</name>
  123174. <description>Transfer Complete Status Enable</description>
  123175. <bitOffset>1</bitOffset>
  123176. <bitWidth>1</bitWidth>
  123177. <access>read-write</access>
  123178. <enumeratedValues>
  123179. <enumeratedValue>
  123180. <name>0</name>
  123181. <description>Masked</description>
  123182. <value>#0</value>
  123183. </enumeratedValue>
  123184. <enumeratedValue>
  123185. <name>1</name>
  123186. <description>Enabled</description>
  123187. <value>#1</value>
  123188. </enumeratedValue>
  123189. </enumeratedValues>
  123190. </field>
  123191. <field>
  123192. <name>BGESEN</name>
  123193. <description>Block Gap Event Status Enable</description>
  123194. <bitOffset>2</bitOffset>
  123195. <bitWidth>1</bitWidth>
  123196. <access>read-write</access>
  123197. <enumeratedValues>
  123198. <enumeratedValue>
  123199. <name>0</name>
  123200. <description>Masked</description>
  123201. <value>#0</value>
  123202. </enumeratedValue>
  123203. <enumeratedValue>
  123204. <name>1</name>
  123205. <description>Enabled</description>
  123206. <value>#1</value>
  123207. </enumeratedValue>
  123208. </enumeratedValues>
  123209. </field>
  123210. <field>
  123211. <name>DINTSEN</name>
  123212. <description>DMA Interrupt Status Enable</description>
  123213. <bitOffset>3</bitOffset>
  123214. <bitWidth>1</bitWidth>
  123215. <access>read-write</access>
  123216. <enumeratedValues>
  123217. <enumeratedValue>
  123218. <name>0</name>
  123219. <description>Masked</description>
  123220. <value>#0</value>
  123221. </enumeratedValue>
  123222. <enumeratedValue>
  123223. <name>1</name>
  123224. <description>Enabled</description>
  123225. <value>#1</value>
  123226. </enumeratedValue>
  123227. </enumeratedValues>
  123228. </field>
  123229. <field>
  123230. <name>BWRSEN</name>
  123231. <description>Buffer Write Ready Status Enable</description>
  123232. <bitOffset>4</bitOffset>
  123233. <bitWidth>1</bitWidth>
  123234. <access>read-write</access>
  123235. <enumeratedValues>
  123236. <enumeratedValue>
  123237. <name>0</name>
  123238. <description>Masked</description>
  123239. <value>#0</value>
  123240. </enumeratedValue>
  123241. <enumeratedValue>
  123242. <name>1</name>
  123243. <description>Enabled</description>
  123244. <value>#1</value>
  123245. </enumeratedValue>
  123246. </enumeratedValues>
  123247. </field>
  123248. <field>
  123249. <name>BRRSEN</name>
  123250. <description>Buffer Read Ready Status Enable</description>
  123251. <bitOffset>5</bitOffset>
  123252. <bitWidth>1</bitWidth>
  123253. <access>read-write</access>
  123254. <enumeratedValues>
  123255. <enumeratedValue>
  123256. <name>0</name>
  123257. <description>Masked</description>
  123258. <value>#0</value>
  123259. </enumeratedValue>
  123260. <enumeratedValue>
  123261. <name>1</name>
  123262. <description>Enabled</description>
  123263. <value>#1</value>
  123264. </enumeratedValue>
  123265. </enumeratedValues>
  123266. </field>
  123267. <field>
  123268. <name>CINSEN</name>
  123269. <description>Card Insertion Status Enable</description>
  123270. <bitOffset>6</bitOffset>
  123271. <bitWidth>1</bitWidth>
  123272. <access>read-write</access>
  123273. <enumeratedValues>
  123274. <enumeratedValue>
  123275. <name>0</name>
  123276. <description>Masked</description>
  123277. <value>#0</value>
  123278. </enumeratedValue>
  123279. <enumeratedValue>
  123280. <name>1</name>
  123281. <description>Enabled</description>
  123282. <value>#1</value>
  123283. </enumeratedValue>
  123284. </enumeratedValues>
  123285. </field>
  123286. <field>
  123287. <name>CRMSEN</name>
  123288. <description>Card Removal Status Enable</description>
  123289. <bitOffset>7</bitOffset>
  123290. <bitWidth>1</bitWidth>
  123291. <access>read-write</access>
  123292. <enumeratedValues>
  123293. <enumeratedValue>
  123294. <name>0</name>
  123295. <description>Masked</description>
  123296. <value>#0</value>
  123297. </enumeratedValue>
  123298. <enumeratedValue>
  123299. <name>1</name>
  123300. <description>Enabled</description>
  123301. <value>#1</value>
  123302. </enumeratedValue>
  123303. </enumeratedValues>
  123304. </field>
  123305. <field>
  123306. <name>CINTSEN</name>
  123307. <description>Card Interrupt Status Enable</description>
  123308. <bitOffset>8</bitOffset>
  123309. <bitWidth>1</bitWidth>
  123310. <access>read-write</access>
  123311. <enumeratedValues>
  123312. <enumeratedValue>
  123313. <name>0</name>
  123314. <description>Masked</description>
  123315. <value>#0</value>
  123316. </enumeratedValue>
  123317. <enumeratedValue>
  123318. <name>1</name>
  123319. <description>Enabled</description>
  123320. <value>#1</value>
  123321. </enumeratedValue>
  123322. </enumeratedValues>
  123323. </field>
  123324. <field>
  123325. <name>CTOESEN</name>
  123326. <description>Command Timeout Error Status Enable</description>
  123327. <bitOffset>16</bitOffset>
  123328. <bitWidth>1</bitWidth>
  123329. <access>read-write</access>
  123330. <enumeratedValues>
  123331. <enumeratedValue>
  123332. <name>0</name>
  123333. <description>Masked</description>
  123334. <value>#0</value>
  123335. </enumeratedValue>
  123336. <enumeratedValue>
  123337. <name>1</name>
  123338. <description>Enabled</description>
  123339. <value>#1</value>
  123340. </enumeratedValue>
  123341. </enumeratedValues>
  123342. </field>
  123343. <field>
  123344. <name>CCESEN</name>
  123345. <description>Command CRC Error Status Enable</description>
  123346. <bitOffset>17</bitOffset>
  123347. <bitWidth>1</bitWidth>
  123348. <access>read-write</access>
  123349. <enumeratedValues>
  123350. <enumeratedValue>
  123351. <name>0</name>
  123352. <description>Masked</description>
  123353. <value>#0</value>
  123354. </enumeratedValue>
  123355. <enumeratedValue>
  123356. <name>1</name>
  123357. <description>Enabled</description>
  123358. <value>#1</value>
  123359. </enumeratedValue>
  123360. </enumeratedValues>
  123361. </field>
  123362. <field>
  123363. <name>CEBESEN</name>
  123364. <description>Command End Bit Error Status Enable</description>
  123365. <bitOffset>18</bitOffset>
  123366. <bitWidth>1</bitWidth>
  123367. <access>read-write</access>
  123368. <enumeratedValues>
  123369. <enumeratedValue>
  123370. <name>0</name>
  123371. <description>Masked</description>
  123372. <value>#0</value>
  123373. </enumeratedValue>
  123374. <enumeratedValue>
  123375. <name>1</name>
  123376. <description>Enabled</description>
  123377. <value>#1</value>
  123378. </enumeratedValue>
  123379. </enumeratedValues>
  123380. </field>
  123381. <field>
  123382. <name>CIESEN</name>
  123383. <description>Command Index Error Status Enable</description>
  123384. <bitOffset>19</bitOffset>
  123385. <bitWidth>1</bitWidth>
  123386. <access>read-write</access>
  123387. <enumeratedValues>
  123388. <enumeratedValue>
  123389. <name>0</name>
  123390. <description>Masked</description>
  123391. <value>#0</value>
  123392. </enumeratedValue>
  123393. <enumeratedValue>
  123394. <name>1</name>
  123395. <description>Enabled</description>
  123396. <value>#1</value>
  123397. </enumeratedValue>
  123398. </enumeratedValues>
  123399. </field>
  123400. <field>
  123401. <name>DTOESEN</name>
  123402. <description>Data Timeout Error Status Enable</description>
  123403. <bitOffset>20</bitOffset>
  123404. <bitWidth>1</bitWidth>
  123405. <access>read-write</access>
  123406. <enumeratedValues>
  123407. <enumeratedValue>
  123408. <name>0</name>
  123409. <description>Masked</description>
  123410. <value>#0</value>
  123411. </enumeratedValue>
  123412. <enumeratedValue>
  123413. <name>1</name>
  123414. <description>Enabled</description>
  123415. <value>#1</value>
  123416. </enumeratedValue>
  123417. </enumeratedValues>
  123418. </field>
  123419. <field>
  123420. <name>DCESEN</name>
  123421. <description>Data CRC Error Status Enable</description>
  123422. <bitOffset>21</bitOffset>
  123423. <bitWidth>1</bitWidth>
  123424. <access>read-write</access>
  123425. <enumeratedValues>
  123426. <enumeratedValue>
  123427. <name>0</name>
  123428. <description>Masked</description>
  123429. <value>#0</value>
  123430. </enumeratedValue>
  123431. <enumeratedValue>
  123432. <name>1</name>
  123433. <description>Enabled</description>
  123434. <value>#1</value>
  123435. </enumeratedValue>
  123436. </enumeratedValues>
  123437. </field>
  123438. <field>
  123439. <name>DEBESEN</name>
  123440. <description>Data End Bit Error Status Enable</description>
  123441. <bitOffset>22</bitOffset>
  123442. <bitWidth>1</bitWidth>
  123443. <access>read-write</access>
  123444. <enumeratedValues>
  123445. <enumeratedValue>
  123446. <name>0</name>
  123447. <description>Masked</description>
  123448. <value>#0</value>
  123449. </enumeratedValue>
  123450. <enumeratedValue>
  123451. <name>1</name>
  123452. <description>Enabled</description>
  123453. <value>#1</value>
  123454. </enumeratedValue>
  123455. </enumeratedValues>
  123456. </field>
  123457. <field>
  123458. <name>AC12ESEN</name>
  123459. <description>Auto CMD12 Error Status Enable</description>
  123460. <bitOffset>24</bitOffset>
  123461. <bitWidth>1</bitWidth>
  123462. <access>read-write</access>
  123463. <enumeratedValues>
  123464. <enumeratedValue>
  123465. <name>0</name>
  123466. <description>Masked</description>
  123467. <value>#0</value>
  123468. </enumeratedValue>
  123469. <enumeratedValue>
  123470. <name>1</name>
  123471. <description>Enabled</description>
  123472. <value>#1</value>
  123473. </enumeratedValue>
  123474. </enumeratedValues>
  123475. </field>
  123476. <field>
  123477. <name>DMAESEN</name>
  123478. <description>DMA Error Status Enable</description>
  123479. <bitOffset>28</bitOffset>
  123480. <bitWidth>1</bitWidth>
  123481. <access>read-write</access>
  123482. <enumeratedValues>
  123483. <enumeratedValue>
  123484. <name>0</name>
  123485. <description>Masked</description>
  123486. <value>#0</value>
  123487. </enumeratedValue>
  123488. <enumeratedValue>
  123489. <name>1</name>
  123490. <description>Enabled</description>
  123491. <value>#1</value>
  123492. </enumeratedValue>
  123493. </enumeratedValues>
  123494. </field>
  123495. </fields>
  123496. </register>
  123497. <register>
  123498. <name>IRQSIGEN</name>
  123499. <description>Interrupt Signal Enable register</description>
  123500. <addressOffset>0x38</addressOffset>
  123501. <size>32</size>
  123502. <access>read-write</access>
  123503. <resetValue>0</resetValue>
  123504. <resetMask>0xFFFFFFFF</resetMask>
  123505. <fields>
  123506. <field>
  123507. <name>CCIEN</name>
  123508. <description>Command Complete Interrupt Enable</description>
  123509. <bitOffset>0</bitOffset>
  123510. <bitWidth>1</bitWidth>
  123511. <access>read-write</access>
  123512. <enumeratedValues>
  123513. <enumeratedValue>
  123514. <name>0</name>
  123515. <description>Masked</description>
  123516. <value>#0</value>
  123517. </enumeratedValue>
  123518. <enumeratedValue>
  123519. <name>1</name>
  123520. <description>Enabled</description>
  123521. <value>#1</value>
  123522. </enumeratedValue>
  123523. </enumeratedValues>
  123524. </field>
  123525. <field>
  123526. <name>TCIEN</name>
  123527. <description>Transfer Complete Interrupt Enable</description>
  123528. <bitOffset>1</bitOffset>
  123529. <bitWidth>1</bitWidth>
  123530. <access>read-write</access>
  123531. <enumeratedValues>
  123532. <enumeratedValue>
  123533. <name>0</name>
  123534. <description>Masked</description>
  123535. <value>#0</value>
  123536. </enumeratedValue>
  123537. <enumeratedValue>
  123538. <name>1</name>
  123539. <description>Enabled</description>
  123540. <value>#1</value>
  123541. </enumeratedValue>
  123542. </enumeratedValues>
  123543. </field>
  123544. <field>
  123545. <name>BGEIEN</name>
  123546. <description>Block Gap Event Interrupt Enable</description>
  123547. <bitOffset>2</bitOffset>
  123548. <bitWidth>1</bitWidth>
  123549. <access>read-write</access>
  123550. <enumeratedValues>
  123551. <enumeratedValue>
  123552. <name>0</name>
  123553. <description>Masked</description>
  123554. <value>#0</value>
  123555. </enumeratedValue>
  123556. <enumeratedValue>
  123557. <name>1</name>
  123558. <description>Enabled</description>
  123559. <value>#1</value>
  123560. </enumeratedValue>
  123561. </enumeratedValues>
  123562. </field>
  123563. <field>
  123564. <name>DINTIEN</name>
  123565. <description>DMA Interrupt Enable</description>
  123566. <bitOffset>3</bitOffset>
  123567. <bitWidth>1</bitWidth>
  123568. <access>read-write</access>
  123569. <enumeratedValues>
  123570. <enumeratedValue>
  123571. <name>0</name>
  123572. <description>Masked</description>
  123573. <value>#0</value>
  123574. </enumeratedValue>
  123575. <enumeratedValue>
  123576. <name>1</name>
  123577. <description>Enabled</description>
  123578. <value>#1</value>
  123579. </enumeratedValue>
  123580. </enumeratedValues>
  123581. </field>
  123582. <field>
  123583. <name>BWRIEN</name>
  123584. <description>Buffer Write Ready Interrupt Enable</description>
  123585. <bitOffset>4</bitOffset>
  123586. <bitWidth>1</bitWidth>
  123587. <access>read-write</access>
  123588. <enumeratedValues>
  123589. <enumeratedValue>
  123590. <name>0</name>
  123591. <description>Masked</description>
  123592. <value>#0</value>
  123593. </enumeratedValue>
  123594. <enumeratedValue>
  123595. <name>1</name>
  123596. <description>Enabled</description>
  123597. <value>#1</value>
  123598. </enumeratedValue>
  123599. </enumeratedValues>
  123600. </field>
  123601. <field>
  123602. <name>BRRIEN</name>
  123603. <description>Buffer Read Ready Interrupt Enable</description>
  123604. <bitOffset>5</bitOffset>
  123605. <bitWidth>1</bitWidth>
  123606. <access>read-write</access>
  123607. <enumeratedValues>
  123608. <enumeratedValue>
  123609. <name>0</name>
  123610. <description>Masked</description>
  123611. <value>#0</value>
  123612. </enumeratedValue>
  123613. <enumeratedValue>
  123614. <name>1</name>
  123615. <description>Enabled</description>
  123616. <value>#1</value>
  123617. </enumeratedValue>
  123618. </enumeratedValues>
  123619. </field>
  123620. <field>
  123621. <name>CINSIEN</name>
  123622. <description>Card Insertion Interrupt Enable</description>
  123623. <bitOffset>6</bitOffset>
  123624. <bitWidth>1</bitWidth>
  123625. <access>read-write</access>
  123626. <enumeratedValues>
  123627. <enumeratedValue>
  123628. <name>0</name>
  123629. <description>Masked</description>
  123630. <value>#0</value>
  123631. </enumeratedValue>
  123632. <enumeratedValue>
  123633. <name>1</name>
  123634. <description>Enabled</description>
  123635. <value>#1</value>
  123636. </enumeratedValue>
  123637. </enumeratedValues>
  123638. </field>
  123639. <field>
  123640. <name>CRMIEN</name>
  123641. <description>Card Removal Interrupt Enable</description>
  123642. <bitOffset>7</bitOffset>
  123643. <bitWidth>1</bitWidth>
  123644. <access>read-write</access>
  123645. <enumeratedValues>
  123646. <enumeratedValue>
  123647. <name>0</name>
  123648. <description>Masked</description>
  123649. <value>#0</value>
  123650. </enumeratedValue>
  123651. <enumeratedValue>
  123652. <name>1</name>
  123653. <description>Enabled</description>
  123654. <value>#1</value>
  123655. </enumeratedValue>
  123656. </enumeratedValues>
  123657. </field>
  123658. <field>
  123659. <name>CINTIEN</name>
  123660. <description>Card Interrupt Enable</description>
  123661. <bitOffset>8</bitOffset>
  123662. <bitWidth>1</bitWidth>
  123663. <access>read-write</access>
  123664. <enumeratedValues>
  123665. <enumeratedValue>
  123666. <name>0</name>
  123667. <description>Masked</description>
  123668. <value>#0</value>
  123669. </enumeratedValue>
  123670. <enumeratedValue>
  123671. <name>1</name>
  123672. <description>Enabled</description>
  123673. <value>#1</value>
  123674. </enumeratedValue>
  123675. </enumeratedValues>
  123676. </field>
  123677. <field>
  123678. <name>CTOEIEN</name>
  123679. <description>Command Timeout Error Interrupt Enable</description>
  123680. <bitOffset>16</bitOffset>
  123681. <bitWidth>1</bitWidth>
  123682. <access>read-write</access>
  123683. <enumeratedValues>
  123684. <enumeratedValue>
  123685. <name>0</name>
  123686. <description>Masked</description>
  123687. <value>#0</value>
  123688. </enumeratedValue>
  123689. <enumeratedValue>
  123690. <name>1</name>
  123691. <description>Enabled</description>
  123692. <value>#1</value>
  123693. </enumeratedValue>
  123694. </enumeratedValues>
  123695. </field>
  123696. <field>
  123697. <name>CCEIEN</name>
  123698. <description>Command CRC Error Interrupt Enable</description>
  123699. <bitOffset>17</bitOffset>
  123700. <bitWidth>1</bitWidth>
  123701. <access>read-write</access>
  123702. <enumeratedValues>
  123703. <enumeratedValue>
  123704. <name>0</name>
  123705. <description>Masked</description>
  123706. <value>#0</value>
  123707. </enumeratedValue>
  123708. <enumeratedValue>
  123709. <name>1</name>
  123710. <description>Enabled</description>
  123711. <value>#1</value>
  123712. </enumeratedValue>
  123713. </enumeratedValues>
  123714. </field>
  123715. <field>
  123716. <name>CEBEIEN</name>
  123717. <description>Command End Bit Error Interrupt Enable</description>
  123718. <bitOffset>18</bitOffset>
  123719. <bitWidth>1</bitWidth>
  123720. <access>read-write</access>
  123721. <enumeratedValues>
  123722. <enumeratedValue>
  123723. <name>0</name>
  123724. <description>Masked</description>
  123725. <value>#0</value>
  123726. </enumeratedValue>
  123727. <enumeratedValue>
  123728. <name>1</name>
  123729. <description>Enabled</description>
  123730. <value>#1</value>
  123731. </enumeratedValue>
  123732. </enumeratedValues>
  123733. </field>
  123734. <field>
  123735. <name>CIEIEN</name>
  123736. <description>Command Index Error Interrupt Enable</description>
  123737. <bitOffset>19</bitOffset>
  123738. <bitWidth>1</bitWidth>
  123739. <access>read-write</access>
  123740. <enumeratedValues>
  123741. <enumeratedValue>
  123742. <name>0</name>
  123743. <description>Masked</description>
  123744. <value>#0</value>
  123745. </enumeratedValue>
  123746. <enumeratedValue>
  123747. <name>1</name>
  123748. <description>Enabled</description>
  123749. <value>#1</value>
  123750. </enumeratedValue>
  123751. </enumeratedValues>
  123752. </field>
  123753. <field>
  123754. <name>DTOEIEN</name>
  123755. <description>Data Timeout Error Interrupt Enable</description>
  123756. <bitOffset>20</bitOffset>
  123757. <bitWidth>1</bitWidth>
  123758. <access>read-write</access>
  123759. <enumeratedValues>
  123760. <enumeratedValue>
  123761. <name>0</name>
  123762. <description>Masked</description>
  123763. <value>#0</value>
  123764. </enumeratedValue>
  123765. <enumeratedValue>
  123766. <name>1</name>
  123767. <description>Enabled</description>
  123768. <value>#1</value>
  123769. </enumeratedValue>
  123770. </enumeratedValues>
  123771. </field>
  123772. <field>
  123773. <name>DCEIEN</name>
  123774. <description>Data CRC Error Interrupt Enable</description>
  123775. <bitOffset>21</bitOffset>
  123776. <bitWidth>1</bitWidth>
  123777. <access>read-write</access>
  123778. <enumeratedValues>
  123779. <enumeratedValue>
  123780. <name>0</name>
  123781. <description>Masked</description>
  123782. <value>#0</value>
  123783. </enumeratedValue>
  123784. <enumeratedValue>
  123785. <name>1</name>
  123786. <description>Enabled</description>
  123787. <value>#1</value>
  123788. </enumeratedValue>
  123789. </enumeratedValues>
  123790. </field>
  123791. <field>
  123792. <name>DEBEIEN</name>
  123793. <description>Data End Bit Error Interrupt Enable</description>
  123794. <bitOffset>22</bitOffset>
  123795. <bitWidth>1</bitWidth>
  123796. <access>read-write</access>
  123797. <enumeratedValues>
  123798. <enumeratedValue>
  123799. <name>0</name>
  123800. <description>Masked</description>
  123801. <value>#0</value>
  123802. </enumeratedValue>
  123803. <enumeratedValue>
  123804. <name>1</name>
  123805. <description>Enabled</description>
  123806. <value>#1</value>
  123807. </enumeratedValue>
  123808. </enumeratedValues>
  123809. </field>
  123810. <field>
  123811. <name>AC12EIEN</name>
  123812. <description>Auto CMD12 Error Interrupt Enable</description>
  123813. <bitOffset>24</bitOffset>
  123814. <bitWidth>1</bitWidth>
  123815. <access>read-write</access>
  123816. <enumeratedValues>
  123817. <enumeratedValue>
  123818. <name>0</name>
  123819. <description>Masked</description>
  123820. <value>#0</value>
  123821. </enumeratedValue>
  123822. <enumeratedValue>
  123823. <name>1</name>
  123824. <description>Enabled</description>
  123825. <value>#1</value>
  123826. </enumeratedValue>
  123827. </enumeratedValues>
  123828. </field>
  123829. <field>
  123830. <name>DMAEIEN</name>
  123831. <description>DMA Error Interrupt Enable</description>
  123832. <bitOffset>28</bitOffset>
  123833. <bitWidth>1</bitWidth>
  123834. <access>read-write</access>
  123835. <enumeratedValues>
  123836. <enumeratedValue>
  123837. <name>0</name>
  123838. <description>Masked</description>
  123839. <value>#0</value>
  123840. </enumeratedValue>
  123841. <enumeratedValue>
  123842. <name>1</name>
  123843. <description>Enabled</description>
  123844. <value>#1</value>
  123845. </enumeratedValue>
  123846. </enumeratedValues>
  123847. </field>
  123848. </fields>
  123849. </register>
  123850. <register>
  123851. <name>AC12ERR</name>
  123852. <description>Auto CMD12 Error Status Register</description>
  123853. <addressOffset>0x3C</addressOffset>
  123854. <size>32</size>
  123855. <access>read-only</access>
  123856. <resetValue>0</resetValue>
  123857. <resetMask>0xFFFFFFFF</resetMask>
  123858. <fields>
  123859. <field>
  123860. <name>AC12NE</name>
  123861. <description>Auto CMD12 Not Executed</description>
  123862. <bitOffset>0</bitOffset>
  123863. <bitWidth>1</bitWidth>
  123864. <access>read-only</access>
  123865. <enumeratedValues>
  123866. <enumeratedValue>
  123867. <name>0</name>
  123868. <description>Executed.</description>
  123869. <value>#0</value>
  123870. </enumeratedValue>
  123871. <enumeratedValue>
  123872. <name>1</name>
  123873. <description>Not executed.</description>
  123874. <value>#1</value>
  123875. </enumeratedValue>
  123876. </enumeratedValues>
  123877. </field>
  123878. <field>
  123879. <name>AC12TOE</name>
  123880. <description>Auto CMD12 Timeout Error</description>
  123881. <bitOffset>1</bitOffset>
  123882. <bitWidth>1</bitWidth>
  123883. <access>read-only</access>
  123884. <enumeratedValues>
  123885. <enumeratedValue>
  123886. <name>0</name>
  123887. <description>No error.</description>
  123888. <value>#0</value>
  123889. </enumeratedValue>
  123890. <enumeratedValue>
  123891. <name>1</name>
  123892. <description>Time out.</description>
  123893. <value>#1</value>
  123894. </enumeratedValue>
  123895. </enumeratedValues>
  123896. </field>
  123897. <field>
  123898. <name>AC12EBE</name>
  123899. <description>Auto CMD12 End Bit Error</description>
  123900. <bitOffset>2</bitOffset>
  123901. <bitWidth>1</bitWidth>
  123902. <access>read-only</access>
  123903. <enumeratedValues>
  123904. <enumeratedValue>
  123905. <name>0</name>
  123906. <description>No error.</description>
  123907. <value>#0</value>
  123908. </enumeratedValue>
  123909. <enumeratedValue>
  123910. <name>1</name>
  123911. <description>End bit error generated.</description>
  123912. <value>#1</value>
  123913. </enumeratedValue>
  123914. </enumeratedValues>
  123915. </field>
  123916. <field>
  123917. <name>AC12CE</name>
  123918. <description>Auto CMD12 CRC Error</description>
  123919. <bitOffset>3</bitOffset>
  123920. <bitWidth>1</bitWidth>
  123921. <access>read-only</access>
  123922. <enumeratedValues>
  123923. <enumeratedValue>
  123924. <name>0</name>
  123925. <description>No CRC error.</description>
  123926. <value>#0</value>
  123927. </enumeratedValue>
  123928. <enumeratedValue>
  123929. <name>1</name>
  123930. <description>CRC error met in Auto CMD12 response.</description>
  123931. <value>#1</value>
  123932. </enumeratedValue>
  123933. </enumeratedValues>
  123934. </field>
  123935. <field>
  123936. <name>AC12IE</name>
  123937. <description>Auto CMD12 Index Error</description>
  123938. <bitOffset>4</bitOffset>
  123939. <bitWidth>1</bitWidth>
  123940. <access>read-only</access>
  123941. <enumeratedValues>
  123942. <enumeratedValue>
  123943. <name>0</name>
  123944. <description>No error.</description>
  123945. <value>#0</value>
  123946. </enumeratedValue>
  123947. <enumeratedValue>
  123948. <name>1</name>
  123949. <description>Error, the CMD index in response is not CMD12.</description>
  123950. <value>#1</value>
  123951. </enumeratedValue>
  123952. </enumeratedValues>
  123953. </field>
  123954. <field>
  123955. <name>CNIBAC12E</name>
  123956. <description>Command Not Issued By Auto CMD12 Error</description>
  123957. <bitOffset>7</bitOffset>
  123958. <bitWidth>1</bitWidth>
  123959. <access>read-only</access>
  123960. <enumeratedValues>
  123961. <enumeratedValue>
  123962. <name>0</name>
  123963. <description>No error.</description>
  123964. <value>#0</value>
  123965. </enumeratedValue>
  123966. <enumeratedValue>
  123967. <name>1</name>
  123968. <description>Not issued.</description>
  123969. <value>#1</value>
  123970. </enumeratedValue>
  123971. </enumeratedValues>
  123972. </field>
  123973. </fields>
  123974. </register>
  123975. <register>
  123976. <name>HTCAPBLT</name>
  123977. <description>Host Controller Capabilities</description>
  123978. <addressOffset>0x40</addressOffset>
  123979. <size>32</size>
  123980. <access>read-only</access>
  123981. <resetValue>0x7F30000</resetValue>
  123982. <resetMask>0xFFFFFFFF</resetMask>
  123983. <fields>
  123984. <field>
  123985. <name>MBL</name>
  123986. <description>Max Block Length</description>
  123987. <bitOffset>16</bitOffset>
  123988. <bitWidth>3</bitWidth>
  123989. <access>read-only</access>
  123990. <enumeratedValues>
  123991. <enumeratedValue>
  123992. <name>000</name>
  123993. <description>512 bytes</description>
  123994. <value>#000</value>
  123995. </enumeratedValue>
  123996. <enumeratedValue>
  123997. <name>001</name>
  123998. <description>1024 bytes</description>
  123999. <value>#001</value>
  124000. </enumeratedValue>
  124001. <enumeratedValue>
  124002. <name>010</name>
  124003. <description>2048 bytes</description>
  124004. <value>#010</value>
  124005. </enumeratedValue>
  124006. <enumeratedValue>
  124007. <name>011</name>
  124008. <description>4096 bytes</description>
  124009. <value>#011</value>
  124010. </enumeratedValue>
  124011. </enumeratedValues>
  124012. </field>
  124013. <field>
  124014. <name>ADMAS</name>
  124015. <description>ADMA Support</description>
  124016. <bitOffset>20</bitOffset>
  124017. <bitWidth>1</bitWidth>
  124018. <access>read-only</access>
  124019. <enumeratedValues>
  124020. <enumeratedValue>
  124021. <name>0</name>
  124022. <description>Advanced DMA not supported.</description>
  124023. <value>#0</value>
  124024. </enumeratedValue>
  124025. <enumeratedValue>
  124026. <name>1</name>
  124027. <description>Advanced DMA supported.</description>
  124028. <value>#1</value>
  124029. </enumeratedValue>
  124030. </enumeratedValues>
  124031. </field>
  124032. <field>
  124033. <name>HSS</name>
  124034. <description>High Speed Support</description>
  124035. <bitOffset>21</bitOffset>
  124036. <bitWidth>1</bitWidth>
  124037. <access>read-only</access>
  124038. <enumeratedValues>
  124039. <enumeratedValue>
  124040. <name>0</name>
  124041. <description>High speed not supported.</description>
  124042. <value>#0</value>
  124043. </enumeratedValue>
  124044. <enumeratedValue>
  124045. <name>1</name>
  124046. <description>High speed supported.</description>
  124047. <value>#1</value>
  124048. </enumeratedValue>
  124049. </enumeratedValues>
  124050. </field>
  124051. <field>
  124052. <name>DMAS</name>
  124053. <description>DMA Support</description>
  124054. <bitOffset>22</bitOffset>
  124055. <bitWidth>1</bitWidth>
  124056. <access>read-only</access>
  124057. <enumeratedValues>
  124058. <enumeratedValue>
  124059. <name>0</name>
  124060. <description>DMA not supported.</description>
  124061. <value>#0</value>
  124062. </enumeratedValue>
  124063. <enumeratedValue>
  124064. <name>1</name>
  124065. <description>DMA supported.</description>
  124066. <value>#1</value>
  124067. </enumeratedValue>
  124068. </enumeratedValues>
  124069. </field>
  124070. <field>
  124071. <name>SRS</name>
  124072. <description>Suspend/Resume Support</description>
  124073. <bitOffset>23</bitOffset>
  124074. <bitWidth>1</bitWidth>
  124075. <access>read-only</access>
  124076. <enumeratedValues>
  124077. <enumeratedValue>
  124078. <name>0</name>
  124079. <description>Not supported.</description>
  124080. <value>#0</value>
  124081. </enumeratedValue>
  124082. <enumeratedValue>
  124083. <name>1</name>
  124084. <description>Supported.</description>
  124085. <value>#1</value>
  124086. </enumeratedValue>
  124087. </enumeratedValues>
  124088. </field>
  124089. <field>
  124090. <name>VS33</name>
  124091. <description>Voltage Support 3.3 V</description>
  124092. <bitOffset>24</bitOffset>
  124093. <bitWidth>1</bitWidth>
  124094. <access>read-only</access>
  124095. <enumeratedValues>
  124096. <enumeratedValue>
  124097. <name>0</name>
  124098. <description>3.3 V not supported.</description>
  124099. <value>#0</value>
  124100. </enumeratedValue>
  124101. <enumeratedValue>
  124102. <name>1</name>
  124103. <description>3.3 V supported.</description>
  124104. <value>#1</value>
  124105. </enumeratedValue>
  124106. </enumeratedValues>
  124107. </field>
  124108. </fields>
  124109. </register>
  124110. <register>
  124111. <name>WML</name>
  124112. <description>Watermark Level Register</description>
  124113. <addressOffset>0x44</addressOffset>
  124114. <size>32</size>
  124115. <access>read-write</access>
  124116. <resetValue>0x100010</resetValue>
  124117. <resetMask>0xFFFFFFFF</resetMask>
  124118. <fields>
  124119. <field>
  124120. <name>RDWML</name>
  124121. <description>Read Watermark Level</description>
  124122. <bitOffset>0</bitOffset>
  124123. <bitWidth>8</bitWidth>
  124124. <access>read-write</access>
  124125. </field>
  124126. <field>
  124127. <name>WRWML</name>
  124128. <description>Write Watermark Level</description>
  124129. <bitOffset>16</bitOffset>
  124130. <bitWidth>8</bitWidth>
  124131. <access>read-write</access>
  124132. </field>
  124133. </fields>
  124134. </register>
  124135. <register>
  124136. <name>FEVT</name>
  124137. <description>Force Event register</description>
  124138. <addressOffset>0x50</addressOffset>
  124139. <size>32</size>
  124140. <access>write-only</access>
  124141. <resetValue>0</resetValue>
  124142. <resetMask>0xFFFFFFFF</resetMask>
  124143. <fields>
  124144. <field>
  124145. <name>AC12NE</name>
  124146. <description>Force Event Auto Command 12 Not Executed</description>
  124147. <bitOffset>0</bitOffset>
  124148. <bitWidth>1</bitWidth>
  124149. <access>write-only</access>
  124150. </field>
  124151. <field>
  124152. <name>AC12TOE</name>
  124153. <description>Force Event Auto Command 12 Time Out Error</description>
  124154. <bitOffset>1</bitOffset>
  124155. <bitWidth>1</bitWidth>
  124156. <access>write-only</access>
  124157. </field>
  124158. <field>
  124159. <name>AC12CE</name>
  124160. <description>Force Event Auto Command 12 CRC Error</description>
  124161. <bitOffset>2</bitOffset>
  124162. <bitWidth>1</bitWidth>
  124163. <access>write-only</access>
  124164. </field>
  124165. <field>
  124166. <name>AC12EBE</name>
  124167. <description>Force Event Auto Command 12 End Bit Error</description>
  124168. <bitOffset>3</bitOffset>
  124169. <bitWidth>1</bitWidth>
  124170. <access>write-only</access>
  124171. </field>
  124172. <field>
  124173. <name>AC12IE</name>
  124174. <description>Force Event Auto Command 12 Index Error</description>
  124175. <bitOffset>4</bitOffset>
  124176. <bitWidth>1</bitWidth>
  124177. <access>write-only</access>
  124178. </field>
  124179. <field>
  124180. <name>CNIBAC12E</name>
  124181. <description>Force Event Command Not Executed By Auto Command 12 Error</description>
  124182. <bitOffset>7</bitOffset>
  124183. <bitWidth>1</bitWidth>
  124184. <access>write-only</access>
  124185. </field>
  124186. <field>
  124187. <name>CTOE</name>
  124188. <description>Force Event Command Time Out Error</description>
  124189. <bitOffset>16</bitOffset>
  124190. <bitWidth>1</bitWidth>
  124191. <access>write-only</access>
  124192. </field>
  124193. <field>
  124194. <name>CCE</name>
  124195. <description>Force Event Command CRC Error</description>
  124196. <bitOffset>17</bitOffset>
  124197. <bitWidth>1</bitWidth>
  124198. <access>write-only</access>
  124199. </field>
  124200. <field>
  124201. <name>CEBE</name>
  124202. <description>Force Event Command End Bit Error</description>
  124203. <bitOffset>18</bitOffset>
  124204. <bitWidth>1</bitWidth>
  124205. <access>write-only</access>
  124206. </field>
  124207. <field>
  124208. <name>CIE</name>
  124209. <description>Force Event Command Index Error</description>
  124210. <bitOffset>19</bitOffset>
  124211. <bitWidth>1</bitWidth>
  124212. <access>write-only</access>
  124213. </field>
  124214. <field>
  124215. <name>DTOE</name>
  124216. <description>Force Event Data Time Out Error</description>
  124217. <bitOffset>20</bitOffset>
  124218. <bitWidth>1</bitWidth>
  124219. <access>write-only</access>
  124220. </field>
  124221. <field>
  124222. <name>DCE</name>
  124223. <description>Force Event Data CRC Error</description>
  124224. <bitOffset>21</bitOffset>
  124225. <bitWidth>1</bitWidth>
  124226. <access>write-only</access>
  124227. </field>
  124228. <field>
  124229. <name>DEBE</name>
  124230. <description>Force Event Data End Bit Error</description>
  124231. <bitOffset>22</bitOffset>
  124232. <bitWidth>1</bitWidth>
  124233. <access>write-only</access>
  124234. </field>
  124235. <field>
  124236. <name>AC12E</name>
  124237. <description>Force Event Auto Command 12 Error</description>
  124238. <bitOffset>24</bitOffset>
  124239. <bitWidth>1</bitWidth>
  124240. <access>write-only</access>
  124241. </field>
  124242. <field>
  124243. <name>DMAE</name>
  124244. <description>Force Event DMA Error</description>
  124245. <bitOffset>28</bitOffset>
  124246. <bitWidth>1</bitWidth>
  124247. <access>write-only</access>
  124248. </field>
  124249. <field>
  124250. <name>CINT</name>
  124251. <description>Force Event Card Interrupt</description>
  124252. <bitOffset>31</bitOffset>
  124253. <bitWidth>1</bitWidth>
  124254. <access>write-only</access>
  124255. </field>
  124256. </fields>
  124257. </register>
  124258. <register>
  124259. <name>ADMAES</name>
  124260. <description>ADMA Error Status register</description>
  124261. <addressOffset>0x54</addressOffset>
  124262. <size>32</size>
  124263. <access>read-only</access>
  124264. <resetValue>0</resetValue>
  124265. <resetMask>0xFFFFFFFF</resetMask>
  124266. <fields>
  124267. <field>
  124268. <name>ADMAES</name>
  124269. <description>ADMA Error State (When ADMA Error Is Occurred.)</description>
  124270. <bitOffset>0</bitOffset>
  124271. <bitWidth>2</bitWidth>
  124272. <access>read-only</access>
  124273. </field>
  124274. <field>
  124275. <name>ADMALME</name>
  124276. <description>ADMA Length Mismatch Error</description>
  124277. <bitOffset>2</bitOffset>
  124278. <bitWidth>1</bitWidth>
  124279. <access>read-only</access>
  124280. <enumeratedValues>
  124281. <enumeratedValue>
  124282. <name>0</name>
  124283. <description>No error.</description>
  124284. <value>#0</value>
  124285. </enumeratedValue>
  124286. <enumeratedValue>
  124287. <name>1</name>
  124288. <description>Error.</description>
  124289. <value>#1</value>
  124290. </enumeratedValue>
  124291. </enumeratedValues>
  124292. </field>
  124293. <field>
  124294. <name>ADMADCE</name>
  124295. <description>ADMA Descriptor Error</description>
  124296. <bitOffset>3</bitOffset>
  124297. <bitWidth>1</bitWidth>
  124298. <access>read-only</access>
  124299. <enumeratedValues>
  124300. <enumeratedValue>
  124301. <name>0</name>
  124302. <description>No error.</description>
  124303. <value>#0</value>
  124304. </enumeratedValue>
  124305. <enumeratedValue>
  124306. <name>1</name>
  124307. <description>Error.</description>
  124308. <value>#1</value>
  124309. </enumeratedValue>
  124310. </enumeratedValues>
  124311. </field>
  124312. </fields>
  124313. </register>
  124314. <register>
  124315. <name>ADSADDR</name>
  124316. <description>ADMA System Addressregister</description>
  124317. <addressOffset>0x58</addressOffset>
  124318. <size>32</size>
  124319. <access>read-write</access>
  124320. <resetValue>0</resetValue>
  124321. <resetMask>0xFFFFFFFF</resetMask>
  124322. <fields>
  124323. <field>
  124324. <name>ADSADDR</name>
  124325. <description>ADMA System Address</description>
  124326. <bitOffset>2</bitOffset>
  124327. <bitWidth>30</bitWidth>
  124328. <access>read-write</access>
  124329. </field>
  124330. </fields>
  124331. </register>
  124332. <register>
  124333. <name>VENDOR</name>
  124334. <description>Vendor Specific register</description>
  124335. <addressOffset>0xC0</addressOffset>
  124336. <size>32</size>
  124337. <access>read-write</access>
  124338. <resetValue>0x1</resetValue>
  124339. <resetMask>0xFFFFFFFF</resetMask>
  124340. <fields>
  124341. <field>
  124342. <name>EXTDMAEN</name>
  124343. <description>External DMA Request Enable</description>
  124344. <bitOffset>0</bitOffset>
  124345. <bitWidth>1</bitWidth>
  124346. <access>read-write</access>
  124347. <enumeratedValues>
  124348. <enumeratedValue>
  124349. <name>0</name>
  124350. <description>In any scenario, SDHC does not send out the external DMA request.</description>
  124351. <value>#0</value>
  124352. </enumeratedValue>
  124353. <enumeratedValue>
  124354. <name>1</name>
  124355. <description>When internal DMA is not active, the external DMA request will be sent out.</description>
  124356. <value>#1</value>
  124357. </enumeratedValue>
  124358. </enumeratedValues>
  124359. </field>
  124360. <field>
  124361. <name>EXBLKNU</name>
  124362. <description>Exact Block Number Block Read Enable For SDIO CMD53</description>
  124363. <bitOffset>1</bitOffset>
  124364. <bitWidth>1</bitWidth>
  124365. <access>read-write</access>
  124366. <enumeratedValues>
  124367. <enumeratedValue>
  124368. <name>0</name>
  124369. <description>None exact block read.</description>
  124370. <value>#0</value>
  124371. </enumeratedValue>
  124372. <enumeratedValue>
  124373. <name>1</name>
  124374. <description>Exact block read for SDIO CMD53.</description>
  124375. <value>#1</value>
  124376. </enumeratedValue>
  124377. </enumeratedValues>
  124378. </field>
  124379. <field>
  124380. <name>INTSTVAL</name>
  124381. <description>Internal State Value</description>
  124382. <bitOffset>16</bitOffset>
  124383. <bitWidth>8</bitWidth>
  124384. <access>read-only</access>
  124385. </field>
  124386. </fields>
  124387. </register>
  124388. <register>
  124389. <name>MMCBOOT</name>
  124390. <description>MMC Boot register</description>
  124391. <addressOffset>0xC4</addressOffset>
  124392. <size>32</size>
  124393. <access>read-write</access>
  124394. <resetValue>0</resetValue>
  124395. <resetMask>0xFFFFFFFF</resetMask>
  124396. <fields>
  124397. <field>
  124398. <name>DTOCVACK</name>
  124399. <description>Boot ACK Time Out Counter Value</description>
  124400. <bitOffset>0</bitOffset>
  124401. <bitWidth>4</bitWidth>
  124402. <access>read-write</access>
  124403. <enumeratedValues>
  124404. <enumeratedValue>
  124405. <name>0000</name>
  124406. <description>SDCLK x 2^8</description>
  124407. <value>#0000</value>
  124408. </enumeratedValue>
  124409. <enumeratedValue>
  124410. <name>0001</name>
  124411. <description>SDCLK x 2^9</description>
  124412. <value>#0001</value>
  124413. </enumeratedValue>
  124414. <enumeratedValue>
  124415. <name>0010</name>
  124416. <description>SDCLK x 2^10</description>
  124417. <value>#0010</value>
  124418. </enumeratedValue>
  124419. <enumeratedValue>
  124420. <name>0011</name>
  124421. <description>SDCLK x 2^11</description>
  124422. <value>#0011</value>
  124423. </enumeratedValue>
  124424. <enumeratedValue>
  124425. <name>0100</name>
  124426. <description>SDCLK x 2^12</description>
  124427. <value>#0100</value>
  124428. </enumeratedValue>
  124429. <enumeratedValue>
  124430. <name>0101</name>
  124431. <description>SDCLK x 2^13</description>
  124432. <value>#0101</value>
  124433. </enumeratedValue>
  124434. <enumeratedValue>
  124435. <name>0110</name>
  124436. <description>SDCLK x 2^14</description>
  124437. <value>#0110</value>
  124438. </enumeratedValue>
  124439. <enumeratedValue>
  124440. <name>0111</name>
  124441. <description>SDCLK x 2^15</description>
  124442. <value>#0111</value>
  124443. </enumeratedValue>
  124444. <enumeratedValue>
  124445. <name>1110</name>
  124446. <description>SDCLK x 2^22</description>
  124447. <value>#1110</value>
  124448. </enumeratedValue>
  124449. </enumeratedValues>
  124450. </field>
  124451. <field>
  124452. <name>BOOTACK</name>
  124453. <description>Boot Ack Mode Select</description>
  124454. <bitOffset>4</bitOffset>
  124455. <bitWidth>1</bitWidth>
  124456. <access>read-write</access>
  124457. <enumeratedValues>
  124458. <enumeratedValue>
  124459. <name>0</name>
  124460. <description>No ack.</description>
  124461. <value>#0</value>
  124462. </enumeratedValue>
  124463. <enumeratedValue>
  124464. <name>1</name>
  124465. <description>Ack.</description>
  124466. <value>#1</value>
  124467. </enumeratedValue>
  124468. </enumeratedValues>
  124469. </field>
  124470. <field>
  124471. <name>BOOTMODE</name>
  124472. <description>Boot Mode Select</description>
  124473. <bitOffset>5</bitOffset>
  124474. <bitWidth>1</bitWidth>
  124475. <access>read-write</access>
  124476. <enumeratedValues>
  124477. <enumeratedValue>
  124478. <name>0</name>
  124479. <description>Normal boot.</description>
  124480. <value>#0</value>
  124481. </enumeratedValue>
  124482. <enumeratedValue>
  124483. <name>1</name>
  124484. <description>Alternative boot.</description>
  124485. <value>#1</value>
  124486. </enumeratedValue>
  124487. </enumeratedValues>
  124488. </field>
  124489. <field>
  124490. <name>BOOTEN</name>
  124491. <description>Boot Mode Enable</description>
  124492. <bitOffset>6</bitOffset>
  124493. <bitWidth>1</bitWidth>
  124494. <access>read-write</access>
  124495. <enumeratedValues>
  124496. <enumeratedValue>
  124497. <name>0</name>
  124498. <description>Fast boot disable.</description>
  124499. <value>#0</value>
  124500. </enumeratedValue>
  124501. <enumeratedValue>
  124502. <name>1</name>
  124503. <description>Fast boot enable.</description>
  124504. <value>#1</value>
  124505. </enumeratedValue>
  124506. </enumeratedValues>
  124507. </field>
  124508. <field>
  124509. <name>AUTOSABGEN</name>
  124510. <description>When boot, enable auto stop at block gap function</description>
  124511. <bitOffset>7</bitOffset>
  124512. <bitWidth>1</bitWidth>
  124513. <access>read-write</access>
  124514. </field>
  124515. <field>
  124516. <name>BOOTBLKCNT</name>
  124517. <description>Defines the stop at block gap value of automatic mode</description>
  124518. <bitOffset>16</bitOffset>
  124519. <bitWidth>16</bitWidth>
  124520. <access>read-write</access>
  124521. </field>
  124522. </fields>
  124523. </register>
  124524. <register>
  124525. <name>HOSTVER</name>
  124526. <description>Host Controller Version</description>
  124527. <addressOffset>0xFC</addressOffset>
  124528. <size>32</size>
  124529. <access>read-only</access>
  124530. <resetValue>0x1201</resetValue>
  124531. <resetMask>0xFFFFFFFF</resetMask>
  124532. <fields>
  124533. <field>
  124534. <name>SVN</name>
  124535. <description>Specification Version Number</description>
  124536. <bitOffset>0</bitOffset>
  124537. <bitWidth>8</bitWidth>
  124538. <access>read-only</access>
  124539. <enumeratedValues>
  124540. <enumeratedValue>
  124541. <name>1</name>
  124542. <description>SD host specification version 2.0, supports test event register and ADMA.</description>
  124543. <value>#1</value>
  124544. </enumeratedValue>
  124545. </enumeratedValues>
  124546. </field>
  124547. <field>
  124548. <name>VVN</name>
  124549. <description>Vendor Version Number</description>
  124550. <bitOffset>8</bitOffset>
  124551. <bitWidth>8</bitWidth>
  124552. <access>read-only</access>
  124553. <enumeratedValues>
  124554. <enumeratedValue>
  124555. <name>0</name>
  124556. <description>Freescale SDHC version 1.0</description>
  124557. <value>#0</value>
  124558. </enumeratedValue>
  124559. <enumeratedValue>
  124560. <name>10000</name>
  124561. <description>Freescale SDHC version 2.0</description>
  124562. <value>#10000</value>
  124563. </enumeratedValue>
  124564. <enumeratedValue>
  124565. <name>10001</name>
  124566. <description>Freescale SDHC version 2.1</description>
  124567. <value>#10001</value>
  124568. </enumeratedValue>
  124569. <enumeratedValue>
  124570. <name>10010</name>
  124571. <description>Freescale SDHC version 2.2</description>
  124572. <value>#10010</value>
  124573. </enumeratedValue>
  124574. </enumeratedValues>
  124575. </field>
  124576. </fields>
  124577. </register>
  124578. </registers>
  124579. </peripheral>
  124580. <peripheral>
  124581. <name>ENET</name>
  124582. <description>Ethernet MAC-NET Core</description>
  124583. <prependToName>ENET_</prependToName>
  124584. <baseAddress>0x400C0000</baseAddress>
  124585. <addressBlock>
  124586. <offset>0x4</offset>
  124587. <size>0x624</size>
  124588. <usage>registers</usage>
  124589. </addressBlock>
  124590. <interrupt>
  124591. <name>ENET_1588_Timer</name>
  124592. <value>82</value>
  124593. </interrupt>
  124594. <interrupt>
  124595. <name>ENET_Transmit</name>
  124596. <value>83</value>
  124597. </interrupt>
  124598. <interrupt>
  124599. <name>ENET_Receive</name>
  124600. <value>84</value>
  124601. </interrupt>
  124602. <interrupt>
  124603. <name>ENET_Error</name>
  124604. <value>85</value>
  124605. </interrupt>
  124606. <registers>
  124607. <register>
  124608. <name>EIR</name>
  124609. <description>Interrupt Event Register</description>
  124610. <addressOffset>0x4</addressOffset>
  124611. <size>32</size>
  124612. <access>read-write</access>
  124613. <resetValue>0</resetValue>
  124614. <resetMask>0xFFFFFFFF</resetMask>
  124615. <fields>
  124616. <field>
  124617. <name>TS_TIMER</name>
  124618. <description>Timestamp Timer</description>
  124619. <bitOffset>15</bitOffset>
  124620. <bitWidth>1</bitWidth>
  124621. <access>read-write</access>
  124622. </field>
  124623. <field>
  124624. <name>TS_AVAIL</name>
  124625. <description>Transmit Timestamp Available</description>
  124626. <bitOffset>16</bitOffset>
  124627. <bitWidth>1</bitWidth>
  124628. <access>read-write</access>
  124629. </field>
  124630. <field>
  124631. <name>WAKEUP</name>
  124632. <description>Node Wakeup Request Indication</description>
  124633. <bitOffset>17</bitOffset>
  124634. <bitWidth>1</bitWidth>
  124635. <access>read-write</access>
  124636. </field>
  124637. <field>
  124638. <name>PLR</name>
  124639. <description>Payload Receive Error</description>
  124640. <bitOffset>18</bitOffset>
  124641. <bitWidth>1</bitWidth>
  124642. <access>read-write</access>
  124643. </field>
  124644. <field>
  124645. <name>UN</name>
  124646. <description>Transmit FIFO Underrun</description>
  124647. <bitOffset>19</bitOffset>
  124648. <bitWidth>1</bitWidth>
  124649. <access>read-write</access>
  124650. </field>
  124651. <field>
  124652. <name>RL</name>
  124653. <description>Collision Retry Limit</description>
  124654. <bitOffset>20</bitOffset>
  124655. <bitWidth>1</bitWidth>
  124656. <access>read-write</access>
  124657. </field>
  124658. <field>
  124659. <name>LC</name>
  124660. <description>Late Collision</description>
  124661. <bitOffset>21</bitOffset>
  124662. <bitWidth>1</bitWidth>
  124663. <access>read-write</access>
  124664. </field>
  124665. <field>
  124666. <name>EBERR</name>
  124667. <description>Ethernet Bus Error</description>
  124668. <bitOffset>22</bitOffset>
  124669. <bitWidth>1</bitWidth>
  124670. <access>read-write</access>
  124671. </field>
  124672. <field>
  124673. <name>MII</name>
  124674. <description>MII Interrupt.</description>
  124675. <bitOffset>23</bitOffset>
  124676. <bitWidth>1</bitWidth>
  124677. <access>read-write</access>
  124678. </field>
  124679. <field>
  124680. <name>RXB</name>
  124681. <description>Receive Buffer Interrupt</description>
  124682. <bitOffset>24</bitOffset>
  124683. <bitWidth>1</bitWidth>
  124684. <access>read-write</access>
  124685. </field>
  124686. <field>
  124687. <name>RXF</name>
  124688. <description>Receive Frame Interrupt</description>
  124689. <bitOffset>25</bitOffset>
  124690. <bitWidth>1</bitWidth>
  124691. <access>read-write</access>
  124692. </field>
  124693. <field>
  124694. <name>TXB</name>
  124695. <description>Transmit Buffer Interrupt</description>
  124696. <bitOffset>26</bitOffset>
  124697. <bitWidth>1</bitWidth>
  124698. <access>read-write</access>
  124699. </field>
  124700. <field>
  124701. <name>TXF</name>
  124702. <description>Transmit Frame Interrupt</description>
  124703. <bitOffset>27</bitOffset>
  124704. <bitWidth>1</bitWidth>
  124705. <access>read-write</access>
  124706. </field>
  124707. <field>
  124708. <name>GRA</name>
  124709. <description>Graceful Stop Complete</description>
  124710. <bitOffset>28</bitOffset>
  124711. <bitWidth>1</bitWidth>
  124712. <access>read-write</access>
  124713. </field>
  124714. <field>
  124715. <name>BABT</name>
  124716. <description>Babbling Transmit Error</description>
  124717. <bitOffset>29</bitOffset>
  124718. <bitWidth>1</bitWidth>
  124719. <access>read-write</access>
  124720. </field>
  124721. <field>
  124722. <name>BABR</name>
  124723. <description>Babbling Receive Error</description>
  124724. <bitOffset>30</bitOffset>
  124725. <bitWidth>1</bitWidth>
  124726. <access>read-write</access>
  124727. </field>
  124728. </fields>
  124729. </register>
  124730. <register>
  124731. <name>EIMR</name>
  124732. <description>Interrupt Mask Register</description>
  124733. <addressOffset>0x8</addressOffset>
  124734. <size>32</size>
  124735. <access>read-write</access>
  124736. <resetValue>0</resetValue>
  124737. <resetMask>0xFFFFFFFF</resetMask>
  124738. <fields>
  124739. <field>
  124740. <name>TS_TIMER</name>
  124741. <description>TS_TIMER Interrupt Mask</description>
  124742. <bitOffset>15</bitOffset>
  124743. <bitWidth>1</bitWidth>
  124744. <access>read-write</access>
  124745. </field>
  124746. <field>
  124747. <name>TS_AVAIL</name>
  124748. <description>TS_AVAIL Interrupt Mask</description>
  124749. <bitOffset>16</bitOffset>
  124750. <bitWidth>1</bitWidth>
  124751. <access>read-write</access>
  124752. </field>
  124753. <field>
  124754. <name>WAKEUP</name>
  124755. <description>WAKEUP Interrupt Mask</description>
  124756. <bitOffset>17</bitOffset>
  124757. <bitWidth>1</bitWidth>
  124758. <access>read-write</access>
  124759. </field>
  124760. <field>
  124761. <name>PLR</name>
  124762. <description>PLR Interrupt Mask</description>
  124763. <bitOffset>18</bitOffset>
  124764. <bitWidth>1</bitWidth>
  124765. <access>read-write</access>
  124766. </field>
  124767. <field>
  124768. <name>UN</name>
  124769. <description>UN Interrupt Mask</description>
  124770. <bitOffset>19</bitOffset>
  124771. <bitWidth>1</bitWidth>
  124772. <access>read-write</access>
  124773. </field>
  124774. <field>
  124775. <name>RL</name>
  124776. <description>RL Interrupt Mask</description>
  124777. <bitOffset>20</bitOffset>
  124778. <bitWidth>1</bitWidth>
  124779. <access>read-write</access>
  124780. </field>
  124781. <field>
  124782. <name>LC</name>
  124783. <description>LC Interrupt Mask</description>
  124784. <bitOffset>21</bitOffset>
  124785. <bitWidth>1</bitWidth>
  124786. <access>read-write</access>
  124787. </field>
  124788. <field>
  124789. <name>EBERR</name>
  124790. <description>EBERR Interrupt Mask</description>
  124791. <bitOffset>22</bitOffset>
  124792. <bitWidth>1</bitWidth>
  124793. <access>read-write</access>
  124794. </field>
  124795. <field>
  124796. <name>MII</name>
  124797. <description>MII Interrupt Mask</description>
  124798. <bitOffset>23</bitOffset>
  124799. <bitWidth>1</bitWidth>
  124800. <access>read-write</access>
  124801. </field>
  124802. <field>
  124803. <name>RXB</name>
  124804. <description>RXB Interrupt Mask</description>
  124805. <bitOffset>24</bitOffset>
  124806. <bitWidth>1</bitWidth>
  124807. <access>read-write</access>
  124808. </field>
  124809. <field>
  124810. <name>RXF</name>
  124811. <description>RXF Interrupt Mask</description>
  124812. <bitOffset>25</bitOffset>
  124813. <bitWidth>1</bitWidth>
  124814. <access>read-write</access>
  124815. </field>
  124816. <field>
  124817. <name>TXB</name>
  124818. <description>TXB Interrupt Mask</description>
  124819. <bitOffset>26</bitOffset>
  124820. <bitWidth>1</bitWidth>
  124821. <access>read-write</access>
  124822. <enumeratedValues>
  124823. <enumeratedValue>
  124824. <name>0</name>
  124825. <description>The corresponding interrupt source is masked.</description>
  124826. <value>#0</value>
  124827. </enumeratedValue>
  124828. <enumeratedValue>
  124829. <name>1</name>
  124830. <description>The corresponding interrupt source is not masked.</description>
  124831. <value>#1</value>
  124832. </enumeratedValue>
  124833. </enumeratedValues>
  124834. </field>
  124835. <field>
  124836. <name>TXF</name>
  124837. <description>TXF Interrupt Mask</description>
  124838. <bitOffset>27</bitOffset>
  124839. <bitWidth>1</bitWidth>
  124840. <access>read-write</access>
  124841. <enumeratedValues>
  124842. <enumeratedValue>
  124843. <name>0</name>
  124844. <description>The corresponding interrupt source is masked.</description>
  124845. <value>#0</value>
  124846. </enumeratedValue>
  124847. <enumeratedValue>
  124848. <name>1</name>
  124849. <description>The corresponding interrupt source is not masked.</description>
  124850. <value>#1</value>
  124851. </enumeratedValue>
  124852. </enumeratedValues>
  124853. </field>
  124854. <field>
  124855. <name>GRA</name>
  124856. <description>GRA Interrupt Mask</description>
  124857. <bitOffset>28</bitOffset>
  124858. <bitWidth>1</bitWidth>
  124859. <access>read-write</access>
  124860. <enumeratedValues>
  124861. <enumeratedValue>
  124862. <name>0</name>
  124863. <description>The corresponding interrupt source is masked.</description>
  124864. <value>#0</value>
  124865. </enumeratedValue>
  124866. <enumeratedValue>
  124867. <name>1</name>
  124868. <description>The corresponding interrupt source is not masked.</description>
  124869. <value>#1</value>
  124870. </enumeratedValue>
  124871. </enumeratedValues>
  124872. </field>
  124873. <field>
  124874. <name>BABT</name>
  124875. <description>BABT Interrupt Mask</description>
  124876. <bitOffset>29</bitOffset>
  124877. <bitWidth>1</bitWidth>
  124878. <access>read-write</access>
  124879. <enumeratedValues>
  124880. <enumeratedValue>
  124881. <name>0</name>
  124882. <description>The corresponding interrupt source is masked.</description>
  124883. <value>#0</value>
  124884. </enumeratedValue>
  124885. <enumeratedValue>
  124886. <name>1</name>
  124887. <description>The corresponding interrupt source is not masked.</description>
  124888. <value>#1</value>
  124889. </enumeratedValue>
  124890. </enumeratedValues>
  124891. </field>
  124892. <field>
  124893. <name>BABR</name>
  124894. <description>BABR Interrupt Mask</description>
  124895. <bitOffset>30</bitOffset>
  124896. <bitWidth>1</bitWidth>
  124897. <access>read-write</access>
  124898. <enumeratedValues>
  124899. <enumeratedValue>
  124900. <name>0</name>
  124901. <description>The corresponding interrupt source is masked.</description>
  124902. <value>#0</value>
  124903. </enumeratedValue>
  124904. <enumeratedValue>
  124905. <name>1</name>
  124906. <description>The corresponding interrupt source is not masked.</description>
  124907. <value>#1</value>
  124908. </enumeratedValue>
  124909. </enumeratedValues>
  124910. </field>
  124911. </fields>
  124912. </register>
  124913. <register>
  124914. <name>RDAR</name>
  124915. <description>Receive Descriptor Active Register</description>
  124916. <addressOffset>0x10</addressOffset>
  124917. <size>32</size>
  124918. <access>read-write</access>
  124919. <resetValue>0</resetValue>
  124920. <resetMask>0xFFFFFFFF</resetMask>
  124921. <fields>
  124922. <field>
  124923. <name>RDAR</name>
  124924. <description>Receive Descriptor Active</description>
  124925. <bitOffset>24</bitOffset>
  124926. <bitWidth>1</bitWidth>
  124927. <access>read-write</access>
  124928. </field>
  124929. </fields>
  124930. </register>
  124931. <register>
  124932. <name>TDAR</name>
  124933. <description>Transmit Descriptor Active Register</description>
  124934. <addressOffset>0x14</addressOffset>
  124935. <size>32</size>
  124936. <access>read-write</access>
  124937. <resetValue>0</resetValue>
  124938. <resetMask>0xFFFFFFFF</resetMask>
  124939. <fields>
  124940. <field>
  124941. <name>TDAR</name>
  124942. <description>Transmit Descriptor Active</description>
  124943. <bitOffset>24</bitOffset>
  124944. <bitWidth>1</bitWidth>
  124945. <access>read-write</access>
  124946. </field>
  124947. </fields>
  124948. </register>
  124949. <register>
  124950. <name>ECR</name>
  124951. <description>Ethernet Control Register</description>
  124952. <addressOffset>0x24</addressOffset>
  124953. <size>32</size>
  124954. <access>read-write</access>
  124955. <resetValue>0xF0000000</resetValue>
  124956. <resetMask>0xFFFFFFFF</resetMask>
  124957. <fields>
  124958. <field>
  124959. <name>RESET</name>
  124960. <description>Ethernet MAC Reset</description>
  124961. <bitOffset>0</bitOffset>
  124962. <bitWidth>1</bitWidth>
  124963. <access>read-write</access>
  124964. </field>
  124965. <field>
  124966. <name>ETHEREN</name>
  124967. <description>Ethernet Enable</description>
  124968. <bitOffset>1</bitOffset>
  124969. <bitWidth>1</bitWidth>
  124970. <access>read-write</access>
  124971. <enumeratedValues>
  124972. <enumeratedValue>
  124973. <name>0</name>
  124974. <description>Reception immediately stops and transmission stops after a bad CRC is appended to any currently transmitted frame.</description>
  124975. <value>#0</value>
  124976. </enumeratedValue>
  124977. <enumeratedValue>
  124978. <name>1</name>
  124979. <description>MAC is enabled, and reception and transmission are possible.</description>
  124980. <value>#1</value>
  124981. </enumeratedValue>
  124982. </enumeratedValues>
  124983. </field>
  124984. <field>
  124985. <name>MAGICEN</name>
  124986. <description>Magic Packet Detection Enable</description>
  124987. <bitOffset>2</bitOffset>
  124988. <bitWidth>1</bitWidth>
  124989. <access>read-write</access>
  124990. <enumeratedValues>
  124991. <enumeratedValue>
  124992. <name>0</name>
  124993. <description>Magic detection logic disabled.</description>
  124994. <value>#0</value>
  124995. </enumeratedValue>
  124996. <enumeratedValue>
  124997. <name>1</name>
  124998. <description>The MAC core detects magic packets and asserts EIR[WAKEUP] when a frame is detected.</description>
  124999. <value>#1</value>
  125000. </enumeratedValue>
  125001. </enumeratedValues>
  125002. </field>
  125003. <field>
  125004. <name>SLEEP</name>
  125005. <description>Sleep Mode Enable</description>
  125006. <bitOffset>3</bitOffset>
  125007. <bitWidth>1</bitWidth>
  125008. <access>read-write</access>
  125009. <enumeratedValues>
  125010. <enumeratedValue>
  125011. <name>0</name>
  125012. <description>Normal operating mode.</description>
  125013. <value>#0</value>
  125014. </enumeratedValue>
  125015. <enumeratedValue>
  125016. <name>1</name>
  125017. <description>Sleep mode.</description>
  125018. <value>#1</value>
  125019. </enumeratedValue>
  125020. </enumeratedValues>
  125021. </field>
  125022. <field>
  125023. <name>EN1588</name>
  125024. <description>EN1588 Enable</description>
  125025. <bitOffset>4</bitOffset>
  125026. <bitWidth>1</bitWidth>
  125027. <access>read-write</access>
  125028. <enumeratedValues>
  125029. <enumeratedValue>
  125030. <name>0</name>
  125031. <description>Legacy FEC buffer descriptors and functions enabled.</description>
  125032. <value>#0</value>
  125033. </enumeratedValue>
  125034. <enumeratedValue>
  125035. <name>1</name>
  125036. <description>Enhanced frame time-stamping functions enabled.</description>
  125037. <value>#1</value>
  125038. </enumeratedValue>
  125039. </enumeratedValues>
  125040. </field>
  125041. <field>
  125042. <name>DBGEN</name>
  125043. <description>Debug Enable</description>
  125044. <bitOffset>6</bitOffset>
  125045. <bitWidth>1</bitWidth>
  125046. <access>read-write</access>
  125047. <enumeratedValues>
  125048. <enumeratedValue>
  125049. <name>0</name>
  125050. <description>MAC continues operation in debug mode.</description>
  125051. <value>#0</value>
  125052. </enumeratedValue>
  125053. <enumeratedValue>
  125054. <name>1</name>
  125055. <description>MAC enters hardware freeze mode when the processor is in debug mode.</description>
  125056. <value>#1</value>
  125057. </enumeratedValue>
  125058. </enumeratedValues>
  125059. </field>
  125060. <field>
  125061. <name>STOPEN</name>
  125062. <description>STOPEN Signal Control</description>
  125063. <bitOffset>7</bitOffset>
  125064. <bitWidth>1</bitWidth>
  125065. <access>read-write</access>
  125066. </field>
  125067. <field>
  125068. <name>DBSWP</name>
  125069. <description>Descriptor Byte Swapping Enable</description>
  125070. <bitOffset>8</bitOffset>
  125071. <bitWidth>1</bitWidth>
  125072. <access>read-write</access>
  125073. <enumeratedValues>
  125074. <enumeratedValue>
  125075. <name>0</name>
  125076. <description>The buffer descriptor bytes are not swapped to support big-endian devices.</description>
  125077. <value>#0</value>
  125078. </enumeratedValue>
  125079. <enumeratedValue>
  125080. <name>1</name>
  125081. <description>The buffer descriptor bytes are swapped to support little-endian devices.</description>
  125082. <value>#1</value>
  125083. </enumeratedValue>
  125084. </enumeratedValues>
  125085. </field>
  125086. </fields>
  125087. </register>
  125088. <register>
  125089. <name>MMFR</name>
  125090. <description>MII Management Frame Register</description>
  125091. <addressOffset>0x40</addressOffset>
  125092. <size>32</size>
  125093. <access>read-write</access>
  125094. <resetValue>0</resetValue>
  125095. <resetMask>0xFFFFFFFF</resetMask>
  125096. <fields>
  125097. <field>
  125098. <name>DATA</name>
  125099. <description>Management Frame Data</description>
  125100. <bitOffset>0</bitOffset>
  125101. <bitWidth>16</bitWidth>
  125102. <access>read-write</access>
  125103. </field>
  125104. <field>
  125105. <name>TA</name>
  125106. <description>Turn Around</description>
  125107. <bitOffset>16</bitOffset>
  125108. <bitWidth>2</bitWidth>
  125109. <access>read-write</access>
  125110. </field>
  125111. <field>
  125112. <name>RA</name>
  125113. <description>Register Address</description>
  125114. <bitOffset>18</bitOffset>
  125115. <bitWidth>5</bitWidth>
  125116. <access>read-write</access>
  125117. </field>
  125118. <field>
  125119. <name>PA</name>
  125120. <description>PHY Address</description>
  125121. <bitOffset>23</bitOffset>
  125122. <bitWidth>5</bitWidth>
  125123. <access>read-write</access>
  125124. </field>
  125125. <field>
  125126. <name>OP</name>
  125127. <description>Operation Code</description>
  125128. <bitOffset>28</bitOffset>
  125129. <bitWidth>2</bitWidth>
  125130. <access>read-write</access>
  125131. <enumeratedValues>
  125132. <enumeratedValue>
  125133. <name>00</name>
  125134. <description>Write frame operation, but not MII compliant.</description>
  125135. <value>#00</value>
  125136. </enumeratedValue>
  125137. <enumeratedValue>
  125138. <name>01</name>
  125139. <description>Write frame operation for a valid MII management frame.</description>
  125140. <value>#01</value>
  125141. </enumeratedValue>
  125142. <enumeratedValue>
  125143. <name>10</name>
  125144. <description>Read frame operation for a valid MII management frame.</description>
  125145. <value>#10</value>
  125146. </enumeratedValue>
  125147. <enumeratedValue>
  125148. <name>11</name>
  125149. <description>Read frame operation, but not MII compliant.</description>
  125150. <value>#11</value>
  125151. </enumeratedValue>
  125152. </enumeratedValues>
  125153. </field>
  125154. <field>
  125155. <name>ST</name>
  125156. <description>Start Of Frame Delimiter</description>
  125157. <bitOffset>30</bitOffset>
  125158. <bitWidth>2</bitWidth>
  125159. <access>read-write</access>
  125160. </field>
  125161. </fields>
  125162. </register>
  125163. <register>
  125164. <name>MSCR</name>
  125165. <description>MII Speed Control Register</description>
  125166. <addressOffset>0x44</addressOffset>
  125167. <size>32</size>
  125168. <access>read-write</access>
  125169. <resetValue>0</resetValue>
  125170. <resetMask>0xFFFFFFFF</resetMask>
  125171. <fields>
  125172. <field>
  125173. <name>MII_SPEED</name>
  125174. <description>MII Speed</description>
  125175. <bitOffset>1</bitOffset>
  125176. <bitWidth>6</bitWidth>
  125177. <access>read-write</access>
  125178. </field>
  125179. <field>
  125180. <name>DIS_PRE</name>
  125181. <description>Disable Preamble</description>
  125182. <bitOffset>7</bitOffset>
  125183. <bitWidth>1</bitWidth>
  125184. <access>read-write</access>
  125185. <enumeratedValues>
  125186. <enumeratedValue>
  125187. <name>0</name>
  125188. <description>Preamble enabled.</description>
  125189. <value>#0</value>
  125190. </enumeratedValue>
  125191. <enumeratedValue>
  125192. <name>1</name>
  125193. <description>Preamble (32 ones) is not prepended to the MII management frame.</description>
  125194. <value>#1</value>
  125195. </enumeratedValue>
  125196. </enumeratedValues>
  125197. </field>
  125198. <field>
  125199. <name>HOLDTIME</name>
  125200. <description>Hold time On MDIO Output</description>
  125201. <bitOffset>8</bitOffset>
  125202. <bitWidth>3</bitWidth>
  125203. <access>read-write</access>
  125204. <enumeratedValues>
  125205. <enumeratedValue>
  125206. <name>000</name>
  125207. <description>1 internal module clock cycle</description>
  125208. <value>#000</value>
  125209. </enumeratedValue>
  125210. <enumeratedValue>
  125211. <name>001</name>
  125212. <description>2 internal module clock cycles</description>
  125213. <value>#001</value>
  125214. </enumeratedValue>
  125215. <enumeratedValue>
  125216. <name>010</name>
  125217. <description>3 internal module clock cycles</description>
  125218. <value>#010</value>
  125219. </enumeratedValue>
  125220. <enumeratedValue>
  125221. <name>111</name>
  125222. <description>8 internal module clock cycles</description>
  125223. <value>#111</value>
  125224. </enumeratedValue>
  125225. </enumeratedValues>
  125226. </field>
  125227. </fields>
  125228. </register>
  125229. <register>
  125230. <name>MIBC</name>
  125231. <description>MIB Control Register</description>
  125232. <addressOffset>0x64</addressOffset>
  125233. <size>32</size>
  125234. <access>read-write</access>
  125235. <resetValue>0xC0000000</resetValue>
  125236. <resetMask>0xFFFFFFFF</resetMask>
  125237. <fields>
  125238. <field>
  125239. <name>MIB_CLEAR</name>
  125240. <description>MIB Clear</description>
  125241. <bitOffset>29</bitOffset>
  125242. <bitWidth>1</bitWidth>
  125243. <access>read-write</access>
  125244. </field>
  125245. <field>
  125246. <name>MIB_IDLE</name>
  125247. <description>MIB Idle</description>
  125248. <bitOffset>30</bitOffset>
  125249. <bitWidth>1</bitWidth>
  125250. <access>read-only</access>
  125251. </field>
  125252. <field>
  125253. <name>MIB_DIS</name>
  125254. <description>Disable MIB Logic</description>
  125255. <bitOffset>31</bitOffset>
  125256. <bitWidth>1</bitWidth>
  125257. <access>read-write</access>
  125258. </field>
  125259. </fields>
  125260. </register>
  125261. <register>
  125262. <name>RCR</name>
  125263. <description>Receive Control Register</description>
  125264. <addressOffset>0x84</addressOffset>
  125265. <size>32</size>
  125266. <access>read-write</access>
  125267. <resetValue>0x5EE0001</resetValue>
  125268. <resetMask>0xFFFFFFFF</resetMask>
  125269. <fields>
  125270. <field>
  125271. <name>LOOP</name>
  125272. <description>Internal Loopback</description>
  125273. <bitOffset>0</bitOffset>
  125274. <bitWidth>1</bitWidth>
  125275. <access>read-write</access>
  125276. <enumeratedValues>
  125277. <enumeratedValue>
  125278. <name>0</name>
  125279. <description>Loopback disabled.</description>
  125280. <value>#0</value>
  125281. </enumeratedValue>
  125282. <enumeratedValue>
  125283. <name>1</name>
  125284. <description>Transmitted frames are looped back internal to the device and transmit MII output signals are not asserted. DRT must be cleared.</description>
  125285. <value>#1</value>
  125286. </enumeratedValue>
  125287. </enumeratedValues>
  125288. </field>
  125289. <field>
  125290. <name>DRT</name>
  125291. <description>Disable Receive On Transmit</description>
  125292. <bitOffset>1</bitOffset>
  125293. <bitWidth>1</bitWidth>
  125294. <access>read-write</access>
  125295. <enumeratedValues>
  125296. <enumeratedValue>
  125297. <name>0</name>
  125298. <description>Receive path operates independently of transmit. Used for full-duplex or to monitor transmit activity in half-duplex mode.</description>
  125299. <value>#0</value>
  125300. </enumeratedValue>
  125301. <enumeratedValue>
  125302. <name>1</name>
  125303. <description>Disable reception of frames while transmitting. Normally used for half-duplex mode.</description>
  125304. <value>#1</value>
  125305. </enumeratedValue>
  125306. </enumeratedValues>
  125307. </field>
  125308. <field>
  125309. <name>MII_MODE</name>
  125310. <description>Media Independent Interface Mode</description>
  125311. <bitOffset>2</bitOffset>
  125312. <bitWidth>1</bitWidth>
  125313. <access>read-write</access>
  125314. <enumeratedValues>
  125315. <enumeratedValue>
  125316. <name>1</name>
  125317. <description>MII or RMII mode, as indicated by the RMII_MODE field.</description>
  125318. <value>#1</value>
  125319. </enumeratedValue>
  125320. </enumeratedValues>
  125321. </field>
  125322. <field>
  125323. <name>PROM</name>
  125324. <description>Promiscuous Mode</description>
  125325. <bitOffset>3</bitOffset>
  125326. <bitWidth>1</bitWidth>
  125327. <access>read-write</access>
  125328. <enumeratedValues>
  125329. <enumeratedValue>
  125330. <name>0</name>
  125331. <description>Disabled.</description>
  125332. <value>#0</value>
  125333. </enumeratedValue>
  125334. <enumeratedValue>
  125335. <name>1</name>
  125336. <description>Enabled.</description>
  125337. <value>#1</value>
  125338. </enumeratedValue>
  125339. </enumeratedValues>
  125340. </field>
  125341. <field>
  125342. <name>BC_REJ</name>
  125343. <description>Broadcast Frame Reject</description>
  125344. <bitOffset>4</bitOffset>
  125345. <bitWidth>1</bitWidth>
  125346. <access>read-write</access>
  125347. </field>
  125348. <field>
  125349. <name>FCE</name>
  125350. <description>Flow Control Enable</description>
  125351. <bitOffset>5</bitOffset>
  125352. <bitWidth>1</bitWidth>
  125353. <access>read-write</access>
  125354. </field>
  125355. <field>
  125356. <name>RMII_MODE</name>
  125357. <description>RMII Mode Enable</description>
  125358. <bitOffset>8</bitOffset>
  125359. <bitWidth>1</bitWidth>
  125360. <access>read-write</access>
  125361. <enumeratedValues>
  125362. <enumeratedValue>
  125363. <name>0</name>
  125364. <description>MAC configured for MII mode.</description>
  125365. <value>#0</value>
  125366. </enumeratedValue>
  125367. <enumeratedValue>
  125368. <name>1</name>
  125369. <description>MAC configured for RMII operation.</description>
  125370. <value>#1</value>
  125371. </enumeratedValue>
  125372. </enumeratedValues>
  125373. </field>
  125374. <field>
  125375. <name>RMII_10T</name>
  125376. <description>Enables 10-Mbps mode of the RMII .</description>
  125377. <bitOffset>9</bitOffset>
  125378. <bitWidth>1</bitWidth>
  125379. <access>read-write</access>
  125380. <enumeratedValues>
  125381. <enumeratedValue>
  125382. <name>0</name>
  125383. <description>100 Mbps operation.</description>
  125384. <value>#0</value>
  125385. </enumeratedValue>
  125386. <enumeratedValue>
  125387. <name>1</name>
  125388. <description>10 Mbps operation.</description>
  125389. <value>#1</value>
  125390. </enumeratedValue>
  125391. </enumeratedValues>
  125392. </field>
  125393. <field>
  125394. <name>PADEN</name>
  125395. <description>Enable Frame Padding Remove On Receive</description>
  125396. <bitOffset>12</bitOffset>
  125397. <bitWidth>1</bitWidth>
  125398. <access>read-write</access>
  125399. <enumeratedValues>
  125400. <enumeratedValue>
  125401. <name>0</name>
  125402. <description>No padding is removed on receive by the MAC.</description>
  125403. <value>#0</value>
  125404. </enumeratedValue>
  125405. <enumeratedValue>
  125406. <name>1</name>
  125407. <description>Padding is removed from received frames.</description>
  125408. <value>#1</value>
  125409. </enumeratedValue>
  125410. </enumeratedValues>
  125411. </field>
  125412. <field>
  125413. <name>PAUFWD</name>
  125414. <description>Terminate/Forward Pause Frames</description>
  125415. <bitOffset>13</bitOffset>
  125416. <bitWidth>1</bitWidth>
  125417. <access>read-write</access>
  125418. <enumeratedValues>
  125419. <enumeratedValue>
  125420. <name>0</name>
  125421. <description>Pause frames are terminated and discarded in the MAC.</description>
  125422. <value>#0</value>
  125423. </enumeratedValue>
  125424. <enumeratedValue>
  125425. <name>1</name>
  125426. <description>Pause frames are forwarded to the user application.</description>
  125427. <value>#1</value>
  125428. </enumeratedValue>
  125429. </enumeratedValues>
  125430. </field>
  125431. <field>
  125432. <name>CRCFWD</name>
  125433. <description>Terminate/Forward Received CRC</description>
  125434. <bitOffset>14</bitOffset>
  125435. <bitWidth>1</bitWidth>
  125436. <access>read-write</access>
  125437. <enumeratedValues>
  125438. <enumeratedValue>
  125439. <name>0</name>
  125440. <description>The CRC field of received frames is transmitted to the user application.</description>
  125441. <value>#0</value>
  125442. </enumeratedValue>
  125443. <enumeratedValue>
  125444. <name>1</name>
  125445. <description>The CRC field is stripped from the frame.</description>
  125446. <value>#1</value>
  125447. </enumeratedValue>
  125448. </enumeratedValues>
  125449. </field>
  125450. <field>
  125451. <name>CFEN</name>
  125452. <description>MAC Control Frame Enable</description>
  125453. <bitOffset>15</bitOffset>
  125454. <bitWidth>1</bitWidth>
  125455. <access>read-write</access>
  125456. <enumeratedValues>
  125457. <enumeratedValue>
  125458. <name>0</name>
  125459. <description>MAC control frames with any opcode other than 0x0001 (pause frame) are accepted and forwarded to the client interface.</description>
  125460. <value>#0</value>
  125461. </enumeratedValue>
  125462. <enumeratedValue>
  125463. <name>1</name>
  125464. <description>MAC control frames with any opcode other than 0x0001 (pause frame) are silently discarded.</description>
  125465. <value>#1</value>
  125466. </enumeratedValue>
  125467. </enumeratedValues>
  125468. </field>
  125469. <field>
  125470. <name>MAX_FL</name>
  125471. <description>Maximum Frame Length</description>
  125472. <bitOffset>16</bitOffset>
  125473. <bitWidth>14</bitWidth>
  125474. <access>read-write</access>
  125475. </field>
  125476. <field>
  125477. <name>NLC</name>
  125478. <description>Payload Length Check Disable</description>
  125479. <bitOffset>30</bitOffset>
  125480. <bitWidth>1</bitWidth>
  125481. <access>read-write</access>
  125482. <enumeratedValues>
  125483. <enumeratedValue>
  125484. <name>0</name>
  125485. <description>The payload length check is disabled.</description>
  125486. <value>#0</value>
  125487. </enumeratedValue>
  125488. <enumeratedValue>
  125489. <name>1</name>
  125490. <description>The core checks the frame&apos;s payload length with the frame length/type field. Errors are indicated in the EIR[PLC] field.</description>
  125491. <value>#1</value>
  125492. </enumeratedValue>
  125493. </enumeratedValues>
  125494. </field>
  125495. <field>
  125496. <name>GRS</name>
  125497. <description>Graceful Receive Stopped</description>
  125498. <bitOffset>31</bitOffset>
  125499. <bitWidth>1</bitWidth>
  125500. <access>read-only</access>
  125501. </field>
  125502. </fields>
  125503. </register>
  125504. <register>
  125505. <name>TCR</name>
  125506. <description>Transmit Control Register</description>
  125507. <addressOffset>0xC4</addressOffset>
  125508. <size>32</size>
  125509. <access>read-write</access>
  125510. <resetValue>0</resetValue>
  125511. <resetMask>0xFFFFFFFF</resetMask>
  125512. <fields>
  125513. <field>
  125514. <name>GTS</name>
  125515. <description>Graceful Transmit Stop</description>
  125516. <bitOffset>0</bitOffset>
  125517. <bitWidth>1</bitWidth>
  125518. <access>read-write</access>
  125519. </field>
  125520. <field>
  125521. <name>FDEN</name>
  125522. <description>Full-Duplex Enable</description>
  125523. <bitOffset>2</bitOffset>
  125524. <bitWidth>1</bitWidth>
  125525. <access>read-write</access>
  125526. </field>
  125527. <field>
  125528. <name>TFC_PAUSE</name>
  125529. <description>Transmit Frame Control Pause</description>
  125530. <bitOffset>3</bitOffset>
  125531. <bitWidth>1</bitWidth>
  125532. <access>read-write</access>
  125533. <enumeratedValues>
  125534. <enumeratedValue>
  125535. <name>0</name>
  125536. <description>No PAUSE frame transmitted.</description>
  125537. <value>#0</value>
  125538. </enumeratedValue>
  125539. <enumeratedValue>
  125540. <name>1</name>
  125541. <description>The MAC stops transmission of data frames after the current transmission is complete.</description>
  125542. <value>#1</value>
  125543. </enumeratedValue>
  125544. </enumeratedValues>
  125545. </field>
  125546. <field>
  125547. <name>RFC_PAUSE</name>
  125548. <description>Receive Frame Control Pause</description>
  125549. <bitOffset>4</bitOffset>
  125550. <bitWidth>1</bitWidth>
  125551. <access>read-only</access>
  125552. </field>
  125553. <field>
  125554. <name>ADDSEL</name>
  125555. <description>Source MAC Address Select On Transmit</description>
  125556. <bitOffset>5</bitOffset>
  125557. <bitWidth>3</bitWidth>
  125558. <access>read-write</access>
  125559. <enumeratedValues>
  125560. <enumeratedValue>
  125561. <name>000</name>
  125562. <description>Node MAC address programmed on PADDR1/2 registers.</description>
  125563. <value>#000</value>
  125564. </enumeratedValue>
  125565. </enumeratedValues>
  125566. </field>
  125567. <field>
  125568. <name>ADDINS</name>
  125569. <description>Set MAC Address On Transmit</description>
  125570. <bitOffset>8</bitOffset>
  125571. <bitWidth>1</bitWidth>
  125572. <access>read-write</access>
  125573. <enumeratedValues>
  125574. <enumeratedValue>
  125575. <name>0</name>
  125576. <description>The source MAC address is not modified by the MAC.</description>
  125577. <value>#0</value>
  125578. </enumeratedValue>
  125579. <enumeratedValue>
  125580. <name>1</name>
  125581. <description>The MAC overwrites the source MAC address with the programmed MAC address according to ADDSEL.</description>
  125582. <value>#1</value>
  125583. </enumeratedValue>
  125584. </enumeratedValues>
  125585. </field>
  125586. <field>
  125587. <name>CRCFWD</name>
  125588. <description>Forward Frame From Application With CRC</description>
  125589. <bitOffset>9</bitOffset>
  125590. <bitWidth>1</bitWidth>
  125591. <access>read-write</access>
  125592. <enumeratedValues>
  125593. <enumeratedValue>
  125594. <name>0</name>
  125595. <description>TxBD[TC] controls whether the frame has a CRC from the application.</description>
  125596. <value>#0</value>
  125597. </enumeratedValue>
  125598. <enumeratedValue>
  125599. <name>1</name>
  125600. <description>The transmitter does not append any CRC to transmitted frames, as it is expecting a frame with CRC from the application.</description>
  125601. <value>#1</value>
  125602. </enumeratedValue>
  125603. </enumeratedValues>
  125604. </field>
  125605. </fields>
  125606. </register>
  125607. <register>
  125608. <name>PALR</name>
  125609. <description>Physical Address Lower Register</description>
  125610. <addressOffset>0xE4</addressOffset>
  125611. <size>32</size>
  125612. <access>read-write</access>
  125613. <resetValue>0</resetValue>
  125614. <resetMask>0xFFFFFFFF</resetMask>
  125615. <fields>
  125616. <field>
  125617. <name>PADDR1</name>
  125618. <description>Pause Address</description>
  125619. <bitOffset>0</bitOffset>
  125620. <bitWidth>32</bitWidth>
  125621. <access>read-write</access>
  125622. </field>
  125623. </fields>
  125624. </register>
  125625. <register>
  125626. <name>PAUR</name>
  125627. <description>Physical Address Upper Register</description>
  125628. <addressOffset>0xE8</addressOffset>
  125629. <size>32</size>
  125630. <access>read-write</access>
  125631. <resetValue>0x8808</resetValue>
  125632. <resetMask>0xFFFFFFFF</resetMask>
  125633. <fields>
  125634. <field>
  125635. <name>TYPE</name>
  125636. <description>Type Field In PAUSE Frames</description>
  125637. <bitOffset>0</bitOffset>
  125638. <bitWidth>16</bitWidth>
  125639. <access>read-only</access>
  125640. </field>
  125641. <field>
  125642. <name>PADDR2</name>
  125643. <description>Bytes 4 (bits 31:24) and 5 (bits 23:16) of the 6-byte individual address used for exact match, and the source address field in PAUSE frames</description>
  125644. <bitOffset>16</bitOffset>
  125645. <bitWidth>16</bitWidth>
  125646. <access>read-write</access>
  125647. </field>
  125648. </fields>
  125649. </register>
  125650. <register>
  125651. <name>OPD</name>
  125652. <description>Opcode/Pause Duration Register</description>
  125653. <addressOffset>0xEC</addressOffset>
  125654. <size>32</size>
  125655. <access>read-write</access>
  125656. <resetValue>0x10000</resetValue>
  125657. <resetMask>0xFFFFFFFF</resetMask>
  125658. <fields>
  125659. <field>
  125660. <name>PAUSE_DUR</name>
  125661. <description>Pause Duration</description>
  125662. <bitOffset>0</bitOffset>
  125663. <bitWidth>16</bitWidth>
  125664. <access>read-write</access>
  125665. </field>
  125666. <field>
  125667. <name>OPCODE</name>
  125668. <description>Opcode Field In PAUSE Frames</description>
  125669. <bitOffset>16</bitOffset>
  125670. <bitWidth>16</bitWidth>
  125671. <access>read-only</access>
  125672. </field>
  125673. </fields>
  125674. </register>
  125675. <register>
  125676. <name>IAUR</name>
  125677. <description>Descriptor Individual Upper Address Register</description>
  125678. <addressOffset>0x118</addressOffset>
  125679. <size>32</size>
  125680. <access>read-write</access>
  125681. <resetValue>0</resetValue>
  125682. <resetMask>0xFFFFFFFF</resetMask>
  125683. <fields>
  125684. <field>
  125685. <name>IADDR1</name>
  125686. <description>Contains the upper 32 bits of the 64-bit hash table used in the address recognition process for receive frames with a unicast address</description>
  125687. <bitOffset>0</bitOffset>
  125688. <bitWidth>32</bitWidth>
  125689. <access>read-write</access>
  125690. </field>
  125691. </fields>
  125692. </register>
  125693. <register>
  125694. <name>IALR</name>
  125695. <description>Descriptor Individual Lower Address Register</description>
  125696. <addressOffset>0x11C</addressOffset>
  125697. <size>32</size>
  125698. <access>read-write</access>
  125699. <resetValue>0</resetValue>
  125700. <resetMask>0xFFFFFFFF</resetMask>
  125701. <fields>
  125702. <field>
  125703. <name>IADDR2</name>
  125704. <description>Contains the lower 32 bits of the 64-bit hash table used in the address recognition process for receive frames with a unicast address</description>
  125705. <bitOffset>0</bitOffset>
  125706. <bitWidth>32</bitWidth>
  125707. <access>read-write</access>
  125708. </field>
  125709. </fields>
  125710. </register>
  125711. <register>
  125712. <name>GAUR</name>
  125713. <description>Descriptor Group Upper Address Register</description>
  125714. <addressOffset>0x120</addressOffset>
  125715. <size>32</size>
  125716. <access>read-write</access>
  125717. <resetValue>0</resetValue>
  125718. <resetMask>0xFFFFFFFF</resetMask>
  125719. <fields>
  125720. <field>
  125721. <name>GADDR1</name>
  125722. <description>Contains the upper 32 bits of the 64-bit hash table used in the address recognition process for receive frames with a multicast address</description>
  125723. <bitOffset>0</bitOffset>
  125724. <bitWidth>32</bitWidth>
  125725. <access>read-write</access>
  125726. </field>
  125727. </fields>
  125728. </register>
  125729. <register>
  125730. <name>GALR</name>
  125731. <description>Descriptor Group Lower Address Register</description>
  125732. <addressOffset>0x124</addressOffset>
  125733. <size>32</size>
  125734. <access>read-write</access>
  125735. <resetValue>0</resetValue>
  125736. <resetMask>0xFFFFFFFF</resetMask>
  125737. <fields>
  125738. <field>
  125739. <name>GADDR2</name>
  125740. <description>Contains the lower 32 bits of the 64-bit hash table used in the address recognition process for receive frames with a multicast address</description>
  125741. <bitOffset>0</bitOffset>
  125742. <bitWidth>32</bitWidth>
  125743. <access>read-write</access>
  125744. </field>
  125745. </fields>
  125746. </register>
  125747. <register>
  125748. <name>TFWR</name>
  125749. <description>Transmit FIFO Watermark Register</description>
  125750. <addressOffset>0x144</addressOffset>
  125751. <size>32</size>
  125752. <access>read-write</access>
  125753. <resetValue>0</resetValue>
  125754. <resetMask>0xFFFFFFFF</resetMask>
  125755. <fields>
  125756. <field>
  125757. <name>TFWR</name>
  125758. <description>Transmit FIFO Write</description>
  125759. <bitOffset>0</bitOffset>
  125760. <bitWidth>6</bitWidth>
  125761. <access>read-write</access>
  125762. <enumeratedValues>
  125763. <enumeratedValue>
  125764. <name>000000</name>
  125765. <description>64 bytes written.</description>
  125766. <value>#0</value>
  125767. </enumeratedValue>
  125768. <enumeratedValue>
  125769. <name>000001</name>
  125770. <description>64 bytes written.</description>
  125771. <value>#1</value>
  125772. </enumeratedValue>
  125773. <enumeratedValue>
  125774. <name>000010</name>
  125775. <description>128 bytes written.</description>
  125776. <value>#10</value>
  125777. </enumeratedValue>
  125778. <enumeratedValue>
  125779. <name>000011</name>
  125780. <description>192 bytes written.</description>
  125781. <value>#11</value>
  125782. </enumeratedValue>
  125783. <enumeratedValue>
  125784. <name>111110</name>
  125785. <description>3968 bytes written.</description>
  125786. <value>#111110</value>
  125787. </enumeratedValue>
  125788. <enumeratedValue>
  125789. <name>111111</name>
  125790. <description>4032 bytes written.</description>
  125791. <value>#111111</value>
  125792. </enumeratedValue>
  125793. </enumeratedValues>
  125794. </field>
  125795. <field>
  125796. <name>STRFWD</name>
  125797. <description>Store And Forward Enable</description>
  125798. <bitOffset>8</bitOffset>
  125799. <bitWidth>1</bitWidth>
  125800. <access>read-write</access>
  125801. <enumeratedValues>
  125802. <enumeratedValue>
  125803. <name>0</name>
  125804. <description>Reset. The transmission start threshold is programmed in TFWR[TFWR].</description>
  125805. <value>#0</value>
  125806. </enumeratedValue>
  125807. <enumeratedValue>
  125808. <name>1</name>
  125809. <description>Enabled.</description>
  125810. <value>#1</value>
  125811. </enumeratedValue>
  125812. </enumeratedValues>
  125813. </field>
  125814. </fields>
  125815. </register>
  125816. <register>
  125817. <name>RDSR</name>
  125818. <description>Receive Descriptor Ring Start Register</description>
  125819. <addressOffset>0x180</addressOffset>
  125820. <size>32</size>
  125821. <access>read-write</access>
  125822. <resetValue>0</resetValue>
  125823. <resetMask>0xFFFFFFFF</resetMask>
  125824. <fields>
  125825. <field>
  125826. <name>R_DES_START</name>
  125827. <description>Pointer to the beginning of the receive buffer descriptor queue.</description>
  125828. <bitOffset>3</bitOffset>
  125829. <bitWidth>29</bitWidth>
  125830. <access>read-write</access>
  125831. </field>
  125832. </fields>
  125833. </register>
  125834. <register>
  125835. <name>TDSR</name>
  125836. <description>Transmit Buffer Descriptor Ring Start Register</description>
  125837. <addressOffset>0x184</addressOffset>
  125838. <size>32</size>
  125839. <access>read-write</access>
  125840. <resetValue>0</resetValue>
  125841. <resetMask>0xFFFFFFFF</resetMask>
  125842. <fields>
  125843. <field>
  125844. <name>X_DES_START</name>
  125845. <description>Pointer to the beginning of the transmit buffer descriptor queue.</description>
  125846. <bitOffset>3</bitOffset>
  125847. <bitWidth>29</bitWidth>
  125848. <access>read-write</access>
  125849. </field>
  125850. </fields>
  125851. </register>
  125852. <register>
  125853. <name>MRBR</name>
  125854. <description>Maximum Receive Buffer Size Register</description>
  125855. <addressOffset>0x188</addressOffset>
  125856. <size>32</size>
  125857. <access>read-write</access>
  125858. <resetValue>0</resetValue>
  125859. <resetMask>0xFFFFFFFF</resetMask>
  125860. <fields>
  125861. <field>
  125862. <name>R_BUF_SIZE</name>
  125863. <description>Receive buffer size in bytes.</description>
  125864. <bitOffset>4</bitOffset>
  125865. <bitWidth>10</bitWidth>
  125866. <access>read-write</access>
  125867. </field>
  125868. </fields>
  125869. </register>
  125870. <register>
  125871. <name>RSFL</name>
  125872. <description>Receive FIFO Section Full Threshold</description>
  125873. <addressOffset>0x190</addressOffset>
  125874. <size>32</size>
  125875. <access>read-write</access>
  125876. <resetValue>0</resetValue>
  125877. <resetMask>0xFFFFFFFF</resetMask>
  125878. <fields>
  125879. <field>
  125880. <name>RX_SECTION_FULL</name>
  125881. <description>Value Of Receive FIFO Section Full Threshold</description>
  125882. <bitOffset>0</bitOffset>
  125883. <bitWidth>8</bitWidth>
  125884. <access>read-write</access>
  125885. </field>
  125886. </fields>
  125887. </register>
  125888. <register>
  125889. <name>RSEM</name>
  125890. <description>Receive FIFO Section Empty Threshold</description>
  125891. <addressOffset>0x194</addressOffset>
  125892. <size>32</size>
  125893. <access>read-write</access>
  125894. <resetValue>0</resetValue>
  125895. <resetMask>0xFFFFFFFF</resetMask>
  125896. <fields>
  125897. <field>
  125898. <name>RX_SECTION_EMPTY</name>
  125899. <description>Value Of The Receive FIFO Section Empty Threshold</description>
  125900. <bitOffset>0</bitOffset>
  125901. <bitWidth>8</bitWidth>
  125902. <access>read-write</access>
  125903. </field>
  125904. <field>
  125905. <name>STAT_SECTION_EMPTY</name>
  125906. <description>RX Status FIFO Section Empty Threshold</description>
  125907. <bitOffset>16</bitOffset>
  125908. <bitWidth>5</bitWidth>
  125909. <access>read-write</access>
  125910. </field>
  125911. </fields>
  125912. </register>
  125913. <register>
  125914. <name>RAEM</name>
  125915. <description>Receive FIFO Almost Empty Threshold</description>
  125916. <addressOffset>0x198</addressOffset>
  125917. <size>32</size>
  125918. <access>read-write</access>
  125919. <resetValue>0x4</resetValue>
  125920. <resetMask>0xFFFFFFFF</resetMask>
  125921. <fields>
  125922. <field>
  125923. <name>RX_ALMOST_EMPTY</name>
  125924. <description>Value Of The Receive FIFO Almost Empty Threshold</description>
  125925. <bitOffset>0</bitOffset>
  125926. <bitWidth>8</bitWidth>
  125927. <access>read-write</access>
  125928. </field>
  125929. </fields>
  125930. </register>
  125931. <register>
  125932. <name>RAFL</name>
  125933. <description>Receive FIFO Almost Full Threshold</description>
  125934. <addressOffset>0x19C</addressOffset>
  125935. <size>32</size>
  125936. <access>read-write</access>
  125937. <resetValue>0x4</resetValue>
  125938. <resetMask>0xFFFFFFFF</resetMask>
  125939. <fields>
  125940. <field>
  125941. <name>RX_ALMOST_FULL</name>
  125942. <description>Value Of The Receive FIFO Almost Full Threshold</description>
  125943. <bitOffset>0</bitOffset>
  125944. <bitWidth>8</bitWidth>
  125945. <access>read-write</access>
  125946. </field>
  125947. </fields>
  125948. </register>
  125949. <register>
  125950. <name>TSEM</name>
  125951. <description>Transmit FIFO Section Empty Threshold</description>
  125952. <addressOffset>0x1A0</addressOffset>
  125953. <size>32</size>
  125954. <access>read-write</access>
  125955. <resetValue>0</resetValue>
  125956. <resetMask>0xFFFFFFFF</resetMask>
  125957. <fields>
  125958. <field>
  125959. <name>TX_SECTION_EMPTY</name>
  125960. <description>Value Of The Transmit FIFO Section Empty Threshold</description>
  125961. <bitOffset>0</bitOffset>
  125962. <bitWidth>8</bitWidth>
  125963. <access>read-write</access>
  125964. </field>
  125965. </fields>
  125966. </register>
  125967. <register>
  125968. <name>TAEM</name>
  125969. <description>Transmit FIFO Almost Empty Threshold</description>
  125970. <addressOffset>0x1A4</addressOffset>
  125971. <size>32</size>
  125972. <access>read-write</access>
  125973. <resetValue>0x4</resetValue>
  125974. <resetMask>0xFFFFFFFF</resetMask>
  125975. <fields>
  125976. <field>
  125977. <name>TX_ALMOST_EMPTY</name>
  125978. <description>Value of Transmit FIFO Almost Empty Threshold</description>
  125979. <bitOffset>0</bitOffset>
  125980. <bitWidth>8</bitWidth>
  125981. <access>read-write</access>
  125982. </field>
  125983. </fields>
  125984. </register>
  125985. <register>
  125986. <name>TAFL</name>
  125987. <description>Transmit FIFO Almost Full Threshold</description>
  125988. <addressOffset>0x1A8</addressOffset>
  125989. <size>32</size>
  125990. <access>read-write</access>
  125991. <resetValue>0x8</resetValue>
  125992. <resetMask>0xFFFFFFFF</resetMask>
  125993. <fields>
  125994. <field>
  125995. <name>TX_ALMOST_FULL</name>
  125996. <description>Value Of The Transmit FIFO Almost Full Threshold</description>
  125997. <bitOffset>0</bitOffset>
  125998. <bitWidth>8</bitWidth>
  125999. <access>read-write</access>
  126000. </field>
  126001. </fields>
  126002. </register>
  126003. <register>
  126004. <name>TIPG</name>
  126005. <description>Transmit Inter-Packet Gap</description>
  126006. <addressOffset>0x1AC</addressOffset>
  126007. <size>32</size>
  126008. <access>read-write</access>
  126009. <resetValue>0xC</resetValue>
  126010. <resetMask>0xFFFFFFFF</resetMask>
  126011. <fields>
  126012. <field>
  126013. <name>IPG</name>
  126014. <description>Transmit Inter-Packet Gap</description>
  126015. <bitOffset>0</bitOffset>
  126016. <bitWidth>5</bitWidth>
  126017. <access>read-write</access>
  126018. </field>
  126019. </fields>
  126020. </register>
  126021. <register>
  126022. <name>FTRL</name>
  126023. <description>Frame Truncation Length</description>
  126024. <addressOffset>0x1B0</addressOffset>
  126025. <size>32</size>
  126026. <access>read-write</access>
  126027. <resetValue>0x7FF</resetValue>
  126028. <resetMask>0xFFFFFFFF</resetMask>
  126029. <fields>
  126030. <field>
  126031. <name>TRUNC_FL</name>
  126032. <description>Frame Truncation Length</description>
  126033. <bitOffset>0</bitOffset>
  126034. <bitWidth>14</bitWidth>
  126035. <access>read-write</access>
  126036. </field>
  126037. </fields>
  126038. </register>
  126039. <register>
  126040. <name>TACC</name>
  126041. <description>Transmit Accelerator Function Configuration</description>
  126042. <addressOffset>0x1C0</addressOffset>
  126043. <size>32</size>
  126044. <access>read-write</access>
  126045. <resetValue>0</resetValue>
  126046. <resetMask>0xFFFFFFFF</resetMask>
  126047. <fields>
  126048. <field>
  126049. <name>SHIFT16</name>
  126050. <description>TX FIFO Shift-16</description>
  126051. <bitOffset>0</bitOffset>
  126052. <bitWidth>1</bitWidth>
  126053. <access>read-write</access>
  126054. <enumeratedValues>
  126055. <enumeratedValue>
  126056. <name>0</name>
  126057. <description>Disabled.</description>
  126058. <value>#0</value>
  126059. </enumeratedValue>
  126060. <enumeratedValue>
  126061. <name>1</name>
  126062. <description>Indicates to the transmit data FIFO that the written frames contain two additional octets before the frame data. This means the actual frame begins at bit 16 of the first word written into the FIFO. This function allows putting the frame payload on a 32-bit boundary in memory, as the 14-byte Ethernet header is extended to a 16-byte header.</description>
  126063. <value>#1</value>
  126064. </enumeratedValue>
  126065. </enumeratedValues>
  126066. </field>
  126067. <field>
  126068. <name>IPCHK</name>
  126069. <description>Enables insertion of IP header checksum.</description>
  126070. <bitOffset>3</bitOffset>
  126071. <bitWidth>1</bitWidth>
  126072. <access>read-write</access>
  126073. <enumeratedValues>
  126074. <enumeratedValue>
  126075. <name>0</name>
  126076. <description>Checksum is not inserted.</description>
  126077. <value>#0</value>
  126078. </enumeratedValue>
  126079. <enumeratedValue>
  126080. <name>1</name>
  126081. <description>If an IP frame is transmitted, the checksum is inserted automatically. The IP header checksum field must be cleared. If a non-IP frame is transmitted the frame is not modified.</description>
  126082. <value>#1</value>
  126083. </enumeratedValue>
  126084. </enumeratedValues>
  126085. </field>
  126086. <field>
  126087. <name>PROCHK</name>
  126088. <description>Enables insertion of protocol checksum.</description>
  126089. <bitOffset>4</bitOffset>
  126090. <bitWidth>1</bitWidth>
  126091. <access>read-write</access>
  126092. <enumeratedValues>
  126093. <enumeratedValue>
  126094. <name>0</name>
  126095. <description>Checksum not inserted.</description>
  126096. <value>#0</value>
  126097. </enumeratedValue>
  126098. <enumeratedValue>
  126099. <name>1</name>
  126100. <description>If an IP frame with a known protocol is transmitted, the checksum is inserted automatically into the frame. The checksum field must be cleared. The other frames are not modified.</description>
  126101. <value>#1</value>
  126102. </enumeratedValue>
  126103. </enumeratedValues>
  126104. </field>
  126105. </fields>
  126106. </register>
  126107. <register>
  126108. <name>RACC</name>
  126109. <description>Receive Accelerator Function Configuration</description>
  126110. <addressOffset>0x1C4</addressOffset>
  126111. <size>32</size>
  126112. <access>read-write</access>
  126113. <resetValue>0</resetValue>
  126114. <resetMask>0xFFFFFFFF</resetMask>
  126115. <fields>
  126116. <field>
  126117. <name>PADREM</name>
  126118. <description>Enable Padding Removal For Short IP Frames</description>
  126119. <bitOffset>0</bitOffset>
  126120. <bitWidth>1</bitWidth>
  126121. <access>read-write</access>
  126122. <enumeratedValues>
  126123. <enumeratedValue>
  126124. <name>0</name>
  126125. <description>Padding not removed.</description>
  126126. <value>#0</value>
  126127. </enumeratedValue>
  126128. <enumeratedValue>
  126129. <name>1</name>
  126130. <description>Any bytes following the IP payload section of the frame are removed from the frame.</description>
  126131. <value>#1</value>
  126132. </enumeratedValue>
  126133. </enumeratedValues>
  126134. </field>
  126135. <field>
  126136. <name>IPDIS</name>
  126137. <description>Enable Discard Of Frames With Wrong IPv4 Header Checksum</description>
  126138. <bitOffset>1</bitOffset>
  126139. <bitWidth>1</bitWidth>
  126140. <access>read-write</access>
  126141. <enumeratedValues>
  126142. <enumeratedValue>
  126143. <name>0</name>
  126144. <description>Frames with wrong IPv4 header checksum are not discarded.</description>
  126145. <value>#0</value>
  126146. </enumeratedValue>
  126147. <enumeratedValue>
  126148. <name>1</name>
  126149. <description>If an IPv4 frame is received with a mismatching header checksum, the frame is discarded. IPv6 has no header checksum and is not affected by this setting. Discarding is only available when the RX FIFO operates in store and forward mode (RSFL cleared).</description>
  126150. <value>#1</value>
  126151. </enumeratedValue>
  126152. </enumeratedValues>
  126153. </field>
  126154. <field>
  126155. <name>PRODIS</name>
  126156. <description>Enable Discard Of Frames With Wrong Protocol Checksum</description>
  126157. <bitOffset>2</bitOffset>
  126158. <bitWidth>1</bitWidth>
  126159. <access>read-write</access>
  126160. <enumeratedValues>
  126161. <enumeratedValue>
  126162. <name>0</name>
  126163. <description>Frames with wrong checksum are not discarded.</description>
  126164. <value>#0</value>
  126165. </enumeratedValue>
  126166. <enumeratedValue>
  126167. <name>1</name>
  126168. <description>If a TCP/IP, UDP/IP, or ICMP/IP frame is received that has a wrong TCP, UDP, or ICMP checksum, the frame is discarded. Discarding is only available when the RX FIFO operates in store and forward mode (RSFL cleared).</description>
  126169. <value>#1</value>
  126170. </enumeratedValue>
  126171. </enumeratedValues>
  126172. </field>
  126173. <field>
  126174. <name>LINEDIS</name>
  126175. <description>Enable Discard Of Frames With MAC Layer Errors</description>
  126176. <bitOffset>6</bitOffset>
  126177. <bitWidth>1</bitWidth>
  126178. <access>read-write</access>
  126179. <enumeratedValues>
  126180. <enumeratedValue>
  126181. <name>0</name>
  126182. <description>Frames with errors are not discarded.</description>
  126183. <value>#0</value>
  126184. </enumeratedValue>
  126185. <enumeratedValue>
  126186. <name>1</name>
  126187. <description>Any frame received with a CRC, length, or PHY error is automatically discarded and not forwarded to the user application interface.</description>
  126188. <value>#1</value>
  126189. </enumeratedValue>
  126190. </enumeratedValues>
  126191. </field>
  126192. <field>
  126193. <name>SHIFT16</name>
  126194. <description>RX FIFO Shift-16</description>
  126195. <bitOffset>7</bitOffset>
  126196. <bitWidth>1</bitWidth>
  126197. <access>read-write</access>
  126198. <enumeratedValues>
  126199. <enumeratedValue>
  126200. <name>0</name>
  126201. <description>Disabled.</description>
  126202. <value>#0</value>
  126203. </enumeratedValue>
  126204. <enumeratedValue>
  126205. <name>1</name>
  126206. <description>Instructs the MAC to write two additional bytes in front of each frame received into the RX FIFO.</description>
  126207. <value>#1</value>
  126208. </enumeratedValue>
  126209. </enumeratedValues>
  126210. </field>
  126211. </fields>
  126212. </register>
  126213. <register>
  126214. <name>RMON_T_PACKETS</name>
  126215. <description>Tx Packet Count Statistic Register</description>
  126216. <addressOffset>0x204</addressOffset>
  126217. <size>32</size>
  126218. <access>read-only</access>
  126219. <resetValue>0</resetValue>
  126220. <resetMask>0xFFFFFFFF</resetMask>
  126221. <fields>
  126222. <field>
  126223. <name>TXPKTS</name>
  126224. <description>Packet count</description>
  126225. <bitOffset>0</bitOffset>
  126226. <bitWidth>16</bitWidth>
  126227. <access>read-only</access>
  126228. </field>
  126229. </fields>
  126230. </register>
  126231. <register>
  126232. <name>RMON_T_BC_PKT</name>
  126233. <description>Tx Broadcast Packets Statistic Register</description>
  126234. <addressOffset>0x208</addressOffset>
  126235. <size>32</size>
  126236. <access>read-only</access>
  126237. <resetValue>0</resetValue>
  126238. <resetMask>0xFFFFFFFF</resetMask>
  126239. <fields>
  126240. <field>
  126241. <name>TXPKTS</name>
  126242. <description>Broadcast packets</description>
  126243. <bitOffset>0</bitOffset>
  126244. <bitWidth>16</bitWidth>
  126245. <access>read-only</access>
  126246. </field>
  126247. </fields>
  126248. </register>
  126249. <register>
  126250. <name>RMON_T_MC_PKT</name>
  126251. <description>Tx Multicast Packets Statistic Register</description>
  126252. <addressOffset>0x20C</addressOffset>
  126253. <size>32</size>
  126254. <access>read-only</access>
  126255. <resetValue>0</resetValue>
  126256. <resetMask>0xFFFFFFFF</resetMask>
  126257. <fields>
  126258. <field>
  126259. <name>TXPKTS</name>
  126260. <description>Multicast packets</description>
  126261. <bitOffset>0</bitOffset>
  126262. <bitWidth>16</bitWidth>
  126263. <access>read-only</access>
  126264. </field>
  126265. </fields>
  126266. </register>
  126267. <register>
  126268. <name>RMON_T_CRC_ALIGN</name>
  126269. <description>Tx Packets with CRC/Align Error Statistic Register</description>
  126270. <addressOffset>0x210</addressOffset>
  126271. <size>32</size>
  126272. <access>read-only</access>
  126273. <resetValue>0</resetValue>
  126274. <resetMask>0xFFFFFFFF</resetMask>
  126275. <fields>
  126276. <field>
  126277. <name>TXPKTS</name>
  126278. <description>Packets with CRC/align error</description>
  126279. <bitOffset>0</bitOffset>
  126280. <bitWidth>16</bitWidth>
  126281. <access>read-only</access>
  126282. </field>
  126283. </fields>
  126284. </register>
  126285. <register>
  126286. <name>RMON_T_UNDERSIZE</name>
  126287. <description>Tx Packets Less Than Bytes and Good CRC Statistic Register</description>
  126288. <addressOffset>0x214</addressOffset>
  126289. <size>32</size>
  126290. <access>read-only</access>
  126291. <resetValue>0</resetValue>
  126292. <resetMask>0xFFFFFFFF</resetMask>
  126293. <fields>
  126294. <field>
  126295. <name>TXPKTS</name>
  126296. <description>Packet count</description>
  126297. <bitOffset>0</bitOffset>
  126298. <bitWidth>16</bitWidth>
  126299. <access>read-only</access>
  126300. </field>
  126301. </fields>
  126302. </register>
  126303. <register>
  126304. <name>RMON_T_OVERSIZE</name>
  126305. <description>Tx Packets GT MAX_FL bytes and Good CRC Statistic Register</description>
  126306. <addressOffset>0x218</addressOffset>
  126307. <size>32</size>
  126308. <access>read-only</access>
  126309. <resetValue>0</resetValue>
  126310. <resetMask>0xFFFFFFFF</resetMask>
  126311. <fields>
  126312. <field>
  126313. <name>TXPKTS</name>
  126314. <description>Packet count</description>
  126315. <bitOffset>0</bitOffset>
  126316. <bitWidth>16</bitWidth>
  126317. <access>read-only</access>
  126318. </field>
  126319. </fields>
  126320. </register>
  126321. <register>
  126322. <name>RMON_T_FRAG</name>
  126323. <description>Tx Packets Less Than 64 Bytes and Bad CRC Statistic Register</description>
  126324. <addressOffset>0x21C</addressOffset>
  126325. <size>32</size>
  126326. <access>read-only</access>
  126327. <resetValue>0</resetValue>
  126328. <resetMask>0xFFFFFFFF</resetMask>
  126329. <fields>
  126330. <field>
  126331. <name>TXPKTS</name>
  126332. <description>Packet count</description>
  126333. <bitOffset>0</bitOffset>
  126334. <bitWidth>16</bitWidth>
  126335. <access>read-only</access>
  126336. </field>
  126337. </fields>
  126338. </register>
  126339. <register>
  126340. <name>RMON_T_JAB</name>
  126341. <description>Tx Packets Greater Than MAX_FL bytes and Bad CRC Statistic Register</description>
  126342. <addressOffset>0x220</addressOffset>
  126343. <size>32</size>
  126344. <access>read-only</access>
  126345. <resetValue>0</resetValue>
  126346. <resetMask>0xFFFFFFFF</resetMask>
  126347. <fields>
  126348. <field>
  126349. <name>TXPKTS</name>
  126350. <description>Packet count</description>
  126351. <bitOffset>0</bitOffset>
  126352. <bitWidth>16</bitWidth>
  126353. <access>read-only</access>
  126354. </field>
  126355. </fields>
  126356. </register>
  126357. <register>
  126358. <name>RMON_T_COL</name>
  126359. <description>Tx Collision Count Statistic Register</description>
  126360. <addressOffset>0x224</addressOffset>
  126361. <size>32</size>
  126362. <access>read-only</access>
  126363. <resetValue>0</resetValue>
  126364. <resetMask>0xFFFFFFFF</resetMask>
  126365. <fields>
  126366. <field>
  126367. <name>TXPKTS</name>
  126368. <description>Packet count</description>
  126369. <bitOffset>0</bitOffset>
  126370. <bitWidth>16</bitWidth>
  126371. <access>read-only</access>
  126372. </field>
  126373. </fields>
  126374. </register>
  126375. <register>
  126376. <name>RMON_T_P64</name>
  126377. <description>Tx 64-Byte Packets Statistic Register</description>
  126378. <addressOffset>0x228</addressOffset>
  126379. <size>32</size>
  126380. <access>read-only</access>
  126381. <resetValue>0</resetValue>
  126382. <resetMask>0xFFFFFFFF</resetMask>
  126383. <fields>
  126384. <field>
  126385. <name>TXPKTS</name>
  126386. <description>Packet count</description>
  126387. <bitOffset>0</bitOffset>
  126388. <bitWidth>16</bitWidth>
  126389. <access>read-only</access>
  126390. </field>
  126391. </fields>
  126392. </register>
  126393. <register>
  126394. <name>RMON_T_P65TO127</name>
  126395. <description>Tx 65- to 127-byte Packets Statistic Register</description>
  126396. <addressOffset>0x22C</addressOffset>
  126397. <size>32</size>
  126398. <access>read-only</access>
  126399. <resetValue>0</resetValue>
  126400. <resetMask>0xFFFFFFFF</resetMask>
  126401. <fields>
  126402. <field>
  126403. <name>TXPKTS</name>
  126404. <description>Packet count</description>
  126405. <bitOffset>0</bitOffset>
  126406. <bitWidth>16</bitWidth>
  126407. <access>read-only</access>
  126408. </field>
  126409. </fields>
  126410. </register>
  126411. <register>
  126412. <name>RMON_T_P128TO255</name>
  126413. <description>Tx 128- to 255-byte Packets Statistic Register</description>
  126414. <addressOffset>0x230</addressOffset>
  126415. <size>32</size>
  126416. <access>read-only</access>
  126417. <resetValue>0</resetValue>
  126418. <resetMask>0xFFFFFFFF</resetMask>
  126419. <fields>
  126420. <field>
  126421. <name>TXPKTS</name>
  126422. <description>Packet count</description>
  126423. <bitOffset>0</bitOffset>
  126424. <bitWidth>16</bitWidth>
  126425. <access>read-only</access>
  126426. </field>
  126427. </fields>
  126428. </register>
  126429. <register>
  126430. <name>RMON_T_P256TO511</name>
  126431. <description>Tx 256- to 511-byte Packets Statistic Register</description>
  126432. <addressOffset>0x234</addressOffset>
  126433. <size>32</size>
  126434. <access>read-only</access>
  126435. <resetValue>0</resetValue>
  126436. <resetMask>0xFFFFFFFF</resetMask>
  126437. <fields>
  126438. <field>
  126439. <name>TXPKTS</name>
  126440. <description>Packet count</description>
  126441. <bitOffset>0</bitOffset>
  126442. <bitWidth>16</bitWidth>
  126443. <access>read-only</access>
  126444. </field>
  126445. </fields>
  126446. </register>
  126447. <register>
  126448. <name>RMON_T_P512TO1023</name>
  126449. <description>Tx 512- to 1023-byte Packets Statistic Register</description>
  126450. <addressOffset>0x238</addressOffset>
  126451. <size>32</size>
  126452. <access>read-only</access>
  126453. <resetValue>0</resetValue>
  126454. <resetMask>0xFFFFFFFF</resetMask>
  126455. <fields>
  126456. <field>
  126457. <name>TXPKTS</name>
  126458. <description>Packet count</description>
  126459. <bitOffset>0</bitOffset>
  126460. <bitWidth>16</bitWidth>
  126461. <access>read-only</access>
  126462. </field>
  126463. </fields>
  126464. </register>
  126465. <register>
  126466. <name>RMON_T_P1024TO2047</name>
  126467. <description>Tx 1024- to 2047-byte Packets Statistic Register</description>
  126468. <addressOffset>0x23C</addressOffset>
  126469. <size>32</size>
  126470. <access>read-only</access>
  126471. <resetValue>0</resetValue>
  126472. <resetMask>0xFFFFFFFF</resetMask>
  126473. <fields>
  126474. <field>
  126475. <name>TXPKTS</name>
  126476. <description>Packet count</description>
  126477. <bitOffset>0</bitOffset>
  126478. <bitWidth>16</bitWidth>
  126479. <access>read-only</access>
  126480. </field>
  126481. </fields>
  126482. </register>
  126483. <register>
  126484. <name>RMON_T_P_GTE2048</name>
  126485. <description>Tx Packets Greater Than 2048 Bytes Statistic Register</description>
  126486. <addressOffset>0x240</addressOffset>
  126487. <size>32</size>
  126488. <access>read-only</access>
  126489. <resetValue>0</resetValue>
  126490. <resetMask>0xFFFFFFFF</resetMask>
  126491. <fields>
  126492. <field>
  126493. <name>TXPKTS</name>
  126494. <description>Packet count</description>
  126495. <bitOffset>0</bitOffset>
  126496. <bitWidth>16</bitWidth>
  126497. <access>read-only</access>
  126498. </field>
  126499. </fields>
  126500. </register>
  126501. <register>
  126502. <name>RMON_T_OCTETS</name>
  126503. <description>Tx Octets Statistic Register</description>
  126504. <addressOffset>0x244</addressOffset>
  126505. <size>32</size>
  126506. <access>read-only</access>
  126507. <resetValue>0</resetValue>
  126508. <resetMask>0xFFFFFFFF</resetMask>
  126509. <fields>
  126510. <field>
  126511. <name>TXOCTS</name>
  126512. <description>Octet count</description>
  126513. <bitOffset>0</bitOffset>
  126514. <bitWidth>32</bitWidth>
  126515. <access>read-only</access>
  126516. </field>
  126517. </fields>
  126518. </register>
  126519. <register>
  126520. <name>IEEE_T_FRAME_OK</name>
  126521. <description>Frames Transmitted OK Statistic Register</description>
  126522. <addressOffset>0x24C</addressOffset>
  126523. <size>32</size>
  126524. <access>read-only</access>
  126525. <resetValue>0</resetValue>
  126526. <resetMask>0xFFFFFFFF</resetMask>
  126527. <fields>
  126528. <field>
  126529. <name>COUNT</name>
  126530. <description>Frame count</description>
  126531. <bitOffset>0</bitOffset>
  126532. <bitWidth>16</bitWidth>
  126533. <access>read-only</access>
  126534. </field>
  126535. </fields>
  126536. </register>
  126537. <register>
  126538. <name>IEEE_T_1COL</name>
  126539. <description>Frames Transmitted with Single Collision Statistic Register</description>
  126540. <addressOffset>0x250</addressOffset>
  126541. <size>32</size>
  126542. <access>read-only</access>
  126543. <resetValue>0</resetValue>
  126544. <resetMask>0xFFFFFFFF</resetMask>
  126545. <fields>
  126546. <field>
  126547. <name>COUNT</name>
  126548. <description>Frame count</description>
  126549. <bitOffset>0</bitOffset>
  126550. <bitWidth>16</bitWidth>
  126551. <access>read-only</access>
  126552. </field>
  126553. </fields>
  126554. </register>
  126555. <register>
  126556. <name>IEEE_T_MCOL</name>
  126557. <description>Frames Transmitted with Multiple Collisions Statistic Register</description>
  126558. <addressOffset>0x254</addressOffset>
  126559. <size>32</size>
  126560. <access>read-only</access>
  126561. <resetValue>0</resetValue>
  126562. <resetMask>0xFFFFFFFF</resetMask>
  126563. <fields>
  126564. <field>
  126565. <name>COUNT</name>
  126566. <description>Frame count</description>
  126567. <bitOffset>0</bitOffset>
  126568. <bitWidth>16</bitWidth>
  126569. <access>read-only</access>
  126570. </field>
  126571. </fields>
  126572. </register>
  126573. <register>
  126574. <name>IEEE_T_DEF</name>
  126575. <description>Frames Transmitted after Deferral Delay Statistic Register</description>
  126576. <addressOffset>0x258</addressOffset>
  126577. <size>32</size>
  126578. <access>read-only</access>
  126579. <resetValue>0</resetValue>
  126580. <resetMask>0xFFFFFFFF</resetMask>
  126581. <fields>
  126582. <field>
  126583. <name>COUNT</name>
  126584. <description>Frame count</description>
  126585. <bitOffset>0</bitOffset>
  126586. <bitWidth>16</bitWidth>
  126587. <access>read-only</access>
  126588. </field>
  126589. </fields>
  126590. </register>
  126591. <register>
  126592. <name>IEEE_T_LCOL</name>
  126593. <description>Frames Transmitted with Late Collision Statistic Register</description>
  126594. <addressOffset>0x25C</addressOffset>
  126595. <size>32</size>
  126596. <access>read-only</access>
  126597. <resetValue>0</resetValue>
  126598. <resetMask>0xFFFFFFFF</resetMask>
  126599. <fields>
  126600. <field>
  126601. <name>COUNT</name>
  126602. <description>Frame count</description>
  126603. <bitOffset>0</bitOffset>
  126604. <bitWidth>16</bitWidth>
  126605. <access>read-only</access>
  126606. </field>
  126607. </fields>
  126608. </register>
  126609. <register>
  126610. <name>IEEE_T_EXCOL</name>
  126611. <description>Frames Transmitted with Excessive Collisions Statistic Register</description>
  126612. <addressOffset>0x260</addressOffset>
  126613. <size>32</size>
  126614. <access>read-only</access>
  126615. <resetValue>0</resetValue>
  126616. <resetMask>0xFFFFFFFF</resetMask>
  126617. <fields>
  126618. <field>
  126619. <name>COUNT</name>
  126620. <description>Frame count</description>
  126621. <bitOffset>0</bitOffset>
  126622. <bitWidth>16</bitWidth>
  126623. <access>read-only</access>
  126624. </field>
  126625. </fields>
  126626. </register>
  126627. <register>
  126628. <name>IEEE_T_MACERR</name>
  126629. <description>Frames Transmitted with Tx FIFO Underrun Statistic Register</description>
  126630. <addressOffset>0x264</addressOffset>
  126631. <size>32</size>
  126632. <access>read-only</access>
  126633. <resetValue>0</resetValue>
  126634. <resetMask>0xFFFFFFFF</resetMask>
  126635. <fields>
  126636. <field>
  126637. <name>COUNT</name>
  126638. <description>Frame count</description>
  126639. <bitOffset>0</bitOffset>
  126640. <bitWidth>16</bitWidth>
  126641. <access>read-only</access>
  126642. </field>
  126643. </fields>
  126644. </register>
  126645. <register>
  126646. <name>IEEE_T_CSERR</name>
  126647. <description>Frames Transmitted with Carrier Sense Error Statistic Register</description>
  126648. <addressOffset>0x268</addressOffset>
  126649. <size>32</size>
  126650. <access>read-only</access>
  126651. <resetValue>0</resetValue>
  126652. <resetMask>0xFFFFFFFF</resetMask>
  126653. <fields>
  126654. <field>
  126655. <name>COUNT</name>
  126656. <description>Frame count</description>
  126657. <bitOffset>0</bitOffset>
  126658. <bitWidth>16</bitWidth>
  126659. <access>read-only</access>
  126660. </field>
  126661. </fields>
  126662. </register>
  126663. <register>
  126664. <name>IEEE_T_FDXFC</name>
  126665. <description>Flow Control Pause Frames Transmitted Statistic Register</description>
  126666. <addressOffset>0x270</addressOffset>
  126667. <size>32</size>
  126668. <access>read-only</access>
  126669. <resetValue>0</resetValue>
  126670. <resetMask>0xFFFFFFFF</resetMask>
  126671. <fields>
  126672. <field>
  126673. <name>COUNT</name>
  126674. <description>Frame count</description>
  126675. <bitOffset>0</bitOffset>
  126676. <bitWidth>16</bitWidth>
  126677. <access>read-only</access>
  126678. </field>
  126679. </fields>
  126680. </register>
  126681. <register>
  126682. <name>IEEE_T_OCTETS_OK</name>
  126683. <description>Octet Count for Frames Transmitted w/o Error Statistic Register</description>
  126684. <addressOffset>0x274</addressOffset>
  126685. <size>32</size>
  126686. <access>read-only</access>
  126687. <resetValue>0</resetValue>
  126688. <resetMask>0xFFFFFFFF</resetMask>
  126689. <fields>
  126690. <field>
  126691. <name>COUNT</name>
  126692. <description>Octet count</description>
  126693. <bitOffset>0</bitOffset>
  126694. <bitWidth>32</bitWidth>
  126695. <access>read-only</access>
  126696. </field>
  126697. </fields>
  126698. </register>
  126699. <register>
  126700. <name>RMON_R_PACKETS</name>
  126701. <description>Rx Packet Count Statistic Register</description>
  126702. <addressOffset>0x284</addressOffset>
  126703. <size>32</size>
  126704. <access>read-only</access>
  126705. <resetValue>0</resetValue>
  126706. <resetMask>0xFFFFFFFF</resetMask>
  126707. <fields>
  126708. <field>
  126709. <name>COUNT</name>
  126710. <description>Packet count</description>
  126711. <bitOffset>0</bitOffset>
  126712. <bitWidth>16</bitWidth>
  126713. <access>read-only</access>
  126714. </field>
  126715. </fields>
  126716. </register>
  126717. <register>
  126718. <name>RMON_R_BC_PKT</name>
  126719. <description>Rx Broadcast Packets Statistic Register</description>
  126720. <addressOffset>0x288</addressOffset>
  126721. <size>32</size>
  126722. <access>read-only</access>
  126723. <resetValue>0</resetValue>
  126724. <resetMask>0xFFFFFFFF</resetMask>
  126725. <fields>
  126726. <field>
  126727. <name>COUNT</name>
  126728. <description>Packet count</description>
  126729. <bitOffset>0</bitOffset>
  126730. <bitWidth>16</bitWidth>
  126731. <access>read-only</access>
  126732. </field>
  126733. </fields>
  126734. </register>
  126735. <register>
  126736. <name>RMON_R_MC_PKT</name>
  126737. <description>Rx Multicast Packets Statistic Register</description>
  126738. <addressOffset>0x28C</addressOffset>
  126739. <size>32</size>
  126740. <access>read-only</access>
  126741. <resetValue>0</resetValue>
  126742. <resetMask>0xFFFFFFFF</resetMask>
  126743. <fields>
  126744. <field>
  126745. <name>COUNT</name>
  126746. <description>Packet count</description>
  126747. <bitOffset>0</bitOffset>
  126748. <bitWidth>16</bitWidth>
  126749. <access>read-only</access>
  126750. </field>
  126751. </fields>
  126752. </register>
  126753. <register>
  126754. <name>RMON_R_CRC_ALIGN</name>
  126755. <description>Rx Packets with CRC/Align Error Statistic Register</description>
  126756. <addressOffset>0x290</addressOffset>
  126757. <size>32</size>
  126758. <access>read-only</access>
  126759. <resetValue>0</resetValue>
  126760. <resetMask>0xFFFFFFFF</resetMask>
  126761. <fields>
  126762. <field>
  126763. <name>COUNT</name>
  126764. <description>Packet count</description>
  126765. <bitOffset>0</bitOffset>
  126766. <bitWidth>16</bitWidth>
  126767. <access>read-only</access>
  126768. </field>
  126769. </fields>
  126770. </register>
  126771. <register>
  126772. <name>RMON_R_UNDERSIZE</name>
  126773. <description>Rx Packets with Less Than 64 Bytes and Good CRC Statistic Register</description>
  126774. <addressOffset>0x294</addressOffset>
  126775. <size>32</size>
  126776. <access>read-only</access>
  126777. <resetValue>0</resetValue>
  126778. <resetMask>0xFFFFFFFF</resetMask>
  126779. <fields>
  126780. <field>
  126781. <name>COUNT</name>
  126782. <description>Packet count</description>
  126783. <bitOffset>0</bitOffset>
  126784. <bitWidth>16</bitWidth>
  126785. <access>read-only</access>
  126786. </field>
  126787. </fields>
  126788. </register>
  126789. <register>
  126790. <name>RMON_R_OVERSIZE</name>
  126791. <description>Rx Packets Greater Than MAX_FL and Good CRC Statistic Register</description>
  126792. <addressOffset>0x298</addressOffset>
  126793. <size>32</size>
  126794. <access>read-only</access>
  126795. <resetValue>0</resetValue>
  126796. <resetMask>0xFFFFFFFF</resetMask>
  126797. <fields>
  126798. <field>
  126799. <name>COUNT</name>
  126800. <description>Packet count</description>
  126801. <bitOffset>0</bitOffset>
  126802. <bitWidth>16</bitWidth>
  126803. <access>read-only</access>
  126804. </field>
  126805. </fields>
  126806. </register>
  126807. <register>
  126808. <name>RMON_R_FRAG</name>
  126809. <description>Rx Packets Less Than 64 Bytes and Bad CRC Statistic Register</description>
  126810. <addressOffset>0x29C</addressOffset>
  126811. <size>32</size>
  126812. <access>read-only</access>
  126813. <resetValue>0</resetValue>
  126814. <resetMask>0xFFFFFFFF</resetMask>
  126815. <fields>
  126816. <field>
  126817. <name>COUNT</name>
  126818. <description>Packet count</description>
  126819. <bitOffset>0</bitOffset>
  126820. <bitWidth>16</bitWidth>
  126821. <access>read-only</access>
  126822. </field>
  126823. </fields>
  126824. </register>
  126825. <register>
  126826. <name>RMON_R_JAB</name>
  126827. <description>Rx Packets Greater Than MAX_FL Bytes and Bad CRC Statistic Register</description>
  126828. <addressOffset>0x2A0</addressOffset>
  126829. <size>32</size>
  126830. <access>read-only</access>
  126831. <resetValue>0</resetValue>
  126832. <resetMask>0xFFFFFFFF</resetMask>
  126833. <fields>
  126834. <field>
  126835. <name>COUNT</name>
  126836. <description>Packet count</description>
  126837. <bitOffset>0</bitOffset>
  126838. <bitWidth>16</bitWidth>
  126839. <access>read-only</access>
  126840. </field>
  126841. </fields>
  126842. </register>
  126843. <register>
  126844. <name>RMON_R_P64</name>
  126845. <description>Rx 64-Byte Packets Statistic Register</description>
  126846. <addressOffset>0x2A8</addressOffset>
  126847. <size>32</size>
  126848. <access>read-only</access>
  126849. <resetValue>0</resetValue>
  126850. <resetMask>0xFFFFFFFF</resetMask>
  126851. <fields>
  126852. <field>
  126853. <name>COUNT</name>
  126854. <description>Packet count</description>
  126855. <bitOffset>0</bitOffset>
  126856. <bitWidth>16</bitWidth>
  126857. <access>read-only</access>
  126858. </field>
  126859. </fields>
  126860. </register>
  126861. <register>
  126862. <name>RMON_R_P65TO127</name>
  126863. <description>Rx 65- to 127-Byte Packets Statistic Register</description>
  126864. <addressOffset>0x2AC</addressOffset>
  126865. <size>32</size>
  126866. <access>read-only</access>
  126867. <resetValue>0</resetValue>
  126868. <resetMask>0xFFFFFFFF</resetMask>
  126869. <fields>
  126870. <field>
  126871. <name>COUNT</name>
  126872. <description>Packet count</description>
  126873. <bitOffset>0</bitOffset>
  126874. <bitWidth>16</bitWidth>
  126875. <access>read-only</access>
  126876. </field>
  126877. </fields>
  126878. </register>
  126879. <register>
  126880. <name>RMON_R_P128TO255</name>
  126881. <description>Rx 128- to 255-Byte Packets Statistic Register</description>
  126882. <addressOffset>0x2B0</addressOffset>
  126883. <size>32</size>
  126884. <access>read-only</access>
  126885. <resetValue>0</resetValue>
  126886. <resetMask>0xFFFFFFFF</resetMask>
  126887. <fields>
  126888. <field>
  126889. <name>COUNT</name>
  126890. <description>Packet count</description>
  126891. <bitOffset>0</bitOffset>
  126892. <bitWidth>16</bitWidth>
  126893. <access>read-only</access>
  126894. </field>
  126895. </fields>
  126896. </register>
  126897. <register>
  126898. <name>RMON_R_P256TO511</name>
  126899. <description>Rx 256- to 511-Byte Packets Statistic Register</description>
  126900. <addressOffset>0x2B4</addressOffset>
  126901. <size>32</size>
  126902. <access>read-only</access>
  126903. <resetValue>0</resetValue>
  126904. <resetMask>0xFFFFFFFF</resetMask>
  126905. <fields>
  126906. <field>
  126907. <name>COUNT</name>
  126908. <description>Packet count</description>
  126909. <bitOffset>0</bitOffset>
  126910. <bitWidth>16</bitWidth>
  126911. <access>read-only</access>
  126912. </field>
  126913. </fields>
  126914. </register>
  126915. <register>
  126916. <name>RMON_R_P512TO1023</name>
  126917. <description>Rx 512- to 1023-Byte Packets Statistic Register</description>
  126918. <addressOffset>0x2B8</addressOffset>
  126919. <size>32</size>
  126920. <access>read-only</access>
  126921. <resetValue>0</resetValue>
  126922. <resetMask>0xFFFFFFFF</resetMask>
  126923. <fields>
  126924. <field>
  126925. <name>COUNT</name>
  126926. <description>Packet count</description>
  126927. <bitOffset>0</bitOffset>
  126928. <bitWidth>16</bitWidth>
  126929. <access>read-only</access>
  126930. </field>
  126931. </fields>
  126932. </register>
  126933. <register>
  126934. <name>RMON_R_P1024TO2047</name>
  126935. <description>Rx 1024- to 2047-Byte Packets Statistic Register</description>
  126936. <addressOffset>0x2BC</addressOffset>
  126937. <size>32</size>
  126938. <access>read-only</access>
  126939. <resetValue>0</resetValue>
  126940. <resetMask>0xFFFFFFFF</resetMask>
  126941. <fields>
  126942. <field>
  126943. <name>COUNT</name>
  126944. <description>Packet count</description>
  126945. <bitOffset>0</bitOffset>
  126946. <bitWidth>16</bitWidth>
  126947. <access>read-only</access>
  126948. </field>
  126949. </fields>
  126950. </register>
  126951. <register>
  126952. <name>RMON_R_P_GTE2048</name>
  126953. <description>Rx Packets Greater than 2048 Bytes Statistic Register</description>
  126954. <addressOffset>0x2C0</addressOffset>
  126955. <size>32</size>
  126956. <access>read-only</access>
  126957. <resetValue>0</resetValue>
  126958. <resetMask>0xFFFFFFFF</resetMask>
  126959. <fields>
  126960. <field>
  126961. <name>COUNT</name>
  126962. <description>Packet count</description>
  126963. <bitOffset>0</bitOffset>
  126964. <bitWidth>16</bitWidth>
  126965. <access>read-only</access>
  126966. </field>
  126967. </fields>
  126968. </register>
  126969. <register>
  126970. <name>RMON_R_OCTETS</name>
  126971. <description>Rx Octets Statistic Register</description>
  126972. <addressOffset>0x2C4</addressOffset>
  126973. <size>32</size>
  126974. <access>read-only</access>
  126975. <resetValue>0</resetValue>
  126976. <resetMask>0xFFFFFFFF</resetMask>
  126977. <fields>
  126978. <field>
  126979. <name>COUNT</name>
  126980. <description>Octet count</description>
  126981. <bitOffset>0</bitOffset>
  126982. <bitWidth>32</bitWidth>
  126983. <access>read-only</access>
  126984. </field>
  126985. </fields>
  126986. </register>
  126987. <register>
  126988. <name>IEEE_R_DROP</name>
  126989. <description>Frames not Counted Correctly Statistic Register</description>
  126990. <addressOffset>0x2C8</addressOffset>
  126991. <size>32</size>
  126992. <access>read-only</access>
  126993. <resetValue>0</resetValue>
  126994. <resetMask>0xFFFFFFFF</resetMask>
  126995. <fields>
  126996. <field>
  126997. <name>COUNT</name>
  126998. <description>Frame count</description>
  126999. <bitOffset>0</bitOffset>
  127000. <bitWidth>16</bitWidth>
  127001. <access>read-only</access>
  127002. </field>
  127003. </fields>
  127004. </register>
  127005. <register>
  127006. <name>IEEE_R_FRAME_OK</name>
  127007. <description>Frames Received OK Statistic Register</description>
  127008. <addressOffset>0x2CC</addressOffset>
  127009. <size>32</size>
  127010. <access>read-only</access>
  127011. <resetValue>0</resetValue>
  127012. <resetMask>0xFFFFFFFF</resetMask>
  127013. <fields>
  127014. <field>
  127015. <name>COUNT</name>
  127016. <description>Frame count</description>
  127017. <bitOffset>0</bitOffset>
  127018. <bitWidth>16</bitWidth>
  127019. <access>read-only</access>
  127020. </field>
  127021. </fields>
  127022. </register>
  127023. <register>
  127024. <name>IEEE_R_CRC</name>
  127025. <description>Frames Received with CRC Error Statistic Register</description>
  127026. <addressOffset>0x2D0</addressOffset>
  127027. <size>32</size>
  127028. <access>read-only</access>
  127029. <resetValue>0</resetValue>
  127030. <resetMask>0xFFFFFFFF</resetMask>
  127031. <fields>
  127032. <field>
  127033. <name>COUNT</name>
  127034. <description>Frame count</description>
  127035. <bitOffset>0</bitOffset>
  127036. <bitWidth>16</bitWidth>
  127037. <access>read-only</access>
  127038. </field>
  127039. </fields>
  127040. </register>
  127041. <register>
  127042. <name>IEEE_R_ALIGN</name>
  127043. <description>Frames Received with Alignment Error Statistic Register</description>
  127044. <addressOffset>0x2D4</addressOffset>
  127045. <size>32</size>
  127046. <access>read-only</access>
  127047. <resetValue>0</resetValue>
  127048. <resetMask>0xFFFFFFFF</resetMask>
  127049. <fields>
  127050. <field>
  127051. <name>COUNT</name>
  127052. <description>Frame count</description>
  127053. <bitOffset>0</bitOffset>
  127054. <bitWidth>16</bitWidth>
  127055. <access>read-only</access>
  127056. </field>
  127057. </fields>
  127058. </register>
  127059. <register>
  127060. <name>IEEE_R_MACERR</name>
  127061. <description>Receive FIFO Overflow Count Statistic Register</description>
  127062. <addressOffset>0x2D8</addressOffset>
  127063. <size>32</size>
  127064. <access>read-only</access>
  127065. <resetValue>0</resetValue>
  127066. <resetMask>0xFFFFFFFF</resetMask>
  127067. <fields>
  127068. <field>
  127069. <name>COUNT</name>
  127070. <description>Count</description>
  127071. <bitOffset>0</bitOffset>
  127072. <bitWidth>16</bitWidth>
  127073. <access>read-only</access>
  127074. </field>
  127075. </fields>
  127076. </register>
  127077. <register>
  127078. <name>IEEE_R_FDXFC</name>
  127079. <description>Flow Control Pause Frames Received Statistic Register</description>
  127080. <addressOffset>0x2DC</addressOffset>
  127081. <size>32</size>
  127082. <access>read-only</access>
  127083. <resetValue>0</resetValue>
  127084. <resetMask>0xFFFFFFFF</resetMask>
  127085. <fields>
  127086. <field>
  127087. <name>COUNT</name>
  127088. <description>Pause frame count</description>
  127089. <bitOffset>0</bitOffset>
  127090. <bitWidth>16</bitWidth>
  127091. <access>read-only</access>
  127092. </field>
  127093. </fields>
  127094. </register>
  127095. <register>
  127096. <name>IEEE_R_OCTETS_OK</name>
  127097. <description>Octet Count for Frames Received without Error Statistic Register</description>
  127098. <addressOffset>0x2E0</addressOffset>
  127099. <size>32</size>
  127100. <access>read-only</access>
  127101. <resetValue>0</resetValue>
  127102. <resetMask>0xFFFFFFFF</resetMask>
  127103. <fields>
  127104. <field>
  127105. <name>COUNT</name>
  127106. <description>Octet count</description>
  127107. <bitOffset>0</bitOffset>
  127108. <bitWidth>32</bitWidth>
  127109. <access>read-only</access>
  127110. </field>
  127111. </fields>
  127112. </register>
  127113. <register>
  127114. <name>ATCR</name>
  127115. <description>Adjustable Timer Control Register</description>
  127116. <addressOffset>0x400</addressOffset>
  127117. <size>32</size>
  127118. <access>read-write</access>
  127119. <resetValue>0</resetValue>
  127120. <resetMask>0xFFFFFFFF</resetMask>
  127121. <fields>
  127122. <field>
  127123. <name>EN</name>
  127124. <description>Enable Timer</description>
  127125. <bitOffset>0</bitOffset>
  127126. <bitWidth>1</bitWidth>
  127127. <access>read-write</access>
  127128. <enumeratedValues>
  127129. <enumeratedValue>
  127130. <name>0</name>
  127131. <description>The timer stops at the current value.</description>
  127132. <value>#0</value>
  127133. </enumeratedValue>
  127134. <enumeratedValue>
  127135. <name>1</name>
  127136. <description>The timer starts incrementing.</description>
  127137. <value>#1</value>
  127138. </enumeratedValue>
  127139. </enumeratedValues>
  127140. </field>
  127141. <field>
  127142. <name>OFFEN</name>
  127143. <description>Enable One-Shot Offset Event</description>
  127144. <bitOffset>2</bitOffset>
  127145. <bitWidth>1</bitWidth>
  127146. <access>read-write</access>
  127147. <enumeratedValues>
  127148. <enumeratedValue>
  127149. <name>0</name>
  127150. <description>Disable.</description>
  127151. <value>#0</value>
  127152. </enumeratedValue>
  127153. <enumeratedValue>
  127154. <name>1</name>
  127155. <description>The timer can be reset to zero when the given offset time is reached (offset event). The field is cleared when the offset event is reached, so no further event occurs until the field is set again. The timer offset value must be set before setting this field.</description>
  127156. <value>#1</value>
  127157. </enumeratedValue>
  127158. </enumeratedValues>
  127159. </field>
  127160. <field>
  127161. <name>OFFRST</name>
  127162. <description>Reset Timer On Offset Event</description>
  127163. <bitOffset>3</bitOffset>
  127164. <bitWidth>1</bitWidth>
  127165. <access>read-write</access>
  127166. <enumeratedValues>
  127167. <enumeratedValue>
  127168. <name>0</name>
  127169. <description>The timer is not affected and no action occurs, besides clearing OFFEN, when the offset is reached.</description>
  127170. <value>#0</value>
  127171. </enumeratedValue>
  127172. <enumeratedValue>
  127173. <name>1</name>
  127174. <description>If OFFEN is set, the timer resets to zero when the offset setting is reached. The offset event does not cause a timer interrupt.</description>
  127175. <value>#1</value>
  127176. </enumeratedValue>
  127177. </enumeratedValues>
  127178. </field>
  127179. <field>
  127180. <name>PEREN</name>
  127181. <description>Enable Periodical Event</description>
  127182. <bitOffset>4</bitOffset>
  127183. <bitWidth>1</bitWidth>
  127184. <access>read-write</access>
  127185. <enumeratedValues>
  127186. <enumeratedValue>
  127187. <name>0</name>
  127188. <description>Disable.</description>
  127189. <value>#0</value>
  127190. </enumeratedValue>
  127191. <enumeratedValue>
  127192. <name>1</name>
  127193. <description>A period event interrupt can be generated (EIR[TS_TIMER]) and the event signal output is asserted when the timer wraps around according to the periodic setting ATPER. The timer period value must be set before setting this bit. Not all devices contain the event signal output. See the chip configuration details.</description>
  127194. <value>#1</value>
  127195. </enumeratedValue>
  127196. </enumeratedValues>
  127197. </field>
  127198. <field>
  127199. <name>PINPER</name>
  127200. <description>Enables event signal output assertion on period event</description>
  127201. <bitOffset>7</bitOffset>
  127202. <bitWidth>1</bitWidth>
  127203. <access>read-write</access>
  127204. <enumeratedValues>
  127205. <enumeratedValue>
  127206. <name>0</name>
  127207. <description>Disable.</description>
  127208. <value>#0</value>
  127209. </enumeratedValue>
  127210. <enumeratedValue>
  127211. <name>1</name>
  127212. <description>Enable.</description>
  127213. <value>#1</value>
  127214. </enumeratedValue>
  127215. </enumeratedValues>
  127216. </field>
  127217. <field>
  127218. <name>RESTART</name>
  127219. <description>Reset Timer</description>
  127220. <bitOffset>9</bitOffset>
  127221. <bitWidth>1</bitWidth>
  127222. <access>read-write</access>
  127223. </field>
  127224. <field>
  127225. <name>CAPTURE</name>
  127226. <description>Capture Timer Value</description>
  127227. <bitOffset>11</bitOffset>
  127228. <bitWidth>1</bitWidth>
  127229. <access>read-write</access>
  127230. <enumeratedValues>
  127231. <enumeratedValue>
  127232. <name>0</name>
  127233. <description>No effect.</description>
  127234. <value>#0</value>
  127235. </enumeratedValue>
  127236. <enumeratedValue>
  127237. <name>1</name>
  127238. <description>The current time is captured and can be read from the ATVR register.</description>
  127239. <value>#1</value>
  127240. </enumeratedValue>
  127241. </enumeratedValues>
  127242. </field>
  127243. <field>
  127244. <name>SLAVE</name>
  127245. <description>Enable Timer Slave Mode</description>
  127246. <bitOffset>13</bitOffset>
  127247. <bitWidth>1</bitWidth>
  127248. <access>read-write</access>
  127249. <enumeratedValues>
  127250. <enumeratedValue>
  127251. <name>0</name>
  127252. <description>The timer is active and all configuration fields in this register are relevant.</description>
  127253. <value>#0</value>
  127254. </enumeratedValue>
  127255. <enumeratedValue>
  127256. <name>1</name>
  127257. <description>The internal timer is disabled and the externally provided timer value is used. All other fields, except CAPTURE, in this register have no effect. CAPTURE can still be used to capture the current timer value.</description>
  127258. <value>#1</value>
  127259. </enumeratedValue>
  127260. </enumeratedValues>
  127261. </field>
  127262. </fields>
  127263. </register>
  127264. <register>
  127265. <name>ATVR</name>
  127266. <description>Timer Value Register</description>
  127267. <addressOffset>0x404</addressOffset>
  127268. <size>32</size>
  127269. <access>read-write</access>
  127270. <resetValue>0</resetValue>
  127271. <resetMask>0xFFFFFFFF</resetMask>
  127272. <fields>
  127273. <field>
  127274. <name>ATIME</name>
  127275. <description>A write sets the timer</description>
  127276. <bitOffset>0</bitOffset>
  127277. <bitWidth>32</bitWidth>
  127278. <access>read-write</access>
  127279. </field>
  127280. </fields>
  127281. </register>
  127282. <register>
  127283. <name>ATOFF</name>
  127284. <description>Timer Offset Register</description>
  127285. <addressOffset>0x408</addressOffset>
  127286. <size>32</size>
  127287. <access>read-write</access>
  127288. <resetValue>0</resetValue>
  127289. <resetMask>0xFFFFFFFF</resetMask>
  127290. <fields>
  127291. <field>
  127292. <name>OFFSET</name>
  127293. <description>Offset value for one-shot event generation</description>
  127294. <bitOffset>0</bitOffset>
  127295. <bitWidth>32</bitWidth>
  127296. <access>read-write</access>
  127297. </field>
  127298. </fields>
  127299. </register>
  127300. <register>
  127301. <name>ATPER</name>
  127302. <description>Timer Period Register</description>
  127303. <addressOffset>0x40C</addressOffset>
  127304. <size>32</size>
  127305. <access>read-write</access>
  127306. <resetValue>0x3B9ACA00</resetValue>
  127307. <resetMask>0xFFFFFFFF</resetMask>
  127308. <fields>
  127309. <field>
  127310. <name>PERIOD</name>
  127311. <description>Value for generating periodic events</description>
  127312. <bitOffset>0</bitOffset>
  127313. <bitWidth>32</bitWidth>
  127314. <access>read-write</access>
  127315. </field>
  127316. </fields>
  127317. </register>
  127318. <register>
  127319. <name>ATCOR</name>
  127320. <description>Timer Correction Register</description>
  127321. <addressOffset>0x410</addressOffset>
  127322. <size>32</size>
  127323. <access>read-write</access>
  127324. <resetValue>0</resetValue>
  127325. <resetMask>0xFFFFFFFF</resetMask>
  127326. <fields>
  127327. <field>
  127328. <name>COR</name>
  127329. <description>Correction Counter Wrap-Around Value</description>
  127330. <bitOffset>0</bitOffset>
  127331. <bitWidth>31</bitWidth>
  127332. <access>read-write</access>
  127333. </field>
  127334. </fields>
  127335. </register>
  127336. <register>
  127337. <name>ATINC</name>
  127338. <description>Time-Stamping Clock Period Register</description>
  127339. <addressOffset>0x414</addressOffset>
  127340. <size>32</size>
  127341. <access>read-write</access>
  127342. <resetValue>0</resetValue>
  127343. <resetMask>0xFFFFFFFF</resetMask>
  127344. <fields>
  127345. <field>
  127346. <name>INC</name>
  127347. <description>Clock Period Of The Timestamping Clock (ts_clk) In Nanoseconds</description>
  127348. <bitOffset>0</bitOffset>
  127349. <bitWidth>7</bitWidth>
  127350. <access>read-write</access>
  127351. </field>
  127352. <field>
  127353. <name>INC_CORR</name>
  127354. <description>Correction Increment Value</description>
  127355. <bitOffset>8</bitOffset>
  127356. <bitWidth>7</bitWidth>
  127357. <access>read-write</access>
  127358. </field>
  127359. </fields>
  127360. </register>
  127361. <register>
  127362. <name>ATSTMP</name>
  127363. <description>Timestamp of Last Transmitted Frame</description>
  127364. <addressOffset>0x418</addressOffset>
  127365. <size>32</size>
  127366. <access>read-only</access>
  127367. <resetValue>0</resetValue>
  127368. <resetMask>0xFFFFFFFF</resetMask>
  127369. <fields>
  127370. <field>
  127371. <name>TIMESTAMP</name>
  127372. <description>Timestamp of the last frame transmitted by the core that had TxBD[TS] set</description>
  127373. <bitOffset>0</bitOffset>
  127374. <bitWidth>32</bitWidth>
  127375. <access>read-only</access>
  127376. </field>
  127377. </fields>
  127378. </register>
  127379. <register>
  127380. <name>TGSR</name>
  127381. <description>Timer Global Status Register</description>
  127382. <addressOffset>0x604</addressOffset>
  127383. <size>32</size>
  127384. <access>read-write</access>
  127385. <resetValue>0</resetValue>
  127386. <resetMask>0xFFFFFFFF</resetMask>
  127387. <fields>
  127388. <field>
  127389. <name>TF0</name>
  127390. <description>Copy Of Timer Flag For Channel 0</description>
  127391. <bitOffset>0</bitOffset>
  127392. <bitWidth>1</bitWidth>
  127393. <access>read-write</access>
  127394. <enumeratedValues>
  127395. <enumeratedValue>
  127396. <name>0</name>
  127397. <description>Timer Flag for Channel 0 is clear</description>
  127398. <value>#0</value>
  127399. </enumeratedValue>
  127400. <enumeratedValue>
  127401. <name>1</name>
  127402. <description>Timer Flag for Channel 0 is set</description>
  127403. <value>#1</value>
  127404. </enumeratedValue>
  127405. </enumeratedValues>
  127406. </field>
  127407. <field>
  127408. <name>TF1</name>
  127409. <description>Copy Of Timer Flag For Channel 1</description>
  127410. <bitOffset>1</bitOffset>
  127411. <bitWidth>1</bitWidth>
  127412. <access>read-write</access>
  127413. <enumeratedValues>
  127414. <enumeratedValue>
  127415. <name>0</name>
  127416. <description>Timer Flag for Channel 1 is clear</description>
  127417. <value>#0</value>
  127418. </enumeratedValue>
  127419. <enumeratedValue>
  127420. <name>1</name>
  127421. <description>Timer Flag for Channel 1 is set</description>
  127422. <value>#1</value>
  127423. </enumeratedValue>
  127424. </enumeratedValues>
  127425. </field>
  127426. <field>
  127427. <name>TF2</name>
  127428. <description>Copy Of Timer Flag For Channel 2</description>
  127429. <bitOffset>2</bitOffset>
  127430. <bitWidth>1</bitWidth>
  127431. <access>read-write</access>
  127432. <enumeratedValues>
  127433. <enumeratedValue>
  127434. <name>0</name>
  127435. <description>Timer Flag for Channel 2 is clear</description>
  127436. <value>#0</value>
  127437. </enumeratedValue>
  127438. <enumeratedValue>
  127439. <name>1</name>
  127440. <description>Timer Flag for Channel 2 is set</description>
  127441. <value>#1</value>
  127442. </enumeratedValue>
  127443. </enumeratedValues>
  127444. </field>
  127445. <field>
  127446. <name>TF3</name>
  127447. <description>Copy Of Timer Flag For Channel 3</description>
  127448. <bitOffset>3</bitOffset>
  127449. <bitWidth>1</bitWidth>
  127450. <access>read-write</access>
  127451. <enumeratedValues>
  127452. <enumeratedValue>
  127453. <name>0</name>
  127454. <description>Timer Flag for Channel 3 is clear</description>
  127455. <value>#0</value>
  127456. </enumeratedValue>
  127457. <enumeratedValue>
  127458. <name>1</name>
  127459. <description>Timer Flag for Channel 3 is set</description>
  127460. <value>#1</value>
  127461. </enumeratedValue>
  127462. </enumeratedValues>
  127463. </field>
  127464. </fields>
  127465. </register>
  127466. <register>
  127467. <dim>4</dim>
  127468. <dimIncrement>0x8</dimIncrement>
  127469. <dimIndex>0,1,2,3</dimIndex>
  127470. <name>TCSR%s</name>
  127471. <description>Timer Control Status Register</description>
  127472. <addressOffset>0x608</addressOffset>
  127473. <size>32</size>
  127474. <access>read-write</access>
  127475. <resetValue>0</resetValue>
  127476. <resetMask>0xFFFFFFFF</resetMask>
  127477. <fields>
  127478. <field>
  127479. <name>TDRE</name>
  127480. <description>Timer DMA Request Enable</description>
  127481. <bitOffset>0</bitOffset>
  127482. <bitWidth>1</bitWidth>
  127483. <access>read-write</access>
  127484. <enumeratedValues>
  127485. <enumeratedValue>
  127486. <name>0</name>
  127487. <description>DMA request is disabled</description>
  127488. <value>#0</value>
  127489. </enumeratedValue>
  127490. <enumeratedValue>
  127491. <name>1</name>
  127492. <description>DMA request is enabled</description>
  127493. <value>#1</value>
  127494. </enumeratedValue>
  127495. </enumeratedValues>
  127496. </field>
  127497. <field>
  127498. <name>TMODE</name>
  127499. <description>Timer Mode</description>
  127500. <bitOffset>2</bitOffset>
  127501. <bitWidth>4</bitWidth>
  127502. <access>read-write</access>
  127503. <enumeratedValues>
  127504. <enumeratedValue>
  127505. <name>0000</name>
  127506. <description>Timer Channel is disabled.</description>
  127507. <value>#0000</value>
  127508. </enumeratedValue>
  127509. <enumeratedValue>
  127510. <name>0001</name>
  127511. <description>Timer Channel is configured for Input Capture on rising edge</description>
  127512. <value>#0001</value>
  127513. </enumeratedValue>
  127514. <enumeratedValue>
  127515. <name>0010</name>
  127516. <description>Timer Channel is configured for Input Capture on falling edge</description>
  127517. <value>#0010</value>
  127518. </enumeratedValue>
  127519. <enumeratedValue>
  127520. <name>0011</name>
  127521. <description>Timer Channel is configured for Input Capture on both edges</description>
  127522. <value>#0011</value>
  127523. </enumeratedValue>
  127524. <enumeratedValue>
  127525. <name>0100</name>
  127526. <description>Timer Channel is configured for Output Compare - software only</description>
  127527. <value>#0100</value>
  127528. </enumeratedValue>
  127529. <enumeratedValue>
  127530. <name>0101</name>
  127531. <description>Timer Channel is configured for Output Compare - toggle output on compare</description>
  127532. <value>#0101</value>
  127533. </enumeratedValue>
  127534. <enumeratedValue>
  127535. <name>0110</name>
  127536. <description>Timer Channel is configured for Output Compare - clear output on compare</description>
  127537. <value>#0110</value>
  127538. </enumeratedValue>
  127539. <enumeratedValue>
  127540. <name>0111</name>
  127541. <description>Timer Channel is configured for Output Compare - set output on compare</description>
  127542. <value>#0111</value>
  127543. </enumeratedValue>
  127544. <enumeratedValue>
  127545. <name>1010</name>
  127546. <description>Timer Channel is configured for Output Compare - clear output on compare, set output on overflow</description>
  127547. <value>#1010</value>
  127548. </enumeratedValue>
  127549. <enumeratedValue>
  127550. <name>10x1</name>
  127551. <description>Timer Channel is configured for Output Compare - set output on compare, clear output on overflow</description>
  127552. <value>#10x1</value>
  127553. </enumeratedValue>
  127554. <enumeratedValue>
  127555. <name>1110</name>
  127556. <description>Timer Channel is configured for Output Compare - pulse output low on compare for one 1588 clock cycle</description>
  127557. <value>#1110</value>
  127558. </enumeratedValue>
  127559. <enumeratedValue>
  127560. <name>1111</name>
  127561. <description>Timer Channel is configured for Output Compare - pulse output high on compare for one 1588 clock cycle</description>
  127562. <value>#1111</value>
  127563. </enumeratedValue>
  127564. </enumeratedValues>
  127565. </field>
  127566. <field>
  127567. <name>TIE</name>
  127568. <description>Timer Interrupt Enable</description>
  127569. <bitOffset>6</bitOffset>
  127570. <bitWidth>1</bitWidth>
  127571. <access>read-write</access>
  127572. <enumeratedValues>
  127573. <enumeratedValue>
  127574. <name>0</name>
  127575. <description>Interrupt is disabled</description>
  127576. <value>#0</value>
  127577. </enumeratedValue>
  127578. <enumeratedValue>
  127579. <name>1</name>
  127580. <description>Interrupt is enabled</description>
  127581. <value>#1</value>
  127582. </enumeratedValue>
  127583. </enumeratedValues>
  127584. </field>
  127585. <field>
  127586. <name>TF</name>
  127587. <description>Timer Flag</description>
  127588. <bitOffset>7</bitOffset>
  127589. <bitWidth>1</bitWidth>
  127590. <access>read-write</access>
  127591. <enumeratedValues>
  127592. <enumeratedValue>
  127593. <name>0</name>
  127594. <description>Input Capture or Output Compare has not occurred</description>
  127595. <value>#0</value>
  127596. </enumeratedValue>
  127597. <enumeratedValue>
  127598. <name>1</name>
  127599. <description>Input Capture or Output Compare has occurred</description>
  127600. <value>#1</value>
  127601. </enumeratedValue>
  127602. </enumeratedValues>
  127603. </field>
  127604. </fields>
  127605. </register>
  127606. <register>
  127607. <dim>4</dim>
  127608. <dimIncrement>0x8</dimIncrement>
  127609. <dimIndex>0,1,2,3</dimIndex>
  127610. <name>TCCR%s</name>
  127611. <description>Timer Compare Capture Register</description>
  127612. <addressOffset>0x60C</addressOffset>
  127613. <size>32</size>
  127614. <access>read-write</access>
  127615. <resetValue>0</resetValue>
  127616. <resetMask>0xFFFFFFFF</resetMask>
  127617. <fields>
  127618. <field>
  127619. <name>TCC</name>
  127620. <description>Timer Capture Compare</description>
  127621. <bitOffset>0</bitOffset>
  127622. <bitWidth>32</bitWidth>
  127623. <access>read-write</access>
  127624. </field>
  127625. </fields>
  127626. </register>
  127627. </registers>
  127628. </peripheral>
  127629. <peripheral>
  127630. <name>DAC0</name>
  127631. <description>12-Bit Digital-to-Analog Converter</description>
  127632. <groupName>DAC</groupName>
  127633. <prependToName>DAC0_</prependToName>
  127634. <baseAddress>0x400CC000</baseAddress>
  127635. <addressBlock>
  127636. <offset>0</offset>
  127637. <size>0x24</size>
  127638. <usage>registers</usage>
  127639. </addressBlock>
  127640. <interrupt>
  127641. <name>DAC0</name>
  127642. <value>56</value>
  127643. </interrupt>
  127644. <registers>
  127645. <register>
  127646. <dim>16</dim>
  127647. <dimIncrement>0x2</dimIncrement>
  127648. <dimIndex>0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15</dimIndex>
  127649. <name>DAT%sL</name>
  127650. <description>DAC Data Low Register</description>
  127651. <addressOffset>0</addressOffset>
  127652. <size>8</size>
  127653. <access>read-write</access>
  127654. <resetValue>0</resetValue>
  127655. <resetMask>0xFF</resetMask>
  127656. <fields>
  127657. <field>
  127658. <name>DATA0</name>
  127659. <description>When the DAC buffer is not enabled, DATA[11:0] controls the output voltage based on the following formula: V out = V in * (1 + DACDAT0[11:0])/4096 When the DAC buffer is enabled, DATA is mapped to the 16-word buffer</description>
  127660. <bitOffset>0</bitOffset>
  127661. <bitWidth>8</bitWidth>
  127662. <access>read-write</access>
  127663. </field>
  127664. </fields>
  127665. </register>
  127666. <register>
  127667. <dim>16</dim>
  127668. <dimIncrement>0x2</dimIncrement>
  127669. <dimIndex>0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15</dimIndex>
  127670. <name>DAT%sH</name>
  127671. <description>DAC Data High Register</description>
  127672. <addressOffset>0x1</addressOffset>
  127673. <size>8</size>
  127674. <access>read-write</access>
  127675. <resetValue>0</resetValue>
  127676. <resetMask>0xFF</resetMask>
  127677. <fields>
  127678. <field>
  127679. <name>DATA1</name>
  127680. <description>When the DAC Buffer is not enabled, DATA[11:0] controls the output voltage based on the following formula</description>
  127681. <bitOffset>0</bitOffset>
  127682. <bitWidth>4</bitWidth>
  127683. <access>read-write</access>
  127684. </field>
  127685. </fields>
  127686. </register>
  127687. <register>
  127688. <name>SR</name>
  127689. <description>DAC Status Register</description>
  127690. <addressOffset>0x20</addressOffset>
  127691. <size>8</size>
  127692. <access>read-write</access>
  127693. <resetValue>0x2</resetValue>
  127694. <resetMask>0xFF</resetMask>
  127695. <fields>
  127696. <field>
  127697. <name>DACBFRPBF</name>
  127698. <description>DAC Buffer Read Pointer Bottom Position Flag</description>
  127699. <bitOffset>0</bitOffset>
  127700. <bitWidth>1</bitWidth>
  127701. <access>read-write</access>
  127702. <enumeratedValues>
  127703. <enumeratedValue>
  127704. <name>0</name>
  127705. <description>The DAC buffer read pointer is not equal to C2[DACBFUP].</description>
  127706. <value>#0</value>
  127707. </enumeratedValue>
  127708. <enumeratedValue>
  127709. <name>1</name>
  127710. <description>The DAC buffer read pointer is equal to C2[DACBFUP].</description>
  127711. <value>#1</value>
  127712. </enumeratedValue>
  127713. </enumeratedValues>
  127714. </field>
  127715. <field>
  127716. <name>DACBFRPTF</name>
  127717. <description>DAC Buffer Read Pointer Top Position Flag</description>
  127718. <bitOffset>1</bitOffset>
  127719. <bitWidth>1</bitWidth>
  127720. <access>read-write</access>
  127721. <enumeratedValues>
  127722. <enumeratedValue>
  127723. <name>0</name>
  127724. <description>The DAC buffer read pointer is not zero.</description>
  127725. <value>#0</value>
  127726. </enumeratedValue>
  127727. <enumeratedValue>
  127728. <name>1</name>
  127729. <description>The DAC buffer read pointer is zero.</description>
  127730. <value>#1</value>
  127731. </enumeratedValue>
  127732. </enumeratedValues>
  127733. </field>
  127734. <field>
  127735. <name>DACBFWMF</name>
  127736. <description>DAC Buffer Watermark Flag</description>
  127737. <bitOffset>2</bitOffset>
  127738. <bitWidth>1</bitWidth>
  127739. <access>read-write</access>
  127740. <enumeratedValues>
  127741. <enumeratedValue>
  127742. <name>0</name>
  127743. <description>The DAC buffer read pointer has not reached the watermark level.</description>
  127744. <value>#0</value>
  127745. </enumeratedValue>
  127746. <enumeratedValue>
  127747. <name>1</name>
  127748. <description>The DAC buffer read pointer has reached the watermark level.</description>
  127749. <value>#1</value>
  127750. </enumeratedValue>
  127751. </enumeratedValues>
  127752. </field>
  127753. </fields>
  127754. </register>
  127755. <register>
  127756. <name>C0</name>
  127757. <description>DAC Control Register</description>
  127758. <addressOffset>0x21</addressOffset>
  127759. <size>8</size>
  127760. <access>read-write</access>
  127761. <resetValue>0</resetValue>
  127762. <resetMask>0xFF</resetMask>
  127763. <fields>
  127764. <field>
  127765. <name>DACBBIEN</name>
  127766. <description>DAC Buffer Read Pointer Bottom Flag Interrupt Enable</description>
  127767. <bitOffset>0</bitOffset>
  127768. <bitWidth>1</bitWidth>
  127769. <access>read-write</access>
  127770. <enumeratedValues>
  127771. <enumeratedValue>
  127772. <name>0</name>
  127773. <description>The DAC buffer read pointer bottom flag interrupt is disabled.</description>
  127774. <value>#0</value>
  127775. </enumeratedValue>
  127776. <enumeratedValue>
  127777. <name>1</name>
  127778. <description>The DAC buffer read pointer bottom flag interrupt is enabled.</description>
  127779. <value>#1</value>
  127780. </enumeratedValue>
  127781. </enumeratedValues>
  127782. </field>
  127783. <field>
  127784. <name>DACBTIEN</name>
  127785. <description>DAC Buffer Read Pointer Top Flag Interrupt Enable</description>
  127786. <bitOffset>1</bitOffset>
  127787. <bitWidth>1</bitWidth>
  127788. <access>read-write</access>
  127789. <enumeratedValues>
  127790. <enumeratedValue>
  127791. <name>0</name>
  127792. <description>The DAC buffer read pointer top flag interrupt is disabled.</description>
  127793. <value>#0</value>
  127794. </enumeratedValue>
  127795. <enumeratedValue>
  127796. <name>1</name>
  127797. <description>The DAC buffer read pointer top flag interrupt is enabled.</description>
  127798. <value>#1</value>
  127799. </enumeratedValue>
  127800. </enumeratedValues>
  127801. </field>
  127802. <field>
  127803. <name>DACBWIEN</name>
  127804. <description>DAC Buffer Watermark Interrupt Enable</description>
  127805. <bitOffset>2</bitOffset>
  127806. <bitWidth>1</bitWidth>
  127807. <access>read-write</access>
  127808. <enumeratedValues>
  127809. <enumeratedValue>
  127810. <name>0</name>
  127811. <description>The DAC buffer watermark interrupt is disabled.</description>
  127812. <value>#0</value>
  127813. </enumeratedValue>
  127814. <enumeratedValue>
  127815. <name>1</name>
  127816. <description>The DAC buffer watermark interrupt is enabled.</description>
  127817. <value>#1</value>
  127818. </enumeratedValue>
  127819. </enumeratedValues>
  127820. </field>
  127821. <field>
  127822. <name>LPEN</name>
  127823. <description>DAC Low Power Control</description>
  127824. <bitOffset>3</bitOffset>
  127825. <bitWidth>1</bitWidth>
  127826. <access>read-write</access>
  127827. <enumeratedValues>
  127828. <enumeratedValue>
  127829. <name>0</name>
  127830. <description>High-Power mode</description>
  127831. <value>#0</value>
  127832. </enumeratedValue>
  127833. <enumeratedValue>
  127834. <name>1</name>
  127835. <description>Low-Power mode</description>
  127836. <value>#1</value>
  127837. </enumeratedValue>
  127838. </enumeratedValues>
  127839. </field>
  127840. <field>
  127841. <name>DACSWTRG</name>
  127842. <description>DAC Software Trigger</description>
  127843. <bitOffset>4</bitOffset>
  127844. <bitWidth>1</bitWidth>
  127845. <access>write-only</access>
  127846. <enumeratedValues>
  127847. <enumeratedValue>
  127848. <name>0</name>
  127849. <description>The DAC soft trigger is not valid.</description>
  127850. <value>#0</value>
  127851. </enumeratedValue>
  127852. <enumeratedValue>
  127853. <name>1</name>
  127854. <description>The DAC soft trigger is valid.</description>
  127855. <value>#1</value>
  127856. </enumeratedValue>
  127857. </enumeratedValues>
  127858. </field>
  127859. <field>
  127860. <name>DACTRGSEL</name>
  127861. <description>DAC Trigger Select</description>
  127862. <bitOffset>5</bitOffset>
  127863. <bitWidth>1</bitWidth>
  127864. <access>read-write</access>
  127865. <enumeratedValues>
  127866. <enumeratedValue>
  127867. <name>0</name>
  127868. <description>The DAC hardware trigger is selected.</description>
  127869. <value>#0</value>
  127870. </enumeratedValue>
  127871. <enumeratedValue>
  127872. <name>1</name>
  127873. <description>The DAC software trigger is selected.</description>
  127874. <value>#1</value>
  127875. </enumeratedValue>
  127876. </enumeratedValues>
  127877. </field>
  127878. <field>
  127879. <name>DACRFS</name>
  127880. <description>DAC Reference Select</description>
  127881. <bitOffset>6</bitOffset>
  127882. <bitWidth>1</bitWidth>
  127883. <access>read-write</access>
  127884. <enumeratedValues>
  127885. <enumeratedValue>
  127886. <name>0</name>
  127887. <description>The DAC selects DACREF_1 as the reference voltage.</description>
  127888. <value>#0</value>
  127889. </enumeratedValue>
  127890. <enumeratedValue>
  127891. <name>1</name>
  127892. <description>The DAC selects DACREF_2 as the reference voltage.</description>
  127893. <value>#1</value>
  127894. </enumeratedValue>
  127895. </enumeratedValues>
  127896. </field>
  127897. <field>
  127898. <name>DACEN</name>
  127899. <description>DAC Enable</description>
  127900. <bitOffset>7</bitOffset>
  127901. <bitWidth>1</bitWidth>
  127902. <access>read-write</access>
  127903. <enumeratedValues>
  127904. <enumeratedValue>
  127905. <name>0</name>
  127906. <description>The DAC system is disabled.</description>
  127907. <value>#0</value>
  127908. </enumeratedValue>
  127909. <enumeratedValue>
  127910. <name>1</name>
  127911. <description>The DAC system is enabled.</description>
  127912. <value>#1</value>
  127913. </enumeratedValue>
  127914. </enumeratedValues>
  127915. </field>
  127916. </fields>
  127917. </register>
  127918. <register>
  127919. <name>C1</name>
  127920. <description>DAC Control Register 1</description>
  127921. <addressOffset>0x22</addressOffset>
  127922. <size>8</size>
  127923. <access>read-write</access>
  127924. <resetValue>0</resetValue>
  127925. <resetMask>0xFF</resetMask>
  127926. <fields>
  127927. <field>
  127928. <name>DACBFEN</name>
  127929. <description>DAC Buffer Enable</description>
  127930. <bitOffset>0</bitOffset>
  127931. <bitWidth>1</bitWidth>
  127932. <access>read-write</access>
  127933. <enumeratedValues>
  127934. <enumeratedValue>
  127935. <name>0</name>
  127936. <description>Buffer read pointer is disabled. The converted data is always the first word of the buffer.</description>
  127937. <value>#0</value>
  127938. </enumeratedValue>
  127939. <enumeratedValue>
  127940. <name>1</name>
  127941. <description>Buffer read pointer is enabled. The converted data is the word that the read pointer points to. It means converted data can be from any word of the buffer.</description>
  127942. <value>#1</value>
  127943. </enumeratedValue>
  127944. </enumeratedValues>
  127945. </field>
  127946. <field>
  127947. <name>DACBFMD</name>
  127948. <description>DAC Buffer Work Mode Select</description>
  127949. <bitOffset>1</bitOffset>
  127950. <bitWidth>2</bitWidth>
  127951. <access>read-write</access>
  127952. <enumeratedValues>
  127953. <enumeratedValue>
  127954. <name>00</name>
  127955. <description>Normal mode</description>
  127956. <value>#00</value>
  127957. </enumeratedValue>
  127958. <enumeratedValue>
  127959. <name>01</name>
  127960. <description>Swing mode</description>
  127961. <value>#01</value>
  127962. </enumeratedValue>
  127963. <enumeratedValue>
  127964. <name>10</name>
  127965. <description>One-Time Scan mode</description>
  127966. <value>#10</value>
  127967. </enumeratedValue>
  127968. </enumeratedValues>
  127969. </field>
  127970. <field>
  127971. <name>DACBFWM</name>
  127972. <description>DAC Buffer Watermark Select</description>
  127973. <bitOffset>3</bitOffset>
  127974. <bitWidth>2</bitWidth>
  127975. <access>read-write</access>
  127976. <enumeratedValues>
  127977. <enumeratedValue>
  127978. <name>00</name>
  127979. <description>1 word</description>
  127980. <value>#00</value>
  127981. </enumeratedValue>
  127982. <enumeratedValue>
  127983. <name>01</name>
  127984. <description>2 words</description>
  127985. <value>#01</value>
  127986. </enumeratedValue>
  127987. <enumeratedValue>
  127988. <name>10</name>
  127989. <description>3 words</description>
  127990. <value>#10</value>
  127991. </enumeratedValue>
  127992. <enumeratedValue>
  127993. <name>11</name>
  127994. <description>4 words</description>
  127995. <value>#11</value>
  127996. </enumeratedValue>
  127997. </enumeratedValues>
  127998. </field>
  127999. <field>
  128000. <name>DMAEN</name>
  128001. <description>DMA Enable Select</description>
  128002. <bitOffset>7</bitOffset>
  128003. <bitWidth>1</bitWidth>
  128004. <access>read-write</access>
  128005. <enumeratedValues>
  128006. <enumeratedValue>
  128007. <name>0</name>
  128008. <description>DMA is disabled.</description>
  128009. <value>#0</value>
  128010. </enumeratedValue>
  128011. <enumeratedValue>
  128012. <name>1</name>
  128013. <description>DMA is enabled. When DMA is enabled, the DMA request will be generated by original interrupts. The interrupts will not be presented on this module at the same time.</description>
  128014. <value>#1</value>
  128015. </enumeratedValue>
  128016. </enumeratedValues>
  128017. </field>
  128018. </fields>
  128019. </register>
  128020. <register>
  128021. <name>C2</name>
  128022. <description>DAC Control Register 2</description>
  128023. <addressOffset>0x23</addressOffset>
  128024. <size>8</size>
  128025. <access>read-write</access>
  128026. <resetValue>0xF</resetValue>
  128027. <resetMask>0xFF</resetMask>
  128028. <fields>
  128029. <field>
  128030. <name>DACBFUP</name>
  128031. <description>DAC Buffer Upper Limit</description>
  128032. <bitOffset>0</bitOffset>
  128033. <bitWidth>4</bitWidth>
  128034. <access>read-write</access>
  128035. </field>
  128036. <field>
  128037. <name>DACBFRP</name>
  128038. <description>DAC Buffer Read Pointer</description>
  128039. <bitOffset>4</bitOffset>
  128040. <bitWidth>4</bitWidth>
  128041. <access>read-write</access>
  128042. </field>
  128043. </fields>
  128044. </register>
  128045. </registers>
  128046. </peripheral>
  128047. <peripheral>
  128048. <name>DAC1</name>
  128049. <description>12-Bit Digital-to-Analog Converter</description>
  128050. <groupName>DAC</groupName>
  128051. <prependToName>DAC1_</prependToName>
  128052. <baseAddress>0x400CD000</baseAddress>
  128053. <addressBlock>
  128054. <offset>0</offset>
  128055. <size>0x24</size>
  128056. <usage>registers</usage>
  128057. </addressBlock>
  128058. <interrupt>
  128059. <name>DAC1</name>
  128060. <value>72</value>
  128061. </interrupt>
  128062. <registers>
  128063. <register>
  128064. <dim>16</dim>
  128065. <dimIncrement>0x2</dimIncrement>
  128066. <dimIndex>0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15</dimIndex>
  128067. <name>DAT%sL</name>
  128068. <description>DAC Data Low Register</description>
  128069. <addressOffset>0</addressOffset>
  128070. <size>8</size>
  128071. <access>read-write</access>
  128072. <resetValue>0</resetValue>
  128073. <resetMask>0xFF</resetMask>
  128074. <fields>
  128075. <field>
  128076. <name>DATA0</name>
  128077. <description>When the DAC buffer is not enabled, DATA[11:0] controls the output voltage based on the following formula: V out = V in * (1 + DACDAT0[11:0])/4096 When the DAC buffer is enabled, DATA is mapped to the 16-word buffer</description>
  128078. <bitOffset>0</bitOffset>
  128079. <bitWidth>8</bitWidth>
  128080. <access>read-write</access>
  128081. </field>
  128082. </fields>
  128083. </register>
  128084. <register>
  128085. <dim>16</dim>
  128086. <dimIncrement>0x2</dimIncrement>
  128087. <dimIndex>0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15</dimIndex>
  128088. <name>DAT%sH</name>
  128089. <description>DAC Data High Register</description>
  128090. <addressOffset>0x1</addressOffset>
  128091. <size>8</size>
  128092. <access>read-write</access>
  128093. <resetValue>0</resetValue>
  128094. <resetMask>0xFF</resetMask>
  128095. <fields>
  128096. <field>
  128097. <name>DATA1</name>
  128098. <description>When the DAC Buffer is not enabled, DATA[11:0] controls the output voltage based on the following formula</description>
  128099. <bitOffset>0</bitOffset>
  128100. <bitWidth>4</bitWidth>
  128101. <access>read-write</access>
  128102. </field>
  128103. </fields>
  128104. </register>
  128105. <register>
  128106. <name>SR</name>
  128107. <description>DAC Status Register</description>
  128108. <addressOffset>0x20</addressOffset>
  128109. <size>8</size>
  128110. <access>read-write</access>
  128111. <resetValue>0x2</resetValue>
  128112. <resetMask>0xFF</resetMask>
  128113. <fields>
  128114. <field>
  128115. <name>DACBFRPBF</name>
  128116. <description>DAC Buffer Read Pointer Bottom Position Flag</description>
  128117. <bitOffset>0</bitOffset>
  128118. <bitWidth>1</bitWidth>
  128119. <access>read-write</access>
  128120. <enumeratedValues>
  128121. <enumeratedValue>
  128122. <name>0</name>
  128123. <description>The DAC buffer read pointer is not equal to C2[DACBFUP].</description>
  128124. <value>#0</value>
  128125. </enumeratedValue>
  128126. <enumeratedValue>
  128127. <name>1</name>
  128128. <description>The DAC buffer read pointer is equal to C2[DACBFUP].</description>
  128129. <value>#1</value>
  128130. </enumeratedValue>
  128131. </enumeratedValues>
  128132. </field>
  128133. <field>
  128134. <name>DACBFRPTF</name>
  128135. <description>DAC Buffer Read Pointer Top Position Flag</description>
  128136. <bitOffset>1</bitOffset>
  128137. <bitWidth>1</bitWidth>
  128138. <access>read-write</access>
  128139. <enumeratedValues>
  128140. <enumeratedValue>
  128141. <name>0</name>
  128142. <description>The DAC buffer read pointer is not zero.</description>
  128143. <value>#0</value>
  128144. </enumeratedValue>
  128145. <enumeratedValue>
  128146. <name>1</name>
  128147. <description>The DAC buffer read pointer is zero.</description>
  128148. <value>#1</value>
  128149. </enumeratedValue>
  128150. </enumeratedValues>
  128151. </field>
  128152. <field>
  128153. <name>DACBFWMF</name>
  128154. <description>DAC Buffer Watermark Flag</description>
  128155. <bitOffset>2</bitOffset>
  128156. <bitWidth>1</bitWidth>
  128157. <access>read-write</access>
  128158. <enumeratedValues>
  128159. <enumeratedValue>
  128160. <name>0</name>
  128161. <description>The DAC buffer read pointer has not reached the watermark level.</description>
  128162. <value>#0</value>
  128163. </enumeratedValue>
  128164. <enumeratedValue>
  128165. <name>1</name>
  128166. <description>The DAC buffer read pointer has reached the watermark level.</description>
  128167. <value>#1</value>
  128168. </enumeratedValue>
  128169. </enumeratedValues>
  128170. </field>
  128171. </fields>
  128172. </register>
  128173. <register>
  128174. <name>C0</name>
  128175. <description>DAC Control Register</description>
  128176. <addressOffset>0x21</addressOffset>
  128177. <size>8</size>
  128178. <access>read-write</access>
  128179. <resetValue>0</resetValue>
  128180. <resetMask>0xFF</resetMask>
  128181. <fields>
  128182. <field>
  128183. <name>DACBBIEN</name>
  128184. <description>DAC Buffer Read Pointer Bottom Flag Interrupt Enable</description>
  128185. <bitOffset>0</bitOffset>
  128186. <bitWidth>1</bitWidth>
  128187. <access>read-write</access>
  128188. <enumeratedValues>
  128189. <enumeratedValue>
  128190. <name>0</name>
  128191. <description>The DAC buffer read pointer bottom flag interrupt is disabled.</description>
  128192. <value>#0</value>
  128193. </enumeratedValue>
  128194. <enumeratedValue>
  128195. <name>1</name>
  128196. <description>The DAC buffer read pointer bottom flag interrupt is enabled.</description>
  128197. <value>#1</value>
  128198. </enumeratedValue>
  128199. </enumeratedValues>
  128200. </field>
  128201. <field>
  128202. <name>DACBTIEN</name>
  128203. <description>DAC Buffer Read Pointer Top Flag Interrupt Enable</description>
  128204. <bitOffset>1</bitOffset>
  128205. <bitWidth>1</bitWidth>
  128206. <access>read-write</access>
  128207. <enumeratedValues>
  128208. <enumeratedValue>
  128209. <name>0</name>
  128210. <description>The DAC buffer read pointer top flag interrupt is disabled.</description>
  128211. <value>#0</value>
  128212. </enumeratedValue>
  128213. <enumeratedValue>
  128214. <name>1</name>
  128215. <description>The DAC buffer read pointer top flag interrupt is enabled.</description>
  128216. <value>#1</value>
  128217. </enumeratedValue>
  128218. </enumeratedValues>
  128219. </field>
  128220. <field>
  128221. <name>DACBWIEN</name>
  128222. <description>DAC Buffer Watermark Interrupt Enable</description>
  128223. <bitOffset>2</bitOffset>
  128224. <bitWidth>1</bitWidth>
  128225. <access>read-write</access>
  128226. <enumeratedValues>
  128227. <enumeratedValue>
  128228. <name>0</name>
  128229. <description>The DAC buffer watermark interrupt is disabled.</description>
  128230. <value>#0</value>
  128231. </enumeratedValue>
  128232. <enumeratedValue>
  128233. <name>1</name>
  128234. <description>The DAC buffer watermark interrupt is enabled.</description>
  128235. <value>#1</value>
  128236. </enumeratedValue>
  128237. </enumeratedValues>
  128238. </field>
  128239. <field>
  128240. <name>LPEN</name>
  128241. <description>DAC Low Power Control</description>
  128242. <bitOffset>3</bitOffset>
  128243. <bitWidth>1</bitWidth>
  128244. <access>read-write</access>
  128245. <enumeratedValues>
  128246. <enumeratedValue>
  128247. <name>0</name>
  128248. <description>High-Power mode</description>
  128249. <value>#0</value>
  128250. </enumeratedValue>
  128251. <enumeratedValue>
  128252. <name>1</name>
  128253. <description>Low-Power mode</description>
  128254. <value>#1</value>
  128255. </enumeratedValue>
  128256. </enumeratedValues>
  128257. </field>
  128258. <field>
  128259. <name>DACSWTRG</name>
  128260. <description>DAC Software Trigger</description>
  128261. <bitOffset>4</bitOffset>
  128262. <bitWidth>1</bitWidth>
  128263. <access>write-only</access>
  128264. <enumeratedValues>
  128265. <enumeratedValue>
  128266. <name>0</name>
  128267. <description>The DAC soft trigger is not valid.</description>
  128268. <value>#0</value>
  128269. </enumeratedValue>
  128270. <enumeratedValue>
  128271. <name>1</name>
  128272. <description>The DAC soft trigger is valid.</description>
  128273. <value>#1</value>
  128274. </enumeratedValue>
  128275. </enumeratedValues>
  128276. </field>
  128277. <field>
  128278. <name>DACTRGSEL</name>
  128279. <description>DAC Trigger Select</description>
  128280. <bitOffset>5</bitOffset>
  128281. <bitWidth>1</bitWidth>
  128282. <access>read-write</access>
  128283. <enumeratedValues>
  128284. <enumeratedValue>
  128285. <name>0</name>
  128286. <description>The DAC hardware trigger is selected.</description>
  128287. <value>#0</value>
  128288. </enumeratedValue>
  128289. <enumeratedValue>
  128290. <name>1</name>
  128291. <description>The DAC software trigger is selected.</description>
  128292. <value>#1</value>
  128293. </enumeratedValue>
  128294. </enumeratedValues>
  128295. </field>
  128296. <field>
  128297. <name>DACRFS</name>
  128298. <description>DAC Reference Select</description>
  128299. <bitOffset>6</bitOffset>
  128300. <bitWidth>1</bitWidth>
  128301. <access>read-write</access>
  128302. <enumeratedValues>
  128303. <enumeratedValue>
  128304. <name>0</name>
  128305. <description>The DAC selects DACREF_1 as the reference voltage.</description>
  128306. <value>#0</value>
  128307. </enumeratedValue>
  128308. <enumeratedValue>
  128309. <name>1</name>
  128310. <description>The DAC selects DACREF_2 as the reference voltage.</description>
  128311. <value>#1</value>
  128312. </enumeratedValue>
  128313. </enumeratedValues>
  128314. </field>
  128315. <field>
  128316. <name>DACEN</name>
  128317. <description>DAC Enable</description>
  128318. <bitOffset>7</bitOffset>
  128319. <bitWidth>1</bitWidth>
  128320. <access>read-write</access>
  128321. <enumeratedValues>
  128322. <enumeratedValue>
  128323. <name>0</name>
  128324. <description>The DAC system is disabled.</description>
  128325. <value>#0</value>
  128326. </enumeratedValue>
  128327. <enumeratedValue>
  128328. <name>1</name>
  128329. <description>The DAC system is enabled.</description>
  128330. <value>#1</value>
  128331. </enumeratedValue>
  128332. </enumeratedValues>
  128333. </field>
  128334. </fields>
  128335. </register>
  128336. <register>
  128337. <name>C1</name>
  128338. <description>DAC Control Register 1</description>
  128339. <addressOffset>0x22</addressOffset>
  128340. <size>8</size>
  128341. <access>read-write</access>
  128342. <resetValue>0</resetValue>
  128343. <resetMask>0xFF</resetMask>
  128344. <fields>
  128345. <field>
  128346. <name>DACBFEN</name>
  128347. <description>DAC Buffer Enable</description>
  128348. <bitOffset>0</bitOffset>
  128349. <bitWidth>1</bitWidth>
  128350. <access>read-write</access>
  128351. <enumeratedValues>
  128352. <enumeratedValue>
  128353. <name>0</name>
  128354. <description>Buffer read pointer is disabled. The converted data is always the first word of the buffer.</description>
  128355. <value>#0</value>
  128356. </enumeratedValue>
  128357. <enumeratedValue>
  128358. <name>1</name>
  128359. <description>Buffer read pointer is enabled. The converted data is the word that the read pointer points to. It means converted data can be from any word of the buffer.</description>
  128360. <value>#1</value>
  128361. </enumeratedValue>
  128362. </enumeratedValues>
  128363. </field>
  128364. <field>
  128365. <name>DACBFMD</name>
  128366. <description>DAC Buffer Work Mode Select</description>
  128367. <bitOffset>1</bitOffset>
  128368. <bitWidth>2</bitWidth>
  128369. <access>read-write</access>
  128370. <enumeratedValues>
  128371. <enumeratedValue>
  128372. <name>00</name>
  128373. <description>Normal mode</description>
  128374. <value>#00</value>
  128375. </enumeratedValue>
  128376. <enumeratedValue>
  128377. <name>01</name>
  128378. <description>Swing mode</description>
  128379. <value>#01</value>
  128380. </enumeratedValue>
  128381. <enumeratedValue>
  128382. <name>10</name>
  128383. <description>One-Time Scan mode</description>
  128384. <value>#10</value>
  128385. </enumeratedValue>
  128386. </enumeratedValues>
  128387. </field>
  128388. <field>
  128389. <name>DACBFWM</name>
  128390. <description>DAC Buffer Watermark Select</description>
  128391. <bitOffset>3</bitOffset>
  128392. <bitWidth>2</bitWidth>
  128393. <access>read-write</access>
  128394. <enumeratedValues>
  128395. <enumeratedValue>
  128396. <name>00</name>
  128397. <description>1 word</description>
  128398. <value>#00</value>
  128399. </enumeratedValue>
  128400. <enumeratedValue>
  128401. <name>01</name>
  128402. <description>2 words</description>
  128403. <value>#01</value>
  128404. </enumeratedValue>
  128405. <enumeratedValue>
  128406. <name>10</name>
  128407. <description>3 words</description>
  128408. <value>#10</value>
  128409. </enumeratedValue>
  128410. <enumeratedValue>
  128411. <name>11</name>
  128412. <description>4 words</description>
  128413. <value>#11</value>
  128414. </enumeratedValue>
  128415. </enumeratedValues>
  128416. </field>
  128417. <field>
  128418. <name>DMAEN</name>
  128419. <description>DMA Enable Select</description>
  128420. <bitOffset>7</bitOffset>
  128421. <bitWidth>1</bitWidth>
  128422. <access>read-write</access>
  128423. <enumeratedValues>
  128424. <enumeratedValue>
  128425. <name>0</name>
  128426. <description>DMA is disabled.</description>
  128427. <value>#0</value>
  128428. </enumeratedValue>
  128429. <enumeratedValue>
  128430. <name>1</name>
  128431. <description>DMA is enabled. When DMA is enabled, the DMA request will be generated by original interrupts. The interrupts will not be presented on this module at the same time.</description>
  128432. <value>#1</value>
  128433. </enumeratedValue>
  128434. </enumeratedValues>
  128435. </field>
  128436. </fields>
  128437. </register>
  128438. <register>
  128439. <name>C2</name>
  128440. <description>DAC Control Register 2</description>
  128441. <addressOffset>0x23</addressOffset>
  128442. <size>8</size>
  128443. <access>read-write</access>
  128444. <resetValue>0xF</resetValue>
  128445. <resetMask>0xFF</resetMask>
  128446. <fields>
  128447. <field>
  128448. <name>DACBFUP</name>
  128449. <description>DAC Buffer Upper Limit</description>
  128450. <bitOffset>0</bitOffset>
  128451. <bitWidth>4</bitWidth>
  128452. <access>read-write</access>
  128453. </field>
  128454. <field>
  128455. <name>DACBFRP</name>
  128456. <description>DAC Buffer Read Pointer</description>
  128457. <bitOffset>4</bitOffset>
  128458. <bitWidth>4</bitWidth>
  128459. <access>read-write</access>
  128460. </field>
  128461. </fields>
  128462. </register>
  128463. </registers>
  128464. </peripheral>
  128465. <peripheral>
  128466. <name>GPIOA</name>
  128467. <description>General Purpose Input/Output</description>
  128468. <groupName>GPIO</groupName>
  128469. <prependToName>GPIOA_</prependToName>
  128470. <baseAddress>0x400FF000</baseAddress>
  128471. <addressBlock>
  128472. <offset>0</offset>
  128473. <size>0x18</size>
  128474. <usage>registers</usage>
  128475. </addressBlock>
  128476. <interrupt>
  128477. <name>PORTA</name>
  128478. <value>59</value>
  128479. </interrupt>
  128480. <registers>
  128481. <register>
  128482. <name>PDOR</name>
  128483. <description>Port Data Output Register</description>
  128484. <addressOffset>0</addressOffset>
  128485. <size>32</size>
  128486. <access>read-write</access>
  128487. <resetValue>0</resetValue>
  128488. <resetMask>0xFFFFFFFF</resetMask>
  128489. <fields>
  128490. <field>
  128491. <name>PDO</name>
  128492. <description>Port Data Output</description>
  128493. <bitOffset>0</bitOffset>
  128494. <bitWidth>32</bitWidth>
  128495. <access>read-write</access>
  128496. <enumeratedValues>
  128497. <enumeratedValue>
  128498. <name>0</name>
  128499. <description>Logic level 0 is driven on pin, provided pin is configured for general-purpose output.</description>
  128500. <value>#0</value>
  128501. </enumeratedValue>
  128502. <enumeratedValue>
  128503. <name>1</name>
  128504. <description>Logic level 1 is driven on pin, provided pin is configured for general-purpose output.</description>
  128505. <value>#1</value>
  128506. </enumeratedValue>
  128507. </enumeratedValues>
  128508. </field>
  128509. </fields>
  128510. </register>
  128511. <register>
  128512. <name>PSOR</name>
  128513. <description>Port Set Output Register</description>
  128514. <addressOffset>0x4</addressOffset>
  128515. <size>32</size>
  128516. <access>write-only</access>
  128517. <resetValue>0</resetValue>
  128518. <resetMask>0xFFFFFFFF</resetMask>
  128519. <fields>
  128520. <field>
  128521. <name>PTSO</name>
  128522. <description>Port Set Output</description>
  128523. <bitOffset>0</bitOffset>
  128524. <bitWidth>32</bitWidth>
  128525. <access>write-only</access>
  128526. <enumeratedValues>
  128527. <enumeratedValue>
  128528. <name>0</name>
  128529. <description>Corresponding bit in PDORn does not change.</description>
  128530. <value>#0</value>
  128531. </enumeratedValue>
  128532. <enumeratedValue>
  128533. <name>1</name>
  128534. <description>Corresponding bit in PDORn is set to logic 1.</description>
  128535. <value>#1</value>
  128536. </enumeratedValue>
  128537. </enumeratedValues>
  128538. </field>
  128539. </fields>
  128540. </register>
  128541. <register>
  128542. <name>PCOR</name>
  128543. <description>Port Clear Output Register</description>
  128544. <addressOffset>0x8</addressOffset>
  128545. <size>32</size>
  128546. <access>write-only</access>
  128547. <resetValue>0</resetValue>
  128548. <resetMask>0xFFFFFFFF</resetMask>
  128549. <fields>
  128550. <field>
  128551. <name>PTCO</name>
  128552. <description>Port Clear Output</description>
  128553. <bitOffset>0</bitOffset>
  128554. <bitWidth>32</bitWidth>
  128555. <access>write-only</access>
  128556. <enumeratedValues>
  128557. <enumeratedValue>
  128558. <name>0</name>
  128559. <description>Corresponding bit in PDORn does not change.</description>
  128560. <value>#0</value>
  128561. </enumeratedValue>
  128562. <enumeratedValue>
  128563. <name>1</name>
  128564. <description>Corresponding bit in PDORn is cleared to logic 0.</description>
  128565. <value>#1</value>
  128566. </enumeratedValue>
  128567. </enumeratedValues>
  128568. </field>
  128569. </fields>
  128570. </register>
  128571. <register>
  128572. <name>PTOR</name>
  128573. <description>Port Toggle Output Register</description>
  128574. <addressOffset>0xC</addressOffset>
  128575. <size>32</size>
  128576. <access>write-only</access>
  128577. <resetValue>0</resetValue>
  128578. <resetMask>0xFFFFFFFF</resetMask>
  128579. <fields>
  128580. <field>
  128581. <name>PTTO</name>
  128582. <description>Port Toggle Output</description>
  128583. <bitOffset>0</bitOffset>
  128584. <bitWidth>32</bitWidth>
  128585. <access>write-only</access>
  128586. <enumeratedValues>
  128587. <enumeratedValue>
  128588. <name>0</name>
  128589. <description>Corresponding bit in PDORn does not change.</description>
  128590. <value>#0</value>
  128591. </enumeratedValue>
  128592. <enumeratedValue>
  128593. <name>1</name>
  128594. <description>Corresponding bit in PDORn is set to the inverse of its existing logic state.</description>
  128595. <value>#1</value>
  128596. </enumeratedValue>
  128597. </enumeratedValues>
  128598. </field>
  128599. </fields>
  128600. </register>
  128601. <register>
  128602. <name>PDIR</name>
  128603. <description>Port Data Input Register</description>
  128604. <addressOffset>0x10</addressOffset>
  128605. <size>32</size>
  128606. <access>read-only</access>
  128607. <resetValue>0</resetValue>
  128608. <resetMask>0xFFFFFFFF</resetMask>
  128609. <fields>
  128610. <field>
  128611. <name>PDI</name>
  128612. <description>Port Data Input</description>
  128613. <bitOffset>0</bitOffset>
  128614. <bitWidth>32</bitWidth>
  128615. <access>read-only</access>
  128616. <enumeratedValues>
  128617. <enumeratedValue>
  128618. <name>0</name>
  128619. <description>Pin logic level is logic 0, or is not configured for use by digital function.</description>
  128620. <value>#0</value>
  128621. </enumeratedValue>
  128622. <enumeratedValue>
  128623. <name>1</name>
  128624. <description>Pin logic level is logic 1.</description>
  128625. <value>#1</value>
  128626. </enumeratedValue>
  128627. </enumeratedValues>
  128628. </field>
  128629. </fields>
  128630. </register>
  128631. <register>
  128632. <name>PDDR</name>
  128633. <description>Port Data Direction Register</description>
  128634. <addressOffset>0x14</addressOffset>
  128635. <size>32</size>
  128636. <access>read-write</access>
  128637. <resetValue>0</resetValue>
  128638. <resetMask>0xFFFFFFFF</resetMask>
  128639. <fields>
  128640. <field>
  128641. <name>PDD</name>
  128642. <description>Port Data Direction</description>
  128643. <bitOffset>0</bitOffset>
  128644. <bitWidth>32</bitWidth>
  128645. <access>read-write</access>
  128646. <enumeratedValues>
  128647. <enumeratedValue>
  128648. <name>0</name>
  128649. <description>Pin is configured as general-purpose input, for the GPIO function.</description>
  128650. <value>#0</value>
  128651. </enumeratedValue>
  128652. <enumeratedValue>
  128653. <name>1</name>
  128654. <description>Pin is configured as general-purpose output, for the GPIO function.</description>
  128655. <value>#1</value>
  128656. </enumeratedValue>
  128657. </enumeratedValues>
  128658. </field>
  128659. </fields>
  128660. </register>
  128661. </registers>
  128662. </peripheral>
  128663. <peripheral>
  128664. <name>GPIOB</name>
  128665. <description>General Purpose Input/Output</description>
  128666. <groupName>GPIO</groupName>
  128667. <prependToName>GPIOB_</prependToName>
  128668. <baseAddress>0x400FF040</baseAddress>
  128669. <addressBlock>
  128670. <offset>0</offset>
  128671. <size>0x18</size>
  128672. <usage>registers</usage>
  128673. </addressBlock>
  128674. <interrupt>
  128675. <name>PORTB</name>
  128676. <value>60</value>
  128677. </interrupt>
  128678. <registers>
  128679. <register>
  128680. <name>PDOR</name>
  128681. <description>Port Data Output Register</description>
  128682. <addressOffset>0</addressOffset>
  128683. <size>32</size>
  128684. <access>read-write</access>
  128685. <resetValue>0</resetValue>
  128686. <resetMask>0xFFFFFFFF</resetMask>
  128687. <fields>
  128688. <field>
  128689. <name>PDO</name>
  128690. <description>Port Data Output</description>
  128691. <bitOffset>0</bitOffset>
  128692. <bitWidth>32</bitWidth>
  128693. <access>read-write</access>
  128694. <enumeratedValues>
  128695. <enumeratedValue>
  128696. <name>0</name>
  128697. <description>Logic level 0 is driven on pin, provided pin is configured for general-purpose output.</description>
  128698. <value>#0</value>
  128699. </enumeratedValue>
  128700. <enumeratedValue>
  128701. <name>1</name>
  128702. <description>Logic level 1 is driven on pin, provided pin is configured for general-purpose output.</description>
  128703. <value>#1</value>
  128704. </enumeratedValue>
  128705. </enumeratedValues>
  128706. </field>
  128707. </fields>
  128708. </register>
  128709. <register>
  128710. <name>PSOR</name>
  128711. <description>Port Set Output Register</description>
  128712. <addressOffset>0x4</addressOffset>
  128713. <size>32</size>
  128714. <access>write-only</access>
  128715. <resetValue>0</resetValue>
  128716. <resetMask>0xFFFFFFFF</resetMask>
  128717. <fields>
  128718. <field>
  128719. <name>PTSO</name>
  128720. <description>Port Set Output</description>
  128721. <bitOffset>0</bitOffset>
  128722. <bitWidth>32</bitWidth>
  128723. <access>write-only</access>
  128724. <enumeratedValues>
  128725. <enumeratedValue>
  128726. <name>0</name>
  128727. <description>Corresponding bit in PDORn does not change.</description>
  128728. <value>#0</value>
  128729. </enumeratedValue>
  128730. <enumeratedValue>
  128731. <name>1</name>
  128732. <description>Corresponding bit in PDORn is set to logic 1.</description>
  128733. <value>#1</value>
  128734. </enumeratedValue>
  128735. </enumeratedValues>
  128736. </field>
  128737. </fields>
  128738. </register>
  128739. <register>
  128740. <name>PCOR</name>
  128741. <description>Port Clear Output Register</description>
  128742. <addressOffset>0x8</addressOffset>
  128743. <size>32</size>
  128744. <access>write-only</access>
  128745. <resetValue>0</resetValue>
  128746. <resetMask>0xFFFFFFFF</resetMask>
  128747. <fields>
  128748. <field>
  128749. <name>PTCO</name>
  128750. <description>Port Clear Output</description>
  128751. <bitOffset>0</bitOffset>
  128752. <bitWidth>32</bitWidth>
  128753. <access>write-only</access>
  128754. <enumeratedValues>
  128755. <enumeratedValue>
  128756. <name>0</name>
  128757. <description>Corresponding bit in PDORn does not change.</description>
  128758. <value>#0</value>
  128759. </enumeratedValue>
  128760. <enumeratedValue>
  128761. <name>1</name>
  128762. <description>Corresponding bit in PDORn is cleared to logic 0.</description>
  128763. <value>#1</value>
  128764. </enumeratedValue>
  128765. </enumeratedValues>
  128766. </field>
  128767. </fields>
  128768. </register>
  128769. <register>
  128770. <name>PTOR</name>
  128771. <description>Port Toggle Output Register</description>
  128772. <addressOffset>0xC</addressOffset>
  128773. <size>32</size>
  128774. <access>write-only</access>
  128775. <resetValue>0</resetValue>
  128776. <resetMask>0xFFFFFFFF</resetMask>
  128777. <fields>
  128778. <field>
  128779. <name>PTTO</name>
  128780. <description>Port Toggle Output</description>
  128781. <bitOffset>0</bitOffset>
  128782. <bitWidth>32</bitWidth>
  128783. <access>write-only</access>
  128784. <enumeratedValues>
  128785. <enumeratedValue>
  128786. <name>0</name>
  128787. <description>Corresponding bit in PDORn does not change.</description>
  128788. <value>#0</value>
  128789. </enumeratedValue>
  128790. <enumeratedValue>
  128791. <name>1</name>
  128792. <description>Corresponding bit in PDORn is set to the inverse of its existing logic state.</description>
  128793. <value>#1</value>
  128794. </enumeratedValue>
  128795. </enumeratedValues>
  128796. </field>
  128797. </fields>
  128798. </register>
  128799. <register>
  128800. <name>PDIR</name>
  128801. <description>Port Data Input Register</description>
  128802. <addressOffset>0x10</addressOffset>
  128803. <size>32</size>
  128804. <access>read-only</access>
  128805. <resetValue>0</resetValue>
  128806. <resetMask>0xFFFFFFFF</resetMask>
  128807. <fields>
  128808. <field>
  128809. <name>PDI</name>
  128810. <description>Port Data Input</description>
  128811. <bitOffset>0</bitOffset>
  128812. <bitWidth>32</bitWidth>
  128813. <access>read-only</access>
  128814. <enumeratedValues>
  128815. <enumeratedValue>
  128816. <name>0</name>
  128817. <description>Pin logic level is logic 0, or is not configured for use by digital function.</description>
  128818. <value>#0</value>
  128819. </enumeratedValue>
  128820. <enumeratedValue>
  128821. <name>1</name>
  128822. <description>Pin logic level is logic 1.</description>
  128823. <value>#1</value>
  128824. </enumeratedValue>
  128825. </enumeratedValues>
  128826. </field>
  128827. </fields>
  128828. </register>
  128829. <register>
  128830. <name>PDDR</name>
  128831. <description>Port Data Direction Register</description>
  128832. <addressOffset>0x14</addressOffset>
  128833. <size>32</size>
  128834. <access>read-write</access>
  128835. <resetValue>0</resetValue>
  128836. <resetMask>0xFFFFFFFF</resetMask>
  128837. <fields>
  128838. <field>
  128839. <name>PDD</name>
  128840. <description>Port Data Direction</description>
  128841. <bitOffset>0</bitOffset>
  128842. <bitWidth>32</bitWidth>
  128843. <access>read-write</access>
  128844. <enumeratedValues>
  128845. <enumeratedValue>
  128846. <name>0</name>
  128847. <description>Pin is configured as general-purpose input, for the GPIO function.</description>
  128848. <value>#0</value>
  128849. </enumeratedValue>
  128850. <enumeratedValue>
  128851. <name>1</name>
  128852. <description>Pin is configured as general-purpose output, for the GPIO function.</description>
  128853. <value>#1</value>
  128854. </enumeratedValue>
  128855. </enumeratedValues>
  128856. </field>
  128857. </fields>
  128858. </register>
  128859. </registers>
  128860. </peripheral>
  128861. <peripheral>
  128862. <name>GPIOC</name>
  128863. <description>General Purpose Input/Output</description>
  128864. <groupName>GPIO</groupName>
  128865. <prependToName>GPIOC_</prependToName>
  128866. <baseAddress>0x400FF080</baseAddress>
  128867. <addressBlock>
  128868. <offset>0</offset>
  128869. <size>0x18</size>
  128870. <usage>registers</usage>
  128871. </addressBlock>
  128872. <interrupt>
  128873. <name>PORTC</name>
  128874. <value>61</value>
  128875. </interrupt>
  128876. <registers>
  128877. <register>
  128878. <name>PDOR</name>
  128879. <description>Port Data Output Register</description>
  128880. <addressOffset>0</addressOffset>
  128881. <size>32</size>
  128882. <access>read-write</access>
  128883. <resetValue>0</resetValue>
  128884. <resetMask>0xFFFFFFFF</resetMask>
  128885. <fields>
  128886. <field>
  128887. <name>PDO</name>
  128888. <description>Port Data Output</description>
  128889. <bitOffset>0</bitOffset>
  128890. <bitWidth>32</bitWidth>
  128891. <access>read-write</access>
  128892. <enumeratedValues>
  128893. <enumeratedValue>
  128894. <name>0</name>
  128895. <description>Logic level 0 is driven on pin, provided pin is configured for general-purpose output.</description>
  128896. <value>#0</value>
  128897. </enumeratedValue>
  128898. <enumeratedValue>
  128899. <name>1</name>
  128900. <description>Logic level 1 is driven on pin, provided pin is configured for general-purpose output.</description>
  128901. <value>#1</value>
  128902. </enumeratedValue>
  128903. </enumeratedValues>
  128904. </field>
  128905. </fields>
  128906. </register>
  128907. <register>
  128908. <name>PSOR</name>
  128909. <description>Port Set Output Register</description>
  128910. <addressOffset>0x4</addressOffset>
  128911. <size>32</size>
  128912. <access>write-only</access>
  128913. <resetValue>0</resetValue>
  128914. <resetMask>0xFFFFFFFF</resetMask>
  128915. <fields>
  128916. <field>
  128917. <name>PTSO</name>
  128918. <description>Port Set Output</description>
  128919. <bitOffset>0</bitOffset>
  128920. <bitWidth>32</bitWidth>
  128921. <access>write-only</access>
  128922. <enumeratedValues>
  128923. <enumeratedValue>
  128924. <name>0</name>
  128925. <description>Corresponding bit in PDORn does not change.</description>
  128926. <value>#0</value>
  128927. </enumeratedValue>
  128928. <enumeratedValue>
  128929. <name>1</name>
  128930. <description>Corresponding bit in PDORn is set to logic 1.</description>
  128931. <value>#1</value>
  128932. </enumeratedValue>
  128933. </enumeratedValues>
  128934. </field>
  128935. </fields>
  128936. </register>
  128937. <register>
  128938. <name>PCOR</name>
  128939. <description>Port Clear Output Register</description>
  128940. <addressOffset>0x8</addressOffset>
  128941. <size>32</size>
  128942. <access>write-only</access>
  128943. <resetValue>0</resetValue>
  128944. <resetMask>0xFFFFFFFF</resetMask>
  128945. <fields>
  128946. <field>
  128947. <name>PTCO</name>
  128948. <description>Port Clear Output</description>
  128949. <bitOffset>0</bitOffset>
  128950. <bitWidth>32</bitWidth>
  128951. <access>write-only</access>
  128952. <enumeratedValues>
  128953. <enumeratedValue>
  128954. <name>0</name>
  128955. <description>Corresponding bit in PDORn does not change.</description>
  128956. <value>#0</value>
  128957. </enumeratedValue>
  128958. <enumeratedValue>
  128959. <name>1</name>
  128960. <description>Corresponding bit in PDORn is cleared to logic 0.</description>
  128961. <value>#1</value>
  128962. </enumeratedValue>
  128963. </enumeratedValues>
  128964. </field>
  128965. </fields>
  128966. </register>
  128967. <register>
  128968. <name>PTOR</name>
  128969. <description>Port Toggle Output Register</description>
  128970. <addressOffset>0xC</addressOffset>
  128971. <size>32</size>
  128972. <access>write-only</access>
  128973. <resetValue>0</resetValue>
  128974. <resetMask>0xFFFFFFFF</resetMask>
  128975. <fields>
  128976. <field>
  128977. <name>PTTO</name>
  128978. <description>Port Toggle Output</description>
  128979. <bitOffset>0</bitOffset>
  128980. <bitWidth>32</bitWidth>
  128981. <access>write-only</access>
  128982. <enumeratedValues>
  128983. <enumeratedValue>
  128984. <name>0</name>
  128985. <description>Corresponding bit in PDORn does not change.</description>
  128986. <value>#0</value>
  128987. </enumeratedValue>
  128988. <enumeratedValue>
  128989. <name>1</name>
  128990. <description>Corresponding bit in PDORn is set to the inverse of its existing logic state.</description>
  128991. <value>#1</value>
  128992. </enumeratedValue>
  128993. </enumeratedValues>
  128994. </field>
  128995. </fields>
  128996. </register>
  128997. <register>
  128998. <name>PDIR</name>
  128999. <description>Port Data Input Register</description>
  129000. <addressOffset>0x10</addressOffset>
  129001. <size>32</size>
  129002. <access>read-only</access>
  129003. <resetValue>0</resetValue>
  129004. <resetMask>0xFFFFFFFF</resetMask>
  129005. <fields>
  129006. <field>
  129007. <name>PDI</name>
  129008. <description>Port Data Input</description>
  129009. <bitOffset>0</bitOffset>
  129010. <bitWidth>32</bitWidth>
  129011. <access>read-only</access>
  129012. <enumeratedValues>
  129013. <enumeratedValue>
  129014. <name>0</name>
  129015. <description>Pin logic level is logic 0, or is not configured for use by digital function.</description>
  129016. <value>#0</value>
  129017. </enumeratedValue>
  129018. <enumeratedValue>
  129019. <name>1</name>
  129020. <description>Pin logic level is logic 1.</description>
  129021. <value>#1</value>
  129022. </enumeratedValue>
  129023. </enumeratedValues>
  129024. </field>
  129025. </fields>
  129026. </register>
  129027. <register>
  129028. <name>PDDR</name>
  129029. <description>Port Data Direction Register</description>
  129030. <addressOffset>0x14</addressOffset>
  129031. <size>32</size>
  129032. <access>read-write</access>
  129033. <resetValue>0</resetValue>
  129034. <resetMask>0xFFFFFFFF</resetMask>
  129035. <fields>
  129036. <field>
  129037. <name>PDD</name>
  129038. <description>Port Data Direction</description>
  129039. <bitOffset>0</bitOffset>
  129040. <bitWidth>32</bitWidth>
  129041. <access>read-write</access>
  129042. <enumeratedValues>
  129043. <enumeratedValue>
  129044. <name>0</name>
  129045. <description>Pin is configured as general-purpose input, for the GPIO function.</description>
  129046. <value>#0</value>
  129047. </enumeratedValue>
  129048. <enumeratedValue>
  129049. <name>1</name>
  129050. <description>Pin is configured as general-purpose output, for the GPIO function.</description>
  129051. <value>#1</value>
  129052. </enumeratedValue>
  129053. </enumeratedValues>
  129054. </field>
  129055. </fields>
  129056. </register>
  129057. </registers>
  129058. </peripheral>
  129059. <peripheral>
  129060. <name>GPIOD</name>
  129061. <description>General Purpose Input/Output</description>
  129062. <groupName>GPIO</groupName>
  129063. <prependToName>GPIOD_</prependToName>
  129064. <baseAddress>0x400FF0C0</baseAddress>
  129065. <addressBlock>
  129066. <offset>0</offset>
  129067. <size>0x18</size>
  129068. <usage>registers</usage>
  129069. </addressBlock>
  129070. <interrupt>
  129071. <name>PORTD</name>
  129072. <value>62</value>
  129073. </interrupt>
  129074. <registers>
  129075. <register>
  129076. <name>PDOR</name>
  129077. <description>Port Data Output Register</description>
  129078. <addressOffset>0</addressOffset>
  129079. <size>32</size>
  129080. <access>read-write</access>
  129081. <resetValue>0</resetValue>
  129082. <resetMask>0xFFFFFFFF</resetMask>
  129083. <fields>
  129084. <field>
  129085. <name>PDO</name>
  129086. <description>Port Data Output</description>
  129087. <bitOffset>0</bitOffset>
  129088. <bitWidth>32</bitWidth>
  129089. <access>read-write</access>
  129090. <enumeratedValues>
  129091. <enumeratedValue>
  129092. <name>0</name>
  129093. <description>Logic level 0 is driven on pin, provided pin is configured for general-purpose output.</description>
  129094. <value>#0</value>
  129095. </enumeratedValue>
  129096. <enumeratedValue>
  129097. <name>1</name>
  129098. <description>Logic level 1 is driven on pin, provided pin is configured for general-purpose output.</description>
  129099. <value>#1</value>
  129100. </enumeratedValue>
  129101. </enumeratedValues>
  129102. </field>
  129103. </fields>
  129104. </register>
  129105. <register>
  129106. <name>PSOR</name>
  129107. <description>Port Set Output Register</description>
  129108. <addressOffset>0x4</addressOffset>
  129109. <size>32</size>
  129110. <access>write-only</access>
  129111. <resetValue>0</resetValue>
  129112. <resetMask>0xFFFFFFFF</resetMask>
  129113. <fields>
  129114. <field>
  129115. <name>PTSO</name>
  129116. <description>Port Set Output</description>
  129117. <bitOffset>0</bitOffset>
  129118. <bitWidth>32</bitWidth>
  129119. <access>write-only</access>
  129120. <enumeratedValues>
  129121. <enumeratedValue>
  129122. <name>0</name>
  129123. <description>Corresponding bit in PDORn does not change.</description>
  129124. <value>#0</value>
  129125. </enumeratedValue>
  129126. <enumeratedValue>
  129127. <name>1</name>
  129128. <description>Corresponding bit in PDORn is set to logic 1.</description>
  129129. <value>#1</value>
  129130. </enumeratedValue>
  129131. </enumeratedValues>
  129132. </field>
  129133. </fields>
  129134. </register>
  129135. <register>
  129136. <name>PCOR</name>
  129137. <description>Port Clear Output Register</description>
  129138. <addressOffset>0x8</addressOffset>
  129139. <size>32</size>
  129140. <access>write-only</access>
  129141. <resetValue>0</resetValue>
  129142. <resetMask>0xFFFFFFFF</resetMask>
  129143. <fields>
  129144. <field>
  129145. <name>PTCO</name>
  129146. <description>Port Clear Output</description>
  129147. <bitOffset>0</bitOffset>
  129148. <bitWidth>32</bitWidth>
  129149. <access>write-only</access>
  129150. <enumeratedValues>
  129151. <enumeratedValue>
  129152. <name>0</name>
  129153. <description>Corresponding bit in PDORn does not change.</description>
  129154. <value>#0</value>
  129155. </enumeratedValue>
  129156. <enumeratedValue>
  129157. <name>1</name>
  129158. <description>Corresponding bit in PDORn is cleared to logic 0.</description>
  129159. <value>#1</value>
  129160. </enumeratedValue>
  129161. </enumeratedValues>
  129162. </field>
  129163. </fields>
  129164. </register>
  129165. <register>
  129166. <name>PTOR</name>
  129167. <description>Port Toggle Output Register</description>
  129168. <addressOffset>0xC</addressOffset>
  129169. <size>32</size>
  129170. <access>write-only</access>
  129171. <resetValue>0</resetValue>
  129172. <resetMask>0xFFFFFFFF</resetMask>
  129173. <fields>
  129174. <field>
  129175. <name>PTTO</name>
  129176. <description>Port Toggle Output</description>
  129177. <bitOffset>0</bitOffset>
  129178. <bitWidth>32</bitWidth>
  129179. <access>write-only</access>
  129180. <enumeratedValues>
  129181. <enumeratedValue>
  129182. <name>0</name>
  129183. <description>Corresponding bit in PDORn does not change.</description>
  129184. <value>#0</value>
  129185. </enumeratedValue>
  129186. <enumeratedValue>
  129187. <name>1</name>
  129188. <description>Corresponding bit in PDORn is set to the inverse of its existing logic state.</description>
  129189. <value>#1</value>
  129190. </enumeratedValue>
  129191. </enumeratedValues>
  129192. </field>
  129193. </fields>
  129194. </register>
  129195. <register>
  129196. <name>PDIR</name>
  129197. <description>Port Data Input Register</description>
  129198. <addressOffset>0x10</addressOffset>
  129199. <size>32</size>
  129200. <access>read-only</access>
  129201. <resetValue>0</resetValue>
  129202. <resetMask>0xFFFFFFFF</resetMask>
  129203. <fields>
  129204. <field>
  129205. <name>PDI</name>
  129206. <description>Port Data Input</description>
  129207. <bitOffset>0</bitOffset>
  129208. <bitWidth>32</bitWidth>
  129209. <access>read-only</access>
  129210. <enumeratedValues>
  129211. <enumeratedValue>
  129212. <name>0</name>
  129213. <description>Pin logic level is logic 0, or is not configured for use by digital function.</description>
  129214. <value>#0</value>
  129215. </enumeratedValue>
  129216. <enumeratedValue>
  129217. <name>1</name>
  129218. <description>Pin logic level is logic 1.</description>
  129219. <value>#1</value>
  129220. </enumeratedValue>
  129221. </enumeratedValues>
  129222. </field>
  129223. </fields>
  129224. </register>
  129225. <register>
  129226. <name>PDDR</name>
  129227. <description>Port Data Direction Register</description>
  129228. <addressOffset>0x14</addressOffset>
  129229. <size>32</size>
  129230. <access>read-write</access>
  129231. <resetValue>0</resetValue>
  129232. <resetMask>0xFFFFFFFF</resetMask>
  129233. <fields>
  129234. <field>
  129235. <name>PDD</name>
  129236. <description>Port Data Direction</description>
  129237. <bitOffset>0</bitOffset>
  129238. <bitWidth>32</bitWidth>
  129239. <access>read-write</access>
  129240. <enumeratedValues>
  129241. <enumeratedValue>
  129242. <name>0</name>
  129243. <description>Pin is configured as general-purpose input, for the GPIO function.</description>
  129244. <value>#0</value>
  129245. </enumeratedValue>
  129246. <enumeratedValue>
  129247. <name>1</name>
  129248. <description>Pin is configured as general-purpose output, for the GPIO function.</description>
  129249. <value>#1</value>
  129250. </enumeratedValue>
  129251. </enumeratedValues>
  129252. </field>
  129253. </fields>
  129254. </register>
  129255. </registers>
  129256. </peripheral>
  129257. <peripheral>
  129258. <name>GPIOE</name>
  129259. <description>General Purpose Input/Output</description>
  129260. <groupName>GPIO</groupName>
  129261. <prependToName>GPIOE_</prependToName>
  129262. <baseAddress>0x400FF100</baseAddress>
  129263. <addressBlock>
  129264. <offset>0</offset>
  129265. <size>0x18</size>
  129266. <usage>registers</usage>
  129267. </addressBlock>
  129268. <interrupt>
  129269. <name>PORTE</name>
  129270. <value>63</value>
  129271. </interrupt>
  129272. <registers>
  129273. <register>
  129274. <name>PDOR</name>
  129275. <description>Port Data Output Register</description>
  129276. <addressOffset>0</addressOffset>
  129277. <size>32</size>
  129278. <access>read-write</access>
  129279. <resetValue>0</resetValue>
  129280. <resetMask>0xFFFFFFFF</resetMask>
  129281. <fields>
  129282. <field>
  129283. <name>PDO</name>
  129284. <description>Port Data Output</description>
  129285. <bitOffset>0</bitOffset>
  129286. <bitWidth>32</bitWidth>
  129287. <access>read-write</access>
  129288. <enumeratedValues>
  129289. <enumeratedValue>
  129290. <name>0</name>
  129291. <description>Logic level 0 is driven on pin, provided pin is configured for general-purpose output.</description>
  129292. <value>#0</value>
  129293. </enumeratedValue>
  129294. <enumeratedValue>
  129295. <name>1</name>
  129296. <description>Logic level 1 is driven on pin, provided pin is configured for general-purpose output.</description>
  129297. <value>#1</value>
  129298. </enumeratedValue>
  129299. </enumeratedValues>
  129300. </field>
  129301. </fields>
  129302. </register>
  129303. <register>
  129304. <name>PSOR</name>
  129305. <description>Port Set Output Register</description>
  129306. <addressOffset>0x4</addressOffset>
  129307. <size>32</size>
  129308. <access>write-only</access>
  129309. <resetValue>0</resetValue>
  129310. <resetMask>0xFFFFFFFF</resetMask>
  129311. <fields>
  129312. <field>
  129313. <name>PTSO</name>
  129314. <description>Port Set Output</description>
  129315. <bitOffset>0</bitOffset>
  129316. <bitWidth>32</bitWidth>
  129317. <access>write-only</access>
  129318. <enumeratedValues>
  129319. <enumeratedValue>
  129320. <name>0</name>
  129321. <description>Corresponding bit in PDORn does not change.</description>
  129322. <value>#0</value>
  129323. </enumeratedValue>
  129324. <enumeratedValue>
  129325. <name>1</name>
  129326. <description>Corresponding bit in PDORn is set to logic 1.</description>
  129327. <value>#1</value>
  129328. </enumeratedValue>
  129329. </enumeratedValues>
  129330. </field>
  129331. </fields>
  129332. </register>
  129333. <register>
  129334. <name>PCOR</name>
  129335. <description>Port Clear Output Register</description>
  129336. <addressOffset>0x8</addressOffset>
  129337. <size>32</size>
  129338. <access>write-only</access>
  129339. <resetValue>0</resetValue>
  129340. <resetMask>0xFFFFFFFF</resetMask>
  129341. <fields>
  129342. <field>
  129343. <name>PTCO</name>
  129344. <description>Port Clear Output</description>
  129345. <bitOffset>0</bitOffset>
  129346. <bitWidth>32</bitWidth>
  129347. <access>write-only</access>
  129348. <enumeratedValues>
  129349. <enumeratedValue>
  129350. <name>0</name>
  129351. <description>Corresponding bit in PDORn does not change.</description>
  129352. <value>#0</value>
  129353. </enumeratedValue>
  129354. <enumeratedValue>
  129355. <name>1</name>
  129356. <description>Corresponding bit in PDORn is cleared to logic 0.</description>
  129357. <value>#1</value>
  129358. </enumeratedValue>
  129359. </enumeratedValues>
  129360. </field>
  129361. </fields>
  129362. </register>
  129363. <register>
  129364. <name>PTOR</name>
  129365. <description>Port Toggle Output Register</description>
  129366. <addressOffset>0xC</addressOffset>
  129367. <size>32</size>
  129368. <access>write-only</access>
  129369. <resetValue>0</resetValue>
  129370. <resetMask>0xFFFFFFFF</resetMask>
  129371. <fields>
  129372. <field>
  129373. <name>PTTO</name>
  129374. <description>Port Toggle Output</description>
  129375. <bitOffset>0</bitOffset>
  129376. <bitWidth>32</bitWidth>
  129377. <access>write-only</access>
  129378. <enumeratedValues>
  129379. <enumeratedValue>
  129380. <name>0</name>
  129381. <description>Corresponding bit in PDORn does not change.</description>
  129382. <value>#0</value>
  129383. </enumeratedValue>
  129384. <enumeratedValue>
  129385. <name>1</name>
  129386. <description>Corresponding bit in PDORn is set to the inverse of its existing logic state.</description>
  129387. <value>#1</value>
  129388. </enumeratedValue>
  129389. </enumeratedValues>
  129390. </field>
  129391. </fields>
  129392. </register>
  129393. <register>
  129394. <name>PDIR</name>
  129395. <description>Port Data Input Register</description>
  129396. <addressOffset>0x10</addressOffset>
  129397. <size>32</size>
  129398. <access>read-only</access>
  129399. <resetValue>0</resetValue>
  129400. <resetMask>0xFFFFFFFF</resetMask>
  129401. <fields>
  129402. <field>
  129403. <name>PDI</name>
  129404. <description>Port Data Input</description>
  129405. <bitOffset>0</bitOffset>
  129406. <bitWidth>32</bitWidth>
  129407. <access>read-only</access>
  129408. <enumeratedValues>
  129409. <enumeratedValue>
  129410. <name>0</name>
  129411. <description>Pin logic level is logic 0, or is not configured for use by digital function.</description>
  129412. <value>#0</value>
  129413. </enumeratedValue>
  129414. <enumeratedValue>
  129415. <name>1</name>
  129416. <description>Pin logic level is logic 1.</description>
  129417. <value>#1</value>
  129418. </enumeratedValue>
  129419. </enumeratedValues>
  129420. </field>
  129421. </fields>
  129422. </register>
  129423. <register>
  129424. <name>PDDR</name>
  129425. <description>Port Data Direction Register</description>
  129426. <addressOffset>0x14</addressOffset>
  129427. <size>32</size>
  129428. <access>read-write</access>
  129429. <resetValue>0</resetValue>
  129430. <resetMask>0xFFFFFFFF</resetMask>
  129431. <fields>
  129432. <field>
  129433. <name>PDD</name>
  129434. <description>Port Data Direction</description>
  129435. <bitOffset>0</bitOffset>
  129436. <bitWidth>32</bitWidth>
  129437. <access>read-write</access>
  129438. <enumeratedValues>
  129439. <enumeratedValue>
  129440. <name>0</name>
  129441. <description>Pin is configured as general-purpose input, for the GPIO function.</description>
  129442. <value>#0</value>
  129443. </enumeratedValue>
  129444. <enumeratedValue>
  129445. <name>1</name>
  129446. <description>Pin is configured as general-purpose output, for the GPIO function.</description>
  129447. <value>#1</value>
  129448. </enumeratedValue>
  129449. </enumeratedValues>
  129450. </field>
  129451. </fields>
  129452. </register>
  129453. </registers>
  129454. </peripheral>
  129455. <peripheral>
  129456. <name>SystemControl</name>
  129457. <description>System Control Block</description>
  129458. <prependToName>SCB_</prependToName>
  129459. <baseAddress>0xE000E000</baseAddress>
  129460. <addressBlock>
  129461. <offset>0x8</offset>
  129462. <size>0xF38</size>
  129463. <usage>registers</usage>
  129464. </addressBlock>
  129465. <registers>
  129466. <register>
  129467. <name>ACTLR</name>
  129468. <description>Auxiliary Control Register,</description>
  129469. <addressOffset>0x8</addressOffset>
  129470. <size>32</size>
  129471. <access>read-write</access>
  129472. <resetValue>0</resetValue>
  129473. <resetMask>0xFFFFFFFF</resetMask>
  129474. <fields>
  129475. <field>
  129476. <name>DISMCYCINT</name>
  129477. <description>Disables interruption of multi-cycle instructions.</description>
  129478. <bitOffset>0</bitOffset>
  129479. <bitWidth>1</bitWidth>
  129480. <access>read-write</access>
  129481. </field>
  129482. <field>
  129483. <name>DISDEFWBUF</name>
  129484. <description>Disables write buffer use during default memory map accesses.</description>
  129485. <bitOffset>1</bitOffset>
  129486. <bitWidth>1</bitWidth>
  129487. <access>read-write</access>
  129488. </field>
  129489. <field>
  129490. <name>DISFOLD</name>
  129491. <description>Disables folding of IT instructions.</description>
  129492. <bitOffset>2</bitOffset>
  129493. <bitWidth>1</bitWidth>
  129494. <access>read-write</access>
  129495. </field>
  129496. </fields>
  129497. </register>
  129498. <register>
  129499. <name>CPUID</name>
  129500. <description>CPUID Base Register</description>
  129501. <addressOffset>0xD00</addressOffset>
  129502. <size>32</size>
  129503. <access>read-only</access>
  129504. <resetValue>0x410FC240</resetValue>
  129505. <resetMask>0xFFFFFFFF</resetMask>
  129506. <fields>
  129507. <field>
  129508. <name>REVISION</name>
  129509. <description>Indicates patch release: 0x0 = Patch 0</description>
  129510. <bitOffset>0</bitOffset>
  129511. <bitWidth>4</bitWidth>
  129512. <access>read-only</access>
  129513. </field>
  129514. <field>
  129515. <name>PARTNO</name>
  129516. <description>Indicates part number</description>
  129517. <bitOffset>4</bitOffset>
  129518. <bitWidth>12</bitWidth>
  129519. <access>read-only</access>
  129520. </field>
  129521. <field>
  129522. <name>VARIANT</name>
  129523. <description>Indicates processor revision: 0x2 = Revision 2</description>
  129524. <bitOffset>20</bitOffset>
  129525. <bitWidth>4</bitWidth>
  129526. <access>read-only</access>
  129527. </field>
  129528. <field>
  129529. <name>IMPLEMENTER</name>
  129530. <description>Implementer code</description>
  129531. <bitOffset>24</bitOffset>
  129532. <bitWidth>8</bitWidth>
  129533. <access>read-only</access>
  129534. </field>
  129535. </fields>
  129536. </register>
  129537. <register>
  129538. <name>ICSR</name>
  129539. <description>Interrupt Control and State Register</description>
  129540. <addressOffset>0xD04</addressOffset>
  129541. <size>32</size>
  129542. <access>read-write</access>
  129543. <resetValue>0</resetValue>
  129544. <resetMask>0xFFFFFFFF</resetMask>
  129545. <fields>
  129546. <field>
  129547. <name>VECTACTIVE</name>
  129548. <description>Active exception number</description>
  129549. <bitOffset>0</bitOffset>
  129550. <bitWidth>9</bitWidth>
  129551. <access>read-only</access>
  129552. </field>
  129553. <field>
  129554. <name>RETTOBASE</name>
  129555. <description>no description available</description>
  129556. <bitOffset>11</bitOffset>
  129557. <bitWidth>1</bitWidth>
  129558. <access>read-only</access>
  129559. <enumeratedValues>
  129560. <enumeratedValue>
  129561. <name>0</name>
  129562. <description>there are preempted active exceptions to execute</description>
  129563. <value>#0</value>
  129564. </enumeratedValue>
  129565. <enumeratedValue>
  129566. <name>1</name>
  129567. <description>there are no active exceptions, or the currently-executing exception is the only active exception</description>
  129568. <value>#1</value>
  129569. </enumeratedValue>
  129570. </enumeratedValues>
  129571. </field>
  129572. <field>
  129573. <name>VECTPENDING</name>
  129574. <description>Exception number of the highest priority pending enabled exception</description>
  129575. <bitOffset>12</bitOffset>
  129576. <bitWidth>6</bitWidth>
  129577. <access>read-only</access>
  129578. </field>
  129579. <field>
  129580. <name>ISRPENDING</name>
  129581. <description>no description available</description>
  129582. <bitOffset>22</bitOffset>
  129583. <bitWidth>1</bitWidth>
  129584. <access>read-only</access>
  129585. </field>
  129586. <field>
  129587. <name>ISRPREEMPT</name>
  129588. <description>no description available</description>
  129589. <bitOffset>23</bitOffset>
  129590. <bitWidth>1</bitWidth>
  129591. <access>read-only</access>
  129592. <enumeratedValues>
  129593. <enumeratedValue>
  129594. <name>0</name>
  129595. <description>Will not service</description>
  129596. <value>#0</value>
  129597. </enumeratedValue>
  129598. <enumeratedValue>
  129599. <name>1</name>
  129600. <description>Will service a pending exception</description>
  129601. <value>#1</value>
  129602. </enumeratedValue>
  129603. </enumeratedValues>
  129604. </field>
  129605. <field>
  129606. <name>PENDSTCLR</name>
  129607. <description>no description available</description>
  129608. <bitOffset>25</bitOffset>
  129609. <bitWidth>1</bitWidth>
  129610. <access>write-only</access>
  129611. <enumeratedValues>
  129612. <enumeratedValue>
  129613. <name>0</name>
  129614. <description>no effect</description>
  129615. <value>#0</value>
  129616. </enumeratedValue>
  129617. <enumeratedValue>
  129618. <name>1</name>
  129619. <description>removes the pending state from the SysTick exception</description>
  129620. <value>#1</value>
  129621. </enumeratedValue>
  129622. </enumeratedValues>
  129623. </field>
  129624. <field>
  129625. <name>PENDSTSET</name>
  129626. <description>no description available</description>
  129627. <bitOffset>26</bitOffset>
  129628. <bitWidth>1</bitWidth>
  129629. <access>read-write</access>
  129630. <enumeratedValues>
  129631. <enumeratedValue>
  129632. <name>0</name>
  129633. <description>write: no effect; read: SysTick exception is not pending</description>
  129634. <value>#0</value>
  129635. </enumeratedValue>
  129636. <enumeratedValue>
  129637. <name>1</name>
  129638. <description>write: changes SysTick exception state to pending; read: SysTick exception is pending</description>
  129639. <value>#1</value>
  129640. </enumeratedValue>
  129641. </enumeratedValues>
  129642. </field>
  129643. <field>
  129644. <name>PENDSVCLR</name>
  129645. <description>no description available</description>
  129646. <bitOffset>27</bitOffset>
  129647. <bitWidth>1</bitWidth>
  129648. <access>write-only</access>
  129649. <enumeratedValues>
  129650. <enumeratedValue>
  129651. <name>0</name>
  129652. <description>no effect</description>
  129653. <value>#0</value>
  129654. </enumeratedValue>
  129655. <enumeratedValue>
  129656. <name>1</name>
  129657. <description>removes the pending state from the PendSV exception</description>
  129658. <value>#1</value>
  129659. </enumeratedValue>
  129660. </enumeratedValues>
  129661. </field>
  129662. <field>
  129663. <name>PENDSVSET</name>
  129664. <description>no description available</description>
  129665. <bitOffset>28</bitOffset>
  129666. <bitWidth>1</bitWidth>
  129667. <access>read-write</access>
  129668. <enumeratedValues>
  129669. <enumeratedValue>
  129670. <name>0</name>
  129671. <description>write: no effect; read: PendSV exception is not pending</description>
  129672. <value>#0</value>
  129673. </enumeratedValue>
  129674. <enumeratedValue>
  129675. <name>1</name>
  129676. <description>write: changes PendSV exception state to pending; read: PendSV exception is pending</description>
  129677. <value>#1</value>
  129678. </enumeratedValue>
  129679. </enumeratedValues>
  129680. </field>
  129681. <field>
  129682. <name>NMIPENDSET</name>
  129683. <description>no description available</description>
  129684. <bitOffset>31</bitOffset>
  129685. <bitWidth>1</bitWidth>
  129686. <access>read-write</access>
  129687. <enumeratedValues>
  129688. <enumeratedValue>
  129689. <name>0</name>
  129690. <description>write: no effect; read: NMI exception is not pending</description>
  129691. <value>#0</value>
  129692. </enumeratedValue>
  129693. <enumeratedValue>
  129694. <name>1</name>
  129695. <description>write: changes NMI exception state to pending; read: NMI exception is pending</description>
  129696. <value>#1</value>
  129697. </enumeratedValue>
  129698. </enumeratedValues>
  129699. </field>
  129700. </fields>
  129701. </register>
  129702. <register>
  129703. <name>VTOR</name>
  129704. <description>Vector Table Offset Register</description>
  129705. <addressOffset>0xD08</addressOffset>
  129706. <size>32</size>
  129707. <access>read-write</access>
  129708. <resetValue>0</resetValue>
  129709. <resetMask>0xFFFFFFFF</resetMask>
  129710. <fields>
  129711. <field>
  129712. <name>TBLOFF</name>
  129713. <description>Vector table base offset</description>
  129714. <bitOffset>7</bitOffset>
  129715. <bitWidth>25</bitWidth>
  129716. <access>read-write</access>
  129717. </field>
  129718. </fields>
  129719. </register>
  129720. <register>
  129721. <name>AIRCR</name>
  129722. <description>Application Interrupt and Reset Control Register</description>
  129723. <addressOffset>0xD0C</addressOffset>
  129724. <size>32</size>
  129725. <access>read-write</access>
  129726. <resetValue>0xFA050000</resetValue>
  129727. <resetMask>0xFFFFFFFF</resetMask>
  129728. <fields>
  129729. <field>
  129730. <name>VECTRESET</name>
  129731. <description>no description available</description>
  129732. <bitOffset>0</bitOffset>
  129733. <bitWidth>1</bitWidth>
  129734. <access>write-only</access>
  129735. </field>
  129736. <field>
  129737. <name>VECTCLRACTIVE</name>
  129738. <description>no description available</description>
  129739. <bitOffset>1</bitOffset>
  129740. <bitWidth>1</bitWidth>
  129741. <access>write-only</access>
  129742. </field>
  129743. <field>
  129744. <name>SYSRESETREQ</name>
  129745. <description>no description available</description>
  129746. <bitOffset>2</bitOffset>
  129747. <bitWidth>1</bitWidth>
  129748. <access>write-only</access>
  129749. <enumeratedValues>
  129750. <enumeratedValue>
  129751. <name>0</name>
  129752. <description>no system reset request</description>
  129753. <value>#0</value>
  129754. </enumeratedValue>
  129755. <enumeratedValue>
  129756. <name>1</name>
  129757. <description>asserts a signal to the outer system that requests a reset</description>
  129758. <value>#1</value>
  129759. </enumeratedValue>
  129760. </enumeratedValues>
  129761. </field>
  129762. <field>
  129763. <name>PRIGROUP</name>
  129764. <description>Interrupt priority grouping field. This field determines the split of group priority from subpriority.</description>
  129765. <bitOffset>8</bitOffset>
  129766. <bitWidth>3</bitWidth>
  129767. <access>read-write</access>
  129768. </field>
  129769. <field>
  129770. <name>ENDIANNESS</name>
  129771. <description>no description available</description>
  129772. <bitOffset>15</bitOffset>
  129773. <bitWidth>1</bitWidth>
  129774. <access>read-only</access>
  129775. <enumeratedValues>
  129776. <enumeratedValue>
  129777. <name>0</name>
  129778. <description>Little-endian</description>
  129779. <value>#0</value>
  129780. </enumeratedValue>
  129781. <enumeratedValue>
  129782. <name>1</name>
  129783. <description>Big-endian</description>
  129784. <value>#1</value>
  129785. </enumeratedValue>
  129786. </enumeratedValues>
  129787. </field>
  129788. <field>
  129789. <name>VECTKEY</name>
  129790. <description>Register key</description>
  129791. <bitOffset>16</bitOffset>
  129792. <bitWidth>16</bitWidth>
  129793. <access>read-write</access>
  129794. </field>
  129795. </fields>
  129796. </register>
  129797. <register>
  129798. <name>SCR</name>
  129799. <description>System Control Register</description>
  129800. <addressOffset>0xD10</addressOffset>
  129801. <size>32</size>
  129802. <access>read-write</access>
  129803. <resetValue>0</resetValue>
  129804. <resetMask>0xFFFFFFFF</resetMask>
  129805. <fields>
  129806. <field>
  129807. <name>SLEEPONEXIT</name>
  129808. <description>no description available</description>
  129809. <bitOffset>1</bitOffset>
  129810. <bitWidth>1</bitWidth>
  129811. <access>read-write</access>
  129812. <enumeratedValues>
  129813. <enumeratedValue>
  129814. <name>0</name>
  129815. <description>o not sleep when returning to Thread mode</description>
  129816. <value>#0</value>
  129817. </enumeratedValue>
  129818. <enumeratedValue>
  129819. <name>1</name>
  129820. <description>enter sleep, or deep sleep, on return from an ISR</description>
  129821. <value>#1</value>
  129822. </enumeratedValue>
  129823. </enumeratedValues>
  129824. </field>
  129825. <field>
  129826. <name>SLEEPDEEP</name>
  129827. <description>no description available</description>
  129828. <bitOffset>2</bitOffset>
  129829. <bitWidth>1</bitWidth>
  129830. <access>read-write</access>
  129831. <enumeratedValues>
  129832. <enumeratedValue>
  129833. <name>0</name>
  129834. <description>sleep</description>
  129835. <value>#0</value>
  129836. </enumeratedValue>
  129837. <enumeratedValue>
  129838. <name>1</name>
  129839. <description>deep sleep</description>
  129840. <value>#1</value>
  129841. </enumeratedValue>
  129842. </enumeratedValues>
  129843. </field>
  129844. <field>
  129845. <name>SEVONPEND</name>
  129846. <description>no description available</description>
  129847. <bitOffset>4</bitOffset>
  129848. <bitWidth>1</bitWidth>
  129849. <access>read-write</access>
  129850. <enumeratedValues>
  129851. <enumeratedValue>
  129852. <name>0</name>
  129853. <description>only enabled interrupts or events can wakeup the processor, disabled interrupts are excluded</description>
  129854. <value>#0</value>
  129855. </enumeratedValue>
  129856. <enumeratedValue>
  129857. <name>1</name>
  129858. <description>enabled events and all interrupts, including disabled interrupts, can wakeup the processor</description>
  129859. <value>#1</value>
  129860. </enumeratedValue>
  129861. </enumeratedValues>
  129862. </field>
  129863. </fields>
  129864. </register>
  129865. <register>
  129866. <name>CCR</name>
  129867. <description>Configuration and Control Register</description>
  129868. <addressOffset>0xD14</addressOffset>
  129869. <size>32</size>
  129870. <access>read-write</access>
  129871. <resetValue>0</resetValue>
  129872. <resetMask>0xFFFFFFFF</resetMask>
  129873. <fields>
  129874. <field>
  129875. <name>NONBASETHRDENA</name>
  129876. <description>no description available</description>
  129877. <bitOffset>0</bitOffset>
  129878. <bitWidth>1</bitWidth>
  129879. <access>read-write</access>
  129880. <enumeratedValues>
  129881. <enumeratedValue>
  129882. <name>0</name>
  129883. <description>processor can enter Thread mode only when no exception is active</description>
  129884. <value>#0</value>
  129885. </enumeratedValue>
  129886. <enumeratedValue>
  129887. <name>1</name>
  129888. <description>processor can enter Thread mode from any level under the control of an EXC_RETURN value</description>
  129889. <value>#1</value>
  129890. </enumeratedValue>
  129891. </enumeratedValues>
  129892. </field>
  129893. <field>
  129894. <name>USERSETMPEND</name>
  129895. <description>Enables unprivileged software access to the STIR</description>
  129896. <bitOffset>1</bitOffset>
  129897. <bitWidth>1</bitWidth>
  129898. <access>read-write</access>
  129899. <enumeratedValues>
  129900. <enumeratedValue>
  129901. <name>0</name>
  129902. <description>disable</description>
  129903. <value>#0</value>
  129904. </enumeratedValue>
  129905. <enumeratedValue>
  129906. <name>1</name>
  129907. <description>enable</description>
  129908. <value>#1</value>
  129909. </enumeratedValue>
  129910. </enumeratedValues>
  129911. </field>
  129912. <field>
  129913. <name>UNALIGN_TRP</name>
  129914. <description>Enables unaligned access traps</description>
  129915. <bitOffset>3</bitOffset>
  129916. <bitWidth>1</bitWidth>
  129917. <access>read-write</access>
  129918. <enumeratedValues>
  129919. <enumeratedValue>
  129920. <name>0</name>
  129921. <description>do not trap unaligned halfword and word accesses</description>
  129922. <value>#0</value>
  129923. </enumeratedValue>
  129924. <enumeratedValue>
  129925. <name>1</name>
  129926. <description>trap unaligned halfword and word accesses</description>
  129927. <value>#1</value>
  129928. </enumeratedValue>
  129929. </enumeratedValues>
  129930. </field>
  129931. <field>
  129932. <name>DIV_0_TRP</name>
  129933. <description>Enables faulting or halting when the processor executes an SDIV or UDIV instruction with a divisor of 0</description>
  129934. <bitOffset>4</bitOffset>
  129935. <bitWidth>1</bitWidth>
  129936. <access>read-write</access>
  129937. <enumeratedValues>
  129938. <enumeratedValue>
  129939. <name>0</name>
  129940. <description>do not trap divide by 0</description>
  129941. <value>#0</value>
  129942. </enumeratedValue>
  129943. <enumeratedValue>
  129944. <name>1</name>
  129945. <description>trap divide by 0</description>
  129946. <value>#1</value>
  129947. </enumeratedValue>
  129948. </enumeratedValues>
  129949. </field>
  129950. <field>
  129951. <name>BFHFNMIGN</name>
  129952. <description>Enables handlers with priority -1 or -2 to ignore data BusFaults caused by load and store instructions.</description>
  129953. <bitOffset>8</bitOffset>
  129954. <bitWidth>1</bitWidth>
  129955. <access>read-write</access>
  129956. <enumeratedValues>
  129957. <enumeratedValue>
  129958. <name>0</name>
  129959. <description>data bus faults caused by load and store instructions cause a lock-up</description>
  129960. <value>#0</value>
  129961. </enumeratedValue>
  129962. <enumeratedValue>
  129963. <name>1</name>
  129964. <description>handlers running at priority -1 and -2 ignore data bus faults caused by load and store instructions</description>
  129965. <value>#1</value>
  129966. </enumeratedValue>
  129967. </enumeratedValues>
  129968. </field>
  129969. <field>
  129970. <name>STKALIGN</name>
  129971. <description>Indicates stack alignment on exception entry</description>
  129972. <bitOffset>9</bitOffset>
  129973. <bitWidth>1</bitWidth>
  129974. <access>read-write</access>
  129975. <enumeratedValues>
  129976. <enumeratedValue>
  129977. <name>0</name>
  129978. <description>4-byte aligned</description>
  129979. <value>#0</value>
  129980. </enumeratedValue>
  129981. <enumeratedValue>
  129982. <name>1</name>
  129983. <description>8-byte aligned</description>
  129984. <value>#1</value>
  129985. </enumeratedValue>
  129986. </enumeratedValues>
  129987. </field>
  129988. </fields>
  129989. </register>
  129990. <register>
  129991. <name>SHPR1</name>
  129992. <description>System Handler Priority Register 1</description>
  129993. <addressOffset>0xD18</addressOffset>
  129994. <size>32</size>
  129995. <access>read-write</access>
  129996. <resetValue>0</resetValue>
  129997. <resetMask>0xFFFFFFFF</resetMask>
  129998. <fields>
  129999. <field>
  130000. <name>PRI_4</name>
  130001. <description>Priority of system handler 4, MemManage</description>
  130002. <bitOffset>0</bitOffset>
  130003. <bitWidth>8</bitWidth>
  130004. <access>read-write</access>
  130005. </field>
  130006. <field>
  130007. <name>PRI_5</name>
  130008. <description>Priority of system handler 5, BusFault</description>
  130009. <bitOffset>8</bitOffset>
  130010. <bitWidth>8</bitWidth>
  130011. <access>read-write</access>
  130012. </field>
  130013. <field>
  130014. <name>PRI_6</name>
  130015. <description>Priority of system handler 6, UsageFault</description>
  130016. <bitOffset>16</bitOffset>
  130017. <bitWidth>8</bitWidth>
  130018. <access>read-write</access>
  130019. </field>
  130020. </fields>
  130021. </register>
  130022. <register>
  130023. <name>SHPR2</name>
  130024. <description>System Handler Priority Register 2</description>
  130025. <addressOffset>0xD1C</addressOffset>
  130026. <size>32</size>
  130027. <access>read-write</access>
  130028. <resetValue>0</resetValue>
  130029. <resetMask>0xFFFFFFFF</resetMask>
  130030. <fields>
  130031. <field>
  130032. <name>PRI_11</name>
  130033. <description>Priority of system handler 11, SVCall</description>
  130034. <bitOffset>24</bitOffset>
  130035. <bitWidth>8</bitWidth>
  130036. <access>read-write</access>
  130037. </field>
  130038. </fields>
  130039. </register>
  130040. <register>
  130041. <name>SHPR3</name>
  130042. <description>System Handler Priority Register 3</description>
  130043. <addressOffset>0xD20</addressOffset>
  130044. <size>32</size>
  130045. <access>read-write</access>
  130046. <resetValue>0</resetValue>
  130047. <resetMask>0xFFFFFFFF</resetMask>
  130048. <fields>
  130049. <field>
  130050. <name>PRI_14</name>
  130051. <description>Priority of system handler 14, PendSV</description>
  130052. <bitOffset>16</bitOffset>
  130053. <bitWidth>8</bitWidth>
  130054. <access>read-write</access>
  130055. </field>
  130056. <field>
  130057. <name>PRI_15</name>
  130058. <description>Priority of system handler 15, SysTick exception</description>
  130059. <bitOffset>24</bitOffset>
  130060. <bitWidth>8</bitWidth>
  130061. <access>read-write</access>
  130062. </field>
  130063. </fields>
  130064. </register>
  130065. <register>
  130066. <name>SHCSR</name>
  130067. <description>System Handler Control and State Register</description>
  130068. <addressOffset>0xD24</addressOffset>
  130069. <size>32</size>
  130070. <access>read-write</access>
  130071. <resetValue>0</resetValue>
  130072. <resetMask>0xFFFFFFFF</resetMask>
  130073. <fields>
  130074. <field>
  130075. <name>MEMFAULTACT</name>
  130076. <description>no description available</description>
  130077. <bitOffset>0</bitOffset>
  130078. <bitWidth>1</bitWidth>
  130079. <access>read-write</access>
  130080. <enumeratedValues>
  130081. <enumeratedValue>
  130082. <name>0</name>
  130083. <description>exception is not active</description>
  130084. <value>#0</value>
  130085. </enumeratedValue>
  130086. <enumeratedValue>
  130087. <name>1</name>
  130088. <description>exception is active</description>
  130089. <value>#1</value>
  130090. </enumeratedValue>
  130091. </enumeratedValues>
  130092. </field>
  130093. <field>
  130094. <name>BUSFAULTACT</name>
  130095. <description>no description available</description>
  130096. <bitOffset>1</bitOffset>
  130097. <bitWidth>1</bitWidth>
  130098. <access>read-write</access>
  130099. <enumeratedValues>
  130100. <enumeratedValue>
  130101. <name>0</name>
  130102. <description>exception is not active</description>
  130103. <value>#0</value>
  130104. </enumeratedValue>
  130105. <enumeratedValue>
  130106. <name>1</name>
  130107. <description>exception is active</description>
  130108. <value>#1</value>
  130109. </enumeratedValue>
  130110. </enumeratedValues>
  130111. </field>
  130112. <field>
  130113. <name>USGFAULTACT</name>
  130114. <description>no description available</description>
  130115. <bitOffset>3</bitOffset>
  130116. <bitWidth>1</bitWidth>
  130117. <access>read-write</access>
  130118. <enumeratedValues>
  130119. <enumeratedValue>
  130120. <name>0</name>
  130121. <description>exception is not active</description>
  130122. <value>#0</value>
  130123. </enumeratedValue>
  130124. <enumeratedValue>
  130125. <name>1</name>
  130126. <description>exception is active</description>
  130127. <value>#1</value>
  130128. </enumeratedValue>
  130129. </enumeratedValues>
  130130. </field>
  130131. <field>
  130132. <name>SVCALLACT</name>
  130133. <description>no description available</description>
  130134. <bitOffset>7</bitOffset>
  130135. <bitWidth>1</bitWidth>
  130136. <access>read-write</access>
  130137. <enumeratedValues>
  130138. <enumeratedValue>
  130139. <name>0</name>
  130140. <description>exception is not active</description>
  130141. <value>#0</value>
  130142. </enumeratedValue>
  130143. <enumeratedValue>
  130144. <name>1</name>
  130145. <description>exception is active</description>
  130146. <value>#1</value>
  130147. </enumeratedValue>
  130148. </enumeratedValues>
  130149. </field>
  130150. <field>
  130151. <name>MONITORACT</name>
  130152. <description>no description available</description>
  130153. <bitOffset>8</bitOffset>
  130154. <bitWidth>1</bitWidth>
  130155. <access>read-write</access>
  130156. <enumeratedValues>
  130157. <enumeratedValue>
  130158. <name>0</name>
  130159. <description>exception is not active</description>
  130160. <value>#0</value>
  130161. </enumeratedValue>
  130162. <enumeratedValue>
  130163. <name>1</name>
  130164. <description>exception is active</description>
  130165. <value>#1</value>
  130166. </enumeratedValue>
  130167. </enumeratedValues>
  130168. </field>
  130169. <field>
  130170. <name>PENDSVACT</name>
  130171. <description>no description available</description>
  130172. <bitOffset>10</bitOffset>
  130173. <bitWidth>1</bitWidth>
  130174. <access>read-write</access>
  130175. <enumeratedValues>
  130176. <enumeratedValue>
  130177. <name>0</name>
  130178. <description>exception is not active</description>
  130179. <value>#0</value>
  130180. </enumeratedValue>
  130181. <enumeratedValue>
  130182. <name>1</name>
  130183. <description>exception is active</description>
  130184. <value>#1</value>
  130185. </enumeratedValue>
  130186. </enumeratedValues>
  130187. </field>
  130188. <field>
  130189. <name>SYSTICKACT</name>
  130190. <description>no description available</description>
  130191. <bitOffset>11</bitOffset>
  130192. <bitWidth>1</bitWidth>
  130193. <access>read-write</access>
  130194. <enumeratedValues>
  130195. <enumeratedValue>
  130196. <name>0</name>
  130197. <description>exception is not active</description>
  130198. <value>#0</value>
  130199. </enumeratedValue>
  130200. <enumeratedValue>
  130201. <name>1</name>
  130202. <description>exception is active</description>
  130203. <value>#1</value>
  130204. </enumeratedValue>
  130205. </enumeratedValues>
  130206. </field>
  130207. <field>
  130208. <name>USGFAULTPENDED</name>
  130209. <description>no description available</description>
  130210. <bitOffset>12</bitOffset>
  130211. <bitWidth>1</bitWidth>
  130212. <access>read-write</access>
  130213. <enumeratedValues>
  130214. <enumeratedValue>
  130215. <name>0</name>
  130216. <description>exception is not pending</description>
  130217. <value>#0</value>
  130218. </enumeratedValue>
  130219. <enumeratedValue>
  130220. <name>1</name>
  130221. <description>exception is pending</description>
  130222. <value>#1</value>
  130223. </enumeratedValue>
  130224. </enumeratedValues>
  130225. </field>
  130226. <field>
  130227. <name>MEMFAULTPENDED</name>
  130228. <description>no description available</description>
  130229. <bitOffset>13</bitOffset>
  130230. <bitWidth>1</bitWidth>
  130231. <access>read-write</access>
  130232. <enumeratedValues>
  130233. <enumeratedValue>
  130234. <name>0</name>
  130235. <description>exception is not pending</description>
  130236. <value>#0</value>
  130237. </enumeratedValue>
  130238. <enumeratedValue>
  130239. <name>1</name>
  130240. <description>exception is pending</description>
  130241. <value>#1</value>
  130242. </enumeratedValue>
  130243. </enumeratedValues>
  130244. </field>
  130245. <field>
  130246. <name>BUSFAULTPENDED</name>
  130247. <description>no description available</description>
  130248. <bitOffset>14</bitOffset>
  130249. <bitWidth>1</bitWidth>
  130250. <access>read-write</access>
  130251. <enumeratedValues>
  130252. <enumeratedValue>
  130253. <name>0</name>
  130254. <description>exception is not pending</description>
  130255. <value>#0</value>
  130256. </enumeratedValue>
  130257. <enumeratedValue>
  130258. <name>1</name>
  130259. <description>exception is pending</description>
  130260. <value>#1</value>
  130261. </enumeratedValue>
  130262. </enumeratedValues>
  130263. </field>
  130264. <field>
  130265. <name>SVCALLPENDED</name>
  130266. <description>no description available</description>
  130267. <bitOffset>15</bitOffset>
  130268. <bitWidth>1</bitWidth>
  130269. <access>read-write</access>
  130270. <enumeratedValues>
  130271. <enumeratedValue>
  130272. <name>0</name>
  130273. <description>exception is not pending</description>
  130274. <value>#0</value>
  130275. </enumeratedValue>
  130276. <enumeratedValue>
  130277. <name>1</name>
  130278. <description>exception is pending</description>
  130279. <value>#1</value>
  130280. </enumeratedValue>
  130281. </enumeratedValues>
  130282. </field>
  130283. <field>
  130284. <name>MEMFAULTENA</name>
  130285. <description>no description available</description>
  130286. <bitOffset>16</bitOffset>
  130287. <bitWidth>1</bitWidth>
  130288. <access>read-write</access>
  130289. <enumeratedValues>
  130290. <enumeratedValue>
  130291. <name>0</name>
  130292. <description>disable the exception</description>
  130293. <value>#0</value>
  130294. </enumeratedValue>
  130295. <enumeratedValue>
  130296. <name>1</name>
  130297. <description>enable the exception</description>
  130298. <value>#1</value>
  130299. </enumeratedValue>
  130300. </enumeratedValues>
  130301. </field>
  130302. <field>
  130303. <name>BUSFAULTENA</name>
  130304. <description>no description available</description>
  130305. <bitOffset>17</bitOffset>
  130306. <bitWidth>1</bitWidth>
  130307. <access>read-write</access>
  130308. <enumeratedValues>
  130309. <enumeratedValue>
  130310. <name>0</name>
  130311. <description>disable the exception</description>
  130312. <value>#0</value>
  130313. </enumeratedValue>
  130314. <enumeratedValue>
  130315. <name>1</name>
  130316. <description>enable the exception</description>
  130317. <value>#1</value>
  130318. </enumeratedValue>
  130319. </enumeratedValues>
  130320. </field>
  130321. <field>
  130322. <name>USGFAULTENA</name>
  130323. <description>no description available</description>
  130324. <bitOffset>18</bitOffset>
  130325. <bitWidth>1</bitWidth>
  130326. <access>read-write</access>
  130327. <enumeratedValues>
  130328. <enumeratedValue>
  130329. <name>0</name>
  130330. <description>disable the exception</description>
  130331. <value>#0</value>
  130332. </enumeratedValue>
  130333. <enumeratedValue>
  130334. <name>1</name>
  130335. <description>enable the exception</description>
  130336. <value>#1</value>
  130337. </enumeratedValue>
  130338. </enumeratedValues>
  130339. </field>
  130340. </fields>
  130341. </register>
  130342. <register>
  130343. <name>CFSR</name>
  130344. <description>Configurable Fault Status Registers</description>
  130345. <addressOffset>0xD28</addressOffset>
  130346. <size>32</size>
  130347. <access>read-write</access>
  130348. <resetValue>0</resetValue>
  130349. <resetMask>0xFFFFFFFF</resetMask>
  130350. <fields>
  130351. <field>
  130352. <name>IACCVIOL</name>
  130353. <description>no description available</description>
  130354. <bitOffset>0</bitOffset>
  130355. <bitWidth>1</bitWidth>
  130356. <access>read-write</access>
  130357. <enumeratedValues>
  130358. <enumeratedValue>
  130359. <name>0</name>
  130360. <description>no instruction access violation fault</description>
  130361. <value>#0</value>
  130362. </enumeratedValue>
  130363. <enumeratedValue>
  130364. <name>1</name>
  130365. <description>the processor attempted an instruction fetch from a location that does not permit execution</description>
  130366. <value>#1</value>
  130367. </enumeratedValue>
  130368. </enumeratedValues>
  130369. </field>
  130370. <field>
  130371. <name>DACCVIOL</name>
  130372. <description>no description available</description>
  130373. <bitOffset>1</bitOffset>
  130374. <bitWidth>1</bitWidth>
  130375. <access>read-write</access>
  130376. <enumeratedValues>
  130377. <enumeratedValue>
  130378. <name>0</name>
  130379. <description>no data access violation fault</description>
  130380. <value>#0</value>
  130381. </enumeratedValue>
  130382. <enumeratedValue>
  130383. <name>1</name>
  130384. <description>the processor attempted a load or store at a location that does not permit the operation</description>
  130385. <value>#1</value>
  130386. </enumeratedValue>
  130387. </enumeratedValues>
  130388. </field>
  130389. <field>
  130390. <name>MUNSTKERR</name>
  130391. <description>no description available</description>
  130392. <bitOffset>3</bitOffset>
  130393. <bitWidth>1</bitWidth>
  130394. <access>read-write</access>
  130395. <enumeratedValues>
  130396. <enumeratedValue>
  130397. <name>0</name>
  130398. <description>no unstacking fault</description>
  130399. <value>#0</value>
  130400. </enumeratedValue>
  130401. <enumeratedValue>
  130402. <name>1</name>
  130403. <description>unstack for an exception return has caused one or more access violations</description>
  130404. <value>#1</value>
  130405. </enumeratedValue>
  130406. </enumeratedValues>
  130407. </field>
  130408. <field>
  130409. <name>MSTKERR</name>
  130410. <description>no description available</description>
  130411. <bitOffset>4</bitOffset>
  130412. <bitWidth>1</bitWidth>
  130413. <access>read-write</access>
  130414. <enumeratedValues>
  130415. <enumeratedValue>
  130416. <name>0</name>
  130417. <description>no stacking fault</description>
  130418. <value>#0</value>
  130419. </enumeratedValue>
  130420. <enumeratedValue>
  130421. <name>1</name>
  130422. <description>stacking for an exception entry has caused one or more access violations</description>
  130423. <value>#1</value>
  130424. </enumeratedValue>
  130425. </enumeratedValues>
  130426. </field>
  130427. <field>
  130428. <name>MLSPERR</name>
  130429. <description>no description available</description>
  130430. <bitOffset>5</bitOffset>
  130431. <bitWidth>1</bitWidth>
  130432. <access>read-write</access>
  130433. <enumeratedValues>
  130434. <enumeratedValue>
  130435. <name>0</name>
  130436. <description>No MemManage fault occurred during floating-point lazy state preservation</description>
  130437. <value>#0</value>
  130438. </enumeratedValue>
  130439. <enumeratedValue>
  130440. <name>1</name>
  130441. <description>A MemManage fault occurred during floating-point lazy state preservation</description>
  130442. <value>#1</value>
  130443. </enumeratedValue>
  130444. </enumeratedValues>
  130445. </field>
  130446. <field>
  130447. <name>MMARVALID</name>
  130448. <description>no description available</description>
  130449. <bitOffset>7</bitOffset>
  130450. <bitWidth>1</bitWidth>
  130451. <access>read-write</access>
  130452. <enumeratedValues>
  130453. <enumeratedValue>
  130454. <name>0</name>
  130455. <description>value in MMAR is not a valid fault address</description>
  130456. <value>#0</value>
  130457. </enumeratedValue>
  130458. <enumeratedValue>
  130459. <name>1</name>
  130460. <description>MMAR holds a valid fault address</description>
  130461. <value>#1</value>
  130462. </enumeratedValue>
  130463. </enumeratedValues>
  130464. </field>
  130465. <field>
  130466. <name>IBUSERR</name>
  130467. <description>no description available</description>
  130468. <bitOffset>8</bitOffset>
  130469. <bitWidth>1</bitWidth>
  130470. <access>read-write</access>
  130471. <enumeratedValues>
  130472. <enumeratedValue>
  130473. <name>0</name>
  130474. <description>no instruction bus error</description>
  130475. <value>#0</value>
  130476. </enumeratedValue>
  130477. <enumeratedValue>
  130478. <name>1</name>
  130479. <description>instruction bus error</description>
  130480. <value>#1</value>
  130481. </enumeratedValue>
  130482. </enumeratedValues>
  130483. </field>
  130484. <field>
  130485. <name>PRECISERR</name>
  130486. <description>no description available</description>
  130487. <bitOffset>9</bitOffset>
  130488. <bitWidth>1</bitWidth>
  130489. <access>read-write</access>
  130490. <enumeratedValues>
  130491. <enumeratedValue>
  130492. <name>0</name>
  130493. <description>no precise data bus error</description>
  130494. <value>#0</value>
  130495. </enumeratedValue>
  130496. <enumeratedValue>
  130497. <name>1</name>
  130498. <description>a data bus error has occurred, and the PC value stacked for the exception return points to the instruction that caused the fault</description>
  130499. <value>#1</value>
  130500. </enumeratedValue>
  130501. </enumeratedValues>
  130502. </field>
  130503. <field>
  130504. <name>IMPRECISERR</name>
  130505. <description>no description available</description>
  130506. <bitOffset>10</bitOffset>
  130507. <bitWidth>1</bitWidth>
  130508. <access>read-write</access>
  130509. <enumeratedValues>
  130510. <enumeratedValue>
  130511. <name>0</name>
  130512. <description>no imprecise data bus error</description>
  130513. <value>#0</value>
  130514. </enumeratedValue>
  130515. <enumeratedValue>
  130516. <name>1</name>
  130517. <description>a data bus error has occurred, but the return address in the stack frame is not related to the instruction that caused the error</description>
  130518. <value>#1</value>
  130519. </enumeratedValue>
  130520. </enumeratedValues>
  130521. </field>
  130522. <field>
  130523. <name>UNSTKERR</name>
  130524. <description>no description available</description>
  130525. <bitOffset>11</bitOffset>
  130526. <bitWidth>1</bitWidth>
  130527. <access>read-write</access>
  130528. <enumeratedValues>
  130529. <enumeratedValue>
  130530. <name>0</name>
  130531. <description>no unstacking fault</description>
  130532. <value>#0</value>
  130533. </enumeratedValue>
  130534. <enumeratedValue>
  130535. <name>1</name>
  130536. <description>unstack for an exception return has caused one or more BusFaults</description>
  130537. <value>#1</value>
  130538. </enumeratedValue>
  130539. </enumeratedValues>
  130540. </field>
  130541. <field>
  130542. <name>STKERR</name>
  130543. <description>no description available</description>
  130544. <bitOffset>12</bitOffset>
  130545. <bitWidth>1</bitWidth>
  130546. <access>read-write</access>
  130547. <enumeratedValues>
  130548. <enumeratedValue>
  130549. <name>0</name>
  130550. <description>no stacking fault</description>
  130551. <value>#0</value>
  130552. </enumeratedValue>
  130553. <enumeratedValue>
  130554. <name>1</name>
  130555. <description>stacking for an exception entry has caused one or more BusFaults</description>
  130556. <value>#1</value>
  130557. </enumeratedValue>
  130558. </enumeratedValues>
  130559. </field>
  130560. <field>
  130561. <name>LSPERR</name>
  130562. <description>no description available</description>
  130563. <bitOffset>13</bitOffset>
  130564. <bitWidth>1</bitWidth>
  130565. <access>read-write</access>
  130566. <enumeratedValues>
  130567. <enumeratedValue>
  130568. <name>0</name>
  130569. <description>No bus fault occurred during floating-point lazy state preservation</description>
  130570. <value>#0</value>
  130571. </enumeratedValue>
  130572. <enumeratedValue>
  130573. <name>1</name>
  130574. <description>A bus fault occurred during floating-point lazy state preservation</description>
  130575. <value>#1</value>
  130576. </enumeratedValue>
  130577. </enumeratedValues>
  130578. </field>
  130579. <field>
  130580. <name>BFARVALID</name>
  130581. <description>no description available</description>
  130582. <bitOffset>15</bitOffset>
  130583. <bitWidth>1</bitWidth>
  130584. <access>read-write</access>
  130585. <enumeratedValues>
  130586. <enumeratedValue>
  130587. <name>0</name>
  130588. <description>value in BFAR is not a valid fault address</description>
  130589. <value>#0</value>
  130590. </enumeratedValue>
  130591. <enumeratedValue>
  130592. <name>1</name>
  130593. <description>BFAR holds a valid fault address</description>
  130594. <value>#1</value>
  130595. </enumeratedValue>
  130596. </enumeratedValues>
  130597. </field>
  130598. <field>
  130599. <name>UNDEFINSTR</name>
  130600. <description>no description available</description>
  130601. <bitOffset>16</bitOffset>
  130602. <bitWidth>1</bitWidth>
  130603. <access>read-write</access>
  130604. <enumeratedValues>
  130605. <enumeratedValue>
  130606. <name>0</name>
  130607. <description>no undefined instruction UsageFault</description>
  130608. <value>#0</value>
  130609. </enumeratedValue>
  130610. <enumeratedValue>
  130611. <name>1</name>
  130612. <description>the processor has attempted to execute an undefined instruction</description>
  130613. <value>#1</value>
  130614. </enumeratedValue>
  130615. </enumeratedValues>
  130616. </field>
  130617. <field>
  130618. <name>INVSTATE</name>
  130619. <description>no description available</description>
  130620. <bitOffset>17</bitOffset>
  130621. <bitWidth>1</bitWidth>
  130622. <access>read-write</access>
  130623. <enumeratedValues>
  130624. <enumeratedValue>
  130625. <name>0</name>
  130626. <description>no invalid state UsageFault</description>
  130627. <value>#0</value>
  130628. </enumeratedValue>
  130629. <enumeratedValue>
  130630. <name>1</name>
  130631. <description>the processor has attempted to execute an instruction that makes illegal use of the EPSR</description>
  130632. <value>#1</value>
  130633. </enumeratedValue>
  130634. </enumeratedValues>
  130635. </field>
  130636. <field>
  130637. <name>INVPC</name>
  130638. <description>no description available</description>
  130639. <bitOffset>18</bitOffset>
  130640. <bitWidth>1</bitWidth>
  130641. <access>read-write</access>
  130642. <enumeratedValues>
  130643. <enumeratedValue>
  130644. <name>0</name>
  130645. <description>no invalid PC load UsageFault</description>
  130646. <value>#0</value>
  130647. </enumeratedValue>
  130648. <enumeratedValue>
  130649. <name>1</name>
  130650. <description>the processor has attempted an illegal load of EXC_RETURN to the PC</description>
  130651. <value>#1</value>
  130652. </enumeratedValue>
  130653. </enumeratedValues>
  130654. </field>
  130655. <field>
  130656. <name>NOCP</name>
  130657. <description>no description available</description>
  130658. <bitOffset>19</bitOffset>
  130659. <bitWidth>1</bitWidth>
  130660. <access>read-write</access>
  130661. <enumeratedValues>
  130662. <enumeratedValue>
  130663. <name>0</name>
  130664. <description>no UsageFault caused by attempting to access a coprocessor</description>
  130665. <value>#0</value>
  130666. </enumeratedValue>
  130667. <enumeratedValue>
  130668. <name>1</name>
  130669. <description>the processor has attempted to access a coprocessor</description>
  130670. <value>#1</value>
  130671. </enumeratedValue>
  130672. </enumeratedValues>
  130673. </field>
  130674. <field>
  130675. <name>UNALIGNED</name>
  130676. <description>no description available</description>
  130677. <bitOffset>24</bitOffset>
  130678. <bitWidth>1</bitWidth>
  130679. <access>read-write</access>
  130680. <enumeratedValues>
  130681. <enumeratedValue>
  130682. <name>0</name>
  130683. <description>no unaligned access fault, or unaligned access trapping not enabled</description>
  130684. <value>#0</value>
  130685. </enumeratedValue>
  130686. <enumeratedValue>
  130687. <name>1</name>
  130688. <description>the processor has made an unaligned memory access</description>
  130689. <value>#1</value>
  130690. </enumeratedValue>
  130691. </enumeratedValues>
  130692. </field>
  130693. <field>
  130694. <name>DIVBYZERO</name>
  130695. <description>no description available</description>
  130696. <bitOffset>25</bitOffset>
  130697. <bitWidth>1</bitWidth>
  130698. <access>read-write</access>
  130699. <enumeratedValues>
  130700. <enumeratedValue>
  130701. <name>0</name>
  130702. <description>no divide by zero fault, or divide by zero trapping not enabled</description>
  130703. <value>#0</value>
  130704. </enumeratedValue>
  130705. <enumeratedValue>
  130706. <name>1</name>
  130707. <description>the processor has executed an SDIV or UDIV instruction with a divisor of 0</description>
  130708. <value>#1</value>
  130709. </enumeratedValue>
  130710. </enumeratedValues>
  130711. </field>
  130712. </fields>
  130713. </register>
  130714. <register>
  130715. <name>HFSR</name>
  130716. <description>HardFault Status register</description>
  130717. <addressOffset>0xD2C</addressOffset>
  130718. <size>32</size>
  130719. <access>read-write</access>
  130720. <resetValue>0</resetValue>
  130721. <resetMask>0xFFFFFFFF</resetMask>
  130722. <fields>
  130723. <field>
  130724. <name>VECTTBL</name>
  130725. <description>no description available</description>
  130726. <bitOffset>1</bitOffset>
  130727. <bitWidth>1</bitWidth>
  130728. <access>read-write</access>
  130729. <enumeratedValues>
  130730. <enumeratedValue>
  130731. <name>0</name>
  130732. <description>no BusFault on vector table read</description>
  130733. <value>#0</value>
  130734. </enumeratedValue>
  130735. <enumeratedValue>
  130736. <name>1</name>
  130737. <description>BusFault on vector table read</description>
  130738. <value>#1</value>
  130739. </enumeratedValue>
  130740. </enumeratedValues>
  130741. </field>
  130742. <field>
  130743. <name>FORCED</name>
  130744. <description>no description available</description>
  130745. <bitOffset>30</bitOffset>
  130746. <bitWidth>1</bitWidth>
  130747. <access>read-write</access>
  130748. <enumeratedValues>
  130749. <enumeratedValue>
  130750. <name>0</name>
  130751. <description>no forced HardFault</description>
  130752. <value>#0</value>
  130753. </enumeratedValue>
  130754. <enumeratedValue>
  130755. <name>1</name>
  130756. <description>forced HardFault</description>
  130757. <value>#1</value>
  130758. </enumeratedValue>
  130759. </enumeratedValues>
  130760. </field>
  130761. <field>
  130762. <name>DEBUGEVT</name>
  130763. <description>no description available</description>
  130764. <bitOffset>31</bitOffset>
  130765. <bitWidth>1</bitWidth>
  130766. <access>read-write</access>
  130767. </field>
  130768. </fields>
  130769. </register>
  130770. <register>
  130771. <name>DFSR</name>
  130772. <description>Debug Fault Status Register</description>
  130773. <addressOffset>0xD30</addressOffset>
  130774. <size>32</size>
  130775. <access>read-write</access>
  130776. <resetValue>0</resetValue>
  130777. <resetMask>0xFFFFFFFF</resetMask>
  130778. <fields>
  130779. <field>
  130780. <name>HALTED</name>
  130781. <description>no description available</description>
  130782. <bitOffset>0</bitOffset>
  130783. <bitWidth>1</bitWidth>
  130784. <access>read-write</access>
  130785. <enumeratedValues>
  130786. <enumeratedValue>
  130787. <name>0</name>
  130788. <description>No active halt request debug event</description>
  130789. <value>#0</value>
  130790. </enumeratedValue>
  130791. <enumeratedValue>
  130792. <name>1</name>
  130793. <description>Halt request debug event active</description>
  130794. <value>#1</value>
  130795. </enumeratedValue>
  130796. </enumeratedValues>
  130797. </field>
  130798. <field>
  130799. <name>BKPT</name>
  130800. <description>no description available</description>
  130801. <bitOffset>1</bitOffset>
  130802. <bitWidth>1</bitWidth>
  130803. <access>read-write</access>
  130804. <enumeratedValues>
  130805. <enumeratedValue>
  130806. <name>0</name>
  130807. <description>No current breakpoint debug event</description>
  130808. <value>#0</value>
  130809. </enumeratedValue>
  130810. <enumeratedValue>
  130811. <name>1</name>
  130812. <description>At least one current breakpoint debug event</description>
  130813. <value>#1</value>
  130814. </enumeratedValue>
  130815. </enumeratedValues>
  130816. </field>
  130817. <field>
  130818. <name>DWTTRAP</name>
  130819. <description>no description available</description>
  130820. <bitOffset>2</bitOffset>
  130821. <bitWidth>1</bitWidth>
  130822. <access>read-write</access>
  130823. <enumeratedValues>
  130824. <enumeratedValue>
  130825. <name>0</name>
  130826. <description>No current debug events generated by the DWT</description>
  130827. <value>#0</value>
  130828. </enumeratedValue>
  130829. <enumeratedValue>
  130830. <name>1</name>
  130831. <description>At least one current debug event generated by the DWT</description>
  130832. <value>#1</value>
  130833. </enumeratedValue>
  130834. </enumeratedValues>
  130835. </field>
  130836. <field>
  130837. <name>VCATCH</name>
  130838. <description>no description available</description>
  130839. <bitOffset>3</bitOffset>
  130840. <bitWidth>1</bitWidth>
  130841. <access>read-write</access>
  130842. <enumeratedValues>
  130843. <enumeratedValue>
  130844. <name>0</name>
  130845. <description>No Vector catch triggered</description>
  130846. <value>#0</value>
  130847. </enumeratedValue>
  130848. <enumeratedValue>
  130849. <name>1</name>
  130850. <description>Vector catch triggered</description>
  130851. <value>#1</value>
  130852. </enumeratedValue>
  130853. </enumeratedValues>
  130854. </field>
  130855. <field>
  130856. <name>EXTERNAL</name>
  130857. <description>no description available</description>
  130858. <bitOffset>4</bitOffset>
  130859. <bitWidth>1</bitWidth>
  130860. <access>read-write</access>
  130861. <enumeratedValues>
  130862. <enumeratedValue>
  130863. <name>0</name>
  130864. <description>No EDBGRQ debug event</description>
  130865. <value>#0</value>
  130866. </enumeratedValue>
  130867. <enumeratedValue>
  130868. <name>1</name>
  130869. <description>EDBGRQ debug event</description>
  130870. <value>#1</value>
  130871. </enumeratedValue>
  130872. </enumeratedValues>
  130873. </field>
  130874. </fields>
  130875. </register>
  130876. <register>
  130877. <name>MMFAR</name>
  130878. <description>MemManage Address Register</description>
  130879. <addressOffset>0xD34</addressOffset>
  130880. <size>32</size>
  130881. <access>read-write</access>
  130882. <resetValue>0</resetValue>
  130883. <resetMask>0xFFFFFFFF</resetMask>
  130884. <fields>
  130885. <field>
  130886. <name>ADDRESS</name>
  130887. <description>Address of MemManage fault location</description>
  130888. <bitOffset>0</bitOffset>
  130889. <bitWidth>32</bitWidth>
  130890. <access>read-write</access>
  130891. </field>
  130892. </fields>
  130893. </register>
  130894. <register>
  130895. <name>BFAR</name>
  130896. <description>BusFault Address Register</description>
  130897. <addressOffset>0xD38</addressOffset>
  130898. <size>32</size>
  130899. <access>read-write</access>
  130900. <resetValue>0</resetValue>
  130901. <resetMask>0xFFFFFFFF</resetMask>
  130902. <fields>
  130903. <field>
  130904. <name>ADDRESS</name>
  130905. <description>Address of the BusFault location</description>
  130906. <bitOffset>0</bitOffset>
  130907. <bitWidth>32</bitWidth>
  130908. <access>read-write</access>
  130909. </field>
  130910. </fields>
  130911. </register>
  130912. <register>
  130913. <name>AFSR</name>
  130914. <description>Auxiliary Fault Status Register</description>
  130915. <addressOffset>0xD3C</addressOffset>
  130916. <size>32</size>
  130917. <access>read-write</access>
  130918. <resetValue>0</resetValue>
  130919. <resetMask>0xFFFFFFFF</resetMask>
  130920. <fields>
  130921. <field>
  130922. <name>AUXFAULT</name>
  130923. <description>Latched version of the AUXFAULT inputs</description>
  130924. <bitOffset>0</bitOffset>
  130925. <bitWidth>32</bitWidth>
  130926. <access>read-write</access>
  130927. </field>
  130928. </fields>
  130929. </register>
  130930. <register>
  130931. <name>CPACR</name>
  130932. <description>Coprocessor Access Control Register</description>
  130933. <addressOffset>0xD88</addressOffset>
  130934. <size>32</size>
  130935. <access>read-write</access>
  130936. <resetValue>0</resetValue>
  130937. <resetMask>0xFFFFFFFF</resetMask>
  130938. <fields>
  130939. <field>
  130940. <name>CP10</name>
  130941. <description>Access privileges for coprocessor 10.</description>
  130942. <bitOffset>20</bitOffset>
  130943. <bitWidth>2</bitWidth>
  130944. <access>read-write</access>
  130945. <enumeratedValues>
  130946. <enumeratedValue>
  130947. <name>00</name>
  130948. <description>Access denied. Any attempted access generates a NOCP UsageFault</description>
  130949. <value>#00</value>
  130950. </enumeratedValue>
  130951. <enumeratedValue>
  130952. <name>01</name>
  130953. <description>Privileged access only. An unprivileged access generates a NOCP fault.</description>
  130954. <value>#01</value>
  130955. </enumeratedValue>
  130956. <enumeratedValue>
  130957. <name>10</name>
  130958. <description>Reserved. The result of any access is UNPREDICTABLE.</description>
  130959. <value>#10</value>
  130960. </enumeratedValue>
  130961. <enumeratedValue>
  130962. <name>11</name>
  130963. <description>Full access.</description>
  130964. <value>#11</value>
  130965. </enumeratedValue>
  130966. </enumeratedValues>
  130967. </field>
  130968. <field>
  130969. <name>CP11</name>
  130970. <description>Access privileges for coprocessor 11.</description>
  130971. <bitOffset>22</bitOffset>
  130972. <bitWidth>2</bitWidth>
  130973. <access>read-write</access>
  130974. <enumeratedValues>
  130975. <enumeratedValue>
  130976. <name>00</name>
  130977. <description>Access denied. Any attempted access generates a NOCP UsageFault</description>
  130978. <value>#00</value>
  130979. </enumeratedValue>
  130980. <enumeratedValue>
  130981. <name>01</name>
  130982. <description>Privileged access only. An unprivileged access generates a NOCP fault.</description>
  130983. <value>#01</value>
  130984. </enumeratedValue>
  130985. <enumeratedValue>
  130986. <name>10</name>
  130987. <description>Reserved. The result of any access is UNPREDICTABLE.</description>
  130988. <value>#10</value>
  130989. </enumeratedValue>
  130990. <enumeratedValue>
  130991. <name>11</name>
  130992. <description>Full access.</description>
  130993. <value>#11</value>
  130994. </enumeratedValue>
  130995. </enumeratedValues>
  130996. </field>
  130997. </fields>
  130998. </register>
  130999. <register>
  131000. <name>FPCCR</name>
  131001. <description>Floating-point Context Control Register</description>
  131002. <addressOffset>0xF34</addressOffset>
  131003. <size>32</size>
  131004. <access>read-write</access>
  131005. <resetValue>0xC0000000</resetValue>
  131006. <resetMask>0xFFFFFFFF</resetMask>
  131007. <fields>
  131008. <field>
  131009. <name>LSPACT</name>
  131010. <description>Lazy state preservation.</description>
  131011. <bitOffset>0</bitOffset>
  131012. <bitWidth>1</bitWidth>
  131013. <access>read-write</access>
  131014. <enumeratedValues>
  131015. <enumeratedValue>
  131016. <name>0</name>
  131017. <description>Lazy state preservation is not active.</description>
  131018. <value>#0</value>
  131019. </enumeratedValue>
  131020. <enumeratedValue>
  131021. <name>1</name>
  131022. <description>Lazy state preservation is active. floating-point stack frame has been allocated but saving state to it has been deferred.</description>
  131023. <value>#1</value>
  131024. </enumeratedValue>
  131025. </enumeratedValues>
  131026. </field>
  131027. <field>
  131028. <name>USER</name>
  131029. <description>Privilege level when the floating-point stack frame was allocated.</description>
  131030. <bitOffset>1</bitOffset>
  131031. <bitWidth>1</bitWidth>
  131032. <access>read-write</access>
  131033. <enumeratedValues>
  131034. <enumeratedValue>
  131035. <name>0</name>
  131036. <description>Privilege level was not user when the floating-point stack frame was allocated.</description>
  131037. <value>#0</value>
  131038. </enumeratedValue>
  131039. <enumeratedValue>
  131040. <name>1</name>
  131041. <description>Privilege level was user when the floating-point stack frame was allocated.</description>
  131042. <value>#1</value>
  131043. </enumeratedValue>
  131044. </enumeratedValues>
  131045. </field>
  131046. <field>
  131047. <name>THREAD</name>
  131048. <description>Mode when the floating-point stack frame was allocated.</description>
  131049. <bitOffset>3</bitOffset>
  131050. <bitWidth>1</bitWidth>
  131051. <access>read-write</access>
  131052. <enumeratedValues>
  131053. <enumeratedValue>
  131054. <name>0</name>
  131055. <description>Mode was not Thread Mode when the floating-point stack frame was allocated.</description>
  131056. <value>#0</value>
  131057. </enumeratedValue>
  131058. <enumeratedValue>
  131059. <name>1</name>
  131060. <description>Mode was Thread Mode when the floating-point stack frame was allocated.</description>
  131061. <value>#1</value>
  131062. </enumeratedValue>
  131063. </enumeratedValues>
  131064. </field>
  131065. <field>
  131066. <name>HFRDY</name>
  131067. <description>Permission to set the HardFault handler to the pending state when the floating-point stack frame was allocated.</description>
  131068. <bitOffset>4</bitOffset>
  131069. <bitWidth>1</bitWidth>
  131070. <access>read-write</access>
  131071. <enumeratedValues>
  131072. <enumeratedValue>
  131073. <name>0</name>
  131074. <description>Priority did not permit setting the HardFault handler to the pending state when the floating-point stack frame was allocated.</description>
  131075. <value>#0</value>
  131076. </enumeratedValue>
  131077. <enumeratedValue>
  131078. <name>1</name>
  131079. <description>Priority permitted setting the HardFault handler to the pending state when the floating-point stack frame was allocated.</description>
  131080. <value>#1</value>
  131081. </enumeratedValue>
  131082. </enumeratedValues>
  131083. </field>
  131084. <field>
  131085. <name>MMRDY</name>
  131086. <description>Permission to set the MemManage handler to the pending state when the floating-point stack frame was allocated.</description>
  131087. <bitOffset>5</bitOffset>
  131088. <bitWidth>1</bitWidth>
  131089. <access>read-write</access>
  131090. <enumeratedValues>
  131091. <enumeratedValue>
  131092. <name>0</name>
  131093. <description>MemManage is disabled or priority did not permit setting the MemManage handler to the pending state when the floating-point stack frame was allocated.</description>
  131094. <value>#0</value>
  131095. </enumeratedValue>
  131096. <enumeratedValue>
  131097. <name>1</name>
  131098. <description>MemManage is enabled and priority permitted setting the MemManage handler to the pending state when the floating-point stack frame was allocated.</description>
  131099. <value>#1</value>
  131100. </enumeratedValue>
  131101. </enumeratedValues>
  131102. </field>
  131103. <field>
  131104. <name>BFRDY</name>
  131105. <description>Permission to set the BusFault handler to the pending state when the floating-point stack frame was allocated.</description>
  131106. <bitOffset>6</bitOffset>
  131107. <bitWidth>1</bitWidth>
  131108. <access>read-write</access>
  131109. <enumeratedValues>
  131110. <enumeratedValue>
  131111. <name>0</name>
  131112. <description>BusFault is disabled or priority did not permit setting the BusFault handler to the pending state when the floating-point stack frame was allocated.</description>
  131113. <value>#0</value>
  131114. </enumeratedValue>
  131115. <enumeratedValue>
  131116. <name>1</name>
  131117. <description>BusFault is disabled or priority did not permit setting the BusFault handler to the pending state when the floating-point stack frame was allocated.</description>
  131118. <value>#1</value>
  131119. </enumeratedValue>
  131120. </enumeratedValues>
  131121. </field>
  131122. <field>
  131123. <name>MONRDY</name>
  131124. <description>Permission to set the MON_PEND when the floating-point stack frame was allocated.</description>
  131125. <bitOffset>8</bitOffset>
  131126. <bitWidth>1</bitWidth>
  131127. <access>read-write</access>
  131128. <enumeratedValues>
  131129. <enumeratedValue>
  131130. <name>0</name>
  131131. <description>DebugMonitor is disabled or priority did not permit setting MON_PEND when the floating-point stack frame was allocated.</description>
  131132. <value>#0</value>
  131133. </enumeratedValue>
  131134. <enumeratedValue>
  131135. <name>1</name>
  131136. <description>DebugMonitor is enabled and priority permits setting MON_PEND when the floating-point stack frame was allocated.</description>
  131137. <value>#1</value>
  131138. </enumeratedValue>
  131139. </enumeratedValues>
  131140. </field>
  131141. <field>
  131142. <name>LSPEN</name>
  131143. <description>Lazy state preservation for floating-point context.</description>
  131144. <bitOffset>30</bitOffset>
  131145. <bitWidth>1</bitWidth>
  131146. <access>read-write</access>
  131147. <enumeratedValues>
  131148. <enumeratedValue>
  131149. <name>0</name>
  131150. <description>Disable automatic lazy state preservation for floating-point context.</description>
  131151. <value>#0</value>
  131152. </enumeratedValue>
  131153. <enumeratedValue>
  131154. <name>1</name>
  131155. <description>Enable automatic lazy state preservation for floating-point context.</description>
  131156. <value>#1</value>
  131157. </enumeratedValue>
  131158. </enumeratedValues>
  131159. </field>
  131160. <field>
  131161. <name>ASPEN</name>
  131162. <description>Enables CONTROL2 setting on execution of a floating-point instruction. This results in automatic hardware state preservation and restoration, for floating-point context, on exception entry and exit.</description>
  131163. <bitOffset>31</bitOffset>
  131164. <bitWidth>1</bitWidth>
  131165. <access>read-write</access>
  131166. <enumeratedValues>
  131167. <enumeratedValue>
  131168. <name>0</name>
  131169. <description>Disable CONTROL2 setting on execution of a floating-point instruction.</description>
  131170. <value>#0</value>
  131171. </enumeratedValue>
  131172. <enumeratedValue>
  131173. <name>1</name>
  131174. <description>Enable CONTROL2 setting on execution of a floating-point instruction.</description>
  131175. <value>#1</value>
  131176. </enumeratedValue>
  131177. </enumeratedValues>
  131178. </field>
  131179. </fields>
  131180. </register>
  131181. <register>
  131182. <name>FPCAR</name>
  131183. <description>Floating-point Context Address Register</description>
  131184. <addressOffset>0xF38</addressOffset>
  131185. <size>32</size>
  131186. <access>read-write</access>
  131187. <resetValue>0</resetValue>
  131188. <resetMask>0</resetMask>
  131189. <fields>
  131190. <field>
  131191. <name>ADDRESS</name>
  131192. <description>The location of the unpopulated floating-point register space allocated on an exception stack frame.</description>
  131193. <bitOffset>3</bitOffset>
  131194. <bitWidth>29</bitWidth>
  131195. <access>read-write</access>
  131196. </field>
  131197. </fields>
  131198. </register>
  131199. <register>
  131200. <name>FPDSCR</name>
  131201. <description>Floating-point Default Status Control Register</description>
  131202. <addressOffset>0xF3C</addressOffset>
  131203. <size>32</size>
  131204. <access>read-write</access>
  131205. <resetValue>0</resetValue>
  131206. <resetMask>0xFFFFFFFF</resetMask>
  131207. <fields>
  131208. <field>
  131209. <name>RMode</name>
  131210. <description>Default value for FPSCR.RMode (Rounding Mode control field).</description>
  131211. <bitOffset>22</bitOffset>
  131212. <bitWidth>2</bitWidth>
  131213. <access>read-write</access>
  131214. <enumeratedValues>
  131215. <enumeratedValue>
  131216. <name>00</name>
  131217. <description>Round to Nearest (RN) mode</description>
  131218. <value>#00</value>
  131219. </enumeratedValue>
  131220. <enumeratedValue>
  131221. <name>01</name>
  131222. <description>Round towards Plus Infinity (RP) mode.</description>
  131223. <value>#01</value>
  131224. </enumeratedValue>
  131225. <enumeratedValue>
  131226. <name>10</name>
  131227. <description>Round towards Minus Infinity (RM) mode.</description>
  131228. <value>#10</value>
  131229. </enumeratedValue>
  131230. <enumeratedValue>
  131231. <name>11</name>
  131232. <description>Round towards Zero (RZ) mode.</description>
  131233. <value>#11</value>
  131234. </enumeratedValue>
  131235. </enumeratedValues>
  131236. </field>
  131237. <field>
  131238. <name>FZ</name>
  131239. <description>Default value for FPSCR.FZ (Flush-to-zero mode control bit).</description>
  131240. <bitOffset>24</bitOffset>
  131241. <bitWidth>1</bitWidth>
  131242. <access>read-write</access>
  131243. <enumeratedValues>
  131244. <enumeratedValue>
  131245. <name>0</name>
  131246. <description>Flush-to-zero mode disabled. Behavior of the floating-point system is fully compliant with the IEEE 754 standard.</description>
  131247. <value>#0</value>
  131248. </enumeratedValue>
  131249. <enumeratedValue>
  131250. <name>1</name>
  131251. <description>Flush-to-zero mode enabled.</description>
  131252. <value>#1</value>
  131253. </enumeratedValue>
  131254. </enumeratedValues>
  131255. </field>
  131256. <field>
  131257. <name>DN</name>
  131258. <description>Default value for FPSCR.DN (Default NaN mode control bit).</description>
  131259. <bitOffset>25</bitOffset>
  131260. <bitWidth>1</bitWidth>
  131261. <access>read-write</access>
  131262. <enumeratedValues>
  131263. <enumeratedValue>
  131264. <name>0</name>
  131265. <description>NaN operands propagate through to the output of a floating-point operation.</description>
  131266. <value>#0</value>
  131267. </enumeratedValue>
  131268. <enumeratedValue>
  131269. <name>1</name>
  131270. <description>Any operation involving one or more NaNs returns the Default NaN.</description>
  131271. <value>#1</value>
  131272. </enumeratedValue>
  131273. </enumeratedValues>
  131274. </field>
  131275. <field>
  131276. <name>AHP</name>
  131277. <description>Default value for FPSCR.AHP (Alternative half-precision control bit).</description>
  131278. <bitOffset>26</bitOffset>
  131279. <bitWidth>1</bitWidth>
  131280. <access>read-write</access>
  131281. <enumeratedValues>
  131282. <enumeratedValue>
  131283. <name>0</name>
  131284. <description>IEEE half-precision format selected.</description>
  131285. <value>#0</value>
  131286. </enumeratedValue>
  131287. <enumeratedValue>
  131288. <name>1</name>
  131289. <description>Alternative half-precision format selected.</description>
  131290. <value>#1</value>
  131291. </enumeratedValue>
  131292. </enumeratedValues>
  131293. </field>
  131294. </fields>
  131295. </register>
  131296. </registers>
  131297. </peripheral>
  131298. <peripheral>
  131299. <name>SysTick</name>
  131300. <description>System timer</description>
  131301. <prependToName>SYST_</prependToName>
  131302. <baseAddress>0xE000E010</baseAddress>
  131303. <addressBlock>
  131304. <offset>0</offset>
  131305. <size>0x10</size>
  131306. <usage>registers</usage>
  131307. </addressBlock>
  131308. <registers>
  131309. <register>
  131310. <name>CSR</name>
  131311. <description>SysTick Control and Status Register</description>
  131312. <addressOffset>0</addressOffset>
  131313. <size>32</size>
  131314. <access>read-write</access>
  131315. <resetValue>0x4</resetValue>
  131316. <resetMask>0xFFFFFFFF</resetMask>
  131317. <fields>
  131318. <field>
  131319. <name>ENABLE</name>
  131320. <description>no description available</description>
  131321. <bitOffset>0</bitOffset>
  131322. <bitWidth>1</bitWidth>
  131323. <access>read-write</access>
  131324. <enumeratedValues>
  131325. <enumeratedValue>
  131326. <name>0</name>
  131327. <description>counter disabled</description>
  131328. <value>#0</value>
  131329. </enumeratedValue>
  131330. <enumeratedValue>
  131331. <name>1</name>
  131332. <description>counter enabled</description>
  131333. <value>#1</value>
  131334. </enumeratedValue>
  131335. </enumeratedValues>
  131336. </field>
  131337. <field>
  131338. <name>TICKINT</name>
  131339. <description>no description available</description>
  131340. <bitOffset>1</bitOffset>
  131341. <bitWidth>1</bitWidth>
  131342. <access>read-write</access>
  131343. <enumeratedValues>
  131344. <enumeratedValue>
  131345. <name>0</name>
  131346. <description>counting down to 0 does not assert the SysTick exception request</description>
  131347. <value>#0</value>
  131348. </enumeratedValue>
  131349. <enumeratedValue>
  131350. <name>1</name>
  131351. <description>counting down to 0 asserts the SysTick exception request</description>
  131352. <value>#1</value>
  131353. </enumeratedValue>
  131354. </enumeratedValues>
  131355. </field>
  131356. <field>
  131357. <name>CLKSOURCE</name>
  131358. <description>no description available</description>
  131359. <bitOffset>2</bitOffset>
  131360. <bitWidth>1</bitWidth>
  131361. <access>read-write</access>
  131362. <enumeratedValues>
  131363. <enumeratedValue>
  131364. <name>0</name>
  131365. <description>external clock</description>
  131366. <value>#0</value>
  131367. </enumeratedValue>
  131368. <enumeratedValue>
  131369. <name>1</name>
  131370. <description>processor clock</description>
  131371. <value>#1</value>
  131372. </enumeratedValue>
  131373. </enumeratedValues>
  131374. </field>
  131375. <field>
  131376. <name>COUNTFLAG</name>
  131377. <description>no description available</description>
  131378. <bitOffset>16</bitOffset>
  131379. <bitWidth>1</bitWidth>
  131380. <access>read-write</access>
  131381. </field>
  131382. </fields>
  131383. </register>
  131384. <register>
  131385. <name>RVR</name>
  131386. <description>SysTick Reload Value Register</description>
  131387. <addressOffset>0x4</addressOffset>
  131388. <size>32</size>
  131389. <access>read-write</access>
  131390. <resetValue>0</resetValue>
  131391. <resetMask>0xFFFFFFFF</resetMask>
  131392. <fields>
  131393. <field>
  131394. <name>RELOAD</name>
  131395. <description>Value to load into the SysTick Current Value Register when the counter reaches 0</description>
  131396. <bitOffset>0</bitOffset>
  131397. <bitWidth>24</bitWidth>
  131398. <access>read-write</access>
  131399. </field>
  131400. </fields>
  131401. </register>
  131402. <register>
  131403. <name>CVR</name>
  131404. <description>SysTick Current Value Register</description>
  131405. <addressOffset>0x8</addressOffset>
  131406. <size>32</size>
  131407. <access>read-write</access>
  131408. <resetValue>0</resetValue>
  131409. <resetMask>0xFFFFFFFF</resetMask>
  131410. <fields>
  131411. <field>
  131412. <name>CURRENT</name>
  131413. <description>Current value at the time the register is accessed</description>
  131414. <bitOffset>0</bitOffset>
  131415. <bitWidth>24</bitWidth>
  131416. <access>read-write</access>
  131417. </field>
  131418. </fields>
  131419. </register>
  131420. <register>
  131421. <name>CALIB</name>
  131422. <description>SysTick Calibration Value Register</description>
  131423. <addressOffset>0xC</addressOffset>
  131424. <size>32</size>
  131425. <access>read-only</access>
  131426. <resetValue>0x80000000</resetValue>
  131427. <resetMask>0xFFFFFFFF</resetMask>
  131428. <fields>
  131429. <field>
  131430. <name>TENMS</name>
  131431. <description>Reload value to use for 10ms timing</description>
  131432. <bitOffset>0</bitOffset>
  131433. <bitWidth>24</bitWidth>
  131434. <access>read-only</access>
  131435. </field>
  131436. <field>
  131437. <name>SKEW</name>
  131438. <description>no description available</description>
  131439. <bitOffset>30</bitOffset>
  131440. <bitWidth>1</bitWidth>
  131441. <access>read-only</access>
  131442. <enumeratedValues>
  131443. <enumeratedValue>
  131444. <name>0</name>
  131445. <description>10ms calibration value is exact</description>
  131446. <value>#0</value>
  131447. </enumeratedValue>
  131448. <enumeratedValue>
  131449. <name>1</name>
  131450. <description>10ms calibration value is inexact, because of the clock frequency</description>
  131451. <value>#1</value>
  131452. </enumeratedValue>
  131453. </enumeratedValues>
  131454. </field>
  131455. <field>
  131456. <name>NOREF</name>
  131457. <description>no description available</description>
  131458. <bitOffset>31</bitOffset>
  131459. <bitWidth>1</bitWidth>
  131460. <access>read-only</access>
  131461. <enumeratedValues>
  131462. <enumeratedValue>
  131463. <name>0</name>
  131464. <description>The reference clock is provided</description>
  131465. <value>#0</value>
  131466. </enumeratedValue>
  131467. <enumeratedValue>
  131468. <name>1</name>
  131469. <description>The reference clock is not provided</description>
  131470. <value>#1</value>
  131471. </enumeratedValue>
  131472. </enumeratedValues>
  131473. </field>
  131474. </fields>
  131475. </register>
  131476. </registers>
  131477. </peripheral>
  131478. <peripheral>
  131479. <name>NVIC</name>
  131480. <description>Nested Vectored Interrupt Controller</description>
  131481. <baseAddress>0xE000E100</baseAddress>
  131482. <addressBlock>
  131483. <offset>0</offset>
  131484. <size>0xE04</size>
  131485. <usage>registers</usage>
  131486. </addressBlock>
  131487. <registers>
  131488. <register>
  131489. <name>NVICISER0</name>
  131490. <description>Interrupt Set Enable Register n</description>
  131491. <addressOffset>0</addressOffset>
  131492. <size>32</size>
  131493. <access>read-write</access>
  131494. <resetValue>0</resetValue>
  131495. <resetMask>0xFFFFFFFF</resetMask>
  131496. <fields>
  131497. <field>
  131498. <name>SETENA</name>
  131499. <description>Interrupt set enable bits</description>
  131500. <bitOffset>0</bitOffset>
  131501. <bitWidth>32</bitWidth>
  131502. <access>read-write</access>
  131503. </field>
  131504. </fields>
  131505. </register>
  131506. <register>
  131507. <name>NVICISER1</name>
  131508. <description>Interrupt Set Enable Register n</description>
  131509. <addressOffset>0x4</addressOffset>
  131510. <size>32</size>
  131511. <access>read-write</access>
  131512. <resetValue>0</resetValue>
  131513. <resetMask>0xFFFFFFFF</resetMask>
  131514. <fields>
  131515. <field>
  131516. <name>SETENA</name>
  131517. <description>Interrupt set enable bits</description>
  131518. <bitOffset>0</bitOffset>
  131519. <bitWidth>32</bitWidth>
  131520. <access>read-write</access>
  131521. </field>
  131522. </fields>
  131523. </register>
  131524. <register>
  131525. <name>NVICISER2</name>
  131526. <description>Interrupt Set Enable Register n</description>
  131527. <addressOffset>0x8</addressOffset>
  131528. <size>32</size>
  131529. <access>read-write</access>
  131530. <resetValue>0</resetValue>
  131531. <resetMask>0xFFFFFFFF</resetMask>
  131532. <fields>
  131533. <field>
  131534. <name>SETENA</name>
  131535. <description>Interrupt set enable bits</description>
  131536. <bitOffset>0</bitOffset>
  131537. <bitWidth>32</bitWidth>
  131538. <access>read-write</access>
  131539. </field>
  131540. </fields>
  131541. </register>
  131542. <register>
  131543. <name>NVICISER3</name>
  131544. <description>Interrupt Set Enable Register n</description>
  131545. <addressOffset>0xC</addressOffset>
  131546. <size>32</size>
  131547. <access>read-write</access>
  131548. <resetValue>0</resetValue>
  131549. <resetMask>0xFFFFFFFF</resetMask>
  131550. <fields>
  131551. <field>
  131552. <name>SETENA</name>
  131553. <description>Interrupt set enable bits</description>
  131554. <bitOffset>0</bitOffset>
  131555. <bitWidth>32</bitWidth>
  131556. <access>read-write</access>
  131557. </field>
  131558. </fields>
  131559. </register>
  131560. <register>
  131561. <name>NVICICER0</name>
  131562. <description>Interrupt Clear Enable Register n</description>
  131563. <addressOffset>0x80</addressOffset>
  131564. <size>32</size>
  131565. <access>read-write</access>
  131566. <resetValue>0</resetValue>
  131567. <resetMask>0xFFFFFFFF</resetMask>
  131568. <fields>
  131569. <field>
  131570. <name>CLRENA</name>
  131571. <description>Interrupt clear-enable bits</description>
  131572. <bitOffset>0</bitOffset>
  131573. <bitWidth>32</bitWidth>
  131574. <access>read-write</access>
  131575. </field>
  131576. </fields>
  131577. </register>
  131578. <register>
  131579. <name>NVICICER1</name>
  131580. <description>Interrupt Clear Enable Register n</description>
  131581. <addressOffset>0x84</addressOffset>
  131582. <size>32</size>
  131583. <access>read-write</access>
  131584. <resetValue>0</resetValue>
  131585. <resetMask>0xFFFFFFFF</resetMask>
  131586. <fields>
  131587. <field>
  131588. <name>CLRENA</name>
  131589. <description>Interrupt clear-enable bits</description>
  131590. <bitOffset>0</bitOffset>
  131591. <bitWidth>32</bitWidth>
  131592. <access>read-write</access>
  131593. </field>
  131594. </fields>
  131595. </register>
  131596. <register>
  131597. <name>NVICICER2</name>
  131598. <description>Interrupt Clear Enable Register n</description>
  131599. <addressOffset>0x88</addressOffset>
  131600. <size>32</size>
  131601. <access>read-write</access>
  131602. <resetValue>0</resetValue>
  131603. <resetMask>0xFFFFFFFF</resetMask>
  131604. <fields>
  131605. <field>
  131606. <name>CLRENA</name>
  131607. <description>Interrupt clear-enable bits</description>
  131608. <bitOffset>0</bitOffset>
  131609. <bitWidth>32</bitWidth>
  131610. <access>read-write</access>
  131611. </field>
  131612. </fields>
  131613. </register>
  131614. <register>
  131615. <name>NVICICER3</name>
  131616. <description>Interrupt Clear Enable Register n</description>
  131617. <addressOffset>0x8C</addressOffset>
  131618. <size>32</size>
  131619. <access>read-write</access>
  131620. <resetValue>0</resetValue>
  131621. <resetMask>0xFFFFFFFF</resetMask>
  131622. <fields>
  131623. <field>
  131624. <name>CLRENA</name>
  131625. <description>Interrupt clear-enable bits</description>
  131626. <bitOffset>0</bitOffset>
  131627. <bitWidth>32</bitWidth>
  131628. <access>read-write</access>
  131629. </field>
  131630. </fields>
  131631. </register>
  131632. <register>
  131633. <name>NVICISPR0</name>
  131634. <description>Interrupt Set Pending Register n</description>
  131635. <addressOffset>0x100</addressOffset>
  131636. <size>32</size>
  131637. <access>read-write</access>
  131638. <resetValue>0</resetValue>
  131639. <resetMask>0xFFFFFFFF</resetMask>
  131640. <fields>
  131641. <field>
  131642. <name>SETPEND</name>
  131643. <description>Interrupt set-pending bits</description>
  131644. <bitOffset>0</bitOffset>
  131645. <bitWidth>32</bitWidth>
  131646. <access>read-write</access>
  131647. </field>
  131648. </fields>
  131649. </register>
  131650. <register>
  131651. <name>NVICISPR1</name>
  131652. <description>Interrupt Set Pending Register n</description>
  131653. <addressOffset>0x104</addressOffset>
  131654. <size>32</size>
  131655. <access>read-write</access>
  131656. <resetValue>0</resetValue>
  131657. <resetMask>0xFFFFFFFF</resetMask>
  131658. <fields>
  131659. <field>
  131660. <name>SETPEND</name>
  131661. <description>Interrupt set-pending bits</description>
  131662. <bitOffset>0</bitOffset>
  131663. <bitWidth>32</bitWidth>
  131664. <access>read-write</access>
  131665. </field>
  131666. </fields>
  131667. </register>
  131668. <register>
  131669. <name>NVICISPR2</name>
  131670. <description>Interrupt Set Pending Register n</description>
  131671. <addressOffset>0x108</addressOffset>
  131672. <size>32</size>
  131673. <access>read-write</access>
  131674. <resetValue>0</resetValue>
  131675. <resetMask>0xFFFFFFFF</resetMask>
  131676. <fields>
  131677. <field>
  131678. <name>SETPEND</name>
  131679. <description>Interrupt set-pending bits</description>
  131680. <bitOffset>0</bitOffset>
  131681. <bitWidth>32</bitWidth>
  131682. <access>read-write</access>
  131683. </field>
  131684. </fields>
  131685. </register>
  131686. <register>
  131687. <name>NVICISPR3</name>
  131688. <description>Interrupt Set Pending Register n</description>
  131689. <addressOffset>0x10C</addressOffset>
  131690. <size>32</size>
  131691. <access>read-write</access>
  131692. <resetValue>0</resetValue>
  131693. <resetMask>0xFFFFFFFF</resetMask>
  131694. <fields>
  131695. <field>
  131696. <name>SETPEND</name>
  131697. <description>Interrupt set-pending bits</description>
  131698. <bitOffset>0</bitOffset>
  131699. <bitWidth>32</bitWidth>
  131700. <access>read-write</access>
  131701. </field>
  131702. </fields>
  131703. </register>
  131704. <register>
  131705. <name>NVICICPR0</name>
  131706. <description>Interrupt Clear Pending Register n</description>
  131707. <addressOffset>0x180</addressOffset>
  131708. <size>32</size>
  131709. <access>read-write</access>
  131710. <resetValue>0</resetValue>
  131711. <resetMask>0xFFFFFFFF</resetMask>
  131712. <fields>
  131713. <field>
  131714. <name>CLRPEND</name>
  131715. <description>Interrupt clear-pending bits</description>
  131716. <bitOffset>0</bitOffset>
  131717. <bitWidth>32</bitWidth>
  131718. <access>read-write</access>
  131719. </field>
  131720. </fields>
  131721. </register>
  131722. <register>
  131723. <name>NVICICPR1</name>
  131724. <description>Interrupt Clear Pending Register n</description>
  131725. <addressOffset>0x184</addressOffset>
  131726. <size>32</size>
  131727. <access>read-write</access>
  131728. <resetValue>0</resetValue>
  131729. <resetMask>0xFFFFFFFF</resetMask>
  131730. <fields>
  131731. <field>
  131732. <name>CLRPEND</name>
  131733. <description>Interrupt clear-pending bits</description>
  131734. <bitOffset>0</bitOffset>
  131735. <bitWidth>32</bitWidth>
  131736. <access>read-write</access>
  131737. </field>
  131738. </fields>
  131739. </register>
  131740. <register>
  131741. <name>NVICICPR2</name>
  131742. <description>Interrupt Clear Pending Register n</description>
  131743. <addressOffset>0x188</addressOffset>
  131744. <size>32</size>
  131745. <access>read-write</access>
  131746. <resetValue>0</resetValue>
  131747. <resetMask>0xFFFFFFFF</resetMask>
  131748. <fields>
  131749. <field>
  131750. <name>CLRPEND</name>
  131751. <description>Interrupt clear-pending bits</description>
  131752. <bitOffset>0</bitOffset>
  131753. <bitWidth>32</bitWidth>
  131754. <access>read-write</access>
  131755. </field>
  131756. </fields>
  131757. </register>
  131758. <register>
  131759. <name>NVICICPR3</name>
  131760. <description>Interrupt Clear Pending Register n</description>
  131761. <addressOffset>0x18C</addressOffset>
  131762. <size>32</size>
  131763. <access>read-write</access>
  131764. <resetValue>0</resetValue>
  131765. <resetMask>0xFFFFFFFF</resetMask>
  131766. <fields>
  131767. <field>
  131768. <name>CLRPEND</name>
  131769. <description>Interrupt clear-pending bits</description>
  131770. <bitOffset>0</bitOffset>
  131771. <bitWidth>32</bitWidth>
  131772. <access>read-write</access>
  131773. </field>
  131774. </fields>
  131775. </register>
  131776. <register>
  131777. <name>NVICIABR0</name>
  131778. <description>Interrupt Active bit Register n</description>
  131779. <addressOffset>0x200</addressOffset>
  131780. <size>32</size>
  131781. <access>read-write</access>
  131782. <resetValue>0</resetValue>
  131783. <resetMask>0xFFFFFFFF</resetMask>
  131784. <fields>
  131785. <field>
  131786. <name>ACTIVE</name>
  131787. <description>Interrupt active flags</description>
  131788. <bitOffset>0</bitOffset>
  131789. <bitWidth>32</bitWidth>
  131790. <access>read-write</access>
  131791. </field>
  131792. </fields>
  131793. </register>
  131794. <register>
  131795. <name>NVICIABR1</name>
  131796. <description>Interrupt Active bit Register n</description>
  131797. <addressOffset>0x204</addressOffset>
  131798. <size>32</size>
  131799. <access>read-write</access>
  131800. <resetValue>0</resetValue>
  131801. <resetMask>0xFFFFFFFF</resetMask>
  131802. <fields>
  131803. <field>
  131804. <name>ACTIVE</name>
  131805. <description>Interrupt active flags</description>
  131806. <bitOffset>0</bitOffset>
  131807. <bitWidth>32</bitWidth>
  131808. <access>read-write</access>
  131809. </field>
  131810. </fields>
  131811. </register>
  131812. <register>
  131813. <name>NVICIABR2</name>
  131814. <description>Interrupt Active bit Register n</description>
  131815. <addressOffset>0x208</addressOffset>
  131816. <size>32</size>
  131817. <access>read-write</access>
  131818. <resetValue>0</resetValue>
  131819. <resetMask>0xFFFFFFFF</resetMask>
  131820. <fields>
  131821. <field>
  131822. <name>ACTIVE</name>
  131823. <description>Interrupt active flags</description>
  131824. <bitOffset>0</bitOffset>
  131825. <bitWidth>32</bitWidth>
  131826. <access>read-write</access>
  131827. </field>
  131828. </fields>
  131829. </register>
  131830. <register>
  131831. <name>NVICIABR3</name>
  131832. <description>Interrupt Active bit Register n</description>
  131833. <addressOffset>0x20C</addressOffset>
  131834. <size>32</size>
  131835. <access>read-write</access>
  131836. <resetValue>0</resetValue>
  131837. <resetMask>0xFFFFFFFF</resetMask>
  131838. <fields>
  131839. <field>
  131840. <name>ACTIVE</name>
  131841. <description>Interrupt active flags</description>
  131842. <bitOffset>0</bitOffset>
  131843. <bitWidth>32</bitWidth>
  131844. <access>read-write</access>
  131845. </field>
  131846. </fields>
  131847. </register>
  131848. <register>
  131849. <name>NVICIP0</name>
  131850. <description>Interrupt Priority Register n</description>
  131851. <addressOffset>0x300</addressOffset>
  131852. <size>8</size>
  131853. <access>read-write</access>
  131854. <resetValue>0</resetValue>
  131855. <resetMask>0xFF</resetMask>
  131856. <fields>
  131857. <field>
  131858. <name>PRI0</name>
  131859. <description>Priority of interrupt 0</description>
  131860. <bitOffset>0</bitOffset>
  131861. <bitWidth>8</bitWidth>
  131862. <access>read-write</access>
  131863. </field>
  131864. </fields>
  131865. </register>
  131866. <register>
  131867. <name>NVICIP1</name>
  131868. <description>Interrupt Priority Register n</description>
  131869. <addressOffset>0x301</addressOffset>
  131870. <size>8</size>
  131871. <access>read-write</access>
  131872. <resetValue>0</resetValue>
  131873. <resetMask>0xFF</resetMask>
  131874. <fields>
  131875. <field>
  131876. <name>PRI1</name>
  131877. <description>Priority of interrupt 1</description>
  131878. <bitOffset>0</bitOffset>
  131879. <bitWidth>8</bitWidth>
  131880. <access>read-write</access>
  131881. </field>
  131882. </fields>
  131883. </register>
  131884. <register>
  131885. <name>NVICIP2</name>
  131886. <description>Interrupt Priority Register n</description>
  131887. <addressOffset>0x302</addressOffset>
  131888. <size>8</size>
  131889. <access>read-write</access>
  131890. <resetValue>0</resetValue>
  131891. <resetMask>0xFF</resetMask>
  131892. <fields>
  131893. <field>
  131894. <name>PRI2</name>
  131895. <description>Priority of interrupt 2</description>
  131896. <bitOffset>0</bitOffset>
  131897. <bitWidth>8</bitWidth>
  131898. <access>read-write</access>
  131899. </field>
  131900. </fields>
  131901. </register>
  131902. <register>
  131903. <name>NVICIP3</name>
  131904. <description>Interrupt Priority Register n</description>
  131905. <addressOffset>0x303</addressOffset>
  131906. <size>8</size>
  131907. <access>read-write</access>
  131908. <resetValue>0</resetValue>
  131909. <resetMask>0xFF</resetMask>
  131910. <fields>
  131911. <field>
  131912. <name>PRI3</name>
  131913. <description>Priority of interrupt 3</description>
  131914. <bitOffset>0</bitOffset>
  131915. <bitWidth>8</bitWidth>
  131916. <access>read-write</access>
  131917. </field>
  131918. </fields>
  131919. </register>
  131920. <register>
  131921. <name>NVICIP4</name>
  131922. <description>Interrupt Priority Register n</description>
  131923. <addressOffset>0x304</addressOffset>
  131924. <size>8</size>
  131925. <access>read-write</access>
  131926. <resetValue>0</resetValue>
  131927. <resetMask>0xFF</resetMask>
  131928. <fields>
  131929. <field>
  131930. <name>PRI4</name>
  131931. <description>Priority of interrupt 4</description>
  131932. <bitOffset>0</bitOffset>
  131933. <bitWidth>8</bitWidth>
  131934. <access>read-write</access>
  131935. </field>
  131936. </fields>
  131937. </register>
  131938. <register>
  131939. <name>NVICIP5</name>
  131940. <description>Interrupt Priority Register n</description>
  131941. <addressOffset>0x305</addressOffset>
  131942. <size>8</size>
  131943. <access>read-write</access>
  131944. <resetValue>0</resetValue>
  131945. <resetMask>0xFF</resetMask>
  131946. <fields>
  131947. <field>
  131948. <name>PRI5</name>
  131949. <description>Priority of interrupt 5</description>
  131950. <bitOffset>0</bitOffset>
  131951. <bitWidth>8</bitWidth>
  131952. <access>read-write</access>
  131953. </field>
  131954. </fields>
  131955. </register>
  131956. <register>
  131957. <name>NVICIP6</name>
  131958. <description>Interrupt Priority Register n</description>
  131959. <addressOffset>0x306</addressOffset>
  131960. <size>8</size>
  131961. <access>read-write</access>
  131962. <resetValue>0</resetValue>
  131963. <resetMask>0xFF</resetMask>
  131964. <fields>
  131965. <field>
  131966. <name>PRI6</name>
  131967. <description>Priority of interrupt 6</description>
  131968. <bitOffset>0</bitOffset>
  131969. <bitWidth>8</bitWidth>
  131970. <access>read-write</access>
  131971. </field>
  131972. </fields>
  131973. </register>
  131974. <register>
  131975. <name>NVICIP7</name>
  131976. <description>Interrupt Priority Register n</description>
  131977. <addressOffset>0x307</addressOffset>
  131978. <size>8</size>
  131979. <access>read-write</access>
  131980. <resetValue>0</resetValue>
  131981. <resetMask>0xFF</resetMask>
  131982. <fields>
  131983. <field>
  131984. <name>PRI7</name>
  131985. <description>Priority of interrupt 7</description>
  131986. <bitOffset>0</bitOffset>
  131987. <bitWidth>8</bitWidth>
  131988. <access>read-write</access>
  131989. </field>
  131990. </fields>
  131991. </register>
  131992. <register>
  131993. <name>NVICIP8</name>
  131994. <description>Interrupt Priority Register n</description>
  131995. <addressOffset>0x308</addressOffset>
  131996. <size>8</size>
  131997. <access>read-write</access>
  131998. <resetValue>0</resetValue>
  131999. <resetMask>0xFF</resetMask>
  132000. <fields>
  132001. <field>
  132002. <name>PRI8</name>
  132003. <description>Priority of interrupt 8</description>
  132004. <bitOffset>0</bitOffset>
  132005. <bitWidth>8</bitWidth>
  132006. <access>read-write</access>
  132007. </field>
  132008. </fields>
  132009. </register>
  132010. <register>
  132011. <name>NVICIP9</name>
  132012. <description>Interrupt Priority Register n</description>
  132013. <addressOffset>0x309</addressOffset>
  132014. <size>8</size>
  132015. <access>read-write</access>
  132016. <resetValue>0</resetValue>
  132017. <resetMask>0xFF</resetMask>
  132018. <fields>
  132019. <field>
  132020. <name>PRI9</name>
  132021. <description>Priority of interrupt 9</description>
  132022. <bitOffset>0</bitOffset>
  132023. <bitWidth>8</bitWidth>
  132024. <access>read-write</access>
  132025. </field>
  132026. </fields>
  132027. </register>
  132028. <register>
  132029. <name>NVICIP10</name>
  132030. <description>Interrupt Priority Register n</description>
  132031. <addressOffset>0x30A</addressOffset>
  132032. <size>8</size>
  132033. <access>read-write</access>
  132034. <resetValue>0</resetValue>
  132035. <resetMask>0xFF</resetMask>
  132036. <fields>
  132037. <field>
  132038. <name>PRI10</name>
  132039. <description>Priority of interrupt 10</description>
  132040. <bitOffset>0</bitOffset>
  132041. <bitWidth>8</bitWidth>
  132042. <access>read-write</access>
  132043. </field>
  132044. </fields>
  132045. </register>
  132046. <register>
  132047. <name>NVICIP11</name>
  132048. <description>Interrupt Priority Register n</description>
  132049. <addressOffset>0x30B</addressOffset>
  132050. <size>8</size>
  132051. <access>read-write</access>
  132052. <resetValue>0</resetValue>
  132053. <resetMask>0xFF</resetMask>
  132054. <fields>
  132055. <field>
  132056. <name>PRI11</name>
  132057. <description>Priority of interrupt 11</description>
  132058. <bitOffset>0</bitOffset>
  132059. <bitWidth>8</bitWidth>
  132060. <access>read-write</access>
  132061. </field>
  132062. </fields>
  132063. </register>
  132064. <register>
  132065. <name>NVICIP12</name>
  132066. <description>Interrupt Priority Register n</description>
  132067. <addressOffset>0x30C</addressOffset>
  132068. <size>8</size>
  132069. <access>read-write</access>
  132070. <resetValue>0</resetValue>
  132071. <resetMask>0xFF</resetMask>
  132072. <fields>
  132073. <field>
  132074. <name>PRI12</name>
  132075. <description>Priority of interrupt 12</description>
  132076. <bitOffset>0</bitOffset>
  132077. <bitWidth>8</bitWidth>
  132078. <access>read-write</access>
  132079. </field>
  132080. </fields>
  132081. </register>
  132082. <register>
  132083. <name>NVICIP13</name>
  132084. <description>Interrupt Priority Register n</description>
  132085. <addressOffset>0x30D</addressOffset>
  132086. <size>8</size>
  132087. <access>read-write</access>
  132088. <resetValue>0</resetValue>
  132089. <resetMask>0xFF</resetMask>
  132090. <fields>
  132091. <field>
  132092. <name>PRI13</name>
  132093. <description>Priority of interrupt 13</description>
  132094. <bitOffset>0</bitOffset>
  132095. <bitWidth>8</bitWidth>
  132096. <access>read-write</access>
  132097. </field>
  132098. </fields>
  132099. </register>
  132100. <register>
  132101. <name>NVICIP14</name>
  132102. <description>Interrupt Priority Register n</description>
  132103. <addressOffset>0x30E</addressOffset>
  132104. <size>8</size>
  132105. <access>read-write</access>
  132106. <resetValue>0</resetValue>
  132107. <resetMask>0xFF</resetMask>
  132108. <fields>
  132109. <field>
  132110. <name>PRI14</name>
  132111. <description>Priority of interrupt 14</description>
  132112. <bitOffset>0</bitOffset>
  132113. <bitWidth>8</bitWidth>
  132114. <access>read-write</access>
  132115. </field>
  132116. </fields>
  132117. </register>
  132118. <register>
  132119. <name>NVICIP15</name>
  132120. <description>Interrupt Priority Register n</description>
  132121. <addressOffset>0x30F</addressOffset>
  132122. <size>8</size>
  132123. <access>read-write</access>
  132124. <resetValue>0</resetValue>
  132125. <resetMask>0xFF</resetMask>
  132126. <fields>
  132127. <field>
  132128. <name>PRI15</name>
  132129. <description>Priority of interrupt 15</description>
  132130. <bitOffset>0</bitOffset>
  132131. <bitWidth>8</bitWidth>
  132132. <access>read-write</access>
  132133. </field>
  132134. </fields>
  132135. </register>
  132136. <register>
  132137. <name>NVICIP16</name>
  132138. <description>Interrupt Priority Register n</description>
  132139. <addressOffset>0x310</addressOffset>
  132140. <size>8</size>
  132141. <access>read-write</access>
  132142. <resetValue>0</resetValue>
  132143. <resetMask>0xFF</resetMask>
  132144. <fields>
  132145. <field>
  132146. <name>PRI16</name>
  132147. <description>Priority of interrupt 16</description>
  132148. <bitOffset>0</bitOffset>
  132149. <bitWidth>8</bitWidth>
  132150. <access>read-write</access>
  132151. </field>
  132152. </fields>
  132153. </register>
  132154. <register>
  132155. <name>NVICIP17</name>
  132156. <description>Interrupt Priority Register n</description>
  132157. <addressOffset>0x311</addressOffset>
  132158. <size>8</size>
  132159. <access>read-write</access>
  132160. <resetValue>0</resetValue>
  132161. <resetMask>0xFF</resetMask>
  132162. <fields>
  132163. <field>
  132164. <name>PRI17</name>
  132165. <description>Priority of interrupt 17</description>
  132166. <bitOffset>0</bitOffset>
  132167. <bitWidth>8</bitWidth>
  132168. <access>read-write</access>
  132169. </field>
  132170. </fields>
  132171. </register>
  132172. <register>
  132173. <name>NVICIP18</name>
  132174. <description>Interrupt Priority Register n</description>
  132175. <addressOffset>0x312</addressOffset>
  132176. <size>8</size>
  132177. <access>read-write</access>
  132178. <resetValue>0</resetValue>
  132179. <resetMask>0xFF</resetMask>
  132180. <fields>
  132181. <field>
  132182. <name>PRI18</name>
  132183. <description>Priority of interrupt 18</description>
  132184. <bitOffset>0</bitOffset>
  132185. <bitWidth>8</bitWidth>
  132186. <access>read-write</access>
  132187. </field>
  132188. </fields>
  132189. </register>
  132190. <register>
  132191. <name>NVICIP19</name>
  132192. <description>Interrupt Priority Register n</description>
  132193. <addressOffset>0x313</addressOffset>
  132194. <size>8</size>
  132195. <access>read-write</access>
  132196. <resetValue>0</resetValue>
  132197. <resetMask>0xFF</resetMask>
  132198. <fields>
  132199. <field>
  132200. <name>PRI19</name>
  132201. <description>Priority of interrupt 19</description>
  132202. <bitOffset>0</bitOffset>
  132203. <bitWidth>8</bitWidth>
  132204. <access>read-write</access>
  132205. </field>
  132206. </fields>
  132207. </register>
  132208. <register>
  132209. <name>NVICIP20</name>
  132210. <description>Interrupt Priority Register n</description>
  132211. <addressOffset>0x314</addressOffset>
  132212. <size>8</size>
  132213. <access>read-write</access>
  132214. <resetValue>0</resetValue>
  132215. <resetMask>0xFF</resetMask>
  132216. <fields>
  132217. <field>
  132218. <name>PRI20</name>
  132219. <description>Priority of interrupt 20</description>
  132220. <bitOffset>0</bitOffset>
  132221. <bitWidth>8</bitWidth>
  132222. <access>read-write</access>
  132223. </field>
  132224. </fields>
  132225. </register>
  132226. <register>
  132227. <name>NVICIP21</name>
  132228. <description>Interrupt Priority Register n</description>
  132229. <addressOffset>0x315</addressOffset>
  132230. <size>8</size>
  132231. <access>read-write</access>
  132232. <resetValue>0</resetValue>
  132233. <resetMask>0xFF</resetMask>
  132234. <fields>
  132235. <field>
  132236. <name>PRI21</name>
  132237. <description>Priority of interrupt 21</description>
  132238. <bitOffset>0</bitOffset>
  132239. <bitWidth>8</bitWidth>
  132240. <access>read-write</access>
  132241. </field>
  132242. </fields>
  132243. </register>
  132244. <register>
  132245. <name>NVICIP22</name>
  132246. <description>Interrupt Priority Register n</description>
  132247. <addressOffset>0x316</addressOffset>
  132248. <size>8</size>
  132249. <access>read-write</access>
  132250. <resetValue>0</resetValue>
  132251. <resetMask>0xFF</resetMask>
  132252. <fields>
  132253. <field>
  132254. <name>PRI22</name>
  132255. <description>Priority of interrupt 22</description>
  132256. <bitOffset>0</bitOffset>
  132257. <bitWidth>8</bitWidth>
  132258. <access>read-write</access>
  132259. </field>
  132260. </fields>
  132261. </register>
  132262. <register>
  132263. <name>NVICIP23</name>
  132264. <description>Interrupt Priority Register n</description>
  132265. <addressOffset>0x317</addressOffset>
  132266. <size>8</size>
  132267. <access>read-write</access>
  132268. <resetValue>0</resetValue>
  132269. <resetMask>0xFF</resetMask>
  132270. <fields>
  132271. <field>
  132272. <name>PRI23</name>
  132273. <description>Priority of interrupt 23</description>
  132274. <bitOffset>0</bitOffset>
  132275. <bitWidth>8</bitWidth>
  132276. <access>read-write</access>
  132277. </field>
  132278. </fields>
  132279. </register>
  132280. <register>
  132281. <name>NVICIP24</name>
  132282. <description>Interrupt Priority Register n</description>
  132283. <addressOffset>0x318</addressOffset>
  132284. <size>8</size>
  132285. <access>read-write</access>
  132286. <resetValue>0</resetValue>
  132287. <resetMask>0xFF</resetMask>
  132288. <fields>
  132289. <field>
  132290. <name>PRI24</name>
  132291. <description>Priority of interrupt 24</description>
  132292. <bitOffset>0</bitOffset>
  132293. <bitWidth>8</bitWidth>
  132294. <access>read-write</access>
  132295. </field>
  132296. </fields>
  132297. </register>
  132298. <register>
  132299. <name>NVICIP25</name>
  132300. <description>Interrupt Priority Register n</description>
  132301. <addressOffset>0x319</addressOffset>
  132302. <size>8</size>
  132303. <access>read-write</access>
  132304. <resetValue>0</resetValue>
  132305. <resetMask>0xFF</resetMask>
  132306. <fields>
  132307. <field>
  132308. <name>PRI25</name>
  132309. <description>Priority of interrupt 25</description>
  132310. <bitOffset>0</bitOffset>
  132311. <bitWidth>8</bitWidth>
  132312. <access>read-write</access>
  132313. </field>
  132314. </fields>
  132315. </register>
  132316. <register>
  132317. <name>NVICIP26</name>
  132318. <description>Interrupt Priority Register n</description>
  132319. <addressOffset>0x31A</addressOffset>
  132320. <size>8</size>
  132321. <access>read-write</access>
  132322. <resetValue>0</resetValue>
  132323. <resetMask>0xFF</resetMask>
  132324. <fields>
  132325. <field>
  132326. <name>PRI26</name>
  132327. <description>Priority of interrupt 26</description>
  132328. <bitOffset>0</bitOffset>
  132329. <bitWidth>8</bitWidth>
  132330. <access>read-write</access>
  132331. </field>
  132332. </fields>
  132333. </register>
  132334. <register>
  132335. <name>NVICIP27</name>
  132336. <description>Interrupt Priority Register n</description>
  132337. <addressOffset>0x31B</addressOffset>
  132338. <size>8</size>
  132339. <access>read-write</access>
  132340. <resetValue>0</resetValue>
  132341. <resetMask>0xFF</resetMask>
  132342. <fields>
  132343. <field>
  132344. <name>PRI27</name>
  132345. <description>Priority of interrupt 27</description>
  132346. <bitOffset>0</bitOffset>
  132347. <bitWidth>8</bitWidth>
  132348. <access>read-write</access>
  132349. </field>
  132350. </fields>
  132351. </register>
  132352. <register>
  132353. <name>NVICIP28</name>
  132354. <description>Interrupt Priority Register n</description>
  132355. <addressOffset>0x31C</addressOffset>
  132356. <size>8</size>
  132357. <access>read-write</access>
  132358. <resetValue>0</resetValue>
  132359. <resetMask>0xFF</resetMask>
  132360. <fields>
  132361. <field>
  132362. <name>PRI28</name>
  132363. <description>Priority of interrupt 28</description>
  132364. <bitOffset>0</bitOffset>
  132365. <bitWidth>8</bitWidth>
  132366. <access>read-write</access>
  132367. </field>
  132368. </fields>
  132369. </register>
  132370. <register>
  132371. <name>NVICIP29</name>
  132372. <description>Interrupt Priority Register n</description>
  132373. <addressOffset>0x31D</addressOffset>
  132374. <size>8</size>
  132375. <access>read-write</access>
  132376. <resetValue>0</resetValue>
  132377. <resetMask>0xFF</resetMask>
  132378. <fields>
  132379. <field>
  132380. <name>PRI29</name>
  132381. <description>Priority of interrupt 29</description>
  132382. <bitOffset>0</bitOffset>
  132383. <bitWidth>8</bitWidth>
  132384. <access>read-write</access>
  132385. </field>
  132386. </fields>
  132387. </register>
  132388. <register>
  132389. <name>NVICIP30</name>
  132390. <description>Interrupt Priority Register n</description>
  132391. <addressOffset>0x31E</addressOffset>
  132392. <size>8</size>
  132393. <access>read-write</access>
  132394. <resetValue>0</resetValue>
  132395. <resetMask>0xFF</resetMask>
  132396. <fields>
  132397. <field>
  132398. <name>PRI30</name>
  132399. <description>Priority of interrupt 30</description>
  132400. <bitOffset>0</bitOffset>
  132401. <bitWidth>8</bitWidth>
  132402. <access>read-write</access>
  132403. </field>
  132404. </fields>
  132405. </register>
  132406. <register>
  132407. <name>NVICIP31</name>
  132408. <description>Interrupt Priority Register n</description>
  132409. <addressOffset>0x31F</addressOffset>
  132410. <size>8</size>
  132411. <access>read-write</access>
  132412. <resetValue>0</resetValue>
  132413. <resetMask>0xFF</resetMask>
  132414. <fields>
  132415. <field>
  132416. <name>PRI31</name>
  132417. <description>Priority of interrupt 31</description>
  132418. <bitOffset>0</bitOffset>
  132419. <bitWidth>8</bitWidth>
  132420. <access>read-write</access>
  132421. </field>
  132422. </fields>
  132423. </register>
  132424. <register>
  132425. <name>NVICIP32</name>
  132426. <description>Interrupt Priority Register n</description>
  132427. <addressOffset>0x320</addressOffset>
  132428. <size>8</size>
  132429. <access>read-write</access>
  132430. <resetValue>0</resetValue>
  132431. <resetMask>0xFF</resetMask>
  132432. <fields>
  132433. <field>
  132434. <name>PRI32</name>
  132435. <description>Priority of interrupt 32</description>
  132436. <bitOffset>0</bitOffset>
  132437. <bitWidth>8</bitWidth>
  132438. <access>read-write</access>
  132439. </field>
  132440. </fields>
  132441. </register>
  132442. <register>
  132443. <name>NVICIP33</name>
  132444. <description>Interrupt Priority Register n</description>
  132445. <addressOffset>0x321</addressOffset>
  132446. <size>8</size>
  132447. <access>read-write</access>
  132448. <resetValue>0</resetValue>
  132449. <resetMask>0xFF</resetMask>
  132450. <fields>
  132451. <field>
  132452. <name>PRI33</name>
  132453. <description>Priority of interrupt 33</description>
  132454. <bitOffset>0</bitOffset>
  132455. <bitWidth>8</bitWidth>
  132456. <access>read-write</access>
  132457. </field>
  132458. </fields>
  132459. </register>
  132460. <register>
  132461. <name>NVICIP34</name>
  132462. <description>Interrupt Priority Register n</description>
  132463. <addressOffset>0x322</addressOffset>
  132464. <size>8</size>
  132465. <access>read-write</access>
  132466. <resetValue>0</resetValue>
  132467. <resetMask>0xFF</resetMask>
  132468. <fields>
  132469. <field>
  132470. <name>PRI34</name>
  132471. <description>Priority of interrupt 34</description>
  132472. <bitOffset>0</bitOffset>
  132473. <bitWidth>8</bitWidth>
  132474. <access>read-write</access>
  132475. </field>
  132476. </fields>
  132477. </register>
  132478. <register>
  132479. <name>NVICIP35</name>
  132480. <description>Interrupt Priority Register n</description>
  132481. <addressOffset>0x323</addressOffset>
  132482. <size>8</size>
  132483. <access>read-write</access>
  132484. <resetValue>0</resetValue>
  132485. <resetMask>0xFF</resetMask>
  132486. <fields>
  132487. <field>
  132488. <name>PRI35</name>
  132489. <description>Priority of interrupt 35</description>
  132490. <bitOffset>0</bitOffset>
  132491. <bitWidth>8</bitWidth>
  132492. <access>read-write</access>
  132493. </field>
  132494. </fields>
  132495. </register>
  132496. <register>
  132497. <name>NVICIP36</name>
  132498. <description>Interrupt Priority Register n</description>
  132499. <addressOffset>0x324</addressOffset>
  132500. <size>8</size>
  132501. <access>read-write</access>
  132502. <resetValue>0</resetValue>
  132503. <resetMask>0xFF</resetMask>
  132504. <fields>
  132505. <field>
  132506. <name>PRI36</name>
  132507. <description>Priority of interrupt 36</description>
  132508. <bitOffset>0</bitOffset>
  132509. <bitWidth>8</bitWidth>
  132510. <access>read-write</access>
  132511. </field>
  132512. </fields>
  132513. </register>
  132514. <register>
  132515. <name>NVICIP37</name>
  132516. <description>Interrupt Priority Register n</description>
  132517. <addressOffset>0x325</addressOffset>
  132518. <size>8</size>
  132519. <access>read-write</access>
  132520. <resetValue>0</resetValue>
  132521. <resetMask>0xFF</resetMask>
  132522. <fields>
  132523. <field>
  132524. <name>PRI37</name>
  132525. <description>Priority of interrupt 37</description>
  132526. <bitOffset>0</bitOffset>
  132527. <bitWidth>8</bitWidth>
  132528. <access>read-write</access>
  132529. </field>
  132530. </fields>
  132531. </register>
  132532. <register>
  132533. <name>NVICIP38</name>
  132534. <description>Interrupt Priority Register n</description>
  132535. <addressOffset>0x326</addressOffset>
  132536. <size>8</size>
  132537. <access>read-write</access>
  132538. <resetValue>0</resetValue>
  132539. <resetMask>0xFF</resetMask>
  132540. <fields>
  132541. <field>
  132542. <name>PRI38</name>
  132543. <description>Priority of interrupt 38</description>
  132544. <bitOffset>0</bitOffset>
  132545. <bitWidth>8</bitWidth>
  132546. <access>read-write</access>
  132547. </field>
  132548. </fields>
  132549. </register>
  132550. <register>
  132551. <name>NVICIP39</name>
  132552. <description>Interrupt Priority Register n</description>
  132553. <addressOffset>0x327</addressOffset>
  132554. <size>8</size>
  132555. <access>read-write</access>
  132556. <resetValue>0</resetValue>
  132557. <resetMask>0xFF</resetMask>
  132558. <fields>
  132559. <field>
  132560. <name>PRI39</name>
  132561. <description>Priority of interrupt 39</description>
  132562. <bitOffset>0</bitOffset>
  132563. <bitWidth>8</bitWidth>
  132564. <access>read-write</access>
  132565. </field>
  132566. </fields>
  132567. </register>
  132568. <register>
  132569. <name>NVICIP40</name>
  132570. <description>Interrupt Priority Register n</description>
  132571. <addressOffset>0x328</addressOffset>
  132572. <size>8</size>
  132573. <access>read-write</access>
  132574. <resetValue>0</resetValue>
  132575. <resetMask>0xFF</resetMask>
  132576. <fields>
  132577. <field>
  132578. <name>PRI40</name>
  132579. <description>Priority of interrupt 40</description>
  132580. <bitOffset>0</bitOffset>
  132581. <bitWidth>8</bitWidth>
  132582. <access>read-write</access>
  132583. </field>
  132584. </fields>
  132585. </register>
  132586. <register>
  132587. <name>NVICIP41</name>
  132588. <description>Interrupt Priority Register n</description>
  132589. <addressOffset>0x329</addressOffset>
  132590. <size>8</size>
  132591. <access>read-write</access>
  132592. <resetValue>0</resetValue>
  132593. <resetMask>0xFF</resetMask>
  132594. <fields>
  132595. <field>
  132596. <name>PRI41</name>
  132597. <description>Priority of interrupt 41</description>
  132598. <bitOffset>0</bitOffset>
  132599. <bitWidth>8</bitWidth>
  132600. <access>read-write</access>
  132601. </field>
  132602. </fields>
  132603. </register>
  132604. <register>
  132605. <name>NVICIP42</name>
  132606. <description>Interrupt Priority Register n</description>
  132607. <addressOffset>0x32A</addressOffset>
  132608. <size>8</size>
  132609. <access>read-write</access>
  132610. <resetValue>0</resetValue>
  132611. <resetMask>0xFF</resetMask>
  132612. <fields>
  132613. <field>
  132614. <name>PRI42</name>
  132615. <description>Priority of interrupt 42</description>
  132616. <bitOffset>0</bitOffset>
  132617. <bitWidth>8</bitWidth>
  132618. <access>read-write</access>
  132619. </field>
  132620. </fields>
  132621. </register>
  132622. <register>
  132623. <name>NVICIP43</name>
  132624. <description>Interrupt Priority Register n</description>
  132625. <addressOffset>0x32B</addressOffset>
  132626. <size>8</size>
  132627. <access>read-write</access>
  132628. <resetValue>0</resetValue>
  132629. <resetMask>0xFF</resetMask>
  132630. <fields>
  132631. <field>
  132632. <name>PRI43</name>
  132633. <description>Priority of interrupt 43</description>
  132634. <bitOffset>0</bitOffset>
  132635. <bitWidth>8</bitWidth>
  132636. <access>read-write</access>
  132637. </field>
  132638. </fields>
  132639. </register>
  132640. <register>
  132641. <name>NVICIP44</name>
  132642. <description>Interrupt Priority Register n</description>
  132643. <addressOffset>0x32C</addressOffset>
  132644. <size>8</size>
  132645. <access>read-write</access>
  132646. <resetValue>0</resetValue>
  132647. <resetMask>0xFF</resetMask>
  132648. <fields>
  132649. <field>
  132650. <name>PRI44</name>
  132651. <description>Priority of interrupt 44</description>
  132652. <bitOffset>0</bitOffset>
  132653. <bitWidth>8</bitWidth>
  132654. <access>read-write</access>
  132655. </field>
  132656. </fields>
  132657. </register>
  132658. <register>
  132659. <name>NVICIP45</name>
  132660. <description>Interrupt Priority Register n</description>
  132661. <addressOffset>0x32D</addressOffset>
  132662. <size>8</size>
  132663. <access>read-write</access>
  132664. <resetValue>0</resetValue>
  132665. <resetMask>0xFF</resetMask>
  132666. <fields>
  132667. <field>
  132668. <name>PRI45</name>
  132669. <description>Priority of interrupt 45</description>
  132670. <bitOffset>0</bitOffset>
  132671. <bitWidth>8</bitWidth>
  132672. <access>read-write</access>
  132673. </field>
  132674. </fields>
  132675. </register>
  132676. <register>
  132677. <name>NVICIP46</name>
  132678. <description>Interrupt Priority Register n</description>
  132679. <addressOffset>0x32E</addressOffset>
  132680. <size>8</size>
  132681. <access>read-write</access>
  132682. <resetValue>0</resetValue>
  132683. <resetMask>0xFF</resetMask>
  132684. <fields>
  132685. <field>
  132686. <name>PRI46</name>
  132687. <description>Priority of interrupt 46</description>
  132688. <bitOffset>0</bitOffset>
  132689. <bitWidth>8</bitWidth>
  132690. <access>read-write</access>
  132691. </field>
  132692. </fields>
  132693. </register>
  132694. <register>
  132695. <name>NVICIP47</name>
  132696. <description>Interrupt Priority Register n</description>
  132697. <addressOffset>0x32F</addressOffset>
  132698. <size>8</size>
  132699. <access>read-write</access>
  132700. <resetValue>0</resetValue>
  132701. <resetMask>0xFF</resetMask>
  132702. <fields>
  132703. <field>
  132704. <name>PRI47</name>
  132705. <description>Priority of interrupt 47</description>
  132706. <bitOffset>0</bitOffset>
  132707. <bitWidth>8</bitWidth>
  132708. <access>read-write</access>
  132709. </field>
  132710. </fields>
  132711. </register>
  132712. <register>
  132713. <name>NVICIP48</name>
  132714. <description>Interrupt Priority Register n</description>
  132715. <addressOffset>0x330</addressOffset>
  132716. <size>8</size>
  132717. <access>read-write</access>
  132718. <resetValue>0</resetValue>
  132719. <resetMask>0xFF</resetMask>
  132720. <fields>
  132721. <field>
  132722. <name>PRI48</name>
  132723. <description>Priority of interrupt 48</description>
  132724. <bitOffset>0</bitOffset>
  132725. <bitWidth>8</bitWidth>
  132726. <access>read-write</access>
  132727. </field>
  132728. </fields>
  132729. </register>
  132730. <register>
  132731. <name>NVICIP49</name>
  132732. <description>Interrupt Priority Register n</description>
  132733. <addressOffset>0x331</addressOffset>
  132734. <size>8</size>
  132735. <access>read-write</access>
  132736. <resetValue>0</resetValue>
  132737. <resetMask>0xFF</resetMask>
  132738. <fields>
  132739. <field>
  132740. <name>PRI49</name>
  132741. <description>Priority of interrupt 49</description>
  132742. <bitOffset>0</bitOffset>
  132743. <bitWidth>8</bitWidth>
  132744. <access>read-write</access>
  132745. </field>
  132746. </fields>
  132747. </register>
  132748. <register>
  132749. <name>NVICIP50</name>
  132750. <description>Interrupt Priority Register n</description>
  132751. <addressOffset>0x332</addressOffset>
  132752. <size>8</size>
  132753. <access>read-write</access>
  132754. <resetValue>0</resetValue>
  132755. <resetMask>0xFF</resetMask>
  132756. <fields>
  132757. <field>
  132758. <name>PRI50</name>
  132759. <description>Priority of interrupt 50</description>
  132760. <bitOffset>0</bitOffset>
  132761. <bitWidth>8</bitWidth>
  132762. <access>read-write</access>
  132763. </field>
  132764. </fields>
  132765. </register>
  132766. <register>
  132767. <name>NVICIP51</name>
  132768. <description>Interrupt Priority Register n</description>
  132769. <addressOffset>0x333</addressOffset>
  132770. <size>8</size>
  132771. <access>read-write</access>
  132772. <resetValue>0</resetValue>
  132773. <resetMask>0xFF</resetMask>
  132774. <fields>
  132775. <field>
  132776. <name>PRI51</name>
  132777. <description>Priority of interrupt 51</description>
  132778. <bitOffset>0</bitOffset>
  132779. <bitWidth>8</bitWidth>
  132780. <access>read-write</access>
  132781. </field>
  132782. </fields>
  132783. </register>
  132784. <register>
  132785. <name>NVICIP52</name>
  132786. <description>Interrupt Priority Register n</description>
  132787. <addressOffset>0x334</addressOffset>
  132788. <size>8</size>
  132789. <access>read-write</access>
  132790. <resetValue>0</resetValue>
  132791. <resetMask>0xFF</resetMask>
  132792. <fields>
  132793. <field>
  132794. <name>PRI52</name>
  132795. <description>Priority of interrupt 52</description>
  132796. <bitOffset>0</bitOffset>
  132797. <bitWidth>8</bitWidth>
  132798. <access>read-write</access>
  132799. </field>
  132800. </fields>
  132801. </register>
  132802. <register>
  132803. <name>NVICIP53</name>
  132804. <description>Interrupt Priority Register n</description>
  132805. <addressOffset>0x335</addressOffset>
  132806. <size>8</size>
  132807. <access>read-write</access>
  132808. <resetValue>0</resetValue>
  132809. <resetMask>0xFF</resetMask>
  132810. <fields>
  132811. <field>
  132812. <name>PRI53</name>
  132813. <description>Priority of interrupt 53</description>
  132814. <bitOffset>0</bitOffset>
  132815. <bitWidth>8</bitWidth>
  132816. <access>read-write</access>
  132817. </field>
  132818. </fields>
  132819. </register>
  132820. <register>
  132821. <name>NVICIP54</name>
  132822. <description>Interrupt Priority Register n</description>
  132823. <addressOffset>0x336</addressOffset>
  132824. <size>8</size>
  132825. <access>read-write</access>
  132826. <resetValue>0</resetValue>
  132827. <resetMask>0xFF</resetMask>
  132828. <fields>
  132829. <field>
  132830. <name>PRI54</name>
  132831. <description>Priority of interrupt 54</description>
  132832. <bitOffset>0</bitOffset>
  132833. <bitWidth>8</bitWidth>
  132834. <access>read-write</access>
  132835. </field>
  132836. </fields>
  132837. </register>
  132838. <register>
  132839. <name>NVICIP55</name>
  132840. <description>Interrupt Priority Register n</description>
  132841. <addressOffset>0x337</addressOffset>
  132842. <size>8</size>
  132843. <access>read-write</access>
  132844. <resetValue>0</resetValue>
  132845. <resetMask>0xFF</resetMask>
  132846. <fields>
  132847. <field>
  132848. <name>PRI55</name>
  132849. <description>Priority of interrupt 55</description>
  132850. <bitOffset>0</bitOffset>
  132851. <bitWidth>8</bitWidth>
  132852. <access>read-write</access>
  132853. </field>
  132854. </fields>
  132855. </register>
  132856. <register>
  132857. <name>NVICIP56</name>
  132858. <description>Interrupt Priority Register n</description>
  132859. <addressOffset>0x338</addressOffset>
  132860. <size>8</size>
  132861. <access>read-write</access>
  132862. <resetValue>0</resetValue>
  132863. <resetMask>0xFF</resetMask>
  132864. <fields>
  132865. <field>
  132866. <name>PRI56</name>
  132867. <description>Priority of interrupt 56</description>
  132868. <bitOffset>0</bitOffset>
  132869. <bitWidth>8</bitWidth>
  132870. <access>read-write</access>
  132871. </field>
  132872. </fields>
  132873. </register>
  132874. <register>
  132875. <name>NVICIP57</name>
  132876. <description>Interrupt Priority Register n</description>
  132877. <addressOffset>0x339</addressOffset>
  132878. <size>8</size>
  132879. <access>read-write</access>
  132880. <resetValue>0</resetValue>
  132881. <resetMask>0xFF</resetMask>
  132882. <fields>
  132883. <field>
  132884. <name>PRI57</name>
  132885. <description>Priority of interrupt 57</description>
  132886. <bitOffset>0</bitOffset>
  132887. <bitWidth>8</bitWidth>
  132888. <access>read-write</access>
  132889. </field>
  132890. </fields>
  132891. </register>
  132892. <register>
  132893. <name>NVICIP58</name>
  132894. <description>Interrupt Priority Register n</description>
  132895. <addressOffset>0x33A</addressOffset>
  132896. <size>8</size>
  132897. <access>read-write</access>
  132898. <resetValue>0</resetValue>
  132899. <resetMask>0xFF</resetMask>
  132900. <fields>
  132901. <field>
  132902. <name>PRI58</name>
  132903. <description>Priority of interrupt 58</description>
  132904. <bitOffset>0</bitOffset>
  132905. <bitWidth>8</bitWidth>
  132906. <access>read-write</access>
  132907. </field>
  132908. </fields>
  132909. </register>
  132910. <register>
  132911. <name>NVICIP59</name>
  132912. <description>Interrupt Priority Register n</description>
  132913. <addressOffset>0x33B</addressOffset>
  132914. <size>8</size>
  132915. <access>read-write</access>
  132916. <resetValue>0</resetValue>
  132917. <resetMask>0xFF</resetMask>
  132918. <fields>
  132919. <field>
  132920. <name>PRI59</name>
  132921. <description>Priority of interrupt 59</description>
  132922. <bitOffset>0</bitOffset>
  132923. <bitWidth>8</bitWidth>
  132924. <access>read-write</access>
  132925. </field>
  132926. </fields>
  132927. </register>
  132928. <register>
  132929. <name>NVICIP60</name>
  132930. <description>Interrupt Priority Register n</description>
  132931. <addressOffset>0x33C</addressOffset>
  132932. <size>8</size>
  132933. <access>read-write</access>
  132934. <resetValue>0</resetValue>
  132935. <resetMask>0xFF</resetMask>
  132936. <fields>
  132937. <field>
  132938. <name>PRI60</name>
  132939. <description>Priority of interrupt 60</description>
  132940. <bitOffset>0</bitOffset>
  132941. <bitWidth>8</bitWidth>
  132942. <access>read-write</access>
  132943. </field>
  132944. </fields>
  132945. </register>
  132946. <register>
  132947. <name>NVICIP61</name>
  132948. <description>Interrupt Priority Register n</description>
  132949. <addressOffset>0x33D</addressOffset>
  132950. <size>8</size>
  132951. <access>read-write</access>
  132952. <resetValue>0</resetValue>
  132953. <resetMask>0xFF</resetMask>
  132954. <fields>
  132955. <field>
  132956. <name>PRI61</name>
  132957. <description>Priority of interrupt 61</description>
  132958. <bitOffset>0</bitOffset>
  132959. <bitWidth>8</bitWidth>
  132960. <access>read-write</access>
  132961. </field>
  132962. </fields>
  132963. </register>
  132964. <register>
  132965. <name>NVICIP62</name>
  132966. <description>Interrupt Priority Register n</description>
  132967. <addressOffset>0x33E</addressOffset>
  132968. <size>8</size>
  132969. <access>read-write</access>
  132970. <resetValue>0</resetValue>
  132971. <resetMask>0xFF</resetMask>
  132972. <fields>
  132973. <field>
  132974. <name>PRI62</name>
  132975. <description>Priority of interrupt 62</description>
  132976. <bitOffset>0</bitOffset>
  132977. <bitWidth>8</bitWidth>
  132978. <access>read-write</access>
  132979. </field>
  132980. </fields>
  132981. </register>
  132982. <register>
  132983. <name>NVICIP63</name>
  132984. <description>Interrupt Priority Register n</description>
  132985. <addressOffset>0x33F</addressOffset>
  132986. <size>8</size>
  132987. <access>read-write</access>
  132988. <resetValue>0</resetValue>
  132989. <resetMask>0xFF</resetMask>
  132990. <fields>
  132991. <field>
  132992. <name>PRI63</name>
  132993. <description>Priority of interrupt 63</description>
  132994. <bitOffset>0</bitOffset>
  132995. <bitWidth>8</bitWidth>
  132996. <access>read-write</access>
  132997. </field>
  132998. </fields>
  132999. </register>
  133000. <register>
  133001. <name>NVICIP64</name>
  133002. <description>Interrupt Priority Register n</description>
  133003. <addressOffset>0x340</addressOffset>
  133004. <size>8</size>
  133005. <access>read-write</access>
  133006. <resetValue>0</resetValue>
  133007. <resetMask>0xFF</resetMask>
  133008. <fields>
  133009. <field>
  133010. <name>PRI64</name>
  133011. <description>Priority of interrupt 64</description>
  133012. <bitOffset>0</bitOffset>
  133013. <bitWidth>8</bitWidth>
  133014. <access>read-write</access>
  133015. </field>
  133016. </fields>
  133017. </register>
  133018. <register>
  133019. <name>NVICIP65</name>
  133020. <description>Interrupt Priority Register n</description>
  133021. <addressOffset>0x341</addressOffset>
  133022. <size>8</size>
  133023. <access>read-write</access>
  133024. <resetValue>0</resetValue>
  133025. <resetMask>0xFF</resetMask>
  133026. <fields>
  133027. <field>
  133028. <name>PRI65</name>
  133029. <description>Priority of interrupt 65</description>
  133030. <bitOffset>0</bitOffset>
  133031. <bitWidth>8</bitWidth>
  133032. <access>read-write</access>
  133033. </field>
  133034. </fields>
  133035. </register>
  133036. <register>
  133037. <name>NVICIP66</name>
  133038. <description>Interrupt Priority Register n</description>
  133039. <addressOffset>0x342</addressOffset>
  133040. <size>8</size>
  133041. <access>read-write</access>
  133042. <resetValue>0</resetValue>
  133043. <resetMask>0xFF</resetMask>
  133044. <fields>
  133045. <field>
  133046. <name>PRI66</name>
  133047. <description>Priority of interrupt 66</description>
  133048. <bitOffset>0</bitOffset>
  133049. <bitWidth>8</bitWidth>
  133050. <access>read-write</access>
  133051. </field>
  133052. </fields>
  133053. </register>
  133054. <register>
  133055. <name>NVICIP67</name>
  133056. <description>Interrupt Priority Register n</description>
  133057. <addressOffset>0x343</addressOffset>
  133058. <size>8</size>
  133059. <access>read-write</access>
  133060. <resetValue>0</resetValue>
  133061. <resetMask>0xFF</resetMask>
  133062. <fields>
  133063. <field>
  133064. <name>PRI67</name>
  133065. <description>Priority of interrupt 67</description>
  133066. <bitOffset>0</bitOffset>
  133067. <bitWidth>8</bitWidth>
  133068. <access>read-write</access>
  133069. </field>
  133070. </fields>
  133071. </register>
  133072. <register>
  133073. <name>NVICIP68</name>
  133074. <description>Interrupt Priority Register n</description>
  133075. <addressOffset>0x344</addressOffset>
  133076. <size>8</size>
  133077. <access>read-write</access>
  133078. <resetValue>0</resetValue>
  133079. <resetMask>0xFF</resetMask>
  133080. <fields>
  133081. <field>
  133082. <name>PRI68</name>
  133083. <description>Priority of interrupt 68</description>
  133084. <bitOffset>0</bitOffset>
  133085. <bitWidth>8</bitWidth>
  133086. <access>read-write</access>
  133087. </field>
  133088. </fields>
  133089. </register>
  133090. <register>
  133091. <name>NVICIP69</name>
  133092. <description>Interrupt Priority Register n</description>
  133093. <addressOffset>0x345</addressOffset>
  133094. <size>8</size>
  133095. <access>read-write</access>
  133096. <resetValue>0</resetValue>
  133097. <resetMask>0xFF</resetMask>
  133098. <fields>
  133099. <field>
  133100. <name>PRI69</name>
  133101. <description>Priority of interrupt 69</description>
  133102. <bitOffset>0</bitOffset>
  133103. <bitWidth>8</bitWidth>
  133104. <access>read-write</access>
  133105. </field>
  133106. </fields>
  133107. </register>
  133108. <register>
  133109. <name>NVICIP70</name>
  133110. <description>Interrupt Priority Register n</description>
  133111. <addressOffset>0x346</addressOffset>
  133112. <size>8</size>
  133113. <access>read-write</access>
  133114. <resetValue>0</resetValue>
  133115. <resetMask>0xFF</resetMask>
  133116. <fields>
  133117. <field>
  133118. <name>PRI70</name>
  133119. <description>Priority of interrupt 70</description>
  133120. <bitOffset>0</bitOffset>
  133121. <bitWidth>8</bitWidth>
  133122. <access>read-write</access>
  133123. </field>
  133124. </fields>
  133125. </register>
  133126. <register>
  133127. <name>NVICIP71</name>
  133128. <description>Interrupt Priority Register n</description>
  133129. <addressOffset>0x347</addressOffset>
  133130. <size>8</size>
  133131. <access>read-write</access>
  133132. <resetValue>0</resetValue>
  133133. <resetMask>0xFF</resetMask>
  133134. <fields>
  133135. <field>
  133136. <name>PRI71</name>
  133137. <description>Priority of interrupt 71</description>
  133138. <bitOffset>0</bitOffset>
  133139. <bitWidth>8</bitWidth>
  133140. <access>read-write</access>
  133141. </field>
  133142. </fields>
  133143. </register>
  133144. <register>
  133145. <name>NVICIP72</name>
  133146. <description>Interrupt Priority Register n</description>
  133147. <addressOffset>0x348</addressOffset>
  133148. <size>8</size>
  133149. <access>read-write</access>
  133150. <resetValue>0</resetValue>
  133151. <resetMask>0xFF</resetMask>
  133152. <fields>
  133153. <field>
  133154. <name>PRI72</name>
  133155. <description>Priority of interrupt 72</description>
  133156. <bitOffset>0</bitOffset>
  133157. <bitWidth>8</bitWidth>
  133158. <access>read-write</access>
  133159. </field>
  133160. </fields>
  133161. </register>
  133162. <register>
  133163. <name>NVICIP73</name>
  133164. <description>Interrupt Priority Register n</description>
  133165. <addressOffset>0x349</addressOffset>
  133166. <size>8</size>
  133167. <access>read-write</access>
  133168. <resetValue>0</resetValue>
  133169. <resetMask>0xFF</resetMask>
  133170. <fields>
  133171. <field>
  133172. <name>PRI73</name>
  133173. <description>Priority of interrupt 73</description>
  133174. <bitOffset>0</bitOffset>
  133175. <bitWidth>8</bitWidth>
  133176. <access>read-write</access>
  133177. </field>
  133178. </fields>
  133179. </register>
  133180. <register>
  133181. <name>NVICIP74</name>
  133182. <description>Interrupt Priority Register n</description>
  133183. <addressOffset>0x34A</addressOffset>
  133184. <size>8</size>
  133185. <access>read-write</access>
  133186. <resetValue>0</resetValue>
  133187. <resetMask>0xFF</resetMask>
  133188. <fields>
  133189. <field>
  133190. <name>PRI74</name>
  133191. <description>Priority of interrupt 74</description>
  133192. <bitOffset>0</bitOffset>
  133193. <bitWidth>8</bitWidth>
  133194. <access>read-write</access>
  133195. </field>
  133196. </fields>
  133197. </register>
  133198. <register>
  133199. <name>NVICIP75</name>
  133200. <description>Interrupt Priority Register n</description>
  133201. <addressOffset>0x34B</addressOffset>
  133202. <size>8</size>
  133203. <access>read-write</access>
  133204. <resetValue>0</resetValue>
  133205. <resetMask>0xFF</resetMask>
  133206. <fields>
  133207. <field>
  133208. <name>PRI75</name>
  133209. <description>Priority of interrupt 75</description>
  133210. <bitOffset>0</bitOffset>
  133211. <bitWidth>8</bitWidth>
  133212. <access>read-write</access>
  133213. </field>
  133214. </fields>
  133215. </register>
  133216. <register>
  133217. <name>NVICIP76</name>
  133218. <description>Interrupt Priority Register n</description>
  133219. <addressOffset>0x34C</addressOffset>
  133220. <size>8</size>
  133221. <access>read-write</access>
  133222. <resetValue>0</resetValue>
  133223. <resetMask>0xFF</resetMask>
  133224. <fields>
  133225. <field>
  133226. <name>PRI76</name>
  133227. <description>Priority of interrupt 76</description>
  133228. <bitOffset>0</bitOffset>
  133229. <bitWidth>8</bitWidth>
  133230. <access>read-write</access>
  133231. </field>
  133232. </fields>
  133233. </register>
  133234. <register>
  133235. <name>NVICIP77</name>
  133236. <description>Interrupt Priority Register n</description>
  133237. <addressOffset>0x34D</addressOffset>
  133238. <size>8</size>
  133239. <access>read-write</access>
  133240. <resetValue>0</resetValue>
  133241. <resetMask>0xFF</resetMask>
  133242. <fields>
  133243. <field>
  133244. <name>PRI77</name>
  133245. <description>Priority of interrupt 77</description>
  133246. <bitOffset>0</bitOffset>
  133247. <bitWidth>8</bitWidth>
  133248. <access>read-write</access>
  133249. </field>
  133250. </fields>
  133251. </register>
  133252. <register>
  133253. <name>NVICIP78</name>
  133254. <description>Interrupt Priority Register n</description>
  133255. <addressOffset>0x34E</addressOffset>
  133256. <size>8</size>
  133257. <access>read-write</access>
  133258. <resetValue>0</resetValue>
  133259. <resetMask>0xFF</resetMask>
  133260. <fields>
  133261. <field>
  133262. <name>PRI78</name>
  133263. <description>Priority of interrupt 78</description>
  133264. <bitOffset>0</bitOffset>
  133265. <bitWidth>8</bitWidth>
  133266. <access>read-write</access>
  133267. </field>
  133268. </fields>
  133269. </register>
  133270. <register>
  133271. <name>NVICIP79</name>
  133272. <description>Interrupt Priority Register n</description>
  133273. <addressOffset>0x34F</addressOffset>
  133274. <size>8</size>
  133275. <access>read-write</access>
  133276. <resetValue>0</resetValue>
  133277. <resetMask>0xFF</resetMask>
  133278. <fields>
  133279. <field>
  133280. <name>PRI79</name>
  133281. <description>Priority of interrupt 79</description>
  133282. <bitOffset>0</bitOffset>
  133283. <bitWidth>8</bitWidth>
  133284. <access>read-write</access>
  133285. </field>
  133286. </fields>
  133287. </register>
  133288. <register>
  133289. <name>NVICIP80</name>
  133290. <description>Interrupt Priority Register n</description>
  133291. <addressOffset>0x350</addressOffset>
  133292. <size>8</size>
  133293. <access>read-write</access>
  133294. <resetValue>0</resetValue>
  133295. <resetMask>0xFF</resetMask>
  133296. <fields>
  133297. <field>
  133298. <name>PRI80</name>
  133299. <description>Priority of interrupt 80</description>
  133300. <bitOffset>0</bitOffset>
  133301. <bitWidth>8</bitWidth>
  133302. <access>read-write</access>
  133303. </field>
  133304. </fields>
  133305. </register>
  133306. <register>
  133307. <name>NVICIP81</name>
  133308. <description>Interrupt Priority Register n</description>
  133309. <addressOffset>0x351</addressOffset>
  133310. <size>8</size>
  133311. <access>read-write</access>
  133312. <resetValue>0</resetValue>
  133313. <resetMask>0xFF</resetMask>
  133314. <fields>
  133315. <field>
  133316. <name>PRI81</name>
  133317. <description>Priority of interrupt 81</description>
  133318. <bitOffset>0</bitOffset>
  133319. <bitWidth>8</bitWidth>
  133320. <access>read-write</access>
  133321. </field>
  133322. </fields>
  133323. </register>
  133324. <register>
  133325. <name>NVICIP82</name>
  133326. <description>Interrupt Priority Register n</description>
  133327. <addressOffset>0x352</addressOffset>
  133328. <size>8</size>
  133329. <access>read-write</access>
  133330. <resetValue>0</resetValue>
  133331. <resetMask>0xFF</resetMask>
  133332. <fields>
  133333. <field>
  133334. <name>PRI82</name>
  133335. <description>Priority of interrupt 82</description>
  133336. <bitOffset>0</bitOffset>
  133337. <bitWidth>8</bitWidth>
  133338. <access>read-write</access>
  133339. </field>
  133340. </fields>
  133341. </register>
  133342. <register>
  133343. <name>NVICIP83</name>
  133344. <description>Interrupt Priority Register n</description>
  133345. <addressOffset>0x353</addressOffset>
  133346. <size>8</size>
  133347. <access>read-write</access>
  133348. <resetValue>0</resetValue>
  133349. <resetMask>0xFF</resetMask>
  133350. <fields>
  133351. <field>
  133352. <name>PRI83</name>
  133353. <description>Priority of interrupt 83</description>
  133354. <bitOffset>0</bitOffset>
  133355. <bitWidth>8</bitWidth>
  133356. <access>read-write</access>
  133357. </field>
  133358. </fields>
  133359. </register>
  133360. <register>
  133361. <name>NVICIP84</name>
  133362. <description>Interrupt Priority Register n</description>
  133363. <addressOffset>0x354</addressOffset>
  133364. <size>8</size>
  133365. <access>read-write</access>
  133366. <resetValue>0</resetValue>
  133367. <resetMask>0xFF</resetMask>
  133368. <fields>
  133369. <field>
  133370. <name>PRI84</name>
  133371. <description>Priority of interrupt 84</description>
  133372. <bitOffset>0</bitOffset>
  133373. <bitWidth>8</bitWidth>
  133374. <access>read-write</access>
  133375. </field>
  133376. </fields>
  133377. </register>
  133378. <register>
  133379. <name>NVICIP85</name>
  133380. <description>Interrupt Priority Register n</description>
  133381. <addressOffset>0x355</addressOffset>
  133382. <size>8</size>
  133383. <access>read-write</access>
  133384. <resetValue>0</resetValue>
  133385. <resetMask>0xFF</resetMask>
  133386. <fields>
  133387. <field>
  133388. <name>PRI85</name>
  133389. <description>Priority of interrupt 85</description>
  133390. <bitOffset>0</bitOffset>
  133391. <bitWidth>8</bitWidth>
  133392. <access>read-write</access>
  133393. </field>
  133394. </fields>
  133395. </register>
  133396. <register>
  133397. <name>NVICIP86</name>
  133398. <description>Interrupt Priority Register n</description>
  133399. <addressOffset>0x356</addressOffset>
  133400. <size>8</size>
  133401. <access>read-write</access>
  133402. <resetValue>0</resetValue>
  133403. <resetMask>0xFF</resetMask>
  133404. <fields>
  133405. <field>
  133406. <name>PRI86</name>
  133407. <description>Priority of interrupt 86</description>
  133408. <bitOffset>0</bitOffset>
  133409. <bitWidth>8</bitWidth>
  133410. <access>read-write</access>
  133411. </field>
  133412. </fields>
  133413. </register>
  133414. <register>
  133415. <name>NVICIP87</name>
  133416. <description>Interrupt Priority Register n</description>
  133417. <addressOffset>0x357</addressOffset>
  133418. <size>8</size>
  133419. <access>read-write</access>
  133420. <resetValue>0</resetValue>
  133421. <resetMask>0xFF</resetMask>
  133422. <fields>
  133423. <field>
  133424. <name>PRI87</name>
  133425. <description>Priority of interrupt 87</description>
  133426. <bitOffset>0</bitOffset>
  133427. <bitWidth>8</bitWidth>
  133428. <access>read-write</access>
  133429. </field>
  133430. </fields>
  133431. </register>
  133432. <register>
  133433. <name>NVICIP88</name>
  133434. <description>Interrupt Priority Register n</description>
  133435. <addressOffset>0x358</addressOffset>
  133436. <size>8</size>
  133437. <access>read-write</access>
  133438. <resetValue>0</resetValue>
  133439. <resetMask>0xFF</resetMask>
  133440. <fields>
  133441. <field>
  133442. <name>PRI88</name>
  133443. <description>Priority of interrupt 88</description>
  133444. <bitOffset>0</bitOffset>
  133445. <bitWidth>8</bitWidth>
  133446. <access>read-write</access>
  133447. </field>
  133448. </fields>
  133449. </register>
  133450. <register>
  133451. <name>NVICIP89</name>
  133452. <description>Interrupt Priority Register n</description>
  133453. <addressOffset>0x359</addressOffset>
  133454. <size>8</size>
  133455. <access>read-write</access>
  133456. <resetValue>0</resetValue>
  133457. <resetMask>0xFF</resetMask>
  133458. <fields>
  133459. <field>
  133460. <name>PRI89</name>
  133461. <description>Priority of interrupt 89</description>
  133462. <bitOffset>0</bitOffset>
  133463. <bitWidth>8</bitWidth>
  133464. <access>read-write</access>
  133465. </field>
  133466. </fields>
  133467. </register>
  133468. <register>
  133469. <name>NVICIP90</name>
  133470. <description>Interrupt Priority Register n</description>
  133471. <addressOffset>0x35A</addressOffset>
  133472. <size>8</size>
  133473. <access>read-write</access>
  133474. <resetValue>0</resetValue>
  133475. <resetMask>0xFF</resetMask>
  133476. <fields>
  133477. <field>
  133478. <name>PRI90</name>
  133479. <description>Priority of interrupt 90</description>
  133480. <bitOffset>0</bitOffset>
  133481. <bitWidth>8</bitWidth>
  133482. <access>read-write</access>
  133483. </field>
  133484. </fields>
  133485. </register>
  133486. <register>
  133487. <name>NVICIP91</name>
  133488. <description>Interrupt Priority Register n</description>
  133489. <addressOffset>0x35B</addressOffset>
  133490. <size>8</size>
  133491. <access>read-write</access>
  133492. <resetValue>0</resetValue>
  133493. <resetMask>0xFF</resetMask>
  133494. <fields>
  133495. <field>
  133496. <name>PRI91</name>
  133497. <description>Priority of interrupt 91</description>
  133498. <bitOffset>0</bitOffset>
  133499. <bitWidth>8</bitWidth>
  133500. <access>read-write</access>
  133501. </field>
  133502. </fields>
  133503. </register>
  133504. <register>
  133505. <name>NVICIP92</name>
  133506. <description>Interrupt Priority Register n</description>
  133507. <addressOffset>0x35C</addressOffset>
  133508. <size>8</size>
  133509. <access>read-write</access>
  133510. <resetValue>0</resetValue>
  133511. <resetMask>0xFF</resetMask>
  133512. <fields>
  133513. <field>
  133514. <name>PRI92</name>
  133515. <description>Priority of interrupt 92</description>
  133516. <bitOffset>0</bitOffset>
  133517. <bitWidth>8</bitWidth>
  133518. <access>read-write</access>
  133519. </field>
  133520. </fields>
  133521. </register>
  133522. <register>
  133523. <name>NVICIP93</name>
  133524. <description>Interrupt Priority Register n</description>
  133525. <addressOffset>0x35D</addressOffset>
  133526. <size>8</size>
  133527. <access>read-write</access>
  133528. <resetValue>0</resetValue>
  133529. <resetMask>0xFF</resetMask>
  133530. <fields>
  133531. <field>
  133532. <name>PRI93</name>
  133533. <description>Priority of interrupt 93</description>
  133534. <bitOffset>0</bitOffset>
  133535. <bitWidth>8</bitWidth>
  133536. <access>read-write</access>
  133537. </field>
  133538. </fields>
  133539. </register>
  133540. <register>
  133541. <name>NVICIP94</name>
  133542. <description>Interrupt Priority Register n</description>
  133543. <addressOffset>0x35E</addressOffset>
  133544. <size>8</size>
  133545. <access>read-write</access>
  133546. <resetValue>0</resetValue>
  133547. <resetMask>0xFF</resetMask>
  133548. <fields>
  133549. <field>
  133550. <name>PRI94</name>
  133551. <description>Priority of interrupt 94</description>
  133552. <bitOffset>0</bitOffset>
  133553. <bitWidth>8</bitWidth>
  133554. <access>read-write</access>
  133555. </field>
  133556. </fields>
  133557. </register>
  133558. <register>
  133559. <name>NVICIP95</name>
  133560. <description>Interrupt Priority Register n</description>
  133561. <addressOffset>0x35F</addressOffset>
  133562. <size>8</size>
  133563. <access>read-write</access>
  133564. <resetValue>0</resetValue>
  133565. <resetMask>0xFF</resetMask>
  133566. <fields>
  133567. <field>
  133568. <name>PRI95</name>
  133569. <description>Priority of interrupt 95</description>
  133570. <bitOffset>0</bitOffset>
  133571. <bitWidth>8</bitWidth>
  133572. <access>read-write</access>
  133573. </field>
  133574. </fields>
  133575. </register>
  133576. <register>
  133577. <name>NVICIP96</name>
  133578. <description>Interrupt Priority Register n</description>
  133579. <addressOffset>0x360</addressOffset>
  133580. <size>8</size>
  133581. <access>read-write</access>
  133582. <resetValue>0</resetValue>
  133583. <resetMask>0xFF</resetMask>
  133584. <fields>
  133585. <field>
  133586. <name>PRI96</name>
  133587. <description>Priority of interrupt 96</description>
  133588. <bitOffset>0</bitOffset>
  133589. <bitWidth>8</bitWidth>
  133590. <access>read-write</access>
  133591. </field>
  133592. </fields>
  133593. </register>
  133594. <register>
  133595. <name>NVICIP97</name>
  133596. <description>Interrupt Priority Register n</description>
  133597. <addressOffset>0x361</addressOffset>
  133598. <size>8</size>
  133599. <access>read-write</access>
  133600. <resetValue>0</resetValue>
  133601. <resetMask>0xFF</resetMask>
  133602. <fields>
  133603. <field>
  133604. <name>PRI97</name>
  133605. <description>Priority of interrupt 97</description>
  133606. <bitOffset>0</bitOffset>
  133607. <bitWidth>8</bitWidth>
  133608. <access>read-write</access>
  133609. </field>
  133610. </fields>
  133611. </register>
  133612. <register>
  133613. <name>NVICIP98</name>
  133614. <description>Interrupt Priority Register n</description>
  133615. <addressOffset>0x362</addressOffset>
  133616. <size>8</size>
  133617. <access>read-write</access>
  133618. <resetValue>0</resetValue>
  133619. <resetMask>0xFF</resetMask>
  133620. <fields>
  133621. <field>
  133622. <name>PRI98</name>
  133623. <description>Priority of interrupt 98</description>
  133624. <bitOffset>0</bitOffset>
  133625. <bitWidth>8</bitWidth>
  133626. <access>read-write</access>
  133627. </field>
  133628. </fields>
  133629. </register>
  133630. <register>
  133631. <name>NVICIP99</name>
  133632. <description>Interrupt Priority Register n</description>
  133633. <addressOffset>0x363</addressOffset>
  133634. <size>8</size>
  133635. <access>read-write</access>
  133636. <resetValue>0</resetValue>
  133637. <resetMask>0xFF</resetMask>
  133638. <fields>
  133639. <field>
  133640. <name>PRI99</name>
  133641. <description>Priority of interrupt 99</description>
  133642. <bitOffset>0</bitOffset>
  133643. <bitWidth>8</bitWidth>
  133644. <access>read-write</access>
  133645. </field>
  133646. </fields>
  133647. </register>
  133648. <register>
  133649. <name>NVICIP100</name>
  133650. <description>Interrupt Priority Register n</description>
  133651. <addressOffset>0x364</addressOffset>
  133652. <size>8</size>
  133653. <access>read-write</access>
  133654. <resetValue>0</resetValue>
  133655. <resetMask>0xFF</resetMask>
  133656. <fields>
  133657. <field>
  133658. <name>PRI100</name>
  133659. <description>Priority of interrupt 100</description>
  133660. <bitOffset>0</bitOffset>
  133661. <bitWidth>8</bitWidth>
  133662. <access>read-write</access>
  133663. </field>
  133664. </fields>
  133665. </register>
  133666. <register>
  133667. <name>NVICIP101</name>
  133668. <description>Interrupt Priority Register n</description>
  133669. <addressOffset>0x365</addressOffset>
  133670. <size>8</size>
  133671. <access>read-write</access>
  133672. <resetValue>0</resetValue>
  133673. <resetMask>0xFF</resetMask>
  133674. <fields>
  133675. <field>
  133676. <name>PRI101</name>
  133677. <description>Priority of interrupt 101</description>
  133678. <bitOffset>0</bitOffset>
  133679. <bitWidth>8</bitWidth>
  133680. <access>read-write</access>
  133681. </field>
  133682. </fields>
  133683. </register>
  133684. <register>
  133685. <name>NVICIP102</name>
  133686. <description>Interrupt Priority Register n</description>
  133687. <addressOffset>0x366</addressOffset>
  133688. <size>8</size>
  133689. <access>read-write</access>
  133690. <resetValue>0</resetValue>
  133691. <resetMask>0xFF</resetMask>
  133692. <fields>
  133693. <field>
  133694. <name>PRI102</name>
  133695. <description>Priority of interrupt 102</description>
  133696. <bitOffset>0</bitOffset>
  133697. <bitWidth>8</bitWidth>
  133698. <access>read-write</access>
  133699. </field>
  133700. </fields>
  133701. </register>
  133702. <register>
  133703. <name>NVICIP103</name>
  133704. <description>Interrupt Priority Register n</description>
  133705. <addressOffset>0x367</addressOffset>
  133706. <size>8</size>
  133707. <access>read-write</access>
  133708. <resetValue>0</resetValue>
  133709. <resetMask>0xFF</resetMask>
  133710. <fields>
  133711. <field>
  133712. <name>PRI103</name>
  133713. <description>Priority of interrupt 103</description>
  133714. <bitOffset>0</bitOffset>
  133715. <bitWidth>8</bitWidth>
  133716. <access>read-write</access>
  133717. </field>
  133718. </fields>
  133719. </register>
  133720. <register>
  133721. <name>NVICIP104</name>
  133722. <description>Interrupt Priority Register n</description>
  133723. <addressOffset>0x368</addressOffset>
  133724. <size>8</size>
  133725. <access>read-write</access>
  133726. <resetValue>0</resetValue>
  133727. <resetMask>0xFF</resetMask>
  133728. <fields>
  133729. <field>
  133730. <name>PRI104</name>
  133731. <description>Priority of interrupt 104</description>
  133732. <bitOffset>0</bitOffset>
  133733. <bitWidth>8</bitWidth>
  133734. <access>read-write</access>
  133735. </field>
  133736. </fields>
  133737. </register>
  133738. <register>
  133739. <name>NVICIP105</name>
  133740. <description>Interrupt Priority Register n</description>
  133741. <addressOffset>0x369</addressOffset>
  133742. <size>8</size>
  133743. <access>read-write</access>
  133744. <resetValue>0</resetValue>
  133745. <resetMask>0xFF</resetMask>
  133746. <fields>
  133747. <field>
  133748. <name>PRI105</name>
  133749. <description>Priority of interrupt 105</description>
  133750. <bitOffset>0</bitOffset>
  133751. <bitWidth>8</bitWidth>
  133752. <access>read-write</access>
  133753. </field>
  133754. </fields>
  133755. </register>
  133756. <register>
  133757. <name>NVICSTIR</name>
  133758. <description>Software Trigger Interrupt Register</description>
  133759. <addressOffset>0xE00</addressOffset>
  133760. <size>32</size>
  133761. <access>read-write</access>
  133762. <resetValue>0</resetValue>
  133763. <resetMask>0xFFFFFFFF</resetMask>
  133764. <fields>
  133765. <field>
  133766. <name>INTID</name>
  133767. <description>Interrupt ID of the interrupt to trigger, in the range 0-239. For example, a value of 0x03 specifies interrupt IRQ3.</description>
  133768. <bitOffset>0</bitOffset>
  133769. <bitWidth>9</bitWidth>
  133770. <access>read-write</access>
  133771. </field>
  133772. </fields>
  133773. </register>
  133774. </registers>
  133775. </peripheral>
  133776. <peripheral>
  133777. <name>MCM</name>
  133778. <description>Core Platform Miscellaneous Control Module</description>
  133779. <prependToName>MCM_</prependToName>
  133780. <baseAddress>0xE0080000</baseAddress>
  133781. <addressBlock>
  133782. <offset>0x8</offset>
  133783. <size>0x2C</size>
  133784. <usage>registers</usage>
  133785. </addressBlock>
  133786. <interrupt>
  133787. <name>MCM</name>
  133788. <value>17</value>
  133789. </interrupt>
  133790. <registers>
  133791. <register>
  133792. <name>PLASC</name>
  133793. <description>Crossbar Switch (AXBS) Slave Configuration</description>
  133794. <addressOffset>0x8</addressOffset>
  133795. <size>16</size>
  133796. <access>read-only</access>
  133797. <resetValue>0x1F</resetValue>
  133798. <resetMask>0xFFFF</resetMask>
  133799. <fields>
  133800. <field>
  133801. <name>ASC</name>
  133802. <description>Each bit in the ASC field indicates whether there is a corresponding connection to the crossbar switch&apos;s slave input port.</description>
  133803. <bitOffset>0</bitOffset>
  133804. <bitWidth>8</bitWidth>
  133805. <access>read-only</access>
  133806. <enumeratedValues>
  133807. <enumeratedValue>
  133808. <name>0</name>
  133809. <description>A bus slave connection to AXBS input port n is absent</description>
  133810. <value>#0</value>
  133811. </enumeratedValue>
  133812. <enumeratedValue>
  133813. <name>1</name>
  133814. <description>A bus slave connection to AXBS input port n is present</description>
  133815. <value>#1</value>
  133816. </enumeratedValue>
  133817. </enumeratedValues>
  133818. </field>
  133819. </fields>
  133820. </register>
  133821. <register>
  133822. <name>PLAMC</name>
  133823. <description>Crossbar Switch (AXBS) Master Configuration</description>
  133824. <addressOffset>0xA</addressOffset>
  133825. <size>16</size>
  133826. <access>read-only</access>
  133827. <resetValue>0x37</resetValue>
  133828. <resetMask>0xFFFF</resetMask>
  133829. <fields>
  133830. <field>
  133831. <name>AMC</name>
  133832. <description>Each bit in the AMC field indicates whether there is a corresponding connection to the AXBS master input port.</description>
  133833. <bitOffset>0</bitOffset>
  133834. <bitWidth>8</bitWidth>
  133835. <access>read-only</access>
  133836. <enumeratedValues>
  133837. <enumeratedValue>
  133838. <name>0</name>
  133839. <description>A bus master connection to AXBS input port n is absent</description>
  133840. <value>#0</value>
  133841. </enumeratedValue>
  133842. <enumeratedValue>
  133843. <name>1</name>
  133844. <description>A bus master connection to AXBS input port n is present</description>
  133845. <value>#1</value>
  133846. </enumeratedValue>
  133847. </enumeratedValues>
  133848. </field>
  133849. </fields>
  133850. </register>
  133851. <register>
  133852. <name>CR</name>
  133853. <description>Control Register</description>
  133854. <addressOffset>0xC</addressOffset>
  133855. <size>32</size>
  133856. <access>read-write</access>
  133857. <resetValue>0</resetValue>
  133858. <resetMask>0xFFFFFFFF</resetMask>
  133859. <fields>
  133860. <field>
  133861. <name>SRAMUAP</name>
  133862. <description>SRAM_U arbitration priority</description>
  133863. <bitOffset>24</bitOffset>
  133864. <bitWidth>2</bitWidth>
  133865. <access>read-write</access>
  133866. <enumeratedValues>
  133867. <enumeratedValue>
  133868. <name>00</name>
  133869. <description>Round robin</description>
  133870. <value>#00</value>
  133871. </enumeratedValue>
  133872. <enumeratedValue>
  133873. <name>01</name>
  133874. <description>Special round robin (favors SRAM backoor accesses over the processor)</description>
  133875. <value>#01</value>
  133876. </enumeratedValue>
  133877. <enumeratedValue>
  133878. <name>10</name>
  133879. <description>Fixed priority. Processor has highest, backdoor has lowest</description>
  133880. <value>#10</value>
  133881. </enumeratedValue>
  133882. <enumeratedValue>
  133883. <name>11</name>
  133884. <description>Fixed priority. Backdoor has highest, processor has lowest</description>
  133885. <value>#11</value>
  133886. </enumeratedValue>
  133887. </enumeratedValues>
  133888. </field>
  133889. <field>
  133890. <name>SRAMUWP</name>
  133891. <description>SRAM_U write protect</description>
  133892. <bitOffset>26</bitOffset>
  133893. <bitWidth>1</bitWidth>
  133894. <access>read-write</access>
  133895. </field>
  133896. <field>
  133897. <name>SRAMLAP</name>
  133898. <description>SRAM_L arbitration priority</description>
  133899. <bitOffset>28</bitOffset>
  133900. <bitWidth>2</bitWidth>
  133901. <access>read-write</access>
  133902. <enumeratedValues>
  133903. <enumeratedValue>
  133904. <name>00</name>
  133905. <description>Round robin</description>
  133906. <value>#00</value>
  133907. </enumeratedValue>
  133908. <enumeratedValue>
  133909. <name>01</name>
  133910. <description>Special round robin (favors SRAM backoor accesses over the processor)</description>
  133911. <value>#01</value>
  133912. </enumeratedValue>
  133913. <enumeratedValue>
  133914. <name>10</name>
  133915. <description>Fixed priority. Processor has highest, backdoor has lowest</description>
  133916. <value>#10</value>
  133917. </enumeratedValue>
  133918. <enumeratedValue>
  133919. <name>11</name>
  133920. <description>Fixed priority. Backdoor has highest, processor has lowest</description>
  133921. <value>#11</value>
  133922. </enumeratedValue>
  133923. </enumeratedValues>
  133924. </field>
  133925. <field>
  133926. <name>SRAMLWP</name>
  133927. <description>SRAM_L Write Protect</description>
  133928. <bitOffset>30</bitOffset>
  133929. <bitWidth>1</bitWidth>
  133930. <access>read-write</access>
  133931. </field>
  133932. </fields>
  133933. </register>
  133934. <register>
  133935. <name>ISCR</name>
  133936. <description>Interrupt Status Register</description>
  133937. <addressOffset>0x10</addressOffset>
  133938. <size>32</size>
  133939. <access>read-write</access>
  133940. <resetValue>0</resetValue>
  133941. <resetMask>0xFFFFFFFF</resetMask>
  133942. <fields>
  133943. <field>
  133944. <name>IRQ</name>
  133945. <description>Normal Interrupt Pending</description>
  133946. <bitOffset>1</bitOffset>
  133947. <bitWidth>1</bitWidth>
  133948. <access>read-write</access>
  133949. <enumeratedValues>
  133950. <enumeratedValue>
  133951. <name>0</name>
  133952. <description>No pending interrupt</description>
  133953. <value>#0</value>
  133954. </enumeratedValue>
  133955. <enumeratedValue>
  133956. <name>1</name>
  133957. <description>Due to the ETB counter expiring, a normal interrupt is pending</description>
  133958. <value>#1</value>
  133959. </enumeratedValue>
  133960. </enumeratedValues>
  133961. </field>
  133962. <field>
  133963. <name>NMI</name>
  133964. <description>Non-maskable Interrupt Pending</description>
  133965. <bitOffset>2</bitOffset>
  133966. <bitWidth>1</bitWidth>
  133967. <access>read-write</access>
  133968. <enumeratedValues>
  133969. <enumeratedValue>
  133970. <name>0</name>
  133971. <description>No pending NMI</description>
  133972. <value>#0</value>
  133973. </enumeratedValue>
  133974. <enumeratedValue>
  133975. <name>1</name>
  133976. <description>Due to the ETB counter expiring, an NMI is pending</description>
  133977. <value>#1</value>
  133978. </enumeratedValue>
  133979. </enumeratedValues>
  133980. </field>
  133981. <field>
  133982. <name>DHREQ</name>
  133983. <description>Debug Halt Request Indicator</description>
  133984. <bitOffset>3</bitOffset>
  133985. <bitWidth>1</bitWidth>
  133986. <access>read-only</access>
  133987. <enumeratedValues>
  133988. <enumeratedValue>
  133989. <name>0</name>
  133990. <description>No debug halt request</description>
  133991. <value>#0</value>
  133992. </enumeratedValue>
  133993. <enumeratedValue>
  133994. <name>1</name>
  133995. <description>Debug halt request initiated</description>
  133996. <value>#1</value>
  133997. </enumeratedValue>
  133998. </enumeratedValues>
  133999. </field>
  134000. <field>
  134001. <name>FIOC</name>
  134002. <description>FPU invalid operation interrupt status</description>
  134003. <bitOffset>8</bitOffset>
  134004. <bitWidth>1</bitWidth>
  134005. <access>read-only</access>
  134006. <enumeratedValues>
  134007. <enumeratedValue>
  134008. <name>0</name>
  134009. <description>No interrupt</description>
  134010. <value>#0</value>
  134011. </enumeratedValue>
  134012. <enumeratedValue>
  134013. <name>1</name>
  134014. <description>Interrupt occurred</description>
  134015. <value>#1</value>
  134016. </enumeratedValue>
  134017. </enumeratedValues>
  134018. </field>
  134019. <field>
  134020. <name>FDZC</name>
  134021. <description>FPU divide-by-zero interrupt status</description>
  134022. <bitOffset>9</bitOffset>
  134023. <bitWidth>1</bitWidth>
  134024. <access>read-only</access>
  134025. <enumeratedValues>
  134026. <enumeratedValue>
  134027. <name>0</name>
  134028. <description>No interrupt</description>
  134029. <value>#0</value>
  134030. </enumeratedValue>
  134031. <enumeratedValue>
  134032. <name>1</name>
  134033. <description>Interrupt occurred</description>
  134034. <value>#1</value>
  134035. </enumeratedValue>
  134036. </enumeratedValues>
  134037. </field>
  134038. <field>
  134039. <name>FOFC</name>
  134040. <description>FPU overflow interrupt status</description>
  134041. <bitOffset>10</bitOffset>
  134042. <bitWidth>1</bitWidth>
  134043. <access>read-only</access>
  134044. <enumeratedValues>
  134045. <enumeratedValue>
  134046. <name>0</name>
  134047. <description>No interrupt</description>
  134048. <value>#0</value>
  134049. </enumeratedValue>
  134050. <enumeratedValue>
  134051. <name>1</name>
  134052. <description>Interrupt occurred</description>
  134053. <value>#1</value>
  134054. </enumeratedValue>
  134055. </enumeratedValues>
  134056. </field>
  134057. <field>
  134058. <name>FUFC</name>
  134059. <description>FPU underflow interrupt status</description>
  134060. <bitOffset>11</bitOffset>
  134061. <bitWidth>1</bitWidth>
  134062. <access>read-only</access>
  134063. <enumeratedValues>
  134064. <enumeratedValue>
  134065. <name>0</name>
  134066. <description>No interrupt</description>
  134067. <value>#0</value>
  134068. </enumeratedValue>
  134069. <enumeratedValue>
  134070. <name>1</name>
  134071. <description>Interrupt occurred</description>
  134072. <value>#1</value>
  134073. </enumeratedValue>
  134074. </enumeratedValues>
  134075. </field>
  134076. <field>
  134077. <name>FIXC</name>
  134078. <description>FPU inexact interrupt status</description>
  134079. <bitOffset>12</bitOffset>
  134080. <bitWidth>1</bitWidth>
  134081. <access>read-only</access>
  134082. <enumeratedValues>
  134083. <enumeratedValue>
  134084. <name>0</name>
  134085. <description>No interrupt</description>
  134086. <value>#0</value>
  134087. </enumeratedValue>
  134088. <enumeratedValue>
  134089. <name>1</name>
  134090. <description>Interrupt occurred</description>
  134091. <value>#1</value>
  134092. </enumeratedValue>
  134093. </enumeratedValues>
  134094. </field>
  134095. <field>
  134096. <name>FIDC</name>
  134097. <description>FPU input denormal interrupt status</description>
  134098. <bitOffset>15</bitOffset>
  134099. <bitWidth>1</bitWidth>
  134100. <access>read-only</access>
  134101. <enumeratedValues>
  134102. <enumeratedValue>
  134103. <name>0</name>
  134104. <description>No interrupt</description>
  134105. <value>#0</value>
  134106. </enumeratedValue>
  134107. <enumeratedValue>
  134108. <name>1</name>
  134109. <description>Interrupt occurred</description>
  134110. <value>#1</value>
  134111. </enumeratedValue>
  134112. </enumeratedValues>
  134113. </field>
  134114. <field>
  134115. <name>FIOCE</name>
  134116. <description>FPU invalid operation interrupt enable</description>
  134117. <bitOffset>24</bitOffset>
  134118. <bitWidth>1</bitWidth>
  134119. <access>read-write</access>
  134120. <enumeratedValues>
  134121. <enumeratedValue>
  134122. <name>0</name>
  134123. <description>Disable interrupt</description>
  134124. <value>#0</value>
  134125. </enumeratedValue>
  134126. <enumeratedValue>
  134127. <name>1</name>
  134128. <description>Enable interrupt</description>
  134129. <value>#1</value>
  134130. </enumeratedValue>
  134131. </enumeratedValues>
  134132. </field>
  134133. <field>
  134134. <name>FDZCE</name>
  134135. <description>FPU divide-by-zero interrupt enable</description>
  134136. <bitOffset>25</bitOffset>
  134137. <bitWidth>1</bitWidth>
  134138. <access>read-write</access>
  134139. <enumeratedValues>
  134140. <enumeratedValue>
  134141. <name>0</name>
  134142. <description>Disable interrupt</description>
  134143. <value>#0</value>
  134144. </enumeratedValue>
  134145. <enumeratedValue>
  134146. <name>1</name>
  134147. <description>Enable interrupt</description>
  134148. <value>#1</value>
  134149. </enumeratedValue>
  134150. </enumeratedValues>
  134151. </field>
  134152. <field>
  134153. <name>FOFCE</name>
  134154. <description>FPU overflow interrupt enable</description>
  134155. <bitOffset>26</bitOffset>
  134156. <bitWidth>1</bitWidth>
  134157. <access>read-write</access>
  134158. <enumeratedValues>
  134159. <enumeratedValue>
  134160. <name>0</name>
  134161. <description>Disable interrupt</description>
  134162. <value>#0</value>
  134163. </enumeratedValue>
  134164. <enumeratedValue>
  134165. <name>1</name>
  134166. <description>Enable interrupt</description>
  134167. <value>#1</value>
  134168. </enumeratedValue>
  134169. </enumeratedValues>
  134170. </field>
  134171. <field>
  134172. <name>FUFCE</name>
  134173. <description>FPU underflow interrupt enable</description>
  134174. <bitOffset>27</bitOffset>
  134175. <bitWidth>1</bitWidth>
  134176. <access>read-write</access>
  134177. <enumeratedValues>
  134178. <enumeratedValue>
  134179. <name>0</name>
  134180. <description>Disable interrupt</description>
  134181. <value>#0</value>
  134182. </enumeratedValue>
  134183. <enumeratedValue>
  134184. <name>1</name>
  134185. <description>Enable interrupt</description>
  134186. <value>#1</value>
  134187. </enumeratedValue>
  134188. </enumeratedValues>
  134189. </field>
  134190. <field>
  134191. <name>FIXCE</name>
  134192. <description>FPU inexact interrupt enable</description>
  134193. <bitOffset>28</bitOffset>
  134194. <bitWidth>1</bitWidth>
  134195. <access>read-write</access>
  134196. <enumeratedValues>
  134197. <enumeratedValue>
  134198. <name>0</name>
  134199. <description>Disable interrupt</description>
  134200. <value>#0</value>
  134201. </enumeratedValue>
  134202. <enumeratedValue>
  134203. <name>1</name>
  134204. <description>Enable interrupt</description>
  134205. <value>#1</value>
  134206. </enumeratedValue>
  134207. </enumeratedValues>
  134208. </field>
  134209. <field>
  134210. <name>FIDCE</name>
  134211. <description>FPU input denormal interrupt enable</description>
  134212. <bitOffset>31</bitOffset>
  134213. <bitWidth>1</bitWidth>
  134214. <access>read-write</access>
  134215. <enumeratedValues>
  134216. <enumeratedValue>
  134217. <name>0</name>
  134218. <description>Disable interrupt</description>
  134219. <value>#0</value>
  134220. </enumeratedValue>
  134221. <enumeratedValue>
  134222. <name>1</name>
  134223. <description>Enable interrupt</description>
  134224. <value>#1</value>
  134225. </enumeratedValue>
  134226. </enumeratedValues>
  134227. </field>
  134228. </fields>
  134229. </register>
  134230. <register>
  134231. <name>ETBCC</name>
  134232. <description>ETB Counter Control register</description>
  134233. <addressOffset>0x14</addressOffset>
  134234. <size>32</size>
  134235. <access>read-write</access>
  134236. <resetValue>0</resetValue>
  134237. <resetMask>0xFFFFFFFF</resetMask>
  134238. <fields>
  134239. <field>
  134240. <name>CNTEN</name>
  134241. <description>Counter Enable</description>
  134242. <bitOffset>0</bitOffset>
  134243. <bitWidth>1</bitWidth>
  134244. <access>read-write</access>
  134245. <enumeratedValues>
  134246. <enumeratedValue>
  134247. <name>0</name>
  134248. <description>ETB counter disabled</description>
  134249. <value>#0</value>
  134250. </enumeratedValue>
  134251. <enumeratedValue>
  134252. <name>1</name>
  134253. <description>ETB counter enabled</description>
  134254. <value>#1</value>
  134255. </enumeratedValue>
  134256. </enumeratedValues>
  134257. </field>
  134258. <field>
  134259. <name>RSPT</name>
  134260. <description>Response Type</description>
  134261. <bitOffset>1</bitOffset>
  134262. <bitWidth>2</bitWidth>
  134263. <access>read-write</access>
  134264. <enumeratedValues>
  134265. <enumeratedValue>
  134266. <name>00</name>
  134267. <description>No response when the ETB count expires</description>
  134268. <value>#00</value>
  134269. </enumeratedValue>
  134270. <enumeratedValue>
  134271. <name>01</name>
  134272. <description>Generate a normal interrupt when the ETB count expires</description>
  134273. <value>#01</value>
  134274. </enumeratedValue>
  134275. <enumeratedValue>
  134276. <name>10</name>
  134277. <description>Generate an NMI when the ETB count expires</description>
  134278. <value>#10</value>
  134279. </enumeratedValue>
  134280. <enumeratedValue>
  134281. <name>11</name>
  134282. <description>Generate a debug halt when the ETB count expires</description>
  134283. <value>#11</value>
  134284. </enumeratedValue>
  134285. </enumeratedValues>
  134286. </field>
  134287. <field>
  134288. <name>RLRQ</name>
  134289. <description>Reload Request</description>
  134290. <bitOffset>3</bitOffset>
  134291. <bitWidth>1</bitWidth>
  134292. <access>read-write</access>
  134293. <enumeratedValues>
  134294. <enumeratedValue>
  134295. <name>0</name>
  134296. <description>No effect</description>
  134297. <value>#0</value>
  134298. </enumeratedValue>
  134299. <enumeratedValue>
  134300. <name>1</name>
  134301. <description>Clears pending debug halt, NMI, or IRQ interrupt requests</description>
  134302. <value>#1</value>
  134303. </enumeratedValue>
  134304. </enumeratedValues>
  134305. </field>
  134306. <field>
  134307. <name>ETDIS</name>
  134308. <description>ETM-To-TPIU Disable</description>
  134309. <bitOffset>4</bitOffset>
  134310. <bitWidth>1</bitWidth>
  134311. <access>read-write</access>
  134312. <enumeratedValues>
  134313. <enumeratedValue>
  134314. <name>0</name>
  134315. <description>ETM-to-TPIU trace path enabled</description>
  134316. <value>#0</value>
  134317. </enumeratedValue>
  134318. <enumeratedValue>
  134319. <name>1</name>
  134320. <description>ETM-to-TPIU trace path disabled</description>
  134321. <value>#1</value>
  134322. </enumeratedValue>
  134323. </enumeratedValues>
  134324. </field>
  134325. <field>
  134326. <name>ITDIS</name>
  134327. <description>ITM-To-TPIU Disable</description>
  134328. <bitOffset>5</bitOffset>
  134329. <bitWidth>1</bitWidth>
  134330. <access>read-write</access>
  134331. <enumeratedValues>
  134332. <enumeratedValue>
  134333. <name>0</name>
  134334. <description>ITM-to-TPIU trace path enabled</description>
  134335. <value>#0</value>
  134336. </enumeratedValue>
  134337. <enumeratedValue>
  134338. <name>1</name>
  134339. <description>ITM-to-TPIU trace path disabled</description>
  134340. <value>#1</value>
  134341. </enumeratedValue>
  134342. </enumeratedValues>
  134343. </field>
  134344. </fields>
  134345. </register>
  134346. <register>
  134347. <name>ETBRL</name>
  134348. <description>ETB Reload register</description>
  134349. <addressOffset>0x18</addressOffset>
  134350. <size>32</size>
  134351. <access>read-write</access>
  134352. <resetValue>0</resetValue>
  134353. <resetMask>0xFFFFFFFF</resetMask>
  134354. <fields>
  134355. <field>
  134356. <name>RELOAD</name>
  134357. <description>Byte Count Reload Value</description>
  134358. <bitOffset>0</bitOffset>
  134359. <bitWidth>11</bitWidth>
  134360. <access>read-write</access>
  134361. </field>
  134362. </fields>
  134363. </register>
  134364. <register>
  134365. <name>ETBCNT</name>
  134366. <description>ETB Counter Value register</description>
  134367. <addressOffset>0x1C</addressOffset>
  134368. <size>32</size>
  134369. <access>read-only</access>
  134370. <resetValue>0</resetValue>
  134371. <resetMask>0xFFFFFFFF</resetMask>
  134372. <fields>
  134373. <field>
  134374. <name>COUNTER</name>
  134375. <description>Byte Count Counter Value</description>
  134376. <bitOffset>0</bitOffset>
  134377. <bitWidth>11</bitWidth>
  134378. <access>read-only</access>
  134379. </field>
  134380. </fields>
  134381. </register>
  134382. <register>
  134383. <name>PID</name>
  134384. <description>Process ID register</description>
  134385. <addressOffset>0x30</addressOffset>
  134386. <size>32</size>
  134387. <access>read-write</access>
  134388. <resetValue>0</resetValue>
  134389. <resetMask>0xFFFFFFFF</resetMask>
  134390. <fields>
  134391. <field>
  134392. <name>PID</name>
  134393. <description>M0_PID And M1_PID For MPU</description>
  134394. <bitOffset>0</bitOffset>
  134395. <bitWidth>8</bitWidth>
  134396. <access>read-write</access>
  134397. </field>
  134398. </fields>
  134399. </register>
  134400. </registers>
  134401. </peripheral>
  134402. <peripheral>
  134403. <name>CAU</name>
  134404. <description>Memory Mapped Cryptographic Acceleration Unit (MMCAU)</description>
  134405. <baseAddress>0xE0081000</baseAddress>
  134406. <addressBlock>
  134407. <offset>0</offset>
  134408. <size>0xB6C</size>
  134409. <usage>registers</usage>
  134410. </addressBlock>
  134411. <registers>
  134412. <register>
  134413. <name>CAU_DIRECT0</name>
  134414. <description>Direct access register 0</description>
  134415. <addressOffset>0</addressOffset>
  134416. <size>32</size>
  134417. <access>write-only</access>
  134418. <resetValue>0</resetValue>
  134419. <resetMask>0xFFFFFFFF</resetMask>
  134420. <fields>
  134421. <field>
  134422. <name>CAU_DIRECT0</name>
  134423. <description>Direct register 0</description>
  134424. <bitOffset>0</bitOffset>
  134425. <bitWidth>32</bitWidth>
  134426. <access>write-only</access>
  134427. </field>
  134428. </fields>
  134429. </register>
  134430. <register>
  134431. <name>CAU_DIRECT1</name>
  134432. <description>Direct access register 1</description>
  134433. <addressOffset>0x4</addressOffset>
  134434. <size>32</size>
  134435. <access>write-only</access>
  134436. <resetValue>0</resetValue>
  134437. <resetMask>0xFFFFFFFF</resetMask>
  134438. <fields>
  134439. <field>
  134440. <name>CAU_DIRECT1</name>
  134441. <description>Direct register 1</description>
  134442. <bitOffset>0</bitOffset>
  134443. <bitWidth>32</bitWidth>
  134444. <access>write-only</access>
  134445. </field>
  134446. </fields>
  134447. </register>
  134448. <register>
  134449. <name>CAU_DIRECT2</name>
  134450. <description>Direct access register 2</description>
  134451. <addressOffset>0x8</addressOffset>
  134452. <size>32</size>
  134453. <access>write-only</access>
  134454. <resetValue>0</resetValue>
  134455. <resetMask>0xFFFFFFFF</resetMask>
  134456. <fields>
  134457. <field>
  134458. <name>CAU_DIRECT2</name>
  134459. <description>Direct register 2</description>
  134460. <bitOffset>0</bitOffset>
  134461. <bitWidth>32</bitWidth>
  134462. <access>write-only</access>
  134463. </field>
  134464. </fields>
  134465. </register>
  134466. <register>
  134467. <name>CAU_DIRECT3</name>
  134468. <description>Direct access register 3</description>
  134469. <addressOffset>0xC</addressOffset>
  134470. <size>32</size>
  134471. <access>write-only</access>
  134472. <resetValue>0</resetValue>
  134473. <resetMask>0xFFFFFFFF</resetMask>
  134474. <fields>
  134475. <field>
  134476. <name>CAU_DIRECT3</name>
  134477. <description>Direct register 3</description>
  134478. <bitOffset>0</bitOffset>
  134479. <bitWidth>32</bitWidth>
  134480. <access>write-only</access>
  134481. </field>
  134482. </fields>
  134483. </register>
  134484. <register>
  134485. <name>CAU_DIRECT4</name>
  134486. <description>Direct access register 4</description>
  134487. <addressOffset>0x10</addressOffset>
  134488. <size>32</size>
  134489. <access>write-only</access>
  134490. <resetValue>0</resetValue>
  134491. <resetMask>0xFFFFFFFF</resetMask>
  134492. <fields>
  134493. <field>
  134494. <name>CAU_DIRECT4</name>
  134495. <description>Direct register 4</description>
  134496. <bitOffset>0</bitOffset>
  134497. <bitWidth>32</bitWidth>
  134498. <access>write-only</access>
  134499. </field>
  134500. </fields>
  134501. </register>
  134502. <register>
  134503. <name>CAU_DIRECT5</name>
  134504. <description>Direct access register 5</description>
  134505. <addressOffset>0x14</addressOffset>
  134506. <size>32</size>
  134507. <access>write-only</access>
  134508. <resetValue>0</resetValue>
  134509. <resetMask>0xFFFFFFFF</resetMask>
  134510. <fields>
  134511. <field>
  134512. <name>CAU_DIRECT5</name>
  134513. <description>Direct register 5</description>
  134514. <bitOffset>0</bitOffset>
  134515. <bitWidth>32</bitWidth>
  134516. <access>write-only</access>
  134517. </field>
  134518. </fields>
  134519. </register>
  134520. <register>
  134521. <name>CAU_DIRECT6</name>
  134522. <description>Direct access register 6</description>
  134523. <addressOffset>0x18</addressOffset>
  134524. <size>32</size>
  134525. <access>write-only</access>
  134526. <resetValue>0</resetValue>
  134527. <resetMask>0xFFFFFFFF</resetMask>
  134528. <fields>
  134529. <field>
  134530. <name>CAU_DIRECT6</name>
  134531. <description>Direct register 6</description>
  134532. <bitOffset>0</bitOffset>
  134533. <bitWidth>32</bitWidth>
  134534. <access>write-only</access>
  134535. </field>
  134536. </fields>
  134537. </register>
  134538. <register>
  134539. <name>CAU_DIRECT7</name>
  134540. <description>Direct access register 7</description>
  134541. <addressOffset>0x1C</addressOffset>
  134542. <size>32</size>
  134543. <access>write-only</access>
  134544. <resetValue>0</resetValue>
  134545. <resetMask>0xFFFFFFFF</resetMask>
  134546. <fields>
  134547. <field>
  134548. <name>CAU_DIRECT7</name>
  134549. <description>Direct register 7</description>
  134550. <bitOffset>0</bitOffset>
  134551. <bitWidth>32</bitWidth>
  134552. <access>write-only</access>
  134553. </field>
  134554. </fields>
  134555. </register>
  134556. <register>
  134557. <name>CAU_DIRECT8</name>
  134558. <description>Direct access register 8</description>
  134559. <addressOffset>0x20</addressOffset>
  134560. <size>32</size>
  134561. <access>write-only</access>
  134562. <resetValue>0</resetValue>
  134563. <resetMask>0xFFFFFFFF</resetMask>
  134564. <fields>
  134565. <field>
  134566. <name>CAU_DIRECT8</name>
  134567. <description>Direct register 8</description>
  134568. <bitOffset>0</bitOffset>
  134569. <bitWidth>32</bitWidth>
  134570. <access>write-only</access>
  134571. </field>
  134572. </fields>
  134573. </register>
  134574. <register>
  134575. <name>CAU_DIRECT9</name>
  134576. <description>Direct access register 9</description>
  134577. <addressOffset>0x24</addressOffset>
  134578. <size>32</size>
  134579. <access>write-only</access>
  134580. <resetValue>0</resetValue>
  134581. <resetMask>0xFFFFFFFF</resetMask>
  134582. <fields>
  134583. <field>
  134584. <name>CAU_DIRECT9</name>
  134585. <description>Direct register 9</description>
  134586. <bitOffset>0</bitOffset>
  134587. <bitWidth>32</bitWidth>
  134588. <access>write-only</access>
  134589. </field>
  134590. </fields>
  134591. </register>
  134592. <register>
  134593. <name>CAU_DIRECT10</name>
  134594. <description>Direct access register 10</description>
  134595. <addressOffset>0x28</addressOffset>
  134596. <size>32</size>
  134597. <access>write-only</access>
  134598. <resetValue>0</resetValue>
  134599. <resetMask>0xFFFFFFFF</resetMask>
  134600. <fields>
  134601. <field>
  134602. <name>CAU_DIRECT10</name>
  134603. <description>Direct register 10</description>
  134604. <bitOffset>0</bitOffset>
  134605. <bitWidth>32</bitWidth>
  134606. <access>write-only</access>
  134607. </field>
  134608. </fields>
  134609. </register>
  134610. <register>
  134611. <name>CAU_DIRECT11</name>
  134612. <description>Direct access register 11</description>
  134613. <addressOffset>0x2C</addressOffset>
  134614. <size>32</size>
  134615. <access>write-only</access>
  134616. <resetValue>0</resetValue>
  134617. <resetMask>0xFFFFFFFF</resetMask>
  134618. <fields>
  134619. <field>
  134620. <name>CAU_DIRECT11</name>
  134621. <description>Direct register 11</description>
  134622. <bitOffset>0</bitOffset>
  134623. <bitWidth>32</bitWidth>
  134624. <access>write-only</access>
  134625. </field>
  134626. </fields>
  134627. </register>
  134628. <register>
  134629. <name>CAU_DIRECT12</name>
  134630. <description>Direct access register 12</description>
  134631. <addressOffset>0x30</addressOffset>
  134632. <size>32</size>
  134633. <access>write-only</access>
  134634. <resetValue>0</resetValue>
  134635. <resetMask>0xFFFFFFFF</resetMask>
  134636. <fields>
  134637. <field>
  134638. <name>CAU_DIRECT12</name>
  134639. <description>Direct register 12</description>
  134640. <bitOffset>0</bitOffset>
  134641. <bitWidth>32</bitWidth>
  134642. <access>write-only</access>
  134643. </field>
  134644. </fields>
  134645. </register>
  134646. <register>
  134647. <name>CAU_DIRECT13</name>
  134648. <description>Direct access register 13</description>
  134649. <addressOffset>0x34</addressOffset>
  134650. <size>32</size>
  134651. <access>write-only</access>
  134652. <resetValue>0</resetValue>
  134653. <resetMask>0xFFFFFFFF</resetMask>
  134654. <fields>
  134655. <field>
  134656. <name>CAU_DIRECT13</name>
  134657. <description>Direct register 13</description>
  134658. <bitOffset>0</bitOffset>
  134659. <bitWidth>32</bitWidth>
  134660. <access>write-only</access>
  134661. </field>
  134662. </fields>
  134663. </register>
  134664. <register>
  134665. <name>CAU_DIRECT14</name>
  134666. <description>Direct access register 14</description>
  134667. <addressOffset>0x38</addressOffset>
  134668. <size>32</size>
  134669. <access>write-only</access>
  134670. <resetValue>0</resetValue>
  134671. <resetMask>0xFFFFFFFF</resetMask>
  134672. <fields>
  134673. <field>
  134674. <name>CAU_DIRECT14</name>
  134675. <description>Direct register 14</description>
  134676. <bitOffset>0</bitOffset>
  134677. <bitWidth>32</bitWidth>
  134678. <access>write-only</access>
  134679. </field>
  134680. </fields>
  134681. </register>
  134682. <register>
  134683. <name>CAU_DIRECT15</name>
  134684. <description>Direct access register 15</description>
  134685. <addressOffset>0x3C</addressOffset>
  134686. <size>32</size>
  134687. <access>write-only</access>
  134688. <resetValue>0</resetValue>
  134689. <resetMask>0xFFFFFFFF</resetMask>
  134690. <fields>
  134691. <field>
  134692. <name>CAU_DIRECT15</name>
  134693. <description>Direct register 15</description>
  134694. <bitOffset>0</bitOffset>
  134695. <bitWidth>32</bitWidth>
  134696. <access>write-only</access>
  134697. </field>
  134698. </fields>
  134699. </register>
  134700. <register>
  134701. <name>CAU_LDR_CASR</name>
  134702. <description>Status register - Load Register command</description>
  134703. <addressOffset>0x840</addressOffset>
  134704. <size>32</size>
  134705. <access>write-only</access>
  134706. <resetValue>0x20000000</resetValue>
  134707. <resetMask>0xFFFFFFFF</resetMask>
  134708. <fields>
  134709. <field>
  134710. <name>IC</name>
  134711. <description>no description available</description>
  134712. <bitOffset>0</bitOffset>
  134713. <bitWidth>1</bitWidth>
  134714. <access>write-only</access>
  134715. <enumeratedValues>
  134716. <enumeratedValue>
  134717. <name>0</name>
  134718. <description>No illegal commands issued</description>
  134719. <value>#0</value>
  134720. </enumeratedValue>
  134721. <enumeratedValue>
  134722. <name>1</name>
  134723. <description>Illegal command issued</description>
  134724. <value>#1</value>
  134725. </enumeratedValue>
  134726. </enumeratedValues>
  134727. </field>
  134728. <field>
  134729. <name>DPE</name>
  134730. <description>no description available</description>
  134731. <bitOffset>1</bitOffset>
  134732. <bitWidth>1</bitWidth>
  134733. <access>write-only</access>
  134734. <enumeratedValues>
  134735. <enumeratedValue>
  134736. <name>0</name>
  134737. <description>No error detected</description>
  134738. <value>#0</value>
  134739. </enumeratedValue>
  134740. <enumeratedValue>
  134741. <name>1</name>
  134742. <description>DES key parity error detected</description>
  134743. <value>#1</value>
  134744. </enumeratedValue>
  134745. </enumeratedValues>
  134746. </field>
  134747. <field>
  134748. <name>VER</name>
  134749. <description>CAU version</description>
  134750. <bitOffset>28</bitOffset>
  134751. <bitWidth>4</bitWidth>
  134752. <access>write-only</access>
  134753. <enumeratedValues>
  134754. <enumeratedValue>
  134755. <name>0001</name>
  134756. <description>Initial CAU version</description>
  134757. <value>#0001</value>
  134758. </enumeratedValue>
  134759. <enumeratedValue>
  134760. <name>0010</name>
  134761. <description>Second version, added support for SHA-256 algorithm.(This is the value on this device)</description>
  134762. <value>#0010</value>
  134763. </enumeratedValue>
  134764. </enumeratedValues>
  134765. </field>
  134766. </fields>
  134767. </register>
  134768. <register>
  134769. <name>CAU_LDR_CAA</name>
  134770. <description>Accumulator register - Load Register command</description>
  134771. <addressOffset>0x844</addressOffset>
  134772. <size>32</size>
  134773. <access>write-only</access>
  134774. <resetValue>0</resetValue>
  134775. <resetMask>0xFFFFFFFF</resetMask>
  134776. <fields>
  134777. <field>
  134778. <name>ACC</name>
  134779. <description>ACC</description>
  134780. <bitOffset>0</bitOffset>
  134781. <bitWidth>32</bitWidth>
  134782. <access>write-only</access>
  134783. </field>
  134784. </fields>
  134785. </register>
  134786. <register>
  134787. <name>CAU_LDR_CA0</name>
  134788. <description>General Purpose Register 0 - Load Register command</description>
  134789. <addressOffset>0x848</addressOffset>
  134790. <size>32</size>
  134791. <access>write-only</access>
  134792. <resetValue>0</resetValue>
  134793. <resetMask>0xFFFFFFFF</resetMask>
  134794. <fields>
  134795. <field>
  134796. <name>CA0</name>
  134797. <description>CA0</description>
  134798. <bitOffset>0</bitOffset>
  134799. <bitWidth>32</bitWidth>
  134800. <access>write-only</access>
  134801. </field>
  134802. </fields>
  134803. </register>
  134804. <register>
  134805. <name>CAU_LDR_CA1</name>
  134806. <description>General Purpose Register 1 - Load Register command</description>
  134807. <addressOffset>0x84C</addressOffset>
  134808. <size>32</size>
  134809. <access>write-only</access>
  134810. <resetValue>0</resetValue>
  134811. <resetMask>0xFFFFFFFF</resetMask>
  134812. <fields>
  134813. <field>
  134814. <name>CA1</name>
  134815. <description>CA1</description>
  134816. <bitOffset>0</bitOffset>
  134817. <bitWidth>32</bitWidth>
  134818. <access>write-only</access>
  134819. </field>
  134820. </fields>
  134821. </register>
  134822. <register>
  134823. <name>CAU_LDR_CA2</name>
  134824. <description>General Purpose Register 2 - Load Register command</description>
  134825. <addressOffset>0x850</addressOffset>
  134826. <size>32</size>
  134827. <access>write-only</access>
  134828. <resetValue>0</resetValue>
  134829. <resetMask>0xFFFFFFFF</resetMask>
  134830. <fields>
  134831. <field>
  134832. <name>CA2</name>
  134833. <description>CA2</description>
  134834. <bitOffset>0</bitOffset>
  134835. <bitWidth>32</bitWidth>
  134836. <access>write-only</access>
  134837. </field>
  134838. </fields>
  134839. </register>
  134840. <register>
  134841. <name>CAU_LDR_CA3</name>
  134842. <description>General Purpose Register 3 - Load Register command</description>
  134843. <addressOffset>0x854</addressOffset>
  134844. <size>32</size>
  134845. <access>write-only</access>
  134846. <resetValue>0</resetValue>
  134847. <resetMask>0xFFFFFFFF</resetMask>
  134848. <fields>
  134849. <field>
  134850. <name>CA3</name>
  134851. <description>CA3</description>
  134852. <bitOffset>0</bitOffset>
  134853. <bitWidth>32</bitWidth>
  134854. <access>write-only</access>
  134855. </field>
  134856. </fields>
  134857. </register>
  134858. <register>
  134859. <name>CAU_LDR_CA4</name>
  134860. <description>General Purpose Register 4 - Load Register command</description>
  134861. <addressOffset>0x858</addressOffset>
  134862. <size>32</size>
  134863. <access>write-only</access>
  134864. <resetValue>0</resetValue>
  134865. <resetMask>0xFFFFFFFF</resetMask>
  134866. <fields>
  134867. <field>
  134868. <name>CA4</name>
  134869. <description>CA4</description>
  134870. <bitOffset>0</bitOffset>
  134871. <bitWidth>32</bitWidth>
  134872. <access>write-only</access>
  134873. </field>
  134874. </fields>
  134875. </register>
  134876. <register>
  134877. <name>CAU_LDR_CA5</name>
  134878. <description>General Purpose Register 5 - Load Register command</description>
  134879. <addressOffset>0x85C</addressOffset>
  134880. <size>32</size>
  134881. <access>write-only</access>
  134882. <resetValue>0</resetValue>
  134883. <resetMask>0xFFFFFFFF</resetMask>
  134884. <fields>
  134885. <field>
  134886. <name>CA5</name>
  134887. <description>CA5</description>
  134888. <bitOffset>0</bitOffset>
  134889. <bitWidth>32</bitWidth>
  134890. <access>write-only</access>
  134891. </field>
  134892. </fields>
  134893. </register>
  134894. <register>
  134895. <name>CAU_LDR_CA6</name>
  134896. <description>General Purpose Register 6 - Load Register command</description>
  134897. <addressOffset>0x860</addressOffset>
  134898. <size>32</size>
  134899. <access>write-only</access>
  134900. <resetValue>0</resetValue>
  134901. <resetMask>0xFFFFFFFF</resetMask>
  134902. <fields>
  134903. <field>
  134904. <name>CA6</name>
  134905. <description>CA6</description>
  134906. <bitOffset>0</bitOffset>
  134907. <bitWidth>32</bitWidth>
  134908. <access>write-only</access>
  134909. </field>
  134910. </fields>
  134911. </register>
  134912. <register>
  134913. <name>CAU_LDR_CA7</name>
  134914. <description>General Purpose Register 7 - Load Register command</description>
  134915. <addressOffset>0x864</addressOffset>
  134916. <size>32</size>
  134917. <access>write-only</access>
  134918. <resetValue>0</resetValue>
  134919. <resetMask>0xFFFFFFFF</resetMask>
  134920. <fields>
  134921. <field>
  134922. <name>CA7</name>
  134923. <description>CA7</description>
  134924. <bitOffset>0</bitOffset>
  134925. <bitWidth>32</bitWidth>
  134926. <access>write-only</access>
  134927. </field>
  134928. </fields>
  134929. </register>
  134930. <register>
  134931. <name>CAU_LDR_CA8</name>
  134932. <description>General Purpose Register 8 - Load Register command</description>
  134933. <addressOffset>0x868</addressOffset>
  134934. <size>32</size>
  134935. <access>write-only</access>
  134936. <resetValue>0</resetValue>
  134937. <resetMask>0xFFFFFFFF</resetMask>
  134938. <fields>
  134939. <field>
  134940. <name>CA8</name>
  134941. <description>CA8</description>
  134942. <bitOffset>0</bitOffset>
  134943. <bitWidth>32</bitWidth>
  134944. <access>write-only</access>
  134945. </field>
  134946. </fields>
  134947. </register>
  134948. <register>
  134949. <name>CAU_STR_CASR</name>
  134950. <description>Status register - Store Register command</description>
  134951. <addressOffset>0x880</addressOffset>
  134952. <size>32</size>
  134953. <access>read-only</access>
  134954. <resetValue>0x20000000</resetValue>
  134955. <resetMask>0xFFFFFFFF</resetMask>
  134956. <fields>
  134957. <field>
  134958. <name>IC</name>
  134959. <description>no description available</description>
  134960. <bitOffset>0</bitOffset>
  134961. <bitWidth>1</bitWidth>
  134962. <access>read-only</access>
  134963. <enumeratedValues>
  134964. <enumeratedValue>
  134965. <name>0</name>
  134966. <description>No illegal commands issued</description>
  134967. <value>#0</value>
  134968. </enumeratedValue>
  134969. <enumeratedValue>
  134970. <name>1</name>
  134971. <description>Illegal command issued</description>
  134972. <value>#1</value>
  134973. </enumeratedValue>
  134974. </enumeratedValues>
  134975. </field>
  134976. <field>
  134977. <name>DPE</name>
  134978. <description>no description available</description>
  134979. <bitOffset>1</bitOffset>
  134980. <bitWidth>1</bitWidth>
  134981. <access>read-only</access>
  134982. <enumeratedValues>
  134983. <enumeratedValue>
  134984. <name>0</name>
  134985. <description>No error detected</description>
  134986. <value>#0</value>
  134987. </enumeratedValue>
  134988. <enumeratedValue>
  134989. <name>1</name>
  134990. <description>DES key parity error detected</description>
  134991. <value>#1</value>
  134992. </enumeratedValue>
  134993. </enumeratedValues>
  134994. </field>
  134995. <field>
  134996. <name>VER</name>
  134997. <description>CAU version</description>
  134998. <bitOffset>28</bitOffset>
  134999. <bitWidth>4</bitWidth>
  135000. <access>read-only</access>
  135001. <enumeratedValues>
  135002. <enumeratedValue>
  135003. <name>0001</name>
  135004. <description>Initial CAU version</description>
  135005. <value>#0001</value>
  135006. </enumeratedValue>
  135007. <enumeratedValue>
  135008. <name>0010</name>
  135009. <description>Second version, added support for SHA-256 algorithm.(This is the value on this device)</description>
  135010. <value>#0010</value>
  135011. </enumeratedValue>
  135012. </enumeratedValues>
  135013. </field>
  135014. </fields>
  135015. </register>
  135016. <register>
  135017. <name>CAU_STR_CAA</name>
  135018. <description>Accumulator register - Store Register command</description>
  135019. <addressOffset>0x884</addressOffset>
  135020. <size>32</size>
  135021. <access>read-only</access>
  135022. <resetValue>0</resetValue>
  135023. <resetMask>0xFFFFFFFF</resetMask>
  135024. <fields>
  135025. <field>
  135026. <name>ACC</name>
  135027. <description>ACC</description>
  135028. <bitOffset>0</bitOffset>
  135029. <bitWidth>32</bitWidth>
  135030. <access>read-only</access>
  135031. </field>
  135032. </fields>
  135033. </register>
  135034. <register>
  135035. <name>CAU_STR_CA0</name>
  135036. <description>General Purpose Register 0 - Store Register command</description>
  135037. <addressOffset>0x888</addressOffset>
  135038. <size>32</size>
  135039. <access>read-only</access>
  135040. <resetValue>0</resetValue>
  135041. <resetMask>0xFFFFFFFF</resetMask>
  135042. <fields>
  135043. <field>
  135044. <name>CA0</name>
  135045. <description>CA0</description>
  135046. <bitOffset>0</bitOffset>
  135047. <bitWidth>32</bitWidth>
  135048. <access>read-only</access>
  135049. </field>
  135050. </fields>
  135051. </register>
  135052. <register>
  135053. <name>CAU_STR_CA1</name>
  135054. <description>General Purpose Register 1 - Store Register command</description>
  135055. <addressOffset>0x88C</addressOffset>
  135056. <size>32</size>
  135057. <access>read-only</access>
  135058. <resetValue>0</resetValue>
  135059. <resetMask>0xFFFFFFFF</resetMask>
  135060. <fields>
  135061. <field>
  135062. <name>CA1</name>
  135063. <description>CA1</description>
  135064. <bitOffset>0</bitOffset>
  135065. <bitWidth>32</bitWidth>
  135066. <access>read-only</access>
  135067. </field>
  135068. </fields>
  135069. </register>
  135070. <register>
  135071. <name>CAU_STR_CA2</name>
  135072. <description>General Purpose Register 2 - Store Register command</description>
  135073. <addressOffset>0x890</addressOffset>
  135074. <size>32</size>
  135075. <access>read-only</access>
  135076. <resetValue>0</resetValue>
  135077. <resetMask>0xFFFFFFFF</resetMask>
  135078. <fields>
  135079. <field>
  135080. <name>CA2</name>
  135081. <description>CA2</description>
  135082. <bitOffset>0</bitOffset>
  135083. <bitWidth>32</bitWidth>
  135084. <access>read-only</access>
  135085. </field>
  135086. </fields>
  135087. </register>
  135088. <register>
  135089. <name>CAU_STR_CA3</name>
  135090. <description>General Purpose Register 3 - Store Register command</description>
  135091. <addressOffset>0x894</addressOffset>
  135092. <size>32</size>
  135093. <access>read-only</access>
  135094. <resetValue>0</resetValue>
  135095. <resetMask>0xFFFFFFFF</resetMask>
  135096. <fields>
  135097. <field>
  135098. <name>CA3</name>
  135099. <description>CA3</description>
  135100. <bitOffset>0</bitOffset>
  135101. <bitWidth>32</bitWidth>
  135102. <access>read-only</access>
  135103. </field>
  135104. </fields>
  135105. </register>
  135106. <register>
  135107. <name>CAU_STR_CA4</name>
  135108. <description>General Purpose Register 4 - Store Register command</description>
  135109. <addressOffset>0x898</addressOffset>
  135110. <size>32</size>
  135111. <access>read-only</access>
  135112. <resetValue>0</resetValue>
  135113. <resetMask>0xFFFFFFFF</resetMask>
  135114. <fields>
  135115. <field>
  135116. <name>CA4</name>
  135117. <description>CA4</description>
  135118. <bitOffset>0</bitOffset>
  135119. <bitWidth>32</bitWidth>
  135120. <access>read-only</access>
  135121. </field>
  135122. </fields>
  135123. </register>
  135124. <register>
  135125. <name>CAU_STR_CA5</name>
  135126. <description>General Purpose Register 5 - Store Register command</description>
  135127. <addressOffset>0x89C</addressOffset>
  135128. <size>32</size>
  135129. <access>read-only</access>
  135130. <resetValue>0</resetValue>
  135131. <resetMask>0xFFFFFFFF</resetMask>
  135132. <fields>
  135133. <field>
  135134. <name>CA5</name>
  135135. <description>CA5</description>
  135136. <bitOffset>0</bitOffset>
  135137. <bitWidth>32</bitWidth>
  135138. <access>read-only</access>
  135139. </field>
  135140. </fields>
  135141. </register>
  135142. <register>
  135143. <name>CAU_STR_CA6</name>
  135144. <description>General Purpose Register 6 - Store Register command</description>
  135145. <addressOffset>0x8A0</addressOffset>
  135146. <size>32</size>
  135147. <access>read-only</access>
  135148. <resetValue>0</resetValue>
  135149. <resetMask>0xFFFFFFFF</resetMask>
  135150. <fields>
  135151. <field>
  135152. <name>CA6</name>
  135153. <description>CA6</description>
  135154. <bitOffset>0</bitOffset>
  135155. <bitWidth>32</bitWidth>
  135156. <access>read-only</access>
  135157. </field>
  135158. </fields>
  135159. </register>
  135160. <register>
  135161. <name>CAU_STR_CA7</name>
  135162. <description>General Purpose Register 7 - Store Register command</description>
  135163. <addressOffset>0x8A4</addressOffset>
  135164. <size>32</size>
  135165. <access>read-only</access>
  135166. <resetValue>0</resetValue>
  135167. <resetMask>0xFFFFFFFF</resetMask>
  135168. <fields>
  135169. <field>
  135170. <name>CA7</name>
  135171. <description>CA7</description>
  135172. <bitOffset>0</bitOffset>
  135173. <bitWidth>32</bitWidth>
  135174. <access>read-only</access>
  135175. </field>
  135176. </fields>
  135177. </register>
  135178. <register>
  135179. <name>CAU_STR_CA8</name>
  135180. <description>General Purpose Register 8 - Store Register command</description>
  135181. <addressOffset>0x8A8</addressOffset>
  135182. <size>32</size>
  135183. <access>read-only</access>
  135184. <resetValue>0</resetValue>
  135185. <resetMask>0xFFFFFFFF</resetMask>
  135186. <fields>
  135187. <field>
  135188. <name>CA8</name>
  135189. <description>CA8</description>
  135190. <bitOffset>0</bitOffset>
  135191. <bitWidth>32</bitWidth>
  135192. <access>read-only</access>
  135193. </field>
  135194. </fields>
  135195. </register>
  135196. <register>
  135197. <name>CAU_ADR_CASR</name>
  135198. <description>Status register - Add Register command</description>
  135199. <addressOffset>0x8C0</addressOffset>
  135200. <size>32</size>
  135201. <access>write-only</access>
  135202. <resetValue>0x20000000</resetValue>
  135203. <resetMask>0xFFFFFFFF</resetMask>
  135204. <fields>
  135205. <field>
  135206. <name>IC</name>
  135207. <description>no description available</description>
  135208. <bitOffset>0</bitOffset>
  135209. <bitWidth>1</bitWidth>
  135210. <access>write-only</access>
  135211. <enumeratedValues>
  135212. <enumeratedValue>
  135213. <name>0</name>
  135214. <description>No illegal commands issued</description>
  135215. <value>#0</value>
  135216. </enumeratedValue>
  135217. <enumeratedValue>
  135218. <name>1</name>
  135219. <description>Illegal command issued</description>
  135220. <value>#1</value>
  135221. </enumeratedValue>
  135222. </enumeratedValues>
  135223. </field>
  135224. <field>
  135225. <name>DPE</name>
  135226. <description>no description available</description>
  135227. <bitOffset>1</bitOffset>
  135228. <bitWidth>1</bitWidth>
  135229. <access>write-only</access>
  135230. <enumeratedValues>
  135231. <enumeratedValue>
  135232. <name>0</name>
  135233. <description>No error detected</description>
  135234. <value>#0</value>
  135235. </enumeratedValue>
  135236. <enumeratedValue>
  135237. <name>1</name>
  135238. <description>DES key parity error detected</description>
  135239. <value>#1</value>
  135240. </enumeratedValue>
  135241. </enumeratedValues>
  135242. </field>
  135243. <field>
  135244. <name>VER</name>
  135245. <description>CAU version</description>
  135246. <bitOffset>28</bitOffset>
  135247. <bitWidth>4</bitWidth>
  135248. <access>write-only</access>
  135249. <enumeratedValues>
  135250. <enumeratedValue>
  135251. <name>0001</name>
  135252. <description>Initial CAU version</description>
  135253. <value>#0001</value>
  135254. </enumeratedValue>
  135255. <enumeratedValue>
  135256. <name>0010</name>
  135257. <description>Second version, added support for SHA-256 algorithm.(This is the value on this device)</description>
  135258. <value>#0010</value>
  135259. </enumeratedValue>
  135260. </enumeratedValues>
  135261. </field>
  135262. </fields>
  135263. </register>
  135264. <register>
  135265. <name>CAU_ADR_CAA</name>
  135266. <description>Accumulator register - Add to register command</description>
  135267. <addressOffset>0x8C4</addressOffset>
  135268. <size>32</size>
  135269. <access>write-only</access>
  135270. <resetValue>0</resetValue>
  135271. <resetMask>0xFFFFFFFF</resetMask>
  135272. <fields>
  135273. <field>
  135274. <name>ACC</name>
  135275. <description>ACC</description>
  135276. <bitOffset>0</bitOffset>
  135277. <bitWidth>32</bitWidth>
  135278. <access>write-only</access>
  135279. </field>
  135280. </fields>
  135281. </register>
  135282. <register>
  135283. <name>CAU_ADR_CA0</name>
  135284. <description>General Purpose Register 0 - Add to register command</description>
  135285. <addressOffset>0x8C8</addressOffset>
  135286. <size>32</size>
  135287. <access>write-only</access>
  135288. <resetValue>0</resetValue>
  135289. <resetMask>0xFFFFFFFF</resetMask>
  135290. <fields>
  135291. <field>
  135292. <name>CA0</name>
  135293. <description>CA0</description>
  135294. <bitOffset>0</bitOffset>
  135295. <bitWidth>32</bitWidth>
  135296. <access>write-only</access>
  135297. </field>
  135298. </fields>
  135299. </register>
  135300. <register>
  135301. <name>CAU_ADR_CA1</name>
  135302. <description>General Purpose Register 1 - Add to register command</description>
  135303. <addressOffset>0x8CC</addressOffset>
  135304. <size>32</size>
  135305. <access>write-only</access>
  135306. <resetValue>0</resetValue>
  135307. <resetMask>0xFFFFFFFF</resetMask>
  135308. <fields>
  135309. <field>
  135310. <name>CA1</name>
  135311. <description>CA1</description>
  135312. <bitOffset>0</bitOffset>
  135313. <bitWidth>32</bitWidth>
  135314. <access>write-only</access>
  135315. </field>
  135316. </fields>
  135317. </register>
  135318. <register>
  135319. <name>CAU_ADR_CA2</name>
  135320. <description>General Purpose Register 2 - Add to register command</description>
  135321. <addressOffset>0x8D0</addressOffset>
  135322. <size>32</size>
  135323. <access>write-only</access>
  135324. <resetValue>0</resetValue>
  135325. <resetMask>0xFFFFFFFF</resetMask>
  135326. <fields>
  135327. <field>
  135328. <name>CA2</name>
  135329. <description>CA2</description>
  135330. <bitOffset>0</bitOffset>
  135331. <bitWidth>32</bitWidth>
  135332. <access>write-only</access>
  135333. </field>
  135334. </fields>
  135335. </register>
  135336. <register>
  135337. <name>CAU_ADR_CA3</name>
  135338. <description>General Purpose Register 3 - Add to register command</description>
  135339. <addressOffset>0x8D4</addressOffset>
  135340. <size>32</size>
  135341. <access>write-only</access>
  135342. <resetValue>0</resetValue>
  135343. <resetMask>0xFFFFFFFF</resetMask>
  135344. <fields>
  135345. <field>
  135346. <name>CA3</name>
  135347. <description>CA3</description>
  135348. <bitOffset>0</bitOffset>
  135349. <bitWidth>32</bitWidth>
  135350. <access>write-only</access>
  135351. </field>
  135352. </fields>
  135353. </register>
  135354. <register>
  135355. <name>CAU_ADR_CA4</name>
  135356. <description>General Purpose Register 4 - Add to register command</description>
  135357. <addressOffset>0x8D8</addressOffset>
  135358. <size>32</size>
  135359. <access>write-only</access>
  135360. <resetValue>0</resetValue>
  135361. <resetMask>0xFFFFFFFF</resetMask>
  135362. <fields>
  135363. <field>
  135364. <name>CA4</name>
  135365. <description>CA4</description>
  135366. <bitOffset>0</bitOffset>
  135367. <bitWidth>32</bitWidth>
  135368. <access>write-only</access>
  135369. </field>
  135370. </fields>
  135371. </register>
  135372. <register>
  135373. <name>CAU_ADR_CA5</name>
  135374. <description>General Purpose Register 5 - Add to register command</description>
  135375. <addressOffset>0x8DC</addressOffset>
  135376. <size>32</size>
  135377. <access>write-only</access>
  135378. <resetValue>0</resetValue>
  135379. <resetMask>0xFFFFFFFF</resetMask>
  135380. <fields>
  135381. <field>
  135382. <name>CA5</name>
  135383. <description>CA5</description>
  135384. <bitOffset>0</bitOffset>
  135385. <bitWidth>32</bitWidth>
  135386. <access>write-only</access>
  135387. </field>
  135388. </fields>
  135389. </register>
  135390. <register>
  135391. <name>CAU_ADR_CA6</name>
  135392. <description>General Purpose Register 6 - Add to register command</description>
  135393. <addressOffset>0x8E0</addressOffset>
  135394. <size>32</size>
  135395. <access>write-only</access>
  135396. <resetValue>0</resetValue>
  135397. <resetMask>0xFFFFFFFF</resetMask>
  135398. <fields>
  135399. <field>
  135400. <name>CA6</name>
  135401. <description>CA6</description>
  135402. <bitOffset>0</bitOffset>
  135403. <bitWidth>32</bitWidth>
  135404. <access>write-only</access>
  135405. </field>
  135406. </fields>
  135407. </register>
  135408. <register>
  135409. <name>CAU_ADR_CA7</name>
  135410. <description>General Purpose Register 7 - Add to register command</description>
  135411. <addressOffset>0x8E4</addressOffset>
  135412. <size>32</size>
  135413. <access>write-only</access>
  135414. <resetValue>0</resetValue>
  135415. <resetMask>0xFFFFFFFF</resetMask>
  135416. <fields>
  135417. <field>
  135418. <name>CA7</name>
  135419. <description>CA7</description>
  135420. <bitOffset>0</bitOffset>
  135421. <bitWidth>32</bitWidth>
  135422. <access>write-only</access>
  135423. </field>
  135424. </fields>
  135425. </register>
  135426. <register>
  135427. <name>CAU_ADR_CA8</name>
  135428. <description>General Purpose Register 8 - Add to register command</description>
  135429. <addressOffset>0x8E8</addressOffset>
  135430. <size>32</size>
  135431. <access>write-only</access>
  135432. <resetValue>0</resetValue>
  135433. <resetMask>0xFFFFFFFF</resetMask>
  135434. <fields>
  135435. <field>
  135436. <name>CA8</name>
  135437. <description>CA8</description>
  135438. <bitOffset>0</bitOffset>
  135439. <bitWidth>32</bitWidth>
  135440. <access>write-only</access>
  135441. </field>
  135442. </fields>
  135443. </register>
  135444. <register>
  135445. <name>CAU_RADR_CASR</name>
  135446. <description>Status register - Reverse and Add to Register command</description>
  135447. <addressOffset>0x900</addressOffset>
  135448. <size>32</size>
  135449. <access>write-only</access>
  135450. <resetValue>0x20000000</resetValue>
  135451. <resetMask>0xFFFFFFFF</resetMask>
  135452. <fields>
  135453. <field>
  135454. <name>IC</name>
  135455. <description>no description available</description>
  135456. <bitOffset>0</bitOffset>
  135457. <bitWidth>1</bitWidth>
  135458. <access>write-only</access>
  135459. <enumeratedValues>
  135460. <enumeratedValue>
  135461. <name>0</name>
  135462. <description>No illegal commands issued</description>
  135463. <value>#0</value>
  135464. </enumeratedValue>
  135465. <enumeratedValue>
  135466. <name>1</name>
  135467. <description>Illegal command issued</description>
  135468. <value>#1</value>
  135469. </enumeratedValue>
  135470. </enumeratedValues>
  135471. </field>
  135472. <field>
  135473. <name>DPE</name>
  135474. <description>no description available</description>
  135475. <bitOffset>1</bitOffset>
  135476. <bitWidth>1</bitWidth>
  135477. <access>write-only</access>
  135478. <enumeratedValues>
  135479. <enumeratedValue>
  135480. <name>0</name>
  135481. <description>No error detected</description>
  135482. <value>#0</value>
  135483. </enumeratedValue>
  135484. <enumeratedValue>
  135485. <name>1</name>
  135486. <description>DES key parity error detected</description>
  135487. <value>#1</value>
  135488. </enumeratedValue>
  135489. </enumeratedValues>
  135490. </field>
  135491. <field>
  135492. <name>VER</name>
  135493. <description>CAU version</description>
  135494. <bitOffset>28</bitOffset>
  135495. <bitWidth>4</bitWidth>
  135496. <access>write-only</access>
  135497. <enumeratedValues>
  135498. <enumeratedValue>
  135499. <name>0001</name>
  135500. <description>Initial CAU version</description>
  135501. <value>#0001</value>
  135502. </enumeratedValue>
  135503. <enumeratedValue>
  135504. <name>0010</name>
  135505. <description>Second version, added support for SHA-256 algorithm.(This is the value on this device)</description>
  135506. <value>#0010</value>
  135507. </enumeratedValue>
  135508. </enumeratedValues>
  135509. </field>
  135510. </fields>
  135511. </register>
  135512. <register>
  135513. <name>CAU_RADR_CAA</name>
  135514. <description>Accumulator register - Reverse and Add to Register command</description>
  135515. <addressOffset>0x904</addressOffset>
  135516. <size>32</size>
  135517. <access>write-only</access>
  135518. <resetValue>0</resetValue>
  135519. <resetMask>0xFFFFFFFF</resetMask>
  135520. <fields>
  135521. <field>
  135522. <name>ACC</name>
  135523. <description>ACC</description>
  135524. <bitOffset>0</bitOffset>
  135525. <bitWidth>32</bitWidth>
  135526. <access>write-only</access>
  135527. </field>
  135528. </fields>
  135529. </register>
  135530. <register>
  135531. <name>CAU_RADR_CA0</name>
  135532. <description>General Purpose Register 0 - Reverse and Add to Register command</description>
  135533. <addressOffset>0x908</addressOffset>
  135534. <size>32</size>
  135535. <access>write-only</access>
  135536. <resetValue>0</resetValue>
  135537. <resetMask>0xFFFFFFFF</resetMask>
  135538. <fields>
  135539. <field>
  135540. <name>CA0</name>
  135541. <description>CA0</description>
  135542. <bitOffset>0</bitOffset>
  135543. <bitWidth>32</bitWidth>
  135544. <access>write-only</access>
  135545. </field>
  135546. </fields>
  135547. </register>
  135548. <register>
  135549. <name>CAU_RADR_CA1</name>
  135550. <description>General Purpose Register 1 - Reverse and Add to Register command</description>
  135551. <addressOffset>0x90C</addressOffset>
  135552. <size>32</size>
  135553. <access>write-only</access>
  135554. <resetValue>0</resetValue>
  135555. <resetMask>0xFFFFFFFF</resetMask>
  135556. <fields>
  135557. <field>
  135558. <name>CA1</name>
  135559. <description>CA1</description>
  135560. <bitOffset>0</bitOffset>
  135561. <bitWidth>32</bitWidth>
  135562. <access>write-only</access>
  135563. </field>
  135564. </fields>
  135565. </register>
  135566. <register>
  135567. <name>CAU_RADR_CA2</name>
  135568. <description>General Purpose Register 2 - Reverse and Add to Register command</description>
  135569. <addressOffset>0x910</addressOffset>
  135570. <size>32</size>
  135571. <access>write-only</access>
  135572. <resetValue>0</resetValue>
  135573. <resetMask>0xFFFFFFFF</resetMask>
  135574. <fields>
  135575. <field>
  135576. <name>CA2</name>
  135577. <description>CA2</description>
  135578. <bitOffset>0</bitOffset>
  135579. <bitWidth>32</bitWidth>
  135580. <access>write-only</access>
  135581. </field>
  135582. </fields>
  135583. </register>
  135584. <register>
  135585. <name>CAU_RADR_CA3</name>
  135586. <description>General Purpose Register 3 - Reverse and Add to Register command</description>
  135587. <addressOffset>0x914</addressOffset>
  135588. <size>32</size>
  135589. <access>write-only</access>
  135590. <resetValue>0</resetValue>
  135591. <resetMask>0xFFFFFFFF</resetMask>
  135592. <fields>
  135593. <field>
  135594. <name>CA3</name>
  135595. <description>CA3</description>
  135596. <bitOffset>0</bitOffset>
  135597. <bitWidth>32</bitWidth>
  135598. <access>write-only</access>
  135599. </field>
  135600. </fields>
  135601. </register>
  135602. <register>
  135603. <name>CAU_RADR_CA4</name>
  135604. <description>General Purpose Register 4 - Reverse and Add to Register command</description>
  135605. <addressOffset>0x918</addressOffset>
  135606. <size>32</size>
  135607. <access>write-only</access>
  135608. <resetValue>0</resetValue>
  135609. <resetMask>0xFFFFFFFF</resetMask>
  135610. <fields>
  135611. <field>
  135612. <name>CA4</name>
  135613. <description>CA4</description>
  135614. <bitOffset>0</bitOffset>
  135615. <bitWidth>32</bitWidth>
  135616. <access>write-only</access>
  135617. </field>
  135618. </fields>
  135619. </register>
  135620. <register>
  135621. <name>CAU_RADR_CA5</name>
  135622. <description>General Purpose Register 5 - Reverse and Add to Register command</description>
  135623. <addressOffset>0x91C</addressOffset>
  135624. <size>32</size>
  135625. <access>write-only</access>
  135626. <resetValue>0</resetValue>
  135627. <resetMask>0xFFFFFFFF</resetMask>
  135628. <fields>
  135629. <field>
  135630. <name>CA5</name>
  135631. <description>CA5</description>
  135632. <bitOffset>0</bitOffset>
  135633. <bitWidth>32</bitWidth>
  135634. <access>write-only</access>
  135635. </field>
  135636. </fields>
  135637. </register>
  135638. <register>
  135639. <name>CAU_RADR_CA6</name>
  135640. <description>General Purpose Register 6 - Reverse and Add to Register command</description>
  135641. <addressOffset>0x920</addressOffset>
  135642. <size>32</size>
  135643. <access>write-only</access>
  135644. <resetValue>0</resetValue>
  135645. <resetMask>0xFFFFFFFF</resetMask>
  135646. <fields>
  135647. <field>
  135648. <name>CA6</name>
  135649. <description>CA6</description>
  135650. <bitOffset>0</bitOffset>
  135651. <bitWidth>32</bitWidth>
  135652. <access>write-only</access>
  135653. </field>
  135654. </fields>
  135655. </register>
  135656. <register>
  135657. <name>CAU_RADR_CA7</name>
  135658. <description>General Purpose Register 7 - Reverse and Add to Register command</description>
  135659. <addressOffset>0x924</addressOffset>
  135660. <size>32</size>
  135661. <access>write-only</access>
  135662. <resetValue>0</resetValue>
  135663. <resetMask>0xFFFFFFFF</resetMask>
  135664. <fields>
  135665. <field>
  135666. <name>CA7</name>
  135667. <description>CA7</description>
  135668. <bitOffset>0</bitOffset>
  135669. <bitWidth>32</bitWidth>
  135670. <access>write-only</access>
  135671. </field>
  135672. </fields>
  135673. </register>
  135674. <register>
  135675. <name>CAU_RADR_CA8</name>
  135676. <description>General Purpose Register 8 - Reverse and Add to Register command</description>
  135677. <addressOffset>0x928</addressOffset>
  135678. <size>32</size>
  135679. <access>write-only</access>
  135680. <resetValue>0</resetValue>
  135681. <resetMask>0xFFFFFFFF</resetMask>
  135682. <fields>
  135683. <field>
  135684. <name>CA8</name>
  135685. <description>CA8</description>
  135686. <bitOffset>0</bitOffset>
  135687. <bitWidth>32</bitWidth>
  135688. <access>write-only</access>
  135689. </field>
  135690. </fields>
  135691. </register>
  135692. <register>
  135693. <name>CAU_XOR_CASR</name>
  135694. <description>Status register - Exclusive Or command</description>
  135695. <addressOffset>0x980</addressOffset>
  135696. <size>32</size>
  135697. <access>write-only</access>
  135698. <resetValue>0x20000000</resetValue>
  135699. <resetMask>0xFFFFFFFF</resetMask>
  135700. <fields>
  135701. <field>
  135702. <name>IC</name>
  135703. <description>no description available</description>
  135704. <bitOffset>0</bitOffset>
  135705. <bitWidth>1</bitWidth>
  135706. <access>write-only</access>
  135707. <enumeratedValues>
  135708. <enumeratedValue>
  135709. <name>0</name>
  135710. <description>No illegal commands issued</description>
  135711. <value>#0</value>
  135712. </enumeratedValue>
  135713. <enumeratedValue>
  135714. <name>1</name>
  135715. <description>Illegal command issued</description>
  135716. <value>#1</value>
  135717. </enumeratedValue>
  135718. </enumeratedValues>
  135719. </field>
  135720. <field>
  135721. <name>DPE</name>
  135722. <description>no description available</description>
  135723. <bitOffset>1</bitOffset>
  135724. <bitWidth>1</bitWidth>
  135725. <access>write-only</access>
  135726. <enumeratedValues>
  135727. <enumeratedValue>
  135728. <name>0</name>
  135729. <description>No error detected</description>
  135730. <value>#0</value>
  135731. </enumeratedValue>
  135732. <enumeratedValue>
  135733. <name>1</name>
  135734. <description>DES key parity error detected</description>
  135735. <value>#1</value>
  135736. </enumeratedValue>
  135737. </enumeratedValues>
  135738. </field>
  135739. <field>
  135740. <name>VER</name>
  135741. <description>CAU version</description>
  135742. <bitOffset>28</bitOffset>
  135743. <bitWidth>4</bitWidth>
  135744. <access>write-only</access>
  135745. <enumeratedValues>
  135746. <enumeratedValue>
  135747. <name>0001</name>
  135748. <description>Initial CAU version</description>
  135749. <value>#0001</value>
  135750. </enumeratedValue>
  135751. <enumeratedValue>
  135752. <name>0010</name>
  135753. <description>Second version, added support for SHA-256 algorithm.(This is the value on this device)</description>
  135754. <value>#0010</value>
  135755. </enumeratedValue>
  135756. </enumeratedValues>
  135757. </field>
  135758. </fields>
  135759. </register>
  135760. <register>
  135761. <name>CAU_XOR_CAA</name>
  135762. <description>Accumulator register - Exclusive Or command</description>
  135763. <addressOffset>0x984</addressOffset>
  135764. <size>32</size>
  135765. <access>write-only</access>
  135766. <resetValue>0</resetValue>
  135767. <resetMask>0xFFFFFFFF</resetMask>
  135768. <fields>
  135769. <field>
  135770. <name>ACC</name>
  135771. <description>ACC</description>
  135772. <bitOffset>0</bitOffset>
  135773. <bitWidth>32</bitWidth>
  135774. <access>write-only</access>
  135775. </field>
  135776. </fields>
  135777. </register>
  135778. <register>
  135779. <name>CAU_XOR_CA0</name>
  135780. <description>General Purpose Register 0 - Exclusive Or command</description>
  135781. <addressOffset>0x988</addressOffset>
  135782. <size>32</size>
  135783. <access>write-only</access>
  135784. <resetValue>0</resetValue>
  135785. <resetMask>0xFFFFFFFF</resetMask>
  135786. <fields>
  135787. <field>
  135788. <name>CA0</name>
  135789. <description>CA0</description>
  135790. <bitOffset>0</bitOffset>
  135791. <bitWidth>32</bitWidth>
  135792. <access>write-only</access>
  135793. </field>
  135794. </fields>
  135795. </register>
  135796. <register>
  135797. <name>CAU_XOR_CA1</name>
  135798. <description>General Purpose Register 1 - Exclusive Or command</description>
  135799. <addressOffset>0x98C</addressOffset>
  135800. <size>32</size>
  135801. <access>write-only</access>
  135802. <resetValue>0</resetValue>
  135803. <resetMask>0xFFFFFFFF</resetMask>
  135804. <fields>
  135805. <field>
  135806. <name>CA1</name>
  135807. <description>CA1</description>
  135808. <bitOffset>0</bitOffset>
  135809. <bitWidth>32</bitWidth>
  135810. <access>write-only</access>
  135811. </field>
  135812. </fields>
  135813. </register>
  135814. <register>
  135815. <name>CAU_XOR_CA2</name>
  135816. <description>General Purpose Register 2 - Exclusive Or command</description>
  135817. <addressOffset>0x990</addressOffset>
  135818. <size>32</size>
  135819. <access>write-only</access>
  135820. <resetValue>0</resetValue>
  135821. <resetMask>0xFFFFFFFF</resetMask>
  135822. <fields>
  135823. <field>
  135824. <name>CA2</name>
  135825. <description>CA2</description>
  135826. <bitOffset>0</bitOffset>
  135827. <bitWidth>32</bitWidth>
  135828. <access>write-only</access>
  135829. </field>
  135830. </fields>
  135831. </register>
  135832. <register>
  135833. <name>CAU_XOR_CA3</name>
  135834. <description>General Purpose Register 3 - Exclusive Or command</description>
  135835. <addressOffset>0x994</addressOffset>
  135836. <size>32</size>
  135837. <access>write-only</access>
  135838. <resetValue>0</resetValue>
  135839. <resetMask>0xFFFFFFFF</resetMask>
  135840. <fields>
  135841. <field>
  135842. <name>CA3</name>
  135843. <description>CA3</description>
  135844. <bitOffset>0</bitOffset>
  135845. <bitWidth>32</bitWidth>
  135846. <access>write-only</access>
  135847. </field>
  135848. </fields>
  135849. </register>
  135850. <register>
  135851. <name>CAU_XOR_CA4</name>
  135852. <description>General Purpose Register 4 - Exclusive Or command</description>
  135853. <addressOffset>0x998</addressOffset>
  135854. <size>32</size>
  135855. <access>write-only</access>
  135856. <resetValue>0</resetValue>
  135857. <resetMask>0xFFFFFFFF</resetMask>
  135858. <fields>
  135859. <field>
  135860. <name>CA4</name>
  135861. <description>CA4</description>
  135862. <bitOffset>0</bitOffset>
  135863. <bitWidth>32</bitWidth>
  135864. <access>write-only</access>
  135865. </field>
  135866. </fields>
  135867. </register>
  135868. <register>
  135869. <name>CAU_XOR_CA5</name>
  135870. <description>General Purpose Register 5 - Exclusive Or command</description>
  135871. <addressOffset>0x99C</addressOffset>
  135872. <size>32</size>
  135873. <access>write-only</access>
  135874. <resetValue>0</resetValue>
  135875. <resetMask>0xFFFFFFFF</resetMask>
  135876. <fields>
  135877. <field>
  135878. <name>CA5</name>
  135879. <description>CA5</description>
  135880. <bitOffset>0</bitOffset>
  135881. <bitWidth>32</bitWidth>
  135882. <access>write-only</access>
  135883. </field>
  135884. </fields>
  135885. </register>
  135886. <register>
  135887. <name>CAU_XOR_CA6</name>
  135888. <description>General Purpose Register 6 - Exclusive Or command</description>
  135889. <addressOffset>0x9A0</addressOffset>
  135890. <size>32</size>
  135891. <access>write-only</access>
  135892. <resetValue>0</resetValue>
  135893. <resetMask>0xFFFFFFFF</resetMask>
  135894. <fields>
  135895. <field>
  135896. <name>CA6</name>
  135897. <description>CA6</description>
  135898. <bitOffset>0</bitOffset>
  135899. <bitWidth>32</bitWidth>
  135900. <access>write-only</access>
  135901. </field>
  135902. </fields>
  135903. </register>
  135904. <register>
  135905. <name>CAU_XOR_CA7</name>
  135906. <description>General Purpose Register 7 - Exclusive Or command</description>
  135907. <addressOffset>0x9A4</addressOffset>
  135908. <size>32</size>
  135909. <access>write-only</access>
  135910. <resetValue>0</resetValue>
  135911. <resetMask>0xFFFFFFFF</resetMask>
  135912. <fields>
  135913. <field>
  135914. <name>CA7</name>
  135915. <description>CA7</description>
  135916. <bitOffset>0</bitOffset>
  135917. <bitWidth>32</bitWidth>
  135918. <access>write-only</access>
  135919. </field>
  135920. </fields>
  135921. </register>
  135922. <register>
  135923. <name>CAU_XOR_CA8</name>
  135924. <description>General Purpose Register 8 - Exclusive Or command</description>
  135925. <addressOffset>0x9A8</addressOffset>
  135926. <size>32</size>
  135927. <access>write-only</access>
  135928. <resetValue>0</resetValue>
  135929. <resetMask>0xFFFFFFFF</resetMask>
  135930. <fields>
  135931. <field>
  135932. <name>CA8</name>
  135933. <description>CA8</description>
  135934. <bitOffset>0</bitOffset>
  135935. <bitWidth>32</bitWidth>
  135936. <access>write-only</access>
  135937. </field>
  135938. </fields>
  135939. </register>
  135940. <register>
  135941. <name>CAU_ROTL_CASR</name>
  135942. <description>Status register - Rotate Left command</description>
  135943. <addressOffset>0x9C0</addressOffset>
  135944. <size>32</size>
  135945. <access>write-only</access>
  135946. <resetValue>0x20000000</resetValue>
  135947. <resetMask>0xFFFFFFFF</resetMask>
  135948. <fields>
  135949. <field>
  135950. <name>IC</name>
  135951. <description>no description available</description>
  135952. <bitOffset>0</bitOffset>
  135953. <bitWidth>1</bitWidth>
  135954. <access>write-only</access>
  135955. <enumeratedValues>
  135956. <enumeratedValue>
  135957. <name>0</name>
  135958. <description>No illegal commands issued</description>
  135959. <value>#0</value>
  135960. </enumeratedValue>
  135961. <enumeratedValue>
  135962. <name>1</name>
  135963. <description>Illegal command issued</description>
  135964. <value>#1</value>
  135965. </enumeratedValue>
  135966. </enumeratedValues>
  135967. </field>
  135968. <field>
  135969. <name>DPE</name>
  135970. <description>no description available</description>
  135971. <bitOffset>1</bitOffset>
  135972. <bitWidth>1</bitWidth>
  135973. <access>write-only</access>
  135974. <enumeratedValues>
  135975. <enumeratedValue>
  135976. <name>0</name>
  135977. <description>No error detected</description>
  135978. <value>#0</value>
  135979. </enumeratedValue>
  135980. <enumeratedValue>
  135981. <name>1</name>
  135982. <description>DES key parity error detected</description>
  135983. <value>#1</value>
  135984. </enumeratedValue>
  135985. </enumeratedValues>
  135986. </field>
  135987. <field>
  135988. <name>VER</name>
  135989. <description>CAU version</description>
  135990. <bitOffset>28</bitOffset>
  135991. <bitWidth>4</bitWidth>
  135992. <access>write-only</access>
  135993. <enumeratedValues>
  135994. <enumeratedValue>
  135995. <name>0001</name>
  135996. <description>Initial CAU version</description>
  135997. <value>#0001</value>
  135998. </enumeratedValue>
  135999. <enumeratedValue>
  136000. <name>0010</name>
  136001. <description>Second version, added support for SHA-256 algorithm.(This is the value on this device)</description>
  136002. <value>#0010</value>
  136003. </enumeratedValue>
  136004. </enumeratedValues>
  136005. </field>
  136006. </fields>
  136007. </register>
  136008. <register>
  136009. <name>CAU_ROTL_CAA</name>
  136010. <description>Accumulator register - Rotate Left command</description>
  136011. <addressOffset>0x9C4</addressOffset>
  136012. <size>32</size>
  136013. <access>write-only</access>
  136014. <resetValue>0</resetValue>
  136015. <resetMask>0xFFFFFFFF</resetMask>
  136016. <fields>
  136017. <field>
  136018. <name>ACC</name>
  136019. <description>ACC</description>
  136020. <bitOffset>0</bitOffset>
  136021. <bitWidth>32</bitWidth>
  136022. <access>write-only</access>
  136023. </field>
  136024. </fields>
  136025. </register>
  136026. <register>
  136027. <name>CAU_ROTL_CA0</name>
  136028. <description>General Purpose Register 0 - Rotate Left command</description>
  136029. <addressOffset>0x9C8</addressOffset>
  136030. <size>32</size>
  136031. <access>write-only</access>
  136032. <resetValue>0</resetValue>
  136033. <resetMask>0xFFFFFFFF</resetMask>
  136034. <fields>
  136035. <field>
  136036. <name>CA0</name>
  136037. <description>CA0</description>
  136038. <bitOffset>0</bitOffset>
  136039. <bitWidth>32</bitWidth>
  136040. <access>write-only</access>
  136041. </field>
  136042. </fields>
  136043. </register>
  136044. <register>
  136045. <name>CAU_ROTL_CA1</name>
  136046. <description>General Purpose Register 1 - Rotate Left command</description>
  136047. <addressOffset>0x9CC</addressOffset>
  136048. <size>32</size>
  136049. <access>write-only</access>
  136050. <resetValue>0</resetValue>
  136051. <resetMask>0xFFFFFFFF</resetMask>
  136052. <fields>
  136053. <field>
  136054. <name>CA1</name>
  136055. <description>CA1</description>
  136056. <bitOffset>0</bitOffset>
  136057. <bitWidth>32</bitWidth>
  136058. <access>write-only</access>
  136059. </field>
  136060. </fields>
  136061. </register>
  136062. <register>
  136063. <name>CAU_ROTL_CA2</name>
  136064. <description>General Purpose Register 2 - Rotate Left command</description>
  136065. <addressOffset>0x9D0</addressOffset>
  136066. <size>32</size>
  136067. <access>write-only</access>
  136068. <resetValue>0</resetValue>
  136069. <resetMask>0xFFFFFFFF</resetMask>
  136070. <fields>
  136071. <field>
  136072. <name>CA2</name>
  136073. <description>CA2</description>
  136074. <bitOffset>0</bitOffset>
  136075. <bitWidth>32</bitWidth>
  136076. <access>write-only</access>
  136077. </field>
  136078. </fields>
  136079. </register>
  136080. <register>
  136081. <name>CAU_ROTL_CA3</name>
  136082. <description>General Purpose Register 3 - Rotate Left command</description>
  136083. <addressOffset>0x9D4</addressOffset>
  136084. <size>32</size>
  136085. <access>write-only</access>
  136086. <resetValue>0</resetValue>
  136087. <resetMask>0xFFFFFFFF</resetMask>
  136088. <fields>
  136089. <field>
  136090. <name>CA3</name>
  136091. <description>CA3</description>
  136092. <bitOffset>0</bitOffset>
  136093. <bitWidth>32</bitWidth>
  136094. <access>write-only</access>
  136095. </field>
  136096. </fields>
  136097. </register>
  136098. <register>
  136099. <name>CAU_ROTL_CA4</name>
  136100. <description>General Purpose Register 4 - Rotate Left command</description>
  136101. <addressOffset>0x9D8</addressOffset>
  136102. <size>32</size>
  136103. <access>write-only</access>
  136104. <resetValue>0</resetValue>
  136105. <resetMask>0xFFFFFFFF</resetMask>
  136106. <fields>
  136107. <field>
  136108. <name>CA4</name>
  136109. <description>CA4</description>
  136110. <bitOffset>0</bitOffset>
  136111. <bitWidth>32</bitWidth>
  136112. <access>write-only</access>
  136113. </field>
  136114. </fields>
  136115. </register>
  136116. <register>
  136117. <name>CAU_ROTL_CA5</name>
  136118. <description>General Purpose Register 5 - Rotate Left command</description>
  136119. <addressOffset>0x9DC</addressOffset>
  136120. <size>32</size>
  136121. <access>write-only</access>
  136122. <resetValue>0</resetValue>
  136123. <resetMask>0xFFFFFFFF</resetMask>
  136124. <fields>
  136125. <field>
  136126. <name>CA5</name>
  136127. <description>CA5</description>
  136128. <bitOffset>0</bitOffset>
  136129. <bitWidth>32</bitWidth>
  136130. <access>write-only</access>
  136131. </field>
  136132. </fields>
  136133. </register>
  136134. <register>
  136135. <name>CAU_ROTL_CA6</name>
  136136. <description>General Purpose Register 6 - Rotate Left command</description>
  136137. <addressOffset>0x9E0</addressOffset>
  136138. <size>32</size>
  136139. <access>write-only</access>
  136140. <resetValue>0</resetValue>
  136141. <resetMask>0xFFFFFFFF</resetMask>
  136142. <fields>
  136143. <field>
  136144. <name>CA6</name>
  136145. <description>CA6</description>
  136146. <bitOffset>0</bitOffset>
  136147. <bitWidth>32</bitWidth>
  136148. <access>write-only</access>
  136149. </field>
  136150. </fields>
  136151. </register>
  136152. <register>
  136153. <name>CAU_ROTL_CA7</name>
  136154. <description>General Purpose Register 7 - Rotate Left command</description>
  136155. <addressOffset>0x9E4</addressOffset>
  136156. <size>32</size>
  136157. <access>write-only</access>
  136158. <resetValue>0</resetValue>
  136159. <resetMask>0xFFFFFFFF</resetMask>
  136160. <fields>
  136161. <field>
  136162. <name>CA7</name>
  136163. <description>CA7</description>
  136164. <bitOffset>0</bitOffset>
  136165. <bitWidth>32</bitWidth>
  136166. <access>write-only</access>
  136167. </field>
  136168. </fields>
  136169. </register>
  136170. <register>
  136171. <name>CAU_ROTL_CA8</name>
  136172. <description>General Purpose Register 8 - Rotate Left command</description>
  136173. <addressOffset>0x9E8</addressOffset>
  136174. <size>32</size>
  136175. <access>write-only</access>
  136176. <resetValue>0</resetValue>
  136177. <resetMask>0xFFFFFFFF</resetMask>
  136178. <fields>
  136179. <field>
  136180. <name>CA8</name>
  136181. <description>CA8</description>
  136182. <bitOffset>0</bitOffset>
  136183. <bitWidth>32</bitWidth>
  136184. <access>write-only</access>
  136185. </field>
  136186. </fields>
  136187. </register>
  136188. <register>
  136189. <name>CAU_AESC_CASR</name>
  136190. <description>Status register - AES Column Operation command</description>
  136191. <addressOffset>0xB00</addressOffset>
  136192. <size>32</size>
  136193. <access>write-only</access>
  136194. <resetValue>0x20000000</resetValue>
  136195. <resetMask>0xFFFFFFFF</resetMask>
  136196. <fields>
  136197. <field>
  136198. <name>IC</name>
  136199. <description>no description available</description>
  136200. <bitOffset>0</bitOffset>
  136201. <bitWidth>1</bitWidth>
  136202. <access>write-only</access>
  136203. <enumeratedValues>
  136204. <enumeratedValue>
  136205. <name>0</name>
  136206. <description>No illegal commands issued</description>
  136207. <value>#0</value>
  136208. </enumeratedValue>
  136209. <enumeratedValue>
  136210. <name>1</name>
  136211. <description>Illegal command issued</description>
  136212. <value>#1</value>
  136213. </enumeratedValue>
  136214. </enumeratedValues>
  136215. </field>
  136216. <field>
  136217. <name>DPE</name>
  136218. <description>no description available</description>
  136219. <bitOffset>1</bitOffset>
  136220. <bitWidth>1</bitWidth>
  136221. <access>write-only</access>
  136222. <enumeratedValues>
  136223. <enumeratedValue>
  136224. <name>0</name>
  136225. <description>No error detected</description>
  136226. <value>#0</value>
  136227. </enumeratedValue>
  136228. <enumeratedValue>
  136229. <name>1</name>
  136230. <description>DES key parity error detected</description>
  136231. <value>#1</value>
  136232. </enumeratedValue>
  136233. </enumeratedValues>
  136234. </field>
  136235. <field>
  136236. <name>VER</name>
  136237. <description>CAU version</description>
  136238. <bitOffset>28</bitOffset>
  136239. <bitWidth>4</bitWidth>
  136240. <access>write-only</access>
  136241. <enumeratedValues>
  136242. <enumeratedValue>
  136243. <name>0001</name>
  136244. <description>Initial CAU version</description>
  136245. <value>#0001</value>
  136246. </enumeratedValue>
  136247. <enumeratedValue>
  136248. <name>0010</name>
  136249. <description>Second version, added support for SHA-256 algorithm.(This is the value on this device)</description>
  136250. <value>#0010</value>
  136251. </enumeratedValue>
  136252. </enumeratedValues>
  136253. </field>
  136254. </fields>
  136255. </register>
  136256. <register>
  136257. <name>CAU_AESC_CAA</name>
  136258. <description>Accumulator register - AES Column Operation command</description>
  136259. <addressOffset>0xB04</addressOffset>
  136260. <size>32</size>
  136261. <access>write-only</access>
  136262. <resetValue>0</resetValue>
  136263. <resetMask>0xFFFFFFFF</resetMask>
  136264. <fields>
  136265. <field>
  136266. <name>ACC</name>
  136267. <description>ACC</description>
  136268. <bitOffset>0</bitOffset>
  136269. <bitWidth>32</bitWidth>
  136270. <access>write-only</access>
  136271. </field>
  136272. </fields>
  136273. </register>
  136274. <register>
  136275. <name>CAU_AESC_CA0</name>
  136276. <description>General Purpose Register 0 - AES Column Operation command</description>
  136277. <addressOffset>0xB08</addressOffset>
  136278. <size>32</size>
  136279. <access>write-only</access>
  136280. <resetValue>0</resetValue>
  136281. <resetMask>0xFFFFFFFF</resetMask>
  136282. <fields>
  136283. <field>
  136284. <name>CA0</name>
  136285. <description>CA0</description>
  136286. <bitOffset>0</bitOffset>
  136287. <bitWidth>32</bitWidth>
  136288. <access>write-only</access>
  136289. </field>
  136290. </fields>
  136291. </register>
  136292. <register>
  136293. <name>CAU_AESC_CA1</name>
  136294. <description>General Purpose Register 1 - AES Column Operation command</description>
  136295. <addressOffset>0xB0C</addressOffset>
  136296. <size>32</size>
  136297. <access>write-only</access>
  136298. <resetValue>0</resetValue>
  136299. <resetMask>0xFFFFFFFF</resetMask>
  136300. <fields>
  136301. <field>
  136302. <name>CA1</name>
  136303. <description>CA1</description>
  136304. <bitOffset>0</bitOffset>
  136305. <bitWidth>32</bitWidth>
  136306. <access>write-only</access>
  136307. </field>
  136308. </fields>
  136309. </register>
  136310. <register>
  136311. <name>CAU_AESC_CA2</name>
  136312. <description>General Purpose Register 2 - AES Column Operation command</description>
  136313. <addressOffset>0xB10</addressOffset>
  136314. <size>32</size>
  136315. <access>write-only</access>
  136316. <resetValue>0</resetValue>
  136317. <resetMask>0xFFFFFFFF</resetMask>
  136318. <fields>
  136319. <field>
  136320. <name>CA2</name>
  136321. <description>CA2</description>
  136322. <bitOffset>0</bitOffset>
  136323. <bitWidth>32</bitWidth>
  136324. <access>write-only</access>
  136325. </field>
  136326. </fields>
  136327. </register>
  136328. <register>
  136329. <name>CAU_AESC_CA3</name>
  136330. <description>General Purpose Register 3 - AES Column Operation command</description>
  136331. <addressOffset>0xB14</addressOffset>
  136332. <size>32</size>
  136333. <access>write-only</access>
  136334. <resetValue>0</resetValue>
  136335. <resetMask>0xFFFFFFFF</resetMask>
  136336. <fields>
  136337. <field>
  136338. <name>CA3</name>
  136339. <description>CA3</description>
  136340. <bitOffset>0</bitOffset>
  136341. <bitWidth>32</bitWidth>
  136342. <access>write-only</access>
  136343. </field>
  136344. </fields>
  136345. </register>
  136346. <register>
  136347. <name>CAU_AESC_CA4</name>
  136348. <description>General Purpose Register 4 - AES Column Operation command</description>
  136349. <addressOffset>0xB18</addressOffset>
  136350. <size>32</size>
  136351. <access>write-only</access>
  136352. <resetValue>0</resetValue>
  136353. <resetMask>0xFFFFFFFF</resetMask>
  136354. <fields>
  136355. <field>
  136356. <name>CA4</name>
  136357. <description>CA4</description>
  136358. <bitOffset>0</bitOffset>
  136359. <bitWidth>32</bitWidth>
  136360. <access>write-only</access>
  136361. </field>
  136362. </fields>
  136363. </register>
  136364. <register>
  136365. <name>CAU_AESC_CA5</name>
  136366. <description>General Purpose Register 5 - AES Column Operation command</description>
  136367. <addressOffset>0xB1C</addressOffset>
  136368. <size>32</size>
  136369. <access>write-only</access>
  136370. <resetValue>0</resetValue>
  136371. <resetMask>0xFFFFFFFF</resetMask>
  136372. <fields>
  136373. <field>
  136374. <name>CA5</name>
  136375. <description>CA5</description>
  136376. <bitOffset>0</bitOffset>
  136377. <bitWidth>32</bitWidth>
  136378. <access>write-only</access>
  136379. </field>
  136380. </fields>
  136381. </register>
  136382. <register>
  136383. <name>CAU_AESC_CA6</name>
  136384. <description>General Purpose Register 6 - AES Column Operation command</description>
  136385. <addressOffset>0xB20</addressOffset>
  136386. <size>32</size>
  136387. <access>write-only</access>
  136388. <resetValue>0</resetValue>
  136389. <resetMask>0xFFFFFFFF</resetMask>
  136390. <fields>
  136391. <field>
  136392. <name>CA6</name>
  136393. <description>CA6</description>
  136394. <bitOffset>0</bitOffset>
  136395. <bitWidth>32</bitWidth>
  136396. <access>write-only</access>
  136397. </field>
  136398. </fields>
  136399. </register>
  136400. <register>
  136401. <name>CAU_AESC_CA7</name>
  136402. <description>General Purpose Register 7 - AES Column Operation command</description>
  136403. <addressOffset>0xB24</addressOffset>
  136404. <size>32</size>
  136405. <access>write-only</access>
  136406. <resetValue>0</resetValue>
  136407. <resetMask>0xFFFFFFFF</resetMask>
  136408. <fields>
  136409. <field>
  136410. <name>CA7</name>
  136411. <description>CA7</description>
  136412. <bitOffset>0</bitOffset>
  136413. <bitWidth>32</bitWidth>
  136414. <access>write-only</access>
  136415. </field>
  136416. </fields>
  136417. </register>
  136418. <register>
  136419. <name>CAU_AESC_CA8</name>
  136420. <description>General Purpose Register 8 - AES Column Operation command</description>
  136421. <addressOffset>0xB28</addressOffset>
  136422. <size>32</size>
  136423. <access>write-only</access>
  136424. <resetValue>0</resetValue>
  136425. <resetMask>0xFFFFFFFF</resetMask>
  136426. <fields>
  136427. <field>
  136428. <name>CA8</name>
  136429. <description>CA8</description>
  136430. <bitOffset>0</bitOffset>
  136431. <bitWidth>32</bitWidth>
  136432. <access>write-only</access>
  136433. </field>
  136434. </fields>
  136435. </register>
  136436. <register>
  136437. <name>CAU_AESIC_CASR</name>
  136438. <description>Status register - AES Inverse Column Operation command</description>
  136439. <addressOffset>0xB40</addressOffset>
  136440. <size>32</size>
  136441. <access>write-only</access>
  136442. <resetValue>0x20000000</resetValue>
  136443. <resetMask>0xFFFFFFFF</resetMask>
  136444. <fields>
  136445. <field>
  136446. <name>IC</name>
  136447. <description>no description available</description>
  136448. <bitOffset>0</bitOffset>
  136449. <bitWidth>1</bitWidth>
  136450. <access>write-only</access>
  136451. <enumeratedValues>
  136452. <enumeratedValue>
  136453. <name>0</name>
  136454. <description>No illegal commands issued</description>
  136455. <value>#0</value>
  136456. </enumeratedValue>
  136457. <enumeratedValue>
  136458. <name>1</name>
  136459. <description>Illegal command issued</description>
  136460. <value>#1</value>
  136461. </enumeratedValue>
  136462. </enumeratedValues>
  136463. </field>
  136464. <field>
  136465. <name>DPE</name>
  136466. <description>no description available</description>
  136467. <bitOffset>1</bitOffset>
  136468. <bitWidth>1</bitWidth>
  136469. <access>write-only</access>
  136470. <enumeratedValues>
  136471. <enumeratedValue>
  136472. <name>0</name>
  136473. <description>No error detected</description>
  136474. <value>#0</value>
  136475. </enumeratedValue>
  136476. <enumeratedValue>
  136477. <name>1</name>
  136478. <description>DES key parity error detected</description>
  136479. <value>#1</value>
  136480. </enumeratedValue>
  136481. </enumeratedValues>
  136482. </field>
  136483. <field>
  136484. <name>VER</name>
  136485. <description>CAU version</description>
  136486. <bitOffset>28</bitOffset>
  136487. <bitWidth>4</bitWidth>
  136488. <access>write-only</access>
  136489. <enumeratedValues>
  136490. <enumeratedValue>
  136491. <name>0001</name>
  136492. <description>Initial CAU version</description>
  136493. <value>#0001</value>
  136494. </enumeratedValue>
  136495. <enumeratedValue>
  136496. <name>0010</name>
  136497. <description>Second version, added support for SHA-256 algorithm.(This is the value on this device)</description>
  136498. <value>#0010</value>
  136499. </enumeratedValue>
  136500. </enumeratedValues>
  136501. </field>
  136502. </fields>
  136503. </register>
  136504. <register>
  136505. <name>CAU_AESIC_CAA</name>
  136506. <description>Accumulator register - AES Inverse Column Operation command</description>
  136507. <addressOffset>0xB44</addressOffset>
  136508. <size>32</size>
  136509. <access>write-only</access>
  136510. <resetValue>0</resetValue>
  136511. <resetMask>0xFFFFFFFF</resetMask>
  136512. <fields>
  136513. <field>
  136514. <name>ACC</name>
  136515. <description>ACC</description>
  136516. <bitOffset>0</bitOffset>
  136517. <bitWidth>32</bitWidth>
  136518. <access>write-only</access>
  136519. </field>
  136520. </fields>
  136521. </register>
  136522. <register>
  136523. <name>CAU_AESIC_CA0</name>
  136524. <description>General Purpose Register 0 - AES Inverse Column Operation command</description>
  136525. <addressOffset>0xB48</addressOffset>
  136526. <size>32</size>
  136527. <access>write-only</access>
  136528. <resetValue>0</resetValue>
  136529. <resetMask>0xFFFFFFFF</resetMask>
  136530. <fields>
  136531. <field>
  136532. <name>CA0</name>
  136533. <description>CA0</description>
  136534. <bitOffset>0</bitOffset>
  136535. <bitWidth>32</bitWidth>
  136536. <access>write-only</access>
  136537. </field>
  136538. </fields>
  136539. </register>
  136540. <register>
  136541. <name>CAU_AESIC_CA1</name>
  136542. <description>General Purpose Register 1 - AES Inverse Column Operation command</description>
  136543. <addressOffset>0xB4C</addressOffset>
  136544. <size>32</size>
  136545. <access>write-only</access>
  136546. <resetValue>0</resetValue>
  136547. <resetMask>0xFFFFFFFF</resetMask>
  136548. <fields>
  136549. <field>
  136550. <name>CA1</name>
  136551. <description>CA1</description>
  136552. <bitOffset>0</bitOffset>
  136553. <bitWidth>32</bitWidth>
  136554. <access>write-only</access>
  136555. </field>
  136556. </fields>
  136557. </register>
  136558. <register>
  136559. <name>CAU_AESIC_CA2</name>
  136560. <description>General Purpose Register 2 - AES Inverse Column Operation command</description>
  136561. <addressOffset>0xB50</addressOffset>
  136562. <size>32</size>
  136563. <access>write-only</access>
  136564. <resetValue>0</resetValue>
  136565. <resetMask>0xFFFFFFFF</resetMask>
  136566. <fields>
  136567. <field>
  136568. <name>CA2</name>
  136569. <description>CA2</description>
  136570. <bitOffset>0</bitOffset>
  136571. <bitWidth>32</bitWidth>
  136572. <access>write-only</access>
  136573. </field>
  136574. </fields>
  136575. </register>
  136576. <register>
  136577. <name>CAU_AESIC_CA3</name>
  136578. <description>General Purpose Register 3 - AES Inverse Column Operation command</description>
  136579. <addressOffset>0xB54</addressOffset>
  136580. <size>32</size>
  136581. <access>write-only</access>
  136582. <resetValue>0</resetValue>
  136583. <resetMask>0xFFFFFFFF</resetMask>
  136584. <fields>
  136585. <field>
  136586. <name>CA3</name>
  136587. <description>CA3</description>
  136588. <bitOffset>0</bitOffset>
  136589. <bitWidth>32</bitWidth>
  136590. <access>write-only</access>
  136591. </field>
  136592. </fields>
  136593. </register>
  136594. <register>
  136595. <name>CAU_AESIC_CA4</name>
  136596. <description>General Purpose Register 4 - AES Inverse Column Operation command</description>
  136597. <addressOffset>0xB58</addressOffset>
  136598. <size>32</size>
  136599. <access>write-only</access>
  136600. <resetValue>0</resetValue>
  136601. <resetMask>0xFFFFFFFF</resetMask>
  136602. <fields>
  136603. <field>
  136604. <name>CA4</name>
  136605. <description>CA4</description>
  136606. <bitOffset>0</bitOffset>
  136607. <bitWidth>32</bitWidth>
  136608. <access>write-only</access>
  136609. </field>
  136610. </fields>
  136611. </register>
  136612. <register>
  136613. <name>CAU_AESIC_CA5</name>
  136614. <description>General Purpose Register 5 - AES Inverse Column Operation command</description>
  136615. <addressOffset>0xB5C</addressOffset>
  136616. <size>32</size>
  136617. <access>write-only</access>
  136618. <resetValue>0</resetValue>
  136619. <resetMask>0xFFFFFFFF</resetMask>
  136620. <fields>
  136621. <field>
  136622. <name>CA5</name>
  136623. <description>CA5</description>
  136624. <bitOffset>0</bitOffset>
  136625. <bitWidth>32</bitWidth>
  136626. <access>write-only</access>
  136627. </field>
  136628. </fields>
  136629. </register>
  136630. <register>
  136631. <name>CAU_AESIC_CA6</name>
  136632. <description>General Purpose Register 6 - AES Inverse Column Operation command</description>
  136633. <addressOffset>0xB60</addressOffset>
  136634. <size>32</size>
  136635. <access>write-only</access>
  136636. <resetValue>0</resetValue>
  136637. <resetMask>0xFFFFFFFF</resetMask>
  136638. <fields>
  136639. <field>
  136640. <name>CA6</name>
  136641. <description>CA6</description>
  136642. <bitOffset>0</bitOffset>
  136643. <bitWidth>32</bitWidth>
  136644. <access>write-only</access>
  136645. </field>
  136646. </fields>
  136647. </register>
  136648. <register>
  136649. <name>CAU_AESIC_CA7</name>
  136650. <description>General Purpose Register 7 - AES Inverse Column Operation command</description>
  136651. <addressOffset>0xB64</addressOffset>
  136652. <size>32</size>
  136653. <access>write-only</access>
  136654. <resetValue>0</resetValue>
  136655. <resetMask>0xFFFFFFFF</resetMask>
  136656. <fields>
  136657. <field>
  136658. <name>CA7</name>
  136659. <description>CA7</description>
  136660. <bitOffset>0</bitOffset>
  136661. <bitWidth>32</bitWidth>
  136662. <access>write-only</access>
  136663. </field>
  136664. </fields>
  136665. </register>
  136666. <register>
  136667. <name>CAU_AESIC_CA8</name>
  136668. <description>General Purpose Register 8 - AES Inverse Column Operation command</description>
  136669. <addressOffset>0xB68</addressOffset>
  136670. <size>32</size>
  136671. <access>write-only</access>
  136672. <resetValue>0</resetValue>
  136673. <resetMask>0xFFFFFFFF</resetMask>
  136674. <fields>
  136675. <field>
  136676. <name>CA8</name>
  136677. <description>CA8</description>
  136678. <bitOffset>0</bitOffset>
  136679. <bitWidth>32</bitWidth>
  136680. <access>write-only</access>
  136681. </field>
  136682. </fields>
  136683. </register>
  136684. </registers>
  136685. </peripheral>
  136686. </peripherals>
  136687. </device>