Nie możesz wybrać więcej, niż 25 tematów Tematy muszą się zaczynać od litery lub cyfry, mogą zawierać myślniki ('-') i mogą mieć do 35 znaków.

251 lines
8.0KB

  1. /* Audio Library for Teensy 3.X
  2. * Copyright (c) 2014, Paul Stoffregen, paul@pjrc.com
  3. *
  4. * Development of this audio library was funded by PJRC.COM, LLC by sales of
  5. * Teensy and Audio Adaptor boards. Please support PJRC's efforts to develop
  6. * open source software by purchasing Teensy or other PJRC products.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a copy
  9. * of this software and associated documentation files (the "Software"), to deal
  10. * in the Software without restriction, including without limitation the rights
  11. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  12. * copies of the Software, and to permit persons to whom the Software is
  13. * furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice, development funding notice, and this permission
  16. * notice shall be included in all copies or substantial portions of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
  21. * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  22. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  23. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  24. * THE SOFTWARE.
  25. */
  26. #include <Arduino.h>
  27. #include "input_i2s.h"
  28. #include "output_i2s.h"
  29. static uint32_t i2s_rx_buffer[AUDIO_BLOCK_SAMPLES];
  30. audio_block_t * AudioInputI2S::block_left = NULL;
  31. audio_block_t * AudioInputI2S::block_right = NULL;
  32. uint16_t AudioInputI2S::block_offset = 0;
  33. bool AudioInputI2S::update_responsibility = false;
  34. DMAChannel AudioInputI2S::dma(false);
  35. void AudioInputI2S::begin(void)
  36. {
  37. dma.begin(true); // Allocate the DMA channel first
  38. //block_left_1st = NULL;
  39. //block_right_1st = NULL;
  40. // TODO: should we set & clear the I2S_RCSR_SR bit here?
  41. AudioOutputI2S::config_i2s();
  42. #if defined(KINETISK)
  43. CORE_PIN13_CONFIG = PORT_PCR_MUX(4); // pin 13, PTC5, I2S0_RXD0
  44. dma.TCD->SADDR = (void *)((uint32_t)&I2S0_RDR0 + 2);
  45. dma.TCD->SOFF = 0;
  46. dma.TCD->ATTR = DMA_TCD_ATTR_SSIZE(1) | DMA_TCD_ATTR_DSIZE(1);
  47. dma.TCD->NBYTES_MLNO = 2;
  48. dma.TCD->SLAST = 0;
  49. dma.TCD->DADDR = i2s_rx_buffer;
  50. dma.TCD->DOFF = 2;
  51. dma.TCD->CITER_ELINKNO = sizeof(i2s_rx_buffer) / 2;
  52. dma.TCD->DLASTSGA = -sizeof(i2s_rx_buffer);
  53. dma.TCD->BITER_ELINKNO = sizeof(i2s_rx_buffer) / 2;
  54. dma.TCD->CSR = DMA_TCD_CSR_INTHALF | DMA_TCD_CSR_INTMAJOR;
  55. dma.triggerAtHardwareEvent(DMAMUX_SOURCE_I2S0_RX);
  56. I2S0_RCSR |= I2S_RCSR_RE | I2S_RCSR_BCE | I2S_RCSR_FRDE | I2S_RCSR_FR;
  57. I2S0_TCSR |= I2S_TCSR_TE | I2S_TCSR_BCE; // TX clock enable, because sync'd to TX
  58. #elif defined(__IMXRT1062__)
  59. CORE_PIN8_CONFIG = 3; //1:RX_DATA0
  60. IOMUXC_SAI1_RX_DATA0_SELECT_INPUT = 2;
  61. dma.TCD->SADDR = (void *)((uint32_t)&I2S1_RDR0 + 2);
  62. dma.TCD->SOFF = 0;
  63. dma.TCD->ATTR = DMA_TCD_ATTR_SSIZE(1) | DMA_TCD_ATTR_DSIZE(1);
  64. dma.TCD->NBYTES_MLNO = 2;
  65. dma.TCD->SLAST = 0;
  66. dma.TCD->DADDR = i2s_rx_buffer;
  67. dma.TCD->DOFF = 2;
  68. dma.TCD->CITER_ELINKNO = sizeof(i2s_rx_buffer) / 2;
  69. dma.TCD->DLASTSGA = -sizeof(i2s_rx_buffer);
  70. dma.TCD->BITER_ELINKNO = sizeof(i2s_rx_buffer) / 2;
  71. dma.TCD->CSR = DMA_TCD_CSR_INTHALF | DMA_TCD_CSR_INTMAJOR;
  72. dma.triggerAtHardwareEvent(DMAMUX_SOURCE_SAI1_RX);
  73. I2S1_RCSR = I2S_RCSR_RE | I2S_RCSR_BCE | I2S_RCSR_FRDE | I2S_RCSR_FR;
  74. #endif
  75. update_responsibility = update_setup();
  76. dma.enable();
  77. dma.attachInterrupt(isr);
  78. }
  79. void AudioInputI2S::isr(void)
  80. {
  81. uint32_t daddr, offset;
  82. const int16_t *src, *end;
  83. int16_t *dest_left, *dest_right;
  84. audio_block_t *left, *right;
  85. #if defined(KINETISK) || defined(__IMXRT1062__)
  86. daddr = (uint32_t)(dma.TCD->DADDR);
  87. dma.clearInterrupt();
  88. //Serial.println("isr");
  89. if (daddr < (uint32_t)i2s_rx_buffer + sizeof(i2s_rx_buffer) / 2) {
  90. // DMA is receiving to the first half of the buffer
  91. // need to remove data from the second half
  92. src = (int16_t *)&i2s_rx_buffer[AUDIO_BLOCK_SAMPLES/2];
  93. end = (int16_t *)&i2s_rx_buffer[AUDIO_BLOCK_SAMPLES];
  94. if (AudioInputI2S::update_responsibility) AudioStream::update_all();
  95. } else {
  96. // DMA is receiving to the second half of the buffer
  97. // need to remove data from the first half
  98. src = (int16_t *)&i2s_rx_buffer[0];
  99. end = (int16_t *)&i2s_rx_buffer[AUDIO_BLOCK_SAMPLES/2];
  100. }
  101. left = AudioInputI2S::block_left;
  102. right = AudioInputI2S::block_right;
  103. if (left != NULL && right != NULL) {
  104. offset = AudioInputI2S::block_offset;
  105. if (offset <= AUDIO_BLOCK_SAMPLES/2) {
  106. dest_left = &(left->data[offset]);
  107. dest_right = &(right->data[offset]);
  108. AudioInputI2S::block_offset = offset + AUDIO_BLOCK_SAMPLES/2;
  109. #if IMXRT_CACHE_ENABLED >=1
  110. arm_dcache_delete(src, sizeof(i2s_rx_buffer) / 2);
  111. #endif
  112. do {
  113. *dest_left++ = *src++;
  114. *dest_right++ = *src++;
  115. } while (src < end);
  116. }
  117. }
  118. #endif
  119. }
  120. void AudioInputI2S::update(void)
  121. {
  122. audio_block_t *new_left=NULL, *new_right=NULL, *out_left=NULL, *out_right=NULL;
  123. // allocate 2 new blocks, but if one fails, allocate neither
  124. new_left = allocate();
  125. if (new_left != NULL) {
  126. new_right = allocate();
  127. if (new_right == NULL) {
  128. release(new_left);
  129. new_left = NULL;
  130. }
  131. }
  132. __disable_irq();
  133. if (block_offset >= AUDIO_BLOCK_SAMPLES) {
  134. // the DMA filled 2 blocks, so grab them and get the
  135. // 2 new blocks to the DMA, as quickly as possible
  136. out_left = block_left;
  137. block_left = new_left;
  138. out_right = block_right;
  139. block_right = new_right;
  140. block_offset = 0;
  141. __enable_irq();
  142. // then transmit the DMA's former blocks
  143. transmit(out_left, 0);
  144. release(out_left);
  145. transmit(out_right, 1);
  146. release(out_right);
  147. //Serial.print(".");
  148. } else if (new_left != NULL) {
  149. // the DMA didn't fill blocks, but we allocated blocks
  150. if (block_left == NULL) {
  151. // the DMA doesn't have any blocks to fill, so
  152. // give it the ones we just allocated
  153. block_left = new_left;
  154. block_right = new_right;
  155. block_offset = 0;
  156. __enable_irq();
  157. } else {
  158. // the DMA already has blocks, doesn't need these
  159. __enable_irq();
  160. release(new_left);
  161. release(new_right);
  162. }
  163. } else {
  164. // The DMA didn't fill blocks, and we could not allocate
  165. // memory... the system is likely starving for memory!
  166. // Sadly, there's nothing we can do.
  167. __enable_irq();
  168. }
  169. }
  170. /******************************************************************/
  171. void AudioInputI2Sslave::begin(void)
  172. {
  173. dma.begin(true); // Allocate the DMA channel first
  174. //block_left_1st = NULL;
  175. //block_right_1st = NULL;
  176. AudioOutputI2Sslave::config_i2s();
  177. #if defined(KINETISK)
  178. CORE_PIN13_CONFIG = PORT_PCR_MUX(4); // pin 13, PTC5, I2S0_RXD0
  179. dma.TCD->SADDR = (void *)((uint32_t)&I2S0_RDR0 + 2);
  180. dma.TCD->SOFF = 0;
  181. dma.TCD->ATTR = DMA_TCD_ATTR_SSIZE(1) | DMA_TCD_ATTR_DSIZE(1);
  182. dma.TCD->NBYTES_MLNO = 2;
  183. dma.TCD->SLAST = 0;
  184. dma.TCD->DADDR = i2s_rx_buffer;
  185. dma.TCD->DOFF = 2;
  186. dma.TCD->CITER_ELINKNO = sizeof(i2s_rx_buffer) / 2;
  187. dma.TCD->DLASTSGA = -sizeof(i2s_rx_buffer);
  188. dma.TCD->BITER_ELINKNO = sizeof(i2s_rx_buffer) / 2;
  189. dma.TCD->CSR = DMA_TCD_CSR_INTHALF | DMA_TCD_CSR_INTMAJOR;
  190. dma.triggerAtHardwareEvent(DMAMUX_SOURCE_I2S0_RX);
  191. update_responsibility = update_setup();
  192. dma.enable();
  193. I2S0_RCSR |= I2S_RCSR_RE | I2S_RCSR_BCE | I2S_RCSR_FRDE | I2S_RCSR_FR;
  194. I2S0_TCSR |= I2S_TCSR_TE | I2S_TCSR_BCE; // TX clock enable, because sync'd to TX
  195. dma.attachInterrupt(isr);
  196. #elif defined(__IMXRT1062__)
  197. CORE_PIN8_CONFIG = 3; //1:RX_DATA0
  198. IOMUXC_SAI1_RX_DATA0_SELECT_INPUT = 2;
  199. dma.TCD->SADDR = (void *)((uint32_t)&I2S1_RDR0 + 2);
  200. dma.TCD->SOFF = 0;
  201. dma.TCD->ATTR = DMA_TCD_ATTR_SSIZE(1) | DMA_TCD_ATTR_DSIZE(1);
  202. dma.TCD->NBYTES_MLNO = 2;
  203. dma.TCD->SLAST = 0;
  204. dma.TCD->DADDR = i2s_rx_buffer;
  205. dma.TCD->DOFF = 2;
  206. dma.TCD->CITER_ELINKNO = sizeof(i2s_rx_buffer) / 2;
  207. dma.TCD->DLASTSGA = -sizeof(i2s_rx_buffer);
  208. dma.TCD->BITER_ELINKNO = sizeof(i2s_rx_buffer) / 2;
  209. dma.TCD->CSR = DMA_TCD_CSR_INTHALF | DMA_TCD_CSR_INTMAJOR;
  210. dma.triggerAtHardwareEvent(DMAMUX_SOURCE_SAI1_RX);
  211. dma.enable();
  212. I2S1_RCSR = 0;
  213. I2S1_RCSR = I2S_RCSR_RE | I2S_RCSR_BCE | I2S_RCSR_FRDE | I2S_RCSR_FR;
  214. update_responsibility = update_setup();
  215. dma.attachInterrupt(isr);
  216. #endif
  217. }