Teensy 4.1 core updated for C++20
Ви не можете вибрати більше 25 тем Теми мають розпочинатися з літери або цифри, можуть містити дефіси (-) і не повинні перевищувати 35 символів.

430 lines
12KB

  1. /* Teensyduino Core Library
  2. * http://www.pjrc.com/teensy/
  3. * Copyright (c) 2013 PJRC.COM, LLC.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining
  6. * a copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sublicense, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * 1. The above copyright notice and this permission notice shall be
  14. * included in all copies or substantial portions of the Software.
  15. *
  16. * 2. If the Software is incorporated into a build system that allows
  17. * selection among a list of target devices, then similar target
  18. * devices manufactured by PJRC.COM must be included in the list of
  19. * target devices and selectable in the same manner.
  20. *
  21. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  22. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  23. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  24. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  25. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  26. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  27. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  28. * SOFTWARE.
  29. */
  30. #include "kinetis.h"
  31. #include "core_pins.h"
  32. #include "HardwareSerial.h"
  33. ////////////////////////////////////////////////////////////////
  34. // Tunable parameters (relatively safe to edit these numbers)
  35. ////////////////////////////////////////////////////////////////
  36. #define TX_BUFFER_SIZE 40 // number of outgoing bytes to buffer
  37. #define RX_BUFFER_SIZE 64 // number of incoming bytes to buffer
  38. #define RTS_HIGH_WATERMARK 40 // RTS requests sender to pause
  39. #define RTS_LOW_WATERMARK 26 // RTS allows sender to resume
  40. #define IRQ_PRIORITY 64 // 0 = highest priority, 255 = lowest
  41. ////////////////////////////////////////////////////////////////
  42. // changes not recommended below this point....
  43. ////////////////////////////////////////////////////////////////
  44. #ifdef SERIAL_9BIT_SUPPORT
  45. static uint8_t use9Bits = 0;
  46. #define BUFTYPE uint16_t
  47. #else
  48. #define BUFTYPE uint8_t
  49. #define use9Bits 0
  50. #endif
  51. static volatile BUFTYPE tx_buffer[TX_BUFFER_SIZE];
  52. static volatile BUFTYPE rx_buffer[RX_BUFFER_SIZE];
  53. static volatile uint8_t transmitting = 0;
  54. #if defined(KINETISK)
  55. static volatile uint8_t *transmit_pin=NULL;
  56. #define transmit_assert() *transmit_pin = 1
  57. #define transmit_deassert() *transmit_pin = 0
  58. static volatile uint8_t *rts_pin=NULL;
  59. #define rts_assert() *rts_pin = 0
  60. #define rts_deassert() *rts_pin = 1
  61. #elif defined(KINETISL)
  62. static volatile uint8_t *transmit_pin=NULL;
  63. static uint8_t transmit_mask=0;
  64. #define transmit_assert() *(transmit_pin+4) = transmit_mask;
  65. #define transmit_deassert() *(transmit_pin+8) = transmit_mask;
  66. static volatile uint8_t *rts_pin=NULL;
  67. static uint8_t rts_mask=0;
  68. #define rts_assert() *(rts_pin+8) = rts_mask;
  69. #define rts_deassert() *(rts_pin+4) = rts_mask;
  70. #endif
  71. #if TX_BUFFER_SIZE > 255
  72. static volatile uint16_t tx_buffer_head = 0;
  73. static volatile uint16_t tx_buffer_tail = 0;
  74. #else
  75. static volatile uint8_t tx_buffer_head = 0;
  76. static volatile uint8_t tx_buffer_tail = 0;
  77. #endif
  78. #if RX_BUFFER_SIZE > 255
  79. static volatile uint16_t rx_buffer_head = 0;
  80. static volatile uint16_t rx_buffer_tail = 0;
  81. #else
  82. static volatile uint8_t rx_buffer_head = 0;
  83. static volatile uint8_t rx_buffer_tail = 0;
  84. #endif
  85. #if defined(KINETISL)
  86. static uint8_t rx_pin_num = 7;
  87. #endif
  88. static uint8_t tx_pin_num = 8;
  89. // UART0 and UART1 are clocked by F_CPU, UART2 is clocked by F_BUS
  90. // UART0 has 8 byte fifo, UART1 and UART2 have 1 byte buffer
  91. #define C2_ENABLE UART_C2_TE | UART_C2_RE | UART_C2_RIE
  92. #define C2_TX_ACTIVE C2_ENABLE | UART_C2_TIE
  93. #define C2_TX_COMPLETING C2_ENABLE | UART_C2_TCIE
  94. #define C2_TX_INACTIVE C2_ENABLE
  95. void serial3_begin(uint32_t divisor)
  96. {
  97. SIM_SCGC4 |= SIM_SCGC4_UART2; // turn on clock, TODO: use bitband
  98. rx_buffer_head = 0;
  99. rx_buffer_tail = 0;
  100. tx_buffer_head = 0;
  101. tx_buffer_tail = 0;
  102. transmitting = 0;
  103. #if defined(KINETISK)
  104. CORE_PIN7_CONFIG = PORT_PCR_PE | PORT_PCR_PS | PORT_PCR_PFE | PORT_PCR_MUX(3);
  105. CORE_PIN8_CONFIG = PORT_PCR_DSE | PORT_PCR_SRE | PORT_PCR_MUX(3);
  106. #elif defined(KINETISL)
  107. switch (rx_pin_num) {
  108. case 7: CORE_PIN7_CONFIG = PORT_PCR_PE | PORT_PCR_PS | PORT_PCR_PFE | PORT_PCR_MUX(3); break;
  109. case 6: CORE_PIN6_CONFIG = PORT_PCR_PE | PORT_PCR_PS | PORT_PCR_PFE | PORT_PCR_MUX(3); break;
  110. }
  111. switch (tx_pin_num) {
  112. case 8: CORE_PIN8_CONFIG = PORT_PCR_DSE | PORT_PCR_SRE | PORT_PCR_MUX(3); break;
  113. case 20: CORE_PIN20_CONFIG = PORT_PCR_DSE | PORT_PCR_SRE | PORT_PCR_MUX(3); break;
  114. }
  115. #endif
  116. #if defined(HAS_KINETISK_UART2)
  117. UART2_BDH = (divisor >> 13) & 0x1F;
  118. UART2_BDL = (divisor >> 5) & 0xFF;
  119. UART2_C4 = divisor & 0x1F;
  120. UART2_C1 = 0;
  121. UART2_PFIFO = 0;
  122. #elif defined(HAS_KINETISL_UART2)
  123. UART2_BDH = (divisor >> 8) & 0x1F;
  124. UART2_BDL = divisor & 0xFF;
  125. UART2_C1 = 0;
  126. #endif
  127. UART2_C2 = C2_TX_INACTIVE;
  128. NVIC_SET_PRIORITY(IRQ_UART2_STATUS, IRQ_PRIORITY);
  129. NVIC_ENABLE_IRQ(IRQ_UART2_STATUS);
  130. }
  131. void serial3_format(uint32_t format)
  132. {
  133. uint8_t c;
  134. c = UART2_C1;
  135. c = (c & ~0x13) | (format & 0x03); // configure parity
  136. if (format & 0x04) c |= 0x10; // 9 bits (might include parity)
  137. UART2_C1 = c;
  138. if ((format & 0x0F) == 0x04) UART2_C3 |= 0x40; // 8N2 is 9 bit with 9th bit always 1
  139. c = UART2_S2 & ~0x10;
  140. if (format & 0x10) c |= 0x10; // rx invert
  141. UART2_S2 = c;
  142. c = UART2_C3 & ~0x10;
  143. if (format & 0x20) c |= 0x10; // tx invert
  144. UART2_C3 = c;
  145. #ifdef SERIAL_9BIT_SUPPORT
  146. c = UART2_C4 & 0x1F;
  147. if (format & 0x08) c |= 0x20; // 9 bit mode with parity (requires 10 bits)
  148. UART2_C4 = c;
  149. use9Bits = format & 0x80;
  150. #endif
  151. }
  152. void serial3_end(void)
  153. {
  154. if (!(SIM_SCGC4 & SIM_SCGC4_UART2)) return;
  155. while (transmitting) yield(); // wait for buffered data to send
  156. NVIC_DISABLE_IRQ(IRQ_UART2_STATUS);
  157. UART2_C2 = 0;
  158. CORE_PIN7_CONFIG = PORT_PCR_PE | PORT_PCR_PS | PORT_PCR_MUX(1);
  159. CORE_PIN8_CONFIG = PORT_PCR_PE | PORT_PCR_PS | PORT_PCR_MUX(1);
  160. rx_buffer_head = 0;
  161. rx_buffer_tail = 0;
  162. if (rts_pin) rts_deassert();
  163. }
  164. void serial3_set_transmit_pin(uint8_t pin)
  165. {
  166. while (transmitting) ;
  167. pinMode(pin, OUTPUT);
  168. digitalWrite(pin, LOW);
  169. transmit_pin = portOutputRegister(pin);
  170. #if defined(KINETISL)
  171. transmit_mask = digitalPinToBitMask(pin);
  172. #endif
  173. }
  174. void serial3_set_tx(uint8_t pin, uint8_t opendrain)
  175. {
  176. uint32_t cfg;
  177. if (opendrain) pin |= 128;
  178. if (pin == tx_pin_num) return;
  179. if ((SIM_SCGC4 & SIM_SCGC4_UART2)) {
  180. switch (tx_pin_num & 127) {
  181. case 8: CORE_PIN8_CONFIG = 0; break; // PTD3
  182. #if defined(KINETISL)
  183. case 20: CORE_PIN20_CONFIG = 0; break; // PTD5
  184. #endif
  185. }
  186. if (opendrain) {
  187. cfg = PORT_PCR_DSE | PORT_PCR_ODE;
  188. } else {
  189. cfg = PORT_PCR_DSE | PORT_PCR_SRE;
  190. }
  191. switch (pin & 127) {
  192. case 8: CORE_PIN8_CONFIG = cfg | PORT_PCR_MUX(3); break;
  193. #if defined(KINETISL)
  194. case 20: CORE_PIN20_CONFIG = cfg | PORT_PCR_MUX(3); break;
  195. #endif
  196. }
  197. }
  198. tx_pin_num = pin;
  199. }
  200. void serial3_set_rx(uint8_t pin)
  201. {
  202. #if defined(KINETISL)
  203. if (pin == rx_pin_num) return;
  204. if ((SIM_SCGC4 & SIM_SCGC4_UART2)) {
  205. switch (rx_pin_num) {
  206. case 7: CORE_PIN7_CONFIG = 0; break; // PTD2
  207. case 6: CORE_PIN6_CONFIG = 0; break; // PTD4
  208. }
  209. switch (pin) {
  210. case 7: CORE_PIN7_CONFIG = PORT_PCR_PE | PORT_PCR_PS | PORT_PCR_PFE | PORT_PCR_MUX(3); break;
  211. case 6: CORE_PIN6_CONFIG = PORT_PCR_PE | PORT_PCR_PS | PORT_PCR_PFE | PORT_PCR_MUX(3); break;
  212. }
  213. }
  214. rx_pin_num = pin;
  215. #endif
  216. }
  217. int serial3_set_rts(uint8_t pin)
  218. {
  219. if (!(SIM_SCGC4 & SIM_SCGC4_UART2)) return 0;
  220. if (pin < CORE_NUM_DIGITAL) {
  221. rts_pin = portOutputRegister(pin);
  222. #if defined(KINETISL)
  223. rts_mask = digitalPinToBitMask(pin);
  224. #endif
  225. pinMode(pin, OUTPUT);
  226. rts_assert();
  227. } else {
  228. rts_pin = NULL;
  229. return 0;
  230. }
  231. /*
  232. if (pin == 2) {
  233. CORE_PIN2_CONFIG = PORT_PCR_MUX(3);
  234. } else {
  235. UART2_MODEM &= ~UART_MODEM_RXRTSE;
  236. return 0;
  237. }
  238. UART2_MODEM |= UART_MODEM_RXRTSE;
  239. */
  240. return 1;
  241. }
  242. int serial3_set_cts(uint8_t pin)
  243. {
  244. #if defined(KINETISK)
  245. if (!(SIM_SCGC4 & SIM_SCGC4_UART2)) return 0;
  246. if (pin == 14) {
  247. CORE_PIN14_CONFIG = PORT_PCR_MUX(3) | PORT_PCR_PE; // weak pulldown
  248. } else {
  249. UART2_MODEM &= ~UART_MODEM_TXCTSE;
  250. return 0;
  251. }
  252. UART2_MODEM |= UART_MODEM_TXCTSE;
  253. return 1;
  254. #else
  255. return 0;
  256. #endif
  257. }
  258. void serial3_putchar(uint32_t c)
  259. {
  260. uint32_t head, n;
  261. if (!(SIM_SCGC4 & SIM_SCGC4_UART2)) return;
  262. if (transmit_pin) transmit_assert();
  263. head = tx_buffer_head;
  264. if (++head >= TX_BUFFER_SIZE) head = 0;
  265. while (tx_buffer_tail == head) {
  266. int priority = nvic_execution_priority();
  267. if (priority <= IRQ_PRIORITY) {
  268. if ((UART2_S1 & UART_S1_TDRE)) {
  269. uint32_t tail = tx_buffer_tail;
  270. if (++tail >= TX_BUFFER_SIZE) tail = 0;
  271. n = tx_buffer[tail];
  272. if (use9Bits) UART2_C3 = (UART2_C3 & ~0x40) | ((n & 0x100) >> 2);
  273. UART2_D = n;
  274. tx_buffer_tail = tail;
  275. }
  276. } else if (priority >= 256) {
  277. yield(); // wait
  278. }
  279. }
  280. tx_buffer[head] = c;
  281. transmitting = 1;
  282. tx_buffer_head = head;
  283. UART2_C2 = C2_TX_ACTIVE;
  284. }
  285. void serial3_write(const void *buf, unsigned int count)
  286. {
  287. const uint8_t *p = (const uint8_t *)buf;
  288. while (count-- > 0) serial3_putchar(*p++);
  289. }
  290. void serial3_flush(void)
  291. {
  292. while (transmitting) yield(); // wait
  293. }
  294. int serial3_write_buffer_free(void)
  295. {
  296. uint32_t head, tail;
  297. head = tx_buffer_head;
  298. tail = tx_buffer_tail;
  299. if (head >= tail) return TX_BUFFER_SIZE - 1 - head + tail;
  300. return tail - head - 1;
  301. }
  302. int serial3_available(void)
  303. {
  304. uint32_t head, tail;
  305. head = rx_buffer_head;
  306. tail = rx_buffer_tail;
  307. if (head >= tail) return head - tail;
  308. return RX_BUFFER_SIZE + head - tail;
  309. }
  310. int serial3_getchar(void)
  311. {
  312. uint32_t head, tail;
  313. int c;
  314. head = rx_buffer_head;
  315. tail = rx_buffer_tail;
  316. if (head == tail) return -1;
  317. if (++tail >= RX_BUFFER_SIZE) tail = 0;
  318. c = rx_buffer[tail];
  319. rx_buffer_tail = tail;
  320. if (rts_pin) {
  321. int avail;
  322. if (head >= tail) avail = head - tail;
  323. else avail = RX_BUFFER_SIZE + head - tail;
  324. if (avail <= RTS_LOW_WATERMARK) rts_assert();
  325. }
  326. return c;
  327. }
  328. int serial3_peek(void)
  329. {
  330. uint32_t head, tail;
  331. head = rx_buffer_head;
  332. tail = rx_buffer_tail;
  333. if (head == tail) return -1;
  334. if (++tail >= RX_BUFFER_SIZE) tail = 0;
  335. return rx_buffer[tail];
  336. }
  337. void serial3_clear(void)
  338. {
  339. rx_buffer_head = rx_buffer_tail;
  340. if (rts_pin) rts_assert();
  341. }
  342. // status interrupt combines
  343. // Transmit data below watermark UART_S1_TDRE
  344. // Transmit complete UART_S1_TC
  345. // Idle line UART_S1_IDLE
  346. // Receive data above watermark UART_S1_RDRF
  347. // LIN break detect UART_S2_LBKDIF
  348. // RxD pin active edge UART_S2_RXEDGIF
  349. void uart2_status_isr(void)
  350. {
  351. uint32_t head, tail, n;
  352. uint8_t c;
  353. if (UART2_S1 & UART_S1_RDRF) {
  354. if (use9Bits && (UART2_C3 & 0x80)) {
  355. n = UART2_D | 0x100;
  356. } else {
  357. n = UART2_D;
  358. }
  359. head = rx_buffer_head + 1;
  360. if (head >= RX_BUFFER_SIZE) head = 0;
  361. if (head != rx_buffer_tail) {
  362. rx_buffer[head] = n;
  363. rx_buffer_head = head;
  364. }
  365. if (rts_pin) {
  366. int avail;
  367. tail = tx_buffer_tail;
  368. if (head >= tail) avail = head - tail;
  369. else avail = RX_BUFFER_SIZE + head - tail;
  370. if (avail >= RTS_HIGH_WATERMARK) rts_deassert();
  371. }
  372. }
  373. c = UART2_C2;
  374. if ((c & UART_C2_TIE) && (UART2_S1 & UART_S1_TDRE)) {
  375. head = tx_buffer_head;
  376. tail = tx_buffer_tail;
  377. if (head == tail) {
  378. UART2_C2 = C2_TX_COMPLETING;
  379. } else {
  380. if (++tail >= TX_BUFFER_SIZE) tail = 0;
  381. n = tx_buffer[tail];
  382. if (use9Bits) UART2_C3 = (UART2_C3 & ~0x40) | ((n & 0x100) >> 2);
  383. UART2_D = n;
  384. tx_buffer_tail = tail;
  385. }
  386. }
  387. if ((c & UART_C2_TCIE) && (UART2_S1 & UART_S1_TC)) {
  388. transmitting = 0;
  389. if (transmit_pin) transmit_deassert();
  390. UART2_C2 = C2_TX_INACTIVE;
  391. }
  392. }