Teensy 4.1 core updated for C++20
You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

644 lines
20KB

  1. #include "imxrt.h"
  2. #include "wiring.h"
  3. #include "usb_dev.h"
  4. #include "debug/printf.h"
  5. // from the linker
  6. extern unsigned long _stextload;
  7. extern unsigned long _stext;
  8. extern unsigned long _etext;
  9. extern unsigned long _sdataload;
  10. extern unsigned long _sdata;
  11. extern unsigned long _edata;
  12. extern unsigned long _sbss;
  13. extern unsigned long _ebss;
  14. extern unsigned long _flexram_bank_config;
  15. extern unsigned long _estack;
  16. __attribute__ ((used, aligned(1024)))
  17. void (* _VectorsRam[NVIC_NUM_INTERRUPTS+16])(void);
  18. static void memory_copy(uint32_t *dest, const uint32_t *src, uint32_t *dest_end);
  19. static void memory_clear(uint32_t *dest, uint32_t *dest_end);
  20. static void configure_systick(void);
  21. static void reset_PFD();
  22. extern void systick_isr(void);
  23. extern void pendablesrvreq_isr(void);
  24. void configure_cache(void);
  25. void unused_interrupt_vector(void);
  26. void usb_pll_start();
  27. extern void analog_init(void); // analog.c
  28. extern void pwm_init(void); // pwm.c
  29. extern void tempmon_init(void); //tempmon.c
  30. uint32_t set_arm_clock(uint32_t frequency); // clockspeed.c
  31. extern void __libc_init_array(void); // C++ standard library
  32. __attribute__((section(".startup"), optimize("no-tree-loop-distribute-patterns"), naked))
  33. void ResetHandler(void)
  34. {
  35. unsigned int i;
  36. #if defined(__IMXRT1062__)
  37. IOMUXC_GPR_GPR17 = (uint32_t)&_flexram_bank_config;
  38. IOMUXC_GPR_GPR16 = 0x00000007;
  39. IOMUXC_GPR_GPR14 = 0x00AA0000;
  40. __asm__ volatile("mov sp, %0" : : "r" ((uint32_t)&_estack) : );
  41. #endif
  42. // pin 13 - if startup crashes, use this to turn on the LED early for troubleshooting
  43. //IOMUXC_SW_MUX_CTL_PAD_GPIO_B0_03 = 5;
  44. //IOMUXC_SW_PAD_CTL_PAD_GPIO_B0_03 = IOMUXC_PAD_DSE(7);
  45. //IOMUXC_GPR_GPR27 = 0xFFFFFFFF;
  46. //GPIO7_GDIR |= (1<<3);
  47. //GPIO7_DR_SET = (1<<3); // digitalWrite(13, HIGH);
  48. // Initialize memory
  49. memory_copy(&_stext, &_stextload, &_etext);
  50. memory_copy(&_sdata, &_sdataload, &_edata);
  51. memory_clear(&_sbss, &_ebss);
  52. // enable FPU
  53. SCB_CPACR = 0x00F00000;
  54. // set up blank interrupt & exception vector table
  55. for (i=0; i < NVIC_NUM_INTERRUPTS + 16; i++) _VectorsRam[i] = &unused_interrupt_vector;
  56. for (i=0; i < NVIC_NUM_INTERRUPTS; i++) NVIC_SET_PRIORITY(i, 128);
  57. SCB_VTOR = (uint32_t)_VectorsRam;
  58. reset_PFD();
  59. // Configure clocks
  60. // TODO: make sure all affected peripherals are turned off!
  61. // PIT & GPT timers to run from 24 MHz clock (independent of CPU speed)
  62. CCM_CSCMR1 = (CCM_CSCMR1 & ~CCM_CSCMR1_PERCLK_PODF(0x3F)) | CCM_CSCMR1_PERCLK_CLK_SEL;
  63. // UARTs run from 24 MHz clock (works if PLL3 off or bypassed)
  64. CCM_CSCDR1 = (CCM_CSCDR1 & ~CCM_CSCDR1_UART_CLK_PODF(0x3F)) | CCM_CSCDR1_UART_CLK_SEL;
  65. #if defined(__IMXRT1062__)
  66. // Use fast GPIO6, GPIO7, GPIO8, GPIO9
  67. IOMUXC_GPR_GPR26 = 0xFFFFFFFF;
  68. IOMUXC_GPR_GPR27 = 0xFFFFFFFF;
  69. IOMUXC_GPR_GPR28 = 0xFFFFFFFF;
  70. IOMUXC_GPR_GPR29 = 0xFFFFFFFF;
  71. #endif
  72. // Undo PIT timer usage by ROM startup
  73. CCM_CCGR1 |= CCM_CCGR1_PIT(CCM_CCGR_ON);
  74. PIT_MCR = 0;
  75. PIT_TCTRL0 = 0;
  76. PIT_TCTRL1 = 0;
  77. PIT_TCTRL2 = 0;
  78. PIT_TCTRL3 = 0;
  79. // must enable PRINT_DEBUG_STUFF in debug/print.h
  80. printf_debug_init();
  81. printf("\n***********IMXRT Startup**********\n");
  82. printf("test %d %d %d\n", 1, -1234567, 3);
  83. configure_cache();
  84. configure_systick();
  85. usb_pll_start();
  86. reset_PFD(); //TODO: is this really needed?
  87. set_arm_clock(600000000);
  88. //set_arm_clock(984000000); Ludicrous Speed
  89. // initialize RTC
  90. if (!(SNVS_LPCR & SNVS_LPCR_SRTC_ENV)) {
  91. // if SRTC isn't running, start it with default Jan 1, 2019
  92. SNVS_LPSRTCLR = 1546300800u << 15;
  93. SNVS_LPSRTCMR = 1546300800u >> 17;
  94. SNVS_LPCR |= SNVS_LPCR_SRTC_ENV;
  95. }
  96. SNVS_HPCR |= SNVS_HPCR_RTC_EN | SNVS_HPCR_HP_TS;
  97. while (millis() < 20) ; // wait at least 20ms before starting USB
  98. usb_init();
  99. analog_init();
  100. pwm_init();
  101. tempmon_init();
  102. while (millis() < 300) ; // wait at least 300ms before calling user code
  103. //printf("before C++ constructors\n");
  104. __libc_init_array();
  105. //printf("after C++ constructors\n");
  106. //printf("before setup\n");
  107. setup();
  108. //printf("after setup\n");
  109. while (1) {
  110. //printf("loop\n");
  111. loop();
  112. yield();
  113. }
  114. }
  115. // ARM SysTick is used for most Ardiuno timing functions, delay(), millis(),
  116. // micros(). SysTick can run from either the ARM core clock, or from an
  117. // "external" clock. NXP documents it as "24 MHz XTALOSC can be the external
  118. // clock source of SYSTICK" (RT1052 ref manual, rev 1, page 411). However,
  119. // NXP actually hid an undocumented divide-by-240 circuit in the hardware, so
  120. // the external clock is really 100 kHz. We use this clock rather than the
  121. // ARM clock, to allow SysTick to maintain correct timing even when we change
  122. // the ARM clock to run at different speeds.
  123. #define SYSTICK_EXT_FREQ 100000
  124. extern volatile uint32_t systick_cycle_count;
  125. static void configure_systick(void)
  126. {
  127. _VectorsRam[14] = pendablesrvreq_isr;
  128. _VectorsRam[15] = systick_isr;
  129. SYST_RVR = (SYSTICK_EXT_FREQ / 1000) - 1;
  130. SYST_CVR = 0;
  131. SYST_CSR = SYST_CSR_TICKINT | SYST_CSR_ENABLE;
  132. SCB_SHPR3 = 0x20200000; // Systick, pendablesrvreq_isr = priority 32;
  133. ARM_DEMCR |= ARM_DEMCR_TRCENA;
  134. ARM_DWT_CTRL |= ARM_DWT_CTRL_CYCCNTENA; // turn on cycle counter
  135. systick_cycle_count = ARM_DWT_CYCCNT; // compiled 0, corrected w/1st systick
  136. }
  137. // concise defines for SCB_MPU_RASR and SCB_MPU_RBAR, ARM DDI0403E, pg 696
  138. #define NOEXEC SCB_MPU_RASR_XN
  139. #define READONLY SCB_MPU_RASR_AP(7)
  140. #define READWRITE SCB_MPU_RASR_AP(3)
  141. #define NOACCESS SCB_MPU_RASR_AP(0)
  142. #define MEM_CACHE_WT SCB_MPU_RASR_TEX(0) | SCB_MPU_RASR_C
  143. #define MEM_CACHE_WB SCB_MPU_RASR_TEX(0) | SCB_MPU_RASR_C | SCB_MPU_RASR_B
  144. #define MEM_CACHE_WBWA SCB_MPU_RASR_TEX(1) | SCB_MPU_RASR_C | SCB_MPU_RASR_B
  145. #define MEM_NOCACHE SCB_MPU_RASR_TEX(1)
  146. #define DEV_NOCACHE SCB_MPU_RASR_TEX(2)
  147. #define SIZE_128K (SCB_MPU_RASR_SIZE(16) | SCB_MPU_RASR_ENABLE)
  148. #define SIZE_256K (SCB_MPU_RASR_SIZE(17) | SCB_MPU_RASR_ENABLE)
  149. #define SIZE_512K (SCB_MPU_RASR_SIZE(18) | SCB_MPU_RASR_ENABLE)
  150. #define SIZE_1M (SCB_MPU_RASR_SIZE(19) | SCB_MPU_RASR_ENABLE)
  151. #define SIZE_2M (SCB_MPU_RASR_SIZE(20) | SCB_MPU_RASR_ENABLE)
  152. #define SIZE_4M (SCB_MPU_RASR_SIZE(21) | SCB_MPU_RASR_ENABLE)
  153. #define SIZE_8M (SCB_MPU_RASR_SIZE(22) | SCB_MPU_RASR_ENABLE)
  154. #define SIZE_16M (SCB_MPU_RASR_SIZE(23) | SCB_MPU_RASR_ENABLE)
  155. #define SIZE_32M (SCB_MPU_RASR_SIZE(24) | SCB_MPU_RASR_ENABLE)
  156. #define SIZE_64M (SCB_MPU_RASR_SIZE(25) | SCB_MPU_RASR_ENABLE)
  157. #define REGION(n) (SCB_MPU_RBAR_REGION(n) | SCB_MPU_RBAR_VALID)
  158. __attribute__((section(".progmem")))
  159. void configure_cache(void)
  160. {
  161. //printf("MPU_TYPE = %08lX\n", SCB_MPU_TYPE);
  162. //printf("CCR = %08lX\n", SCB_CCR);
  163. // TODO: check if caches already active - skip?
  164. SCB_MPU_CTRL = 0; // turn off MPU
  165. SCB_MPU_RBAR = 0x00000000 | REGION(0); // ITCM
  166. SCB_MPU_RASR = MEM_NOCACHE | READWRITE | SIZE_512K;
  167. SCB_MPU_RBAR = 0x00200000 | REGION(1); // Boot ROM
  168. SCB_MPU_RASR = MEM_CACHE_WT | READONLY | SIZE_128K;
  169. SCB_MPU_RBAR = 0x20000000 | REGION(2); // DTCM
  170. SCB_MPU_RASR = MEM_NOCACHE | READWRITE | NOEXEC | SIZE_512K;
  171. SCB_MPU_RBAR = 0x20200000 | REGION(3); // RAM (AXI bus)
  172. SCB_MPU_RASR = MEM_CACHE_WBWA | READWRITE | NOEXEC | SIZE_1M;
  173. SCB_MPU_RBAR = 0x40000000 | REGION(4); // Peripherals
  174. SCB_MPU_RASR = DEV_NOCACHE | READWRITE | NOEXEC | SIZE_64M;
  175. SCB_MPU_RBAR = 0x60000000 | REGION(5); // QSPI Flash
  176. SCB_MPU_RASR = MEM_CACHE_WBWA | READONLY | SIZE_16M;
  177. // TODO: 32 byte sub-region at 0x00000000 with NOACCESS, to trap NULL pointer deref
  178. // TODO: protect access to power supply config
  179. // TODO: 32 byte sub-region at end of .bss section with NOACCESS, to trap stack overflow
  180. SCB_MPU_CTRL = SCB_MPU_CTRL_ENABLE;
  181. // cache enable, ARM DDI0403E, pg 628
  182. asm("dsb");
  183. asm("isb");
  184. SCB_CACHE_ICIALLU = 0;
  185. asm("dsb");
  186. asm("isb");
  187. SCB_CCR |= (SCB_CCR_IC | SCB_CCR_DC);
  188. }
  189. __attribute__((section(".progmem")))
  190. void usb_pll_start()
  191. {
  192. while (1) {
  193. uint32_t n = CCM_ANALOG_PLL_USB1; // pg 759
  194. printf("CCM_ANALOG_PLL_USB1=%08lX\n", n);
  195. if (n & CCM_ANALOG_PLL_USB1_DIV_SELECT) {
  196. printf(" ERROR, 528 MHz mode!\n"); // never supposed to use this mode!
  197. CCM_ANALOG_PLL_USB1_CLR = 0xC000; // bypass 24 MHz
  198. CCM_ANALOG_PLL_USB1_SET = CCM_ANALOG_PLL_USB1_BYPASS; // bypass
  199. CCM_ANALOG_PLL_USB1_CLR = CCM_ANALOG_PLL_USB1_POWER | // power down
  200. CCM_ANALOG_PLL_USB1_DIV_SELECT | // use 480 MHz
  201. CCM_ANALOG_PLL_USB1_ENABLE | // disable
  202. CCM_ANALOG_PLL_USB1_EN_USB_CLKS; // disable usb
  203. continue;
  204. }
  205. if (!(n & CCM_ANALOG_PLL_USB1_ENABLE)) {
  206. printf(" enable PLL\n");
  207. // TODO: should this be done so early, or later??
  208. CCM_ANALOG_PLL_USB1_SET = CCM_ANALOG_PLL_USB1_ENABLE;
  209. continue;
  210. }
  211. if (!(n & CCM_ANALOG_PLL_USB1_POWER)) {
  212. printf(" power up PLL\n");
  213. CCM_ANALOG_PLL_USB1_SET = CCM_ANALOG_PLL_USB1_POWER;
  214. continue;
  215. }
  216. if (!(n & CCM_ANALOG_PLL_USB1_LOCK)) {
  217. printf(" wait for lock\n");
  218. continue;
  219. }
  220. if (n & CCM_ANALOG_PLL_USB1_BYPASS) {
  221. printf(" turn off bypass\n");
  222. CCM_ANALOG_PLL_USB1_CLR = CCM_ANALOG_PLL_USB1_BYPASS;
  223. continue;
  224. }
  225. if (!(n & CCM_ANALOG_PLL_USB1_EN_USB_CLKS)) {
  226. printf(" enable USB clocks\n");
  227. CCM_ANALOG_PLL_USB1_SET = CCM_ANALOG_PLL_USB1_EN_USB_CLKS;
  228. continue;
  229. }
  230. return; // everything is as it should be :-)
  231. }
  232. }
  233. __attribute__((section(".progmem")))
  234. void reset_PFD()
  235. {
  236. //Reset PLL2 PFDs, set default frequencies:
  237. CCM_ANALOG_PFD_528_SET = (1 << 31) | (1 << 23) | (1 << 15) | (1 << 7);
  238. CCM_ANALOG_PFD_528 = 0x2018101B; // PFD0:352, PFD1:594, PFD2:396, PFD3:297 MHz
  239. //PLL3:
  240. CCM_ANALOG_PFD_480_SET = (1 << 31) | (1 << 23) | (1 << 15) | (1 << 7);
  241. CCM_ANALOG_PFD_480 = 0x13110D0C; // PFD0:720, PFD1:664, PFD2:508, PFD3:454 MHz
  242. }
  243. // Stack frame
  244. // xPSR
  245. // ReturnAddress
  246. // LR (R14) - typically FFFFFFF9 for IRQ or Exception
  247. // R12
  248. // R3
  249. // R2
  250. // R1
  251. // R0
  252. // Code from :: https://community.nxp.com/thread/389002
  253. __attribute__((naked))
  254. void unused_interrupt_vector(void)
  255. {
  256. __asm( ".syntax unified\n"
  257. "MOVS R0, #4 \n"
  258. "MOV R1, LR \n"
  259. "TST R0, R1 \n"
  260. "BEQ _MSP \n"
  261. "MRS R0, PSP \n"
  262. "B HardFault_HandlerC \n"
  263. "_MSP: \n"
  264. "MRS R0, MSP \n"
  265. "B HardFault_HandlerC \n"
  266. ".syntax divided\n") ;
  267. }
  268. __attribute__((weak))
  269. void HardFault_HandlerC(unsigned int *hardfault_args)
  270. {
  271. volatile unsigned int nn ;
  272. #ifdef PRINT_DEBUG_STUFF
  273. volatile unsigned int stacked_r0 ;
  274. volatile unsigned int stacked_r1 ;
  275. volatile unsigned int stacked_r2 ;
  276. volatile unsigned int stacked_r3 ;
  277. volatile unsigned int stacked_r12 ;
  278. volatile unsigned int stacked_lr ;
  279. volatile unsigned int stacked_pc ;
  280. volatile unsigned int stacked_psr ;
  281. volatile unsigned int _CFSR ;
  282. volatile unsigned int _HFSR ;
  283. volatile unsigned int _DFSR ;
  284. volatile unsigned int _AFSR ;
  285. volatile unsigned int _BFAR ;
  286. volatile unsigned int _MMAR ;
  287. volatile unsigned int addr ;
  288. stacked_r0 = ((unsigned int)hardfault_args[0]) ;
  289. stacked_r1 = ((unsigned int)hardfault_args[1]) ;
  290. stacked_r2 = ((unsigned int)hardfault_args[2]) ;
  291. stacked_r3 = ((unsigned int)hardfault_args[3]) ;
  292. stacked_r12 = ((unsigned int)hardfault_args[4]) ;
  293. stacked_lr = ((unsigned int)hardfault_args[5]) ;
  294. stacked_pc = ((unsigned int)hardfault_args[6]) ;
  295. stacked_psr = ((unsigned int)hardfault_args[7]) ;
  296. // Configurable Fault Status Register
  297. // Consists of MMSR, BFSR and UFSR
  298. //(n & ( 1 << k )) >> k
  299. _CFSR = (*((volatile unsigned int *)(0xE000ED28))) ;
  300. // Hard Fault Status Register
  301. _HFSR = (*((volatile unsigned int *)(0xE000ED2C))) ;
  302. // Debug Fault Status Register
  303. _DFSR = (*((volatile unsigned int *)(0xE000ED30))) ;
  304. // Auxiliary Fault Status Register
  305. _AFSR = (*((volatile unsigned int *)(0xE000ED3C))) ;
  306. // Read the Fault Address Registers. These may not contain valid values.
  307. // Check BFARVALID/MMARVALID to see if they are valid values
  308. // MemManage Fault Address Register
  309. _MMAR = (*((volatile unsigned int *)(0xE000ED34))) ;
  310. // Bus Fault Address Register
  311. _BFAR = (*((volatile unsigned int *)(0xE000ED38))) ;
  312. //__asm("BKPT #0\n") ; // Break into the debugger // NO Debugger here.
  313. asm volatile("mrs %0, ipsr\n" : "=r" (addr)::);
  314. printf("\nFault irq %d\n", addr & 0x1FF);
  315. printf(" stacked_r0 :: %x\n", stacked_r0);
  316. printf(" stacked_r1 :: %x\n", stacked_r1);
  317. printf(" stacked_r2 :: %x\n", stacked_r2);
  318. printf(" stacked_r3 :: %x\n", stacked_r3);
  319. printf(" stacked_r12 :: %x\n", stacked_r12);
  320. printf(" stacked_lr :: %x\n", stacked_lr);
  321. printf(" stacked_pc :: %x\n", stacked_pc);
  322. printf(" stacked_psr :: %x\n", stacked_psr);
  323. printf(" _CFSR :: %x\n", _CFSR);
  324. if(_CFSR > 0){
  325. //Memory Management Faults
  326. if((_CFSR & 1) == 1){
  327. printf(" (IACCVIOL) Instruction Access Violation\n");
  328. } else if(((_CFSR & (0x02))>>1) == 1){
  329. printf(" (DACCVIOL) Data Access Violation\n");
  330. } else if(((_CFSR & (0x08))>>3) == 1){
  331. printf(" (MUNSTKERR) MemMange Fault on Unstacking\n");
  332. } else if(((_CFSR & (0x10))>>4) == 1){
  333. printf(" (MSTKERR) MemMange Fault on stacking\n");
  334. } else if(((_CFSR & (0x20))>>5) == 1){
  335. printf(" (MLSPERR) MemMange Fault on FP Lazy State\n");
  336. }
  337. if(((_CFSR & (0x80))>>7) == 1){
  338. printf(" (MMARVALID) MemMange Fault Address Valid\n");
  339. }
  340. //Bus Fault Status Register
  341. if(((_CFSR & 0x100)>>8) == 1){
  342. printf(" (IBUSERR) Instruction Bus Error\n");
  343. } else if(((_CFSR & (0x200))>>9) == 1){
  344. printf(" (PRECISERR) Data bus error(address in BFAR)\n");
  345. } else if(((_CFSR & (0x400))>>10) == 1){
  346. printf(" (IMPRECISERR) Data bus error but address not related to instruction\n");
  347. } else if(((_CFSR & (0x800))>>11) == 1){
  348. printf(" (UNSTKERR) Bus Fault on unstacking for a return from exception \n");
  349. } else if(((_CFSR & (0x1000))>>12) == 1){
  350. printf(" (STKERR) Bus Fault on stacking for exception entry\n");
  351. } else if(((_CFSR & (0x2000))>>13) == 1){
  352. printf(" (LSPERR) Bus Fault on FP lazy state preservation\n");
  353. }
  354. if(((_CFSR & (0x8000))>>15) == 1){
  355. printf(" (BFARVALID) Bus Fault Address Valid\n");
  356. }
  357. //Usuage Fault Status Register
  358. if(((_CFSR & 0x10000)>>16) == 1){
  359. printf(" (UNDEFINSTR) Undefined instruction\n");
  360. } else if(((_CFSR & (0x20000))>>17) == 1){
  361. printf(" (INVSTATE) Instruction makes illegal use of EPSR)\n");
  362. } else if(((_CFSR & (0x40000))>>18) == 1){
  363. printf(" (INVPC) Usage fault: invalid EXC_RETURN\n");
  364. } else if(((_CFSR & (0x80000))>>19) == 1){
  365. printf(" (NOCP) No Coprocessor \n");
  366. } else if(((_CFSR & (0x1000000))>>24) == 1){
  367. printf(" (UNALIGNED) Unaligned access UsageFault\n");
  368. } else if(((_CFSR & (0x2000000))>>25) == 1){
  369. printf(" (DIVBYZERO) Divide by zero\n");
  370. }
  371. }
  372. printf(" _HFSR :: %x\n", _HFSR);
  373. if(_HFSR > 0){
  374. //Memory Management Faults
  375. if(((_HFSR & (0x02))>>1) == 1){
  376. printf(" (VECTTBL) Bus Fault on Vec Table Read\n");
  377. } else if(((_HFSR & (0x40000000))>>30) == 1){
  378. printf(" (FORCED) Forced Hard Fault\n");
  379. } else if(((_HFSR & (0x80000000))>>31) == 31){
  380. printf(" (DEBUGEVT) Reserved for Debug\n");
  381. }
  382. }
  383. printf(" _DFSR :: %x\n", _DFSR);
  384. printf(" _AFSR :: %x\n", _AFSR);
  385. printf(" _BFAR :: %x\n", _BFAR);
  386. printf(" _MMAR :: %x\n", _MMAR);
  387. #endif
  388. IOMUXC_SW_MUX_CTL_PAD_GPIO_B0_03 = 5; // pin 13
  389. IOMUXC_SW_PAD_CTL_PAD_GPIO_B0_03 = IOMUXC_PAD_DSE(7);
  390. GPIO2_GDIR |= (1 << 3);
  391. GPIO2_DR_SET = (1 << 3);
  392. GPIO2_DR_CLEAR = (1 << 3); //digitalWrite(13, LOW);
  393. if ( F_CPU_ACTUAL >= 600000000 )
  394. set_arm_clock(300000000);
  395. while (1)
  396. {
  397. GPIO2_DR_SET = (1 << 3); //digitalWrite(13, HIGH);
  398. // digitalWrite(13, HIGH);
  399. for (nn = 0; nn < 2000000/2; nn++) ;
  400. GPIO2_DR_CLEAR = (1 << 3); //digitalWrite(13, LOW);
  401. // digitalWrite(13, LOW);
  402. for (nn = 0; nn < 18000000/2; nn++) ;
  403. }
  404. }
  405. __attribute__((weak))
  406. void userDebugDump(){
  407. volatile unsigned int nn;
  408. printf("\nuserDebugDump() in startup.c ___ \n");
  409. while (1)
  410. {
  411. GPIO2_DR_SET = (1 << 3); //digitalWrite(13, HIGH);
  412. // digitalWrite(13, HIGH);
  413. for (nn = 0; nn < 2000000; nn++) ;
  414. GPIO2_DR_CLEAR = (1 << 3); //digitalWrite(13, LOW);
  415. // digitalWrite(13, LOW);
  416. for (nn = 0; nn < 18000000; nn++) ;
  417. GPIO2_DR_SET = (1 << 3); //digitalWrite(13, HIGH);
  418. // digitalWrite(13, HIGH);
  419. for (nn = 0; nn < 20000000; nn++) ;
  420. GPIO2_DR_CLEAR = (1 << 3); //digitalWrite(13, LOW);
  421. // digitalWrite(13, LOW);
  422. for (nn = 0; nn < 10000000; nn++) ;
  423. }
  424. }
  425. __attribute__((weak))
  426. void PJRCunused_interrupt_vector(void)
  427. {
  428. // TODO: polling Serial to complete buffered transmits
  429. #ifdef PRINT_DEBUG_STUFF
  430. uint32_t addr;
  431. asm volatile("mrs %0, ipsr\n" : "=r" (addr)::);
  432. printf("\nirq %d\n", addr & 0x1FF);
  433. asm("ldr %0, [sp, #52]" : "=r" (addr) ::);
  434. printf(" %x\n", addr);
  435. asm("ldr %0, [sp, #48]" : "=r" (addr) ::);
  436. printf(" %x\n", addr);
  437. asm("ldr %0, [sp, #44]" : "=r" (addr) ::);
  438. printf(" %x\n", addr);
  439. asm("ldr %0, [sp, #40]" : "=r" (addr) ::);
  440. printf(" %x\n", addr);
  441. asm("ldr %0, [sp, #36]" : "=r" (addr) ::);
  442. printf(" %x\n", addr);
  443. asm("ldr %0, [sp, #33]" : "=r" (addr) ::);
  444. printf(" %x\n", addr);
  445. asm("ldr %0, [sp, #34]" : "=r" (addr) ::);
  446. printf(" %x\n", addr);
  447. asm("ldr %0, [sp, #28]" : "=r" (addr) ::);
  448. printf(" %x\n", addr);
  449. asm("ldr %0, [sp, #24]" : "=r" (addr) ::);
  450. printf(" %x\n", addr);
  451. asm("ldr %0, [sp, #20]" : "=r" (addr) ::);
  452. printf(" %x\n", addr);
  453. asm("ldr %0, [sp, #16]" : "=r" (addr) ::);
  454. printf(" %x\n", addr);
  455. asm("ldr %0, [sp, #12]" : "=r" (addr) ::);
  456. printf(" %x\n", addr);
  457. asm("ldr %0, [sp, #8]" : "=r" (addr) ::);
  458. printf(" %x\n", addr);
  459. asm("ldr %0, [sp, #4]" : "=r" (addr) ::);
  460. printf(" %x\n", addr);
  461. asm("ldr %0, [sp, #0]" : "=r" (addr) ::);
  462. printf(" %x\n", addr);
  463. #endif
  464. #if 1
  465. if ( F_CPU_ACTUAL >= 600000000 )
  466. set_arm_clock(100000000);
  467. IOMUXC_SW_MUX_CTL_PAD_GPIO_B0_03 = 5; // pin 13
  468. IOMUXC_SW_PAD_CTL_PAD_GPIO_B0_03 = IOMUXC_PAD_DSE(7);
  469. GPIO2_GDIR |= (1<<3);
  470. GPIO2_DR_SET = (1<<3);
  471. while (1) {
  472. volatile uint32_t n;
  473. GPIO2_DR_SET = (1<<3); //digitalWrite(13, HIGH);
  474. for (n=0; n < 2000000/6; n++) ;
  475. GPIO2_DR_CLEAR = (1<<3); //digitalWrite(13, LOW);
  476. for (n=0; n < 1500000/6; n++) ;
  477. }
  478. #else
  479. if ( F_CPU_ACTUAL >= 600000000 )
  480. set_arm_clock(100000000);
  481. while (1) asm ("WFI");
  482. #endif
  483. }
  484. __attribute__((section(".startup"), optimize("no-tree-loop-distribute-patterns")))
  485. static void memory_copy(uint32_t *dest, const uint32_t *src, uint32_t *dest_end)
  486. {
  487. if (dest == src) return;
  488. while (dest < dest_end) {
  489. *dest++ = *src++;
  490. }
  491. }
  492. __attribute__((section(".startup"), optimize("no-tree-loop-distribute-patterns")))
  493. static void memory_clear(uint32_t *dest, uint32_t *dest_end)
  494. {
  495. while (dest < dest_end) {
  496. *dest++ = 0;
  497. }
  498. }
  499. // syscall functions need to be in the same C file as the entry point "ResetVector"
  500. // otherwise the linker will discard them in some cases.
  501. #include <errno.h>
  502. // from the linker script
  503. extern unsigned long _heap_start;
  504. extern unsigned long _heap_end;
  505. char *__brkval = (char *)&_heap_start;
  506. void * _sbrk(int incr)
  507. {
  508. char *prev = __brkval;
  509. if (incr != 0) {
  510. if (prev + incr > (char *)&_heap_end) {
  511. errno = ENOMEM;
  512. return (void *)-1;
  513. }
  514. __brkval = prev + incr;
  515. }
  516. return prev;
  517. }
  518. __attribute__((weak))
  519. int _read(int file, char *ptr, int len)
  520. {
  521. return 0;
  522. }
  523. __attribute__((weak))
  524. int _close(int fd)
  525. {
  526. return -1;
  527. }
  528. #include <sys/stat.h>
  529. __attribute__((weak))
  530. int _fstat(int fd, struct stat *st)
  531. {
  532. st->st_mode = S_IFCHR;
  533. return 0;
  534. }
  535. __attribute__((weak))
  536. int _isatty(int fd)
  537. {
  538. return 1;
  539. }
  540. __attribute__((weak))
  541. int _lseek(int fd, long long offset, int whence)
  542. {
  543. return -1;
  544. }
  545. __attribute__((weak))
  546. void _exit(int status)
  547. {
  548. while (1) asm ("WFI");
  549. }
  550. __attribute__((weak))
  551. void __cxa_pure_virtual()
  552. {
  553. while (1) asm ("WFI");
  554. }
  555. __attribute__((weak))
  556. int __cxa_guard_acquire (char *g)
  557. {
  558. return !(*g);
  559. }
  560. __attribute__((weak))
  561. void __cxa_guard_release(char *g)
  562. {
  563. *g = 1;
  564. }
  565. __attribute__((weak))
  566. void abort(void)
  567. {
  568. while (1) asm ("WFI");
  569. }