Teensy 4.1 core updated for C++20
Ви не можете вибрати більше 25 тем Теми мають розпочинатися з літери або цифри, можуть містити дефіси (-) і не повинні перевищувати 35 символів.

311 lines
8.8KB

  1. #include "imxrt.h"
  2. #include "wiring.h"
  3. #include "usb_dev.h"
  4. #include "debug/printf.h"
  5. // from the linker
  6. extern unsigned long _stextload;
  7. extern unsigned long _stext;
  8. extern unsigned long _etext;
  9. extern unsigned long _sdataload;
  10. extern unsigned long _sdata;
  11. extern unsigned long _edata;
  12. extern unsigned long _sbss;
  13. extern unsigned long _ebss;
  14. __attribute__ ((used, aligned(1024)))
  15. void (* _VectorsRam[160+16])(void);
  16. static void memory_copy(uint32_t *dest, const uint32_t *src, uint32_t *dest_end);
  17. static void memory_clear(uint32_t *dest, uint32_t *dest_end);
  18. static void configure_systick(void);
  19. extern void systick_isr(void);
  20. void configure_cache(void);
  21. void unused_interrupt_vector(void);
  22. void usb_pll_start();
  23. extern void analog_init(void);
  24. extern void pwm_init(void);
  25. __attribute__((section(".startup")))
  26. void ResetHandler(void)
  27. {
  28. unsigned int i;
  29. //force the stack to begin at some arbitrary location
  30. //__asm__ volatile("mov sp, %0" : : "r" (0x20010000) : );
  31. // pin 13 - if startup crashes, use this to turn on the LED early for troubleshooting
  32. IOMUXC_SW_MUX_CTL_PAD_GPIO_B0_03 = 5;
  33. IOMUXC_SW_PAD_CTL_PAD_GPIO_B0_03 = IOMUXC_PAD_DSE(7);
  34. GPIO2_GDIR |= (1<<3);
  35. GPIO2_DR_SET = (1<<3);
  36. memory_copy(&_stext, &_stextload, &_etext);
  37. memory_copy(&_sdata, &_sdataload, &_edata);
  38. memory_clear(&_sbss, &_ebss);
  39. for (i=0; i < 176; i++) _VectorsRam[i] = &unused_interrupt_vector;
  40. SCB_VTOR = (uint32_t)_VectorsRam;
  41. // must enable PRINT_DEBUG_STUFF in debug/print.h
  42. printf_init();
  43. printf("\n***********IMXRT Startup**********\n");
  44. printf("test %d %d %d\n", 1, -1234567, 3);
  45. configure_cache();
  46. configure_systick();
  47. usb_pll_start();
  48. #if 1
  49. //uint32_t pll1;
  50. //uint32_t n =
  51. //pll = CCM_ANALOG_PLL_ARM;
  52. printf("ARM PLL = %08lX\n", CCM_ANALOG_PLL_ARM);
  53. uint32_t cdcdr = CCM_CBCDR;
  54. uint32_t cbcmr = CCM_CBCMR;
  55. printf("AHB divisor = %ld\n", ((cdcdr >> 10) & 7) + 1);
  56. printf("IPG divisor = %ld\n", ((cdcdr >> 8) & 3) + 1);
  57. if (cdcdr & CCM_CBCDR_PERIPH_CLK_SEL) {
  58. printf("using periph_clk2_clk_divided\n");
  59. } else {
  60. printf("using pre_periph_clk_sel\n");
  61. uint32_t n = (cbcmr >> 19) & 3;
  62. if (n == 0) {
  63. printf("using PLL2\n");
  64. } else if (n == 1) {
  65. printf("using PLL2 PFD2\n");
  66. } else if (n == 2) {
  67. printf("using PLL2 PFD0\n");
  68. } else {
  69. printf("using PLL1\n");
  70. }
  71. }
  72. //set_arm_clock(300000000);
  73. #endif
  74. // TODO: wait at least 20ms before starting USB
  75. usb_init();
  76. analog_init();
  77. pwm_init();
  78. // TODO: wait tat least 300ms before calling setup
  79. printf("before setup\n");
  80. setup();
  81. printf("after setup\n");
  82. while (1) {
  83. printf("loop\n");
  84. loop();
  85. }
  86. }
  87. // ARM SysTick is used for most Ardiuno timing functions, delay(), millis(),
  88. // micros(). SysTick can run from either the ARM core clock, or from an
  89. // "external" clock. NXP documents it as "24 MHz XTALOSC can be the external
  90. // clock source of SYSTICK" (RT1052 ref manual, rev 1, page 411). However,
  91. // NXP actually hid an undocumented divide-by-240 circuit in the hardware, so
  92. // the external clock is really 100 kHz. We use this clock rather than the
  93. // ARM clock, to allow SysTick to maintain correct timing even when we change
  94. // the ARM clock to run at different speeds.
  95. #define SYSTICK_EXT_FREQ 100000
  96. static void configure_systick(void)
  97. {
  98. _VectorsRam[15] = systick_isr;
  99. SYST_RVR = (SYSTICK_EXT_FREQ / 1000) - 1;
  100. SYST_CVR = 0;
  101. SYST_CSR = SYST_CSR_TICKINT | SYST_CSR_ENABLE;
  102. ARM_DEMCR |= ARM_DEMCR_TRCENA;
  103. ARM_DWT_CTRL |= ARM_DWT_CTRL_CYCCNTENA; // turn on cycle counter
  104. }
  105. // concise defines for SCB_MPU_RASR and SCB_MPU_RBAR, ARM DDI0403E, pg 696
  106. #define NOEXEC SCB_MPU_RASR_XN
  107. #define READONLY SCB_MPU_RASR_AP(7)
  108. #define READWRITE SCB_MPU_RASR_AP(3)
  109. #define NOACCESS SCB_MPU_RASR_AP(0)
  110. #define MEM_CACHE_WT SCB_MPU_RASR_TEX(0) | SCB_MPU_RASR_C
  111. #define MEM_CACHE_WB SCB_MPU_RASR_TEX(0) | SCB_MPU_RASR_C | SCB_MPU_RASR_B
  112. #define MEM_CACHE_WBWA SCB_MPU_RASR_TEX(1) | SCB_MPU_RASR_C | SCB_MPU_RASR_B
  113. #define MEM_NOCACHE SCB_MPU_RASR_TEX(1)
  114. #define DEV_NOCACHE SCB_MPU_RASR_TEX(2)
  115. #define SIZE_128K (SCB_MPU_RASR_SIZE(16) | SCB_MPU_RASR_ENABLE)
  116. #define SIZE_256K (SCB_MPU_RASR_SIZE(17) | SCB_MPU_RASR_ENABLE)
  117. #define SIZE_512K (SCB_MPU_RASR_SIZE(18) | SCB_MPU_RASR_ENABLE)
  118. #define SIZE_1M (SCB_MPU_RASR_SIZE(19) | SCB_MPU_RASR_ENABLE)
  119. #define SIZE_2M (SCB_MPU_RASR_SIZE(20) | SCB_MPU_RASR_ENABLE)
  120. #define SIZE_4M (SCB_MPU_RASR_SIZE(21) | SCB_MPU_RASR_ENABLE)
  121. #define SIZE_8M (SCB_MPU_RASR_SIZE(22) | SCB_MPU_RASR_ENABLE)
  122. #define SIZE_16M (SCB_MPU_RASR_SIZE(23) | SCB_MPU_RASR_ENABLE)
  123. #define SIZE_32M (SCB_MPU_RASR_SIZE(24) | SCB_MPU_RASR_ENABLE)
  124. #define SIZE_64M (SCB_MPU_RASR_SIZE(25) | SCB_MPU_RASR_ENABLE)
  125. #define REGION(n) (SCB_MPU_RBAR_REGION(n) | SCB_MPU_RBAR_VALID)
  126. __attribute__((section(".progmem")))
  127. void configure_cache(void)
  128. {
  129. //printf("MPU_TYPE = %08lX\n", SCB_MPU_TYPE);
  130. //printf("CCR = %08lX\n", SCB_CCR);
  131. // TODO: check if caches already active - skip?
  132. SCB_MPU_CTRL = 0; // turn off MPU
  133. SCB_MPU_RBAR = 0x00000000 | REGION(0); // ITCM
  134. SCB_MPU_RASR = MEM_NOCACHE | READWRITE | SIZE_512K;
  135. SCB_MPU_RBAR = 0x00200000 | REGION(1); // Boot ROM
  136. SCB_MPU_RASR = MEM_CACHE_WT | READONLY | SIZE_128K;
  137. SCB_MPU_RBAR = 0x20000000 | REGION(2); // DTCM
  138. SCB_MPU_RASR = MEM_NOCACHE | READWRITE | NOEXEC | SIZE_512K;
  139. SCB_MPU_RBAR = 0x20200000 | REGION(3); // RAM (AXI bus)
  140. SCB_MPU_RASR = MEM_CACHE_WBWA | READWRITE | NOEXEC | SIZE_1M;
  141. SCB_MPU_RBAR = 0x40000000 | REGION(4); // Peripherals
  142. SCB_MPU_RASR = DEV_NOCACHE | READWRITE | NOEXEC | SIZE_64M;
  143. SCB_MPU_RBAR = 0x60000000 | REGION(5); // QSPI Flash
  144. SCB_MPU_RASR = MEM_CACHE_WBWA | READONLY | SIZE_16M;
  145. // TODO: 32 byte sub-region at 0x00000000 with NOACCESS, to trap NULL pointer deref
  146. // TODO: protect access to power supply config
  147. // TODO: 32 byte sub-region at end of .bss section with NOACCESS, to trap stack overflow
  148. SCB_MPU_CTRL = SCB_MPU_CTRL_ENABLE;
  149. // cache enable, ARM DDI0403E, pg 628
  150. asm("dsb");
  151. asm("isb");
  152. SCB_CACHE_ICIALLU = 0;
  153. asm("dsb");
  154. asm("isb");
  155. SCB_CCR |= (SCB_CCR_IC | SCB_CCR_DC);
  156. }
  157. uint32_t set_arm_clock(uint32_t frequency)
  158. {
  159. if (!(CCM_CBCDR & CCM_CBCDR_PERIPH_CLK_SEL)) {
  160. //print("need to switch to stable clock while reconfigure of ARM PLL\n");
  161. const uint32_t need1s = CCM_ANALOG_PLL_USB1_ENABLE | CCM_ANALOG_PLL_USB1_POWER |
  162. CCM_ANALOG_PLL_USB1_LOCK | CCM_ANALOG_PLL_USB1_EN_USB_CLKS;
  163. if ((CCM_ANALOG_PLL_USB1 & need1s) == need1s) {
  164. //print(" run temporarily from USB/4 (120 MHz)\n");
  165. } else {
  166. //print(" run temporarily from crystal (24 MHz)\n");
  167. }
  168. } else {
  169. //print("already running from an alternate clock, ok to mess with ARM PLL\n");
  170. }
  171. // if SYS PLL running at 528 MHz
  172. // if frequency == 528
  173. // if frequency == 396
  174. // if frequency == 352
  175. //
  176. return frequency;
  177. }
  178. __attribute__((section(".progmem")))
  179. void usb_pll_start()
  180. {
  181. while (1) {
  182. uint32_t n = CCM_ANALOG_PLL_USB1; // pg 759
  183. printf("CCM_ANALOG_PLL_USB1=%08lX\n", n);
  184. if (n & CCM_ANALOG_PLL_USB1_DIV_SELECT) {
  185. printf(" ERROR, 528 MHz mode!\n"); // never supposed to use this mode!
  186. CCM_ANALOG_PLL_USB1_CLR = 0xC000; // bypass 24 MHz
  187. CCM_ANALOG_PLL_USB1_SET = CCM_ANALOG_PLL_USB1_BYPASS; // bypass
  188. CCM_ANALOG_PLL_USB1_CLR = CCM_ANALOG_PLL_USB1_POWER | // power down
  189. CCM_ANALOG_PLL_USB1_DIV_SELECT | // use 480 MHz
  190. CCM_ANALOG_PLL_USB1_ENABLE | // disable
  191. CCM_ANALOG_PLL_USB1_EN_USB_CLKS; // disable usb
  192. continue;
  193. }
  194. if (!(n & CCM_ANALOG_PLL_USB1_ENABLE)) {
  195. printf(" enable PLL\n");
  196. // TODO: should this be done so early, or later??
  197. CCM_ANALOG_PLL_USB1_SET = CCM_ANALOG_PLL_USB1_ENABLE;
  198. continue;
  199. }
  200. if (!(n & CCM_ANALOG_PLL_USB1_POWER)) {
  201. printf(" power up PLL\n");
  202. CCM_ANALOG_PLL_USB1_SET = CCM_ANALOG_PLL_USB1_POWER;
  203. continue;
  204. }
  205. if (!(n & CCM_ANALOG_PLL_USB1_LOCK)) {
  206. printf(" wait for lock\n");
  207. continue;
  208. }
  209. if (n & CCM_ANALOG_PLL_USB1_BYPASS) {
  210. printf(" turn off bypass\n");
  211. CCM_ANALOG_PLL_USB1_CLR = CCM_ANALOG_PLL_USB1_BYPASS;
  212. continue;
  213. }
  214. if (!(n & CCM_ANALOG_PLL_USB1_EN_USB_CLKS)) {
  215. printf(" enable USB clocks\n");
  216. CCM_ANALOG_PLL_USB1_SET = CCM_ANALOG_PLL_USB1_EN_USB_CLKS;
  217. continue;
  218. }
  219. return; // everything is as it should be :-)
  220. }
  221. }
  222. void unused_interrupt_vector(void)
  223. {
  224. // TODO: polling Serial to complete buffered transmits
  225. #if 1
  226. IOMUXC_SW_MUX_CTL_PAD_GPIO_B0_03 = 5; // pin 13
  227. IOMUXC_SW_PAD_CTL_PAD_GPIO_B0_03 = IOMUXC_PAD_DSE(7);
  228. GPIO2_GDIR |= (1<<3);
  229. GPIO2_DR_SET = (1<<3);
  230. while (1) {
  231. volatile uint32_t n;
  232. GPIO2_DR_SET = (1<<3); //digitalWrite(13, HIGH);
  233. for (n=0; n < 5000000; n++) ;
  234. GPIO2_DR_CLEAR = (1<<3); //digitalWrite(13, LOW);
  235. for (n=0; n < 4000000; n++) ;
  236. }
  237. #else
  238. while (1) {
  239. }
  240. #endif
  241. }
  242. static void memory_copy(uint32_t *dest, const uint32_t *src, uint32_t *dest_end)
  243. {
  244. if (dest == src) return;
  245. while (dest < dest_end) {
  246. *dest++ = *src++;
  247. }
  248. }
  249. static void memory_clear(uint32_t *dest, uint32_t *dest_end)
  250. {
  251. while (dest < dest_end) {
  252. *dest++ = 0;
  253. }
  254. }