|
123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121 |
-
- #include "core_pins.h"
-
- /*
- struct digital_pin_bitband_and_config_table_struct {
- volatile uint32_t *reg;
- volatile uint32_t *mux;
- volatile uint32_t *pad;
- uint32_t mask;
- };
- extern const struct digital_pin_bitband_and_config_table_struct digital_pin_to_info_PGM[];
- #define digitalPinToPort(pin) (pin)
- #define digitalPinToBitMask(pin) (digital_pin_to_info_PGM[(pin)].mask)
- #define portOutputRegister(pin) ((digital_pin_to_info_PGM[(pin)].reg))
- #define portSetRegister(pin) ((digital_pin_to_info_PGM[(pin)].reg + 0x21))
- #define portClearRegister(pin) ((digital_pin_to_info_PGM[(pin)].reg + 0x22))
- #define portToggleRegister(pin) ((digital_pin_to_info_PGM[(pin)].reg + 0x23))
- #define portInputRegister(pin) ((digital_pin_to_info_PGM[(pin)].reg + 2))
- #define portModeRegister(pin) ((digital_pin_to_info_PGM[(pin)].reg + 1))
- #define portConfigRegister(pin) ((digital_pin_to_info_PGM[(pin)].max))
- #define digitalPinToPortReg(pin) (portOutputRegister(pin))
- */
-
- const struct digital_pin_bitband_and_config_table_struct digital_pin_to_info_PGM[] = {
- {&CORE_PIN0_PORTREG, &CORE_PIN0_CONFIG, &CORE_PIN0_PADCONFIG, CORE_PIN0_BITMASK},
- {&CORE_PIN1_PORTREG, &CORE_PIN1_CONFIG, &CORE_PIN1_PADCONFIG, CORE_PIN1_BITMASK},
- {&CORE_PIN2_PORTREG, &CORE_PIN2_CONFIG, &CORE_PIN2_PADCONFIG, CORE_PIN2_BITMASK},
- {&CORE_PIN3_PORTREG, &CORE_PIN3_CONFIG, &CORE_PIN3_PADCONFIG, CORE_PIN3_BITMASK},
- {&CORE_PIN4_PORTREG, &CORE_PIN4_CONFIG, &CORE_PIN4_PADCONFIG, CORE_PIN4_BITMASK},
- {&CORE_PIN5_PORTREG, &CORE_PIN5_CONFIG, &CORE_PIN5_PADCONFIG, CORE_PIN5_BITMASK},
- {&CORE_PIN6_PORTREG, &CORE_PIN6_CONFIG, &CORE_PIN6_PADCONFIG, CORE_PIN6_BITMASK},
- {&CORE_PIN7_PORTREG, &CORE_PIN7_CONFIG, &CORE_PIN7_PADCONFIG, CORE_PIN7_BITMASK},
- {&CORE_PIN8_PORTREG, &CORE_PIN8_CONFIG, &CORE_PIN8_PADCONFIG, CORE_PIN8_BITMASK},
- {&CORE_PIN9_PORTREG, &CORE_PIN9_CONFIG, &CORE_PIN9_PADCONFIG, CORE_PIN9_BITMASK},
- {&CORE_PIN10_PORTREG, &CORE_PIN10_CONFIG, &CORE_PIN10_PADCONFIG, CORE_PIN10_BITMASK},
- {&CORE_PIN11_PORTREG, &CORE_PIN11_CONFIG, &CORE_PIN11_PADCONFIG, CORE_PIN11_BITMASK},
- {&CORE_PIN12_PORTREG, &CORE_PIN12_CONFIG, &CORE_PIN12_PADCONFIG, CORE_PIN12_BITMASK},
- {&CORE_PIN13_PORTREG, &CORE_PIN13_CONFIG, &CORE_PIN13_PADCONFIG, CORE_PIN13_BITMASK},
- {&CORE_PIN14_PORTREG, &CORE_PIN14_CONFIG, &CORE_PIN14_PADCONFIG, CORE_PIN14_BITMASK},
- {&CORE_PIN15_PORTREG, &CORE_PIN15_CONFIG, &CORE_PIN15_PADCONFIG, CORE_PIN15_BITMASK},
- {&CORE_PIN16_PORTREG, &CORE_PIN16_CONFIG, &CORE_PIN16_PADCONFIG, CORE_PIN16_BITMASK},
- {&CORE_PIN17_PORTREG, &CORE_PIN17_CONFIG, &CORE_PIN17_PADCONFIG, CORE_PIN17_BITMASK},
- {&CORE_PIN18_PORTREG, &CORE_PIN18_CONFIG, &CORE_PIN18_PADCONFIG, CORE_PIN18_BITMASK},
- {&CORE_PIN19_PORTREG, &CORE_PIN19_CONFIG, &CORE_PIN19_PADCONFIG, CORE_PIN19_BITMASK},
- {&CORE_PIN20_PORTREG, &CORE_PIN20_CONFIG, &CORE_PIN20_PADCONFIG, CORE_PIN20_BITMASK},
- {&CORE_PIN21_PORTREG, &CORE_PIN21_CONFIG, &CORE_PIN21_PADCONFIG, CORE_PIN21_BITMASK},
- {&CORE_PIN22_PORTREG, &CORE_PIN22_CONFIG, &CORE_PIN22_PADCONFIG, CORE_PIN22_BITMASK},
- {&CORE_PIN23_PORTREG, &CORE_PIN23_CONFIG, &CORE_PIN23_PADCONFIG, CORE_PIN23_BITMASK},
- {&CORE_PIN24_PORTREG, &CORE_PIN24_CONFIG, &CORE_PIN24_PADCONFIG, CORE_PIN24_BITMASK},
- {&CORE_PIN25_PORTREG, &CORE_PIN25_CONFIG, &CORE_PIN25_PADCONFIG, CORE_PIN25_BITMASK},
- {&CORE_PIN26_PORTREG, &CORE_PIN26_CONFIG, &CORE_PIN26_PADCONFIG, CORE_PIN26_BITMASK},
- {&CORE_PIN27_PORTREG, &CORE_PIN27_CONFIG, &CORE_PIN27_PADCONFIG, CORE_PIN27_BITMASK},
- {&CORE_PIN28_PORTREG, &CORE_PIN28_CONFIG, &CORE_PIN28_PADCONFIG, CORE_PIN28_BITMASK},
- {&CORE_PIN29_PORTREG, &CORE_PIN29_CONFIG, &CORE_PIN29_PADCONFIG, CORE_PIN29_BITMASK},
- {&CORE_PIN30_PORTREG, &CORE_PIN30_CONFIG, &CORE_PIN30_PADCONFIG, CORE_PIN30_BITMASK},
- {&CORE_PIN31_PORTREG, &CORE_PIN31_CONFIG, &CORE_PIN31_PADCONFIG, CORE_PIN31_BITMASK},
- {&CORE_PIN32_PORTREG, &CORE_PIN32_CONFIG, &CORE_PIN32_PADCONFIG, CORE_PIN32_BITMASK},
- {&CORE_PIN33_PORTREG, &CORE_PIN33_CONFIG, &CORE_PIN33_PADCONFIG, CORE_PIN33_BITMASK},
- };
-
- void digitalWrite(uint8_t pin, uint8_t val)
- {
- const struct digital_pin_bitband_and_config_table_struct *p;
- uint32_t pinmode, mask;
-
- if (pin >= CORE_NUM_DIGITAL) return;
- p = digital_pin_to_info_PGM + pin;
- pinmode = *(p->reg + 1);
- mask = p->mask;
- if (pinmode & mask) {
- // pin is configured for output mode
- if (val) {
- *(p->reg + 0x21) = mask; // set register
- } else {
- *(p->reg + 0x22) = mask; // clear register
- }
- } else {
- // pin is configured for input mode
- // writing controls pullup resistor
-
- // TODO....
- }
- }
-
- uint8_t digitalRead(uint8_t pin)
- {
- const struct digital_pin_bitband_and_config_table_struct *p;
-
- if (pin >= CORE_NUM_DIGITAL) return 0;
- p = digital_pin_to_info_PGM + pin;
- return (*(p->reg + 2) & p->mask) ? 1 : 0;
- }
-
- void pinMode(uint8_t pin, uint8_t mode)
- {
- const struct digital_pin_bitband_and_config_table_struct *p;
-
- if (pin >= CORE_NUM_DIGITAL) return;
- p = digital_pin_to_info_PGM + pin;
- if (mode == OUTPUT || mode == OUTPUT_OPENDRAIN) {
- *(p->reg + 1) |= p->mask; // TODO: atomic
- if (mode == OUTPUT) {
- *(p->pad) = IOMUXC_PAD_DSE(7);
- } else { // OUTPUT_OPENDRAIN
- *(p->pad) = IOMUXC_PAD_DSE(7) | IOMUXC_PAD_ODE;
- }
- } else {
- *(p->reg + 1) &= ~(p->mask); // TODO: atomic
- if (mode == INPUT) {
- *(p->pad) = 0;
- } else if (mode == INPUT_PULLUP) {
- *(p->pad) = IOMUXC_PAD_PKE | IOMUXC_PAD_PUE | IOMUXC_PAD_PUS(3) | IOMUXC_PAD_HYS;
- } else if (mode == INPUT_PULLDOWN) {
- *(p->pad) = IOMUXC_PAD_PKE | IOMUXC_PAD_PUE | IOMUXC_PAD_PUS(0) | IOMUXC_PAD_HYS;
- } else { // INPUT_DISABLE
- *(p->pad) = IOMUXC_PAD_HYS;
- }
- }
- *(p->mux) = 5;
- }
-
|