Você não pode selecionar mais de 25 tópicos Os tópicos devem começar com uma letra ou um número, podem incluir traços ('-') e podem ter até 35 caracteres.

5 anos atrás
5 anos atrás
5 anos atrás
5 anos atrás
5 anos atrás
5 anos atrás
123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632
  1. #include "imxrt.h"
  2. #include "wiring.h"
  3. #include "usb_dev.h"
  4. #include "debug/printf.h"
  5. // from the linker
  6. extern unsigned long _stextload;
  7. extern unsigned long _stext;
  8. extern unsigned long _etext;
  9. extern unsigned long _sdataload;
  10. extern unsigned long _sdata;
  11. extern unsigned long _edata;
  12. extern unsigned long _sbss;
  13. extern unsigned long _ebss;
  14. extern unsigned long _flexram_bank_config;
  15. extern unsigned long _estack;
  16. __attribute__ ((used, aligned(1024)))
  17. void (* _VectorsRam[NVIC_NUM_INTERRUPTS+16])(void);
  18. static void memory_copy(uint32_t *dest, const uint32_t *src, uint32_t *dest_end);
  19. static void memory_clear(uint32_t *dest, uint32_t *dest_end);
  20. static void configure_systick(void);
  21. static void reset_PFD();
  22. extern void systick_isr(void);
  23. extern void pendablesrvreq_isr(void);
  24. void configure_cache(void);
  25. void unused_interrupt_vector(void);
  26. void usb_pll_start();
  27. extern void analog_init(void); // analog.c
  28. extern void pwm_init(void); // pwm.c
  29. extern void tempmon_init(void); //tempmon.c
  30. uint32_t set_arm_clock(uint32_t frequency); // clockspeed.c
  31. extern void __libc_init_array(void); // C++ standard library
  32. __attribute__((section(".startup"), optimize("no-tree-loop-distribute-patterns"), naked))
  33. void ResetHandler(void)
  34. {
  35. unsigned int i;
  36. #if defined(__IMXRT1062__)
  37. IOMUXC_GPR_GPR17 = (uint32_t)&_flexram_bank_config;
  38. IOMUXC_GPR_GPR16 = 0x00000007;
  39. IOMUXC_GPR_GPR14 = 0x00AA0000;
  40. __asm__ volatile("mov sp, %0" : : "r" ((uint32_t)&_estack) : );
  41. #endif
  42. // pin 13 - if startup crashes, use this to turn on the LED early for troubleshooting
  43. //IOMUXC_SW_MUX_CTL_PAD_GPIO_B0_03 = 5;
  44. //IOMUXC_SW_PAD_CTL_PAD_GPIO_B0_03 = IOMUXC_PAD_DSE(7);
  45. //IOMUXC_GPR_GPR27 = 0xFFFFFFFF;
  46. //GPIO7_GDIR |= (1<<3);
  47. //GPIO7_DR_SET = (1<<3); // digitalWrite(13, HIGH);
  48. // Initialize memory
  49. memory_copy(&_stext, &_stextload, &_etext);
  50. memory_copy(&_sdata, &_sdataload, &_edata);
  51. memory_clear(&_sbss, &_ebss);
  52. // enable FPU
  53. SCB_CPACR = 0x00F00000;
  54. // set up blank interrupt & exception vector table
  55. for (i=0; i < NVIC_NUM_INTERRUPTS + 16; i++) _VectorsRam[i] = &unused_interrupt_vector;
  56. for (i=0; i < NVIC_NUM_INTERRUPTS; i++) NVIC_SET_PRIORITY(i, 128);
  57. SCB_VTOR = (uint32_t)_VectorsRam;
  58. reset_PFD();
  59. // Configure clocks
  60. // TODO: make sure all affected peripherals are turned off!
  61. // PIT & GPT timers to run from 24 MHz clock (independent of CPU speed)
  62. CCM_CSCMR1 = (CCM_CSCMR1 & ~CCM_CSCMR1_PERCLK_PODF(0x3F)) | CCM_CSCMR1_PERCLK_CLK_SEL;
  63. // UARTs run from 24 MHz clock (works if PLL3 off or bypassed)
  64. CCM_CSCDR1 = (CCM_CSCDR1 & ~CCM_CSCDR1_UART_CLK_PODF(0x3F)) | CCM_CSCDR1_UART_CLK_SEL;
  65. #if defined(__IMXRT1062__)
  66. // Use fast GPIO6, GPIO7, GPIO8, GPIO9
  67. IOMUXC_GPR_GPR26 = 0xFFFFFFFF;
  68. IOMUXC_GPR_GPR27 = 0xFFFFFFFF;
  69. IOMUXC_GPR_GPR28 = 0xFFFFFFFF;
  70. IOMUXC_GPR_GPR29 = 0xFFFFFFFF;
  71. #endif
  72. // must enable PRINT_DEBUG_STUFF in debug/print.h
  73. printf_debug_init();
  74. printf("\n***********IMXRT Startup**********\n");
  75. printf("test %d %d %d\n", 1, -1234567, 3);
  76. configure_cache();
  77. configure_systick();
  78. usb_pll_start();
  79. reset_PFD(); //TODO: is this really needed?
  80. set_arm_clock(600000000);
  81. //set_arm_clock(984000000); Ludicrous Speed
  82. // initialize RTC
  83. if (!(SNVS_LPCR & SNVS_LPCR_SRTC_ENV)) {
  84. // if SRTC isn't running, start it with default Jan 1, 2019
  85. SNVS_LPSRTCLR = 1546300800u << 15;
  86. SNVS_LPSRTCMR = 1546300800u >> 17;
  87. SNVS_LPCR |= SNVS_LPCR_SRTC_ENV;
  88. }
  89. SNVS_HPCR |= SNVS_HPCR_RTC_EN | SNVS_HPCR_HP_TS;
  90. while (millis() < 20) ; // wait at least 20ms before starting USB
  91. usb_init();
  92. analog_init();
  93. pwm_init();
  94. tempmon_init();
  95. while (millis() < 300) ; // wait at least 300ms before calling user code
  96. //printf("before C++ constructors\n");
  97. __libc_init_array();
  98. //printf("after C++ constructors\n");
  99. //printf("before setup\n");
  100. setup();
  101. //printf("after setup\n");
  102. while (1) {
  103. //printf("loop\n");
  104. loop();
  105. yield();
  106. }
  107. }
  108. // ARM SysTick is used for most Ardiuno timing functions, delay(), millis(),
  109. // micros(). SysTick can run from either the ARM core clock, or from an
  110. // "external" clock. NXP documents it as "24 MHz XTALOSC can be the external
  111. // clock source of SYSTICK" (RT1052 ref manual, rev 1, page 411). However,
  112. // NXP actually hid an undocumented divide-by-240 circuit in the hardware, so
  113. // the external clock is really 100 kHz. We use this clock rather than the
  114. // ARM clock, to allow SysTick to maintain correct timing even when we change
  115. // the ARM clock to run at different speeds.
  116. #define SYSTICK_EXT_FREQ 100000
  117. extern volatile uint32_t systick_cycle_count;
  118. static void configure_systick(void)
  119. {
  120. _VectorsRam[14] = pendablesrvreq_isr;
  121. _VectorsRam[15] = systick_isr;
  122. SYST_RVR = (SYSTICK_EXT_FREQ / 1000) - 1;
  123. SYST_CVR = 0;
  124. SYST_CSR = SYST_CSR_TICKINT | SYST_CSR_ENABLE;
  125. SCB_SHPR3 = 0x20200000; // Systick, pendablesrvreq_isr = priority 32;
  126. ARM_DEMCR |= ARM_DEMCR_TRCENA;
  127. ARM_DWT_CTRL |= ARM_DWT_CTRL_CYCCNTENA; // turn on cycle counter
  128. systick_cycle_count = ARM_DWT_CYCCNT; // compiled 0, corrected w/1st systick
  129. }
  130. // concise defines for SCB_MPU_RASR and SCB_MPU_RBAR, ARM DDI0403E, pg 696
  131. #define NOEXEC SCB_MPU_RASR_XN
  132. #define READONLY SCB_MPU_RASR_AP(7)
  133. #define READWRITE SCB_MPU_RASR_AP(3)
  134. #define NOACCESS SCB_MPU_RASR_AP(0)
  135. #define MEM_CACHE_WT SCB_MPU_RASR_TEX(0) | SCB_MPU_RASR_C
  136. #define MEM_CACHE_WB SCB_MPU_RASR_TEX(0) | SCB_MPU_RASR_C | SCB_MPU_RASR_B
  137. #define MEM_CACHE_WBWA SCB_MPU_RASR_TEX(1) | SCB_MPU_RASR_C | SCB_MPU_RASR_B
  138. #define MEM_NOCACHE SCB_MPU_RASR_TEX(1)
  139. #define DEV_NOCACHE SCB_MPU_RASR_TEX(2)
  140. #define SIZE_128K (SCB_MPU_RASR_SIZE(16) | SCB_MPU_RASR_ENABLE)
  141. #define SIZE_256K (SCB_MPU_RASR_SIZE(17) | SCB_MPU_RASR_ENABLE)
  142. #define SIZE_512K (SCB_MPU_RASR_SIZE(18) | SCB_MPU_RASR_ENABLE)
  143. #define SIZE_1M (SCB_MPU_RASR_SIZE(19) | SCB_MPU_RASR_ENABLE)
  144. #define SIZE_2M (SCB_MPU_RASR_SIZE(20) | SCB_MPU_RASR_ENABLE)
  145. #define SIZE_4M (SCB_MPU_RASR_SIZE(21) | SCB_MPU_RASR_ENABLE)
  146. #define SIZE_8M (SCB_MPU_RASR_SIZE(22) | SCB_MPU_RASR_ENABLE)
  147. #define SIZE_16M (SCB_MPU_RASR_SIZE(23) | SCB_MPU_RASR_ENABLE)
  148. #define SIZE_32M (SCB_MPU_RASR_SIZE(24) | SCB_MPU_RASR_ENABLE)
  149. #define SIZE_64M (SCB_MPU_RASR_SIZE(25) | SCB_MPU_RASR_ENABLE)
  150. #define REGION(n) (SCB_MPU_RBAR_REGION(n) | SCB_MPU_RBAR_VALID)
  151. __attribute__((section(".progmem")))
  152. void configure_cache(void)
  153. {
  154. //printf("MPU_TYPE = %08lX\n", SCB_MPU_TYPE);
  155. //printf("CCR = %08lX\n", SCB_CCR);
  156. // TODO: check if caches already active - skip?
  157. SCB_MPU_CTRL = 0; // turn off MPU
  158. SCB_MPU_RBAR = 0x00000000 | REGION(0); // ITCM
  159. SCB_MPU_RASR = MEM_NOCACHE | READWRITE | SIZE_512K;
  160. SCB_MPU_RBAR = 0x00200000 | REGION(1); // Boot ROM
  161. SCB_MPU_RASR = MEM_CACHE_WT | READONLY | SIZE_128K;
  162. SCB_MPU_RBAR = 0x20000000 | REGION(2); // DTCM
  163. SCB_MPU_RASR = MEM_NOCACHE | READWRITE | NOEXEC | SIZE_512K;
  164. SCB_MPU_RBAR = 0x20200000 | REGION(3); // RAM (AXI bus)
  165. SCB_MPU_RASR = MEM_CACHE_WBWA | READWRITE | NOEXEC | SIZE_1M;
  166. SCB_MPU_RBAR = 0x40000000 | REGION(4); // Peripherals
  167. SCB_MPU_RASR = DEV_NOCACHE | READWRITE | NOEXEC | SIZE_64M;
  168. SCB_MPU_RBAR = 0x60000000 | REGION(5); // QSPI Flash
  169. SCB_MPU_RASR = MEM_CACHE_WBWA | READONLY | SIZE_16M;
  170. // TODO: 32 byte sub-region at 0x00000000 with NOACCESS, to trap NULL pointer deref
  171. // TODO: protect access to power supply config
  172. // TODO: 32 byte sub-region at end of .bss section with NOACCESS, to trap stack overflow
  173. SCB_MPU_CTRL = SCB_MPU_CTRL_ENABLE;
  174. // cache enable, ARM DDI0403E, pg 628
  175. asm("dsb");
  176. asm("isb");
  177. SCB_CACHE_ICIALLU = 0;
  178. asm("dsb");
  179. asm("isb");
  180. SCB_CCR |= (SCB_CCR_IC | SCB_CCR_DC);
  181. }
  182. __attribute__((section(".progmem")))
  183. void usb_pll_start()
  184. {
  185. while (1) {
  186. uint32_t n = CCM_ANALOG_PLL_USB1; // pg 759
  187. printf("CCM_ANALOG_PLL_USB1=%08lX\n", n);
  188. if (n & CCM_ANALOG_PLL_USB1_DIV_SELECT) {
  189. printf(" ERROR, 528 MHz mode!\n"); // never supposed to use this mode!
  190. CCM_ANALOG_PLL_USB1_CLR = 0xC000; // bypass 24 MHz
  191. CCM_ANALOG_PLL_USB1_SET = CCM_ANALOG_PLL_USB1_BYPASS; // bypass
  192. CCM_ANALOG_PLL_USB1_CLR = CCM_ANALOG_PLL_USB1_POWER | // power down
  193. CCM_ANALOG_PLL_USB1_DIV_SELECT | // use 480 MHz
  194. CCM_ANALOG_PLL_USB1_ENABLE | // disable
  195. CCM_ANALOG_PLL_USB1_EN_USB_CLKS; // disable usb
  196. continue;
  197. }
  198. if (!(n & CCM_ANALOG_PLL_USB1_ENABLE)) {
  199. printf(" enable PLL\n");
  200. // TODO: should this be done so early, or later??
  201. CCM_ANALOG_PLL_USB1_SET = CCM_ANALOG_PLL_USB1_ENABLE;
  202. continue;
  203. }
  204. if (!(n & CCM_ANALOG_PLL_USB1_POWER)) {
  205. printf(" power up PLL\n");
  206. CCM_ANALOG_PLL_USB1_SET = CCM_ANALOG_PLL_USB1_POWER;
  207. continue;
  208. }
  209. if (!(n & CCM_ANALOG_PLL_USB1_LOCK)) {
  210. printf(" wait for lock\n");
  211. continue;
  212. }
  213. if (n & CCM_ANALOG_PLL_USB1_BYPASS) {
  214. printf(" turn off bypass\n");
  215. CCM_ANALOG_PLL_USB1_CLR = CCM_ANALOG_PLL_USB1_BYPASS;
  216. continue;
  217. }
  218. if (!(n & CCM_ANALOG_PLL_USB1_EN_USB_CLKS)) {
  219. printf(" enable USB clocks\n");
  220. CCM_ANALOG_PLL_USB1_SET = CCM_ANALOG_PLL_USB1_EN_USB_CLKS;
  221. continue;
  222. }
  223. return; // everything is as it should be :-)
  224. }
  225. }
  226. __attribute__((section(".progmem")))
  227. void reset_PFD()
  228. {
  229. //Reset PLL2 PFDs, set default frequencies:
  230. CCM_ANALOG_PFD_528_SET = (1 << 31) | (1 << 23) | (1 << 15) | (1 << 7);
  231. CCM_ANALOG_PFD_528 = 0x2018101B; // PFD0:352, PFD1:594, PFD2:396, PFD3:297 MHz
  232. //PLL3:
  233. CCM_ANALOG_PFD_480_SET = (1 << 31) | (1 << 23) | (1 << 15) | (1 << 7);
  234. CCM_ANALOG_PFD_480 = 0x13110D0C; // PFD0:720, PFD1:664, PFD2:508, PFD3:454 MHz
  235. }
  236. // Stack frame
  237. // xPSR
  238. // ReturnAddress
  239. // LR (R14) - typically FFFFFFF9 for IRQ or Exception
  240. // R12
  241. // R3
  242. // R2
  243. // R1
  244. // R0
  245. // Code from :: https://community.nxp.com/thread/389002
  246. __attribute__((naked))
  247. void unused_interrupt_vector(void)
  248. {
  249. __asm( ".syntax unified\n"
  250. "MOVS R0, #4 \n"
  251. "MOV R1, LR \n"
  252. "TST R0, R1 \n"
  253. "BEQ _MSP \n"
  254. "MRS R0, PSP \n"
  255. "B HardFault_HandlerC \n"
  256. "_MSP: \n"
  257. "MRS R0, MSP \n"
  258. "B HardFault_HandlerC \n"
  259. ".syntax divided\n") ;
  260. }
  261. __attribute__((weak))
  262. void HardFault_HandlerC(unsigned int *hardfault_args) {
  263. volatile unsigned int stacked_r0 ;
  264. volatile unsigned int stacked_r1 ;
  265. volatile unsigned int stacked_r2 ;
  266. volatile unsigned int stacked_r3 ;
  267. volatile unsigned int stacked_r12 ;
  268. volatile unsigned int stacked_lr ;
  269. volatile unsigned int stacked_pc ;
  270. volatile unsigned int stacked_psr ;
  271. volatile unsigned int _CFSR ;
  272. volatile unsigned int _HFSR ;
  273. volatile unsigned int _DFSR ;
  274. volatile unsigned int _AFSR ;
  275. volatile unsigned int _BFAR ;
  276. volatile unsigned int _MMAR ;
  277. volatile unsigned int addr ;
  278. volatile unsigned int nn ;
  279. stacked_r0 = ((unsigned int)hardfault_args[0]) ;
  280. stacked_r1 = ((unsigned int)hardfault_args[1]) ;
  281. stacked_r2 = ((unsigned int)hardfault_args[2]) ;
  282. stacked_r3 = ((unsigned int)hardfault_args[3]) ;
  283. stacked_r12 = ((unsigned int)hardfault_args[4]) ;
  284. stacked_lr = ((unsigned int)hardfault_args[5]) ;
  285. stacked_pc = ((unsigned int)hardfault_args[6]) ;
  286. stacked_psr = ((unsigned int)hardfault_args[7]) ;
  287. // Configurable Fault Status Register
  288. // Consists of MMSR, BFSR and UFSR
  289. //(n & ( 1 << k )) >> k
  290. _CFSR = (*((volatile unsigned int *)(0xE000ED28))) ;
  291. // Hard Fault Status Register
  292. _HFSR = (*((volatile unsigned int *)(0xE000ED2C))) ;
  293. // Debug Fault Status Register
  294. _DFSR = (*((volatile unsigned int *)(0xE000ED30))) ;
  295. // Auxiliary Fault Status Register
  296. _AFSR = (*((volatile unsigned int *)(0xE000ED3C))) ;
  297. // Read the Fault Address Registers. These may not contain valid values.
  298. // Check BFARVALID/MMARVALID to see if they are valid values
  299. // MemManage Fault Address Register
  300. _MMAR = (*((volatile unsigned int *)(0xE000ED34))) ;
  301. // Bus Fault Address Register
  302. _BFAR = (*((volatile unsigned int *)(0xE000ED38))) ;
  303. //__asm("BKPT #0\n") ; // Break into the debugger // NO Debugger here.
  304. asm volatile("mrs %0, ipsr\n" : "=r" (addr)::);
  305. printf("\nFault irq %d\n", addr & 0x1FF);
  306. printf(" stacked_r0 :: %x\n", stacked_r0);
  307. printf(" stacked_r1 :: %x\n", stacked_r1);
  308. printf(" stacked_r2 :: %x\n", stacked_r2);
  309. printf(" stacked_r3 :: %x\n", stacked_r3);
  310. printf(" stacked_r12 :: %x\n", stacked_r12);
  311. printf(" stacked_lr :: %x\n", stacked_lr);
  312. printf(" stacked_pc :: %x\n", stacked_pc);
  313. printf(" stacked_psr :: %x\n", stacked_psr);
  314. printf(" _CFSR :: %x\n", _CFSR);
  315. if(_CFSR > 0){
  316. //Memory Management Faults
  317. if((_CFSR & 1) == 1){
  318. printf(" (IACCVIOL) Instruction Access Violation\n");
  319. } else if(((_CFSR & (0x02))>>1) == 1){
  320. printf(" (DACCVIOL) Data Access Violation\n");
  321. } else if(((_CFSR & (0x08))>>3) == 1){
  322. printf(" (MUNSTKERR) MemMange Fault on Unstacking\n");
  323. } else if(((_CFSR & (0x10))>>4) == 1){
  324. printf(" (MSTKERR) MemMange Fault on stacking\n");
  325. } else if(((_CFSR & (0x20))>>5) == 1){
  326. printf(" (MLSPERR) MemMange Fault on FP Lazy State\n");
  327. }
  328. if(((_CFSR & (0x80))>>7) == 1){
  329. printf(" (MMARVALID) MemMange Fault Address Valid\n");
  330. }
  331. //Bus Fault Status Register
  332. if(((_CFSR & 0x100)>>8) == 1){
  333. printf(" (IBUSERR) Instruction Bus Error\n");
  334. } else if(((_CFSR & (0x200))>>9) == 1){
  335. printf(" (PRECISERR) Data bus error(address in BFAR)\n");
  336. } else if(((_CFSR & (0x400))>>10) == 1){
  337. printf(" (IMPRECISERR) Data bus error but address not related to instruction\n");
  338. } else if(((_CFSR & (0x800))>>11) == 1){
  339. printf(" (UNSTKERR) Bus Fault on unstacking for a return from exception \n");
  340. } else if(((_CFSR & (0x1000))>>12) == 1){
  341. printf(" (STKERR) Bus Fault on stacking for exception entry\n");
  342. } else if(((_CFSR & (0x2000))>>13) == 1){
  343. printf(" (LSPERR) Bus Fault on FP lazy state preservation\n");
  344. }
  345. if(((_CFSR & (0x8000))>>15) == 1){
  346. printf(" (BFARVALID) Bus Fault Address Valid\n");
  347. }
  348. //Usuage Fault Status Register
  349. if(((_CFSR & 0x10000)>>16) == 1){
  350. printf(" (UNDEFINSTR) Undefined instruction\n");
  351. } else if(((_CFSR & (0x20000))>>17) == 1){
  352. printf(" (INVSTATE) Instruction makes illegal use of EPSR)\n");
  353. } else if(((_CFSR & (0x40000))>>18) == 1){
  354. printf(" (INVPC) Usage fault: invalid EXC_RETURN\n");
  355. } else if(((_CFSR & (0x80000))>>19) == 1){
  356. printf(" (NOCP) No Coprocessor \n");
  357. } else if(((_CFSR & (0x1000000))>>24) == 1){
  358. printf(" (UNALIGNED) Unaligned access UsageFault\n");
  359. } else if(((_CFSR & (0x2000000))>>25) == 1){
  360. printf(" (DIVBYZERO) Divide by zero\n");
  361. }
  362. }
  363. printf(" _HFSR :: %x\n", _HFSR);
  364. if(_HFSR > 0){
  365. //Memory Management Faults
  366. if(((_HFSR & (0x02))>>1) == 1){
  367. printf(" (VECTTBL) Bus Fault on Vec Table Read\n");
  368. } else if(((_HFSR & (0x40000000))>>30) == 1){
  369. printf(" (FORCED) Forced Hard Fault\n");
  370. } else if(((_HFSR & (0x80000000))>>31) == 31){
  371. printf(" (DEBUGEVT) Reserved for Debug\n");
  372. }
  373. }
  374. printf(" _DFSR :: %x\n", _DFSR);
  375. printf(" _AFSR :: %x\n", _AFSR);
  376. printf(" _BFAR :: %x\n", _BFAR);
  377. printf(" _MMAR :: %x\n", _MMAR);
  378. IOMUXC_SW_MUX_CTL_PAD_GPIO_B0_03 = 5; // pin 13
  379. IOMUXC_SW_PAD_CTL_PAD_GPIO_B0_03 = IOMUXC_PAD_DSE(7);
  380. GPIO2_GDIR |= (1 << 3);
  381. GPIO2_DR_SET = (1 << 3);
  382. GPIO2_DR_CLEAR = (1 << 3); //digitalWrite(13, LOW);
  383. if ( F_CPU_ACTUAL >= 600000000 )
  384. set_arm_clock(300000000);
  385. while (1)
  386. {
  387. GPIO2_DR_SET = (1 << 3); //digitalWrite(13, HIGH);
  388. // digitalWrite(13, HIGH);
  389. for (nn = 0; nn < 2000000/2; nn++) ;
  390. GPIO2_DR_CLEAR = (1 << 3); //digitalWrite(13, LOW);
  391. // digitalWrite(13, LOW);
  392. for (nn = 0; nn < 18000000/2; nn++) ;
  393. }
  394. }
  395. __attribute__((weak))
  396. void userDebugDump(){
  397. volatile unsigned int nn;
  398. printf("\nuserDebugDump() in startup.c ___ \n");
  399. while (1)
  400. {
  401. GPIO2_DR_SET = (1 << 3); //digitalWrite(13, HIGH);
  402. // digitalWrite(13, HIGH);
  403. for (nn = 0; nn < 2000000; nn++) ;
  404. GPIO2_DR_CLEAR = (1 << 3); //digitalWrite(13, LOW);
  405. // digitalWrite(13, LOW);
  406. for (nn = 0; nn < 18000000; nn++) ;
  407. GPIO2_DR_SET = (1 << 3); //digitalWrite(13, HIGH);
  408. // digitalWrite(13, HIGH);
  409. for (nn = 0; nn < 20000000; nn++) ;
  410. GPIO2_DR_CLEAR = (1 << 3); //digitalWrite(13, LOW);
  411. // digitalWrite(13, LOW);
  412. for (nn = 0; nn < 10000000; nn++) ;
  413. }
  414. }
  415. __attribute__((weak))
  416. void PJRCunused_interrupt_vector(void)
  417. {
  418. // TODO: polling Serial to complete buffered transmits
  419. #ifdef PRINT_DEBUG_STUFF
  420. uint32_t addr;
  421. asm volatile("mrs %0, ipsr\n" : "=r" (addr)::);
  422. printf("\nirq %d\n", addr & 0x1FF);
  423. asm("ldr %0, [sp, #52]" : "=r" (addr) ::);
  424. printf(" %x\n", addr);
  425. asm("ldr %0, [sp, #48]" : "=r" (addr) ::);
  426. printf(" %x\n", addr);
  427. asm("ldr %0, [sp, #44]" : "=r" (addr) ::);
  428. printf(" %x\n", addr);
  429. asm("ldr %0, [sp, #40]" : "=r" (addr) ::);
  430. printf(" %x\n", addr);
  431. asm("ldr %0, [sp, #36]" : "=r" (addr) ::);
  432. printf(" %x\n", addr);
  433. asm("ldr %0, [sp, #33]" : "=r" (addr) ::);
  434. printf(" %x\n", addr);
  435. asm("ldr %0, [sp, #34]" : "=r" (addr) ::);
  436. printf(" %x\n", addr);
  437. asm("ldr %0, [sp, #28]" : "=r" (addr) ::);
  438. printf(" %x\n", addr);
  439. asm("ldr %0, [sp, #24]" : "=r" (addr) ::);
  440. printf(" %x\n", addr);
  441. asm("ldr %0, [sp, #20]" : "=r" (addr) ::);
  442. printf(" %x\n", addr);
  443. asm("ldr %0, [sp, #16]" : "=r" (addr) ::);
  444. printf(" %x\n", addr);
  445. asm("ldr %0, [sp, #12]" : "=r" (addr) ::);
  446. printf(" %x\n", addr);
  447. asm("ldr %0, [sp, #8]" : "=r" (addr) ::);
  448. printf(" %x\n", addr);
  449. asm("ldr %0, [sp, #4]" : "=r" (addr) ::);
  450. printf(" %x\n", addr);
  451. asm("ldr %0, [sp, #0]" : "=r" (addr) ::);
  452. printf(" %x\n", addr);
  453. #endif
  454. #if 1
  455. if ( F_CPU_ACTUAL >= 600000000 )
  456. set_arm_clock(100000000);
  457. IOMUXC_SW_MUX_CTL_PAD_GPIO_B0_03 = 5; // pin 13
  458. IOMUXC_SW_PAD_CTL_PAD_GPIO_B0_03 = IOMUXC_PAD_DSE(7);
  459. GPIO2_GDIR |= (1<<3);
  460. GPIO2_DR_SET = (1<<3);
  461. while (1) {
  462. volatile uint32_t n;
  463. GPIO2_DR_SET = (1<<3); //digitalWrite(13, HIGH);
  464. for (n=0; n < 2000000/6; n++) ;
  465. GPIO2_DR_CLEAR = (1<<3); //digitalWrite(13, LOW);
  466. for (n=0; n < 1500000/6; n++) ;
  467. }
  468. #else
  469. if ( F_CPU_ACTUAL >= 600000000 )
  470. set_arm_clock(100000000);
  471. while (1) asm ("WFI");
  472. #endif
  473. }
  474. __attribute__((section(".startup"), optimize("no-tree-loop-distribute-patterns")))
  475. static void memory_copy(uint32_t *dest, const uint32_t *src, uint32_t *dest_end)
  476. {
  477. if (dest == src) return;
  478. while (dest < dest_end) {
  479. *dest++ = *src++;
  480. }
  481. }
  482. __attribute__((section(".startup"), optimize("no-tree-loop-distribute-patterns")))
  483. static void memory_clear(uint32_t *dest, uint32_t *dest_end)
  484. {
  485. while (dest < dest_end) {
  486. *dest++ = 0;
  487. }
  488. }
  489. // syscall functions need to be in the same C file as the entry point "ResetVector"
  490. // otherwise the linker will discard them in some cases.
  491. #include <errno.h>
  492. // from the linker script
  493. extern unsigned long _heap_start;
  494. extern unsigned long _heap_end;
  495. char *__brkval = (char *)&_heap_start;
  496. void * _sbrk(int incr)
  497. {
  498. char *prev = __brkval;
  499. if (incr != 0) {
  500. if (prev + incr > (char *)&_heap_end) {
  501. errno = ENOMEM;
  502. return (void *)-1;
  503. }
  504. __brkval = prev + incr;
  505. }
  506. return prev;
  507. }
  508. __attribute__((weak))
  509. int _read(int file, char *ptr, int len)
  510. {
  511. return 0;
  512. }
  513. __attribute__((weak))
  514. int _close(int fd)
  515. {
  516. return -1;
  517. }
  518. #include <sys/stat.h>
  519. __attribute__((weak))
  520. int _fstat(int fd, struct stat *st)
  521. {
  522. st->st_mode = S_IFCHR;
  523. return 0;
  524. }
  525. __attribute__((weak))
  526. int _isatty(int fd)
  527. {
  528. return 1;
  529. }
  530. __attribute__((weak))
  531. int _lseek(int fd, long long offset, int whence)
  532. {
  533. return -1;
  534. }
  535. __attribute__((weak))
  536. void _exit(int status)
  537. {
  538. while (1) asm ("WFI");
  539. }
  540. __attribute__((weak))
  541. void __cxa_pure_virtual()
  542. {
  543. while (1) asm ("WFI");
  544. }
  545. __attribute__((weak))
  546. int __cxa_guard_acquire (char *g)
  547. {
  548. return !(*g);
  549. }
  550. __attribute__((weak))
  551. void __cxa_guard_release(char *g)
  552. {
  553. *g = 1;
  554. }
  555. __attribute__((weak))
  556. void abort(void)
  557. {
  558. while (1) asm ("WFI");
  559. }