You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

2125 line
67KB

  1. /* Teensyduino Core Library
  2. * http://www.pjrc.com/teensy/
  3. * Copyright (c) 2013 PJRC.COM, LLC.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining
  6. * a copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sublicense, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * 1. The above copyright notice and this permission notice shall be
  14. * included in all copies or substantial portions of the Software.
  15. *
  16. * 2. If the Software is incorporated into a build system that allows
  17. * selection among a list of target devices, then similar target
  18. * devices manufactured by PJRC.COM must be included in the list of
  19. * target devices and selectable in the same manner.
  20. *
  21. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  22. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  23. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  24. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  25. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  26. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  27. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  28. * SOFTWARE.
  29. */
  30. #ifndef _avr_emulation_h_
  31. #define _avr_emulation_h_
  32. #include "kinetis.h"
  33. #include "core_pins.h"
  34. #include "pins_arduino.h"
  35. #ifdef __cplusplus
  36. #define GPIO_BITBAND_ADDR(reg, bit) (((uint32_t)&(reg) - 0x40000000) * 32 + (bit) * 4 + 0x42000000)
  37. #define CONFIG_PULLUP (PORT_PCR_MUX(1) | PORT_PCR_PE | PORT_PCR_PS)
  38. #define CONFIG_NOPULLUP (PORT_PCR_MUX(1))
  39. #if defined(KINETISK)
  40. // bitband addressing for atomic access to data direction register
  41. #define GPIO_SETBIT_ATOMIC(reg, bit) (*(uint32_t *)GPIO_BITBAND_ADDR((reg), (bit)) = 1)
  42. #define GPIO_CLRBIT_ATOMIC(reg, bit) (*(uint32_t *)GPIO_BITBAND_ADDR((reg), (bit)) = 0)
  43. #elif defined(KINETISL)
  44. // bit manipulation engine for atomic access to data direction register
  45. #define GPIO_SETBIT_ATOMIC(reg, bit) (*(uint32_t *)(((uint32_t)&(reg) - 0xF8000000) | 0x480FF000) = 1 << (bit))
  46. #define GPIO_CLRBIT_ATOMIC(reg, bit) (*(uint32_t *)(((uint32_t)&(reg) - 0xF8000000) | 0x440FF000) = ~(1 << (bit)))
  47. #endif
  48. class PORTDemulation
  49. {
  50. public:
  51. inline PORTDemulation & operator = (int val) __attribute__((always_inline)) {
  52. digitalWriteFast(0, (val & (1<<0)));
  53. if (!(CORE_PIN0_DDRREG & CORE_PIN0_BIT))
  54. CORE_PIN0_CONFIG = ((val & (1<<0)) ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  55. digitalWriteFast(1, (val & (1<<1)));
  56. if (!(CORE_PIN1_DDRREG & CORE_PIN1_BIT))
  57. CORE_PIN1_CONFIG = ((val & (1<<1)) ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  58. digitalWriteFast(2, (val & (1<<2)));
  59. if (!(CORE_PIN2_DDRREG & CORE_PIN2_BIT))
  60. CORE_PIN2_CONFIG = ((val & (1<<2)) ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  61. digitalWriteFast(3, (val & (1<<3)));
  62. if (!(CORE_PIN3_DDRREG & CORE_PIN3_BIT))
  63. CORE_PIN3_CONFIG = ((val & (1<<3)) ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  64. digitalWriteFast(4, (val & (1<<4)));
  65. if (!(CORE_PIN4_DDRREG & CORE_PIN4_BIT))
  66. CORE_PIN4_CONFIG = ((val & (1<<4)) ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  67. digitalWriteFast(5, (val & (1<<5)));
  68. if (!(CORE_PIN5_DDRREG & CORE_PIN5_BIT))
  69. CORE_PIN5_CONFIG = ((val & (1<<5)) ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  70. digitalWriteFast(6, (val & (1<<6)));
  71. if (!(CORE_PIN6_DDRREG & CORE_PIN6_BIT))
  72. CORE_PIN6_CONFIG = ((val & (1<<6)) ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  73. digitalWriteFast(7, (val & (1<<7)));
  74. if (!(CORE_PIN7_DDRREG & CORE_PIN7_BIT))
  75. CORE_PIN7_CONFIG = ((val & (1<<7)) ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  76. return *this;
  77. }
  78. inline PORTDemulation & operator |= (int val) __attribute__((always_inline)) {
  79. if (val & (1<<0)) {
  80. digitalWriteFast(0, HIGH);
  81. if (!(CORE_PIN0_DDRREG & CORE_PIN0_BIT)) CORE_PIN0_CONFIG = CONFIG_PULLUP;
  82. }
  83. if (val & (1<<1)) {
  84. digitalWriteFast(1, HIGH);
  85. if (!(CORE_PIN1_DDRREG & CORE_PIN1_BIT)) CORE_PIN1_CONFIG = CONFIG_PULLUP;
  86. }
  87. if (val & (1<<2)) {
  88. digitalWriteFast(2, HIGH);
  89. if (!(CORE_PIN2_DDRREG & CORE_PIN2_BIT)) CORE_PIN2_CONFIG = CONFIG_PULLUP;
  90. }
  91. if (val & (1<<3)) {
  92. digitalWriteFast(3, HIGH);
  93. if (!(CORE_PIN3_DDRREG & CORE_PIN3_BIT)) CORE_PIN3_CONFIG = CONFIG_PULLUP;
  94. }
  95. if (val & (1<<4)) {
  96. digitalWriteFast(4, HIGH);
  97. if (!(CORE_PIN4_DDRREG & CORE_PIN4_BIT)) CORE_PIN4_CONFIG = CONFIG_PULLUP;
  98. }
  99. if (val & (1<<5)) {
  100. digitalWriteFast(5, HIGH);
  101. if (!(CORE_PIN5_DDRREG & CORE_PIN5_BIT)) CORE_PIN5_CONFIG = CONFIG_PULLUP;
  102. }
  103. if (val & (1<<6)) {
  104. digitalWriteFast(6, HIGH);
  105. if (!(CORE_PIN6_DDRREG & CORE_PIN6_BIT)) CORE_PIN6_CONFIG = CONFIG_PULLUP;
  106. }
  107. if (val & (1<<7)) {
  108. digitalWriteFast(7, HIGH);
  109. if (!(CORE_PIN7_DDRREG & CORE_PIN7_BIT)) CORE_PIN7_CONFIG = CONFIG_PULLUP;
  110. }
  111. return *this;
  112. }
  113. inline PORTDemulation & operator &= (int val) __attribute__((always_inline)) {
  114. if (!(val & (1<<0))) {
  115. digitalWriteFast(0, LOW);
  116. if (!(CORE_PIN0_DDRREG & CORE_PIN0_BIT)) CORE_PIN0_CONFIG = CONFIG_NOPULLUP;
  117. }
  118. if (!(val & (1<<1))) {
  119. digitalWriteFast(1, LOW);
  120. if (!(CORE_PIN1_DDRREG & CORE_PIN1_BIT)) CORE_PIN1_CONFIG = CONFIG_NOPULLUP;
  121. }
  122. if (!(val & (1<<2))) {
  123. digitalWriteFast(2, LOW);
  124. if (!(CORE_PIN2_DDRREG & CORE_PIN2_BIT)) CORE_PIN2_CONFIG = CONFIG_NOPULLUP;
  125. }
  126. if (!(val & (1<<3))) {
  127. digitalWriteFast(3, LOW);
  128. if (!(CORE_PIN3_DDRREG & CORE_PIN3_BIT)) CORE_PIN3_CONFIG = CONFIG_NOPULLUP;
  129. }
  130. if (!(val & (1<<4))) {
  131. digitalWriteFast(4, LOW);
  132. if (!(CORE_PIN4_DDRREG & CORE_PIN4_BIT)) CORE_PIN4_CONFIG = CONFIG_NOPULLUP;
  133. }
  134. if (!(val & (1<<5))) {
  135. digitalWriteFast(5, LOW);
  136. if (!(CORE_PIN5_DDRREG & CORE_PIN5_BIT)) CORE_PIN5_CONFIG = CONFIG_NOPULLUP;
  137. }
  138. if (!(val & (1<<6))) {
  139. digitalWriteFast(6, LOW);
  140. if (!(CORE_PIN6_DDRREG & CORE_PIN6_BIT)) CORE_PIN6_CONFIG = CONFIG_NOPULLUP;
  141. }
  142. if (!(val & (1<<7))) {
  143. digitalWriteFast(7, LOW);
  144. if (!(CORE_PIN7_DDRREG & CORE_PIN7_BIT)) CORE_PIN7_CONFIG = CONFIG_NOPULLUP;
  145. }
  146. return *this;
  147. }
  148. };
  149. extern PORTDemulation PORTD;
  150. class PINDemulation
  151. {
  152. public:
  153. inline int operator & (int val) const __attribute__((always_inline)) {
  154. int ret = 0;
  155. if ((val & (1<<0)) && digitalReadFast(0)) ret |= (1<<0);
  156. if ((val & (1<<1)) && digitalReadFast(1)) ret |= (1<<1);
  157. if ((val & (1<<2)) && digitalReadFast(2)) ret |= (1<<2);
  158. if ((val & (1<<3)) && digitalReadFast(3)) ret |= (1<<3);
  159. if ((val & (1<<4)) && digitalReadFast(4)) ret |= (1<<4);
  160. if ((val & (1<<5)) && digitalReadFast(5)) ret |= (1<<5);
  161. if ((val & (1<<6)) && digitalReadFast(6)) ret |= (1<<6);
  162. if ((val & (1<<7)) && digitalReadFast(7)) ret |= (1<<7);
  163. return ret;
  164. }
  165. operator int () const __attribute__((always_inline)) {
  166. int ret = 0;
  167. if (digitalReadFast(0)) ret |= (1<<0);
  168. if (digitalReadFast(1)) ret |= (1<<1);
  169. if (digitalReadFast(2)) ret |= (1<<2);
  170. if (digitalReadFast(3)) ret |= (1<<3);
  171. if (digitalReadFast(4)) ret |= (1<<4);
  172. if (digitalReadFast(5)) ret |= (1<<5);
  173. if (digitalReadFast(6)) ret |= (1<<6);
  174. if (digitalReadFast(7)) ret |= (1<<7);
  175. return ret;
  176. }
  177. };
  178. extern PINDemulation PIND;
  179. class DDRDemulation
  180. {
  181. public:
  182. inline DDRDemulation & operator = (int val) __attribute__((always_inline)) {
  183. if (val & (1<<0)) set0(); else clr0();
  184. if (val & (1<<1)) set1(); else clr1();
  185. if (val & (1<<2)) set2(); else clr2();
  186. if (val & (1<<3)) set3(); else clr3();
  187. if (val & (1<<4)) set4(); else clr4();
  188. if (val & (1<<5)) set5(); else clr5();
  189. if (val & (1<<6)) set6(); else clr6();
  190. if (val & (1<<7)) set7(); else clr7();
  191. return *this;
  192. }
  193. inline DDRDemulation & operator |= (int val) __attribute__((always_inline)) {
  194. if (val & (1<<0)) set0();
  195. if (val & (1<<1)) set1();
  196. if (val & (1<<2)) set2();
  197. if (val & (1<<3)) set3();
  198. if (val & (1<<4)) set4();
  199. if (val & (1<<5)) set5();
  200. if (val & (1<<6)) set6();
  201. if (val & (1<<7)) set7();
  202. return *this;
  203. }
  204. inline DDRDemulation & operator &= (int val) __attribute__((always_inline)) {
  205. if (!(val & (1<<0))) clr0();
  206. if (!(val & (1<<1))) clr1();
  207. if (!(val & (1<<2))) clr2();
  208. if (!(val & (1<<3))) clr3();
  209. if (!(val & (1<<4))) clr4();
  210. if (!(val & (1<<5))) clr5();
  211. if (!(val & (1<<6))) clr6();
  212. if (!(val & (1<<7))) clr7();
  213. return *this;
  214. }
  215. private:
  216. inline void set0() __attribute__((always_inline)) {
  217. GPIO_SETBIT_ATOMIC(CORE_PIN0_DDRREG, CORE_PIN0_BIT);
  218. CORE_PIN0_CONFIG = CONFIG_PULLUP;
  219. }
  220. inline void set1() __attribute__((always_inline)) {
  221. GPIO_SETBIT_ATOMIC(CORE_PIN1_DDRREG, CORE_PIN1_BIT);
  222. CORE_PIN1_CONFIG = CONFIG_PULLUP;
  223. }
  224. inline void set2() __attribute__((always_inline)) {
  225. GPIO_SETBIT_ATOMIC(CORE_PIN2_DDRREG, CORE_PIN2_BIT);
  226. CORE_PIN2_CONFIG = CONFIG_PULLUP;
  227. }
  228. inline void set3() __attribute__((always_inline)) {
  229. GPIO_SETBIT_ATOMIC(CORE_PIN3_DDRREG, CORE_PIN3_BIT);
  230. CORE_PIN3_CONFIG = CONFIG_PULLUP;
  231. }
  232. inline void set4() __attribute__((always_inline)) {
  233. GPIO_SETBIT_ATOMIC(CORE_PIN4_DDRREG, CORE_PIN4_BIT);
  234. CORE_PIN4_CONFIG = CONFIG_PULLUP;
  235. }
  236. inline void set5() __attribute__((always_inline)) {
  237. GPIO_SETBIT_ATOMIC(CORE_PIN5_DDRREG, CORE_PIN5_BIT);
  238. CORE_PIN5_CONFIG = CONFIG_PULLUP;
  239. }
  240. inline void set6() __attribute__((always_inline)) {
  241. GPIO_SETBIT_ATOMIC(CORE_PIN6_DDRREG, CORE_PIN6_BIT);
  242. CORE_PIN6_CONFIG = CONFIG_PULLUP;
  243. }
  244. inline void set7() __attribute__((always_inline)) {
  245. GPIO_SETBIT_ATOMIC(CORE_PIN7_DDRREG, CORE_PIN7_BIT);
  246. CORE_PIN7_CONFIG = CONFIG_PULLUP;
  247. }
  248. inline void clr0() __attribute__((always_inline)) {
  249. CORE_PIN0_CONFIG = ((CORE_PIN0_PORTREG & CORE_PIN0_BITMASK)
  250. ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  251. GPIO_CLRBIT_ATOMIC(CORE_PIN0_DDRREG, CORE_PIN0_BIT);
  252. }
  253. inline void clr1() __attribute__((always_inline)) {
  254. CORE_PIN1_CONFIG = ((CORE_PIN1_PORTREG & CORE_PIN1_BITMASK)
  255. ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  256. GPIO_CLRBIT_ATOMIC(CORE_PIN1_DDRREG, CORE_PIN1_BIT);
  257. }
  258. inline void clr2() __attribute__((always_inline)) {
  259. CORE_PIN2_CONFIG = ((CORE_PIN2_PORTREG & CORE_PIN2_BITMASK)
  260. ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  261. GPIO_CLRBIT_ATOMIC(CORE_PIN2_DDRREG, CORE_PIN2_BIT);
  262. }
  263. inline void clr3() __attribute__((always_inline)) {
  264. CORE_PIN3_CONFIG = ((CORE_PIN3_PORTREG & CORE_PIN3_BITMASK)
  265. ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  266. GPIO_CLRBIT_ATOMIC(CORE_PIN3_DDRREG, CORE_PIN3_BIT);
  267. }
  268. inline void clr4() __attribute__((always_inline)) {
  269. CORE_PIN4_CONFIG = ((CORE_PIN4_PORTREG & CORE_PIN4_BITMASK)
  270. ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  271. GPIO_CLRBIT_ATOMIC(CORE_PIN4_DDRREG, CORE_PIN4_BIT);
  272. }
  273. inline void clr5() __attribute__((always_inline)) {
  274. CORE_PIN5_CONFIG = ((CORE_PIN5_PORTREG & CORE_PIN5_BITMASK)
  275. ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  276. GPIO_CLRBIT_ATOMIC(CORE_PIN5_DDRREG, CORE_PIN5_BIT);
  277. }
  278. inline void clr6() __attribute__((always_inline)) {
  279. CORE_PIN6_CONFIG = ((CORE_PIN6_PORTREG & CORE_PIN6_BITMASK)
  280. ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  281. GPIO_CLRBIT_ATOMIC(CORE_PIN6_DDRREG, CORE_PIN6_BIT);
  282. }
  283. inline void clr7() __attribute__((always_inline)) {
  284. CORE_PIN7_CONFIG = ((CORE_PIN7_PORTREG & CORE_PIN7_BITMASK)
  285. ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  286. GPIO_CLRBIT_ATOMIC(CORE_PIN7_DDRREG, CORE_PIN7_BIT);
  287. }
  288. };
  289. extern DDRDemulation DDRD;
  290. class PORTBemulation
  291. {
  292. public:
  293. inline PORTBemulation & operator = (int val) __attribute__((always_inline)) {
  294. digitalWriteFast(8, (val & (1<<0)));
  295. if (!(CORE_PIN8_DDRREG & CORE_PIN8_BIT))
  296. CORE_PIN8_CONFIG = ((val & (1<<0)) ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  297. digitalWriteFast(9, (val & (1<<1)));
  298. if (!(CORE_PIN9_DDRREG & CORE_PIN9_BIT))
  299. CORE_PIN9_CONFIG = ((val & (1<<1)) ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  300. digitalWriteFast(10, (val & (1<<2)));
  301. if (!(CORE_PIN10_DDRREG & CORE_PIN10_BIT))
  302. CORE_PIN10_CONFIG = ((val & (1<<2)) ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  303. digitalWriteFast(11, (val & (1<<3)));
  304. if (!(CORE_PIN11_DDRREG & CORE_PIN11_BIT))
  305. CORE_PIN11_CONFIG = ((val & (1<<3)) ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  306. digitalWriteFast(12, (val & (1<<4)));
  307. if (!(CORE_PIN12_DDRREG & CORE_PIN12_BIT))
  308. CORE_PIN12_CONFIG = ((val & (1<<4)) ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  309. digitalWriteFast(13, (val & (1<<5)));
  310. if (!(CORE_PIN13_DDRREG & CORE_PIN13_BIT))
  311. CORE_PIN13_CONFIG = ((val & (1<<5)) ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  312. return *this;
  313. }
  314. inline PORTBemulation & operator |= (int val) __attribute__((always_inline)) {
  315. if (val & (1<<0)) {
  316. digitalWriteFast(8, HIGH);
  317. if (!(CORE_PIN7_DDRREG & CORE_PIN7_BIT)) CORE_PIN8_CONFIG = CONFIG_PULLUP;
  318. }
  319. if (val & (1<<1)) {
  320. digitalWriteFast(9, HIGH);
  321. if (!(CORE_PIN7_DDRREG & CORE_PIN7_BIT)) CORE_PIN9_CONFIG = CONFIG_PULLUP;
  322. }
  323. if (val & (1<<2)) {
  324. digitalWriteFast(10, HIGH);
  325. if (!(CORE_PIN10_DDRREG & CORE_PIN10_BIT)) CORE_PIN10_CONFIG = CONFIG_PULLUP;
  326. }
  327. if (val & (1<<3)) {
  328. digitalWriteFast(11, HIGH);
  329. if (!(CORE_PIN11_DDRREG & CORE_PIN11_BIT)) CORE_PIN11_CONFIG = CONFIG_PULLUP;
  330. }
  331. if (val & (1<<4)) {
  332. digitalWriteFast(12, HIGH);
  333. if (!(CORE_PIN12_DDRREG & CORE_PIN12_BIT)) CORE_PIN12_CONFIG = CONFIG_PULLUP;
  334. }
  335. if (val & (1<<5)) {
  336. digitalWriteFast(13, HIGH);
  337. if (!(CORE_PIN13_DDRREG & CORE_PIN13_BIT)) CORE_PIN13_CONFIG = CONFIG_PULLUP;
  338. }
  339. return *this;
  340. }
  341. inline PORTBemulation & operator &= (int val) __attribute__((always_inline)) {
  342. if (!(val & (1<<0))) {
  343. digitalWriteFast(8, LOW);
  344. if (!(CORE_PIN8_DDRREG & CORE_PIN8_BIT)) CORE_PIN8_CONFIG = CONFIG_NOPULLUP;
  345. }
  346. if (!(val & (1<<1))) {
  347. digitalWriteFast(9, LOW);
  348. if (!(CORE_PIN9_DDRREG & CORE_PIN9_BIT)) CORE_PIN9_CONFIG = CONFIG_NOPULLUP;
  349. }
  350. if (!(val & (1<<2))) {
  351. digitalWriteFast(10, LOW);
  352. if (!(CORE_PIN10_DDRREG & CORE_PIN10_BIT)) CORE_PIN10_CONFIG = CONFIG_NOPULLUP;
  353. }
  354. if (!(val & (1<<3))) {
  355. digitalWriteFast(11, LOW);
  356. if (!(CORE_PIN11_DDRREG & CORE_PIN11_BIT)) CORE_PIN11_CONFIG = CONFIG_NOPULLUP;
  357. }
  358. if (!(val & (1<<4))) {
  359. digitalWriteFast(12, LOW);
  360. if (!(CORE_PIN12_DDRREG & CORE_PIN12_BIT)) CORE_PIN12_CONFIG = CONFIG_NOPULLUP;
  361. }
  362. if (!(val & (1<<5))) {
  363. digitalWriteFast(13, LOW);
  364. if (!(CORE_PIN13_DDRREG & CORE_PIN13_BIT)) CORE_PIN13_CONFIG = CONFIG_NOPULLUP;
  365. }
  366. return *this;
  367. }
  368. };
  369. extern PORTBemulation PORTB;
  370. class PINBemulation
  371. {
  372. public:
  373. inline int operator & (int val) const __attribute__((always_inline)) {
  374. int ret = 0;
  375. if ((val & (1<<0)) && digitalReadFast(8)) ret |= (1<<0);
  376. if ((val & (1<<1)) && digitalReadFast(9)) ret |= (1<<1);
  377. if ((val & (1<<2)) && digitalReadFast(10)) ret |= (1<<2);
  378. if ((val & (1<<3)) && digitalReadFast(11)) ret |= (1<<3);
  379. if ((val & (1<<4)) && digitalReadFast(12)) ret |= (1<<4);
  380. if ((val & (1<<5)) && digitalReadFast(13)) ret |= (1<<5);
  381. return ret;
  382. }
  383. operator int () const __attribute__((always_inline)) {
  384. int ret = 0;
  385. if (digitalReadFast(8)) ret |= (1<<0);
  386. if (digitalReadFast(9)) ret |= (1<<1);
  387. if (digitalReadFast(10)) ret |= (1<<2);
  388. if (digitalReadFast(11)) ret |= (1<<3);
  389. if (digitalReadFast(12)) ret |= (1<<4);
  390. if (digitalReadFast(13)) ret |= (1<<5);
  391. return ret;
  392. }
  393. };
  394. extern PINBemulation PINB;
  395. class DDRBemulation
  396. {
  397. public:
  398. inline DDRBemulation & operator = (int val) __attribute__((always_inline)) {
  399. if (val & (1<<0)) set0(); else clr0();
  400. if (val & (1<<1)) set1(); else clr1();
  401. if (val & (1<<2)) set2(); else clr2();
  402. if (val & (1<<3)) set3(); else clr3();
  403. if (val & (1<<4)) set4(); else clr4();
  404. if (val & (1<<5)) set5(); else clr5();
  405. return *this;
  406. }
  407. inline DDRBemulation & operator |= (int val) __attribute__((always_inline)) {
  408. if (val & (1<<0)) set0();
  409. if (val & (1<<1)) set1();
  410. if (val & (1<<2)) set2();
  411. if (val & (1<<3)) set3();
  412. if (val & (1<<4)) set4();
  413. if (val & (1<<5)) set5();
  414. return *this;
  415. }
  416. inline DDRBemulation & operator &= (int val) __attribute__((always_inline)) {
  417. if (!(val & (1<<0))) clr0();
  418. if (!(val & (1<<1))) clr1();
  419. if (!(val & (1<<2))) clr2();
  420. if (!(val & (1<<3))) clr3();
  421. if (!(val & (1<<4))) clr4();
  422. if (!(val & (1<<5))) clr5();
  423. return *this;
  424. }
  425. private:
  426. inline void set0() __attribute__((always_inline)) {
  427. GPIO_SETBIT_ATOMIC(CORE_PIN8_DDRREG, CORE_PIN8_BIT);
  428. CORE_PIN8_CONFIG = CONFIG_PULLUP;
  429. }
  430. inline void set1() __attribute__((always_inline)) {
  431. GPIO_SETBIT_ATOMIC(CORE_PIN9_DDRREG, CORE_PIN9_BIT);
  432. CORE_PIN9_CONFIG = CONFIG_PULLUP;
  433. }
  434. inline void set2() __attribute__((always_inline)) {
  435. GPIO_SETBIT_ATOMIC(CORE_PIN10_DDRREG, CORE_PIN10_BIT);
  436. CORE_PIN10_CONFIG = CONFIG_PULLUP;
  437. }
  438. inline void set3() __attribute__((always_inline)) {
  439. GPIO_SETBIT_ATOMIC(CORE_PIN11_DDRREG, CORE_PIN11_BIT);
  440. CORE_PIN11_CONFIG = CONFIG_PULLUP;
  441. }
  442. inline void set4() __attribute__((always_inline)) {
  443. GPIO_SETBIT_ATOMIC(CORE_PIN12_DDRREG, CORE_PIN12_BIT);
  444. CORE_PIN12_CONFIG = CONFIG_PULLUP;
  445. }
  446. inline void set5() __attribute__((always_inline)) {
  447. GPIO_SETBIT_ATOMIC(CORE_PIN13_DDRREG, CORE_PIN13_BIT);
  448. CORE_PIN13_CONFIG = CONFIG_PULLUP;
  449. }
  450. inline void clr0() __attribute__((always_inline)) {
  451. CORE_PIN8_CONFIG = ((CORE_PIN8_PORTREG & CORE_PIN8_BITMASK)
  452. ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  453. GPIO_CLRBIT_ATOMIC(CORE_PIN8_DDRREG, CORE_PIN8_BIT);
  454. }
  455. inline void clr1() __attribute__((always_inline)) {
  456. CORE_PIN9_CONFIG = ((CORE_PIN9_PORTREG & CORE_PIN9_BITMASK)
  457. ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  458. GPIO_CLRBIT_ATOMIC(CORE_PIN9_DDRREG, CORE_PIN9_BIT);
  459. }
  460. inline void clr2() __attribute__((always_inline)) {
  461. CORE_PIN10_CONFIG = ((CORE_PIN10_PORTREG & CORE_PIN10_BITMASK)
  462. ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  463. GPIO_CLRBIT_ATOMIC(CORE_PIN10_DDRREG, CORE_PIN10_BIT);
  464. }
  465. inline void clr3() __attribute__((always_inline)) {
  466. CORE_PIN11_CONFIG = ((CORE_PIN11_PORTREG & CORE_PIN11_BITMASK)
  467. ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  468. GPIO_CLRBIT_ATOMIC(CORE_PIN11_DDRREG, CORE_PIN11_BIT);
  469. }
  470. inline void clr4() __attribute__((always_inline)) {
  471. CORE_PIN12_CONFIG = ((CORE_PIN12_PORTREG & CORE_PIN12_BITMASK)
  472. ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  473. GPIO_CLRBIT_ATOMIC(CORE_PIN12_DDRREG, CORE_PIN12_BIT);
  474. }
  475. inline void clr5() __attribute__((always_inline)) {
  476. CORE_PIN13_CONFIG = ((CORE_PIN13_PORTREG & CORE_PIN13_BITMASK)
  477. ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  478. GPIO_CLRBIT_ATOMIC(CORE_PIN13_DDRREG, CORE_PIN13_BIT);
  479. }
  480. };
  481. extern DDRBemulation DDRB;
  482. class PORTCemulation
  483. {
  484. public:
  485. inline PORTCemulation & operator = (int val) __attribute__((always_inline)) {
  486. digitalWriteFast(14, (val & (1<<0)));
  487. if (!(CORE_PIN14_DDRREG & CORE_PIN14_BIT))
  488. CORE_PIN14_CONFIG = ((val & (1<<0)) ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  489. digitalWriteFast(15, (val & (1<<1)));
  490. if (!(CORE_PIN15_DDRREG & CORE_PIN15_BIT))
  491. CORE_PIN15_CONFIG = ((val & (1<<1)) ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  492. digitalWriteFast(16, (val & (1<<2)));
  493. if (!(CORE_PIN16_DDRREG & CORE_PIN16_BIT))
  494. CORE_PIN16_CONFIG = ((val & (1<<2)) ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  495. digitalWriteFast(17, (val & (1<<3)));
  496. if (!(CORE_PIN17_DDRREG & CORE_PIN17_BIT))
  497. CORE_PIN17_CONFIG = ((val & (1<<3)) ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  498. digitalWriteFast(18, (val & (1<<4)));
  499. if (!(CORE_PIN18_DDRREG & CORE_PIN18_BIT))
  500. CORE_PIN18_CONFIG = ((val & (1<<4)) ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  501. digitalWriteFast(19, (val & (1<<5)));
  502. if (!(CORE_PIN19_DDRREG & CORE_PIN19_BIT))
  503. CORE_PIN19_CONFIG = ((val & (1<<5)) ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  504. return *this;
  505. }
  506. inline PORTCemulation & operator |= (int val) __attribute__((always_inline)) {
  507. if (val & (1<<0)) {
  508. digitalWriteFast(14, HIGH);
  509. if (!(CORE_PIN14_DDRREG & CORE_PIN14_BIT)) CORE_PIN14_CONFIG = CONFIG_PULLUP;
  510. }
  511. if (val & (1<<1)) {
  512. digitalWriteFast(15, HIGH);
  513. if (!(CORE_PIN15_DDRREG & CORE_PIN15_BIT)) CORE_PIN15_CONFIG = CONFIG_PULLUP;
  514. }
  515. if (val & (1<<2)) {
  516. digitalWriteFast(16, HIGH);
  517. if (!(CORE_PIN16_DDRREG & CORE_PIN16_BIT)) CORE_PIN16_CONFIG = CONFIG_PULLUP;
  518. }
  519. if (val & (1<<3)) {
  520. digitalWriteFast(17, HIGH);
  521. if (!(CORE_PIN17_DDRREG & CORE_PIN17_BIT)) CORE_PIN17_CONFIG = CONFIG_PULLUP;
  522. }
  523. if (val & (1<<4)) {
  524. digitalWriteFast(18, HIGH);
  525. if (!(CORE_PIN18_DDRREG & CORE_PIN18_BIT)) CORE_PIN18_CONFIG = CONFIG_PULLUP;
  526. }
  527. if (val & (1<<5)) {
  528. digitalWriteFast(19, HIGH);
  529. if (!(CORE_PIN19_DDRREG & CORE_PIN19_BIT)) CORE_PIN19_CONFIG = CONFIG_PULLUP;
  530. }
  531. return *this;
  532. }
  533. inline PORTCemulation & operator &= (int val) __attribute__((always_inline)) {
  534. if (!(val & (1<<0))) {
  535. digitalWriteFast(14, LOW);
  536. if (!(CORE_PIN14_DDRREG & CORE_PIN14_BIT)) CORE_PIN14_CONFIG = CONFIG_NOPULLUP;
  537. }
  538. if (!(val & (1<<1))) {
  539. digitalWriteFast(15, LOW);
  540. if (!(CORE_PIN15_DDRREG & CORE_PIN15_BIT)) CORE_PIN15_CONFIG = CONFIG_NOPULLUP;
  541. }
  542. if (!(val & (1<<2))) {
  543. digitalWriteFast(16, LOW);
  544. if (!(CORE_PIN16_DDRREG & CORE_PIN16_BIT)) CORE_PIN16_CONFIG = CONFIG_NOPULLUP;
  545. }
  546. if (!(val & (1<<3))) {
  547. digitalWriteFast(17, LOW);
  548. if (!(CORE_PIN17_DDRREG & CORE_PIN17_BIT)) CORE_PIN17_CONFIG = CONFIG_NOPULLUP;
  549. }
  550. if (!(val & (1<<4))) {
  551. digitalWriteFast(18, LOW);
  552. if (!(CORE_PIN18_DDRREG & CORE_PIN18_BIT)) CORE_PIN18_CONFIG = CONFIG_NOPULLUP;
  553. }
  554. if (!(val & (1<<5))) {
  555. digitalWriteFast(19, LOW);
  556. if (!(CORE_PIN19_DDRREG & CORE_PIN19_BIT)) CORE_PIN19_CONFIG = CONFIG_NOPULLUP;
  557. }
  558. return *this;
  559. }
  560. };
  561. extern PORTCemulation PORTC;
  562. class PINCemulation
  563. {
  564. public:
  565. inline int operator & (int val) const __attribute__((always_inline)) {
  566. int ret = 0;
  567. if ((val & (1<<0)) && digitalReadFast(8)) ret |= (1<<0);
  568. if ((val & (1<<1)) && digitalReadFast(9)) ret |= (1<<1);
  569. if ((val & (1<<2)) && digitalReadFast(10)) ret |= (1<<2);
  570. if ((val & (1<<3)) && digitalReadFast(11)) ret |= (1<<3);
  571. if ((val & (1<<4)) && digitalReadFast(12)) ret |= (1<<4);
  572. if ((val & (1<<5)) && digitalReadFast(13)) ret |= (1<<5);
  573. return ret;
  574. }
  575. operator int () const __attribute__((always_inline)) {
  576. int ret = 0;
  577. if (digitalReadFast(8)) ret |= (1<<0);
  578. if (digitalReadFast(9)) ret |= (1<<1);
  579. if (digitalReadFast(10)) ret |= (1<<2);
  580. if (digitalReadFast(11)) ret |= (1<<3);
  581. if (digitalReadFast(12)) ret |= (1<<4);
  582. if (digitalReadFast(13)) ret |= (1<<5);
  583. return ret;
  584. }
  585. };
  586. extern PINCemulation PINC;
  587. class DDRCemulation
  588. {
  589. public:
  590. inline DDRCemulation & operator = (int val) __attribute__((always_inline)) {
  591. if (val & (1<<0)) set0(); else clr0();
  592. if (val & (1<<1)) set1(); else clr1();
  593. if (val & (1<<2)) set2(); else clr2();
  594. if (val & (1<<3)) set3(); else clr3();
  595. if (val & (1<<4)) set4(); else clr4();
  596. if (val & (1<<5)) set5(); else clr5();
  597. return *this;
  598. }
  599. inline DDRCemulation & operator |= (int val) __attribute__((always_inline)) {
  600. if (val & (1<<0)) set0();
  601. if (val & (1<<1)) set1();
  602. if (val & (1<<2)) set2();
  603. if (val & (1<<3)) set3();
  604. if (val & (1<<4)) set4();
  605. if (val & (1<<5)) set5();
  606. return *this;
  607. }
  608. inline DDRCemulation & operator &= (int val) __attribute__((always_inline)) {
  609. if (!(val & (1<<0))) clr0();
  610. if (!(val & (1<<1))) clr1();
  611. if (!(val & (1<<2))) clr2();
  612. if (!(val & (1<<3))) clr3();
  613. if (!(val & (1<<4))) clr4();
  614. if (!(val & (1<<5))) clr5();
  615. return *this;
  616. }
  617. private:
  618. inline void set0() __attribute__((always_inline)) {
  619. GPIO_SETBIT_ATOMIC(CORE_PIN14_DDRREG, CORE_PIN14_BIT);
  620. CORE_PIN14_CONFIG = CONFIG_PULLUP;
  621. }
  622. inline void set1() __attribute__((always_inline)) {
  623. GPIO_SETBIT_ATOMIC(CORE_PIN15_DDRREG, CORE_PIN15_BIT);
  624. CORE_PIN15_CONFIG = CONFIG_PULLUP;
  625. }
  626. inline void set2() __attribute__((always_inline)) {
  627. GPIO_SETBIT_ATOMIC(CORE_PIN16_DDRREG, CORE_PIN16_BIT);
  628. CORE_PIN16_CONFIG = CONFIG_PULLUP;
  629. }
  630. inline void set3() __attribute__((always_inline)) {
  631. GPIO_SETBIT_ATOMIC(CORE_PIN17_DDRREG, CORE_PIN17_BIT);
  632. CORE_PIN17_CONFIG = CONFIG_PULLUP;
  633. }
  634. inline void set4() __attribute__((always_inline)) {
  635. GPIO_SETBIT_ATOMIC(CORE_PIN18_DDRREG, CORE_PIN18_BIT);
  636. CORE_PIN18_CONFIG = CONFIG_PULLUP;
  637. }
  638. inline void set5() __attribute__((always_inline)) {
  639. GPIO_SETBIT_ATOMIC(CORE_PIN19_DDRREG, CORE_PIN19_BIT);
  640. CORE_PIN19_CONFIG = CONFIG_PULLUP;
  641. }
  642. inline void clr0() __attribute__((always_inline)) {
  643. CORE_PIN14_CONFIG = ((CORE_PIN14_PORTREG & CORE_PIN14_BITMASK)
  644. ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  645. GPIO_CLRBIT_ATOMIC(CORE_PIN14_DDRREG, CORE_PIN14_BIT);
  646. }
  647. inline void clr1() __attribute__((always_inline)) {
  648. CORE_PIN15_CONFIG = ((CORE_PIN15_PORTREG & CORE_PIN15_BITMASK)
  649. ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  650. GPIO_CLRBIT_ATOMIC(CORE_PIN15_DDRREG, CORE_PIN15_BIT);
  651. }
  652. inline void clr2() __attribute__((always_inline)) {
  653. CORE_PIN16_CONFIG = ((CORE_PIN16_PORTREG & CORE_PIN16_BITMASK)
  654. ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  655. GPIO_CLRBIT_ATOMIC(CORE_PIN16_DDRREG, CORE_PIN16_BIT);
  656. }
  657. inline void clr3() __attribute__((always_inline)) {
  658. CORE_PIN17_CONFIG = ((CORE_PIN17_PORTREG & CORE_PIN17_BITMASK)
  659. ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  660. GPIO_CLRBIT_ATOMIC(CORE_PIN17_DDRREG, CORE_PIN17_BIT);
  661. }
  662. inline void clr4() __attribute__((always_inline)) {
  663. CORE_PIN18_CONFIG = ((CORE_PIN18_PORTREG & CORE_PIN18_BITMASK)
  664. ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  665. GPIO_CLRBIT_ATOMIC(CORE_PIN18_DDRREG, CORE_PIN18_BIT);
  666. }
  667. inline void clr5() __attribute__((always_inline)) {
  668. CORE_PIN19_CONFIG = ((CORE_PIN19_PORTREG & CORE_PIN19_BITMASK)
  669. ? CONFIG_PULLUP : CONFIG_NOPULLUP);
  670. GPIO_CLRBIT_ATOMIC(CORE_PIN19_DDRREG, CORE_PIN19_BIT);
  671. }
  672. };
  673. extern DDRCemulation DDRC;
  674. #define PINB0 0
  675. #define PINB1 1
  676. #define PINB2 2
  677. #define PINB3 3
  678. #define PINB4 4
  679. #define PINB5 5
  680. #define PINB6 6
  681. #define PINB7 7
  682. #define DDB0 0
  683. #define DDB1 1
  684. #define DDB2 2
  685. #define DDB3 3
  686. #define DDB4 4
  687. #define DDB5 5
  688. #define DDB6 6
  689. #define DDB7 7
  690. #define PORTB0 0
  691. #define PORTB1 1
  692. #define PORTB2 2
  693. #define PORTB3 3
  694. #define PORTB4 4
  695. #define PORTB5 5
  696. #define PORTB6 6
  697. #define PORTB7 7
  698. #define PINC0 0
  699. #define PINC1 1
  700. #define PINC2 2
  701. #define PINC3 3
  702. #define PINC4 4
  703. #define PINC5 5
  704. #define PINC6 6
  705. #define DDC0 0
  706. #define DDC1 1
  707. #define DDC2 2
  708. #define DDC3 3
  709. #define DDC4 4
  710. #define DDC5 5
  711. #define DDC6 6
  712. #define PORTC0 0
  713. #define PORTC1 1
  714. #define PORTC2 2
  715. #define PORTC3 3
  716. #define PORTC4 4
  717. #define PORTC5 5
  718. #define PORTC6 6
  719. #define PIND0 0
  720. #define PIND1 1
  721. #define PIND2 2
  722. #define PIND3 3
  723. #define PIND4 4
  724. #define PIND5 5
  725. #define PIND6 6
  726. #define PIND7 7
  727. #define DDD0 0
  728. #define DDD1 1
  729. #define DDD2 2
  730. #define DDD3 3
  731. #define DDD4 4
  732. #define DDD5 5
  733. #define DDD6 6
  734. #define DDD7 7
  735. #define PORTD0 0
  736. #define PORTD1 1
  737. #define PORTD2 2
  738. #define PORTD3 3
  739. #define PORTD4 4
  740. #define PORTD5 5
  741. #define PORTD6 6
  742. #define PORTD7 7
  743. #if 0
  744. extern "C" {
  745. void serial_print(const char *p);
  746. void serial_phex(uint32_t n);
  747. void serial_phex16(uint32_t n);
  748. void serial_phex32(uint32_t n);
  749. }
  750. #endif
  751. // SPI Control Register ­ SPCR
  752. #define SPIE 7 // SPI Interrupt Enable - not supported
  753. #define SPE 6 // SPI Enable
  754. #define DORD 5 // DORD: Data Order
  755. #define MSTR 4 // MSTR: Master/Slave Select
  756. #define CPOL 3 // CPOL: Clock Polarity
  757. #define CPHA 2 // CPHA: Clock Phase
  758. #define SPR1 1 // Clock: 3 = 125 kHz, 2 = 250 kHz, 1 = 1 MHz, 0->4 MHz
  759. #define SPR0 0
  760. // SPI Status Register ­ SPSR
  761. #define SPIF 7 // SPIF: SPI Interrupt Flag
  762. #define WCOL 6 // WCOL: Write COLlision Flag - not implemented
  763. #define SPI2X 0 // SPI2X: Double SPI Speed Bit
  764. // SPI Data Register ­ SPDR
  765. class SPCRemulation;
  766. class SPSRemulation;
  767. class SPDRemulation;
  768. #if defined(KINETISK)
  769. class SPCRemulation
  770. {
  771. public:
  772. inline SPCRemulation & operator = (int val) __attribute__((always_inline)) {
  773. uint32_t ctar, mcr, sim6;
  774. //serial_print("SPCR=");
  775. //serial_phex(val);
  776. //serial_print("\n");
  777. sim6 = SIM_SCGC6;
  778. if (!(sim6 & SIM_SCGC6_SPI0)) {
  779. //serial_print("init1\n");
  780. SIM_SCGC6 = sim6 | SIM_SCGC6_SPI0;
  781. SPI0_CTAR0 = SPI_CTAR_FMSZ(7) | SPI_CTAR_PBR(1) | SPI_CTAR_BR(1) | SPI_CTAR_CSSCK(1);
  782. }
  783. if (!(val & (1<<SPE))) {
  784. SPI0_MCR |= SPI_MCR_MDIS; // TODO: use bitband for atomic access
  785. }
  786. ctar = SPI_CTAR_FMSZ(7) | SPI_CTAR_PBR(1);
  787. if (val & (1<<DORD)) ctar |= SPI_CTAR_LSBFE;
  788. if (val & (1<<CPOL)) ctar |= SPI_CTAR_CPOL;
  789. if (val & (1<<CPHA)) {
  790. ctar |= SPI_CTAR_CPHA;
  791. if ((val & 3) == 0) {
  792. ctar |= SPI_CTAR_BR(1) | SPI_CTAR_ASC(1);
  793. } else if ((val & 3) == 1) {
  794. ctar |= SPI_CTAR_BR(4) | SPI_CTAR_ASC(4);
  795. } else if ((val & 3) == 2) {
  796. ctar |= SPI_CTAR_BR(6) | SPI_CTAR_ASC(6);
  797. } else {
  798. ctar |= SPI_CTAR_BR(7) | SPI_CTAR_ASC(7);
  799. }
  800. } else {
  801. if ((val & 3) == 0) {
  802. ctar |= SPI_CTAR_BR(1) | SPI_CTAR_CSSCK(1);
  803. } else if ((val & 3) == 1) {
  804. ctar |= SPI_CTAR_BR(4) | SPI_CTAR_CSSCK(4);
  805. } else if ((val & 3) == 2) {
  806. ctar |= SPI_CTAR_BR(6) | SPI_CTAR_CSSCK(6);
  807. } else {
  808. ctar |= SPI_CTAR_BR(7) | SPI_CTAR_CSSCK(7);
  809. }
  810. }
  811. ctar |= (SPI0_CTAR0 & SPI_CTAR_DBR);
  812. update_ctar(ctar);
  813. mcr = SPI_MCR_DCONF(0) | SPI_MCR_PCSIS(0x1F);
  814. if (val & (1<<MSTR)) mcr |= SPI_MCR_MSTR;
  815. if (val & (1<<SPE)) {
  816. mcr &= ~(SPI_MCR_MDIS | SPI_MCR_HALT);
  817. SPI0_MCR = mcr;
  818. enable_pins();
  819. } else {
  820. mcr |= (SPI_MCR_MDIS | SPI_MCR_HALT);
  821. SPI0_MCR = mcr;
  822. disable_pins();
  823. }
  824. //serial_print("MCR:");
  825. //serial_phex32(SPI0_MCR);
  826. //serial_print(", CTAR0:");
  827. //serial_phex32(SPI0_CTAR0);
  828. //serial_print("\n");
  829. return *this;
  830. }
  831. inline SPCRemulation & operator |= (int val) __attribute__((always_inline)) {
  832. uint32_t sim6;
  833. //serial_print("SPCR |= ");
  834. //serial_phex(val);
  835. //serial_print("\n");
  836. sim6 = SIM_SCGC6;
  837. if (!(sim6 & SIM_SCGC6_SPI0)) {
  838. //serial_print("init2\n");
  839. SIM_SCGC6 = sim6 | SIM_SCGC6_SPI0;
  840. SPI0_CTAR0 = SPI_CTAR_FMSZ(7) | SPI_CTAR_PBR(1) | SPI_CTAR_BR(1);
  841. }
  842. if (val & ((1<<DORD)|(1<<CPOL)|(1<<CPHA)|3)) {
  843. uint32_t ctar = SPI0_CTAR0;
  844. if (val & (1<<DORD)) ctar |= SPI_CTAR_LSBFE; // TODO: use bitband
  845. if (val & (1<<CPOL)) ctar |= SPI_CTAR_CPOL;
  846. if ((val & 3) == 1) {
  847. // TODO: implement - is this ever really needed
  848. } else if ((val & 3) == 2) {
  849. // TODO: implement - is this ever really needed
  850. } else if ((val & 3) == 3) {
  851. // TODO: implement - is this ever really needed
  852. }
  853. if (val & (1<<CPHA) && !(ctar & SPI_CTAR_CPHA)) {
  854. ctar |= SPI_CTAR_CPHA;
  855. // TODO: clear SPI_CTAR_CSSCK, set SPI_CTAR_ASC
  856. }
  857. update_ctar(ctar);
  858. }
  859. if (val & (1<<MSTR)) SPI0_MCR |= SPI_MCR_MSTR;
  860. if (val & (1<<SPE)) {
  861. SPI0_MCR &= ~(SPI_MCR_MDIS | SPI_MCR_HALT);
  862. enable_pins();
  863. }
  864. //serial_print("MCR:");
  865. //serial_phex32(SPI0_MCR);
  866. //serial_print(", CTAR0:");
  867. //serial_phex32(SPI0_CTAR0);
  868. //serial_print("\n");
  869. return *this;
  870. }
  871. inline SPCRemulation & operator &= (int val) __attribute__((always_inline)) {
  872. //serial_print("SPCR &= ");
  873. //serial_phex(val);
  874. //serial_print("\n");
  875. SIM_SCGC6 |= SIM_SCGC6_SPI0;
  876. if (!(val & (1<<SPE))) {
  877. SPI0_MCR |= (SPI_MCR_MDIS | SPI_MCR_HALT);
  878. disable_pins();
  879. }
  880. if ((val & ((1<<DORD)|(1<<CPOL)|(1<<CPHA)|3)) != ((1<<DORD)|(1<<CPOL)|(1<<CPHA)|3)) {
  881. uint32_t ctar = SPI0_CTAR0;
  882. if (!(val & (1<<DORD))) ctar &= ~SPI_CTAR_LSBFE; // TODO: use bitband
  883. if (!(val & (1<<CPOL))) ctar &= ~SPI_CTAR_CPOL;
  884. if ((val & 3) == 0) {
  885. // TODO: implement - is this ever really needed
  886. } else if ((val & 3) == 1) {
  887. // TODO: implement - is this ever really needed
  888. } else if ((val & 3) == 2) {
  889. // TODO: implement - is this ever really needed
  890. }
  891. if (!(val & (1<<CPHA)) && (ctar & SPI_CTAR_CPHA)) {
  892. ctar &= ~SPI_CTAR_CPHA;
  893. // TODO: set SPI_CTAR_ASC, clear SPI_CTAR_CSSCK
  894. }
  895. update_ctar(ctar);
  896. }
  897. if (!(val & (1<<MSTR))) SPI0_MCR &= ~SPI_MCR_MSTR;
  898. return *this;
  899. }
  900. inline int operator & (int val) const __attribute__((always_inline)) {
  901. int ret = 0;
  902. //serial_print("SPCR & ");
  903. //serial_phex(val);
  904. //serial_print("\n");
  905. SIM_SCGC6 |= SIM_SCGC6_SPI0;
  906. if ((val & (1<<DORD)) && (SPI0_CTAR0 & SPI_CTAR_LSBFE)) ret |= (1<<DORD);
  907. if ((val & (1<<CPOL)) && (SPI0_CTAR0 & SPI_CTAR_CPOL)) ret |= (1<<CPOL);
  908. if ((val & (1<<CPHA)) && (SPI0_CTAR0 & SPI_CTAR_CPHA)) ret |= (1<<CPHA);
  909. if ((val & 3) == 3) {
  910. uint32_t dbr = SPI0_CTAR0 & 15;
  911. if (dbr <= 1) {
  912. } else if (dbr <= 4) {
  913. ret |= (1<<SPR0);
  914. } else if (dbr <= 6) {
  915. ret |= (1<<SPR1);
  916. } else {
  917. ret |= (1<<SPR1)|(1<<SPR0);
  918. }
  919. } else if ((val & 3) == 1) {
  920. // TODO: implement - is this ever really needed
  921. } else if ((val & 3) == 2) {
  922. // TODO: implement - is this ever really needed
  923. }
  924. if (val & (1<<SPE) && (!(SPI0_MCR & SPI_MCR_MDIS))) ret |= (1<<SPE);
  925. if (val & (1<<MSTR) && (SPI0_MCR & SPI_MCR_MSTR)) ret |= (1<<MSTR);
  926. //serial_print("ret = ");
  927. //serial_phex(ret);
  928. //serial_print("\n");
  929. return ret;
  930. }
  931. operator int () const __attribute__((always_inline)) {
  932. int ret = 0;
  933. if ((SIM_SCGC6 & SIM_SCGC6_SPI0)) {
  934. int ctar = SPI0_CTAR0;
  935. if (ctar & SPI_CTAR_LSBFE) ret |= (1<<DORD);
  936. if (ctar & SPI_CTAR_CPOL) ret |= (1<<CPOL);
  937. if (ctar & SPI_CTAR_CPHA) ret |= (1<<CPHA);
  938. ctar &= 15;
  939. if (ctar <= 1) {
  940. } else if (ctar <= 4) {
  941. ret |= (1<<SPR0);
  942. } else if (ctar <= 6) {
  943. ret |= (1<<SPR1);
  944. } else {
  945. ret |= (1<<SPR1)|(1<<SPR0);
  946. }
  947. int mcr = SPI0_MCR;
  948. if (!(mcr & SPI_MCR_MDIS)) ret |= (1<<SPE);
  949. if (mcr & SPI_MCR_MSTR) ret |= (1<<MSTR);
  950. }
  951. return ret;
  952. }
  953. inline void setMOSI(uint8_t pin) __attribute__((always_inline)) {
  954. uint8_t newpinout = pinout;
  955. if (pin == 11) newpinout &= ~1;
  956. if (pin == 7) newpinout |= 1;
  957. if ((SIM_SCGC6 & SIM_SCGC6_SPI0) && newpinout != pinout) {
  958. if ((newpinout & 1) == 0) {
  959. CORE_PIN7_CONFIG = PORT_PCR_SRE | PORT_PCR_DSE | PORT_PCR_MUX(1);
  960. CORE_PIN11_CONFIG = PORT_PCR_DSE | PORT_PCR_MUX(2);
  961. } else {
  962. CORE_PIN11_CONFIG = PORT_PCR_SRE | PORT_PCR_DSE | PORT_PCR_MUX(1);
  963. CORE_PIN7_CONFIG = PORT_PCR_MUX(2);
  964. }
  965. }
  966. pinout = newpinout;
  967. }
  968. inline void setMISO(uint8_t pin) __attribute__((always_inline)) {
  969. uint8_t newpinout = pinout;
  970. if (pin == 12) newpinout &= ~2;
  971. if (pin == 8) newpinout |= 2;
  972. if ((SIM_SCGC6 & SIM_SCGC6_SPI0) && newpinout != pinout) {
  973. if ((newpinout & 2) == 0) {
  974. CORE_PIN8_CONFIG = PORT_PCR_SRE | PORT_PCR_DSE | PORT_PCR_MUX(1);
  975. CORE_PIN12_CONFIG = PORT_PCR_MUX(2);
  976. } else {
  977. CORE_PIN12_CONFIG = PORT_PCR_SRE | PORT_PCR_DSE | PORT_PCR_MUX(1);
  978. CORE_PIN8_CONFIG = PORT_PCR_MUX(2);
  979. }
  980. }
  981. pinout = newpinout;
  982. }
  983. inline void setSCK(uint8_t pin) __attribute__((always_inline)) {
  984. uint8_t newpinout = pinout;
  985. if (pin == 13) newpinout &= ~4;
  986. if (pin == 14) newpinout |= 4;
  987. if ((SIM_SCGC6 & SIM_SCGC6_SPI0) && newpinout != pinout) {
  988. if ((newpinout & 4) == 0) {
  989. CORE_PIN14_CONFIG = PORT_PCR_SRE | PORT_PCR_DSE | PORT_PCR_MUX(1);
  990. CORE_PIN13_CONFIG = PORT_PCR_DSE | PORT_PCR_MUX(2);
  991. } else {
  992. CORE_PIN13_CONFIG = PORT_PCR_SRE | PORT_PCR_DSE | PORT_PCR_MUX(1);
  993. CORE_PIN14_CONFIG = PORT_PCR_MUX(2);
  994. }
  995. }
  996. pinout = newpinout;
  997. }
  998. friend class SPSRemulation;
  999. friend class SPIFIFOclass;
  1000. private:
  1001. static inline void update_ctar(uint32_t ctar) __attribute__((always_inline)) {
  1002. if (SPI0_CTAR0 == ctar) return;
  1003. uint32_t mcr = SPI0_MCR;
  1004. if (mcr & SPI_MCR_MDIS) {
  1005. SPI0_CTAR0 = ctar;
  1006. } else {
  1007. SPI0_MCR = mcr | SPI_MCR_MDIS | SPI_MCR_HALT;
  1008. SPI0_CTAR0 = ctar;
  1009. SPI0_MCR = mcr;
  1010. }
  1011. }
  1012. static uint8_t pinout;
  1013. public:
  1014. inline void enable_pins(void) __attribute__((always_inline)) {
  1015. //serial_print("enable_pins\n");
  1016. if ((pinout & 1) == 0) {
  1017. CORE_PIN11_CONFIG = PORT_PCR_DSE | PORT_PCR_MUX(2); // DOUT/MOSI = 11 (PTC6)
  1018. } else {
  1019. CORE_PIN7_CONFIG = PORT_PCR_MUX(2); // DOUT/MOSI = 7 (PTD2)
  1020. }
  1021. if ((pinout & 2) == 0) {
  1022. CORE_PIN12_CONFIG = PORT_PCR_MUX(2); // DIN/MISO = 12 (PTC7)
  1023. } else {
  1024. CORE_PIN8_CONFIG = PORT_PCR_MUX(2); // DIN/MISO = 8 (PTD3)
  1025. }
  1026. if ((pinout & 4) == 0) {
  1027. CORE_PIN13_CONFIG = PORT_PCR_DSE | PORT_PCR_MUX(2); // SCK = 13 (PTC5)
  1028. } else {
  1029. CORE_PIN14_CONFIG = PORT_PCR_MUX(2); // SCK = 14 (PTD1)
  1030. }
  1031. }
  1032. inline void disable_pins(void) __attribute__((always_inline)) {
  1033. //serial_print("disable_pins\n");
  1034. if ((pinout & 1) == 0) {
  1035. CORE_PIN11_CONFIG = PORT_PCR_SRE | PORT_PCR_DSE | PORT_PCR_MUX(1);
  1036. } else {
  1037. CORE_PIN7_CONFIG = PORT_PCR_SRE | PORT_PCR_DSE | PORT_PCR_MUX(1);
  1038. }
  1039. if ((pinout & 2) == 0) {
  1040. CORE_PIN12_CONFIG = PORT_PCR_SRE | PORT_PCR_DSE | PORT_PCR_MUX(1);
  1041. } else {
  1042. CORE_PIN8_CONFIG = PORT_PCR_SRE | PORT_PCR_DSE | PORT_PCR_MUX(1);
  1043. }
  1044. if ((pinout & 4) == 0) {
  1045. CORE_PIN13_CONFIG = PORT_PCR_SRE | PORT_PCR_DSE | PORT_PCR_MUX(1);
  1046. } else {
  1047. CORE_PIN14_CONFIG = PORT_PCR_SRE | PORT_PCR_DSE | PORT_PCR_MUX(1);
  1048. }
  1049. }
  1050. };
  1051. extern SPCRemulation SPCR;
  1052. #if defined(__MK64FX512__) || defined(__MK66FX1M0__)
  1053. class SPCR1emulation
  1054. {
  1055. public:
  1056. inline SPCR1emulation & operator = (int val) __attribute__((always_inline)) {
  1057. uint32_t ctar, mcr, sim6;
  1058. //serial_print("SPCR=");
  1059. //serial_phex(val);
  1060. //serial_print("\n");
  1061. sim6 = SIM_SCGC6;
  1062. if (!(sim6 & SIM_SCGC6_SPI1)) {
  1063. //serial_print("init1\n");
  1064. SIM_SCGC6 = sim6 | SIM_SCGC6_SPI1;
  1065. SPI1_CTAR0 = SPI_CTAR_FMSZ(7) | SPI_CTAR_PBR(1) | SPI_CTAR_BR(1) | SPI_CTAR_CSSCK(1);
  1066. }
  1067. if (!(val & (1<<SPE))) {
  1068. SPI1_MCR |= SPI_MCR_MDIS; // TODO: use bitband for atomic access
  1069. }
  1070. ctar = SPI_CTAR_FMSZ(7) | SPI_CTAR_PBR(1);
  1071. if (val & (1<<DORD)) ctar |= SPI_CTAR_LSBFE;
  1072. if (val & (1<<CPOL)) ctar |= SPI_CTAR_CPOL;
  1073. if (val & (1<<CPHA)) {
  1074. ctar |= SPI_CTAR_CPHA;
  1075. if ((val & 3) == 0) {
  1076. ctar |= SPI_CTAR_BR(1) | SPI_CTAR_ASC(1);
  1077. } else if ((val & 3) == 1) {
  1078. ctar |= SPI_CTAR_BR(4) | SPI_CTAR_ASC(4);
  1079. } else if ((val & 3) == 2) {
  1080. ctar |= SPI_CTAR_BR(6) | SPI_CTAR_ASC(6);
  1081. } else {
  1082. ctar |= SPI_CTAR_BR(7) | SPI_CTAR_ASC(7);
  1083. }
  1084. } else {
  1085. if ((val & 3) == 0) {
  1086. ctar |= SPI_CTAR_BR(1) | SPI_CTAR_CSSCK(1);
  1087. } else if ((val & 3) == 1) {
  1088. ctar |= SPI_CTAR_BR(4) | SPI_CTAR_CSSCK(4);
  1089. } else if ((val & 3) == 2) {
  1090. ctar |= SPI_CTAR_BR(6) | SPI_CTAR_CSSCK(6);
  1091. } else {
  1092. ctar |= SPI_CTAR_BR(7) | SPI_CTAR_CSSCK(7);
  1093. }
  1094. }
  1095. ctar |= (SPI1_CTAR0 & SPI_CTAR_DBR);
  1096. update_ctar(ctar);
  1097. mcr = SPI_MCR_DCONF(0) | SPI_MCR_PCSIS(0x1F);
  1098. if (val & (1<<MSTR)) mcr |= SPI_MCR_MSTR;
  1099. if (val & (1<<SPE)) {
  1100. mcr &= ~(SPI_MCR_MDIS | SPI_MCR_HALT);
  1101. SPI1_MCR = mcr;
  1102. enable_pins();
  1103. } else {
  1104. mcr |= (SPI_MCR_MDIS | SPI_MCR_HALT);
  1105. SPI1_MCR = mcr;
  1106. disable_pins();
  1107. }
  1108. //serial_print("MCR:");
  1109. //serial_phex32(SPI1_MCR);
  1110. //serial_print(", CTAR0:");
  1111. //serial_phex32(SPI1_CTAR0);
  1112. //serial_print("\n");
  1113. return *this;
  1114. }
  1115. inline SPCR1emulation & operator |= (int val) __attribute__((always_inline)) {
  1116. uint32_t sim6;
  1117. //serial_print("SPCR |= ");
  1118. //serial_phex(val);
  1119. //serial_print("\n");
  1120. sim6 = SIM_SCGC6;
  1121. if (!(sim6 & SIM_SCGC6_SPI1)) {
  1122. //serial_print("init2\n");
  1123. SIM_SCGC6 = sim6 | SIM_SCGC6_SPI1;
  1124. SPI1_CTAR0 = SPI_CTAR_FMSZ(7) | SPI_CTAR_PBR(1) | SPI_CTAR_BR(1);
  1125. }
  1126. if (val & ((1<<DORD)|(1<<CPOL)|(1<<CPHA)|3)) {
  1127. uint32_t ctar = SPI1_CTAR0;
  1128. if (val & (1<<DORD)) ctar |= SPI_CTAR_LSBFE; // TODO: use bitband
  1129. if (val & (1<<CPOL)) ctar |= SPI_CTAR_CPOL;
  1130. if ((val & 3) == 1) {
  1131. // TODO: implement - is this ever really needed
  1132. } else if ((val & 3) == 2) {
  1133. // TODO: implement - is this ever really needed
  1134. } else if ((val & 3) == 3) {
  1135. // TODO: implement - is this ever really needed
  1136. }
  1137. if (val & (1<<CPHA) && !(ctar & SPI_CTAR_CPHA)) {
  1138. ctar |= SPI_CTAR_CPHA;
  1139. // TODO: clear SPI_CTAR_CSSCK, set SPI_CTAR_ASC
  1140. }
  1141. update_ctar(ctar);
  1142. }
  1143. if (val & (1<<MSTR)) SPI1_MCR |= SPI_MCR_MSTR;
  1144. if (val & (1<<SPE)) {
  1145. SPI1_MCR &= ~(SPI_MCR_MDIS | SPI_MCR_HALT);
  1146. enable_pins();
  1147. }
  1148. //serial_print("MCR:");
  1149. //serial_phex32(SPI1_MCR);
  1150. //serial_print(", CTAR0:");
  1151. //serial_phex32(SPI1_CTAR0);
  1152. //serial_print("\n");
  1153. return *this;
  1154. }
  1155. inline SPCR1emulation & operator &= (int val) __attribute__((always_inline)) {
  1156. //serial_print("SPCR &= ");
  1157. //serial_phex(val);
  1158. //serial_print("\n");
  1159. SIM_SCGC6 |= SIM_SCGC6_SPI1;
  1160. if (!(val & (1<<SPE))) {
  1161. SPI1_MCR |= (SPI_MCR_MDIS | SPI_MCR_HALT);
  1162. disable_pins();
  1163. }
  1164. if ((val & ((1<<DORD)|(1<<CPOL)|(1<<CPHA)|3)) != ((1<<DORD)|(1<<CPOL)|(1<<CPHA)|3)) {
  1165. uint32_t ctar = SPI1_CTAR0;
  1166. if (!(val & (1<<DORD))) ctar &= ~SPI_CTAR_LSBFE; // TODO: use bitband
  1167. if (!(val & (1<<CPOL))) ctar &= ~SPI_CTAR_CPOL;
  1168. if ((val & 3) == 0) {
  1169. // TODO: implement - is this ever really needed
  1170. } else if ((val & 3) == 1) {
  1171. // TODO: implement - is this ever really needed
  1172. } else if ((val & 3) == 2) {
  1173. // TODO: implement - is this ever really needed
  1174. }
  1175. if (!(val & (1<<CPHA)) && (ctar & SPI_CTAR_CPHA)) {
  1176. ctar &= ~SPI_CTAR_CPHA;
  1177. // TODO: set SPI_CTAR_ASC, clear SPI_CTAR_CSSCK
  1178. }
  1179. update_ctar(ctar);
  1180. }
  1181. if (!(val & (1<<MSTR))) SPI1_MCR &= ~SPI_MCR_MSTR;
  1182. return *this;
  1183. }
  1184. inline int operator & (int val) const __attribute__((always_inline)) {
  1185. int ret = 0;
  1186. //serial_print("SPCR & ");
  1187. //serial_phex(val);
  1188. //serial_print(" MCR:");
  1189. //serial_phex32(SPI1_MCR);
  1190. //serial_print(", CTAR0:");
  1191. //serial_phex32(SPI1_CTAR0);
  1192. //serial_print("\n");
  1193. //serial_print("\n");
  1194. SIM_SCGC6 |= SIM_SCGC6_SPI1;
  1195. if ((val & (1<<DORD)) && (SPI1_CTAR0 & SPI_CTAR_LSBFE)) ret |= (1<<DORD);
  1196. if ((val & (1<<CPOL)) && (SPI1_CTAR0 & SPI_CTAR_CPOL)) ret |= (1<<CPOL);
  1197. if ((val & (1<<CPHA)) && (SPI1_CTAR0 & SPI_CTAR_CPHA)) ret |= (1<<CPHA);
  1198. if ((val & 3) == 3) {
  1199. uint32_t dbr = SPI1_CTAR0 & 15;
  1200. if (dbr <= 1) {
  1201. } else if (dbr <= 4) {
  1202. ret |= (1<<SPR0);
  1203. } else if (dbr <= 6) {
  1204. ret |= (1<<SPR1);
  1205. } else {
  1206. ret |= (1<<SPR1)|(1<<SPR0);
  1207. }
  1208. } else if ((val & 3) == 1) {
  1209. // TODO: implement - is this ever really needed
  1210. } else if ((val & 3) == 2) {
  1211. // TODO: implement - is this ever really needed
  1212. }
  1213. if (val & (1<<SPE) && (!(SPI1_MCR & SPI_MCR_MDIS))) ret |= (1<<SPE);
  1214. if (val & (1<<MSTR) && (SPI1_MCR & SPI_MCR_MSTR)) ret |= (1<<MSTR);
  1215. //serial_print("ret = ");
  1216. //serial_phex(ret);
  1217. //serial_print("\n");
  1218. return ret;
  1219. }
  1220. inline void setMOSI(uint8_t pin) __attribute__((always_inline)) {
  1221. if (pin == 0) pinout &= ~1; // MOSI1 = 0 (PTB16)
  1222. if (pin == 21) pinout |= 1; // MOSI1 = 21 (PTD6)
  1223. }
  1224. inline void setMISO(uint8_t pin) __attribute__((always_inline)) {
  1225. if (pin == 1) pinout &= ~2; // MISO1 = 1 (PTB17)
  1226. if (pin == 5) pinout |= 2; // MISO1 = 5 (PTD7)
  1227. }
  1228. inline void setSCK(uint8_t pin) __attribute__((always_inline)) {
  1229. if (pin == 20) pinout &= ~4; // SCK = 20 (PTD5)
  1230. if (pin == 32) pinout |= 4; // MISO1 = 32 (PTB11)
  1231. }
  1232. inline void enable_pins(void) __attribute__((always_inline)) {
  1233. //serial_print("enable_pins\n");
  1234. if ((pinout & 1) == 0) {
  1235. CORE_PIN0_CONFIG = PORT_PCR_MUX(2); // MOSI1 = 0 (PTB16)
  1236. } else {
  1237. CORE_PIN21_CONFIG = PORT_PCR_MUX(7); // MOSI1 = 21 (PTD6)
  1238. }
  1239. if ((pinout & 2) == 0) {
  1240. CORE_PIN1_CONFIG = PORT_PCR_MUX(2); // MISO1 = 1 (PTB17)
  1241. } else {
  1242. CORE_PIN5_CONFIG = PORT_PCR_MUX(7); // MISO1 = 5 (PTD7)
  1243. }
  1244. if ((pinout & 4) == 0) {
  1245. CORE_PIN20_CONFIG = PORT_PCR_MUX(7); // SCK1 = 20 (PTD5)
  1246. } else {
  1247. CORE_PIN32_CONFIG = PORT_PCR_MUX(2); // MISO1 = 5 (PTD7)
  1248. }
  1249. }
  1250. inline void disable_pins(void) __attribute__((always_inline)) {
  1251. //serial_print("disable_pins\n");
  1252. if ((pinout & 1) == 0) {
  1253. CORE_PIN0_CONFIG = PORT_PCR_SRE | PORT_PCR_MUX(1);
  1254. } else {
  1255. CORE_PIN21_CONFIG = PORT_PCR_SRE | PORT_PCR_MUX(1);
  1256. }
  1257. if ((pinout & 2) == 0) {
  1258. CORE_PIN1_CONFIG = PORT_PCR_SRE | PORT_PCR_MUX(1);
  1259. } else {
  1260. CORE_PIN5_CONFIG = PORT_PCR_SRE | PORT_PCR_MUX(1);
  1261. }
  1262. if ((pinout & 4) == 0) {
  1263. CORE_PIN20_CONFIG = PORT_PCR_SRE | PORT_PCR_MUX(1); // SCK1 = 20 (PTD5)
  1264. } else {
  1265. CORE_PIN32_CONFIG = PORT_PCR_SRE | PORT_PCR_MUX(1); // MISO1 = 5 (PTD7)
  1266. }
  1267. }
  1268. friend class SPIFIFO1class;
  1269. private:
  1270. static uint8_t pinout;
  1271. static inline void update_ctar(uint32_t ctar) __attribute__((always_inline)) {
  1272. if (SPI1_CTAR0 == ctar) return;
  1273. uint32_t mcr = SPI1_MCR;
  1274. if (mcr & SPI_MCR_MDIS) {
  1275. SPI1_CTAR0 = ctar;
  1276. } else {
  1277. SPI1_MCR = mcr | SPI_MCR_MDIS | SPI_MCR_HALT;
  1278. SPI1_CTAR0 = ctar;
  1279. SPI1_MCR = mcr;
  1280. }
  1281. }
  1282. };
  1283. extern SPCR1emulation SPCR1;
  1284. ////////////////////
  1285. // SPI2
  1286. class SPCR2emulation
  1287. {
  1288. public:
  1289. inline SPCR2emulation & operator = (int val) __attribute__((always_inline)) {
  1290. uint32_t ctar, mcr, sim3;
  1291. //serial_print("SPCR=");
  1292. //serial_phex(val);
  1293. //serial_print("\n");
  1294. sim3 = SIM_SCGC3;
  1295. if (!(sim3 & SIM_SCGC3_SPI2)) {
  1296. //serial_print("init1\n");
  1297. SIM_SCGC3 = sim3 | SIM_SCGC3_SPI2;
  1298. SPI2_CTAR0 = SPI_CTAR_FMSZ(7) | SPI_CTAR_PBR(1) | SPI_CTAR_BR(1) | SPI_CTAR_CSSCK(1);
  1299. }
  1300. if (!(val & (1<<SPE))) {
  1301. SPI2_MCR |= SPI_MCR_MDIS; // TODO: use bitband for atomic access
  1302. }
  1303. ctar = SPI_CTAR_FMSZ(7) | SPI_CTAR_PBR(1);
  1304. if (val & (1<<DORD)) ctar |= SPI_CTAR_LSBFE;
  1305. if (val & (1<<CPOL)) ctar |= SPI_CTAR_CPOL;
  1306. if (val & (1<<CPHA)) {
  1307. ctar |= SPI_CTAR_CPHA;
  1308. if ((val & 3) == 0) {
  1309. ctar |= SPI_CTAR_BR(1) | SPI_CTAR_ASC(1);
  1310. } else if ((val & 3) == 1) {
  1311. ctar |= SPI_CTAR_BR(4) | SPI_CTAR_ASC(4);
  1312. } else if ((val & 3) == 2) {
  1313. ctar |= SPI_CTAR_BR(6) | SPI_CTAR_ASC(6);
  1314. } else {
  1315. ctar |= SPI_CTAR_BR(7) | SPI_CTAR_ASC(7);
  1316. }
  1317. } else {
  1318. if ((val & 3) == 0) {
  1319. ctar |= SPI_CTAR_BR(1) | SPI_CTAR_CSSCK(1);
  1320. } else if ((val & 3) == 1) {
  1321. ctar |= SPI_CTAR_BR(4) | SPI_CTAR_CSSCK(4);
  1322. } else if ((val & 3) == 2) {
  1323. ctar |= SPI_CTAR_BR(6) | SPI_CTAR_CSSCK(6);
  1324. } else {
  1325. ctar |= SPI_CTAR_BR(7) | SPI_CTAR_CSSCK(7);
  1326. }
  1327. }
  1328. ctar |= (SPI2_CTAR0 & SPI_CTAR_DBR);
  1329. update_ctar(ctar);
  1330. mcr = SPI_MCR_DCONF(0) | SPI_MCR_PCSIS(0x1F);
  1331. if (val & (1<<MSTR)) mcr |= SPI_MCR_MSTR;
  1332. if (val & (1<<SPE)) {
  1333. mcr &= ~(SPI_MCR_MDIS | SPI_MCR_HALT);
  1334. SPI2_MCR = mcr;
  1335. enable_pins();
  1336. } else {
  1337. mcr |= (SPI_MCR_MDIS | SPI_MCR_HALT);
  1338. SPI2_MCR = mcr;
  1339. disable_pins();
  1340. }
  1341. //serial_print("MCR:");
  1342. //serial_phex32(SPI2_MCR);
  1343. //serial_print(", CTAR0:");
  1344. //serial_phex32(SPI2_CTAR0);
  1345. //serial_print("\n");
  1346. return *this;
  1347. }
  1348. inline SPCR2emulation & operator |= (int val) __attribute__((always_inline)) {
  1349. uint32_t sim3;
  1350. //serial_print("SPCR |= ");
  1351. //serial_phex(val);
  1352. //serial_print("\n");
  1353. sim3 = SIM_SCGC3;
  1354. if (!(sim3 & SIM_SCGC3_SPI2)) {
  1355. //serial_print("init2\n");
  1356. SIM_SCGC6 = sim3 | SIM_SCGC3_SPI2;
  1357. SPI2_CTAR0 = SPI_CTAR_FMSZ(7) | SPI_CTAR_PBR(1) | SPI_CTAR_BR(1);
  1358. }
  1359. if (val & ((1<<DORD)|(1<<CPOL)|(1<<CPHA)|3)) {
  1360. uint32_t ctar = SPI2_CTAR0;
  1361. if (val & (1<<DORD)) ctar |= SPI_CTAR_LSBFE; // TODO: use bitband
  1362. if (val & (1<<CPOL)) ctar |= SPI_CTAR_CPOL;
  1363. if ((val & 3) == 1) {
  1364. // TODO: implement - is this ever really needed
  1365. } else if ((val & 3) == 2) {
  1366. // TODO: implement - is this ever really needed
  1367. } else if ((val & 3) == 3) {
  1368. // TODO: implement - is this ever really needed
  1369. }
  1370. if (val & (1<<CPHA) && !(ctar & SPI_CTAR_CPHA)) {
  1371. ctar |= SPI_CTAR_CPHA;
  1372. // TODO: clear SPI_CTAR_CSSCK, set SPI_CTAR_ASC
  1373. }
  1374. update_ctar(ctar);
  1375. }
  1376. if (val & (1<<MSTR)) SPI2_MCR |= SPI_MCR_MSTR;
  1377. if (val & (1<<SPE)) {
  1378. SPI2_MCR &= ~(SPI_MCR_MDIS | SPI_MCR_HALT);
  1379. enable_pins();
  1380. }
  1381. //serial_print("MCR:");
  1382. //serial_phex32(SPI2_MCR);
  1383. //serial_print(", CTAR0:");
  1384. //serial_phex32(SPI2_CTAR0);
  1385. //serial_print("\n");
  1386. return *this;
  1387. }
  1388. inline SPCR2emulation & operator &= (int val) __attribute__((always_inline)) {
  1389. //serial_print("SPCR &= ");
  1390. //serial_phex(val);
  1391. //serial_print("\n");
  1392. SIM_SCGC3 |= SIM_SCGC3_SPI2;
  1393. if (!(val & (1<<SPE))) {
  1394. SPI2_MCR |= (SPI_MCR_MDIS | SPI_MCR_HALT);
  1395. disable_pins();
  1396. }
  1397. if ((val & ((1<<DORD)|(1<<CPOL)|(1<<CPHA)|3)) != ((1<<DORD)|(1<<CPOL)|(1<<CPHA)|3)) {
  1398. uint32_t ctar = SPI2_CTAR0;
  1399. if (!(val & (1<<DORD))) ctar &= ~SPI_CTAR_LSBFE; // TODO: use bitband
  1400. if (!(val & (1<<CPOL))) ctar &= ~SPI_CTAR_CPOL;
  1401. if ((val & 3) == 0) {
  1402. // TODO: implement - is this ever really needed
  1403. } else if ((val & 3) == 1) {
  1404. // TODO: implement - is this ever really needed
  1405. } else if ((val & 3) == 2) {
  1406. // TODO: implement - is this ever really needed
  1407. }
  1408. if (!(val & (1<<CPHA)) && (ctar & SPI_CTAR_CPHA)) {
  1409. ctar &= ~SPI_CTAR_CPHA;
  1410. // TODO: set SPI_CTAR_ASC, clear SPI_CTAR_CSSCK
  1411. }
  1412. update_ctar(ctar);
  1413. }
  1414. if (!(val & (1<<MSTR))) SPI2_MCR &= ~SPI_MCR_MSTR;
  1415. return *this;
  1416. }
  1417. inline int operator & (int val) const __attribute__((always_inline)) {
  1418. int ret = 0;
  1419. //serial_print("SPCR & ");
  1420. //serial_phex(val);
  1421. //serial_print(" MCR:");
  1422. //serial_phex32(SPI2_MCR);
  1423. //serial_print(", CTAR0:");
  1424. //serial_phex32(SPI2_CTAR0);
  1425. //serial_print("\n");
  1426. //serial_print("\n");
  1427. SIM_SCGC3 |= SIM_SCGC3_SPI2;
  1428. if ((val & (1<<DORD)) && (SPI2_CTAR0 & SPI_CTAR_LSBFE)) ret |= (1<<DORD);
  1429. if ((val & (1<<CPOL)) && (SPI2_CTAR0 & SPI_CTAR_CPOL)) ret |= (1<<CPOL);
  1430. if ((val & (1<<CPHA)) && (SPI2_CTAR0 & SPI_CTAR_CPHA)) ret |= (1<<CPHA);
  1431. if ((val & 3) == 3) {
  1432. uint32_t dbr = SPI2_CTAR0 & 15;
  1433. if (dbr <= 1) {
  1434. } else if (dbr <= 4) {
  1435. ret |= (1<<SPR0);
  1436. } else if (dbr <= 6) {
  1437. ret |= (1<<SPR1);
  1438. } else {
  1439. ret |= (1<<SPR1)|(1<<SPR0);
  1440. }
  1441. } else if ((val & 3) == 1) {
  1442. // TODO: implement - is this ever really needed
  1443. } else if ((val & 3) == 2) {
  1444. // TODO: implement - is this ever really needed
  1445. }
  1446. if (val & (1<<SPE) && (!(SPI2_MCR & SPI_MCR_MDIS))) ret |= (1<<SPE);
  1447. if (val & (1<<MSTR) && (SPI2_MCR & SPI_MCR_MSTR)) ret |= (1<<MSTR);
  1448. //serial_print("ret = ");
  1449. //serial_phex(ret);
  1450. //serial_print("\n");
  1451. return ret;
  1452. }
  1453. inline void setMOSI(uint8_t pin) __attribute__((always_inline)) {
  1454. if (pin == 44) pinout &= ~1;
  1455. if (pin == 52) pinout |= 1;
  1456. }
  1457. inline void setMISO(uint8_t pin) __attribute__((always_inline)) {
  1458. if (pin == 45) pinout &= ~2;
  1459. if (pin == 51) pinout |= 2;
  1460. }
  1461. inline void setSCK(uint8_t pin) __attribute__((always_inline)) {
  1462. if (pin == 46) pinout &= ~4;
  1463. if (pin == 53) pinout |= 4;
  1464. }
  1465. inline void enable_pins(void) __attribute__((always_inline)) {
  1466. //serial_print("enable_pins\n");
  1467. if ((pinout & 1) == 0) {
  1468. CORE_PIN44_CONFIG = PORT_PCR_MUX(2);
  1469. } else {
  1470. CORE_PIN52_CONFIG = PORT_PCR_MUX(2);
  1471. }
  1472. if ((pinout & 2) == 0) {
  1473. CORE_PIN45_CONFIG = PORT_PCR_MUX(2);
  1474. } else {
  1475. CORE_PIN51_CONFIG = PORT_PCR_MUX(2);
  1476. }
  1477. if ((pinout & 4) == 0) {
  1478. CORE_PIN46_CONFIG = PORT_PCR_MUX(2);
  1479. } else {
  1480. CORE_PIN53_CONFIG = PORT_PCR_MUX(2);
  1481. }
  1482. }
  1483. inline void disable_pins(void) __attribute__((always_inline)) {
  1484. //serial_print("disable_pins\n");
  1485. if ((pinout & 1) == 0) {
  1486. CORE_PIN44_CONFIG = PORT_PCR_SRE | PORT_PCR_MUX(1);
  1487. } else {
  1488. CORE_PIN52_CONFIG = PORT_PCR_SRE | PORT_PCR_MUX(1);
  1489. }
  1490. if ((pinout & 2) == 0) {
  1491. CORE_PIN45_CONFIG = PORT_PCR_SRE | PORT_PCR_MUX(1);
  1492. } else {
  1493. CORE_PIN51_CONFIG = PORT_PCR_SRE | PORT_PCR_MUX(1);
  1494. }
  1495. if ((pinout & 4) == 0) {
  1496. CORE_PIN46_CONFIG = PORT_PCR_SRE | PORT_PCR_MUX(1);
  1497. } else {
  1498. CORE_PIN53_CONFIG = PORT_PCR_SRE | PORT_PCR_MUX(1);
  1499. }
  1500. }
  1501. friend class SPIFIFO1class;
  1502. private:
  1503. static uint8_t pinout;
  1504. static inline void update_ctar(uint32_t ctar) __attribute__((always_inline)) {
  1505. if (SPI2_CTAR0 == ctar) return;
  1506. uint32_t mcr = SPI2_MCR;
  1507. if (mcr & SPI_MCR_MDIS) {
  1508. SPI2_CTAR0 = ctar;
  1509. } else {
  1510. SPI2_MCR = mcr | SPI_MCR_MDIS | SPI_MCR_HALT;
  1511. SPI2_CTAR0 = ctar;
  1512. SPI2_MCR = mcr;
  1513. }
  1514. }
  1515. };
  1516. extern SPCR2emulation SPCR2;
  1517. #endif
  1518. class SPSRemulation
  1519. {
  1520. public:
  1521. inline SPSRemulation & operator = (int val) __attribute__((always_inline)) {
  1522. //serial_print("SPSR=");
  1523. //serial_phex(val);
  1524. //serial_print("\n");
  1525. uint32_t ctar = SPI0_CTAR0;
  1526. if (val & (1<<SPI2X)) {
  1527. ctar |= SPI_CTAR_DBR;
  1528. } else {
  1529. ctar &= ~SPI_CTAR_DBR;
  1530. }
  1531. SPCRemulation::update_ctar(ctar);
  1532. //serial_print("MCR:");
  1533. //serial_phex32(SPI0_MCR);
  1534. //serial_print(", CTAR0:");
  1535. //serial_phex32(SPI0_CTAR0);
  1536. //serial_print("\n");
  1537. return *this;
  1538. }
  1539. inline SPSRemulation & operator |= (int val) __attribute__((always_inline)) {
  1540. //serial_print("SPSR |= ");
  1541. //serial_phex(val);
  1542. //serial_print("\n");
  1543. if (val & (1<<SPI2X)) SPCRemulation::update_ctar(SPI0_CTAR0 |= SPI_CTAR_DBR);
  1544. return *this;
  1545. }
  1546. inline SPSRemulation & operator &= (int val) __attribute__((always_inline)) {
  1547. //serial_print("SPSR &= ");
  1548. //serial_phex(val);
  1549. //serial_print("\n");
  1550. if (!(val & (1<<SPI2X))) SPCRemulation::update_ctar(SPI0_CTAR0 &= ~SPI_CTAR_DBR);
  1551. return *this;
  1552. }
  1553. inline int operator & (int val) const __attribute__((always_inline)) {
  1554. int ret = 0;
  1555. //serial_print("SPSR & ");
  1556. //serial_phex(val);
  1557. //serial_print("\n");
  1558. // TODO: using SPI_SR_TCF isn't quite right. Control returns to the
  1559. // caller after the final edge that captures data, which is 1/2 cycle
  1560. // sooner than AVR returns. At 500 kHz and slower SPI, this can make
  1561. // a difference when digitalWrite is used to manually control the CS
  1562. // pin, and perhaps it could matter at high clocks if faster register
  1563. // access is used? But does it really matter? Do any SPI chips in
  1564. // practice really perform differently if CS negates early, after the
  1565. // final bit is clocked, but before the end of the whole clock cycle?
  1566. if ((val & (1<<SPIF)) && (SPI0_SR & SPI_SR_TCF)) ret = (1<<SPIF);
  1567. if ((val & (1<<SPI2X)) && (SPI0_CTAR0 & SPI_CTAR_DBR)) ret |= (1<<SPI2X);
  1568. //delayMicroseconds(50000);
  1569. return ret;
  1570. }
  1571. operator int () const __attribute__((always_inline)) {
  1572. int ret = 0;
  1573. //serial_print("SPSR (int)\n");
  1574. if (SPI0_SR & SPI_SR_TCF) ret = (1<<SPIF);
  1575. if (SPI0_CTAR0 & SPI_CTAR_DBR) ret |= (1<<SPI2X);
  1576. return ret;
  1577. }
  1578. };
  1579. extern SPSRemulation SPSR;
  1580. class SPDRemulation
  1581. {
  1582. public:
  1583. inline SPDRemulation & operator = (int val) __attribute__((always_inline)) {
  1584. //serial_print("SPDR = ");
  1585. //serial_phex(val);
  1586. //serial_print("\n");
  1587. SPI0_MCR |= SPI_MCR_CLR_RXF; // discard any received data
  1588. SPI0_SR = SPI_SR_TCF;
  1589. //SPI0_SR = SPI_SR_EOQF;
  1590. //SPI0_PUSHR = (val & 255) | SPI0_PUSHR_EOQ;
  1591. SPI0_PUSHR = (val & 255);
  1592. return *this;
  1593. }
  1594. operator int () const __attribute__((always_inline)) {
  1595. uint32_t val;
  1596. val = SPI0_POPR & 255;
  1597. //serial_print("SPDR (int) ");
  1598. //serial_phex(val);
  1599. //serial_print("\n");
  1600. return val;
  1601. }
  1602. };
  1603. extern SPDRemulation SPDR;
  1604. #elif defined(KINETISL)
  1605. // SPI Control Register ­ SPCR
  1606. //#define SPIE 7 // SPI Interrupt Enable - not supported
  1607. //#define SPE 6 // SPI Enable
  1608. //#define DORD 5 // DORD: Data Order
  1609. //#define MSTR 4 // MSTR: Master/Slave Select
  1610. //#define CPOL 3 // CPOL: Clock Polarity
  1611. //#define CPHA 2 // CPHA: Clock Phase
  1612. //#define SPR1 1 // Clock: 3 = 125 kHz, 2 = 250 kHz, 1 = 1 MHz, 0->4 MHz
  1613. //#define SPR0 0
  1614. // SPI Status Register ­ SPSR
  1615. //#define SPIF 7 // SPIF: SPI Interrupt Flag
  1616. //#define WCOL 6 // WCOL: Write COLlision Flag - not implemented
  1617. //#define SPI2X 0 // SPI2X: Double SPI Speed Bit
  1618. // SPI Data Register ­ SPDR
  1619. class SPCRemulation
  1620. {
  1621. public:
  1622. inline SPCRemulation & operator = (int val) __attribute__((always_inline)) {
  1623. uint32_t sim4 = SIM_SCGC4;
  1624. if (!(sim4 & SIM_SCGC4_SPI0)) {
  1625. SIM_SCGC4 = sim4 | SIM_SCGC4_SPI0;
  1626. SPI0_BR = SPI_BR_SPR(0) | SPI_BR_SPPR(1);
  1627. }
  1628. uint32_t c1 = 0;
  1629. if (val & (1<<DORD)) c1 |= SPI_C1_LSBFE;
  1630. if (val & (1<<CPOL)) c1 |= SPI_C1_CPOL;
  1631. if (val & (1<<CPHA)) c1 |= SPI_C1_CPHA;
  1632. if (val & (1<<MSTR)) c1 |= SPI_C1_MSTR;
  1633. if (val & (1<<SPE)) c1 |= SPI_C1_SPE;
  1634. SPI0_C1 = c1;
  1635. SPI0_C2 = 0;
  1636. uint32_t br = SPI0_BR & 0x10;
  1637. switch (val & 3) {
  1638. case 0: SPI0_BR = br | SPI_BR_SPR(0); break;
  1639. case 1: SPI0_BR = br | SPI_BR_SPR(2); break;
  1640. case 2: SPI0_BR = br | SPI_BR_SPR(4); break;
  1641. default: SPI0_BR = br | SPI_BR_SPR(5); break;
  1642. }
  1643. if (val & (1<<SPE)) enable_pins();
  1644. else disable_pins();
  1645. return *this;
  1646. }
  1647. inline SPCRemulation & operator |= (int val) __attribute__((always_inline)) {
  1648. uint32_t sim4 = SIM_SCGC4;
  1649. if (!(sim4 & SIM_SCGC4_SPI0)) {
  1650. SIM_SCGC4 = sim4 | SIM_SCGC4_SPI0;
  1651. SPI0_BR = SPI_BR_SPR(0) | SPI_BR_SPPR(1);
  1652. }
  1653. uint32_t c1 = SPI0_C1;
  1654. if (val & (1<<DORD)) c1 |= SPI_C1_LSBFE;
  1655. if (val & (1<<CPOL)) c1 |= SPI_C1_CPOL;
  1656. if (val & (1<<CPHA)) c1 |= SPI_C1_CPHA;
  1657. if (val & (1<<MSTR)) c1 |= SPI_C1_MSTR;
  1658. if (val & (1<<SPE)) {
  1659. enable_pins();
  1660. c1 |= SPI_C1_SPE;
  1661. }
  1662. SPI0_C1 = c1;
  1663. SPI0_C2 = 0;
  1664. val &= 3;
  1665. if (val) {
  1666. uint32_t br = SPI0_BR;
  1667. uint32_t bits = baud2avr(br) | val;
  1668. br &= 0x10;
  1669. switch (bits) {
  1670. case 0: SPI0_BR = br | SPI_BR_SPR(0); break;
  1671. case 1: SPI0_BR = br | SPI_BR_SPR(2); break;
  1672. case 2: SPI0_BR = br | SPI_BR_SPR(4); break;
  1673. default: SPI0_BR = br | SPI_BR_SPR(5); break;
  1674. }
  1675. }
  1676. return *this;
  1677. }
  1678. inline SPCRemulation & operator &= (int val) __attribute__((always_inline)) {
  1679. uint32_t sim4 = SIM_SCGC4;
  1680. if (!(sim4 & SIM_SCGC4_SPI0)) {
  1681. SIM_SCGC4 = sim4 | SIM_SCGC4_SPI0;
  1682. SPI0_BR = SPI_BR_SPR(0) | SPI_BR_SPPR(1);
  1683. }
  1684. uint32_t c1 = SPI0_C1;
  1685. if (!(val & (1<<DORD))) c1 &= ~SPI_C1_LSBFE;
  1686. if (!(val & (1<<CPOL))) c1 &= ~SPI_C1_CPOL;
  1687. if (!(val & (1<<CPHA))) c1 &= ~SPI_C1_CPHA;
  1688. if (!(val & (1<<MSTR))) c1 &= ~SPI_C1_MSTR;
  1689. if (!(val & (1<<SPE))) {
  1690. disable_pins();
  1691. c1 &= ~SPI_C1_SPE;
  1692. }
  1693. SPI0_C1 = c1;
  1694. SPI0_C2 = 0;
  1695. val &= 3;
  1696. if (val < 3) {
  1697. uint32_t br = SPI0_BR;
  1698. uint32_t bits = baud2avr(br) & val;
  1699. br &= 0x10;
  1700. switch (bits) {
  1701. case 0: SPI0_BR = br | SPI_BR_SPR(0); break;
  1702. case 1: SPI0_BR = br | SPI_BR_SPR(2); break;
  1703. case 2: SPI0_BR = br | SPI_BR_SPR(4); break;
  1704. default: SPI0_BR = br | SPI_BR_SPR(5); break;
  1705. }
  1706. }
  1707. return *this;
  1708. }
  1709. inline int operator & (int val) const __attribute__((always_inline)) {
  1710. int ret = 0;
  1711. uint32_t sim4 = SIM_SCGC4;
  1712. if (!(sim4 & SIM_SCGC4_SPI0)) {
  1713. SIM_SCGC4 = sim4 | SIM_SCGC4_SPI0;
  1714. SPI0_BR = SPI_BR_SPR(0) | SPI_BR_SPPR(1);
  1715. }
  1716. uint32_t c1 = SPI0_C1;
  1717. if ((val & (1<<DORD)) && (c1 & SPI_C1_LSBFE)) ret |= (1<<DORD);
  1718. if ((val & (1<<CPOL)) && (c1 & SPI_C1_CPOL)) ret |= (1<<CPOL);
  1719. if ((val & (1<<CPHA)) && (c1 & SPI_C1_CPHA)) ret |= (1<<CPHA);
  1720. if ((val & (1<<MSTR)) && (c1 & SPI_C1_MSTR)) ret |= (1<<MSTR);
  1721. if ((val & (1<<SPE)) && (c1 & SPI_C1_SPE)) ret |= (1<<SPE);
  1722. uint32_t bits = baud2avr(SPI0_BR);
  1723. if ((val & (1<<SPR1)) && (bits & (1<<SPR1))) ret |= (1<<SPR1);
  1724. if ((val & (1<<SPR0)) && (bits & (1<<SPR0))) ret |= (1<<SPR0);
  1725. return ret;
  1726. }
  1727. operator int () const __attribute__((always_inline)) {
  1728. int ret = 0;
  1729. uint32_t sim4 = SIM_SCGC4;
  1730. if (!(sim4 & SIM_SCGC4_SPI0)) {
  1731. SIM_SCGC4 = sim4 | SIM_SCGC4_SPI0;
  1732. SPI0_BR = SPI_BR_SPR(0) | SPI_BR_SPPR(1);
  1733. }
  1734. uint32_t c1 = SPI0_C1;
  1735. if ((c1 & SPI_C1_LSBFE)) ret |= (1<<DORD);
  1736. if ((c1 & SPI_C1_CPOL)) ret |= (1<<CPOL);
  1737. if ((c1 & SPI_C1_CPHA)) ret |= (1<<CPHA);
  1738. if ((c1 & SPI_C1_MSTR)) ret |= (1<<MSTR);
  1739. if ((c1 & SPI_C1_SPE)) ret |= (1<<SPE);
  1740. ret |= baud2avr(SPI0_BR);
  1741. return ret;
  1742. }
  1743. inline void setMOSI(uint8_t pin) __attribute__((always_inline)) {
  1744. uint8_t newpinout = pinout;
  1745. if (pin == 11) newpinout &= ~1;
  1746. if (pin == 7) newpinout |= 1;
  1747. if ((SIM_SCGC4 & SIM_SCGC4_SPI0) && newpinout != pinout) {
  1748. if ((newpinout & 1) == 0) {
  1749. CORE_PIN7_CONFIG = PORT_PCR_SRE | PORT_PCR_DSE | PORT_PCR_MUX(1);
  1750. CORE_PIN11_CONFIG = PORT_PCR_DSE | PORT_PCR_MUX(2);
  1751. } else {
  1752. CORE_PIN11_CONFIG = PORT_PCR_SRE | PORT_PCR_DSE | PORT_PCR_MUX(1);
  1753. CORE_PIN7_CONFIG = PORT_PCR_MUX(2);
  1754. }
  1755. }
  1756. pinout = newpinout;
  1757. }
  1758. inline void setMISO(uint8_t pin) __attribute__((always_inline)) {
  1759. uint8_t newpinout = pinout;
  1760. if (pin == 12) newpinout &= ~2;
  1761. if (pin == 8) newpinout |= 2;
  1762. if ((SIM_SCGC4 & SIM_SCGC4_SPI0) && newpinout != pinout) {
  1763. if ((newpinout & 2) == 0) {
  1764. CORE_PIN8_CONFIG = PORT_PCR_SRE | PORT_PCR_DSE | PORT_PCR_MUX(1);
  1765. CORE_PIN12_CONFIG = PORT_PCR_MUX(2);
  1766. } else {
  1767. CORE_PIN12_CONFIG = PORT_PCR_SRE | PORT_PCR_DSE | PORT_PCR_MUX(1);
  1768. CORE_PIN8_CONFIG = PORT_PCR_MUX(2);
  1769. }
  1770. }
  1771. pinout = newpinout;
  1772. }
  1773. inline void setSCK(uint8_t pin) __attribute__((always_inline)) {
  1774. uint8_t newpinout = pinout;
  1775. if (pin == 13) newpinout &= ~4;
  1776. if (pin == 14) newpinout |= 4;
  1777. if ((SIM_SCGC4 & SIM_SCGC4_SPI0) && newpinout != pinout) {
  1778. if ((newpinout & 4) == 0) {
  1779. CORE_PIN14_CONFIG = PORT_PCR_SRE | PORT_PCR_DSE | PORT_PCR_MUX(1);
  1780. CORE_PIN13_CONFIG = PORT_PCR_DSE | PORT_PCR_MUX(2);
  1781. } else {
  1782. CORE_PIN13_CONFIG = PORT_PCR_SRE | PORT_PCR_DSE | PORT_PCR_MUX(1);
  1783. CORE_PIN14_CONFIG = PORT_PCR_MUX(2);
  1784. }
  1785. }
  1786. pinout = newpinout;
  1787. }
  1788. friend class SPSRemulation;
  1789. friend class SPIFIFOclass;
  1790. private:
  1791. static inline uint32_t baud2avr(uint32_t br) __attribute__((always_inline)) {
  1792. br &= 15;
  1793. if (br == 0) return 0;
  1794. if (br <= 2) return 1;
  1795. if (br <= 4) return 2;
  1796. return 3;
  1797. }
  1798. static uint8_t pinout;
  1799. public:
  1800. inline void enable_pins(void) __attribute__((always_inline)) {
  1801. //serial_print("enable_pins\n");
  1802. if ((pinout & 1) == 0) {
  1803. CORE_PIN11_CONFIG = PORT_PCR_DSE | PORT_PCR_MUX(2); // MOSI0 = 11 (PTC6)
  1804. } else {
  1805. CORE_PIN7_CONFIG = PORT_PCR_MUX(2); // MOSI0 = 7 (PTD2)
  1806. }
  1807. if ((pinout & 2) == 0) {
  1808. CORE_PIN12_CONFIG = PORT_PCR_MUX(2); // MISO0 = 12 (PTC7)
  1809. } else {
  1810. CORE_PIN8_CONFIG = PORT_PCR_MUX(2); // MISO0 = 8 (PTD3)
  1811. }
  1812. if ((pinout & 4) == 0) {
  1813. CORE_PIN13_CONFIG = PORT_PCR_DSE | PORT_PCR_MUX(2); // SCK0 = 13 (PTC5)
  1814. } else {
  1815. CORE_PIN14_CONFIG = PORT_PCR_MUX(2); // SCK0 = 14 (PTD1)
  1816. }
  1817. }
  1818. inline void disable_pins(void) __attribute__((always_inline)) {
  1819. //serial_print("disable_pins\n");
  1820. if ((pinout & 1) == 0) {
  1821. CORE_PIN11_CONFIG = PORT_PCR_SRE | PORT_PCR_MUX(1);
  1822. } else {
  1823. CORE_PIN7_CONFIG = PORT_PCR_SRE | PORT_PCR_MUX(1);
  1824. }
  1825. if ((pinout & 2) == 0) {
  1826. CORE_PIN12_CONFIG = PORT_PCR_SRE | PORT_PCR_MUX(1);
  1827. } else {
  1828. CORE_PIN8_CONFIG = PORT_PCR_SRE | PORT_PCR_MUX(1);
  1829. }
  1830. if ((pinout & 4) == 0) {
  1831. CORE_PIN13_CONFIG = PORT_PCR_SRE | PORT_PCR_MUX(1);
  1832. } else {
  1833. CORE_PIN14_CONFIG = PORT_PCR_SRE | PORT_PCR_MUX(1);
  1834. }
  1835. }
  1836. };
  1837. extern SPCRemulation SPCR;
  1838. class SPCR1emulation
  1839. {
  1840. public:
  1841. inline void setMOSI(uint8_t pin) __attribute__((always_inline)) {
  1842. if (pin == 0) pinout &= ~1; // MOSI1 = 0 (PTB16)
  1843. if (pin == 21) pinout |= 1; // MOSI1 = 21 (PTD6)
  1844. }
  1845. inline void setMISO(uint8_t pin) __attribute__((always_inline)) {
  1846. if (pin == 1) pinout &= ~2; // MISO1 = 1 (PTB17)
  1847. if (pin == 5) pinout |= 2; // MISO1 = 5 (PTD7)
  1848. }
  1849. inline void setSCK(uint8_t pin) __attribute__((always_inline)) {
  1850. // SCK1 = 20 (PTD5) - no alternative pin
  1851. }
  1852. inline void enable_pins(void) __attribute__((always_inline)) {
  1853. //serial_print("enable_pins\n");
  1854. if ((pinout & 1) == 0) {
  1855. CORE_PIN0_CONFIG = PORT_PCR_MUX(2); // MOSI1 = 0 (PTB16)
  1856. } else {
  1857. CORE_PIN21_CONFIG = PORT_PCR_MUX(2); // MOSI1 = 21 (PTD6)
  1858. }
  1859. if ((pinout & 2) == 0) {
  1860. CORE_PIN1_CONFIG = PORT_PCR_MUX(2); // MISO1 = 1 (PTB17)
  1861. } else {
  1862. CORE_PIN5_CONFIG = PORT_PCR_MUX(2); // MISO1 = 5 (PTD7)
  1863. }
  1864. CORE_PIN20_CONFIG = PORT_PCR_MUX(2); // SCK1 = 20 (PTD5)
  1865. }
  1866. inline void disable_pins(void) __attribute__((always_inline)) {
  1867. //serial_print("disable_pins\n");
  1868. if ((pinout & 1) == 0) {
  1869. CORE_PIN0_CONFIG = PORT_PCR_SRE | PORT_PCR_MUX(1);
  1870. } else {
  1871. CORE_PIN21_CONFIG = PORT_PCR_SRE | PORT_PCR_MUX(1);
  1872. }
  1873. if ((pinout & 2) == 0) {
  1874. CORE_PIN1_CONFIG = PORT_PCR_SRE | PORT_PCR_MUX(1);
  1875. } else {
  1876. CORE_PIN5_CONFIG = PORT_PCR_SRE | PORT_PCR_MUX(1);
  1877. }
  1878. CORE_PIN20_CONFIG = PORT_PCR_SRE | PORT_PCR_MUX(1);
  1879. }
  1880. friend class SPIFIFO1class;
  1881. private:
  1882. static uint8_t pinout;
  1883. };
  1884. extern SPCR1emulation SPCR1;
  1885. class SPSRemulation
  1886. {
  1887. public:
  1888. inline SPSRemulation & operator = (int val) __attribute__((always_inline)) {
  1889. if (val & (1<<SPI2X)) {
  1890. SPI0_BR &= ~0x10;
  1891. } else {
  1892. SPI0_BR |= 0x10;
  1893. }
  1894. return *this;
  1895. }
  1896. inline SPSRemulation & operator |= (int val) __attribute__((always_inline)) {
  1897. if (val & (1<<SPI2X)) SPI0_BR &= ~0x10;
  1898. return *this;
  1899. }
  1900. inline SPSRemulation & operator &= (int val) __attribute__((always_inline)) {
  1901. if (!(val & (1<<SPI2X))) SPI0_BR |= 0x10;
  1902. return *this;
  1903. }
  1904. inline int operator & (int val) const __attribute__((always_inline)) {
  1905. int ret = 0;
  1906. if ((val & (1<<SPIF)) && (SPI0_S & SPI_S_SPRF)) ret = (1<<SPIF);
  1907. if ((val & (1<<SPI2X)) && (!(SPI0_BR & 0x10))) ret |= (1<<SPI2X);
  1908. return ret;
  1909. }
  1910. operator int () const __attribute__((always_inline)) {
  1911. int ret = 0;
  1912. if ((SPI0_S & SPI_S_SPRF)) ret = (1<<SPIF);
  1913. if (!(SPI0_BR & 0x10)) ret |= (1<<SPI2X);
  1914. return ret;
  1915. }
  1916. };
  1917. extern SPSRemulation SPSR;
  1918. class SPDRemulation
  1919. {
  1920. public:
  1921. inline SPDRemulation & operator = (int val) __attribute__((always_inline)) {
  1922. if ((SPI0_S & SPI_S_SPTEF)) {
  1923. uint32_t tmp __attribute__((unused)) = SPI0_DL;
  1924. }
  1925. SPI0_DL = val;
  1926. return *this;
  1927. }
  1928. operator int () const __attribute__((always_inline)) {
  1929. return SPI0_DL & 255;
  1930. }
  1931. };
  1932. extern SPDRemulation SPDR;
  1933. #endif // KINETISK
  1934. class SREGemulation
  1935. {
  1936. public:
  1937. operator int () const __attribute__((always_inline)) {
  1938. uint32_t primask;
  1939. asm volatile("mrs %0, primask\n" : "=r" (primask)::);
  1940. if (primask) return 0;
  1941. return (1<<7);
  1942. }
  1943. inline SREGemulation & operator = (int val) __attribute__((always_inline)) {
  1944. if (val & (1<<7)) {
  1945. __enable_irq();
  1946. } else {
  1947. __disable_irq();
  1948. }
  1949. return *this;
  1950. }
  1951. };
  1952. extern SREGemulation SREG;
  1953. // 22211
  1954. // 84062840
  1955. // 322111
  1956. // 17395173
  1957. #if defined(__MK20DX128__) || defined(__MK20DX256__) || defined(__MK64FX512__) || defined(__MK66FX1M0__)
  1958. #if defined(__MK20DX128__) || defined(__MK20DX256__)
  1959. #define EIMSK_pA 0x01000018 // pins 3, 4, 24
  1960. #define EIMSK_pB 0x020F0003 // pins 0, 1, 16-19, 25
  1961. #define EIMSK_pC 0x78C0BE00 // pins 9-13, 15, 22, 23, 27-30
  1962. #define EIMSK_pD 0x003041E4 // pins 2, 5-8, 14, 20, 21
  1963. #define EIMSK_pE 0x84000000 // pins 26, 31
  1964. #elif defined(__MK64FX512__) || defined(__MK66FX1M0__)
  1965. #define EIMSK_pA 0x1E000018 // pins 3, 4, 25-28
  1966. #define EIMSK_pB 0xE00F0003 // pins 0, 1, 16-19, 29-31
  1967. #define EIMSK_pC 0x00C0BE00 // pins 9-13, 15, 22, 23
  1968. #define EIMSK_pD 0x003041E4 // pins 2, 5-8, 14, 20, 21
  1969. #define EIMSK_pE 0x01000000 // pins 24
  1970. #endif
  1971. class EIMSKemulation // used by Adafruit_nRF8001 (only supports INT for pins 0 to 31)
  1972. {
  1973. public:
  1974. operator int () const __attribute__((always_inline)) {
  1975. int mask = 0;
  1976. volatile const uint32_t *icer = &NVIC_ICER0;
  1977. if (icer[IRQ_PORTA >> 5] & (1 << (IRQ_PORTA & 31))) mask |= EIMSK_pA;
  1978. if (icer[IRQ_PORTB >> 5] & (1 << (IRQ_PORTB & 31))) mask |= EIMSK_pB;
  1979. if (icer[IRQ_PORTC >> 5] & (1 << (IRQ_PORTC & 31))) mask |= EIMSK_pC;
  1980. if (icer[IRQ_PORTD >> 5] & (1 << (IRQ_PORTD & 31))) mask |= EIMSK_pD;
  1981. if (icer[IRQ_PORTE >> 5] & (1 << (IRQ_PORTE & 31))) mask |= EIMSK_pE;
  1982. return mask;
  1983. }
  1984. inline EIMSKemulation & operator |= (int val) __attribute__((always_inline)) {
  1985. if (val & EIMSK_pA) NVIC_ENABLE_IRQ(IRQ_PORTA);
  1986. if (val & EIMSK_pB) NVIC_ENABLE_IRQ(IRQ_PORTB);
  1987. if (val & EIMSK_pC) NVIC_ENABLE_IRQ(IRQ_PORTC);
  1988. if (val & EIMSK_pD) NVIC_ENABLE_IRQ(IRQ_PORTD);
  1989. if (val & EIMSK_pE) NVIC_ENABLE_IRQ(IRQ_PORTE);
  1990. return *this;
  1991. }
  1992. inline EIMSKemulation & operator &= (int val) __attribute__((always_inline)) {
  1993. uint32_t n = val;
  1994. if ((n | ~EIMSK_pA) != 0xFFFFFFFF) NVIC_DISABLE_IRQ(IRQ_PORTA);
  1995. if ((n | ~EIMSK_pB) != 0xFFFFFFFF) NVIC_DISABLE_IRQ(IRQ_PORTB);
  1996. if ((n | ~EIMSK_pC) != 0xFFFFFFFF) NVIC_DISABLE_IRQ(IRQ_PORTC);
  1997. if ((n | ~EIMSK_pD) != 0xFFFFFFFF) NVIC_DISABLE_IRQ(IRQ_PORTD);
  1998. if ((n | ~EIMSK_pE) != 0xFFFFFFFF) NVIC_DISABLE_IRQ(IRQ_PORTE);
  1999. return *this;
  2000. }
  2001. };
  2002. extern EIMSKemulation EIMSK;
  2003. #elif defined(__MKL26Z64__)
  2004. #define EIMSK_pA 0x00000018 // pins 3, 4, 24
  2005. #define EIMSK_pC 0x00C0BE00 // pins 9-13, 15, 22, 23
  2006. #define EIMSK_pD 0x003041E4 // pins 2, 5-8, 14, 20, 21
  2007. class EIMSKemulation // used by Adafruit_nRF8001
  2008. {
  2009. public:
  2010. operator int () const __attribute__((always_inline)) {
  2011. int mask = 0;
  2012. volatile const uint32_t *icer = &NVIC_ICER0;
  2013. if (icer[IRQ_PORTA >> 5] & (1 << (IRQ_PORTA & 31))) mask |= EIMSK_pA;
  2014. if (icer[IRQ_PORTCD >> 5] & (1 << (IRQ_PORTCD & 31))) mask |= (EIMSK_pC | EIMSK_pD);
  2015. return mask;
  2016. }
  2017. inline EIMSKemulation & operator |= (int val) __attribute__((always_inline)) {
  2018. if (val & EIMSK_pA) NVIC_ENABLE_IRQ(IRQ_PORTA);
  2019. if (val & (EIMSK_pC | EIMSK_pD)) NVIC_ENABLE_IRQ(IRQ_PORTCD);
  2020. return *this;
  2021. }
  2022. inline EIMSKemulation & operator &= (int val) __attribute__((always_inline)) {
  2023. uint32_t n = val;
  2024. if ((n | ~EIMSK_pA) != 0xFFFFFFFF) NVIC_DISABLE_IRQ(IRQ_PORTA);
  2025. if ((n | ~(EIMSK_pC | EIMSK_pD)) != 0xFFFFFFFF) NVIC_DISABLE_IRQ(IRQ_PORTCD);
  2026. return *this;
  2027. }
  2028. };
  2029. extern EIMSKemulation EIMSK;
  2030. #endif
  2031. // these are not intended for public consumption...
  2032. #undef GPIO_BITBAND_ADDR
  2033. #undef CONFIG_PULLUP
  2034. #undef CONFIG_NOPULLUP
  2035. #undef GPIO_SETBIT_ATOMIC
  2036. #undef GPIO_CLRBIT_ATOMIC
  2037. #endif // __cplusplus
  2038. #endif