Você não pode selecionar mais de 25 tópicos Os tópicos devem começar com uma letra ou um número, podem incluir traços ('-') e podem ter até 35 caracteres.

2393 linhas
78KB

  1. /* Teensyduino Core Library
  2. * http://www.pjrc.com/teensy/
  3. * Copyright (c) 2017 PJRC.COM, LLC.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining
  6. * a copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sublicense, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * 1. The above copyright notice and this permission notice shall be
  14. * included in all copies or substantial portions of the Software.
  15. *
  16. * 2. If the Software is incorporated into a build system that allows
  17. * selection among a list of target devices, then similar target
  18. * devices manufactured by PJRC.COM must be included in the list of
  19. * target devices and selectable in the same manner.
  20. *
  21. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  22. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  23. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  24. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  25. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  26. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  27. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  28. * SOFTWARE.
  29. */
  30. #ifndef _core_pins_h_
  31. #define _core_pins_h_
  32. #include "kinetis.h"
  33. #include "pins_arduino.h"
  34. #define HIGH 1
  35. #define LOW 0
  36. #define INPUT 0
  37. #define OUTPUT 1
  38. #define INPUT_PULLUP 2
  39. #define INPUT_PULLDOWN 3
  40. #define OUTPUT_OPENDRAIN 4
  41. #define INPUT_DISABLE 5
  42. #define LSBFIRST 0
  43. #define MSBFIRST 1
  44. #define _BV(n) (1<<(n))
  45. #define CHANGE 4
  46. #define FALLING 2
  47. #define RISING 3
  48. // Pin Arduino
  49. // 0 B16 RXD
  50. // 1 B17 TXD
  51. // 2 D0
  52. // 3 A12 FTM1_CH0
  53. // 4 A13 FTM1_CH1
  54. // 5 D7 FTM0_CH7 OC0B/T1
  55. // 6 D4 FTM0_CH4 OC0A
  56. // 7 D2
  57. // 8 D3 ICP1
  58. // 9 C3 FTM0_CH2 OC1A
  59. // 10 C4 FTM0_CH3 SS/OC1B
  60. // 11 C6 MOSI/OC2A
  61. // 12 C7 MISO
  62. // 13 C5 SCK
  63. // 14 D1
  64. // 15 C0
  65. // 16 B0 (FTM1_CH0)
  66. // 17 B1 (FTM1_CH1)
  67. // 18 B3 SDA
  68. // 19 B2 SCL
  69. // 20 D5 FTM0_CH5
  70. // 21 D6 FTM0_CH6
  71. // 22 C1 FTM0_CH0
  72. // 23 C2 FTM0_CH1
  73. // 24 A5 (FTM0_CH2)
  74. // 25 B19
  75. // 26 E1
  76. // 27 C9
  77. // 28 C8
  78. // 29 C10
  79. // 30 C11
  80. // 31 E0
  81. // 32 B18
  82. // 33 A4 (FTM0_CH1)
  83. // (34) analog only
  84. // (35) analog only
  85. // (36) analog only
  86. // (37) analog only
  87. // not available to user:
  88. // A0 FTM0_CH5 SWD Clock
  89. // A1 FTM0_CH6 USB ID
  90. // A2 FTM0_CH7 SWD Trace
  91. // A3 FTM0_CH0 SWD Data
  92. #if defined(__MK20DX128__)
  93. #define CORE_NUM_TOTAL_PINS 34
  94. #define CORE_NUM_DIGITAL 34
  95. #define CORE_NUM_INTERRUPT 34
  96. #define CORE_NUM_ANALOG 14
  97. #define CORE_NUM_PWM 10
  98. #elif defined(__MK20DX256__)
  99. #define CORE_NUM_TOTAL_PINS 34
  100. #define CORE_NUM_DIGITAL 34
  101. #define CORE_NUM_INTERRUPT 34
  102. #define CORE_NUM_ANALOG 21
  103. #define CORE_NUM_PWM 12
  104. #elif defined(__MKL26Z64__)
  105. #define CORE_NUM_TOTAL_PINS 27
  106. #define CORE_NUM_DIGITAL 27
  107. #define CORE_NUM_INTERRUPT 24 // really only 18, but 6 "holes"
  108. #define CORE_NUM_ANALOG 13
  109. #define CORE_NUM_PWM 10
  110. #elif defined(__MK64FX512__)
  111. #define CORE_NUM_TOTAL_PINS 64
  112. #define CORE_NUM_DIGITAL 64
  113. #define CORE_NUM_INTERRUPT 64
  114. #define CORE_NUM_ANALOG 27
  115. #define CORE_NUM_PWM 20
  116. #elif defined(__MK66FX1M0__)
  117. #define CORE_NUM_TOTAL_PINS 64
  118. #define CORE_NUM_DIGITAL 64
  119. #define CORE_NUM_INTERRUPT 64
  120. #define CORE_NUM_ANALOG 25
  121. #define CORE_NUM_PWM 22
  122. #endif
  123. // These MAX_PIN_PORTx values have the highest Kinetis pin index
  124. // that is used for a given port.
  125. #if defined(__MK20DX128__) || defined(__MK20DX256__)
  126. #define CORE_MAX_PIN_PORTA 13
  127. #define CORE_MAX_PIN_PORTB 19
  128. #define CORE_MAX_PIN_PORTC 11
  129. #define CORE_MAX_PIN_PORTD 7
  130. #define CORE_MAX_PIN_PORTE 1
  131. #elif defined(__MKL26Z64__)
  132. #define CORE_MAX_PIN_PORTA 2
  133. #define CORE_MAX_PIN_PORTB 17
  134. #define CORE_MAX_PIN_PORTC 7
  135. #define CORE_MAX_PIN_PORTD 7
  136. #define CORE_MAX_PIN_PORTE 30
  137. #elif defined(__MK64FX512__) || defined(__MK66FX1M0__)
  138. #define CORE_MAX_PIN_PORTA 29
  139. #define CORE_MAX_PIN_PORTB 23
  140. #define CORE_MAX_PIN_PORTC 11
  141. #define CORE_MAX_PIN_PORTD 15
  142. #define CORE_MAX_PIN_PORTE 26
  143. #endif
  144. #if defined(__MK20DX128__) || defined(__MK20DX256__)
  145. #define CORE_PIN0_BIT 16
  146. #define CORE_PIN1_BIT 17
  147. #define CORE_PIN2_BIT 0
  148. #define CORE_PIN3_BIT 12
  149. #define CORE_PIN4_BIT 13
  150. #define CORE_PIN5_BIT 7
  151. #define CORE_PIN6_BIT 4
  152. #define CORE_PIN7_BIT 2
  153. #define CORE_PIN8_BIT 3
  154. #define CORE_PIN9_BIT 3
  155. #define CORE_PIN10_BIT 4
  156. #define CORE_PIN11_BIT 6
  157. #define CORE_PIN12_BIT 7
  158. #define CORE_PIN13_BIT 5
  159. #define CORE_PIN14_BIT 1
  160. #define CORE_PIN15_BIT 0
  161. #define CORE_PIN16_BIT 0
  162. #define CORE_PIN17_BIT 1
  163. #define CORE_PIN18_BIT 3
  164. #define CORE_PIN19_BIT 2
  165. #define CORE_PIN20_BIT 5
  166. #define CORE_PIN21_BIT 6
  167. #define CORE_PIN22_BIT 1
  168. #define CORE_PIN23_BIT 2
  169. #define CORE_PIN24_BIT 5
  170. #define CORE_PIN25_BIT 19
  171. #define CORE_PIN26_BIT 1
  172. #define CORE_PIN27_BIT 9
  173. #define CORE_PIN28_BIT 8
  174. #define CORE_PIN29_BIT 10
  175. #define CORE_PIN30_BIT 11
  176. #define CORE_PIN31_BIT 0
  177. #define CORE_PIN32_BIT 18
  178. #define CORE_PIN33_BIT 4
  179. #define CORE_PIN0_BITMASK (1<<(CORE_PIN0_BIT))
  180. #define CORE_PIN1_BITMASK (1<<(CORE_PIN1_BIT))
  181. #define CORE_PIN2_BITMASK (1<<(CORE_PIN2_BIT))
  182. #define CORE_PIN3_BITMASK (1<<(CORE_PIN3_BIT))
  183. #define CORE_PIN4_BITMASK (1<<(CORE_PIN4_BIT))
  184. #define CORE_PIN5_BITMASK (1<<(CORE_PIN5_BIT))
  185. #define CORE_PIN6_BITMASK (1<<(CORE_PIN6_BIT))
  186. #define CORE_PIN7_BITMASK (1<<(CORE_PIN7_BIT))
  187. #define CORE_PIN8_BITMASK (1<<(CORE_PIN8_BIT))
  188. #define CORE_PIN9_BITMASK (1<<(CORE_PIN9_BIT))
  189. #define CORE_PIN10_BITMASK (1<<(CORE_PIN10_BIT))
  190. #define CORE_PIN11_BITMASK (1<<(CORE_PIN11_BIT))
  191. #define CORE_PIN12_BITMASK (1<<(CORE_PIN12_BIT))
  192. #define CORE_PIN13_BITMASK (1<<(CORE_PIN13_BIT))
  193. #define CORE_PIN14_BITMASK (1<<(CORE_PIN14_BIT))
  194. #define CORE_PIN15_BITMASK (1<<(CORE_PIN15_BIT))
  195. #define CORE_PIN16_BITMASK (1<<(CORE_PIN16_BIT))
  196. #define CORE_PIN17_BITMASK (1<<(CORE_PIN17_BIT))
  197. #define CORE_PIN18_BITMASK (1<<(CORE_PIN18_BIT))
  198. #define CORE_PIN19_BITMASK (1<<(CORE_PIN19_BIT))
  199. #define CORE_PIN20_BITMASK (1<<(CORE_PIN20_BIT))
  200. #define CORE_PIN21_BITMASK (1<<(CORE_PIN21_BIT))
  201. #define CORE_PIN22_BITMASK (1<<(CORE_PIN22_BIT))
  202. #define CORE_PIN23_BITMASK (1<<(CORE_PIN23_BIT))
  203. #define CORE_PIN24_BITMASK (1<<(CORE_PIN24_BIT))
  204. #define CORE_PIN25_BITMASK (1<<(CORE_PIN25_BIT))
  205. #define CORE_PIN26_BITMASK (1<<(CORE_PIN26_BIT))
  206. #define CORE_PIN27_BITMASK (1<<(CORE_PIN27_BIT))
  207. #define CORE_PIN28_BITMASK (1<<(CORE_PIN28_BIT))
  208. #define CORE_PIN29_BITMASK (1<<(CORE_PIN29_BIT))
  209. #define CORE_PIN30_BITMASK (1<<(CORE_PIN30_BIT))
  210. #define CORE_PIN31_BITMASK (1<<(CORE_PIN31_BIT))
  211. #define CORE_PIN32_BITMASK (1<<(CORE_PIN32_BIT))
  212. #define CORE_PIN33_BITMASK (1<<(CORE_PIN33_BIT))
  213. #define CORE_PIN0_PORTREG GPIOB_PDOR
  214. #define CORE_PIN1_PORTREG GPIOB_PDOR
  215. #define CORE_PIN2_PORTREG GPIOD_PDOR
  216. #define CORE_PIN3_PORTREG GPIOA_PDOR
  217. #define CORE_PIN4_PORTREG GPIOA_PDOR
  218. #define CORE_PIN5_PORTREG GPIOD_PDOR
  219. #define CORE_PIN6_PORTREG GPIOD_PDOR
  220. #define CORE_PIN7_PORTREG GPIOD_PDOR
  221. #define CORE_PIN8_PORTREG GPIOD_PDOR
  222. #define CORE_PIN9_PORTREG GPIOC_PDOR
  223. #define CORE_PIN10_PORTREG GPIOC_PDOR
  224. #define CORE_PIN11_PORTREG GPIOC_PDOR
  225. #define CORE_PIN12_PORTREG GPIOC_PDOR
  226. #define CORE_PIN13_PORTREG GPIOC_PDOR
  227. #define CORE_PIN14_PORTREG GPIOD_PDOR
  228. #define CORE_PIN15_PORTREG GPIOC_PDOR
  229. #define CORE_PIN16_PORTREG GPIOB_PDOR
  230. #define CORE_PIN17_PORTREG GPIOB_PDOR
  231. #define CORE_PIN18_PORTREG GPIOB_PDOR
  232. #define CORE_PIN19_PORTREG GPIOB_PDOR
  233. #define CORE_PIN20_PORTREG GPIOD_PDOR
  234. #define CORE_PIN21_PORTREG GPIOD_PDOR
  235. #define CORE_PIN22_PORTREG GPIOC_PDOR
  236. #define CORE_PIN23_PORTREG GPIOC_PDOR
  237. #define CORE_PIN24_PORTREG GPIOA_PDOR
  238. #define CORE_PIN25_PORTREG GPIOB_PDOR
  239. #define CORE_PIN26_PORTREG GPIOE_PDOR
  240. #define CORE_PIN27_PORTREG GPIOC_PDOR
  241. #define CORE_PIN28_PORTREG GPIOC_PDOR
  242. #define CORE_PIN29_PORTREG GPIOC_PDOR
  243. #define CORE_PIN30_PORTREG GPIOC_PDOR
  244. #define CORE_PIN31_PORTREG GPIOE_PDOR
  245. #define CORE_PIN32_PORTREG GPIOB_PDOR
  246. #define CORE_PIN33_PORTREG GPIOA_PDOR
  247. #define CORE_PIN0_PORTSET GPIOB_PSOR
  248. #define CORE_PIN1_PORTSET GPIOB_PSOR
  249. #define CORE_PIN2_PORTSET GPIOD_PSOR
  250. #define CORE_PIN3_PORTSET GPIOA_PSOR
  251. #define CORE_PIN4_PORTSET GPIOA_PSOR
  252. #define CORE_PIN5_PORTSET GPIOD_PSOR
  253. #define CORE_PIN6_PORTSET GPIOD_PSOR
  254. #define CORE_PIN7_PORTSET GPIOD_PSOR
  255. #define CORE_PIN8_PORTSET GPIOD_PSOR
  256. #define CORE_PIN9_PORTSET GPIOC_PSOR
  257. #define CORE_PIN10_PORTSET GPIOC_PSOR
  258. #define CORE_PIN11_PORTSET GPIOC_PSOR
  259. #define CORE_PIN12_PORTSET GPIOC_PSOR
  260. #define CORE_PIN13_PORTSET GPIOC_PSOR
  261. #define CORE_PIN14_PORTSET GPIOD_PSOR
  262. #define CORE_PIN15_PORTSET GPIOC_PSOR
  263. #define CORE_PIN16_PORTSET GPIOB_PSOR
  264. #define CORE_PIN17_PORTSET GPIOB_PSOR
  265. #define CORE_PIN18_PORTSET GPIOB_PSOR
  266. #define CORE_PIN19_PORTSET GPIOB_PSOR
  267. #define CORE_PIN20_PORTSET GPIOD_PSOR
  268. #define CORE_PIN21_PORTSET GPIOD_PSOR
  269. #define CORE_PIN22_PORTSET GPIOC_PSOR
  270. #define CORE_PIN23_PORTSET GPIOC_PSOR
  271. #define CORE_PIN24_PORTSET GPIOA_PSOR
  272. #define CORE_PIN25_PORTSET GPIOB_PSOR
  273. #define CORE_PIN26_PORTSET GPIOE_PSOR
  274. #define CORE_PIN27_PORTSET GPIOC_PSOR
  275. #define CORE_PIN28_PORTSET GPIOC_PSOR
  276. #define CORE_PIN29_PORTSET GPIOC_PSOR
  277. #define CORE_PIN30_PORTSET GPIOC_PSOR
  278. #define CORE_PIN31_PORTSET GPIOE_PSOR
  279. #define CORE_PIN32_PORTSET GPIOB_PSOR
  280. #define CORE_PIN33_PORTSET GPIOA_PSOR
  281. #define CORE_PIN0_PORTCLEAR GPIOB_PCOR
  282. #define CORE_PIN1_PORTCLEAR GPIOB_PCOR
  283. #define CORE_PIN2_PORTCLEAR GPIOD_PCOR
  284. #define CORE_PIN3_PORTCLEAR GPIOA_PCOR
  285. #define CORE_PIN4_PORTCLEAR GPIOA_PCOR
  286. #define CORE_PIN5_PORTCLEAR GPIOD_PCOR
  287. #define CORE_PIN6_PORTCLEAR GPIOD_PCOR
  288. #define CORE_PIN7_PORTCLEAR GPIOD_PCOR
  289. #define CORE_PIN8_PORTCLEAR GPIOD_PCOR
  290. #define CORE_PIN9_PORTCLEAR GPIOC_PCOR
  291. #define CORE_PIN10_PORTCLEAR GPIOC_PCOR
  292. #define CORE_PIN11_PORTCLEAR GPIOC_PCOR
  293. #define CORE_PIN12_PORTCLEAR GPIOC_PCOR
  294. #define CORE_PIN13_PORTCLEAR GPIOC_PCOR
  295. #define CORE_PIN14_PORTCLEAR GPIOD_PCOR
  296. #define CORE_PIN15_PORTCLEAR GPIOC_PCOR
  297. #define CORE_PIN16_PORTCLEAR GPIOB_PCOR
  298. #define CORE_PIN17_PORTCLEAR GPIOB_PCOR
  299. #define CORE_PIN18_PORTCLEAR GPIOB_PCOR
  300. #define CORE_PIN19_PORTCLEAR GPIOB_PCOR
  301. #define CORE_PIN20_PORTCLEAR GPIOD_PCOR
  302. #define CORE_PIN21_PORTCLEAR GPIOD_PCOR
  303. #define CORE_PIN22_PORTCLEAR GPIOC_PCOR
  304. #define CORE_PIN23_PORTCLEAR GPIOC_PCOR
  305. #define CORE_PIN24_PORTCLEAR GPIOA_PCOR
  306. #define CORE_PIN25_PORTCLEAR GPIOB_PCOR
  307. #define CORE_PIN26_PORTCLEAR GPIOE_PCOR
  308. #define CORE_PIN27_PORTCLEAR GPIOC_PCOR
  309. #define CORE_PIN28_PORTCLEAR GPIOC_PCOR
  310. #define CORE_PIN29_PORTCLEAR GPIOC_PCOR
  311. #define CORE_PIN30_PORTCLEAR GPIOC_PCOR
  312. #define CORE_PIN31_PORTCLEAR GPIOE_PCOR
  313. #define CORE_PIN32_PORTCLEAR GPIOB_PCOR
  314. #define CORE_PIN33_PORTCLEAR GPIOA_PCOR
  315. #define CORE_PIN0_DDRREG GPIOB_PDDR
  316. #define CORE_PIN1_DDRREG GPIOB_PDDR
  317. #define CORE_PIN2_DDRREG GPIOD_PDDR
  318. #define CORE_PIN3_DDRREG GPIOA_PDDR
  319. #define CORE_PIN4_DDRREG GPIOA_PDDR
  320. #define CORE_PIN5_DDRREG GPIOD_PDDR
  321. #define CORE_PIN6_DDRREG GPIOD_PDDR
  322. #define CORE_PIN7_DDRREG GPIOD_PDDR
  323. #define CORE_PIN8_DDRREG GPIOD_PDDR
  324. #define CORE_PIN9_DDRREG GPIOC_PDDR
  325. #define CORE_PIN10_DDRREG GPIOC_PDDR
  326. #define CORE_PIN11_DDRREG GPIOC_PDDR
  327. #define CORE_PIN12_DDRREG GPIOC_PDDR
  328. #define CORE_PIN13_DDRREG GPIOC_PDDR
  329. #define CORE_PIN14_DDRREG GPIOD_PDDR
  330. #define CORE_PIN15_DDRREG GPIOC_PDDR
  331. #define CORE_PIN16_DDRREG GPIOB_PDDR
  332. #define CORE_PIN17_DDRREG GPIOB_PDDR
  333. #define CORE_PIN18_DDRREG GPIOB_PDDR
  334. #define CORE_PIN19_DDRREG GPIOB_PDDR
  335. #define CORE_PIN20_DDRREG GPIOD_PDDR
  336. #define CORE_PIN21_DDRREG GPIOD_PDDR
  337. #define CORE_PIN22_DDRREG GPIOC_PDDR
  338. #define CORE_PIN23_DDRREG GPIOC_PDDR
  339. #define CORE_PIN24_DDRREG GPIOA_PDDR
  340. #define CORE_PIN25_DDRREG GPIOB_PDDR
  341. #define CORE_PIN26_DDRREG GPIOE_PDDR
  342. #define CORE_PIN27_DDRREG GPIOC_PDDR
  343. #define CORE_PIN28_DDRREG GPIOC_PDDR
  344. #define CORE_PIN29_DDRREG GPIOC_PDDR
  345. #define CORE_PIN30_DDRREG GPIOC_PDDR
  346. #define CORE_PIN31_DDRREG GPIOE_PDDR
  347. #define CORE_PIN32_DDRREG GPIOB_PDDR
  348. #define CORE_PIN33_DDRREG GPIOA_PDDR
  349. #define CORE_PIN0_PINREG GPIOB_PDIR
  350. #define CORE_PIN1_PINREG GPIOB_PDIR
  351. #define CORE_PIN2_PINREG GPIOD_PDIR
  352. #define CORE_PIN3_PINREG GPIOA_PDIR
  353. #define CORE_PIN4_PINREG GPIOA_PDIR
  354. #define CORE_PIN5_PINREG GPIOD_PDIR
  355. #define CORE_PIN6_PINREG GPIOD_PDIR
  356. #define CORE_PIN7_PINREG GPIOD_PDIR
  357. #define CORE_PIN8_PINREG GPIOD_PDIR
  358. #define CORE_PIN9_PINREG GPIOC_PDIR
  359. #define CORE_PIN10_PINREG GPIOC_PDIR
  360. #define CORE_PIN11_PINREG GPIOC_PDIR
  361. #define CORE_PIN12_PINREG GPIOC_PDIR
  362. #define CORE_PIN13_PINREG GPIOC_PDIR
  363. #define CORE_PIN14_PINREG GPIOD_PDIR
  364. #define CORE_PIN15_PINREG GPIOC_PDIR
  365. #define CORE_PIN16_PINREG GPIOB_PDIR
  366. #define CORE_PIN17_PINREG GPIOB_PDIR
  367. #define CORE_PIN18_PINREG GPIOB_PDIR
  368. #define CORE_PIN19_PINREG GPIOB_PDIR
  369. #define CORE_PIN20_PINREG GPIOD_PDIR
  370. #define CORE_PIN21_PINREG GPIOD_PDIR
  371. #define CORE_PIN22_PINREG GPIOC_PDIR
  372. #define CORE_PIN23_PINREG GPIOC_PDIR
  373. #define CORE_PIN24_PINREG GPIOA_PDIR
  374. #define CORE_PIN25_PINREG GPIOB_PDIR
  375. #define CORE_PIN26_PINREG GPIOE_PDIR
  376. #define CORE_PIN27_PINREG GPIOC_PDIR
  377. #define CORE_PIN28_PINREG GPIOC_PDIR
  378. #define CORE_PIN29_PINREG GPIOC_PDIR
  379. #define CORE_PIN30_PINREG GPIOC_PDIR
  380. #define CORE_PIN31_PINREG GPIOE_PDIR
  381. #define CORE_PIN32_PINREG GPIOB_PDIR
  382. #define CORE_PIN33_PINREG GPIOA_PDIR
  383. #define CORE_PIN0_CONFIG PORTB_PCR16
  384. #define CORE_PIN1_CONFIG PORTB_PCR17
  385. #define CORE_PIN2_CONFIG PORTD_PCR0
  386. #define CORE_PIN3_CONFIG PORTA_PCR12
  387. #define CORE_PIN4_CONFIG PORTA_PCR13
  388. #define CORE_PIN5_CONFIG PORTD_PCR7
  389. #define CORE_PIN6_CONFIG PORTD_PCR4
  390. #define CORE_PIN7_CONFIG PORTD_PCR2
  391. #define CORE_PIN8_CONFIG PORTD_PCR3
  392. #define CORE_PIN9_CONFIG PORTC_PCR3
  393. #define CORE_PIN10_CONFIG PORTC_PCR4
  394. #define CORE_PIN11_CONFIG PORTC_PCR6
  395. #define CORE_PIN12_CONFIG PORTC_PCR7
  396. #define CORE_PIN13_CONFIG PORTC_PCR5
  397. #define CORE_PIN14_CONFIG PORTD_PCR1
  398. #define CORE_PIN15_CONFIG PORTC_PCR0
  399. #define CORE_PIN16_CONFIG PORTB_PCR0
  400. #define CORE_PIN17_CONFIG PORTB_PCR1
  401. #define CORE_PIN18_CONFIG PORTB_PCR3
  402. #define CORE_PIN19_CONFIG PORTB_PCR2
  403. #define CORE_PIN20_CONFIG PORTD_PCR5
  404. #define CORE_PIN21_CONFIG PORTD_PCR6
  405. #define CORE_PIN22_CONFIG PORTC_PCR1
  406. #define CORE_PIN23_CONFIG PORTC_PCR2
  407. #define CORE_PIN24_CONFIG PORTA_PCR5
  408. #define CORE_PIN25_CONFIG PORTB_PCR19
  409. #define CORE_PIN26_CONFIG PORTE_PCR1
  410. #define CORE_PIN27_CONFIG PORTC_PCR9
  411. #define CORE_PIN28_CONFIG PORTC_PCR8
  412. #define CORE_PIN29_CONFIG PORTC_PCR10
  413. #define CORE_PIN30_CONFIG PORTC_PCR11
  414. #define CORE_PIN31_CONFIG PORTE_PCR0
  415. #define CORE_PIN32_CONFIG PORTB_PCR18
  416. #define CORE_PIN33_CONFIG PORTA_PCR4
  417. #define CORE_ADC0_PIN 14
  418. #define CORE_ADC1_PIN 15
  419. #define CORE_ADC2_PIN 16
  420. #define CORE_ADC3_PIN 17
  421. #define CORE_ADC4_PIN 18
  422. #define CORE_ADC5_PIN 19
  423. #define CORE_ADC6_PIN 20
  424. #define CORE_ADC7_PIN 21
  425. #define CORE_ADC8_PIN 22
  426. #define CORE_ADC9_PIN 23
  427. #define CORE_ADC10_PIN 34
  428. #define CORE_ADC11_PIN 35
  429. #define CORE_ADC12_PIN 36
  430. #define CORE_ADC13_PIN 37
  431. #define CORE_RXD0_PIN 0
  432. #define CORE_TXD0_PIN 1
  433. #define CORE_RXD1_PIN 9
  434. #define CORE_TXD1_PIN 10
  435. #define CORE_RXD2_PIN 7
  436. #define CORE_TXD2_PIN 8
  437. #define CORE_INT0_PIN 0
  438. #define CORE_INT1_PIN 1
  439. #define CORE_INT2_PIN 2
  440. #define CORE_INT3_PIN 3
  441. #define CORE_INT4_PIN 4
  442. #define CORE_INT5_PIN 5
  443. #define CORE_INT6_PIN 6
  444. #define CORE_INT7_PIN 7
  445. #define CORE_INT8_PIN 8
  446. #define CORE_INT9_PIN 9
  447. #define CORE_INT10_PIN 10
  448. #define CORE_INT11_PIN 11
  449. #define CORE_INT12_PIN 12
  450. #define CORE_INT13_PIN 13
  451. #define CORE_INT14_PIN 14
  452. #define CORE_INT15_PIN 15
  453. #define CORE_INT16_PIN 16
  454. #define CORE_INT17_PIN 17
  455. #define CORE_INT18_PIN 18
  456. #define CORE_INT19_PIN 19
  457. #define CORE_INT20_PIN 20
  458. #define CORE_INT21_PIN 21
  459. #define CORE_INT22_PIN 22
  460. #define CORE_INT23_PIN 23
  461. #define CORE_INT24_PIN 24
  462. #define CORE_INT25_PIN 25
  463. #define CORE_INT26_PIN 26
  464. #define CORE_INT27_PIN 27
  465. #define CORE_INT28_PIN 28
  466. #define CORE_INT29_PIN 29
  467. #define CORE_INT30_PIN 30
  468. #define CORE_INT31_PIN 31
  469. #define CORE_INT32_PIN 32
  470. #define CORE_INT33_PIN 33
  471. #define CORE_INT_EVERY_PIN 1
  472. #elif defined(__MKL26Z64__)
  473. #define CORE_PIN0_BIT 16
  474. #define CORE_PIN1_BIT 17
  475. #define CORE_PIN2_BIT 0
  476. #define CORE_PIN3_BIT 1
  477. #define CORE_PIN4_BIT 2
  478. #define CORE_PIN5_BIT 7
  479. #define CORE_PIN6_BIT 4
  480. #define CORE_PIN7_BIT 2
  481. #define CORE_PIN8_BIT 3
  482. #define CORE_PIN9_BIT 3
  483. #define CORE_PIN10_BIT 4
  484. #define CORE_PIN11_BIT 6
  485. #define CORE_PIN12_BIT 7
  486. #define CORE_PIN13_BIT 5
  487. #define CORE_PIN14_BIT 1
  488. #define CORE_PIN15_BIT 0
  489. #define CORE_PIN16_BIT 0
  490. #define CORE_PIN17_BIT 1
  491. #define CORE_PIN18_BIT 3
  492. #define CORE_PIN19_BIT 2
  493. #define CORE_PIN20_BIT 5
  494. #define CORE_PIN21_BIT 6
  495. #define CORE_PIN22_BIT 1
  496. #define CORE_PIN23_BIT 2
  497. #define CORE_PIN24_BIT 20
  498. #define CORE_PIN25_BIT 21
  499. #define CORE_PIN26_BIT 30
  500. #define CORE_PIN0_BITMASK (1<<(CORE_PIN0_BIT))
  501. #define CORE_PIN1_BITMASK (1<<(CORE_PIN1_BIT))
  502. #define CORE_PIN2_BITMASK (1<<(CORE_PIN2_BIT))
  503. #define CORE_PIN3_BITMASK (1<<(CORE_PIN3_BIT))
  504. #define CORE_PIN4_BITMASK (1<<(CORE_PIN4_BIT))
  505. #define CORE_PIN5_BITMASK (1<<(CORE_PIN5_BIT))
  506. #define CORE_PIN6_BITMASK (1<<(CORE_PIN6_BIT))
  507. #define CORE_PIN7_BITMASK (1<<(CORE_PIN7_BIT))
  508. #define CORE_PIN8_BITMASK (1<<(CORE_PIN8_BIT))
  509. #define CORE_PIN9_BITMASK (1<<(CORE_PIN9_BIT))
  510. #define CORE_PIN10_BITMASK (1<<(CORE_PIN10_BIT))
  511. #define CORE_PIN11_BITMASK (1<<(CORE_PIN11_BIT))
  512. #define CORE_PIN12_BITMASK (1<<(CORE_PIN12_BIT))
  513. #define CORE_PIN13_BITMASK (1<<(CORE_PIN13_BIT))
  514. #define CORE_PIN14_BITMASK (1<<(CORE_PIN14_BIT))
  515. #define CORE_PIN15_BITMASK (1<<(CORE_PIN15_BIT))
  516. #define CORE_PIN16_BITMASK (1<<(CORE_PIN16_BIT))
  517. #define CORE_PIN17_BITMASK (1<<(CORE_PIN17_BIT))
  518. #define CORE_PIN18_BITMASK (1<<(CORE_PIN18_BIT))
  519. #define CORE_PIN19_BITMASK (1<<(CORE_PIN19_BIT))
  520. #define CORE_PIN20_BITMASK (1<<(CORE_PIN20_BIT))
  521. #define CORE_PIN21_BITMASK (1<<(CORE_PIN21_BIT))
  522. #define CORE_PIN22_BITMASK (1<<(CORE_PIN22_BIT))
  523. #define CORE_PIN23_BITMASK (1<<(CORE_PIN23_BIT))
  524. #define CORE_PIN24_BITMASK (1<<(CORE_PIN24_BIT))
  525. #define CORE_PIN25_BITMASK (1<<(CORE_PIN25_BIT))
  526. #define CORE_PIN26_BITMASK (1<<(CORE_PIN26_BIT))
  527. #define CORE_PIN0_PORTREG FGPIOB_PDOR
  528. #define CORE_PIN1_PORTREG FGPIOB_PDOR
  529. #define CORE_PIN2_PORTREG FGPIOD_PDOR
  530. #define CORE_PIN3_PORTREG FGPIOA_PDOR
  531. #define CORE_PIN4_PORTREG FGPIOA_PDOR
  532. #define CORE_PIN5_PORTREG FGPIOD_PDOR
  533. #define CORE_PIN6_PORTREG FGPIOD_PDOR
  534. #define CORE_PIN7_PORTREG FGPIOD_PDOR
  535. #define CORE_PIN8_PORTREG FGPIOD_PDOR
  536. #define CORE_PIN9_PORTREG FGPIOC_PDOR
  537. #define CORE_PIN10_PORTREG FGPIOC_PDOR
  538. #define CORE_PIN11_PORTREG FGPIOC_PDOR
  539. #define CORE_PIN12_PORTREG FGPIOC_PDOR
  540. #define CORE_PIN13_PORTREG FGPIOC_PDOR
  541. #define CORE_PIN14_PORTREG FGPIOD_PDOR
  542. #define CORE_PIN15_PORTREG FGPIOC_PDOR
  543. #define CORE_PIN16_PORTREG FGPIOB_PDOR
  544. #define CORE_PIN17_PORTREG FGPIOB_PDOR
  545. #define CORE_PIN18_PORTREG FGPIOB_PDOR
  546. #define CORE_PIN19_PORTREG FGPIOB_PDOR
  547. #define CORE_PIN20_PORTREG FGPIOD_PDOR
  548. #define CORE_PIN21_PORTREG FGPIOD_PDOR
  549. #define CORE_PIN22_PORTREG FGPIOC_PDOR
  550. #define CORE_PIN23_PORTREG FGPIOC_PDOR
  551. #define CORE_PIN24_PORTREG FGPIOE_PDOR
  552. #define CORE_PIN25_PORTREG FGPIOE_PDOR
  553. #define CORE_PIN26_PORTREG FGPIOE_PDOR
  554. #define CORE_PIN0_PORTSET FGPIOB_PSOR
  555. #define CORE_PIN1_PORTSET FGPIOB_PSOR
  556. #define CORE_PIN2_PORTSET FGPIOD_PSOR
  557. #define CORE_PIN3_PORTSET FGPIOA_PSOR
  558. #define CORE_PIN4_PORTSET FGPIOA_PSOR
  559. #define CORE_PIN5_PORTSET FGPIOD_PSOR
  560. #define CORE_PIN6_PORTSET FGPIOD_PSOR
  561. #define CORE_PIN7_PORTSET FGPIOD_PSOR
  562. #define CORE_PIN8_PORTSET FGPIOD_PSOR
  563. #define CORE_PIN9_PORTSET FGPIOC_PSOR
  564. #define CORE_PIN10_PORTSET FGPIOC_PSOR
  565. #define CORE_PIN11_PORTSET FGPIOC_PSOR
  566. #define CORE_PIN12_PORTSET FGPIOC_PSOR
  567. #define CORE_PIN13_PORTSET FGPIOC_PSOR
  568. #define CORE_PIN14_PORTSET FGPIOD_PSOR
  569. #define CORE_PIN15_PORTSET FGPIOC_PSOR
  570. #define CORE_PIN16_PORTSET FGPIOB_PSOR
  571. #define CORE_PIN17_PORTSET FGPIOB_PSOR
  572. #define CORE_PIN18_PORTSET FGPIOB_PSOR
  573. #define CORE_PIN19_PORTSET FGPIOB_PSOR
  574. #define CORE_PIN20_PORTSET FGPIOD_PSOR
  575. #define CORE_PIN21_PORTSET FGPIOD_PSOR
  576. #define CORE_PIN22_PORTSET FGPIOC_PSOR
  577. #define CORE_PIN23_PORTSET FGPIOC_PSOR
  578. #define CORE_PIN24_PORTSET FGPIOE_PSOR
  579. #define CORE_PIN25_PORTSET FGPIOE_PSOR
  580. #define CORE_PIN26_PORTSET FGPIOE_PSOR
  581. #define CORE_PIN0_PORTCLEAR FGPIOB_PCOR
  582. #define CORE_PIN1_PORTCLEAR FGPIOB_PCOR
  583. #define CORE_PIN2_PORTCLEAR FGPIOD_PCOR
  584. #define CORE_PIN3_PORTCLEAR FGPIOA_PCOR
  585. #define CORE_PIN4_PORTCLEAR FGPIOA_PCOR
  586. #define CORE_PIN5_PORTCLEAR FGPIOD_PCOR
  587. #define CORE_PIN6_PORTCLEAR FGPIOD_PCOR
  588. #define CORE_PIN7_PORTCLEAR FGPIOD_PCOR
  589. #define CORE_PIN8_PORTCLEAR FGPIOD_PCOR
  590. #define CORE_PIN9_PORTCLEAR FGPIOC_PCOR
  591. #define CORE_PIN10_PORTCLEAR FGPIOC_PCOR
  592. #define CORE_PIN11_PORTCLEAR FGPIOC_PCOR
  593. #define CORE_PIN12_PORTCLEAR FGPIOC_PCOR
  594. #define CORE_PIN13_PORTCLEAR FGPIOC_PCOR
  595. #define CORE_PIN14_PORTCLEAR FGPIOD_PCOR
  596. #define CORE_PIN15_PORTCLEAR FGPIOC_PCOR
  597. #define CORE_PIN16_PORTCLEAR FGPIOB_PCOR
  598. #define CORE_PIN17_PORTCLEAR FGPIOB_PCOR
  599. #define CORE_PIN18_PORTCLEAR FGPIOB_PCOR
  600. #define CORE_PIN19_PORTCLEAR FGPIOB_PCOR
  601. #define CORE_PIN20_PORTCLEAR FGPIOD_PCOR
  602. #define CORE_PIN21_PORTCLEAR FGPIOD_PCOR
  603. #define CORE_PIN22_PORTCLEAR FGPIOC_PCOR
  604. #define CORE_PIN23_PORTCLEAR FGPIOC_PCOR
  605. #define CORE_PIN24_PORTCLEAR FGPIOE_PCOR
  606. #define CORE_PIN25_PORTCLEAR FGPIOE_PCOR
  607. #define CORE_PIN26_PORTCLEAR FGPIOE_PCOR
  608. #define CORE_PIN0_DDRREG FGPIOB_PDDR
  609. #define CORE_PIN1_DDRREG FGPIOB_PDDR
  610. #define CORE_PIN2_DDRREG FGPIOD_PDDR
  611. #define CORE_PIN3_DDRREG FGPIOA_PDDR
  612. #define CORE_PIN4_DDRREG FGPIOA_PDDR
  613. #define CORE_PIN5_DDRREG FGPIOD_PDDR
  614. #define CORE_PIN6_DDRREG FGPIOD_PDDR
  615. #define CORE_PIN7_DDRREG FGPIOD_PDDR
  616. #define CORE_PIN8_DDRREG FGPIOD_PDDR
  617. #define CORE_PIN9_DDRREG FGPIOC_PDDR
  618. #define CORE_PIN10_DDRREG FGPIOC_PDDR
  619. #define CORE_PIN11_DDRREG FGPIOC_PDDR
  620. #define CORE_PIN12_DDRREG FGPIOC_PDDR
  621. #define CORE_PIN13_DDRREG FGPIOC_PDDR
  622. #define CORE_PIN14_DDRREG FGPIOD_PDDR
  623. #define CORE_PIN15_DDRREG FGPIOC_PDDR
  624. #define CORE_PIN16_DDRREG FGPIOB_PDDR
  625. #define CORE_PIN17_DDRREG FGPIOB_PDDR
  626. #define CORE_PIN18_DDRREG FGPIOB_PDDR
  627. #define CORE_PIN19_DDRREG FGPIOB_PDDR
  628. #define CORE_PIN20_DDRREG FGPIOD_PDDR
  629. #define CORE_PIN21_DDRREG FGPIOD_PDDR
  630. #define CORE_PIN22_DDRREG FGPIOC_PDDR
  631. #define CORE_PIN23_DDRREG FGPIOC_PDDR
  632. #define CORE_PIN24_DDRREG FGPIOE_PDDR
  633. #define CORE_PIN25_DDRREG FGPIOE_PDDR
  634. #define CORE_PIN26_DDRREG FGPIOE_PDDR
  635. #define CORE_PIN0_PINREG FGPIOB_PDIR
  636. #define CORE_PIN1_PINREG FGPIOB_PDIR
  637. #define CORE_PIN2_PINREG FGPIOD_PDIR
  638. #define CORE_PIN3_PINREG FGPIOA_PDIR
  639. #define CORE_PIN4_PINREG FGPIOA_PDIR
  640. #define CORE_PIN5_PINREG FGPIOD_PDIR
  641. #define CORE_PIN6_PINREG FGPIOD_PDIR
  642. #define CORE_PIN7_PINREG FGPIOD_PDIR
  643. #define CORE_PIN8_PINREG FGPIOD_PDIR
  644. #define CORE_PIN9_PINREG FGPIOC_PDIR
  645. #define CORE_PIN10_PINREG FGPIOC_PDIR
  646. #define CORE_PIN11_PINREG FGPIOC_PDIR
  647. #define CORE_PIN12_PINREG FGPIOC_PDIR
  648. #define CORE_PIN13_PINREG FGPIOC_PDIR
  649. #define CORE_PIN14_PINREG FGPIOD_PDIR
  650. #define CORE_PIN15_PINREG FGPIOC_PDIR
  651. #define CORE_PIN16_PINREG FGPIOB_PDIR
  652. #define CORE_PIN17_PINREG FGPIOB_PDIR
  653. #define CORE_PIN18_PINREG FGPIOB_PDIR
  654. #define CORE_PIN19_PINREG FGPIOB_PDIR
  655. #define CORE_PIN20_PINREG FGPIOD_PDIR
  656. #define CORE_PIN21_PINREG FGPIOD_PDIR
  657. #define CORE_PIN22_PINREG FGPIOC_PDIR
  658. #define CORE_PIN23_PINREG FGPIOC_PDIR
  659. #define CORE_PIN24_PINREG FGPIOE_PDIR
  660. #define CORE_PIN25_PINREG FGPIOE_PDIR
  661. #define CORE_PIN26_PINREG FGPIOE_PDIR
  662. #define CORE_PIN0_CONFIG PORTB_PCR16
  663. #define CORE_PIN1_CONFIG PORTB_PCR17
  664. #define CORE_PIN2_CONFIG PORTD_PCR0
  665. #define CORE_PIN3_CONFIG PORTA_PCR1
  666. #define CORE_PIN4_CONFIG PORTA_PCR2
  667. #define CORE_PIN5_CONFIG PORTD_PCR7
  668. #define CORE_PIN6_CONFIG PORTD_PCR4
  669. #define CORE_PIN7_CONFIG PORTD_PCR2
  670. #define CORE_PIN8_CONFIG PORTD_PCR3
  671. #define CORE_PIN9_CONFIG PORTC_PCR3
  672. #define CORE_PIN10_CONFIG PORTC_PCR4
  673. #define CORE_PIN11_CONFIG PORTC_PCR6
  674. #define CORE_PIN12_CONFIG PORTC_PCR7
  675. #define CORE_PIN13_CONFIG PORTC_PCR5
  676. #define CORE_PIN14_CONFIG PORTD_PCR1
  677. #define CORE_PIN15_CONFIG PORTC_PCR0
  678. #define CORE_PIN16_CONFIG PORTB_PCR0
  679. #define CORE_PIN17_CONFIG PORTB_PCR1
  680. #define CORE_PIN18_CONFIG PORTB_PCR3
  681. #define CORE_PIN19_CONFIG PORTB_PCR2
  682. #define CORE_PIN20_CONFIG PORTD_PCR5
  683. #define CORE_PIN21_CONFIG PORTD_PCR6
  684. #define CORE_PIN22_CONFIG PORTC_PCR1
  685. #define CORE_PIN23_CONFIG PORTC_PCR2
  686. #define CORE_PIN24_CONFIG PORTE_PCR20
  687. #define CORE_PIN25_CONFIG PORTE_PCR21
  688. #define CORE_PIN26_CONFIG PORTE_PCR30
  689. #define CORE_ADC0_PIN 14
  690. #define CORE_ADC1_PIN 15
  691. #define CORE_ADC2_PIN 16
  692. #define CORE_ADC3_PIN 17
  693. #define CORE_ADC4_PIN 18
  694. #define CORE_ADC5_PIN 19
  695. #define CORE_ADC6_PIN 20
  696. #define CORE_ADC7_PIN 21
  697. #define CORE_ADC8_PIN 22
  698. #define CORE_ADC9_PIN 23
  699. #define CORE_ADC10_PIN 24
  700. #define CORE_ADC11_PIN 25
  701. #define CORE_ADC12_PIN 26
  702. #define CORE_RXD0_PIN 0
  703. #define CORE_TXD0_PIN 1
  704. #define CORE_RXD1_PIN 9
  705. #define CORE_TXD1_PIN 10
  706. #define CORE_RXD2_PIN 7
  707. #define CORE_TXD2_PIN 8
  708. #define CORE_INT2_PIN 2
  709. #define CORE_INT3_PIN 3
  710. #define CORE_INT4_PIN 4
  711. #define CORE_INT5_PIN 5
  712. #define CORE_INT6_PIN 6
  713. #define CORE_INT7_PIN 7
  714. #define CORE_INT8_PIN 8
  715. #define CORE_INT9_PIN 9
  716. #define CORE_INT10_PIN 10
  717. #define CORE_INT11_PIN 11
  718. #define CORE_INT12_PIN 12
  719. #define CORE_INT13_PIN 13
  720. #define CORE_INT14_PIN 14
  721. #define CORE_INT15_PIN 15
  722. #define CORE_INT20_PIN 20
  723. #define CORE_INT21_PIN 21
  724. #define CORE_INT22_PIN 22
  725. #define CORE_INT23_PIN 23
  726. #elif defined(__MK64FX512__) || defined(__MK66FX1M0__)
  727. #define CORE_PIN0_BIT 16
  728. #define CORE_PIN1_BIT 17
  729. #define CORE_PIN2_BIT 0
  730. #define CORE_PIN3_BIT 12
  731. #define CORE_PIN4_BIT 13
  732. #define CORE_PIN5_BIT 7
  733. #define CORE_PIN6_BIT 4
  734. #define CORE_PIN7_BIT 2
  735. #define CORE_PIN8_BIT 3
  736. #define CORE_PIN9_BIT 3
  737. #define CORE_PIN10_BIT 4
  738. #define CORE_PIN11_BIT 6
  739. #define CORE_PIN12_BIT 7
  740. #define CORE_PIN13_BIT 5
  741. #define CORE_PIN14_BIT 1
  742. #define CORE_PIN15_BIT 0
  743. #define CORE_PIN16_BIT 0
  744. #define CORE_PIN17_BIT 1
  745. #define CORE_PIN18_BIT 3
  746. #define CORE_PIN19_BIT 2
  747. #define CORE_PIN20_BIT 5
  748. #define CORE_PIN21_BIT 6
  749. #define CORE_PIN22_BIT 1
  750. #define CORE_PIN23_BIT 2
  751. #define CORE_PIN24_BIT 26
  752. #define CORE_PIN25_BIT 5
  753. #define CORE_PIN26_BIT 14
  754. #define CORE_PIN27_BIT 15
  755. #define CORE_PIN28_BIT 16
  756. #define CORE_PIN29_BIT 18
  757. #define CORE_PIN30_BIT 19
  758. #define CORE_PIN31_BIT 10
  759. #define CORE_PIN32_BIT 11
  760. #define CORE_PIN33_BIT 24
  761. #define CORE_PIN34_BIT 25
  762. #define CORE_PIN35_BIT 8
  763. #define CORE_PIN36_BIT 9
  764. #define CORE_PIN37_BIT 10
  765. #define CORE_PIN38_BIT 11
  766. #define CORE_PIN39_BIT 17
  767. #define CORE_PIN40_BIT 28
  768. #define CORE_PIN41_BIT 29
  769. #define CORE_PIN42_BIT 26
  770. #define CORE_PIN43_BIT 20
  771. #define CORE_PIN44_BIT 22
  772. #define CORE_PIN45_BIT 23
  773. #define CORE_PIN46_BIT 21
  774. #define CORE_PIN47_BIT 8
  775. #define CORE_PIN48_BIT 9
  776. #define CORE_PIN49_BIT 4
  777. #define CORE_PIN50_BIT 5
  778. #define CORE_PIN51_BIT 14
  779. #define CORE_PIN52_BIT 13
  780. #define CORE_PIN53_BIT 12
  781. #define CORE_PIN54_BIT 15
  782. #define CORE_PIN55_BIT 11
  783. #define CORE_PIN56_BIT 10
  784. #define CORE_PIN57_BIT 11
  785. #define CORE_PIN58_BIT 0
  786. #define CORE_PIN59_BIT 1
  787. #define CORE_PIN60_BIT 2
  788. #define CORE_PIN61_BIT 3
  789. #define CORE_PIN62_BIT 4
  790. #define CORE_PIN63_BIT 5
  791. #define CORE_PIN0_BITMASK (1<<(CORE_PIN0_BIT))
  792. #define CORE_PIN1_BITMASK (1<<(CORE_PIN1_BIT))
  793. #define CORE_PIN2_BITMASK (1<<(CORE_PIN2_BIT))
  794. #define CORE_PIN3_BITMASK (1<<(CORE_PIN3_BIT))
  795. #define CORE_PIN4_BITMASK (1<<(CORE_PIN4_BIT))
  796. #define CORE_PIN5_BITMASK (1<<(CORE_PIN5_BIT))
  797. #define CORE_PIN6_BITMASK (1<<(CORE_PIN6_BIT))
  798. #define CORE_PIN7_BITMASK (1<<(CORE_PIN7_BIT))
  799. #define CORE_PIN8_BITMASK (1<<(CORE_PIN8_BIT))
  800. #define CORE_PIN9_BITMASK (1<<(CORE_PIN9_BIT))
  801. #define CORE_PIN10_BITMASK (1<<(CORE_PIN10_BIT))
  802. #define CORE_PIN11_BITMASK (1<<(CORE_PIN11_BIT))
  803. #define CORE_PIN12_BITMASK (1<<(CORE_PIN12_BIT))
  804. #define CORE_PIN13_BITMASK (1<<(CORE_PIN13_BIT))
  805. #define CORE_PIN14_BITMASK (1<<(CORE_PIN14_BIT))
  806. #define CORE_PIN15_BITMASK (1<<(CORE_PIN15_BIT))
  807. #define CORE_PIN16_BITMASK (1<<(CORE_PIN16_BIT))
  808. #define CORE_PIN17_BITMASK (1<<(CORE_PIN17_BIT))
  809. #define CORE_PIN18_BITMASK (1<<(CORE_PIN18_BIT))
  810. #define CORE_PIN19_BITMASK (1<<(CORE_PIN19_BIT))
  811. #define CORE_PIN20_BITMASK (1<<(CORE_PIN20_BIT))
  812. #define CORE_PIN21_BITMASK (1<<(CORE_PIN21_BIT))
  813. #define CORE_PIN22_BITMASK (1<<(CORE_PIN22_BIT))
  814. #define CORE_PIN23_BITMASK (1<<(CORE_PIN23_BIT))
  815. #define CORE_PIN24_BITMASK (1<<(CORE_PIN24_BIT))
  816. #define CORE_PIN25_BITMASK (1<<(CORE_PIN25_BIT))
  817. #define CORE_PIN26_BITMASK (1<<(CORE_PIN26_BIT))
  818. #define CORE_PIN27_BITMASK (1<<(CORE_PIN27_BIT))
  819. #define CORE_PIN28_BITMASK (1<<(CORE_PIN28_BIT))
  820. #define CORE_PIN29_BITMASK (1<<(CORE_PIN29_BIT))
  821. #define CORE_PIN30_BITMASK (1<<(CORE_PIN30_BIT))
  822. #define CORE_PIN31_BITMASK (1<<(CORE_PIN31_BIT))
  823. #define CORE_PIN32_BITMASK (1<<(CORE_PIN32_BIT))
  824. #define CORE_PIN33_BITMASK (1<<(CORE_PIN33_BIT))
  825. #define CORE_PIN34_BITMASK (1<<(CORE_PIN34_BIT))
  826. #define CORE_PIN35_BITMASK (1<<(CORE_PIN35_BIT))
  827. #define CORE_PIN36_BITMASK (1<<(CORE_PIN36_BIT))
  828. #define CORE_PIN37_BITMASK (1<<(CORE_PIN37_BIT))
  829. #define CORE_PIN38_BITMASK (1<<(CORE_PIN38_BIT))
  830. #define CORE_PIN39_BITMASK (1<<(CORE_PIN39_BIT))
  831. #define CORE_PIN40_BITMASK (1<<(CORE_PIN40_BIT))
  832. #define CORE_PIN41_BITMASK (1<<(CORE_PIN41_BIT))
  833. #define CORE_PIN42_BITMASK (1<<(CORE_PIN42_BIT))
  834. #define CORE_PIN43_BITMASK (1<<(CORE_PIN43_BIT))
  835. #define CORE_PIN44_BITMASK (1<<(CORE_PIN44_BIT))
  836. #define CORE_PIN45_BITMASK (1<<(CORE_PIN45_BIT))
  837. #define CORE_PIN46_BITMASK (1<<(CORE_PIN46_BIT))
  838. #define CORE_PIN47_BITMASK (1<<(CORE_PIN47_BIT))
  839. #define CORE_PIN48_BITMASK (1<<(CORE_PIN48_BIT))
  840. #define CORE_PIN49_BITMASK (1<<(CORE_PIN49_BIT))
  841. #define CORE_PIN50_BITMASK (1<<(CORE_PIN50_BIT))
  842. #define CORE_PIN51_BITMASK (1<<(CORE_PIN51_BIT))
  843. #define CORE_PIN52_BITMASK (1<<(CORE_PIN52_BIT))
  844. #define CORE_PIN53_BITMASK (1<<(CORE_PIN53_BIT))
  845. #define CORE_PIN54_BITMASK (1<<(CORE_PIN54_BIT))
  846. #define CORE_PIN55_BITMASK (1<<(CORE_PIN55_BIT))
  847. #define CORE_PIN56_BITMASK (1<<(CORE_PIN56_BIT))
  848. #define CORE_PIN57_BITMASK (1<<(CORE_PIN57_BIT))
  849. #define CORE_PIN58_BITMASK (1<<(CORE_PIN58_BIT))
  850. #define CORE_PIN59_BITMASK (1<<(CORE_PIN59_BIT))
  851. #define CORE_PIN60_BITMASK (1<<(CORE_PIN60_BIT))
  852. #define CORE_PIN61_BITMASK (1<<(CORE_PIN61_BIT))
  853. #define CORE_PIN62_BITMASK (1<<(CORE_PIN62_BIT))
  854. #define CORE_PIN63_BITMASK (1<<(CORE_PIN63_BIT))
  855. #define CORE_PIN0_PORTREG GPIOB_PDOR
  856. #define CORE_PIN1_PORTREG GPIOB_PDOR
  857. #define CORE_PIN2_PORTREG GPIOD_PDOR
  858. #define CORE_PIN3_PORTREG GPIOA_PDOR
  859. #define CORE_PIN4_PORTREG GPIOA_PDOR
  860. #define CORE_PIN5_PORTREG GPIOD_PDOR
  861. #define CORE_PIN6_PORTREG GPIOD_PDOR
  862. #define CORE_PIN7_PORTREG GPIOD_PDOR
  863. #define CORE_PIN8_PORTREG GPIOD_PDOR
  864. #define CORE_PIN9_PORTREG GPIOC_PDOR
  865. #define CORE_PIN10_PORTREG GPIOC_PDOR
  866. #define CORE_PIN11_PORTREG GPIOC_PDOR
  867. #define CORE_PIN12_PORTREG GPIOC_PDOR
  868. #define CORE_PIN13_PORTREG GPIOC_PDOR
  869. #define CORE_PIN14_PORTREG GPIOD_PDOR
  870. #define CORE_PIN15_PORTREG GPIOC_PDOR
  871. #define CORE_PIN16_PORTREG GPIOB_PDOR
  872. #define CORE_PIN17_PORTREG GPIOB_PDOR
  873. #define CORE_PIN18_PORTREG GPIOB_PDOR
  874. #define CORE_PIN19_PORTREG GPIOB_PDOR
  875. #define CORE_PIN20_PORTREG GPIOD_PDOR
  876. #define CORE_PIN21_PORTREG GPIOD_PDOR
  877. #define CORE_PIN22_PORTREG GPIOC_PDOR
  878. #define CORE_PIN23_PORTREG GPIOC_PDOR
  879. #define CORE_PIN24_PORTREG GPIOE_PDOR
  880. #define CORE_PIN25_PORTREG GPIOA_PDOR
  881. #define CORE_PIN26_PORTREG GPIOA_PDOR
  882. #define CORE_PIN27_PORTREG GPIOA_PDOR
  883. #define CORE_PIN28_PORTREG GPIOA_PDOR
  884. #define CORE_PIN29_PORTREG GPIOB_PDOR
  885. #define CORE_PIN30_PORTREG GPIOB_PDOR
  886. #define CORE_PIN31_PORTREG GPIOB_PDOR
  887. #define CORE_PIN32_PORTREG GPIOB_PDOR
  888. #define CORE_PIN33_PORTREG GPIOE_PDOR
  889. #define CORE_PIN34_PORTREG GPIOE_PDOR
  890. #define CORE_PIN35_PORTREG GPIOC_PDOR
  891. #define CORE_PIN36_PORTREG GPIOC_PDOR
  892. #define CORE_PIN37_PORTREG GPIOC_PDOR
  893. #define CORE_PIN38_PORTREG GPIOC_PDOR
  894. #define CORE_PIN39_PORTREG GPIOA_PDOR
  895. #define CORE_PIN40_PORTREG GPIOA_PDOR
  896. #define CORE_PIN41_PORTREG GPIOA_PDOR
  897. #define CORE_PIN42_PORTREG GPIOA_PDOR
  898. #define CORE_PIN43_PORTREG GPIOB_PDOR
  899. #define CORE_PIN44_PORTREG GPIOB_PDOR
  900. #define CORE_PIN45_PORTREG GPIOB_PDOR
  901. #define CORE_PIN46_PORTREG GPIOB_PDOR
  902. #define CORE_PIN47_PORTREG GPIOD_PDOR
  903. #define CORE_PIN48_PORTREG GPIOD_PDOR
  904. #define CORE_PIN49_PORTREG GPIOB_PDOR
  905. #define CORE_PIN50_PORTREG GPIOB_PDOR
  906. #define CORE_PIN51_PORTREG GPIOD_PDOR
  907. #define CORE_PIN52_PORTREG GPIOD_PDOR
  908. #define CORE_PIN53_PORTREG GPIOD_PDOR
  909. #define CORE_PIN54_PORTREG GPIOD_PDOR
  910. #define CORE_PIN55_PORTREG GPIOD_PDOR
  911. #define CORE_PIN56_PORTREG GPIOE_PDOR
  912. #define CORE_PIN57_PORTREG GPIOE_PDOR
  913. #define CORE_PIN58_PORTREG GPIOE_PDOR
  914. #define CORE_PIN59_PORTREG GPIOE_PDOR
  915. #define CORE_PIN60_PORTREG GPIOE_PDOR
  916. #define CORE_PIN61_PORTREG GPIOE_PDOR
  917. #define CORE_PIN62_PORTREG GPIOE_PDOR
  918. #define CORE_PIN63_PORTREG GPIOE_PDOR
  919. #define CORE_PIN0_PORTSET GPIOB_PSOR
  920. #define CORE_PIN1_PORTSET GPIOB_PSOR
  921. #define CORE_PIN2_PORTSET GPIOD_PSOR
  922. #define CORE_PIN3_PORTSET GPIOA_PSOR
  923. #define CORE_PIN4_PORTSET GPIOA_PSOR
  924. #define CORE_PIN5_PORTSET GPIOD_PSOR
  925. #define CORE_PIN6_PORTSET GPIOD_PSOR
  926. #define CORE_PIN7_PORTSET GPIOD_PSOR
  927. #define CORE_PIN8_PORTSET GPIOD_PSOR
  928. #define CORE_PIN9_PORTSET GPIOC_PSOR
  929. #define CORE_PIN10_PORTSET GPIOC_PSOR
  930. #define CORE_PIN11_PORTSET GPIOC_PSOR
  931. #define CORE_PIN12_PORTSET GPIOC_PSOR
  932. #define CORE_PIN13_PORTSET GPIOC_PSOR
  933. #define CORE_PIN14_PORTSET GPIOD_PSOR
  934. #define CORE_PIN15_PORTSET GPIOC_PSOR
  935. #define CORE_PIN16_PORTSET GPIOB_PSOR
  936. #define CORE_PIN17_PORTSET GPIOB_PSOR
  937. #define CORE_PIN18_PORTSET GPIOB_PSOR
  938. #define CORE_PIN19_PORTSET GPIOB_PSOR
  939. #define CORE_PIN20_PORTSET GPIOD_PSOR
  940. #define CORE_PIN21_PORTSET GPIOD_PSOR
  941. #define CORE_PIN22_PORTSET GPIOC_PSOR
  942. #define CORE_PIN23_PORTSET GPIOC_PSOR
  943. #define CORE_PIN24_PORTSET GPIOE_PSOR
  944. #define CORE_PIN25_PORTSET GPIOA_PSOR
  945. #define CORE_PIN26_PORTSET GPIOA_PSOR
  946. #define CORE_PIN27_PORTSET GPIOA_PSOR
  947. #define CORE_PIN28_PORTSET GPIOA_PSOR
  948. #define CORE_PIN29_PORTSET GPIOB_PSOR
  949. #define CORE_PIN30_PORTSET GPIOB_PSOR
  950. #define CORE_PIN31_PORTSET GPIOB_PSOR
  951. #define CORE_PIN32_PORTSET GPIOB_PSOR
  952. #define CORE_PIN33_PORTSET GPIOE_PSOR
  953. #define CORE_PIN34_PORTSET GPIOE_PSOR
  954. #define CORE_PIN35_PORTSET GPIOC_PSOR
  955. #define CORE_PIN36_PORTSET GPIOC_PSOR
  956. #define CORE_PIN37_PORTSET GPIOC_PSOR
  957. #define CORE_PIN38_PORTSET GPIOC_PSOR
  958. #define CORE_PIN39_PORTSET GPIOA_PSOR
  959. #define CORE_PIN40_PORTSET GPIOA_PSOR
  960. #define CORE_PIN41_PORTSET GPIOA_PSOR
  961. #define CORE_PIN42_PORTSET GPIOA_PSOR
  962. #define CORE_PIN43_PORTSET GPIOB_PSOR
  963. #define CORE_PIN44_PORTSET GPIOB_PSOR
  964. #define CORE_PIN45_PORTSET GPIOB_PSOR
  965. #define CORE_PIN46_PORTSET GPIOB_PSOR
  966. #define CORE_PIN47_PORTSET GPIOD_PSOR
  967. #define CORE_PIN48_PORTSET GPIOD_PSOR
  968. #define CORE_PIN49_PORTSET GPIOB_PSOR
  969. #define CORE_PIN50_PORTSET GPIOB_PSOR
  970. #define CORE_PIN51_PORTSET GPIOD_PSOR
  971. #define CORE_PIN52_PORTSET GPIOD_PSOR
  972. #define CORE_PIN53_PORTSET GPIOD_PSOR
  973. #define CORE_PIN54_PORTSET GPIOD_PSOR
  974. #define CORE_PIN55_PORTSET GPIOD_PSOR
  975. #define CORE_PIN56_PORTSET GPIOE_PSOR
  976. #define CORE_PIN57_PORTSET GPIOE_PSOR
  977. #define CORE_PIN58_PORTSET GPIOE_PSOR
  978. #define CORE_PIN59_PORTSET GPIOE_PSOR
  979. #define CORE_PIN60_PORTSET GPIOE_PSOR
  980. #define CORE_PIN61_PORTSET GPIOE_PSOR
  981. #define CORE_PIN62_PORTSET GPIOE_PSOR
  982. #define CORE_PIN63_PORTSET GPIOE_PSOR
  983. #define CORE_PIN0_PORTTOGGLE GPIOB_PTOR
  984. #define CORE_PIN1_PORTTOGGLE GPIOB_PTOR
  985. #define CORE_PIN2_PORTTOGGLE GPIOD_PTOR
  986. #define CORE_PIN3_PORTTOGGLE GPIOA_PTOR
  987. #define CORE_PIN4_PORTTOGGLE GPIOA_PTOR
  988. #define CORE_PIN5_PORTTOGGLE GPIOD_PTOR
  989. #define CORE_PIN6_PORTTOGGLE GPIOD_PTOR
  990. #define CORE_PIN7_PORTTOGGLE GPIOD_PTOR
  991. #define CORE_PIN8_PORTTOGGLE GPIOD_PTOR
  992. #define CORE_PIN9_PORTTOGGLE GPIOC_PTOR
  993. #define CORE_PIN10_PORTTOGGLE GPIOC_PTOR
  994. #define CORE_PIN11_PORTTOGGLE GPIOC_PTOR
  995. #define CORE_PIN12_PORTTOGGLE GPIOC_PTOR
  996. #define CORE_PIN13_PORTTOGGLE GPIOC_PTOR
  997. #define CORE_PIN14_PORTTOGGLE GPIOD_PTOR
  998. #define CORE_PIN15_PORTTOGGLE GPIOC_PTOR
  999. #define CORE_PIN16_PORTTOGGLE GPIOB_PTOR
  1000. #define CORE_PIN17_PORTTOGGLE GPIOB_PTOR
  1001. #define CORE_PIN18_PORTTOGGLE GPIOB_PTOR
  1002. #define CORE_PIN19_PORTTOGGLE GPIOB_PTOR
  1003. #define CORE_PIN20_PORTTOGGLE GPIOD_PTOR
  1004. #define CORE_PIN21_PORTTOGGLE GPIOD_PTOR
  1005. #define CORE_PIN22_PORTTOGGLE GPIOC_PTOR
  1006. #define CORE_PIN23_PORTTOGGLE GPIOC_PTOR
  1007. #define CORE_PIN24_PORTTOGGLE GPIOE_PTOR
  1008. #define CORE_PIN25_PORTTOGGLE GPIOA_PTOR
  1009. #define CORE_PIN26_PORTTOGGLE GPIOA_PTOR
  1010. #define CORE_PIN27_PORTTOGGLE GPIOA_PTOR
  1011. #define CORE_PIN28_PORTTOGGLE GPIOA_PTOR
  1012. #define CORE_PIN29_PORTTOGGLE GPIOB_PTOR
  1013. #define CORE_PIN30_PORTTOGGLE GPIOB_PTOR
  1014. #define CORE_PIN31_PORTTOGGLE GPIOB_PTOR
  1015. #define CORE_PIN32_PORTTOGGLE GPIOB_PTOR
  1016. #define CORE_PIN33_PORTTOGGLE GPIOE_PTOR
  1017. #define CORE_PIN34_PORTTOGGLE GPIOE_PTOR
  1018. #define CORE_PIN35_PORTTOGGLE GPIOC_PTOR
  1019. #define CORE_PIN36_PORTTOGGLE GPIOC_PTOR
  1020. #define CORE_PIN37_PORTTOGGLE GPIOC_PTOR
  1021. #define CORE_PIN38_PORTTOGGLE GPIOC_PTOR
  1022. #define CORE_PIN39_PORTTOGGLE GPIOA_PTOR
  1023. #define CORE_PIN40_PORTTOGGLE GPIOA_PTOR
  1024. #define CORE_PIN41_PORTTOGGLE GPIOA_PTOR
  1025. #define CORE_PIN42_PORTTOGGLE GPIOA_PTOR
  1026. #define CORE_PIN43_PORTTOGGLE GPIOB_PTOR
  1027. #define CORE_PIN44_PORTTOGGLE GPIOB_PTOR
  1028. #define CORE_PIN45_PORTTOGGLE GPIOB_PTOR
  1029. #define CORE_PIN46_PORTTOGGLE GPIOB_PTOR
  1030. #define CORE_PIN47_PORTTOGGLE GPIOD_PTOR
  1031. #define CORE_PIN48_PORTTOGGLE GPIOD_PTOR
  1032. #define CORE_PIN49_PORTTOGGLE GPIOB_PTOR
  1033. #define CORE_PIN50_PORTTOGGLE GPIOB_PTOR
  1034. #define CORE_PIN51_PORTTOGGLE GPIOD_PTOR
  1035. #define CORE_PIN52_PORTTOGGLE GPIOD_PTOR
  1036. #define CORE_PIN53_PORTTOGGLE GPIOD_PTOR
  1037. #define CORE_PIN54_PORTTOGGLE GPIOD_PTOR
  1038. #define CORE_PIN55_PORTTOGGLE GPIOD_PTOR
  1039. #define CORE_PIN56_PORTTOGGLE GPIOE_PTOR
  1040. #define CORE_PIN57_PORTTOGGLE GPIOE_PTOR
  1041. #define CORE_PIN58_PORTTOGGLE GPIOE_PTOR
  1042. #define CORE_PIN59_PORTTOGGLE GPIOE_PTOR
  1043. #define CORE_PIN60_PORTTOGGLE GPIOE_PTOR
  1044. #define CORE_PIN61_PORTTOGGLE GPIOE_PTOR
  1045. #define CORE_PIN62_PORTTOGGLE GPIOE_PTOR
  1046. #define CORE_PIN63_PORTTOGGLE GPIOE_PTOR
  1047. #define CORE_PIN0_PORTCLEAR GPIOB_PCOR
  1048. #define CORE_PIN1_PORTCLEAR GPIOB_PCOR
  1049. #define CORE_PIN2_PORTCLEAR GPIOD_PCOR
  1050. #define CORE_PIN3_PORTCLEAR GPIOA_PCOR
  1051. #define CORE_PIN4_PORTCLEAR GPIOA_PCOR
  1052. #define CORE_PIN5_PORTCLEAR GPIOD_PCOR
  1053. #define CORE_PIN6_PORTCLEAR GPIOD_PCOR
  1054. #define CORE_PIN7_PORTCLEAR GPIOD_PCOR
  1055. #define CORE_PIN8_PORTCLEAR GPIOD_PCOR
  1056. #define CORE_PIN9_PORTCLEAR GPIOC_PCOR
  1057. #define CORE_PIN10_PORTCLEAR GPIOC_PCOR
  1058. #define CORE_PIN11_PORTCLEAR GPIOC_PCOR
  1059. #define CORE_PIN12_PORTCLEAR GPIOC_PCOR
  1060. #define CORE_PIN13_PORTCLEAR GPIOC_PCOR
  1061. #define CORE_PIN14_PORTCLEAR GPIOD_PCOR
  1062. #define CORE_PIN15_PORTCLEAR GPIOC_PCOR
  1063. #define CORE_PIN16_PORTCLEAR GPIOB_PCOR
  1064. #define CORE_PIN17_PORTCLEAR GPIOB_PCOR
  1065. #define CORE_PIN18_PORTCLEAR GPIOB_PCOR
  1066. #define CORE_PIN19_PORTCLEAR GPIOB_PCOR
  1067. #define CORE_PIN20_PORTCLEAR GPIOD_PCOR
  1068. #define CORE_PIN21_PORTCLEAR GPIOD_PCOR
  1069. #define CORE_PIN22_PORTCLEAR GPIOC_PCOR
  1070. #define CORE_PIN23_PORTCLEAR GPIOC_PCOR
  1071. #define CORE_PIN24_PORTCLEAR GPIOE_PCOR
  1072. #define CORE_PIN25_PORTCLEAR GPIOA_PCOR
  1073. #define CORE_PIN26_PORTCLEAR GPIOA_PCOR
  1074. #define CORE_PIN27_PORTCLEAR GPIOA_PCOR
  1075. #define CORE_PIN28_PORTCLEAR GPIOA_PCOR
  1076. #define CORE_PIN29_PORTCLEAR GPIOB_PCOR
  1077. #define CORE_PIN30_PORTCLEAR GPIOB_PCOR
  1078. #define CORE_PIN31_PORTCLEAR GPIOB_PCOR
  1079. #define CORE_PIN32_PORTCLEAR GPIOB_PCOR
  1080. #define CORE_PIN33_PORTCLEAR GPIOE_PCOR
  1081. #define CORE_PIN34_PORTCLEAR GPIOE_PCOR
  1082. #define CORE_PIN35_PORTCLEAR GPIOC_PCOR
  1083. #define CORE_PIN36_PORTCLEAR GPIOC_PCOR
  1084. #define CORE_PIN37_PORTCLEAR GPIOC_PCOR
  1085. #define CORE_PIN38_PORTCLEAR GPIOC_PCOR
  1086. #define CORE_PIN39_PORTCLEAR GPIOA_PCOR
  1087. #define CORE_PIN40_PORTCLEAR GPIOA_PCOR
  1088. #define CORE_PIN41_PORTCLEAR GPIOA_PCOR
  1089. #define CORE_PIN42_PORTCLEAR GPIOA_PCOR
  1090. #define CORE_PIN43_PORTCLEAR GPIOB_PCOR
  1091. #define CORE_PIN44_PORTCLEAR GPIOB_PCOR
  1092. #define CORE_PIN45_PORTCLEAR GPIOB_PCOR
  1093. #define CORE_PIN46_PORTCLEAR GPIOB_PCOR
  1094. #define CORE_PIN47_PORTCLEAR GPIOD_PCOR
  1095. #define CORE_PIN48_PORTCLEAR GPIOD_PCOR
  1096. #define CORE_PIN49_PORTCLEAR GPIOB_PCOR
  1097. #define CORE_PIN50_PORTCLEAR GPIOB_PCOR
  1098. #define CORE_PIN51_PORTCLEAR GPIOD_PCOR
  1099. #define CORE_PIN52_PORTCLEAR GPIOD_PCOR
  1100. #define CORE_PIN53_PORTCLEAR GPIOD_PCOR
  1101. #define CORE_PIN54_PORTCLEAR GPIOD_PCOR
  1102. #define CORE_PIN55_PORTCLEAR GPIOD_PCOR
  1103. #define CORE_PIN56_PORTCLEAR GPIOE_PCOR
  1104. #define CORE_PIN57_PORTCLEAR GPIOE_PCOR
  1105. #define CORE_PIN58_PORTCLEAR GPIOE_PCOR
  1106. #define CORE_PIN59_PORTCLEAR GPIOE_PCOR
  1107. #define CORE_PIN60_PORTCLEAR GPIOE_PCOR
  1108. #define CORE_PIN61_PORTCLEAR GPIOE_PCOR
  1109. #define CORE_PIN62_PORTCLEAR GPIOE_PCOR
  1110. #define CORE_PIN63_PORTCLEAR GPIOE_PCOR
  1111. #define CORE_PIN0_DDRREG GPIOB_PDDR
  1112. #define CORE_PIN1_DDRREG GPIOB_PDDR
  1113. #define CORE_PIN2_DDRREG GPIOD_PDDR
  1114. #define CORE_PIN3_DDRREG GPIOA_PDDR
  1115. #define CORE_PIN4_DDRREG GPIOA_PDDR
  1116. #define CORE_PIN5_DDRREG GPIOD_PDDR
  1117. #define CORE_PIN6_DDRREG GPIOD_PDDR
  1118. #define CORE_PIN7_DDRREG GPIOD_PDDR
  1119. #define CORE_PIN8_DDRREG GPIOD_PDDR
  1120. #define CORE_PIN9_DDRREG GPIOC_PDDR
  1121. #define CORE_PIN10_DDRREG GPIOC_PDDR
  1122. #define CORE_PIN11_DDRREG GPIOC_PDDR
  1123. #define CORE_PIN12_DDRREG GPIOC_PDDR
  1124. #define CORE_PIN13_DDRREG GPIOC_PDDR
  1125. #define CORE_PIN14_DDRREG GPIOD_PDDR
  1126. #define CORE_PIN15_DDRREG GPIOC_PDDR
  1127. #define CORE_PIN16_DDRREG GPIOB_PDDR
  1128. #define CORE_PIN17_DDRREG GPIOB_PDDR
  1129. #define CORE_PIN18_DDRREG GPIOB_PDDR
  1130. #define CORE_PIN19_DDRREG GPIOB_PDDR
  1131. #define CORE_PIN20_DDRREG GPIOD_PDDR
  1132. #define CORE_PIN21_DDRREG GPIOD_PDDR
  1133. #define CORE_PIN22_DDRREG GPIOC_PDDR
  1134. #define CORE_PIN23_DDRREG GPIOC_PDDR
  1135. #define CORE_PIN24_DDRREG GPIOE_PDDR
  1136. #define CORE_PIN25_DDRREG GPIOA_PDDR
  1137. #define CORE_PIN26_DDRREG GPIOA_PDDR
  1138. #define CORE_PIN27_DDRREG GPIOA_PDDR
  1139. #define CORE_PIN28_DDRREG GPIOA_PDDR
  1140. #define CORE_PIN29_DDRREG GPIOB_PDDR
  1141. #define CORE_PIN30_DDRREG GPIOB_PDDR
  1142. #define CORE_PIN31_DDRREG GPIOB_PDDR
  1143. #define CORE_PIN32_DDRREG GPIOB_PDDR
  1144. #define CORE_PIN33_DDRREG GPIOE_PDDR
  1145. #define CORE_PIN34_DDRREG GPIOE_PDDR
  1146. #define CORE_PIN35_DDRREG GPIOC_PDDR
  1147. #define CORE_PIN36_DDRREG GPIOC_PDDR
  1148. #define CORE_PIN37_DDRREG GPIOC_PDDR
  1149. #define CORE_PIN38_DDRREG GPIOC_PDDR
  1150. #define CORE_PIN39_DDRREG GPIOA_PDDR
  1151. #define CORE_PIN40_DDRREG GPIOA_PDDR
  1152. #define CORE_PIN41_DDRREG GPIOA_PDDR
  1153. #define CORE_PIN42_DDRREG GPIOA_PDDR
  1154. #define CORE_PIN43_DDRREG GPIOB_PDDR
  1155. #define CORE_PIN44_DDRREG GPIOB_PDDR
  1156. #define CORE_PIN45_DDRREG GPIOB_PDDR
  1157. #define CORE_PIN46_DDRREG GPIOB_PDDR
  1158. #define CORE_PIN47_DDRREG GPIOD_PDDR
  1159. #define CORE_PIN48_DDRREG GPIOD_PDDR
  1160. #define CORE_PIN49_DDRREG GPIOB_PDDR
  1161. #define CORE_PIN50_DDRREG GPIOB_PDDR
  1162. #define CORE_PIN51_DDRREG GPIOD_PDDR
  1163. #define CORE_PIN52_DDRREG GPIOD_PDDR
  1164. #define CORE_PIN53_DDRREG GPIOD_PDDR
  1165. #define CORE_PIN54_DDRREG GPIOD_PDDR
  1166. #define CORE_PIN55_DDRREG GPIOD_PDDR
  1167. #define CORE_PIN56_DDRREG GPIOE_PDDR
  1168. #define CORE_PIN57_DDRREG GPIOE_PDDR
  1169. #define CORE_PIN58_DDRREG GPIOE_PDDR
  1170. #define CORE_PIN59_DDRREG GPIOE_PDDR
  1171. #define CORE_PIN60_DDRREG GPIOE_PDDR
  1172. #define CORE_PIN61_DDRREG GPIOE_PDDR
  1173. #define CORE_PIN62_DDRREG GPIOE_PDDR
  1174. #define CORE_PIN63_DDRREG GPIOE_PDDR
  1175. #define CORE_PIN0_PINREG GPIOB_PDIR
  1176. #define CORE_PIN1_PINREG GPIOB_PDIR
  1177. #define CORE_PIN2_PINREG GPIOD_PDIR
  1178. #define CORE_PIN3_PINREG GPIOA_PDIR
  1179. #define CORE_PIN4_PINREG GPIOA_PDIR
  1180. #define CORE_PIN5_PINREG GPIOD_PDIR
  1181. #define CORE_PIN6_PINREG GPIOD_PDIR
  1182. #define CORE_PIN7_PINREG GPIOD_PDIR
  1183. #define CORE_PIN8_PINREG GPIOD_PDIR
  1184. #define CORE_PIN9_PINREG GPIOC_PDIR
  1185. #define CORE_PIN10_PINREG GPIOC_PDIR
  1186. #define CORE_PIN11_PINREG GPIOC_PDIR
  1187. #define CORE_PIN12_PINREG GPIOC_PDIR
  1188. #define CORE_PIN13_PINREG GPIOC_PDIR
  1189. #define CORE_PIN14_PINREG GPIOD_PDIR
  1190. #define CORE_PIN15_PINREG GPIOC_PDIR
  1191. #define CORE_PIN16_PINREG GPIOB_PDIR
  1192. #define CORE_PIN17_PINREG GPIOB_PDIR
  1193. #define CORE_PIN18_PINREG GPIOB_PDIR
  1194. #define CORE_PIN19_PINREG GPIOB_PDIR
  1195. #define CORE_PIN20_PINREG GPIOD_PDIR
  1196. #define CORE_PIN21_PINREG GPIOD_PDIR
  1197. #define CORE_PIN22_PINREG GPIOC_PDIR
  1198. #define CORE_PIN23_PINREG GPIOC_PDIR
  1199. #define CORE_PIN24_PINREG GPIOE_PDIR
  1200. #define CORE_PIN25_PINREG GPIOA_PDIR
  1201. #define CORE_PIN26_PINREG GPIOA_PDIR
  1202. #define CORE_PIN27_PINREG GPIOA_PDIR
  1203. #define CORE_PIN28_PINREG GPIOA_PDIR
  1204. #define CORE_PIN29_PINREG GPIOB_PDIR
  1205. #define CORE_PIN30_PINREG GPIOB_PDIR
  1206. #define CORE_PIN31_PINREG GPIOB_PDIR
  1207. #define CORE_PIN32_PINREG GPIOB_PDIR
  1208. #define CORE_PIN33_PINREG GPIOE_PDIR
  1209. #define CORE_PIN34_PINREG GPIOE_PDIR
  1210. #define CORE_PIN35_PINREG GPIOC_PDIR
  1211. #define CORE_PIN36_PINREG GPIOC_PDIR
  1212. #define CORE_PIN37_PINREG GPIOC_PDIR
  1213. #define CORE_PIN38_PINREG GPIOC_PDIR
  1214. #define CORE_PIN39_PINREG GPIOA_PDIR
  1215. #define CORE_PIN40_PINREG GPIOA_PDIR
  1216. #define CORE_PIN41_PINREG GPIOA_PDIR
  1217. #define CORE_PIN42_PINREG GPIOA_PDIR
  1218. #define CORE_PIN43_PINREG GPIOB_PDIR
  1219. #define CORE_PIN44_PINREG GPIOB_PDIR
  1220. #define CORE_PIN45_PINREG GPIOB_PDIR
  1221. #define CORE_PIN46_PINREG GPIOB_PDIR
  1222. #define CORE_PIN47_PINREG GPIOD_PDIR
  1223. #define CORE_PIN48_PINREG GPIOD_PDIR
  1224. #define CORE_PIN49_PINREG GPIOB_PDIR
  1225. #define CORE_PIN50_PINREG GPIOB_PDIR
  1226. #define CORE_PIN51_PINREG GPIOD_PDIR
  1227. #define CORE_PIN52_PINREG GPIOD_PDIR
  1228. #define CORE_PIN53_PINREG GPIOD_PDIR
  1229. #define CORE_PIN54_PINREG GPIOD_PDIR
  1230. #define CORE_PIN55_PINREG GPIOD_PDIR
  1231. #define CORE_PIN56_PINREG GPIOE_PDIR
  1232. #define CORE_PIN57_PINREG GPIOE_PDIR
  1233. #define CORE_PIN58_PINREG GPIOE_PDIR
  1234. #define CORE_PIN59_PINREG GPIOE_PDIR
  1235. #define CORE_PIN60_PINREG GPIOE_PDIR
  1236. #define CORE_PIN61_PINREG GPIOE_PDIR
  1237. #define CORE_PIN62_PINREG GPIOE_PDIR
  1238. #define CORE_PIN63_PINREG GPIOE_PDIR
  1239. #define CORE_PIN0_CONFIG PORTB_PCR16
  1240. #define CORE_PIN1_CONFIG PORTB_PCR17
  1241. #define CORE_PIN2_CONFIG PORTD_PCR0
  1242. #define CORE_PIN3_CONFIG PORTA_PCR12
  1243. #define CORE_PIN4_CONFIG PORTA_PCR13
  1244. #define CORE_PIN5_CONFIG PORTD_PCR7
  1245. #define CORE_PIN6_CONFIG PORTD_PCR4
  1246. #define CORE_PIN7_CONFIG PORTD_PCR2
  1247. #define CORE_PIN8_CONFIG PORTD_PCR3
  1248. #define CORE_PIN9_CONFIG PORTC_PCR3
  1249. #define CORE_PIN10_CONFIG PORTC_PCR4
  1250. #define CORE_PIN11_CONFIG PORTC_PCR6
  1251. #define CORE_PIN12_CONFIG PORTC_PCR7
  1252. #define CORE_PIN13_CONFIG PORTC_PCR5
  1253. #define CORE_PIN14_CONFIG PORTD_PCR1
  1254. #define CORE_PIN15_CONFIG PORTC_PCR0
  1255. #define CORE_PIN16_CONFIG PORTB_PCR0
  1256. #define CORE_PIN17_CONFIG PORTB_PCR1
  1257. #define CORE_PIN18_CONFIG PORTB_PCR3
  1258. #define CORE_PIN19_CONFIG PORTB_PCR2
  1259. #define CORE_PIN20_CONFIG PORTD_PCR5
  1260. #define CORE_PIN21_CONFIG PORTD_PCR6
  1261. #define CORE_PIN22_CONFIG PORTC_PCR1
  1262. #define CORE_PIN23_CONFIG PORTC_PCR2
  1263. #define CORE_PIN24_CONFIG PORTE_PCR26
  1264. #define CORE_PIN25_CONFIG PORTA_PCR5
  1265. #define CORE_PIN26_CONFIG PORTA_PCR14
  1266. #define CORE_PIN27_CONFIG PORTA_PCR15
  1267. #define CORE_PIN28_CONFIG PORTA_PCR16
  1268. #define CORE_PIN29_CONFIG PORTB_PCR18
  1269. #define CORE_PIN30_CONFIG PORTB_PCR19
  1270. #define CORE_PIN31_CONFIG PORTB_PCR10
  1271. #define CORE_PIN32_CONFIG PORTB_PCR11
  1272. #define CORE_PIN33_CONFIG PORTE_PCR24
  1273. #define CORE_PIN34_CONFIG PORTE_PCR25
  1274. #define CORE_PIN35_CONFIG PORTC_PCR8
  1275. #define CORE_PIN36_CONFIG PORTC_PCR9
  1276. #define CORE_PIN37_CONFIG PORTC_PCR10
  1277. #define CORE_PIN38_CONFIG PORTC_PCR11
  1278. #define CORE_PIN39_CONFIG PORTA_PCR17
  1279. #define CORE_PIN40_CONFIG PORTA_PCR28
  1280. #define CORE_PIN41_CONFIG PORTA_PCR29
  1281. #define CORE_PIN42_CONFIG PORTA_PCR26
  1282. #define CORE_PIN43_CONFIG PORTB_PCR20
  1283. #define CORE_PIN44_CONFIG PORTB_PCR22
  1284. #define CORE_PIN45_CONFIG PORTB_PCR23
  1285. #define CORE_PIN46_CONFIG PORTB_PCR21
  1286. #define CORE_PIN47_CONFIG PORTD_PCR8
  1287. #define CORE_PIN48_CONFIG PORTD_PCR9
  1288. #define CORE_PIN49_CONFIG PORTB_PCR4
  1289. #define CORE_PIN50_CONFIG PORTB_PCR5
  1290. #define CORE_PIN51_CONFIG PORTD_PCR14
  1291. #define CORE_PIN52_CONFIG PORTD_PCR13
  1292. #define CORE_PIN53_CONFIG PORTD_PCR12
  1293. #define CORE_PIN54_CONFIG PORTD_PCR15
  1294. #define CORE_PIN55_CONFIG PORTD_PCR11
  1295. #define CORE_PIN56_CONFIG PORTE_PCR10
  1296. #define CORE_PIN57_CONFIG PORTE_PCR11
  1297. #define CORE_PIN58_CONFIG PORTE_PCR0
  1298. #define CORE_PIN59_CONFIG PORTE_PCR1
  1299. #define CORE_PIN60_CONFIG PORTE_PCR2
  1300. #define CORE_PIN61_CONFIG PORTE_PCR3
  1301. #define CORE_PIN62_CONFIG PORTE_PCR4
  1302. #define CORE_PIN63_CONFIG PORTE_PCR5
  1303. #define CORE_ADC0_PIN 14
  1304. #define CORE_ADC1_PIN 15
  1305. #define CORE_ADC2_PIN 16
  1306. #define CORE_ADC3_PIN 17
  1307. #define CORE_ADC4_PIN 18
  1308. #define CORE_ADC5_PIN 19
  1309. #define CORE_ADC6_PIN 20
  1310. #define CORE_ADC7_PIN 21
  1311. #define CORE_ADC8_PIN 22
  1312. #define CORE_ADC9_PIN 23
  1313. #define CORE_ADC10_PIN 64
  1314. #define CORE_ADC11_PIN 65
  1315. #define CORE_ADC12_PIN 31
  1316. #define CORE_ADC13_PIN 32
  1317. #define CORE_ADC14_PIN 33
  1318. #define CORE_ADC15_PIN 34
  1319. #define CORE_ADC16_PIN 35
  1320. #define CORE_ADC17_PIN 36
  1321. #define CORE_ADC18_PIN 37
  1322. #define CORE_ADC19_PIN 38
  1323. #define CORE_ADC20_PIN 39
  1324. #define CORE_ADC21_PIN 66
  1325. #define CORE_ADC22_PIN 67
  1326. #define CORE_ADC23_PIN 49
  1327. #define CORE_ADC24_PIN 50
  1328. #define CORE_ADC25_PIN 68
  1329. #define CORE_ADC26_PIN 69
  1330. #define CORE_RXD0_PIN 0
  1331. #define CORE_TXD0_PIN 1
  1332. #define CORE_RXD1_PIN 9
  1333. #define CORE_TXD1_PIN 10
  1334. #define CORE_RXD2_PIN 7
  1335. #define CORE_TXD2_PIN 8
  1336. #define CORE_RXD3_PIN 31
  1337. #define CORE_TXD3_PIN 32
  1338. #define CORE_RXD4_PIN 34
  1339. #define CORE_TXD4_PIN 33
  1340. #define CORE_INT0_PIN 0
  1341. #define CORE_INT1_PIN 1
  1342. #define CORE_INT2_PIN 2
  1343. #define CORE_INT3_PIN 3
  1344. #define CORE_INT4_PIN 4
  1345. #define CORE_INT5_PIN 5
  1346. #define CORE_INT6_PIN 6
  1347. #define CORE_INT7_PIN 7
  1348. #define CORE_INT8_PIN 8
  1349. #define CORE_INT9_PIN 9
  1350. #define CORE_INT10_PIN 10
  1351. #define CORE_INT11_PIN 11
  1352. #define CORE_INT12_PIN 12
  1353. #define CORE_INT13_PIN 13
  1354. #define CORE_INT14_PIN 14
  1355. #define CORE_INT15_PIN 15
  1356. #define CORE_INT16_PIN 16
  1357. #define CORE_INT17_PIN 17
  1358. #define CORE_INT18_PIN 18
  1359. #define CORE_INT19_PIN 19
  1360. #define CORE_INT20_PIN 20
  1361. #define CORE_INT21_PIN 21
  1362. #define CORE_INT22_PIN 22
  1363. #define CORE_INT23_PIN 23
  1364. #define CORE_INT24_PIN 24
  1365. #define CORE_INT25_PIN 25
  1366. #define CORE_INT26_PIN 26
  1367. #define CORE_INT27_PIN 27
  1368. #define CORE_INT28_PIN 28
  1369. #define CORE_INT29_PIN 29
  1370. #define CORE_INT30_PIN 30
  1371. #define CORE_INT31_PIN 31
  1372. #define CORE_INT32_PIN 32
  1373. #define CORE_INT33_PIN 33
  1374. #define CORE_INT34_PIN 34
  1375. #define CORE_INT35_PIN 35
  1376. #define CORE_INT36_PIN 36
  1377. #define CORE_INT37_PIN 37
  1378. #define CORE_INT38_PIN 38
  1379. #define CORE_INT39_PIN 39
  1380. #define CORE_INT40_PIN 40
  1381. #define CORE_INT41_PIN 41
  1382. #define CORE_INT42_PIN 42
  1383. #define CORE_INT43_PIN 43
  1384. #define CORE_INT44_PIN 44
  1385. #define CORE_INT45_PIN 45
  1386. #define CORE_INT46_PIN 46
  1387. #define CORE_INT47_PIN 47
  1388. #define CORE_INT48_PIN 48
  1389. #define CORE_INT49_PIN 49
  1390. #define CORE_INT50_PIN 50
  1391. #define CORE_INT51_PIN 51
  1392. #define CORE_INT52_PIN 52
  1393. #define CORE_INT53_PIN 53
  1394. #define CORE_INT54_PIN 54
  1395. #define CORE_INT55_PIN 55
  1396. #define CORE_INT56_PIN 56
  1397. #define CORE_INT57_PIN 57
  1398. #define CORE_INT58_PIN 58
  1399. #define CORE_INT59_PIN 59
  1400. #define CORE_INT60_PIN 60
  1401. #define CORE_INT61_PIN 61
  1402. #define CORE_INT62_PIN 62
  1403. #define CORE_INT63_PIN 63
  1404. #define CORE_INT_EVERY_PIN 1
  1405. #endif
  1406. #if defined(__MK20DX128__)
  1407. #define CORE_FTM0_CH0_PIN 22
  1408. #define CORE_FTM0_CH1_PIN 23
  1409. #define CORE_FTM0_CH2_PIN 9
  1410. #define CORE_FTM0_CH3_PIN 10
  1411. #define CORE_FTM0_CH4_PIN 6
  1412. #define CORE_FTM0_CH5_PIN 20
  1413. #define CORE_FTM0_CH6_PIN 21
  1414. #define CORE_FTM0_CH7_PIN 5
  1415. #define CORE_FTM1_CH0_PIN 3
  1416. #define CORE_FTM1_CH1_PIN 4
  1417. #elif defined(__MK20DX256__)
  1418. #define CORE_FTM0_CH0_PIN 22
  1419. #define CORE_FTM0_CH1_PIN 23
  1420. #define CORE_FTM0_CH2_PIN 9
  1421. #define CORE_FTM0_CH3_PIN 10
  1422. #define CORE_FTM0_CH4_PIN 6
  1423. #define CORE_FTM0_CH5_PIN 20
  1424. #define CORE_FTM0_CH6_PIN 21
  1425. #define CORE_FTM0_CH7_PIN 5
  1426. #define CORE_FTM1_CH0_PIN 3
  1427. #define CORE_FTM1_CH1_PIN 4
  1428. #define CORE_FTM2_CH0_PIN 32
  1429. #define CORE_FTM2_CH1_PIN 25
  1430. #elif defined(__MKL26Z64__)
  1431. #define CORE_TPM0_CH0_PIN 22
  1432. #define CORE_TPM0_CH1_PIN 23
  1433. #define CORE_TPM0_CH2_PIN 9
  1434. #define CORE_TPM0_CH3_PIN 10
  1435. #define CORE_TPM0_CH4_PIN 6
  1436. #define CORE_TPM0_CH5_PIN 20
  1437. #define CORE_TPM1_CH0_PIN 16
  1438. #define CORE_TPM1_CH1_PIN 17
  1439. #define CORE_TPM2_CH0_PIN 3
  1440. #define CORE_TPM2_CH1_PIN 4
  1441. #elif defined(__MK64FX512__)
  1442. #define CORE_FTM0_CH0_PIN 22
  1443. #define CORE_FTM0_CH1_PIN 23
  1444. #define CORE_FTM0_CH2_PIN 9
  1445. #define CORE_FTM0_CH3_PIN 10
  1446. #define CORE_FTM0_CH4_PIN 6
  1447. #define CORE_FTM0_CH5_PIN 20
  1448. #define CORE_FTM0_CH6_PIN 21
  1449. #define CORE_FTM0_CH7_PIN 5
  1450. #define CORE_FTM1_CH0_PIN 3
  1451. #define CORE_FTM1_CH1_PIN 4
  1452. #define CORE_FTM2_CH0_PIN 29
  1453. #define CORE_FTM2_CH1_PIN 30
  1454. #define CORE_FTM3_CH0_PIN 2
  1455. #define CORE_FTM3_CH1_PIN 14
  1456. #define CORE_FTM3_CH2_PIN 7
  1457. #define CORE_FTM3_CH3_PIN 8
  1458. #define CORE_FTM3_CH4_PIN 35
  1459. #define CORE_FTM3_CH5_PIN 36
  1460. #define CORE_FTM3_CH6_PIN 37
  1461. #define CORE_FTM3_CH7_PIN 38
  1462. #elif defined(__MK66FX1M0__)
  1463. #define CORE_FTM0_CH0_PIN 22
  1464. #define CORE_FTM0_CH1_PIN 23
  1465. #define CORE_FTM0_CH2_PIN 9
  1466. #define CORE_FTM0_CH3_PIN 10
  1467. #define CORE_FTM0_CH4_PIN 6
  1468. #define CORE_FTM0_CH5_PIN 20
  1469. #define CORE_FTM0_CH6_PIN 21
  1470. #define CORE_FTM0_CH7_PIN 5
  1471. #define CORE_FTM1_CH0_PIN 3
  1472. #define CORE_FTM1_CH1_PIN 4
  1473. #define CORE_FTM2_CH0_PIN 29
  1474. #define CORE_FTM2_CH1_PIN 30
  1475. #define CORE_FTM3_CH0_PIN 2
  1476. #define CORE_FTM3_CH1_PIN 14
  1477. #define CORE_FTM3_CH2_PIN 7
  1478. #define CORE_FTM3_CH3_PIN 8
  1479. #define CORE_FTM3_CH4_PIN 35
  1480. #define CORE_FTM3_CH5_PIN 36
  1481. #define CORE_FTM3_CH6_PIN 37
  1482. #define CORE_FTM3_CH7_PIN 38
  1483. #define CORE_TPM1_CH0_PIN 16
  1484. #define CORE_TPM1_CH1_PIN 17
  1485. #endif
  1486. #ifdef __cplusplus
  1487. extern "C" {
  1488. #endif
  1489. void digitalWrite(uint8_t pin, uint8_t val);
  1490. static inline void digitalWriteFast(uint8_t pin, uint8_t val) __attribute__((always_inline, unused));
  1491. static inline void digitalWriteFast(uint8_t pin, uint8_t val)
  1492. {
  1493. if (__builtin_constant_p(pin)) {
  1494. if (val) {
  1495. if (pin == 0) {
  1496. CORE_PIN0_PORTSET = CORE_PIN0_BITMASK;
  1497. } else if (pin == 1) {
  1498. CORE_PIN1_PORTSET = CORE_PIN1_BITMASK;
  1499. } else if (pin == 2) {
  1500. CORE_PIN2_PORTSET = CORE_PIN2_BITMASK;
  1501. } else if (pin == 3) {
  1502. CORE_PIN3_PORTSET = CORE_PIN3_BITMASK;
  1503. } else if (pin == 4) {
  1504. CORE_PIN4_PORTSET = CORE_PIN4_BITMASK;
  1505. } else if (pin == 5) {
  1506. CORE_PIN5_PORTSET = CORE_PIN5_BITMASK;
  1507. } else if (pin == 6) {
  1508. CORE_PIN6_PORTSET = CORE_PIN6_BITMASK;
  1509. } else if (pin == 7) {
  1510. CORE_PIN7_PORTSET = CORE_PIN7_BITMASK;
  1511. } else if (pin == 8) {
  1512. CORE_PIN8_PORTSET = CORE_PIN8_BITMASK;
  1513. } else if (pin == 9) {
  1514. CORE_PIN9_PORTSET = CORE_PIN9_BITMASK;
  1515. } else if (pin == 10) {
  1516. CORE_PIN10_PORTSET = CORE_PIN10_BITMASK;
  1517. } else if (pin == 11) {
  1518. CORE_PIN11_PORTSET = CORE_PIN11_BITMASK;
  1519. } else if (pin == 12) {
  1520. CORE_PIN12_PORTSET = CORE_PIN12_BITMASK;
  1521. } else if (pin == 13) {
  1522. CORE_PIN13_PORTSET = CORE_PIN13_BITMASK;
  1523. } else if (pin == 14) {
  1524. CORE_PIN14_PORTSET = CORE_PIN14_BITMASK;
  1525. } else if (pin == 15) {
  1526. CORE_PIN15_PORTSET = CORE_PIN15_BITMASK;
  1527. } else if (pin == 16) {
  1528. CORE_PIN16_PORTSET = CORE_PIN16_BITMASK;
  1529. } else if (pin == 17) {
  1530. CORE_PIN17_PORTSET = CORE_PIN17_BITMASK;
  1531. } else if (pin == 18) {
  1532. CORE_PIN18_PORTSET = CORE_PIN18_BITMASK;
  1533. } else if (pin == 19) {
  1534. CORE_PIN19_PORTSET = CORE_PIN19_BITMASK;
  1535. } else if (pin == 20) {
  1536. CORE_PIN20_PORTSET = CORE_PIN20_BITMASK;
  1537. } else if (pin == 21) {
  1538. CORE_PIN21_PORTSET = CORE_PIN21_BITMASK;
  1539. } else if (pin == 22) {
  1540. CORE_PIN22_PORTSET = CORE_PIN22_BITMASK;
  1541. } else if (pin == 23) {
  1542. CORE_PIN23_PORTSET = CORE_PIN23_BITMASK;
  1543. } else if (pin == 24) {
  1544. CORE_PIN24_PORTSET = CORE_PIN24_BITMASK;
  1545. } else if (pin == 25) {
  1546. CORE_PIN25_PORTSET = CORE_PIN25_BITMASK;
  1547. } else if (pin == 26) {
  1548. CORE_PIN26_PORTSET = CORE_PIN26_BITMASK;
  1549. }
  1550. #if defined(CORE_PIN27_PORTSET)
  1551. else if (pin == 27) {
  1552. CORE_PIN27_PORTSET = CORE_PIN27_BITMASK;
  1553. } else if (pin == 28) {
  1554. CORE_PIN28_PORTSET = CORE_PIN28_BITMASK;
  1555. } else if (pin == 29) {
  1556. CORE_PIN29_PORTSET = CORE_PIN29_BITMASK;
  1557. } else if (pin == 30) {
  1558. CORE_PIN30_PORTSET = CORE_PIN30_BITMASK;
  1559. } else if (pin == 31) {
  1560. CORE_PIN31_PORTSET = CORE_PIN31_BITMASK;
  1561. } else if (pin == 32) {
  1562. CORE_PIN32_PORTSET = CORE_PIN32_BITMASK;
  1563. } else if (pin == 33) {
  1564. CORE_PIN33_PORTSET = CORE_PIN33_BITMASK;
  1565. }
  1566. #endif
  1567. #if defined(CORE_PIN34_PORTSET)
  1568. else if (pin == 34) {
  1569. CORE_PIN34_PORTSET = CORE_PIN34_BITMASK;
  1570. } else if (pin == 35) {
  1571. CORE_PIN35_PORTSET = CORE_PIN35_BITMASK;
  1572. } else if (pin == 36) {
  1573. CORE_PIN36_PORTSET = CORE_PIN36_BITMASK;
  1574. } else if (pin == 37) {
  1575. CORE_PIN37_PORTSET = CORE_PIN37_BITMASK;
  1576. } else if (pin == 38) {
  1577. CORE_PIN38_PORTSET = CORE_PIN38_BITMASK;
  1578. } else if (pin == 39) {
  1579. CORE_PIN39_PORTSET = CORE_PIN39_BITMASK;
  1580. } else if (pin == 40) {
  1581. CORE_PIN40_PORTSET = CORE_PIN40_BITMASK;
  1582. } else if (pin == 41) {
  1583. CORE_PIN41_PORTSET = CORE_PIN41_BITMASK;
  1584. } else if (pin == 42) {
  1585. CORE_PIN42_PORTSET = CORE_PIN42_BITMASK;
  1586. } else if (pin == 43) {
  1587. CORE_PIN43_PORTSET = CORE_PIN43_BITMASK;
  1588. } else if (pin == 44) {
  1589. CORE_PIN44_PORTSET = CORE_PIN44_BITMASK;
  1590. } else if (pin == 45) {
  1591. CORE_PIN45_PORTSET = CORE_PIN45_BITMASK;
  1592. } else if (pin == 46) {
  1593. CORE_PIN46_PORTSET = CORE_PIN46_BITMASK;
  1594. } else if (pin == 47) {
  1595. CORE_PIN47_PORTSET = CORE_PIN47_BITMASK;
  1596. } else if (pin == 48) {
  1597. CORE_PIN48_PORTSET = CORE_PIN48_BITMASK;
  1598. } else if (pin == 49) {
  1599. CORE_PIN49_PORTSET = CORE_PIN49_BITMASK;
  1600. } else if (pin == 50) {
  1601. CORE_PIN50_PORTSET = CORE_PIN50_BITMASK;
  1602. } else if (pin == 51) {
  1603. CORE_PIN51_PORTSET = CORE_PIN51_BITMASK;
  1604. } else if (pin == 52) {
  1605. CORE_PIN52_PORTSET = CORE_PIN52_BITMASK;
  1606. } else if (pin == 53) {
  1607. CORE_PIN53_PORTSET = CORE_PIN53_BITMASK;
  1608. } else if (pin == 54) {
  1609. CORE_PIN54_PORTSET = CORE_PIN54_BITMASK;
  1610. } else if (pin == 55) {
  1611. CORE_PIN55_PORTSET = CORE_PIN55_BITMASK;
  1612. } else if (pin == 56) {
  1613. CORE_PIN56_PORTSET = CORE_PIN56_BITMASK;
  1614. } else if (pin == 57) {
  1615. CORE_PIN57_PORTSET = CORE_PIN57_BITMASK;
  1616. } else if (pin == 58) {
  1617. CORE_PIN58_PORTSET = CORE_PIN58_BITMASK;
  1618. } else if (pin == 59) {
  1619. CORE_PIN59_PORTSET = CORE_PIN59_BITMASK;
  1620. } else if (pin == 60) {
  1621. CORE_PIN60_PORTSET = CORE_PIN60_BITMASK;
  1622. } else if (pin == 61) {
  1623. CORE_PIN61_PORTSET = CORE_PIN61_BITMASK;
  1624. } else if (pin == 62) {
  1625. CORE_PIN62_PORTSET = CORE_PIN62_BITMASK;
  1626. } else if (pin == 63) {
  1627. CORE_PIN63_PORTSET = CORE_PIN63_BITMASK;
  1628. }
  1629. #endif
  1630. } else {
  1631. if (pin == 0) {
  1632. CORE_PIN0_PORTCLEAR = CORE_PIN0_BITMASK;
  1633. } else if (pin == 1) {
  1634. CORE_PIN1_PORTCLEAR = CORE_PIN1_BITMASK;
  1635. } else if (pin == 2) {
  1636. CORE_PIN2_PORTCLEAR = CORE_PIN2_BITMASK;
  1637. } else if (pin == 3) {
  1638. CORE_PIN3_PORTCLEAR = CORE_PIN3_BITMASK;
  1639. } else if (pin == 4) {
  1640. CORE_PIN4_PORTCLEAR = CORE_PIN4_BITMASK;
  1641. } else if (pin == 5) {
  1642. CORE_PIN5_PORTCLEAR = CORE_PIN5_BITMASK;
  1643. } else if (pin == 6) {
  1644. CORE_PIN6_PORTCLEAR = CORE_PIN6_BITMASK;
  1645. } else if (pin == 7) {
  1646. CORE_PIN7_PORTCLEAR = CORE_PIN7_BITMASK;
  1647. } else if (pin == 8) {
  1648. CORE_PIN8_PORTCLEAR = CORE_PIN8_BITMASK;
  1649. } else if (pin == 9) {
  1650. CORE_PIN9_PORTCLEAR = CORE_PIN9_BITMASK;
  1651. } else if (pin == 10) {
  1652. CORE_PIN10_PORTCLEAR = CORE_PIN10_BITMASK;
  1653. } else if (pin == 11) {
  1654. CORE_PIN11_PORTCLEAR = CORE_PIN11_BITMASK;
  1655. } else if (pin == 12) {
  1656. CORE_PIN12_PORTCLEAR = CORE_PIN12_BITMASK;
  1657. } else if (pin == 13) {
  1658. CORE_PIN13_PORTCLEAR = CORE_PIN13_BITMASK;
  1659. } else if (pin == 14) {
  1660. CORE_PIN14_PORTCLEAR = CORE_PIN14_BITMASK;
  1661. } else if (pin == 15) {
  1662. CORE_PIN15_PORTCLEAR = CORE_PIN15_BITMASK;
  1663. } else if (pin == 16) {
  1664. CORE_PIN16_PORTCLEAR = CORE_PIN16_BITMASK;
  1665. } else if (pin == 17) {
  1666. CORE_PIN17_PORTCLEAR = CORE_PIN17_BITMASK;
  1667. } else if (pin == 18) {
  1668. CORE_PIN18_PORTCLEAR = CORE_PIN18_BITMASK;
  1669. } else if (pin == 19) {
  1670. CORE_PIN19_PORTCLEAR = CORE_PIN19_BITMASK;
  1671. } else if (pin == 20) {
  1672. CORE_PIN20_PORTCLEAR = CORE_PIN20_BITMASK;
  1673. } else if (pin == 21) {
  1674. CORE_PIN21_PORTCLEAR = CORE_PIN21_BITMASK;
  1675. } else if (pin == 22) {
  1676. CORE_PIN22_PORTCLEAR = CORE_PIN22_BITMASK;
  1677. } else if (pin == 23) {
  1678. CORE_PIN23_PORTCLEAR = CORE_PIN23_BITMASK;
  1679. } else if (pin == 24) {
  1680. CORE_PIN24_PORTCLEAR = CORE_PIN24_BITMASK;
  1681. } else if (pin == 25) {
  1682. CORE_PIN25_PORTCLEAR = CORE_PIN25_BITMASK;
  1683. } else if (pin == 26) {
  1684. CORE_PIN26_PORTCLEAR = CORE_PIN26_BITMASK;
  1685. }
  1686. #if defined(CORE_PIN27_PORTCLEAR)
  1687. else if (pin == 27) {
  1688. CORE_PIN27_PORTCLEAR = CORE_PIN27_BITMASK;
  1689. } else if (pin == 28) {
  1690. CORE_PIN28_PORTCLEAR = CORE_PIN28_BITMASK;
  1691. } else if (pin == 29) {
  1692. CORE_PIN29_PORTCLEAR = CORE_PIN29_BITMASK;
  1693. } else if (pin == 30) {
  1694. CORE_PIN30_PORTCLEAR = CORE_PIN30_BITMASK;
  1695. } else if (pin == 31) {
  1696. CORE_PIN31_PORTCLEAR = CORE_PIN31_BITMASK;
  1697. } else if (pin == 32) {
  1698. CORE_PIN32_PORTCLEAR = CORE_PIN32_BITMASK;
  1699. } else if (pin == 33) {
  1700. CORE_PIN33_PORTCLEAR = CORE_PIN33_BITMASK;
  1701. }
  1702. #endif
  1703. #if defined(CORE_PIN34_PORTCLEAR)
  1704. else if (pin == 34) {
  1705. CORE_PIN34_PORTCLEAR = CORE_PIN34_BITMASK;
  1706. } else if (pin == 35) {
  1707. CORE_PIN35_PORTCLEAR = CORE_PIN35_BITMASK;
  1708. } else if (pin == 36) {
  1709. CORE_PIN36_PORTCLEAR = CORE_PIN36_BITMASK;
  1710. } else if (pin == 37) {
  1711. CORE_PIN37_PORTCLEAR = CORE_PIN37_BITMASK;
  1712. } else if (pin == 38) {
  1713. CORE_PIN38_PORTCLEAR = CORE_PIN38_BITMASK;
  1714. } else if (pin == 39) {
  1715. CORE_PIN39_PORTCLEAR = CORE_PIN39_BITMASK;
  1716. } else if (pin == 40) {
  1717. CORE_PIN40_PORTCLEAR = CORE_PIN40_BITMASK;
  1718. } else if (pin == 41) {
  1719. CORE_PIN41_PORTCLEAR = CORE_PIN41_BITMASK;
  1720. } else if (pin == 42) {
  1721. CORE_PIN42_PORTCLEAR = CORE_PIN42_BITMASK;
  1722. } else if (pin == 43) {
  1723. CORE_PIN43_PORTCLEAR = CORE_PIN43_BITMASK;
  1724. } else if (pin == 44) {
  1725. CORE_PIN44_PORTCLEAR = CORE_PIN44_BITMASK;
  1726. } else if (pin == 45) {
  1727. CORE_PIN45_PORTCLEAR = CORE_PIN45_BITMASK;
  1728. } else if (pin == 46) {
  1729. CORE_PIN46_PORTCLEAR = CORE_PIN46_BITMASK;
  1730. } else if (pin == 47) {
  1731. CORE_PIN47_PORTCLEAR = CORE_PIN47_BITMASK;
  1732. } else if (pin == 48) {
  1733. CORE_PIN48_PORTCLEAR = CORE_PIN48_BITMASK;
  1734. } else if (pin == 49) {
  1735. CORE_PIN49_PORTCLEAR = CORE_PIN49_BITMASK;
  1736. } else if (pin == 50) {
  1737. CORE_PIN50_PORTCLEAR = CORE_PIN50_BITMASK;
  1738. } else if (pin == 51) {
  1739. CORE_PIN51_PORTCLEAR = CORE_PIN51_BITMASK;
  1740. } else if (pin == 52) {
  1741. CORE_PIN52_PORTCLEAR = CORE_PIN52_BITMASK;
  1742. } else if (pin == 53) {
  1743. CORE_PIN53_PORTCLEAR = CORE_PIN53_BITMASK;
  1744. } else if (pin == 54) {
  1745. CORE_PIN54_PORTCLEAR = CORE_PIN54_BITMASK;
  1746. } else if (pin == 55) {
  1747. CORE_PIN55_PORTCLEAR = CORE_PIN55_BITMASK;
  1748. } else if (pin == 56) {
  1749. CORE_PIN56_PORTCLEAR = CORE_PIN56_BITMASK;
  1750. } else if (pin == 57) {
  1751. CORE_PIN57_PORTCLEAR = CORE_PIN57_BITMASK;
  1752. } else if (pin == 58) {
  1753. CORE_PIN58_PORTCLEAR = CORE_PIN58_BITMASK;
  1754. } else if (pin == 59) {
  1755. CORE_PIN59_PORTCLEAR = CORE_PIN59_BITMASK;
  1756. } else if (pin == 60) {
  1757. CORE_PIN60_PORTCLEAR = CORE_PIN60_BITMASK;
  1758. } else if (pin == 61) {
  1759. CORE_PIN61_PORTCLEAR = CORE_PIN61_BITMASK;
  1760. } else if (pin == 62) {
  1761. CORE_PIN62_PORTCLEAR = CORE_PIN62_BITMASK;
  1762. } else if (pin == 63) {
  1763. CORE_PIN63_PORTCLEAR = CORE_PIN63_BITMASK;
  1764. }
  1765. #endif
  1766. }
  1767. } else {
  1768. if (val) {
  1769. *portSetRegister(pin) = digitalPinToBitMask(pin);
  1770. } else {
  1771. *portClearRegister(pin) = digitalPinToBitMask(pin);
  1772. }
  1773. }
  1774. }
  1775. void digitalToggle(uint8_t pin);
  1776. static inline void digitalToggleFast(uint8_t pin) __attribute__((always_inline, unused));
  1777. static inline void digitalToggleFast(uint8_t pin)
  1778. {
  1779. if (__builtin_constant_p(pin)) {
  1780. if (pin == 0) {
  1781. CORE_PIN0_PORTTOGGLE = CORE_PIN0_BITMASK;
  1782. }
  1783. else if (pin == 1) {
  1784. CORE_PIN1_PORTTOGGLE = CORE_PIN1_BITMASK;
  1785. }
  1786. else if (pin == 2) {
  1787. CORE_PIN2_PORTTOGGLE = CORE_PIN2_BITMASK;
  1788. }
  1789. else if (pin == 3) {
  1790. CORE_PIN3_PORTTOGGLE = CORE_PIN3_BITMASK;
  1791. }
  1792. else if (pin == 4) {
  1793. CORE_PIN4_PORTTOGGLE = CORE_PIN4_BITMASK;
  1794. }
  1795. else if (pin == 5) {
  1796. CORE_PIN5_PORTTOGGLE = CORE_PIN5_BITMASK;
  1797. }
  1798. else if (pin == 6) {
  1799. CORE_PIN6_PORTTOGGLE = CORE_PIN6_BITMASK;
  1800. }
  1801. else if (pin == 7) {
  1802. CORE_PIN7_PORTTOGGLE = CORE_PIN7_BITMASK;
  1803. }
  1804. else if (pin == 8) {
  1805. CORE_PIN8_PORTTOGGLE = CORE_PIN8_BITMASK;
  1806. }
  1807. else if (pin == 9) {
  1808. CORE_PIN9_PORTTOGGLE = CORE_PIN9_BITMASK;
  1809. }
  1810. else if (pin == 10) {
  1811. CORE_PIN10_PORTTOGGLE = CORE_PIN10_BITMASK;
  1812. }
  1813. else if (pin == 11) {
  1814. CORE_PIN11_PORTTOGGLE = CORE_PIN11_BITMASK;
  1815. }
  1816. else if (pin == 12) {
  1817. CORE_PIN12_PORTTOGGLE = CORE_PIN12_BITMASK;
  1818. }
  1819. else if (pin == 13) {
  1820. CORE_PIN13_PORTTOGGLE = CORE_PIN13_BITMASK;
  1821. }
  1822. else if (pin == 14) {
  1823. CORE_PIN14_PORTTOGGLE = CORE_PIN14_BITMASK;
  1824. }
  1825. else if (pin == 15) {
  1826. CORE_PIN15_PORTTOGGLE = CORE_PIN15_BITMASK;
  1827. }
  1828. else if (pin == 16) {
  1829. CORE_PIN16_PORTTOGGLE = CORE_PIN16_BITMASK;
  1830. }
  1831. else if (pin == 17) {
  1832. CORE_PIN17_PORTTOGGLE = CORE_PIN17_BITMASK;
  1833. }
  1834. else if (pin == 18) {
  1835. CORE_PIN18_PORTTOGGLE = CORE_PIN18_BITMASK;
  1836. }
  1837. else if (pin == 19) {
  1838. CORE_PIN19_PORTTOGGLE = CORE_PIN19_BITMASK;
  1839. }
  1840. else if (pin == 20) {
  1841. CORE_PIN20_PORTTOGGLE = CORE_PIN20_BITMASK;
  1842. }
  1843. else if (pin == 21) {
  1844. CORE_PIN21_PORTTOGGLE = CORE_PIN21_BITMASK;
  1845. }
  1846. else if (pin == 22) {
  1847. CORE_PIN22_PORTTOGGLE = CORE_PIN22_BITMASK;
  1848. }
  1849. else if (pin == 23) {
  1850. CORE_PIN23_PORTTOGGLE = CORE_PIN23_BITMASK;
  1851. }
  1852. else if (pin == 24) {
  1853. CORE_PIN24_PORTTOGGLE = CORE_PIN24_BITMASK;
  1854. }
  1855. else if (pin == 25) {
  1856. CORE_PIN25_PORTTOGGLE = CORE_PIN25_BITMASK;
  1857. }
  1858. else if (pin == 26) {
  1859. CORE_PIN26_PORTTOGGLE = CORE_PIN26_BITMASK;
  1860. }
  1861. #if defined(CORE_PIN27_PORTTOGGLE)
  1862. else if (pin == 27) {
  1863. CORE_PIN27_PORTTOGGLE = CORE_PIN27_BITMASK;
  1864. }
  1865. else if (pin == 28) {
  1866. CORE_PIN28_PORTTOGGLE = CORE_PIN28_BITMASK;
  1867. }
  1868. else if (pin == 29) {
  1869. CORE_PIN29_PORTTOGGLE = CORE_PIN29_BITMASK;
  1870. }
  1871. else if (pin == 30) {
  1872. CORE_PIN30_PORTTOGGLE = CORE_PIN30_BITMASK;
  1873. }
  1874. else if (pin == 31) {
  1875. CORE_PIN31_PORTTOGGLE = CORE_PIN31_BITMASK;
  1876. }
  1877. else if (pin == 32) {
  1878. CORE_PIN32_PORTTOGGLE = CORE_PIN32_BITMASK;
  1879. }
  1880. else if (pin == 33) {
  1881. CORE_PIN33_PORTTOGGLE = CORE_PIN33_BITMASK;
  1882. }
  1883. #endif
  1884. #if defined(CORE_PIN34_PORTSET)
  1885. else if (pin == 34) {
  1886. CORE_PIN34_PORTTOGGLE = CORE_PIN34_BITMASK;
  1887. }
  1888. else if (pin == 35) {
  1889. CORE_PIN35_PORTTOGGLE = CORE_PIN35_BITMASK;
  1890. }
  1891. else if (pin == 36) {
  1892. CORE_PIN36_PORTTOGGLE = CORE_PIN36_BITMASK;
  1893. }
  1894. else if (pin == 37) {
  1895. CORE_PIN37_PORTTOGGLE = CORE_PIN37_BITMASK;
  1896. }
  1897. else if (pin == 38) {
  1898. CORE_PIN38_PORTTOGGLE = CORE_PIN38_BITMASK;
  1899. }
  1900. else if (pin == 39) {
  1901. CORE_PIN39_PORTTOGGLE = CORE_PIN39_BITMASK;
  1902. }
  1903. else if (pin == 40) {
  1904. CORE_PIN40_PORTTOGGLE = CORE_PIN40_BITMASK;
  1905. }
  1906. else if (pin == 41) {
  1907. CORE_PIN41_PORTTOGGLE = CORE_PIN41_BITMASK;
  1908. }
  1909. else if (pin == 42) {
  1910. CORE_PIN42_PORTTOGGLE = CORE_PIN42_BITMASK;
  1911. }
  1912. else if (pin == 43) {
  1913. CORE_PIN43_PORTTOGGLE = CORE_PIN43_BITMASK;
  1914. }
  1915. else if (pin == 44) {
  1916. CORE_PIN44_PORTTOGGLE = CORE_PIN44_BITMASK;
  1917. }
  1918. else if (pin == 45) {
  1919. CORE_PIN45_PORTTOGGLE = CORE_PIN45_BITMASK;
  1920. }
  1921. else if (pin == 46) {
  1922. CORE_PIN46_PORTTOGGLE = CORE_PIN46_BITMASK;
  1923. }
  1924. else if (pin == 47) {
  1925. CORE_PIN47_PORTTOGGLE = CORE_PIN47_BITMASK;
  1926. }
  1927. else if (pin == 48) {
  1928. CORE_PIN48_PORTTOGGLE = CORE_PIN48_BITMASK;
  1929. }
  1930. else if (pin == 49) {
  1931. CORE_PIN49_PORTTOGGLE = CORE_PIN49_BITMASK;
  1932. }
  1933. else if (pin == 50) {
  1934. CORE_PIN50_PORTTOGGLE = CORE_PIN50_BITMASK;
  1935. }
  1936. else if (pin == 51) {
  1937. CORE_PIN51_PORTTOGGLE = CORE_PIN51_BITMASK;
  1938. }
  1939. else if (pin == 52) {
  1940. CORE_PIN52_PORTTOGGLE = CORE_PIN52_BITMASK;
  1941. }
  1942. else if (pin == 53) {
  1943. CORE_PIN53_PORTTOGGLE = CORE_PIN53_BITMASK;
  1944. }
  1945. else if (pin == 54) {
  1946. CORE_PIN54_PORTTOGGLE = CORE_PIN54_BITMASK;
  1947. }
  1948. else if (pin == 55) {
  1949. CORE_PIN55_PORTTOGGLE = CORE_PIN55_BITMASK;
  1950. }
  1951. else if (pin == 56) {
  1952. CORE_PIN56_PORTTOGGLE = CORE_PIN56_BITMASK;
  1953. }
  1954. else if (pin == 57) {
  1955. CORE_PIN57_PORTTOGGLE = CORE_PIN57_BITMASK;
  1956. }
  1957. else if (pin == 58) {
  1958. CORE_PIN58_PORTTOGGLE = CORE_PIN58_BITMASK;
  1959. }
  1960. else if (pin == 59) {
  1961. CORE_PIN59_PORTTOGGLE = CORE_PIN59_BITMASK;
  1962. }
  1963. else if (pin == 60) {
  1964. CORE_PIN60_PORTTOGGLE = CORE_PIN60_BITMASK;
  1965. }
  1966. else if (pin == 61) {
  1967. CORE_PIN61_PORTTOGGLE = CORE_PIN61_BITMASK;
  1968. }
  1969. else if (pin == 62) {
  1970. CORE_PIN62_PORTTOGGLE = CORE_PIN62_BITMASK;
  1971. }
  1972. else if (pin == 63) {
  1973. CORE_PIN63_PORTTOGGLE = CORE_PIN63_BITMASK;
  1974. }
  1975. #endif
  1976. }
  1977. else {
  1978. *portToggleRegister(pin) = digitalPinToBitMask(pin);
  1979. }
  1980. }
  1981. uint8_t digitalRead(uint8_t pin);
  1982. static inline uint8_t digitalReadFast(uint8_t pin) __attribute__((always_inline, unused));
  1983. static inline uint8_t digitalReadFast(uint8_t pin)
  1984. {
  1985. if (__builtin_constant_p(pin)) {
  1986. if (pin == 0) {
  1987. return (CORE_PIN0_PINREG & CORE_PIN0_BITMASK) ? 1 : 0;
  1988. } else if (pin == 1) {
  1989. return (CORE_PIN1_PINREG & CORE_PIN1_BITMASK) ? 1 : 0;
  1990. } else if (pin == 2) {
  1991. return (CORE_PIN2_PINREG & CORE_PIN2_BITMASK) ? 1 : 0;
  1992. } else if (pin == 3) {
  1993. return (CORE_PIN3_PINREG & CORE_PIN3_BITMASK) ? 1 : 0;
  1994. } else if (pin == 4) {
  1995. return (CORE_PIN4_PINREG & CORE_PIN4_BITMASK) ? 1 : 0;
  1996. } else if (pin == 5) {
  1997. return (CORE_PIN5_PINREG & CORE_PIN5_BITMASK) ? 1 : 0;
  1998. } else if (pin == 6) {
  1999. return (CORE_PIN6_PINREG & CORE_PIN6_BITMASK) ? 1 : 0;
  2000. } else if (pin == 7) {
  2001. return (CORE_PIN7_PINREG & CORE_PIN7_BITMASK) ? 1 : 0;
  2002. } else if (pin == 8) {
  2003. return (CORE_PIN8_PINREG & CORE_PIN8_BITMASK) ? 1 : 0;
  2004. } else if (pin == 9) {
  2005. return (CORE_PIN9_PINREG & CORE_PIN9_BITMASK) ? 1 : 0;
  2006. } else if (pin == 10) {
  2007. return (CORE_PIN10_PINREG & CORE_PIN10_BITMASK) ? 1 : 0;
  2008. } else if (pin == 11) {
  2009. return (CORE_PIN11_PINREG & CORE_PIN11_BITMASK) ? 1 : 0;
  2010. } else if (pin == 12) {
  2011. return (CORE_PIN12_PINREG & CORE_PIN12_BITMASK) ? 1 : 0;
  2012. } else if (pin == 13) {
  2013. return (CORE_PIN13_PINREG & CORE_PIN13_BITMASK) ? 1 : 0;
  2014. } else if (pin == 14) {
  2015. return (CORE_PIN14_PINREG & CORE_PIN14_BITMASK) ? 1 : 0;
  2016. } else if (pin == 15) {
  2017. return (CORE_PIN15_PINREG & CORE_PIN15_BITMASK) ? 1 : 0;
  2018. } else if (pin == 16) {
  2019. return (CORE_PIN16_PINREG & CORE_PIN16_BITMASK) ? 1 : 0;
  2020. } else if (pin == 17) {
  2021. return (CORE_PIN17_PINREG & CORE_PIN17_BITMASK) ? 1 : 0;
  2022. } else if (pin == 18) {
  2023. return (CORE_PIN18_PINREG & CORE_PIN18_BITMASK) ? 1 : 0;
  2024. } else if (pin == 19) {
  2025. return (CORE_PIN19_PINREG & CORE_PIN19_BITMASK) ? 1 : 0;
  2026. } else if (pin == 20) {
  2027. return (CORE_PIN20_PINREG & CORE_PIN20_BITMASK) ? 1 : 0;
  2028. } else if (pin == 21) {
  2029. return (CORE_PIN21_PINREG & CORE_PIN21_BITMASK) ? 1 : 0;
  2030. } else if (pin == 22) {
  2031. return (CORE_PIN22_PINREG & CORE_PIN22_BITMASK) ? 1 : 0;
  2032. } else if (pin == 23) {
  2033. return (CORE_PIN23_PINREG & CORE_PIN23_BITMASK) ? 1 : 0;
  2034. } else if (pin == 24) {
  2035. return (CORE_PIN24_PINREG & CORE_PIN24_BITMASK) ? 1 : 0;
  2036. } else if (pin == 25) {
  2037. return (CORE_PIN25_PINREG & CORE_PIN25_BITMASK) ? 1 : 0;
  2038. } else if (pin == 26) {
  2039. return (CORE_PIN26_PINREG & CORE_PIN26_BITMASK) ? 1 : 0;
  2040. }
  2041. #if defined(CORE_PIN27_PINREG)
  2042. else if (pin == 27) {
  2043. return (CORE_PIN27_PINREG & CORE_PIN27_BITMASK) ? 1 : 0;
  2044. } else if (pin == 28) {
  2045. return (CORE_PIN28_PINREG & CORE_PIN28_BITMASK) ? 1 : 0;
  2046. } else if (pin == 29) {
  2047. return (CORE_PIN29_PINREG & CORE_PIN29_BITMASK) ? 1 : 0;
  2048. } else if (pin == 30) {
  2049. return (CORE_PIN30_PINREG & CORE_PIN30_BITMASK) ? 1 : 0;
  2050. } else if (pin == 31) {
  2051. return (CORE_PIN31_PINREG & CORE_PIN31_BITMASK) ? 1 : 0;
  2052. } else if (pin == 32) {
  2053. return (CORE_PIN32_PINREG & CORE_PIN32_BITMASK) ? 1 : 0;
  2054. } else if (pin == 33) {
  2055. return (CORE_PIN33_PINREG & CORE_PIN33_BITMASK) ? 1 : 0;
  2056. }
  2057. #endif
  2058. #if defined(CORE_PIN34_PINREG)
  2059. else if (pin == 34) {
  2060. return (CORE_PIN34_PINREG & CORE_PIN34_BITMASK) ? 1 : 0;
  2061. } else if (pin == 35) {
  2062. return (CORE_PIN35_PINREG & CORE_PIN35_BITMASK) ? 1 : 0;
  2063. } else if (pin == 36) {
  2064. return (CORE_PIN36_PINREG & CORE_PIN36_BITMASK) ? 1 : 0;
  2065. } else if (pin == 37) {
  2066. return (CORE_PIN37_PINREG & CORE_PIN37_BITMASK) ? 1 : 0;
  2067. } else if (pin == 38) {
  2068. return (CORE_PIN38_PINREG & CORE_PIN38_BITMASK) ? 1 : 0;
  2069. } else if (pin == 39) {
  2070. return (CORE_PIN39_PINREG & CORE_PIN39_BITMASK) ? 1 : 0;
  2071. } else if (pin == 40) {
  2072. return (CORE_PIN40_PINREG & CORE_PIN40_BITMASK) ? 1 : 0;
  2073. } else if (pin == 41) {
  2074. return (CORE_PIN41_PINREG & CORE_PIN41_BITMASK) ? 1 : 0;
  2075. } else if (pin == 42) {
  2076. return (CORE_PIN42_PINREG & CORE_PIN42_BITMASK) ? 1 : 0;
  2077. } else if (pin == 43) {
  2078. return (CORE_PIN43_PINREG & CORE_PIN43_BITMASK) ? 1 : 0;
  2079. } else if (pin == 44) {
  2080. return (CORE_PIN44_PINREG & CORE_PIN44_BITMASK) ? 1 : 0;
  2081. } else if (pin == 45) {
  2082. return (CORE_PIN45_PINREG & CORE_PIN45_BITMASK) ? 1 : 0;
  2083. } else if (pin == 46) {
  2084. return (CORE_PIN46_PINREG & CORE_PIN46_BITMASK) ? 1 : 0;
  2085. } else if (pin == 47) {
  2086. return (CORE_PIN47_PINREG & CORE_PIN47_BITMASK) ? 1 : 0;
  2087. } else if (pin == 48) {
  2088. return (CORE_PIN48_PINREG & CORE_PIN48_BITMASK) ? 1 : 0;
  2089. } else if (pin == 49) {
  2090. return (CORE_PIN49_PINREG & CORE_PIN49_BITMASK) ? 1 : 0;
  2091. } else if (pin == 50) {
  2092. return (CORE_PIN50_PINREG & CORE_PIN50_BITMASK) ? 1 : 0;
  2093. } else if (pin == 51) {
  2094. return (CORE_PIN51_PINREG & CORE_PIN51_BITMASK) ? 1 : 0;
  2095. } else if (pin == 52) {
  2096. return (CORE_PIN52_PINREG & CORE_PIN52_BITMASK) ? 1 : 0;
  2097. } else if (pin == 53) {
  2098. return (CORE_PIN53_PINREG & CORE_PIN53_BITMASK) ? 1 : 0;
  2099. } else if (pin == 54) {
  2100. return (CORE_PIN54_PINREG & CORE_PIN54_BITMASK) ? 1 : 0;
  2101. } else if (pin == 55) {
  2102. return (CORE_PIN55_PINREG & CORE_PIN55_BITMASK) ? 1 : 0;
  2103. } else if (pin == 56) {
  2104. return (CORE_PIN56_PINREG & CORE_PIN56_BITMASK) ? 1 : 0;
  2105. } else if (pin == 57) {
  2106. return (CORE_PIN57_PINREG & CORE_PIN57_BITMASK) ? 1 : 0;
  2107. } else if (pin == 58) {
  2108. return (CORE_PIN58_PINREG & CORE_PIN58_BITMASK) ? 1 : 0;
  2109. } else if (pin == 59) {
  2110. return (CORE_PIN59_PINREG & CORE_PIN59_BITMASK) ? 1 : 0;
  2111. } else if (pin == 60) {
  2112. return (CORE_PIN60_PINREG & CORE_PIN60_BITMASK) ? 1 : 0;
  2113. } else if (pin == 61) {
  2114. return (CORE_PIN61_PINREG & CORE_PIN61_BITMASK) ? 1 : 0;
  2115. } else if (pin == 62) {
  2116. return (CORE_PIN62_PINREG & CORE_PIN62_BITMASK) ? 1 : 0;
  2117. } else if (pin == 63) {
  2118. return (CORE_PIN63_PINREG & CORE_PIN63_BITMASK) ? 1 : 0;
  2119. }
  2120. #endif
  2121. else {
  2122. return 0;
  2123. }
  2124. } else {
  2125. #if defined(KINETISK)
  2126. return *portInputRegister(pin);
  2127. #else
  2128. return (*portInputRegister(pin) & digitalPinToBitMask(pin)) ? 1 : 0;
  2129. #endif
  2130. }
  2131. }
  2132. void pinMode(uint8_t pin, uint8_t mode);
  2133. void init_pins(void);
  2134. void analogWrite(uint8_t pin, int val);
  2135. uint32_t analogWriteRes(uint32_t bits);
  2136. static inline uint32_t analogWriteResolution(uint32_t bits) { return analogWriteRes(bits); }
  2137. void analogWriteFrequency(uint8_t pin, float frequency);
  2138. void analogWriteDAC0(int val);
  2139. void analogWriteDAC1(int val);
  2140. #ifdef __cplusplus
  2141. void attachInterruptVector(IRQ_NUMBER_t irq, void (*function)(void));
  2142. #else
  2143. void attachInterruptVector(enum IRQ_NUMBER_t irq, void (*function)(void));
  2144. #endif
  2145. void attachInterrupt(uint8_t pin, void (*function)(void), int mode);
  2146. void detachInterrupt(uint8_t pin);
  2147. void _init_Teensyduino_internal_(void);
  2148. int analogRead(uint8_t pin);
  2149. void analogReference(uint8_t type);
  2150. void analogReadRes(unsigned int bits);
  2151. static inline void analogReadResolution(unsigned int bits) { analogReadRes(bits); }
  2152. void analogReadAveraging(unsigned int num);
  2153. void analog_init(void);
  2154. #if defined(__MK20DX128__) || defined(__MK20DX256__) || defined(__MK64FX512__) || defined(__MK66FX1M0__)
  2155. #define DEFAULT 0
  2156. #define INTERNAL 2
  2157. #define INTERNAL1V2 2
  2158. #define INTERNAL1V1 2
  2159. #define EXTERNAL 0
  2160. #elif defined(__MKL26Z64__)
  2161. #define DEFAULT 0
  2162. #define INTERNAL 0
  2163. #define EXTERNAL 1
  2164. #endif
  2165. int touchRead(uint8_t pin);
  2166. static inline void shiftOut(uint8_t, uint8_t, uint8_t, uint8_t) __attribute__((always_inline, unused));
  2167. extern void _shiftOut(uint8_t dataPin, uint8_t clockPin, uint8_t bitOrder, uint8_t value) __attribute__((noinline));
  2168. extern void shiftOut_lsbFirst(uint8_t dataPin, uint8_t clockPin, uint8_t value) __attribute__((noinline));
  2169. extern void shiftOut_msbFirst(uint8_t dataPin, uint8_t clockPin, uint8_t value) __attribute__((noinline));
  2170. static inline void shiftOut(uint8_t dataPin, uint8_t clockPin, uint8_t bitOrder, uint8_t value)
  2171. {
  2172. if (__builtin_constant_p(bitOrder)) {
  2173. if (bitOrder == LSBFIRST) {
  2174. shiftOut_lsbFirst(dataPin, clockPin, value);
  2175. } else {
  2176. shiftOut_msbFirst(dataPin, clockPin, value);
  2177. }
  2178. } else {
  2179. _shiftOut(dataPin, clockPin, bitOrder, value);
  2180. }
  2181. }
  2182. static inline uint8_t shiftIn(uint8_t, uint8_t, uint8_t) __attribute__((always_inline, unused));
  2183. extern uint8_t _shiftIn(uint8_t dataPin, uint8_t clockPin, uint8_t bitOrder) __attribute__((noinline));
  2184. extern uint8_t shiftIn_lsbFirst(uint8_t dataPin, uint8_t clockPin) __attribute__((noinline));
  2185. extern uint8_t shiftIn_msbFirst(uint8_t dataPin, uint8_t clockPin) __attribute__((noinline));
  2186. static inline uint8_t shiftIn(uint8_t dataPin, uint8_t clockPin, uint8_t bitOrder)
  2187. {
  2188. if (__builtin_constant_p(bitOrder)) {
  2189. if (bitOrder == LSBFIRST) {
  2190. return shiftIn_lsbFirst(dataPin, clockPin);
  2191. } else {
  2192. return shiftIn_msbFirst(dataPin, clockPin);
  2193. }
  2194. } else {
  2195. return _shiftIn(dataPin, clockPin, bitOrder);
  2196. }
  2197. }
  2198. void _reboot_Teensyduino_(void) __attribute__((noreturn));
  2199. void _restart_Teensyduino_(void) __attribute__((noreturn));
  2200. // Define a set of flags to know which things yield should check when called.
  2201. // Probably should be in a better spot.
  2202. extern uint8_t yield_active_check_flags;
  2203. #define YIELD_CHECK_USB_SERIAL 0x1 // check the USB for Serial.available()
  2204. #define YIELD_CHECK_HARDWARE_SERIAL 0x2 // check Hardware Serial ports available
  2205. #define YIELD_CHECK_EVENT_RESPONDER 0x4 // User has created eventResponders that use yield
  2206. #define YIELD_CHECK_USB_SERIALUSB1 0x8 // Check for SerialUSB1
  2207. #define YIELD_CHECK_USB_SERIALUSB2 0x10 // Check for SerialUSB2
  2208. void yield(void);
  2209. void delay(uint32_t msec);
  2210. extern volatile uint32_t systick_millis_count;
  2211. static inline uint32_t millis(void) __attribute__((always_inline, unused));
  2212. static inline uint32_t millis(void)
  2213. {
  2214. // Reading a volatile variable to another volatile
  2215. // seems redundant, but isn't for some cases.
  2216. // Eventually this should probably be replaced by a
  2217. // proper memory barrier or other technique. Please
  2218. // do not remove this "redundant" code without
  2219. // carefully verifying the case mentioned here:
  2220. //
  2221. // https://forum.pjrc.com/threads/17469-millis%28%29-on-teensy-3?p=104924&viewfull=1#post104924
  2222. //
  2223. volatile uint32_t ret = systick_millis_count; // single aligned 32 bit is atomic
  2224. return ret;
  2225. }
  2226. uint32_t micros(void);
  2227. static inline void delayMicroseconds(uint32_t) __attribute__((always_inline, unused));
  2228. static inline void delayMicroseconds(uint32_t usec)
  2229. {
  2230. #if F_CPU == 256000000
  2231. uint32_t n = usec * 85;
  2232. #elif F_CPU == 240000000
  2233. uint32_t n = usec * 80;
  2234. #elif F_CPU == 216000000
  2235. uint32_t n = usec * 72;
  2236. #elif F_CPU == 192000000
  2237. uint32_t n = usec * 64;
  2238. #elif F_CPU == 180000000
  2239. uint32_t n = usec * 60;
  2240. #elif F_CPU == 168000000
  2241. uint32_t n = usec * 56;
  2242. #elif F_CPU == 144000000
  2243. uint32_t n = usec * 48;
  2244. #elif F_CPU == 120000000
  2245. uint32_t n = usec * 40;
  2246. #elif F_CPU == 96000000
  2247. uint32_t n = usec << 5;
  2248. #elif F_CPU == 72000000
  2249. uint32_t n = usec * 24;
  2250. #elif F_CPU == 48000000
  2251. uint32_t n = usec << 4;
  2252. #elif F_CPU == 24000000
  2253. uint32_t n = usec << 3;
  2254. #elif F_CPU == 16000000
  2255. uint32_t n = usec << 2;
  2256. #elif F_CPU == 8000000
  2257. uint32_t n = usec << 1;
  2258. #elif F_CPU == 4000000
  2259. uint32_t n = usec;
  2260. #elif F_CPU == 2000000
  2261. uint32_t n = usec >> 1;
  2262. #endif
  2263. // changed because a delay of 1 micro Sec @ 2MHz will be 0
  2264. if (n == 0) return;
  2265. __asm__ volatile(
  2266. "L_%=_delayMicroseconds:" "\n\t"
  2267. #if F_CPU < 24000000
  2268. "nop" "\n\t"
  2269. #endif
  2270. #ifdef KINETISL
  2271. "sub %0, #1" "\n\t"
  2272. "bne L_%=_delayMicroseconds" "\n"
  2273. : "+l" (n) :
  2274. #else
  2275. "subs %0, #1" "\n\t"
  2276. "bne L_%=_delayMicroseconds" "\n"
  2277. : "+r" (n) :
  2278. #endif
  2279. );
  2280. }
  2281. #ifdef __cplusplus
  2282. }
  2283. #endif
  2284. #ifdef __cplusplus
  2285. extern "C" {
  2286. #endif
  2287. unsigned long rtc_get(void);
  2288. void rtc_set(unsigned long t);
  2289. void rtc_compensate(int adjust);
  2290. #ifdef __cplusplus
  2291. }
  2292. class teensy3_clock_class
  2293. {
  2294. public:
  2295. static unsigned long get(void) __attribute__((always_inline)) { return rtc_get(); }
  2296. static void set(unsigned long t) __attribute__((always_inline)) { rtc_set(t); }
  2297. static void compensate(int adj) __attribute__((always_inline)) { rtc_compensate(adj); }
  2298. };
  2299. extern teensy3_clock_class Teensy3Clock;
  2300. #endif
  2301. #endif