You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

2410 lines
88KB

  1. /* Definitions of target machine for GNU compiler, for ARM.
  2. Copyright (C) 1991-2020 Free Software Foundation, Inc.
  3. Contributed by Pieter `Tiggr' Schoenmakers (rcpieter@win.tue.nl)
  4. and Martin Simmons (@harleqn.co.uk).
  5. More major hacks by Richard Earnshaw (rearnsha@arm.com)
  6. Minor hacks by Nick Clifton (nickc@cygnus.com)
  7. This file is part of GCC.
  8. GCC is free software; you can redistribute it and/or modify it
  9. under the terms of the GNU General Public License as published
  10. by the Free Software Foundation; either version 3, or (at your
  11. option) any later version.
  12. GCC is distributed in the hope that it will be useful, but WITHOUT
  13. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  14. or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  15. License for more details.
  16. Under Section 7 of GPL version 3, you are granted additional
  17. permissions described in the GCC Runtime Library Exception, version
  18. 3.1, as published by the Free Software Foundation.
  19. You should have received a copy of the GNU General Public License and
  20. a copy of the GCC Runtime Library Exception along with this program;
  21. see the files COPYING3 and COPYING.RUNTIME respectively. If not, see
  22. <http://www.gnu.org/licenses/>. */
  23. #ifndef GCC_ARM_H
  24. #define GCC_ARM_H
  25. /* We can't use machine_mode inside a generator file because it
  26. hasn't been created yet; we shouldn't be using any code that
  27. needs the real definition though, so this ought to be safe. */
  28. #ifdef GENERATOR_FILE
  29. #define MACHMODE int
  30. #else
  31. #include "insn-modes.h"
  32. #define MACHMODE machine_mode
  33. #endif
  34. #include "config/vxworks-dummy.h"
  35. /* The architecture define. */
  36. extern char arm_arch_name[];
  37. /* Target CPU builtins. */
  38. #define TARGET_CPU_CPP_BUILTINS() arm_cpu_cpp_builtins (pfile)
  39. /* Target CPU versions for D. */
  40. #define TARGET_D_CPU_VERSIONS arm_d_target_versions
  41. #include "config/arm/arm-opts.h"
  42. /* The processor for which instructions should be scheduled. */
  43. extern enum processor_type arm_tune;
  44. typedef enum arm_cond_code
  45. {
  46. ARM_EQ = 0, ARM_NE, ARM_CS, ARM_CC, ARM_MI, ARM_PL, ARM_VS, ARM_VC,
  47. ARM_HI, ARM_LS, ARM_GE, ARM_LT, ARM_GT, ARM_LE, ARM_AL, ARM_NV
  48. }
  49. arm_cc;
  50. extern arm_cc arm_current_cc;
  51. #define ARM_INVERSE_CONDITION_CODE(X) ((arm_cc) (((int)X) ^ 1))
  52. /* The maximum number of instructions that is beneficial to
  53. conditionally execute. */
  54. #undef MAX_CONDITIONAL_EXECUTE
  55. #define MAX_CONDITIONAL_EXECUTE arm_max_conditional_execute ()
  56. extern int arm_target_label;
  57. extern int arm_ccfsm_state;
  58. extern GTY(()) rtx arm_target_insn;
  59. /* Callback to output language specific object attributes. */
  60. extern void (*arm_lang_output_object_attributes_hook)(void);
  61. /* This type is the user-visible __fp16. We need it in a few places in
  62. the backend. Defined in arm-builtins.c. */
  63. extern tree arm_fp16_type_node;
  64. /* This type is the user-visible __bf16. We need it in a few places in
  65. the backend. Defined in arm-builtins.c. */
  66. extern tree arm_bf16_type_node;
  67. extern tree arm_bf16_ptr_type_node;
  68. #undef CPP_SPEC
  69. #define CPP_SPEC "%(subtarget_cpp_spec) \
  70. %{mfloat-abi=soft:%{mfloat-abi=hard: \
  71. %e-mfloat-abi=soft and -mfloat-abi=hard may not be used together}} \
  72. %{mbig-endian:%{mlittle-endian: \
  73. %e-mbig-endian and -mlittle-endian may not be used together}}"
  74. #ifndef CC1_SPEC
  75. #define CC1_SPEC ""
  76. #endif
  77. /* This macro defines names of additional specifications to put in the specs
  78. that can be used in various specifications like CC1_SPEC. Its definition
  79. is an initializer with a subgrouping for each command option.
  80. Each subgrouping contains a string constant, that defines the
  81. specification name, and a string constant that used by the GCC driver
  82. program.
  83. Do not define this macro if it does not need to do anything. */
  84. #define EXTRA_SPECS \
  85. { "subtarget_cpp_spec", SUBTARGET_CPP_SPEC }, \
  86. { "asm_cpu_spec", ASM_CPU_SPEC }, \
  87. SUBTARGET_EXTRA_SPECS
  88. #ifndef SUBTARGET_EXTRA_SPECS
  89. #define SUBTARGET_EXTRA_SPECS
  90. #endif
  91. #ifndef SUBTARGET_CPP_SPEC
  92. #define SUBTARGET_CPP_SPEC ""
  93. #endif
  94. /* Tree Target Specification. */
  95. #define TARGET_ARM_P(flags) (!TARGET_THUMB_P (flags))
  96. #define TARGET_THUMB1_P(flags) (TARGET_THUMB_P (flags) && !arm_arch_thumb2)
  97. #define TARGET_THUMB2_P(flags) (TARGET_THUMB_P (flags) && arm_arch_thumb2)
  98. #define TARGET_32BIT_P(flags) (TARGET_ARM_P (flags) || TARGET_THUMB2_P (flags))
  99. /* Run-time Target Specification. */
  100. /* Use hardware floating point instructions. -mgeneral-regs-only prevents
  101. the use of floating point instructions and registers but does not prevent
  102. emission of floating point pcs attributes. */
  103. #define TARGET_HARD_FLOAT_SUB (arm_float_abi != ARM_FLOAT_ABI_SOFT \
  104. && bitmap_bit_p (arm_active_target.isa, \
  105. isa_bit_vfpv2) \
  106. && TARGET_32BIT)
  107. #define TARGET_HARD_FLOAT (TARGET_HARD_FLOAT_SUB \
  108. && !TARGET_GENERAL_REGS_ONLY)
  109. #define TARGET_SOFT_FLOAT (!TARGET_HARD_FLOAT_SUB)
  110. /* User has permitted use of FP instructions, if they exist for this
  111. target. */
  112. #define TARGET_MAYBE_HARD_FLOAT (arm_float_abi != ARM_FLOAT_ABI_SOFT)
  113. /* Use hardware floating point calling convention. */
  114. #define TARGET_HARD_FLOAT_ABI (arm_float_abi == ARM_FLOAT_ABI_HARD)
  115. #define TARGET_IWMMXT (arm_arch_iwmmxt)
  116. #define TARGET_IWMMXT2 (arm_arch_iwmmxt2)
  117. #define TARGET_REALLY_IWMMXT (TARGET_IWMMXT && TARGET_32BIT \
  118. && !TARGET_GENERAL_REGS_ONLY)
  119. #define TARGET_REALLY_IWMMXT2 (TARGET_IWMMXT2 && TARGET_32BIT \
  120. && !TARGET_GENERAL_REGS_ONLY)
  121. #define TARGET_IWMMXT_ABI (TARGET_32BIT && arm_abi == ARM_ABI_IWMMXT)
  122. #define TARGET_ARM (! TARGET_THUMB)
  123. #define TARGET_EITHER 1 /* (TARGET_ARM | TARGET_THUMB) */
  124. #define TARGET_BACKTRACE (crtl->is_leaf \
  125. ? TARGET_TPCS_LEAF_FRAME \
  126. : TARGET_TPCS_FRAME)
  127. #define TARGET_AAPCS_BASED \
  128. (arm_abi != ARM_ABI_APCS && arm_abi != ARM_ABI_ATPCS)
  129. #define TARGET_HARD_TP (target_thread_pointer == TP_CP15)
  130. #define TARGET_SOFT_TP (target_thread_pointer == TP_SOFT)
  131. #define TARGET_GNU2_TLS (target_tls_dialect == TLS_GNU2)
  132. /* Only 16-bit thumb code. */
  133. #define TARGET_THUMB1 (TARGET_THUMB && !arm_arch_thumb2)
  134. /* Arm or Thumb-2 32-bit code. */
  135. #define TARGET_32BIT (TARGET_ARM || arm_arch_thumb2)
  136. /* 32-bit Thumb-2 code. */
  137. #define TARGET_THUMB2 (TARGET_THUMB && arm_arch_thumb2)
  138. /* Thumb-1 only. */
  139. #define TARGET_THUMB1_ONLY (TARGET_THUMB1 && !arm_arch_notm)
  140. #define TARGET_LDRD (arm_arch5te && ARM_DOUBLEWORD_ALIGN \
  141. && !TARGET_THUMB1)
  142. #define TARGET_CRC32 (arm_arch_crc)
  143. /* The following two macros concern the ability to execute coprocessor
  144. instructions for VFPv3 or NEON. TARGET_VFP3/TARGET_VFPD32 are currently
  145. only ever tested when we know we are generating for VFP hardware; we need
  146. to be more careful with TARGET_NEON as noted below. */
  147. /* FPU is has the full VFPv3/NEON register file of 32 D registers. */
  148. #define TARGET_VFPD32 (bitmap_bit_p (arm_active_target.isa, isa_bit_fp_d32))
  149. /* FPU supports VFPv3 instructions. */
  150. #define TARGET_VFP3 (bitmap_bit_p (arm_active_target.isa, isa_bit_vfpv3))
  151. /* FPU supports FPv5 instructions. */
  152. #define TARGET_VFP5 (bitmap_bit_p (arm_active_target.isa, isa_bit_fpv5))
  153. /* FPU only supports VFP single-precision instructions. */
  154. #define TARGET_VFP_SINGLE (!TARGET_VFP_DOUBLE)
  155. /* FPU supports VFP double-precision instructions. */
  156. #define TARGET_VFP_DOUBLE (bitmap_bit_p (arm_active_target.isa, isa_bit_fp_dbl))
  157. /* FPU supports half-precision floating-point with NEON element load/store. */
  158. #define TARGET_NEON_FP16 \
  159. (bitmap_bit_p (arm_active_target.isa, isa_bit_neon) \
  160. && bitmap_bit_p (arm_active_target.isa, isa_bit_fp16conv))
  161. /* FPU supports VFP half-precision floating-point conversions. */
  162. #define TARGET_FP16 (bitmap_bit_p (arm_active_target.isa, isa_bit_fp16conv))
  163. /* FPU supports converting between HFmode and DFmode in a single hardware
  164. step. */
  165. #define TARGET_FP16_TO_DOUBLE \
  166. (TARGET_HARD_FLOAT && TARGET_FP16 && TARGET_VFP5 && TARGET_VFP_DOUBLE)
  167. /* FPU supports fused-multiply-add operations. */
  168. #define TARGET_FMA (bitmap_bit_p (arm_active_target.isa, isa_bit_vfpv4))
  169. /* FPU supports Crypto extensions. */
  170. #define TARGET_CRYPTO (bitmap_bit_p (arm_active_target.isa, isa_bit_crypto))
  171. /* FPU supports Neon instructions. The setting of this macro gets
  172. revealed via __ARM_NEON__ so we add extra guards upon TARGET_32BIT
  173. and TARGET_HARD_FLOAT to ensure that NEON instructions are
  174. available. */
  175. #define TARGET_NEON \
  176. (TARGET_32BIT && TARGET_HARD_FLOAT \
  177. && bitmap_bit_p (arm_active_target.isa, isa_bit_neon))
  178. /* FPU supports ARMv8.1 Adv.SIMD extensions. */
  179. #define TARGET_NEON_RDMA (TARGET_NEON && arm_arch8_1)
  180. /* Supports the Dot Product AdvSIMD extensions. */
  181. #define TARGET_DOTPROD (TARGET_NEON && TARGET_VFP5 \
  182. && bitmap_bit_p (arm_active_target.isa, \
  183. isa_bit_dotprod) \
  184. && arm_arch8_2)
  185. /* Supports the Armv8.3-a Complex number AdvSIMD extensions. */
  186. #define TARGET_COMPLEX (TARGET_NEON && arm_arch8_3)
  187. /* FPU supports the floating point FP16 instructions for ARMv8.2-A
  188. and later. */
  189. #define TARGET_VFP_FP16INST \
  190. (TARGET_32BIT && TARGET_HARD_FLOAT && TARGET_VFP5 && arm_fp16_inst)
  191. /* Target supports the floating point FP16 instructions from ARMv8.2-A
  192. and later. */
  193. #define TARGET_FP16FML (TARGET_NEON \
  194. && bitmap_bit_p (arm_active_target.isa, \
  195. isa_bit_fp16fml) \
  196. && arm_arch8_2)
  197. /* FPU supports the AdvSIMD FP16 instructions for ARMv8.2 and later. */
  198. #define TARGET_NEON_FP16INST (TARGET_VFP_FP16INST && TARGET_NEON_RDMA)
  199. /* FPU supports 8-bit Integer Matrix Multiply (I8MM) AdvSIMD extensions. */
  200. #define TARGET_I8MM (TARGET_NEON && arm_arch8_2 && arm_arch_i8mm)
  201. /* FPU supports Brain half-precision floating-point (BFloat16) extension. */
  202. #define TARGET_BF16_FP (TARGET_32BIT && TARGET_HARD_FLOAT && TARGET_VFP5 \
  203. && arm_arch8_2 && arm_arch_bf16)
  204. #define TARGET_BF16_SIMD (TARGET_NEON && TARGET_VFP5 \
  205. && arm_arch8_2 && arm_arch_bf16)
  206. /* Q-bit is present. */
  207. #define TARGET_ARM_QBIT \
  208. (TARGET_32BIT && arm_arch5te && (arm_arch_notm || arm_arch7))
  209. /* Saturation operation, e.g. SSAT. */
  210. #define TARGET_ARM_SAT \
  211. (TARGET_32BIT && arm_arch6 && (arm_arch_notm || arm_arch7))
  212. /* "DSP" multiply instructions, eg. SMULxy. */
  213. #define TARGET_DSP_MULTIPLY \
  214. (TARGET_32BIT && arm_arch5te && (arm_arch_notm || arm_arch7em))
  215. /* Integer SIMD instructions, and extend-accumulate instructions. */
  216. #define TARGET_INT_SIMD \
  217. (TARGET_32BIT && arm_arch6 && (arm_arch_notm || arm_arch7em))
  218. /* Should MOVW/MOVT be used in preference to a constant pool. */
  219. #define TARGET_USE_MOVT \
  220. (TARGET_HAVE_MOVT \
  221. && (arm_disable_literal_pool \
  222. || (!optimize_size && !current_tune->prefer_constant_pool)))
  223. /* Nonzero if this chip provides the DMB instruction. */
  224. #define TARGET_HAVE_DMB (arm_arch6m || arm_arch7)
  225. /* Nonzero if this chip implements a memory barrier via CP15. */
  226. #define TARGET_HAVE_DMB_MCR (arm_arch6 && ! TARGET_HAVE_DMB \
  227. && ! TARGET_THUMB1)
  228. /* Nonzero if this chip implements a memory barrier instruction. */
  229. #define TARGET_HAVE_MEMORY_BARRIER (TARGET_HAVE_DMB || TARGET_HAVE_DMB_MCR)
  230. /* Nonzero if this chip supports ldrex and strex */
  231. #define TARGET_HAVE_LDREX ((arm_arch6 && TARGET_ARM) \
  232. || arm_arch7 \
  233. || (arm_arch8 && !arm_arch_notm))
  234. /* Nonzero if this chip supports LPAE. */
  235. #define TARGET_HAVE_LPAE (arm_arch_lpae)
  236. /* Nonzero if this chip supports ldrex{bh} and strex{bh}. */
  237. #define TARGET_HAVE_LDREXBH ((arm_arch6k && TARGET_ARM) \
  238. || arm_arch7 \
  239. || (arm_arch8 && !arm_arch_notm))
  240. /* Nonzero if this chip supports ldrexd and strexd. */
  241. #define TARGET_HAVE_LDREXD (((arm_arch6k && TARGET_ARM) \
  242. || arm_arch7) && arm_arch_notm)
  243. /* Nonzero if this chip supports load-acquire and store-release. */
  244. #define TARGET_HAVE_LDACQ (TARGET_ARM_ARCH >= 8)
  245. /* Nonzero if this chip supports LDAEXD and STLEXD. */
  246. #define TARGET_HAVE_LDACQEXD (TARGET_ARM_ARCH >= 8 \
  247. && TARGET_32BIT \
  248. && arm_arch_notm)
  249. /* Nonzero if this chip provides the MOVW and MOVT instructions. */
  250. #define TARGET_HAVE_MOVT (arm_arch_thumb2 || arm_arch8)
  251. /* Nonzero if this chip provides the CBZ and CBNZ instructions. */
  252. #define TARGET_HAVE_CBZ (arm_arch_thumb2 || arm_arch8)
  253. /* Nonzero if this chip provides Armv8.1-M Mainline Security extensions
  254. instructions (most are floating-point related). */
  255. #define TARGET_HAVE_FPCXT_CMSE (arm_arch8_1m_main)
  256. #define TARGET_HAVE_MVE (arm_float_abi != ARM_FLOAT_ABI_SOFT \
  257. && bitmap_bit_p (arm_active_target.isa, \
  258. isa_bit_mve) \
  259. && !TARGET_GENERAL_REGS_ONLY)
  260. #define TARGET_HAVE_MVE_FLOAT (arm_float_abi != ARM_FLOAT_ABI_SOFT \
  261. && bitmap_bit_p (arm_active_target.isa, \
  262. isa_bit_mve_float) \
  263. && !TARGET_GENERAL_REGS_ONLY)
  264. /* MVE have few common instructions as VFP, like VLDM alias VPOP, VLDR, VSTM
  265. alia VPUSH, VSTR and VMOV, VMSR and VMRS. In the same manner it updates few
  266. registers such as FPCAR, FPCCR, FPDSCR, FPSCR, MVFR0, MVFR1 and MVFR2. All
  267. the VFP instructions, RTL patterns and register are guarded by
  268. TARGET_HARD_FLOAT. But the common instructions, RTL pattern and registers
  269. between MVE and VFP will be guarded by the following macro TARGET_VFP_BASE
  270. hereafter. */
  271. #define TARGET_VFP_BASE (arm_float_abi != ARM_FLOAT_ABI_SOFT \
  272. && bitmap_bit_p (arm_active_target.isa, \
  273. isa_bit_vfp_base) \
  274. && !TARGET_GENERAL_REGS_ONLY)
  275. /* Nonzero if integer division instructions supported. */
  276. #define TARGET_IDIV ((TARGET_ARM && arm_arch_arm_hwdiv) \
  277. || (TARGET_THUMB && arm_arch_thumb_hwdiv))
  278. /* Nonzero if disallow volatile memory access in IT block. */
  279. #define TARGET_NO_VOLATILE_CE (arm_arch_no_volatile_ce)
  280. /* Nonzero if chip supports the Custom Datapath Extension. */
  281. #define TARGET_CDE (arm_arch_cde && arm_arch8 && !arm_arch_notm)
  282. /* Should constant I be slplit for OP. */
  283. #define DONT_EARLY_SPLIT_CONSTANT(i, op) \
  284. ((optimize >= 2) \
  285. && can_create_pseudo_p () \
  286. && !const_ok_for_op (i, op))
  287. /* True iff the full BPABI is being used. If TARGET_BPABI is true,
  288. then TARGET_AAPCS_BASED must be true -- but the converse does not
  289. hold. TARGET_BPABI implies the use of the BPABI runtime library,
  290. etc., in addition to just the AAPCS calling conventions. */
  291. #ifndef TARGET_BPABI
  292. #define TARGET_BPABI false
  293. #endif
  294. /* Transform lane numbers on big endian targets. This is used to allow for the
  295. endianness difference between NEON architectural lane numbers and those
  296. used in RTL */
  297. #define NEON_ENDIAN_LANE_N(mode, n) \
  298. (BYTES_BIG_ENDIAN ? GET_MODE_NUNITS (mode) - 1 - n : n)
  299. /* Support for a compile-time default CPU, et cetera. The rules are:
  300. --with-arch is ignored if -march or -mcpu are specified.
  301. --with-cpu is ignored if -march or -mcpu are specified, and is overridden
  302. by --with-arch.
  303. --with-tune is ignored if -mtune or -mcpu are specified (but not affected
  304. by -march).
  305. --with-float is ignored if -mfloat-abi is specified.
  306. --with-fpu is ignored if -mfpu is specified.
  307. --with-abi is ignored if -mabi is specified.
  308. --with-tls is ignored if -mtls-dialect is specified. */
  309. #define OPTION_DEFAULT_SPECS \
  310. {"arch", "%{!march=*:%{!mcpu=*:-march=%(VALUE)}}" }, \
  311. {"cpu", "%{!march=*:%{!mcpu=*:-mcpu=%(VALUE)}}" }, \
  312. {"tune", "%{!mcpu=*:%{!mtune=*:-mtune=%(VALUE)}}" }, \
  313. {"float", "%{!mfloat-abi=*:-mfloat-abi=%(VALUE)}" }, \
  314. {"fpu", "%{!mfpu=*:-mfpu=%(VALUE)}"}, \
  315. {"abi", "%{!mabi=*:-mabi=%(VALUE)}"}, \
  316. {"mode", "%{!marm:%{!mthumb:-m%(VALUE)}}"}, \
  317. {"tls", "%{!mtls-dialect=*:-mtls-dialect=%(VALUE)}"},
  318. extern const struct arm_fpu_desc
  319. {
  320. const char *name;
  321. enum isa_feature isa_bits[isa_num_bits];
  322. } all_fpus[];
  323. /* Which floating point hardware to schedule for. */
  324. extern int arm_fpu_attr;
  325. #ifndef TARGET_DEFAULT_FLOAT_ABI
  326. #define TARGET_DEFAULT_FLOAT_ABI ARM_FLOAT_ABI_SOFT
  327. #endif
  328. #ifndef ARM_DEFAULT_ABI
  329. #define ARM_DEFAULT_ABI ARM_ABI_APCS
  330. #endif
  331. /* AAPCS based ABIs use short enums by default. */
  332. #ifndef ARM_DEFAULT_SHORT_ENUMS
  333. #define ARM_DEFAULT_SHORT_ENUMS \
  334. (TARGET_AAPCS_BASED && arm_abi != ARM_ABI_AAPCS_LINUX)
  335. #endif
  336. /* Map each of the micro-architecture variants to their corresponding
  337. major architecture revision. */
  338. enum base_architecture
  339. {
  340. BASE_ARCH_0 = 0,
  341. BASE_ARCH_2 = 2,
  342. BASE_ARCH_3 = 3,
  343. BASE_ARCH_3M = 3,
  344. BASE_ARCH_4 = 4,
  345. BASE_ARCH_4T = 4,
  346. BASE_ARCH_5T = 5,
  347. BASE_ARCH_5TE = 5,
  348. BASE_ARCH_5TEJ = 5,
  349. BASE_ARCH_6 = 6,
  350. BASE_ARCH_6J = 6,
  351. BASE_ARCH_6KZ = 6,
  352. BASE_ARCH_6K = 6,
  353. BASE_ARCH_6T2 = 6,
  354. BASE_ARCH_6M = 6,
  355. BASE_ARCH_6Z = 6,
  356. BASE_ARCH_7 = 7,
  357. BASE_ARCH_7A = 7,
  358. BASE_ARCH_7R = 7,
  359. BASE_ARCH_7M = 7,
  360. BASE_ARCH_7EM = 7,
  361. BASE_ARCH_8A = 8,
  362. BASE_ARCH_8M_BASE = 8,
  363. BASE_ARCH_8M_MAIN = 8,
  364. BASE_ARCH_8R = 8
  365. };
  366. /* The major revision number of the ARM Architecture implemented by the target. */
  367. extern enum base_architecture arm_base_arch;
  368. /* Nonzero if this chip supports the ARM Architecture 4 extensions. */
  369. extern int arm_arch4;
  370. /* Nonzero if this chip supports the ARM Architecture 4T extensions. */
  371. extern int arm_arch4t;
  372. /* Nonzero if this chip supports the ARM Architecture 5T extensions. */
  373. extern int arm_arch5t;
  374. /* Nonzero if this chip supports the ARM Architecture 5TE extensions. */
  375. extern int arm_arch5te;
  376. /* Nonzero if this chip supports the ARM Architecture 6 extensions. */
  377. extern int arm_arch6;
  378. /* Nonzero if this chip supports the ARM Architecture 6k extensions. */
  379. extern int arm_arch6k;
  380. /* Nonzero if instructions present in ARMv6-M can be used. */
  381. extern int arm_arch6m;
  382. /* Nonzero if this chip supports the ARM Architecture 7 extensions. */
  383. extern int arm_arch7;
  384. /* Nonzero if instructions not present in the 'M' profile can be used. */
  385. extern int arm_arch_notm;
  386. /* Nonzero if instructions present in ARMv7E-M can be used. */
  387. extern int arm_arch7em;
  388. /* Nonzero if this chip supports the ARM Architecture 8 extensions. */
  389. extern int arm_arch8;
  390. /* Nonzero if this chip supports the ARM Architecture 8.1 extensions. */
  391. extern int arm_arch8_1;
  392. /* Nonzero if this chip supports the ARM Architecture 8.2 extensions. */
  393. extern int arm_arch8_2;
  394. /* Nonzero if this chip supports the ARM Architecture 8.3 extensions. */
  395. extern int arm_arch8_3;
  396. /* Nonzero if this chip supports the ARM Architecture 8.4 extensions. */
  397. extern int arm_arch8_4;
  398. /* Nonzero if this chip supports the ARM Architecture 8.1-M Mainline
  399. extensions. */
  400. extern int arm_arch8_1m_main;
  401. /* Nonzero if this chip supports the FP16 instructions extension of ARM
  402. Architecture 8.2. */
  403. extern int arm_fp16_inst;
  404. /* Nonzero if this chip can benefit from load scheduling. */
  405. extern int arm_ld_sched;
  406. /* Nonzero if this chip is a StrongARM. */
  407. extern int arm_tune_strongarm;
  408. /* Nonzero if this chip supports Intel XScale with Wireless MMX technology. */
  409. extern int arm_arch_iwmmxt;
  410. /* Nonzero if this chip supports Intel Wireless MMX2 technology. */
  411. extern int arm_arch_iwmmxt2;
  412. /* Nonzero if this chip is an XScale. */
  413. extern int arm_arch_xscale;
  414. /* Nonzero if tuning for XScale. */
  415. extern int arm_tune_xscale;
  416. /* Nonzero if tuning for stores via the write buffer. */
  417. extern int arm_tune_wbuf;
  418. /* Nonzero if tuning for Cortex-A9. */
  419. extern int arm_tune_cortex_a9;
  420. /* Nonzero if we should define __THUMB_INTERWORK__ in the
  421. preprocessor.
  422. XXX This is a bit of a hack, it's intended to help work around
  423. problems in GLD which doesn't understand that armv5t code is
  424. interworking clean. */
  425. extern int arm_cpp_interwork;
  426. /* Nonzero if chip supports Thumb 1. */
  427. extern int arm_arch_thumb1;
  428. /* Nonzero if chip supports Thumb 2. */
  429. extern int arm_arch_thumb2;
  430. /* Nonzero if chip supports integer division instruction in ARM mode. */
  431. extern int arm_arch_arm_hwdiv;
  432. /* Nonzero if chip supports integer division instruction in Thumb mode. */
  433. extern int arm_arch_thumb_hwdiv;
  434. /* Nonzero if chip disallows volatile memory access in IT block. */
  435. extern int arm_arch_no_volatile_ce;
  436. /* Nonzero if we shouldn't use literal pools. */
  437. #ifndef USED_FOR_TARGET
  438. extern bool arm_disable_literal_pool;
  439. #endif
  440. /* Nonzero if chip supports the ARMv8 CRC instructions. */
  441. extern int arm_arch_crc;
  442. /* Nonzero if chip supports the ARMv8-M Security Extensions. */
  443. extern int arm_arch_cmse;
  444. /* Nonzero if chip supports the I8MM instructions. */
  445. extern int arm_arch_i8mm;
  446. /* Nonzero if chip supports the BFloat16 instructions. */
  447. extern int arm_arch_bf16;
  448. /* Nonzero if chip supports the Custom Datapath Extension. */
  449. extern int arm_arch_cde;
  450. extern int arm_arch_cde_coproc;
  451. extern const int arm_arch_cde_coproc_bits[];
  452. #define ARM_CDE_CONST_COPROC 7
  453. #define ARM_CCDE_CONST_1 ((1 << 13) - 1)
  454. #define ARM_CCDE_CONST_2 ((1 << 9 ) - 1)
  455. #define ARM_CCDE_CONST_3 ((1 << 6 ) - 1)
  456. #define ARM_VCDE_CONST_1 ((1 << 11) - 1)
  457. #define ARM_VCDE_CONST_2 ((1 << 6 ) - 1)
  458. #define ARM_VCDE_CONST_3 ((1 << 3 ) - 1)
  459. #define ARM_MVE_CDE_CONST_1 ((1 << 12) - 1)
  460. #define ARM_MVE_CDE_CONST_2 ((1 << 7 ) - 1)
  461. #define ARM_MVE_CDE_CONST_3 ((1 << 4 ) - 1)
  462. #ifndef TARGET_DEFAULT
  463. #define TARGET_DEFAULT (MASK_APCS_FRAME)
  464. #endif
  465. /* Nonzero if PIC code requires explicit qualifiers to generate
  466. PLT and GOT relocs rather than the assembler doing so implicitly.
  467. Subtargets can override these if required. */
  468. #ifndef NEED_GOT_RELOC
  469. #define NEED_GOT_RELOC 0
  470. #endif
  471. #ifndef NEED_PLT_RELOC
  472. #define NEED_PLT_RELOC 0
  473. #endif
  474. #ifndef TARGET_DEFAULT_PIC_DATA_IS_TEXT_RELATIVE
  475. #define TARGET_DEFAULT_PIC_DATA_IS_TEXT_RELATIVE 1
  476. #endif
  477. /* Nonzero if we need to refer to the GOT with a PC-relative
  478. offset. In other words, generate
  479. .word _GLOBAL_OFFSET_TABLE_ - [. - (.Lxx + 8)]
  480. rather than
  481. .word _GLOBAL_OFFSET_TABLE_ - (.Lxx + 8)
  482. The default is true, which matches NetBSD. Subtargets can
  483. override this if required. */
  484. #ifndef GOT_PCREL
  485. #define GOT_PCREL 1
  486. #endif
  487. /* Target machine storage Layout. */
  488. /* Define this macro if it is advisable to hold scalars in registers
  489. in a wider mode than that declared by the program. In such cases,
  490. the value is constrained to be within the bounds of the declared
  491. type, but kept valid in the wider mode. The signedness of the
  492. extension may differ from that of the type. */
  493. #define PROMOTE_MODE(MODE, UNSIGNEDP, TYPE) \
  494. if (GET_MODE_CLASS (MODE) == MODE_INT \
  495. && GET_MODE_SIZE (MODE) < 4) \
  496. { \
  497. (MODE) = SImode; \
  498. }
  499. /* Define this if most significant bit is lowest numbered
  500. in instructions that operate on numbered bit-fields. */
  501. #define BITS_BIG_ENDIAN 0
  502. /* Define this if most significant byte of a word is the lowest numbered.
  503. Most ARM processors are run in little endian mode, so that is the default.
  504. If you want to have it run-time selectable, change the definition in a
  505. cover file to be TARGET_BIG_ENDIAN. */
  506. #define BYTES_BIG_ENDIAN (TARGET_BIG_END != 0)
  507. /* Define this if most significant word of a multiword number is the lowest
  508. numbered. */
  509. #define WORDS_BIG_ENDIAN (BYTES_BIG_ENDIAN)
  510. #define UNITS_PER_WORD 4
  511. /* True if natural alignment is used for doubleword types. */
  512. #define ARM_DOUBLEWORD_ALIGN TARGET_AAPCS_BASED
  513. #define DOUBLEWORD_ALIGNMENT 64
  514. #define PARM_BOUNDARY 32
  515. #define STACK_BOUNDARY (ARM_DOUBLEWORD_ALIGN ? DOUBLEWORD_ALIGNMENT : 32)
  516. #define PREFERRED_STACK_BOUNDARY \
  517. (arm_abi == ARM_ABI_ATPCS ? 64 : STACK_BOUNDARY)
  518. #define FUNCTION_BOUNDARY_P(flags) (TARGET_THUMB_P (flags) ? 16 : 32)
  519. #define FUNCTION_BOUNDARY (FUNCTION_BOUNDARY_P (target_flags))
  520. /* The lowest bit is used to indicate Thumb-mode functions, so the
  521. vbit must go into the delta field of pointers to member
  522. functions. */
  523. #define TARGET_PTRMEMFUNC_VBIT_LOCATION ptrmemfunc_vbit_in_delta
  524. #define EMPTY_FIELD_BOUNDARY 32
  525. #define BIGGEST_ALIGNMENT (ARM_DOUBLEWORD_ALIGN ? DOUBLEWORD_ALIGNMENT : 32)
  526. #define MALLOC_ABI_ALIGNMENT BIGGEST_ALIGNMENT
  527. /* XXX Blah -- this macro is used directly by libobjc. Since it
  528. supports no vector modes, cut out the complexity and fall back
  529. on BIGGEST_FIELD_ALIGNMENT. */
  530. #ifdef IN_TARGET_LIBS
  531. #define BIGGEST_FIELD_ALIGNMENT 64
  532. #endif
  533. /* Align definitions of arrays, unions and structures so that
  534. initializations and copies can be made more efficient. This is not
  535. ABI-changing, so it only affects places where we can see the
  536. definition. Increasing the alignment tends to introduce padding,
  537. so don't do this when optimizing for size/conserving stack space. */
  538. #define ARM_EXPAND_ALIGNMENT(COND, EXP, ALIGN) \
  539. (((COND) && ((ALIGN) < BITS_PER_WORD) \
  540. && (TREE_CODE (EXP) == ARRAY_TYPE \
  541. || TREE_CODE (EXP) == UNION_TYPE \
  542. || TREE_CODE (EXP) == RECORD_TYPE)) ? BITS_PER_WORD : (ALIGN))
  543. /* Align global data. */
  544. #define DATA_ALIGNMENT(EXP, ALIGN) \
  545. ARM_EXPAND_ALIGNMENT(!optimize_size, EXP, ALIGN)
  546. /* Similarly, make sure that objects on the stack are sensibly aligned. */
  547. #define LOCAL_ALIGNMENT(EXP, ALIGN) \
  548. ARM_EXPAND_ALIGNMENT(!flag_conserve_stack, EXP, ALIGN)
  549. /* Setting STRUCTURE_SIZE_BOUNDARY to 32 produces more efficient code, but the
  550. value set in previous versions of this toolchain was 8, which produces more
  551. compact structures. The command line option -mstructure_size_boundary=<n>
  552. can be used to change this value. For compatibility with the ARM SDK
  553. however the value should be left at 32. ARM SDT Reference Manual (ARM DUI
  554. 0020D) page 2-20 says "Structures are aligned on word boundaries".
  555. The AAPCS specifies a value of 8. */
  556. #define STRUCTURE_SIZE_BOUNDARY arm_structure_size_boundary
  557. /* This is the value used to initialize arm_structure_size_boundary. If a
  558. particular arm target wants to change the default value it should change
  559. the definition of this macro, not STRUCTURE_SIZE_BOUNDARY. See netbsd.h
  560. for an example of this. */
  561. #ifndef DEFAULT_STRUCTURE_SIZE_BOUNDARY
  562. #define DEFAULT_STRUCTURE_SIZE_BOUNDARY 32
  563. #endif
  564. /* Nonzero if move instructions will actually fail to work
  565. when given unaligned data. */
  566. #define STRICT_ALIGNMENT 1
  567. /* wchar_t is unsigned under the AAPCS. */
  568. #ifndef WCHAR_TYPE
  569. #define WCHAR_TYPE (TARGET_AAPCS_BASED ? "unsigned int" : "int")
  570. #define WCHAR_TYPE_SIZE BITS_PER_WORD
  571. #endif
  572. /* Sized for fixed-point types. */
  573. #define SHORT_FRACT_TYPE_SIZE 8
  574. #define FRACT_TYPE_SIZE 16
  575. #define LONG_FRACT_TYPE_SIZE 32
  576. #define LONG_LONG_FRACT_TYPE_SIZE 64
  577. #define SHORT_ACCUM_TYPE_SIZE 16
  578. #define ACCUM_TYPE_SIZE 32
  579. #define LONG_ACCUM_TYPE_SIZE 64
  580. #define LONG_LONG_ACCUM_TYPE_SIZE 64
  581. #define MAX_FIXED_MODE_SIZE 64
  582. #ifndef SIZE_TYPE
  583. #define SIZE_TYPE (TARGET_AAPCS_BASED ? "unsigned int" : "long unsigned int")
  584. #endif
  585. #ifndef PTRDIFF_TYPE
  586. #define PTRDIFF_TYPE (TARGET_AAPCS_BASED ? "int" : "long int")
  587. #endif
  588. /* AAPCS requires that structure alignment is affected by bitfields. */
  589. #ifndef PCC_BITFIELD_TYPE_MATTERS
  590. #define PCC_BITFIELD_TYPE_MATTERS TARGET_AAPCS_BASED
  591. #endif
  592. /* The maximum size of the sync library functions supported. */
  593. #ifndef MAX_SYNC_LIBFUNC_SIZE
  594. #define MAX_SYNC_LIBFUNC_SIZE (2 * UNITS_PER_WORD)
  595. #endif
  596. /* Standard register usage. */
  597. /* Register allocation in ARM Procedure Call Standard
  598. (S - saved over call, F - Frame-related).
  599. r0 * argument word/integer result
  600. r1-r3 argument word
  601. r4-r8 S register variable
  602. r9 S (rfp) register variable (real frame pointer)
  603. r10 F S (sl) stack limit (used by -mapcs-stack-check)
  604. r11 F S (fp) argument pointer
  605. r12 (ip) temp workspace
  606. r13 F S (sp) lower end of current stack frame
  607. r14 (lr) link address/workspace
  608. r15 F (pc) program counter
  609. cc This is NOT a real register, but is used internally
  610. to represent things that use or set the condition
  611. codes.
  612. sfp This isn't either. It is used during rtl generation
  613. since the offset between the frame pointer and the
  614. auto's isn't known until after register allocation.
  615. afp Nor this, we only need this because of non-local
  616. goto. Without it fp appears to be used and the
  617. elimination code won't get rid of sfp. It tracks
  618. fp exactly at all times.
  619. apsrq Nor this, it is used to track operations on the Q bit
  620. of APSR by ACLE saturating intrinsics.
  621. apsrge Nor this, it is used to track operations on the GE bits
  622. of APSR by ACLE SIMD32 intrinsics
  623. *: See TARGET_CONDITIONAL_REGISTER_USAGE */
  624. /* s0-s15 VFP scratch (aka d0-d7).
  625. s16-s31 S VFP variable (aka d8-d15).
  626. vfpcc Not a real register. Represents the VFP condition
  627. code flags.
  628. vpr Used to represent MVE VPR predication. */
  629. /* The stack backtrace structure is as follows:
  630. fp points to here: | save code pointer | [fp]
  631. | return link value | [fp, #-4]
  632. | return sp value | [fp, #-8]
  633. | return fp value | [fp, #-12]
  634. [| saved r10 value |]
  635. [| saved r9 value |]
  636. [| saved r8 value |]
  637. [| saved r7 value |]
  638. [| saved r6 value |]
  639. [| saved r5 value |]
  640. [| saved r4 value |]
  641. [| saved r3 value |]
  642. [| saved r2 value |]
  643. [| saved r1 value |]
  644. [| saved r0 value |]
  645. r0-r3 are not normally saved in a C function. */
  646. /* 1 for registers that have pervasive standard uses
  647. and are not available for the register allocator. */
  648. #define FIXED_REGISTERS \
  649. { \
  650. /* Core regs. */ \
  651. 0,0,0,0,0,0,0,0, \
  652. 0,0,0,0,0,1,0,1, \
  653. /* VFP regs. */ \
  654. 1,1,1,1,1,1,1,1, \
  655. 1,1,1,1,1,1,1,1, \
  656. 1,1,1,1,1,1,1,1, \
  657. 1,1,1,1,1,1,1,1, \
  658. 1,1,1,1,1,1,1,1, \
  659. 1,1,1,1,1,1,1,1, \
  660. 1,1,1,1,1,1,1,1, \
  661. 1,1,1,1,1,1,1,1, \
  662. /* IWMMXT regs. */ \
  663. 1,1,1,1,1,1,1,1, \
  664. 1,1,1,1,1,1,1,1, \
  665. 1,1,1,1, \
  666. /* Specials. */ \
  667. 1,1,1,1,1,1,1 \
  668. }
  669. /* 1 for registers not available across function calls.
  670. These must include the FIXED_REGISTERS and also any
  671. registers that can be used without being saved.
  672. The latter must include the registers where values are returned
  673. and the register where structure-value addresses are passed.
  674. Aside from that, you can include as many other registers as you like.
  675. The CC is not preserved over function calls on the ARM 6, so it is
  676. easier to assume this for all. SFP is preserved, since FP is. */
  677. #define CALL_USED_REGISTERS \
  678. { \
  679. /* Core regs. */ \
  680. 1,1,1,1,0,0,0,0, \
  681. 0,0,0,0,1,1,1,1, \
  682. /* VFP Regs. */ \
  683. 1,1,1,1,1,1,1,1, \
  684. 1,1,1,1,1,1,1,1, \
  685. 1,1,1,1,1,1,1,1, \
  686. 1,1,1,1,1,1,1,1, \
  687. 1,1,1,1,1,1,1,1, \
  688. 1,1,1,1,1,1,1,1, \
  689. 1,1,1,1,1,1,1,1, \
  690. 1,1,1,1,1,1,1,1, \
  691. /* IWMMXT regs. */ \
  692. 1,1,1,1,1,1,1,1, \
  693. 1,1,1,1,1,1,1,1, \
  694. 1,1,1,1, \
  695. /* Specials. */ \
  696. 1,1,1,1,1,1,1 \
  697. }
  698. #ifndef SUBTARGET_CONDITIONAL_REGISTER_USAGE
  699. #define SUBTARGET_CONDITIONAL_REGISTER_USAGE
  700. #endif
  701. /* These are a couple of extensions to the formats accepted
  702. by asm_fprintf:
  703. %@ prints out ASM_COMMENT_START
  704. %r prints out REGISTER_PREFIX reg_names[arg] */
  705. #define ASM_FPRINTF_EXTENSIONS(FILE, ARGS, P) \
  706. case '@': \
  707. fputs (ASM_COMMENT_START, FILE); \
  708. break; \
  709. \
  710. case 'r': \
  711. fputs (REGISTER_PREFIX, FILE); \
  712. fputs (reg_names [va_arg (ARGS, int)], FILE); \
  713. break;
  714. /* Round X up to the nearest word. */
  715. #define ROUND_UP_WORD(X) (((X) + 3) & ~3)
  716. /* Convert fron bytes to ints. */
  717. #define ARM_NUM_INTS(X) (((X) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
  718. /* The number of (integer) registers required to hold a quantity of type MODE.
  719. Also used for VFP registers. */
  720. #define ARM_NUM_REGS(MODE) \
  721. ARM_NUM_INTS (GET_MODE_SIZE (MODE))
  722. /* The number of (integer) registers required to hold a quantity of TYPE MODE. */
  723. #define ARM_NUM_REGS2(MODE, TYPE) \
  724. ARM_NUM_INTS ((MODE) == BLKmode ? \
  725. int_size_in_bytes (TYPE) : GET_MODE_SIZE (MODE))
  726. /* The number of (integer) argument register available. */
  727. #define NUM_ARG_REGS 4
  728. /* And similarly for the VFP. */
  729. #define NUM_VFP_ARG_REGS 16
  730. /* Return the register number of the N'th (integer) argument. */
  731. #define ARG_REGISTER(N) (N - 1)
  732. /* Specify the registers used for certain standard purposes.
  733. The values of these macros are register numbers. */
  734. /* The number of the last argument register. */
  735. #define LAST_ARG_REGNUM ARG_REGISTER (NUM_ARG_REGS)
  736. /* The numbers of the Thumb register ranges. */
  737. #define FIRST_LO_REGNUM 0
  738. #define LAST_LO_REGNUM 7
  739. #define FIRST_HI_REGNUM 8
  740. #define LAST_HI_REGNUM 11
  741. /* Overridden by config/arm/bpabi.h. */
  742. #ifndef ARM_UNWIND_INFO
  743. #define ARM_UNWIND_INFO 0
  744. #endif
  745. /* Use r0 and r1 to pass exception handling information. */
  746. #define EH_RETURN_DATA_REGNO(N) (((N) < 2) ? N : INVALID_REGNUM)
  747. /* The register that holds the return address in exception handlers. */
  748. #define ARM_EH_STACKADJ_REGNUM 2
  749. #define EH_RETURN_STACKADJ_RTX gen_rtx_REG (SImode, ARM_EH_STACKADJ_REGNUM)
  750. #ifndef ARM_TARGET2_DWARF_FORMAT
  751. #define ARM_TARGET2_DWARF_FORMAT DW_EH_PE_pcrel
  752. #endif
  753. /* ttype entries (the only interesting data references used)
  754. use TARGET2 relocations. */
  755. #define ASM_PREFERRED_EH_DATA_FORMAT(code, data) \
  756. (((code) == 0 && (data) == 1 && ARM_UNWIND_INFO) ? ARM_TARGET2_DWARF_FORMAT \
  757. : DW_EH_PE_absptr)
  758. /* The native (Norcroft) Pascal compiler for the ARM passes the static chain
  759. as an invisible last argument (possible since varargs don't exist in
  760. Pascal), so the following is not true. */
  761. #define STATIC_CHAIN_REGNUM 12
  762. /* r9 is the FDPIC register (base register for GOT and FUNCDESC accesses). */
  763. #define FDPIC_REGNUM 9
  764. /* Define this to be where the real frame pointer is if it is not possible to
  765. work out the offset between the frame pointer and the automatic variables
  766. until after register allocation has taken place. FRAME_POINTER_REGNUM
  767. should point to a special register that we will make sure is eliminated.
  768. For the Thumb we have another problem. The TPCS defines the frame pointer
  769. as r11, and GCC believes that it is always possible to use the frame pointer
  770. as base register for addressing purposes. (See comments in
  771. find_reloads_address()). But - the Thumb does not allow high registers,
  772. including r11, to be used as base address registers. Hence our problem.
  773. The solution used here, and in the old thumb port is to use r7 instead of
  774. r11 as the hard frame pointer and to have special code to generate
  775. backtrace structures on the stack (if required to do so via a command line
  776. option) using r11. This is the only 'user visible' use of r11 as a frame
  777. pointer. */
  778. #define ARM_HARD_FRAME_POINTER_REGNUM 11
  779. #define THUMB_HARD_FRAME_POINTER_REGNUM 7
  780. #define HARD_FRAME_POINTER_REGNUM \
  781. (TARGET_ARM \
  782. ? ARM_HARD_FRAME_POINTER_REGNUM \
  783. : THUMB_HARD_FRAME_POINTER_REGNUM)
  784. #define HARD_FRAME_POINTER_IS_FRAME_POINTER 0
  785. #define HARD_FRAME_POINTER_IS_ARG_POINTER 0
  786. #define FP_REGNUM HARD_FRAME_POINTER_REGNUM
  787. /* Register to use for pushing function arguments. */
  788. #define STACK_POINTER_REGNUM SP_REGNUM
  789. #define FIRST_IWMMXT_REGNUM (LAST_HI_VFP_REGNUM + 1)
  790. #define LAST_IWMMXT_REGNUM (FIRST_IWMMXT_REGNUM + 15)
  791. /* Need to sync with WCGR in iwmmxt.md. */
  792. #define FIRST_IWMMXT_GR_REGNUM (LAST_IWMMXT_REGNUM + 1)
  793. #define LAST_IWMMXT_GR_REGNUM (FIRST_IWMMXT_GR_REGNUM + 3)
  794. #define IS_IWMMXT_REGNUM(REGNUM) \
  795. (((REGNUM) >= FIRST_IWMMXT_REGNUM) && ((REGNUM) <= LAST_IWMMXT_REGNUM))
  796. #define IS_IWMMXT_GR_REGNUM(REGNUM) \
  797. (((REGNUM) >= FIRST_IWMMXT_GR_REGNUM) && ((REGNUM) <= LAST_IWMMXT_GR_REGNUM))
  798. /* Base register for access to local variables of the function. */
  799. #define FRAME_POINTER_REGNUM 102
  800. /* Base register for access to arguments of the function. */
  801. #define ARG_POINTER_REGNUM 103
  802. #define FIRST_VFP_REGNUM 16
  803. #define D7_VFP_REGNUM (FIRST_VFP_REGNUM + 15)
  804. #define LAST_VFP_REGNUM \
  805. (TARGET_VFPD32 ? LAST_HI_VFP_REGNUM : LAST_LO_VFP_REGNUM)
  806. #define IS_VFP_REGNUM(REGNUM) \
  807. (((REGNUM) >= FIRST_VFP_REGNUM) && ((REGNUM) <= LAST_VFP_REGNUM))
  808. /* VFP registers are split into two types: those defined by VFP versions < 3
  809. have D registers overlaid on consecutive pairs of S registers. VFP version 3
  810. defines 16 new D registers (d16-d31) which, for simplicity and correctness
  811. in various parts of the backend, we implement as "fake" single-precision
  812. registers (which would be S32-S63, but cannot be used in that way). The
  813. following macros define these ranges of registers. */
  814. #define LAST_LO_VFP_REGNUM (FIRST_VFP_REGNUM + 31)
  815. #define FIRST_HI_VFP_REGNUM (LAST_LO_VFP_REGNUM + 1)
  816. #define LAST_HI_VFP_REGNUM (FIRST_HI_VFP_REGNUM + 31)
  817. #define VFP_REGNO_OK_FOR_SINGLE(REGNUM) \
  818. ((REGNUM) <= LAST_LO_VFP_REGNUM)
  819. /* DFmode values are only valid in even register pairs. */
  820. #define VFP_REGNO_OK_FOR_DOUBLE(REGNUM) \
  821. ((((REGNUM) - FIRST_VFP_REGNUM) & 1) == 0)
  822. /* Neon Quad values must start at a multiple of four registers. */
  823. #define NEON_REGNO_OK_FOR_QUAD(REGNUM) \
  824. ((((REGNUM) - FIRST_VFP_REGNUM) & 3) == 0)
  825. /* Neon structures of vectors must be in even register pairs and there
  826. must be enough registers available. Because of various patterns
  827. requiring quad registers, we require them to start at a multiple of
  828. four. */
  829. #define NEON_REGNO_OK_FOR_NREGS(REGNUM, N) \
  830. ((((REGNUM) - FIRST_VFP_REGNUM) & 3) == 0 \
  831. && (LAST_VFP_REGNUM - (REGNUM) >= 2 * (N) - 1))
  832. /* The number of hard registers is 16 ARM + 1 CC + 1 SFP + 1 AFP
  833. + 1 APSRQ + 1 APSRGE + 1 VPR. */
  834. /* Intel Wireless MMX Technology registers add 16 + 4 more. */
  835. /* VFP (VFP3) adds 32 (64) + 1 VFPCC. */
  836. #define FIRST_PSEUDO_REGISTER 107
  837. #define DBX_REGISTER_NUMBER(REGNO) arm_dbx_register_number (REGNO)
  838. /* Value should be nonzero if functions must have frame pointers.
  839. Zero means the frame pointer need not be set up (and parms may be accessed
  840. via the stack pointer) in functions that seem suitable.
  841. If we have to have a frame pointer we might as well make use of it.
  842. APCS says that the frame pointer does not need to be pushed in leaf
  843. functions, or simple tail call functions. */
  844. #ifndef SUBTARGET_FRAME_POINTER_REQUIRED
  845. #define SUBTARGET_FRAME_POINTER_REQUIRED 0
  846. #endif
  847. #define VALID_IWMMXT_REG_MODE(MODE) \
  848. (arm_vector_mode_supported_p (MODE) || (MODE) == DImode)
  849. /* Modes valid for Neon D registers. */
  850. #define VALID_NEON_DREG_MODE(MODE) \
  851. ((MODE) == V2SImode || (MODE) == V4HImode || (MODE) == V8QImode \
  852. || (MODE) == V4HFmode || (MODE) == V2SFmode || (MODE) == DImode \
  853. || (MODE) == V4BFmode)
  854. /* Modes valid for Neon Q registers. */
  855. #define VALID_NEON_QREG_MODE(MODE) \
  856. ((MODE) == V4SImode || (MODE) == V8HImode || (MODE) == V16QImode \
  857. || (MODE) == V8HFmode || (MODE) == V4SFmode || (MODE) == V2DImode \
  858. || (MODE) == V8BFmode)
  859. #define VALID_MVE_MODE(MODE) \
  860. ((MODE) == V2DImode ||(MODE) == V4SImode || (MODE) == V8HImode \
  861. || (MODE) == V16QImode || (MODE) == V8HFmode || (MODE) == V4SFmode \
  862. || (MODE) == V2DFmode)
  863. #define VALID_MVE_SI_MODE(MODE) \
  864. ((MODE) == V2DImode ||(MODE) == V4SImode || (MODE) == V8HImode \
  865. || (MODE) == V16QImode)
  866. #define VALID_MVE_SF_MODE(MODE) \
  867. ((MODE) == V8HFmode || (MODE) == V4SFmode || (MODE) == V2DFmode)
  868. /* Structure modes valid for Neon registers. */
  869. #define VALID_NEON_STRUCT_MODE(MODE) \
  870. ((MODE) == TImode || (MODE) == EImode || (MODE) == OImode \
  871. || (MODE) == CImode || (MODE) == XImode)
  872. #define VALID_MVE_STRUCT_MODE(MODE) \
  873. ((MODE) == TImode || (MODE) == OImode || (MODE) == XImode)
  874. /* The register numbers in sequence, for passing to arm_gen_load_multiple. */
  875. extern int arm_regs_in_sequence[];
  876. /* The order in which register should be allocated. It is good to use ip
  877. since no saving is required (though calls clobber it) and it never contains
  878. function parameters. It is quite good to use lr since other calls may
  879. clobber it anyway. Allocate r0 through r3 in reverse order since r3 is
  880. least likely to contain a function parameter; in addition results are
  881. returned in r0.
  882. For VFP/VFPv3, allocate D16-D31 first, then caller-saved registers (D0-D7),
  883. then D8-D15. The reason for doing this is to attempt to reduce register
  884. pressure when both single- and double-precision registers are used in a
  885. function. */
  886. #define VREG(X) (FIRST_VFP_REGNUM + (X))
  887. #define WREG(X) (FIRST_IWMMXT_REGNUM + (X))
  888. #define WGREG(X) (FIRST_IWMMXT_GR_REGNUM + (X))
  889. #define REG_ALLOC_ORDER \
  890. { \
  891. /* General registers. */ \
  892. 3, 2, 1, 0, 12, 14, 4, 5, \
  893. 6, 7, 8, 9, 10, 11, \
  894. /* High VFP registers. */ \
  895. VREG(32), VREG(33), VREG(34), VREG(35), \
  896. VREG(36), VREG(37), VREG(38), VREG(39), \
  897. VREG(40), VREG(41), VREG(42), VREG(43), \
  898. VREG(44), VREG(45), VREG(46), VREG(47), \
  899. VREG(48), VREG(49), VREG(50), VREG(51), \
  900. VREG(52), VREG(53), VREG(54), VREG(55), \
  901. VREG(56), VREG(57), VREG(58), VREG(59), \
  902. VREG(60), VREG(61), VREG(62), VREG(63), \
  903. /* VFP argument registers. */ \
  904. VREG(15), VREG(14), VREG(13), VREG(12), \
  905. VREG(11), VREG(10), VREG(9), VREG(8), \
  906. VREG(7), VREG(6), VREG(5), VREG(4), \
  907. VREG(3), VREG(2), VREG(1), VREG(0), \
  908. /* VFP call-saved registers. */ \
  909. VREG(16), VREG(17), VREG(18), VREG(19), \
  910. VREG(20), VREG(21), VREG(22), VREG(23), \
  911. VREG(24), VREG(25), VREG(26), VREG(27), \
  912. VREG(28), VREG(29), VREG(30), VREG(31), \
  913. /* IWMMX registers. */ \
  914. WREG(0), WREG(1), WREG(2), WREG(3), \
  915. WREG(4), WREG(5), WREG(6), WREG(7), \
  916. WREG(8), WREG(9), WREG(10), WREG(11), \
  917. WREG(12), WREG(13), WREG(14), WREG(15), \
  918. WGREG(0), WGREG(1), WGREG(2), WGREG(3), \
  919. /* Registers not for general use. */ \
  920. CC_REGNUM, VFPCC_REGNUM, \
  921. FRAME_POINTER_REGNUM, ARG_POINTER_REGNUM, \
  922. SP_REGNUM, PC_REGNUM, APSRQ_REGNUM, \
  923. APSRGE_REGNUM, VPR_REGNUM \
  924. }
  925. #define IS_VPR_REGNUM(REGNUM) \
  926. ((REGNUM) == VPR_REGNUM)
  927. /* Use different register alloc ordering for Thumb. */
  928. #define ADJUST_REG_ALLOC_ORDER arm_order_regs_for_local_alloc ()
  929. /* Tell IRA to use the order we define when optimizing for size. */
  930. #define HONOR_REG_ALLOC_ORDER optimize_function_for_size_p (cfun)
  931. /* Interrupt functions can only use registers that have already been
  932. saved by the prologue, even if they would normally be
  933. call-clobbered. */
  934. #define HARD_REGNO_RENAME_OK(SRC, DST) \
  935. (! IS_INTERRUPT (cfun->machine->func_type) || \
  936. df_regs_ever_live_p (DST))
  937. /* Register and constant classes. */
  938. /* Register classes. */
  939. enum reg_class
  940. {
  941. NO_REGS,
  942. LO_REGS,
  943. STACK_REG,
  944. BASE_REGS,
  945. HI_REGS,
  946. CALLER_SAVE_REGS,
  947. EVEN_REG,
  948. GENERAL_REGS,
  949. CORE_REGS,
  950. VFP_D0_D7_REGS,
  951. VFP_LO_REGS,
  952. VFP_HI_REGS,
  953. VFP_REGS,
  954. IWMMXT_REGS,
  955. IWMMXT_GR_REGS,
  956. CC_REG,
  957. VFPCC_REG,
  958. SFP_REG,
  959. AFP_REG,
  960. VPR_REG,
  961. ALL_REGS,
  962. LIM_REG_CLASSES
  963. };
  964. #define N_REG_CLASSES (int) LIM_REG_CLASSES
  965. /* Give names of register classes as strings for dump file. */
  966. #define REG_CLASS_NAMES \
  967. { \
  968. "NO_REGS", \
  969. "LO_REGS", \
  970. "STACK_REG", \
  971. "BASE_REGS", \
  972. "HI_REGS", \
  973. "CALLER_SAVE_REGS", \
  974. "EVEN_REG", \
  975. "GENERAL_REGS", \
  976. "CORE_REGS", \
  977. "VFP_D0_D7_REGS", \
  978. "VFP_LO_REGS", \
  979. "VFP_HI_REGS", \
  980. "VFP_REGS", \
  981. "IWMMXT_REGS", \
  982. "IWMMXT_GR_REGS", \
  983. "CC_REG", \
  984. "VFPCC_REG", \
  985. "SFP_REG", \
  986. "AFP_REG", \
  987. "VPR_REG", \
  988. "ALL_REGS" \
  989. }
  990. /* Define which registers fit in which classes.
  991. This is an initializer for a vector of HARD_REG_SET
  992. of length N_REG_CLASSES. */
  993. #define REG_CLASS_CONTENTS \
  994. { \
  995. { 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* NO_REGS */ \
  996. { 0x000000FF, 0x00000000, 0x00000000, 0x00000000 }, /* LO_REGS */ \
  997. { 0x00002000, 0x00000000, 0x00000000, 0x00000000 }, /* STACK_REG */ \
  998. { 0x000020FF, 0x00000000, 0x00000000, 0x00000000 }, /* BASE_REGS */ \
  999. { 0x00005F00, 0x00000000, 0x00000000, 0x00000000 }, /* HI_REGS */ \
  1000. { 0x0000100F, 0x00000000, 0x00000000, 0x00000000 }, /* CALLER_SAVE_REGS */ \
  1001. { 0x00005555, 0x00000000, 0x00000000, 0x00000000 }, /* EVEN_REGS. */ \
  1002. { 0x00005FFF, 0x00000000, 0x00000000, 0x00000000 }, /* GENERAL_REGS */ \
  1003. { 0x00007FFF, 0x00000000, 0x00000000, 0x00000000 }, /* CORE_REGS */ \
  1004. { 0xFFFF0000, 0x00000000, 0x00000000, 0x00000000 }, /* VFP_D0_D7_REGS */ \
  1005. { 0xFFFF0000, 0x0000FFFF, 0x00000000, 0x00000000 }, /* VFP_LO_REGS */ \
  1006. { 0x00000000, 0xFFFF0000, 0x0000FFFF, 0x00000000 }, /* VFP_HI_REGS */ \
  1007. { 0xFFFF0000, 0xFFFFFFFF, 0x0000FFFF, 0x00000000 }, /* VFP_REGS */ \
  1008. { 0x00000000, 0x00000000, 0xFFFF0000, 0x00000000 }, /* IWMMXT_REGS */ \
  1009. { 0x00000000, 0x00000000, 0x00000000, 0x0000000F }, /* IWMMXT_GR_REGS */ \
  1010. { 0x00000000, 0x00000000, 0x00000000, 0x00000010 }, /* CC_REG */ \
  1011. { 0x00000000, 0x00000000, 0x00000000, 0x00000020 }, /* VFPCC_REG */ \
  1012. { 0x00000000, 0x00000000, 0x00000000, 0x00000040 }, /* SFP_REG */ \
  1013. { 0x00000000, 0x00000000, 0x00000000, 0x00000080 }, /* AFP_REG */ \
  1014. { 0x00000000, 0x00000000, 0x00000000, 0x00000400 }, /* VPR_REG. */ \
  1015. { 0xFFFF7FFF, 0xFFFFFFFF, 0xFFFFFFFF, 0x0000000F } /* ALL_REGS. */ \
  1016. }
  1017. #define FP_SYSREGS \
  1018. DEF_FP_SYSREG (FPSCR) \
  1019. DEF_FP_SYSREG (FPSCR_nzcvqc) \
  1020. DEF_FP_SYSREG (VPR) \
  1021. DEF_FP_SYSREG (P0) \
  1022. DEF_FP_SYSREG (FPCXTNS) \
  1023. DEF_FP_SYSREG (FPCXTS)
  1024. #define DEF_FP_SYSREG(reg) reg ## _ENUM,
  1025. enum vfp_sysregs_encoding {
  1026. FP_SYSREGS
  1027. NB_FP_SYSREGS
  1028. };
  1029. #undef DEF_FP_SYSREG
  1030. extern const char *fp_sysreg_names[NB_FP_SYSREGS];
  1031. /* Any of the VFP register classes. */
  1032. #define IS_VFP_CLASS(X) \
  1033. ((X) == VFP_D0_D7_REGS || (X) == VFP_LO_REGS \
  1034. || (X) == VFP_HI_REGS || (X) == VFP_REGS)
  1035. /* The same information, inverted:
  1036. Return the class number of the smallest class containing
  1037. reg number REGNO. This could be a conditional expression
  1038. or could index an array. */
  1039. #define REGNO_REG_CLASS(REGNO) arm_regno_class (REGNO)
  1040. /* The class value for index registers, and the one for base regs. */
  1041. #define INDEX_REG_CLASS (TARGET_THUMB1 ? LO_REGS : GENERAL_REGS)
  1042. #define BASE_REG_CLASS (TARGET_THUMB1 ? LO_REGS : CORE_REGS)
  1043. /* For the Thumb the high registers cannot be used as base registers
  1044. when addressing quantities in QI or HI mode; if we don't know the
  1045. mode, then we must be conservative. For MVE we need to load from
  1046. memory to low regs based on given modes i.e [Rn], Rn <= LO_REGS. */
  1047. #define MODE_BASE_REG_CLASS(MODE) \
  1048. (TARGET_HAVE_MVE ? arm_mode_base_reg_class (MODE) \
  1049. :(TARGET_32BIT ? CORE_REGS \
  1050. : GET_MODE_SIZE (MODE) >= 4 ? BASE_REGS \
  1051. : LO_REGS))
  1052. /* For Thumb we cannot support SP+reg addressing, so we return LO_REGS
  1053. instead of BASE_REGS. */
  1054. #define MODE_BASE_REG_REG_CLASS(MODE) BASE_REG_CLASS
  1055. /* When this hook returns true for MODE, the compiler allows
  1056. registers explicitly used in the rtl to be used as spill registers
  1057. but prevents the compiler from extending the lifetime of these
  1058. registers. */
  1059. #define TARGET_SMALL_REGISTER_CLASSES_FOR_MODE_P \
  1060. arm_small_register_classes_for_mode_p
  1061. /* Must leave BASE_REGS reloads alone */
  1062. #define THUMB_SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
  1063. (lra_in_progress ? NO_REGS \
  1064. : ((CLASS) != LO_REGS && (CLASS) != BASE_REGS \
  1065. ? ((true_regnum (X) == -1 ? LO_REGS \
  1066. : (true_regnum (X) + hard_regno_nregs (0, MODE) > 8) ? LO_REGS \
  1067. : NO_REGS)) \
  1068. : NO_REGS))
  1069. #define THUMB_SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
  1070. (lra_in_progress ? NO_REGS \
  1071. : (CLASS) != LO_REGS && (CLASS) != BASE_REGS \
  1072. ? ((true_regnum (X) == -1 ? LO_REGS \
  1073. : (true_regnum (X) + hard_regno_nregs (0, MODE) > 8) ? LO_REGS \
  1074. : NO_REGS)) \
  1075. : NO_REGS)
  1076. /* Return the register class of a scratch register needed to copy IN into
  1077. or out of a register in CLASS in MODE. If it can be done directly,
  1078. NO_REGS is returned. */
  1079. #define SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
  1080. /* Restrict which direct reloads are allowed for VFP/iWMMXt regs. */ \
  1081. ((TARGET_HARD_FLOAT && IS_VFP_CLASS (CLASS)) \
  1082. ? coproc_secondary_reload_class (MODE, X, FALSE) \
  1083. : (TARGET_IWMMXT && (CLASS) == IWMMXT_REGS) \
  1084. ? coproc_secondary_reload_class (MODE, X, TRUE) \
  1085. : TARGET_32BIT \
  1086. ? (((MODE) == HImode && ! arm_arch4 && true_regnum (X) == -1) \
  1087. ? GENERAL_REGS : NO_REGS) \
  1088. : THUMB_SECONDARY_OUTPUT_RELOAD_CLASS (CLASS, MODE, X))
  1089. /* If we need to load shorts byte-at-a-time, then we need a scratch. */
  1090. #define SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
  1091. /* Restrict which direct reloads are allowed for VFP/iWMMXt regs. */ \
  1092. ((TARGET_HARD_FLOAT && IS_VFP_CLASS (CLASS)) \
  1093. ? coproc_secondary_reload_class (MODE, X, FALSE) : \
  1094. (TARGET_IWMMXT && (CLASS) == IWMMXT_REGS) ? \
  1095. coproc_secondary_reload_class (MODE, X, TRUE) : \
  1096. (TARGET_32BIT ? \
  1097. (((CLASS) == IWMMXT_REGS || (CLASS) == IWMMXT_GR_REGS) \
  1098. && CONSTANT_P (X)) \
  1099. ? GENERAL_REGS : \
  1100. (((MODE) == HImode && ! arm_arch4 \
  1101. && (MEM_P (X) \
  1102. || ((REG_P (X) || GET_CODE (X) == SUBREG) \
  1103. && true_regnum (X) == -1))) \
  1104. ? GENERAL_REGS : NO_REGS) \
  1105. : THUMB_SECONDARY_INPUT_RELOAD_CLASS (CLASS, MODE, X)))
  1106. /* Return the maximum number of consecutive registers
  1107. needed to represent mode MODE in a register of class CLASS.
  1108. ARM regs are UNITS_PER_WORD bits.
  1109. FIXME: Is this true for iWMMX? */
  1110. #define CLASS_MAX_NREGS(CLASS, MODE) \
  1111. (ARM_NUM_REGS (MODE))
  1112. /* If defined, gives a class of registers that cannot be used as the
  1113. operand of a SUBREG that changes the mode of the object illegally. */
  1114. /* Stack layout; function entry, exit and calling. */
  1115. /* Define this if pushing a word on the stack
  1116. makes the stack pointer a smaller address. */
  1117. #define STACK_GROWS_DOWNWARD 1
  1118. /* Define this to nonzero if the nominal address of the stack frame
  1119. is at the high-address end of the local variables;
  1120. that is, each additional local variable allocated
  1121. goes at a more negative offset in the frame. */
  1122. #define FRAME_GROWS_DOWNWARD 1
  1123. /* The amount of scratch space needed by _interwork_{r7,r11}_call_via_rN().
  1124. When present, it is one word in size, and sits at the top of the frame,
  1125. between the soft frame pointer and either r7 or r11.
  1126. We only need _interwork_rM_call_via_rN() for -mcaller-super-interworking,
  1127. and only then if some outgoing arguments are passed on the stack. It would
  1128. be tempting to also check whether the stack arguments are passed by indirect
  1129. calls, but there seems to be no reason in principle why a post-reload pass
  1130. couldn't convert a direct call into an indirect one. */
  1131. #define CALLER_INTERWORKING_SLOT_SIZE \
  1132. (TARGET_CALLER_INTERWORKING \
  1133. && maybe_ne (crtl->outgoing_args_size, 0) \
  1134. ? UNITS_PER_WORD : 0)
  1135. /* If we generate an insn to push BYTES bytes,
  1136. this says how many the stack pointer really advances by. */
  1137. /* The push insns do not do this rounding implicitly.
  1138. So don't define this. */
  1139. /* #define PUSH_ROUNDING(NPUSHED) ROUND_UP_WORD (NPUSHED) */
  1140. /* Define this if the maximum size of all the outgoing args is to be
  1141. accumulated and pushed during the prologue. The amount can be
  1142. found in the variable crtl->outgoing_args_size. */
  1143. #define ACCUMULATE_OUTGOING_ARGS 1
  1144. /* Offset of first parameter from the argument pointer register value. */
  1145. #define FIRST_PARM_OFFSET(FNDECL) (TARGET_ARM ? 4 : 0)
  1146. /* Amount of memory needed for an untyped call to save all possible return
  1147. registers. */
  1148. #define APPLY_RESULT_SIZE arm_apply_result_size()
  1149. /* Define DEFAULT_PCC_STRUCT_RETURN to 1 if all structure and union return
  1150. values must be in memory. On the ARM, they need only do so if larger
  1151. than a word, or if they contain elements offset from zero in the struct. */
  1152. #define DEFAULT_PCC_STRUCT_RETURN 0
  1153. /* These bits describe the different types of function supported
  1154. by the ARM backend. They are exclusive. i.e. a function cannot be both a
  1155. normal function and an interworked function, for example. Knowing the
  1156. type of a function is important for determining its prologue and
  1157. epilogue sequences.
  1158. Note value 7 is currently unassigned. Also note that the interrupt
  1159. function types all have bit 2 set, so that they can be tested for easily.
  1160. Note that 0 is deliberately chosen for ARM_FT_UNKNOWN so that when the
  1161. machine_function structure is initialized (to zero) func_type will
  1162. default to unknown. This will force the first use of arm_current_func_type
  1163. to call arm_compute_func_type. */
  1164. #define ARM_FT_UNKNOWN 0 /* Type has not yet been determined. */
  1165. #define ARM_FT_NORMAL 1 /* Your normal, straightforward function. */
  1166. #define ARM_FT_INTERWORKED 2 /* A function that supports interworking. */
  1167. #define ARM_FT_ISR 4 /* An interrupt service routine. */
  1168. #define ARM_FT_FIQ 5 /* A fast interrupt service routine. */
  1169. #define ARM_FT_EXCEPTION 6 /* An ARM exception handler (subcase of ISR). */
  1170. #define ARM_FT_TYPE_MASK ((1 << 3) - 1)
  1171. /* In addition functions can have several type modifiers,
  1172. outlined by these bit masks: */
  1173. #define ARM_FT_INTERRUPT (1 << 2) /* Note overlap with FT_ISR and above. */
  1174. #define ARM_FT_NAKED (1 << 3) /* No prologue or epilogue. */
  1175. #define ARM_FT_VOLATILE (1 << 4) /* Does not return. */
  1176. #define ARM_FT_NESTED (1 << 5) /* Embedded inside another func. */
  1177. #define ARM_FT_STACKALIGN (1 << 6) /* Called with misaligned stack. */
  1178. #define ARM_FT_CMSE_ENTRY (1 << 7) /* ARMv8-M non-secure entry function. */
  1179. /* Some macros to test these flags. */
  1180. #define ARM_FUNC_TYPE(t) (t & ARM_FT_TYPE_MASK)
  1181. #define IS_INTERRUPT(t) (t & ARM_FT_INTERRUPT)
  1182. #define IS_VOLATILE(t) (t & ARM_FT_VOLATILE)
  1183. #define IS_NAKED(t) (t & ARM_FT_NAKED)
  1184. #define IS_NESTED(t) (t & ARM_FT_NESTED)
  1185. #define IS_STACKALIGN(t) (t & ARM_FT_STACKALIGN)
  1186. #define IS_CMSE_ENTRY(t) (t & ARM_FT_CMSE_ENTRY)
  1187. /* Structure used to hold the function stack frame layout. Offsets are
  1188. relative to the stack pointer on function entry. Positive offsets are
  1189. in the direction of stack growth.
  1190. Only soft_frame is used in thumb mode. */
  1191. typedef struct GTY(()) arm_stack_offsets
  1192. {
  1193. int saved_args; /* ARG_POINTER_REGNUM. */
  1194. int frame; /* ARM_HARD_FRAME_POINTER_REGNUM. */
  1195. int saved_regs;
  1196. int soft_frame; /* FRAME_POINTER_REGNUM. */
  1197. int locals_base; /* THUMB_HARD_FRAME_POINTER_REGNUM. */
  1198. int outgoing_args; /* STACK_POINTER_REGNUM. */
  1199. unsigned int saved_regs_mask;
  1200. }
  1201. arm_stack_offsets;
  1202. #if !defined(GENERATOR_FILE) && !defined (USED_FOR_TARGET)
  1203. /* A C structure for machine-specific, per-function data.
  1204. This is added to the cfun structure. */
  1205. typedef struct GTY(()) machine_function
  1206. {
  1207. /* Additional stack adjustment in __builtin_eh_throw. */
  1208. rtx eh_epilogue_sp_ofs;
  1209. /* Records if LR has to be saved for far jumps. */
  1210. int far_jump_used;
  1211. /* Records if ARG_POINTER was ever live. */
  1212. int arg_pointer_live;
  1213. /* Records if the save of LR has been eliminated. */
  1214. int lr_save_eliminated;
  1215. /* The size of the stack frame. Only valid after reload. */
  1216. arm_stack_offsets stack_offsets;
  1217. /* Records the type of the current function. */
  1218. unsigned long func_type;
  1219. /* Record if the function has a variable argument list. */
  1220. int uses_anonymous_args;
  1221. /* Records if sibcalls are blocked because an argument
  1222. register is needed to preserve stack alignment. */
  1223. int sibcall_blocked;
  1224. /* The PIC register for this function. This might be a pseudo. */
  1225. rtx pic_reg;
  1226. /* Labels for per-function Thumb call-via stubs. One per potential calling
  1227. register. We can never call via LR or PC. We can call via SP if a
  1228. trampoline happens to be on the top of the stack. */
  1229. rtx call_via[14];
  1230. /* Set to 1 when a return insn is output, this means that the epilogue
  1231. is not needed. */
  1232. int return_used_this_function;
  1233. /* When outputting Thumb-1 code, record the last insn that provides
  1234. information about condition codes, and the comparison operands. */
  1235. rtx thumb1_cc_insn;
  1236. rtx thumb1_cc_op0;
  1237. rtx thumb1_cc_op1;
  1238. /* Also record the CC mode that is supported. */
  1239. machine_mode thumb1_cc_mode;
  1240. /* Set to 1 after arm_reorg has started. */
  1241. int after_arm_reorg;
  1242. /* The number of bytes used to store the static chain register on the
  1243. stack, above the stack frame. */
  1244. int static_chain_stack_bytes;
  1245. }
  1246. machine_function;
  1247. #endif
  1248. #define ARM_Q_BIT_READ (arm_q_bit_access ())
  1249. #define ARM_GE_BITS_READ (arm_ge_bits_access ())
  1250. /* As in the machine_function, a global set of call-via labels, for code
  1251. that is in text_section. */
  1252. extern GTY(()) rtx thumb_call_via_label[14];
  1253. /* The number of potential ways of assigning to a co-processor. */
  1254. #define ARM_NUM_COPROC_SLOTS 1
  1255. /* Enumeration of procedure calling standard variants. We don't really
  1256. support all of these yet. */
  1257. enum arm_pcs
  1258. {
  1259. ARM_PCS_AAPCS, /* Base standard AAPCS. */
  1260. ARM_PCS_AAPCS_VFP, /* Use VFP registers for floating point values. */
  1261. ARM_PCS_AAPCS_IWMMXT, /* Use iWMMXT registers for vectors. */
  1262. /* This must be the last AAPCS variant. */
  1263. ARM_PCS_AAPCS_LOCAL, /* Private call within this compilation unit. */
  1264. ARM_PCS_ATPCS, /* ATPCS. */
  1265. ARM_PCS_APCS, /* APCS (legacy Linux etc). */
  1266. ARM_PCS_UNKNOWN
  1267. };
  1268. /* Default procedure calling standard of current compilation unit. */
  1269. extern enum arm_pcs arm_pcs_default;
  1270. #if !defined (USED_FOR_TARGET)
  1271. /* A C type for declaring a variable that is used as the first argument of
  1272. `FUNCTION_ARG' and other related values. */
  1273. typedef struct
  1274. {
  1275. /* This is the number of registers of arguments scanned so far. */
  1276. int nregs;
  1277. /* This is the number of iWMMXt register arguments scanned so far. */
  1278. int iwmmxt_nregs;
  1279. int named_count;
  1280. int nargs;
  1281. /* Which procedure call variant to use for this call. */
  1282. enum arm_pcs pcs_variant;
  1283. /* AAPCS related state tracking. */
  1284. int aapcs_arg_processed; /* No need to lay out this argument again. */
  1285. int aapcs_cprc_slot; /* Index of co-processor rules to handle
  1286. this argument, or -1 if using core
  1287. registers. */
  1288. int aapcs_ncrn;
  1289. int aapcs_next_ncrn;
  1290. rtx aapcs_reg; /* Register assigned to this argument. */
  1291. int aapcs_partial; /* How many bytes are passed in regs (if
  1292. split between core regs and stack.
  1293. Zero otherwise. */
  1294. int aapcs_cprc_failed[ARM_NUM_COPROC_SLOTS];
  1295. int can_split; /* Argument can be split between core regs
  1296. and the stack. */
  1297. /* Private data for tracking VFP register allocation */
  1298. unsigned aapcs_vfp_regs_free;
  1299. unsigned aapcs_vfp_reg_alloc;
  1300. int aapcs_vfp_rcount;
  1301. MACHMODE aapcs_vfp_rmode;
  1302. } CUMULATIVE_ARGS;
  1303. #endif
  1304. #define BLOCK_REG_PADDING(MODE, TYPE, FIRST) \
  1305. (arm_pad_reg_upward (MODE, TYPE, FIRST) ? PAD_UPWARD : PAD_DOWNWARD)
  1306. /* For AAPCS, padding should never be below the argument. For other ABIs,
  1307. * mimic the default. */
  1308. #define PAD_VARARGS_DOWN \
  1309. ((TARGET_AAPCS_BASED) ? 0 : BYTES_BIG_ENDIAN)
  1310. /* Initialize a variable CUM of type CUMULATIVE_ARGS
  1311. for a call to a function whose data type is FNTYPE.
  1312. For a library call, FNTYPE is 0.
  1313. On the ARM, the offset starts at 0. */
  1314. #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, FNDECL, N_NAMED_ARGS) \
  1315. arm_init_cumulative_args (&(CUM), (FNTYPE), (LIBNAME), (FNDECL))
  1316. /* 1 if N is a possible register number for function argument passing.
  1317. On the ARM, r0-r3 are used to pass args. */
  1318. #define FUNCTION_ARG_REGNO_P(REGNO) \
  1319. (IN_RANGE ((REGNO), 0, 3) \
  1320. || (TARGET_AAPCS_BASED && TARGET_HARD_FLOAT \
  1321. && IN_RANGE ((REGNO), FIRST_VFP_REGNUM, FIRST_VFP_REGNUM + 15)) \
  1322. || (TARGET_IWMMXT_ABI \
  1323. && IN_RANGE ((REGNO), FIRST_IWMMXT_REGNUM, FIRST_IWMMXT_REGNUM + 9)))
  1324. /* If your target environment doesn't prefix user functions with an
  1325. underscore, you may wish to re-define this to prevent any conflicts. */
  1326. #ifndef ARM_MCOUNT_NAME
  1327. #define ARM_MCOUNT_NAME "*mcount"
  1328. #endif
  1329. /* Call the function profiler with a given profile label. The Acorn
  1330. compiler puts this BEFORE the prolog but gcc puts it afterwards.
  1331. On the ARM the full profile code will look like:
  1332. .data
  1333. LP1
  1334. .word 0
  1335. .text
  1336. mov ip, lr
  1337. bl mcount
  1338. .word LP1
  1339. profile_function() in final.c outputs the .data section, FUNCTION_PROFILER
  1340. will output the .text section.
  1341. The ``mov ip,lr'' seems like a good idea to stick with cc convention.
  1342. ``prof'' doesn't seem to mind about this!
  1343. Note - this version of the code is designed to work in both ARM and
  1344. Thumb modes. */
  1345. #ifndef ARM_FUNCTION_PROFILER
  1346. #define ARM_FUNCTION_PROFILER(STREAM, LABELNO) \
  1347. { \
  1348. char temp[20]; \
  1349. rtx sym; \
  1350. \
  1351. asm_fprintf (STREAM, "\tmov\t%r, %r\n\tbl\t", \
  1352. IP_REGNUM, LR_REGNUM); \
  1353. assemble_name (STREAM, ARM_MCOUNT_NAME); \
  1354. fputc ('\n', STREAM); \
  1355. ASM_GENERATE_INTERNAL_LABEL (temp, "LP", LABELNO); \
  1356. sym = gen_rtx_SYMBOL_REF (Pmode, temp); \
  1357. assemble_aligned_integer (UNITS_PER_WORD, sym); \
  1358. }
  1359. #endif
  1360. #ifdef THUMB_FUNCTION_PROFILER
  1361. #define FUNCTION_PROFILER(STREAM, LABELNO) \
  1362. if (TARGET_ARM) \
  1363. ARM_FUNCTION_PROFILER (STREAM, LABELNO) \
  1364. else \
  1365. THUMB_FUNCTION_PROFILER (STREAM, LABELNO)
  1366. #else
  1367. #define FUNCTION_PROFILER(STREAM, LABELNO) \
  1368. ARM_FUNCTION_PROFILER (STREAM, LABELNO)
  1369. #endif
  1370. /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
  1371. the stack pointer does not matter. The value is tested only in
  1372. functions that have frame pointers.
  1373. No definition is equivalent to always zero.
  1374. On the ARM, the function epilogue recovers the stack pointer from the
  1375. frame. */
  1376. #define EXIT_IGNORE_STACK 1
  1377. #define EPILOGUE_USES(REGNO) (epilogue_completed && (REGNO) == LR_REGNUM)
  1378. /* Determine if the epilogue should be output as RTL.
  1379. You should override this if you define FUNCTION_EXTRA_EPILOGUE. */
  1380. #define USE_RETURN_INSN(ISCOND) \
  1381. (TARGET_32BIT ? use_return_insn (ISCOND, NULL) : 0)
  1382. /* Definitions for register eliminations.
  1383. This is an array of structures. Each structure initializes one pair
  1384. of eliminable registers. The "from" register number is given first,
  1385. followed by "to". Eliminations of the same "from" register are listed
  1386. in order of preference.
  1387. We have two registers that can be eliminated on the ARM. First, the
  1388. arg pointer register can often be eliminated in favor of the stack
  1389. pointer register. Secondly, the pseudo frame pointer register can always
  1390. be eliminated; it is replaced with either the stack or the real frame
  1391. pointer. Note we have to use {ARM|THUMB}_HARD_FRAME_POINTER_REGNUM
  1392. because the definition of HARD_FRAME_POINTER_REGNUM is not a constant. */
  1393. #define ELIMINABLE_REGS \
  1394. {{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM },\
  1395. { ARG_POINTER_REGNUM, FRAME_POINTER_REGNUM },\
  1396. { ARG_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
  1397. { ARG_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM },\
  1398. { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM },\
  1399. { FRAME_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
  1400. { FRAME_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM }}
  1401. /* Define the offset between two registers, one to be eliminated, and the
  1402. other its replacement, at the start of a routine. */
  1403. #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
  1404. if (TARGET_ARM) \
  1405. (OFFSET) = arm_compute_initial_elimination_offset (FROM, TO); \
  1406. else \
  1407. (OFFSET) = thumb_compute_initial_elimination_offset (FROM, TO)
  1408. /* Special case handling of the location of arguments passed on the stack. */
  1409. #define DEBUGGER_ARG_OFFSET(value, addr) value ? value : arm_debugger_arg_offset (value, addr)
  1410. /* Initialize data used by insn expanders. This is called from insn_emit,
  1411. once for every function before code is generated. */
  1412. #define INIT_EXPANDERS arm_init_expanders ()
  1413. /* Length in units of the trampoline for entering a nested function. */
  1414. #define TRAMPOLINE_SIZE (TARGET_FDPIC ? 32 : (TARGET_32BIT ? 16 : 20))
  1415. /* Alignment required for a trampoline in bits. */
  1416. #define TRAMPOLINE_ALIGNMENT 32
  1417. /* Addressing modes, and classification of registers for them. */
  1418. #define HAVE_POST_INCREMENT 1
  1419. #define HAVE_PRE_INCREMENT TARGET_32BIT
  1420. #define HAVE_POST_DECREMENT TARGET_32BIT
  1421. #define HAVE_PRE_DECREMENT TARGET_32BIT
  1422. #define HAVE_PRE_MODIFY_DISP TARGET_32BIT
  1423. #define HAVE_POST_MODIFY_DISP TARGET_32BIT
  1424. #define HAVE_PRE_MODIFY_REG TARGET_32BIT
  1425. #define HAVE_POST_MODIFY_REG TARGET_32BIT
  1426. enum arm_auto_incmodes
  1427. {
  1428. ARM_POST_INC,
  1429. ARM_PRE_INC,
  1430. ARM_POST_DEC,
  1431. ARM_PRE_DEC
  1432. };
  1433. #define ARM_AUTOINC_VALID_FOR_MODE_P(mode, code) \
  1434. (TARGET_32BIT && arm_autoinc_modes_ok_p (mode, code))
  1435. #define USE_LOAD_POST_INCREMENT(mode) \
  1436. ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_POST_INC)
  1437. #define USE_LOAD_PRE_INCREMENT(mode) \
  1438. ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_PRE_INC)
  1439. #define USE_LOAD_POST_DECREMENT(mode) \
  1440. ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_POST_DEC)
  1441. #define USE_LOAD_PRE_DECREMENT(mode) \
  1442. ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_PRE_DEC)
  1443. #define USE_STORE_PRE_DECREMENT(mode) USE_LOAD_PRE_DECREMENT(mode)
  1444. #define USE_STORE_PRE_INCREMENT(mode) USE_LOAD_PRE_INCREMENT(mode)
  1445. #define USE_STORE_POST_DECREMENT(mode) USE_LOAD_POST_DECREMENT(mode)
  1446. #define USE_STORE_POST_INCREMENT(mode) USE_LOAD_POST_INCREMENT(mode)
  1447. /* Macros to check register numbers against specific register classes. */
  1448. /* These assume that REGNO is a hard or pseudo reg number.
  1449. They give nonzero only if REGNO is a hard reg of the suitable class
  1450. or a pseudo reg currently allocated to a suitable hard reg. */
  1451. #define TEST_REGNO(R, TEST, VALUE) \
  1452. ((R TEST VALUE) \
  1453. || (reg_renumber && ((unsigned) reg_renumber[R] TEST VALUE)))
  1454. /* Don't allow the pc to be used. */
  1455. #define ARM_REGNO_OK_FOR_BASE_P(REGNO) \
  1456. (TEST_REGNO (REGNO, <, PC_REGNUM) \
  1457. || TEST_REGNO (REGNO, ==, FRAME_POINTER_REGNUM) \
  1458. || TEST_REGNO (REGNO, ==, ARG_POINTER_REGNUM))
  1459. #define THUMB1_REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
  1460. (TEST_REGNO (REGNO, <=, LAST_LO_REGNUM) \
  1461. || (GET_MODE_SIZE (MODE) >= 4 \
  1462. && TEST_REGNO (REGNO, ==, STACK_POINTER_REGNUM)))
  1463. #define REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
  1464. (TARGET_THUMB1 \
  1465. ? THUMB1_REGNO_MODE_OK_FOR_BASE_P (REGNO, MODE) \
  1466. : ARM_REGNO_OK_FOR_BASE_P (REGNO))
  1467. /* Nonzero if X can be the base register in a reg+reg addressing mode.
  1468. For Thumb, we cannot use SP + reg, so reject SP. */
  1469. #define REGNO_MODE_OK_FOR_REG_BASE_P(X, MODE) \
  1470. REGNO_MODE_OK_FOR_BASE_P (X, QImode)
  1471. /* For ARM code, we don't care about the mode, but for Thumb, the index
  1472. must be suitable for use in a QImode load. */
  1473. #define REGNO_OK_FOR_INDEX_P(REGNO) \
  1474. (REGNO_MODE_OK_FOR_BASE_P (REGNO, QImode) \
  1475. && !TEST_REGNO (REGNO, ==, STACK_POINTER_REGNUM))
  1476. /* Maximum number of registers that can appear in a valid memory address.
  1477. Shifts in addresses can't be by a register. */
  1478. #define MAX_REGS_PER_ADDRESS 2
  1479. /* Recognize any constant value that is a valid address. */
  1480. /* XXX We can address any constant, eventually... */
  1481. /* ??? Should the TARGET_ARM here also apply to thumb2? */
  1482. #define CONSTANT_ADDRESS_P(X) \
  1483. (GET_CODE (X) == SYMBOL_REF \
  1484. && (CONSTANT_POOL_ADDRESS_P (X) \
  1485. || (TARGET_ARM && optimize > 0 && SYMBOL_REF_FLAG (X))))
  1486. /* True if SYMBOL + OFFSET constants must refer to something within
  1487. SYMBOL's section. */
  1488. #define ARM_OFFSETS_MUST_BE_WITHIN_SECTIONS_P 0
  1489. /* Nonzero if all target requires all absolute relocations be R_ARM_ABS32. */
  1490. #ifndef TARGET_DEFAULT_WORD_RELOCATIONS
  1491. #define TARGET_DEFAULT_WORD_RELOCATIONS 0
  1492. #endif
  1493. #ifndef SUBTARGET_NAME_ENCODING_LENGTHS
  1494. #define SUBTARGET_NAME_ENCODING_LENGTHS
  1495. #endif
  1496. /* This is a C fragment for the inside of a switch statement.
  1497. Each case label should return the number of characters to
  1498. be stripped from the start of a function's name, if that
  1499. name starts with the indicated character. */
  1500. #define ARM_NAME_ENCODING_LENGTHS \
  1501. case '*': return 1; \
  1502. SUBTARGET_NAME_ENCODING_LENGTHS
  1503. /* This is how to output a reference to a user-level label named NAME.
  1504. `assemble_name' uses this. */
  1505. #undef ASM_OUTPUT_LABELREF
  1506. #define ASM_OUTPUT_LABELREF(FILE, NAME) \
  1507. arm_asm_output_labelref (FILE, NAME)
  1508. /* Output IT instructions for conditionally executed Thumb-2 instructions. */
  1509. #define ASM_OUTPUT_OPCODE(STREAM, PTR) \
  1510. if (TARGET_THUMB2) \
  1511. thumb2_asm_output_opcode (STREAM);
  1512. /* The EABI specifies that constructors should go in .init_array.
  1513. Other targets use .ctors for compatibility. */
  1514. #ifndef ARM_EABI_CTORS_SECTION_OP
  1515. #define ARM_EABI_CTORS_SECTION_OP \
  1516. "\t.section\t.init_array,\"aw\",%init_array"
  1517. #endif
  1518. #ifndef ARM_EABI_DTORS_SECTION_OP
  1519. #define ARM_EABI_DTORS_SECTION_OP \
  1520. "\t.section\t.fini_array,\"aw\",%fini_array"
  1521. #endif
  1522. #define ARM_CTORS_SECTION_OP \
  1523. "\t.section\t.ctors,\"aw\",%progbits"
  1524. #define ARM_DTORS_SECTION_OP \
  1525. "\t.section\t.dtors,\"aw\",%progbits"
  1526. /* Define CTORS_SECTION_ASM_OP. */
  1527. #undef CTORS_SECTION_ASM_OP
  1528. #undef DTORS_SECTION_ASM_OP
  1529. #ifndef IN_LIBGCC2
  1530. # define CTORS_SECTION_ASM_OP \
  1531. (TARGET_AAPCS_BASED ? ARM_EABI_CTORS_SECTION_OP : ARM_CTORS_SECTION_OP)
  1532. # define DTORS_SECTION_ASM_OP \
  1533. (TARGET_AAPCS_BASED ? ARM_EABI_DTORS_SECTION_OP : ARM_DTORS_SECTION_OP)
  1534. #else /* !defined (IN_LIBGCC2) */
  1535. /* In libgcc, CTORS_SECTION_ASM_OP must be a compile-time constant,
  1536. so we cannot use the definition above. */
  1537. # ifdef __ARM_EABI__
  1538. /* The .ctors section is not part of the EABI, so we do not define
  1539. CTORS_SECTION_ASM_OP when in libgcc; that prevents crtstuff
  1540. from trying to use it. We do define it when doing normal
  1541. compilation, as .init_array can be used instead of .ctors. */
  1542. /* There is no need to emit begin or end markers when using
  1543. init_array; the dynamic linker will compute the size of the
  1544. array itself based on special symbols created by the static
  1545. linker. However, we do need to arrange to set up
  1546. exception-handling here. */
  1547. # define CTOR_LIST_BEGIN asm (ARM_EABI_CTORS_SECTION_OP)
  1548. # define CTOR_LIST_END /* empty */
  1549. # define DTOR_LIST_BEGIN asm (ARM_EABI_DTORS_SECTION_OP)
  1550. # define DTOR_LIST_END /* empty */
  1551. # else /* !defined (__ARM_EABI__) */
  1552. # define CTORS_SECTION_ASM_OP ARM_CTORS_SECTION_OP
  1553. # define DTORS_SECTION_ASM_OP ARM_DTORS_SECTION_OP
  1554. # endif /* !defined (__ARM_EABI__) */
  1555. #endif /* !defined (IN_LIBCC2) */
  1556. /* True if the operating system can merge entities with vague linkage
  1557. (e.g., symbols in COMDAT group) during dynamic linking. */
  1558. #ifndef TARGET_ARM_DYNAMIC_VAGUE_LINKAGE_P
  1559. #define TARGET_ARM_DYNAMIC_VAGUE_LINKAGE_P true
  1560. #endif
  1561. #define ARM_OUTPUT_FN_UNWIND(F, PROLOGUE) arm_output_fn_unwind (F, PROLOGUE)
  1562. /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
  1563. and check its validity for a certain class.
  1564. We have two alternate definitions for each of them.
  1565. The usual definition accepts all pseudo regs; the other rejects
  1566. them unless they have been allocated suitable hard regs.
  1567. The symbol REG_OK_STRICT causes the latter definition to be used.
  1568. Thumb-2 has the same restrictions as arm. */
  1569. #ifndef REG_OK_STRICT
  1570. #define ARM_REG_OK_FOR_BASE_P(X) \
  1571. (REGNO (X) <= LAST_ARM_REGNUM \
  1572. || REGNO (X) >= FIRST_PSEUDO_REGISTER \
  1573. || REGNO (X) == FRAME_POINTER_REGNUM \
  1574. || REGNO (X) == ARG_POINTER_REGNUM)
  1575. #define ARM_REG_OK_FOR_INDEX_P(X) \
  1576. ((REGNO (X) <= LAST_ARM_REGNUM \
  1577. && REGNO (X) != STACK_POINTER_REGNUM) \
  1578. || REGNO (X) >= FIRST_PSEUDO_REGISTER \
  1579. || REGNO (X) == FRAME_POINTER_REGNUM \
  1580. || REGNO (X) == ARG_POINTER_REGNUM)
  1581. #define THUMB1_REG_MODE_OK_FOR_BASE_P(X, MODE) \
  1582. (REGNO (X) <= LAST_LO_REGNUM \
  1583. || REGNO (X) >= FIRST_PSEUDO_REGISTER \
  1584. || (GET_MODE_SIZE (MODE) >= 4 \
  1585. && (REGNO (X) == STACK_POINTER_REGNUM \
  1586. || (X) == hard_frame_pointer_rtx \
  1587. || (X) == arg_pointer_rtx)))
  1588. #define REG_STRICT_P 0
  1589. #else /* REG_OK_STRICT */
  1590. #define ARM_REG_OK_FOR_BASE_P(X) \
  1591. ARM_REGNO_OK_FOR_BASE_P (REGNO (X))
  1592. #define ARM_REG_OK_FOR_INDEX_P(X) \
  1593. ARM_REGNO_OK_FOR_INDEX_P (REGNO (X))
  1594. #define THUMB1_REG_MODE_OK_FOR_BASE_P(X, MODE) \
  1595. THUMB1_REGNO_MODE_OK_FOR_BASE_P (REGNO (X), MODE)
  1596. #define REG_STRICT_P 1
  1597. #endif /* REG_OK_STRICT */
  1598. /* Now define some helpers in terms of the above. */
  1599. #define REG_MODE_OK_FOR_BASE_P(X, MODE) \
  1600. (TARGET_THUMB1 \
  1601. ? THUMB1_REG_MODE_OK_FOR_BASE_P (X, MODE) \
  1602. : ARM_REG_OK_FOR_BASE_P (X))
  1603. /* For 16-bit Thumb, a valid index register is anything that can be used in
  1604. a byte load instruction. */
  1605. #define THUMB1_REG_OK_FOR_INDEX_P(X) \
  1606. THUMB1_REG_MODE_OK_FOR_BASE_P (X, QImode)
  1607. /* Nonzero if X is a hard reg that can be used as an index
  1608. or if it is a pseudo reg. On the Thumb, the stack pointer
  1609. is not suitable. */
  1610. #define REG_OK_FOR_INDEX_P(X) \
  1611. (TARGET_THUMB1 \
  1612. ? THUMB1_REG_OK_FOR_INDEX_P (X) \
  1613. : ARM_REG_OK_FOR_INDEX_P (X))
  1614. /* Nonzero if X can be the base register in a reg+reg addressing mode.
  1615. For Thumb, we cannot use SP + reg, so reject SP. */
  1616. #define REG_MODE_OK_FOR_REG_BASE_P(X, MODE) \
  1617. REG_OK_FOR_INDEX_P (X)
  1618. #define ARM_BASE_REGISTER_RTX_P(X) \
  1619. (REG_P (X) && ARM_REG_OK_FOR_BASE_P (X))
  1620. #define ARM_INDEX_REGISTER_RTX_P(X) \
  1621. (REG_P (X) && ARM_REG_OK_FOR_INDEX_P (X))
  1622. /* Specify the machine mode that this machine uses
  1623. for the index in the tablejump instruction. */
  1624. #define CASE_VECTOR_MODE Pmode
  1625. #define CASE_VECTOR_PC_RELATIVE ((TARGET_THUMB2 \
  1626. || (TARGET_THUMB1 \
  1627. && (optimize_size || flag_pic))) \
  1628. && (!target_pure_code))
  1629. #define CASE_VECTOR_SHORTEN_MODE(min, max, body) \
  1630. (TARGET_THUMB1 \
  1631. ? (min >= 0 && max < 512 \
  1632. ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 1, QImode) \
  1633. : min >= -256 && max < 256 \
  1634. ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 0, QImode) \
  1635. : min >= 0 && max < 8192 \
  1636. ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 1, HImode) \
  1637. : min >= -4096 && max < 4096 \
  1638. ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 0, HImode) \
  1639. : SImode) \
  1640. : ((min < 0 || max >= 0x20000 || !TARGET_THUMB2) ? SImode \
  1641. : (max >= 0x200) ? HImode \
  1642. : QImode))
  1643. /* signed 'char' is most compatible, but RISC OS wants it unsigned.
  1644. unsigned is probably best, but may break some code. */
  1645. #ifndef DEFAULT_SIGNED_CHAR
  1646. #define DEFAULT_SIGNED_CHAR 0
  1647. #endif
  1648. /* Max number of bytes we can move from memory to memory
  1649. in one reasonably fast instruction. */
  1650. #define MOVE_MAX 4
  1651. #undef MOVE_RATIO
  1652. #define MOVE_RATIO(speed) (arm_tune_xscale ? 4 : 2)
  1653. /* Define if operations between registers always perform the operation
  1654. on the full register even if a narrower mode is specified. */
  1655. #define WORD_REGISTER_OPERATIONS 1
  1656. /* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
  1657. will either zero-extend or sign-extend. The value of this macro should
  1658. be the code that says which one of the two operations is implicitly
  1659. done, UNKNOWN if none. */
  1660. #define LOAD_EXTEND_OP(MODE) \
  1661. (TARGET_THUMB ? ZERO_EXTEND : \
  1662. ((arm_arch4 || (MODE) == QImode) ? ZERO_EXTEND \
  1663. : ((BYTES_BIG_ENDIAN && (MODE) == HImode) ? SIGN_EXTEND : UNKNOWN)))
  1664. /* Nonzero if access to memory by bytes is slow and undesirable. */
  1665. #define SLOW_BYTE_ACCESS 0
  1666. /* Immediate shift counts are truncated by the output routines (or was it
  1667. the assembler?). Shift counts in a register are truncated by ARM. Note
  1668. that the native compiler puts too large (> 32) immediate shift counts
  1669. into a register and shifts by the register, letting the ARM decide what
  1670. to do instead of doing that itself. */
  1671. /* This is all wrong. Defining SHIFT_COUNT_TRUNCATED tells combine that
  1672. code like (X << (Y % 32)) for register X, Y is equivalent to (X << Y).
  1673. On the arm, Y in a register is used modulo 256 for the shift. Only for
  1674. rotates is modulo 32 used. */
  1675. /* #define SHIFT_COUNT_TRUNCATED 1 */
  1676. /* Calling from registers is a massive pain. */
  1677. #define NO_FUNCTION_CSE 1
  1678. /* The machine modes of pointers and functions */
  1679. #define Pmode SImode
  1680. #define FUNCTION_MODE Pmode
  1681. #define ARM_FRAME_RTX(X) \
  1682. ( (X) == frame_pointer_rtx || (X) == stack_pointer_rtx \
  1683. || (X) == arg_pointer_rtx)
  1684. /* Try to generate sequences that don't involve branches, we can then use
  1685. conditional instructions. */
  1686. #define BRANCH_COST(speed_p, predictable_p) \
  1687. ((arm_branch_cost != -1) ? arm_branch_cost : \
  1688. (current_tune->branch_cost (speed_p, predictable_p)))
  1689. /* False if short circuit operation is preferred. */
  1690. #define LOGICAL_OP_NON_SHORT_CIRCUIT \
  1691. ((optimize_size) \
  1692. ? (TARGET_THUMB ? false : true) \
  1693. : TARGET_THUMB ? static_cast<bool> (current_tune->logical_op_non_short_circuit_thumb) \
  1694. : static_cast<bool> (current_tune->logical_op_non_short_circuit_arm))
  1695. /* Position Independent Code. */
  1696. /* We decide which register to use based on the compilation options and
  1697. the assembler in use; this is more general than the APCS restriction of
  1698. using sb (r9) all the time. */
  1699. extern unsigned arm_pic_register;
  1700. /* The register number of the register used to address a table of static
  1701. data addresses in memory. */
  1702. #define PIC_OFFSET_TABLE_REGNUM arm_pic_register
  1703. /* For FDPIC, the FDPIC register is call-clobbered (otherwise PLT
  1704. entries would need to handle saving and restoring it). */
  1705. #define PIC_OFFSET_TABLE_REG_CALL_CLOBBERED TARGET_FDPIC
  1706. /* We can't directly access anything that contains a symbol,
  1707. nor can we indirect via the constant pool. One exception is
  1708. UNSPEC_TLS, which is always PIC. */
  1709. #define LEGITIMATE_PIC_OPERAND_P(X) \
  1710. (!(symbol_mentioned_p (X) \
  1711. || label_mentioned_p (X) \
  1712. || (GET_CODE (X) == SYMBOL_REF \
  1713. && CONSTANT_POOL_ADDRESS_P (X) \
  1714. && (symbol_mentioned_p (get_pool_constant (X)) \
  1715. || label_mentioned_p (get_pool_constant (X))))) \
  1716. || tls_mentioned_p (X))
  1717. /* We may want to save the PIC register if it is a dedicated one. */
  1718. #define PIC_REGISTER_MAY_NEED_SAVING \
  1719. (flag_pic \
  1720. && !TARGET_SINGLE_PIC_BASE \
  1721. && !TARGET_FDPIC \
  1722. && arm_pic_register != INVALID_REGNUM)
  1723. /* We need to know when we are making a constant pool; this determines
  1724. whether data needs to be in the GOT or can be referenced via a GOT
  1725. offset. */
  1726. extern int making_const_table;
  1727. /* Handle pragmas for compatibility with Intel's compilers. */
  1728. /* Also abuse this to register additional C specific EABI attributes. */
  1729. #define REGISTER_TARGET_PRAGMAS() do { \
  1730. c_register_pragma (0, "long_calls", arm_pr_long_calls); \
  1731. c_register_pragma (0, "no_long_calls", arm_pr_no_long_calls); \
  1732. c_register_pragma (0, "long_calls_off", arm_pr_long_calls_off); \
  1733. arm_lang_object_attributes_init(); \
  1734. arm_register_target_pragmas(); \
  1735. } while (0)
  1736. /* Condition code information. */
  1737. /* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
  1738. return the mode to be used for the comparison. */
  1739. #define SELECT_CC_MODE(OP, X, Y) arm_select_cc_mode (OP, X, Y)
  1740. #define REVERSIBLE_CC_MODE(MODE) 1
  1741. #define REVERSE_CONDITION(CODE,MODE) \
  1742. (((MODE) == CCFPmode || (MODE) == CCFPEmode) \
  1743. ? reverse_condition_maybe_unordered (code) \
  1744. : reverse_condition (code))
  1745. #define CLZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) \
  1746. ((VALUE) = GET_MODE_UNIT_BITSIZE (MODE), 2)
  1747. #define CTZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) \
  1748. ((VALUE) = GET_MODE_UNIT_BITSIZE (MODE), 2)
  1749. #define CC_STATUS_INIT \
  1750. do { cfun->machine->thumb1_cc_insn = NULL_RTX; } while (0)
  1751. #undef ASM_APP_ON
  1752. #define ASM_APP_ON (inline_asm_unified ? "\t.syntax unified\n" : \
  1753. "\t.syntax divided\n")
  1754. #undef ASM_APP_OFF
  1755. #define ASM_APP_OFF (TARGET_ARM ? "\t.arm\n\t.syntax unified\n" : \
  1756. "\t.thumb\n\t.syntax unified\n")
  1757. /* Output a push or a pop instruction (only used when profiling).
  1758. We can't push STATIC_CHAIN_REGNUM (r12) directly with Thumb-1. We know
  1759. that ASM_OUTPUT_REG_PUSH will be matched with ASM_OUTPUT_REG_POP, and
  1760. that r7 isn't used by the function profiler, so we can use it as a
  1761. scratch reg. WARNING: This isn't safe in the general case! It may be
  1762. sensitive to future changes in final.c:profile_function. */
  1763. #define ASM_OUTPUT_REG_PUSH(STREAM, REGNO) \
  1764. do \
  1765. { \
  1766. if (TARGET_THUMB1 \
  1767. && (REGNO) == STATIC_CHAIN_REGNUM) \
  1768. { \
  1769. asm_fprintf (STREAM, "\tpush\t{r7}\n"); \
  1770. asm_fprintf (STREAM, "\tmov\tr7, %r\n", REGNO);\
  1771. asm_fprintf (STREAM, "\tpush\t{r7}\n"); \
  1772. } \
  1773. else \
  1774. asm_fprintf (STREAM, "\tpush {%r}\n", REGNO); \
  1775. } while (0)
  1776. /* See comment for ASM_OUTPUT_REG_PUSH concerning Thumb-1 issue. */
  1777. #define ASM_OUTPUT_REG_POP(STREAM, REGNO) \
  1778. do \
  1779. { \
  1780. if (TARGET_THUMB1 \
  1781. && (REGNO) == STATIC_CHAIN_REGNUM) \
  1782. { \
  1783. asm_fprintf (STREAM, "\tpop\t{r7}\n"); \
  1784. asm_fprintf (STREAM, "\tmov\t%r, r7\n", REGNO);\
  1785. asm_fprintf (STREAM, "\tpop\t{r7}\n"); \
  1786. } \
  1787. else \
  1788. asm_fprintf (STREAM, "\tpop {%r}\n", REGNO); \
  1789. } while (0)
  1790. #define ADDR_VEC_ALIGN(JUMPTABLE) \
  1791. ((TARGET_THUMB && GET_MODE (PATTERN (JUMPTABLE)) == SImode) ? 2 : 0)
  1792. /* Alignment for case labels comes from ADDR_VEC_ALIGN; avoid the
  1793. default alignment from elfos.h. */
  1794. #undef ASM_OUTPUT_BEFORE_CASE_LABEL
  1795. #define ASM_OUTPUT_BEFORE_CASE_LABEL(FILE, PREFIX, NUM, TABLE) /* Empty. */
  1796. #define LABEL_ALIGN_AFTER_BARRIER(LABEL) \
  1797. (GET_CODE (PATTERN (prev_active_insn (LABEL))) == ADDR_DIFF_VEC \
  1798. ? 1 : 0)
  1799. #define ARM_DECLARE_FUNCTION_NAME(STREAM, NAME, DECL) \
  1800. arm_declare_function_name ((STREAM), (NAME), (DECL));
  1801. /* For aliases of functions we use .thumb_set instead. */
  1802. #define ASM_OUTPUT_DEF_FROM_DECLS(FILE, DECL1, DECL2) \
  1803. do \
  1804. { \
  1805. const char *const LABEL1 = XSTR (XEXP (DECL_RTL (decl), 0), 0); \
  1806. const char *const LABEL2 = IDENTIFIER_POINTER (DECL2); \
  1807. \
  1808. if (TARGET_THUMB && TREE_CODE (DECL1) == FUNCTION_DECL) \
  1809. { \
  1810. fprintf (FILE, "\t.thumb_set "); \
  1811. assemble_name (FILE, LABEL1); \
  1812. fprintf (FILE, ","); \
  1813. assemble_name (FILE, LABEL2); \
  1814. fprintf (FILE, "\n"); \
  1815. } \
  1816. else \
  1817. ASM_OUTPUT_DEF (FILE, LABEL1, LABEL2); \
  1818. } \
  1819. while (0)
  1820. #ifdef HAVE_GAS_MAX_SKIP_P2ALIGN
  1821. /* To support -falign-* switches we need to use .p2align so
  1822. that alignment directives in code sections will be padded
  1823. with no-op instructions, rather than zeroes. */
  1824. #define ASM_OUTPUT_MAX_SKIP_ALIGN(FILE, LOG, MAX_SKIP) \
  1825. if ((LOG) != 0) \
  1826. { \
  1827. if ((MAX_SKIP) == 0) \
  1828. fprintf ((FILE), "\t.p2align %d\n", (int) (LOG)); \
  1829. else \
  1830. fprintf ((FILE), "\t.p2align %d,,%d\n", \
  1831. (int) (LOG), (int) (MAX_SKIP)); \
  1832. }
  1833. #endif
  1834. /* Add two bytes to the length of conditionally executed Thumb-2
  1835. instructions for the IT instruction. */
  1836. #define ADJUST_INSN_LENGTH(insn, length) \
  1837. if (TARGET_THUMB2 && GET_CODE (PATTERN (insn)) == COND_EXEC) \
  1838. length += 2;
  1839. /* Only perform branch elimination (by making instructions conditional) if
  1840. we're optimizing. For Thumb-2 check if any IT instructions need
  1841. outputting. */
  1842. #define FINAL_PRESCAN_INSN(INSN, OPVEC, NOPERANDS) \
  1843. if (TARGET_ARM && optimize) \
  1844. arm_final_prescan_insn (INSN); \
  1845. else if (TARGET_THUMB2) \
  1846. thumb2_final_prescan_insn (INSN); \
  1847. else if (TARGET_THUMB1) \
  1848. thumb1_final_prescan_insn (INSN)
  1849. #define ARM_SIGN_EXTEND(x) ((HOST_WIDE_INT) \
  1850. (HOST_BITS_PER_WIDE_INT <= 32 ? (unsigned HOST_WIDE_INT) (x) \
  1851. : ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0xffffffff) |\
  1852. ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0x80000000) \
  1853. ? ((~ (unsigned HOST_WIDE_INT) 0) \
  1854. & ~ (unsigned HOST_WIDE_INT) 0xffffffff) \
  1855. : 0))))
  1856. /* A C expression whose value is RTL representing the value of the return
  1857. address for the frame COUNT steps up from the current frame. */
  1858. #define RETURN_ADDR_RTX(COUNT, FRAME) \
  1859. arm_return_addr (COUNT, FRAME)
  1860. /* Mask of the bits in the PC that contain the real return address
  1861. when running in 26-bit mode. */
  1862. #define RETURN_ADDR_MASK26 (0x03fffffc)
  1863. /* Pick up the return address upon entry to a procedure. Used for
  1864. dwarf2 unwind information. This also enables the table driven
  1865. mechanism. */
  1866. #define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (Pmode, LR_REGNUM)
  1867. #define DWARF_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (LR_REGNUM)
  1868. /* Used to mask out junk bits from the return address, such as
  1869. processor state, interrupt status, condition codes and the like. */
  1870. #define MASK_RETURN_ADDR \
  1871. /* If we are generating code for an ARM2/ARM3 machine or for an ARM6 \
  1872. in 26 bit mode, the condition codes must be masked out of the \
  1873. return address. This does not apply to ARM6 and later processors \
  1874. when running in 32 bit mode. */ \
  1875. ((arm_arch4 || TARGET_THUMB) \
  1876. ? (gen_int_mode ((unsigned long)0xffffffff, Pmode)) \
  1877. : arm_gen_return_addr_mask ())
  1878. /* Do not emit .note.GNU-stack by default. */
  1879. #ifndef NEED_INDICATE_EXEC_STACK
  1880. #define NEED_INDICATE_EXEC_STACK 0
  1881. #endif
  1882. #define TARGET_ARM_ARCH \
  1883. (arm_base_arch) \
  1884. /* The highest Thumb instruction set version supported by the chip. */
  1885. #define TARGET_ARM_ARCH_ISA_THUMB \
  1886. (arm_arch_thumb2 ? 2 : (arm_arch_thumb1 ? 1 : 0))
  1887. /* Expands to an upper-case char of the target's architectural
  1888. profile. */
  1889. #define TARGET_ARM_ARCH_PROFILE \
  1890. (arm_active_target.profile)
  1891. /* Bit-field indicating what size LDREX/STREX loads/stores are available.
  1892. Bit 0 for bytes, up to bit 3 for double-words. */
  1893. #define TARGET_ARM_FEATURE_LDREX \
  1894. ((TARGET_HAVE_LDREX ? 4 : 0) \
  1895. | (TARGET_HAVE_LDREXBH ? 3 : 0) \
  1896. | (TARGET_HAVE_LDREXD ? 8 : 0))
  1897. /* Set as a bit mask indicating the available widths of hardware floating
  1898. point types. Where bit 1 indicates 16-bit support, bit 2 indicates
  1899. 32-bit support, bit 3 indicates 64-bit support. */
  1900. #define TARGET_ARM_FP \
  1901. (!TARGET_SOFT_FLOAT ? (TARGET_VFP_SINGLE ? 4 \
  1902. : (TARGET_VFP_DOUBLE ? (TARGET_FP16 ? 14 : 12) : 0)) \
  1903. : 0)
  1904. /* Set as a bit mask indicating the available widths of floating point
  1905. types for hardware NEON floating point. This is the same as
  1906. TARGET_ARM_FP without the 64-bit bit set. */
  1907. #define TARGET_NEON_FP \
  1908. (TARGET_NEON ? (TARGET_ARM_FP & (0xff ^ 0x08)) \
  1909. : 0)
  1910. /* Name of the automatic fpu-selection option. */
  1911. #define FPUTYPE_AUTO "auto"
  1912. /* The maximum number of parallel loads or stores we support in an ldm/stm
  1913. instruction. */
  1914. #define MAX_LDM_STM_OPS 4
  1915. extern const char *arm_rewrite_mcpu (int argc, const char **argv);
  1916. extern const char *arm_rewrite_march (int argc, const char **argv);
  1917. extern const char *arm_asm_auto_mfpu (int argc, const char **argv);
  1918. #define ASM_CPU_SPEC_FUNCTIONS \
  1919. { "rewrite_mcpu", arm_rewrite_mcpu }, \
  1920. { "rewrite_march", arm_rewrite_march }, \
  1921. { "asm_auto_mfpu", arm_asm_auto_mfpu },
  1922. #define ASM_CPU_SPEC \
  1923. " %{mfpu=auto:%<mfpu=auto %:asm_auto_mfpu(%{march=*: arch %*})}" \
  1924. " %{mcpu=generic-*:-march=%:rewrite_march(%{mcpu=generic-*:%*});" \
  1925. " march=*:-march=%:rewrite_march(%{march=*:%*});" \
  1926. " mcpu=*:-mcpu=%:rewrite_mcpu(%{mcpu=*:%*})" \
  1927. " }"
  1928. extern const char *arm_target_thumb_only (int argc, const char **argv);
  1929. #define TARGET_MODE_SPEC_FUNCTIONS \
  1930. { "target_mode_check", arm_target_thumb_only },
  1931. /* -mcpu=native handling only makes sense with compiler running on
  1932. an ARM chip. */
  1933. #if defined(__arm__)
  1934. extern const char *host_detect_local_cpu (int argc, const char **argv);
  1935. #define HAVE_LOCAL_CPU_DETECT
  1936. # define MCPU_MTUNE_NATIVE_FUNCTIONS \
  1937. { "local_cpu_detect", host_detect_local_cpu },
  1938. # define MCPU_MTUNE_NATIVE_SPECS \
  1939. " %{march=native:%<march=native %:local_cpu_detect(arch)}" \
  1940. " %{mcpu=native:%<mcpu=native %:local_cpu_detect(cpu)}" \
  1941. " %{mtune=native:%<mtune=native %:local_cpu_detect(tune)}"
  1942. #else
  1943. # define MCPU_MTUNE_NATIVE_FUNCTIONS
  1944. # define MCPU_MTUNE_NATIVE_SPECS ""
  1945. #endif
  1946. const char *arm_canon_arch_option (int argc, const char **argv);
  1947. #define CANON_ARCH_SPEC_FUNCTION \
  1948. { "canon_arch", arm_canon_arch_option },
  1949. const char *arm_be8_option (int argc, const char **argv);
  1950. #define BE8_SPEC_FUNCTION \
  1951. { "be8_linkopt", arm_be8_option },
  1952. # define EXTRA_SPEC_FUNCTIONS \
  1953. MCPU_MTUNE_NATIVE_FUNCTIONS \
  1954. ASM_CPU_SPEC_FUNCTIONS \
  1955. CANON_ARCH_SPEC_FUNCTION \
  1956. TARGET_MODE_SPEC_FUNCTIONS \
  1957. BE8_SPEC_FUNCTION
  1958. /* Automatically add -mthumb for Thumb-only targets if mode isn't specified
  1959. via the configuration option --with-mode or via the command line. The
  1960. function target_mode_check is called to do the check with either:
  1961. - an array of -march values if any is given;
  1962. - an array of -mcpu values if any is given;
  1963. - an empty array. */
  1964. #define TARGET_MODE_SPECS \
  1965. " %{!marm:%{!mthumb:%:target_mode_check(%{march=*:arch %*;mcpu=*:cpu %*;:})}}"
  1966. /* Generate a canonical string to represent the architecture selected. */
  1967. #define ARCH_CANONICAL_SPECS \
  1968. " -march=%:canon_arch(%{mcpu=*: cpu %*} " \
  1969. " %{march=*: arch %*} " \
  1970. " %{mfpu=*: fpu %*} " \
  1971. " %{mfloat-abi=*: abi %*}" \
  1972. " %<march=*) "
  1973. /* Complete set of specs for the driver. Commas separate the
  1974. individual rules so that any option suppression (%<opt...)is
  1975. completed before starting subsequent rules. */
  1976. #define DRIVER_SELF_SPECS \
  1977. MCPU_MTUNE_NATIVE_SPECS, \
  1978. TARGET_MODE_SPECS, \
  1979. ARCH_CANONICAL_SPECS
  1980. #define TARGET_SUPPORTS_WIDE_INT 1
  1981. /* For switching between functions with different target attributes. */
  1982. #define SWITCHABLE_TARGET 1
  1983. /* Define SECTION_ARM_PURECODE as the ARM specific section attribute
  1984. representation for SHF_ARM_PURECODE in GCC. */
  1985. #define SECTION_ARM_PURECODE SECTION_MACH_DEP
  1986. #endif /* ! GCC_ARM_H */