optimized delayNanoseconds
shifting both sides by 16 bit gives pretty good accuracy with fast code:
movw r3, #9155
ldr r2, .L2
mul r0, r3, r0
lsrs r0, r0, #1
umull r3, r0, r2, r0
lsrs r0, r0, #8
.L2:
.word 144122641
with 984 MHz it allows nsec to be max ~143000 max which is plenty 5 years ago |
123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839 |
- /* Teensyduino Core Library
- * http://www.pjrc.com/teensy/
- * Copyright (c) 2018 PJRC.COM, LLC.
- *
- * Permission is hereby granted, free of charge, to any person obtaining
- * a copy of this software and associated documentation files (the
- * "Software"), to deal in the Software without restriction, including
- * without limitation the rights to use, copy, modify, merge, publish,
- * distribute, sublicense, and/or sell copies of the Software, and to
- * permit persons to whom the Software is furnished to do so, subject to
- * the following conditions:
- *
- * 1. The above copyright notice and this permission notice shall be
- * included in all copies or substantial portions of the Software.
- *
- * 2. If the Software is incorporated into a build system that allows
- * selection among a list of target devices, then similar target
- * devices manufactured by PJRC.COM must be included in the list of
- * target devices and selectable in the same manner.
- *
- * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
- * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
- * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
- * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
- * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
- * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
- * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
- * SOFTWARE.
- */
-
- #pragma once
- #include "imxrt.h"
- #include "pins_arduino.h"
-
- #define HIGH 1
- #define LOW 0
- #define INPUT 0
- #define OUTPUT 1
- #define INPUT_PULLUP 2
- #define INPUT_PULLDOWN 3
- #define OUTPUT_OPENDRAIN 4
- #define INPUT_DISABLE 5
- #define LSBFIRST 0
- #define MSBFIRST 1
- #define _BV(n) (1<<(n))
- #define CHANGE 4
- #define FALLING 2
- #define RISING 3
-
-
- #if defined(__IMXRT1062__) && defined(ARDUINO_TEENSY40)
-
- #define CORE_NUM_TOTAL_PINS 40
- #define CORE_NUM_DIGITAL 40
- #define CORE_NUM_INTERRUPT 40
- #define CORE_NUM_ANALOG 14
- #define CORE_NUM_PWM 27
-
- #define CORE_PIN0_BIT 3
- #define CORE_PIN1_BIT 2
- #define CORE_PIN2_BIT 4
- #define CORE_PIN3_BIT 5
- #define CORE_PIN4_BIT 6
- #define CORE_PIN5_BIT 8
- #define CORE_PIN6_BIT 10
- #define CORE_PIN7_BIT 17
- #define CORE_PIN8_BIT 16
- #define CORE_PIN9_BIT 11
- #define CORE_PIN10_BIT 0
- #define CORE_PIN11_BIT 2
- #define CORE_PIN12_BIT 1
- #define CORE_PIN13_BIT 3
- #define CORE_PIN14_BIT 18
- #define CORE_PIN15_BIT 19
- #define CORE_PIN16_BIT 23
- #define CORE_PIN17_BIT 22
- #define CORE_PIN18_BIT 17
- #define CORE_PIN19_BIT 16
- #define CORE_PIN20_BIT 26
- #define CORE_PIN21_BIT 27
- #define CORE_PIN22_BIT 24
- #define CORE_PIN23_BIT 25
- #define CORE_PIN24_BIT 12
- #define CORE_PIN25_BIT 13
- #define CORE_PIN26_BIT 30
- #define CORE_PIN27_BIT 31
- #define CORE_PIN28_BIT 18
- #define CORE_PIN29_BIT 31
- #define CORE_PIN30_BIT 23
- #define CORE_PIN31_BIT 22
- #define CORE_PIN32_BIT 12
- #define CORE_PIN33_BIT 7
- #define CORE_PIN34_BIT 15
- #define CORE_PIN35_BIT 14
- #define CORE_PIN36_BIT 13
- #define CORE_PIN37_BIT 12
- #define CORE_PIN38_BIT 17
- #define CORE_PIN39_BIT 16
-
- #define CORE_PIN0_BITMASK (1<<(CORE_PIN0_BIT))
- #define CORE_PIN1_BITMASK (1<<(CORE_PIN1_BIT))
- #define CORE_PIN2_BITMASK (1<<(CORE_PIN2_BIT))
- #define CORE_PIN3_BITMASK (1<<(CORE_PIN3_BIT))
- #define CORE_PIN4_BITMASK (1<<(CORE_PIN4_BIT))
- #define CORE_PIN5_BITMASK (1<<(CORE_PIN5_BIT))
- #define CORE_PIN6_BITMASK (1<<(CORE_PIN6_BIT))
- #define CORE_PIN7_BITMASK (1<<(CORE_PIN7_BIT))
- #define CORE_PIN8_BITMASK (1<<(CORE_PIN8_BIT))
- #define CORE_PIN9_BITMASK (1<<(CORE_PIN9_BIT))
- #define CORE_PIN10_BITMASK (1<<(CORE_PIN10_BIT))
- #define CORE_PIN11_BITMASK (1<<(CORE_PIN11_BIT))
- #define CORE_PIN12_BITMASK (1<<(CORE_PIN12_BIT))
- #define CORE_PIN13_BITMASK (1<<(CORE_PIN13_BIT))
- #define CORE_PIN14_BITMASK (1<<(CORE_PIN14_BIT))
- #define CORE_PIN15_BITMASK (1<<(CORE_PIN15_BIT))
- #define CORE_PIN16_BITMASK (1<<(CORE_PIN16_BIT))
- #define CORE_PIN17_BITMASK (1<<(CORE_PIN17_BIT))
- #define CORE_PIN18_BITMASK (1<<(CORE_PIN18_BIT))
- #define CORE_PIN19_BITMASK (1<<(CORE_PIN19_BIT))
- #define CORE_PIN20_BITMASK (1<<(CORE_PIN20_BIT))
- #define CORE_PIN21_BITMASK (1<<(CORE_PIN21_BIT))
- #define CORE_PIN22_BITMASK (1<<(CORE_PIN22_BIT))
- #define CORE_PIN23_BITMASK (1<<(CORE_PIN23_BIT))
- #define CORE_PIN24_BITMASK (1<<(CORE_PIN24_BIT))
- #define CORE_PIN25_BITMASK (1<<(CORE_PIN25_BIT))
- #define CORE_PIN26_BITMASK (1<<(CORE_PIN26_BIT))
- #define CORE_PIN27_BITMASK (1<<(CORE_PIN27_BIT))
- #define CORE_PIN28_BITMASK (1<<(CORE_PIN28_BIT))
- #define CORE_PIN29_BITMASK (1<<(CORE_PIN29_BIT))
- #define CORE_PIN30_BITMASK (1<<(CORE_PIN30_BIT))
- #define CORE_PIN31_BITMASK (1<<(CORE_PIN31_BIT))
- #define CORE_PIN32_BITMASK (1<<(CORE_PIN32_BIT))
- #define CORE_PIN33_BITMASK (1<<(CORE_PIN33_BIT))
- #define CORE_PIN34_BITMASK (1<<(CORE_PIN34_BIT))
- #define CORE_PIN35_BITMASK (1<<(CORE_PIN35_BIT))
- #define CORE_PIN36_BITMASK (1<<(CORE_PIN36_BIT))
- #define CORE_PIN37_BITMASK (1<<(CORE_PIN37_BIT))
- #define CORE_PIN38_BITMASK (1<<(CORE_PIN38_BIT))
- #define CORE_PIN39_BITMASK (1<<(CORE_PIN39_BIT))
-
-
- // Fast GPIO
- #define CORE_PIN0_PORTREG GPIO6_DR
- #define CORE_PIN1_PORTREG GPIO6_DR
- #define CORE_PIN2_PORTREG GPIO9_DR
- #define CORE_PIN3_PORTREG GPIO9_DR
- #define CORE_PIN4_PORTREG GPIO9_DR
- #define CORE_PIN5_PORTREG GPIO9_DR
- #define CORE_PIN6_PORTREG GPIO7_DR
- #define CORE_PIN7_PORTREG GPIO7_DR
- #define CORE_PIN8_PORTREG GPIO7_DR
- #define CORE_PIN9_PORTREG GPIO7_DR
- #define CORE_PIN10_PORTREG GPIO7_DR
- #define CORE_PIN11_PORTREG GPIO7_DR
- #define CORE_PIN12_PORTREG GPIO7_DR
- #define CORE_PIN13_PORTREG GPIO7_DR
- #define CORE_PIN14_PORTREG GPIO6_DR
- #define CORE_PIN15_PORTREG GPIO6_DR
- #define CORE_PIN16_PORTREG GPIO6_DR
- #define CORE_PIN17_PORTREG GPIO6_DR
- #define CORE_PIN18_PORTREG GPIO6_DR
- #define CORE_PIN19_PORTREG GPIO6_DR
- #define CORE_PIN20_PORTREG GPIO6_DR
- #define CORE_PIN21_PORTREG GPIO6_DR
- #define CORE_PIN22_PORTREG GPIO6_DR
- #define CORE_PIN23_PORTREG GPIO6_DR
- #define CORE_PIN24_PORTREG GPIO6_DR
- #define CORE_PIN25_PORTREG GPIO6_DR
- #define CORE_PIN26_PORTREG GPIO6_DR
- #define CORE_PIN27_PORTREG GPIO6_DR
- #define CORE_PIN28_PORTREG GPIO8_DR
- #define CORE_PIN29_PORTREG GPIO9_DR
- #define CORE_PIN30_PORTREG GPIO8_DR
- #define CORE_PIN31_PORTREG GPIO8_DR
- #define CORE_PIN32_PORTREG GPIO7_DR
- #define CORE_PIN33_PORTREG GPIO9_DR
- #define CORE_PIN34_PORTREG GPIO8_DR
- #define CORE_PIN35_PORTREG GPIO8_DR
- #define CORE_PIN36_PORTREG GPIO8_DR
- #define CORE_PIN37_PORTREG GPIO8_DR
- #define CORE_PIN38_PORTREG GPIO8_DR
- #define CORE_PIN39_PORTREG GPIO8_DR
-
- #define CORE_PIN0_PORTSET GPIO6_DR_SET
- #define CORE_PIN1_PORTSET GPIO6_DR_SET
- #define CORE_PIN2_PORTSET GPIO9_DR_SET
- #define CORE_PIN3_PORTSET GPIO9_DR_SET
- #define CORE_PIN4_PORTSET GPIO9_DR_SET
- #define CORE_PIN5_PORTSET GPIO9_DR_SET
- #define CORE_PIN6_PORTSET GPIO7_DR_SET
- #define CORE_PIN7_PORTSET GPIO7_DR_SET
- #define CORE_PIN8_PORTSET GPIO7_DR_SET
- #define CORE_PIN9_PORTSET GPIO7_DR_SET
- #define CORE_PIN10_PORTSET GPIO7_DR_SET
- #define CORE_PIN11_PORTSET GPIO7_DR_SET
- #define CORE_PIN12_PORTSET GPIO7_DR_SET
- #define CORE_PIN13_PORTSET GPIO7_DR_SET
- #define CORE_PIN14_PORTSET GPIO6_DR_SET
- #define CORE_PIN15_PORTSET GPIO6_DR_SET
- #define CORE_PIN16_PORTSET GPIO6_DR_SET
- #define CORE_PIN17_PORTSET GPIO6_DR_SET
- #define CORE_PIN18_PORTSET GPIO6_DR_SET
- #define CORE_PIN19_PORTSET GPIO6_DR_SET
- #define CORE_PIN20_PORTSET GPIO6_DR_SET
- #define CORE_PIN21_PORTSET GPIO6_DR_SET
- #define CORE_PIN22_PORTSET GPIO6_DR_SET
- #define CORE_PIN23_PORTSET GPIO6_DR_SET
- #define CORE_PIN24_PORTSET GPIO6_DR_SET
- #define CORE_PIN25_PORTSET GPIO6_DR_SET
- #define CORE_PIN26_PORTSET GPIO6_DR_SET
- #define CORE_PIN27_PORTSET GPIO6_DR_SET
- #define CORE_PIN28_PORTSET GPIO8_DR_SET
- #define CORE_PIN29_PORTSET GPIO9_DR_SET
- #define CORE_PIN30_PORTSET GPIO8_DR_SET
- #define CORE_PIN31_PORTSET GPIO8_DR_SET
- #define CORE_PIN32_PORTSET GPIO7_DR_SET
- #define CORE_PIN33_PORTSET GPIO9_DR_SET
- #define CORE_PIN34_PORTSET GPIO8_DR_SET
- #define CORE_PIN35_PORTSET GPIO8_DR_SET
- #define CORE_PIN36_PORTSET GPIO8_DR_SET
- #define CORE_PIN37_PORTSET GPIO8_DR_SET
- #define CORE_PIN38_PORTSET GPIO8_DR_SET
- #define CORE_PIN39_PORTSET GPIO8_DR_SET
-
- #define CORE_PIN0_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN1_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN2_PORTCLEAR GPIO9_DR_CLEAR
- #define CORE_PIN3_PORTCLEAR GPIO9_DR_CLEAR
- #define CORE_PIN4_PORTCLEAR GPIO9_DR_CLEAR
- #define CORE_PIN5_PORTCLEAR GPIO9_DR_CLEAR
- #define CORE_PIN6_PORTCLEAR GPIO7_DR_CLEAR
- #define CORE_PIN7_PORTCLEAR GPIO7_DR_CLEAR
- #define CORE_PIN8_PORTCLEAR GPIO7_DR_CLEAR
- #define CORE_PIN9_PORTCLEAR GPIO7_DR_CLEAR
- #define CORE_PIN10_PORTCLEAR GPIO7_DR_CLEAR
- #define CORE_PIN11_PORTCLEAR GPIO7_DR_CLEAR
- #define CORE_PIN12_PORTCLEAR GPIO7_DR_CLEAR
- #define CORE_PIN13_PORTCLEAR GPIO7_DR_CLEAR
- #define CORE_PIN14_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN15_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN16_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN17_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN18_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN19_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN20_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN21_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN22_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN23_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN24_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN25_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN26_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN27_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN28_PORTCLEAR GPIO8_DR_CLEAR
- #define CORE_PIN29_PORTCLEAR GPIO9_DR_CLEAR
- #define CORE_PIN30_PORTCLEAR GPIO8_DR_CLEAR
- #define CORE_PIN31_PORTCLEAR GPIO8_DR_CLEAR
- #define CORE_PIN32_PORTCLEAR GPIO7_DR_CLEAR
- #define CORE_PIN33_PORTCLEAR GPIO9_DR_CLEAR
- #define CORE_PIN34_PORTCLEAR GPIO8_DR_CLEAR
- #define CORE_PIN35_PORTCLEAR GPIO8_DR_CLEAR
- #define CORE_PIN36_PORTCLEAR GPIO8_DR_CLEAR
- #define CORE_PIN37_PORTCLEAR GPIO8_DR_CLEAR
- #define CORE_PIN38_PORTCLEAR GPIO8_DR_CLEAR
- #define CORE_PIN39_PORTCLEAR GPIO8_DR_CLEAR
-
- #define CORE_PIN0_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN1_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN2_PORTTOGGLE GPIO9_DR_TOGGLE
- #define CORE_PIN3_PORTTOGGLE GPIO9_DR_TOGGLE
- #define CORE_PIN4_PORTTOGGLE GPIO9_DR_TOGGLE
- #define CORE_PIN5_PORTTOGGLE GPIO9_DR_TOGGLE
- #define CORE_PIN6_PORTTOGGLE GPIO7_DR_TOGGLE
- #define CORE_PIN7_PORTTOGGLE GPIO7_DR_TOGGLE
- #define CORE_PIN8_PORTTOGGLE GPIO7_DR_TOGGLE
- #define CORE_PIN9_PORTTOGGLE GPIO7_DR_TOGGLE
- #define CORE_PIN10_PORTTOGGLE GPIO7_DR_TOGGLE
- #define CORE_PIN11_PORTTOGGLE GPIO7_DR_TOGGLE
- #define CORE_PIN12_PORTTOGGLE GPIO7_DR_TOGGLE
- #define CORE_PIN13_PORTTOGGLE GPIO7_DR_TOGGLE
- #define CORE_PIN14_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN15_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN16_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN17_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN18_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN19_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN20_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN21_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN22_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN23_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN24_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN25_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN26_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN27_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN28_PORTTOGGLE GPIO8_DR_TOGGLE
- #define CORE_PIN29_PORTTOGGLE GPIO9_DR_TOGGLE
- #define CORE_PIN30_PORTTOGGLE GPIO8_DR_TOGGLE
- #define CORE_PIN31_PORTTOGGLE GPIO8_DR_TOGGLE
- #define CORE_PIN32_PORTTOGGLE GPIO7_DR_TOGGLE
- #define CORE_PIN33_PORTTOGGLE GPIO9_DR_TOGGLE
- #define CORE_PIN34_PORTTOGGLE GPIO8_DR_TOGGLE
- #define CORE_PIN35_PORTTOGGLE GPIO8_DR_TOGGLE
- #define CORE_PIN36_PORTTOGGLE GPIO8_DR_TOGGLE
- #define CORE_PIN37_PORTTOGGLE GPIO8_DR_TOGGLE
- #define CORE_PIN38_PORTTOGGLE GPIO8_DR_TOGGLE
- #define CORE_PIN39_PORTTOGGLE GPIO8_DR_TOGGLE
-
-
- #define CORE_PIN0_DDRREG GPIO6_GDIR
- #define CORE_PIN1_DDRREG GPIO6_GDIR
- #define CORE_PIN2_DDRREG GPIO9_GDIR
- #define CORE_PIN3_DDRREG GPIO9_GDIR
- #define CORE_PIN4_DDRREG GPIO9_GDIR
- #define CORE_PIN5_DDRREG GPIO9_GDIR
- #define CORE_PIN6_DDRREG GPIO7_GDIR
- #define CORE_PIN7_DDRREG GPIO7_GDIR
- #define CORE_PIN8_DDRREG GPIO7_GDIR
- #define CORE_PIN9_DDRREG GPIO7_GDIR
- #define CORE_PIN10_DDRREG GPIO7_GDIR
- #define CORE_PIN11_DDRREG GPIO7_GDIR
- #define CORE_PIN12_DDRREG GPIO7_GDIR
- #define CORE_PIN13_DDRREG GPIO7_GDIR
- #define CORE_PIN14_DDRREG GPIO6_GDIR
- #define CORE_PIN15_DDRREG GPIO6_GDIR
- #define CORE_PIN16_DDRREG GPIO6_GDIR
- #define CORE_PIN17_DDRREG GPIO6_GDIR
- #define CORE_PIN18_DDRREG GPIO6_GDIR
- #define CORE_PIN19_DDRREG GPIO6_GDIR
- #define CORE_PIN20_DDRREG GPIO6_GDIR
- #define CORE_PIN21_DDRREG GPIO6_GDIR
- #define CORE_PIN22_DDRREG GPIO6_GDIR
- #define CORE_PIN23_DDRREG GPIO6_GDIR
- #define CORE_PIN24_DDRREG GPIO6_GDIR
- #define CORE_PIN25_DDRREG GPIO6_GDIR
- #define CORE_PIN26_DDRREG GPIO6_GDIR
- #define CORE_PIN27_DDRREG GPIO6_GDIR
- #define CORE_PIN28_DDRREG GPIO8_GDIR
- #define CORE_PIN29_DDRREG GPIO9_GDIR
- #define CORE_PIN30_DDRREG GPIO8_GDIR
- #define CORE_PIN31_DDRREG GPIO8_GDIR
- #define CORE_PIN32_DDRREG GPIO7_GDIR
- #define CORE_PIN33_DDRREG GPIO9_GDIR
- #define CORE_PIN34_DDRREG GPIO8_GDIR
- #define CORE_PIN35_DDRREG GPIO8_GDIR
- #define CORE_PIN36_DDRREG GPIO8_GDIR
- #define CORE_PIN37_DDRREG GPIO8_GDIR
- #define CORE_PIN38_DDRREG GPIO8_GDIR
- #define CORE_PIN39_DDRREG GPIO8_GDIR
-
- #define CORE_PIN0_PINREG GPIO6_PSR
- #define CORE_PIN1_PINREG GPIO6_PSR
- #define CORE_PIN2_PINREG GPIO9_PSR
- #define CORE_PIN3_PINREG GPIO9_PSR
- #define CORE_PIN4_PINREG GPIO9_PSR
- #define CORE_PIN5_PINREG GPIO9_PSR
- #define CORE_PIN6_PINREG GPIO7_PSR
- #define CORE_PIN7_PINREG GPIO7_PSR
- #define CORE_PIN8_PINREG GPIO7_PSR
- #define CORE_PIN9_PINREG GPIO7_PSR
- #define CORE_PIN10_PINREG GPIO7_PSR
- #define CORE_PIN11_PINREG GPIO7_PSR
- #define CORE_PIN12_PINREG GPIO7_PSR
- #define CORE_PIN13_PINREG GPIO7_PSR
- #define CORE_PIN14_PINREG GPIO6_PSR
- #define CORE_PIN15_PINREG GPIO6_PSR
- #define CORE_PIN16_PINREG GPIO6_PSR
- #define CORE_PIN17_PINREG GPIO6_PSR
- #define CORE_PIN18_PINREG GPIO6_PSR
- #define CORE_PIN19_PINREG GPIO6_PSR
- #define CORE_PIN20_PINREG GPIO6_PSR
- #define CORE_PIN21_PINREG GPIO6_PSR
- #define CORE_PIN22_PINREG GPIO6_PSR
- #define CORE_PIN23_PINREG GPIO6_PSR
- #define CORE_PIN24_PINREG GPIO6_PSR
- #define CORE_PIN25_PINREG GPIO6_PSR
- #define CORE_PIN26_PINREG GPIO6_PSR
- #define CORE_PIN27_PINREG GPIO6_PSR
- #define CORE_PIN28_PINREG GPIO8_PSR
- #define CORE_PIN29_PINREG GPIO9_PSR
- #define CORE_PIN30_PINREG GPIO8_PSR
- #define CORE_PIN31_PINREG GPIO8_PSR
- #define CORE_PIN32_PINREG GPIO7_PSR
- #define CORE_PIN33_PINREG GPIO9_PSR
- #define CORE_PIN34_PINREG GPIO8_PSR
- #define CORE_PIN35_PINREG GPIO8_PSR
- #define CORE_PIN36_PINREG GPIO8_PSR
- #define CORE_PIN37_PINREG GPIO8_PSR
- #define CORE_PIN38_PINREG GPIO8_PSR
- #define CORE_PIN39_PINREG GPIO8_PSR
-
-
-
- // mux config registers control which peripheral uses the pin
- #define CORE_PIN0_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B0_03
- #define CORE_PIN1_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B0_02
- #define CORE_PIN2_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_04
- #define CORE_PIN3_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_05
- #define CORE_PIN4_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_06
- #define CORE_PIN5_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_08
- #define CORE_PIN6_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_B0_10
- #define CORE_PIN7_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_B1_01
- #define CORE_PIN8_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_B1_00
- #define CORE_PIN9_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_B0_11
- #define CORE_PIN10_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_B0_00
- #define CORE_PIN11_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_B0_02
- #define CORE_PIN12_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_B0_01
- #define CORE_PIN13_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_B0_03
- #define CORE_PIN14_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_02
- #define CORE_PIN15_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_03
- #define CORE_PIN16_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_07
- #define CORE_PIN17_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_06
- #define CORE_PIN18_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_01
- #define CORE_PIN19_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_00
- #define CORE_PIN20_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_10
- #define CORE_PIN21_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_11
- #define CORE_PIN22_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_08
- #define CORE_PIN23_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_09
- #define CORE_PIN24_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B0_12
- #define CORE_PIN25_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B0_13
- #define CORE_PIN26_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_14
- #define CORE_PIN27_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_15
- #define CORE_PIN28_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_32
- #define CORE_PIN29_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_31
- #define CORE_PIN30_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_37
- #define CORE_PIN31_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_36
- #define CORE_PIN32_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_B0_12
- #define CORE_PIN33_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_07
- #define CORE_PIN34_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_SD_B0_03
- #define CORE_PIN35_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_SD_B0_02
- #define CORE_PIN36_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_SD_B0_01
- #define CORE_PIN37_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_SD_B0_00
- #define CORE_PIN38_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_SD_B0_05
- #define CORE_PIN39_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_SD_B0_04
-
- // pad config registers control pullup/pulldown/keeper, drive strength, etc
- #define CORE_PIN0_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B0_03
- #define CORE_PIN1_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B0_02
- #define CORE_PIN2_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_04
- #define CORE_PIN3_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_05
- #define CORE_PIN4_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_06
- #define CORE_PIN5_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_08
- #define CORE_PIN6_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_B0_10
- #define CORE_PIN7_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_B1_01
- #define CORE_PIN8_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_B1_00
- #define CORE_PIN9_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_B0_11
- #define CORE_PIN10_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_B0_00
- #define CORE_PIN11_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_B0_02
- #define CORE_PIN12_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_B0_01
- #define CORE_PIN13_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_B0_03
- #define CORE_PIN14_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_02
- #define CORE_PIN15_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_03
- #define CORE_PIN16_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_07
- #define CORE_PIN17_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_06
- #define CORE_PIN18_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_01
- #define CORE_PIN19_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_00
- #define CORE_PIN20_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_10
- #define CORE_PIN21_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_11
- #define CORE_PIN22_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_08
- #define CORE_PIN23_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_09
- #define CORE_PIN24_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B0_12
- #define CORE_PIN25_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B0_13
- #define CORE_PIN26_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_14
- #define CORE_PIN27_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_15
- #define CORE_PIN28_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_32
- #define CORE_PIN29_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_31
- #define CORE_PIN30_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_37
- #define CORE_PIN31_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_36
- #define CORE_PIN32_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_B0_12
- #define CORE_PIN33_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_07
- #define CORE_PIN34_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_SD_B0_03
- #define CORE_PIN35_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_SD_B0_02
- #define CORE_PIN36_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_SD_B0_01
- #define CORE_PIN37_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_SD_B0_00
- #define CORE_PIN38_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_SD_B0_05
- #define CORE_PIN39_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_SD_B0_04
-
- #define CORE_LED0_PIN 13
-
- #define CORE_ADC0_PIN 14
- #define CORE_ADC1_PIN 15
- #define CORE_ADC2_PIN 16
- #define CORE_ADC3_PIN 17
- #define CORE_ADC4_PIN 18
- #define CORE_ADC5_PIN 19
- #define CORE_ADC6_PIN 20
- #define CORE_ADC7_PIN 21
- #define CORE_ADC8_PIN 22
- #define CORE_ADC9_PIN 23
-
- #define CORE_RXD0_PIN 0
- #define CORE_TXD0_PIN 1
- #define CORE_RXD1_PIN 7
- #define CORE_TXD1_PIN 8
- #define CORE_RXD2_PIN 15
- #define CORE_TXD2_PIN 14
- #define CORE_RXD3_PIN 16
- #define CORE_TXD3_PIN 17
- #define CORE_RXD4_PIN 21
- #define CORE_TXD4_PIN 20
- #define CORE_RXD5_PIN 25
- #define CORE_TXD5_PIN 24
- #define CORE_RXD6_PIN 28
- #define CORE_TXD6_PIN 29
-
- #define CORE_INT0_PIN 0
- #define CORE_INT1_PIN 1
- #define CORE_INT2_PIN 2
- #define CORE_INT3_PIN 3
- #define CORE_INT4_PIN 4
- #define CORE_INT5_PIN 5
- #define CORE_INT6_PIN 6
- #define CORE_INT7_PIN 7
- #define CORE_INT8_PIN 8
- #define CORE_INT9_PIN 9
- #define CORE_INT10_PIN 10
- #define CORE_INT11_PIN 11
- #define CORE_INT12_PIN 12
- #define CORE_INT13_PIN 13
- #define CORE_INT14_PIN 14
- #define CORE_INT15_PIN 15
- #define CORE_INT16_PIN 16
- #define CORE_INT17_PIN 17
- #define CORE_INT18_PIN 18
- #define CORE_INT19_PIN 19
- #define CORE_INT20_PIN 20
- #define CORE_INT21_PIN 21
- #define CORE_INT22_PIN 22
- #define CORE_INT23_PIN 23
- #define CORE_INT24_PIN 24
- #define CORE_INT25_PIN 25
- #define CORE_INT26_PIN 26
- #define CORE_INT27_PIN 27
- #define CORE_INT28_PIN 28
- #define CORE_INT29_PIN 29
- #define CORE_INT30_PIN 30
- #define CORE_INT31_PIN 31
- #define CORE_INT32_PIN 32
- #define CORE_INT33_PIN 33
- #define CORE_INT34_PIN 34
- #define CORE_INT35_PIN 35
- #define CORE_INT36_PIN 36
- #define CORE_INT37_PIN 37
- #define CORE_INT38_PIN 38
- #define CORE_INT39_PIN 39
- #define CORE_INT_EVERY_PIN 1
-
-
-
-
-
- #elif defined(__IMXRT1062__) && defined(ARDUINO_TEENSY41)
-
- #define CORE_NUM_TOTAL_PINS 55
- #define CORE_NUM_DIGITAL 55
- #define CORE_NUM_INTERRUPT 55
- #define CORE_NUM_ANALOG 18
- #define CORE_NUM_PWM 31
-
- #define CORE_PIN0_BIT 3
- #define CORE_PIN1_BIT 2
- #define CORE_PIN2_BIT 4
- #define CORE_PIN3_BIT 5
- #define CORE_PIN4_BIT 6
- #define CORE_PIN5_BIT 8
- #define CORE_PIN6_BIT 10
- #define CORE_PIN7_BIT 17
- #define CORE_PIN8_BIT 16
- #define CORE_PIN9_BIT 11
- #define CORE_PIN10_BIT 0
- #define CORE_PIN11_BIT 2
- #define CORE_PIN12_BIT 1
- #define CORE_PIN13_BIT 3
- #define CORE_PIN14_BIT 18
- #define CORE_PIN15_BIT 19
- #define CORE_PIN16_BIT 23
- #define CORE_PIN17_BIT 22
- #define CORE_PIN18_BIT 17
- #define CORE_PIN19_BIT 16
- #define CORE_PIN20_BIT 26
- #define CORE_PIN21_BIT 27
- #define CORE_PIN22_BIT 24
- #define CORE_PIN23_BIT 25
- #define CORE_PIN24_BIT 12
- #define CORE_PIN25_BIT 13
- #define CORE_PIN26_BIT 30
- #define CORE_PIN27_BIT 31
- #define CORE_PIN28_BIT 18
- #define CORE_PIN29_BIT 31
- #define CORE_PIN30_BIT 23
- #define CORE_PIN31_BIT 22
- #define CORE_PIN32_BIT 12
- #define CORE_PIN33_BIT 7
- #define CORE_PIN34_BIT 29
- #define CORE_PIN35_BIT 28
- #define CORE_PIN36_BIT 18
- #define CORE_PIN37_BIT 19
- #define CORE_PIN38_BIT 28
- #define CORE_PIN39_BIT 29
- #define CORE_PIN40_BIT 20
- #define CORE_PIN41_BIT 21
- #define CORE_PIN42_BIT 15
- #define CORE_PIN43_BIT 14
- #define CORE_PIN44_BIT 13
- #define CORE_PIN45_BIT 12
- #define CORE_PIN46_BIT 17
- #define CORE_PIN47_BIT 16
- #define CORE_PIN48_BIT 24
- #define CORE_PIN49_BIT 27
- #define CORE_PIN50_BIT 28
- #define CORE_PIN51_BIT 22
- #define CORE_PIN52_BIT 26
- #define CORE_PIN53_BIT 25
- #define CORE_PIN54_BIT 29
-
- #define CORE_PIN0_BITMASK (1<<(CORE_PIN0_BIT))
- #define CORE_PIN1_BITMASK (1<<(CORE_PIN1_BIT))
- #define CORE_PIN2_BITMASK (1<<(CORE_PIN2_BIT))
- #define CORE_PIN3_BITMASK (1<<(CORE_PIN3_BIT))
- #define CORE_PIN4_BITMASK (1<<(CORE_PIN4_BIT))
- #define CORE_PIN5_BITMASK (1<<(CORE_PIN5_BIT))
- #define CORE_PIN6_BITMASK (1<<(CORE_PIN6_BIT))
- #define CORE_PIN7_BITMASK (1<<(CORE_PIN7_BIT))
- #define CORE_PIN8_BITMASK (1<<(CORE_PIN8_BIT))
- #define CORE_PIN9_BITMASK (1<<(CORE_PIN9_BIT))
- #define CORE_PIN10_BITMASK (1<<(CORE_PIN10_BIT))
- #define CORE_PIN11_BITMASK (1<<(CORE_PIN11_BIT))
- #define CORE_PIN12_BITMASK (1<<(CORE_PIN12_BIT))
- #define CORE_PIN13_BITMASK (1<<(CORE_PIN13_BIT))
- #define CORE_PIN14_BITMASK (1<<(CORE_PIN14_BIT))
- #define CORE_PIN15_BITMASK (1<<(CORE_PIN15_BIT))
- #define CORE_PIN16_BITMASK (1<<(CORE_PIN16_BIT))
- #define CORE_PIN17_BITMASK (1<<(CORE_PIN17_BIT))
- #define CORE_PIN18_BITMASK (1<<(CORE_PIN18_BIT))
- #define CORE_PIN19_BITMASK (1<<(CORE_PIN19_BIT))
- #define CORE_PIN20_BITMASK (1<<(CORE_PIN20_BIT))
- #define CORE_PIN21_BITMASK (1<<(CORE_PIN21_BIT))
- #define CORE_PIN22_BITMASK (1<<(CORE_PIN22_BIT))
- #define CORE_PIN23_BITMASK (1<<(CORE_PIN23_BIT))
- #define CORE_PIN24_BITMASK (1<<(CORE_PIN24_BIT))
- #define CORE_PIN25_BITMASK (1<<(CORE_PIN25_BIT))
- #define CORE_PIN26_BITMASK (1<<(CORE_PIN26_BIT))
- #define CORE_PIN27_BITMASK (1<<(CORE_PIN27_BIT))
- #define CORE_PIN28_BITMASK (1<<(CORE_PIN28_BIT))
- #define CORE_PIN29_BITMASK (1<<(CORE_PIN29_BIT))
- #define CORE_PIN30_BITMASK (1<<(CORE_PIN30_BIT))
- #define CORE_PIN31_BITMASK (1<<(CORE_PIN31_BIT))
- #define CORE_PIN32_BITMASK (1<<(CORE_PIN32_BIT))
- #define CORE_PIN33_BITMASK (1<<(CORE_PIN33_BIT))
- #define CORE_PIN34_BITMASK (1<<(CORE_PIN34_BIT))
- #define CORE_PIN35_BITMASK (1<<(CORE_PIN35_BIT))
- #define CORE_PIN36_BITMASK (1<<(CORE_PIN36_BIT))
- #define CORE_PIN37_BITMASK (1<<(CORE_PIN37_BIT))
- #define CORE_PIN38_BITMASK (1<<(CORE_PIN38_BIT))
- #define CORE_PIN39_BITMASK (1<<(CORE_PIN39_BIT))
- #define CORE_PIN40_BITMASK (1<<(CORE_PIN40_BIT))
- #define CORE_PIN41_BITMASK (1<<(CORE_PIN41_BIT))
- #define CORE_PIN42_BITMASK (1<<(CORE_PIN42_BIT))
- #define CORE_PIN43_BITMASK (1<<(CORE_PIN43_BIT))
- #define CORE_PIN44_BITMASK (1<<(CORE_PIN44_BIT))
- #define CORE_PIN45_BITMASK (1<<(CORE_PIN45_BIT))
- #define CORE_PIN46_BITMASK (1<<(CORE_PIN46_BIT))
- #define CORE_PIN47_BITMASK (1<<(CORE_PIN47_BIT))
- #define CORE_PIN48_BITMASK (1<<(CORE_PIN48_BIT))
- #define CORE_PIN49_BITMASK (1<<(CORE_PIN49_BIT))
- #define CORE_PIN50_BITMASK (1<<(CORE_PIN50_BIT))
- #define CORE_PIN51_BITMASK (1<<(CORE_PIN51_BIT))
- #define CORE_PIN52_BITMASK (1<<(CORE_PIN52_BIT))
- #define CORE_PIN53_BITMASK (1<<(CORE_PIN53_BIT))
- #define CORE_PIN54_BITMASK (1<<(CORE_PIN54_BIT))
-
- // Fast GPIO
- #define CORE_PIN0_PORTREG GPIO6_DR
- #define CORE_PIN1_PORTREG GPIO6_DR
- #define CORE_PIN2_PORTREG GPIO9_DR
- #define CORE_PIN3_PORTREG GPIO9_DR
- #define CORE_PIN4_PORTREG GPIO9_DR
- #define CORE_PIN5_PORTREG GPIO9_DR
- #define CORE_PIN6_PORTREG GPIO7_DR
- #define CORE_PIN7_PORTREG GPIO7_DR
- #define CORE_PIN8_PORTREG GPIO7_DR
- #define CORE_PIN9_PORTREG GPIO7_DR
- #define CORE_PIN10_PORTREG GPIO7_DR
- #define CORE_PIN11_PORTREG GPIO7_DR
- #define CORE_PIN12_PORTREG GPIO7_DR
- #define CORE_PIN13_PORTREG GPIO7_DR
- #define CORE_PIN14_PORTREG GPIO6_DR
- #define CORE_PIN15_PORTREG GPIO6_DR
- #define CORE_PIN16_PORTREG GPIO6_DR
- #define CORE_PIN17_PORTREG GPIO6_DR
- #define CORE_PIN18_PORTREG GPIO6_DR
- #define CORE_PIN19_PORTREG GPIO6_DR
- #define CORE_PIN20_PORTREG GPIO6_DR
- #define CORE_PIN21_PORTREG GPIO6_DR
- #define CORE_PIN22_PORTREG GPIO6_DR
- #define CORE_PIN23_PORTREG GPIO6_DR
- #define CORE_PIN24_PORTREG GPIO6_DR
- #define CORE_PIN25_PORTREG GPIO6_DR
- #define CORE_PIN26_PORTREG GPIO6_DR
- #define CORE_PIN27_PORTREG GPIO6_DR
- #define CORE_PIN28_PORTREG GPIO8_DR
- #define CORE_PIN29_PORTREG GPIO9_DR
- #define CORE_PIN30_PORTREG GPIO8_DR
- #define CORE_PIN31_PORTREG GPIO8_DR
- #define CORE_PIN32_PORTREG GPIO7_DR
- #define CORE_PIN33_PORTREG GPIO9_DR
- #define CORE_PIN34_PORTREG GPIO7_DR
- #define CORE_PIN35_PORTREG GPIO7_DR
- #define CORE_PIN36_PORTREG GPIO7_DR
- #define CORE_PIN37_PORTREG GPIO7_DR
- #define CORE_PIN38_PORTREG GPIO6_DR
- #define CORE_PIN39_PORTREG GPIO6_DR
- #define CORE_PIN40_PORTREG GPIO6_DR
- #define CORE_PIN41_PORTREG GPIO6_DR
- #define CORE_PIN42_PORTREG GPIO8_DR
- #define CORE_PIN43_PORTREG GPIO8_DR
- #define CORE_PIN44_PORTREG GPIO8_DR
- #define CORE_PIN45_PORTREG GPIO8_DR
- #define CORE_PIN46_PORTREG GPIO8_DR
- #define CORE_PIN47_PORTREG GPIO8_DR
- #define CORE_PIN48_PORTREG GPIO9_DR
- #define CORE_PIN49_PORTREG GPIO9_DR
- #define CORE_PIN50_PORTREG GPIO9_DR
- #define CORE_PIN51_PORTREG GPIO9_DR
- #define CORE_PIN52_PORTREG GPIO9_DR
- #define CORE_PIN53_PORTREG GPIO9_DR
- #define CORE_PIN54_PORTREG GPIO9_DR
-
- #define CORE_PIN0_PORTSET GPIO6_DR_SET
- #define CORE_PIN1_PORTSET GPIO6_DR_SET
- #define CORE_PIN2_PORTSET GPIO9_DR_SET
- #define CORE_PIN3_PORTSET GPIO9_DR_SET
- #define CORE_PIN4_PORTSET GPIO9_DR_SET
- #define CORE_PIN5_PORTSET GPIO9_DR_SET
- #define CORE_PIN6_PORTSET GPIO7_DR_SET
- #define CORE_PIN7_PORTSET GPIO7_DR_SET
- #define CORE_PIN8_PORTSET GPIO7_DR_SET
- #define CORE_PIN9_PORTSET GPIO7_DR_SET
- #define CORE_PIN10_PORTSET GPIO7_DR_SET
- #define CORE_PIN11_PORTSET GPIO7_DR_SET
- #define CORE_PIN12_PORTSET GPIO7_DR_SET
- #define CORE_PIN13_PORTSET GPIO7_DR_SET
- #define CORE_PIN14_PORTSET GPIO6_DR_SET
- #define CORE_PIN15_PORTSET GPIO6_DR_SET
- #define CORE_PIN16_PORTSET GPIO6_DR_SET
- #define CORE_PIN17_PORTSET GPIO6_DR_SET
- #define CORE_PIN18_PORTSET GPIO6_DR_SET
- #define CORE_PIN19_PORTSET GPIO6_DR_SET
- #define CORE_PIN20_PORTSET GPIO6_DR_SET
- #define CORE_PIN21_PORTSET GPIO6_DR_SET
- #define CORE_PIN22_PORTSET GPIO6_DR_SET
- #define CORE_PIN23_PORTSET GPIO6_DR_SET
- #define CORE_PIN24_PORTSET GPIO6_DR_SET
- #define CORE_PIN25_PORTSET GPIO6_DR_SET
- #define CORE_PIN26_PORTSET GPIO6_DR_SET
- #define CORE_PIN27_PORTSET GPIO6_DR_SET
- #define CORE_PIN28_PORTSET GPIO8_DR_SET
- #define CORE_PIN29_PORTSET GPIO9_DR_SET
- #define CORE_PIN30_PORTSET GPIO8_DR_SET
- #define CORE_PIN31_PORTSET GPIO8_DR_SET
- #define CORE_PIN32_PORTSET GPIO7_DR_SET
- #define CORE_PIN33_PORTSET GPIO9_DR_SET
- #define CORE_PIN34_PORTSET GPIO7_DR_SET
- #define CORE_PIN35_PORTSET GPIO7_DR_SET
- #define CORE_PIN36_PORTSET GPIO7_DR_SET
- #define CORE_PIN37_PORTSET GPIO7_DR_SET
- #define CORE_PIN38_PORTSET GPIO6_DR_SET
- #define CORE_PIN39_PORTSET GPIO6_DR_SET
- #define CORE_PIN40_PORTSET GPIO6_DR_SET
- #define CORE_PIN41_PORTSET GPIO6_DR_SET
- #define CORE_PIN42_PORTSET GPIO8_DR_SET
- #define CORE_PIN43_PORTSET GPIO8_DR_SET
- #define CORE_PIN44_PORTSET GPIO8_DR_SET
- #define CORE_PIN45_PORTSET GPIO8_DR_SET
- #define CORE_PIN46_PORTSET GPIO8_DR_SET
- #define CORE_PIN47_PORTSET GPIO8_DR_SET
- #define CORE_PIN48_PORTSET GPIO9_DR_SET
- #define CORE_PIN49_PORTSET GPIO9_DR_SET
- #define CORE_PIN50_PORTSET GPIO9_DR_SET
- #define CORE_PIN51_PORTSET GPIO9_DR_SET
- #define CORE_PIN52_PORTSET GPIO9_DR_SET
- #define CORE_PIN53_PORTSET GPIO9_DR_SET
- #define CORE_PIN54_PORTSET GPIO9_DR_SET
-
- #define CORE_PIN0_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN1_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN2_PORTCLEAR GPIO9_DR_CLEAR
- #define CORE_PIN3_PORTCLEAR GPIO9_DR_CLEAR
- #define CORE_PIN4_PORTCLEAR GPIO9_DR_CLEAR
- #define CORE_PIN5_PORTCLEAR GPIO9_DR_CLEAR
- #define CORE_PIN6_PORTCLEAR GPIO7_DR_CLEAR
- #define CORE_PIN7_PORTCLEAR GPIO7_DR_CLEAR
- #define CORE_PIN8_PORTCLEAR GPIO7_DR_CLEAR
- #define CORE_PIN9_PORTCLEAR GPIO7_DR_CLEAR
- #define CORE_PIN10_PORTCLEAR GPIO7_DR_CLEAR
- #define CORE_PIN11_PORTCLEAR GPIO7_DR_CLEAR
- #define CORE_PIN12_PORTCLEAR GPIO7_DR_CLEAR
- #define CORE_PIN13_PORTCLEAR GPIO7_DR_CLEAR
- #define CORE_PIN14_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN15_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN16_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN17_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN18_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN19_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN20_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN21_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN22_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN23_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN24_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN25_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN26_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN27_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN28_PORTCLEAR GPIO8_DR_CLEAR
- #define CORE_PIN29_PORTCLEAR GPIO9_DR_CLEAR
- #define CORE_PIN30_PORTCLEAR GPIO8_DR_CLEAR
- #define CORE_PIN31_PORTCLEAR GPIO8_DR_CLEAR
- #define CORE_PIN32_PORTCLEAR GPIO7_DR_CLEAR
- #define CORE_PIN33_PORTCLEAR GPIO9_DR_CLEAR
- #define CORE_PIN34_PORTCLEAR GPIO7_DR_CLEAR
- #define CORE_PIN35_PORTCLEAR GPIO7_DR_CLEAR
- #define CORE_PIN36_PORTCLEAR GPIO7_DR_CLEAR
- #define CORE_PIN37_PORTCLEAR GPIO7_DR_CLEAR
- #define CORE_PIN38_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN39_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN40_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN41_PORTCLEAR GPIO6_DR_CLEAR
- #define CORE_PIN42_PORTCLEAR GPIO8_DR_CLEAR
- #define CORE_PIN43_PORTCLEAR GPIO8_DR_CLEAR
- #define CORE_PIN44_PORTCLEAR GPIO8_DR_CLEAR
- #define CORE_PIN45_PORTCLEAR GPIO8_DR_CLEAR
- #define CORE_PIN46_PORTCLEAR GPIO8_DR_CLEAR
- #define CORE_PIN47_PORTCLEAR GPIO8_DR_CLEAR
- #define CORE_PIN48_PORTCLEAR GPIO9_DR_CLEAR
- #define CORE_PIN49_PORTCLEAR GPIO9_DR_CLEAR
- #define CORE_PIN50_PORTCLEAR GPIO9_DR_CLEAR
- #define CORE_PIN51_PORTCLEAR GPIO9_DR_CLEAR
- #define CORE_PIN52_PORTCLEAR GPIO9_DR_CLEAR
- #define CORE_PIN53_PORTCLEAR GPIO9_DR_CLEAR
- #define CORE_PIN54_PORTCLEAR GPIO9_DR_CLEAR
-
- #define CORE_PIN0_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN1_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN2_PORTTOGGLE GPIO9_DR_TOGGLE
- #define CORE_PIN3_PORTTOGGLE GPIO9_DR_TOGGLE
- #define CORE_PIN4_PORTTOGGLE GPIO9_DR_TOGGLE
- #define CORE_PIN5_PORTTOGGLE GPIO9_DR_TOGGLE
- #define CORE_PIN6_PORTTOGGLE GPIO7_DR_TOGGLE
- #define CORE_PIN7_PORTTOGGLE GPIO7_DR_TOGGLE
- #define CORE_PIN8_PORTTOGGLE GPIO7_DR_TOGGLE
- #define CORE_PIN9_PORTTOGGLE GPIO7_DR_TOGGLE
- #define CORE_PIN10_PORTTOGGLE GPIO7_DR_TOGGLE
- #define CORE_PIN11_PORTTOGGLE GPIO7_DR_TOGGLE
- #define CORE_PIN12_PORTTOGGLE GPIO7_DR_TOGGLE
- #define CORE_PIN13_PORTTOGGLE GPIO7_DR_TOGGLE
- #define CORE_PIN14_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN15_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN16_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN17_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN18_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN19_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN20_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN21_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN22_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN23_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN24_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN25_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN26_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN27_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN28_PORTTOGGLE GPIO8_DR_TOGGLE
- #define CORE_PIN29_PORTTOGGLE GPIO9_DR_TOGGLE
- #define CORE_PIN30_PORTTOGGLE GPIO8_DR_TOGGLE
- #define CORE_PIN31_PORTTOGGLE GPIO8_DR_TOGGLE
- #define CORE_PIN32_PORTTOGGLE GPIO7_DR_TOGGLE
- #define CORE_PIN33_PORTTOGGLE GPIO9_DR_TOGGLE
- #define CORE_PIN34_PORTTOGGLE GPIO7_DR_TOGGLE
- #define CORE_PIN35_PORTTOGGLE GPIO7_DR_TOGGLE
- #define CORE_PIN36_PORTTOGGLE GPIO7_DR_TOGGLE
- #define CORE_PIN37_PORTTOGGLE GPIO7_DR_TOGGLE
- #define CORE_PIN38_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN39_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN40_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN41_PORTTOGGLE GPIO6_DR_TOGGLE
- #define CORE_PIN42_PORTTOGGLE GPIO8_DR_TOGGLE
- #define CORE_PIN43_PORTTOGGLE GPIO8_DR_TOGGLE
- #define CORE_PIN44_PORTTOGGLE GPIO8_DR_TOGGLE
- #define CORE_PIN45_PORTTOGGLE GPIO8_DR_TOGGLE
- #define CORE_PIN46_PORTTOGGLE GPIO8_DR_TOGGLE
- #define CORE_PIN47_PORTTOGGLE GPIO8_DR_TOGGLE
- #define CORE_PIN48_PORTTOGGLE GPIO9_DR_TOGGLE
- #define CORE_PIN49_PORTTOGGLE GPIO9_DR_TOGGLE
- #define CORE_PIN50_PORTTOGGLE GPIO9_DR_TOGGLE
- #define CORE_PIN51_PORTTOGGLE GPIO9_DR_TOGGLE
- #define CORE_PIN52_PORTTOGGLE GPIO9_DR_TOGGLE
- #define CORE_PIN53_PORTTOGGLE GPIO9_DR_TOGGLE
- #define CORE_PIN54_PORTTOGGLE GPIO9_DR_TOGGLE
-
- #define CORE_PIN0_DDRREG GPIO6_GDIR
- #define CORE_PIN1_DDRREG GPIO6_GDIR
- #define CORE_PIN2_DDRREG GPIO9_GDIR
- #define CORE_PIN3_DDRREG GPIO9_GDIR
- #define CORE_PIN4_DDRREG GPIO9_GDIR
- #define CORE_PIN5_DDRREG GPIO9_GDIR
- #define CORE_PIN6_DDRREG GPIO7_GDIR
- #define CORE_PIN7_DDRREG GPIO7_GDIR
- #define CORE_PIN8_DDRREG GPIO7_GDIR
- #define CORE_PIN9_DDRREG GPIO7_GDIR
- #define CORE_PIN10_DDRREG GPIO7_GDIR
- #define CORE_PIN11_DDRREG GPIO7_GDIR
- #define CORE_PIN12_DDRREG GPIO7_GDIR
- #define CORE_PIN13_DDRREG GPIO7_GDIR
- #define CORE_PIN14_DDRREG GPIO6_GDIR
- #define CORE_PIN15_DDRREG GPIO6_GDIR
- #define CORE_PIN16_DDRREG GPIO6_GDIR
- #define CORE_PIN17_DDRREG GPIO6_GDIR
- #define CORE_PIN18_DDRREG GPIO6_GDIR
- #define CORE_PIN19_DDRREG GPIO6_GDIR
- #define CORE_PIN20_DDRREG GPIO6_GDIR
- #define CORE_PIN21_DDRREG GPIO6_GDIR
- #define CORE_PIN22_DDRREG GPIO6_GDIR
- #define CORE_PIN23_DDRREG GPIO6_GDIR
- #define CORE_PIN24_DDRREG GPIO6_GDIR
- #define CORE_PIN25_DDRREG GPIO6_GDIR
- #define CORE_PIN26_DDRREG GPIO6_GDIR
- #define CORE_PIN27_DDRREG GPIO6_GDIR
- #define CORE_PIN28_DDRREG GPIO8_GDIR
- #define CORE_PIN29_DDRREG GPIO9_GDIR
- #define CORE_PIN30_DDRREG GPIO8_GDIR
- #define CORE_PIN31_DDRREG GPIO8_GDIR
- #define CORE_PIN32_DDRREG GPIO7_GDIR
- #define CORE_PIN33_DDRREG GPIO9_GDIR
- #define CORE_PIN34_DDRREG GPIO7_GDIR
- #define CORE_PIN35_DDRREG GPIO7_GDIR
- #define CORE_PIN36_DDRREG GPIO7_GDIR
- #define CORE_PIN37_DDRREG GPIO7_GDIR
- #define CORE_PIN38_DDRREG GPIO6_GDIR
- #define CORE_PIN39_DDRREG GPIO6_GDIR
- #define CORE_PIN40_DDRREG GPIO6_GDIR
- #define CORE_PIN41_DDRREG GPIO6_GDIR
- #define CORE_PIN42_DDRREG GPIO8_GDIR
- #define CORE_PIN43_DDRREG GPIO8_GDIR
- #define CORE_PIN44_DDRREG GPIO8_GDIR
- #define CORE_PIN45_DDRREG GPIO8_GDIR
- #define CORE_PIN46_DDRREG GPIO8_GDIR
- #define CORE_PIN47_DDRREG GPIO8_GDIR
- #define CORE_PIN48_DDRREG GPIO9_GDIR
- #define CORE_PIN49_DDRREG GPIO9_GDIR
- #define CORE_PIN50_DDRREG GPIO9_GDIR
- #define CORE_PIN51_DDRREG GPIO9_GDIR
- #define CORE_PIN52_DDRREG GPIO9_GDIR
- #define CORE_PIN53_DDRREG GPIO9_GDIR
- #define CORE_PIN54_DDRREG GPIO9_GDIR
-
- #define CORE_PIN0_PINREG GPIO6_PSR
- #define CORE_PIN1_PINREG GPIO6_PSR
- #define CORE_PIN2_PINREG GPIO9_PSR
- #define CORE_PIN3_PINREG GPIO9_PSR
- #define CORE_PIN4_PINREG GPIO9_PSR
- #define CORE_PIN5_PINREG GPIO9_PSR
- #define CORE_PIN6_PINREG GPIO7_PSR
- #define CORE_PIN7_PINREG GPIO7_PSR
- #define CORE_PIN8_PINREG GPIO7_PSR
- #define CORE_PIN9_PINREG GPIO7_PSR
- #define CORE_PIN10_PINREG GPIO7_PSR
- #define CORE_PIN11_PINREG GPIO7_PSR
- #define CORE_PIN12_PINREG GPIO7_PSR
- #define CORE_PIN13_PINREG GPIO7_PSR
- #define CORE_PIN14_PINREG GPIO6_PSR
- #define CORE_PIN15_PINREG GPIO6_PSR
- #define CORE_PIN16_PINREG GPIO6_PSR
- #define CORE_PIN17_PINREG GPIO6_PSR
- #define CORE_PIN18_PINREG GPIO6_PSR
- #define CORE_PIN19_PINREG GPIO6_PSR
- #define CORE_PIN20_PINREG GPIO6_PSR
- #define CORE_PIN21_PINREG GPIO6_PSR
- #define CORE_PIN22_PINREG GPIO6_PSR
- #define CORE_PIN23_PINREG GPIO6_PSR
- #define CORE_PIN24_PINREG GPIO6_PSR
- #define CORE_PIN25_PINREG GPIO6_PSR
- #define CORE_PIN26_PINREG GPIO6_PSR
- #define CORE_PIN27_PINREG GPIO6_PSR
- #define CORE_PIN28_PINREG GPIO8_PSR
- #define CORE_PIN29_PINREG GPIO9_PSR
- #define CORE_PIN30_PINREG GPIO8_PSR
- #define CORE_PIN31_PINREG GPIO8_PSR
- #define CORE_PIN32_PINREG GPIO7_PSR
- #define CORE_PIN33_PINREG GPIO9_PSR
- #define CORE_PIN34_PINREG GPIO7_PSR
- #define CORE_PIN35_PINREG GPIO7_PSR
- #define CORE_PIN36_PINREG GPIO7_PSR
- #define CORE_PIN37_PINREG GPIO7_PSR
- #define CORE_PIN38_PINREG GPIO6_PSR
- #define CORE_PIN39_PINREG GPIO6_PSR
- #define CORE_PIN40_PINREG GPIO6_PSR
- #define CORE_PIN41_PINREG GPIO6_PSR
- #define CORE_PIN42_PINREG GPIO8_PSR
- #define CORE_PIN43_PINREG GPIO8_PSR
- #define CORE_PIN44_PINREG GPIO8_PSR
- #define CORE_PIN45_PINREG GPIO8_PSR
- #define CORE_PIN46_PINREG GPIO8_PSR
- #define CORE_PIN47_PINREG GPIO8_PSR
- #define CORE_PIN48_PINREG GPIO9_PSR
- #define CORE_PIN49_PINREG GPIO9_PSR
- #define CORE_PIN50_PINREG GPIO9_PSR
- #define CORE_PIN51_PINREG GPIO9_PSR
- #define CORE_PIN52_PINREG GPIO9_PSR
- #define CORE_PIN53_PINREG GPIO9_PSR
- #define CORE_PIN54_PINREG GPIO9_PSR
-
- // mux config registers control which peripheral uses the pin
- #define CORE_PIN0_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B0_03
- #define CORE_PIN1_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B0_02
- #define CORE_PIN2_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_04
- #define CORE_PIN3_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_05
- #define CORE_PIN4_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_06
- #define CORE_PIN5_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_08
- #define CORE_PIN6_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_B0_10
- #define CORE_PIN7_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_B1_01
- #define CORE_PIN8_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_B1_00
- #define CORE_PIN9_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_B0_11
- #define CORE_PIN10_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_B0_00
- #define CORE_PIN11_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_B0_02
- #define CORE_PIN12_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_B0_01
- #define CORE_PIN13_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_B0_03
- #define CORE_PIN14_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_02
- #define CORE_PIN15_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_03
- #define CORE_PIN16_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_07
- #define CORE_PIN17_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_06
- #define CORE_PIN18_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_01
- #define CORE_PIN19_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_00
- #define CORE_PIN20_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_10
- #define CORE_PIN21_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_11
- #define CORE_PIN22_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_08
- #define CORE_PIN23_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_09
- #define CORE_PIN24_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B0_12
- #define CORE_PIN25_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B0_13
- #define CORE_PIN26_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_14
- #define CORE_PIN27_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_15
- #define CORE_PIN28_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_32
- #define CORE_PIN29_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_31
- #define CORE_PIN30_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_37
- #define CORE_PIN31_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_36
- #define CORE_PIN32_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_B0_12
- #define CORE_PIN33_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_07
- #define CORE_PIN34_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_B1_13
- #define CORE_PIN35_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_B1_12
- #define CORE_PIN36_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_B1_02
- #define CORE_PIN37_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_B1_03
- #define CORE_PIN38_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_12
- #define CORE_PIN39_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_13
- #define CORE_PIN40_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_04
- #define CORE_PIN41_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_05
- #define CORE_PIN42_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_SD_B0_03
- #define CORE_PIN43_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_SD_B0_02
- #define CORE_PIN44_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_SD_B0_01
- #define CORE_PIN45_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_SD_B0_00
- #define CORE_PIN46_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_SD_B0_05
- #define CORE_PIN47_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_SD_B0_04
- #define CORE_PIN48_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_24
- #define CORE_PIN49_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_27
- #define CORE_PIN50_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_28
- #define CORE_PIN51_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_22
- #define CORE_PIN52_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_26
- #define CORE_PIN53_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_25
- #define CORE_PIN54_CONFIG IOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_29
-
- // pad config registers control pullup/pulldown/keeper, drive strength, etc
- #define CORE_PIN0_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B0_03
- #define CORE_PIN1_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B0_02
- #define CORE_PIN2_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_04
- #define CORE_PIN3_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_05
- #define CORE_PIN4_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_06
- #define CORE_PIN5_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_08
- #define CORE_PIN6_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_B0_10
- #define CORE_PIN7_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_B1_01
- #define CORE_PIN8_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_B1_00
- #define CORE_PIN9_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_B0_11
- #define CORE_PIN10_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_B0_00
- #define CORE_PIN11_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_B0_02
- #define CORE_PIN12_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_B0_01
- #define CORE_PIN13_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_B0_03
- #define CORE_PIN14_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_02
- #define CORE_PIN15_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_03
- #define CORE_PIN16_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_07
- #define CORE_PIN17_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_06
- #define CORE_PIN18_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_01
- #define CORE_PIN19_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_00
- #define CORE_PIN20_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_10
- #define CORE_PIN21_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_11
- #define CORE_PIN22_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_08
- #define CORE_PIN23_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_09
- #define CORE_PIN24_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B0_12
- #define CORE_PIN25_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B0_13
- #define CORE_PIN26_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_14
- #define CORE_PIN27_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_15
- #define CORE_PIN28_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_32
- #define CORE_PIN29_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_31
- #define CORE_PIN30_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_37
- #define CORE_PIN31_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_36
- #define CORE_PIN32_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_B0_12
- #define CORE_PIN33_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_07
- #define CORE_PIN34_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_B1_13
- #define CORE_PIN35_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_B1_12
- #define CORE_PIN36_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_B1_02
- #define CORE_PIN37_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_B1_03
- #define CORE_PIN38_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_12
- #define CORE_PIN39_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_13
- #define CORE_PIN40_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_04
- #define CORE_PIN41_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_05
- #define CORE_PIN42_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_SD_B0_03
- #define CORE_PIN43_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_SD_B0_02
- #define CORE_PIN44_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_SD_B0_01
- #define CORE_PIN45_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_SD_B0_00
- #define CORE_PIN46_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_SD_B0_05
- #define CORE_PIN47_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_SD_B0_04
- #define CORE_PIN48_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_24
- #define CORE_PIN49_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_27
- #define CORE_PIN50_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_28
- #define CORE_PIN51_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_22
- #define CORE_PIN52_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_26
- #define CORE_PIN53_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_25
- #define CORE_PIN54_PADCONFIG IOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_29
-
- #define CORE_LED0_PIN 13
-
- #define CORE_ADC0_PIN 14
- #define CORE_ADC1_PIN 15
- #define CORE_ADC2_PIN 16
- #define CORE_ADC3_PIN 17
- #define CORE_ADC4_PIN 18
- #define CORE_ADC5_PIN 19
- #define CORE_ADC6_PIN 20
- #define CORE_ADC7_PIN 21
- #define CORE_ADC8_PIN 22
- #define CORE_ADC9_PIN 23
-
- #define CORE_RXD0_PIN 0
- #define CORE_TXD0_PIN 1
- #define CORE_RXD1_PIN 7
- #define CORE_TXD1_PIN 8
- #define CORE_RXD2_PIN 15
- #define CORE_TXD2_PIN 14
- #define CORE_RXD3_PIN 16
- #define CORE_TXD3_PIN 17
- #define CORE_RXD4_PIN 21
- #define CORE_TXD4_PIN 20
- #define CORE_RXD5_PIN 25
- #define CORE_TXD5_PIN 24
- #define CORE_RXD6_PIN 28
- #define CORE_TXD6_PIN 29
- #define CORE_RXD7_PIN 34
- #define CORE_TXD7_PIN 35
-
- #define CORE_INT0_PIN 0
- #define CORE_INT1_PIN 1
- #define CORE_INT2_PIN 2
- #define CORE_INT3_PIN 3
- #define CORE_INT4_PIN 4
- #define CORE_INT5_PIN 5
- #define CORE_INT6_PIN 6
- #define CORE_INT7_PIN 7
- #define CORE_INT8_PIN 8
- #define CORE_INT9_PIN 9
- #define CORE_INT10_PIN 10
- #define CORE_INT11_PIN 11
- #define CORE_INT12_PIN 12
- #define CORE_INT13_PIN 13
- #define CORE_INT14_PIN 14
- #define CORE_INT15_PIN 15
- #define CORE_INT16_PIN 16
- #define CORE_INT17_PIN 17
- #define CORE_INT18_PIN 18
- #define CORE_INT19_PIN 19
- #define CORE_INT20_PIN 20
- #define CORE_INT21_PIN 21
- #define CORE_INT22_PIN 22
- #define CORE_INT23_PIN 23
- #define CORE_INT24_PIN 24
- #define CORE_INT25_PIN 25
- #define CORE_INT26_PIN 26
- #define CORE_INT27_PIN 27
- #define CORE_INT28_PIN 28
- #define CORE_INT29_PIN 29
- #define CORE_INT30_PIN 30
- #define CORE_INT31_PIN 31
- #define CORE_INT32_PIN 32
- #define CORE_INT33_PIN 33
- #define CORE_INT34_PIN 34
- #define CORE_INT35_PIN 35
- #define CORE_INT36_PIN 36
- #define CORE_INT37_PIN 37
- #define CORE_INT38_PIN 38
- #define CORE_INT39_PIN 39
- #define CORE_INT40_PIN 40
- #define CORE_INT41_PIN 41
- #define CORE_INT42_PIN 42
- #define CORE_INT43_PIN 43
- #define CORE_INT44_PIN 44
- #define CORE_INT45_PIN 45
- #define CORE_INT46_PIN 46
- #define CORE_INT47_PIN 47
- #define CORE_INT48_PIN 48
- #define CORE_INT49_PIN 49
- #define CORE_INT50_PIN 50
- #define CORE_INT51_PIN 51
- #define CORE_INT52_PIN 52
- #define CORE_INT53_PIN 53
- #define CORE_INT54_PIN 54
- #define CORE_INT_EVERY_PIN 1
-
-
-
-
-
-
-
- #endif // __IMXRT1062__
-
- #ifdef __cplusplus
- extern "C" {
- #endif
-
- //TODO:
- //#define analogInputToDigitalPin(p)
- //#define digitalPinHasPWM(p)
- #define digitalPinToInterrupt(p) ((p) < NUM_DIGITAL_PINS ? (p) : -1)
-
- void digitalWrite(uint8_t pin, uint8_t val);
- static inline void digitalWriteFast(uint8_t pin, uint8_t val) __attribute__((always_inline, unused));
- static inline void digitalWriteFast(uint8_t pin, uint8_t val)
- {
- if (__builtin_constant_p(pin)) {
- if (val) {
- if (pin == 0) {
- CORE_PIN0_PORTSET = CORE_PIN0_BITMASK;
- } else if (pin == 1) {
- CORE_PIN1_PORTSET = CORE_PIN1_BITMASK;
- } else if (pin == 2) {
- CORE_PIN2_PORTSET = CORE_PIN2_BITMASK;
- } else if (pin == 3) {
- CORE_PIN3_PORTSET = CORE_PIN3_BITMASK;
- } else if (pin == 4) {
- CORE_PIN4_PORTSET = CORE_PIN4_BITMASK;
- } else if (pin == 5) {
- CORE_PIN5_PORTSET = CORE_PIN5_BITMASK;
- } else if (pin == 6) {
- CORE_PIN6_PORTSET = CORE_PIN6_BITMASK;
- } else if (pin == 7) {
- CORE_PIN7_PORTSET = CORE_PIN7_BITMASK;
- } else if (pin == 8) {
- CORE_PIN8_PORTSET = CORE_PIN8_BITMASK;
- } else if (pin == 9) {
- CORE_PIN9_PORTSET = CORE_PIN9_BITMASK;
- } else if (pin == 10) {
- CORE_PIN10_PORTSET = CORE_PIN10_BITMASK;
- } else if (pin == 11) {
- CORE_PIN11_PORTSET = CORE_PIN11_BITMASK;
- } else if (pin == 12) {
- CORE_PIN12_PORTSET = CORE_PIN12_BITMASK;
- } else if (pin == 13) {
- CORE_PIN13_PORTSET = CORE_PIN13_BITMASK;
- } else if (pin == 14) {
- CORE_PIN14_PORTSET = CORE_PIN14_BITMASK;
- } else if (pin == 15) {
- CORE_PIN15_PORTSET = CORE_PIN15_BITMASK;
- } else if (pin == 16) {
- CORE_PIN16_PORTSET = CORE_PIN16_BITMASK;
- } else if (pin == 17) {
- CORE_PIN17_PORTSET = CORE_PIN17_BITMASK;
- } else if (pin == 18) {
- CORE_PIN18_PORTSET = CORE_PIN18_BITMASK;
- } else if (pin == 19) {
- CORE_PIN19_PORTSET = CORE_PIN19_BITMASK;
- } else if (pin == 20) {
- CORE_PIN20_PORTSET = CORE_PIN20_BITMASK;
- } else if (pin == 21) {
- CORE_PIN21_PORTSET = CORE_PIN21_BITMASK;
- } else if (pin == 22) {
- CORE_PIN22_PORTSET = CORE_PIN22_BITMASK;
- } else if (pin == 23) {
- CORE_PIN23_PORTSET = CORE_PIN23_BITMASK;
- } else if (pin == 24) {
- CORE_PIN24_PORTSET = CORE_PIN24_BITMASK;
- } else if (pin == 25) {
- CORE_PIN25_PORTSET = CORE_PIN25_BITMASK;
- } else if (pin == 26) {
- CORE_PIN26_PORTSET = CORE_PIN26_BITMASK;
- } else if (pin == 27) {
- CORE_PIN27_PORTSET = CORE_PIN27_BITMASK;
- } else if (pin == 28) {
- CORE_PIN28_PORTSET = CORE_PIN28_BITMASK;
- } else if (pin == 29) {
- CORE_PIN29_PORTSET = CORE_PIN29_BITMASK;
- } else if (pin == 30) {
- CORE_PIN30_PORTSET = CORE_PIN30_BITMASK;
- } else if (pin == 31) {
- CORE_PIN31_PORTSET = CORE_PIN31_BITMASK;
- } else if (pin == 32) {
- CORE_PIN32_PORTSET = CORE_PIN32_BITMASK;
- } else if (pin == 33) {
- CORE_PIN33_PORTSET = CORE_PIN33_BITMASK;
- } else if (pin == 34) {
- CORE_PIN34_PORTSET = CORE_PIN34_BITMASK;
- } else if (pin == 35) {
- CORE_PIN35_PORTSET = CORE_PIN35_BITMASK;
- } else if (pin == 36) {
- CORE_PIN36_PORTSET = CORE_PIN36_BITMASK;
- } else if (pin == 37) {
- CORE_PIN37_PORTSET = CORE_PIN37_BITMASK;
- } else if (pin == 38) {
- CORE_PIN38_PORTSET = CORE_PIN38_BITMASK;
- } else if (pin == 39) {
- CORE_PIN39_PORTSET = CORE_PIN39_BITMASK;
- #if CORE_NUM_DIGITAL >= 55
- } else if (pin == 40) {
- CORE_PIN40_PORTSET = CORE_PIN40_BITMASK;
- } else if (pin == 41) {
- CORE_PIN41_PORTSET = CORE_PIN41_BITMASK;
- } else if (pin == 42) {
- CORE_PIN42_PORTSET = CORE_PIN42_BITMASK;
- } else if (pin == 43) {
- CORE_PIN43_PORTSET = CORE_PIN43_BITMASK;
- } else if (pin == 44) {
- CORE_PIN44_PORTSET = CORE_PIN44_BITMASK;
- } else if (pin == 45) {
- CORE_PIN45_PORTSET = CORE_PIN45_BITMASK;
- } else if (pin == 46) {
- CORE_PIN46_PORTSET = CORE_PIN46_BITMASK;
- } else if (pin == 47) {
- CORE_PIN47_PORTSET = CORE_PIN47_BITMASK;
- } else if (pin == 48) {
- CORE_PIN48_PORTSET = CORE_PIN48_BITMASK;
- } else if (pin == 49) {
- CORE_PIN49_PORTSET = CORE_PIN49_BITMASK;
- } else if (pin == 50) {
- CORE_PIN50_PORTSET = CORE_PIN50_BITMASK;
- } else if (pin == 51) {
- CORE_PIN51_PORTSET = CORE_PIN51_BITMASK;
- } else if (pin == 52) {
- CORE_PIN52_PORTSET = CORE_PIN52_BITMASK;
- } else if (pin == 53) {
- CORE_PIN53_PORTSET = CORE_PIN53_BITMASK;
- } else if (pin == 54) {
- CORE_PIN54_PORTSET = CORE_PIN54_BITMASK;
- #endif
- }
- } else {
- if (pin == 0) {
- CORE_PIN0_PORTCLEAR = CORE_PIN0_BITMASK;
- } else if (pin == 1) {
- CORE_PIN1_PORTCLEAR = CORE_PIN1_BITMASK;
- } else if (pin == 2) {
- CORE_PIN2_PORTCLEAR = CORE_PIN2_BITMASK;
- } else if (pin == 3) {
- CORE_PIN3_PORTCLEAR = CORE_PIN3_BITMASK;
- } else if (pin == 4) {
- CORE_PIN4_PORTCLEAR = CORE_PIN4_BITMASK;
- } else if (pin == 5) {
- CORE_PIN5_PORTCLEAR = CORE_PIN5_BITMASK;
- } else if (pin == 6) {
- CORE_PIN6_PORTCLEAR = CORE_PIN6_BITMASK;
- } else if (pin == 7) {
- CORE_PIN7_PORTCLEAR = CORE_PIN7_BITMASK;
- } else if (pin == 8) {
- CORE_PIN8_PORTCLEAR = CORE_PIN8_BITMASK;
- } else if (pin == 9) {
- CORE_PIN9_PORTCLEAR = CORE_PIN9_BITMASK;
- } else if (pin == 10) {
- CORE_PIN10_PORTCLEAR = CORE_PIN10_BITMASK;
- } else if (pin == 11) {
- CORE_PIN11_PORTCLEAR = CORE_PIN11_BITMASK;
- } else if (pin == 12) {
- CORE_PIN12_PORTCLEAR = CORE_PIN12_BITMASK;
- } else if (pin == 13) {
- CORE_PIN13_PORTCLEAR = CORE_PIN13_BITMASK;
- } else if (pin == 14) {
- CORE_PIN14_PORTCLEAR = CORE_PIN14_BITMASK;
- } else if (pin == 15) {
- CORE_PIN15_PORTCLEAR = CORE_PIN15_BITMASK;
- } else if (pin == 16) {
- CORE_PIN16_PORTCLEAR = CORE_PIN16_BITMASK;
- } else if (pin == 17) {
- CORE_PIN17_PORTCLEAR = CORE_PIN17_BITMASK;
- } else if (pin == 18) {
- CORE_PIN18_PORTCLEAR = CORE_PIN18_BITMASK;
- } else if (pin == 19) {
- CORE_PIN19_PORTCLEAR = CORE_PIN19_BITMASK;
- } else if (pin == 20) {
- CORE_PIN20_PORTCLEAR = CORE_PIN20_BITMASK;
- } else if (pin == 21) {
- CORE_PIN21_PORTCLEAR = CORE_PIN21_BITMASK;
- } else if (pin == 22) {
- CORE_PIN22_PORTCLEAR = CORE_PIN22_BITMASK;
- } else if (pin == 23) {
- CORE_PIN23_PORTCLEAR = CORE_PIN23_BITMASK;
- } else if (pin == 24) {
- CORE_PIN24_PORTCLEAR = CORE_PIN24_BITMASK;
- } else if (pin == 25) {
- CORE_PIN25_PORTCLEAR = CORE_PIN25_BITMASK;
- } else if (pin == 26) {
- CORE_PIN26_PORTCLEAR = CORE_PIN26_BITMASK;
- } else if (pin == 27) {
- CORE_PIN27_PORTCLEAR = CORE_PIN27_BITMASK;
- } else if (pin == 28) {
- CORE_PIN28_PORTCLEAR = CORE_PIN28_BITMASK;
- } else if (pin == 29) {
- CORE_PIN29_PORTCLEAR = CORE_PIN29_BITMASK;
- } else if (pin == 30) {
- CORE_PIN30_PORTCLEAR = CORE_PIN30_BITMASK;
- } else if (pin == 31) {
- CORE_PIN31_PORTCLEAR = CORE_PIN31_BITMASK;
- } else if (pin == 32) {
- CORE_PIN32_PORTCLEAR = CORE_PIN32_BITMASK;
- } else if (pin == 33) {
- CORE_PIN33_PORTCLEAR = CORE_PIN33_BITMASK;
- } else if (pin == 34) {
- CORE_PIN34_PORTCLEAR = CORE_PIN34_BITMASK;
- } else if (pin == 35) {
- CORE_PIN35_PORTCLEAR = CORE_PIN35_BITMASK;
- } else if (pin == 36) {
- CORE_PIN36_PORTCLEAR = CORE_PIN36_BITMASK;
- } else if (pin == 37) {
- CORE_PIN37_PORTCLEAR = CORE_PIN37_BITMASK;
- } else if (pin == 38) {
- CORE_PIN38_PORTCLEAR = CORE_PIN38_BITMASK;
- } else if (pin == 39) {
- CORE_PIN39_PORTCLEAR = CORE_PIN39_BITMASK;
- #if CORE_NUM_DIGITAL >= 55
- } else if (pin == 40) {
- CORE_PIN40_PORTCLEAR = CORE_PIN40_BITMASK;
- } else if (pin == 41) {
- CORE_PIN41_PORTCLEAR = CORE_PIN41_BITMASK;
- } else if (pin == 42) {
- CORE_PIN42_PORTCLEAR = CORE_PIN42_BITMASK;
- } else if (pin == 43) {
- CORE_PIN43_PORTCLEAR = CORE_PIN43_BITMASK;
- } else if (pin == 44) {
- CORE_PIN44_PORTCLEAR = CORE_PIN44_BITMASK;
- } else if (pin == 45) {
- CORE_PIN45_PORTCLEAR = CORE_PIN45_BITMASK;
- } else if (pin == 46) {
- CORE_PIN46_PORTCLEAR = CORE_PIN46_BITMASK;
- } else if (pin == 47) {
- CORE_PIN47_PORTCLEAR = CORE_PIN47_BITMASK;
- } else if (pin == 48) {
- CORE_PIN48_PORTCLEAR = CORE_PIN48_BITMASK;
- } else if (pin == 49) {
- CORE_PIN49_PORTCLEAR = CORE_PIN49_BITMASK;
- } else if (pin == 50) {
- CORE_PIN50_PORTCLEAR = CORE_PIN50_BITMASK;
- } else if (pin == 51) {
- CORE_PIN51_PORTCLEAR = CORE_PIN51_BITMASK;
- } else if (pin == 52) {
- CORE_PIN52_PORTCLEAR = CORE_PIN52_BITMASK;
- } else if (pin == 53) {
- CORE_PIN53_PORTCLEAR = CORE_PIN53_BITMASK;
- } else if (pin == 54) {
- CORE_PIN54_PORTCLEAR = CORE_PIN54_BITMASK;
- #endif
- }
- }
- } else {
- if(val) *portSetRegister(pin) = digitalPinToBitMask(pin);
- else *portClearRegister(pin) = digitalPinToBitMask(pin);
- }
- }
-
- uint8_t digitalRead(uint8_t pin);
- static inline uint8_t digitalReadFast(uint8_t pin) __attribute__((always_inline, unused));
- static inline uint8_t digitalReadFast(uint8_t pin)
- {
- if (__builtin_constant_p(pin)) {
- if (pin == 0) {
- return (CORE_PIN0_PINREG & CORE_PIN0_BITMASK) ? 1 : 0;
- } else if (pin == 1) {
- return (CORE_PIN1_PINREG & CORE_PIN1_BITMASK) ? 1 : 0;
- } else if (pin == 2) {
- return (CORE_PIN2_PINREG & CORE_PIN2_BITMASK) ? 1 : 0;
- } else if (pin == 3) {
- return (CORE_PIN3_PINREG & CORE_PIN3_BITMASK) ? 1 : 0;
- } else if (pin == 4) {
- return (CORE_PIN4_PINREG & CORE_PIN4_BITMASK) ? 1 : 0;
- } else if (pin == 5) {
- return (CORE_PIN5_PINREG & CORE_PIN5_BITMASK) ? 1 : 0;
- } else if (pin == 6) {
- return (CORE_PIN6_PINREG & CORE_PIN6_BITMASK) ? 1 : 0;
- } else if (pin == 7) {
- return (CORE_PIN7_PINREG & CORE_PIN7_BITMASK) ? 1 : 0;
- } else if (pin == 8) {
- return (CORE_PIN8_PINREG & CORE_PIN8_BITMASK) ? 1 : 0;
- } else if (pin == 9) {
- return (CORE_PIN9_PINREG & CORE_PIN9_BITMASK) ? 1 : 0;
- } else if (pin == 10) {
- return (CORE_PIN10_PINREG & CORE_PIN10_BITMASK) ? 1 : 0;
- } else if (pin == 11) {
- return (CORE_PIN11_PINREG & CORE_PIN11_BITMASK) ? 1 : 0;
- } else if (pin == 12) {
- return (CORE_PIN12_PINREG & CORE_PIN12_BITMASK) ? 1 : 0;
- } else if (pin == 13) {
- return (CORE_PIN13_PINREG & CORE_PIN13_BITMASK) ? 1 : 0;
- } else if (pin == 14) {
- return (CORE_PIN14_PINREG & CORE_PIN14_BITMASK) ? 1 : 0;
- } else if (pin == 15) {
- return (CORE_PIN15_PINREG & CORE_PIN15_BITMASK) ? 1 : 0;
- } else if (pin == 16) {
- return (CORE_PIN16_PINREG & CORE_PIN16_BITMASK) ? 1 : 0;
- } else if (pin == 17) {
- return (CORE_PIN17_PINREG & CORE_PIN17_BITMASK) ? 1 : 0;
- } else if (pin == 18) {
- return (CORE_PIN18_PINREG & CORE_PIN18_BITMASK) ? 1 : 0;
- } else if (pin == 19) {
- return (CORE_PIN19_PINREG & CORE_PIN19_BITMASK) ? 1 : 0;
- } else if (pin == 20) {
- return (CORE_PIN20_PINREG & CORE_PIN20_BITMASK) ? 1 : 0;
- } else if (pin == 21) {
- return (CORE_PIN21_PINREG & CORE_PIN21_BITMASK) ? 1 : 0;
- } else if (pin == 22) {
- return (CORE_PIN22_PINREG & CORE_PIN22_BITMASK) ? 1 : 0;
- } else if (pin == 23) {
- return (CORE_PIN23_PINREG & CORE_PIN23_BITMASK) ? 1 : 0;
- } else if (pin == 24) {
- return (CORE_PIN24_PINREG & CORE_PIN24_BITMASK) ? 1 : 0;
- } else if (pin == 25) {
- return (CORE_PIN25_PINREG & CORE_PIN25_BITMASK) ? 1 : 0;
- } else if (pin == 26) {
- return (CORE_PIN26_PINREG & CORE_PIN26_BITMASK) ? 1 : 0;
- } else if (pin == 27) {
- return (CORE_PIN27_PINREG & CORE_PIN27_BITMASK) ? 1 : 0;
- } else if (pin == 28) {
- return (CORE_PIN28_PINREG & CORE_PIN28_BITMASK) ? 1 : 0;
- } else if (pin == 29) {
- return (CORE_PIN29_PINREG & CORE_PIN29_BITMASK) ? 1 : 0;
- } else if (pin == 30) {
- return (CORE_PIN30_PINREG & CORE_PIN30_BITMASK) ? 1 : 0;
- } else if (pin == 31) {
- return (CORE_PIN31_PINREG & CORE_PIN31_BITMASK) ? 1 : 0;
- } else if (pin == 32) {
- return (CORE_PIN32_PINREG & CORE_PIN32_BITMASK) ? 1 : 0;
- } else if (pin == 33) {
- return (CORE_PIN33_PINREG & CORE_PIN33_BITMASK) ? 1 : 0;
- } else if (pin == 34) {
- return (CORE_PIN34_PINREG & CORE_PIN34_BITMASK) ? 1 : 0;
- } else if (pin == 35) {
- return (CORE_PIN35_PINREG & CORE_PIN35_BITMASK) ? 1 : 0;
- } else if (pin == 36) {
- return (CORE_PIN36_PINREG & CORE_PIN36_BITMASK) ? 1 : 0;
- } else if (pin == 37) {
- return (CORE_PIN37_PINREG & CORE_PIN37_BITMASK) ? 1 : 0;
- } else if (pin == 38) {
- return (CORE_PIN38_PINREG & CORE_PIN38_BITMASK) ? 1 : 0;
- } else if (pin == 39) {
- return (CORE_PIN39_PINREG & CORE_PIN39_BITMASK) ? 1 : 0;
- #if CORE_NUM_DIGITAL >= 55
- } else if (pin == 40) {
- return (CORE_PIN40_PINREG & CORE_PIN40_BITMASK) ? 1 : 0;
- } else if (pin == 41) {
- return (CORE_PIN41_PINREG & CORE_PIN41_BITMASK) ? 1 : 0;
- } else if (pin == 42) {
- return (CORE_PIN42_PINREG & CORE_PIN42_BITMASK) ? 1 : 0;
- } else if (pin == 43) {
- return (CORE_PIN43_PINREG & CORE_PIN43_BITMASK) ? 1 : 0;
- } else if (pin == 44) {
- return (CORE_PIN44_PINREG & CORE_PIN44_BITMASK) ? 1 : 0;
- } else if (pin == 45) {
- return (CORE_PIN45_PINREG & CORE_PIN45_BITMASK) ? 1 : 0;
- } else if (pin == 46) {
- return (CORE_PIN46_PINREG & CORE_PIN46_BITMASK) ? 1 : 0;
- } else if (pin == 47) {
- return (CORE_PIN47_PINREG & CORE_PIN47_BITMASK) ? 1 : 0;
- } else if (pin == 48) {
- return (CORE_PIN48_PINREG & CORE_PIN48_BITMASK) ? 1 : 0;
- } else if (pin == 49) {
- return (CORE_PIN49_PINREG & CORE_PIN49_BITMASK) ? 1 : 0;
- } else if (pin == 50) {
- return (CORE_PIN50_PINREG & CORE_PIN50_BITMASK) ? 1 : 0;
- } else if (pin == 51) {
- return (CORE_PIN51_PINREG & CORE_PIN51_BITMASK) ? 1 : 0;
- } else if (pin == 52) {
- return (CORE_PIN52_PINREG & CORE_PIN52_BITMASK) ? 1 : 0;
- } else if (pin == 53) {
- return (CORE_PIN53_PINREG & CORE_PIN53_BITMASK) ? 1 : 0;
- } else if (pin == 54) {
- return (CORE_PIN54_PINREG & CORE_PIN54_BITMASK) ? 1 : 0;
- #endif
- } else {
- return 0;
- }
- } else {
- return (*portInputRegister(pin) & digitalPinToBitMask(pin)) ? 1 : 0;
- }
- }
-
- void digitalToggle(uint8_t pin);
- static inline void digitalToggleFast(uint8_t pin) __attribute__((always_inline, unused));
- static inline void digitalToggleFast(uint8_t pin)
- {
- if (__builtin_constant_p(pin)) {
- if (pin == 0) {
- CORE_PIN0_PORTTOGGLE = CORE_PIN0_BITMASK;
- } else if (pin == 1) {
- CORE_PIN1_PORTTOGGLE = CORE_PIN1_BITMASK;
- } else if (pin == 2) {
- CORE_PIN2_PORTTOGGLE = CORE_PIN2_BITMASK;
- } else if (pin == 3) {
- CORE_PIN3_PORTTOGGLE = CORE_PIN3_BITMASK;
- } else if (pin == 4) {
- CORE_PIN4_PORTTOGGLE = CORE_PIN4_BITMASK;
- } else if (pin == 5) {
- CORE_PIN5_PORTTOGGLE = CORE_PIN5_BITMASK;
- } else if (pin == 6) {
- CORE_PIN6_PORTTOGGLE = CORE_PIN6_BITMASK;
- } else if (pin == 7) {
- CORE_PIN7_PORTTOGGLE = CORE_PIN7_BITMASK;
- } else if (pin == 8) {
- CORE_PIN8_PORTTOGGLE = CORE_PIN8_BITMASK;
- } else if (pin == 9) {
- CORE_PIN9_PORTTOGGLE = CORE_PIN9_BITMASK;
- } else if (pin == 10) {
- CORE_PIN10_PORTTOGGLE = CORE_PIN10_BITMASK;
- } else if (pin == 11) {
- CORE_PIN11_PORTTOGGLE = CORE_PIN11_BITMASK;
- } else if (pin == 12) {
- CORE_PIN12_PORTTOGGLE = CORE_PIN12_BITMASK;
- } else if (pin == 13) {
- CORE_PIN13_PORTTOGGLE = CORE_PIN13_BITMASK;
- } else if (pin == 14) {
- CORE_PIN14_PORTTOGGLE = CORE_PIN14_BITMASK;
- } else if (pin == 15) {
- CORE_PIN15_PORTTOGGLE = CORE_PIN15_BITMASK;
- } else if (pin == 16) {
- CORE_PIN16_PORTTOGGLE = CORE_PIN16_BITMASK;
- } else if (pin == 17) {
- CORE_PIN17_PORTTOGGLE = CORE_PIN17_BITMASK;
- } else if (pin == 18) {
- CORE_PIN18_PORTTOGGLE = CORE_PIN18_BITMASK;
- } else if (pin == 19) {
- CORE_PIN19_PORTTOGGLE = CORE_PIN19_BITMASK;
- } else if (pin == 20) {
- CORE_PIN20_PORTTOGGLE = CORE_PIN20_BITMASK;
- } else if (pin == 21) {
- CORE_PIN21_PORTTOGGLE = CORE_PIN21_BITMASK;
- } else if (pin == 22) {
- CORE_PIN22_PORTTOGGLE = CORE_PIN22_BITMASK;
- } else if (pin == 23) {
- CORE_PIN23_PORTTOGGLE = CORE_PIN23_BITMASK;
- } else if (pin == 24) {
- CORE_PIN24_PORTTOGGLE = CORE_PIN24_BITMASK;
- } else if (pin == 25) {
- CORE_PIN25_PORTTOGGLE = CORE_PIN25_BITMASK;
- } else if (pin == 26) {
- CORE_PIN26_PORTTOGGLE = CORE_PIN26_BITMASK;
- } else if (pin == 27) {
- CORE_PIN27_PORTTOGGLE = CORE_PIN27_BITMASK;
- } else if (pin == 28) {
- CORE_PIN28_PORTTOGGLE = CORE_PIN28_BITMASK;
- } else if (pin == 29) {
- CORE_PIN29_PORTTOGGLE = CORE_PIN29_BITMASK;
- } else if (pin == 30) {
- CORE_PIN30_PORTTOGGLE = CORE_PIN30_BITMASK;
- } else if (pin == 31) {
- CORE_PIN31_PORTTOGGLE = CORE_PIN31_BITMASK;
- } else if (pin == 32) {
- CORE_PIN32_PORTTOGGLE = CORE_PIN32_BITMASK;
- } else if (pin == 33) {
- CORE_PIN33_PORTTOGGLE = CORE_PIN33_BITMASK;
- } else if (pin == 34) {
- CORE_PIN34_PORTTOGGLE = CORE_PIN34_BITMASK;
- } else if (pin == 35) {
- CORE_PIN35_PORTTOGGLE = CORE_PIN35_BITMASK;
- } else if (pin == 36) {
- CORE_PIN36_PORTTOGGLE = CORE_PIN36_BITMASK;
- } else if (pin == 37) {
- CORE_PIN37_PORTTOGGLE = CORE_PIN37_BITMASK;
- } else if (pin == 38) {
- CORE_PIN38_PORTTOGGLE = CORE_PIN38_BITMASK;
- } else if (pin == 39) {
- CORE_PIN39_PORTTOGGLE = CORE_PIN39_BITMASK;
- #if CORE_NUM_DIGITAL >= 55
- } else if (pin == 40) {
- CORE_PIN40_PORTTOGGLE = CORE_PIN40_BITMASK;
- } else if (pin == 41) {
- CORE_PIN41_PORTTOGGLE = CORE_PIN41_BITMASK;
- } else if (pin == 42) {
- CORE_PIN42_PORTTOGGLE = CORE_PIN42_BITMASK;
- } else if (pin == 43) {
- CORE_PIN43_PORTTOGGLE = CORE_PIN43_BITMASK;
- } else if (pin == 44) {
- CORE_PIN44_PORTTOGGLE = CORE_PIN44_BITMASK;
- } else if (pin == 45) {
- CORE_PIN45_PORTTOGGLE = CORE_PIN45_BITMASK;
- } else if (pin == 46) {
- CORE_PIN46_PORTTOGGLE = CORE_PIN46_BITMASK;
- } else if (pin == 47) {
- CORE_PIN47_PORTTOGGLE = CORE_PIN47_BITMASK;
- } else if (pin == 48) {
- CORE_PIN48_PORTTOGGLE = CORE_PIN48_BITMASK;
- } else if (pin == 49) {
- CORE_PIN49_PORTTOGGLE = CORE_PIN49_BITMASK;
- } else if (pin == 50) {
- CORE_PIN50_PORTTOGGLE = CORE_PIN50_BITMASK;
- } else if (pin == 51) {
- CORE_PIN51_PORTTOGGLE = CORE_PIN51_BITMASK;
- } else if (pin == 52) {
- CORE_PIN52_PORTTOGGLE = CORE_PIN52_BITMASK;
- } else if (pin == 53) {
- CORE_PIN53_PORTTOGGLE = CORE_PIN53_BITMASK;
- } else if (pin == 54) {
- CORE_PIN54_PORTTOGGLE = CORE_PIN54_BITMASK;
- #endif
- }
- } else {
- digitalToggle(pin);
- }
- }
-
- void pinMode(uint8_t pin, uint8_t mode);
- void init_pins(void);
- void analogWrite(uint8_t pin, int val);
- uint32_t analogWriteRes(uint32_t bits);
- static inline uint32_t analogWriteResolution(uint32_t bits) { return analogWriteRes(bits); }
- void analogWriteFrequency(uint8_t pin, float frequency);
- void attachInterrupt(uint8_t pin, void (*function)(void), int mode);
- void detachInterrupt(uint8_t pin);
- void _init_Teensyduino_internal_(void);
- int analogRead(uint8_t pin);
- void analogReference(uint8_t type);
- void analogReadRes(unsigned int bits);
- static inline void analogReadResolution(unsigned int bits) { analogReadRes(bits); }
- void analogReadAveraging(unsigned int num);
- void analog_init(void);
- int touchRead(uint8_t pin);
-
- static inline void shiftOut(uint8_t, uint8_t, uint8_t, uint8_t) __attribute__((always_inline, unused));
- extern void _shiftOut(uint8_t dataPin, uint8_t clockPin, uint8_t bitOrder, uint8_t value) __attribute__((noinline));
- extern void shiftOut_lsbFirst(uint8_t dataPin, uint8_t clockPin, uint8_t value) __attribute__((noinline));
- extern void shiftOut_msbFirst(uint8_t dataPin, uint8_t clockPin, uint8_t value) __attribute__((noinline));
-
- static inline void shiftOut(uint8_t dataPin, uint8_t clockPin, uint8_t bitOrder, uint8_t value)
- {
- if (__builtin_constant_p(bitOrder)) {
- if (bitOrder == LSBFIRST) {
- shiftOut_lsbFirst(dataPin, clockPin, value);
- } else {
- shiftOut_msbFirst(dataPin, clockPin, value);
- }
- } else {
- _shiftOut(dataPin, clockPin, bitOrder, value);
- }
- }
-
- static inline uint8_t shiftIn(uint8_t, uint8_t, uint8_t) __attribute__((always_inline, unused));
- extern uint8_t _shiftIn(uint8_t dataPin, uint8_t clockPin, uint8_t bitOrder) __attribute__((noinline));
- extern uint8_t shiftIn_lsbFirst(uint8_t dataPin, uint8_t clockPin) __attribute__((noinline));
- extern uint8_t shiftIn_msbFirst(uint8_t dataPin, uint8_t clockPin) __attribute__((noinline));
-
- static inline uint8_t shiftIn(uint8_t dataPin, uint8_t clockPin, uint8_t bitOrder)
- {
- if (__builtin_constant_p(bitOrder)) {
- if (bitOrder == LSBFIRST) {
- return shiftIn_lsbFirst(dataPin, clockPin);
- } else {
- return shiftIn_msbFirst(dataPin, clockPin);
- }
- } else {
- return _shiftIn(dataPin, clockPin, bitOrder);
- }
- }
-
- void _reboot_Teensyduino_(void) __attribute__((noreturn));
- void _restart_Teensyduino_(void) __attribute__((noreturn));
-
- // Define a set of flags to know which things yield should check when called.
- extern uint8_t yield_active_check_flags;
-
- #define YIELD_CHECK_USB_SERIAL 0x1 // check the USB for Serial.available()
- #define YIELD_CHECK_HARDWARE_SERIAL 0x2 // check Hardware Serial ports available
- #define YIELD_CHECK_EVENT_RESPONDER 0x4 // User has created eventResponders that use yield
- #define YIELD_CHECK_USB_SERIALUSB1 0x8 // Check for SerialUSB1
- #define YIELD_CHECK_USB_SERIALUSB2 0x10 // Check for SerialUSB2
-
- void yield(void);
-
- void delay(uint32_t msec);
-
- extern volatile uint32_t F_CPU_ACTUAL;
- extern volatile uint32_t F_BUS_ACTUAL;
- extern volatile uint32_t scale_cpu_cycles_to_microseconds;
- extern volatile uint32_t systick_millis_count;
-
- static inline uint32_t millis(void) __attribute__((always_inline, unused));
- static inline uint32_t millis(void)
- {
- return systick_millis_count;
- }
-
- uint32_t micros(void);
-
- static inline void delayMicroseconds(uint32_t) __attribute__((always_inline, unused));
- static inline void delayMicroseconds(uint32_t usec)
- {
- uint32_t begin = ARM_DWT_CYCCNT;
- uint32_t cycles = F_CPU_ACTUAL / 1000000 * usec;
- // TODO: check if cycles is large, do a wait with yield calls until it's smaller
- while (ARM_DWT_CYCCNT - begin < cycles) ; // wait
- }
-
- static inline void delayNanoseconds(uint32_t) __attribute__((always_inline, unused));
- static inline void delayNanoseconds(uint32_t nsec)
- {
- uint32_t begin = ARM_DWT_CYCCNT;
- uint32_t cycles = ((F_CPU_ACTUAL>>16) * nsec) / (1000000000UL>>16);
- while (ARM_DWT_CYCCNT - begin < cycles) ; // wait
- }
-
-
- unsigned long rtc_get(void);
- void rtc_set(unsigned long t);
- void rtc_compensate(int adjust);
-
- void tempmon_init(void);
- float tempmonGetTemp(void);
- void tempmon_Start();
- void tempmon_Stop();
- void tempmon_PwrDwn();
-
- #ifdef __cplusplus
- }
-
- class teensy3_clock_class
- {
- public:
- static unsigned long get(void) __attribute__((always_inline)) { return rtc_get(); }
- static void set(unsigned long t) __attribute__((always_inline)) { rtc_set(t); }
- static void compensate(int adj) __attribute__((always_inline)) { rtc_compensate(adj); }
- };
- extern teensy3_clock_class Teensy3Clock;
-
- #endif // __cplusplus
-
-
-
-
|