您最多选择25个主题 主题必须以字母或数字开头,可以包含连字符 (-),并且长度不得超过35个字符

8 年前
10 年前
12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771
  1. /* Teensyduino Core Library
  2. * http://www.pjrc.com/teensy/
  3. * Copyright (c) 2013 PJRC.COM, LLC.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining
  6. * a copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sublicense, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * 1. The above copyright notice and this permission notice shall be
  14. * included in all copies or substantial portions of the Software.
  15. *
  16. * 2. If the Software is incorporated into a build system that allows
  17. * selection among a list of target devices, then similar target
  18. * devices manufactured by PJRC.COM must be included in the list of
  19. * target devices and selectable in the same manner.
  20. *
  21. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  22. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  23. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  24. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  25. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  26. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  27. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  28. * SOFTWARE.
  29. */
  30. #ifndef _kinetis_h_
  31. #define _kinetis_h_
  32. #include <stdint.h>
  33. // Teensy 3.0
  34. #if defined(__MK20DX128__)
  35. enum IRQ_NUMBER_t {
  36. IRQ_DMA_CH0 = 0,
  37. IRQ_DMA_CH1 = 1,
  38. IRQ_DMA_CH2 = 2,
  39. IRQ_DMA_CH3 = 3,
  40. IRQ_DMA_ERROR = 4,
  41. IRQ_FTFL_COMPLETE = 6,
  42. IRQ_FTFL_COLLISION = 7,
  43. IRQ_LOW_VOLTAGE = 8,
  44. IRQ_LLWU = 9,
  45. IRQ_WDOG = 10,
  46. IRQ_I2C0 = 11,
  47. IRQ_SPI0 = 12,
  48. IRQ_I2S0_TX = 13,
  49. IRQ_I2S0_RX = 14,
  50. IRQ_UART0_LON = 15,
  51. IRQ_UART0_STATUS = 16,
  52. IRQ_UART0_ERROR = 17,
  53. IRQ_UART1_STATUS = 18,
  54. IRQ_UART1_ERROR = 19,
  55. IRQ_UART2_STATUS = 20,
  56. IRQ_UART2_ERROR = 21,
  57. IRQ_ADC0 = 22,
  58. IRQ_CMP0 = 23,
  59. IRQ_CMP1 = 24,
  60. IRQ_FTM0 = 25,
  61. IRQ_FTM1 = 26,
  62. IRQ_CMT = 27,
  63. IRQ_RTC_ALARM = 28,
  64. IRQ_RTC_SECOND = 29,
  65. IRQ_PIT_CH0 = 30,
  66. IRQ_PIT_CH1 = 31,
  67. IRQ_PIT_CH2 = 32,
  68. IRQ_PIT_CH3 = 33,
  69. IRQ_PDB = 34,
  70. IRQ_USBOTG = 35,
  71. IRQ_USBDCD = 36,
  72. IRQ_TSI = 37,
  73. IRQ_MCG = 38,
  74. IRQ_LPTMR = 39,
  75. IRQ_PORTA = 40,
  76. IRQ_PORTB = 41,
  77. IRQ_PORTC = 42,
  78. IRQ_PORTD = 43,
  79. IRQ_PORTE = 44,
  80. IRQ_SOFTWARE = 45
  81. };
  82. #define NVIC_NUM_INTERRUPTS 46
  83. #define DMA_NUM_CHANNELS 4
  84. #define DMAMUX_SOURCE_UART0_RX 2
  85. #define DMAMUX_SOURCE_UART0_TX 3
  86. #define DMAMUX_SOURCE_UART1_RX 4
  87. #define DMAMUX_SOURCE_UART1_TX 5
  88. #define DMAMUX_SOURCE_UART2_RX 6
  89. #define DMAMUX_SOURCE_UART2_TX 7
  90. #define DMAMUX_SOURCE_I2S0_RX 14
  91. #define DMAMUX_SOURCE_I2S0_TX 15
  92. #define DMAMUX_SOURCE_SPI0_RX 16
  93. #define DMAMUX_SOURCE_SPI0_TX 17
  94. #define DMAMUX_SOURCE_I2C0 22
  95. #define DMAMUX_SOURCE_FTM0_CH0 24
  96. #define DMAMUX_SOURCE_FTM0_CH1 25
  97. #define DMAMUX_SOURCE_FTM0_CH2 26
  98. #define DMAMUX_SOURCE_FTM0_CH3 27
  99. #define DMAMUX_SOURCE_FTM0_CH4 28
  100. #define DMAMUX_SOURCE_FTM0_CH5 29
  101. #define DMAMUX_SOURCE_FTM0_CH6 30
  102. #define DMAMUX_SOURCE_FTM0_CH7 31
  103. #define DMAMUX_SOURCE_FTM1_CH0 32
  104. #define DMAMUX_SOURCE_FTM1_CH1 33
  105. #define DMAMUX_SOURCE_ADC0 40
  106. #define DMAMUX_SOURCE_CMP0 42
  107. #define DMAMUX_SOURCE_CMP1 43
  108. #define DMAMUX_SOURCE_DAC0 45
  109. #define DMAMUX_SOURCE_CMT 47
  110. #define DMAMUX_SOURCE_PDB 48
  111. #define DMAMUX_SOURCE_PORTA 49
  112. #define DMAMUX_SOURCE_PORTB 50
  113. #define DMAMUX_SOURCE_PORTC 51
  114. #define DMAMUX_SOURCE_PORTD 52
  115. #define DMAMUX_SOURCE_PORTE 53
  116. #define DMAMUX_SOURCE_ALWAYS0 54
  117. #define DMAMUX_SOURCE_ALWAYS1 55
  118. #define DMAMUX_SOURCE_ALWAYS2 56
  119. #define DMAMUX_SOURCE_ALWAYS3 57
  120. #define DMAMUX_SOURCE_ALWAYS4 58
  121. #define DMAMUX_SOURCE_ALWAYS5 59
  122. #define DMAMUX_SOURCE_ALWAYS6 60
  123. #define DMAMUX_SOURCE_ALWAYS7 61
  124. #define DMAMUX_SOURCE_ALWAYS8 62
  125. #define DMAMUX_SOURCE_ALWAYS9 63
  126. #define DMAMUX_NUM_SOURCE_ALWAYS 10
  127. #define KINETISK
  128. #define HAS_KINETISK_UART0
  129. #define HAS_KINETISK_UART0_FIFO
  130. #define HAS_KINETISK_UART1
  131. #define HAS_KINETISK_UART2
  132. #define HAS_KINETIS_I2C0
  133. #define HAS_KINETIS_LLWU_16CH
  134. #define HAS_KINETIS_ADC0
  135. #define HAS_KINETIS_TSI
  136. #define HAS_KINETIS_FLASH_FTFL
  137. // Teensy 3.1 & 3.2
  138. #elif defined(__MK20DX256__)
  139. enum IRQ_NUMBER_t {
  140. IRQ_DMA_CH0 = 0,
  141. IRQ_DMA_CH1 = 1,
  142. IRQ_DMA_CH2 = 2,
  143. IRQ_DMA_CH3 = 3,
  144. IRQ_DMA_CH4 = 4,
  145. IRQ_DMA_CH5 = 5,
  146. IRQ_DMA_CH6 = 6,
  147. IRQ_DMA_CH7 = 7,
  148. IRQ_DMA_CH8 = 8,
  149. IRQ_DMA_CH9 = 9,
  150. IRQ_DMA_CH10 = 10,
  151. IRQ_DMA_CH11 = 11,
  152. IRQ_DMA_CH12 = 12,
  153. IRQ_DMA_CH13 = 13,
  154. IRQ_DMA_CH14 = 14,
  155. IRQ_DMA_CH15 = 15,
  156. IRQ_DMA_ERROR = 16,
  157. IRQ_FTFL_COMPLETE = 18,
  158. IRQ_FTFL_COLLISION = 19,
  159. IRQ_LOW_VOLTAGE = 20,
  160. IRQ_LLWU = 21,
  161. IRQ_WDOG = 22,
  162. IRQ_I2C0 = 24,
  163. IRQ_I2C1 = 25,
  164. IRQ_SPI0 = 26,
  165. IRQ_SPI1 = 27,
  166. IRQ_CAN_MESSAGE = 29,
  167. IRQ_CAN_BUS_OFF = 30,
  168. IRQ_CAN_ERROR = 31,
  169. IRQ_CAN_TX_WARN = 32,
  170. IRQ_CAN_RX_WARN = 33,
  171. IRQ_CAN_WAKEUP = 34,
  172. IRQ_I2S0_TX = 35,
  173. IRQ_I2S0_RX = 36,
  174. IRQ_UART0_LON = 44,
  175. IRQ_UART0_STATUS = 45,
  176. IRQ_UART0_ERROR = 46,
  177. IRQ_UART1_STATUS = 47,
  178. IRQ_UART1_ERROR = 48,
  179. IRQ_UART2_STATUS = 49,
  180. IRQ_UART2_ERROR = 50,
  181. IRQ_ADC0 = 57,
  182. IRQ_ADC1 = 58,
  183. IRQ_CMP0 = 59,
  184. IRQ_CMP1 = 60,
  185. IRQ_CMP2 = 61,
  186. IRQ_FTM0 = 62,
  187. IRQ_FTM1 = 63,
  188. IRQ_FTM2 = 64,
  189. IRQ_CMT = 65,
  190. IRQ_RTC_ALARM = 66,
  191. IRQ_RTC_SECOND = 67,
  192. IRQ_PIT_CH0 = 68,
  193. IRQ_PIT_CH1 = 69,
  194. IRQ_PIT_CH2 = 70,
  195. IRQ_PIT_CH3 = 71,
  196. IRQ_PDB = 72,
  197. IRQ_USBOTG = 73,
  198. IRQ_USBDCD = 74,
  199. IRQ_DAC0 = 81,
  200. IRQ_TSI = 83,
  201. IRQ_MCG = 84,
  202. IRQ_LPTMR = 85,
  203. IRQ_PORTA = 87,
  204. IRQ_PORTB = 88,
  205. IRQ_PORTC = 89,
  206. IRQ_PORTD = 90,
  207. IRQ_PORTE = 91,
  208. IRQ_SOFTWARE = 94
  209. };
  210. #define NVIC_NUM_INTERRUPTS 95
  211. #define DMA_NUM_CHANNELS 16
  212. #define DMAMUX_SOURCE_UART0_RX 2
  213. #define DMAMUX_SOURCE_UART0_TX 3
  214. #define DMAMUX_SOURCE_UART1_RX 4
  215. #define DMAMUX_SOURCE_UART1_TX 5
  216. #define DMAMUX_SOURCE_UART2_RX 6
  217. #define DMAMUX_SOURCE_UART2_TX 7
  218. #define DMAMUX_SOURCE_I2S0_RX 14
  219. #define DMAMUX_SOURCE_I2S0_TX 15
  220. #define DMAMUX_SOURCE_SPI0_RX 16
  221. #define DMAMUX_SOURCE_SPI0_TX 17
  222. #define DMAMUX_SOURCE_SPI1_RX 18
  223. #define DMAMUX_SOURCE_SPI1_TX 19
  224. #define DMAMUX_SOURCE_I2C0 22
  225. #define DMAMUX_SOURCE_I2C1 23
  226. #define DMAMUX_SOURCE_FTM0_CH0 24
  227. #define DMAMUX_SOURCE_FTM0_CH1 25
  228. #define DMAMUX_SOURCE_FTM0_CH2 26
  229. #define DMAMUX_SOURCE_FTM0_CH3 27
  230. #define DMAMUX_SOURCE_FTM0_CH4 28
  231. #define DMAMUX_SOURCE_FTM0_CH5 29
  232. #define DMAMUX_SOURCE_FTM0_CH6 30
  233. #define DMAMUX_SOURCE_FTM0_CH7 31
  234. #define DMAMUX_SOURCE_FTM1_CH0 32
  235. #define DMAMUX_SOURCE_FTM1_CH1 33
  236. #define DMAMUX_SOURCE_FTM2_CH0 34
  237. #define DMAMUX_SOURCE_FTM2_CH1 35
  238. #define DMAMUX_SOURCE_ADC0 40
  239. #define DMAMUX_SOURCE_ADC1 41
  240. #define DMAMUX_SOURCE_CMP0 42
  241. #define DMAMUX_SOURCE_CMP1 43
  242. #define DMAMUX_SOURCE_CMP2 44
  243. #define DMAMUX_SOURCE_DAC0 45
  244. #define DMAMUX_SOURCE_CMT 47
  245. #define DMAMUX_SOURCE_PDB 48
  246. #define DMAMUX_SOURCE_PORTA 49
  247. #define DMAMUX_SOURCE_PORTB 50
  248. #define DMAMUX_SOURCE_PORTC 51
  249. #define DMAMUX_SOURCE_PORTD 52
  250. #define DMAMUX_SOURCE_PORTE 53
  251. #define DMAMUX_SOURCE_ALWAYS0 54
  252. #define DMAMUX_SOURCE_ALWAYS1 55
  253. #define DMAMUX_SOURCE_ALWAYS2 56
  254. #define DMAMUX_SOURCE_ALWAYS3 57
  255. #define DMAMUX_SOURCE_ALWAYS4 58
  256. #define DMAMUX_SOURCE_ALWAYS5 59
  257. #define DMAMUX_SOURCE_ALWAYS6 60
  258. #define DMAMUX_SOURCE_ALWAYS7 61
  259. #define DMAMUX_SOURCE_ALWAYS8 62
  260. #define DMAMUX_SOURCE_ALWAYS9 63
  261. #define DMAMUX_NUM_SOURCE_ALWAYS 10
  262. #define KINETISK
  263. #define HAS_KINETISK_UART0
  264. #define HAS_KINETISK_UART0_FIFO
  265. #define HAS_KINETISK_UART1
  266. #define HAS_KINETISK_UART1_FIFO
  267. #define HAS_KINETISK_UART2
  268. #define HAS_KINETIS_I2C0
  269. #define HAS_KINETIS_I2C1
  270. #define HAS_KINETIS_LLWU_16CH
  271. #define HAS_KINETIS_ADC0
  272. #define HAS_KINETIS_ADC1
  273. #define HAS_KINETIS_TSI
  274. #define HAS_KINETIS_FLASH_FTFL
  275. // Teensy-LC
  276. #elif defined(__MKL26Z64__)
  277. enum IRQ_NUMBER_t {
  278. IRQ_DMA_CH0 = 0,
  279. IRQ_DMA_CH1 = 1,
  280. IRQ_DMA_CH2 = 2,
  281. IRQ_DMA_CH3 = 3,
  282. IRQ_FTFA = 5,
  283. IRQ_LOW_VOLTAGE = 6,
  284. IRQ_LLWU = 7,
  285. IRQ_I2C0 = 8,
  286. IRQ_I2C1 = 9,
  287. IRQ_SPI0 = 10,
  288. IRQ_SPI1 = 11,
  289. IRQ_UART0_STATUS = 12,
  290. IRQ_UART1_STATUS = 13,
  291. IRQ_UART2_STATUS = 14,
  292. IRQ_ADC0 = 15,
  293. IRQ_CMP0 = 16,
  294. IRQ_FTM0 = 17,
  295. IRQ_FTM1 = 18,
  296. IRQ_FTM2 = 19,
  297. IRQ_RTC_ALARM = 20,
  298. IRQ_RTC_SECOND = 21,
  299. IRQ_PIT = 22,
  300. IRQ_I2S0 = 23,
  301. IRQ_USBOTG = 24,
  302. IRQ_DAC0 = 25,
  303. IRQ_TSI = 26,
  304. IRQ_MCG = 27,
  305. IRQ_LPTMR = 28,
  306. IRQ_SOFTWARE = 29, // TODO: verify this works
  307. IRQ_PORTA = 30,
  308. IRQ_PORTCD = 31
  309. };
  310. #define NVIC_NUM_INTERRUPTS 32
  311. #define DMA_NUM_CHANNELS 4
  312. #define DMAMUX_SOURCE_UART0_RX 2
  313. #define DMAMUX_SOURCE_UART0_TX 3
  314. #define DMAMUX_SOURCE_UART1_RX 4
  315. #define DMAMUX_SOURCE_UART1_TX 5
  316. #define DMAMUX_SOURCE_UART2_RX 6
  317. #define DMAMUX_SOURCE_UART2_TX 7
  318. #define DMAMUX_SOURCE_I2S0_RX 14
  319. #define DMAMUX_SOURCE_I2S0_TX 15
  320. #define DMAMUX_SOURCE_SPI0_RX 16
  321. #define DMAMUX_SOURCE_SPI0_TX 17
  322. #define DMAMUX_SOURCE_SPI1_RX 18
  323. #define DMAMUX_SOURCE_SPI1_TX 19
  324. #define DMAMUX_SOURCE_I2C0 22
  325. #define DMAMUX_SOURCE_I2C1 23
  326. #define DMAMUX_SOURCE_TPM0_CH0 24
  327. #define DMAMUX_SOURCE_TPM0_CH1 25
  328. #define DMAMUX_SOURCE_TPM0_CH2 26
  329. #define DMAMUX_SOURCE_TPM0_CH3 27
  330. #define DMAMUX_SOURCE_TPM0_CH4 28
  331. #define DMAMUX_SOURCE_TPM0_CH5 29
  332. #define DMAMUX_SOURCE_TPM1_CH0 32
  333. #define DMAMUX_SOURCE_TPM1_CH1 33
  334. #define DMAMUX_SOURCE_TPM2_CH0 34
  335. #define DMAMUX_SOURCE_TPM2_CH1 35
  336. #define DMAMUX_SOURCE_ADC0 40
  337. #define DMAMUX_SOURCE_CMP0 42
  338. #define DMAMUX_SOURCE_DAC0 45
  339. #define DMAMUX_SOURCE_PORTA 49
  340. #define DMAMUX_SOURCE_PORTC 51
  341. #define DMAMUX_SOURCE_PORTD 52
  342. #define DMAMUX_SOURCE_FTM0_OV 54
  343. #define DMAMUX_SOURCE_FTM1_OV 55
  344. #define DMAMUX_SOURCE_FTM2_OV 56
  345. #define DMAMUX_SOURCE_TSI 57
  346. #define DMAMUX_SOURCE_ALWAYS0 60
  347. #define DMAMUX_SOURCE_ALWAYS1 61
  348. #define DMAMUX_SOURCE_ALWAYS2 62
  349. #define DMAMUX_SOURCE_ALWAYS3 63
  350. #define DMAMUX_NUM_SOURCE_ALWAYS 4
  351. #define KINETISL
  352. #define HAS_KINETISL_UART0
  353. #define HAS_KINETISL_UART1
  354. #define HAS_KINETISL_UART2
  355. #define HAS_KINETIS_I2C0
  356. #define HAS_KINETIS_I2C0_STOPF
  357. #define HAS_KINETIS_I2C1
  358. #define HAS_KINETIS_I2C1_STOPF
  359. #define HAS_KINETIS_LLWU_16CH
  360. #define HAS_KINETIS_ADC0
  361. #define HAS_KINETIS_TSI_LITE
  362. #define HAS_KINETIS_FLASH_FTFA
  363. #elif defined(__MK64FX512__)
  364. enum IRQ_NUMBER_t {
  365. IRQ_DMA_CH0 = 0,
  366. IRQ_DMA_CH1 = 1,
  367. IRQ_DMA_CH2 = 2,
  368. IRQ_DMA_CH3 = 3,
  369. IRQ_DMA_CH4 = 4,
  370. IRQ_DMA_CH5 = 5,
  371. IRQ_DMA_CH6 = 6,
  372. IRQ_DMA_CH7 = 7,
  373. IRQ_DMA_CH8 = 8,
  374. IRQ_DMA_CH9 = 9,
  375. IRQ_DMA_CH10 = 10,
  376. IRQ_DMA_CH11 = 11,
  377. IRQ_DMA_CH12 = 12,
  378. IRQ_DMA_CH13 = 13,
  379. IRQ_DMA_CH14 = 14,
  380. IRQ_DMA_CH15 = 15,
  381. IRQ_DMA_ERROR = 16,
  382. IRQ_MCM = 17,
  383. IRQ_FTFL_COMPLETE = 18,
  384. IRQ_FTFL_COLLISION = 19,
  385. IRQ_LOW_VOLTAGE = 20,
  386. IRQ_LLWU = 21,
  387. IRQ_WDOG = 22,
  388. IRQ_RNG = 23,
  389. IRQ_I2C0 = 24,
  390. IRQ_I2C1 = 25,
  391. IRQ_SPI0 = 26,
  392. IRQ_SPI1 = 27,
  393. IRQ_I2S0_TX = 28,
  394. IRQ_I2S0_RX = 29,
  395. IRQ_UART0_STATUS = 31,
  396. IRQ_UART0_ERROR = 32,
  397. IRQ_UART1_STATUS = 33,
  398. IRQ_UART1_ERROR = 34,
  399. IRQ_UART2_STATUS = 35,
  400. IRQ_UART2_ERROR = 36,
  401. IRQ_UART3_STATUS = 37,
  402. IRQ_UART3_ERROR = 38,
  403. IRQ_ADC0 = 39,
  404. IRQ_CMP0 = 40,
  405. IRQ_CMP1 = 41,
  406. IRQ_FTM0 = 42,
  407. IRQ_FTM1 = 43,
  408. IRQ_FTM2 = 44,
  409. IRQ_CMT = 45,
  410. IRQ_RTC_ALARM = 46,
  411. IRQ_RTC_SECOND = 47,
  412. IRQ_PIT_CH0 = 48,
  413. IRQ_PIT_CH1 = 49,
  414. IRQ_PIT_CH2 = 50,
  415. IRQ_PIT_CH3 = 51,
  416. IRQ_PDB = 52,
  417. IRQ_USBOTG = 53,
  418. IRQ_USBDCD = 54,
  419. IRQ_DAC0 = 56,
  420. IRQ_MCG = 57,
  421. IRQ_LPTMR = 58,
  422. IRQ_PORTA = 59,
  423. IRQ_PORTB = 60,
  424. IRQ_PORTC = 61,
  425. IRQ_PORTD = 62,
  426. IRQ_PORTE = 63,
  427. IRQ_SOFTWARE = 64,
  428. IRQ_SPI2 = 65,
  429. IRQ_UART4_STATUS = 66,
  430. IRQ_UART4_ERROR = 67,
  431. IRQ_UART5_STATUS = 68,
  432. IRQ_UART5_ERROR = 69,
  433. IRQ_CMP2 = 70,
  434. IRQ_FTM3 = 71,
  435. IRQ_DAC1 = 72,
  436. IRQ_ADC1 = 73,
  437. IRQ_I2C2 = 74,
  438. IRQ_CAN0_MESSAGE = 75,
  439. IRQ_CAN0_BUS_OFF = 76,
  440. IRQ_CAN0_ERROR = 77,
  441. IRQ_CAN0_TX_WARN = 78,
  442. IRQ_CAN0_RX_WARN = 79,
  443. IRQ_CAN0_WAKEUP = 80,
  444. IRQ_SDHC = 81,
  445. IRQ_ENET_TIMER = 82,
  446. IRQ_ENET_TX = 83,
  447. IRQ_ENET_RX = 84,
  448. IRQ_ENET_ERROR = 85
  449. };
  450. #define NVIC_NUM_INTERRUPTS 86
  451. #define DMA_NUM_CHANNELS 16
  452. #define DMAMUX_SOURCE_TSI 1
  453. #define DMAMUX_SOURCE_UART0_RX 2
  454. #define DMAMUX_SOURCE_UART0_TX 3
  455. #define DMAMUX_SOURCE_UART1_RX 4
  456. #define DMAMUX_SOURCE_UART1_TX 5
  457. #define DMAMUX_SOURCE_UART2_RX 6
  458. #define DMAMUX_SOURCE_UART2_TX 7
  459. #define DMAMUX_SOURCE_UART3_RX 8
  460. #define DMAMUX_SOURCE_UART3_TX 9
  461. #define DMAMUX_SOURCE_UART4_RXTX 10
  462. #define DMAMUX_SOURCE_UART5_RXTX 11
  463. #define DMAMUX_SOURCE_I2S0_RX 12
  464. #define DMAMUX_SOURCE_I2S0_TX 13
  465. #define DMAMUX_SOURCE_SPI0_RX 14
  466. #define DMAMUX_SOURCE_SPI0_TX 15
  467. #define DMAMUX_SOURCE_SPI1_RX 16
  468. #define DMAMUX_SOURCE_SPI1_TX 17
  469. #define DMAMUX_SOURCE_I2C0 18
  470. #define DMAMUX_SOURCE_I2C1 19
  471. #define DMAMUX_SOURCE_I2C2 19
  472. #define DMAMUX_SOURCE_FTM0_CH0 20
  473. #define DMAMUX_SOURCE_FTM0_CH1 21
  474. #define DMAMUX_SOURCE_FTM0_CH2 22
  475. #define DMAMUX_SOURCE_FTM0_CH3 23
  476. #define DMAMUX_SOURCE_FTM0_CH4 24
  477. #define DMAMUX_SOURCE_FTM0_CH5 25
  478. #define DMAMUX_SOURCE_FTM0_CH6 26
  479. #define DMAMUX_SOURCE_FTM0_CH7 27
  480. #define DMAMUX_SOURCE_FTM1_CH0 28
  481. #define DMAMUX_SOURCE_FTM1_CH1 29
  482. #define DMAMUX_SOURCE_FTM2_CH0 30
  483. #define DMAMUX_SOURCE_FTM2_CH1 31
  484. #define DMAMUX_SOURCE_FTM3_CH0 32
  485. #define DMAMUX_SOURCE_FTM3_CH1 33
  486. #define DMAMUX_SOURCE_FTM3_CH2 34
  487. #define DMAMUX_SOURCE_FTM3_CH3 35
  488. #define DMAMUX_SOURCE_FTM3_CH4 36
  489. #define DMAMUX_SOURCE_FTM3_CH5 37
  490. #define DMAMUX_SOURCE_FTM3_CH6 38
  491. #define DMAMUX_SOURCE_FTM3_CH7 39
  492. #define DMAMUX_SOURCE_ADC0 40
  493. #define DMAMUX_SOURCE_ADC1 41
  494. #define DMAMUX_SOURCE_CMP0 42
  495. #define DMAMUX_SOURCE_CMP1 43
  496. #define DMAMUX_SOURCE_CMP2 44
  497. #define DMAMUX_SOURCE_DAC0 45
  498. #define DMAMUX_SOURCE_DAC1 46
  499. #define DMAMUX_SOURCE_CMT 47
  500. #define DMAMUX_SOURCE_PDB 48
  501. #define DMAMUX_SOURCE_PORTA 49
  502. #define DMAMUX_SOURCE_PORTB 50
  503. #define DMAMUX_SOURCE_PORTC 51
  504. #define DMAMUX_SOURCE_PORTD 52
  505. #define DMAMUX_SOURCE_PORTE 53
  506. #define DMAMUX_SOURCE_IEEE1588_T0 54
  507. #define DMAMUX_SOURCE_IEEE1588_T1 55
  508. #define DMAMUX_SOURCE_IEEE1588_T2 56
  509. #define DMAMUX_SOURCE_IEEE1588_T3 57
  510. #define DMAMUX_SOURCE_ALWAYS0 58
  511. #define DMAMUX_SOURCE_ALWAYS1 59
  512. #define DMAMUX_SOURCE_ALWAYS2 60
  513. #define DMAMUX_SOURCE_ALWAYS3 61
  514. #define DMAMUX_SOURCE_ALWAYS4 62
  515. #define DMAMUX_SOURCE_ALWAYS5 63
  516. #define DMAMUX_NUM_SOURCE_ALWAYS 6
  517. #define KINETISK
  518. #define HAS_KINETISK_UART0
  519. #define HAS_KINETISK_UART0_FIFO
  520. #define HAS_KINETISK_UART1
  521. #define HAS_KINETISK_UART1_FIFO
  522. #define HAS_KINETISK_UART2
  523. #define HAS_KINETISK_UART3
  524. #define HAS_KINETISK_UART4
  525. #define HAS_KINETISK_UART5
  526. #define HAS_KINETIS_I2C0
  527. #define HAS_KINETIS_I2C0_STOPF
  528. #define HAS_KINETIS_I2C1
  529. #define HAS_KINETIS_I2C1_STOPF
  530. #define HAS_KINETIS_I2C2
  531. #define HAS_KINETIS_I2C2_STOPF
  532. #define HAS_KINETIS_LLWU_32CH
  533. #define HAS_KINETIS_MPU
  534. #define HAS_KINETIS_ADC0
  535. #define HAS_KINETIS_ADC1
  536. #define HAS_KINETIS_FLASH_FTFE
  537. #elif defined(__MK66FX1M0__)
  538. // https://forum.pjrc.com/threads/24633-Any-Chance-of-a-Teensy-3-1?p=78655&viewfull=1#post78655
  539. enum IRQ_NUMBER_t {
  540. IRQ_DMA_CH0 = 0,
  541. IRQ_DMA_CH1 = 1,
  542. IRQ_DMA_CH2 = 2,
  543. IRQ_DMA_CH3 = 3,
  544. IRQ_DMA_CH4 = 4,
  545. IRQ_DMA_CH5 = 5,
  546. IRQ_DMA_CH6 = 6,
  547. IRQ_DMA_CH7 = 7,
  548. IRQ_DMA_CH8 = 8,
  549. IRQ_DMA_CH9 = 9,
  550. IRQ_DMA_CH10 = 10,
  551. IRQ_DMA_CH11 = 11,
  552. IRQ_DMA_CH12 = 12,
  553. IRQ_DMA_CH13 = 13,
  554. IRQ_DMA_CH14 = 14,
  555. IRQ_DMA_CH15 = 15,
  556. IRQ_DMA_ERROR = 16,
  557. IRQ_MCM = 17,
  558. IRQ_FTFL_COMPLETE = 18,
  559. IRQ_FTFL_COLLISION = 19,
  560. IRQ_LOW_VOLTAGE = 20,
  561. IRQ_LLWU = 21,
  562. IRQ_WDOG = 22,
  563. IRQ_RNG = 23,
  564. IRQ_I2C0 = 24,
  565. IRQ_I2C1 = 25,
  566. IRQ_SPI0 = 26,
  567. IRQ_SPI1 = 27,
  568. IRQ_I2S0_TX = 28,
  569. IRQ_I2S0_RX = 29,
  570. IRQ_UART0_STATUS = 31,
  571. IRQ_UART0_ERROR = 32,
  572. IRQ_UART1_STATUS = 33,
  573. IRQ_UART1_ERROR = 34,
  574. IRQ_UART2_STATUS = 35,
  575. IRQ_UART2_ERROR = 36,
  576. IRQ_UART3_STATUS = 37,
  577. IRQ_UART3_ERROR = 38,
  578. IRQ_ADC0 = 39,
  579. IRQ_CMP0 = 40,
  580. IRQ_CMP1 = 41,
  581. IRQ_FTM0 = 42,
  582. IRQ_FTM1 = 43,
  583. IRQ_FTM2 = 44,
  584. IRQ_CMT = 45,
  585. IRQ_RTC_ALARM = 46,
  586. IRQ_RTC_SECOND = 47,
  587. IRQ_PIT_CH0 = 48,
  588. IRQ_PIT_CH1 = 49,
  589. IRQ_PIT_CH2 = 50,
  590. IRQ_PIT_CH3 = 51,
  591. IRQ_PDB = 52,
  592. IRQ_USBOTG = 53,
  593. IRQ_USBDCD = 54,
  594. IRQ_DAC0 = 56,
  595. IRQ_MCG = 57,
  596. IRQ_LPTMR = 58,
  597. IRQ_PORTA = 59,
  598. IRQ_PORTB = 60,
  599. IRQ_PORTC = 61,
  600. IRQ_PORTD = 62,
  601. IRQ_PORTE = 63,
  602. IRQ_SOFTWARE = 64,
  603. IRQ_SPI2 = 65,
  604. IRQ_UART4_STATUS = 66,
  605. IRQ_UART4_ERROR = 67,
  606. IRQ_CMP2 = 70,
  607. IRQ_FTM3 = 71,
  608. IRQ_DAC1 = 72,
  609. IRQ_ADC1 = 73,
  610. IRQ_I2C2 = 74,
  611. IRQ_CAN0_MESSAGE = 75,
  612. IRQ_CAN0_BUS_OFF = 76,
  613. IRQ_CAN0_ERROR = 77,
  614. IRQ_CAN0_TX_WARN = 78,
  615. IRQ_CAN0_RX_WARN = 79,
  616. IRQ_CAN0_WAKEUP = 80,
  617. IRQ_SDHC = 81,
  618. IRQ_ENET_TIMER = 82,
  619. IRQ_ENET_TX = 83,
  620. IRQ_ENET_RX = 84,
  621. IRQ_ENET_ERROR = 85,
  622. IRQ_LPUART0 = 86,
  623. IRQ_TSI = 87,
  624. IRQ_TPM1 = 88,
  625. IRQ_TPM2 = 89,
  626. IRQ_USBHS_PHY = 90,
  627. IRQ_I2C3 = 91,
  628. IRQ_CMP3 = 92,
  629. IRQ_USBHS = 93,
  630. IRQ_CAN1_MESSAGE = 94,
  631. IRQ_CAN1_BUS_OFF = 95,
  632. IRQ_CAN1_ERROR = 96,
  633. IRQ_CAN1_TX_WARN = 97,
  634. IRQ_CAN1_RX_WARN = 98,
  635. IRQ_CAN1_WAKEUP = 99
  636. };
  637. #define NVIC_NUM_INTERRUPTS 100
  638. #define DMA_NUM_CHANNELS 32
  639. #define DMAMUX_SOURCE_TSI 1
  640. #define DMAMUX_SOURCE_UART0_RX 2
  641. #define DMAMUX_SOURCE_UART0_TX 3
  642. #define DMAMUX_SOURCE_UART1_RX 4
  643. #define DMAMUX_SOURCE_UART1_TX 5
  644. #define DMAMUX_SOURCE_UART2_RX 6
  645. #define DMAMUX_SOURCE_UART2_TX 7
  646. #define DMAMUX_SOURCE_UART3_RX 8
  647. #define DMAMUX_SOURCE_UART3_TX 9
  648. #define DMAMUX_SOURCE_UART4_RXTX 10
  649. #define DMAMUX_SOURCE_I2S0_RX 12
  650. #define DMAMUX_SOURCE_I2S0_TX 13
  651. #define DMAMUX_SOURCE_SPI0_RX 14
  652. #define DMAMUX_SOURCE_SPI0_TX 15
  653. #define DMAMUX_SOURCE_SPI1_RX 16
  654. #define DMAMUX_SOURCE_SPI1_TX 17
  655. #define DMAMUX_SOURCE_I2C0 18
  656. #define DMAMUX_SOURCE_I2C3 18
  657. #define DMAMUX_SOURCE_I2C1 19
  658. #define DMAMUX_SOURCE_I2C2 19
  659. #define DMAMUX_SOURCE_FTM0_CH0 20
  660. #define DMAMUX_SOURCE_FTM0_CH1 21
  661. #define DMAMUX_SOURCE_FTM0_CH2 22
  662. #define DMAMUX_SOURCE_FTM0_CH3 23
  663. #define DMAMUX_SOURCE_FTM0_CH4 24
  664. #define DMAMUX_SOURCE_FTM0_CH5 25
  665. #define DMAMUX_SOURCE_FTM0_CH6 26
  666. #define DMAMUX_SOURCE_FTM0_CH7 27
  667. #define DMAMUX_SOURCE_FTM1_CH0 28
  668. #define DMAMUX_SOURCE_TPM1_CH0 28
  669. #define DMAMUX_SOURCE_FTM1_CH1 29
  670. #define DMAMUX_SOURCE_TPM1_CH1 29
  671. #define DMAMUX_SOURCE_FTM2_CH0 30
  672. #define DMAMUX_SOURCE_TPM2_CH0 30
  673. #define DMAMUX_SOURCE_FTM2_CH1 31
  674. #define DMAMUX_SOURCE_TPM2_CH1 31
  675. #define DMAMUX_SOURCE_FTM3_CH0 32
  676. #define DMAMUX_SOURCE_FTM3_CH1 33
  677. #define DMAMUX_SOURCE_FTM3_CH2 34
  678. #define DMAMUX_SOURCE_FTM3_CH3 35
  679. #define DMAMUX_SOURCE_FTM3_CH4 36
  680. #define DMAMUX_SOURCE_FTM3_CH5 37
  681. #define DMAMUX_SOURCE_FTM3_CH6 38
  682. #define DMAMUX_SOURCE_SPI2_RX 38
  683. #define DMAMUX_SOURCE_FTM3_CH7 39
  684. #define DMAMUX_SOURCE_SPI2_TX 39
  685. #define DMAMUX_SOURCE_ADC0 40
  686. #define DMAMUX_SOURCE_ADC1 41
  687. #define DMAMUX_SOURCE_CMP0 42
  688. #define DMAMUX_SOURCE_CMP1 43
  689. #define DMAMUX_SOURCE_CMP2 44
  690. #define DMAMUX_SOURCE_CMP3 44
  691. #define DMAMUX_SOURCE_DAC0 45
  692. #define DMAMUX_SOURCE_DAC1 46
  693. #define DMAMUX_SOURCE_CMT 47
  694. #define DMAMUX_SOURCE_PDB 48
  695. #define DMAMUX_SOURCE_PORTA 49
  696. #define DMAMUX_SOURCE_PORTB 50
  697. #define DMAMUX_SOURCE_PORTC 51
  698. #define DMAMUX_SOURCE_PORTD 52
  699. #define DMAMUX_SOURCE_PORTE 53
  700. #define DMAMUX_SOURCE_IEEE1588_T0 54
  701. #define DMAMUX_SOURCE_IEEE1588_T1 55
  702. #define DMAMUX_SOURCE_FTM1_OV 55
  703. #define DMAMUX_SOURCE_IEEE1588_T2 56
  704. #define DMAMUX_SOURCE_FTM2_OV 56
  705. #define DMAMUX_SOURCE_IEEE1588_T3 57
  706. #define DMAMUX_SOURCE_LPUART0_RX 58
  707. #define DMAMUX_SOURCE_LPUART0_TX 59
  708. #define DMAMUX_SOURCE_ALWAYS0 60
  709. #define DMAMUX_SOURCE_ALWAYS1 61
  710. #define DMAMUX_SOURCE_ALWAYS2 62
  711. #define DMAMUX_SOURCE_ALWAYS3 63
  712. #define DMAMUX_NUM_SOURCE_ALWAYS 4
  713. #define KINETISK
  714. #define HAS_KINETISK_UART0
  715. #define HAS_KINETISK_UART0_FIFO
  716. #define HAS_KINETISK_UART1
  717. #define HAS_KINETISK_UART1_FIFO
  718. #define HAS_KINETISK_UART2
  719. #define HAS_KINETISK_UART3
  720. #define HAS_KINETISK_UART4
  721. #define HAS_KINETISK_LPUART0
  722. #define HAS_KINETIS_I2C0
  723. #define HAS_KINETIS_I2C0_STOPF
  724. #define HAS_KINETIS_I2C1
  725. #define HAS_KINETIS_I2C1_STOPF
  726. #define HAS_KINETIS_I2C2
  727. #define HAS_KINETIS_I2C2_STOPF
  728. #define HAS_KINETIS_I2C3
  729. #define HAS_KINETIS_I2C3_STOPF
  730. #define HAS_KINETIS_LLWU_32CH
  731. #define HAS_KINETIS_MPU
  732. #define HAS_KINETIS_ADC0
  733. #define HAS_KINETIS_ADC1
  734. #define HAS_KINETIS_TSI_LITE
  735. #define HAS_KINETIS_FLASH_FTFE
  736. #endif // end of board-specific definitions
  737. #if (F_CPU == 240000000)
  738. #define F_PLL 240000000
  739. #ifndef F_BUS
  740. #define F_BUS 60000000
  741. //#define F_BUS 80000000 // uncomment these to try peripheral overclocking
  742. //#define F_BUS 120000000 // all the usual overclocking caveats apply...
  743. #endif
  744. #define F_MEM 30000000
  745. #elif (F_CPU == 216000000)
  746. #define F_PLL 216000000
  747. #ifndef F_BUS
  748. #define F_BUS 54000000
  749. //#define F_BUS 72000000
  750. //#define F_BUS 108000000
  751. #endif
  752. #define F_MEM 27000000
  753. #elif (F_CPU == 192000000)
  754. #define F_PLL 192000000
  755. #ifndef F_BUS
  756. #define F_BUS 48000000
  757. //#define F_BUS 64000000
  758. //#define F_BUS 96000000
  759. #endif
  760. #define F_MEM 27428571
  761. #elif (F_CPU == 180000000)
  762. #define F_PLL 180000000
  763. #ifndef F_BUS
  764. #define F_BUS 60000000
  765. //#define F_BUS 90000000
  766. #endif
  767. #define F_MEM 25714286
  768. #elif (F_CPU == 168000000)
  769. #define F_PLL 168000000
  770. #define F_BUS 56000000
  771. #define F_MEM 28000000
  772. #elif (F_CPU == 144000000)
  773. #define F_PLL 144000000
  774. #ifndef F_BUS
  775. #define F_BUS 48000000
  776. //#define F_BUS 72000000
  777. #endif
  778. #define F_MEM 28800000
  779. #elif (F_CPU == 120000000)
  780. #define F_PLL 120000000
  781. #ifndef F_BUS
  782. #define F_BUS 60000000
  783. //#define F_BUS 120000000
  784. #endif
  785. #define F_MEM 24000000
  786. #elif (F_CPU == 96000000)
  787. #define F_PLL 96000000
  788. #ifndef F_BUS
  789. #define F_BUS 48000000
  790. //#define F_BUS 96000000
  791. #endif
  792. #define F_MEM 24000000
  793. #elif (F_CPU == 72000000)
  794. #define F_PLL 72000000
  795. #ifndef F_BUS
  796. #define F_BUS 36000000
  797. //#define F_BUS 72000000
  798. #endif
  799. #define F_MEM 24000000
  800. #elif (F_CPU == 48000000)
  801. #define F_PLL 96000000
  802. #if defined(KINETISK)
  803. #define F_BUS 48000000
  804. #elif defined(KINETISL)
  805. #define F_BUS 24000000
  806. #endif
  807. #define F_MEM 24000000
  808. #elif (F_CPU == 24000000)
  809. #define F_PLL 96000000
  810. #define F_BUS 24000000
  811. #define F_MEM 24000000
  812. #elif (F_CPU == 16000000)
  813. #define F_PLL 16000000
  814. #define F_BUS 16000000
  815. #define F_MEM 16000000
  816. #elif (F_CPU == 8000000)
  817. #define F_PLL 8000000
  818. #define F_BUS 8000000
  819. #define F_MEM 8000000
  820. #elif (F_CPU == 4000000)
  821. #define F_PLL 4000000
  822. #define F_BUS 4000000
  823. #define F_MEM 4000000
  824. #elif (F_CPU == 2000000)
  825. #define F_PLL 2000000
  826. #define F_BUS 2000000
  827. #define F_MEM 1000000
  828. #endif
  829. #ifndef NULL
  830. #define NULL (0)
  831. #endif
  832. // Port control and interrupts (PORT)
  833. #define PORTA_PCR0 (*(volatile uint32_t *)0x40049000) // Pin Control Register n
  834. #define PORT_PCR_ISF ((uint32_t)0x01000000) // Interrupt Status Flag
  835. #define PORT_PCR_IRQC(n) ((uint32_t)(((n) & 15) << 16)) // Interrupt Configuration
  836. #define PORT_PCR_IRQC_MASK ((uint32_t)0x000F0000)
  837. #define PORT_PCR_LK ((uint32_t)0x00008000) // Lock Register
  838. #define PORT_PCR_MUX(n) ((uint32_t)(((n) & 7) << 8)) // Pin Mux Control
  839. #define PORT_PCR_MUX_MASK ((uint32_t)0x00000700)
  840. #define PORT_PCR_DSE ((uint32_t)0x00000040) // Drive Strength Enable
  841. #define PORT_PCR_ODE ((uint32_t)0x00000020) // Open Drain Enable
  842. #define PORT_PCR_PFE ((uint32_t)0x00000010) // Passive Filter Enable
  843. #define PORT_PCR_SRE ((uint32_t)0x00000004) // Slew Rate Enable
  844. #define PORT_PCR_PE ((uint32_t)0x00000002) // Pull Enable
  845. #define PORT_PCR_PS ((uint32_t)0x00000001) // Pull Select
  846. #define PORTA_PCR1 (*(volatile uint32_t *)0x40049004) // Pin Control Register n
  847. #define PORTA_PCR2 (*(volatile uint32_t *)0x40049008) // Pin Control Register n
  848. #define PORTA_PCR3 (*(volatile uint32_t *)0x4004900C) // Pin Control Register n
  849. #define PORTA_PCR4 (*(volatile uint32_t *)0x40049010) // Pin Control Register n
  850. #define PORTA_PCR5 (*(volatile uint32_t *)0x40049014) // Pin Control Register n
  851. #define PORTA_PCR6 (*(volatile uint32_t *)0x40049018) // Pin Control Register n
  852. #define PORTA_PCR7 (*(volatile uint32_t *)0x4004901C) // Pin Control Register n
  853. #define PORTA_PCR8 (*(volatile uint32_t *)0x40049020) // Pin Control Register n
  854. #define PORTA_PCR9 (*(volatile uint32_t *)0x40049024) // Pin Control Register n
  855. #define PORTA_PCR10 (*(volatile uint32_t *)0x40049028) // Pin Control Register n
  856. #define PORTA_PCR11 (*(volatile uint32_t *)0x4004902C) // Pin Control Register n
  857. #define PORTA_PCR12 (*(volatile uint32_t *)0x40049030) // Pin Control Register n
  858. #define PORTA_PCR13 (*(volatile uint32_t *)0x40049034) // Pin Control Register n
  859. #define PORTA_PCR14 (*(volatile uint32_t *)0x40049038) // Pin Control Register n
  860. #define PORTA_PCR15 (*(volatile uint32_t *)0x4004903C) // Pin Control Register n
  861. #define PORTA_PCR16 (*(volatile uint32_t *)0x40049040) // Pin Control Register n
  862. #define PORTA_PCR17 (*(volatile uint32_t *)0x40049044) // Pin Control Register n
  863. #define PORTA_PCR18 (*(volatile uint32_t *)0x40049048) // Pin Control Register n
  864. #define PORTA_PCR19 (*(volatile uint32_t *)0x4004904C) // Pin Control Register n
  865. #define PORTA_PCR20 (*(volatile uint32_t *)0x40049050) // Pin Control Register n
  866. #define PORTA_PCR21 (*(volatile uint32_t *)0x40049054) // Pin Control Register n
  867. #define PORTA_PCR22 (*(volatile uint32_t *)0x40049058) // Pin Control Register n
  868. #define PORTA_PCR23 (*(volatile uint32_t *)0x4004905C) // Pin Control Register n
  869. #define PORTA_PCR24 (*(volatile uint32_t *)0x40049060) // Pin Control Register n
  870. #define PORTA_PCR25 (*(volatile uint32_t *)0x40049064) // Pin Control Register n
  871. #define PORTA_PCR26 (*(volatile uint32_t *)0x40049068) // Pin Control Register n
  872. #define PORTA_PCR27 (*(volatile uint32_t *)0x4004906C) // Pin Control Register n
  873. #define PORTA_PCR28 (*(volatile uint32_t *)0x40049070) // Pin Control Register n
  874. #define PORTA_PCR29 (*(volatile uint32_t *)0x40049074) // Pin Control Register n
  875. #define PORTA_PCR30 (*(volatile uint32_t *)0x40049078) // Pin Control Register n
  876. #define PORTA_PCR31 (*(volatile uint32_t *)0x4004907C) // Pin Control Register n
  877. #define PORTA_GPCLR (*(volatile uint32_t *)0x40049080) // Global Pin Control Low Register
  878. #define PORTA_GPCHR (*(volatile uint32_t *)0x40049084) // Global Pin Control High Register
  879. #define PORTA_ISFR (*(volatile uint32_t *)0x400490A0) // Interrupt Status Flag Register
  880. #define PORTB_PCR0 (*(volatile uint32_t *)0x4004A000) // Pin Control Register n
  881. #define PORTB_PCR1 (*(volatile uint32_t *)0x4004A004) // Pin Control Register n
  882. #define PORTB_PCR2 (*(volatile uint32_t *)0x4004A008) // Pin Control Register n
  883. #define PORTB_PCR3 (*(volatile uint32_t *)0x4004A00C) // Pin Control Register n
  884. #define PORTB_PCR4 (*(volatile uint32_t *)0x4004A010) // Pin Control Register n
  885. #define PORTB_PCR5 (*(volatile uint32_t *)0x4004A014) // Pin Control Register n
  886. #define PORTB_PCR6 (*(volatile uint32_t *)0x4004A018) // Pin Control Register n
  887. #define PORTB_PCR7 (*(volatile uint32_t *)0x4004A01C) // Pin Control Register n
  888. #define PORTB_PCR8 (*(volatile uint32_t *)0x4004A020) // Pin Control Register n
  889. #define PORTB_PCR9 (*(volatile uint32_t *)0x4004A024) // Pin Control Register n
  890. #define PORTB_PCR10 (*(volatile uint32_t *)0x4004A028) // Pin Control Register n
  891. #define PORTB_PCR11 (*(volatile uint32_t *)0x4004A02C) // Pin Control Register n
  892. #define PORTB_PCR12 (*(volatile uint32_t *)0x4004A030) // Pin Control Register n
  893. #define PORTB_PCR13 (*(volatile uint32_t *)0x4004A034) // Pin Control Register n
  894. #define PORTB_PCR14 (*(volatile uint32_t *)0x4004A038) // Pin Control Register n
  895. #define PORTB_PCR15 (*(volatile uint32_t *)0x4004A03C) // Pin Control Register n
  896. #define PORTB_PCR16 (*(volatile uint32_t *)0x4004A040) // Pin Control Register n
  897. #define PORTB_PCR17 (*(volatile uint32_t *)0x4004A044) // Pin Control Register n
  898. #define PORTB_PCR18 (*(volatile uint32_t *)0x4004A048) // Pin Control Register n
  899. #define PORTB_PCR19 (*(volatile uint32_t *)0x4004A04C) // Pin Control Register n
  900. #define PORTB_PCR20 (*(volatile uint32_t *)0x4004A050) // Pin Control Register n
  901. #define PORTB_PCR21 (*(volatile uint32_t *)0x4004A054) // Pin Control Register n
  902. #define PORTB_PCR22 (*(volatile uint32_t *)0x4004A058) // Pin Control Register n
  903. #define PORTB_PCR23 (*(volatile uint32_t *)0x4004A05C) // Pin Control Register n
  904. #define PORTB_PCR24 (*(volatile uint32_t *)0x4004A060) // Pin Control Register n
  905. #define PORTB_PCR25 (*(volatile uint32_t *)0x4004A064) // Pin Control Register n
  906. #define PORTB_PCR26 (*(volatile uint32_t *)0x4004A068) // Pin Control Register n
  907. #define PORTB_PCR27 (*(volatile uint32_t *)0x4004A06C) // Pin Control Register n
  908. #define PORTB_PCR28 (*(volatile uint32_t *)0x4004A070) // Pin Control Register n
  909. #define PORTB_PCR29 (*(volatile uint32_t *)0x4004A074) // Pin Control Register n
  910. #define PORTB_PCR30 (*(volatile uint32_t *)0x4004A078) // Pin Control Register n
  911. #define PORTB_PCR31 (*(volatile uint32_t *)0x4004A07C) // Pin Control Register n
  912. #define PORTB_GPCLR (*(volatile uint32_t *)0x4004A080) // Global Pin Control Low Register
  913. #define PORTB_GPCHR (*(volatile uint32_t *)0x4004A084) // Global Pin Control High Register
  914. #define PORTB_ISFR (*(volatile uint32_t *)0x4004A0A0) // Interrupt Status Flag Register
  915. #define PORTC_PCR0 (*(volatile uint32_t *)0x4004B000) // Pin Control Register n
  916. #define PORTC_PCR1 (*(volatile uint32_t *)0x4004B004) // Pin Control Register n
  917. #define PORTC_PCR2 (*(volatile uint32_t *)0x4004B008) // Pin Control Register n
  918. #define PORTC_PCR3 (*(volatile uint32_t *)0x4004B00C) // Pin Control Register n
  919. #define PORTC_PCR4 (*(volatile uint32_t *)0x4004B010) // Pin Control Register n
  920. #define PORTC_PCR5 (*(volatile uint32_t *)0x4004B014) // Pin Control Register n
  921. #define PORTC_PCR6 (*(volatile uint32_t *)0x4004B018) // Pin Control Register n
  922. #define PORTC_PCR7 (*(volatile uint32_t *)0x4004B01C) // Pin Control Register n
  923. #define PORTC_PCR8 (*(volatile uint32_t *)0x4004B020) // Pin Control Register n
  924. #define PORTC_PCR9 (*(volatile uint32_t *)0x4004B024) // Pin Control Register n
  925. #define PORTC_PCR10 (*(volatile uint32_t *)0x4004B028) // Pin Control Register n
  926. #define PORTC_PCR11 (*(volatile uint32_t *)0x4004B02C) // Pin Control Register n
  927. #define PORTC_PCR12 (*(volatile uint32_t *)0x4004B030) // Pin Control Register n
  928. #define PORTC_PCR13 (*(volatile uint32_t *)0x4004B034) // Pin Control Register n
  929. #define PORTC_PCR14 (*(volatile uint32_t *)0x4004B038) // Pin Control Register n
  930. #define PORTC_PCR15 (*(volatile uint32_t *)0x4004B03C) // Pin Control Register n
  931. #define PORTC_PCR16 (*(volatile uint32_t *)0x4004B040) // Pin Control Register n
  932. #define PORTC_PCR17 (*(volatile uint32_t *)0x4004B044) // Pin Control Register n
  933. #define PORTC_PCR18 (*(volatile uint32_t *)0x4004B048) // Pin Control Register n
  934. #define PORTC_PCR19 (*(volatile uint32_t *)0x4004B04C) // Pin Control Register n
  935. #define PORTC_PCR20 (*(volatile uint32_t *)0x4004B050) // Pin Control Register n
  936. #define PORTC_PCR21 (*(volatile uint32_t *)0x4004B054) // Pin Control Register n
  937. #define PORTC_PCR22 (*(volatile uint32_t *)0x4004B058) // Pin Control Register n
  938. #define PORTC_PCR23 (*(volatile uint32_t *)0x4004B05C) // Pin Control Register n
  939. #define PORTC_PCR24 (*(volatile uint32_t *)0x4004B060) // Pin Control Register n
  940. #define PORTC_PCR25 (*(volatile uint32_t *)0x4004B064) // Pin Control Register n
  941. #define PORTC_PCR26 (*(volatile uint32_t *)0x4004B068) // Pin Control Register n
  942. #define PORTC_PCR27 (*(volatile uint32_t *)0x4004B06C) // Pin Control Register n
  943. #define PORTC_PCR28 (*(volatile uint32_t *)0x4004B070) // Pin Control Register n
  944. #define PORTC_PCR29 (*(volatile uint32_t *)0x4004B074) // Pin Control Register n
  945. #define PORTC_PCR30 (*(volatile uint32_t *)0x4004B078) // Pin Control Register n
  946. #define PORTC_PCR31 (*(volatile uint32_t *)0x4004B07C) // Pin Control Register n
  947. #define PORTC_GPCLR (*(volatile uint32_t *)0x4004B080) // Global Pin Control Low Register
  948. #define PORTC_GPCHR (*(volatile uint32_t *)0x4004B084) // Global Pin Control High Register
  949. #define PORTC_ISFR (*(volatile uint32_t *)0x4004B0A0) // Interrupt Status Flag Register
  950. #define PORTD_PCR0 (*(volatile uint32_t *)0x4004C000) // Pin Control Register n
  951. #define PORTD_PCR1 (*(volatile uint32_t *)0x4004C004) // Pin Control Register n
  952. #define PORTD_PCR2 (*(volatile uint32_t *)0x4004C008) // Pin Control Register n
  953. #define PORTD_PCR3 (*(volatile uint32_t *)0x4004C00C) // Pin Control Register n
  954. #define PORTD_PCR4 (*(volatile uint32_t *)0x4004C010) // Pin Control Register n
  955. #define PORTD_PCR5 (*(volatile uint32_t *)0x4004C014) // Pin Control Register n
  956. #define PORTD_PCR6 (*(volatile uint32_t *)0x4004C018) // Pin Control Register n
  957. #define PORTD_PCR7 (*(volatile uint32_t *)0x4004C01C) // Pin Control Register n
  958. #define PORTD_PCR8 (*(volatile uint32_t *)0x4004C020) // Pin Control Register n
  959. #define PORTD_PCR9 (*(volatile uint32_t *)0x4004C024) // Pin Control Register n
  960. #define PORTD_PCR10 (*(volatile uint32_t *)0x4004C028) // Pin Control Register n
  961. #define PORTD_PCR11 (*(volatile uint32_t *)0x4004C02C) // Pin Control Register n
  962. #define PORTD_PCR12 (*(volatile uint32_t *)0x4004C030) // Pin Control Register n
  963. #define PORTD_PCR13 (*(volatile uint32_t *)0x4004C034) // Pin Control Register n
  964. #define PORTD_PCR14 (*(volatile uint32_t *)0x4004C038) // Pin Control Register n
  965. #define PORTD_PCR15 (*(volatile uint32_t *)0x4004C03C) // Pin Control Register n
  966. #define PORTD_PCR16 (*(volatile uint32_t *)0x4004C040) // Pin Control Register n
  967. #define PORTD_PCR17 (*(volatile uint32_t *)0x4004C044) // Pin Control Register n
  968. #define PORTD_PCR18 (*(volatile uint32_t *)0x4004C048) // Pin Control Register n
  969. #define PORTD_PCR19 (*(volatile uint32_t *)0x4004C04C) // Pin Control Register n
  970. #define PORTD_PCR20 (*(volatile uint32_t *)0x4004C050) // Pin Control Register n
  971. #define PORTD_PCR21 (*(volatile uint32_t *)0x4004C054) // Pin Control Register n
  972. #define PORTD_PCR22 (*(volatile uint32_t *)0x4004C058) // Pin Control Register n
  973. #define PORTD_PCR23 (*(volatile uint32_t *)0x4004C05C) // Pin Control Register n
  974. #define PORTD_PCR24 (*(volatile uint32_t *)0x4004C060) // Pin Control Register n
  975. #define PORTD_PCR25 (*(volatile uint32_t *)0x4004C064) // Pin Control Register n
  976. #define PORTD_PCR26 (*(volatile uint32_t *)0x4004C068) // Pin Control Register n
  977. #define PORTD_PCR27 (*(volatile uint32_t *)0x4004C06C) // Pin Control Register n
  978. #define PORTD_PCR28 (*(volatile uint32_t *)0x4004C070) // Pin Control Register n
  979. #define PORTD_PCR29 (*(volatile uint32_t *)0x4004C074) // Pin Control Register n
  980. #define PORTD_PCR30 (*(volatile uint32_t *)0x4004C078) // Pin Control Register n
  981. #define PORTD_PCR31 (*(volatile uint32_t *)0x4004C07C) // Pin Control Register n
  982. #define PORTD_GPCLR (*(volatile uint32_t *)0x4004C080) // Global Pin Control Low Register
  983. #define PORTD_GPCHR (*(volatile uint32_t *)0x4004C084) // Global Pin Control High Register
  984. #define PORTD_ISFR (*(volatile uint32_t *)0x4004C0A0) // Interrupt Status Flag Register
  985. #define PORTE_PCR0 (*(volatile uint32_t *)0x4004D000) // Pin Control Register n
  986. #define PORTE_PCR1 (*(volatile uint32_t *)0x4004D004) // Pin Control Register n
  987. #define PORTE_PCR2 (*(volatile uint32_t *)0x4004D008) // Pin Control Register n
  988. #define PORTE_PCR3 (*(volatile uint32_t *)0x4004D00C) // Pin Control Register n
  989. #define PORTE_PCR4 (*(volatile uint32_t *)0x4004D010) // Pin Control Register n
  990. #define PORTE_PCR5 (*(volatile uint32_t *)0x4004D014) // Pin Control Register n
  991. #define PORTE_PCR6 (*(volatile uint32_t *)0x4004D018) // Pin Control Register n
  992. #define PORTE_PCR7 (*(volatile uint32_t *)0x4004D01C) // Pin Control Register n
  993. #define PORTE_PCR8 (*(volatile uint32_t *)0x4004D020) // Pin Control Register n
  994. #define PORTE_PCR9 (*(volatile uint32_t *)0x4004D024) // Pin Control Register n
  995. #define PORTE_PCR10 (*(volatile uint32_t *)0x4004D028) // Pin Control Register n
  996. #define PORTE_PCR11 (*(volatile uint32_t *)0x4004D02C) // Pin Control Register n
  997. #define PORTE_PCR12 (*(volatile uint32_t *)0x4004D030) // Pin Control Register n
  998. #define PORTE_PCR13 (*(volatile uint32_t *)0x4004D034) // Pin Control Register n
  999. #define PORTE_PCR14 (*(volatile uint32_t *)0x4004D038) // Pin Control Register n
  1000. #define PORTE_PCR15 (*(volatile uint32_t *)0x4004D03C) // Pin Control Register n
  1001. #define PORTE_PCR16 (*(volatile uint32_t *)0x4004D040) // Pin Control Register n
  1002. #define PORTE_PCR17 (*(volatile uint32_t *)0x4004D044) // Pin Control Register n
  1003. #define PORTE_PCR18 (*(volatile uint32_t *)0x4004D048) // Pin Control Register n
  1004. #define PORTE_PCR19 (*(volatile uint32_t *)0x4004D04C) // Pin Control Register n
  1005. #define PORTE_PCR20 (*(volatile uint32_t *)0x4004D050) // Pin Control Register n
  1006. #define PORTE_PCR21 (*(volatile uint32_t *)0x4004D054) // Pin Control Register n
  1007. #define PORTE_PCR22 (*(volatile uint32_t *)0x4004D058) // Pin Control Register n
  1008. #define PORTE_PCR23 (*(volatile uint32_t *)0x4004D05C) // Pin Control Register n
  1009. #define PORTE_PCR24 (*(volatile uint32_t *)0x4004D060) // Pin Control Register n
  1010. #define PORTE_PCR25 (*(volatile uint32_t *)0x4004D064) // Pin Control Register n
  1011. #define PORTE_PCR26 (*(volatile uint32_t *)0x4004D068) // Pin Control Register n
  1012. #define PORTE_PCR27 (*(volatile uint32_t *)0x4004D06C) // Pin Control Register n
  1013. #define PORTE_PCR28 (*(volatile uint32_t *)0x4004D070) // Pin Control Register n
  1014. #define PORTE_PCR29 (*(volatile uint32_t *)0x4004D074) // Pin Control Register n
  1015. #define PORTE_PCR30 (*(volatile uint32_t *)0x4004D078) // Pin Control Register n
  1016. #define PORTE_PCR31 (*(volatile uint32_t *)0x4004D07C) // Pin Control Register n
  1017. #define PORTE_GPCLR (*(volatile uint32_t *)0x4004D080) // Global Pin Control Low Register
  1018. #define PORTE_GPCHR (*(volatile uint32_t *)0x4004D084) // Global Pin Control High Register
  1019. #define PORTE_ISFR (*(volatile uint32_t *)0x4004D0A0) // Interrupt Status Flag Register
  1020. // System Integration Module (SIM)
  1021. #define SIM_SOPT1 (*(volatile uint32_t *)0x40047000) // System Options Register 1
  1022. #define SIM_SOPT1_USBREGEN ((uint32_t)0x80000000) // USB regulator enable
  1023. #define SIM_SOPT1_USBSSTBY ((uint32_t)0x40000000) // USB regulator standby in Stop, VLPS, LLS and VLLS
  1024. #define SIM_SOPT1_USBVSTBY ((uint32_t)0x20000000) // USB regulator standby in VLPR and VLPW
  1025. #define SIM_SOPT1_OSC32KSEL(n) ((uint32_t)(((n) & 3) << 18)) // 32K oscillator clock, 0=system osc, 2=rtc osc, 3=lpo
  1026. #define SIM_SOPT1CFG (*(volatile uint32_t *)0x40047004) // SOPT1 Configuration Register
  1027. #define SIM_SOPT1CFG_USSWE ((uint32_t)0x04000000) // USB voltage regulator stop standby write enable
  1028. #define SIM_SOPT1CFG_UVSWE ((uint32_t)0x02000000) // USB voltage regulator VLP standby write enable
  1029. #define SIM_SOPT1CFG_URWE ((uint32_t)0x01000000) // USB voltage regulator enable write enable
  1030. #define SIM_USBPHYCTL (*(volatile uint32_t *)0x40047008) // USB PHY Control Register
  1031. #define SIM_USBPHYCTL_USBDISILIM ((uint32_t)0x00800000) // USB Disable Inrush Current Limit
  1032. #define SIM_USBPHYCTL_USB3VOUTTRG(n) ((uint32_t)(((n) & 7) << 20)) // USB 3.3V Output Target
  1033. #define SIM_USBPHYCTL_USBVREGPD ((uint32_t)0x00020000) // Enables the pulldown on the output of the USB Regulator.
  1034. #define SIM_USBPHYCTL_USBVREGSEL ((uint32_t)0x00010000) // Selects the default input voltage source
  1035. #define SIM_SOPT2 (*(volatile uint32_t *)0x40048004) // System Options Register 2
  1036. #define SIM_SOPT2_SDHCSRC(n) (uint32_t)(((n) & 3) << 28) // SDHC Clock, 0=system, 1=FLL/PLL, 2=OSCERCLK, 3=external
  1037. #define SIM_SOPT2_LPUARTSRC(n) (uint32_t)(((n) & 3) << 26) // LPUART Clock, 0=off, 1=FLL/PLL, 2=OSCERCLK, 3=MCGIRCLK
  1038. #define SIM_SOPT2_UART0SRC(n) (uint32_t)(((n) & 3) << 26) // UART0 Clock, 0=off, 1=FLL/PLL, 2=OSCERCLK, 3=MCGIRCLK
  1039. #define SIM_SOPT2_TPMSRC(n) (uint32_t)(((n) & 3) << 24) // TPM Clock, 0=off, 1=FLL/PLL, 2=OSCERCLK, 3=MCGIRCLK
  1040. #define SIM_SOPT2_TIMESRC(n) (uint32_t)(((n) & 3) << 20) // IEEE 1588 clock, 0=system, 1=FLL/PLL, 2=OSCERCLK, 3=external
  1041. #define SIM_SOPT2_RMIISRC ((uint32_t)0x00080000) // 0=external, 1=external 1588
  1042. #define SIM_SOPT2_USBSRC ((uint32_t)0x00040000) // 0=USB_CLKIN, 1=FFL/PLL
  1043. #define SIM_SOPT2_PLLFLLSEL ((uint32_t)0x00010000) // 0=FLL, 1=PLL
  1044. #define SIM_SOPT2_IRC48SEL ((uint32_t)0x00030000) // 0=FLL, 1=PLL
  1045. #define SIM_SOPT2_TRACECLKSEL ((uint32_t)0x00001000) // 0=MCGOUTCLK, 1=CPU
  1046. #define SIM_SOPT2_PTD7PAD ((uint32_t)0x00000800) // 0=normal, 1=double drive PTD7
  1047. #define SIM_SOPT2_FBSL(n) ((uint32_t)(((n) & 3) << 8)) // FlexBus security level
  1048. #define SIM_SOPT2_CLKOUTSEL(n) ((uint32_t)(((n) & 7) << 5)) // Selects the clock to output on the CLKOUT pin.
  1049. #define SIM_SOPT2_RTCCLKOUTSEL ((uint32_t)0x00000010) // RTC clock out select
  1050. #define SIM_SOPT2_USBREGEN ((uint32_t)0x00000002) // USB PHY PLL Regulator Enable
  1051. #define SIM_SOPT2_USBSLSRC ((uint32_t)0x00000001) // USB Slow Clock Source
  1052. #define SIM_SOPT4 (*(volatile uint32_t *)0x4004800C) // System Options Register 4
  1053. #define SIM_SOPT4_FTM3TRG1SRC ((uint32_t)0x80000000) // FlexTimer 3 Hardware Trigger 1 Source Select
  1054. #define SIM_SOPT4_FTM3TRG0SRC ((uint32_t)0x40000000) // FlexTimer 3 Hardware Trigger 0 Source Select
  1055. #define SIM_SOPT4_FTM0TRG1SRC ((uint32_t)0x20000000) // FlexTimer 0 Hardware Trigger 1 Source Select
  1056. #define SIM_SOPT4_FTM0TRG0SRC ((uint32_t)0x10000000) // FlexTimer 0 Hardware Trigger 0 Source Select
  1057. #define SIM_SOPT4_FTM3CLKSEL ((uint32_t)0x08000000) // FlexTimer 3 External Clock Pin Select
  1058. #define SIM_SOPT4_FTM2CLKSEL ((uint32_t)0x04000000) // FlexTimer 2 External Clock Pin Select
  1059. #define SIM_SOPT4_FTM1CLKSEL ((uint32_t)0x02000000) // FTM1 External Clock Pin Select
  1060. #define SIM_SOPT4_FTM0CLKSEL ((uint32_t)0x01000000) // FlexTimer 0 External Clock Pin Select
  1061. #define SIM_SOPT4_FTM2CH1SRC ((uint32_t)0x00400000) // FTM2 channel 1 input capture source select
  1062. #define SIM_SOPT4_FTM2CH0SRC(n) ((uint32_t)(((n) & 3) << 20)) // FTM2 channel 0 input capture source select
  1063. #define SIM_SOPT4_FTM1CH0SRC(n) ((uint32_t)(((n) & 3) << 18)) // FTM1 channel 0 input capture source select
  1064. #define SIM_SOPT4_FTM3FLT0 ((uint32_t)0x00001000) // FTM3 Fault 0 Select
  1065. #define SIM_SOPT4_FTM2FLT0 ((uint32_t)0x00000100) // FTM2 Fault 0 Select
  1066. #define SIM_SOPT4_FTM1FLT0 ((uint32_t)0x00000010) // FTM1 Fault 0 Select
  1067. #define SIM_SOPT4_FTM0FLT3 ((uint32_t)0x00000008) // FTM0 Fault 3 Select
  1068. #define SIM_SOPT4_FTM0FLT2 ((uint32_t)0x00000004) // FTM0 Fault 2 Select
  1069. #define SIM_SOPT4_FTM0FLT1 ((uint32_t)0x00000002) // FTM0 Fault 1 Select
  1070. #define SIM_SOPT4_FTM0FLT0 ((uint32_t)0x00000001) // FTM0 Fault 0 Select
  1071. #define SIM_SOPT5 (*(volatile uint32_t *)0x40048010) // System Options Register 5
  1072. #define SIM_SOPT5_LPUART0RXSRC(n) (uint32_t)(((n) & 3) << 18) // LPUART0 receive data source select
  1073. #define SIM_SOPT5_LPUART0TXSRC(n) (uint32_t)(((n) & 3) << 16) // LPUART0 transmit data source select
  1074. #define SIM_SOPT5_UART1RXSRC(n) (uint32_t)(((n) & 3) << 6) // UART 1 receive data source select
  1075. #define SIM_SOPT5_UART1TXSRC(n) (uint32_t)(((n) & 3) << 4) // UART 1 transmit data source select
  1076. #define SIM_SOPT5_UART0RXSRC(n) (uint32_t)(((n) & 3) << 2) // UART 0 receive data source select
  1077. #define SIM_SOPT5_UART0TXSRC(n) (uint32_t)(((n) & 3) << 0) // UART 0 transmit data source select
  1078. #define SIM_SOPT7 (*(volatile uint32_t *)0x40048018) // System Options Register 7
  1079. #define SIM_SOPT7_ADC1ALTTRGEN ((uint32_t)0x00008000) // ADC1 alternate trigger enable
  1080. #define SIM_SOPT7_ADC1PRETRGSEL ((uint32_t)0x00001000) // ADC1 pre-trigger select
  1081. #define SIM_SOPT7_ADC1TRGSEL(n) (uint32_t)(((n) & 15) << 8) // ADC1 trigger select
  1082. #define SIM_SOPT7_ADC0ALTTRGEN ((uint32_t)0x00000080) // ADC0 alternate trigger enable
  1083. #define SIM_SOPT7_ADC0PRETRGSEL ((uint32_t)0x00000010) // ADC0 pretrigger select
  1084. #define SIM_SOPT7_ADC0TRGSEL(n) (uint32_t)(((n) & 15) << 0) // ADC0 trigger select
  1085. #define SIM_SOPT8 (*(volatile uint32_t *)0x4004801C) // System Options Register 8
  1086. #define SIM_SOPT8_FTM3OCH7SRC ((uint32_t)0x80000000) // FTM3 channel 7 output source
  1087. #define SIM_SOPT8_FTM3OCH6SRC ((uint32_t)0x40000000) // FTM3 channel 6 output source
  1088. #define SIM_SOPT8_FTM3OCH5SRC ((uint32_t)0x20000000) // FTM3 channel 5 output source
  1089. #define SIM_SOPT8_FTM3OCH4SRC ((uint32_t)0x10000000) // FTM3 channel 4 output source
  1090. #define SIM_SOPT8_FTM3OCH3SRC ((uint32_t)0x08000000) // FTM3 channel 3 output source
  1091. #define SIM_SOPT8_FTM3OCH2SRC ((uint32_t)0x04000000) // FTM3 channel 2 output source
  1092. #define SIM_SOPT8_FTM3OCH1SRC ((uint32_t)0x02000000) // FTM3 channel 1 output source
  1093. #define SIM_SOPT8_FTM3OCH0SRC ((uint32_t)0x01000000) // FTM3 channel 0 output source
  1094. #define SIM_SOPT8_FTM0OCH7SRC ((uint32_t)0x00800000) // FTM0 channel 7 output source
  1095. #define SIM_SOPT8_FTM0OCH6SRC ((uint32_t)0x00400000) // FTM0 channel 6 output source
  1096. #define SIM_SOPT8_FTM0OCH5SRC ((uint32_t)0x00200000) // FTM0 channel 5 output source
  1097. #define SIM_SOPT8_FTM0OCH4SRC ((uint32_t)0x00100000) // FTM0 channel 4 output source
  1098. #define SIM_SOPT8_FTM0OCH3SRC ((uint32_t)0x00080000) // FTM0 channel 3 output source
  1099. #define SIM_SOPT8_FTM0OCH2SRC ((uint32_t)0x00040000) // FTM0 channel 2 output source
  1100. #define SIM_SOPT8_FTM0OCH1SRC ((uint32_t)0x00020000) // FTM0 channel 1 output source
  1101. #define SIM_SOPT8_FTM0OCH0SRC ((uint32_t)0x00010000) // FTM0 channel 0 output source
  1102. #define SIM_SOPT8_FTM3SYNCBIT ((uint32_t)0x00000008) // FTM3 Hardware Trigger 0 Software Synchronization
  1103. #define SIM_SOPT8_FTM2SYNCBIT ((uint32_t)0x00000004) // FTM2 Hardware Trigger 0 Software Synchronization
  1104. #define SIM_SOPT8_FTM1SYNCBIT ((uint32_t)0x00000002) // FTM1 Hardware Trigger 0 Software Synchronization
  1105. #define SIM_SOPT8_FTM0SYNCBIT ((uint32_t)0x00000001) // FTM0 Hardware Trigger 0 Software Synchronization
  1106. #define SIM_SOPT9 (*(volatile uint32_t *)0x40048020) // System Options Register 9
  1107. #define SIM_SOPT9_TPM2CLKSEL ((uint32_t)0x02000000) // TPM2 External Clock Pin Select
  1108. #define SIM_SOPT9_TPM1CLKSEL ((uint32_t)0x01000000) // TPM1 External Clock Pin Select
  1109. #define SIM_SOPT9_TPM2CH0SRC(n) (uint32_t)(((n) & 3) << 20) // TPM2 channel 0 input capture source select
  1110. #define SIM_SOPT9_TPM1CH0SRC(n) (uint32_t)(((n) & 3) << 18) // TPM1 channel 0 input capture source select
  1111. #define SIM_SDID (*(const uint32_t *)0x40048024) // System Device Identification Register
  1112. #define SIM_SCGC1 (*(volatile uint32_t *)0x40048028) // System Clock Gating Control Register 1
  1113. #define SIM_SCGC1_UART5 ((uint32_t)0x00000800) // UART5 Clock Gate Control
  1114. #define SIM_SCGC1_UART4 ((uint32_t)0x00000400) // UART4 Clock Gate Control
  1115. #define SIM_SCGC1_I2C3 ((uint32_t)0x00000080) // I2C3 Clock Gate Control
  1116. #define SIM_SCGC1_I2C2 ((uint32_t)0x00000040) // I2C2 Clock Gate Control
  1117. #define SIM_SCGC2 (*(volatile uint32_t *)0x4004802C) // System Clock Gating Control Register 2
  1118. #if defined(KINETISK)
  1119. #define SIM_SCGC2_DAC1 ((uint32_t)0x00002000) // DAC1 Clock Gate Control
  1120. #define SIM_SCGC2_DAC0 ((uint32_t)0x00001000) // DAC0 Clock on APIS1 (base addr 400CC000)
  1121. #define SIM_SCGC2_TPM2 ((uint32_t)0x00000400) // TPM2 Clock Gate Control
  1122. #define SIM_SCGC2_TPM1 ((uint32_t)0x00000200) // TPM1 Clock Gate Control
  1123. #define SIM_SCGC2_LPUART0 ((uint32_t)0x00000010) // LPUART0 Clock Gate Control
  1124. #define SIM_SCGC2_ENET ((uint32_t)0x00000001) // Ethernet Clock Gate Control
  1125. #endif
  1126. #define SIM_SCGC3 (*(volatile uint32_t *)0x40048030) // System Clock Gating Control Register 3
  1127. #define SIM_SCGC3_ADC1 ((uint32_t)0x08000000) // ADC1 Clock Gate Control
  1128. #define SIM_SCGC3_FTM3 ((uint32_t)0x02000000) // FTM3 Clock Gate Control
  1129. #define SIM_SCGC3_FTM2 ((uint32_t)0x01000000) // FTM2 Clock on APIS1 (base addr 400B8000)
  1130. #define SIM_SCGC3_SDHC ((uint32_t)0x00020000) // SDHC Clock Gate Control
  1131. #define SIM_SCGC3_SPI2 ((uint32_t)0x00001000) // SPI2 Clock Gate Control
  1132. #define SIM_SCGC3_FLEXCAN1 ((uint32_t)0x00000010) // FLEXCAN1 Clock Gate Control
  1133. #define SIM_SCGC3_USBHSDCD ((uint32_t)0x00000008) // USBHSDCD Clock Gate Control
  1134. #define SIM_SCGC3_USBHSPHY ((uint32_t)0x00000004) // USBHSPHY Clock Gate Control
  1135. #define SIM_SCGC3_USBHS ((uint32_t)0x00000002) // USBHS Clock Gate Control
  1136. //#define SIM_SCGC3_RNGA ((uint32_t)0x00000001) // RNGA Clock on APIS1 (base addr 400A0000)
  1137. #define SIM_SCGC4 (*(volatile uint32_t *)0x40048034) // System Clock Gating Control Register 4
  1138. #define SIM_SCGC4_VREF ((uint32_t)0x00100000) // VREF Clock Gate Control
  1139. #define SIM_SCGC4_CMP ((uint32_t)0x00080000) // Comparator Clock Gate Control
  1140. #define SIM_SCGC4_USBOTG ((uint32_t)0x00040000) // USB Clock Gate Control
  1141. #define SIM_SCGC4_UART3 ((uint32_t)0x00002000) // UART3 Clock Gate Control
  1142. #define SIM_SCGC4_UART2 ((uint32_t)0x00001000) // UART2 Clock Gate Control
  1143. #define SIM_SCGC4_UART1 ((uint32_t)0x00000800) // UART1 Clock Gate Control
  1144. #define SIM_SCGC4_UART0 ((uint32_t)0x00000400) // UART0 Clock Gate Control
  1145. #define SIM_SCGC4_I2C1 ((uint32_t)0x00000080) // I2C1 Clock Gate Control
  1146. #define SIM_SCGC4_I2C0 ((uint32_t)0x00000040) // I2C0 Clock Gate Control
  1147. #define SIM_SCGC4_CMT ((uint32_t)0x00000004) // CMT Clock Gate Control
  1148. #define SIM_SCGC4_EWM ((uint32_t)0x00000002) // EWM Clock Gate Control
  1149. #ifdef KINETISL
  1150. #define SIM_SCGC4_SPI1 ((uint32_t)0x00800000) //
  1151. #define SIM_SCGC4_SPI0 ((uint32_t)0x00400000) //
  1152. #endif
  1153. #define SIM_SCGC5 (*(volatile uint32_t *)0x40048038) // System Clock Gating Control Register 5
  1154. #define SIM_SCGC5_PORTE ((uint32_t)0x00002000) // Port E Clock Gate Control
  1155. #define SIM_SCGC5_PORTD ((uint32_t)0x00001000) // Port D Clock Gate Control
  1156. #define SIM_SCGC5_PORTC ((uint32_t)0x00000800) // Port C Clock Gate Control
  1157. #define SIM_SCGC5_PORTB ((uint32_t)0x00000400) // Port B Clock Gate Control
  1158. #define SIM_SCGC5_PORTA ((uint32_t)0x00000200) // Port A Clock Gate Control
  1159. #define SIM_SCGC5_TSI ((uint32_t)0x00000020) // Touch Sense Input TSI Clock Gate Control
  1160. #define SIM_SCGC5_LPTIMER ((uint32_t)0x00000001) // Low Power Timer Access Control
  1161. #define SIM_SCGC6 (*(volatile uint32_t *)0x4004803C) // System Clock Gating Control Register 6
  1162. #if defined(KINETISL)
  1163. #define SIM_SCGC6_DAC0 ((uint32_t)0x80000000) // DAC on Kinetis-L
  1164. #define SIM_SCGC6_TPM2 ((uint32_t)0x04000000) // FTM2 Clock Gate Control
  1165. #define SIM_SCGC6_TPM1 ((uint32_t)0x02000000) // FTM1 Clock Gate Control
  1166. #define SIM_SCGC6_TPM0 ((uint32_t)0x01000000) // FTM0 Clock Gate Control
  1167. #elif defined(KINETISK)
  1168. //#define SIM_SCGC6_DAC0 ((uint32_t)0x80000000) // DAC0 Clock on APIS0 (base addr 4003F000)
  1169. //#define SIM_SCGC6_FTM2 ((uint32_t)0x04000000) // FTM2 Clock on APIS0 (base addr 4003A000)
  1170. #define SIM_SCGC6_PDB ((uint32_t)0x00400000) // PDB Clock Gate Control
  1171. #define SIM_SCGC6_USBDCD ((uint32_t)0x00200000) // USB DCD Clock Gate Control
  1172. #define SIM_SCGC6_SPI1 ((uint32_t)0x00002000) // SPI1 Clock Gate Control
  1173. #define SIM_SCGC6_SPI0 ((uint32_t)0x00001000) // SPI0 Clock Gate Control
  1174. #define SIM_SCGC6_RNGA ((uint32_t)0x00000200) // RNGA Clock on APIS0 (base addr 40029000)
  1175. #define SIM_SCGC6_FLEXCAN0 ((uint32_t)0x00000010) // FlexCAN0 Clock Gate Control
  1176. #define SIM_SCGC6_CRC ((uint32_t)0x00040000) // CRC Clock Gate Control
  1177. #endif
  1178. #define SIM_SCGC6_RTC ((uint32_t)0x20000000) // RTC Access
  1179. #define SIM_SCGC6_ADC0 ((uint32_t)0x08000000) // ADC0 Clock Gate Control
  1180. #define SIM_SCGC6_FTM1 ((uint32_t)0x02000000) // FTM1 Clock Gate Control
  1181. #define SIM_SCGC6_FTM0 ((uint32_t)0x01000000) // FTM0 Clock Gate Control
  1182. #define SIM_SCGC6_PIT ((uint32_t)0x00800000) // PIT Clock Gate Control
  1183. #define SIM_SCGC6_I2S ((uint32_t)0x00008000) // I2S Clock Gate Control
  1184. #define SIM_SCGC6_DMAMUX ((uint32_t)0x00000002) // DMA Mux Clock Gate Control
  1185. #define SIM_SCGC6_FTFL ((uint32_t)0x00000001) // Flash Memory Clock Gate Control
  1186. #define SIM_SCGC7 (*(volatile uint32_t *)0x40048040) // System Clock Gating Control Register 7
  1187. #if defined(KINETISK)
  1188. #define SIM_SCGC7_SDRAMC ((uint32_t)0x00000008) // SDRAM Clock Gate Control
  1189. #define SIM_SCGC7_MPU ((uint32_t)0x00000004) // MPU Clock Gate Control
  1190. #define SIM_SCGC7_DMA ((uint32_t)0x00000002) // DMA Clock Gate Control
  1191. #define SIM_SCGC7_FLEXBUS ((uint32_t)0x00000001) // FLEXBUS Clock Gate Control
  1192. #elif defined(KINETISL)
  1193. #define SIM_SCGC7_DMA ((uint32_t)0x00000100) // DMA Clock Gate Control
  1194. #endif
  1195. #define SIM_CLKDIV1 (*(volatile uint32_t *)0x40048044) // System Clock Divider Register 1
  1196. #define SIM_CLKDIV1_OUTDIV1(n) ((uint32_t)(((n) & 0x0F) << 28)) // divide value for the core/system clock
  1197. #define SIM_CLKDIV1_OUTDIV2(n) ((uint32_t)(((n) & 0x0F) << 24)) // divide value for the peripheral clock
  1198. #define SIM_CLKDIV1_OUTDIV3(n) ((uint32_t)(((n) & 0x0F) << 20)) // divide value for the flexbus clock
  1199. #define SIM_CLKDIV1_OUTDIV4(n) ((uint32_t)(((n) & 0x0F) << 16)) // divide value for the flash clock
  1200. #define SIM_CLKDIV2 (*(volatile uint32_t *)0x40048048) // System Clock Divider Register 2
  1201. #define SIM_CLKDIV2_USBDIV(n) ((uint32_t)(((n) & 0x07) << 1))
  1202. #define SIM_CLKDIV2_USBFRAC ((uint32_t)0x01)
  1203. #define SIM_FCFG1 (*(const uint32_t *)0x4004804C) // Flash Configuration Register 1
  1204. #define SIM_FCFG1_FLASHDOZE ((uint32_t)0x00000002) // Flash Doze (disabled during wait)
  1205. #define SIM_FCFG1_FLASHDIS ((uint32_t)0x00000001) // Flash Disable
  1206. #define SIM_FCFG2 (*(const uint32_t *)0x40048050) // Flash Configuration Register 2
  1207. #define SIM_UIDH (*(const uint32_t *)0x40048054) // Unique Identification Register High
  1208. #define SIM_UIDMH (*(const uint32_t *)0x40048058) // Unique Identification Register Mid-High
  1209. #define SIM_UIDML (*(const uint32_t *)0x4004805C) // Unique Identification Register Mid Low
  1210. #define SIM_UIDL (*(const uint32_t *)0x40048060) // Unique Identification Register Low
  1211. #define SIM_CLKDIV3 (*(volatile uint32_t *)0x40048064) // System Clock Divider Register 3 (LPUART & TPM)
  1212. #define SIM_CLKDIV3_PLLFLLDIV(n) ((uint32_t)(((n) & 0x07) << 1))
  1213. #define SIM_CLKDIV3_PLLFLLFRAC ((uint32_t)0x01)
  1214. #define SIM_CLKDIV4 (*(volatile uint32_t *)0x40048068) // System Clock Divider Register 4 (Trace)
  1215. #define SIM_CLKDIV4_TRACEDIV(n) ((uint32_t)(((n) & 0x07) << 1))
  1216. #define SIM_CLKDIV4_TRACEFRAC ((uint32_t)0x01)
  1217. #if defined(KINETISL)
  1218. #define SIM_COPC (*(volatile uint32_t *)0x40048100) // COP Control Register (SIM_COPC)
  1219. #define SIM_SRVCOP (*(volatile uint32_t *)0x40048104) // Service COP Register (SIM_SRVCOP)
  1220. #endif
  1221. // Reset Control Module (RCM)
  1222. #define RCM_SRS0 (*(volatile uint8_t *)0x4007F000) // System Reset Status Register 0
  1223. #define RCM_SRS0_POR ((uint8_t)0x80)
  1224. #define RCM_SRS0_PIN ((uint8_t)0x40)
  1225. #define RCM_SRS0_WDOG ((uint8_t)0x20)
  1226. #define RCM_SRS0_LOL ((uint8_t)0x08)
  1227. #define RCM_SRS0_LOC ((uint8_t)0x04)
  1228. #define RCM_SRS0_LVD ((uint8_t)0x02)
  1229. #define RCM_SRS0_WAKEUP ((uint8_t)0x01)
  1230. #define RCM_SRS1 (*(volatile uint8_t *)0x4007F001) // System Reset Status Register 1
  1231. #define RCM_SRS1_SACKERR ((uint8_t)0x20)
  1232. #define RCM_SRS1_EZPT ((uint8_t)0x10)
  1233. #define RCM_SRS1_MDM_AP ((uint8_t)0x08)
  1234. #define RCM_SRS1_SW ((uint8_t)0x04)
  1235. #define RCM_SRS1_LOCKUP ((uint8_t)0x02)
  1236. #define RCM_SRS1_JTAG ((uint8_t)0x01)
  1237. #define RCM_RPFC (*(volatile uint8_t *)0x4007F004) // Reset Pin Filter Control Register
  1238. #define RCM_RPFW (*(volatile uint8_t *)0x4007F005) // Reset Pin Filter Width Register
  1239. #define RCM_MR (*(volatile uint8_t *)0x4007F007) // Mode Register
  1240. #define RCM_SSRS0 (*(volatile uint8_t *)0x4007F008) // Sticky System Reset Status Register 0
  1241. #define RCM_SSRS1 (*(volatile uint8_t *)0x4007F009) // Sticky System Reset Status Register 0
  1242. // System Mode Controller
  1243. #define SMC_PMPROT (*(volatile uint8_t *)0x4007E000) // Power Mode Protection Register
  1244. #define SMC_PMPROT_AHSRUN ((uint8_t)0x80) // Allow high speed run mode
  1245. #define SMC_PMPROT_AVLP ((uint8_t)0x20) // Allow very low power modes
  1246. #define SMC_PMPROT_ALLS ((uint8_t)0x08) // Allow low leakage stop mode
  1247. #define SMC_PMPROT_AVLLS ((uint8_t)0x02) // Allow very low leakage stop mode
  1248. #define SMC_PMCTRL (*(volatile uint8_t *)0x4007E001) // Power Mode Control Register
  1249. #define SMC_PMCTRL_LPWUI ((uint8_t)0x80) // Low Power Wake Up on Interrupt
  1250. #define SMC_PMCTRL_RUNM(n) ((uint8_t)(((n) & 0x03) << 5)) // Run Mode Control
  1251. #define SMC_PMCTRL_STOPA ((uint8_t)0x08) // Stop Aborted
  1252. #define SMC_PMCTRL_STOPM(n) ((uint8_t)((n) & 0x07)) // Stop Mode Control
  1253. #define SMC_VLLSCTRL (*(volatile uint8_t *)0x4007E002) // VLLS Control Register
  1254. #define SMC_VLLSCTRL_PORPO ((uint8_t)0x20) // POR Power Option
  1255. #define SMC_VLLSCTRL_VLLSM(n) ((uint8_t)((n) & 0x07)) // VLLS Mode Control
  1256. #define SMC_PMSTAT (*(volatile uint8_t *)0x4007E003) // Power Mode Status Register
  1257. #define SMC_PMSTAT_RUN ((uint8_t)0x01) // Current power mode is RUN
  1258. #define SMC_PMSTAT_STOP ((uint8_t)0x02) // Current power mode is STOP
  1259. #define SMC_PMSTAT_VLPR ((uint8_t)0x04) // Current power mode is VLPR
  1260. #define SMC_PMSTAT_VLPW ((uint8_t)0x08) // Current power mode is VLPW
  1261. #define SMC_PMSTAT_VLPS ((uint8_t)0x10) // Current power mode is VLPS
  1262. #define SMC_PMSTAT_LLS ((uint8_t)0x20) // Current power mode is LLS
  1263. #define SMC_PMSTAT_VLLS ((uint8_t)0x40) // Current power mode is VLLS
  1264. #define SMC_PMSTAT_HSRUN ((uint8_t)0x80) // Current power mode is HSRUN
  1265. // Power Management Controller
  1266. #define PMC_LVDSC1 (*(volatile uint8_t *)0x4007D000) // Low Voltage Detect Status And Control 1 register
  1267. #define PMC_LVDSC1_LVDF ((uint8_t)0x80) // Low-Voltage Detect Flag
  1268. #define PMC_LVDSC1_LVDACK ((uint8_t)0x40) // Low-Voltage Detect Acknowledge
  1269. #define PMC_LVDSC1_LVDIE ((uint8_t)0x20) // Low-Voltage Detect Interrupt Enable
  1270. #define PMC_LVDSC1_LVDRE ((uint8_t)0x10) // Low-Voltage Detect Reset Enable
  1271. #define PMC_LVDSC1_LVDV(n) ((uint8_t)((n) & 0x03)) // Low-Voltage Detect Voltage Select
  1272. #define PMC_LVDSC2 (*(volatile uint8_t *)0x4007D001) // Low Voltage Detect Status And Control 2 register
  1273. #define PMC_LVDSC2_LVWF ((uint8_t)0x80) // Low-Voltage Warning Flag
  1274. #define PMC_LVDSC2_LVWACK ((uint8_t)0x40) // Low-Voltage Warning Acknowledge
  1275. #define PMC_LVDSC2_LVWIE ((uint8_t)0x20) // Low-Voltage Warning Interrupt Enable
  1276. #define PMC_LVDSC2_LVWV(n) ((uint8_t)((n) & 0x03)) // Low-Voltage Warning Voltage Select
  1277. #define PMC_REGSC (*(volatile uint8_t *)0x4007D002) // Regulator Status And Control register
  1278. #define PMC_REGSC_BGEN ((uint8_t)0x10) // Bandgap Enable In VLPx Operation
  1279. #define PMC_REGSC_ACKISO ((uint8_t)0x08) // Acknowledge Isolation
  1280. #define PMC_REGSC_REGONS ((uint8_t)0x04) // Regulator In Run Regulation Status
  1281. #define PMC_REGSC_BGBE ((uint8_t)0x01) // Bandgap Buffer Enable
  1282. // Low-Leakage Wakeup Unit (LLWU)
  1283. #if defined(HAS_KINETIS_LLWU_32CH)
  1284. #define LLWU_PE1 (*(volatile uint8_t *)0x4007C000) // LLWU Pin Enable 1 register
  1285. #define LLWU_PE1_WUPE0(n) ((uint8_t)((n) & 0x03)) // Wakeup Pin Enable For LLWU_P0
  1286. #define LLWU_PE1_WUPE1(n) ((uint8_t)(((n) & 0x03) << 2)) // Wakeup Pin Enable For LLWU_P1
  1287. #define LLWU_PE1_WUPE2(n) ((uint8_t)(((n) & 0x03) << 4)) // Wakeup Pin Enable For LLWU_P2
  1288. #define LLWU_PE1_WUPE3(n) ((uint8_t)(((n) & 0x03) << 6)) // Wakeup Pin Enable For LLWU_P3
  1289. #define LLWU_PE2 (*(volatile uint8_t *)0x4007C001) // LLWU Pin Enable 2 register
  1290. #define LLWU_PE2_WUPE4(n) ((uint8_t)((n) & 0x03)) // Wakeup Pin Enable For LLWU_P4
  1291. #define LLWU_PE2_WUPE5(n) ((uint8_t)(((n) & 0x03) << 2)) // Wakeup Pin Enable For LLWU_P5
  1292. #define LLWU_PE2_WUPE6(n) ((uint8_t)(((n) & 0x03) << 4)) // Wakeup Pin Enable For LLWU_P6
  1293. #define LLWU_PE2_WUPE7(n) ((uint8_t)(((n) & 0x03) << 6)) // Wakeup Pin Enable For LLWU_P7
  1294. #define LLWU_PE3 (*(volatile uint8_t *)0x4007C002) // LLWU Pin Enable 3 register
  1295. #define LLWU_PE3_WUPE8(n) ((uint8_t)((n) & 0x03)) // Wakeup Pin Enable For LLWU_P8
  1296. #define LLWU_PE3_WUPE9(n) ((uint8_t)(((n) & 0x03) << 2)) // Wakeup Pin Enable For LLWU_P9
  1297. #define LLWU_PE3_WUPE10(n) ((uint8_t)(((n) & 0x03) << 4)) // Wakeup Pin Enable For LLWU_P10
  1298. #define LLWU_PE3_WUPE11(n) ((uint8_t)(((n) & 0x03) << 6)) // Wakeup Pin Enable For LLWU_P11
  1299. #define LLWU_PE4 (*(volatile uint8_t *)0x4007C003) // LLWU Pin Enable 4 register
  1300. #define LLWU_PE4_WUPE12(n) ((uint8_t)((n) & 0x03)) // Wakeup Pin Enable For LLWU_P12
  1301. #define LLWU_PE4_WUPE13(n) ((uint8_t)(((n) & 0x03) << 2)) // Wakeup Pin Enable For LLWU_P13
  1302. #define LLWU_PE4_WUPE14(n) ((uint8_t)(((n) & 0x03) << 4)) // Wakeup Pin Enable For LLWU_P14
  1303. #define LLWU_PE4_WUPE15(n) ((uint8_t)(((n) & 0x03) << 6)) // Wakeup Pin Enable For LLWU_P15
  1304. #define LLWU_PE5 (*(volatile uint8_t *)0x4007C004) // LLWU Pin Enable 5 register
  1305. #define LLWU_PE5_WUPE19(n) ((uint8_t)((n) & 0x03)) // Wakeup Pin Enable For LLWU_P19
  1306. #define LLWU_PE5_WUPE18(n) ((uint8_t)(((n) & 0x03) << 2)) // Wakeup Pin Enable For LLWU_P18
  1307. #define LLWU_PE5_WUPE17(n) ((uint8_t)(((n) & 0x03) << 4)) // Wakeup Pin Enable For LLWU_P17
  1308. #define LLWU_PE5_WUPE16(n) ((uint8_t)(((n) & 0x03) << 6)) // Wakeup Pin Enable For LLWU_P16
  1309. #define LLWU_PE6 (*(volatile uint8_t *)0x4007C005) // LLWU Pin Enable 6 register
  1310. #define LLWU_PE6_WUPE23(n) ((uint8_t)((n) & 0x03)) // Wakeup Pin Enable For LLWU_P23
  1311. #define LLWU_PE6_WUPE22(n) ((uint8_t)(((n) & 0x03) << 2)) // Wakeup Pin Enable For LLWU_P22
  1312. #define LLWU_PE6_WUPE21(n) ((uint8_t)(((n) & 0x03) << 4)) // Wakeup Pin Enable For LLWU_P21
  1313. #define LLWU_PE6_WUPE20(n) ((uint8_t)(((n) & 0x03) << 6)) // Wakeup Pin Enable For LLWU_P20
  1314. #define LLWU_PE7 (*(volatile uint8_t *)0x4007C006) // LLWU Pin Enable 7 register
  1315. #define LLWU_PE7_WUPE27(n) ((uint8_t)((n) & 0x03)) // Wakeup Pin Enable For LLWU_P27
  1316. #define LLWU_PE7_WUPE26(n) ((uint8_t)(((n) & 0x03) << 2)) // Wakeup Pin Enable For LLWU_P26
  1317. #define LLWU_PE7_WUPE25(n) ((uint8_t)(((n) & 0x03) << 4)) // Wakeup Pin Enable For LLWU_P25
  1318. #define LLWU_PE7_WUPE24(n) ((uint8_t)(((n) & 0x03) << 6)) // Wakeup Pin Enable For LLWU_P24
  1319. #define LLWU_PE8 (*(volatile uint8_t *)0x4007C007) // LLWU Pin Enable 8 register
  1320. #define LLWU_PE8_WUPE31(n) ((uint8_t)((n) & 0x03)) // Wakeup Pin Enable For LLWU_P31
  1321. #define LLWU_PE8_WUPE30(n) ((uint8_t)(((n) & 0x03) << 2)) // Wakeup Pin Enable For LLWU_P30
  1322. #define LLWU_PE8_WUPE29(n) ((uint8_t)(((n) & 0x03) << 4)) // Wakeup Pin Enable For LLWU_P29
  1323. #define LLWU_PE8_WUPE28(n) ((uint8_t)(((n) & 0x03) << 6)) // Wakeup Pin Enable For LLWU_P28
  1324. #define LLWU_ME (*(volatile uint8_t *)0x4007C008) // LLWU Module Enable register
  1325. #define LLWU_ME_WUME0 ((uint8_t)0x01) // Wakeup Module Enable For Module 0
  1326. #define LLWU_ME_WUME1 ((uint8_t)0x02) // Wakeup Module Enable For Module 1
  1327. #define LLWU_ME_WUME2 ((uint8_t)0x04) // Wakeup Module Enable For Module 2
  1328. #define LLWU_ME_WUME3 ((uint8_t)0x08) // Wakeup Module Enable For Module 3
  1329. #define LLWU_ME_WUME4 ((uint8_t)0x10) // Wakeup Module Enable For Module 4
  1330. #define LLWU_ME_WUME5 ((uint8_t)0x20) // Wakeup Module Enable For Module 5
  1331. #define LLWU_ME_WUME6 ((uint8_t)0x40) // Wakeup Module Enable For Module 6
  1332. #define LLWU_ME_WUME7 ((uint8_t)0x80) // Wakeup Module Enable For Module 7
  1333. #define LLWU_PF1 (*(volatile uint8_t *)0x4007C009) // LLWU Pin Flag 1 register
  1334. #define LLWU_PF1_WUF0 ((uint8_t)0x01) // Wakeup Flag For LLWU_P0
  1335. #define LLWU_PF1_WUF1 ((uint8_t)0x02) // Wakeup Flag For LLWU_P1
  1336. #define LLWU_PF1_WUF2 ((uint8_t)0x04) // Wakeup Flag For LLWU_P2
  1337. #define LLWU_PF1_WUF3 ((uint8_t)0x08) // Wakeup Flag For LLWU_P3
  1338. #define LLWU_PF1_WUF4 ((uint8_t)0x10) // Wakeup Flag For LLWU_P4
  1339. #define LLWU_PF1_WUF5 ((uint8_t)0x20) // Wakeup Flag For LLWU_P5
  1340. #define LLWU_PF1_WUF6 ((uint8_t)0x40) // Wakeup Flag For LLWU_P6
  1341. #define LLWU_PF1_WUF7 ((uint8_t)0x80) // Wakeup Flag For LLWU_P7
  1342. #define LLWU_PF2 (*(volatile uint8_t *)0x4007C00A) // LLWU Pin Flag 2 register
  1343. #define LLWU_PF2_WUF8 ((uint8_t)0x01) // Wakeup Flag For LLWU_P8
  1344. #define LLWU_PF2_WUF9 ((uint8_t)0x02) // Wakeup Flag For LLWU_P9
  1345. #define LLWU_PF2_WUF10 ((uint8_t)0x04) // Wakeup Flag For LLWU_P10
  1346. #define LLWU_PF2_WUF11 ((uint8_t)0x08) // Wakeup Flag For LLWU_P11
  1347. #define LLWU_PF2_WUF12 ((uint8_t)0x10) // Wakeup Flag For LLWU_P12
  1348. #define LLWU_PF2_WUF13 ((uint8_t)0x20) // Wakeup Flag For LLWU_P13
  1349. #define LLWU_PF2_WUF14 ((uint8_t)0x40) // Wakeup Flag For LLWU_P14
  1350. #define LLWU_PF2_WUF15 ((uint8_t)0x80) // Wakeup Flag For LLWU_P15
  1351. #define LLWU_PF3 (*(volatile uint8_t *)0x4007C00B) // LLWU Pin Flag 3 register
  1352. #define LLWU_PF3_WUF16 ((uint8_t)0x01) // Wakeup Flag For LLWU_P16
  1353. #define LLWU_PF3_WUF17 ((uint8_t)0x02) // Wakeup Flag For LLWU_P17
  1354. #define LLWU_PF3_WUF18 ((uint8_t)0x04) // Wakeup Flag For LLWU_P18
  1355. #define LLWU_PF3_WUF19 ((uint8_t)0x08) // Wakeup Flag For LLWU_P19
  1356. #define LLWU_PF3_WUF20 ((uint8_t)0x10) // Wakeup Flag For LLWU_P20
  1357. #define LLWU_PF3_WUF21 ((uint8_t)0x20) // Wakeup Flag For LLWU_P21
  1358. #define LLWU_PF3_WUF22 ((uint8_t)0x40) // Wakeup Flag For LLWU_P22
  1359. #define LLWU_PF3_WUF23 ((uint8_t)0x80) // Wakeup Flag For LLWU_P23
  1360. #define LLWU_PF4 (*(volatile uint8_t *)0x4007C00C) // LLWU Pin Flag 4 register
  1361. #define LLWU_PF4_WUF31 ((uint8_t)0x01) // Wakeup Flag For LLWU_P31
  1362. #define LLWU_PF4_WUF30 ((uint8_t)0x02) // Wakeup Flag For LLWU_P30
  1363. #define LLWU_PF4_WUF29 ((uint8_t)0x04) // Wakeup Flag For LLWU_P29
  1364. #define LLWU_PF4_WUF28 ((uint8_t)0x08) // Wakeup Flag For LLWU_P28
  1365. #define LLWU_PF4_WUF27 ((uint8_t)0x10) // Wakeup Flag For LLWU_P27
  1366. #define LLWU_PF4_WUF26 ((uint8_t)0x20) // Wakeup Flag For LLWU_P26
  1367. #define LLWU_PF4_WUF25 ((uint8_t)0x40) // Wakeup Flag For LLWU_P25
  1368. #define LLWU_PF4_WUF24 ((uint8_t)0x80) // Wakeup Flag For LLWU_P24
  1369. #define LLWU_MF5 (*(volatile uint8_t *)0x4007C00D) // LLWU Module Flag 5 register
  1370. #define LLWU_MF5_MWUF0 ((uint8_t)0x01) // Wakeup flag For module 0
  1371. #define LLWU_MF5_MWUF1 ((uint8_t)0x02) // Wakeup flag For module 1
  1372. #define LLWU_MF5_MWUF2 ((uint8_t)0x04) // Wakeup flag For module 2
  1373. #define LLWU_MF5_MWUF3 ((uint8_t)0x08) // Wakeup flag For module 3
  1374. #define LLWU_MF5_MWUF4 ((uint8_t)0x10) // Wakeup flag For module 4
  1375. #define LLWU_MF5_MWUF5 ((uint8_t)0x20) // Wakeup flag For module 5
  1376. #define LLWU_MF5_MWUF6 ((uint8_t)0x40) // Wakeup flag For module 6
  1377. #define LLWU_MF5_MWUF7 ((uint8_t)0x80) // Wakeup flag For module 7
  1378. #define LLWU_FILT1 (*(volatile uint8_t *)0x4007C00E) // LLWU Pin Filter 1 register
  1379. #define LLWU_FILT2 (*(volatile uint8_t *)0x4007C00F) // LLWU Pin Filter 2 register
  1380. #define LLWU_FILT3 (*(volatile uint8_t *)0x4007C010) // LLWU Pin Filter 3 register
  1381. #define LLWU_FILT4 (*(volatile uint8_t *)0x4007C011) // LLWU Pin Filter 4 register
  1382. #elif defined(HAS_KINETIS_LLWU_16CH)
  1383. #define LLWU_PE1 (*(volatile uint8_t *)0x4007C000) // LLWU Pin Enable 1 register
  1384. #define LLWU_PE1_WUPE0(n) ((uint8_t)((n) & 0x03)) // Wakeup Pin Enable For LLWU_P0
  1385. #define LLWU_PE1_WUPE1(n) ((uint8_t)(((n) & 0x03) << 2)) // Wakeup Pin Enable For LLWU_P1
  1386. #define LLWU_PE1_WUPE2(n) ((uint8_t)(((n) & 0x03) << 4)) // Wakeup Pin Enable For LLWU_P2
  1387. #define LLWU_PE1_WUPE3(n) ((uint8_t)(((n) & 0x03) << 6)) // Wakeup Pin Enable For LLWU_P3
  1388. #define LLWU_PE2 (*(volatile uint8_t *)0x4007C001) // LLWU Pin Enable 2 register
  1389. #define LLWU_PE2_WUPE4(n) ((uint8_t)((n) & 0x03)) // Wakeup Pin Enable For LLWU_P4
  1390. #define LLWU_PE2_WUPE5(n) ((uint8_t)(((n) & 0x03) << 2)) // Wakeup Pin Enable For LLWU_P5
  1391. #define LLWU_PE2_WUPE6(n) ((uint8_t)(((n) & 0x03) << 4)) // Wakeup Pin Enable For LLWU_P6
  1392. #define LLWU_PE2_WUPE7(n) ((uint8_t)(((n) & 0x03) << 6)) // Wakeup Pin Enable For LLWU_P7
  1393. #define LLWU_PE3 (*(volatile uint8_t *)0x4007C002) // LLWU Pin Enable 3 register
  1394. #define LLWU_PE3_WUPE8(n) ((uint8_t)((n) & 0x03)) // Wakeup Pin Enable For LLWU_P8
  1395. #define LLWU_PE3_WUPE9(n) ((uint8_t)(((n) & 0x03) << 2)) // Wakeup Pin Enable For LLWU_P9
  1396. #define LLWU_PE3_WUPE10(n) ((uint8_t)(((n) & 0x03) << 4)) // Wakeup Pin Enable For LLWU_P10
  1397. #define LLWU_PE3_WUPE11(n) ((uint8_t)(((n) & 0x03) << 6)) // Wakeup Pin Enable For LLWU_P11
  1398. #define LLWU_PE4 (*(volatile uint8_t *)0x4007C003) // LLWU Pin Enable 4 register
  1399. #define LLWU_PE4_WUPE12(n) ((uint8_t)((n) & 0x03)) // Wakeup Pin Enable For LLWU_P12
  1400. #define LLWU_PE4_WUPE13(n) ((uint8_t)(((n) & 0x03) << 2)) // Wakeup Pin Enable For LLWU_P13
  1401. #define LLWU_PE4_WUPE14(n) ((uint8_t)(((n) & 0x03) << 4)) // Wakeup Pin Enable For LLWU_P14
  1402. #define LLWU_PE4_WUPE15(n) ((uint8_t)(((n) & 0x03) << 6)) // Wakeup Pin Enable For LLWU_P15
  1403. #define LLWU_ME (*(volatile uint8_t *)0x4007C004) // LLWU Module Enable register
  1404. #define LLWU_ME_WUME0 ((uint8_t)0x01) // Wakeup Module Enable For Module 0
  1405. #define LLWU_ME_WUME1 ((uint8_t)0x02) // Wakeup Module Enable For Module 1
  1406. #define LLWU_ME_WUME2 ((uint8_t)0x04) // Wakeup Module Enable For Module 2
  1407. #define LLWU_ME_WUME3 ((uint8_t)0x08) // Wakeup Module Enable For Module 3
  1408. #define LLWU_ME_WUME4 ((uint8_t)0x10) // Wakeup Module Enable For Module 4
  1409. #define LLWU_ME_WUME5 ((uint8_t)0x20) // Wakeup Module Enable For Module 5
  1410. #define LLWU_ME_WUME6 ((uint8_t)0x40) // Wakeup Module Enable For Module 6
  1411. #define LLWU_ME_WUME7 ((uint8_t)0x80) // Wakeup Module Enable For Module 7
  1412. #define LLWU_F1 (*(volatile uint8_t *)0x4007C005) // LLWU Flag 1 register
  1413. #define LLWU_F1_WUF0 ((uint8_t)0x01) // Wakeup Flag For LLWU_P0
  1414. #define LLWU_F1_WUF1 ((uint8_t)0x02) // Wakeup Flag For LLWU_P1
  1415. #define LLWU_F1_WUF2 ((uint8_t)0x04) // Wakeup Flag For LLWU_P2
  1416. #define LLWU_F1_WUF3 ((uint8_t)0x08) // Wakeup Flag For LLWU_P3
  1417. #define LLWU_F1_WUF4 ((uint8_t)0x10) // Wakeup Flag For LLWU_P4
  1418. #define LLWU_F1_WUF5 ((uint8_t)0x20) // Wakeup Flag For LLWU_P5
  1419. #define LLWU_F1_WUF6 ((uint8_t)0x40) // Wakeup Flag For LLWU_P6
  1420. #define LLWU_F1_WUF7 ((uint8_t)0x80) // Wakeup Flag For LLWU_P7
  1421. #define LLWU_F2 (*(volatile uint8_t *)0x4007C006) // LLWU Flag 2 register
  1422. #define LLWU_F2_WUF8 ((uint8_t)0x01) // Wakeup Flag For LLWU_P8
  1423. #define LLWU_F2_WUF9 ((uint8_t)0x02) // Wakeup Flag For LLWU_P9
  1424. #define LLWU_F2_WUF10 ((uint8_t)0x04) // Wakeup Flag For LLWU_P10
  1425. #define LLWU_F2_WUF11 ((uint8_t)0x08) // Wakeup Flag For LLWU_P11
  1426. #define LLWU_F2_WUF12 ((uint8_t)0x10) // Wakeup Flag For LLWU_P12
  1427. #define LLWU_F2_WUF13 ((uint8_t)0x20) // Wakeup Flag For LLWU_P13
  1428. #define LLWU_F2_WUF14 ((uint8_t)0x40) // Wakeup Flag For LLWU_P14
  1429. #define LLWU_F2_WUF15 ((uint8_t)0x80) // Wakeup Flag For LLWU_P15
  1430. #define LLWU_F3 (*(volatile uint8_t *)0x4007C007) // LLWU Flag 3 register
  1431. #define LLWU_F3_MWUF0 ((uint8_t)0x01) // Wakeup flag For module 0
  1432. #define LLWU_F3_MWUF1 ((uint8_t)0x02) // Wakeup flag For module 1
  1433. #define LLWU_F3_MWUF2 ((uint8_t)0x04) // Wakeup flag For module 2
  1434. #define LLWU_F3_MWUF3 ((uint8_t)0x08) // Wakeup flag For module 3
  1435. #define LLWU_F3_MWUF4 ((uint8_t)0x10) // Wakeup flag For module 4
  1436. #define LLWU_F3_MWUF5 ((uint8_t)0x20) // Wakeup flag For module 5
  1437. #define LLWU_F3_MWUF6 ((uint8_t)0x40) // Wakeup flag For module 6
  1438. #define LLWU_F3_MWUF7 ((uint8_t)0x80) // Wakeup flag For module 7
  1439. #define LLWU_FILT1 (*(volatile uint8_t *)0x4007C008) // LLWU Pin Filter 1 register
  1440. #define LLWU_FILT2 (*(volatile uint8_t *)0x4007C009) // LLWU Pin Filter 2 register
  1441. #define LLWU_RST (*(volatile uint8_t *)0x4007C00A) // LLWU Reset Enable register
  1442. #endif
  1443. // Miscellaneous Control Module (MCM)
  1444. #if defined(KINETISK)
  1445. #define MCM_PLASC (*(volatile uint16_t *)0xE0080008) // Crossbar Switch (AXBS) Slave Configuration
  1446. #define MCM_PLAMC (*(volatile uint16_t *)0xE008000A) // Crossbar Switch (AXBS) Master Configuration
  1447. #define MCM_PLACR (*(volatile uint32_t *)0xE008000C) // Crossbar Switch (AXBS) Control Register (MK20DX128)
  1448. #define MCM_PLACR_ARG ((uint32_t)0x00000200) // Arbitration select, 0=fixed, 1=round-robin
  1449. #define MCM_CR (*(volatile uint32_t *)0xE008000C) // RAM arbitration control register (MK20DX256)
  1450. #define MCM_CR_SRAMLWP ((uint32_t)0x40000000) // SRAM_L write protect
  1451. #define MCM_CR_SRAMLAP(n) ((uint32_t)(((n) & 0x03) << 28)) // SRAM_L priority, 0=RR, 1=favor DMA, 2=CPU, 3=DMA
  1452. #define MCM_CR_SRAMUWP ((uint32_t)0x04000000) // SRAM_U write protect
  1453. #define MCM_CR_SRAMUAP(n) ((uint32_t)(((n) & 0x03) << 24)) // SRAM_U priority, 0=RR, 1=favor DMA, 2=CPU, 3=DMA
  1454. #define MCM_ISCR (*(volatile uint32_t *)0xE0080010) // Interrupt Status Register
  1455. #define MCM_ETBCC (*(volatile uint32_t *)0xE0080014) // ETB Counter Control register
  1456. #define MCM_ETBRL (*(volatile uint32_t *)0xE0080018) // ETB Reload register
  1457. #define MCM_ETBCNT (*(volatile uint32_t *)0xE008001C) // ETB Counter Value register
  1458. #define MCM_FADR (*(volatile uint32_t *)0xE0080020) // Fault address register
  1459. #define MCM_FATR (*(volatile uint32_t *)0xE0080024) // Fault attributes register
  1460. #define MCM_FDR (*(volatile uint32_t *)0xE0080028) // Fault data register
  1461. #define MCM_PID (*(volatile uint32_t *)0xE0080030) // Process ID register
  1462. #define MCM_CPO (*(volatile uint32_t *)0xE0080040) // Compute Operation Control Register
  1463. #elif defined(KINETISL)
  1464. #define MCM_PLASC (*(volatile uint16_t *)0xF0003008) // Crossbar Switch (AXBS) Slave Configuration
  1465. #define MCM_PLAMC (*(volatile uint16_t *)0xF000300A) // Crossbar Switch (AXBS) Master Configuration
  1466. #define MCM_PLACR (*(volatile uint32_t *)0xF000300C) // Platform Control Register
  1467. #define MCM_PLACR_ESFC ((uint32_t)0x00010000) // Enable Stalling Flash Controller
  1468. #define MCM_PLACR_DFCS ((uint32_t)0x00008000) // Disable Flash Controller Speculation
  1469. #define MCM_PLACR_EFDS ((uint32_t)0x00004000) // Enable Flash Data Speculation
  1470. #define MCM_PLACR_DFCC ((uint32_t)0x00002000) // Disable Flash Controller Cache
  1471. #define MCM_PLACR_DFCIC ((uint32_t)0x00001000) // Disable Flash Controller Instruction Caching
  1472. #define MCM_PLACR_DFCDA ((uint32_t)0x00000800) // Disable Flash Controller Data Caching
  1473. #define MCM_PLACR_CFCC ((uint32_t)0x00000400) // Clear Flash Controller Cache
  1474. #define MCM_PLACR_ARB ((uint32_t)0x00000200) // Arbitration select
  1475. #define MCM_CPO (*(volatile uint32_t *)0xF0003040) // Compute Operation Control Register
  1476. #endif
  1477. // Crossbar Switch (AXBS) - not programmable on MK20DX128 & Kinetis-L
  1478. #define AXBS_PRS0 (*(volatile uint32_t *)0x40004000) // Priority Registers Slave 0
  1479. #define AXBS_CRS0 (*(volatile uint32_t *)0x40004010) // Control Register 0
  1480. #define AXBS_PRS1 (*(volatile uint32_t *)0x40004100) // Priority Registers Slave 1
  1481. #define AXBS_CRS1 (*(volatile uint32_t *)0x40004110) // Control Register 1
  1482. #define AXBS_PRS2 (*(volatile uint32_t *)0x40004200) // Priority Registers Slave 2
  1483. #define AXBS_CRS2 (*(volatile uint32_t *)0x40004210) // Control Register 2
  1484. #define AXBS_PRS3 (*(volatile uint32_t *)0x40004300) // Priority Registers Slave 3
  1485. #define AXBS_CRS3 (*(volatile uint32_t *)0x40004310) // Control Register 3
  1486. #define AXBS_PRS4 (*(volatile uint32_t *)0x40004400) // Priority Registers Slave 4
  1487. #define AXBS_CRS4 (*(volatile uint32_t *)0x40004410) // Control Register 4
  1488. #define AXBS_PRS5 (*(volatile uint32_t *)0x40004500) // Priority Registers Slave 5
  1489. #define AXBS_CRS5 (*(volatile uint32_t *)0x40004510) // Control Register 5
  1490. #define AXBS_PRS6 (*(volatile uint32_t *)0x40004600) // Priority Registers Slave 6
  1491. #define AXBS_CRS6 (*(volatile uint32_t *)0x40004610) // Control Register 6
  1492. #define AXBS_PRS7 (*(volatile uint32_t *)0x40004700) // Priority Registers Slave 7
  1493. #define AXBS_CRS7 (*(volatile uint32_t *)0x40004710) // Control Register 7
  1494. #define AXBS_MGPCR0 (*(volatile uint32_t *)0x40004800) // Master 0 General Purpose Control Register
  1495. #define AXBS_MGPCR1 (*(volatile uint32_t *)0x40004900) // Master 1 General Purpose Control Register
  1496. #define AXBS_MGPCR2 (*(volatile uint32_t *)0x40004A00) // Master 2 General Purpose Control Register
  1497. #define AXBS_MGPCR3 (*(volatile uint32_t *)0x40004B00) // Master 3 General Purpose Control Register
  1498. #define AXBS_MGPCR4 (*(volatile uint32_t *)0x40004C00) // Master 4 General Purpose Control Register
  1499. #define AXBS_MGPCR5 (*(volatile uint32_t *)0x40004D00) // Master 5 General Purpose Control Register
  1500. #define AXBS_MGPCR6 (*(volatile uint32_t *)0x40004E00) // Master 6 General Purpose Control Register
  1501. #define AXBS_MGPCR7 (*(volatile uint32_t *)0x40004F00) // Master 7 General Purpose Control Register
  1502. #define AXBS_CRS_READONLY ((uint32_t)0x80000000)
  1503. #define AXBS_CRS_HALTLOWPRIORITY ((uint32_t)0x40000000)
  1504. #define AXBS_CRS_ARB_FIXED ((uint32_t)0x00000000)
  1505. #define AXBS_CRS_ARB_ROUNDROBIN ((uint32_t)0x00010000)
  1506. #define AXBS_CRS_PARK_FIXED ((uint32_t)0x00000000)
  1507. #define AXBS_CRS_PARK_PREVIOUS ((uint32_t)0x00000010)
  1508. #define AXBS_CRS_PARK_NONE ((uint32_t)0x00000020)
  1509. #define AXBS_CRS_PARK(n) ((uint32_t)(((n) & 7) << 0))
  1510. // Peripheral Bridge (AIPS-Lite)
  1511. #define AIPS0_MPRA (*(volatile uint32_t *)0x40000000) // Master Privilege Register A
  1512. #define AIPS0_PACRA (*(volatile uint32_t *)0x40000020) // Peripheral Access Control Register
  1513. #define AIPS0_PACRB (*(volatile uint32_t *)0x40000024) // Peripheral Access Control Register
  1514. #define AIPS0_PACRC (*(volatile uint32_t *)0x40000028) // Peripheral Access Control Register
  1515. #define AIPS0_PACRD (*(volatile uint32_t *)0x4000002C) // Peripheral Access Control Register
  1516. #define AIPS0_PACRE (*(volatile uint32_t *)0x40000040) // Peripheral Access Control Register
  1517. #define AIPS0_PACRF (*(volatile uint32_t *)0x40000044) // Peripheral Access Control Register
  1518. #define AIPS0_PACRG (*(volatile uint32_t *)0x40000048) // Peripheral Access Control Register
  1519. #define AIPS0_PACRH (*(volatile uint32_t *)0x4000004C) // Peripheral Access Control Register
  1520. #define AIPS0_PACRI (*(volatile uint32_t *)0x40000050) // Peripheral Access Control Register
  1521. #define AIPS0_PACRJ (*(volatile uint32_t *)0x40000054) // Peripheral Access Control Register
  1522. #define AIPS0_PACRK (*(volatile uint32_t *)0x40000058) // Peripheral Access Control Register
  1523. #define AIPS0_PACRL (*(volatile uint32_t *)0x4000005C) // Peripheral Access Control Register
  1524. #define AIPS0_PACRM (*(volatile uint32_t *)0x40000060) // Peripheral Access Control Register
  1525. #define AIPS0_PACRN (*(volatile uint32_t *)0x40000064) // Peripheral Access Control Register
  1526. #define AIPS0_PACRO (*(volatile uint32_t *)0x40000068) // Peripheral Access Control Register
  1527. #define AIPS0_PACRP (*(volatile uint32_t *)0x4000006C) // Peripheral Access Control Register
  1528. #define AIPS1_MPRA (*(volatile uint32_t *)0x40080000) // Master Privilege Register A
  1529. #define AIPS1_PACRA (*(volatile uint32_t *)0x40080020) // Peripheral Access Control Register
  1530. #define AIPS1_PACRB (*(volatile uint32_t *)0x40080024) // Peripheral Access Control Register
  1531. #define AIPS1_PACRC (*(volatile uint32_t *)0x40080028) // Peripheral Access Control Register
  1532. #define AIPS1_PACRD (*(volatile uint32_t *)0x4008002C) // Peripheral Access Control Register
  1533. #define AIPS1_PACRE (*(volatile uint32_t *)0x40080040) // Peripheral Access Control Register
  1534. #define AIPS1_PACRF (*(volatile uint32_t *)0x40080044) // Peripheral Access Control Register
  1535. #define AIPS1_PACRG (*(volatile uint32_t *)0x40080048) // Peripheral Access Control Register
  1536. #define AIPS1_PACRH (*(volatile uint32_t *)0x4008004C) // Peripheral Access Control Register
  1537. #define AIPS1_PACRI (*(volatile uint32_t *)0x40080050) // Peripheral Access Control Register
  1538. #define AIPS1_PACRJ (*(volatile uint32_t *)0x40080054) // Peripheral Access Control Register
  1539. #define AIPS1_PACRK (*(volatile uint32_t *)0x40080058) // Peripheral Access Control Register
  1540. #define AIPS1_PACRL (*(volatile uint32_t *)0x4008005C) // Peripheral Access Control Register
  1541. #define AIPS1_PACRM (*(volatile uint32_t *)0x40080060) // Peripheral Access Control Register
  1542. #define AIPS1_PACRN (*(volatile uint32_t *)0x40080064) // Peripheral Access Control Register
  1543. #define AIPS1_PACRO (*(volatile uint32_t *)0x40080068) // Peripheral Access Control Register
  1544. #define AIPS1_PACRP (*(volatile uint32_t *)0x4008006C) // Peripheral Access Control Register
  1545. // Memory Protection Unit (MPU)
  1546. #if defined(HAS_KINETIS_MPU)
  1547. #define MPU_CESR (*(volatile uint32_t *)0x4000D000) // Control/Error Status Register
  1548. #define MPU_EAR0 (*(volatile uint32_t *)0x4000D010) // Error Address Register, slave port 0
  1549. #define MPU_EDR0 (*(volatile uint32_t *)0x4000D014) // Error Detail Register, slave port 0
  1550. #define MPU_EAR1 (*(volatile uint32_t *)0x4000D018) // Error Address Register, slave port 1
  1551. #define MPU_EDR1 (*(volatile uint32_t *)0x4000D01C) // Error Detail Register, slave port 1
  1552. #define MPU_EAR2 (*(volatile uint32_t *)0x4000D020) // Error Address Register, slave port 2
  1553. #define MPU_EDR2 (*(volatile uint32_t *)0x4000D024) // Error Detail Register, slave port 2
  1554. #define MPU_EAR3 (*(volatile uint32_t *)0x4000D028) // Error Address Register, slave port 3
  1555. #define MPU_EDR3 (*(volatile uint32_t *)0x4000D02C) // Error Detail Register, slave port 3
  1556. #define MPU_EAR4 (*(volatile uint32_t *)0x4000D030) // Error Address Register, slave port 4
  1557. #define MPU_EDR4 (*(volatile uint32_t *)0x4000D034) // Error Detail Register, slave port 4
  1558. #define MPU_RGD0_WORD0 (*(volatile uint32_t *)0x4000D400) // Region Descriptor 0, Word 0
  1559. #define MPU_RGD0_WORD1 (*(volatile uint32_t *)0x4000D404) // Region Descriptor 0, Word 1
  1560. #define MPU_RGD0_WORD2 (*(volatile uint32_t *)0x4000D408) // Region Descriptor 0, Word 2
  1561. #define MPU_RGD0_WORD3 (*(volatile uint32_t *)0x4000D40C) // Region Descriptor 0, Word 3
  1562. #define MPU_RGD1_WORD0 (*(volatile uint32_t *)0x4000D410) // Region Descriptor 1, Word 0
  1563. #define MPU_RGD1_WORD1 (*(volatile uint32_t *)0x4000D414) // Region Descriptor 1, Word 1
  1564. #define MPU_RGD1_WORD2 (*(volatile uint32_t *)0x4000D418) // Region Descriptor 1, Word 2
  1565. #define MPU_RGD1_WORD3 (*(volatile uint32_t *)0x4000D41C) // Region Descriptor 1, Word 3
  1566. #define MPU_RGD2_WORD0 (*(volatile uint32_t *)0x4000D420) // Region Descriptor 2, Word 0
  1567. #define MPU_RGD2_WORD1 (*(volatile uint32_t *)0x4000D424) // Region Descriptor 2, Word 1
  1568. #define MPU_RGD2_WORD2 (*(volatile uint32_t *)0x4000D428) // Region Descriptor 2, Word 2
  1569. #define MPU_RGD2_WORD3 (*(volatile uint32_t *)0x4000D42C) // Region Descriptor 2, Word 3
  1570. #define MPU_RGD3_WORD0 (*(volatile uint32_t *)0x4000D430) // Region Descriptor 3, Word 0
  1571. #define MPU_RGD3_WORD1 (*(volatile uint32_t *)0x4000D434) // Region Descriptor 3, Word 1
  1572. #define MPU_RGD3_WORD2 (*(volatile uint32_t *)0x4000D438) // Region Descriptor 3, Word 2
  1573. #define MPU_RGD3_WORD3 (*(volatile uint32_t *)0x4000D43C) // Region Descriptor 3, Word 3
  1574. #define MPU_RGD4_WORD0 (*(volatile uint32_t *)0x4000D440) // Region Descriptor 4, Word 0
  1575. #define MPU_RGD4_WORD1 (*(volatile uint32_t *)0x4000D444) // Region Descriptor 4, Word 1
  1576. #define MPU_RGD4_WORD2 (*(volatile uint32_t *)0x4000D448) // Region Descriptor 4, Word 2
  1577. #define MPU_RGD4_WORD3 (*(volatile uint32_t *)0x4000D44C) // Region Descriptor 4, Word 3
  1578. #define MPU_RGD5_WORD0 (*(volatile uint32_t *)0x4000D450) // Region Descriptor 5, Word 0
  1579. #define MPU_RGD5_WORD1 (*(volatile uint32_t *)0x4000D454) // Region Descriptor 5, Word 1
  1580. #define MPU_RGD5_WORD2 (*(volatile uint32_t *)0x4000D458) // Region Descriptor 5, Word 2
  1581. #define MPU_RGD5_WORD3 (*(volatile uint32_t *)0x4000D45C) // Region Descriptor 5, Word 3
  1582. #define MPU_RGD6_WORD0 (*(volatile uint32_t *)0x4000D460) // Region Descriptor 6, Word 0
  1583. #define MPU_RGD6_WORD1 (*(volatile uint32_t *)0x4000D464) // Region Descriptor 6, Word 1
  1584. #define MPU_RGD6_WORD2 (*(volatile uint32_t *)0x4000D468) // Region Descriptor 6, Word 2
  1585. #define MPU_RGD6_WORD3 (*(volatile uint32_t *)0x4000D46C) // Region Descriptor 6, Word 3
  1586. #define MPU_RGD7_WORD0 (*(volatile uint32_t *)0x4000D470) // Region Descriptor 7, Word 0
  1587. #define MPU_RGD7_WORD1 (*(volatile uint32_t *)0x4000D474) // Region Descriptor 7, Word 1
  1588. #define MPU_RGD7_WORD2 (*(volatile uint32_t *)0x4000D478) // Region Descriptor 7, Word 2
  1589. #define MPU_RGD7_WORD3 (*(volatile uint32_t *)0x4000D47C) // Region Descriptor 7, Word 3
  1590. #define MPU_RGD8_WORD0 (*(volatile uint32_t *)0x4000D480) // Region Descriptor 8, Word 0
  1591. #define MPU_RGD8_WORD1 (*(volatile uint32_t *)0x4000D484) // Region Descriptor 8, Word 1
  1592. #define MPU_RGD8_WORD2 (*(volatile uint32_t *)0x4000D488) // Region Descriptor 8, Word 2
  1593. #define MPU_RGD8_WORD3 (*(volatile uint32_t *)0x4000D48C) // Region Descriptor 8, Word 3
  1594. #define MPU_RGD9_WORD0 (*(volatile uint32_t *)0x4000D490) // Region Descriptor 9, Word 0
  1595. #define MPU_RGD9_WORD1 (*(volatile uint32_t *)0x4000D494) // Region Descriptor 9, Word 1
  1596. #define MPU_RGD9_WORD2 (*(volatile uint32_t *)0x4000D498) // Region Descriptor 9, Word 2
  1597. #define MPU_RGD9_WORD3 (*(volatile uint32_t *)0x4000D49C) // Region Descriptor 9, Word 3
  1598. #define MPU_RGD10_WORD0 (*(volatile uint32_t *)0x4000D4A0) // Region Descriptor 10, Word 0
  1599. #define MPU_RGD10_WORD1 (*(volatile uint32_t *)0x4000D4A4) // Region Descriptor 10, Word 1
  1600. #define MPU_RGD10_WORD2 (*(volatile uint32_t *)0x4000D4A8) // Region Descriptor 10, Word 2
  1601. #define MPU_RGD10_WORD3 (*(volatile uint32_t *)0x4000D4AC) // Region Descriptor 10, Word 3
  1602. #define MPU_RGD11_WORD0 (*(volatile uint32_t *)0x4000D4B0) // Region Descriptor 11, Word 0
  1603. #define MPU_RGD11_WORD1 (*(volatile uint32_t *)0x4000D4B4) // Region Descriptor 11, Word 1
  1604. #define MPU_RGD11_WORD2 (*(volatile uint32_t *)0x4000D4B8) // Region Descriptor 11, Word 2
  1605. #define MPU_RGD11_WORD3 (*(volatile uint32_t *)0x4000D4BC) // Region Descriptor 11, Word 3
  1606. #define MPU_RGDAAC0 (*(volatile uint32_t *)0x4000D800) // Region Descriptor Alternate Access Control 0
  1607. #define MPU_RGDAAC1 (*(volatile uint32_t *)0x4000D804) // Region Descriptor Alternate Access Control 1
  1608. #define MPU_RGDAAC2 (*(volatile uint32_t *)0x4000D808) // Region Descriptor Alternate Access Control 2
  1609. #define MPU_RGDAAC3 (*(volatile uint32_t *)0x4000D80C) // Region Descriptor Alternate Access Control 3
  1610. #define MPU_RGDAAC4 (*(volatile uint32_t *)0x4000D810) // Region Descriptor Alternate Access Control 4
  1611. #define MPU_RGDAAC5 (*(volatile uint32_t *)0x4000D814) // Region Descriptor Alternate Access Control 5
  1612. #define MPU_RGDAAC6 (*(volatile uint32_t *)0x4000D818) // Region Descriptor Alternate Access Control 6
  1613. #define MPU_RGDAAC7 (*(volatile uint32_t *)0x4000D81C) // Region Descriptor Alternate Access Control 7
  1614. #define MPU_RGDAAC8 (*(volatile uint32_t *)0x4000D820) // Region Descriptor Alternate Access Control 8
  1615. #define MPU_RGDAAC9 (*(volatile uint32_t *)0x4000D824) // Region Descriptor Alternate Access Control 9
  1616. #define MPU_RGDAAC10 (*(volatile uint32_t *)0x4000D828) // Region Descriptor Alternate Access Control 10
  1617. #define MPU_RGDAAC11 (*(volatile uint32_t *)0x4000D82C) // Region Descriptor Alternate Access Control 11
  1618. #endif
  1619. // Direct Memory Access Multiplexer (DMAMUX)
  1620. #if DMA_NUM_CHANNELS >= 4
  1621. #define DMAMUX0_CHCFG0 (*(volatile uint8_t *)0x40021000) // Channel Configuration register
  1622. #define DMAMUX0_CHCFG1 (*(volatile uint8_t *)0x40021001) // Channel Configuration register
  1623. #define DMAMUX0_CHCFG2 (*(volatile uint8_t *)0x40021002) // Channel Configuration register
  1624. #define DMAMUX0_CHCFG3 (*(volatile uint8_t *)0x40021003) // Channel Configuration register
  1625. #endif
  1626. #if DMA_NUM_CHANNELS >= 16
  1627. #define DMAMUX0_CHCFG4 (*(volatile uint8_t *)0x40021004) // Channel Configuration register
  1628. #define DMAMUX0_CHCFG5 (*(volatile uint8_t *)0x40021005) // Channel Configuration register
  1629. #define DMAMUX0_CHCFG6 (*(volatile uint8_t *)0x40021006) // Channel Configuration register
  1630. #define DMAMUX0_CHCFG7 (*(volatile uint8_t *)0x40021007) // Channel Configuration register
  1631. #define DMAMUX0_CHCFG8 (*(volatile uint8_t *)0x40021008) // Channel Configuration register
  1632. #define DMAMUX0_CHCFG9 (*(volatile uint8_t *)0x40021009) // Channel Configuration register
  1633. #define DMAMUX0_CHCFG10 (*(volatile uint8_t *)0x4002100A) // Channel Configuration register
  1634. #define DMAMUX0_CHCFG11 (*(volatile uint8_t *)0x4002100B) // Channel Configuration register
  1635. #define DMAMUX0_CHCFG12 (*(volatile uint8_t *)0x4002100C) // Channel Configuration register
  1636. #define DMAMUX0_CHCFG13 (*(volatile uint8_t *)0x4002100D) // Channel Configuration register
  1637. #define DMAMUX0_CHCFG14 (*(volatile uint8_t *)0x4002100E) // Channel Configuration register
  1638. #define DMAMUX0_CHCFG15 (*(volatile uint8_t *)0x4002100F) // Channel Configuration register
  1639. #endif
  1640. #if DMA_NUM_CHANNELS >= 32
  1641. #define DMAMUX0_CHCFG16 (*(volatile uint8_t *)0x40021010) // Channel Configuration register
  1642. #define DMAMUX0_CHCFG17 (*(volatile uint8_t *)0x40021011) // Channel Configuration register
  1643. #define DMAMUX0_CHCFG18 (*(volatile uint8_t *)0x40021012) // Channel Configuration register
  1644. #define DMAMUX0_CHCFG19 (*(volatile uint8_t *)0x40021013) // Channel Configuration register
  1645. #define DMAMUX0_CHCFG20 (*(volatile uint8_t *)0x40021014) // Channel Configuration register
  1646. #define DMAMUX0_CHCFG21 (*(volatile uint8_t *)0x40021015) // Channel Configuration register
  1647. #define DMAMUX0_CHCFG22 (*(volatile uint8_t *)0x40021016) // Channel Configuration register
  1648. #define DMAMUX0_CHCFG23 (*(volatile uint8_t *)0x40021017) // Channel Configuration register
  1649. #define DMAMUX0_CHCFG24 (*(volatile uint8_t *)0x40021018) // Channel Configuration register
  1650. #define DMAMUX0_CHCFG25 (*(volatile uint8_t *)0x40021019) // Channel Configuration register
  1651. #define DMAMUX0_CHCFG26 (*(volatile uint8_t *)0x4002101A) // Channel Configuration register
  1652. #define DMAMUX0_CHCFG27 (*(volatile uint8_t *)0x4002101B) // Channel Configuration register
  1653. #define DMAMUX0_CHCFG28 (*(volatile uint8_t *)0x4002101C) // Channel Configuration register
  1654. #define DMAMUX0_CHCFG29 (*(volatile uint8_t *)0x4002101D) // Channel Configuration register
  1655. #define DMAMUX0_CHCFG30 (*(volatile uint8_t *)0x4002101E) // Channel Configuration register
  1656. #define DMAMUX0_CHCFG31 (*(volatile uint8_t *)0x4002101F) // Channel Configuration register
  1657. #endif
  1658. #define DMAMUX_DISABLE 0
  1659. #define DMAMUX_TRIG 64
  1660. #define DMAMUX_ENABLE 128
  1661. // Direct Memory Access Controller (eDMA)
  1662. #if defined(KINETISK)
  1663. #define DMA_CR (*(volatile uint32_t *)0x40008000) // Control Register
  1664. #define DMA_CR_CX ((uint32_t)(1<<17)) // Cancel Transfer
  1665. #define DMA_CR_ECX ((uint32_t)(1<<16)) // Error Cancel Transfer
  1666. #define DMA_CR_EMLM ((uint32_t)0x80) // Enable Minor Loop Mapping
  1667. #define DMA_CR_CLM ((uint32_t)0x40) // Continuous Link Mode
  1668. #define DMA_CR_HALT ((uint32_t)0x20) // Halt DMA Operations
  1669. #define DMA_CR_HOE ((uint32_t)0x10) // Halt On Error
  1670. #define DMA_CR_ERCA ((uint32_t)0x04) // Enable Round Robin Channel Arbitration
  1671. #define DMA_CR_EDBG ((uint32_t)0x02) // Enable Debug
  1672. #define DMA_ES (*(volatile uint32_t *)0x40008004) // Error Status Register
  1673. #define DMA_ERQ (*(volatile uint32_t *)0x4000800C) // Enable Request Register
  1674. #define DMA_EEI (*(volatile uint32_t *)0x40008014) // Enable Error Interrupt Register
  1675. #define DMA_CEEI (*(volatile uint8_t *)0x40008018) // Clear Enable Error Interrupt Register
  1676. #define DMA_CEEI_CEEI(n) ((uint8_t)(n & 15)<<0) // Clear Enable Error Interrupt
  1677. #define DMA_CEEI_CAEE ((uint8_t)1<<6) // Clear All Enable Error Interrupts
  1678. #define DMA_CEEI_NOP ((uint8_t)1<<7) // NOP
  1679. #define DMA_SEEI (*(volatile uint8_t *)0x40008019) // Set Enable Error Interrupt Register
  1680. #define DMA_SEEI_SEEI(n) ((uint8_t)(n & 15)<<0) // Set Enable Error Interrupt
  1681. #define DMA_SEEI_SAEE ((uint8_t)1<<6) // Set All Enable Error Interrupts
  1682. #define DMA_SEEI_NOP ((uint8_t)1<<7) // NOP
  1683. #define DMA_CERQ (*(volatile uint8_t *)0x4000801A) // Clear Enable Request Register
  1684. #define DMA_CERQ_CERQ(n) ((uint8_t)(n & 15)<<0) // Clear Enable Request
  1685. #define DMA_CERQ_CAER ((uint8_t)1<<6) // Clear All Enable Requests
  1686. #define DMA_CERQ_NOP ((uint8_t)1<<7) // NOP
  1687. #define DMA_SERQ (*(volatile uint8_t *)0x4000801B) // Set Enable Request Register
  1688. #define DMA_SERQ_SERQ(n) ((uint8_t)(n & 15)<<0) // Set Enable Request
  1689. #define DMA_SERQ_SAER ((uint8_t)1<<6) // Set All Enable Requests
  1690. #define DMA_SERQ_NOP ((uint8_t)1<<7) // NOP
  1691. #define DMA_CDNE (*(volatile uint8_t *)0x4000801C) // Clear DONE Status Bit Register
  1692. #define DMA_CDNE_CDNE(n) ((uint8_t)(n & 15)<<0) // Clear Done Bit
  1693. #define DMA_CDNE_CADN ((uint8_t)1<<6) // Clear All Done Bits
  1694. #define DMA_CDNE_NOP ((uint8_t)1<<7) // NOP
  1695. #define DMA_SSRT (*(volatile uint8_t *)0x4000801D) // Set START Bit Register
  1696. #define DMA_SSRT_SSRT(n) ((uint8_t)(n & 15)<<0) // Set Start Bit
  1697. #define DMA_SSRT_SAST ((uint8_t)1<<6) // Set All Start Bits
  1698. #define DMA_SSRT_NOP ((uint8_t)1<<7) // NOP
  1699. #define DMA_CERR (*(volatile uint8_t *)0x4000801E) // Clear Error Register
  1700. #define DMA_CERR_CERR(n) ((uint8_t)(n & 15)<<0) // Clear Error Indicator
  1701. #define DMA_CERR_CAEI ((uint8_t)1<<6) // Clear All Error Indicators
  1702. #define DMA_CERR_NOP ((uint8_t)1<<7) // NOP
  1703. #define DMA_CINT (*(volatile uint8_t *)0x4000801F) // Clear Interrupt Request Register
  1704. #define DMA_CINT_CINT(n) ((uint8_t)(n & 15)<<0) // Clear Interrupt Request
  1705. #define DMA_CINT_CAIR ((uint8_t)1<<6) // Clear All Interrupt Requests
  1706. #define DMA_CINT_NOP ((uint8_t)1<<7) // NOP
  1707. #define DMA_INT (*(volatile uint32_t *)0x40008024) // Interrupt Request Register
  1708. #define DMA_ERR (*(volatile uint32_t *)0x4000802C) // Error Register
  1709. #define DMA_HRS (*(volatile uint32_t *)0x40008034) // Hardware Request Status Register
  1710. #if DMA_NUM_CHANNELS >= 4
  1711. #define DMA_ERQ_ERQ0 ((uint32_t)1<<0) // Enable DMA Request 0
  1712. #define DMA_ERQ_ERQ1 ((uint32_t)1<<1) // Enable DMA Request 1
  1713. #define DMA_ERQ_ERQ2 ((uint32_t)1<<2) // Enable DMA Request 2
  1714. #define DMA_ERQ_ERQ3 ((uint32_t)1<<3) // Enable DMA Request 3
  1715. #define DMA_INT_INT0 ((uint32_t)1<<0) // Interrupt Request 0
  1716. #define DMA_INT_INT1 ((uint32_t)1<<1) // Interrupt Request 1
  1717. #define DMA_INT_INT2 ((uint32_t)1<<2) // Interrupt Request 2
  1718. #define DMA_INT_INT3 ((uint32_t)1<<3) // Interrupt Request 3
  1719. #define DMA_ERR_ERR0 ((uint32_t)1<<0) // Error in Channel 0
  1720. #define DMA_ERR_ERR1 ((uint32_t)1<<1) // Error in Channel 1
  1721. #define DMA_ERR_ERR2 ((uint32_t)1<<2) // Error in Channel 2
  1722. #define DMA_ERR_ERR3 ((uint32_t)1<<3) // Error in Channel 3
  1723. #define DMA_HRS_HRS0 ((uint32_t)1<<0) // Hardware Request Status Channel 0
  1724. #define DMA_HRS_HRS1 ((uint32_t)1<<1) // Hardware Request Status Channel 1
  1725. #define DMA_HRS_HRS2 ((uint32_t)1<<2) // Hardware Request Status Channel 2
  1726. #define DMA_HRS_HRS3 ((uint32_t)1<<3) // Hardware Request Status Channel 3
  1727. #endif
  1728. #if DMA_NUM_CHANNELS >= 16
  1729. #define DMA_ERQ_ERQ4 ((uint32_t)1<<4) // Enable DMA Request 4
  1730. #define DMA_ERQ_ERQ5 ((uint32_t)1<<5) // Enable DMA Request 5
  1731. #define DMA_ERQ_ERQ6 ((uint32_t)1<<6) // Enable DMA Request 6
  1732. #define DMA_ERQ_ERQ7 ((uint32_t)1<<7) // Enable DMA Request 7
  1733. #define DMA_ERQ_ERQ8 ((uint32_t)1<<8) // Enable DMA Request 8
  1734. #define DMA_ERQ_ERQ9 ((uint32_t)1<<9) // Enable DMA Request 9
  1735. #define DMA_ERQ_ERQ10 ((uint32_t)1<<10) // Enable DMA Request 10
  1736. #define DMA_ERQ_ERQ11 ((uint32_t)1<<11) // Enable DMA Request 11
  1737. #define DMA_ERQ_ERQ12 ((uint32_t)1<<12) // Enable DMA Request 12
  1738. #define DMA_ERQ_ERQ13 ((uint32_t)1<<13) // Enable DMA Request 13
  1739. #define DMA_ERQ_ERQ14 ((uint32_t)1<<14) // Enable DMA Request 14
  1740. #define DMA_ERQ_ERQ15 ((uint32_t)1<<15) // Enable DMA Request 15
  1741. #define DMA_INT_INT4 ((uint32_t)1<<4) // Interrupt Request 4
  1742. #define DMA_INT_INT5 ((uint32_t)1<<5) // Interrupt Request 5
  1743. #define DMA_INT_INT6 ((uint32_t)1<<6) // Interrupt Request 6
  1744. #define DMA_INT_INT7 ((uint32_t)1<<7) // Interrupt Request 7
  1745. #define DMA_INT_INT8 ((uint32_t)1<<8) // Interrupt Request 8
  1746. #define DMA_INT_INT9 ((uint32_t)1<<9) // Interrupt Request 9
  1747. #define DMA_INT_INT10 ((uint32_t)1<<10) // Interrupt Request 10
  1748. #define DMA_INT_INT11 ((uint32_t)1<<11) // Interrupt Request 11
  1749. #define DMA_INT_INT12 ((uint32_t)1<<12) // Interrupt Request 12
  1750. #define DMA_INT_INT13 ((uint32_t)1<<13) // Interrupt Request 13
  1751. #define DMA_INT_INT14 ((uint32_t)1<<14) // Interrupt Request 14
  1752. #define DMA_INT_INT15 ((uint32_t)1<<15) // Interrupt Request 15
  1753. #define DMA_ERR_ERR4 ((uint32_t)1<<4) // Error in Channel 4
  1754. #define DMA_ERR_ERR5 ((uint32_t)1<<5) // Error in Channel 5
  1755. #define DMA_ERR_ERR6 ((uint32_t)1<<6) // Error in Channel 6
  1756. #define DMA_ERR_ERR7 ((uint32_t)1<<7) // Error in Channel 7
  1757. #define DMA_ERR_ERR8 ((uint32_t)1<<8) // Error in Channel 8
  1758. #define DMA_ERR_ERR9 ((uint32_t)1<<9) // Error in Channel 9
  1759. #define DMA_ERR_ERR10 ((uint32_t)1<<10) // Error in Channel 10
  1760. #define DMA_ERR_ERR11 ((uint32_t)1<<11) // Error in Channel 11
  1761. #define DMA_ERR_ERR12 ((uint32_t)1<<12) // Error in Channel 12
  1762. #define DMA_ERR_ERR13 ((uint32_t)1<<13) // Error in Channel 13
  1763. #define DMA_ERR_ERR14 ((uint32_t)1<<14) // Error in Channel 14
  1764. #define DMA_ERR_ERR15 ((uint32_t)1<<15) // Error in Channel 15
  1765. #define DMA_HRS_HRS4 ((uint32_t)1<<4) // Hardware Request Status Channel 4
  1766. #define DMA_HRS_HRS5 ((uint32_t)1<<5) // Hardware Request Status Channel 5
  1767. #define DMA_HRS_HRS6 ((uint32_t)1<<6) // Hardware Request Status Channel 6
  1768. #define DMA_HRS_HRS7 ((uint32_t)1<<7) // Hardware Request Status Channel 7
  1769. #define DMA_HRS_HRS8 ((uint32_t)1<<8) // Hardware Request Status Channel 8
  1770. #define DMA_HRS_HRS9 ((uint32_t)1<<9) // Hardware Request Status Channel 9
  1771. #define DMA_HRS_HRS10 ((uint32_t)1<<10) // Hardware Request Status Channel 10
  1772. #define DMA_HRS_HRS11 ((uint32_t)1<<11) // Hardware Request Status Channel 11
  1773. #define DMA_HRS_HRS12 ((uint32_t)1<<12) // Hardware Request Status Channel 12
  1774. #define DMA_HRS_HRS13 ((uint32_t)1<<13) // Hardware Request Status Channel 13
  1775. #define DMA_HRS_HRS14 ((uint32_t)1<<14) // Hardware Request Status Channel 14
  1776. #define DMA_HRS_HRS15 ((uint32_t)1<<15) // Hardware Request Status Channel 15
  1777. #endif
  1778. #if DMA_NUM_CHANNELS >= 32
  1779. #define DMA_ERQ_ERQ16 ((uint32_t)1<<16) // Enable DMA Request 16
  1780. #define DMA_ERQ_ERQ17 ((uint32_t)1<<17) // Enable DMA Request 17
  1781. #define DMA_ERQ_ERQ18 ((uint32_t)1<<18) // Enable DMA Request 18
  1782. #define DMA_ERQ_ERQ19 ((uint32_t)1<<19) // Enable DMA Request 19
  1783. #define DMA_ERQ_ERQ20 ((uint32_t)1<<20) // Enable DMA Request 20
  1784. #define DMA_ERQ_ERQ21 ((uint32_t)1<<21) // Enable DMA Request 21
  1785. #define DMA_ERQ_ERQ22 ((uint32_t)1<<22) // Enable DMA Request 22
  1786. #define DMA_ERQ_ERQ23 ((uint32_t)1<<23) // Enable DMA Request 23
  1787. #define DMA_ERQ_ERQ24 ((uint32_t)1<<24) // Enable DMA Request 24
  1788. #define DMA_ERQ_ERQ25 ((uint32_t)1<<25) // Enable DMA Request 25
  1789. #define DMA_ERQ_ERQ26 ((uint32_t)1<<26) // Enable DMA Request 26
  1790. #define DMA_ERQ_ERQ27 ((uint32_t)1<<27) // Enable DMA Request 27
  1791. #define DMA_ERQ_ERQ28 ((uint32_t)1<<28) // Enable DMA Request 28
  1792. #define DMA_ERQ_ERQ29 ((uint32_t)1<<29) // Enable DMA Request 29
  1793. #define DMA_ERQ_ERQ30 ((uint32_t)1<<30) // Enable DMA Request 30
  1794. #define DMA_ERQ_ERQ31 ((uint32_t)1<<31) // Enable DMA Request 31
  1795. #define DMA_INT_INT16 ((uint32_t)1<<16) // Interrupt Request 16
  1796. #define DMA_INT_INT17 ((uint32_t)1<<17) // Interrupt Request 17
  1797. #define DMA_INT_INT18 ((uint32_t)1<<18) // Interrupt Request 18
  1798. #define DMA_INT_INT19 ((uint32_t)1<<19) // Interrupt Request 19
  1799. #define DMA_INT_INT20 ((uint32_t)1<<20) // Interrupt Request 20
  1800. #define DMA_INT_INT21 ((uint32_t)1<<21) // Interrupt Request 21
  1801. #define DMA_INT_INT22 ((uint32_t)1<<22) // Interrupt Request 22
  1802. #define DMA_INT_INT23 ((uint32_t)1<<23) // Interrupt Request 23
  1803. #define DMA_INT_INT24 ((uint32_t)1<<24) // Interrupt Request 24
  1804. #define DMA_INT_INT25 ((uint32_t)1<<25) // Interrupt Request 25
  1805. #define DMA_INT_INT26 ((uint32_t)1<<26) // Interrupt Request 26
  1806. #define DMA_INT_INT27 ((uint32_t)1<<27) // Interrupt Request 27
  1807. #define DMA_INT_INT28 ((uint32_t)1<<28) // Interrupt Request 28
  1808. #define DMA_INT_INT29 ((uint32_t)1<<29) // Interrupt Request 29
  1809. #define DMA_INT_INT30 ((uint32_t)1<<30) // Interrupt Request 30
  1810. #define DMA_INT_INT31 ((uint32_t)1<<31) // Interrupt Request 31
  1811. #define DMA_ERR_ERR16 ((uint32_t)1<<16) // Error in Channel 16
  1812. #define DMA_ERR_ERR17 ((uint32_t)1<<17) // Error in Channel 17
  1813. #define DMA_ERR_ERR18 ((uint32_t)1<<18) // Error in Channel 18
  1814. #define DMA_ERR_ERR19 ((uint32_t)1<<19) // Error in Channel 19
  1815. #define DMA_ERR_ERR20 ((uint32_t)1<<20) // Error in Channel 20
  1816. #define DMA_ERR_ERR21 ((uint32_t)1<<21) // Error in Channel 21
  1817. #define DMA_ERR_ERR22 ((uint32_t)1<<22) // Error in Channel 22
  1818. #define DMA_ERR_ERR23 ((uint32_t)1<<23) // Error in Channel 23
  1819. #define DMA_ERR_ERR24 ((uint32_t)1<<24) // Error in Channel 24
  1820. #define DMA_ERR_ERR25 ((uint32_t)1<<25) // Error in Channel 25
  1821. #define DMA_ERR_ERR26 ((uint32_t)1<<26) // Error in Channel 26
  1822. #define DMA_ERR_ERR27 ((uint32_t)1<<27) // Error in Channel 27
  1823. #define DMA_ERR_ERR28 ((uint32_t)1<<28) // Error in Channel 28
  1824. #define DMA_ERR_ERR29 ((uint32_t)1<<29) // Error in Channel 29
  1825. #define DMA_ERR_ERR30 ((uint32_t)1<<30) // Error in Channel 30
  1826. #define DMA_ERR_ERR31 ((uint32_t)1<<31) // Error in Channel 31
  1827. #define DMA_HRS_HRS16 ((uint32_t)1<<16) // Hardware Request Status Channel 16
  1828. #define DMA_HRS_HRS17 ((uint32_t)1<<17) // Hardware Request Status Channel 17
  1829. #define DMA_HRS_HRS18 ((uint32_t)1<<18) // Hardware Request Status Channel 18
  1830. #define DMA_HRS_HRS19 ((uint32_t)1<<19) // Hardware Request Status Channel 19
  1831. #define DMA_HRS_HRS20 ((uint32_t)1<<20) // Hardware Request Status Channel 20
  1832. #define DMA_HRS_HRS21 ((uint32_t)1<<21) // Hardware Request Status Channel 21
  1833. #define DMA_HRS_HRS22 ((uint32_t)1<<22) // Hardware Request Status Channel 22
  1834. #define DMA_HRS_HRS23 ((uint32_t)1<<23) // Hardware Request Status Channel 23
  1835. #define DMA_HRS_HRS24 ((uint32_t)1<<24) // Hardware Request Status Channel 24
  1836. #define DMA_HRS_HRS25 ((uint32_t)1<<25) // Hardware Request Status Channel 25
  1837. #define DMA_HRS_HRS26 ((uint32_t)1<<26) // Hardware Request Status Channel 26
  1838. #define DMA_HRS_HRS27 ((uint32_t)1<<27) // Hardware Request Status Channel 27
  1839. #define DMA_HRS_HRS28 ((uint32_t)1<<28) // Hardware Request Status Channel 28
  1840. #define DMA_HRS_HRS29 ((uint32_t)1<<29) // Hardware Request Status Channel 29
  1841. #define DMA_HRS_HRS30 ((uint32_t)1<<30) // Hardware Request Status Channel 30
  1842. #define DMA_HRS_HRS31 ((uint32_t)1<<31) // Hardware Request Status Channel 31
  1843. #endif
  1844. #if DMA_NUM_CHANNELS >= 4
  1845. #define DMA_DCHPRI3 (*(volatile uint8_t *)0x40008100) // Channel n Priority Register
  1846. #define DMA_DCHPRI2 (*(volatile uint8_t *)0x40008101) // Channel n Priority Register
  1847. #define DMA_DCHPRI1 (*(volatile uint8_t *)0x40008102) // Channel n Priority Register
  1848. #define DMA_DCHPRI0 (*(volatile uint8_t *)0x40008103) // Channel n Priority Register
  1849. #endif
  1850. #define DMA_DCHPRI_CHPRI(n) ((uint8_t)(n & 15)<<0) // Channel Arbitration Priority
  1851. #define DMA_DCHPRI_DPA ((uint8_t)1<<6) // Disable PreEmpt Ability
  1852. #define DMA_DCHPRI_ECP ((uint8_t)1<<7) // Enable PreEmption
  1853. #if DMA_NUM_CHANNELS >= 16
  1854. #define DMA_DCHPRI7 (*(volatile uint8_t *)0x40008104) // Channel n Priority Register
  1855. #define DMA_DCHPRI6 (*(volatile uint8_t *)0x40008105) // Channel n Priority Register
  1856. #define DMA_DCHPRI5 (*(volatile uint8_t *)0x40008106) // Channel n Priority Register
  1857. #define DMA_DCHPRI4 (*(volatile uint8_t *)0x40008107) // Channel n Priority Register
  1858. #define DMA_DCHPRI11 (*(volatile uint8_t *)0x40008108) // Channel n Priority Register
  1859. #define DMA_DCHPRI10 (*(volatile uint8_t *)0x40008109) // Channel n Priority Register
  1860. #define DMA_DCHPRI9 (*(volatile uint8_t *)0x4000810A) // Channel n Priority Register
  1861. #define DMA_DCHPRI8 (*(volatile uint8_t *)0x4000810B) // Channel n Priority Register
  1862. #define DMA_DCHPRI15 (*(volatile uint8_t *)0x4000810C) // Channel n Priority Register
  1863. #define DMA_DCHPRI14 (*(volatile uint8_t *)0x4000810D) // Channel n Priority Register
  1864. #define DMA_DCHPRI13 (*(volatile uint8_t *)0x4000810E) // Channel n Priority Register
  1865. #define DMA_DCHPRI12 (*(volatile uint8_t *)0x4000810F) // Channel n Priority Register
  1866. #endif
  1867. #if DMA_NUM_CHANNELS >= 32
  1868. #define DMA_DCHPRI19 (*(volatile uint8_t *)0x40008110) // Channel n Priority Register
  1869. #define DMA_DCHPRI18 (*(volatile uint8_t *)0x40008111) // Channel n Priority Register
  1870. #define DMA_DCHPRI17 (*(volatile uint8_t *)0x40008112) // Channel n Priority Register
  1871. #define DMA_DCHPRI16 (*(volatile uint8_t *)0x40008113) // Channel n Priority Register
  1872. #define DMA_DCHPRI23 (*(volatile uint8_t *)0x40008114) // Channel n Priority Register
  1873. #define DMA_DCHPRI22 (*(volatile uint8_t *)0x40008115) // Channel n Priority Register
  1874. #define DMA_DCHPRI21 (*(volatile uint8_t *)0x40008116) // Channel n Priority Register
  1875. #define DMA_DCHPRI20 (*(volatile uint8_t *)0x40008117) // Channel n Priority Register
  1876. #define DMA_DCHPRI27 (*(volatile uint8_t *)0x40008118) // Channel n Priority Register
  1877. #define DMA_DCHPRI26 (*(volatile uint8_t *)0x40008119) // Channel n Priority Register
  1878. #define DMA_DCHPRI25 (*(volatile uint8_t *)0x4000811A) // Channel n Priority Register
  1879. #define DMA_DCHPRI24 (*(volatile uint8_t *)0x4000811B) // Channel n Priority Register
  1880. #define DMA_DCHPRI31 (*(volatile uint8_t *)0x4000811C) // Channel n Priority Register
  1881. #define DMA_DCHPRI30 (*(volatile uint8_t *)0x4000811D) // Channel n Priority Register
  1882. #define DMA_DCHPRI29 (*(volatile uint8_t *)0x4000811E) // Channel n Priority Register
  1883. #define DMA_DCHPRI28 (*(volatile uint8_t *)0x4000811F) // Channel n Priority Register
  1884. #define DMA_CR_GRP0PRI ((uint32_t)0x100)
  1885. #define DMA_CR_GRP1PRI ((uint32_t)0x400)
  1886. #endif
  1887. #define DMA_TCD_ATTR_SMOD(n) (((n) & 0x1F) << 11)
  1888. #define DMA_TCD_ATTR_SSIZE(n) (((n) & 0x7) << 8)
  1889. #define DMA_TCD_ATTR_DMOD(n) (((n) & 0x1F) << 3)
  1890. #define DMA_TCD_ATTR_DSIZE(n) (((n) & 0x7) << 0)
  1891. #define DMA_TCD_ATTR_SIZE_8BIT 0
  1892. #define DMA_TCD_ATTR_SIZE_16BIT 1
  1893. #define DMA_TCD_ATTR_SIZE_32BIT 2
  1894. #define DMA_TCD_ATTR_SIZE_16BYTE 4
  1895. #define DMA_TCD_ATTR_SIZE_32BYTE 5 // caution: this might not be supported in newer chips?
  1896. #define DMA_TCD_CSR_BWC(n) (((n) & 0x3) << 14)
  1897. #define DMA_TCD_CSR_BWC_MASK 0xC000
  1898. #define DMA_TCD_CSR_MAJORLINKCH(n) (((n) & 0xF) << 8)
  1899. #define DMA_TCD_CSR_MAJORLINKCH_MASK 0x0F00
  1900. #define DMA_TCD_CSR_DONE 0x0080
  1901. #define DMA_TCD_CSR_ACTIVE 0x0040
  1902. #define DMA_TCD_CSR_MAJORELINK 0x0020
  1903. #define DMA_TCD_CSR_ESG 0x0010
  1904. #define DMA_TCD_CSR_DREQ 0x0008
  1905. #define DMA_TCD_CSR_INTHALF 0x0004
  1906. #define DMA_TCD_CSR_INTMAJOR 0x0002
  1907. #define DMA_TCD_CSR_START 0x0001
  1908. #define DMA_TCD_CITER_MASK ((uint16_t)0x7FFF) // Loop count mask
  1909. #define DMA_TCD_CITER_ELINK ((uint16_t)1<<15) // Enable channel linking on minor-loop complete
  1910. #define DMA_TCD_BITER_MASK ((uint16_t)0x7FFF) // Loop count mask
  1911. #define DMA_TCD_BITER_ELINK ((uint16_t)1<<15) // Enable channel linking on minor-loop complete
  1912. #define DMA_TCD_BITER_ELINKYES_ELINK 0x8000
  1913. #define DMA_TCD_BITER_ELINKYES_LINKCH(n) (((n) & 0xF) << 9)
  1914. #define DMA_TCD_BITER_ELINKYES_LINKCH_MASK 0x1E00
  1915. #define DMA_TCD_BITER_ELINKYES_BITER(n) (((n) & 0x1FF) << 0)
  1916. #define DMA_TCD_BITER_ELINKYES_BITER_MASK 0x01FF
  1917. #define DMA_TCD_CITER_ELINKYES_ELINK 0x8000
  1918. #define DMA_TCD_CITER_ELINKYES_LINKCH(n) (((n) & 0xF) << 9)
  1919. #define DMA_TCD_CITER_ELINKYES_LINKCH_MASK 0x1E00
  1920. #define DMA_TCD_CITER_ELINKYES_CITER(n) (((n) & 0x1FF) << 0)
  1921. #define DMA_TCD_CITER_ELINKYES_CITER_MASK 0x01FF
  1922. #define DMA_TCD_NBYTES_SMLOE ((uint32_t)1<<31) // Source Minor Loop Offset Enable
  1923. #define DMA_TCD_NBYTES_DMLOE ((uint32_t)1<<30) // Destination Minor Loop Offset Enable
  1924. #define DMA_TCD_NBYTES_MLOFFNO_NBYTES(n) ((uint32_t)((n) & 0x3FFFFFFF)) // NBytes transfer count when minor loop disabled
  1925. #define DMA_TCD_NBYTES_MLOFFYES_NBYTES(n) ((uint32_t)((n) & 0x1F)) // NBytes transfer count when minor loop enabled
  1926. #define DMA_TCD_NBYTES_MLOFFYES_MLOFF(n) ((uint32_t)((n) & 0xFFFFF)<<10) // Minor loop offset
  1927. #if DMA_NUM_CHANNELS >= 4
  1928. #define DMA_TCD0_SADDR (*(volatile const void * volatile *)0x40009000) // TCD Source Address
  1929. #define DMA_TCD0_SOFF (*(volatile int16_t *)0x40009004) // TCD Signed Source Address Offset
  1930. #define DMA_TCD0_ATTR (*(volatile uint16_t *)0x40009006) // TCD Transfer Attributes
  1931. #define DMA_TCD0_NBYTES_MLNO (*(volatile uint32_t *)0x40009008) // TCD Minor Byte Count (Minor Loop Disabled)
  1932. #define DMA_TCD0_NBYTES_MLOFFNO (*(volatile uint32_t *)0x40009008) // TCD Signed Minor Loop Offset (Minor Loop Enabled and Offset Disabled)
  1933. #define DMA_TCD0_NBYTES_MLOFFYES (*(volatile uint32_t *)0x40009008) // TCD Signed Minor Loop Offset (Minor Loop and Offset Enabled)
  1934. #define DMA_TCD0_SLAST (*(volatile int32_t *)0x4000900C) // TCD Last Source Address Adjustment
  1935. #define DMA_TCD0_DADDR (*(volatile void * volatile *)0x40009010) // TCD Destination Address
  1936. #define DMA_TCD0_DOFF (*(volatile int16_t *)0x40009014) // TCD Signed Destination Address Offset
  1937. #define DMA_TCD0_CITER_ELINKYES (*(volatile uint16_t *)0x40009016) // TCD Current Minor Loop Link, Major Loop Count, Channel Linking Enabled
  1938. #define DMA_TCD0_CITER_ELINKNO (*(volatile uint16_t *)0x40009016) // ??
  1939. #define DMA_TCD0_DLASTSGA (*(volatile int32_t *)0x40009018) // TCD Last Destination Address Adjustment/Scatter Gather Address
  1940. #define DMA_TCD0_CSR (*(volatile uint16_t *)0x4000901C) // TCD Control and Status
  1941. #define DMA_TCD0_BITER_ELINKYES (*(volatile uint16_t *)0x4000901E) // TCD Beginning Minor Loop Link, Major Loop Count, Channel Linking Enabled
  1942. #define DMA_TCD0_BITER_ELINKNO (*(volatile uint16_t *)0x4000901E) // TCD Beginning Minor Loop Link, Major Loop Count, Channel Linking Disabled
  1943. #define DMA_TCD1_SADDR (*(volatile const void * volatile *)0x40009020) // TCD Source Address
  1944. #define DMA_TCD1_SOFF (*(volatile int16_t *)0x40009024) // TCD Signed Source Address Offset
  1945. #define DMA_TCD1_ATTR (*(volatile uint16_t *)0x40009026) // TCD Transfer Attributes
  1946. #define DMA_TCD1_NBYTES_MLNO (*(volatile uint32_t *)0x40009028) // TCD Minor Byte Count, Minor Loop Disabled
  1947. #define DMA_TCD1_NBYTES_MLOFFNO (*(volatile uint32_t *)0x40009028) // TCD Signed Minor Loop Offset, Minor Loop Enabled and Offset Disabled
  1948. #define DMA_TCD1_NBYTES_MLOFFYES (*(volatile uint32_t *)0x40009028) // TCD Signed Minor Loop Offset, Minor Loop and Offset Enabled
  1949. #define DMA_TCD1_SLAST (*(volatile int32_t *)0x4000902C) // TCD Last Source Address Adjustment
  1950. #define DMA_TCD1_DADDR (*(volatile void * volatile *)0x40009030) // TCD Destination Address
  1951. #define DMA_TCD1_DOFF (*(volatile int16_t *)0x40009034) // TCD Signed Destination Address Offset
  1952. #define DMA_TCD1_CITER_ELINKYES (*(volatile uint16_t *)0x40009036) // TCD Current Minor Loop Link, Major Loop Count, Channel Linking Enabled
  1953. #define DMA_TCD1_CITER_ELINKNO (*(volatile uint16_t *)0x40009036) // ??
  1954. #define DMA_TCD1_DLASTSGA (*(volatile int32_t *)0x40009038) // TCD Last Destination Address Adjustment/Scatter Gather Address
  1955. #define DMA_TCD1_CSR (*(volatile uint16_t *)0x4000903C) // TCD Control and Status
  1956. #define DMA_TCD1_BITER_ELINKYES (*(volatile uint16_t *)0x4000903E) // TCD Beginning Minor Loop Link, Major Loop Count Channel Linking Enabled
  1957. #define DMA_TCD1_BITER_ELINKNO (*(volatile uint16_t *)0x4000903E) // TCD Beginning Minor Loop Link, Major Loop Count, Channel Linking Disabled
  1958. #define DMA_TCD2_SADDR (*(volatile const void * volatile *)0x40009040) // TCD Source Address
  1959. #define DMA_TCD2_SOFF (*(volatile int16_t *)0x40009044) // TCD Signed Source Address Offset
  1960. #define DMA_TCD2_ATTR (*(volatile uint16_t *)0x40009046) // TCD Transfer Attributes
  1961. #define DMA_TCD2_NBYTES_MLNO (*(volatile uint32_t *)0x40009048) // TCD Minor Byte Count, Minor Loop Disabled
  1962. #define DMA_TCD2_NBYTES_MLOFFNO (*(volatile uint32_t *)0x40009048) // TCD Signed Minor Loop Offset, Minor Loop Enabled and Offset Disabled
  1963. #define DMA_TCD2_NBYTES_MLOFFYES (*(volatile uint32_t *)0x40009048) // TCD Signed Minor Loop Offset, Minor Loop and Offset Enabled
  1964. #define DMA_TCD2_SLAST (*(volatile int32_t *)0x4000904C) // TCD Last Source Address Adjustment
  1965. #define DMA_TCD2_DADDR (*(volatile void * volatile *)0x40009050) // TCD Destination Address
  1966. #define DMA_TCD2_DOFF (*(volatile int16_t *)0x40009054) // TCD Signed Destination Address Offset
  1967. #define DMA_TCD2_CITER_ELINKYES (*(volatile uint16_t *)0x40009056) // TCD Current Minor Loop Link, Major Loop Count, Channel Linking Enabled
  1968. #define DMA_TCD2_CITER_ELINKNO (*(volatile uint16_t *)0x40009056) // ??
  1969. #define DMA_TCD2_DLASTSGA (*(volatile int32_t *)0x40009058) // TCD Last Destination Address Adjustment/Scatter Gather Address
  1970. #define DMA_TCD2_CSR (*(volatile uint16_t *)0x4000905C) // TCD Control and Status
  1971. #define DMA_TCD2_BITER_ELINKYES (*(volatile uint16_t *)0x4000905E) // TCD Beginning Minor Loop Link, Major Loop Count, Channel Linking Enabled
  1972. #define DMA_TCD2_BITER_ELINKNO (*(volatile uint16_t *)0x4000905E) // TCD Beginning Minor Loop Link, Major Loop Count, Channel Linking Disabled
  1973. #define DMA_TCD3_SADDR (*(volatile const void * volatile *)0x40009060) // TCD Source Address
  1974. #define DMA_TCD3_SOFF (*(volatile int16_t *)0x40009064) // TCD Signed Source Address Offset
  1975. #define DMA_TCD3_ATTR (*(volatile uint16_t *)0x40009066) // TCD Transfer Attributes
  1976. #define DMA_TCD3_NBYTES_MLNO (*(volatile uint32_t *)0x40009068) // TCD Minor Byte Count, Minor Loop Disabled
  1977. #define DMA_TCD3_NBYTES_MLOFFNO (*(volatile uint32_t *)0x40009068) // TCD Signed Minor Loop Offset, Minor Loop Enabled and Offset Disabled
  1978. #define DMA_TCD3_NBYTES_MLOFFYES (*(volatile uint32_t *)0x40009068) // TCD Signed Minor Loop Offset, Minor Loop and Offset Enabled
  1979. #define DMA_TCD3_SLAST (*(volatile int32_t *)0x4000906C) // TCD Last Source Address Adjustment
  1980. #define DMA_TCD3_DADDR (*(volatile void * volatile *)0x40009070) // TCD Destination Address
  1981. #define DMA_TCD3_DOFF (*(volatile int16_t *)0x40009074) // TCD Signed Destination Address Offset
  1982. #define DMA_TCD3_CITER_ELINKYES (*(volatile uint16_t *)0x40009076) // TCD Current Minor Loop Link, Major Loop Count, Channel Linking Enabled
  1983. #define DMA_TCD3_CITER_ELINKNO (*(volatile uint16_t *)0x40009076) // ??
  1984. #define DMA_TCD3_DLASTSGA (*(volatile int32_t *)0x40009078) // TCD Last Destination Address Adjustment/Scatter Gather Address
  1985. #define DMA_TCD3_CSR (*(volatile uint16_t *)0x4000907C) // TCD Control and Status
  1986. #define DMA_TCD3_BITER_ELINKYES (*(volatile uint16_t *)0x4000907E) // TCD Beginning Minor Loop Link, Major Loop Count ,Channel Linking Enabled
  1987. #define DMA_TCD3_BITER_ELINKNO (*(volatile uint16_t *)0x4000907E) // TCD Beginning Minor Loop Link, Major Loop Count ,Channel Linking Disabled
  1988. #define DMA_TCD4_SADDR (*(volatile const void * volatile *)0x40009080) // TCD Source Addr
  1989. #define DMA_TCD4_SOFF (*(volatile int16_t *)0x40009084) // TCD Signed Source Address Offset
  1990. #define DMA_TCD4_ATTR (*(volatile uint16_t *)0x40009086) // TCD Transfer Attributes
  1991. #define DMA_TCD4_NBYTES_MLNO (*(volatile uint32_t *)0x40009088) // TCD Minor Byte Count
  1992. #define DMA_TCD4_NBYTES_MLOFFNO (*(volatile uint32_t *)0x40009088) // TCD Signed Minor Loop Offset
  1993. #define DMA_TCD4_NBYTES_MLOFFYES (*(volatile uint32_t *)0x40009088) // TCD Signed Minor Loop Offset
  1994. #define DMA_TCD4_SLAST (*(volatile int32_t *)0x4000908C) // TCD Last Source Addr Adj.
  1995. #define DMA_TCD4_DADDR (*(volatile void * volatile *)0x40009090) // TCD Destination Address
  1996. #define DMA_TCD4_DOFF (*(volatile int16_t *)0x40009094) // TCD Signed Dest Address Offset
  1997. #define DMA_TCD4_CITER_ELINKYES (*(volatile uint16_t *)0x40009096) // TCD Current Minor Loop Link
  1998. #define DMA_TCD4_CITER_ELINKNO (*(volatile uint16_t *)0x40009096) // ??
  1999. #define DMA_TCD4_DLASTSGA (*(volatile int32_t *)0x40009098) // TCD Last Destination Addr Adj
  2000. #define DMA_TCD4_CSR (*(volatile uint16_t *)0x4000909C) // TCD Control and Status
  2001. #define DMA_TCD4_BITER_ELINKYES (*(volatile uint16_t *)0x4000909E) // TCD Beginning Minor Loop Link
  2002. #define DMA_TCD4_BITER_ELINKNO (*(volatile uint16_t *)0x4000909E) // TCD Beginning Minor Loop Link
  2003. #endif
  2004. #if DMA_NUM_CHANNELS >= 16
  2005. #define DMA_TCD5_SADDR (*(volatile const void * volatile *)0x400090A0) // TCD Source Addr
  2006. #define DMA_TCD5_SOFF (*(volatile int16_t *)0x400090A4) // TCD Signed Source Address Offset
  2007. #define DMA_TCD5_ATTR (*(volatile uint16_t *)0x400090A6) // TCD Transfer Attributes
  2008. #define DMA_TCD5_NBYTES_MLNO (*(volatile uint32_t *)0x400090A8) // TCD Minor Byte Count
  2009. #define DMA_TCD5_NBYTES_MLOFFNO (*(volatile uint32_t *)0x400090A8) // TCD Signed Minor Loop Offset
  2010. #define DMA_TCD5_NBYTES_MLOFFYES (*(volatile uint32_t *)0x400090A8) // TCD Signed Minor Loop Offset
  2011. #define DMA_TCD5_SLAST (*(volatile int32_t *)0x400090AC) // TCD Last Source Addr Adj.
  2012. #define DMA_TCD5_DADDR (*(volatile void * volatile *)0x400090B0) // TCD Destination Address
  2013. #define DMA_TCD5_DOFF (*(volatile int16_t *)0x400090B4) // TCD Signed Dest Address Offset
  2014. #define DMA_TCD5_CITER_ELINKYES (*(volatile uint16_t *)0x400090B6) // TCD Current Minor Loop Link
  2015. #define DMA_TCD5_CITER_ELINKNO (*(volatile uint16_t *)0x400090B6) // ??
  2016. #define DMA_TCD5_DLASTSGA (*(volatile int32_t *)0x400090B8) // TCD Last Destination Addr Adj
  2017. #define DMA_TCD5_CSR (*(volatile uint16_t *)0x400090BC) // TCD Control and Status
  2018. #define DMA_TCD5_BITER_ELINKYES (*(volatile uint16_t *)0x400090BE) // TCD Beginning Minor Loop Link
  2019. #define DMA_TCD5_BITER_ELINKNO (*(volatile uint16_t *)0x400090BE) // TCD Beginning Minor Loop Link
  2020. #define DMA_TCD6_SADDR (*(volatile const void * volatile *)0x400090C0) // TCD Source Addr
  2021. #define DMA_TCD6_SOFF (*(volatile int16_t *)0x400090C4) // TCD Signed Source Address Offset
  2022. #define DMA_TCD6_ATTR (*(volatile uint16_t *)0x400090C6) // TCD Transfer Attributes
  2023. #define DMA_TCD6_NBYTES_MLNO (*(volatile uint32_t *)0x400090C8) // TCD Minor Byte Count
  2024. #define DMA_TCD6_NBYTES_MLOFFNO (*(volatile uint32_t *)0x400090C8) // TCD Signed Minor Loop Offset
  2025. #define DMA_TCD6_NBYTES_MLOFFYES (*(volatile uint32_t *)0x400090C8) // TCD Signed Minor Loop Offset
  2026. #define DMA_TCD6_SLAST (*(volatile int32_t *)0x400090CC) // TCD Last Source Addr Adj.
  2027. #define DMA_TCD6_DADDR (*(volatile void * volatile *)0x400090D0) // TCD Destination Address
  2028. #define DMA_TCD6_DOFF (*(volatile int16_t *)0x400090D4) // TCD Signed Dest Address Offset
  2029. #define DMA_TCD6_CITER_ELINKYES (*(volatile uint16_t *)0x400090D6) // TCD Current Minor Loop Link
  2030. #define DMA_TCD6_CITER_ELINKNO (*(volatile uint16_t *)0x400090D6) // ??
  2031. #define DMA_TCD6_DLASTSGA (*(volatile int32_t *)0x400090D8) // TCD Last Destination Addr Adj
  2032. #define DMA_TCD6_CSR (*(volatile uint16_t *)0x400090DC) // TCD Control and Status
  2033. #define DMA_TCD6_BITER_ELINKYES (*(volatile uint16_t *)0x400090DE) // TCD Beginning Minor Loop Link
  2034. #define DMA_TCD6_BITER_ELINKNO (*(volatile uint16_t *)0x400090DE) // TCD Beginning Minor Loop Link
  2035. #define DMA_TCD7_SADDR (*(volatile const void * volatile *)0x400090E0) // TCD Source Addr
  2036. #define DMA_TCD7_SOFF (*(volatile int16_t *)0x400090E4) // TCD Signed Source Address Offset
  2037. #define DMA_TCD7_ATTR (*(volatile uint16_t *)0x400090E6) // TCD Transfer Attributes
  2038. #define DMA_TCD7_NBYTES_MLNO (*(volatile uint32_t *)0x400090E8) // TCD Minor Byte Count
  2039. #define DMA_TCD7_NBYTES_MLOFFNO (*(volatile uint32_t *)0x400090E8) // TCD Signed Minor Loop Offset
  2040. #define DMA_TCD7_NBYTES_MLOFFYES (*(volatile uint32_t *)0x400090E8) // TCD Signed Minor Loop Offset
  2041. #define DMA_TCD7_SLAST (*(volatile int32_t *)0x400090EC) // TCD Last Source Addr Adj.
  2042. #define DMA_TCD7_DADDR (*(volatile void * volatile *)0x400090F0) // TCD Destination Address
  2043. #define DMA_TCD7_DOFF (*(volatile int16_t *)0x400090F4) // TCD Signed Dest Address Offset
  2044. #define DMA_TCD7_CITER_ELINKYES (*(volatile uint16_t *)0x400090F6) // TCD Current Minor Loop Link
  2045. #define DMA_TCD7_CITER_ELINKNO (*(volatile uint16_t *)0x400090F6) // ??
  2046. #define DMA_TCD7_DLASTSGA (*(volatile int32_t *)0x400090F8) // TCD Last Destination Addr Adj
  2047. #define DMA_TCD7_CSR (*(volatile uint16_t *)0x400090FC) // TCD Control and Status
  2048. #define DMA_TCD7_BITER_ELINKYES (*(volatile uint16_t *)0x400090FE) // TCD Beginning Minor Loop Link
  2049. #define DMA_TCD7_BITER_ELINKNO (*(volatile uint16_t *)0x400090FE) // TCD Beginning Minor Loop Link
  2050. #define DMA_TCD8_SADDR (*(volatile const void * volatile *)0x40009100) // TCD Source Addr
  2051. #define DMA_TCD8_SOFF (*(volatile int16_t *)0x40009104) // TCD Signed Source Address Offset
  2052. #define DMA_TCD8_ATTR (*(volatile uint16_t *)0x40009106) // TCD Transfer Attributes
  2053. #define DMA_TCD8_NBYTES_MLNO (*(volatile uint32_t *)0x40009108) // TCD Minor Byte Count
  2054. #define DMA_TCD8_NBYTES_MLOFFNO (*(volatile uint32_t *)0x40009108) // TCD Signed Minor Loop Offset
  2055. #define DMA_TCD8_NBYTES_MLOFFYES (*(volatile uint32_t *)0x40009108) // TCD Signed Minor Loop Offset
  2056. #define DMA_TCD8_SLAST (*(volatile int32_t *)0x4000910C) // TCD Last Source Addr Adj.
  2057. #define DMA_TCD8_DADDR (*(volatile void * volatile *)0x40009110) // TCD Destination Address
  2058. #define DMA_TCD8_DOFF (*(volatile int16_t *)0x40009114) // TCD Signed Dest Address Offset
  2059. #define DMA_TCD8_CITER_ELINKYES (*(volatile uint16_t *)0x40009116) // TCD Current Minor Loop Link
  2060. #define DMA_TCD8_CITER_ELINKNO (*(volatile uint16_t *)0x40009116) // ??
  2061. #define DMA_TCD8_DLASTSGA (*(volatile int32_t *)0x40009118) // TCD Last Destination Addr Adj
  2062. #define DMA_TCD8_CSR (*(volatile uint16_t *)0x4000911C) // TCD Control and Status
  2063. #define DMA_TCD8_BITER_ELINKYES (*(volatile uint16_t *)0x4000911E) // TCD Beginning Minor Loop Link
  2064. #define DMA_TCD8_BITER_ELINKNO (*(volatile uint16_t *)0x4000911E) // TCD Beginning Minor Loop Link
  2065. #define DMA_TCD9_SADDR (*(volatile const void * volatile *)0x40009120) // TCD Source Addr
  2066. #define DMA_TCD9_SOFF (*(volatile int16_t *)0x40009124) // TCD Signed Source Address Offset
  2067. #define DMA_TCD9_ATTR (*(volatile uint16_t *)0x40009126) // TCD Transfer Attributes
  2068. #define DMA_TCD9_NBYTES_MLNO (*(volatile uint32_t *)0x40009128) // TCD Minor Byte Count
  2069. #define DMA_TCD9_NBYTES_MLOFFNO (*(volatile uint32_t *)0x40009128) // TCD Signed Minor Loop Offset
  2070. #define DMA_TCD9_NBYTES_MLOFFYES (*(volatile uint32_t *)0x40009128) // TCD Signed Minor Loop Offset
  2071. #define DMA_TCD9_SLAST (*(volatile int32_t *)0x4000912C) // TCD Last Source Addr Adj.
  2072. #define DMA_TCD9_DADDR (*(volatile void * volatile *)0x40009130) // TCD Destination Address
  2073. #define DMA_TCD9_DOFF (*(volatile int16_t *)0x40009134) // TCD Signed Dest Address Offset
  2074. #define DMA_TCD9_CITER_ELINKYES (*(volatile uint16_t *)0x40009136) // TCD Current Minor Loop Link
  2075. #define DMA_TCD9_CITER_ELINKNO (*(volatile uint16_t *)0x40009136) // ??
  2076. #define DMA_TCD9_DLASTSGA (*(volatile int32_t *)0x40009138) // TCD Last Destination Addr Adj
  2077. #define DMA_TCD9_CSR (*(volatile uint16_t *)0x4000913C) // TCD Control and Status
  2078. #define DMA_TCD9_BITER_ELINKYES (*(volatile uint16_t *)0x4000913E) // TCD Beginning Minor Loop Link
  2079. #define DMA_TCD9_BITER_ELINKNO (*(volatile uint16_t *)0x4000913E) // TCD Beginning Minor Loop Link
  2080. #define DMA_TCD10_SADDR (*(volatile const void * volatile *)0x40009140) // TCD Source Addr
  2081. #define DMA_TCD10_SOFF (*(volatile int16_t *)0x40009144) // TCD Signed Source Address Offset
  2082. #define DMA_TCD10_ATTR (*(volatile uint16_t *)0x40009146) // TCD Transfer Attributes
  2083. #define DMA_TCD10_NBYTES_MLNO (*(volatile uint32_t *)0x40009148) // TCD Minor Byte Count
  2084. #define DMA_TCD10_NBYTES_MLOFFNO (*(volatile uint32_t *)0x40009148) // TCD Signed Minor Loop Offset
  2085. #define DMA_TCD10_NBYTES_MLOFFYES (*(volatile uint32_t *)0x40009148) // TCD Signed Minor Loop Offset
  2086. #define DMA_TCD10_SLAST (*(volatile int32_t *)0x4000914C) // TCD Last Source Addr Adj.
  2087. #define DMA_TCD10_DADDR (*(volatile void * volatile *)0x40009150) // TCD Destination Address
  2088. #define DMA_TCD10_DOFF (*(volatile int16_t *)0x40009154) // TCD Signed Dest Address Offset
  2089. #define DMA_TCD10_CITER_ELINKYES (*(volatile uint16_t *)0x40009156) // TCD Current Minor Loop Link
  2090. #define DMA_TCD10_CITER_ELINKNO (*(volatile uint16_t *)0x40009156) // ??
  2091. #define DMA_TCD10_DLASTSGA (*(volatile int32_t *)0x40009158) // TCD Last Destination Addr Adj
  2092. #define DMA_TCD10_CSR (*(volatile uint16_t *)0x4000915C) // TCD Control and Status
  2093. #define DMA_TCD10_BITER_ELINKYES (*(volatile uint16_t *)0x4000915E) // TCD Beginning Minor Loop Link
  2094. #define DMA_TCD10_BITER_ELINKNO (*(volatile uint16_t *)0x4000915E) // TCD Beginning Minor Loop Link
  2095. #define DMA_TCD11_SADDR (*(volatile const void * volatile *)0x40009160) // TCD Source Addr
  2096. #define DMA_TCD11_SOFF (*(volatile int16_t *)0x40009164) // TCD Signed Source Address Offset
  2097. #define DMA_TCD11_ATTR (*(volatile uint16_t *)0x40009166) // TCD Transfer Attributes
  2098. #define DMA_TCD11_NBYTES_MLNO (*(volatile uint32_t *)0x40009168) // TCD Minor Byte Count
  2099. #define DMA_TCD11_NBYTES_MLOFFNO (*(volatile uint32_t *)0x40009168) // TCD Signed Minor Loop Offset
  2100. #define DMA_TCD11_NBYTES_MLOFFYES (*(volatile uint32_t *)0x40009168) // TCD Signed Minor Loop Offset
  2101. #define DMA_TCD11_SLAST (*(volatile int32_t *)0x4000916C) // TCD Last Source Addr Adj.
  2102. #define DMA_TCD11_DADDR (*(volatile void * volatile *)0x40009170) // TCD Destination Address
  2103. #define DMA_TCD11_DOFF (*(volatile int16_t *)0x40009174) // TCD Signed Dest Address Offset
  2104. #define DMA_TCD11_CITER_ELINKYES (*(volatile uint16_t *)0x40009176) // TCD Current Minor Loop Link
  2105. #define DMA_TCD11_CITER_ELINKNO (*(volatile uint16_t *)0x40009176) // ??
  2106. #define DMA_TCD11_DLASTSGA (*(volatile int32_t *)0x40009178) // TCD Last Destination Addr Adj
  2107. #define DMA_TCD11_CSR (*(volatile uint16_t *)0x4000917C) // TCD Control and Status
  2108. #define DMA_TCD11_BITER_ELINKYES (*(volatile uint16_t *)0x4000917E) // TCD Beginning Minor Loop Link
  2109. #define DMA_TCD11_BITER_ELINKNO (*(volatile uint16_t *)0x4000917E) // TCD Beginning Minor Loop Link
  2110. #define DMA_TCD12_SADDR (*(volatile const void * volatile *)0x40009180) // TCD Source Addr
  2111. #define DMA_TCD12_SOFF (*(volatile int16_t *)0x40009184) // TCD Signed Source Address Offset
  2112. #define DMA_TCD12_ATTR (*(volatile uint16_t *)0x40009186) // TCD Transfer Attributes
  2113. #define DMA_TCD12_NBYTES_MLNO (*(volatile uint32_t *)0x40009188) // TCD Minor Byte Count
  2114. #define DMA_TCD12_NBYTES_MLOFFNO (*(volatile uint32_t *)0x40009188) // TCD Signed Minor Loop Offset
  2115. #define DMA_TCD12_NBYTES_MLOFFYES (*(volatile uint32_t *)0x40009188) // TCD Signed Minor Loop Offset
  2116. #define DMA_TCD12_SLAST (*(volatile int32_t *)0x4000918C) // TCD Last Source Addr Adj.
  2117. #define DMA_TCD12_DADDR (*(volatile void * volatile *)0x40009190) // TCD Destination Address
  2118. #define DMA_TCD12_DOFF (*(volatile int16_t *)0x40009194) // TCD Signed Dest Address Offset
  2119. #define DMA_TCD12_CITER_ELINKYES (*(volatile uint16_t *)0x40009196) // TCD Current Minor Loop Link
  2120. #define DMA_TCD12_CITER_ELINKNO (*(volatile uint16_t *)0x40009196) // ??
  2121. #define DMA_TCD12_DLASTSGA (*(volatile int32_t *)0x40009198) // TCD Last Destination Addr Adj
  2122. #define DMA_TCD12_CSR (*(volatile uint16_t *)0x4000919C) // TCD Control and Status
  2123. #define DMA_TCD12_BITER_ELINKYES (*(volatile uint16_t *)0x4000919E) // TCD Beginning Minor Loop Link
  2124. #define DMA_TCD12_BITER_ELINKNO (*(volatile uint16_t *)0x4000919E) // TCD Beginning Minor Loop Link
  2125. #define DMA_TCD13_SADDR (*(volatile const void * volatile *)0x400091A0) // TCD Source Addr
  2126. #define DMA_TCD13_SOFF (*(volatile int16_t *)0x400091A4) // TCD Signed Source Address Offset
  2127. #define DMA_TCD13_ATTR (*(volatile uint16_t *)0x400091A6) // TCD Transfer Attributes
  2128. #define DMA_TCD13_NBYTES_MLNO (*(volatile uint32_t *)0x400091A8) // TCD Minor Byte Count
  2129. #define DMA_TCD13_NBYTES_MLOFFNO (*(volatile uint32_t *)0x400091A8) // TCD Signed Minor Loop Offset
  2130. #define DMA_TCD13_NBYTES_MLOFFYES (*(volatile uint32_t *)0x400091A8) // TCD Signed Minor Loop Offset
  2131. #define DMA_TCD13_SLAST (*(volatile int32_t *)0x400091AC) // TCD Last Source Addr Adj.
  2132. #define DMA_TCD13_DADDR (*(volatile void * volatile *)0x400091B0) // TCD Destination Address
  2133. #define DMA_TCD13_DOFF (*(volatile int16_t *)0x400091B4) // TCD Signed Dest Address Offset
  2134. #define DMA_TCD13_CITER_ELINKYES (*(volatile uint16_t *)0x400091B6) // TCD Current Minor Loop Link
  2135. #define DMA_TCD13_CITER_ELINKNO (*(volatile uint16_t *)0x400091B6) // ??
  2136. #define DMA_TCD13_DLASTSGA (*(volatile int32_t *)0x400091B8) // TCD Last Destination Addr Adj
  2137. #define DMA_TCD13_CSR (*(volatile uint16_t *)0x400091BC) // TCD Control and Status
  2138. #define DMA_TCD13_BITER_ELINKYES (*(volatile uint16_t *)0x400091BE) // TCD Beginning Minor Loop Link
  2139. #define DMA_TCD13_BITER_ELINKNO (*(volatile uint16_t *)0x400091BE) // TCD Beginning Minor Loop Link
  2140. #define DMA_TCD14_SADDR (*(volatile const void * volatile *)0x400091C0) // TCD Source Addr
  2141. #define DMA_TCD14_SOFF (*(volatile int16_t *)0x400091C4) // TCD Signed Source Address Offset
  2142. #define DMA_TCD14_ATTR (*(volatile uint16_t *)0x400091C6) // TCD Transfer Attributes
  2143. #define DMA_TCD14_NBYTES_MLNO (*(volatile uint32_t *)0x400091C8) // TCD Minor Byte Count
  2144. #define DMA_TCD14_NBYTES_MLOFFNO (*(volatile uint32_t *)0x400091C8) // TCD Signed Minor Loop Offset
  2145. #define DMA_TCD14_NBYTES_MLOFFYES (*(volatile uint32_t *)0x400091C8) // TCD Signed Minor Loop Offset
  2146. #define DMA_TCD14_SLAST (*(volatile int32_t *)0x400091CC) // TCD Last Source Addr Adj.
  2147. #define DMA_TCD14_DADDR (*(volatile void * volatile *)0x400091D0) // TCD Destination Address
  2148. #define DMA_TCD14_DOFF (*(volatile int16_t *)0x400091D4) // TCD Signed Dest Address Offset
  2149. #define DMA_TCD14_CITER_ELINKYES (*(volatile uint16_t *)0x400091D6) // TCD Current Minor Loop Link
  2150. #define DMA_TCD14_CITER_ELINKNO (*(volatile uint16_t *)0x400091D6) // ??
  2151. #define DMA_TCD14_DLASTSGA (*(volatile int32_t *)0x400091D8) // TCD Last Destination Addr Adj
  2152. #define DMA_TCD14_CSR (*(volatile uint16_t *)0x400091DC) // TCD Control and Status
  2153. #define DMA_TCD14_BITER_ELINKYES (*(volatile uint16_t *)0x400091DE) // TCD Beginning Minor Loop Link
  2154. #define DMA_TCD14_BITER_ELINKNO (*(volatile uint16_t *)0x400091DE) // TCD Beginning Minor Loop Link
  2155. #define DMA_TCD15_SADDR (*(volatile const void * volatile *)0x400091E0) // TCD Source Addr
  2156. #define DMA_TCD15_SOFF (*(volatile int16_t *)0x400091E4) // TCD Signed Source Address Offset
  2157. #define DMA_TCD15_ATTR (*(volatile uint16_t *)0x400091E6) // TCD Transfer Attributes
  2158. #define DMA_TCD15_NBYTES_MLNO (*(volatile uint32_t *)0x400091E8) // TCD Minor Byte Count
  2159. #define DMA_TCD15_NBYTES_MLOFFNO (*(volatile uint32_t *)0x400091E8) // TCD Signed Minor Loop Offset
  2160. #define DMA_TCD15_NBYTES_MLOFFYES (*(volatile uint32_t *)0x400091E8) // TCD Signed Minor Loop Offset
  2161. #define DMA_TCD15_SLAST (*(volatile int32_t *)0x400091EC) // TCD Last Source Addr Adj.
  2162. #define DMA_TCD15_DADDR (*(volatile void * volatile *)0x400091F0) // TCD Destination Address
  2163. #define DMA_TCD15_DOFF (*(volatile int16_t *)0x400091F4) // TCD Signed Dest Address Offset
  2164. #define DMA_TCD15_CITER_ELINKYES (*(volatile uint16_t *)0x400091F6) // TCD Current Minor Loop Link
  2165. #define DMA_TCD15_CITER_ELINKNO (*(volatile uint16_t *)0x400091F6) // ??
  2166. #define DMA_TCD15_DLASTSGA (*(volatile int32_t *)0x400091F8) // TCD Last Destination Addr Adj
  2167. #define DMA_TCD15_CSR (*(volatile uint16_t *)0x400091FC) // TCD Control and Status
  2168. #define DMA_TCD15_BITER_ELINKYES (*(volatile uint16_t *)0x400091FE) // TCD Beginning Minor Loop Link
  2169. #define DMA_TCD15_BITER_ELINKNO (*(volatile uint16_t *)0x400091FE) // TCD Beginning Minor Loop Link
  2170. #endif
  2171. #if DMA_NUM_CHANNELS >= 32
  2172. #define DMA_TCD16_SADDR (*(volatile const void * volatile *)0x40009200) // TCD Source Addr
  2173. #define DMA_TCD16_SOFF (*(volatile int16_t *)0x40009204) // TCD Signed Source Address Offset
  2174. #define DMA_TCD16_ATTR (*(volatile uint16_t *)0x40009206) // TCD Transfer Attributes
  2175. #define DMA_TCD16_NBYTES_MLNO (*(volatile uint32_t *)0x40009208) // TCD Minor Byte Count
  2176. #define DMA_TCD16_NBYTES_MLOFFNO (*(volatile uint32_t *)0x40009208) // TCD Signed Minor Loop Offset
  2177. #define DMA_TCD16_NBYTES_MLOFFYES (*(volatile uint32_t *)0x40009208) // TCD Signed Minor Loop Offset
  2178. #define DMA_TCD16_SLAST (*(volatile int32_t *)0x4000920C) // TCD Last Source Addr Adj.
  2179. #define DMA_TCD16_DADDR (*(volatile void * volatile *)0x40009210) // TCD Destination Address
  2180. #define DMA_TCD16_DOFF (*(volatile int16_t *)0x40009214) // TCD Signed Dest Address Offset
  2181. #define DMA_TCD16_CITER_ELINKYES (*(volatile uint16_t *)0x40009216) // TCD Current Minor Loop Link
  2182. #define DMA_TCD16_CITER_ELINKNO (*(volatile uint16_t *)0x40009216) // ??
  2183. #define DMA_TCD16_DLASTSGA (*(volatile int32_t *)0x40009218) // TCD Last Destination Addr Adj
  2184. #define DMA_TCD16_CSR (*(volatile uint16_t *)0x4000921C) // TCD Control and Status
  2185. #define DMA_TCD16_BITER_ELINKYES (*(volatile uint16_t *)0x4000921E) // TCD Beginning Minor Loop Link
  2186. #define DMA_TCD16_BITER_ELINKNO (*(volatile uint16_t *)0x4000921E) // TCD Beginning Minor Loop Link
  2187. #define DMA_TCD17_SADDR (*(volatile const void * volatile *)0x40009220) // TCD Source Addr
  2188. #define DMA_TCD17_SOFF (*(volatile int16_t *)0x40009224) // TCD Signed Source Address Offset
  2189. #define DMA_TCD17_ATTR (*(volatile uint16_t *)0x40009226) // TCD Transfer Attributes
  2190. #define DMA_TCD17_NBYTES_MLNO (*(volatile uint32_t *)0x40009228) // TCD Minor Byte Count
  2191. #define DMA_TCD17_NBYTES_MLOFFNO (*(volatile uint32_t *)0x40009228) // TCD Signed Minor Loop Offset
  2192. #define DMA_TCD17_NBYTES_MLOFFYES (*(volatile uint32_t *)0x40009228) // TCD Signed Minor Loop Offset
  2193. #define DMA_TCD17_SLAST (*(volatile int32_t *)0x4000922C) // TCD Last Source Addr Adj.
  2194. #define DMA_TCD17_DADDR (*(volatile void * volatile *)0x40009230) // TCD Destination Address
  2195. #define DMA_TCD17_DOFF (*(volatile int16_t *)0x40009234) // TCD Signed Dest Address Offset
  2196. #define DMA_TCD17_CITER_ELINKYES (*(volatile uint16_t *)0x40009236) // TCD Current Minor Loop Link
  2197. #define DMA_TCD17_CITER_ELINKNO (*(volatile uint16_t *)0x40009236) // ??
  2198. #define DMA_TCD17_DLASTSGA (*(volatile int32_t *)0x40009238) // TCD Last Destination Addr Adj
  2199. #define DMA_TCD17_CSR (*(volatile uint16_t *)0x4000923C) // TCD Control and Status
  2200. #define DMA_TCD17_BITER_ELINKYES (*(volatile uint16_t *)0x4000923E) // TCD Beginning Minor Loop Link
  2201. #define DMA_TCD17_BITER_ELINKNO (*(volatile uint16_t *)0x4000923E) // TCD Beginning Minor Loop Link
  2202. #define DMA_TCD18_SADDR (*(volatile const void * volatile *)0x40009240) // TCD Source Addr
  2203. #define DMA_TCD18_SOFF (*(volatile int16_t *)0x40009244) // TCD Signed Source Address Offset
  2204. #define DMA_TCD18_ATTR (*(volatile uint16_t *)0x40009246) // TCD Transfer Attributes
  2205. #define DMA_TCD18_NBYTES_MLNO (*(volatile uint32_t *)0x40009248) // TCD Minor Byte Count
  2206. #define DMA_TCD18_NBYTES_MLOFFNO (*(volatile uint32_t *)0x40009248) // TCD Signed Minor Loop Offset
  2207. #define DMA_TCD18_NBYTES_MLOFFYES (*(volatile uint32_t *)0x40009248) // TCD Signed Minor Loop Offset
  2208. #define DMA_TCD18_SLAST (*(volatile int32_t *)0x4000924C) // TCD Last Source Addr Adj.
  2209. #define DMA_TCD18_DADDR (*(volatile void * volatile *)0x40009250) // TCD Destination Address
  2210. #define DMA_TCD18_DOFF (*(volatile int16_t *)0x40009254) // TCD Signed Dest Address Offset
  2211. #define DMA_TCD18_CITER_ELINKYES (*(volatile uint16_t *)0x40009256) // TCD Current Minor Loop Link
  2212. #define DMA_TCD18_CITER_ELINKNO (*(volatile uint16_t *)0x40009256) // ??
  2213. #define DMA_TCD18_DLASTSGA (*(volatile int32_t *)0x40009258) // TCD Last Destination Addr Adj
  2214. #define DMA_TCD18_CSR (*(volatile uint16_t *)0x4000925C) // TCD Control and Status
  2215. #define DMA_TCD18_BITER_ELINKYES (*(volatile uint16_t *)0x4000925E) // TCD Beginning Minor Loop Link
  2216. #define DMA_TCD18_BITER_ELINKNO (*(volatile uint16_t *)0x4000925E) // TCD Beginning Minor Loop Link
  2217. #define DMA_TCD19_SADDR (*(volatile const void * volatile *)0x40009260) // TCD Source Addr
  2218. #define DMA_TCD19_SOFF (*(volatile int16_t *)0x40009264) // TCD Signed Source Address Offset
  2219. #define DMA_TCD19_ATTR (*(volatile uint16_t *)0x40009266) // TCD Transfer Attributes
  2220. #define DMA_TCD19_NBYTES_MLNO (*(volatile uint32_t *)0x40009268) // TCD Minor Byte Count
  2221. #define DMA_TCD19_NBYTES_MLOFFNO (*(volatile uint32_t *)0x40009268) // TCD Signed Minor Loop Offset
  2222. #define DMA_TCD19_NBYTES_MLOFFYES (*(volatile uint32_t *)0x40009268) // TCD Signed Minor Loop Offset
  2223. #define DMA_TCD19_SLAST (*(volatile int32_t *)0x4000926C) // TCD Last Source Addr Adj.
  2224. #define DMA_TCD19_DADDR (*(volatile void * volatile *)0x40009270) // TCD Destination Address
  2225. #define DMA_TCD19_DOFF (*(volatile int16_t *)0x40009274) // TCD Signed Dest Address Offset
  2226. #define DMA_TCD19_CITER_ELINKYES (*(volatile uint16_t *)0x40009276) // TCD Current Minor Loop Link
  2227. #define DMA_TCD19_CITER_ELINKNO (*(volatile uint16_t *)0x40009276) // ??
  2228. #define DMA_TCD19_DLASTSGA (*(volatile int32_t *)0x40009278) // TCD Last Destination Addr Adj
  2229. #define DMA_TCD19_CSR (*(volatile uint16_t *)0x4000927C) // TCD Control and Status
  2230. #define DMA_TCD19_BITER_ELINKYES (*(volatile uint16_t *)0x4000927E) // TCD Beginning Minor Loop Link
  2231. #define DMA_TCD19_BITER_ELINKNO (*(volatile uint16_t *)0x4000927E) // TCD Beginning Minor Loop Link
  2232. #define DMA_TCD20_SADDR (*(volatile const void * volatile *)0x40009280) // TCD Source Addr
  2233. #define DMA_TCD20_SOFF (*(volatile int16_t *)0x40009284) // TCD Signed Source Address Offset
  2234. #define DMA_TCD20_ATTR (*(volatile uint16_t *)0x40009286) // TCD Transfer Attributes
  2235. #define DMA_TCD20_NBYTES_MLNO (*(volatile uint32_t *)0x40009288) // TCD Minor Byte Count
  2236. #define DMA_TCD20_NBYTES_MLOFFNO (*(volatile uint32_t *)0x40009288) // TCD Signed Minor Loop Offset
  2237. #define DMA_TCD20_NBYTES_MLOFFYES (*(volatile uint32_t *)0x40009288) // TCD Signed Minor Loop Offset
  2238. #define DMA_TCD20_SLAST (*(volatile int32_t *)0x4000928C) // TCD Last Source Addr Adj.
  2239. #define DMA_TCD20_DADDR (*(volatile void * volatile *)0x40009290) // TCD Destination Address
  2240. #define DMA_TCD20_DOFF (*(volatile int16_t *)0x40009294) // TCD Signed Dest Address Offset
  2241. #define DMA_TCD20_CITER_ELINKYES (*(volatile uint16_t *)0x40009296) // TCD Current Minor Loop Link
  2242. #define DMA_TCD20_CITER_ELINKNO (*(volatile uint16_t *)0x40009296) // ??
  2243. #define DMA_TCD20_DLASTSGA (*(volatile int32_t *)0x40009298) // TCD Last Destination Addr Adj
  2244. #define DMA_TCD20_CSR (*(volatile uint16_t *)0x4000929C) // TCD Control and Status
  2245. #define DMA_TCD20_BITER_ELINKYES (*(volatile uint16_t *)0x4000929E) // TCD Beginning Minor Loop Link
  2246. #define DMA_TCD20_BITER_ELINKNO (*(volatile uint16_t *)0x4000929E) // TCD Beginning Minor Loop Link
  2247. #define DMA_TCD21_SADDR (*(volatile const void * volatile *)0x400092A0) // TCD Source Addr
  2248. #define DMA_TCD21_SOFF (*(volatile int16_t *)0x400092A4) // TCD Signed Source Address Offset
  2249. #define DMA_TCD21_ATTR (*(volatile uint16_t *)0x400092A6) // TCD Transfer Attributes
  2250. #define DMA_TCD21_NBYTES_MLNO (*(volatile uint32_t *)0x400092A8) // TCD Minor Byte Count
  2251. #define DMA_TCD21_NBYTES_MLOFFNO (*(volatile uint32_t *)0x400092A8) // TCD Signed Minor Loop Offset
  2252. #define DMA_TCD21_NBYTES_MLOFFYES (*(volatile uint32_t *)0x400092A8) // TCD Signed Minor Loop Offset
  2253. #define DMA_TCD21_SLAST (*(volatile int32_t *)0x400092AC) // TCD Last Source Addr Adj.
  2254. #define DMA_TCD21_DADDR (*(volatile void * volatile *)0x400092B0) // TCD Destination Address
  2255. #define DMA_TCD21_DOFF (*(volatile int16_t *)0x400092B4) // TCD Signed Dest Address Offset
  2256. #define DMA_TCD21_CITER_ELINKYES (*(volatile uint16_t *)0x400092B6) // TCD Current Minor Loop Link
  2257. #define DMA_TCD21_CITER_ELINKNO (*(volatile uint16_t *)0x400092B6) // ??
  2258. #define DMA_TCD21_DLASTSGA (*(volatile int32_t *)0x400092B8) // TCD Last Destination Addr Adj
  2259. #define DMA_TCD21_CSR (*(volatile uint16_t *)0x400092BC) // TCD Control and Status
  2260. #define DMA_TCD21_BITER_ELINKYES (*(volatile uint16_t *)0x400092BE) // TCD Beginning Minor Loop Link
  2261. #define DMA_TCD21_BITER_ELINKNO (*(volatile uint16_t *)0x400092BE) // TCD Beginning Minor Loop Link
  2262. #define DMA_TCD22_SADDR (*(volatile const void * volatile *)0x400092C0) // TCD Source Addr
  2263. #define DMA_TCD22_SOFF (*(volatile int16_t *)0x400092C4) // TCD Signed Source Address Offset
  2264. #define DMA_TCD22_ATTR (*(volatile uint16_t *)0x400092C6) // TCD Transfer Attributes
  2265. #define DMA_TCD22_NBYTES_MLNO (*(volatile uint32_t *)0x400092C8) // TCD Minor Byte Count
  2266. #define DMA_TCD22_NBYTES_MLOFFNO (*(volatile uint32_t *)0x400092C8) // TCD Signed Minor Loop Offset
  2267. #define DMA_TCD22_NBYTES_MLOFFYES (*(volatile uint32_t *)0x400092C8) // TCD Signed Minor Loop Offset
  2268. #define DMA_TCD22_SLAST (*(volatile int32_t *)0x400092CC) // TCD Last Source Addr Adj.
  2269. #define DMA_TCD22_DADDR (*(volatile void * volatile *)0x400092D0) // TCD Destination Address
  2270. #define DMA_TCD22_DOFF (*(volatile int16_t *)0x400092D4) // TCD Signed Dest Address Offset
  2271. #define DMA_TCD22_CITER_ELINKYES (*(volatile uint16_t *)0x400092D6) // TCD Current Minor Loop Link
  2272. #define DMA_TCD22_CITER_ELINKNO (*(volatile uint16_t *)0x400092D6) // ??
  2273. #define DMA_TCD22_DLASTSGA (*(volatile int32_t *)0x400092D8) // TCD Last Destination Addr Adj
  2274. #define DMA_TCD22_CSR (*(volatile uint16_t *)0x400092DC) // TCD Control and Status
  2275. #define DMA_TCD22_BITER_ELINKYES (*(volatile uint16_t *)0x400092DE) // TCD Beginning Minor Loop Link
  2276. #define DMA_TCD22_BITER_ELINKNO (*(volatile uint16_t *)0x400092DE) // TCD Beginning Minor Loop Link
  2277. #define DMA_TCD23_SADDR (*(volatile const void * volatile *)0x400092E0) // TCD Source Addr
  2278. #define DMA_TCD23_SOFF (*(volatile int16_t *)0x400092E4) // TCD Signed Source Address Offset
  2279. #define DMA_TCD23_ATTR (*(volatile uint16_t *)0x400092E6) // TCD Transfer Attributes
  2280. #define DMA_TCD23_NBYTES_MLNO (*(volatile uint32_t *)0x400092E8) // TCD Minor Byte Count
  2281. #define DMA_TCD23_NBYTES_MLOFFNO (*(volatile uint32_t *)0x400092E8) // TCD Signed Minor Loop Offset
  2282. #define DMA_TCD23_NBYTES_MLOFFYES (*(volatile uint32_t *)0x400092E8) // TCD Signed Minor Loop Offset
  2283. #define DMA_TCD23_SLAST (*(volatile int32_t *)0x400092EC) // TCD Last Source Addr Adj.
  2284. #define DMA_TCD23_DADDR (*(volatile void * volatile *)0x400092F0) // TCD Destination Address
  2285. #define DMA_TCD23_DOFF (*(volatile int16_t *)0x400092F4) // TCD Signed Dest Address Offset
  2286. #define DMA_TCD23_CITER_ELINKYES (*(volatile uint16_t *)0x400092F6) // TCD Current Minor Loop Link
  2287. #define DMA_TCD23_CITER_ELINKNO (*(volatile uint16_t *)0x400092F6) // ??
  2288. #define DMA_TCD23_DLASTSGA (*(volatile int32_t *)0x400092F8) // TCD Last Destination Addr Adj
  2289. #define DMA_TCD23_CSR (*(volatile uint16_t *)0x400092FC) // TCD Control and Status
  2290. #define DMA_TCD23_BITER_ELINKYES (*(volatile uint16_t *)0x400092FE) // TCD Beginning Minor Loop Link
  2291. #define DMA_TCD23_BITER_ELINKNO (*(volatile uint16_t *)0x400092FE) // TCD Beginning Minor Loop Link
  2292. #define DMA_TCD24_SADDR (*(volatile const void * volatile *)0x40009300) // TCD Source Addr
  2293. #define DMA_TCD24_SOFF (*(volatile int16_t *)0x40009304) // TCD Signed Source Address Offset
  2294. #define DMA_TCD24_ATTR (*(volatile uint16_t *)0x40009306) // TCD Transfer Attributes
  2295. #define DMA_TCD24_NBYTES_MLNO (*(volatile uint32_t *)0x40009308) // TCD Minor Byte Count
  2296. #define DMA_TCD24_NBYTES_MLOFFNO (*(volatile uint32_t *)0x40009308) // TCD Signed Minor Loop Offset
  2297. #define DMA_TCD24_NBYTES_MLOFFYES (*(volatile uint32_t *)0x40009308) // TCD Signed Minor Loop Offset
  2298. #define DMA_TCD24_SLAST (*(volatile int32_t *)0x4000930C) // TCD Last Source Addr Adj.
  2299. #define DMA_TCD24_DADDR (*(volatile void * volatile *)0x40009310) // TCD Destination Address
  2300. #define DMA_TCD24_DOFF (*(volatile int16_t *)0x40009314) // TCD Signed Dest Address Offset
  2301. #define DMA_TCD24_CITER_ELINKYES (*(volatile uint16_t *)0x40009316) // TCD Current Minor Loop Link
  2302. #define DMA_TCD24_CITER_ELINKNO (*(volatile uint16_t *)0x40009316) // ??
  2303. #define DMA_TCD24_DLASTSGA (*(volatile int32_t *)0x40009318) // TCD Last Destination Addr Adj
  2304. #define DMA_TCD24_CSR (*(volatile uint16_t *)0x4000931C) // TCD Control and Status
  2305. #define DMA_TCD24_BITER_ELINKYES (*(volatile uint16_t *)0x4000931E) // TCD Beginning Minor Loop Link
  2306. #define DMA_TCD24_BITER_ELINKNO (*(volatile uint16_t *)0x4000931E) // TCD Beginning Minor Loop Link
  2307. #define DMA_TCD25_SADDR (*(volatile const void * volatile *)0x40009320) // TCD Source Addr
  2308. #define DMA_TCD25_SOFF (*(volatile int16_t *)0x40009324) // TCD Signed Source Address Offset
  2309. #define DMA_TCD25_ATTR (*(volatile uint16_t *)0x40009326) // TCD Transfer Attributes
  2310. #define DMA_TCD25_NBYTES_MLNO (*(volatile uint32_t *)0x40009328) // TCD Minor Byte Count
  2311. #define DMA_TCD25_NBYTES_MLOFFNO (*(volatile uint32_t *)0x40009328) // TCD Signed Minor Loop Offset
  2312. #define DMA_TCD25_NBYTES_MLOFFYES (*(volatile uint32_t *)0x40009328) // TCD Signed Minor Loop Offset
  2313. #define DMA_TCD25_SLAST (*(volatile int32_t *)0x4000932C) // TCD Last Source Addr Adj.
  2314. #define DMA_TCD25_DADDR (*(volatile void * volatile *)0x40009330) // TCD Destination Address
  2315. #define DMA_TCD25_DOFF (*(volatile int16_t *)0x40009334) // TCD Signed Dest Address Offset
  2316. #define DMA_TCD25_CITER_ELINKYES (*(volatile uint16_t *)0x40009336) // TCD Current Minor Loop Link
  2317. #define DMA_TCD25_CITER_ELINKNO (*(volatile uint16_t *)0x40009336) // ??
  2318. #define DMA_TCD25_DLASTSGA (*(volatile int32_t *)0x40009338) // TCD Last Destination Addr Adj
  2319. #define DMA_TCD25_CSR (*(volatile uint16_t *)0x4000933C) // TCD Control and Status
  2320. #define DMA_TCD25_BITER_ELINKYES (*(volatile uint16_t *)0x4000933E) // TCD Beginning Minor Loop Link
  2321. #define DMA_TCD25_BITER_ELINKNO (*(volatile uint16_t *)0x4000933E) // TCD Beginning Minor Loop Link
  2322. #define DMA_TCD26_SADDR (*(volatile const void * volatile *)0x40009340) // TCD Source Addr
  2323. #define DMA_TCD26_SOFF (*(volatile int16_t *)0x40009344) // TCD Signed Source Address Offset
  2324. #define DMA_TCD26_ATTR (*(volatile uint16_t *)0x40009346) // TCD Transfer Attributes
  2325. #define DMA_TCD26_NBYTES_MLNO (*(volatile uint32_t *)0x40009348) // TCD Minor Byte Count
  2326. #define DMA_TCD26_NBYTES_MLOFFNO (*(volatile uint32_t *)0x40009348) // TCD Signed Minor Loop Offset
  2327. #define DMA_TCD26_NBYTES_MLOFFYES (*(volatile uint32_t *)0x40009348) // TCD Signed Minor Loop Offset
  2328. #define DMA_TCD26_SLAST (*(volatile int32_t *)0x4000934C) // TCD Last Source Addr Adj.
  2329. #define DMA_TCD26_DADDR (*(volatile void * volatile *)0x40009350) // TCD Destination Address
  2330. #define DMA_TCD26_DOFF (*(volatile int16_t *)0x40009354) // TCD Signed Dest Address Offset
  2331. #define DMA_TCD26_CITER_ELINKYES (*(volatile uint16_t *)0x40009356) // TCD Current Minor Loop Link
  2332. #define DMA_TCD26_CITER_ELINKNO (*(volatile uint16_t *)0x40009356) // ??
  2333. #define DMA_TCD26_DLASTSGA (*(volatile int32_t *)0x40009358) // TCD Last Destination Addr Adj
  2334. #define DMA_TCD26_CSR (*(volatile uint16_t *)0x4000935C) // TCD Control and Status
  2335. #define DMA_TCD26_BITER_ELINKYES (*(volatile uint16_t *)0x4000935E) // TCD Beginning Minor Loop Link
  2336. #define DMA_TCD26_BITER_ELINKNO (*(volatile uint16_t *)0x4000935E) // TCD Beginning Minor Loop Link
  2337. #define DMA_TCD27_SADDR (*(volatile const void * volatile *)0x40009360) // TCD Source Addr
  2338. #define DMA_TCD27_SOFF (*(volatile int16_t *)0x40009364) // TCD Signed Source Address Offset
  2339. #define DMA_TCD27_ATTR (*(volatile uint16_t *)0x40009366) // TCD Transfer Attributes
  2340. #define DMA_TCD27_NBYTES_MLNO (*(volatile uint32_t *)0x40009368) // TCD Minor Byte Count
  2341. #define DMA_TCD27_NBYTES_MLOFFNO (*(volatile uint32_t *)0x40009368) // TCD Signed Minor Loop Offset
  2342. #define DMA_TCD27_NBYTES_MLOFFYES (*(volatile uint32_t *)0x40009368) // TCD Signed Minor Loop Offset
  2343. #define DMA_TCD27_SLAST (*(volatile int32_t *)0x4000936C) // TCD Last Source Addr Adj.
  2344. #define DMA_TCD27_DADDR (*(volatile void * volatile *)0x40009370) // TCD Destination Address
  2345. #define DMA_TCD27_DOFF (*(volatile int16_t *)0x40009374) // TCD Signed Dest Address Offset
  2346. #define DMA_TCD27_CITER_ELINKYES (*(volatile uint16_t *)0x40009376) // TCD Current Minor Loop Link
  2347. #define DMA_TCD27_CITER_ELINKNO (*(volatile uint16_t *)0x40009376) // ??
  2348. #define DMA_TCD27_DLASTSGA (*(volatile int32_t *)0x40009378) // TCD Last Destination Addr Adj
  2349. #define DMA_TCD27_CSR (*(volatile uint16_t *)0x4000937C) // TCD Control and Status
  2350. #define DMA_TCD27_BITER_ELINKYES (*(volatile uint16_t *)0x4000937E) // TCD Beginning Minor Loop Link
  2351. #define DMA_TCD27_BITER_ELINKNO (*(volatile uint16_t *)0x4000937E) // TCD Beginning Minor Loop Link
  2352. #define DMA_TCD28_SADDR (*(volatile const void * volatile *)0x40009380) // TCD Source Addr
  2353. #define DMA_TCD28_SOFF (*(volatile int16_t *)0x40009384) // TCD Signed Source Address Offset
  2354. #define DMA_TCD28_ATTR (*(volatile uint16_t *)0x40009386) // TCD Transfer Attributes
  2355. #define DMA_TCD28_NBYTES_MLNO (*(volatile uint32_t *)0x40009388) // TCD Minor Byte Count
  2356. #define DMA_TCD28_NBYTES_MLOFFNO (*(volatile uint32_t *)0x40009388) // TCD Signed Minor Loop Offset
  2357. #define DMA_TCD28_NBYTES_MLOFFYES (*(volatile uint32_t *)0x40009388) // TCD Signed Minor Loop Offset
  2358. #define DMA_TCD28_SLAST (*(volatile int32_t *)0x4000938C) // TCD Last Source Addr Adj.
  2359. #define DMA_TCD28_DADDR (*(volatile void * volatile *)0x40009390) // TCD Destination Address
  2360. #define DMA_TCD28_DOFF (*(volatile int16_t *)0x40009394) // TCD Signed Dest Address Offset
  2361. #define DMA_TCD28_CITER_ELINKYES (*(volatile uint16_t *)0x40009396) // TCD Current Minor Loop Link
  2362. #define DMA_TCD28_CITER_ELINKNO (*(volatile uint16_t *)0x40009396) // ??
  2363. #define DMA_TCD28_DLASTSGA (*(volatile int32_t *)0x40009398) // TCD Last Destination Addr Adj
  2364. #define DMA_TCD28_CSR (*(volatile uint16_t *)0x4000939C) // TCD Control and Status
  2365. #define DMA_TCD28_BITER_ELINKYES (*(volatile uint16_t *)0x4000939E) // TCD Beginning Minor Loop Link
  2366. #define DMA_TCD28_BITER_ELINKNO (*(volatile uint16_t *)0x4000939E) // TCD Beginning Minor Loop Link
  2367. #define DMA_TCD29_SADDR (*(volatile const void * volatile *)0x400093A0) // TCD Source Addr
  2368. #define DMA_TCD29_SOFF (*(volatile int16_t *)0x400093A4) // TCD Signed Source Address Offset
  2369. #define DMA_TCD29_ATTR (*(volatile uint16_t *)0x400093A6) // TCD Transfer Attributes
  2370. #define DMA_TCD29_NBYTES_MLNO (*(volatile uint32_t *)0x400093A8) // TCD Minor Byte Count
  2371. #define DMA_TCD29_NBYTES_MLOFFNO (*(volatile uint32_t *)0x400093A8) // TCD Signed Minor Loop Offset
  2372. #define DMA_TCD29_NBYTES_MLOFFYES (*(volatile uint32_t *)0x400093A8) // TCD Signed Minor Loop Offset
  2373. #define DMA_TCD29_SLAST (*(volatile int32_t *)0x400093AC) // TCD Last Source Addr Adj.
  2374. #define DMA_TCD29_DADDR (*(volatile void * volatile *)0x400093B0) // TCD Destination Address
  2375. #define DMA_TCD29_DOFF (*(volatile int16_t *)0x400093B4) // TCD Signed Dest Address Offset
  2376. #define DMA_TCD29_CITER_ELINKYES (*(volatile uint16_t *)0x400093B6) // TCD Current Minor Loop Link
  2377. #define DMA_TCD29_CITER_ELINKNO (*(volatile uint16_t *)0x400093B6) // ??
  2378. #define DMA_TCD29_DLASTSGA (*(volatile int32_t *)0x400093B8) // TCD Last Destination Addr Adj
  2379. #define DMA_TCD29_CSR (*(volatile uint16_t *)0x400093BC) // TCD Control and Status
  2380. #define DMA_TCD29_BITER_ELINKYES (*(volatile uint16_t *)0x400093BE) // TCD Beginning Minor Loop Link
  2381. #define DMA_TCD29_BITER_ELINKNO (*(volatile uint16_t *)0x400093BE) // TCD Beginning Minor Loop Link
  2382. #define DMA_TCD30_SADDR (*(volatile const void * volatile *)0x400093C0) // TCD Source Addr
  2383. #define DMA_TCD30_SOFF (*(volatile int16_t *)0x400093C4) // TCD Signed Source Address Offset
  2384. #define DMA_TCD30_ATTR (*(volatile uint16_t *)0x400093C6) // TCD Transfer Attributes
  2385. #define DMA_TCD30_NBYTES_MLNO (*(volatile uint32_t *)0x400093C8) // TCD Minor Byte Count
  2386. #define DMA_TCD30_NBYTES_MLOFFNO (*(volatile uint32_t *)0x400093C8) // TCD Signed Minor Loop Offset
  2387. #define DMA_TCD30_NBYTES_MLOFFYES (*(volatile uint32_t *)0x400093C8) // TCD Signed Minor Loop Offset
  2388. #define DMA_TCD30_SLAST (*(volatile int32_t *)0x400093CC) // TCD Last Source Addr Adj.
  2389. #define DMA_TCD30_DADDR (*(volatile void * volatile *)0x400093D0) // TCD Destination Address
  2390. #define DMA_TCD30_DOFF (*(volatile int16_t *)0x400093D4) // TCD Signed Dest Address Offset
  2391. #define DMA_TCD30_CITER_ELINKYES (*(volatile uint16_t *)0x400093D6) // TCD Current Minor Loop Link
  2392. #define DMA_TCD30_CITER_ELINKNO (*(volatile uint16_t *)0x400093D6) // ??
  2393. #define DMA_TCD30_DLASTSGA (*(volatile int32_t *)0x400093D8) // TCD Last Destination Addr Adj
  2394. #define DMA_TCD30_CSR (*(volatile uint16_t *)0x400093DC) // TCD Control and Status
  2395. #define DMA_TCD30_BITER_ELINKYES (*(volatile uint16_t *)0x400093DE) // TCD Beginning Minor Loop Link
  2396. #define DMA_TCD30_BITER_ELINKNO (*(volatile uint16_t *)0x400093DE) // TCD Beginning Minor Loop Link
  2397. #define DMA_TCD31_SADDR (*(volatile const void * volatile *)0x400093E0) // TCD Source Addr
  2398. #define DMA_TCD31_SOFF (*(volatile int16_t *)0x400093E4) // TCD Signed Source Address Offset
  2399. #define DMA_TCD31_ATTR (*(volatile uint16_t *)0x400093E6) // TCD Transfer Attributes
  2400. #define DMA_TCD31_NBYTES_MLNO (*(volatile uint32_t *)0x400093E8) // TCD Minor Byte Count
  2401. #define DMA_TCD31_NBYTES_MLOFFNO (*(volatile uint32_t *)0x400093E8) // TCD Signed Minor Loop Offset
  2402. #define DMA_TCD31_NBYTES_MLOFFYES (*(volatile uint32_t *)0x400093E8) // TCD Signed Minor Loop Offset
  2403. #define DMA_TCD31_SLAST (*(volatile int32_t *)0x400093EC) // TCD Last Source Addr Adj.
  2404. #define DMA_TCD31_DADDR (*(volatile void * volatile *)0x400093F0) // TCD Destination Address
  2405. #define DMA_TCD31_DOFF (*(volatile int16_t *)0x400093F4) // TCD Signed Dest Address Offset
  2406. #define DMA_TCD31_CITER_ELINKYES (*(volatile uint16_t *)0x400093F6) // TCD Current Minor Loop Link
  2407. #define DMA_TCD31_CITER_ELINKNO (*(volatile uint16_t *)0x400093F6) // ??
  2408. #define DMA_TCD31_DLASTSGA (*(volatile int32_t *)0x400093F8) // TCD Last Destination Addr Adj
  2409. #define DMA_TCD31_CSR (*(volatile uint16_t *)0x400093FC) // TCD Control and Status
  2410. #define DMA_TCD31_BITER_ELINKYES (*(volatile uint16_t *)0x400093FE) // TCD Beginning Minor Loop Link
  2411. #define DMA_TCD31_BITER_ELINKNO (*(volatile uint16_t *)0x400093FE) // TCD Beginning Minor Loop Link
  2412. #endif
  2413. #elif defined(KINETISL)
  2414. #define DMA_SAR0 (*(volatile const void * volatile *)0x40008100) // Source Address
  2415. #define DMA_DAR0 (*(volatile void * volatile *)0x40008104) // Destination Address
  2416. #define DMA_DSR_BCR0 (*(volatile uint32_t *)0x40008108) // Status / Byte Count
  2417. #define DMA_DCR0 (*(volatile uint32_t *)0x4000810C) // Control
  2418. #define DMA_SAR1 (*(volatile const void * volatile *)0x40008110) // Source Address
  2419. #define DMA_DAR1 (*(volatile void * volatile *)0x40008114) // Destination Address
  2420. #define DMA_DSR_BCR1 (*(volatile uint32_t *)0x40008118) // Status / Byte Count
  2421. #define DMA_DCR1 (*(volatile uint32_t *)0x4000811C) // Control
  2422. #define DMA_SAR2 (*(volatile const void * volatile *)0x40008120) // Source Address
  2423. #define DMA_DAR2 (*(volatile void * volatile *)0x40008124) // Destination Address
  2424. #define DMA_DSR_BCR2 (*(volatile uint32_t *)0x40008128) // Status / Byte Count
  2425. #define DMA_DCR2 (*(volatile uint32_t *)0x4000812C) // Control
  2426. #define DMA_SAR3 (*(volatile const void * volatile *)0x40008130) // Source Address
  2427. #define DMA_DAR3 (*(volatile void * volatile *)0x40008134) // Destination Address
  2428. #define DMA_DSR_BCR3 (*(volatile uint32_t *)0x40008138) // Status / Byte Count
  2429. #define DMA_DCR3 (*(volatile uint32_t *)0x4000813C) // Control
  2430. #define DMA_DSR_BCR_CE ((uint32_t)0x40000000) // Configuration Error
  2431. #define DMA_DSR_BCR_BES ((uint32_t)0x20000000) // Bus Error on Source
  2432. #define DMA_DSR_BCR_BED ((uint32_t)0x10000000) // Bus Error on Destination
  2433. #define DMA_DSR_BCR_REQ ((uint32_t)0x04000000) // Request
  2434. #define DMA_DSR_BCR_BSY ((uint32_t)0x02000000) // Busy
  2435. #define DMA_DSR_BCR_DONE ((uint32_t)0x01000000) // Transactions Done
  2436. #define DMA_DSR_BCR_BCR(n) ((n) & 0x00FFFFFF) // Byte Count Remaining
  2437. #define DMA_DCR_EINT ((uint32_t)0x80000000) // Enable Interrupt on Completion
  2438. #define DMA_DCR_ERQ ((uint32_t)0x40000000) // Enable Peripheral Request
  2439. #define DMA_DCR_CS ((uint32_t)0x20000000) // Cycle Steal
  2440. #define DMA_DCR_AA ((uint32_t)0x10000000) // Auto-align
  2441. #define DMA_DCR_EADREQ ((uint32_t)0x00800000) // Enable asynchronous DMA requests
  2442. #define DMA_DCR_SINC ((uint32_t)0x00400000) // Source Increment
  2443. #define DMA_DCR_SSIZE(n) (((n) & 3) << 20) // Source Size, 0=32, 1=8, 2=16
  2444. #define DMA_DCR_DINC ((uint32_t)0x00080000) // Destination Increment
  2445. #define DMA_DCR_DSIZE(n) (((n) & 3) << 17) // Dest Size, 0=32, 1=8, 2=16
  2446. #define DMA_DCR_START ((uint32_t)0x00010000) // Start Transfer
  2447. #define DMA_DCR_SMOD(n) (((n) & 15) << 12) // Source Address Modulo
  2448. #define DMA_DCR_DMOD(n) (((n) & 15) << 8) // Destination Address Modulo
  2449. #define DMA_DCR_D_REQ ((uint32_t)0x00000080) // Disable Request
  2450. #define DMA_DCR_LINKCC(n) (((n) & 3) << 4) // Link Channel Control
  2451. #define DMA_DCR_LCH1(n) (((n) & 3) << 2) // Link Channel 1
  2452. #define DMA_DCR_LCH2(n) (((n) & 3) << 0) // Link Channel 2
  2453. #endif
  2454. // External Watchdog Monitor (EWM)
  2455. #define EWM_CTRL (*(volatile uint8_t *)0x40061000) // Control Register
  2456. #define EWM_SERV (*(volatile uint8_t *)0x40061001) // Service Register
  2457. #define EWM_CMPL (*(volatile uint8_t *)0x40061002) // Compare Low Register
  2458. #define EWM_CMPH (*(volatile uint8_t *)0x40061003) // Compare High Register
  2459. // Watchdog Timer (WDOG)
  2460. #define WDOG_STCTRLH (*(volatile uint16_t *)0x40052000) // Watchdog Status and Control Register High
  2461. #define WDOG_STCTRLH_DISTESTWDOG ((uint16_t)0x4000) // Allows the WDOG's functional test mode to be disabled permanently.
  2462. #define WDOG_STCTRLH_BYTESEL(n) ((uint16_t)(((n) & 3) << 12)) // selects the byte to be tested when the watchdog is in the byte test mode.
  2463. #define WDOG_STCTRLH_TESTSEL ((uint16_t)0x0800)
  2464. #define WDOG_STCTRLH_TESTWDOG ((uint16_t)0x0400)
  2465. #define WDOG_STCTRLH_WAITEN ((uint16_t)0x0080)
  2466. #define WDOG_STCTRLH_STOPEN ((uint16_t)0x0040)
  2467. #define WDOG_STCTRLH_DBGEN ((uint16_t)0x0020)
  2468. #define WDOG_STCTRLH_ALLOWUPDATE ((uint16_t)0x0010)
  2469. #define WDOG_STCTRLH_WINEN ((uint16_t)0x0008)
  2470. #define WDOG_STCTRLH_IRQRSTEN ((uint16_t)0x0004)
  2471. #define WDOG_STCTRLH_CLKSRC ((uint16_t)0x0002)
  2472. #define WDOG_STCTRLH_WDOGEN ((uint16_t)0x0001)
  2473. #define WDOG_STCTRLL (*(volatile uint16_t *)0x40052002) // Watchdog Status and Control Register Low
  2474. #define WDOG_TOVALH (*(volatile uint16_t *)0x40052004) // Watchdog Time-out Value Register High
  2475. #define WDOG_TOVALL (*(volatile uint16_t *)0x40052006) // Watchdog Time-out Value Register Low
  2476. #define WDOG_WINH (*(volatile uint16_t *)0x40052008) // Watchdog Window Register High
  2477. #define WDOG_WINL (*(volatile uint16_t *)0x4005200A) // Watchdog Window Register Low
  2478. #define WDOG_REFRESH (*(volatile uint16_t *)0x4005200C) // Watchdog Refresh register
  2479. #define WDOG_UNLOCK (*(volatile uint16_t *)0x4005200E) // Watchdog Unlock register
  2480. #define WDOG_UNLOCK_SEQ1 ((uint16_t)0xC520)
  2481. #define WDOG_UNLOCK_SEQ2 ((uint16_t)0xD928)
  2482. #define WDOG_TMROUTH (*(volatile uint16_t *)0x40052010) // Watchdog Timer Output Register High
  2483. #define WDOG_TMROUTL (*(volatile uint16_t *)0x40052012) // Watchdog Timer Output Register Low
  2484. #define WDOG_RSTCNT (*(volatile uint16_t *)0x40052014) // Watchdog Reset Count register
  2485. #define WDOG_PRESC (*(volatile uint16_t *)0x40052016) // Watchdog Prescaler register
  2486. // Multipurpose Clock Generator (MCG)
  2487. typedef struct {
  2488. volatile uint8_t C1;
  2489. volatile uint8_t C2;
  2490. volatile uint8_t C3;
  2491. volatile uint8_t C4;
  2492. volatile uint8_t C5;
  2493. volatile uint8_t C6;
  2494. volatile uint8_t S;
  2495. volatile uint8_t unused1;
  2496. volatile uint8_t SC;
  2497. volatile uint8_t unused2;
  2498. volatile uint8_t ATCVH;
  2499. volatile uint8_t ATCVL;
  2500. volatile uint8_t C7;
  2501. volatile uint8_t C8;
  2502. volatile uint8_t C9;
  2503. volatile uint8_t unused3;
  2504. volatile uint8_t C11;
  2505. volatile uint8_t C12;
  2506. volatile uint8_t S2;
  2507. volatile uint8_t T3;
  2508. } KINETIS_MCG_t;
  2509. #define KINETIS_MCG (*(KINETIS_MCG_t *)0x40064000)
  2510. #define MCG_C1 (KINETIS_MCG.C1) // 40064000 MCG Control 1 Register
  2511. #define MCG_C1_IREFSTEN (uint8_t)0x01 // Internal Reference Stop Enable, Controls whether or not the internal reference clock remains enabled when the MCG enters Stop mode.
  2512. #define MCG_C1_IRCLKEN (uint8_t)0x02 // Internal Reference Clock Enable, Enables the internal reference clock for use as MCGIRCLK.
  2513. #define MCG_C1_IREFS (uint8_t)0x04 // Internal Reference Select, Selects the reference clock source for the FLL.
  2514. #define MCG_C1_FRDIV(n) (uint8_t)(((n) & 0x07) << 3) // FLL External Reference Divider, Selects the amount to divide down the external reference clock for the FLL
  2515. #define MCG_C1_CLKS(n) (uint8_t)(((n) & 0x03) << 6) // Clock Source Select, Selects the clock source for MCGOUTCLK
  2516. #define MCG_C2 (KINETIS_MCG.C2) // 40064001 MCG Control 2 Register
  2517. #define MCG_C2_IRCS (uint8_t)0x01 // Internal Reference Clock Select, Selects between the fast or slow internal reference clock source.
  2518. #define MCG_C2_LP (uint8_t)0x02 // Low Power Select, Controls whether the FLL or PLL is disabled in BLPI and BLPE modes.
  2519. #define MCG_C2_EREFS (uint8_t)0x04 // External Reference Select, Selects the source for the external reference clock.
  2520. #define MCG_C2_HGO0 (uint8_t)0x08 // High Gain Oscillator Select, Controls the crystal oscillator mode of operation
  2521. #define MCG_C2_RANGE0(n) (uint8_t)(((n) & 0x03) << 4) // Frequency Range Select, Selects the frequency range for the crystal oscillator
  2522. #define MCG_C2_LOCRE0 (uint8_t)0x80 // Loss of Clock Reset Enable, Determines whether an interrupt or a reset request is made following a loss of OSC0
  2523. #define MCG_C3 (KINETIS_MCG.C3) // 40064002 MCG Control 3 Register
  2524. #define MCG_C3_SCTRIM(n) (uint8_t)(n) // Slow Internal Reference Clock Trim Setting
  2525. #define MCG_C4 (KINETIS_MCG.C4) // 40064003 MCG Control 4 Register
  2526. #define MCG_C4_SCFTRIM (uint8_t)0x01 // Slow Internal Reference Clock Fine Trim
  2527. #define MCG_C4_FCTRIM(n) (uint8_t)(((n) & 0x0F) << 1) // Fast Internal Reference Clock Trim Setting
  2528. #define MCG_C4_DRST_DRS(n) (uint8_t)(((n) & 0x03) << 5) // DCO Range Select
  2529. #define MCG_C4_DMX32 (uint8_t)0x80 // DCO Maximum Frequency with 32.768 kHz Reference, controls whether the DCO frequency range is narrowed
  2530. #define MCG_C5 (KINETIS_MCG.C5) // 40064004 MCG Control 5 Register
  2531. #define MCG_C5_PRDIV0(n) (uint8_t)((n) & 0x1F) // PLL External Reference Divider
  2532. #define MCG_C5_PLLSTEN0 (uint8_t)0x20 // PLL Stop Enable
  2533. #define MCG_C5_PLLCLKEN0 (uint8_t)0x40 // PLL Clock Enable
  2534. #define MCG_C6 (KINETIS_MCG.C6) // 40064005 MCG Control 6 Register
  2535. #define MCG_C6_VDIV0(n) (uint8_t)((n) & 0x1F) // VCO 0 Divider
  2536. #define MCG_C6_CME0 (uint8_t)0x20 // Clock Monitor Enable
  2537. #define MCG_C6_PLLS (uint8_t)0x40 // PLL Select, Controls whether the PLL or FLL output is selected as the MCG source when CLKS[1:0]=00.
  2538. #define MCG_C6_LOLIE0 (uint8_t)0x80 // Loss of Lock Interrrupt Enable
  2539. #define MCG_S (KINETIS_MCG.S) // 40064006 MCG Status Register
  2540. #define MCG_S_IRCST (uint8_t)0x01 // Internal Reference Clock Status
  2541. #define MCG_S_OSCINIT0 (uint8_t)0x02 // OSC Initialization, resets to 0, is set to 1 after the initialization cycles of the crystal oscillator
  2542. #define MCG_S_CLKST(n) (uint8_t)(((n) & 0x03) << 2) // Clock Mode Status, 0=FLL is selected, 1= Internal ref, 2=External ref, 3=PLL
  2543. #define MCG_S_CLKST_MASK (uint8_t)0x0C
  2544. #define MCG_S_IREFST (uint8_t)0x10 // Internal Reference Status
  2545. #define MCG_S_PLLST (uint8_t)0x20 // PLL Select Status
  2546. #define MCG_S_LOCK0 (uint8_t)0x40 // Lock Status, 0=PLL Unlocked, 1=PLL Locked
  2547. #define MCG_S_LOLS0 (uint8_t)0x80 // Loss of Lock Status
  2548. #define MCG_SC (KINETIS_MCG.SC) // 40064008 MCG Status and Control Register
  2549. #define MCG_SC_LOCS0 (uint8_t)0x01 // OSC0 Loss of Clock Status
  2550. #define MCG_SC_FCRDIV(n) (uint8_t)(((n) & 0x07) << 1) // Fast Clock Internal Reference Divider
  2551. #define MCG_SC_FLTPRSRV (uint8_t)0x10 // FLL Filter Preserve Enable
  2552. #define MCG_SC_ATMF (uint8_t)0x20 // Automatic Trim Machine Fail Flag
  2553. #define MCG_SC_ATMS (uint8_t)0x40 // Automatic Trim Machine Select
  2554. #define MCG_SC_ATME (uint8_t)0x80 // Automatic Trim Machine Enable
  2555. #define MCG_ATCVH (KINETIS_MCG.ATCVH) // 4006400A MCG Auto Trim Compare Value High Register
  2556. #define MCG_ATCVL (KINETIS_MCG.ATCVL) // 4006400B MCG Auto Trim Compare Value Low Register
  2557. #define MCG_C7 (KINETIS_MCG.C7) // 4006400C MCG Control 7 Register
  2558. #define MCG_C8 (KINETIS_MCG.C8) // 4006400D MCG Control 8 Register
  2559. #define MCG_C9 (KINETIS_MCG.C9) // 4006400E MCG Control 9 Register
  2560. #define MCG_C11 (KINETIS_MCG.C11) // 40064010 MCG Control 11 Register
  2561. #define MCG_C12 (KINETIS_MCG.C12) // 40064011 MCG Control 12 Register
  2562. #define MCG_S2 (KINETIS_MCG.S2) // 40064012 MCG Status 2 Register
  2563. #define MCG_T3 (KINETIS_MCG.T3) // 40064013 MCG Test 3 Register
  2564. // Oscillator (OSC)
  2565. #define OSC0_CR (*(volatile uint8_t *)0x40065000) // OSC Control Register
  2566. #define OSC_SC16P ((uint8_t)0x01) // Oscillator 16 pF Capacitor Load Configure
  2567. #define OSC_SC8P ((uint8_t)0x02) // Oscillator 8 pF Capacitor Load Configure
  2568. #define OSC_SC4P ((uint8_t)0x04) // Oscillator 4 pF Capacitor Load Configure
  2569. #define OSC_SC2P ((uint8_t)0x08) // Oscillator 2 pF Capacitor Load Configure
  2570. #define OSC_EREFSTEN ((uint8_t)0x20) // External Reference Stop Enable, Controls whether or not the external reference clock (OSCERCLK) remains enabled when MCU enters Stop mode.
  2571. #define OSC_ERCLKEN ((uint8_t)0x80) // External Reference Enable, Enables external reference clock (OSCERCLK).
  2572. #define OSC0_OSC_DIV (*(volatile uint8_t *)0x40065002) // Clock divider register
  2573. // Local Memory Controller
  2574. #define LMEM_PCCCR (*(volatile uint32_t *)0xE0082000) // Cache control register
  2575. #define LMEM_PCCLCR (*(volatile uint32_t *)0xE0082004) // Cache line control register
  2576. #define LMEM_PCCSAR (*(volatile uint32_t *)0xE0082008) // Cache search address register
  2577. #define LMEM_PCCCVR (*(volatile uint32_t *)0xE008200C) // Cache read/write value register
  2578. #define LMEM_PCCRMR (*(volatile uint32_t *)0xE0082020) // Cache regions mode register
  2579. // Flash Memory Controller (FMC)
  2580. #define FMC_PFAPR (*(volatile uint32_t *)0x4001F000) // Flash Access Protection
  2581. #define FMC_PFB0CR (*(volatile uint32_t *)0x4001F004) // Flash Control
  2582. #define FMC_TAGVDW0S0 (*(volatile uint32_t *)0x4001F100) // Cache Tag Storage
  2583. #define FMC_TAGVDW0S1 (*(volatile uint32_t *)0x4001F104) // Cache Tag Storage
  2584. #define FMC_TAGVDW1S0 (*(volatile uint32_t *)0x4001F108) // Cache Tag Storage
  2585. #define FMC_TAGVDW1S1 (*(volatile uint32_t *)0x4001F10C) // Cache Tag Storage
  2586. #define FMC_TAGVDW2S0 (*(volatile uint32_t *)0x4001F110) // Cache Tag Storage
  2587. #define FMC_TAGVDW2S1 (*(volatile uint32_t *)0x4001F114) // Cache Tag Storage
  2588. #define FMC_TAGVDW3S0 (*(volatile uint32_t *)0x4001F118) // Cache Tag Storage
  2589. #define FMC_TAGVDW3S1 (*(volatile uint32_t *)0x4001F11C) // Cache Tag Storage
  2590. #define FMC_DATAW0S0 (*(volatile uint32_t *)0x4001F200) // Cache Data Storage
  2591. #define FMC_DATAW0S1 (*(volatile uint32_t *)0x4001F204) // Cache Data Storage
  2592. #define FMC_DATAW1S0 (*(volatile uint32_t *)0x4001F208) // Cache Data Storage
  2593. #define FMC_DATAW1S1 (*(volatile uint32_t *)0x4001F20C) // Cache Data Storage
  2594. #define FMC_DATAW2S0 (*(volatile uint32_t *)0x4001F210) // Cache Data Storage
  2595. #define FMC_DATAW2S1 (*(volatile uint32_t *)0x4001F214) // Cache Data Storage
  2596. #define FMC_DATAW3S0 (*(volatile uint32_t *)0x4001F218) // Cache Data Storage
  2597. #define FMC_DATAW3S1 (*(volatile uint32_t *)0x4001F21C) // Cache Data Storage
  2598. // Flash Memory Module (FTFL)
  2599. #define FTFL_FSTAT (*(volatile uint8_t *)0x40020000) // Flash Status Register
  2600. #define FTFL_FSTAT_CCIF ((uint8_t)0x80) // Command Complete Interrupt Flag
  2601. #define FTFL_FSTAT_RDCOLERR ((uint8_t)0x40) // Flash Read Collision Error Flag
  2602. #define FTFL_FSTAT_ACCERR ((uint8_t)0x20) // Flash Access Error Flag
  2603. #define FTFL_FSTAT_FPVIOL ((uint8_t)0x10) // Flash Protection Violation Flag
  2604. #define FTFL_FSTAT_MGSTAT0 ((uint8_t)0x01) // Memory Controller Command Completion Status Flag
  2605. #define FTFL_FCNFG (*(volatile uint8_t *)0x40020001) // Flash Configuration Register
  2606. #define FTFL_FCNFG_CCIE ((uint8_t)0x80) // Command Complete Interrupt Enable
  2607. #define FTFL_FCNFG_RDCOLLIE ((uint8_t)0x40) // Read Collision Error Interrupt Enable
  2608. #define FTFL_FCNFG_ERSAREQ ((uint8_t)0x20) // Erase All Request
  2609. #define FTFL_FCNFG_ERSSUSP ((uint8_t)0x10) // Erase Suspend
  2610. #define FTFL_FCNFG_PFLSH ((uint8_t)0x04) // Flash memory configuration
  2611. #define FTFL_FCNFG_RAMRDY ((uint8_t)0x02) // RAM Ready
  2612. #define FTFL_FCNFG_EEERDY ((uint8_t)0x01) // EEPROM Ready
  2613. #define FTFL_FSEC (*(const uint8_t *)0x40020002) // Flash Security Register
  2614. #define FTFL_FOPT (*(const uint8_t *)0x40020003) // Flash Option Register
  2615. #define FTFL_FCCOB3 (*(volatile uint8_t *)0x40020004) // Flash Common Command Object Registers
  2616. #define FTFL_FCCOB2 (*(volatile uint8_t *)0x40020005)
  2617. #define FTFL_FCCOB1 (*(volatile uint8_t *)0x40020006)
  2618. #define FTFL_FCCOB0 (*(volatile uint8_t *)0x40020007)
  2619. #define FTFL_FCCOB7 (*(volatile uint8_t *)0x40020008)
  2620. #define FTFL_FCCOB6 (*(volatile uint8_t *)0x40020009)
  2621. #define FTFL_FCCOB5 (*(volatile uint8_t *)0x4002000A)
  2622. #define FTFL_FCCOB4 (*(volatile uint8_t *)0x4002000B)
  2623. #define FTFL_FCCOBB (*(volatile uint8_t *)0x4002000C)
  2624. #define FTFL_FCCOBA (*(volatile uint8_t *)0x4002000D)
  2625. #define FTFL_FCCOB9 (*(volatile uint8_t *)0x4002000E)
  2626. #define FTFL_FCCOB8 (*(volatile uint8_t *)0x4002000F)
  2627. #define FTFL_FPROT3 (*(volatile uint8_t *)0x40020010) // Program Flash Protection Registers
  2628. #define FTFL_FPROT2 (*(volatile uint8_t *)0x40020011) // Program Flash Protection Registers
  2629. #define FTFL_FPROT1 (*(volatile uint8_t *)0x40020012) // Program Flash Protection Registers
  2630. #define FTFL_FPROT0 (*(volatile uint8_t *)0x40020013) // Program Flash Protection Registers
  2631. #define FTFL_FEPROT (*(volatile uint8_t *)0x40020016) // EEPROM Protection Register
  2632. #define FTFL_FDPROT (*(volatile uint8_t *)0x40020017) // Data Flash Protection Register
  2633. // Cyclic Redundancy Check (CRC)
  2634. #define CRC_CRC (*(volatile uint32_t *)0x40032000) // CRC Data register
  2635. #define CRC_GPOLY (*(volatile uint32_t *)0x40032004) // CRC Polynomial register
  2636. #define CRC_CTRL (*(volatile uint32_t *)0x40032008) // CRC Control register
  2637. // Cryptographic Acceleration Unit (CAU)
  2638. #define CAU_CASR (*(volatile uint32_t *)0xE0081000) // Status Register
  2639. #define CAU_CAA (*(volatile uint32_t *)0xE0081001) // Accumulator
  2640. #define CAU_CA0 (*(volatile uint32_t *)0xE0081002) // General Purpose Register
  2641. #define CAU_CA1 (*(volatile uint32_t *)0xE0081003) // General Purpose Register
  2642. #define CAU_CA2 (*(volatile uint32_t *)0xE0081004) // General Purpose Register
  2643. #define CAU_CA3 (*(volatile uint32_t *)0xE0081005) // General Purpose Register
  2644. #define CAU_CA4 (*(volatile uint32_t *)0xE0081006) // General Purpose Register
  2645. #define CAU_CA5 (*(volatile uint32_t *)0xE0081007) // General Purpose Register
  2646. #define CAU_CA6 (*(volatile uint32_t *)0xE0081008) // General Purpose Register
  2647. #define CAU_CA7 (*(volatile uint32_t *)0xE0081009) // General Purpose Register
  2648. #define CAU_CA8 (*(volatile uint32_t *)0xE008100A) // General Purpose Register
  2649. // Random Number Generator Accelerator (RNGA)
  2650. #define RNG_CR (*(volatile uint32_t *)0x40029000) // RNGA Control Register
  2651. #define RNG_SR (*(volatile uint32_t *)0x40029004) // RNGA Status Register
  2652. #define RNG_ER (*(volatile uint32_t *)0x40029008) // RNGA Entropy Register
  2653. #define RNG_OR (*(volatile uint32_t *)0x4002900C) // RNGA Output Register
  2654. // Analog-to-Digital Converter (ADC)
  2655. #define ADC0_SC1A (*(volatile uint32_t *)0x4003B000) // ADC status and control registers 1
  2656. #define ADC0_SC1B (*(volatile uint32_t *)0x4003B004) // ADC status and control registers 1
  2657. #define ADC_SC1_COCO ((uint32_t)0x80) // Conversion complete flag
  2658. #define ADC_SC1_AIEN ((uint32_t)0x40) // Interrupt enable
  2659. #define ADC_SC1_DIFF ((uint32_t)0x20) // Differential mode enable
  2660. #define ADC_SC1_ADCH(n) ((uint32_t)((n) & 0x1F)) // Input channel select
  2661. #define ADC0_CFG1 (*(volatile uint32_t *)0x4003B008) // ADC configuration register 1
  2662. #define ADC_CFG1_ADLPC ((uint32_t)0x80) // Low-power configuration
  2663. #define ADC_CFG1_ADIV(n) ((uint32_t)(((n) & 3) << 5)) // Clock divide select, 0=direct, 1=div2, 2=div4, 3=div8
  2664. #define ADC_CFG1_ADLSMP ((uint32_t)0x10) // Sample time configuration, 0=Short, 1=Long
  2665. #define ADC_CFG1_MODE(n) ((uint32_t)(((n) & 3) << 2)) // Conversion mode, 0=8 bit, 1=12 bit, 2=10 bit, 3=16 bit
  2666. #define ADC_CFG1_ADICLK(n) ((uint32_t)(((n) & 3) << 0)) // Input clock, 0=bus, 1=bus/2, 2=OSCERCLK, 3=async
  2667. #define ADC0_CFG2 (*(volatile uint32_t *)0x4003B00C) // Configuration register 2
  2668. #define ADC_CFG2_MUXSEL ((uint32_t)0x10) // 0=a channels, 1=b channels
  2669. #define ADC_CFG2_ADACKEN ((uint32_t)0x08) // async clock enable
  2670. #define ADC_CFG2_ADHSC ((uint32_t)0x04) // High speed configuration
  2671. #define ADC_CFG2_ADLSTS(n) ((uint32_t)(((n) & 3) << 0)) // Sample time, 0=24 cycles, 1=12 cycles, 2=6 cycles, 3=2 cycles
  2672. #define ADC0_RA (*(volatile uint32_t *)0x4003B010) // ADC data result register
  2673. #define ADC0_RB (*(volatile uint32_t *)0x4003B014) // ADC data result register
  2674. #define ADC0_CV1 (*(volatile uint32_t *)0x4003B018) // Compare value registers
  2675. #define ADC0_CV2 (*(volatile uint32_t *)0x4003B01C) // Compare value registers
  2676. #define ADC0_SC2 (*(volatile uint32_t *)0x4003B020) // Status and control register 2
  2677. #define ADC_SC2_ADACT ((uint32_t)0x80) // Conversion active
  2678. #define ADC_SC2_ADTRG ((uint32_t)0x40) // Conversion trigger select, 0=software, 1=hardware
  2679. #define ADC_SC2_ACFE ((uint32_t)0x20) // Compare function enable
  2680. #define ADC_SC2_ACFGT ((uint32_t)0x10) // Compare function greater than enable
  2681. #define ADC_SC2_ACREN ((uint32_t)0x08) // Compare function range enable
  2682. #define ADC_SC2_DMAEN ((uint32_t)0x04) // DMA enable
  2683. #define ADC_SC2_REFSEL(n) ((uint32_t)(((n) & 3) << 0)) // Voltage reference, 0=vcc/external, 1=1.2 volts
  2684. #define ADC0_SC3 (*(volatile uint32_t *)0x4003B024) // Status and control register 3
  2685. #define ADC_SC3_CAL ((uint32_t)0x80) // Calibration, 1=begin, stays set while cal in progress
  2686. #define ADC_SC3_CALF ((uint32_t)0x40) // Calibration failed flag
  2687. #define ADC_SC3_ADCO ((uint32_t)0x08) // Continuous conversion enable
  2688. #define ADC_SC3_AVGE ((uint32_t)0x04) // Hardware average enable
  2689. #define ADC_SC3_AVGS(n) ((uint32_t)(((n) & 3) << 0)) // avg select, 0=4 samples, 1=8 samples, 2=16 samples, 3=32 samples
  2690. #define ADC0_OFS (*(volatile uint32_t *)0x4003B028) // ADC offset correction register
  2691. #define ADC0_PG (*(volatile uint32_t *)0x4003B02C) // ADC plus-side gain register
  2692. #define ADC0_MG (*(volatile uint32_t *)0x4003B030) // ADC minus-side gain register
  2693. #define ADC0_CLPD (*(volatile uint32_t *)0x4003B034) // ADC plus-side general calibration value register
  2694. #define ADC0_CLPS (*(volatile uint32_t *)0x4003B038) // ADC plus-side general calibration value register
  2695. #define ADC0_CLP4 (*(volatile uint32_t *)0x4003B03C) // ADC plus-side general calibration value register
  2696. #define ADC0_CLP3 (*(volatile uint32_t *)0x4003B040) // ADC plus-side general calibration value register
  2697. #define ADC0_CLP2 (*(volatile uint32_t *)0x4003B044) // ADC plus-side general calibration value register
  2698. #define ADC0_CLP1 (*(volatile uint32_t *)0x4003B048) // ADC plus-side general calibration value register
  2699. #define ADC0_CLP0 (*(volatile uint32_t *)0x4003B04C) // ADC plus-side general calibration value register
  2700. #define ADC0_PGA (*(volatile uint32_t *)0x4003B050) // ADC Programmable Gain Amplifier
  2701. #define ADC_PGA_PGAEN ((uint32_t)0x00800000) // Enable
  2702. #define ADC_PGA_PGALPB ((uint32_t)0x00100000) // Low-Power Mode Control, 0=low power, 1=normal
  2703. #define ADC_PGA_PGAG(n) ((uint32_t)(((n) & 15) << 16)) // Gain, 0=1X, 1=2X, 2=4X, 3=8X, 4=16X, 5=32X, 6=64X
  2704. #define ADC0_CLMD (*(volatile uint32_t *)0x4003B054) // ADC minus-side general calibration value register
  2705. #define ADC0_CLMS (*(volatile uint32_t *)0x4003B058) // ADC minus-side general calibration value register
  2706. #define ADC0_CLM4 (*(volatile uint32_t *)0x4003B05C) // ADC minus-side general calibration value register
  2707. #define ADC0_CLM3 (*(volatile uint32_t *)0x4003B060) // ADC minus-side general calibration value register
  2708. #define ADC0_CLM2 (*(volatile uint32_t *)0x4003B064) // ADC minus-side general calibration value register
  2709. #define ADC0_CLM1 (*(volatile uint32_t *)0x4003B068) // ADC minus-side general calibration value register
  2710. #define ADC0_CLM0 (*(volatile uint32_t *)0x4003B06C) // ADC minus-side general calibration value register
  2711. #define ADC1_SC1A (*(volatile uint32_t *)0x400BB000) // ADC status and control registers 1
  2712. #define ADC1_SC1B (*(volatile uint32_t *)0x400BB004) // ADC status and control registers 1
  2713. #define ADC1_CFG1 (*(volatile uint32_t *)0x400BB008) // ADC configuration register 1
  2714. #define ADC1_CFG2 (*(volatile uint32_t *)0x400BB00C) // Configuration register 2
  2715. #define ADC1_RA (*(volatile uint32_t *)0x400BB010) // ADC data result register
  2716. #define ADC1_RB (*(volatile uint32_t *)0x400BB014) // ADC data result register
  2717. #define ADC1_CV1 (*(volatile uint32_t *)0x400BB018) // Compare value registers
  2718. #define ADC1_CV2 (*(volatile uint32_t *)0x400BB01C) // Compare value registers
  2719. #define ADC1_SC2 (*(volatile uint32_t *)0x400BB020) // Status and control register 2
  2720. #define ADC1_SC3 (*(volatile uint32_t *)0x400BB024) // Status and control register 3
  2721. #define ADC1_OFS (*(volatile uint32_t *)0x400BB028) // ADC offset correction register
  2722. #define ADC1_PG (*(volatile uint32_t *)0x400BB02C) // ADC plus-side gain register
  2723. #define ADC1_MG (*(volatile uint32_t *)0x400BB030) // ADC minus-side gain register
  2724. #define ADC1_CLPD (*(volatile uint32_t *)0x400BB034) // ADC plus-side general calibration value register
  2725. #define ADC1_CLPS (*(volatile uint32_t *)0x400BB038) // ADC plus-side general calibration value register
  2726. #define ADC1_CLP4 (*(volatile uint32_t *)0x400BB03C) // ADC plus-side general calibration value register
  2727. #define ADC1_CLP3 (*(volatile uint32_t *)0x400BB040) // ADC plus-side general calibration value register
  2728. #define ADC1_CLP2 (*(volatile uint32_t *)0x400BB044) // ADC plus-side general calibration value register
  2729. #define ADC1_CLP1 (*(volatile uint32_t *)0x400BB048) // ADC plus-side general calibration value register
  2730. #define ADC1_CLP0 (*(volatile uint32_t *)0x400BB04C) // ADC plus-side general calibration value register
  2731. #define ADC1_PGA (*(volatile uint32_t *)0x400BB050) // ADC Programmable Gain Amplifier
  2732. #define ADC1_CLMD (*(volatile uint32_t *)0x400BB054) // ADC minus-side general calibration value register
  2733. #define ADC1_CLMS (*(volatile uint32_t *)0x400BB058) // ADC minus-side general calibration value register
  2734. #define ADC1_CLM4 (*(volatile uint32_t *)0x400BB05C) // ADC minus-side general calibration value register
  2735. #define ADC1_CLM3 (*(volatile uint32_t *)0x400BB060) // ADC minus-side general calibration value register
  2736. #define ADC1_CLM2 (*(volatile uint32_t *)0x400BB064) // ADC minus-side general calibration value register
  2737. #define ADC1_CLM1 (*(volatile uint32_t *)0x400BB068) // ADC minus-side general calibration value register
  2738. #define ADC1_CLM0 (*(volatile uint32_t *)0x400BB06C) // ADC minus-side general calibration value register
  2739. // 12-bit Digital-to-Analog Converter (DAC)
  2740. #if defined(KINETISK)
  2741. #define DAC0_DAT0L (*(volatile uint8_t *)0x400CC000) // DAC Data Low Register
  2742. #define DAC0_DATH (*(volatile uint8_t *)0x400CC001) // DAC Data High Register
  2743. #define DAC0_DAT1L (*(volatile uint8_t *)0x400CC002) // DAC Data Low Register
  2744. #define DAC0_DAT2L (*(volatile uint8_t *)0x400CC004) // DAC Data Low Register
  2745. #define DAC0_DAT3L (*(volatile uint8_t *)0x400CC006) // DAC Data Low Register
  2746. #define DAC0_DAT4L (*(volatile uint8_t *)0x400CC008) // DAC Data Low Register
  2747. #define DAC0_DAT5L (*(volatile uint8_t *)0x400CC00A) // DAC Data Low Register
  2748. #define DAC0_DAT6L (*(volatile uint8_t *)0x400CC00C) // DAC Data Low Register
  2749. #define DAC0_DAT7L (*(volatile uint8_t *)0x400CC00E) // DAC Data Low Register
  2750. #define DAC0_DAT8L (*(volatile uint8_t *)0x400CC010) // DAC Data Low Register
  2751. #define DAC0_DAT9L (*(volatile uint8_t *)0x400CC012) // DAC Data Low Register
  2752. #define DAC0_DAT10L (*(volatile uint8_t *)0x400CC014) // DAC Data Low Register
  2753. #define DAC0_DAT11L (*(volatile uint8_t *)0x400CC016) // DAC Data Low Register
  2754. #define DAC0_DAT12L (*(volatile uint8_t *)0x400CC018) // DAC Data Low Register
  2755. #define DAC0_DAT13L (*(volatile uint8_t *)0x400CC01A) // DAC Data Low Register
  2756. #define DAC0_DAT14L (*(volatile uint8_t *)0x400CC01C) // DAC Data Low Register
  2757. #define DAC0_DAT15L (*(volatile uint8_t *)0x400CC01E) // DAC Data Low Register
  2758. #define DAC0_SR (*(volatile uint8_t *)0x400CC020) // DAC Status Register
  2759. #define DAC0_C0 (*(volatile uint8_t *)0x400CC021) // DAC Control Register
  2760. #define DAC_C0_DACEN 0x80 // DAC Enable
  2761. #define DAC_C0_DACRFS 0x40 // DAC Reference Select
  2762. #define DAC_C0_DACTRGSEL 0x20 // DAC Trigger Select
  2763. #define DAC_C0_DACSWTRG 0x10 // DAC Software Trigger
  2764. #define DAC_C0_LPEN 0x08 // DAC Low Power Control
  2765. #define DAC_C0_DACBWIEN 0x04 // DAC Buffer Watermark Interrupt Enable
  2766. #define DAC_C0_DACBTIEN 0x02 // DAC Buffer Read Pointer Top Flag Interrupt Enable
  2767. #define DAC_C0_DACBBIEN 0x01 // DAC Buffer Read Pointer Bottom Flag Interrupt Enable
  2768. #define DAC0_C1 (*(volatile uint8_t *)0x400CC022) // DAC Control Register 1
  2769. #define DAC_C1_DMAEN 0x80 // DMA Enable Select
  2770. #define DAC_C1_DACBFWM(n) ((((n) & 3) << 3)) // DAC Buffer Watermark Select
  2771. #define DAC_C1_DACBFMD(n) ((((n) & 3) << 1)) // DAC Buffer Work Mode Select
  2772. #define DAC_C1_DACBFEN 0x01 // DAC Buffer Enable
  2773. #define DAC0_C2 (*(volatile uint8_t *)0x400CC023) // DAC Control Register 2
  2774. #define DAC_C2_DACBFRP(n) ((((n) & 15) << 4)) // DAC Buffer Read Pointer
  2775. #define DAC_C2_DACBFUP(n) ((((n) & 15) << 0)) // DAC Buffer Upper Limit
  2776. #define DAC1_DAT0L (*(volatile uint8_t *)0x400CD000) // DAC Data Low Register
  2777. #define DAC1_DATH (*(volatile uint8_t *)0x400CD001) // DAC Data High Register
  2778. #define DAC1_DAT1L (*(volatile uint8_t *)0x400CD002) // DAC Data Low Register
  2779. #define DAC1_DAT2L (*(volatile uint8_t *)0x400CD004) // DAC Data Low Register
  2780. #define DAC1_DAT3L (*(volatile uint8_t *)0x400CD006) // DAC Data Low Register
  2781. #define DAC1_DAT4L (*(volatile uint8_t *)0x400CD008) // DAC Data Low Register
  2782. #define DAC1_DAT5L (*(volatile uint8_t *)0x400CD00A) // DAC Data Low Register
  2783. #define DAC1_DAT6L (*(volatile uint8_t *)0x400CD00C) // DAC Data Low Register
  2784. #define DAC1_DAT7L (*(volatile uint8_t *)0x400CD00E) // DAC Data Low Register
  2785. #define DAC1_DAT8L (*(volatile uint8_t *)0x400CD010) // DAC Data Low Register
  2786. #define DAC1_DAT9L (*(volatile uint8_t *)0x400CD012) // DAC Data Low Register
  2787. #define DAC1_DAT10L (*(volatile uint8_t *)0x400CD014) // DAC Data Low Register
  2788. #define DAC1_DAT11L (*(volatile uint8_t *)0x400CD016) // DAC Data Low Register
  2789. #define DAC1_DAT12L (*(volatile uint8_t *)0x400CD018) // DAC Data Low Register
  2790. #define DAC1_DAT13L (*(volatile uint8_t *)0x400CD01A) // DAC Data Low Register
  2791. #define DAC1_DAT14L (*(volatile uint8_t *)0x400CD01C) // DAC Data Low Register
  2792. #define DAC1_DAT15L (*(volatile uint8_t *)0x400CD01E) // DAC Data Low Register
  2793. #define DAC1_SR (*(volatile uint8_t *)0x400CD020) // DAC Status Register
  2794. #define DAC1_C0 (*(volatile uint8_t *)0x400CD021) // DAC Control Register
  2795. #define DAC1_C1 (*(volatile uint8_t *)0x400CD022) // DAC Control Register 1
  2796. #define DAC1_C2 (*(volatile uint8_t *)0x400CD023) // DAC Control Register 2
  2797. #elif defined(KINETISL)
  2798. #define DAC0_DAT0L (*(volatile uint8_t *)0x4003F000) // Data Low
  2799. #define DAC0_DAT0H (*(volatile uint8_t *)0x4003F001) // Data High
  2800. #define DAC0_DAT1L (*(volatile uint8_t *)0x4003F002) // Data Low
  2801. #define DAC0_DAT1H (*(volatile uint8_t *)0x4003F003) // Data High
  2802. #define DAC0_SR (*(volatile uint8_t *)0x4003F020) // Status
  2803. #define DAC0_C0 (*(volatile uint8_t *)0x4003F021) // Control Register
  2804. #define DAC0_C1 (*(volatile uint8_t *)0x4003F022) // Control Register 1
  2805. #define DAC0_C2 (*(volatile uint8_t *)0x4003F023) // Control Register 2
  2806. #define DAC_SR_DACBFRPTF ((uint8_t)0x02) // Read Pointer Top Position Flag
  2807. #define DAC_SR_DACBFRPBF ((uint8_t)0x01) // Read Pointer Bottom Position Flag
  2808. #define DAC_C0_DACEN ((uint8_t)0x80) // Enable
  2809. #define DAC_C0_DACRFS ((uint8_t)0x40) // Reference, 0=AREF pin, 1=VCC
  2810. #define DAC_C0_DACTRGSEL ((uint8_t)0x20) // Trigger Select
  2811. #define DAC_C0_DACSWTRG ((uint8_t)0x10) // Software Trigger
  2812. #define DAC_C0_LPEN ((uint8_t)0x08) // Low Power Control
  2813. #define DAC_C0_DACBTIEN ((uint8_t)0x02) // Top Flag Interrupt Enable
  2814. #define DAC_C0_DACBBIEN ((uint8_t)0x01) // Bottom Flag Interrupt Enable
  2815. #define DAC_C1_DMAEN ((uint8_t)0x80) // DMA Enable
  2816. #define DAC_C1_DACBFMD ((uint8_t)0x04) // Work Mode Select
  2817. #define DAC_C1_DACBFEN ((uint8_t)0x01) // Buffer Enable
  2818. #define DAC_C2_DACBFRP ((uint8_t)0x10) // Buffer Read Pointer
  2819. #define DAC_C2_DACBFUP ((uint8_t)0x01) // Buffer Upper Limit
  2820. #endif
  2821. // Analog Comparator (CMP)
  2822. #define CMP0_CR0 (*(volatile uint8_t *)0x40073000) // CMP Control Register 0
  2823. #define CMP_CR0_FILTER_CNT(n) (uint8_t)(((n) & 0x07) << 4)
  2824. #define CMP_CR0_HYSTCTR(n) (uint8_t)(((n) & 0x03) << 0)
  2825. #define CMP0_CR1 (*(volatile uint8_t *)0x40073001) // CMP Control Register
  2826. #define CMP_CR1_SE (uint8_t)0x80 // Sample Enable
  2827. #define CMP_CR1_WE (uint8_t)0x40 // Windowing Enable
  2828. #define CMP_CR1_TRIGM (uint8_t)0x20 // Trigger Mode Enable
  2829. #define CMP_CR1_PMODE (uint8_t)0x10 // Power Mode Select
  2830. #define CMP_CR1_INV (uint8_t)0x08 // Comparator INVERT
  2831. #define CMP_CR1_COS (uint8_t)0x04 // Comparator Output Select
  2832. #define CMP_CR1_OPE (uint8_t)0x02 // Comparator Output Pin Enable
  2833. #define CMP_CR1_EN (uint8_t)0x01 // Comparator Module Enable
  2834. #define CMP0_FPR (*(volatile uint8_t *)0x40073002) // CMP Filter Period Register
  2835. #define CMP0_SCR (*(volatile uint8_t *)0x40073003) // CMP Status and Control Register
  2836. #define CMP_SCR_DMAEN (uint8_t)0x40 // DMA Enable Control
  2837. #define CMP_SCR_IER (uint8_t)0x10 // Comparator Interrupt Enable Rising
  2838. #define CMP_SCR_IEF (uint8_t)0x08 // Comparator Interrupt Enable Falling
  2839. #define CMP_SCR_CFR (uint8_t)0x04 // Analog Comparator Flag Rising
  2840. #define CMP_SCR_CFF (uint8_t)0x02 // Analog Comparator Flag Falling
  2841. #define CMP_SCR_COUT (uint8_t)0x01 // Analog Comparator Output
  2842. #define CMP0_DACCR (*(volatile uint8_t *)0x40073004) // DAC Control Register
  2843. #define CMP_DACCR_DACEN (uint8_t)0x80 // DAC Enable
  2844. #define CMP_DACCR_VRSEL (uint8_t)0x40 // Supply Voltage Reference Source Select
  2845. #define CMP_DACCR_VOSEL(n) (uint8_t)(((n) & 0x3F) << 0) // DAC Output Voltage Select
  2846. #define CMP0_MUXCR (*(volatile uint8_t *)0x40073005) // MUX Control Register
  2847. #define CMP_MUXCR_PSTM (uint8_t)0x40 // Pass Through Mode Enable
  2848. #define CMP_MUXCR_PSEL(n) (uint8_t)(((n) & 0x07) << 3) // Plus Input Mux Control
  2849. #define CMP_MUXCR_MSEL(n) (uint8_t)(((n) & 0x07) << 0) // Minus Input Mux Control
  2850. #define CMP1_CR0 (*(volatile uint8_t *)0x40073008) // CMP Control Register 0
  2851. #define CMP1_CR1 (*(volatile uint8_t *)0x40073009) // CMP Control Register 1
  2852. #define CMP1_FPR (*(volatile uint8_t *)0x4007300A) // CMP Filter Period Register
  2853. #define CMP1_SCR (*(volatile uint8_t *)0x4007300B) // CMP Status and Control Register
  2854. #define CMP1_DACCR (*(volatile uint8_t *)0x4007300C) // DAC Control Register
  2855. #define CMP1_MUXCR (*(volatile uint8_t *)0x4007300D) // MUX Control Register
  2856. #define CMP2_CR0 (*(volatile uint8_t *)0x40073010) // CMP Control Register 0
  2857. #define CMP2_CR1 (*(volatile uint8_t *)0x40073011) // CMP Control Register 1
  2858. #define CMP2_FPR (*(volatile uint8_t *)0x40073012) // CMP Filter Period Register
  2859. #define CMP2_SCR (*(volatile uint8_t *)0x40073013) // CMP Status and Control Register
  2860. #define CMP2_DACCR (*(volatile uint8_t *)0x40073014) // DAC Control Register
  2861. #define CMP2_MUXCR (*(volatile uint8_t *)0x40073015) // MUX Control Register
  2862. #define CMP3_CR0 (*(volatile uint8_t *)0x40073018) // CMP Control Register 0
  2863. #define CMP3_CR1 (*(volatile uint8_t *)0x40073019) // CMP Control Register 1
  2864. #define CMP3_FPR (*(volatile uint8_t *)0x4007301A) // CMP Filter Period Register
  2865. #define CMP3_SCR (*(volatile uint8_t *)0x4007301B) // CMP Status and Control Register
  2866. #define CMP3_DACCR (*(volatile uint8_t *)0x4007301C) // DAC Control Register
  2867. #define CMP3_MUXCR (*(volatile uint8_t *)0x4007301D) // MUX Control Register
  2868. // Analog Voltage Reference (VREFV1)
  2869. #define VREF_TRM (*(volatile uint8_t *)0x40074000) // VREF Trim Register
  2870. #define VREF_TRM_CHOPEN ((uint8_t)0x40) // Chop oscillator enable
  2871. #define VREF_TRM_TRIM(n) ((n) & 0x3F) // Trim bits
  2872. #define VREF_SC (*(volatile uint8_t *)0x40074001) // VREF Status and Control Register
  2873. #define VREF_SC_VREFEN ((uint8_t)0x80) // Internal Voltage Reference enable
  2874. #define VREF_SC_REGEN ((uint8_t)0x40) // Regulator enable
  2875. #define VREF_SC_ICOMPEN ((uint8_t)0x20) // Second order curvature compensation enable
  2876. #define VREF_SC_VREFST ((uint8_t)0x04) // Internal Voltage Reference stable flag
  2877. #define VREF_SC_MODE_LV(n) (uint8_t)(((n) & 3) << 0) // Buffer Mode selection: 0=Bandgap on only
  2878. // 2=Low-power buffer mode
  2879. // Programmable Delay Block (PDB)
  2880. #define PDB0_SC (*(volatile uint32_t *)0x40036000) // Status and Control Register
  2881. #define PDB_SC_LDMOD(n) (((n) & 3) << 18) // Load Mode Select
  2882. #define PDB_SC_PDBEIE 0x00020000 // Sequence Error Interrupt Enable
  2883. #define PDB_SC_SWTRIG 0x00010000 // Software Trigger
  2884. #define PDB_SC_DMAEN 0x00008000 // DMA Enable
  2885. #define PDB_SC_PRESCALER(n) (((n) & 7) << 12) // Prescaler Divider Select
  2886. #define PDB_SC_TRGSEL(n) (((n) & 15) << 8) // Trigger Input Source Select
  2887. #define PDB_SC_PDBEN 0x00000080 // PDB Enable
  2888. #define PDB_SC_PDBIF 0x00000040 // PDB Interrupt Flag
  2889. #define PDB_SC_PDBIE 0x00000020 // PDB Interrupt Enable.
  2890. #define PDB_SC_MULT(n) (((n) & 3) << 2) // Multiplication Factor
  2891. #define PDB_SC_CONT 0x00000002 // Continuous Mode Enable
  2892. #define PDB_SC_LDOK 0x00000001 // Load OK
  2893. #define PDB0_MOD (*(volatile uint32_t *)0x40036004) // Modulus Register
  2894. #define PDB0_CNT (*(volatile uint32_t *)0x40036008) // Counter Register
  2895. #define PDB0_IDLY (*(volatile uint32_t *)0x4003600C) // Interrupt Delay Register
  2896. #define PDB0_CH0C1 (*(volatile uint32_t *)0x40036010) // Channel 0 Control Register 1
  2897. #define PDB0_CH0S (*(volatile uint32_t *)0x40036014) // Channel 0 Status Register
  2898. #define PDB0_CH0DLY0 (*(volatile uint32_t *)0x40036018) // Channel 0 Delay 0 Register
  2899. #define PDB0_CH0DLY1 (*(volatile uint32_t *)0x4003601C) // Channel 0 Delay 1 Register
  2900. #define PDB0_CH1C1 (*(volatile uint32_t *)0x40036038) // Channel 1 Control Register 1
  2901. #define PDB0_CH1S (*(volatile uint32_t *)0x4003603C) // Channel 1 Status Register
  2902. #define PDB0_CH1DLY0 (*(volatile uint32_t *)0x40036040) // Channel 1 Delay 0 Register
  2903. #define PDB0_CH1DLY1 (*(volatile uint32_t *)0x40036044) // Channel 1 Delay 1 Register
  2904. #define PDB0_DACINTC0 (*(volatile uint32_t *)0x40036150) // DAC Interval Trigger n Control Register
  2905. #define PDB0_DACINT0 (*(volatile uint32_t *)0x40036154) // DAC Interval n Register
  2906. #define PDB0_DACINTC1 (*(volatile uint32_t *)0x40036158) // DAC Interval Trigger n Control register
  2907. #define PDB0_DACINT1 (*(volatile uint32_t *)0x4003615C) // DAC Interval n register
  2908. #define PDB0_POEN (*(volatile uint32_t *)0x40036190) // Pulse-Out n Enable Register
  2909. #define PDB0_PO0DLY (*(volatile uint32_t *)0x40036194) // Pulse-Out n Delay Register
  2910. #define PDB0_PO1DLY (*(volatile uint32_t *)0x40036198) // Pulse-Out n Delay Register
  2911. #define PDB0_PO2DLY (*(volatile uint32_t *)0x4003619C) // Pulse-Out n Delay Register
  2912. #define PDB0_PO3DLY (*(volatile uint32_t *)0x400361A0) // Pulse-Out n Delay Register
  2913. // Timer/PWM Module (TPM)
  2914. #if defined(KINETISL)
  2915. #define TPM0_SC (*(volatile uint32_t *)0x40038000) // Status And Control
  2916. #define TPM0_CNT (*(volatile uint32_t *)0x40038004) // Counter
  2917. #define TPM0_MOD (*(volatile uint32_t *)0x40038008) // Modulo
  2918. #define TPM0_C0SC (*(volatile uint32_t *)0x4003800C) // Channel 0 Status And Control
  2919. #define TPM0_C0V (*(volatile uint32_t *)0x40038010) // Channel 0 Value
  2920. #define TPM0_C1SC (*(volatile uint32_t *)0x40038014) // Channel 1 Status And Control
  2921. #define TPM0_C1V (*(volatile uint32_t *)0x40038018) // Channel 1 Value
  2922. #define TPM0_C2SC (*(volatile uint32_t *)0x4003801C) // Channel 2 Status And Control
  2923. #define TPM0_C2V (*(volatile uint32_t *)0x40038020) // Channel 2 Value
  2924. #define TPM0_C3SC (*(volatile uint32_t *)0x40038024) // Channel 3 Status And Control
  2925. #define TPM0_C3V (*(volatile uint32_t *)0x40038028) // Channel 3 Value
  2926. #define TPM0_C4SC (*(volatile uint32_t *)0x4003802C) // Channel 4 Status And Control
  2927. #define TPM0_C4V (*(volatile uint32_t *)0x40038030) // Channel 4 Value
  2928. #define TPM0_C5SC (*(volatile uint32_t *)0x40038034) // Channel 5 Status And Control
  2929. #define TPM0_C5V (*(volatile uint32_t *)0x40038038) // Channel 5 Value
  2930. #define TPM0_STATUS (*(volatile uint32_t *)0x40038050) // Capture And Compare Status
  2931. #define TPM0_CONF (*(volatile uint32_t *)0x40038084) // Configuration
  2932. #define TPM1_SC (*(volatile uint32_t *)0x40039000) // Status And Control
  2933. #define TPM1_CNT (*(volatile uint32_t *)0x40039004) // Counter
  2934. #define TPM1_MOD (*(volatile uint32_t *)0x40039008) // Modulo
  2935. #define TPM1_C0SC (*(volatile uint32_t *)0x4003900C) // Channel 0 Status And Control
  2936. #define TPM1_C0V (*(volatile uint32_t *)0x40039010) // Channel 0 Value
  2937. #define TPM1_C1SC (*(volatile uint32_t *)0x40039014) // Channel 1 Status And Control
  2938. #define TPM1_C1V (*(volatile uint32_t *)0x40039018) // Channel 1 Value
  2939. #define TPM1_STATUS (*(volatile uint32_t *)0x40039050) // Capture And Compare Status
  2940. #define TPM1_CONF (*(volatile uint32_t *)0x40039084) // Configuration
  2941. #define TPM2_SC (*(volatile uint32_t *)0x4003A000) // Status And Control
  2942. #define TPM2_CNT (*(volatile uint32_t *)0x4003A004) // Counter
  2943. #define TPM2_MOD (*(volatile uint32_t *)0x4003A008) // Modulo
  2944. #define TPM2_C0SC (*(volatile uint32_t *)0x4003A00C) // Channel 0 Status And Control
  2945. #define TPM2_C0V (*(volatile uint32_t *)0x4003A010) // Channel 0 Value
  2946. #define TPM2_C1SC (*(volatile uint32_t *)0x4003A014) // Channel 1 Status And Control
  2947. #define TPM2_C1V (*(volatile uint32_t *)0x4003A018) // Channel 1 Value
  2948. #define TPM2_STATUS (*(volatile uint32_t *)0x4003A050) // Capture And Compare Status
  2949. #define TPM2_CONF (*(volatile uint32_t *)0x4003A084) // Configuration
  2950. #elif defined(KINETISK)
  2951. #define TPM1_SC (*(volatile uint32_t *)0x400C9000) // Status And Control
  2952. #define TPM1_CNT (*(volatile uint32_t *)0x400C9004) // Counter
  2953. #define TPM1_MOD (*(volatile uint32_t *)0x400C9008) // Modulo
  2954. #define TPM1_C0SC (*(volatile uint32_t *)0x400C900C) // Channel 0 Status And Control
  2955. #define TPM1_C0V (*(volatile uint32_t *)0x400C9010) // Channel 0 Value
  2956. #define TPM1_C1SC (*(volatile uint32_t *)0x400C9014) // Channel 1 Status And Control
  2957. #define TPM1_C1V (*(volatile uint32_t *)0x400C9018) // Channel 1 Value
  2958. #define TPM1_STATUS (*(volatile uint32_t *)0x400C9050) // Capture And Compare Status
  2959. #define TPM1_COMBINE (*(volatile uint32_t *)0x400C9064) // Function For Linked Channels
  2960. #define TPM1_POL (*(volatile uint32_t *)0x400C9070) // Channels Polarity
  2961. #define TPM1_FILTER (*(volatile uint32_t *)0x400C9078) // Input Capture Filter Control
  2962. #define TPM1_QDCTRL (*(volatile uint32_t *)0x400C9080) // Quadrature Decoder Control And Status
  2963. #define TPM1_CONF (*(volatile uint32_t *)0x400C9084) // Configuration
  2964. #define TPM2_SC (*(volatile uint32_t *)0x400CA000) // Status And Control
  2965. #define TPM2_CNT (*(volatile uint32_t *)0x400CA004) // Counter
  2966. #define TPM2_MOD (*(volatile uint32_t *)0x400CA008) // Modulo
  2967. #define TPM2_C0SC (*(volatile uint32_t *)0x400CA00C) // Channel 0 Status And Control
  2968. #define TPM2_C0V (*(volatile uint32_t *)0x400CA010) // Channel 0 Value
  2969. #define TPM2_C1SC (*(volatile uint32_t *)0x400CA014) // Channel 1 Status And Control
  2970. #define TPM2_C1V (*(volatile uint32_t *)0x400CA018) // Channel 1 Value
  2971. #define TPM2_STATUS (*(volatile uint32_t *)0x400CA050) // Capture And Compare Status
  2972. #define TPM2_COMBINE (*(volatile uint32_t *)0x400CA064) // Function For Linked Channels
  2973. #define TPM2_POL (*(volatile uint32_t *)0x400CA070) // Channels Polarity
  2974. #define TPM2_FILTER (*(volatile uint32_t *)0x400CA078) // Input Capture Filter Control
  2975. #define TPM2_QDCTRL (*(volatile uint32_t *)0x400CA080) // Quadrature Decoder Control And Status
  2976. #define TPM2_CONF (*(volatile uint32_t *)0x400CA084) // Configuration
  2977. #endif
  2978. // FlexTimer Module (FTM)
  2979. #define FTM0_SC (*(volatile uint32_t *)0x40038000) // Status And Control
  2980. #ifdef KINETISL
  2981. #define FTM_SC_DMA 0x100 // DMA Enable
  2982. #endif
  2983. #define FTM_SC_TOF 0x80 // Timer Overflow Flag
  2984. #define FTM_SC_TOIE 0x40 // Timer Overflow Interrupt Enable
  2985. #define FTM_SC_CPWMS 0x20 // Center-Aligned PWM Select
  2986. #define FTM_SC_CLKS(n) (((n) & 3) << 3) // Clock Source Selection
  2987. #define FTM_SC_CLKS_MASK 0x18
  2988. #define FTM_SC_PS(n) (((n) & 7) << 0) // Prescale Factor Selection
  2989. #define FTM_SC_PS_MASK 0x07
  2990. #define FTM0_CNT (*(volatile uint32_t *)0x40038004) // Counter
  2991. #define FTM0_MOD (*(volatile uint32_t *)0x40038008) // Modulo
  2992. #define FTM0_C0SC (*(volatile uint32_t *)0x4003800C) // Channel 0 Status And Control
  2993. #define FTM_CSC_CHF 0x80 // Channel Flag
  2994. #define FTM_CSC_CHIE 0x40 // Channel Interrupt Enable
  2995. #define FTM_CSC_MSB 0x20 // Channel Mode Select
  2996. #define FTM_CSC_MSA 0x10 // Channel Mode Select
  2997. #define FTM_CSC_ELSB 0x08 // Edge or Level Select
  2998. #define FTM_CSC_ELSA 0x04 // Edge or Level Select
  2999. #define FTM_CSC_DMA 0x01 // DMA Enable
  3000. #define FTM0_C0V (*(volatile uint32_t *)0x40038010) // Channel 0 Value
  3001. #define FTM0_C1SC (*(volatile uint32_t *)0x40038014) // Channel 1 Status And Control
  3002. #define FTM0_C1V (*(volatile uint32_t *)0x40038018) // Channel 1 Value
  3003. #define FTM0_C2SC (*(volatile uint32_t *)0x4003801C) // Channel 2 Status And Control
  3004. #define FTM0_C2V (*(volatile uint32_t *)0x40038020) // Channel 2 Value
  3005. #define FTM0_C3SC (*(volatile uint32_t *)0x40038024) // Channel 3 Status And Control
  3006. #define FTM0_C3V (*(volatile uint32_t *)0x40038028) // Channel 3 Value
  3007. #define FTM0_C4SC (*(volatile uint32_t *)0x4003802C) // Channel 4 Status And Control
  3008. #define FTM0_C4V (*(volatile uint32_t *)0x40038030) // Channel 4 Value
  3009. #define FTM0_C5SC (*(volatile uint32_t *)0x40038034) // Channel 5 Status And Control
  3010. #define FTM0_C5V (*(volatile uint32_t *)0x40038038) // Channel 5 Value
  3011. #define FTM0_C6SC (*(volatile uint32_t *)0x4003803C) // Channel 6 Status And Control
  3012. #define FTM0_C6V (*(volatile uint32_t *)0x40038040) // Channel 6 Value
  3013. #define FTM0_C7SC (*(volatile uint32_t *)0x40038044) // Channel 7 Status And Control
  3014. #define FTM0_C7V (*(volatile uint32_t *)0x40038048) // Channel 7 Value
  3015. #define FTM0_CNTIN (*(volatile uint32_t *)0x4003804C) // Counter Initial Value
  3016. #define FTM0_STATUS (*(volatile uint32_t *)0x40038050) // Capture And Compare Status
  3017. #define FTM_STATUS_CH7F 0x80 //
  3018. #define FTM_STATUS_CH6F 0x40 //
  3019. #define FTM_STATUS_CH5F 0x20 //
  3020. #define FTM_STATUS_CH4F 0x10 //
  3021. #define FTM_STATUS_CH3F 0x08 //
  3022. #define FTM_STATUS_CH2F 0x04 //
  3023. #define FTM_STATUS_CH1F 0x02 //
  3024. #define FTM_STATUS_CH0F 0x01 //
  3025. #define FTM0_MODE (*(volatile uint32_t *)0x40038054) // Features Mode Selection
  3026. #define FTM_MODE_FAULTIE 0x80 // Fault Interrupt Enable
  3027. #define FTM_MODE_FAULTM(n) (((n) & 3) << 5) // Fault Control Mode
  3028. #define FTM_MODE_FAULTM_MASK 0x60
  3029. #define FTM_MODE_CAPTEST 0x10 // Capture Test Mode Enable
  3030. #define FTM_MODE_PWMSYNC 0x08 // PWM Synchronization Mode
  3031. #define FTM_MODE_WPDIS 0x04 // Write Protection Disable
  3032. #define FTM_MODE_INIT 0x02 // Initialize The Channels Output
  3033. #define FTM_MODE_FTMEN 0x01 // FTM Enable
  3034. #define FTM0_SYNC (*(volatile uint32_t *)0x40038058) // Synchronization
  3035. #define FTM_SYNC_SWSYNC 0x80 //
  3036. #define FTM_SYNC_TRIG2 0x40 //
  3037. #define FTM_SYNC_TRIG1 0x20 //
  3038. #define FTM_SYNC_TRIG0 0x10 //
  3039. #define FTM_SYNC_SYNCHOM 0x08 //
  3040. #define FTM_SYNC_REINIT 0x04 //
  3041. #define FTM_SYNC_CNTMAX 0x02 //
  3042. #define FTM_SYNC_CNTMIN 0x01 //
  3043. #define FTM0_OUTINIT (*(volatile uint32_t *)0x4003805C) // Initial State For Channels Output
  3044. #define FTM_OUTINIT_CH7OI 0x80 //
  3045. #define FTM_OUTINIT_CH6OI 0x40 //
  3046. #define FTM_OUTINIT_CH5OI 0x20 //
  3047. #define FTM_OUTINIT_CH4OI 0x10 //
  3048. #define FTM_OUTINIT_CH3OI 0x08 //
  3049. #define FTM_OUTINIT_CH2OI 0x04 //
  3050. #define FTM_OUTINIT_CH1OI 0x02 //
  3051. #define FTM_OUTINIT_CH0OI 0x01 //
  3052. #define FTM0_OUTMASK (*(volatile uint32_t *)0x40038060) // Output Mask
  3053. #define FTM_OUTMASK_CH7OM 0x80 //
  3054. #define FTM_OUTMASK_CH6OM 0x40 //
  3055. #define FTM_OUTMASK_CH5OM 0x20 //
  3056. #define FTM_OUTMASK_CH4OM 0x10 //
  3057. #define FTM_OUTMASK_CH3OM 0x08 //
  3058. #define FTM_OUTMASK_CH2OM 0x04 //
  3059. #define FTM_OUTMASK_CH1OM 0x02 //
  3060. #define FTM_OUTMASK_CH0OM 0x01 //
  3061. #define FTM0_COMBINE (*(volatile uint32_t *)0x40038064) // Function For Linked Channels
  3062. #define FTM_COMBINE_FAULTEN3 0x40000000 // Enable the fault control, ch #6 & #7
  3063. #define FTM_COMBINE_SYNCEN3 0x20000000 // Enable PWM sync of C6V & C7V
  3064. #define FTM_COMBINE_DTEN3 0x10000000 // Enable deadtime insertion, ch #6 & #7
  3065. #define FTM_COMBINE_DECAP3 0x08000000 // Dual Edge Capture Mode
  3066. #define FTM_COMBINE_DECAPEN3 0x04000000 // Dual Edge Capture Mode Enable
  3067. #define FTM_COMBINE_COMP3 0x02000000 // Complement Of Channel #6 & #7
  3068. #define FTM_COMBINE_COMBINE3 0x01000000 // Combine Channels #6 & #7
  3069. #define FTM_COMBINE_FAULTEN2 0x00400000 // Enable the fault control, ch #4 & #5
  3070. #define FTM_COMBINE_SYNCEN2 0x00200000 // Enable PWM sync of C4V & C5V
  3071. #define FTM_COMBINE_DTEN2 0x00100000 // Enable deadtime insertion, ch #4 & #5
  3072. #define FTM_COMBINE_DECAP2 0x00080000 // Dual Edge Capture Mode
  3073. #define FTM_COMBINE_DECAPEN2 0x00040000 // Dual Edge Capture Mode Enable
  3074. #define FTM_COMBINE_COMP2 0x00020000 // Complement Of Channel #4 & #5
  3075. #define FTM_COMBINE_COMBINE2 0x00010000 // Combine Channels #4 & #5
  3076. #define FTM_COMBINE_FAULTEN1 0x00004000 // Enable the fault control, ch #2 & #3
  3077. #define FTM_COMBINE_SYNCEN1 0x00002000 // Enable PWM sync of C2V & C3V
  3078. #define FTM_COMBINE_DTEN1 0x00001000 // Enable deadtime insertion, ch #2 & #3
  3079. #define FTM_COMBINE_DECAP1 0x00000800 // Dual Edge Capture Mode
  3080. #define FTM_COMBINE_DECAPEN1 0x00000400 // Dual Edge Capture Mode Enable
  3081. #define FTM_COMBINE_COMP1 0x00000200 // Complement Of Channel #2 & #3
  3082. #define FTM_COMBINE_COMBINE1 0x00000100 // Combine Channels #2 & #3
  3083. #define FTM_COMBINE_FAULTEN0 0x00000040 // Enable the fault control, ch #0 & #1
  3084. #define FTM_COMBINE_SYNCEN0 0x00000020 // Enable PWM sync of C0V & C1V
  3085. #define FTM_COMBINE_DTEN0 0x00000010 // Enable deadtime insertion, ch #0 & #1
  3086. #define FTM_COMBINE_DECAP0 0x00000008 // Dual Edge Capture Mode
  3087. #define FTM_COMBINE_DECAPEN0 0x00000004 // Dual Edge Capture Mode Enable
  3088. #define FTM_COMBINE_COMP0 0x00000002 // Complement Of Channel #0 & #1
  3089. #define FTM_COMBINE_COMBINE0 0x00000001 // Combine Channels #0 & #1
  3090. #define FTM0_DEADTIME (*(volatile uint32_t *)0x40038068) // Deadtime Insertion Control
  3091. #define FTM_DEADTIME_DTPS(n) (((n) & 3) << 6) // Prescaler Value, 0=1x, 2=4x, 3=16x
  3092. #define FTM_DEADTIME_DTPS_MASK 0xC0
  3093. #define FTM_DEADTIME_DTVAL(n) (((n) & 63) << 0) // Deadtime Value
  3094. #define FTM_DEADTIME_DTVAL_MASK 0x3F
  3095. #define FTM0_EXTTRIG (*(volatile uint32_t *)0x4003806C) // FTM External Trigger
  3096. #define FTM_EXTTRIG_TRIGF 0x80 // Channel Trigger Flag
  3097. #define FTM_EXTTRIG_INITTRIGEN 0x40 // Initialization Trigger Enable
  3098. #define FTM_EXTTRIG_CH1TRIG 0x20 // Channel 1 Trigger Enable
  3099. #define FTM_EXTTRIG_CH0TRIG 0x10 // Channel 0 Trigger Enable
  3100. #define FTM_EXTTRIG_CH5TRIG 0x08 // Channel 5 Trigger Enable
  3101. #define FTM_EXTTRIG_CH4TRIG 0x04 // Channel 4 Trigger Enable
  3102. #define FTM_EXTTRIG_CH3TRIG 0x02 // Channel 3 Trigger Enable
  3103. #define FTM_EXTTRIG_CH2TRIG 0x01 // Channel 2 Trigger Enable
  3104. #define FTM0_POL (*(volatile uint32_t *)0x40038070) // Channels Polarity
  3105. #define FTM_POL_POL7 0x80 // Channel 7 Polarity, 0=active high, 1=active low
  3106. #define FTM_POL_POL6 0x40 // Channel 6 Polarity, 0=active high, 1=active low
  3107. #define FTM_POL_POL5 0x20 // Channel 5 Polarity, 0=active high, 1=active low
  3108. #define FTM_POL_POL4 0x10 // Channel 4 Polarity, 0=active high, 1=active low
  3109. #define FTM_POL_POL3 0x08 // Channel 3 Polarity, 0=active high, 1=active low
  3110. #define FTM_POL_POL2 0x04 // Channel 2 Polarity, 0=active high, 1=active low
  3111. #define FTM_POL_POL1 0x02 // Channel 1 Polarity, 0=active high, 1=active low
  3112. #define FTM_POL_POL0 0x01 // Channel 0 Polarity, 0=active high, 1=active low
  3113. #define FTM0_FMS (*(volatile uint32_t *)0x40038074) // Fault Mode Status
  3114. #define FTM_FMS_FAULTF 0x80 // Fault Detection Flag
  3115. #define FTM_FMS_WPEN 0x40 // Write Protection Enable
  3116. #define FTM_FMS_FAULTIN 0x20 // Fault Inputs
  3117. #define FTM_FMS_FAULTF3 0x08 // Fault Detection Flag 3
  3118. #define FTM_FMS_FAULTF2 0x04 // Fault Detection Flag 2
  3119. #define FTM_FMS_FAULTF1 0x02 // Fault Detection Flag 1
  3120. #define FTM_FMS_FAULTF0 0x01 // Fault Detection Flag 0
  3121. #define FTM0_FILTER (*(volatile uint32_t *)0x40038078) // Input Capture Filter Control
  3122. #define FTM_FILTER_CH3FVAL(n) (((n) & 15) << 12) // Channel 3 Input Filter
  3123. #define FTM_FILTER_CH2FVAL(n) (((n) & 15) << 8) // Channel 2 Input Filter
  3124. #define FTM_FILTER_CH1FVAL(n) (((n) & 15) << 4) // Channel 1 Input Filter
  3125. #define FTM_FILTER_CH0FVAL(n) (((n) & 15) << 0) // Channel 0 Input Filter
  3126. #define FTM_FILTER_CH3FVAL_MASK 0xF000
  3127. #define FTM_FILTER_CH2FVAL_MASK 0x0F00
  3128. #define FTM_FILTER_CH1FVAL_MASK 0x00F0
  3129. #define FTM_FILTER_CH0FVAL_MASK 0x000F
  3130. #define FTM0_FLTCTRL (*(volatile uint32_t *)0x4003807C) // Fault Control
  3131. #define FTM_FLTCTRL_FFVAL(n) (((n) & 15) << 8) // Fault Input Filter Value, 0=disable
  3132. #define FTM_FLTCTRL_FFVAL_MASK 0xF00
  3133. #define FTM_FLTCTRL_FFLTR3EN 0x80 // Fault Input 3 Filter Enable
  3134. #define FTM_FLTCTRL_FFLTR2EN 0x40 // Fault Input 2 Filter Enable
  3135. #define FTM_FLTCTRL_FFLTR1EN 0x20 // Fault Input 1 Filter Enable
  3136. #define FTM_FLTCTRL_FFLTR0EN 0x10 // Fault Input 0 Filter Enable
  3137. #define FTM_FLTCTRL_FAULT3EN 0x08 // Fault Input 3 Enable
  3138. #define FTM_FLTCTRL_FAULT2EN 0x04 // Fault Input 2 Enable
  3139. #define FTM_FLTCTRL_FAULT1EN 0x02 // Fault Input 1 Enable
  3140. #define FTM_FLTCTRL_FAULT0EN 0x01 // Fault Input 0 Enable
  3141. #define FTM0_QDCTRL (*(volatile uint32_t *)0x40038080) // Quadrature Decoder Control And Status
  3142. #define FTM_QDCTRL_PHAFLTREN 0x80 // Phase A Input Filter Enable
  3143. #define FTM_QDCTRL_PHBFLTREN 0x40 // Phase B Input Filter Enable
  3144. #define FTM_QDCTRL_PHAPOL 0x20 // Phase A Input Polarity
  3145. #define FTM_QDCTRL_PHBPOL 0x10 // Phase B Input Polarity
  3146. #define FTM_QDCTRL_QUADMODE 0x08 // Quadrature Decoder Mode
  3147. #define FTM_QDCTRL_QUADIR 0x04 // FTM Counter Direction In Quadrature Decoder Mode
  3148. #define FTM_QDCTRL_TOFDIR 0x02 // Timer Overflow Direction In Quadrature Decoder Mode
  3149. #define FTM_QDCTRL_QUADEN 0x01 // Quadrature Decoder Mode Enable
  3150. #define FTM0_CONF (*(volatile uint32_t *)0x40038084) // Configuration
  3151. #define FTM_CONF_GTBEOUT 0x400 // Global Time Base Output
  3152. #define FTM_CONF_GTBEEN 0x200 // Global Time Base Enable
  3153. #define FTM_CONF_BDMMODE (((n) & 3) << 6) // Behavior when in debug mode
  3154. #define FTM_CONF_NUMTOF (((n) & 31) << 0) // ratio of counter overflows to TOF bit set
  3155. #define FTM0_FLTPOL (*(volatile uint32_t *)0x40038088) // FTM Fault Input Polarity
  3156. #define FTM_FLTPOL_FLT3POL 0x08 // Fault Input 3 Polarity
  3157. #define FTM_FLTPOL_FLT2POL 0x04 // Fault Input 2 Polarity
  3158. #define FTM_FLTPOL_FLT1POL 0x02 // Fault Input 1 Polarity
  3159. #define FTM_FLTPOL_FLT0POL 0x01 // Fault Input 0 Polarity
  3160. #define FTM0_SYNCONF (*(volatile uint32_t *)0x4003808C) // Synchronization Configuration
  3161. #define FTM_SYNCONF_HWSOC 0x100000 // Software output control synchronization is activated by a hardware trigger.
  3162. #define FTM_SYNCONF_HWINVC 0x080000 // Inverting control synchronization is activated by a hardware trigger.
  3163. #define FTM_SYNCONF_HWOM 0x040000 // Output mask synchronization is activated by a hardware trigger.
  3164. #define FTM_SYNCONF_HWWRBUF 0x020000 // MOD, CNTIN, and CV registers synchronization is activated by a hardware trigger.
  3165. #define FTM_SYNCONF_HWRSTCNT 0x010000 // FTM counter synchronization is activated by a hardware trigger.
  3166. #define FTM_SYNCONF_SWSOC 0x001000 // Software output control synchronization is activated by the software trigger.
  3167. #define FTM_SYNCONF_SWINVC 0x000800 // Inverting control synchronization is activated by the software trigger.
  3168. #define FTM_SYNCONF_SWOM 0x000400 // Output mask synchronization is activated by the software trigger.
  3169. #define FTM_SYNCONF_SWWRBUF 0x000200 // MOD, CNTIN, and CV registers synchronization is activated by the software trigger.
  3170. #define FTM_SYNCONF_SWRSTCNT 0x000100 // FTM counter synchronization is activated by the software trigger.
  3171. #define FTM_SYNCONF_SYNCMODE 0x000080 // Synchronization Mode, 0=Legacy, 1=Enhanced PWM
  3172. #define FTM_SYNCONF_SWOC 0x000020 // SWOCTRL Register Synchronization
  3173. #define FTM_SYNCONF_INVC 0x000010 // INVCTRL Register Synchronization
  3174. #define FTM_SYNCONF_CNTINC 0x000004 // CNTIN Register Synchronization
  3175. #define FTM_SYNCONF_HWTRIGMODE 0x000001 // Hardware Trigger Mode
  3176. #define FTM0_INVCTRL (*(volatile uint32_t *)0x40038090) // FTM Inverting Control
  3177. #define FTM_INVCTRL_INV3EN 0x08 // Pair Channels 3 Inverting Enable
  3178. #define FTM_INVCTRL_INV2EN 0x04 // Pair Channels 2 Inverting Enable
  3179. #define FTM_INVCTRL_INV1EN 0x02 // Pair Channels 1 Inverting Enable
  3180. #define FTM_INVCTRL_INV0EN 0x01 // Pair Channels 0 Inverting Enable
  3181. #define FTM0_SWOCTRL (*(volatile uint32_t *)0x40038094) // FTM Software Output Control
  3182. #define FTM_SWOCTRL_CH7OCV 0x8000 // Channel 7 Software Output Control Value
  3183. #define FTM_SWOCTRL_CH6OCV 0x4000 // Channel 6 Software Output Control Value
  3184. #define FTM_SWOCTRL_CH5OCV 0x2000 // Channel 5 Software Output Control Value
  3185. #define FTM_SWOCTRL_CH4OCV 0x1000 // Channel 4 Software Output Control Value
  3186. #define FTM_SWOCTRL_CH3OCV 0x0800 // Channel 3 Software Output Control Value
  3187. #define FTM_SWOCTRL_CH2OCV 0x0400 // Channel 2 Software Output Control Value
  3188. #define FTM_SWOCTRL_CH1OCV 0x0200 // Channel 1 Software Output Control Value
  3189. #define FTM_SWOCTRL_CH0OCV 0x0100 // Channel 0 Software Output Control Value
  3190. #define FTM_SWOCTRL_CH7OC 0x0080 // Channel 7 Software Output Control Enable
  3191. #define FTM_SWOCTRL_CH6OC 0x0040 // Channel 6 Software Output Control Enable
  3192. #define FTM_SWOCTRL_CH5OC 0x0020 // Channel 5 Software Output Control Enable
  3193. #define FTM_SWOCTRL_CH4OC 0x0010 // Channel 4 Software Output Control Enable
  3194. #define FTM_SWOCTRL_CH3OC 0x0008 // Channel 3 Software Output Control Enable
  3195. #define FTM_SWOCTRL_CH2OC 0x0004 // Channel 2 Software Output Control Enable
  3196. #define FTM_SWOCTRL_CH1OC 0x0002 // Channel 1 Software Output Control Enable
  3197. #define FTM_SWOCTRL_CH0OC 0x0001 // Channel 0 Software Output Control Enable
  3198. #define FTM0_PWMLOAD (*(volatile uint32_t *)0x40038098) // FTM PWM Load
  3199. #define FTM_PWMLOAD_LDOK 0x200 // Enables the loading of the MOD, CNTIN, and CV registers with the values of their write buffers
  3200. #define FTM_PWMLOAD_CH7SEL 0x80 // Channel 7 Select
  3201. #define FTM_PWMLOAD_CH6SEL 0x40 // Channel 6 Select
  3202. #define FTM_PWMLOAD_CH5SEL 0x20 // Channel 5 Select
  3203. #define FTM_PWMLOAD_CH4SEL 0x10 // Channel 4 Select
  3204. #define FTM_PWMLOAD_CH3SEL 0x08 // Channel 4 Select
  3205. #define FTM_PWMLOAD_CH2SEL 0x04 // Channel 3 Select
  3206. #define FTM_PWMLOAD_CH1SEL 0x02 // Channel 2 Select
  3207. #define FTM_PWMLOAD_CH0SEL 0x01 // Channel 1 Select
  3208. #define FTM1_SC (*(volatile uint32_t *)0x40039000) // Status And Control
  3209. #define FTM1_CNT (*(volatile uint32_t *)0x40039004) // Counter
  3210. #define FTM1_MOD (*(volatile uint32_t *)0x40039008) // Modulo
  3211. #define FTM1_C0SC (*(volatile uint32_t *)0x4003900C) // Channel 0 Status And Control
  3212. #define FTM1_C0V (*(volatile uint32_t *)0x40039010) // Channel 0 Value
  3213. #define FTM1_C1SC (*(volatile uint32_t *)0x40039014) // Channel 1 Status And Control
  3214. #define FTM1_C1V (*(volatile uint32_t *)0x40039018) // Channel 1 Value
  3215. #define FTM1_CNTIN (*(volatile uint32_t *)0x4003904C) // Counter Initial Value
  3216. #define FTM1_STATUS (*(volatile uint32_t *)0x40039050) // Capture And Compare Status
  3217. #define FTM1_MODE (*(volatile uint32_t *)0x40039054) // Features Mode Selection
  3218. #define FTM1_SYNC (*(volatile uint32_t *)0x40039058) // Synchronization
  3219. #define FTM1_OUTINIT (*(volatile uint32_t *)0x4003905C) // Initial State For Channels Output
  3220. #define FTM1_OUTMASK (*(volatile uint32_t *)0x40039060) // Output Mask
  3221. #define FTM1_COMBINE (*(volatile uint32_t *)0x40039064) // Function For Linked Channels
  3222. #define FTM1_DEADTIME (*(volatile uint32_t *)0x40039068) // Deadtime Insertion Control
  3223. #define FTM1_EXTTRIG (*(volatile uint32_t *)0x4003906C) // FTM External Trigger
  3224. #define FTM1_POL (*(volatile uint32_t *)0x40039070) // Channels Polarity
  3225. #define FTM1_FMS (*(volatile uint32_t *)0x40039074) // Fault Mode Status
  3226. #define FTM1_FILTER (*(volatile uint32_t *)0x40039078) // Input Capture Filter Control
  3227. #define FTM1_FLTCTRL (*(volatile uint32_t *)0x4003907C) // Fault Control
  3228. #define FTM1_QDCTRL (*(volatile uint32_t *)0x40039080) // Quadrature Decoder Control And Status
  3229. #define FTM1_CONF (*(volatile uint32_t *)0x40039084) // Configuration
  3230. #define FTM1_FLTPOL (*(volatile uint32_t *)0x40039088) // FTM Fault Input Polarity
  3231. #define FTM1_SYNCONF (*(volatile uint32_t *)0x4003908C) // Synchronization Configuration
  3232. #define FTM1_INVCTRL (*(volatile uint32_t *)0x40039090) // FTM Inverting Control
  3233. #define FTM1_SWOCTRL (*(volatile uint32_t *)0x40039094) // FTM Software Output Control
  3234. #define FTM1_PWMLOAD (*(volatile uint32_t *)0x40039098) // FTM PWM Load
  3235. #if defined(KINETISK)
  3236. #define FTM2_SC (*(volatile uint32_t *)0x400B8000) // Status And Control
  3237. #define FTM2_CNT (*(volatile uint32_t *)0x400B8004) // Counter
  3238. #define FTM2_MOD (*(volatile uint32_t *)0x400B8008) // Modulo
  3239. #define FTM2_C0SC (*(volatile uint32_t *)0x400B800C) // Channel 0 Status And Control
  3240. #define FTM2_C0V (*(volatile uint32_t *)0x400B8010) // Channel 0 Value
  3241. #define FTM2_C1SC (*(volatile uint32_t *)0x400B8014) // Channel 1 Status And Control
  3242. #define FTM2_C1V (*(volatile uint32_t *)0x400B8018) // Channel 1 Value
  3243. #define FTM2_CNTIN (*(volatile uint32_t *)0x400B804C) // Counter Initial Value
  3244. #define FTM2_STATUS (*(volatile uint32_t *)0x400B8050) // Capture And Compare Status
  3245. #define FTM2_MODE (*(volatile uint32_t *)0x400B8054) // Features Mode Selection
  3246. #define FTM2_SYNC (*(volatile uint32_t *)0x400B8058) // Synchronization
  3247. #define FTM2_OUTINIT (*(volatile uint32_t *)0x400B805C) // Initial State For Channels Output
  3248. #define FTM2_OUTMASK (*(volatile uint32_t *)0x400B8060) // Output Mask
  3249. #define FTM2_COMBINE (*(volatile uint32_t *)0x400B8064) // Function For Linked Channels
  3250. #define FTM2_DEADTIME (*(volatile uint32_t *)0x400B8068) // Deadtime Insertion Control
  3251. #define FTM2_EXTTRIG (*(volatile uint32_t *)0x400B806C) // FTM External Trigger
  3252. #define FTM2_POL (*(volatile uint32_t *)0x400B8070) // Channels Polarity
  3253. #define FTM2_FMS (*(volatile uint32_t *)0x400B8074) // Fault Mode Status
  3254. #define FTM2_FILTER (*(volatile uint32_t *)0x400B8078) // Input Capture Filter Control
  3255. #define FTM2_FLTCTRL (*(volatile uint32_t *)0x400B807C) // Fault Control
  3256. #define FTM2_QDCTRL (*(volatile uint32_t *)0x400B8080) // Quadrature Decoder Control And Status
  3257. #define FTM2_CONF (*(volatile uint32_t *)0x400B8084) // Configuration
  3258. #define FTM2_FLTPOL (*(volatile uint32_t *)0x400B8088) // FTM Fault Input Polarity
  3259. #define FTM2_SYNCONF (*(volatile uint32_t *)0x400B808C) // Synchronization Configuration
  3260. #define FTM2_INVCTRL (*(volatile uint32_t *)0x400B8090) // FTM Inverting Control
  3261. #define FTM2_SWOCTRL (*(volatile uint32_t *)0x400B8094) // FTM Software Output Control
  3262. #define FTM2_PWMLOAD (*(volatile uint32_t *)0x400B8098) // FTM PWM Load
  3263. #define FTM3_SC (*(volatile uint32_t *)0x400B9000) // Status And Control
  3264. #define FTM3_CNT (*(volatile uint32_t *)0x400B9004) // Counter
  3265. #define FTM3_MOD (*(volatile uint32_t *)0x400B9008) // Modulo
  3266. #define FTM3_C0SC (*(volatile uint32_t *)0x400B900C) // Channel 0 Status And Control
  3267. #define FTM3_C0V (*(volatile uint32_t *)0x400B9010) // Channel 0 Value
  3268. #define FTM3_C1SC (*(volatile uint32_t *)0x400B9014) // Channel 1 Status And Control
  3269. #define FTM3_C1V (*(volatile uint32_t *)0x400B9018) // Channel 1 Value
  3270. #define FTM3_C2SC (*(volatile uint32_t *)0x400B901C) // Channel 1 Status And Control
  3271. #define FTM3_C2V (*(volatile uint32_t *)0x400B9020) // Channel 1 Value
  3272. #define FTM3_C3SC (*(volatile uint32_t *)0x400B9024) // Channel 1 Status And Control
  3273. #define FTM3_C3V (*(volatile uint32_t *)0x400B9028) // Channel 1 Value
  3274. #define FTM3_C4SC (*(volatile uint32_t *)0x400B902C) // Channel 1 Status And Control
  3275. #define FTM3_C4V (*(volatile uint32_t *)0x400B9030) // Channel 1 Value
  3276. #define FTM3_C5SC (*(volatile uint32_t *)0x400B9034) // Channel 1 Status And Control
  3277. #define FTM3_C5V (*(volatile uint32_t *)0x400B9038) // Channel 1 Value
  3278. #define FTM3_C6SC (*(volatile uint32_t *)0x400B903C) // Channel 1 Status And Control
  3279. #define FTM3_C6V (*(volatile uint32_t *)0x400B9040) // Channel 1 Value
  3280. #define FTM3_C7SC (*(volatile uint32_t *)0x400B9044) // Channel 1 Status And Control
  3281. #define FTM3_C7V (*(volatile uint32_t *)0x400B9048) // Channel 1 Value
  3282. #define FTM3_CNTIN (*(volatile uint32_t *)0x400B904C) // Counter Initial Value
  3283. #define FTM3_STATUS (*(volatile uint32_t *)0x400B9050) // Capture And Compare Status
  3284. #define FTM3_MODE (*(volatile uint32_t *)0x400B9054) // Features Mode Selection
  3285. #define FTM3_SYNC (*(volatile uint32_t *)0x400B9058) // Synchronization
  3286. #define FTM3_OUTINIT (*(volatile uint32_t *)0x400B905C) // Initial State For Channels Output
  3287. #define FTM3_OUTMASK (*(volatile uint32_t *)0x400B9060) // Output Mask
  3288. #define FTM3_COMBINE (*(volatile uint32_t *)0x400B9064) // Function For Linked Channels
  3289. #define FTM3_DEADTIME (*(volatile uint32_t *)0x400B9068) // Deadtime Insertion Control
  3290. #define FTM3_EXTTRIG (*(volatile uint32_t *)0x400B906C) // FTM External Trigger
  3291. #define FTM3_POL (*(volatile uint32_t *)0x400B9070) // Channels Polarity
  3292. #define FTM3_FMS (*(volatile uint32_t *)0x400B9074) // Fault Mode Status
  3293. #define FTM3_FILTER (*(volatile uint32_t *)0x400B9078) // Input Capture Filter Control
  3294. #define FTM3_FLTCTRL (*(volatile uint32_t *)0x400B907C) // Fault Control
  3295. #define FTM3_QDCTRL (*(volatile uint32_t *)0x400B9080) // Quadrature Decoder Control And Status
  3296. #define FTM3_CONF (*(volatile uint32_t *)0x400B9084) // Configuration
  3297. #define FTM3_FLTPOL (*(volatile uint32_t *)0x400B9088) // FTM Fault Input Polarity
  3298. #define FTM3_SYNCONF (*(volatile uint32_t *)0x400B908C) // Synchronization Configuration
  3299. #define FTM3_INVCTRL (*(volatile uint32_t *)0x400B9090) // FTM Inverting Control
  3300. #define FTM3_SWOCTRL (*(volatile uint32_t *)0x400B9094) // FTM Software Output Control
  3301. #define FTM3_PWMLOAD (*(volatile uint32_t *)0x400B9098) // FTM PWM Load
  3302. #elif defined(KINETISL)
  3303. #define FTM2_SC (*(volatile uint32_t *)0x4003A000) // Status And Control
  3304. #define FTM2_CNT (*(volatile uint32_t *)0x4003A004) // Counter
  3305. #define FTM2_MOD (*(volatile uint32_t *)0x4003A008) // Modulo
  3306. #define FTM2_C0SC (*(volatile uint32_t *)0x4003A00C) // Channel 0 Status And Control
  3307. #define FTM2_C0V (*(volatile uint32_t *)0x4003A010) // Channel 0 Value
  3308. #define FTM2_C1SC (*(volatile uint32_t *)0x4003A014) // Channel 1 Status And Control
  3309. #define FTM2_C1V (*(volatile uint32_t *)0x4003A018) // Channel 1 Value
  3310. #define FTM2_STATUS (*(volatile uint32_t *)0x4003A050) // Capture And Compare Status
  3311. #define FTM2_CONF (*(volatile uint32_t *)0x4003A084) // Configuration
  3312. #endif
  3313. // Periodic Interrupt Timer (PIT)
  3314. #define PIT_MCR (*(volatile uint32_t *)0x40037000) // PIT Module Control Register
  3315. #define PIT_MCR_MDIS (1<<1) // Module disable
  3316. #define PIT_MCR_FRZ (1<<0) // Freeze
  3317. #if defined(KINETISL)
  3318. #define PIT_LTMR64H (*(volatile uint32_t *)0x400370E0) // PIT Upper Lifetime Timer Register
  3319. #define PIT_LTMR64L (*(volatile uint32_t *)0x400370E4) // PIT Lower Lifetime Timer Register
  3320. #endif // defined(KINETISL)
  3321. #define PIT_LDVAL0 (*(volatile uint32_t *)0x40037100) // Timer Load Value Register
  3322. #define PIT_CVAL0 (*(volatile uint32_t *)0x40037104) // Current Timer Value Register
  3323. #define PIT_TCTRL0 (*(volatile uint32_t *)0x40037108) // Timer Control Register
  3324. #define PIT_TCTRL_CHN (1<<2) // Chain Mode
  3325. #define PIT_TCTRL_TIE (1<<1) // Timer Interrupt Enable
  3326. #define PIT_TCTRL_TEN (1<<0) // Timer Enable
  3327. #define PIT_TFLG0 (*(volatile uint32_t *)0x4003710C) // Timer Flag Register
  3328. #define PIT_TFLG_TIF (1<<0) // Timer Interrupt Flag (write 1 to clear)
  3329. #define PIT_LDVAL1 (*(volatile uint32_t *)0x40037110) // Timer Load Value Register
  3330. #define PIT_CVAL1 (*(volatile uint32_t *)0x40037114) // Current Timer Value Register
  3331. #define PIT_TCTRL1 (*(volatile uint32_t *)0x40037118) // Timer Control Register
  3332. #define PIT_TFLG1 (*(volatile uint32_t *)0x4003711C) // Timer Flag Register
  3333. #if defined(KINETISK) // the 3.1 has 4 PITs, LC has only 2
  3334. #define PIT_LDVAL2 (*(volatile uint32_t *)0x40037120) // Timer Load Value Register
  3335. #define PIT_CVAL2 (*(volatile uint32_t *)0x40037124) // Current Timer Value Register
  3336. #define PIT_TCTRL2 (*(volatile uint32_t *)0x40037128) // Timer Control Register
  3337. #define PIT_TFLG2 (*(volatile uint32_t *)0x4003712C) // Timer Flag Register
  3338. #define PIT_LDVAL3 (*(volatile uint32_t *)0x40037130) // Timer Load Value Register
  3339. #define PIT_CVAL3 (*(volatile uint32_t *)0x40037134) // Current Timer Value Register
  3340. #define PIT_TCTRL3 (*(volatile uint32_t *)0x40037138) // Timer Control Register
  3341. #define PIT_TFLG3 (*(volatile uint32_t *)0x4003713C) // Timer Flag Register
  3342. #endif // defined(KINETISK)
  3343. // Low-Power Timer (LPTMR)
  3344. #define LPTMR0_CSR (*(volatile uint32_t *)0x40040000) // Low Power Timer Control Status Register
  3345. #define LPTMR_CSR_TCF 0x80 // Compare Flag
  3346. #define LPTMR_CSR_TIE 0x40 // Interrupt Enable
  3347. #define LPTMR_CSR_TPS(n) (((n) & 3) << 4) // Pin: 0=CMP0, 1=xtal, 2=pin13
  3348. #define LPTMR_CSR_TPP 0x08 // Pin Polarity
  3349. #define LPTMR_CSR_TFC 0x04 // Free-Running Counter
  3350. #define LPTMR_CSR_TMS 0x02 // Mode Select, 0=timer, 1=counter
  3351. #define LPTMR_CSR_TEN 0x01 // Enable
  3352. #define LPTMR0_PSR (*(volatile uint32_t *)0x40040004) // Low Power Timer Prescale Register
  3353. #define LPTMR_PSR_PRESCALE(n) (((n) & 15) << 3) // Prescaler value
  3354. #define LPTMR_PSR_PBYP 0x04 // Prescaler bypass
  3355. #define LPTMR_PSR_PCS(n) (((n) & 3) << 0) // Clock: 0=MCGIRCLK, 1=LPO(1kHz), 2=ERCLK32K, 3=OSCERCLK
  3356. #define LPTMR0_CMR (*(volatile uint32_t *)0x40040008) // Low Power Timer Compare Register
  3357. #define LPTMR0_CNR (*(volatile uint32_t *)0x4004000C) // Low Power Timer Counter Register
  3358. // Carrier Modulator Transmitter (CMT)
  3359. #define CMT_CGH1 (*(volatile uint8_t *)0x40062000) // CMT Carrier Generator High Data Register 1
  3360. #define CMT_CGL1 (*(volatile uint8_t *)0x40062001) // CMT Carrier Generator Low Data Register 1
  3361. #define CMT_CGH2 (*(volatile uint8_t *)0x40062002) // CMT Carrier Generator High Data Register 2
  3362. #define CMT_CGL2 (*(volatile uint8_t *)0x40062003) // CMT Carrier Generator Low Data Register 2
  3363. #define CMT_OC (*(volatile uint8_t *)0x40062004) // CMT Output Control Register
  3364. #define CMT_MSC (*(volatile uint8_t *)0x40062005) // CMT Modulator Status and Control Register
  3365. #define CMT_CMD1 (*(volatile uint8_t *)0x40062006) // CMT Modulator Data Register Mark High
  3366. #define CMT_CMD2 (*(volatile uint8_t *)0x40062007) // CMT Modulator Data Register Mark Low
  3367. #define CMT_CMD3 (*(volatile uint8_t *)0x40062008) // CMT Modulator Data Register Space High
  3368. #define CMT_CMD4 (*(volatile uint8_t *)0x40062009) // CMT Modulator Data Register Space Low
  3369. #define CMT_PPS (*(volatile uint8_t *)0x4006200A) // CMT Primary Prescaler Register
  3370. #define CMT_DMA (*(volatile uint8_t *)0x4006200B) // CMT Direct Memory Access Register
  3371. // Real Time Clock (RTC)
  3372. #define RTC_TSR (*(volatile uint32_t *)0x4003D000) // RTC Time Seconds Register
  3373. #define RTC_TPR (*(volatile uint32_t *)0x4003D004) // RTC Time Prescaler Register
  3374. #define RTC_TAR (*(volatile uint32_t *)0x4003D008) // RTC Time Alarm Register
  3375. #define RTC_TCR (*(volatile uint32_t *)0x4003D00C) // RTC Time Compensation Register
  3376. #define RTC_TCR_CIC(n) (((n) & 255) << 24) // Compensation Interval Counter
  3377. #define RTC_TCR_TCV(n) (((n) & 255) << 16) // Time Compensation Value
  3378. #define RTC_TCR_CIR(n) (((n) & 255) << 8) // Compensation Interval Register
  3379. #define RTC_TCR_TCR(n) (((n) & 255) << 0) // Time Compensation Register
  3380. #define RTC_CR (*(volatile uint32_t *)0x4003D010) // RTC Control Register
  3381. #define RTC_CR_SC2P ((uint32_t)0x00002000) //
  3382. #define RTC_CR_SC4P ((uint32_t)0x00001000) //
  3383. #define RTC_CR_SC8P ((uint32_t)0x00000800) //
  3384. #define RTC_CR_SC16P ((uint32_t)0x00000400) //
  3385. #define RTC_CR_CLKO ((uint32_t)0x00000200) //
  3386. #define RTC_CR_OSCE ((uint32_t)0x00000100) //
  3387. #define RTC_CR_UM ((uint32_t)0x00000008) //
  3388. #define RTC_CR_SUP ((uint32_t)0x00000004) //
  3389. #define RTC_CR_WPE ((uint32_t)0x00000002) //
  3390. #define RTC_CR_SWR ((uint32_t)0x00000001) //
  3391. #define RTC_SR (*(volatile uint32_t *)0x4003D014) // RTC Status Register
  3392. #define RTC_SR_TCE ((uint32_t)0x00000010) //
  3393. #define RTC_SR_TAF ((uint32_t)0x00000004) //
  3394. #define RTC_SR_TOF ((uint32_t)0x00000002) //
  3395. #define RTC_SR_TIF ((uint32_t)0x00000001) //
  3396. #define RTC_LR (*(volatile uint32_t *)0x4003D018) // RTC Lock Register
  3397. #define RTC_IER (*(volatile uint32_t *)0x4003D01C) // RTC Interrupt Enable Register
  3398. #define RTC_WAR (*(volatile uint32_t *)0x4003D800) // RTC Write Access Register
  3399. #define RTC_RAR (*(volatile uint32_t *)0x4003D804) // RTC Read Access Register
  3400. // 10/100-Mbps Ethernet MAC (ENET)
  3401. #define ENET_EIR (*(volatile uint32_t *)0x400C0004) // Interrupt Event Register
  3402. #define ENET_EIR_BABR ((uint32_t)0x40000000) // Babbling Receive Error
  3403. #define ENET_EIR_BABT ((uint32_t)0x20000000) // Babbling Transmit Error
  3404. #define ENET_EIR_GRA ((uint32_t)0x10000000) // Graceful Stop Complete
  3405. #define ENET_EIR_TXF ((uint32_t)0x08000000) // Transmit Frame Interrupt
  3406. #define ENET_EIR_TXB ((uint32_t)0x04000000) // Transmit Buffer Interrupt
  3407. #define ENET_EIR_RXF ((uint32_t)0x02000000) // Receive Frame Interrupt
  3408. #define ENET_EIR_RXB ((uint32_t)0x01000000) // Receive Buffer Interrupt
  3409. #define ENET_EIR_MII ((uint32_t)0x00800000) // MII Interrupt
  3410. #define ENET_EIR_EBERR ((uint32_t)0x00400000) // Ethernet Bus Error
  3411. #define ENET_EIR_LC ((uint32_t)0x00200000) // Late Collision
  3412. #define ENET_EIR_RL ((uint32_t)0x00100000) // Collision Retry Limit
  3413. #define ENET_EIR_UN ((uint32_t)0x00080000) // Transmit FIFO Underrun
  3414. #define ENET_EIR_PLR ((uint32_t)0x00040000) // Payload Receive Error
  3415. #define ENET_EIR_WAKEUP ((uint32_t)0x00020000) // Node Wakeup Request Indication
  3416. #define ENET_EIR_TS_AVAIL ((uint32_t)0x00010000) // Transmit Timestamp Available
  3417. #define ENET_EIR_TS_TIMER ((uint32_t)0x00008000) // Timestamp Timer
  3418. #define ENET_EIMR (*(volatile uint32_t *)0x400C0008) // Interrupt Mask Register
  3419. #define ENET_EIRM_BABR ((uint32_t)0x40000000) // Babbling Receive Error Mask
  3420. #define ENET_EIRM_BABT ((uint32_t)0x20000000) // Babbling Transmit Error Mask
  3421. #define ENET_EIRM_GRA ((uint32_t)0x10000000) // Graceful Stop Complete Mask
  3422. #define ENET_EIRM_TXF ((uint32_t)0x08000000) // Transmit Frame Interrupt Mask
  3423. #define ENET_EIRM_TXB ((uint32_t)0x04000000) // Transmit Buffer Interrupt Mask
  3424. #define ENET_EIRM_RXF ((uint32_t)0x02000000) // Receive Frame Interrupt Mask
  3425. #define ENET_EIRM_RXB ((uint32_t)0x01000000) // Receive Buffer Interrupt Mask
  3426. #define ENET_EIRM_MII ((uint32_t)0x00800000) // MII Interrupt Mask
  3427. #define ENET_EIRM_EBERR ((uint32_t)0x00400000) // Ethernet Bus Error Mask
  3428. #define ENET_EIRM_LC ((uint32_t)0x00200000) // Late Collision Mask
  3429. #define ENET_EIRM_RL ((uint32_t)0x00100000) // Collision Retry Limit Mask
  3430. #define ENET_EIRM_UN ((uint32_t)0x00080000) // Transmit FIFO Underrun Mask
  3431. #define ENET_EIRM_PLR ((uint32_t)0x00040000) // Payload Receive Error Mask
  3432. #define ENET_EIRM_WAKEUP ((uint32_t)0x00020000) // Node Wakeup Request Indication Mask
  3433. #define ENET_EIRM_TS_AVAIL ((uint32_t)0x00010000) // Transmit Timestamp Available Mask
  3434. #define ENET_EIRM_TS_TIMER ((uint32_t)0x00008000) // Timestamp Timer Mask
  3435. #define ENET_RDAR (*(volatile uint32_t *)0x400C0010) // Receive Descriptor Active Register
  3436. #define ENET_RDAR_RDAR ((uint32_t)0x01000000)
  3437. #define ENET_TDAR (*(volatile uint32_t *)0x400C0014) // Transmit Descriptor Active Register
  3438. #define ENET_TDAR_TDAR ((uint32_t)0x01000000)
  3439. #define ENET_ECR (*(volatile uint32_t *)0x400C0024) // Ethernet Control Register
  3440. #define ENET_ECR_DBSWP ((uint32_t)0x00000100) // Descriptor Byte Swapping Enable
  3441. #define ENET_ECR_STOPEN ((uint32_t)0x00000080) // STOPEN Signal Control
  3442. #define ENET_ECR_DBGEN ((uint32_t)0x00000040) // Debug Enable
  3443. #define ENET_ECR_EN1588 ((uint32_t)0x00000010) // EN1588 Enable
  3444. #define ENET_ECR_SLEEP ((uint32_t)0x00000008) // Sleep Mode Enable
  3445. #define ENET_ECR_MAGICEN ((uint32_t)0x00000004) // Magic Packet Detection Enable
  3446. #define ENET_ECR_ETHEREN ((uint32_t)0x00000002) // Ethernet Enable
  3447. #define ENET_ECR_RESET ((uint32_t)0x00000001) // Ethernet MAC Reset
  3448. #define ENET_MMFR (*(volatile uint32_t *)0x400C0040) // MII Management Frame Register
  3449. #define ENET_MMFR_ST(n) (uint32_t)(((n) & 0x3) << 30)
  3450. #define ENET_MMFR_OP(n) (uint32_t)(((n) & 0x3) << 28)
  3451. #define ENET_MMFR_PA(n) (uint32_t)(((n) & 0x1F) << 23)
  3452. #define ENET_MMFR_RA(n) (uint32_t)(((n) & 0x1F) << 18)
  3453. #define ENET_MMFR_TA(n) (uint32_t)(((n) & 0x3) << 16)
  3454. #define ENET_MMFR_DATA(n) (uint32_t)(((n) & 0xFFFF) << 0)
  3455. #define ENET_MMFR_DATA_MASK ((uint32_t)0x0000FFFF)
  3456. #define ENET_MSCR (*(volatile uint32_t *)0x400C0044) // MII Speed Control Register
  3457. #define ENET_MSCR_HOLDTIME(n) (uint32_t)(((n) & 0x7) << 8)
  3458. #define ENET_MSCR_DIS_PRE ((uint32_t)0x00000080)
  3459. #define ENET_MSCR_MII_SPEED(n) (uint32_t)(((n) & 0x3F) << 1)
  3460. #define ENET_MIBC (*(volatile uint32_t *)0x400C0064) // MIB Control Register
  3461. #define ENET_MIBC_MIB_DIS ((uint32_t)0x80000000) // Disable MIB Logic
  3462. #define ENET_MIBC_MIB_IDLE ((uint32_t)0x40000000) // MIB Idle
  3463. #define ENET_MIBC_MIB_CLEAR ((uint32_t)0x20000000) // MIB Clear
  3464. #define ENET_RCR (*(volatile uint32_t *)0x400C0084) // Receive Control Register
  3465. #define ENET_RCR_GRS ((uint32_t)0x80000000) // Graceful Receive Stopped
  3466. #define ENET_RCR_NLC ((uint32_t)0x40000000) // Payload Length Check Disable
  3467. #define ENET_RCR_MAX_FL(n) (uint32_t)(((n) & 0x3FFF)<<16) // Maximum Frame Length
  3468. #define ENET_RCR_CFEN ((uint32_t)0x00008000) // MAC Control Frame Enable
  3469. #define ENET_RCR_CRCFWD ((uint32_t)0x00004000) // Terminate/Forward Received CRC
  3470. #define ENET_RCR_PAUFWD ((uint32_t)0x00002000) // Terminate/Forward Pause Frames
  3471. #define ENET_RCR_PADEN ((uint32_t)0x00001000) // Enable Frame Padding Remove On Receive
  3472. #define ENET_RCR_RMII_10T ((uint32_t)0x00000200) // Enables 10-Mbps mode of the RMII
  3473. #define ENET_RCR_RMII_MODE ((uint32_t)0x00000100) // RMII Mode Enable
  3474. #define ENET_RCR_FCE ((uint32_t)0x00000020) // Flow Control Enable
  3475. #define ENET_RCR_BC_REJ ((uint32_t)0x00000010) // Broadcast Frame Reject
  3476. #define ENET_RCR_PROM ((uint32_t)0x00000008) // Promiscuous Mode
  3477. #define ENET_RCR_MII_MODE ((uint32_t)0x00000004) // Media Independent Interface Mode
  3478. #define ENET_RCR_DRT ((uint32_t)0x00000002) // Disable Receive On Transmit
  3479. #define ENET_RCR_LOOP ((uint32_t)0x00000001) // Internal Loopback
  3480. #define ENET_TCR (*(volatile uint32_t *)0x400C00C4) // Transmit Control Register
  3481. #define ENET_TCR_CRCFWD ((uint32_t)0x00000200) // Forward Frame From Application With CRC
  3482. #define ENET_TCR_ADDINS ((uint32_t)0x00000100) // Set MAC Address On Transmit
  3483. #define ENET_TCR_ADDSEL(n) (uint32_t)(((n) & 0x7)<<5) // Source MAC Address Select On Transmit
  3484. #define ENET_TCR_RFC_PAUSE ((uint32_t)0x00000010) // Receive Frame Control Pause
  3485. #define ENET_TCR_TFC_PAUSE ((uint32_t)0x00000008) // Transmit Frame Control Pause
  3486. #define ENET_TCR_FDEN ((uint32_t)0x00000004) // Full-Duplex Enable
  3487. #define ENET_TCR_GTS ((uint32_t)0x00000001) // Graceful Transmit Stop
  3488. #define ENET_PALR (*(volatile uint32_t *)0x400C00E4) // Physical Address Lower Register
  3489. #define ENET_PAUR (*(volatile uint32_t *)0x400C00E8) // Physical Address Upper Register
  3490. #define ENET_OPD (*(volatile uint32_t *)0x400C00EC) // Opcode/Pause Duration Register
  3491. #define ENET_IAUR (*(volatile uint32_t *)0x400C0118) // Descriptor Individual Upper Address Register
  3492. #define ENET_IALR (*(volatile uint32_t *)0x400C011C) // Descriptor Individual Lower Address Register
  3493. #define ENET_GAUR (*(volatile uint32_t *)0x400C0120) // Descriptor Group Upper Address Register
  3494. #define ENET_GALR (*(volatile uint32_t *)0x400C0124) // Descriptor Group Lower Address Register
  3495. #define ENET_TFWR (*(volatile uint32_t *)0x400C0144) // Transmit FIFO Watermark Register
  3496. #define ENET_TFWR_STRFWD ((uint32_t)0x00000100) // Store And Forward Enable
  3497. #define ENET_TFWR_TFWR(n) (uint32_t)(((n) & 0x3F)<<0) // Transmit FIFO Write (X64 bytes)
  3498. #define ENET_RDSR (*(volatile uint32_t *)0x400C0180) // Receive Descriptor Ring Start Register
  3499. #define ENET_TDSR (*(volatile uint32_t *)0x400C0184) // Transmit Buffer Descriptor Ring Start Register
  3500. #define ENET_MRBR (*(volatile uint32_t *)0x400C0188) // Maximum Receive Buffer Size Register
  3501. #define ENET_RSFL (*(volatile uint32_t *)0x400C0190) // Receive FIFO Section Full Threshold
  3502. #define ENET_RSEM (*(volatile uint32_t *)0x400C0194) // Receive FIFO Section Empty Threshold
  3503. #define ENET_RSEM_STAT_SECTION_EMPTY(n) (uint32_t)(((n) & 0x7)<<5) // RX Status FIFO Section Empty Threshold
  3504. #define ENET_RSEM_RX_SECTION_EMPTY(n) (uint32_t)(((n) & 0x7)<<5) // Value Of The Receive FIFO Section Empty Threshold
  3505. #define ENET_RAEM (*(volatile uint32_t *)0x400C0198) // Receive FIFO Almost Empty Threshold
  3506. #define ENET_RAFL (*(volatile uint32_t *)0x400C019C) // Receive FIFO Almost Full Threshold
  3507. #define ENET_TSEM (*(volatile uint32_t *)0x400C01A0) // Transmit FIFO Section Empty Threshold
  3508. #define ENET_TAEM (*(volatile uint32_t *)0x400C01A4) // Transmit FIFO Almost Empty Threshold
  3509. #define ENET_TAFL (*(volatile uint32_t *)0x400C01A8) // Transmit FIFO Almost Full Threshold
  3510. #define ENET_TIPG (*(volatile uint32_t *)0x400C01AC) // Transmit Inter-Packet Gap
  3511. #define ENET_FTRL (*(volatile uint32_t *)0x400C01B0) // Frame Truncation Length
  3512. #define ENET_TACC (*(volatile uint32_t *)0x400C01C0) // Transmit Accelerator Function Configuration
  3513. #define ENET_TACC_PROCHK ((uint32_t)0x00000010) // Enables insertion of protocol checksum
  3514. #define ENET_TACC_IPCHK ((uint32_t)0x00000008) // Enables insertion of IP header checksum
  3515. #define ENET_TACC_SHIFT16 ((uint32_t)0x00000001) // TX FIFO Shift-16 (align data to 32 bits)
  3516. #define ENET_RACC (*(volatile uint32_t *)0x400C01C4) // Receive Accelerator Function Configuration
  3517. #define ENET_RACC_SHIFT16 ((uint32_t)0x00000080) // RX FIFO Shift-16 (align data to 32 bits)
  3518. #define ENET_RACC_LINEDIS ((uint32_t)0x00000040) // Enable Discard Of Frames With MAC Layer Errors
  3519. #define ENET_RACC_PRODIS ((uint32_t)0x00000004) // Enable Discard Of Frames With Wrong Protocol Checksum
  3520. #define ENET_RACC_IPDIS ((uint32_t)0x00000002) // Enable Discard Of Frames With Wrong IPv4 Header Checksum
  3521. #define ENET_RACC_PADREM ((uint32_t)0x00000001) // Enable Padding Removal For Short IP Frames
  3522. #define ENET_RMON_T_DROP (*(volatile uint32_t *)0x400C0200) // Reserved Statistic Register
  3523. #define ENET_RMON_T_PACKETS (*(volatile uint32_t *)0x400C0204) // Tx Packet Count Statistic Register
  3524. #define ENET_RMON_T_BC_PKT (*(volatile uint32_t *)0x400C0208) // Tx Broadcast Packets Statistic Register
  3525. #define ENET_RMON_T_MC_PKT (*(volatile uint32_t *)0x400C020C) // Tx Multicast Packets Statistic Register
  3526. #define ENET_RMON_T_CRC_ALIGN (*(volatile uint32_t *)0x400C0210) // Tx Packets with CRC/Align Error Statistic Register
  3527. #define ENET_RMON_T_UNDERSIZE (*(volatile uint32_t *)0x400C0214) // Tx Packets Less Than Bytes and Good CRC Statistic Register
  3528. #define ENET_RMON_T_OVERSIZE (*(volatile uint32_t *)0x400C0218) // Tx Packets GT MAX_FL bytes and Good CRC Statistic Register
  3529. #define ENET_RMON_T_FRAG (*(volatile uint32_t *)0x400C021C) // Tx Packets Less Than 64 Bytes and Bad CRC Statistic Register
  3530. #define ENET_RMON_T_JAB (*(volatile uint32_t *)0x400C0220) // Tx Packets Greater Than MAX_FL bytes and Bad CRC Statistic Register
  3531. #define ENET_RMON_T_COL (*(volatile uint32_t *)0x400C0224) // Tx Collision Count Statistic Register
  3532. #define ENET_RMON_T_P64 (*(volatile uint32_t *)0x400C0228) // Tx 64-Byte Packets Statistic Register
  3533. #define ENET_RMON_T_P65TO127 (*(volatile uint32_t *)0x400C022C) // Tx 65- to 127-byte Packets Statistic Register
  3534. #define ENET_RMON_T_P128TO255 (*(volatile uint32_t *)0x400C0230) // Tx 128- to 255-byte Packets Statistic Register
  3535. #define ENET_RMON_T_P256TO511 (*(volatile uint32_t *)0x400C0234) // Tx 256- to 511-byte Packets Statistic Register
  3536. #define ENET_RMON_T_P512TO1023 (*(volatile uint32_t *)0x400C0238) // Tx 512- to 1023-byte Packets Statistic Register
  3537. #define ENET_RMON_T_P1024TO2047 (*(volatile uint32_t *)0x400C023C) // Tx 1024- to 2047-byte Packets Statistic Register
  3538. #define ENET_RMON_T_P_GTE2048 (*(volatile uint32_t *)0x400C0240) // Tx Packets Greater Than 2048 Bytes Statistic Register
  3539. #define ENET_RMON_T_OCTETS (*(volatile uint32_t *)0x400C0244) // Tx Octets Statistic Register
  3540. #define ENET_IEEE_T_DROP (*(volatile uint32_t *)0x400C0248) // IEEE_T_DROP Reserved Statistic Register
  3541. #define ENET_IEEE_T_FRAME_OK (*(volatile uint32_t *)0x400C024C) // Frames Transmitted OK Statistic Register
  3542. #define ENET_IEEE_T_1COL (*(volatile uint32_t *)0x400C0250) // Frames Transmitted with Single Collision Statistic Register
  3543. #define ENET_IEEE_T_MCOL (*(volatile uint32_t *)0x400C0254) // Frames Transmitted with Multiple Collisions Statistic Register
  3544. #define ENET_IEEE_T_DEF (*(volatile uint32_t *)0x400C0258) // Frames Transmitted after Deferral Delay Statistic Register
  3545. #define ENET_IEEE_T_LCOL (*(volatile uint32_t *)0x400C025C) // Frames Transmitted with Late Collision Statistic Register
  3546. #define ENET_IEEE_T_EXCOL (*(volatile uint32_t *)0x400C0260) // Frames Transmitted with Excessive Collisions Statistic Register
  3547. #define ENET_IEEE_T_MACERR (*(volatile uint32_t *)0x400C0264) // Frames Transmitted with Tx FIFO Underrun Statistic Register
  3548. #define ENET_IEEE_T_CSERR (*(volatile uint32_t *)0x400C0268) // Frames Transmitted with Carrier Sense Error Statistic Register
  3549. #define ENET_IEEE_T_SQE (*(volatile uint32_t *)0x400C026C) // ??
  3550. #define ENET_IEEE_T_FDXFC (*(volatile uint32_t *)0x400C0270) // Flow Control Pause Frames Transmitted Statistic Register
  3551. #define ENET_IEEE_T_OCTETS_OK (*(volatile uint32_t *)0x400C0274) // Octet Count for Frames Transmitted w/o Error Statistic Register
  3552. #define ENET_RMON_R_PACKETS (*(volatile uint32_t *)0x400C0284) // Rx Packet Count Statistic Register
  3553. #define ENET_RMON_R_BC_PKT (*(volatile uint32_t *)0x400C0288) // Rx Broadcast Packets Statistic Register
  3554. #define ENET_RMON_R_MC_PKT (*(volatile uint32_t *)0x400C028C) // Rx Multicast Packets Statistic Register
  3555. #define ENET_RMON_R_CRC_ALIGN (*(volatile uint32_t *)0x400C0290) // Rx Packets with CRC/Align Error Statistic Register
  3556. #define ENET_RMON_R_UNDERSIZE (*(volatile uint32_t *)0x400C0294) // Rx Packets with Less Than 64 Bytes and Good CRC Statistic Register
  3557. #define ENET_RMON_R_OVERSIZE (*(volatile uint32_t *)0x400C0298) // Rx Packets Greater Than MAX_FL and Good CRC Statistic Register
  3558. #define ENET_RMON_R_FRAG (*(volatile uint32_t *)0x400C029C) // Rx Packets Less Than 64 Bytes and Bad CRC Statistic Register
  3559. #define ENET_RMON_R_JAB (*(volatile uint32_t *)0x400C02A0) // Rx Packets Greater Than MAX_FL Bytes and Bad CRC Statistic Register
  3560. #define ENET_RMON_R_RESVD_0 (*(volatile uint32_t *)0x400C02A4) // Reserved Statistic Register
  3561. #define ENET_RMON_R_P64 (*(volatile uint32_t *)0x400C02A8) // Rx 64-Byte Packets Statistic Register
  3562. #define ENET_RMON_R_P65TO127 (*(volatile uint32_t *)0x400C02AC) // Rx 65- to 127-Byte Packets Statistic Register
  3563. #define ENET_RMON_R_P128TO255 (*(volatile uint32_t *)0x400C02B0) // Rx 128- to 255-Byte Packets Statistic Register
  3564. #define ENET_RMON_R_P256TO511 (*(volatile uint32_t *)0x400C02B4) // Rx 256- to 511-Byte Packets Statistic Register
  3565. #define ENET_RMON_R_P512TO1023 (*(volatile uint32_t *)0x400C02B8) // Rx 512- to 1023-Byte Packets Statistic Register
  3566. #define ENET_RMON_R_P1024TO2047 (*(volatile uint32_t *)0x400C02BC) // Rx 1024- to 2047-Byte Packets Statistic Register
  3567. #define ENET_RMON_R_P_GTE2048 (*(volatile uint32_t *)0x400C02C0) // Rx Packets Greater than 2048 Bytes Statistic Register
  3568. #define ENET_RMON_R_OCTETS (*(volatile uint32_t *)0x400C02C4) // Rx Octets Statistic Register
  3569. #define ENET_IEEE_R_DROP (*(volatile uint32_t *)0x400C02C8) // Frames not Counted Correctly Statistic Register
  3570. #define ENET_IEEE_R_FRAME_OK (*(volatile uint32_t *)0x400C02CC) // Frames Received OK Statistic Register
  3571. #define ENET_IEEE_R_CRC (*(volatile uint32_t *)0x400C02D0) // Frames Received with CRC Error Statistic Register
  3572. #define ENET_IEEE_R_ALIGN (*(volatile uint32_t *)0x400C02D4) // Frames Received with Alignment Error Statistic Register
  3573. #define ENET_IEEE_R_MACERR (*(volatile uint32_t *)0x400C02D8) // Receive FIFO Overflow Count Statistic Register
  3574. #define ENET_IEEE_R_FDXFC (*(volatile uint32_t *)0x400C02DC) // Flow Control Pause Frames Received Statistic Register
  3575. #define ENET_IEEE_R_OCTETS_OK (*(volatile uint32_t *)0x400C02E0) // Octet Count for Frames Received without Error Statistic Register
  3576. #define ENET_ATCR (*(volatile uint32_t *)0x400C0400) // Adjustable Timer Control Register
  3577. #define ENET_ATCR_SLAVE ((uint32_t)0x00002000) // Enable Timer Slave Mode
  3578. #define ENET_ATCR_CAPTURE ((uint32_t)0x00000800) // Capture Timer Value
  3579. #define ENET_ATCR_RESTART ((uint32_t)0x00000400) // Reset Timer
  3580. #define ENET_ATCR_PINPER ((uint32_t)0x00000080) // Enables event signal output assertion on period event
  3581. #define ENET_ATCR_PEREN ((uint32_t)0x00000010) // Enable Periodical Event
  3582. #define ENET_ATCR_OFFRST ((uint32_t)0x00000008) // Reset Timer On Offset Event
  3583. #define ENET_ATCR_OFFEN ((uint32_t)0x00000004) // Enable One-Shot Offset Event
  3584. #define ENET_ATCR_EN ((uint32_t)0x00000001) // Enable Timer
  3585. #define ENET_ATVR (*(volatile uint32_t *)0x400C0404) // Timer Value Register
  3586. #define ENET_ATOFF (*(volatile uint32_t *)0x400C0408) // Timer Offset Register
  3587. #define ENET_ATPER (*(volatile uint32_t *)0x400C040C) // Timer Period Register
  3588. #define ENET_ATCOR (*(volatile uint32_t *)0x400C0410) // Timer Correction Register
  3589. #define ENET_ATINC (*(volatile uint32_t *)0x400C0414) // Time-Stamping Clock Period Register
  3590. #define ENET_ATINC_INC_CORR(n) (uint32_t)(((n) & 0x7F)<<8) // Correction Increment Value
  3591. #define ENET_ATINC_INC(n) (uint32_t)(((n) & 0x7F)<<0) // Clock Period Of The Timestamping Clock (ts_clk) In Nanoseconds
  3592. #define ENET_ATSTMP (*(volatile uint32_t *)0x400C0418) // Timestamp of Last Transmitted Frame
  3593. #define ENET_TGSR (*(volatile uint32_t *)0x400C0604) // Timer Global Status Register
  3594. #define ENET_TGSR_TF3 ((uint32_t)0x00000008) // Timer Flag For Channel 3
  3595. #define ENET_TGSR_TF2 ((uint32_t)0x00000004) // Timer Flag For Channel 2
  3596. #define ENET_TGSR_TF1 ((uint32_t)0x00000002) // Timer Flag For Channel 1
  3597. #define ENET_TGSR_TF0 ((uint32_t)0x00000001) // Timer Flag For Channel 0
  3598. #define ENET_TCSR0 (*(volatile uint32_t *)0x400C0608) // Timer Control Status Register
  3599. #define ENET_TCSR_TF ((uint32_t)0x00000080) // Timer Flag
  3600. #define ENET_TCSR_TIR ((uint32_t)0x00000040) // Timer Interrupt Enable
  3601. #define ENET_TCSR_TMODE(n) (uint32_t)(((n) & 0xF)<<2) // Timer Mode
  3602. #define ENET_TCSR_TDRE ((uint32_t)0x00000001) // Timer DMA Request Enable
  3603. #define ENET_TCCR0 (*(volatile uint32_t *)0x400C060C) // Timer Compare Capture Register
  3604. #define ENET_TCSR1 (*(volatile uint32_t *)0x400C0610) // Timer Control Status Register
  3605. #define ENET_TCCR1 (*(volatile uint32_t *)0x400C0614) // Timer Compare Capture Register
  3606. #define ENET_TCSR2 (*(volatile uint32_t *)0x400C0618) // Timer Control Status Register
  3607. #define ENET_TCCR2 (*(volatile uint32_t *)0x400C061C) // Timer Compare Capture Register
  3608. #define ENET_TCSR3 (*(volatile uint32_t *)0x400C0620) // Timer Control Status Register
  3609. #define ENET_TCCR3 (*(volatile uint32_t *)0x400C0624) // Timer Compare Capture Register
  3610. // Universal Serial Bus OTG Controller (USBOTG)
  3611. #define USB0_PERID (*(const uint8_t *)0x40072000) // Peripheral ID register
  3612. #define USB0_IDCOMP (*(const uint8_t *)0x40072004) // Peripheral ID Complement register
  3613. #define USB0_REV (*(const uint8_t *)0x40072008) // Peripheral Revision register
  3614. #define USB0_ADDINFO (*(volatile uint8_t *)0x4007200C) // Peripheral Additional Info register
  3615. #define USB0_OTGISTAT (*(volatile uint8_t *)0x40072010) // OTG Interrupt Status register
  3616. #define USB_OTGISTAT_IDCHG ((uint8_t)0x80) //
  3617. #define USB_OTGISTAT_ONEMSEC ((uint8_t)0x40) //
  3618. #define USB_OTGISTAT_LINE_STATE_CHG ((uint8_t)0x20) //
  3619. #define USB_OTGISTAT_SESSVLDCHG ((uint8_t)0x08) //
  3620. #define USB_OTGISTAT_B_SESS_CHG ((uint8_t)0x04) //
  3621. #define USB_OTGISTAT_AVBUSCHG ((uint8_t)0x01) //
  3622. #define USB0_OTGICR (*(volatile uint8_t *)0x40072014) // OTG Interrupt Control Register
  3623. #define USB_OTGICR_IDEN ((uint8_t)0x80) //
  3624. #define USB_OTGICR_ONEMSECEN ((uint8_t)0x40) //
  3625. #define USB_OTGICR_LINESTATEEN ((uint8_t)0x20) //
  3626. #define USB_OTGICR_SESSVLDEN ((uint8_t)0x08) //
  3627. #define USB_OTGICR_BSESSEN ((uint8_t)0x04) //
  3628. #define USB_OTGICR_AVBUSEN ((uint8_t)0x01) //
  3629. #define USB0_OTGSTAT (*(volatile uint8_t *)0x40072018) // OTG Status register
  3630. #define USB_OTGSTAT_ID ((uint8_t)0x80) //
  3631. #define USB_OTGSTAT_ONEMSECEN ((uint8_t)0x40) //
  3632. #define USB_OTGSTAT_LINESTATESTABLE ((uint8_t)0x20) //
  3633. #define USB_OTGSTAT_SESS_VLD ((uint8_t)0x08) //
  3634. #define USB_OTGSTAT_BSESSEND ((uint8_t)0x04) //
  3635. #define USB_OTGSTAT_AVBUSVLD ((uint8_t)0x01) //
  3636. #define USB0_OTGCTL (*(volatile uint8_t *)0x4007201C) // OTG Control Register
  3637. #define USB_OTGCTL_DPHIGH ((uint8_t)0x80) //
  3638. #define USB_OTGCTL_DPLOW ((uint8_t)0x20) //
  3639. #define USB_OTGCTL_DMLOW ((uint8_t)0x10) //
  3640. #define USB_OTGCTL_OTGEN ((uint8_t)0x04) //
  3641. #define USB0_ISTAT (*(volatile uint8_t *)0x40072080) // Interrupt Status Register
  3642. #define USB_ISTAT_STALL ((uint8_t)0x80) //
  3643. #define USB_ISTAT_ATTACH ((uint8_t)0x40) //
  3644. #define USB_ISTAT_RESUME ((uint8_t)0x20) //
  3645. #define USB_ISTAT_SLEEP ((uint8_t)0x10) //
  3646. #define USB_ISTAT_TOKDNE ((uint8_t)0x08) //
  3647. #define USB_ISTAT_SOFTOK ((uint8_t)0x04) //
  3648. #define USB_ISTAT_ERROR ((uint8_t)0x02) //
  3649. #define USB_ISTAT_USBRST ((uint8_t)0x01) //
  3650. #define USB0_INTEN (*(volatile uint8_t *)0x40072084) // Interrupt Enable Register
  3651. #define USB_INTEN_STALLEN ((uint8_t)0x80) //
  3652. #define USB_INTEN_ATTACHEN ((uint8_t)0x40) //
  3653. #define USB_INTEN_RESUMEEN ((uint8_t)0x20) //
  3654. #define USB_INTEN_SLEEPEN ((uint8_t)0x10) //
  3655. #define USB_INTEN_TOKDNEEN ((uint8_t)0x08) //
  3656. #define USB_INTEN_SOFTOKEN ((uint8_t)0x04) //
  3657. #define USB_INTEN_ERROREN ((uint8_t)0x02) //
  3658. #define USB_INTEN_USBRSTEN ((uint8_t)0x01) //
  3659. #define USB0_ERRSTAT (*(volatile uint8_t *)0x40072088) // Error Interrupt Status Register
  3660. #define USB_ERRSTAT_BTSERR ((uint8_t)0x80) //
  3661. #define USB_ERRSTAT_DMAERR ((uint8_t)0x20) //
  3662. #define USB_ERRSTAT_BTOERR ((uint8_t)0x10) //
  3663. #define USB_ERRSTAT_DFN8 ((uint8_t)0x08) //
  3664. #define USB_ERRSTAT_CRC16 ((uint8_t)0x04) //
  3665. #define USB_ERRSTAT_CRC5EOF ((uint8_t)0x02) //
  3666. #define USB_ERRSTAT_PIDERR ((uint8_t)0x01) //
  3667. #define USB0_ERREN (*(volatile uint8_t *)0x4007208C) // Error Interrupt Enable Register
  3668. #define USB_ERREN_BTSERREN ((uint8_t)0x80) //
  3669. #define USB_ERREN_DMAERREN ((uint8_t)0x20) //
  3670. #define USB_ERREN_BTOERREN ((uint8_t)0x10) //
  3671. #define USB_ERREN_DFN8EN ((uint8_t)0x08) //
  3672. #define USB_ERREN_CRC16EN ((uint8_t)0x04) //
  3673. #define USB_ERREN_CRC5EOFEN ((uint8_t)0x02) //
  3674. #define USB_ERREN_PIDERREN ((uint8_t)0x01) //
  3675. #define USB0_STAT (*(volatile uint8_t *)0x40072090) // Status Register
  3676. #define USB_STAT_TX ((uint8_t)0x08) //
  3677. #define USB_STAT_ODD ((uint8_t)0x04) //
  3678. #define USB_STAT_ENDP(n) ((uint8_t)((n) >> 4)) //
  3679. #define USB0_CTL (*(volatile uint8_t *)0x40072094) // Control Register
  3680. #define USB_CTL_JSTATE ((uint8_t)0x80) //
  3681. #define USB_CTL_SE0 ((uint8_t)0x40) //
  3682. #define USB_CTL_TXSUSPENDTOKENBUSY ((uint8_t)0x20) //
  3683. #define USB_CTL_RESET ((uint8_t)0x10) //
  3684. #define USB_CTL_HOSTMODEEN ((uint8_t)0x08) //
  3685. #define USB_CTL_RESUME ((uint8_t)0x04) //
  3686. #define USB_CTL_ODDRST ((uint8_t)0x02) //
  3687. #define USB_CTL_USBENSOFEN ((uint8_t)0x01) //
  3688. #define USB0_ADDR (*(volatile uint8_t *)0x40072098) // Address Register
  3689. #define USB0_BDTPAGE1 (*(volatile uint8_t *)0x4007209C) // BDT Page Register 1
  3690. #define USB0_FRMNUML (*(volatile uint8_t *)0x400720A0) // Frame Number Register Low
  3691. #define USB0_FRMNUMH (*(volatile uint8_t *)0x400720A4) // Frame Number Register High
  3692. #define USB0_TOKEN (*(volatile uint8_t *)0x400720A8) // Token Register
  3693. #define USB0_SOFTHLD (*(volatile uint8_t *)0x400720AC) // SOF Threshold Register
  3694. #define USB0_BDTPAGE2 (*(volatile uint8_t *)0x400720B0) // BDT Page Register 2
  3695. #define USB0_BDTPAGE3 (*(volatile uint8_t *)0x400720B4) // BDT Page Register 3
  3696. #define USB0_ENDPT0 (*(volatile uint8_t *)0x400720C0) // Endpoint Control Register
  3697. #define USB_ENDPT_HOSTWOHUB ((uint8_t)0x80) // host only, enable low speed
  3698. #define USB_ENDPT_RETRYDIS ((uint8_t)0x40) // host only, set to disable NAK retry
  3699. #define USB_ENDPT_EPCTLDIS ((uint8_t)0x10) // 0=control, 1=bulk, interrupt, isync
  3700. #define USB_ENDPT_EPRXEN ((uint8_t)0x08) // enables the endpoint for RX transfers.
  3701. #define USB_ENDPT_EPTXEN ((uint8_t)0x04) // enables the endpoint for TX transfers.
  3702. #define USB_ENDPT_EPSTALL ((uint8_t)0x02) // set to stall endpoint
  3703. #define USB_ENDPT_EPHSHK ((uint8_t)0x01) // enable handshaking during a transaction, generally set unless Isochronous
  3704. #define USB0_ENDPT1 (*(volatile uint8_t *)0x400720C4) // Endpoint Control Register
  3705. #define USB0_ENDPT2 (*(volatile uint8_t *)0x400720C8) // Endpoint Control Register
  3706. #define USB0_ENDPT3 (*(volatile uint8_t *)0x400720CC) // Endpoint Control Register
  3707. #define USB0_ENDPT4 (*(volatile uint8_t *)0x400720D0) // Endpoint Control Register
  3708. #define USB0_ENDPT5 (*(volatile uint8_t *)0x400720D4) // Endpoint Control Register
  3709. #define USB0_ENDPT6 (*(volatile uint8_t *)0x400720D8) // Endpoint Control Register
  3710. #define USB0_ENDPT7 (*(volatile uint8_t *)0x400720DC) // Endpoint Control Register
  3711. #define USB0_ENDPT8 (*(volatile uint8_t *)0x400720E0) // Endpoint Control Register
  3712. #define USB0_ENDPT9 (*(volatile uint8_t *)0x400720E4) // Endpoint Control Register
  3713. #define USB0_ENDPT10 (*(volatile uint8_t *)0x400720E8) // Endpoint Control Register
  3714. #define USB0_ENDPT11 (*(volatile uint8_t *)0x400720EC) // Endpoint Control Register
  3715. #define USB0_ENDPT12 (*(volatile uint8_t *)0x400720F0) // Endpoint Control Register
  3716. #define USB0_ENDPT13 (*(volatile uint8_t *)0x400720F4) // Endpoint Control Register
  3717. #define USB0_ENDPT14 (*(volatile uint8_t *)0x400720F8) // Endpoint Control Register
  3718. #define USB0_ENDPT15 (*(volatile uint8_t *)0x400720FC) // Endpoint Control Register
  3719. #define USB0_USBCTRL (*(volatile uint8_t *)0x40072100) // USB Control Register
  3720. #define USB_USBCTRL_SUSP ((uint8_t)0x80) // Places the USB transceiver into the suspend state.
  3721. #define USB_USBCTRL_PDE ((uint8_t)0x40) // Enables the weak pulldowns on the USB transceiver.
  3722. #define USB0_OBSERVE (*(volatile uint8_t *)0x40072104) // USB OTG Observe Register
  3723. #define USB_OBSERVE_DPPU ((uint8_t)0x80) //
  3724. #define USB_OBSERVE_DPPD ((uint8_t)0x40) //
  3725. #define USB_OBSERVE_DMPD ((uint8_t)0x10) //
  3726. #define USB0_CONTROL (*(volatile uint8_t *)0x40072108) // USB OTG Control Register
  3727. #define USB_CONTROL_DPPULLUPNONOTG ((uint8_t)0x10) // Provides control of the DP PULLUP in the USB OTG module, if USB is configured in non-OTG device mode.
  3728. #define USB0_USBTRC0 (*(volatile uint8_t *)0x4007210C) // USB Transceiver Control Register 0
  3729. #define USB_USBTRC_USBRESET ((uint8_t)0x80) //
  3730. #define USB_USBTRC_USBRESMEN ((uint8_t)0x20) //
  3731. #define USB_USBTRC_SYNC_DET ((uint8_t)0x02) //
  3732. #define USB_USBTRC_USB_RESUME_INT ((uint8_t)0x01) //
  3733. #define USB0_USBFRMADJUST (*(volatile uint8_t *)0x40072114) // Frame Adjust Register
  3734. // USB Device Charger Detection Module (USBDCD)
  3735. #define USBDCD_CONTROL (*(volatile uint32_t *)0x40035000) // Control register
  3736. #define USBDCD_CONTROL_SR ((uint32_t)0x02000000)
  3737. #define USBDCD_CONTROL_START ((uint32_t)0x01000000)
  3738. #define USBDCD_CONTROL_BC12 ((uint32_t)0x00020000)
  3739. #define USBDCD_CONTROL_IE ((uint32_t)0x00010000)
  3740. #define USBDCD_CONTROL_IF ((uint32_t)0x00000100)
  3741. #define USBDCD_CONTROL_IACK ((uint32_t)0x00000001)
  3742. #define USBDCD_CLOCK (*(volatile uint32_t *)0x40035004) // Clock register
  3743. #define USBDCD_CLOCK_CLOCK_SPEED(n) (uint32_t)(((n) & 0x3FF) << 2)
  3744. #define USBDCD_CLOCK_CLOCK_UNIT ((uint32_t)0x00000001)
  3745. #define USBDCD_STATUS (*(volatile uint32_t *)0x40035008) // Status register
  3746. #define USBDCD_STATUS_ACTIVE ((uint32_t)0x00400000)
  3747. #define USBDCD_STATUS_ID ((uint32_t)0x00200000)
  3748. #define USBDCD_STATUS_ERR ((uint32_t)0x00100000)
  3749. #define USBDCD_STATUS_SEQ_STAT(n) (uint32_t)(((n) & 0x3) << 18)
  3750. #define USBDCD_STATUS_SEQ_STAT_MASK ((uint32_t)0x000C0000)
  3751. #define USBDCD_STATUS_SEQ_RES(n) (uint32_t)(((n) & 0x3) << 16)
  3752. #define USBDCD_STATUS_SEQ_RES_MASK ((uint32_t)0x00030000)
  3753. #define USBDCD_TIMER0 (*(volatile uint32_t *)0x40035010) // TIMER0 register
  3754. #define USBDCD_TIMER1 (*(volatile uint32_t *)0x40035014) // TIMER1 register
  3755. #define USBDCD_TIMER2 (*(volatile uint32_t *)0x40035018) // TIMER2 register
  3756. #define USBHSDCD_CONTROL (*(volatile uint32_t *)0x400A3000) // Control register
  3757. #define USBHSDCD_CLOCK (*(volatile uint32_t *)0x400A3004) // Clock register
  3758. #define USBHSDCD_STATUS (*(volatile uint32_t *)0x400A3008) // Status register
  3759. #define USBHSDCD_TIMER0 (*(volatile uint32_t *)0x400A3010) // TIMER0 register
  3760. #define USBHSDCD_TIMER1 (*(volatile uint32_t *)0x400A3014) // TIMER1 register
  3761. #define USBHSDCD_TIMER2 (*(volatile uint32_t *)0x400A3018) // TIMER2 register
  3762. // USB High Speed OTG Controller (USBHS)
  3763. #define USBHS_ID (*(volatile uint32_t *)0x400A1000) // Identification Register
  3764. #define USBHS_HWGENERAL (*(volatile uint32_t *)0x400A1004) // General Hardware Parameters Register
  3765. #define USBHS_HWHOST (*(volatile uint32_t *)0x400A1008) // Host Hardware Parameters Register
  3766. #define USBHS_HWDEVICE (*(volatile uint32_t *)0x400A100C) // Device Hardware Parameters Register
  3767. #define USBHS_HWTXBUF (*(volatile uint32_t *)0x400A1010) // Transmit Buffer Hardware Parameters Register
  3768. #define USBHS_HWRXBUF (*(volatile uint32_t *)0x400A1014) // Receive Buffer Hardware Parameters Register
  3769. #define USBHS_GPTIMER0LD (*(volatile uint32_t *)0x400A1080) // General Purpose Timer n Load Register
  3770. #define USBHS_GPTIMER0CTL (*(volatile uint32_t *)0x400A1084) // General Purpose Timer n Control Register
  3771. #define USBHS_GPTIMERCTL_RUN ((uint32_t)0x80000000)
  3772. #define USBHS_GPTIMERCTL_RST ((uint32_t)0x40000000)
  3773. #define USBHS_GPTIMERCTL_MODE ((uint32_t)0x01000000)
  3774. #define USBHS_GPTIMERCTL_GPTCNT(n) (uint32_t)(((n) & 0xFFFFFF) << 0)
  3775. #define USBHS_GPTIMER1LD (*(volatile uint32_t *)0x400A1088) // General Purpose Timer n Load Register
  3776. #define USBHS_GPTIMER1CTL (*(volatile uint32_t *)0x400A108C) // General Purpose Timer n Control Register
  3777. #define USBHS_USB_SBUSCFG (*(volatile uint32_t *)0x400A1090) // System Bus Interface Configuration Register
  3778. #define USBHS_HCIVERSION (*(volatile uint32_t *)0x400A1100) // Host Controller Interface Version and Capability Registers Length Register
  3779. #define USBHS_HCSPARAMS (*(volatile uint32_t *)0x400A1104) // Host Controller Structural Parameters Register
  3780. #define USBHS_HCCPARAMS (*(volatile uint32_t *)0x400A1108) // Host Controller Capability Parameters Register
  3781. #define USBHS_DCIVERSION (*(volatile uint16_t *)0x400A1122) // Device Controller Interface Version
  3782. #define USBHS_DCCPARAMS (*(volatile uint32_t *)0x400A1124) // Device Controller Capability Parameters
  3783. #define USBHS_USBCMD (*(volatile uint32_t *)0x400A1140) // USB Command Register
  3784. #define USBHS_USBCMD_ITC(n) (uint32_t)(((n) & 0xFF) << 16)
  3785. #define USBHS_USBCMD_FS2 ((uint32_t)0x00008000)
  3786. #define USBHS_USBCMD_ATDTW ((uint32_t)0x00004000)
  3787. #define USBHS_USBCMD_SUTW ((uint32_t)0x00002000)
  3788. #define USBHS_USBCMD_ASPE ((uint32_t)0x00000800)
  3789. #define USBHS_USBCMD_ASP(n) (uint32_t)(((n) & 0x3) << 8)
  3790. #define USBHS_USBCMD_IAA ((uint32_t)0x00000040)
  3791. #define USBHS_USBCMD_ASE ((uint32_t)0x00000020)
  3792. #define USBHS_USBCMD_PSE ((uint32_t)0x00000010)
  3793. #define USBHS_USBCMD_FS(n) (uint32_t)(((n) & 0x3) << 2)
  3794. #define USBHS_USBCMD_RST ((uint32_t)0x00000002)
  3795. #define USBHS_USBCMD_RS ((uint32_t)0x00000001)
  3796. #define USBHS_USBSTS (*(volatile uint32_t *)0x400A1144) // USB Status Register
  3797. #define USBHS_USBSTS_TI1 ((uint32_t)0x02000000)
  3798. #define USBHS_USBSTS_TI0 ((uint32_t)0x01000000)
  3799. #define USBHS_USBSTS_UPI ((uint32_t)0x00080000)
  3800. #define USBHS_USBSTS_UAI ((uint32_t)0x00040000)
  3801. #define USBHS_USBSTS_NAKI ((uint32_t)0x00010000)
  3802. #define USBHS_USBSTS_AS ((uint32_t)0x00008000)
  3803. #define USBHS_USBSTS_PS ((uint32_t)0x00004000)
  3804. #define USBHS_USBSTS_RCL ((uint32_t)0x00002000)
  3805. #define USBHS_USBSTS_HCH ((uint32_t)0x00001000)
  3806. #define USBHS_USBSTS_SLI ((uint32_t)0x00000100)
  3807. #define USBHS_USBSTS_SRI ((uint32_t)0x00000080)
  3808. #define USBHS_USBSTS_URI ((uint32_t)0x00000040)
  3809. #define USBHS_USBSTS_AAI ((uint32_t)0x00000020)
  3810. #define USBHS_USBSTS_SEI ((uint32_t)0x00000010)
  3811. #define USBHS_USBSTS_FRI ((uint32_t)0x00000008)
  3812. #define USBHS_USBSTS_PCI ((uint32_t)0x00000004)
  3813. #define USBHS_USBSTS_UEI ((uint32_t)0x00000002)
  3814. #define USBHS_USBSTS_UI ((uint32_t)0x00000001)
  3815. #define USBHS_USBINTR (*(volatile uint32_t *)0x400A1148) // USB Interrupt Enable Register
  3816. #define USBHS_USBINTR_TIE1 ((uint32_t)0x02000000)
  3817. #define USBHS_USBINTR_TIE0 ((uint32_t)0x01000000)
  3818. #define USBHS_USBINTR_UPIE ((uint32_t)0x00080000)
  3819. #define USBHS_USBINTR_UAIE ((uint32_t)0x00040000)
  3820. #define USBHS_USBINTR_NAKE ((uint32_t)0x00010000)
  3821. #define USBHS_USBINTR_SLE ((uint32_t)0x00000100)
  3822. #define USBHS_USBINTR_SRE ((uint32_t)0x00000080)
  3823. #define USBHS_USBINTR_URE ((uint32_t)0x00000040)
  3824. #define USBHS_USBINTR_AAE ((uint32_t)0x00000020)
  3825. #define USBHS_USBINTR_SEE ((uint32_t)0x00000010)
  3826. #define USBHS_USBINTR_FRE ((uint32_t)0x00000008)
  3827. #define USBHS_USBINTR_PCE ((uint32_t)0x00000004)
  3828. #define USBHS_USBINTR_UEE ((uint32_t)0x00000002)
  3829. #define USBHS_USBINTR_UE ((uint32_t)0x00000001)
  3830. #define USBHS_FRINDEX (*(volatile uint32_t *)0x400A114C) // Frame Index Register
  3831. #define USBHS_PERIODICLISTBASE (*(volatile uint32_t *)0x400A1154) // Periodic Frame List Base Address Register
  3832. #define USBHS_DEVICEADDR (*(volatile uint32_t *)0x400A1154) // Device Address Register
  3833. #define USBHS_DEVICEADDR_USBADR(n) (uint32_t)(((n) & 0x7F) << 25)
  3834. #define USBHS_DEVICEADDR_USBADRA ((uint32_t)0x01000000)
  3835. #define USBHS_ASYNCLISTADDR (*(volatile uint32_t *)0x400A1158) // Current Asynchronous List Address Register
  3836. #define USBHS_EPLISTADDR (*(volatile uint32_t *)0x400A1158) // Endpoint List Address Register
  3837. #define USBHS_TTCTRL (*(volatile uint32_t *)0x400A115C) // Host TT Asynchronous Buffer Control
  3838. #define USBHS_TTCTRL_TTHA(n) (uint32_t)(((n) & 0x7F) << 24)
  3839. #define USBHS_BURSTSIZE (*(volatile uint32_t *)0x400A1160) // Master Interface Data Burst Size Register
  3840. #define USBHS_BURSTSIZE_TXPBURST(n) (uint32_t)(((n) & 0xFF) << 8)
  3841. #define USBHS_BURSTSIZE_RXPBURST(n) (uint32_t)(((n) & 0xFF) << 0)
  3842. #define USBHS_TXFILLTUNING (*(volatile uint32_t *)0x400A1164) // Transmit FIFO Tuning Control Register
  3843. #define USBHS_TXFILLTUNING_TXFIFOTHRES(n) (uint32_t)(((n) & 0x3F) << 16)
  3844. #define USBHS_TXFILLTUNING_TXSCHHEALTH(n) (uint32_t)(((n) & 0x1F) << 8)
  3845. #define USBHS_TXFILLTUNING_TXSCHOH(n) (uint32_t)(((n) & 0x7F) << 0)
  3846. #define USBHS_ENDPTNAK (*(volatile uint32_t *)0x400A1178) // Endpoint NAK Register
  3847. #define USBHS_ENDPTNAKEN (*(volatile uint32_t *)0x400A117C) // Endpoint NAK Enable Register
  3848. #define USBHS_CONFIGFLAG (*(volatile uint32_t *)0x400A1180) // Configure Flag Register
  3849. #define USBHS_PORTSC1 (*(volatile uint32_t *)0x400A1184) // Port Status and Control Registers
  3850. #define USBHS_PORTSC_PTS(n) (uint32_t)(((n) & 0x3) << 30)
  3851. #define USBHS_PORTSC_PSPD(n) (uint32_t)(((n) & 0x3) << 26)
  3852. #define USBHS_PORTSC_PTS2 ((uint32_t)0x02000000)
  3853. #define USBHS_PORTSC_PFSC ((uint32_t)0x01000000)
  3854. #define USBHS_PORTSC_PHCD ((uint32_t)0x00800000)
  3855. #define USBHS_PORTSC_WKOC ((uint32_t)0x00400000)
  3856. #define USBHS_PORTSC_WKDS ((uint32_t)0x00200000)
  3857. #define USBHS_PORTSC_WKCN ((uint32_t)0x00100000)
  3858. #define USBHS_PORTSC_PTC(n) (uint32_t)(((n) & 0xF) << 16)
  3859. #define USBHS_PORTSC_PIC(n) (uint32_t)(((n) & 0x3) << 14)
  3860. #define USBHS_PORTSC_PO ((uint32_t)0x00002000)
  3861. #define USBHS_PORTSC_PP ((uint32_t)0x00001000)
  3862. #define USBHS_PORTSC_LS(n) (uint32_t)(((n) & 0x3) << 10)
  3863. #define USBHS_PORTSC_HSP ((uint32_t)0x00000200)
  3864. #define USBHS_PORTSC_PR ((uint32_t)0x00000100)
  3865. #define USBHS_PORTSC_SUSP ((uint32_t)0x00000080)
  3866. #define USBHS_PORTSC_FPR ((uint32_t)0x00000040)
  3867. #define USBHS_PORTSC_OCC ((uint32_t)0x00000020)
  3868. #define USBHS_PORTSC_OCA ((uint32_t)0x00000010)
  3869. #define USBHS_PORTSC_PEC ((uint32_t)0x00000008)
  3870. #define USBHS_PORTSC_PE ((uint32_t)0x00000004)
  3871. #define USBHS_PORTSC_CSC ((uint32_t)0x00000002)
  3872. #define USBHS_PORTSC_CCS ((uint32_t)0x00000001)
  3873. #define USBHS_OTGSC (*(volatile uint32_t *)0x400A11A4) // On-the-Go Status and Control Register
  3874. #define USBHS_OTGSC_DPIE ((uint32_t)0x40000000)
  3875. #define USBHS_OTGSC_MSE ((uint32_t)0x20000000)
  3876. #define USBHS_OTGSC_BSEIE ((uint32_t)0x10000000)
  3877. #define USBHS_OTGSC_BSVIE ((uint32_t)0x08000000)
  3878. #define USBHS_OTGSC_ASVIE ((uint32_t)0x04000000)
  3879. #define USBHS_OTGSC_AVVIE ((uint32_t)0x02000000)
  3880. #define USBHS_OTGSC_IDIE ((uint32_t)0x01000000)
  3881. #define USBHS_OTGSC_DPIS ((uint32_t)0x00400000)
  3882. #define USBHS_OTGSC_MSS ((uint32_t)0x00200000)
  3883. #define USBHS_OTGSC_BSEIS ((uint32_t)0x00100000)
  3884. #define USBHS_OTGSC_BSVIS ((uint32_t)0x00080000)
  3885. #define USBHS_OTGSC_ASVIS ((uint32_t)0x00040000)
  3886. #define USBHS_OTGSC_AVVIS ((uint32_t)0x00020000)
  3887. #define USBHS_OTGSC_IDIS ((uint32_t)0x00010000)
  3888. #define USBHS_OTGSC_DPS ((uint32_t)0x00004000)
  3889. #define USBHS_OTGSC_MST ((uint32_t)0x00002000)
  3890. #define USBHS_OTGSC_BSE ((uint32_t)0x00001000)
  3891. #define USBHS_OTGSC_BSV ((uint32_t)0x00000800)
  3892. #define USBHS_OTGSC_ASV ((uint32_t)0x00000400)
  3893. #define USBHS_OTGSC_AVV ((uint32_t)0x00000200)
  3894. #define USBHS_OTGSC_ID ((uint32_t)0x00000100)
  3895. #define USBHS_OTGSC_HABA ((uint32_t)0x00000080)
  3896. #define USBHS_OTGSC_IDPU ((uint32_t)0x00000020)
  3897. #define USBHS_OTGSC_DP ((uint32_t)0x00000010)
  3898. #define USBHS_OTGSC_OT ((uint32_t)0x00000008)
  3899. #define USBHS_OTGSC_HAAR ((uint32_t)0x00000004)
  3900. #define USBHS_OTGSC_VC ((uint32_t)0x00000002)
  3901. #define USBHS_OTGSC_VD ((uint32_t)0x00000001)
  3902. #define USBHS_USBMODE (*(volatile uint32_t *)0x400A11A8) // USB Mode Register
  3903. #define USBHS_USBMODE_TXHSD(n) (uint32_t)(((n) & 0x7) << 12)
  3904. #define USBHS_USBMODE_SDIS ((uint32_t)0x00000010)
  3905. #define USBHS_USBMODE_SLOM ((uint32_t)0x00000008)
  3906. #define USBHS_USBMODE_ES ((uint32_t)0x00000004)
  3907. #define USBHS_USBMODE_CM(n) (uint32_t)(((n) & 0x3) << 0)
  3908. #define USBHS_EPSETUPSR (*(volatile uint32_t *)0x400A11AC) // Endpoint Setup Status Register
  3909. #define USBHS_EPPRIME (*(volatile uint32_t *)0x400A11B0) // Endpoint Initialization Register
  3910. #define USBHS_EPFLUSH (*(volatile uint32_t *)0x400A11B4) // Endpoint Flush Register
  3911. #define USBHS_EPSR (*(volatile uint32_t *)0x400A11B8) // Endpoint Status Register
  3912. #define USBHS_EPCOMPLETE (*(volatile uint32_t *)0x400A11BC) // Endpoint Complete Register
  3913. #define USBHS_EPCR0 (*(volatile uint32_t *)0x400A11C0) // Endpoint Control Register 0
  3914. #define USBHS_EPCR_TXE ((uint32_t)0x00800000)
  3915. #define USBHS_EPCR_TXR ((uint32_t)0x00400000)
  3916. #define USBHS_EPCR_TXI ((uint32_t)0x00200000)
  3917. #define USBHS_EPCR_TXT(n) (uint32_t)(((n) & 0x3) << 18)
  3918. #define USBHS_EPCR_TXD ((uint32_t)0x00020000)
  3919. #define USBHS_EPCR_TXS ((uint32_t)0x00010000)
  3920. #define USBHS_EPCR_RXE ((uint32_t)0x00000080)
  3921. #define USBHS_EPCR_RXR ((uint32_t)0x00000040)
  3922. #define USBHS_EPCR_RXI ((uint32_t)0x00000020)
  3923. #define USBHS_EPCR_RXT(n) (uint32_t)(((n) & 0x3) << 2)
  3924. #define USBHS_EPCR_RXD ((uint32_t)0x00000002)
  3925. #define USBHS_EPCR_RXS ((uint32_t)0x00000001)
  3926. #define USBHS_EPCR1 (*(volatile uint32_t *)0x400A11C4) // Endpoint Control Register 1
  3927. #define USBHS_EPCR2 (*(volatile uint32_t *)0x400A11C8) // Endpoint Control Register 2
  3928. #define USBHS_EPCR3 (*(volatile uint32_t *)0x400A11CC) // Endpoint Control Register 3
  3929. #define USBHS_EPCR4 (*(volatile uint32_t *)0x400A11D0) // Endpoint Control Register 4
  3930. #define USBHS_EPCR5 (*(volatile uint32_t *)0x400A11D4) // Endpoint Control Register 5
  3931. #define USBHS_EPCR6 (*(volatile uint32_t *)0x400A11D8) // Endpoint Control Register 6
  3932. #define USBHS_EPCR7 (*(volatile uint32_t *)0x400A11DC) // Endpoint Control Register 7
  3933. #define USBHS_USBGENCTRL (*(volatile uint32_t *)0x400A1200) // USB General Control Register
  3934. #define USBHS_USBGENCTRL_WU_INT_CLR ((uint32_t)0x00000020)
  3935. #define USBHS_USBGENCTRL_WU_IE ((uint32_t)0x00000001)
  3936. // Universal Serial Bus 2.0 Integrated PHY (USB-PHY)
  3937. #define USBPHY_PWD (*(volatile uint32_t *)0x400A2000) // USB PHY Power-Down Register
  3938. #define USBPHY_PWD_RXPWDRX ((uint32_t)0x00100000)
  3939. #define USBPHY_PWD_RXPWDDIFF ((uint32_t)0x00080000)
  3940. #define USBPHY_PWD_RXPWD1PT1 ((uint32_t)0x00040000)
  3941. #define USBPHY_PWD_RXPWDENV ((uint32_t)0x00020000)
  3942. #define USBPHY_PWD_TXPWDV2I ((uint32_t)0x00001000)
  3943. #define USBPHY_PWD_TXPWDIBIAS ((uint32_t)0x00000800)
  3944. #define USBPHY_PWD_TXPWDFS ((uint32_t)0x00000400)
  3945. #define USBPHY_PWD_SET (*(volatile uint32_t *)0x400A2004) // USB PHY Power-Down Register
  3946. #define USBPHY_PWD_CLR (*(volatile uint32_t *)0x400A2008) // USB PHY Power-Down Register
  3947. #define USBPHY_PWD_TOG (*(volatile uint32_t *)0x400A200C) // USB PHY Power-Down Register
  3948. #define USBPHY_TX (*(volatile uint32_t *)0x400A2010) // USB PHY Transmitter Control Register
  3949. #define USBPHY_TX_SET (*(volatile uint32_t *)0x400A2014) // USB PHY Transmitter Control Register
  3950. #define USBPHY_TX_CLR (*(volatile uint32_t *)0x400A2018) // USB PHY Transmitter Control Register
  3951. #define USBPHY_TX_TOG (*(volatile uint32_t *)0x400A201C) // USB PHY Transmitter Control Register
  3952. #define USBPHY_RX (*(volatile uint32_t *)0x400A2020) // USB PHY Receiver Control Register
  3953. #define USBPHY_RX_SET (*(volatile uint32_t *)0x400A2024) // USB PHY Receiver Control Register
  3954. #define USBPHY_RX_CLR (*(volatile uint32_t *)0x400A2028) // USB PHY Receiver Control Register
  3955. #define USBPHY_RX_TOG (*(volatile uint32_t *)0x400A202C) // USB PHY Receiver Control Register
  3956. #define USBPHY_CTRL (*(volatile uint32_t *)0x400A2030) // USB PHY General Control Register
  3957. #define USBPHY_CTRL_SFTRST ((uint32_t)0x80000000)
  3958. #define USBPHY_CTRL_CLKGATE ((uint32_t)0x40000000)
  3959. #define USBPHY_CTRL_UTMI_SUSPENDM ((uint32_t)0x20000000)
  3960. #define USBPHY_CTRL_HOST_FORCE_LS_SE0 ((uint32_t)0x10000000)
  3961. #define USBPHY_CTRL_OTG_ID_VALUE ((uint32_t)0x08000000)
  3962. #define USBPHY_CTRL_FSDLL_RST_EN ((uint32_t)0x01000000)
  3963. #define USBPHY_CTRL_ENAUTOCLR_PHY_PWD ((uint32_t)0x00100000)
  3964. #define USBPHY_CTRL_ENAUTOCLR_CLKGATE ((uint32_t)0x00080000)
  3965. #define USBPHY_CTRL_AUTORESUME_EN ((uint32_t)0x00040000)
  3966. #define USBPHY_CTRL_ENUTMILEVEL3 ((uint32_t)0x00008000)
  3967. #define USBPHY_CTRL_ENUTMILEVEL2 ((uint32_t)0x00004000)
  3968. #define USBPHY_CTRL_DEVPLUGIN_IRQ ((uint32_t)0x00001000)
  3969. #define USBPHY_CTRL_ENDEVPLUGINDET ((uint32_t)0x00000010)
  3970. #define USBPHY_CTRL_HOSTDISCONDETECT_IRQ ((uint32_t)0x00000008)
  3971. #define USBPHY_CTRL_ENHOSTDISCONDETECT ((uint32_t)0x00000002)
  3972. #define USBPHY_CTRL_SET (*(volatile uint32_t *)0x400A2034) // USB PHY General Control Register
  3973. #define USBPHY_CTRL_CLR (*(volatile uint32_t *)0x400A2038) // USB PHY General Control Register
  3974. #define USBPHY_CTRL_TOG (*(volatile uint32_t *)0x400A203C) // USB PHY General Control Register
  3975. #define USBPHY_STATUS (*(volatile uint32_t *)0x400A2040) // USB PHY Status Register
  3976. #define USBPHY_STATUS_RESUME_STATUS ((uint32_t)0x00000400)
  3977. #define USBPHY_STATUS_OTGID_STATUS ((uint32_t)0x00000100)
  3978. #define USBPHY_STATUS_DEVPLUGIN_STATUS ((uint32_t)0x00000040)
  3979. #define USBPHY_STATUS_HOSTDISCONDETECT_STATUS ((uint32_t)0x00000008)
  3980. #define USBPHY_DEBUG (*(volatile uint32_t *)0x400A2050) // USB PHY Debug Register
  3981. #define USBPHY_DEBUG_SET (*(volatile uint32_t *)0x400A2054) // USB PHY Debug Register
  3982. #define USBPHY_DEBUG_CLR (*(volatile uint32_t *)0x400A2058) // USB PHY Debug Register
  3983. #define USBPHY_DEBUG_TOG (*(volatile uint32_t *)0x400A205C) // USB PHY Debug Register
  3984. #define USBPHY_DEBUG0_STATUS (*(volatile uint32_t *)0x400A2060) // UTMI Debug Status Register 0
  3985. #define USBPHY_DEBUG1 (*(volatile uint32_t *)0x400A2070) // UTMI Debug Status Register 1
  3986. #define USBPHY_DEBUG1_SET (*(volatile uint32_t *)0x400A2074) // UTMI Debug Status Register 1
  3987. #define USBPHY_DEBUG1_CLR (*(volatile uint32_t *)0x400A2078) // UTMI Debug Status Register 1
  3988. #define USBPHY_DEBUG1_TOG (*(volatile uint32_t *)0x400A207C) // UTMI Debug Status Register 1
  3989. #define USBPHY_VERSION (*(volatile uint32_t *)0x400A2080) // UTMI RTL Version
  3990. #define USBPHY_PLL_SIC (*(volatile uint32_t *)0x400A20A0) // USB PHY PLL Control/Status Register
  3991. #define USBPHY_PLL_SIC_PLL_LOCK ((uint32_t)0x80000000)
  3992. #define USBPHY_PLL_SIC_PLL_BYPASS ((uint32_t)0x00010000)
  3993. #define USBPHY_PLL_SIC_PLL_ENABLE ((uint32_t)0x00002000)
  3994. #define USBPHY_PLL_SIC_PLL_POWER ((uint32_t)0x00001000)
  3995. #define USBPHY_PLL_SIC_PLL_HOLD_RING_OFF ((uint32_t)0x00000800)
  3996. #define USBPHY_PLL_SIC_PLL_EN_USB_CLKS ((uint32_t)0x00000040)
  3997. #define USBPHY_PLL_SIC_PLL_DIV_SEL(n) (uint32_t)((n) & 3)
  3998. #define USBPHY_PLL_SIC_SET (*(volatile uint32_t *)0x400A20A4) // USB PHY PLL Control/Status Register
  3999. #define USBPHY_PLL_SIC_CLR (*(volatile uint32_t *)0x400A20A8) // USB PHY PLL Control/Status Register
  4000. #define USBPHY_PLL_SIC_TOG (*(volatile uint32_t *)0x400A20AC) // USB PHY PLL Control/Status Register
  4001. #define USBPHY_USB1_VBUS_DETECT (*(volatile uint32_t *)0x400A20C0) // USB PHY VBUS Detect Control Register
  4002. #define USBPHY_USB1_VBUS_DETECT_EN_CHARGER_RESISTOR ((uint32_t)0x80000000)
  4003. #define USBPHY_USB1_VBUS_DETECT_DISCHARGE_VBUS ((uint32_t)0x04000000)
  4004. #define USBPHY_USB1_VBUS_DETECT_PWRUP_CMPS ((uint32_t)0x00100000)
  4005. #define USBPHY_USB1_VBUS_DETECT_VBUSVALID_TO_SESSVALID ((uint32_t)0x00040000)
  4006. #define USBPHY_USB1_VBUS_DETECT_VBUS_SOURCE_SEL(n) (uint32_t)(((n) & 3) << 9)
  4007. #define USBPHY_USB1_VBUS_DETECT_VBUSVALID_SEL ((uint32_t)0x00000100)
  4008. #define USBPHY_USB1_VBUS_DETECT_VBUSVALID_OVERRIDE ((uint32_t)0x00000080)
  4009. #define USBPHY_USB1_VBUS_DETECT_AVALID_OVERRIDE ((uint32_t)0x00000040)
  4010. #define USBPHY_USB1_VBUS_DETECT_BVALID_OVERRIDE ((uint32_t)0x00000020)
  4011. #define USBPHY_USB1_VBUS_DETECT_SESSEND_OVERRIDE ((uint32_t)0x00000010)
  4012. #define USBPHY_USB1_VBUS_DETECT_VBUS_OVERRIDE_EN ((uint32_t)0x00000008)
  4013. #define USBPHY_USB1_VBUS_DETECT_VBUSVALID_THRESH(n) ((uint32_t)((n) & 7)
  4014. #define USBPHY_USB1_VBUS_DETECT_SET (*(volatile uint32_t *)0x400A20C4) // USB PHY VBUS Detect Control Register
  4015. #define USBPHY_USB1_VBUS_DETECT_CLR (*(volatile uint32_t *)0x400A20C8) // USB PHY VBUS Detect Control Register
  4016. #define USBPHY_USB1_VBUS_DETECT_TOG (*(volatile uint32_t *)0x400A20CC) // USB PHY VBUS Detect Control Register
  4017. #define USBPHY_USB1_VBUS_DET_STAT (*(volatile uint32_t *)0x400A20D0) // USB PHY VBUS Detector Status Register
  4018. #define USBPHY_USB1_VBUS_DET_STAT_VBUS_VALID_3V ((uint32_t)0x00000010)
  4019. #define USBPHY_USB1_VBUS_DET_STAT_VBUS_VALID ((uint32_t)0x00000008)
  4020. #define USBPHY_USB1_VBUS_DET_STAT_AVALID ((uint32_t)0x00000004)
  4021. #define USBPHY_USB1_VBUS_DET_STAT_BVALID ((uint32_t)0x00000002)
  4022. #define USBPHY_USB1_VBUS_DET_STAT_SESSEND ((uint32_t)0x00000001)
  4023. #define USBPHY_USB1_CHRG_DET_STAT (*(volatile uint32_t *)0x400A20F0) // USB PHY Charger Detect Status Register
  4024. #define USBPHY_USB1_CHRG_DET_STAT_SECDET_DCP ((uint32_t)0x00000010)
  4025. #define USBPHY_USB1_CHRG_DET_STAT_DP_STATE ((uint32_t)0x00000008)
  4026. #define USBPHY_USB1_CHRG_DET_STAT_DM_STATE ((uint32_t)0x00000004)
  4027. #define USBPHY_USB1_CHRG_DET_STAT_CHRG_DETECTED ((uint32_t)0x00000002)
  4028. #define USBPHY_USB1_CHRG_DET_STAT_PLUG_CONTACT ((uint32_t)0x00000001)
  4029. #define USBPHY_ANACTRL (*(volatile uint32_t *)0x400A2100) // USB PHY Analog Control Register
  4030. #define USBPHY_ANACTRL_SET (*(volatile uint32_t *)0x400A2104) // USB PHY Analog Control Register
  4031. #define USBPHY_ANACTRL_CLR (*(volatile uint32_t *)0x400A2108) // USB PHY Analog Control Register
  4032. #define USBPHY_ANACTRL_TOG (*(volatile uint32_t *)0x400A210C) // USB PHY Analog Control Register
  4033. #define USBPHY_USB1_LOOPBACK (*(volatile uint32_t *)0x400A2110) // USB PHY Loopback Control/Status Register
  4034. #define USBPHY_USB1_LOOPBACK_SET (*(volatile uint32_t *)0x400A2114) // USB PHY Loopback Control/Status Register
  4035. #define USBPHY_USB1_LOOPBACK_CLR (*(volatile uint32_t *)0x400A2118) // USB PHY Loopback Control/Status Register
  4036. #define USBPHY_USB1_LOOPBACK_TOG (*(volatile uint32_t *)0x400A211C) // USB PHY Loopback Control/Status Register
  4037. #define USBPHY_USB1_LOOPBACK_HSFSCNT (*(volatile uint32_t *)0x400A2120) // USB PHY Loopback Packet Number Select Register
  4038. #define USBPHY_USB1_LOOPBACK_HSFSCNT_SET (*(volatile uint32_t *)0x400A2124) // USB PHY Loopback Packet Number Select Register
  4039. #define USBPHY_USB1_LOOPBACK_HSFSCNT_CLR (*(volatile uint32_t *)0x400A2128) // USB PHY Loopback Packet Number Select Register
  4040. #define USBPHY_USB1_LOOPBACK_HSFSCNT_TOG (*(volatile uint32_t *)0x400A212C) // USB PHY Loopback Packet Number Select Register
  4041. #define USBPHY_TRIM_OVERRIDE_EN (*(volatile uint32_t *)0x400A2130) // USB PHY Trim Override Enable Register
  4042. #define USBPHY_TRIM_OVERRIDE_EN_SET (*(volatile uint32_t *)0x400A2134) // USB PHY Trim Override Enable Register
  4043. #define USBPHY_TRIM_OVERRIDE_EN_CLR (*(volatile uint32_t *)0x400A2138) // USB PHY Trim Override Enable Register
  4044. #define USBPHY_TRIM_OVERRIDE_EN_TOG (*(volatile uint32_t *)0x400A213C) // USB PHY Trim Override Enable Register
  4045. // CAN - Controller Area Network (FlexCAN)
  4046. #define CAN0_MCR (*(volatile uint32_t *)0x40024000) // Module Configuration Register
  4047. #define CAN0_CTRL1 (*(volatile uint32_t *)0x40024004) // Control 1 register
  4048. #define CAN0_TIMER (*(volatile uint32_t *)0x40024008) // Free Running Timer
  4049. #define CAN0_RXMGMASK (*(volatile uint32_t *)0x40024010) // Rx Mailboxes Global Mask Register
  4050. #define CAN0_RX14MASK (*(volatile uint32_t *)0x40024014) // Rx 14 Mask register
  4051. #define CAN0_RX15MASK (*(volatile uint32_t *)0x40024018) // Rx 15 Mask register
  4052. #define CAN0_ECR (*(volatile uint32_t *)0x4002401C) // Error Counter
  4053. #define CAN0_ESR1 (*(volatile uint32_t *)0x40024020) // Error and Status 1 register
  4054. #define CAN0_IMASK1 (*(volatile uint32_t *)0x40024028) // Interrupt Masks 1 register
  4055. #define CAN0_IFLAG1 (*(volatile uint32_t *)0x40024030) // Interrupt Flags 1 register
  4056. #define CAN0_CTRL2 (*(volatile uint32_t *)0x40024034) // Control 2 register
  4057. #define CAN0_ESR2 (*(volatile uint32_t *)0x40024038) // Error and Status 2 register
  4058. #define CAN0_CRCR (*(volatile uint32_t *)0x40024044) // CRC Register
  4059. #define CAN0_RXFGMASK (*(volatile uint32_t *)0x40024048) // Rx FIFO Global Mask register
  4060. #define CAN0_RXFIR (*(volatile uint32_t *)0x4002404C) // Rx FIFO Information Register
  4061. #define CAN0_RXIMR0 (*(volatile uint32_t *)0x40024880) // Rx Individual Mask Registers
  4062. #define CAN0_RXIMR1 (*(volatile uint32_t *)0x40024884) // Rx Individual Mask Registers
  4063. #define CAN0_RXIMR2 (*(volatile uint32_t *)0x40024888) // Rx Individual Mask Registers
  4064. #define CAN0_RXIMR3 (*(volatile uint32_t *)0x4002488C) // Rx Individual Mask Registers
  4065. #define CAN0_RXIMR4 (*(volatile uint32_t *)0x40024890) // Rx Individual Mask Registers
  4066. #define CAN0_RXIMR5 (*(volatile uint32_t *)0x40024894) // Rx Individual Mask Registers
  4067. #define CAN0_RXIMR6 (*(volatile uint32_t *)0x40024898) // Rx Individual Mask Registers
  4068. #define CAN0_RXIMR7 (*(volatile uint32_t *)0x4002489C) // Rx Individual Mask Registers
  4069. #define CAN0_RXIMR8 (*(volatile uint32_t *)0x400248A0) // Rx Individual Mask Registers
  4070. #define CAN0_RXIMR9 (*(volatile uint32_t *)0x400248A4) // Rx Individual Mask Registers
  4071. #define CAN0_RXIMR10 (*(volatile uint32_t *)0x400248A8) // Rx Individual Mask Registers
  4072. #define CAN0_RXIMR11 (*(volatile uint32_t *)0x400248AC) // Rx Individual Mask Registers
  4073. #define CAN0_RXIMR12 (*(volatile uint32_t *)0x400248B0) // Rx Individual Mask Registers
  4074. #define CAN0_RXIMR13 (*(volatile uint32_t *)0x400248B4) // Rx Individual Mask Registers
  4075. #define CAN0_RXIMR14 (*(volatile uint32_t *)0x400248B8) // Rx Individual Mask Registers
  4076. #define CAN0_RXIMR15 (*(volatile uint32_t *)0x400248BC) // Rx Individual Mask Registers
  4077. #define CAN1_MCR (*(volatile uint32_t *)0x400A4000) // Module Configuration Register
  4078. #define CAN1_CTRL1 (*(volatile uint32_t *)0x400A4004) // Control 1 register
  4079. #define CAN1_TIMER (*(volatile uint32_t *)0x400A4008) // Free Running Timer
  4080. #define CAN1_RXMGMASK (*(volatile uint32_t *)0x400A4010) // Rx Mailboxes Global Mask Register
  4081. #define CAN1_RX14MASK (*(volatile uint32_t *)0x400A4014) // Rx 14 Mask register
  4082. #define CAN1_RX15MASK (*(volatile uint32_t *)0x400A4018) // Rx 15 Mask register
  4083. #define CAN1_ECR (*(volatile uint32_t *)0x400A401C) // Error Counter
  4084. #define CAN1_ESR1 (*(volatile uint32_t *)0x400A4020) // Error and Status 1 register
  4085. #define CAN1_IMASK1 (*(volatile uint32_t *)0x400A4028) // Interrupt Masks 1 register
  4086. #define CAN1_IFLAG1 (*(volatile uint32_t *)0x400A4030) // Interrupt Flags 1 register
  4087. #define CAN1_CTRL2 (*(volatile uint32_t *)0x400A4034) // Control 2 register
  4088. #define CAN1_ESR2 (*(volatile uint32_t *)0x400A4038) // Error and Status 2 register
  4089. #define CAN1_CRCR (*(volatile uint32_t *)0x400A4044) // CRC Register
  4090. #define CAN1_RXFGMASK (*(volatile uint32_t *)0x400A4048) // Rx FIFO Global Mask register
  4091. #define CAN1_RXFIR (*(volatile uint32_t *)0x400A404C) // Rx FIFO Information Register
  4092. #define CAN1_RXIMR0 (*(volatile uint32_t *)0x400A4880) // Rx Individual Mask Registers
  4093. #define CAN1_RXIMR1 (*(volatile uint32_t *)0x400A4884) // Rx Individual Mask Registers
  4094. #define CAN1_RXIMR2 (*(volatile uint32_t *)0x400A4888) // Rx Individual Mask Registers
  4095. #define CAN1_RXIMR3 (*(volatile uint32_t *)0x400A488C) // Rx Individual Mask Registers
  4096. #define CAN1_RXIMR4 (*(volatile uint32_t *)0x400A4890) // Rx Individual Mask Registers
  4097. #define CAN1_RXIMR5 (*(volatile uint32_t *)0x400A4894) // Rx Individual Mask Registers
  4098. #define CAN1_RXIMR6 (*(volatile uint32_t *)0x400A4898) // Rx Individual Mask Registers
  4099. #define CAN1_RXIMR7 (*(volatile uint32_t *)0x400A489C) // Rx Individual Mask Registers
  4100. #define CAN1_RXIMR8 (*(volatile uint32_t *)0x400A48A0) // Rx Individual Mask Registers
  4101. #define CAN1_RXIMR9 (*(volatile uint32_t *)0x400A48A4) // Rx Individual Mask Registers
  4102. #define CAN1_RXIMR10 (*(volatile uint32_t *)0x400A48A8) // Rx Individual Mask Registers
  4103. #define CAN1_RXIMR11 (*(volatile uint32_t *)0x400A48AC) // Rx Individual Mask Registers
  4104. #define CAN1_RXIMR12 (*(volatile uint32_t *)0x400A48B0) // Rx Individual Mask Registers
  4105. #define CAN1_RXIMR13 (*(volatile uint32_t *)0x400A48B4) // Rx Individual Mask Registers
  4106. #define CAN1_RXIMR14 (*(volatile uint32_t *)0x400A48B8) // Rx Individual Mask Registers
  4107. #define CAN1_RXIMR15 (*(volatile uint32_t *)0x400A48BC) // Rx Individual Mask Registers
  4108. // SPI (DSPI)
  4109. #if defined(KINETISK)
  4110. typedef struct {
  4111. volatile uint32_t MCR; // 0
  4112. volatile uint32_t unused1;// 4
  4113. volatile uint32_t TCR; // 8
  4114. volatile uint32_t CTAR0; // c
  4115. volatile uint32_t CTAR1; // 10
  4116. volatile uint32_t CTAR2; // 14
  4117. volatile uint32_t CTAR3; // 18
  4118. volatile uint32_t CTAR4; // 1c
  4119. volatile uint32_t CTAR5; // 20
  4120. volatile uint32_t CTAR6; // 24
  4121. volatile uint32_t CTAR7; // 28
  4122. volatile uint32_t SR; // 2c
  4123. volatile uint32_t RSER; // 30
  4124. volatile uint32_t PUSHR; // 34
  4125. volatile uint32_t POPR; // 38
  4126. volatile uint32_t TXFR[16]; // 3c
  4127. volatile uint32_t RXFR[16]; // 7c
  4128. } KINETISK_SPI_t;
  4129. #define KINETISK_SPI0 (*(KINETISK_SPI_t *)0x4002C000)
  4130. #define SPI0_MCR (KINETISK_SPI0.MCR) // DSPI Module Configuration Register
  4131. #define SPI_MCR_MSTR ((uint32_t)0x80000000) // Master/Slave Mode Select
  4132. #define SPI_MCR_CONT_SCKE ((uint32_t)0x40000000) //
  4133. #define SPI_MCR_DCONF(n) (((n) & 3) << 28) //
  4134. #define SPI_MCR_FRZ ((uint32_t)0x08000000) //
  4135. #define SPI_MCR_MTFE ((uint32_t)0x04000000) //
  4136. #define SPI_MCR_ROOE ((uint32_t)0x01000000) //
  4137. #define SPI_MCR_PCSIS(n) (((n) & 0x1F) << 16) //
  4138. #define SPI_MCR_DOZE ((uint32_t)0x00008000) //
  4139. #define SPI_MCR_MDIS ((uint32_t)0x00004000) //
  4140. #define SPI_MCR_DIS_TXF ((uint32_t)0x00002000) //
  4141. #define SPI_MCR_DIS_RXF ((uint32_t)0x00001000) //
  4142. #define SPI_MCR_CLR_TXF ((uint32_t)0x00000800) //
  4143. #define SPI_MCR_CLR_RXF ((uint32_t)0x00000400) //
  4144. #define SPI_MCR_SMPL_PT(n) (((n) & 3) << 8) //
  4145. #define SPI_MCR_HALT ((uint32_t)0x00000001) //
  4146. #define SPI0_TCR (KINETISK_SPI0.TCR) // DSPI Transfer Count Register
  4147. #define SPI0_CTAR0 (KINETISK_SPI0.CTAR0) // DSPI Clock and Transfer Attributes Register, In Master Mode
  4148. #define SPI_CTAR_DBR ((uint32_t)0x80000000) // Double Baud Rate
  4149. #define SPI_CTAR_FMSZ(n) (((n) & 15) << 27) // Frame Size (+1)
  4150. #define SPI_CTAR_CPOL ((uint32_t)0x04000000) // Clock Polarity
  4151. #define SPI_CTAR_CPHA ((uint32_t)0x02000000) // Clock Phase
  4152. #define SPI_CTAR_LSBFE ((uint32_t)0x01000000) // LSB First
  4153. #define SPI_CTAR_PCSSCK(n) (((n) & 3) << 22) // PCS to SCK Delay Prescaler
  4154. #define SPI_CTAR_PASC(n) (((n) & 3) << 20) // After SCK Delay Prescaler
  4155. #define SPI_CTAR_PDT(n) (((n) & 3) << 18) // Delay after Transfer Prescaler
  4156. #define SPI_CTAR_PBR(n) (((n) & 3) << 16) // Baud Rate Prescaler
  4157. #define SPI_CTAR_CSSCK(n) (((n) & 15) << 12) // PCS to SCK Delay Scaler
  4158. #define SPI_CTAR_ASC(n) (((n) & 15) << 8) // After SCK Delay Scaler
  4159. #define SPI_CTAR_DT(n) (((n) & 15) << 4) // Delay After Transfer Scaler
  4160. #define SPI_CTAR_BR(n) (((n) & 15) << 0) // Baud Rate Scaler
  4161. #define SPI0_CTAR0_SLAVE (KINETISK_SPI0.CTAR0) // DSPI Clock and Transfer Attributes Register, In Slave Mode
  4162. #define SPI0_CTAR1 (KINETISK_SPI0.CTAR1) // DSPI Clock and Transfer Attributes Register, In Master Mode
  4163. #define SPI0_SR (KINETISK_SPI0.SR) // DSPI Status Register
  4164. #define SPI_SR_TCF ((uint32_t)0x80000000) // Transfer Complete Flag
  4165. #define SPI_SR_TXRXS ((uint32_t)0x40000000) // TX and RX Status
  4166. #define SPI_SR_EOQF ((uint32_t)0x10000000) // End of Queue Flag
  4167. #define SPI_SR_TFUF ((uint32_t)0x08000000) // Transmit FIFO Underflow Flag
  4168. #define SPI_SR_TFFF ((uint32_t)0x02000000) // Transmit FIFO Fill Flag
  4169. #define SPI_SR_RFOF ((uint32_t)0x00080000) // Receive FIFO Overflow Flag
  4170. #define SPI_SR_RFDF ((uint32_t)0x00020000) // Receive FIFO Drain Flag
  4171. #define SPI0_RSER (KINETISK_SPI0.RSER) // DSPI DMA/Interrupt Request Select and Enable Register
  4172. #define SPI_RSER_TCF_RE ((uint32_t)0x80000000) // Transmission Complete Request Enable
  4173. #define SPI_RSER_EOQF_RE ((uint32_t)0x10000000) // DSPI Finished Request Request Enable
  4174. #define SPI_RSER_TFUF_RE ((uint32_t)0x08000000) // Transmit FIFO Underflow Request Enable
  4175. #define SPI_RSER_TFFF_RE ((uint32_t)0x02000000) // Transmit FIFO Fill Request Enable
  4176. #define SPI_RSER_TFFF_DIRS ((uint32_t)0x01000000) // Transmit FIFO FIll Dma or Interrupt Request Select
  4177. #define SPI_RSER_RFOF_RE ((uint32_t)0x00080000) // Receive FIFO Overflow Request Enable
  4178. #define SPI_RSER_RFDF_RE ((uint32_t)0x00020000) // Receive FIFO Drain Request Enable
  4179. #define SPI_RSER_RFDF_DIRS ((uint32_t)0x00010000) // Receive FIFO Drain DMA or Interrupt Request Select
  4180. #define SPI0_PUSHR (KINETISK_SPI0.PUSHR) // DSPI PUSH TX FIFO Register In Master Mode
  4181. #define SPI_PUSHR_CONT ((uint32_t)0x80000000) //
  4182. #define SPI_PUSHR_CTAS(n) (((n) & 7) << 28) //
  4183. #define SPI_PUSHR_EOQ ((uint32_t)0x08000000) //
  4184. #define SPI_PUSHR_CTCNT ((uint32_t)0x04000000) //
  4185. #define SPI_PUSHR_PCS(n) (((n) & 31) << 16) //
  4186. #define SPI0_PUSHR_SLAVE (KINETISK_SPI0.PUSHR) // DSPI PUSH TX FIFO Register In Slave Mode
  4187. #define SPI0_POPR (KINETISK_SPI0.POPR) // DSPI POP RX FIFO Register
  4188. #define SPI0_TXFR0 (KINETISK_SPI0.TXFR[0]) // DSPI Transmit FIFO Registers
  4189. #define SPI0_TXFR1 (KINETISK_SPI0.TXFR[1]) // DSPI Transmit FIFO Registers
  4190. #define SPI0_TXFR2 (KINETISK_SPI0.TXFR[2]) // DSPI Transmit FIFO Registers
  4191. #define SPI0_TXFR3 (KINETISK_SPI0.TXFR[3]) // DSPI Transmit FIFO Registers
  4192. #define SPI0_RXFR0 (KINETISK_SPI0.RXFR[0]) // DSPI Receive FIFO Registers
  4193. #define SPI0_RXFR1 (KINETISK_SPI0.RXFR[1]) // DSPI Receive FIFO Registers
  4194. #define SPI0_RXFR2 (KINETISK_SPI0.RXFR[2]) // DSPI Receive FIFO Registers
  4195. #define SPI0_RXFR3 (KINETISK_SPI0.RXFR[3]) // DSPI Receive FIFO Registers
  4196. #if defined(__MK64FX512__) || defined(__MK66FX1M0__)
  4197. #define KINETISK_SPI1 (*(KINETISK_SPI_t *)0x4002D000)
  4198. #define SPI1_MCR (KINETISK_SPI1.MCR) // DSPI Module Configuration Register
  4199. #define SPI1_TCR (KINETISK_SPI1.TCR) // DSPI Transfer Count Register
  4200. #define SPI1_CTAR0 (KINETISK_SPI1.CTAR0) // DSPI Clock and Transfer Attributes Register, In Master Mode
  4201. #define SPI1_CTAR0_SLAVE (KINETISK_SPI1.CTAR0) // DSPI Clock and Transfer Attributes Register, In Slave Mode
  4202. #define SPI1_CTAR1 (KINETISK_SPI1.CTAR1) // DSPI Clock and Transfer Attributes Register, In Master Mode
  4203. #define SPI1_SR (KINETISK_SPI1.SR) // DSPI Status Register
  4204. #define SPI1_RSER (KINETISK_SPI1.RSER) // DSPI DMA/Interrupt Request Select and Enable Register
  4205. #define SPI1_PUSHR (KINETISK_SPI1.PUSHR) // DSPI PUSH TX FIFO Register In Master Mode
  4206. #define SPI1_PUSHR_SLAVE (KINETISK_SPI1.PUSHR) // DSPI PUSH TX FIFO Register In Slave Mode
  4207. #define SPI1_POPR (KINETISK_SPI1.POPR) // DSPI POP RX FIFO Register
  4208. #define SPI1_TXFR0 (KINETISK_SPI1.TXFR[0]) // DSPI Transmit FIFO Registers
  4209. #define SPI1_TXFR1 (KINETISK_SPI1.TXFR[1]) // DSPI Transmit FIFO Registers
  4210. #define SPI1_TXFR2 (KINETISK_SPI1.TXFR[2]) // DSPI Transmit FIFO Registers
  4211. #define SPI1_TXFR3 (KINETISK_SPI1.TXFR[3]) // DSPI Transmit FIFO Registers
  4212. #define SPI1_RXFR0 (KINETISK_SPI1.RXFR[0]) // DSPI Receive FIFO Registers
  4213. #define SPI1_RXFR1 (KINETISK_SPI1.RXFR[1]) // DSPI Receive FIFO Registers
  4214. #define SPI1_RXFR2 (KINETISK_SPI1.RXFR[2]) // DSPI Receive FIFO Registers
  4215. #define SPI1_RXFR3 (KINETISK_SPI1.RXFR[3]) // DSPI Receive FIFO Registers
  4216. #define KINETISK_SPI2 (*(KINETISK_SPI_t *)0x400AC000)
  4217. #define SPI2_MCR (KINETISK_SPI2.MCR) // DSPI Module Configuration Register
  4218. #define SPI2_TCR (KINETISK_SPI2.TCR) // DSPI Transfer Count Register
  4219. #define SPI2_CTAR0 (KINETISK_SPI2.CTAR0) // DSPI Clock and Transfer Attributes Register, In Master Mode
  4220. #define SPI2_CTAR0_SLAVE (KINETISK_SPI2.CTAR0) // DSPI Clock and Transfer Attributes Register, In Slave Mode
  4221. #define SPI2_CTAR1 (KINETISK_SPI2.CTAR1) // DSPI Clock and Transfer Attributes Register, In Master Mode
  4222. #define SPI2_SR (KINETISK_SPI2.SR) // DSPI Status Register
  4223. #define SPI2_RSER (KINETISK_SPI2.RSER) // DSPI DMA/Interrupt Request Select and Enable Register
  4224. #define SPI2_PUSHR (KINETISK_SPI2.PUSHR) // DSPI PUSH TX FIFO Register In Master Mode
  4225. #define SPI2_PUSHR_SLAVE (KINETISK_SPI2.PUSHR) // DSPI PUSH TX FIFO Register In Slave Mode
  4226. #define SPI2_POPR (KINETISK_SPI2.POPR) // DSPI POP RX FIFO Register
  4227. #define SPI2_TXFR0 (KINETISK_SPI2.TXFR[0]) // DSPI Transmit FIFO Registers
  4228. #define SPI2_TXFR1 (KINETISK_SPI2.TXFR[1]) // DSPI Transmit FIFO Registers
  4229. #define SPI2_TXFR2 (KINETISK_SPI2.TXFR[2]) // DSPI Transmit FIFO Registers
  4230. #define SPI2_TXFR3 (KINETISK_SPI2.TXFR[3]) // DSPI Transmit FIFO Registers
  4231. #define SPI2_RXFR0 (KINETISK_SPI2.RXFR[0]) // DSPI Receive FIFO Registers
  4232. #define SPI2_RXFR1 (KINETISK_SPI2.RXFR[1]) // DSPI Receive FIFO Registers
  4233. #define SPI2_RXFR2 (KINETISK_SPI2.RXFR[2]) // DSPI Receive FIFO Registers
  4234. #define SPI2_RXFR3 (KINETISK_SPI2.RXFR[3]) // DSPI Receive FIFO Registers
  4235. #endif
  4236. #elif defined(KINETISL)
  4237. typedef struct {
  4238. volatile uint8_t S;
  4239. volatile uint8_t BR;
  4240. volatile uint8_t C2;
  4241. volatile uint8_t C1;
  4242. volatile uint8_t ML;
  4243. volatile uint8_t MH;
  4244. volatile uint8_t DL;
  4245. volatile uint8_t DH;
  4246. volatile uint8_t unused1;
  4247. volatile uint8_t unused2;
  4248. volatile uint8_t CI;
  4249. volatile uint8_t C3;
  4250. } KINETISL_SPI_t;
  4251. #define KINETISL_SPI0 (*(KINETISL_SPI_t *)0x40076000)
  4252. #define KINETISL_SPI1 (*(KINETISL_SPI_t *)0x40077000)
  4253. #define SPI0_S (KINETISL_SPI0.S) // Status
  4254. #define SPI_S_SPRF ((uint8_t)0x80) // Read Buffer Full Flag
  4255. #define SPI_S_SPMF ((uint8_t)0x40) // Match Flag
  4256. #define SPI_S_SPTEF ((uint8_t)0x20) // Transmit Buffer Empty Flag
  4257. #define SPI_S_MODF ((uint8_t)0x10) // Fault Flag
  4258. #define SPI_S_RNFULLF ((uint8_t)0x08) // Receive FIFO nearly full flag
  4259. #define SPI_S_TNEAREF ((uint8_t)0x04) // Transmit FIFO nearly empty flag
  4260. #define SPI_S_TXFULLF ((uint8_t)0x02) // Transmit FIFO full flag
  4261. #define SPI_S_RFIFOEF ((uint8_t)0x01) // Read FIFO empty flag
  4262. #define SPI0_BR (KINETISL_SPI0.BR) // Baud Rate
  4263. #define SPI_BR_SPPR(n) (((n) & 7) << 4) // Prescale = N+1
  4264. #define SPI_BR_SPR(n) (((n) & 15) << 0) // Baud Rate Divisor = 2^(N+1) : 0-8 -> 2 to 512
  4265. #define SPI0_C2 (KINETISL_SPI0.C2) // Control Register 2
  4266. #define SPI_C2_SPMIE ((uint8_t)0x80) // Match Interrupt Enable
  4267. #define SPI_C2_SPIMODE ((uint8_t)0x40) // 0 = 8 bit mode, 1 = 16 bit mode
  4268. #define SPI_C2_TXDMAE ((uint8_t)0x20) // Transmit DMA enable
  4269. #define SPI_C2_MODFEN ((uint8_t)0x10) // Master Mode-Fault Function Enable
  4270. #define SPI_C2_BIDIROE ((uint8_t)0x08) // Bidirectional Mode Output Enable
  4271. #define SPI_C2_RXDMAE ((uint8_t)0x04) // Receive DMA enable
  4272. #define SPI_C2_SPISWAI ((uint8_t)0x02) // SPI Stop in Wait Mode
  4273. #define SPI_C2_SPC0 ((uint8_t)0x01) // SPI Pin Control, 0=normal, 1=single bidirectional
  4274. #define SPI0_C1 (KINETISL_SPI0.C1) // Control Register 1
  4275. #define SPI_C1_SPIE ((uint8_t)0x80) // Interrupt Enable
  4276. #define SPI_C1_SPE ((uint8_t)0x40) // SPI System Enable
  4277. #define SPI_C1_SPTIE ((uint8_t)0x20) // Transmit Interrupt Enable
  4278. #define SPI_C1_MSTR ((uint8_t)0x10) // Master/Slave Mode: 0=slave, 1=master
  4279. #define SPI_C1_CPOL ((uint8_t)0x08) // Clock Polarity
  4280. #define SPI_C1_CPHA ((uint8_t)0x04) // Clock Phase
  4281. #define SPI_C1_SSOE ((uint8_t)0x02) // Slave Select Output Enable
  4282. #define SPI_C1_LSBFE ((uint8_t)0x01) // LSB First: 0=MSB First, 1=LSB First
  4283. #define SPI0_ML (KINETISL_SPI0.ML) // Match Low
  4284. #define SPI0_MH (KINETISL_SPI0.MH) // Match High
  4285. #define SPI0_DL (KINETISL_SPI0.DL) // Data Low
  4286. #define SPI0_DH (KINETISL_SPI0.DH) // Data High
  4287. #define SPI0_CI (KINETISL_SPI0.CI) // Clear Interrupt
  4288. #define SPI_CI_TXFERR ((uint8_t)0x80) // Transmit FIFO error flag
  4289. #define SPI_CI_RXFERR ((uint8_t)0x40) // Receive FIFO error flag
  4290. #define SPI_CI_TXFOF ((uint8_t)0x20) // Transmit FIFO overflow flag
  4291. #define SPI_CI_RXFOF ((uint8_t)0x10) // Receive FIFO overflow flag
  4292. #define SPI_CI_TNEAREFCI ((uint8_t)0x08) // Transmit FIFO nearly empty flag clear interrupt
  4293. #define SPI_CI_RNFULLFCI ((uint8_t)0x04) // Receive FIFO nearly full flag clear interrupt
  4294. #define SPI_CI_SPTEFCI ((uint8_t)0x02) // Transmit FIFO empty flag clear interrupt
  4295. #define SPI_CI_SPRFCI ((uint8_t)0x01) // Receive FIFO full flag clear interrupt
  4296. #define SPI0_C3 (KINETISL_SPI0.C3) // Control Register 3
  4297. #define SPI_C3_TNEAREF_MARK ((uint8_t)0x20) // Transmit FIFO nearly empty watermark
  4298. #define SPI_C3_RNFULLF_MARK ((uint8_t)0x10) // Receive FIFO nearly full watermark
  4299. #define SPI_C3_INTCLR ((uint8_t)0x08) // Interrupt clearing mechanism select
  4300. #define SPI_C3_TNEARIEN ((uint8_t)0x04) // Transmit FIFO nearly empty interrupt enable
  4301. #define SPI_C3_RNFULLIEN ((uint8_t)0x02) // Receive FIFO nearly full interrupt enable
  4302. #define SPI_C3_FIFOMODE ((uint8_t)0x01) // FIFO mode enable
  4303. #define SPI1_S (KINETISL_SPI1.S) // Status
  4304. #define SPI1_BR (KINETISL_SPI1.BR) // Baud Rate
  4305. #define SPI1_C2 (KINETISL_SPI1.C2) // Control Register 2
  4306. #define SPI1_C1 (KINETISL_SPI1.C1) // Control Register 1
  4307. #define SPI1_ML (KINETISL_SPI1.ML) // Match Low
  4308. #define SPI1_MH (KINETISL_SPI1.MH) // Match High
  4309. #define SPI1_DL (KINETISL_SPI1.DL) // Data Low
  4310. #define SPI1_DH (KINETISL_SPI1.DH) // Data High
  4311. #define SPI1_CI (KINETISL_SPI1.CI) // Dlear Interrupt
  4312. #define SPI1_C3 (KINETISL_SPI1.C3) // Control Register 3
  4313. #endif
  4314. // Inter-Integrated Circuit (I2C)
  4315. typedef struct {
  4316. volatile uint8_t A1;
  4317. volatile uint8_t F;
  4318. volatile uint8_t C1;
  4319. volatile uint8_t S;
  4320. volatile uint8_t D;
  4321. volatile uint8_t C2;
  4322. volatile uint8_t FLT;
  4323. volatile uint8_t RA;
  4324. volatile uint8_t SMB;
  4325. volatile uint8_t A2;
  4326. volatile uint8_t SLTH;
  4327. volatile uint8_t SLTL;
  4328. } KINETIS_I2C_t;
  4329. #define KINETIS_I2C0 (*(KINETIS_I2C_t *)0x40066000)
  4330. #define KINETIS_I2C1 (*(KINETIS_I2C_t *)0x40067000)
  4331. #define KINETIS_I2C2 (*(KINETIS_I2C_t *)0x400E6000)
  4332. #define KINETIS_I2C3 (*(KINETIS_I2C_t *)0x400E7000)
  4333. #define I2C0_A1 (KINETIS_I2C0.A1) // I2C Address Register 1
  4334. #define I2C0_F (KINETIS_I2C0.F) // I2C Frequency Divider register
  4335. #define I2C_F_DIV20 ((uint8_t)0x00)
  4336. #define I2C_F_DIV22 ((uint8_t)0x01)
  4337. #define I2C_F_DIV24 ((uint8_t)0x02)
  4338. #define I2C_F_DIV26 ((uint8_t)0x03)
  4339. #define I2C_F_DIV28 ((uint8_t)0x04)
  4340. #define I2C_F_DIV30 ((uint8_t)0x05)
  4341. #define I2C_F_DIV32 ((uint8_t)0x09)
  4342. #define I2C_F_DIV34 ((uint8_t)0x06)
  4343. #define I2C_F_DIV36 ((uint8_t)0x0A)
  4344. #define I2C_F_DIV40 ((uint8_t)0x07)
  4345. #define I2C_F_DIV44 ((uint8_t)0x0C)
  4346. #define I2C_F_DIV48 ((uint8_t)0x0D)
  4347. #define I2C_F_DIV56 ((uint8_t)0x0E)
  4348. #define I2C_F_DIV64 ((uint8_t)0x12)
  4349. #define I2C_F_DIV68 ((uint8_t)0x0F)
  4350. #define I2C_F_DIV72 ((uint8_t)0x13)
  4351. #define I2C_F_DIV80 ((uint8_t)0x14)
  4352. #define I2C_F_DIV88 ((uint8_t)0x15)
  4353. #define I2C_F_DIV96 ((uint8_t)0x19)
  4354. #define I2C_F_DIV104 ((uint8_t)0x16)
  4355. #define I2C_F_DIV112 ((uint8_t)0x1A)
  4356. #define I2C_F_DIV128 ((uint8_t)0x17)
  4357. #define I2C_F_DIV144 ((uint8_t)0x1C)
  4358. #define I2C_F_DIV160 ((uint8_t)0x1D)
  4359. #define I2C_F_DIV192 ((uint8_t)0x1E)
  4360. #define I2C_F_DIV224 ((uint8_t)0x22)
  4361. #define I2C_F_DIV240 ((uint8_t)0x1F)
  4362. #define I2C_F_DIV256 ((uint8_t)0x23)
  4363. #define I2C_F_DIV288 ((uint8_t)0x24)
  4364. #define I2C_F_DIV320 ((uint8_t)0x25)
  4365. #define I2C_F_DIV384 ((uint8_t)0x26)
  4366. #define I2C_F_DIV480 ((uint8_t)0x27)
  4367. #define I2C_F_DIV448 ((uint8_t)0x2A)
  4368. #define I2C_F_DIV512 ((uint8_t)0x2B)
  4369. #define I2C_F_DIV576 ((uint8_t)0x2C)
  4370. #define I2C_F_DIV640 ((uint8_t)0x2D)
  4371. #define I2C_F_DIV768 ((uint8_t)0x2E)
  4372. #define I2C_F_DIV896 ((uint8_t)0x32)
  4373. #define I2C_F_DIV960 ((uint8_t)0x2F)
  4374. #define I2C_F_DIV1024 ((uint8_t)0x33)
  4375. #define I2C_F_DIV1152 ((uint8_t)0x34)
  4376. #define I2C_F_DIV1280 ((uint8_t)0x35)
  4377. #define I2C_F_DIV1536 ((uint8_t)0x36)
  4378. #define I2C_F_DIV1920 ((uint8_t)0x37)
  4379. #define I2C_F_DIV1792 ((uint8_t)0x3A)
  4380. #define I2C_F_DIV2048 ((uint8_t)0x3B)
  4381. #define I2C_F_DIV2304 ((uint8_t)0x3C)
  4382. #define I2C_F_DIV2560 ((uint8_t)0x3D)
  4383. #define I2C_F_DIV3072 ((uint8_t)0x3E)
  4384. #define I2C_F_DIV3840 ((uint8_t)0x3F)
  4385. //#define I2C_F_DIV28 ((uint8_t)0x08)
  4386. //#define I2C_F_DIV40 ((uint8_t)0x0B)
  4387. //#define I2C_F_DIV48 ((uint8_t)0x10)
  4388. //#define I2C_F_DIV56 ((uint8_t)0x11)
  4389. //#define I2C_F_DIV80 ((uint8_t)0x18)
  4390. //#define I2C_F_DIV128 ((uint8_t)0x1B)
  4391. //#define I2C_F_DIV160 ((uint8_t)0x20)
  4392. //#define I2C_F_DIV192 ((uint8_t)0x21)
  4393. //#define I2C_F_DIV320 ((uint8_t)0x28)
  4394. //#define I2C_F_DIV384 ((uint8_t)0x29)
  4395. //#define I2C_F_DIV640 ((uint8_t)0x30)
  4396. //#define I2C_F_DIV768 ((uint8_t)0x31)
  4397. //#define I2C_F_DIV1280 ((uint8_t)0x38)
  4398. //#define I2C_F_DIV1536 ((uint8_t)0x39)
  4399. #define I2C0_C1 (KINETIS_I2C0.C1) // I2C Control Register 1
  4400. #define I2C_C1_IICEN ((uint8_t)0x80) // I2C Enable
  4401. #define I2C_C1_IICIE ((uint8_t)0x40) // I2C Interrupt Enable
  4402. #define I2C_C1_MST ((uint8_t)0x20) // Master Mode Select
  4403. #define I2C_C1_TX ((uint8_t)0x10) // Transmit Mode Select
  4404. #define I2C_C1_TXAK ((uint8_t)0x08) // Transmit Acknowledge Enable
  4405. #define I2C_C1_RSTA ((uint8_t)0x04) // Repeat START
  4406. #define I2C_C1_WUEN ((uint8_t)0x02) // Wakeup Enable
  4407. #define I2C_C1_DMAEN ((uint8_t)0x01) // DMA Enable
  4408. #define I2C0_S (KINETIS_I2C0.S) // I2C Status register
  4409. #define I2C_S_TCF ((uint8_t)0x80) // Transfer Complete Flag
  4410. #define I2C_S_IAAS ((uint8_t)0x40) // Addressed As A Slave
  4411. #define I2C_S_BUSY ((uint8_t)0x20) // Bus Busy
  4412. #define I2C_S_ARBL ((uint8_t)0x10) // Arbitration Lost
  4413. #define I2C_S_RAM ((uint8_t)0x08) // Range Address Match
  4414. #define I2C_S_SRW ((uint8_t)0x04) // Slave Read/Write
  4415. #define I2C_S_IICIF ((uint8_t)0x02) // Interrupt Flag
  4416. #define I2C_S_RXAK ((uint8_t)0x01) // Receive Acknowledge
  4417. #define I2C0_D (KINETIS_I2C0.D) // I2C Data I/O register
  4418. #define I2C0_C2 (KINETIS_I2C0.C2) // I2C Control Register 2
  4419. #define I2C_C2_GCAEN ((uint8_t)0x80) // General Call Address Enable
  4420. #define I2C_C2_ADEXT ((uint8_t)0x40) // Address Extension
  4421. #define I2C_C2_HDRS ((uint8_t)0x20) // High Drive Select
  4422. #define I2C_C2_SBRC ((uint8_t)0x10) // Slave Baud Rate Control
  4423. #define I2C_C2_RMEN ((uint8_t)0x08) // Range Address Matching Enable
  4424. #define I2C_C2_AD(n) ((n) & 7) // Slave Address, upper 3 bits
  4425. #define I2C0_FLT (KINETIS_I2C0.FLT) // I2C Programmable Input Glitch Filter register
  4426. #define I2C_FLT_SHEN ((uint8_t)0x80) // Stop Hold Enable
  4427. #define I2C_FLT_STOPF ((uint8_t)0x40) // Stop Detect Flag
  4428. #define I2C_FLT_STOPIE ((uint8_t)0x20) // Stop Interrupt Enable
  4429. #define I2C_FLT_FTL(n) ((n) & 0x1F) // Programmable Filter Factor
  4430. #define I2C0_RA (KINETIS_I2C0.RA) // I2C Range Address register
  4431. #define I2C0_SMB (KINETIS_I2C0.SMB) // I2C SMBus Control and Status register
  4432. #define I2C0_A2 (KINETIS_I2C0.A2) // I2C Address Register 2
  4433. #define I2C0_SLTH (KINETIS_I2C0.SLTH) // I2C SCL Low Timeout Register High
  4434. #define I2C0_SLTL (KINETIS_I2C0.SLTL) // I2C SCL Low Timeout Register Low
  4435. #define I2C1_A1 (KINETIS_I2C1.A1) // I2C Address Register 1
  4436. #define I2C1_F (KINETIS_I2C1.F) // I2C Frequency Divider register
  4437. #define I2C1_C1 (KINETIS_I2C1.C1) // I2C Control Register 1
  4438. #define I2C1_S (KINETIS_I2C1.S) // I2C Status register
  4439. #define I2C1_D (KINETIS_I2C1.D) // I2C Data I/O register
  4440. #define I2C1_C2 (KINETIS_I2C1.C2) // I2C Control Register 2
  4441. #define I2C1_FLT (KINETIS_I2C1.FLT) // I2C Programmable Input Glitch Filter register
  4442. #define I2C1_RA (KINETIS_I2C1.RA) // I2C Range Address register
  4443. #define I2C1_SMB (KINETIS_I2C1.SMB) // I2C SMBus Control and Status register
  4444. #define I2C1_A2 (KINETIS_I2C1.A2) // I2C Address Register 2
  4445. #define I2C1_SLTH (KINETIS_I2C1.SLTH) // I2C SCL Low Timeout Register High
  4446. #define I2C1_SLTL (KINETIS_I2C1.SLTL) // I2C SCL Low Timeout Register Low
  4447. #define I2C2_A1 (KINETIS_I2C2.A1) // I2C Address Register 1
  4448. #define I2C2_F (KINETIS_I2C2.F) // I2C Frequency Divider register
  4449. #define I2C2_C1 (KINETIS_I2C2.C1) // I2C Control Register 1
  4450. #define I2C2_S (KINETIS_I2C2.S) // I2C Status register
  4451. #define I2C2_D (KINETIS_I2C2.D) // I2C Data I/O register
  4452. #define I2C2_C2 (KINETIS_I2C2.C2) // I2C Control Register 2
  4453. #define I2C2_FLT (KINETIS_I2C2.FLT) // I2C Programmable Input Glitch Filter register
  4454. #define I2C2_RA (KINETIS_I2C2.RA) // I2C Range Address register
  4455. #define I2C2_SMB (KINETIS_I2C2.SMB) // I2C SMBus Control and Status register
  4456. #define I2C2_A2 (KINETIS_I2C2.A2) // I2C Address Register 2
  4457. #define I2C2_SLTH (KINETIS_I2C2.SLTH) // I2C SCL Low Timeout Register High
  4458. #define I2C2_SLTL (KINETIS_I2C2.SLTL) // I2C SCL Low Timeout Register Low
  4459. #define I2C3_A1 (KINETIS_I2C3.A1) // I2C Address Register 1
  4460. #define I2C3_F (KINETIS_I2C3.F) // I2C Frequency Divider register
  4461. #define I2C3_C1 (KINETIS_I2C3.C1) // I2C Control Register 1
  4462. #define I2C3_S (KINETIS_I2C3.S) // I2C Status register
  4463. #define I2C3_D (KINETIS_I2C3.D) // I2C Data I/O register
  4464. #define I2C3_C2 (KINETIS_I2C3.C2) // I2C Control Register 2
  4465. #define I2C3_FLT (KINETIS_I2C3.FLT) // I2C Programmable Input Glitch Filter register
  4466. #define I2C3_RA (KINETIS_I2C3.RA) // I2C Range Address register
  4467. #define I2C3_SMB (KINETIS_I2C3.SMB) // I2C SMBus Control and Status register
  4468. #define I2C3_A2 (KINETIS_I2C3.A2) // I2C Address Register 2
  4469. #define I2C3_SLTH (KINETIS_I2C3.SLTH) // I2C SCL Low Timeout Register High
  4470. #define I2C3_SLTL (KINETIS_I2C3.SLTL) // I2C SCL Low Timeout Register Low
  4471. // Universal Asynchronous Receiver/Transmitter (UART)
  4472. typedef struct __attribute__((packed)) {
  4473. volatile uint8_t BDH;
  4474. volatile uint8_t BDL;
  4475. volatile uint8_t C1;
  4476. volatile uint8_t C2;
  4477. volatile uint8_t S1;
  4478. volatile uint8_t S2;
  4479. volatile uint8_t C3;
  4480. volatile uint8_t D;
  4481. volatile uint8_t MA1;
  4482. volatile uint8_t MA2;
  4483. volatile uint8_t C4;
  4484. volatile uint8_t C5;
  4485. volatile uint8_t ED;
  4486. volatile uint8_t MODEM;
  4487. volatile uint8_t IR;
  4488. volatile uint8_t unused1;
  4489. volatile uint8_t PFIFO;
  4490. volatile uint8_t CFIFO;
  4491. volatile uint8_t SFIFO;
  4492. volatile uint8_t TWFIFO;
  4493. volatile uint8_t TCFIFO;
  4494. volatile uint8_t RWFIFO;
  4495. volatile uint8_t RCFIFO;
  4496. volatile uint8_t unused2;
  4497. volatile uint8_t C7816;
  4498. volatile uint8_t IE7816;
  4499. volatile uint8_t IS7816;
  4500. union { volatile uint8_t WP7816T0; volatile uint8_t WP7816T1; };
  4501. volatile uint8_t WN7816;
  4502. volatile uint8_t WF7816;
  4503. volatile uint8_t ET7816;
  4504. volatile uint8_t TL7816;
  4505. volatile uint8_t unused3;
  4506. volatile uint8_t C6;
  4507. volatile uint8_t PCTH;
  4508. volatile uint8_t PCTL;
  4509. volatile uint8_t B1T;
  4510. volatile uint8_t SDTH;
  4511. volatile uint8_t SDTL;
  4512. volatile uint8_t PRE;
  4513. volatile uint8_t TPL;
  4514. volatile uint8_t IE;
  4515. volatile uint8_t WB;
  4516. volatile uint8_t S3;
  4517. volatile uint8_t S4;
  4518. volatile uint8_t RPL;
  4519. volatile uint8_t RPREL;
  4520. volatile uint8_t CPW;
  4521. volatile uint8_t RIDT;
  4522. volatile uint8_t TIDT;
  4523. } KINETISK_UART_t;
  4524. #define KINETISK_UART0 (*(KINETISK_UART_t *)0x4006A000)
  4525. #define UART0_BDH (KINETISK_UART0.BDH) // UART Baud Rate Registers: High
  4526. #define UART_BDH_SBNS 0x20 // UART Stop Bit Number Select (TLC T3.5 T3.6)
  4527. #define UART0_BDL (KINETISK_UART0.BDL) // UART Baud Rate Registers: Low
  4528. #define UART0_C1 (KINETISK_UART0.C1) // UART Control Register 1
  4529. #define UART_C1_LOOPS 0x80 // When LOOPS is set, the RxD pin is disconnected from the UART and the transmitter output is internally connected to the receiver input
  4530. #define UART_C1_UARTSWAI 0x40 // UART Stops in Wait Mode
  4531. #define UART_C1_RSRC 0x20 // When LOOPS is set, the RSRC field determines the source for the receiver shift register input
  4532. #define UART_C1_M 0x10 // 9-bit or 8-bit Mode Select
  4533. #define UART_C1_WAKE 0x08 // Determines which condition wakes the UART
  4534. #define UART_C1_ILT 0x04 // Idle Line Type Select
  4535. #define UART_C1_PE 0x02 // Parity Enable
  4536. #define UART_C1_PT 0x01 // Parity Type, 0=even, 1=odd
  4537. #define UART0_C2 (KINETISK_UART0.C2) // UART Control Register 2
  4538. #define UART_C2_TIE 0x80 // Transmitter Interrupt or DMA Transfer Enable.
  4539. #define UART_C2_TCIE 0x40 // Transmission Complete Interrupt Enable
  4540. #define UART_C2_RIE 0x20 // Receiver Full Interrupt or DMA Transfer Enable
  4541. #define UART_C2_ILIE 0x10 // Idle Line Interrupt Enable
  4542. #define UART_C2_TE 0x08 // Transmitter Enable
  4543. #define UART_C2_RE 0x04 // Receiver Enable
  4544. #define UART_C2_RWU 0x02 // Receiver Wakeup Control
  4545. #define UART_C2_SBK 0x01 // Send Break
  4546. #define UART0_S1 (KINETISK_UART0.S1) // UART Status Register 1
  4547. #define UART_S1_TDRE 0x80 // Transmit Data Register Empty Flag
  4548. #define UART_S1_TC 0x40 // Transmit Complete Flag
  4549. #define UART_S1_RDRF 0x20 // Receive Data Register Full Flag
  4550. #define UART_S1_IDLE 0x10 // Idle Line Flag
  4551. #define UART_S1_OR 0x08 // Receiver Overrun Flag
  4552. #define UART_S1_NF 0x04 // Noise Flag
  4553. #define UART_S1_FE 0x02 // Framing Error Flag
  4554. #define UART_S1_PF 0x01 // Parity Error Flag
  4555. #define UART0_S2 (KINETISK_UART0.S2) // UART Status Register 2
  4556. #define UART_S2_LBKDIF 0x80 // LIN Break Detect Interrupt Flag
  4557. #define UART_S2_RXEDGIF 0x40 // RxD Pin Active Edge Interrupt Flag
  4558. #define UART_S2_MSBF 0x20 // Most Significant Bit First
  4559. #define UART_S2_RXINV 0x10 // Receive Data Inversion
  4560. #define UART_S2_RWUID 0x08 // Receive Wakeup Idle Detect
  4561. #define UART_S2_BRK13 0x04 // Break Transmit Character Length
  4562. #define UART_S2_LBKDE 0x02 // LIN Break Detection Enable
  4563. #define UART_S2_RAF 0x01 // Receiver Active Flag
  4564. #define UART0_C3 (KINETISK_UART0.C3) // UART Control Register 3
  4565. #define UART_C3_R8 0x80 // Received Bit 8
  4566. #define UART_C3_T8 0x40 // Transmit Bit 8
  4567. #define UART_C3_TXDIR 0x20 // TX Pin Direction in Single-Wire mode
  4568. #define UART_C3_TXINV 0x10 // Transmit Data Inversion
  4569. #define UART_C3_ORIE 0x08 // Overrun Error Interrupt Enable
  4570. #define UART_C3_NEIE 0x04 // Noise Error Interrupt Enable
  4571. #define UART_C3_FEIE 0x02 // Framing Error Interrupt Enable
  4572. #define UART_C3_PEIE 0x01 // Parity Error Interrupt Enable
  4573. #define UART0_D (KINETISK_UART0.D) // UART Data Register
  4574. #define UART0_MA1 (KINETISK_UART0.MA1) // UART Match Address Registers 1
  4575. #define UART0_MA2 (KINETISK_UART0.MA2) // UART Match Address Registers 2
  4576. #define UART0_C4 (KINETISK_UART0.C4) // UART Control Register 4
  4577. #define UART_C4_MAEN1 0x80 // Match Address Mode Enable 1
  4578. #define UART_C4_MAEN2 0x40 // Match Address Mode Enable 2
  4579. #define UART_C4_M10 0x20 // 10-bit Mode select
  4580. #define UART_C4_BRFA(n) ((n) & 31) // Baud Rate Fine Adjust
  4581. #define UART0_C5 (KINETISK_UART0.C5) // UART Control Register 5
  4582. #define UART_C5_TDMAS 0x80 // Transmitter DMA Select
  4583. #define UART_C5_RDMAS 0x20 // Receiver Full DMA Select
  4584. #define UART0_ED (KINETISK_UART0.ED) // UART Extended Data Register
  4585. #define UART_ED_NOISY 0x80 // data received with noise
  4586. #define UART_ED_PARITYE 0x40 // data received with a parity error
  4587. #define UART0_MODEM (KINETISK_UART0.MODEM) // UART Modem Register
  4588. #define UART_MODEM_RXRTSE 0x08 // Receiver request-to-send enable
  4589. #define UART_MODEM_TXRTSPOL 0x04 // Transmitter request-to-send polarity
  4590. #define UART_MODEM_TXRTSE 0x02 // Transmitter request-to-send enable
  4591. #define UART_MODEM_TXCTSE 0x01 // Transmitter clear-to-send enable
  4592. #define UART0_IR (KINETISK_UART0.IR) // UART Infrared Register
  4593. #define UART_IR_IREN 0x04 // Infrared enable
  4594. #define UART_IR_TNP(n) ((n) & 3) // TX narrow pulse, 0=3/16, 1=1/16, 2=1/32, 3=1/4
  4595. #define UART0_PFIFO (KINETISK_UART0.PFIFO) // UART FIFO Parameters
  4596. #define UART_PFIFO_TXFE 0x80 // Transmit FIFO Enable
  4597. #define UART_PFIFO_TXFIFOSIZE(n) (((n) & 7) << 4) // Transmit FIFO Size, 0=1, 1=4, 2=8, 3=16, 4=32, 5=64, 6=128
  4598. #define UART_PFIFO_RXFE 0x08 // Receive FIFO Enable
  4599. #define UART_PFIFO_RXFIFOSIZE(n) (((n) & 7) << 0) // Transmit FIFO Size, 0=1, 1=4, 2=8, 3=16, 4=32, 5=64, 6=128
  4600. #define UART0_CFIFO (KINETISK_UART0.CFIFO) // UART FIFO Control Register
  4601. #define UART_CFIFO_TXFLUSH 0x80 // Transmit FIFO/Buffer Flush
  4602. #define UART_CFIFO_RXFLUSH 0x40 // Receive FIFO/Buffer Flush
  4603. #define UART_CFIFO_RXOFE 0x04 // Receive FIFO Overflow Interrupt Enable
  4604. #define UART_CFIFO_TXOFE 0x02 // Transmit FIFO Overflow Interrupt Enable
  4605. #define UART_CFIFO_RXUFE 0x01 // Receive FIFO Underflow Interrupt Enable
  4606. #define UART0_SFIFO (KINETISK_UART0.SFIFO) // UART FIFO Status Register
  4607. #define UART_SFIFO_TXEMPT 0x80 // Transmit Buffer/FIFO Empty
  4608. #define UART_SFIFO_RXEMPT 0x40 // Receive Buffer/FIFO Empty
  4609. #define UART_SFIFO_RXOF 0x04 // Receiver Buffer Overflow Flag
  4610. #define UART_SFIFO_TXOF 0x02 // Transmitter Buffer Overflow Flag
  4611. #define UART_SFIFO_RXUF 0x01 // Receiver Buffer Underflow Flag
  4612. #define UART0_TWFIFO (KINETISK_UART0.TWFIFO) // UART FIFO Transmit Watermark
  4613. #define UART0_TCFIFO (KINETISK_UART0.TCFIFO) // UART FIFO Transmit Count
  4614. #define UART0_RWFIFO (KINETISK_UART0.RWFIFO) // UART FIFO Receive Watermark
  4615. #define UART0_RCFIFO (KINETISK_UART0.RCFIFO) // UART FIFO Receive Count
  4616. #define UART0_C7816 (KINETISK_UART0.C7816) // UART 7816 Control Register
  4617. #define UART_C7816_ONACK 0x10 // Generate NACK on Overflow
  4618. #define UART_C7816_ANACK 0x08 // Generate NACK on Error
  4619. #define UART_C7816_INIT 0x04 // Detect Initial Character
  4620. #define UART_C7816_TTYPE 0x02 // Transfer Type
  4621. #define UART_C7816_ISO_7816E 0x01 // ISO-7816 Functionality Enabled
  4622. #define UART0_IE7816 (KINETISK_UART0.IE7816) // UART 7816 Interrupt Enable Register
  4623. #define UART_IE7816_WTE 0x80 // Wait Timer Interrupt Enable
  4624. #define UART_IE7816_CWTE 0x40 // Character Wait Timer Interrupt Enable
  4625. #define UART_IE7816_BWTE 0x20 // Block Wait Timer Interrupt Enable
  4626. #define UART_IE7816_INITDE 0x10 // Initial Character Detected Interrupt Enable
  4627. #define UART_IE7816_GTVE 0x04 // Guard Timer Violated Interrupt Enable
  4628. #define UART_IE7816_TXTE 0x02 // Transmit Threshold Exceeded Interrupt Enable
  4629. #define UART_IE7816_RXTE 0x01 // Receive Threshold Exceeded Interrupt Enable
  4630. #define UART0_IS7816 (KINETISK_UART0.IS7816) // UART 7816 Interrupt Status Register
  4631. #define UART_IS7816_WT 0x80 // Wait Timer Interrupt
  4632. #define UART_IS7816_CWT 0x40 // Character Wait Timer Interrupt
  4633. #define UART_IS7816_BWT 0x20 // Block Wait Timer Interrupt
  4634. #define UART_IS7816_INITD 0x10 // Initial Character Detected Interrupt
  4635. #define UART_IS7816_GTV 0x04 // Guard Timer Violated Interrupt
  4636. #define UART_IS7816_TXT 0x02 // Transmit Threshold Exceeded Interrupt
  4637. #define UART_IS7816_RXT 0x01 // Receive Threshold Exceeded Interrupt
  4638. #define UART0_WP7816T0 (KINETISK_UART0.WP7816T0) // UART 7816 Wait Parameter Register
  4639. #define UART0_WP7816T1 (KINETISK_UART0.WP7816T1) // UART 7816 Wait Parameter Register
  4640. #define UART_WP7816T1_CWI(n) (((n) & 15) << 4) // Character Wait Time Integer (C7816[TTYPE] = 1)
  4641. #define UART_WP7816T1_BWI(n) (((n) & 15) << 0) // Block Wait Time Integer(C7816[TTYPE] = 1)
  4642. #define UART0_WN7816 (KINETISK_UART0.WN7816) // UART 7816 Wait N Register
  4643. #define UART0_WF7816 (KINETISK_UART0.WF7816) // UART 7816 Wait FD Register
  4644. #define UART0_ET7816 (KINETISK_UART0.ET7816) // UART 7816 Error Threshold Register
  4645. #define UART_ET7816_TXTHRESHOLD(n) (((n) & 15) << 4) // Transmit NACK Threshold
  4646. #define UART_ET7816_RXTHRESHOLD(n) (((n) & 15) << 0) // Receive NACK Threshold
  4647. #define UART0_TL7816 (KINETISK_UART0.TL7816) // UART 7816 Transmit Length Register
  4648. #define UART0_C6 (KINETISK_UART0.C6) // UART CEA709.1-B Control Register 6
  4649. #define UART_C6_EN709 0x80 // Enables the CEA709.1-B feature.
  4650. #define UART_C6_TX709 0x40 // Starts CEA709.1-B transmission.
  4651. #define UART_C6_CE 0x20 // Collision Enable
  4652. #define UART_C6_CP 0x10 // Collision Signal Polarity
  4653. #define UART0_PCTH (KINETISK_UART0.PCTH) // UART CEA709.1-B Packet Cycle Time Counter High
  4654. #define UART0_PCTL (KINETISK_UART0.PCTL) // UART CEA709.1-B Packet Cycle Time Counter Low
  4655. #define UART0_B1T (KINETISK_UART0.B1T) // UART CEA709.1-B Beta1 Timer
  4656. #define UART0_SDTH (KINETISK_UART0.SDTH) // UART CEA709.1-B Secondary Delay Timer High
  4657. #define UART0_SDTL (KINETISK_UART0.SDTL) // UART CEA709.1-B Secondary Delay Timer Low
  4658. #define UART0_PRE (KINETISK_UART0.PRE) // UART CEA709.1-B Preamble
  4659. #define UART0_TPL (KINETISK_UART0.TPL) // UART CEA709.1-B Transmit Packet Length
  4660. #define UART0_IE (KINETISK_UART0.IE) // UART CEA709.1-B Interrupt Enable Register
  4661. #define UART_IE_WBEIE 0x40 // WBASE Expired Interrupt Enable
  4662. #define UART_IE_ISDIE 0x20 // Initial Sync Detection Interrupt Enable
  4663. #define UART_IE_PRXIE 0x10 // Packet Received Interrupt Enable
  4664. #define UART_IE_PTXIE 0x08 // Packet Transmitted Interrupt Enable
  4665. #define UART_IE_PCTEIE 0x04 // Packet Cycle Timer Interrupt Enable
  4666. #define UART_IE_PSIE 0x02 // Preamble Start Interrupt Enable
  4667. #define UART_IE_TXFIE 0x01 // Transmission Fail Interrupt Enable
  4668. #define UART0_WB (KINETISK_UART0.WB) // UART CEA709.1-B WBASE
  4669. #define UART0_S3 (KINETISK_UART0.S3) // UART CEA709.1-B Status Register
  4670. #define UART_S3_PEF 0x80 // Preamble Error Flag
  4671. #define UART_S3_WBEF 0x40 // Wbase Expired Flag
  4672. #define UART_S3_ISD 0x20 // Initial Sync Detect
  4673. #define UART_S3_PRXF 0x10 // Packet Received Flag
  4674. #define UART_S3_PTXF 0x08 // Packet Transmitted Flag
  4675. #define UART_S3_PCTEF 0x04 // Packet Cycle Timer Expired Flag
  4676. #define UART_S3_PSF 0x02 // Preamble Start Flag
  4677. #define UART_S3_TXFF 0x01 // Transmission Fail Flag
  4678. #define UART0_S4 (KINETISK_UART0.S4) // UART CEA709.1-B Status Register
  4679. #define UART_S4_INITF 0x10 // Initial Synchronization Fail Flag
  4680. #define UART_S4_CDET(n) (((n) & 3) << 2) // Indicates collision: 0=none, 1=preamble, 2=data, 3=line code violation
  4681. #define UART_S4_ILCV 0x02 // Improper Line Code Violation
  4682. #define UART_S4_FE 0x01 // Framing Error
  4683. #define UART0_RPL (KINETISK_UART0.RPL) // UART CEA709.1-B Received Packet Length
  4684. #define UART0_RPREL (KINETISK_UART0.RPREL) // UART CEA709.1-B Received Preamble Length
  4685. #define UART0_CPW (KINETISK_UART0.CPW) // UART CEA709.1-B Collision Pulse Width
  4686. #define UART0_RIDT (KINETISK_UART0.RIDT) // UART CEA709.1-B Receive Indeterminate Time
  4687. #define UART0_TIDT (KINETISK_UART0.TIDT) // UART CEA709.1-B Transmit Indeterminate Time
  4688. #define KINETISK_UART1 (*(KINETISK_UART_t *)0x4006B000)
  4689. #define UART1_BDH (KINETISK_UART1.BDH) // UART Baud Rate Registers: High
  4690. #define UART1_BDL (KINETISK_UART1.BDL) // UART Baud Rate Registers: Low
  4691. #define UART1_C1 (KINETISK_UART1.C1) // UART Control Register 1
  4692. #define UART1_C2 (KINETISK_UART1.C2) // UART Control Register 2
  4693. #define UART1_S1 (KINETISK_UART1.S1) // UART Status Register 1
  4694. #define UART1_S2 (KINETISK_UART1.S2) // UART Status Register 2
  4695. #define UART1_C3 (KINETISK_UART1.C3) // UART Control Register 3
  4696. #define UART1_D (KINETISK_UART1.D) // UART Data Register
  4697. #define UART1_MA1 (KINETISK_UART1.MA1) // UART Match Address Registers 1
  4698. #define UART1_MA2 (KINETISK_UART1.MA2) // UART Match Address Registers 2
  4699. #define UART1_C4 (KINETISK_UART1.C4) // UART Control Register 4
  4700. #define UART1_C5 (KINETISK_UART1.C5) // UART Control Register 5
  4701. #define UART1_ED (KINETISK_UART1.ED) // UART Extended Data Register
  4702. #define UART1_MODEM (KINETISK_UART1.MODEM) // UART Modem Register
  4703. #define UART1_IR (KINETISK_UART1.IR) // UART Infrared Register
  4704. #define UART1_PFIFO (KINETISK_UART1.PFIFO) // UART FIFO Parameters
  4705. #define UART1_CFIFO (KINETISK_UART1.CFIFO) // UART FIFO Control Register
  4706. #define UART1_SFIFO (KINETISK_UART1.SFIFO) // UART FIFO Status Register
  4707. #define UART1_TWFIFO (KINETISK_UART1.TWFIFO) // UART FIFO Transmit Watermark
  4708. #define UART1_TCFIFO (KINETISK_UART1.TCFIFO) // UART FIFO Transmit Count
  4709. #define UART1_RWFIFO (KINETISK_UART1.RWFIFO) // UART FIFO Receive Watermark
  4710. #define UART1_RCFIFO (KINETISK_UART1.RCFIFO) // UART FIFO Receive Count
  4711. #define UART1_C7816 (KINETISK_UART1.C7816) // UART 7816 Control Register
  4712. #define UART1_IE7816 (KINETISK_UART1.IE7816) // UART 7816 Interrupt Enable Register
  4713. #define UART1_IS7816 (KINETISK_UART1.IS7816) // UART 7816 Interrupt Status Register
  4714. #define UART1_WP7816T0 (KINETISK_UART1.WP7816T0)// UART 7816 Wait Parameter Register
  4715. #define UART1_WP7816T1 (KINETISK_UART1.WP7816T1)// UART 7816 Wait Parameter Register
  4716. #define UART1_WN7816 (KINETISK_UART1.WN7816) // UART 7816 Wait N Register
  4717. #define UART1_WF7816 (KINETISK_UART1.WF7816) // UART 7816 Wait FD Register
  4718. #define UART1_ET7816 (KINETISK_UART1.ET7816) // UART 7816 Error Threshold Register
  4719. #define UART1_TL7816 (KINETISK_UART1.TL7816) // UART 7816 Transmit Length Register
  4720. #define UART1_C6 (KINETISK_UART1.C6) // UART CEA709.1-B Control Register 6
  4721. #define UART1_PCTH (KINETISK_UART1.PCTH) // UART CEA709.1-B Packet Cycle Time Counter High
  4722. #define UART1_PCTL (KINETISK_UART1.PCTL) // UART CEA709.1-B Packet Cycle Time Counter Low
  4723. #define UART1_B1T (KINETISK_UART1.B1T) // UART CEA709.1-B Beta1 Timer
  4724. #define UART1_SDTH (KINETISK_UART1.SDTH) // UART CEA709.1-B Secondary Delay Timer High
  4725. #define UART1_SDTL (KINETISK_UART1.SDTL) // UART CEA709.1-B Secondary Delay Timer Low
  4726. #define UART1_PRE (KINETISK_UART1.PRE) // UART CEA709.1-B Preamble
  4727. #define UART1_TPL (KINETISK_UART1.TPL) // UART CEA709.1-B Transmit Packet Length
  4728. #define UART1_IE (KINETISK_UART1.IE) // UART CEA709.1-B Interrupt Enable Register
  4729. #define UART1_WB (KINETISK_UART1.WB) // UART CEA709.1-B WBASE
  4730. #define UART1_S3 (KINETISK_UART1.S3) // UART CEA709.1-B Status Register
  4731. #define UART1_S4 (KINETISK_UART1.S4) // UART CEA709.1-B Status Register
  4732. #define UART1_RPL (KINETISK_UART1.RPL) // UART CEA709.1-B Received Packet Length
  4733. #define UART1_RPREL (KINETISK_UART1.RPREL) // UART CEA709.1-B Received Preamble Length
  4734. #define UART1_CPW (KINETISK_UART1.CPW) // UART CEA709.1-B Collision Pulse Width
  4735. #define UART1_RIDT (KINETISK_UART1.RIDT) // UART CEA709.1-B Receive Indeterminate Time
  4736. #define UART1_TIDT (KINETISK_UART1.TIDT) // UART CEA709.1-B Transmit Indeterminate Time
  4737. #define KINETISK_UART2 (*(KINETISK_UART_t *)0x4006C000)
  4738. #define UART2_BDH (KINETISK_UART2.BDH) // UART Baud Rate Registers: High
  4739. #define UART2_BDL (KINETISK_UART2.BDL) // UART Baud Rate Registers: Low
  4740. #define UART2_C1 (KINETISK_UART2.C1) // UART Control Register 1
  4741. #define UART2_C2 (KINETISK_UART2.C2) // UART Control Register 2
  4742. #define UART2_S1 (KINETISK_UART2.S1) // UART Status Register 1
  4743. #define UART2_S2 (KINETISK_UART2.S2) // UART Status Register 2
  4744. #define UART2_C3 (KINETISK_UART2.C3) // UART Control Register 3
  4745. #define UART2_D (KINETISK_UART2.D) // UART Data Register
  4746. #define UART2_MA1 (KINETISK_UART2.MA1) // UART Match Address Registers 1
  4747. #define UART2_MA2 (KINETISK_UART2.MA2) // UART Match Address Registers 2
  4748. #define UART2_C4 (KINETISK_UART2.C4) // UART Control Register 4
  4749. #define UART2_C5 (KINETISK_UART2.C5) // UART Control Register 5
  4750. #define UART2_ED (KINETISK_UART2.ED) // UART Extended Data Register
  4751. #define UART2_MODEM (KINETISK_UART2.MODEM) // UART Modem Register
  4752. #define UART2_IR (KINETISK_UART2.IR) // UART Infrared Register
  4753. #define UART2_PFIFO (KINETISK_UART2.PFIFO) // UART FIFO Parameters
  4754. #define UART2_CFIFO (KINETISK_UART2.CFIFO) // UART FIFO Control Register
  4755. #define UART2_SFIFO (KINETISK_UART2.SFIFO) // UART FIFO Status Register
  4756. #define UART2_TWFIFO (KINETISK_UART2.TWFIFO) // UART FIFO Transmit Watermark
  4757. #define UART2_TCFIFO (KINETISK_UART2.TCFIFO) // UART FIFO Transmit Count
  4758. #define UART2_RWFIFO (KINETISK_UART2.RWFIFO) // UART FIFO Receive Watermark
  4759. #define UART2_RCFIFO (KINETISK_UART2.RCFIFO) // UART FIFO Receive Count
  4760. #define UART2_C7816 (KINETISK_UART2.C7816) // UART 7816 Control Register
  4761. #define UART2_IE7816 (KINETISK_UART2.IE7816) // UART 7816 Interrupt Enable Register
  4762. #define UART2_IS7816 (KINETISK_UART2.IS7816) // UART 7816 Interrupt Status Register
  4763. #define UART2_WP7816T0 (KINETISK_UART2.WP7816T0)// UART 7816 Wait Parameter Register
  4764. #define UART2_WP7816T1 (KINETISK_UART2.WP7816T1)// UART 7816 Wait Parameter Register
  4765. #define UART2_WN7816 (KINETISK_UART2.WN7816) // UART 7816 Wait N Register
  4766. #define UART2_WF7816 (KINETISK_UART2.WF7816) // UART 7816 Wait FD Register
  4767. #define UART2_ET7816 (KINETISK_UART2.ET7816) // UART 7816 Error Threshold Register
  4768. #define UART2_TL7816 (KINETISK_UART2.TL7816) // UART 7816 Transmit Length Register
  4769. #define UART2_C6 (KINETISK_UART2.C6) // UART CEA709.1-B Control Register 6
  4770. #define UART2_PCTH (KINETISK_UART2.PCTH) // UART CEA709.1-B Packet Cycle Time Counter High
  4771. #define UART2_PCTL (KINETISK_UART2.PCTL) // UART CEA709.1-B Packet Cycle Time Counter Low
  4772. #define UART2_B1T (KINETISK_UART2.B1T) // UART CEA709.1-B Beta1 Timer
  4773. #define UART2_SDTH (KINETISK_UART2.SDTH) // UART CEA709.1-B Secondary Delay Timer High
  4774. #define UART2_SDTL (KINETISK_UART2.SDTL) // UART CEA709.1-B Secondary Delay Timer Low
  4775. #define UART2_PRE (KINETISK_UART2.PRE) // UART CEA709.1-B Preamble
  4776. #define UART2_TPL (KINETISK_UART2.TPL) // UART CEA709.1-B Transmit Packet Length
  4777. #define UART2_IE (KINETISK_UART2.IE) // UART CEA709.1-B Interrupt Enable Register
  4778. #define UART2_WB (KINETISK_UART2.WB) // UART CEA709.1-B WBASE
  4779. #define UART2_S3 (KINETISK_UART2.S3) // UART CEA709.1-B Status Register
  4780. #define UART2_S4 (KINETISK_UART2.S4) // UART CEA709.1-B Status Register
  4781. #define UART2_RPL (KINETISK_UART2.RPL) // UART CEA709.1-B Received Packet Length
  4782. #define UART2_RPREL (KINETISK_UART2.RPREL) // UART CEA709.1-B Received Preamble Length
  4783. #define UART2_CPW (KINETISK_UART2.CPW) // UART CEA709.1-B Collision Pulse Width
  4784. #define UART2_RIDT (KINETISK_UART2.RIDT) // UART CEA709.1-B Receive Indeterminate Time
  4785. #define UART2_TIDT (KINETISK_UART2.TIDT) // UART CEA709.1-B Transmit Indeterminate Time
  4786. #define KINETISK_UART3 (*(KINETISK_UART_t *)0x4006D000)
  4787. #define UART3_BDH (KINETISK_UART3.BDH) // UART Baud Rate Registers: High
  4788. #define UART3_BDL (KINETISK_UART3.BDL) // UART Baud Rate Registers: Low
  4789. #define UART3_C1 (KINETISK_UART3.C1) // UART Control Register 1
  4790. #define UART3_C2 (KINETISK_UART3.C2) // UART Control Register 2
  4791. #define UART3_S1 (KINETISK_UART3.S1) // UART Status Register 1
  4792. #define UART3_S2 (KINETISK_UART3.S2) // UART Status Register 2
  4793. #define UART3_C3 (KINETISK_UART3.C3) // UART Control Register 3
  4794. #define UART3_D (KINETISK_UART3.D) // UART Data Register
  4795. #define UART3_MA1 (KINETISK_UART3.MA1) // UART Match Address Registers 1
  4796. #define UART3_MA2 (KINETISK_UART3.MA2) // UART Match Address Registers 2
  4797. #define UART3_C4 (KINETISK_UART3.C4) // UART Control Register 4
  4798. #define UART3_C5 (KINETISK_UART3.C5) // UART Control Register 5
  4799. #define UART3_ED (KINETISK_UART3.ED) // UART Extended Data Register
  4800. #define UART3_MODEM (KINETISK_UART3.MODEM) // UART Modem Register
  4801. #define UART3_IR (KINETISK_UART3.IR) // UART Infrared Register
  4802. #define UART3_PFIFO (KINETISK_UART3.PFIFO) // UART FIFO Parameters
  4803. #define UART3_CFIFO (KINETISK_UART3.CFIFO) // UART FIFO Control Register
  4804. #define UART3_SFIFO (KINETISK_UART3.SFIFO) // UART FIFO Status Register
  4805. #define UART3_TWFIFO (KINETISK_UART3.TWFIFO) // UART FIFO Transmit Watermark
  4806. #define UART3_TCFIFO (KINETISK_UART3.TCFIFO) // UART FIFO Transmit Count
  4807. #define UART3_RWFIFO (KINETISK_UART3.RWFIFO) // UART FIFO Receive Watermark
  4808. #define UART3_RCFIFO (KINETISK_UART3.RCFIFO) // UART FIFO Receive Count
  4809. #define UART3_C7816 (KINETISK_UART3.C7816) // UART 7816 Control Register
  4810. #define UART3_IE7816 (KINETISK_UART3.IE7816) // UART 7816 Interrupt Enable Register
  4811. #define UART3_IS7816 (KINETISK_UART3.IS7816) // UART 7816 Interrupt Status Register
  4812. #define UART3_WP7816T0 (KINETISK_UART3.WP7816T0)// UART 7816 Wait Parameter Register
  4813. #define UART3_WP7816T1 (KINETISK_UART3.WP7816T1)// UART 7816 Wait Parameter Register
  4814. #define UART3_WN7816 (KINETISK_UART3.WN7816) // UART 7816 Wait N Register
  4815. #define UART3_WF7816 (KINETISK_UART3.WF7816) // UART 7816 Wait FD Register
  4816. #define UART3_ET7816 (KINETISK_UART3.ET7816) // UART 7816 Error Threshold Register
  4817. #define UART3_TL7816 (KINETISK_UART3.TL7816) // UART 7816 Transmit Length Register
  4818. #define KINETISK_UART4 (*(KINETISK_UART_t *)0x400EA000)
  4819. #define UART4_BDH (KINETISK_UART4.BDH) // UART Baud Rate Registers: High
  4820. #define UART4_BDL (KINETISK_UART4.BDL) // UART Baud Rate Registers: Low
  4821. #define UART4_C1 (KINETISK_UART4.C1) // UART Control Register 1
  4822. #define UART4_C2 (KINETISK_UART4.C2) // UART Control Register 2
  4823. #define UART4_S1 (KINETISK_UART4.S1) // UART Status Register 1
  4824. #define UART4_S2 (KINETISK_UART4.S2) // UART Status Register 2
  4825. #define UART4_C3 (KINETISK_UART4.C3) // UART Control Register 3
  4826. #define UART4_D (KINETISK_UART4.D) // UART Data Register
  4827. #define UART4_MA1 (KINETISK_UART4.MA1) // UART Match Address Registers 1
  4828. #define UART4_MA2 (KINETISK_UART4.MA2) // UART Match Address Registers 2
  4829. #define UART4_C4 (KINETISK_UART4.C4) // UART Control Register 4
  4830. #define UART4_C5 (KINETISK_UART4.C5) // UART Control Register 5
  4831. #define UART4_ED (KINETISK_UART4.ED) // UART Extended Data Register
  4832. #define UART4_MODEM (KINETISK_UART4.MODEM) // UART Modem Register
  4833. #define UART4_IR (KINETISK_UART4.IR) // UART Infrared Register
  4834. #define UART4_PFIFO (KINETISK_UART4.PFIFO) // UART FIFO Parameters
  4835. #define UART4_CFIFO (KINETISK_UART4.CFIFO) // UART FIFO Control Register
  4836. #define UART4_SFIFO (KINETISK_UART4.SFIFO) // UART FIFO Status Register
  4837. #define UART4_TWFIFO (KINETISK_UART4.TWFIFO) // UART FIFO Transmit Watermark
  4838. #define UART4_TCFIFO (KINETISK_UART4.TCFIFO) // UART FIFO Transmit Count
  4839. #define UART4_RWFIFO (KINETISK_UART4.RWFIFO) // UART FIFO Receive Watermark
  4840. #define UART4_RCFIFO (KINETISK_UART4.RCFIFO) // UART FIFO Receive Count
  4841. #define UART4_C7816 (KINETISK_UART4.C7816) // UART 7816 Control Register
  4842. #define UART4_IE7816 (KINETISK_UART4.IE7816) // UART 7816 Interrupt Enable Register
  4843. #define UART4_IS7816 (KINETISK_UART4.IS7816) // UART 7816 Interrupt Status Register
  4844. #define UART4_WP7816T0 (KINETISK_UART4.WP7816T0)// UART 7816 Wait Parameter Register
  4845. #define UART4_WP7816T1 (KINETISK_UART4.WP7816T1)// UART 7816 Wait Parameter Register
  4846. #define UART4_WN7816 (KINETISK_UART4.WN7816) // UART 7816 Wait N Register
  4847. #define UART4_WF7816 (KINETISK_UART4.WF7816) // UART 7816 Wait FD Register
  4848. #define UART4_ET7816 (KINETISK_UART4.ET7816) // UART 7816 Error Threshold Register
  4849. #define UART4_TL7816 (KINETISK_UART4.TL7816) // UART 7816 Transmit Length Register
  4850. #define KINETISK_UART5 (*(KINETISK_UART_t *)0x400EB000)
  4851. #define UART5_BDH (KINETISK_UART5.BDH) // UART Baud Rate Registers: High
  4852. #define UART5_BDL (KINETISK_UART5.BDL) // UART Baud Rate Registers: Low
  4853. #define UART5_C1 (KINETISK_UART5.C1) // UART Control Register 1
  4854. #define UART5_C2 (KINETISK_UART5.C2) // UART Control Register 2
  4855. #define UART5_S1 (KINETISK_UART5.S1) // UART Status Register 1
  4856. #define UART5_S2 (KINETISK_UART5.S2) // UART Status Register 2
  4857. #define UART5_C3 (KINETISK_UART5.C3) // UART Control Register 3
  4858. #define UART5_D (KINETISK_UART5.D) // UART Data Register
  4859. #define UART5_MA1 (KINETISK_UART5.MA1) // UART Match Address Registers 1
  4860. #define UART5_MA2 (KINETISK_UART5.MA2) // UART Match Address Registers 2
  4861. #define UART5_C4 (KINETISK_UART5.C4) // UART Control Register 4
  4862. #define UART5_C5 (KINETISK_UART5.C5) // UART Control Register 5
  4863. #define UART5_ED (KINETISK_UART5.ED) // UART Extended Data Register
  4864. #define UART5_MODEM (KINETISK_UART5.MODEM) // UART Modem Register
  4865. #define UART5_IR (KINETISK_UART5.IR) // UART Infrared Register
  4866. #define UART5_PFIFO (KINETISK_UART5.PFIFO) // UART FIFO Parameters
  4867. #define UART5_CFIFO (KINETISK_UART5.CFIFO) // UART FIFO Control Register
  4868. #define UART5_SFIFO (KINETISK_UART5.SFIFO) // UART FIFO Status Register
  4869. #define UART5_TWFIFO (KINETISK_UART5.TWFIFO) // UART FIFO Transmit Watermark
  4870. #define UART5_TCFIFO (KINETISK_UART5.TCFIFO) // UART FIFO Transmit Count
  4871. #define UART5_RWFIFO (KINETISK_UART5.RWFIFO) // UART FIFO Receive Watermark
  4872. #define UART5_RCFIFO (KINETISK_UART5.RCFIFO) // UART FIFO Receive Count
  4873. #define UART5_C7816 (KINETISK_UART5.C7816) // UART 7816 Control Register
  4874. #define UART5_IE7816 (KINETISK_UART5.IE7816) // UART 7816 Interrupt Enable Register
  4875. #define UART5_IS7816 (KINETISK_UART5.IS7816) // UART 7816 Interrupt Status Register
  4876. #define UART5_WP7816T0 (KINETISK_UART5.WP7816T0)// UART 7816 Wait Parameter Register
  4877. #define UART5_WP7816T1 (KINETISK_UART5.WP7816T1)// UART 7816 Wait Parameter Register
  4878. #define UART5_WN7816 (KINETISK_UART5.WN7816) // UART 7816 Wait N Register
  4879. #define UART5_WF7816 (KINETISK_UART5.WF7816) // UART 7816 Wait FD Register
  4880. #define UART5_ET7816 (KINETISK_UART5.ET7816) // UART 7816 Error Threshold Register
  4881. #define UART5_TL7816 (KINETISK_UART5.TL7816) // UART 7816 Transmit Length Register
  4882. // Secured digital host controller (SDHC)
  4883. #define SDHC_DSADDR (*(volatile uint32_t *)0x400B1000) // DMA System Address register
  4884. #define SDHC_BLKATTR (*(volatile uint32_t *)0x400B1004) // Block Attributes register
  4885. #define SDHC_BLKATTR_BLKCNT(n) (uint32_t)(((n) & 0xFFFF)<<16) // Blocks Count For Current Transfer
  4886. #define SDHC_BLKATTR_BLKCNT_MASK ((uint32_t)0xFFFF0000)
  4887. #define SDHC_BLKATTR_BLKSIZE(n) (uint32_t)(((n) & 0x1FFF)<<0) // Transfer Block Size
  4888. #define SDHC_CMDARG (*(volatile uint32_t *)0x400B1008) // Command Argument register
  4889. #define SDHC_XFERTYP (*(volatile uint32_t *)0x400B100C) // Transfer Type register
  4890. #define SDHC_XFERTYP_CMDINX(n) (uint32_t)(((n) & 0x3F)<<24) // Command Index
  4891. #define SDHC_XFERTYP_CMDTYP(n) (uint32_t)(((n) & 0x3)<<22) // Command Type
  4892. #define SDHC_XFERTYP_DPSEL ((uint32_t)0x00200000) // Data Present Select
  4893. #define SDHC_XFERTYP_CICEN ((uint32_t)0x00100000) // Command Index Check Enable
  4894. #define SDHC_XFERTYP_CCCEN ((uint32_t)0x00080000) // Command CRC Check Enable
  4895. #define SDHC_XFERTYP_RSPTYP(n) (uint32_t)(((n) & 0x3)<<16) // Response Type Select
  4896. #define SDHC_XFERTYP_MSBSEL ((uint32_t)0x00000020) // Multi/Single Block Select
  4897. #define SDHC_XFERTYP_DTDSEL ((uint32_t)0x00000010) // Data Transfer Direction Select
  4898. #define SDHC_XFERTYP_AC12EN ((uint32_t)0x00000004) // Auto CMD12 Enable
  4899. #define SDHC_XFERTYP_BCEN ((uint32_t)0x00000002) // Block Count Enable
  4900. #define SDHC_XFERTYP_DMAEN ((uint32_t)0x00000001) // DMA Enable
  4901. #define SDHC_CMDRSP0 (*(volatile uint32_t *)0x400B1010) // Command Response 0
  4902. #define SDHC_CMDRSP1 (*(volatile uint32_t *)0x400B1014) // Command Response 1
  4903. #define SDHC_CMDRSP2 (*(volatile uint32_t *)0x400B1018) // Command Response 2
  4904. #define SDHC_CMDRSP3 (*(volatile uint32_t *)0x400B101C) // Command Response 3
  4905. #define SDHC_DATPORT (*(volatile uint32_t *)0x400B1020) // Buffer Data Port register
  4906. #define SDHC_PRSSTAT (*(volatile uint32_t *)0x400B1024) // Present State register
  4907. #define SDHC_PRSSTAT_DLSL_MASK ((uint32_t)0xFF000000) // DAT Line Signal Level
  4908. #define SDHC_PRSSTAT_CLSL ((uint32_t)0x00800000) // CMD Line Signal Level
  4909. #define SDHC_PRSSTAT_CINS ((uint32_t)0x00010000) // Card Inserted
  4910. #define SDHC_PRSSTAT_BREN ((uint32_t)0x00000800) // Buffer Read Enable
  4911. #define SDHC_PRSSTAT_BWEN ((uint32_t)0x00000400) // Buffer Write Enable
  4912. #define SDHC_PRSSTAT_RTA ((uint32_t)0x00000200) // Read Transfer Active
  4913. #define SDHC_PRSSTAT_WTA ((uint32_t)0x00000100) // Write Transfer Active
  4914. #define SDHC_PRSSTAT_SDOFF ((uint32_t)0x00000080) // SD Clock Gated Off Internally
  4915. #define SDHC_PRSSTAT_PEROFF ((uint32_t)0x00000040) // SDHC clock Gated Off Internally
  4916. #define SDHC_PRSSTAT_HCKOFF ((uint32_t)0x00000020) // System Clock Gated Off Internally
  4917. #define SDHC_PRSSTAT_IPGOFF ((uint32_t)0x00000010) // Bus Clock Gated Off Internally
  4918. #define SDHC_PRSSTAT_SDSTB ((uint32_t)0x00000008) // SD Clock Stable
  4919. #define SDHC_PRSSTAT_DLA ((uint32_t)0x00000004) // Data Line Active
  4920. #define SDHC_PRSSTAT_CDIHB ((uint32_t)0x00000002) // Command Inhibit (DAT)
  4921. #define SDHC_PRSSTAT_CIHB ((uint32_t)0x00000001) // Command Inhibit (CMD)
  4922. #define SDHC_PROCTL (*(volatile uint32_t *)0x400B1028) // Protocol Control register
  4923. #define SDHC_PROCTL_WECRM ((uint32_t)0x04000000) // Wakeup Event Enable On SD Card Removal
  4924. #define SDHC_PROCTL_WECINS ((uint32_t)0x02000000) // Wakeup Event Enable On SD Card Insertion
  4925. #define SDHC_PROCTL_WECINT ((uint32_t)0x01000000) // Wakeup Event Enable On Card Interrupt
  4926. #define SDHC_PROCTL_IABG ((uint32_t)0x00080000) // Interrupt At Block Gap
  4927. #define SDHC_PROCTL_RWCTL ((uint32_t)0x00040000) // Read Wait Control
  4928. #define SDHC_PROCTL_CREQ ((uint32_t)0x00020000) // Continue Request
  4929. #define SDHC_PROCTL_SABGREQ ((uint32_t)0x00010000) // Stop At Block Gap Request
  4930. #define SDHC_PROCTL_DMAS(n) (uint32_t)(((n) & 0x3)<<8) // DMA Select
  4931. #define SDHC_PROCTL_CDSS ((uint32_t)0x00000080) // Card Detect Signal Selection
  4932. #define SDHC_PROCTL_CDTL ((uint32_t)0x00000040) // Card Detect Test Level
  4933. #define SDHC_PROCTL_EMODE(n) (uint32_t)(((n) & 0x3)<<4) // Endian Mode
  4934. #define SDHC_PROCTL_D3CD ((uint32_t)0x00000008) // DAT3 As Card Detection Pin
  4935. #define SDHC_PROCTL_DTW(n) (uint32_t)(((n) & 0x3)<<1) // Data Transfer Width, 0=1bit, 1=4bit, 2=8bit
  4936. #define SDHC_PROCTL_DTW_MASK ((uint32_t)0x00000006)
  4937. #define SDHC_PROCTL_LCTL ((uint32_t)0x00000001) // LED Control
  4938. #define SDHC_SYSCTL (*(volatile uint32_t *)0x400B102C) // System Control register
  4939. #define SDHC_SYSCTL_INITA ((uint32_t)0x08000000) // Initialization Active
  4940. #define SDHC_SYSCTL_RSTD ((uint32_t)0x04000000) // Software Reset For DAT Line
  4941. #define SDHC_SYSCTL_RSTC ((uint32_t)0x02000000) // Software Reset For CMD Line
  4942. #define SDHC_SYSCTL_RSTA ((uint32_t)0x01000000) // Software Reset For ALL
  4943. #define SDHC_SYSCTL_DTOCV(n) (uint32_t)(((n) & 0xF)<<16) // Data Timeout Counter Value
  4944. #define SDHC_SYSCTL_DTOCV_MASK ((uint32_t)0x000F0000)
  4945. #define SDHC_SYSCTL_SDCLKFS(n) (uint32_t)(((n) & 0xFF)<<8) // SDCLK Frequency Select
  4946. #define SDHC_SYSCTL_SDCLKFS_MASK ((uint32_t)0x0000FF00)
  4947. #define SDHC_SYSCTL_DVS(n) (uint32_t)(((n) & 0xF)<<4) // Divisor
  4948. #define SDHC_SYSCTL_DVS_MASK ((uint32_t)0x000000F0)
  4949. #define SDHC_SYSCTL_SDCLKEN ((uint32_t)0x00000008) // SD Clock Enable
  4950. #define SDHC_SYSCTL_PEREN ((uint32_t)0x00000004) // Peripheral Clock Enable
  4951. #define SDHC_SYSCTL_HCKEN ((uint32_t)0x00000002) // System Clock Enable
  4952. #define SDHC_SYSCTL_IPGEN ((uint32_t)0x00000001) // IPG Clock Enable
  4953. #define SDHC_IRQSTAT (*(volatile uint32_t *)0x400B1030) // Interrupt Status register
  4954. #define SDHC_IRQSTAT_DMAE ((uint32_t)0x10000000) // DMA Error
  4955. #define SDHC_IRQSTAT_AC12E ((uint32_t)0x01000000) // Auto CMD12 Error
  4956. #define SDHC_IRQSTAT_DEBE ((uint32_t)0x00400000) // Data End Bit Error
  4957. #define SDHC_IRQSTAT_DCE ((uint32_t)0x00200000) // Data CRC Error
  4958. #define SDHC_IRQSTAT_DTOE ((uint32_t)0x00100000) // Data Timeout Error
  4959. #define SDHC_IRQSTAT_CIE ((uint32_t)0x00080000) // Command Index Error
  4960. #define SDHC_IRQSTAT_CEBE ((uint32_t)0x00040000) // Command End Bit Error
  4961. #define SDHC_IRQSTAT_CCE ((uint32_t)0x00020000) // Command CRC Error
  4962. #define SDHC_IRQSTAT_CTOE ((uint32_t)0x00010000) // Command Timeout Error
  4963. #define SDHC_IRQSTAT_CINT ((uint32_t)0x00000100) // Card Interrupt
  4964. #define SDHC_IRQSTAT_CRM ((uint32_t)0x00000080) // Card Removal
  4965. #define SDHC_IRQSTAT_CINS ((uint32_t)0x00000040) // Card Insertion
  4966. #define SDHC_IRQSTAT_BRR ((uint32_t)0x00000020) // Buffer Read Ready
  4967. #define SDHC_IRQSTAT_BWR ((uint32_t)0x00000010) // Buffer Write Ready
  4968. #define SDHC_IRQSTAT_DINT ((uint32_t)0x00000008) // DMA Interrupt
  4969. #define SDHC_IRQSTAT_BGE ((uint32_t)0x00000004) // Block Gap Event
  4970. #define SDHC_IRQSTAT_TC ((uint32_t)0x00000002) // Transfer Complete
  4971. #define SDHC_IRQSTAT_CC ((uint32_t)0x00000001) // Command Complete
  4972. #define SDHC_IRQSTATEN (*(volatile uint32_t *)0x400B1034) // Interrupt Status Enable register
  4973. #define SDHC_IRQSTATEN_DMAESEN ((uint32_t)0x10000000) // DMA Error Status Enable
  4974. #define SDHC_IRQSTATEN_AC12ESEN ((uint32_t)0x01000000) // Auto CMD12 Error Status Enable
  4975. #define SDHC_IRQSTATEN_DEBESEN ((uint32_t)0x00400000) // Data End Bit Error Status Enable
  4976. #define SDHC_IRQSTATEN_DCESEN ((uint32_t)0x00200000) // Data CRC Error Status Enable
  4977. #define SDHC_IRQSTATEN_DTOESEN ((uint32_t)0x00100000) // Data Timeout Error Status Enable
  4978. #define SDHC_IRQSTATEN_CIESEN ((uint32_t)0x00080000) // Command Index Error Status Enable
  4979. #define SDHC_IRQSTATEN_CEBESEN ((uint32_t)0x00040000) // Command End Bit Error Status Enable
  4980. #define SDHC_IRQSTATEN_CCESEN ((uint32_t)0x00020000) // Command CRC Error Status Enable
  4981. #define SDHC_IRQSTATEN_CTOESEN ((uint32_t)0x00010000) // Command Timeout Error Status Enable
  4982. #define SDHC_IRQSTATEN_CINTSEN ((uint32_t)0x00000100) // Card Interrupt Status Enable
  4983. #define SDHC_IRQSTATEN_CRMSEN ((uint32_t)0x00000080) // Card Removal Status Enable
  4984. #define SDHC_IRQSTATEN_CINSEN ((uint32_t)0x00000040) // Card Insertion Status Enable
  4985. #define SDHC_IRQSTATEN_BRRSEN ((uint32_t)0x00000020) // Buffer Read Ready Status Enable
  4986. #define SDHC_IRQSTATEN_BWRSEN ((uint32_t)0x00000010) // Buffer Write Ready Status Enable
  4987. #define SDHC_IRQSTATEN_DINTSEN ((uint32_t)0x00000008) // DMA Interrupt Status Enable
  4988. #define SDHC_IRQSTATEN_BGESEN ((uint32_t)0x00000004) // Block Gap Event Status Enable
  4989. #define SDHC_IRQSTATEN_TCSEN ((uint32_t)0x00000002) // Transfer Complete Status Enable
  4990. #define SDHC_IRQSTATEN_CCSEN ((uint32_t)0x00000001) // Command Complete Status Enable
  4991. #define SDHC_IRQSIGEN (*(volatile uint32_t *)0x400B1038) // Interrupt Signal Enable register
  4992. #define SDHC_IRQSIGEN_DMAEIEN ((uint32_t)0x10000000) // DMA Error Interrupt Enable
  4993. #define SDHC_IRQSIGEN_AC12EIEN ((uint32_t)0x01000000) // Auto CMD12 Error Interrupt Enable
  4994. #define SDHC_IRQSIGEN_DEBEIEN ((uint32_t)0x00400000) // Data End Bit Error Interrupt Enable
  4995. #define SDHC_IRQSIGEN_DCEIEN ((uint32_t)0x00200000) // Data CRC Error Interrupt Enable
  4996. #define SDHC_IRQSIGEN_DTOEIEN ((uint32_t)0x00100000) // Data Timeout Error Interrupt Enable
  4997. #define SDHC_IRQSIGEN_CIEIEN ((uint32_t)0x00080000) // Command Index Error Interrupt Enable
  4998. #define SDHC_IRQSIGEN_CEBEIEN ((uint32_t)0x00040000) // Command End Bit Error Interrupt Enable
  4999. #define SDHC_IRQSIGEN_CCEIEN ((uint32_t)0x00020000) // Command CRC Error Interrupt Enable
  5000. #define SDHC_IRQSIGEN_CTOEIEN ((uint32_t)0x00010000) // Command Timeout Error Interrupt Enable
  5001. #define SDHC_IRQSIGEN_CINTIEN ((uint32_t)0x00000100) // Card Interrupt Interrupt Enable
  5002. #define SDHC_IRQSIGEN_CRMIEN ((uint32_t)0x00000080) // Card Removal Interrupt Enable
  5003. #define SDHC_IRQSIGEN_CINSIEN ((uint32_t)0x00000040) // Card Insertion Interrupt Enable
  5004. #define SDHC_IRQSIGEN_BRRIEN ((uint32_t)0x00000020) // Buffer Read Ready Interrupt Enable
  5005. #define SDHC_IRQSIGEN_BWRIEN ((uint32_t)0x00000010) // Buffer Write Ready Interrupt Enable
  5006. #define SDHC_IRQSIGEN_DINTIEN ((uint32_t)0x00000008) // DMA Interrupt Interrupt Enable
  5007. #define SDHC_IRQSIGEN_BGEIEN ((uint32_t)0x00000004) // Block Gap Event Interrupt Enable
  5008. #define SDHC_IRQSIGEN_TCIEN ((uint32_t)0x00000002) // Transfer Complete Interrupt Enable
  5009. #define SDHC_IRQSIGEN_CCIEN ((uint32_t)0x00000001) // Command Complete Interrupt Enable
  5010. #define SDHC_AC12ERR (*(volatile uint32_t *)0x400B103C) // Auto CMD12 Error Status Register
  5011. #define SDHC_AC12ERR_CNIBAC12E ((uint32_t)0x00000080) // Command Not Issued By Auto CMD12 Error
  5012. #define SDHC_AC12ERR_AC12IE ((uint32_t)0x00000010) // Auto CMD12 Index Error
  5013. #define SDHC_AC12ERR_AC12CE ((uint32_t)0x00000008) // Auto CMD12 CRC Error
  5014. #define SDHC_AC12ERR_AC12EBE ((uint32_t)0x00000004) // Auto CMD12 End Bit Error
  5015. #define SDHC_AC12ERR_AC12TOE ((uint32_t)0x00000002) // Auto CMD12 Timeout Error
  5016. #define SDHC_AC12ERR_AC12NE ((uint32_t)0x00000001) // Auto CMD12 Not Executed
  5017. #define SDHC_HTCAPBLT (*(volatile uint32_t *)0x400B1040) // Host Controller Capabilities
  5018. #define SDHC_WML (*(volatile uint32_t *)0x400B1044) // Watermark Level Register
  5019. #define SDHC_WML_WRWML(n) (uint32_t)(((n) & 0x7F)<<16) // Write Watermark Level
  5020. #define SDHC_WML_RDWML(n) (uint32_t)(((n) & 0x7F)<<0) // Read Watermark Level
  5021. #define SDHC_FEVT (*(volatile uint32_t *)0x400B1050) // Force Event register
  5022. #define SDHC_FEVT_CINT ((uint32_t)0x80000000) // Force Event Card Interrupt
  5023. #define SDHC_FEVT_DMAE ((uint32_t)0x10000000) // Force Event DMA Error
  5024. #define SDHC_FEVT_AC12E ((uint32_t)0x01000000) // Force Event Auto CMD12 Error
  5025. #define SDHC_FEVT_DEBE ((uint32_t)0x00400000) // Force Event Data End Bit Error
  5026. #define SDHC_FEVT_DCE ((uint32_t)0x00200000) // Force Event Data CRC Error
  5027. #define SDHC_FEVT_DTOE ((uint32_t)0x00100000) // Force Event Data Timeout Error
  5028. #define SDHC_FEVT_CIE ((uint32_t)0x00080000) // Force Event Command Index Error
  5029. #define SDHC_FEVT_CEBE ((uint32_t)0x00040000) // Force Event Command End Bit Error
  5030. #define SDHC_FEVT_CCE ((uint32_t)0x00020000) // Force Event Command CRC Error
  5031. #define SDHC_FEVT_CTOE ((uint32_t)0x00010000) // Force Event Command Timeout Error
  5032. #define SDHC_FEVT_CNIBAC12E ((uint32_t)0x00000080) // Force Event Command Not Executed By Auto Command 12 Error
  5033. #define SDHC_FEVT_AC12IE ((uint32_t)0x00000010) // Force Event Auto Command 12 Index Error
  5034. #define SDHC_FEVT_AC12EBE ((uint32_t)0x00000008) // Force Event Auto Command 12 End Bit Error
  5035. #define SDHC_FEVT_AC12CE ((uint32_t)0x00000004) // Force Event Auto Command 12 CRC Error
  5036. #define SDHC_FEVT_AC12TOE ((uint32_t)0x00000002) // Force Event Auto Command 12 Time Out Error
  5037. #define SDHC_FEVT_AC12NE ((uint32_t)0x00000001) // Force Event Auto Command 12 Not Executed
  5038. #define SDHC_ADMAES (*(volatile uint32_t *)0x400B1054) // ADMA Error Status register
  5039. #define SDHC_ADMAES_ADMADCE ((uint32_t)0x00000008)
  5040. #define SDHC_ADMAES_ADMALME ((uint32_t)0x00000004)
  5041. #define SDHC_ADMAES_ADMAES_MASK ((uint32_t)0x00000003)
  5042. #define SDHC_ADSADDR (*(volatile uint32_t *)0x400B1058) // ADMA System Addressregister
  5043. #define SDHC_VENDOR (*(volatile uint32_t *)0x400B10C0) // Vendor Specific register
  5044. #define SDHC_VENDOR_INTSTVAL_MASK ((uint32_t)0x00FF0000)
  5045. #define SDHC_VENDOR_EXBLKNU ((uint32_t)0x00000002)
  5046. #define SDHC_MMCBOOT (*(volatile uint32_t *)0x400B10C4) // MMC Boot register
  5047. #define SDHC_MMCBOOT_BOOTBLKCNT(n) (uint32_t)(((n) & 0xFFF)<<16) // stop at block gap value of automatic mode
  5048. #define SDHC_MMCBOOT_AUTOSABGEN ((uint32_t)0x00000080) // enable auto stop at block gap function
  5049. #define SDHC_MMCBOOT_BOOTEN ((uint32_t)0x00000040) // Boot Mode Enable
  5050. #define SDHC_MMCBOOT_BOOTMODE ((uint32_t)0x00000020) // Boot Mode Select
  5051. #define SDHC_MMCBOOT_BOOTACK ((uint32_t)0x00000010) // Boot Ack Mode Select
  5052. #define SDHC_MMCBOOT_DTOCVACK(n) (uint32_t)(((n) & 0xF)<<0) // Boot ACK Time Out Counter Value
  5053. #define SDHC_HOSTVER (*(volatile uint32_t *)0x400B10FC) // Host Controller Version
  5054. ///////////////////////////////////
  5055. // Low Power Asynchronous Receiver/Transmitter (LPUART)
  5056. typedef struct __attribute__((packed)) {
  5057. volatile uint32_t BAUD;
  5058. volatile uint32_t STAT;
  5059. volatile uint32_t CTRL;
  5060. volatile uint32_t DATA;
  5061. volatile uint32_t MATCH;
  5062. volatile uint32_t MODIR;
  5063. } KINETISK_LPUART_t;
  5064. #define KINETISK_LPUART0 (*(KINETISK_LPUART_t *)0x400C4000)
  5065. #define LPUART0_BAUD (KINETISK_LPUART0.BAUD) // LPUART Baud Register
  5066. #define LPUART_BAUD_MAEN1 ((uint32_t)0x80000000) // Enable automatic address or data maching
  5067. #define LPUART_BAUD_MAEN2 ((uint32_t)0x40000000) // Enable automatic address or data maching
  5068. #define LPUART_BAUD_M10 ((uint32_t)0x20000000) // 10-bit Mode select
  5069. #define LPUART_BAUD_OSR(n) ((uint32_t)((n) & 0x1f) << 24) // Over sampling ratio
  5070. #define LPUART_BAUD_TDMAE ((uint32_t)0x00800000) // Transmitter Dma Enable
  5071. #define LPUART_BAUD_RDMAE ((uint32_t)0x00400000) // Receiver Dma Enable
  5072. #define LPUART_BAUD_BOTHEDGE ((uint32_t)0x00020000) // Both edge sampling needed OSR 4-7
  5073. #define LPUART_BAUD_SBNS ((uint32_t)0x00002000) // UART Stop Bit Number Select
  5074. #define LPUART_BAUD_SBR(n) ((uint32_t)((n) & 0x1fff) << 0) // set baud rate divisor
  5075. #define LPUART0_STAT (KINETISK_LPUART0.STAT) // LPUART Status register
  5076. #define LPUART_STAT_LBKDIF ((uint32_t)0x80000000) // LIN Break Detect Interrupt Flag
  5077. #define LPUART_STAT_RXEDGIF ((uint32_t)0x40000000) // RxD Pin Active Edge Interrupt Flag
  5078. #define LPUART_STAT_MSBF ((uint32_t)0x20000000) // Most Significant Bit First
  5079. #define LPUART_STAT_RXINV ((uint32_t)0x10000000) // Receive Data Inversion
  5080. #define LPUART_STAT_RWUID ((uint32_t)0x08000000) // Receive Wakeup Idle Detect
  5081. #define LPUART_STAT_BRK13 ((uint32_t)0x04000000) // Break Transmit Character Length
  5082. #define LPUART_STAT_LBKDE ((uint32_t)0x02000000) // LIN Break Detection Enable
  5083. #define LPUART_STAT_RAF ((uint32_t)0x01000000) // Receiver Active Flag
  5084. #define LPUART_STAT_TDRE ((uint32_t)0x00800000) // Transmit Data Register Empty Flag
  5085. #define LPUART_STAT_TC ((uint32_t)0x00400000) // Transmit Complete Flag
  5086. #define LPUART_STAT_RDRF ((uint32_t)0x00200000) // Receive Data Register Full Flag
  5087. #define LPUART_STAT_IDLE ((uint32_t)0x00100000) // Idle Line Flag
  5088. #define LPUART_STAT_OR ((uint32_t)0x00080000) // Receiver Overrun Flag
  5089. #define LPUART_STAT_NF ((uint32_t)0x00040000) // Noise Flag
  5090. #define LPUART_STAT_FE ((uint32_t)0x00020000) // Framing Error Flag
  5091. #define LPUART_STAT_PF ((uint32_t)0x00010000) // Parity Error Flag
  5092. #define LPUART_STAT_MA1F ((uint32_t)0x00008000) // Match 1 Flag
  5093. #define LPUART_STAT_MA2F ((uint32_t)0x00004000) // Match 2 Flag
  5094. #define LPUART0_CTRL (KINETISK_LPUART0.CTRL) // LPUART Control register
  5095. #define LPUART_CTRL_R8 ((uint32_t)0x80000000) // Received Bit 8
  5096. #define LPUART_CTRL_T8 ((uint32_t)0x40000000) // Transmit Bit 8
  5097. #define LPUART_CTRL_TXDIR ((uint32_t)0x20000000) // TX Pin Direction in Single-Wire mode
  5098. #define LPUART_CTRL_TXINV ((uint32_t)0x10000000) // Transmit Data Inversion
  5099. #define LPUART_CTRL_ORIE ((uint32_t)0x08000000) // Overrun Error Interrupt Enable
  5100. #define LPUART_CTRL_NEIE ((uint32_t)0x04000000) // Noise Error Interrupt Enable
  5101. #define LPUART_CTRL_FEIE ((uint32_t)0x02000000) // Framing Error Interrupt Enable
  5102. #define LPUART_CTRL_PEIE ((uint32_t)0x01000000) // Parity Error Interrupt Enable
  5103. #define LPUART_CTRL_TIE ((uint32_t)0x00800000) // Transmitter Interrupt or DMA Transfer Enable.
  5104. #define LPUART_CTRL_TCIE ((uint32_t)0x00400000) // Transmission Complete Interrupt Enable
  5105. #define LPUART_CTRL_RIE ((uint32_t)0x00200000) // Receiver Full Interrupt or DMA Transfer Enable
  5106. #define LPUART_CTRL_ILIE ((uint32_t)0x00100000) // Idle Line Interrupt Enable
  5107. #define LPUART_CTRL_TE ((uint32_t)0x00080000) // Transmitter Enable
  5108. #define LPUART_CTRL_RE ((uint32_t)0x00040000) // Receiver Enable
  5109. #define LPUART_CTRL_RWU ((uint32_t)0x00020000) // Receiver Wakeup Control
  5110. #define LPUART_CTRL_SBK ((uint32_t)0x00010000) // Send Break
  5111. #define LPUART_CTRL_MAEN1 ((uint32_t)0x00008000) // Match Address Mode Enable 1
  5112. #define LPUART_CTRL_MAEN2 ((uint32_t)0x00004000) // Match Address Mode Enable 2
  5113. #define LPUART_CTRL_LOOPS ((uint32_t)0x00000080) // When LOOPS is set, the RxD pin is disconnected from the UART and the transmitter output is internally connected to the receiver input
  5114. #define LPUART_CTRL_UARTSWAI ((uint32_t)0x00000040) // UART Stops in Wait Mode
  5115. #define LPUART_CTRL_RSRC ((uint32_t)0x00000020) // When LOOPS is set, the RSRC field determines the source for the receiver shift register input
  5116. #define LPUART_CTRL_M ((uint32_t)0x00000010) // 9-bit or 8-bit Mode Select
  5117. #define LPUART_CTRL_WAKE ((uint32_t)0x00000008) // Determines which condition wakes the UART
  5118. #define LPUART_CTRL_ILT ((uint32_t)0x00000004) // Idle Line Type Select
  5119. #define LPUART_CTRL_PE ((uint32_t)0x00000002) // Parity Enable
  5120. #define LPUART_CTRL_PT ((uint32_t)0x00000001) // Parity Type, 0=even, 1=odd
  5121. #define LPUART0_DATA (KINETISK_LPUART0.DATA) // LPUART Data register
  5122. #define LPUART_DATA_NOISY ((uint32_t)0x00080000) // Data received with noise
  5123. #define LPUART_DATA_PARITY ((uint32_t)0x00040000) // Data received with Parity error
  5124. #define LPUART_DATA_FRETSC ((uint32_t)0x00020000) // Frame error/Transmit Special char
  5125. #define LPUART_DATA_RXEMPT ((uint32_t)0x00010000) // receive buffer empty
  5126. #define LPUART_DATA_IDLINE ((uint32_t)0x00008000) // Match Address Mode Enable 1
  5127. #define LPUART0_MATCH (KINETISK_LPUART0.MATCH) // LPUART Match register
  5128. #define LPUART0_MODIR (KINETISK_LPUART0.MODIR) // LPUART Modem IrDA Register
  5129. // Synchronous Audio Interface (SAI)
  5130. #define I2S0_TCSR (*(volatile uint32_t *)0x4002F000) // SAI Transmit Control Register
  5131. #define I2S_TCSR_TE ((uint32_t)0x80000000) // Transmitter Enable
  5132. #define I2S_TCSR_STOPE ((uint32_t)0x40000000) // Transmitter Enable in Stop mode
  5133. #define I2S_TCSR_DBGE ((uint32_t)0x20000000) // Transmitter Enable in Debug mode
  5134. #define I2S_TCSR_BCE ((uint32_t)0x10000000) // Bit Clock Enable
  5135. #define I2S_TCSR_FR ((uint32_t)0x02000000) // FIFO Reset
  5136. #define I2S_TCSR_SR ((uint32_t)0x01000000) // Software Reset
  5137. #define I2S_TCSR_WSF ((uint32_t)0x00100000) // Word Start Flag
  5138. #define I2S_TCSR_SEF ((uint32_t)0x00080000) // Sync Error Flag
  5139. #define I2S_TCSR_FEF ((uint32_t)0x00040000) // FIFO Error Flag (underrun)
  5140. #define I2S_TCSR_FWF ((uint32_t)0x00020000) // FIFO Warning Flag (empty)
  5141. #define I2S_TCSR_FRF ((uint32_t)0x00010000) // FIFO Request Flag (Data Ready)
  5142. #define I2S_TCSR_WSIE ((uint32_t)0x00001000) // Word Start Interrupt Enable
  5143. #define I2S_TCSR_SEIE ((uint32_t)0x00000800) // Sync Error Interrupt Enable
  5144. #define I2S_TCSR_FEIE ((uint32_t)0x00000400) // FIFO Error Interrupt Enable
  5145. #define I2S_TCSR_FWIE ((uint32_t)0x00000200) // FIFO Warning Interrupt Enable
  5146. #define I2S_TCSR_FRIE ((uint32_t)0x00000100) // FIFO Request Interrupt Enable
  5147. #define I2S_TCSR_FWDE ((uint32_t)0x00000002) // FIFO Warning DMA Enable
  5148. #define I2S_TCSR_FRDE ((uint32_t)0x00000001) // FIFO Request DMA Enable
  5149. #define I2S0_TCR1 (*(volatile uint32_t *)0x4002F004) // SAI Transmit Configuration 1 Register
  5150. #define I2S_TCR1_TFW(n) ((uint32_t)n & 0x03) // Transmit FIFO watermark
  5151. #define I2S0_TCR2 (*(volatile uint32_t *)0x4002F008) // SAI Transmit Configuration 2 Register
  5152. #define I2S_TCR2_DIV(n) ((uint32_t)n & 0xff) // Bit clock divide by (DIV+1)*2
  5153. #define I2S_TCR2_BCD ((uint32_t)1<<24) // Bit clock direction
  5154. #define I2S_TCR2_BCP ((uint32_t)1<<25) // Bit clock polarity
  5155. #define I2S_TCR2_MSEL(n) ((uint32_t)(n & 3)<<26) // MCLK select, 0=bus clock, 1=I2S0_MCLK
  5156. #define I2S_TCR2_BCI ((uint32_t)1<<28) // Bit clock input
  5157. #define I2S_TCR2_BCS ((uint32_t)1<<29) // Bit clock swap
  5158. #define I2S_TCR2_SYNC(n) ((uint32_t)(n & 3)<<30) // 0=async 1=sync with receiver
  5159. #define I2S0_TCR3 (*(volatile uint32_t *)0x4002F00C) // SAI Transmit Configuration 3 Register
  5160. #define I2S_TCR3_WDFL(n) ((uint32_t)n & 0x0f) // word flag configuration
  5161. #define I2S_TCR3_TCE ((uint32_t)0x10000) // transmit channel enable
  5162. #define I2S_TCR3_TCE_2CH ((uint32_t)0x30000) // transmit 2 channel enable
  5163. #define I2S0_TCR4 (*(volatile uint32_t *)0x4002F010) // SAI Transmit Configuration 4 Register
  5164. #define I2S_TCR4_FSD ((uint32_t)1) // Frame Sync Direction
  5165. #define I2S_TCR4_FSP ((uint32_t)2) // Frame Sync Polarity
  5166. #define I2S_TCR4_FSE ((uint32_t)8) // Frame Sync Early
  5167. #define I2S_TCR4_MF ((uint32_t)0x10) // MSB First
  5168. #define I2S_TCR4_SYWD(n) ((uint32_t)(n & 0x1f)<<8) // Sync Width
  5169. #define I2S_TCR4_FRSZ(n) ((uint32_t)(n & 0x0f)<<16) // Frame Size
  5170. #define I2S0_TCR5 (*(volatile uint32_t *)0x4002F014) // SAI Transmit Configuration 5 Register
  5171. #define I2S_TCR5_FBT(n) ((uint32_t)(n & 0x1f)<<8) // First Bit Shifted
  5172. #define I2S_TCR5_W0W(n) ((uint32_t)(n & 0x1f)<<16) // Word 0 Width
  5173. #define I2S_TCR5_WNW(n) ((uint32_t)(n & 0x1f)<<24) // Word N Width
  5174. #define I2S0_TDR0 (*(volatile uint32_t *)0x4002F020) // SAI Transmit Data Register
  5175. #define I2S0_TDR1 (*(volatile uint32_t *)0x4002F024) // SAI Transmit Data Register
  5176. #define I2S0_TFR0 (*(volatile uint32_t *)0x4002F040) // SAI Transmit FIFO Register
  5177. #define I2S0_TFR1 (*(volatile uint32_t *)0x4002F044) // SAI Transmit FIFO Register
  5178. #define I2S_TFR_RFP(n) ((uint32_t)n & 7) // read FIFO pointer
  5179. #define I2S_TFR_WFP(n) ((uint32_t)(n & 7)<<16) // write FIFO pointer
  5180. #define I2S0_TMR (*(volatile uint32_t *)0x4002F060) // SAI Transmit Mask Register
  5181. #define I2S_TMR_TWM(n) ((uint32_t)n & 0xFFFFFFFF) //
  5182. #define I2S0_RCSR (*(volatile uint32_t *)0x4002F080) // SAI Receive Control Register
  5183. #define I2S_RCSR_RE ((uint32_t)0x80000000) // Receiver Enable
  5184. #define I2S_RCSR_STOPE ((uint32_t)0x40000000) // Receiver Enable in Stop mode
  5185. #define I2S_RCSR_DBGE ((uint32_t)0x20000000) // Receiver Enable in Debug mode
  5186. #define I2S_RCSR_BCE ((uint32_t)0x10000000) // Bit Clock Enable
  5187. #define I2S_RCSR_FR ((uint32_t)0x02000000) // FIFO Reset
  5188. #define I2S_RCSR_SR ((uint32_t)0x01000000) // Software Reset
  5189. #define I2S_RCSR_WSF ((uint32_t)0x00100000) // Word Start Flag
  5190. #define I2S_RCSR_SEF ((uint32_t)0x00080000) // Sync Error Flag
  5191. #define I2S_RCSR_FEF ((uint32_t)0x00040000) // FIFO Error Flag (underrun)
  5192. #define I2S_RCSR_FWF ((uint32_t)0x00020000) // FIFO Warning Flag (empty)
  5193. #define I2S_RCSR_FRF ((uint32_t)0x00010000) // FIFO Request Flag (Data Ready)
  5194. #define I2S_RCSR_WSIE ((uint32_t)0x00001000) // Word Start Interrupt Enable
  5195. #define I2S_RCSR_SEIE ((uint32_t)0x00000800) // Sync Error Interrupt Enable
  5196. #define I2S_RCSR_FEIE ((uint32_t)0x00000400) // FIFO Error Interrupt Enable
  5197. #define I2S_RCSR_FWIE ((uint32_t)0x00000200) // FIFO Warning Interrupt Enable
  5198. #define I2S_RCSR_FRIE ((uint32_t)0x00000100) // FIFO Request Interrupt Enable
  5199. #define I2S_RCSR_FWDE ((uint32_t)0x00000002) // FIFO Warning DMA Enable
  5200. #define I2S_RCSR_FRDE ((uint32_t)0x00000001) // FIFO Request DMA Enable
  5201. #define I2S0_RCR1 (*(volatile uint32_t *)0x4002F084) // SAI Receive Configuration 1 Register
  5202. #define I2S_RCR1_RFW(n) ((uint32_t)n & 0x03) // Receive FIFO watermark
  5203. #define I2S0_RCR2 (*(volatile uint32_t *)0x4002F088) // SAI Receive Configuration 2 Register
  5204. #define I2S_RCR2_DIV(n) ((uint32_t)n & 0xff) // Bit clock divide by (DIV+1)*2
  5205. #define I2S_RCR2_BCD ((uint32_t)1<<24) // Bit clock direction
  5206. #define I2S_RCR2_BCP ((uint32_t)1<<25) // Bit clock polarity
  5207. #define I2S_RCR2_MSEL(n) ((uint32_t)(n & 3)<<26) // MCLK select, 0=bus clock, 1=I2S0_MCLK
  5208. #define I2S_RCR2_BCI ((uint32_t)1<<28) // Bit clock input
  5209. #define I2S_RCR2_BCS ((uint32_t)1<<29) // Bit clock swap
  5210. #define I2S_RCR2_SYNC(n) ((uint32_t)(n & 3)<<30) // 0=async 1=sync with receiver
  5211. #define I2S0_RCR3 (*(volatile uint32_t *)0x4002F08C) // SAI Receive Configuration 3 Register
  5212. #define I2S_RCR3_WDFL(n) ((uint32_t)n & 0x0f) // word flag configuration
  5213. #define I2S_RCR3_RCE ((uint32_t)0x10000) // receive channel enable
  5214. #define I2S_RCR3_RCE_2CH ((uint32_t)0x30000) // receive 2 channel enable
  5215. #define I2S0_RCR4 (*(volatile uint32_t *)0x4002F090) // SAI Receive Configuration 4 Register
  5216. #define I2S_RCR4_FSD ((uint32_t)1) // Frame Sync Direction
  5217. #define I2S_RCR4_FSP ((uint32_t)2) // Frame Sync Polarity
  5218. #define I2S_RCR4_FSE ((uint32_t)8) // Frame Sync Early
  5219. #define I2S_RCR4_MF ((uint32_t)0x10) // MSB First
  5220. #define I2S_RCR4_SYWD(n) ((uint32_t)(n & 0x1f)<<8) // Sync Width
  5221. #define I2S_RCR4_FRSZ(n) ((uint32_t)(n & 0x0f)<<16) // Frame Size
  5222. #define I2S0_RCR5 (*(volatile uint32_t *)0x4002F094) // SAI Receive Configuration 5 Register
  5223. #define I2S_RCR5_FBT(n) ((uint32_t)(n & 0x1f)<<8) // First Bit Shifted
  5224. #define I2S_RCR5_W0W(n) ((uint32_t)(n & 0x1f)<<16) // Word 0 Width
  5225. #define I2S_RCR5_WNW(n) ((uint32_t)(n & 0x1f)<<24) // Word N Width
  5226. #define I2S0_RDR0 (*(volatile uint32_t *)0x4002F0A0) // SAI Receive Data Register
  5227. #define I2S0_RDR1 (*(volatile uint32_t *)0x4002F0A4) // SAI Receive Data Register
  5228. #define I2S0_RFR0 (*(volatile uint32_t *)0x4002F0C0) // SAI Receive FIFO Register
  5229. #define I2S0_RFR1 (*(volatile uint32_t *)0x4002F0C4) // SAI Receive FIFO Register
  5230. #define I2S_RFR_RFP(n) ((uint32_t)n & 7) // read FIFO pointer
  5231. #define I2S_RFR_WFP(n) ((uint32_t)(n & 7)<<16) // write FIFO pointer
  5232. #define I2S0_RMR (*(volatile uint32_t *)0x4002F0E0) // SAI Receive Mask Register
  5233. #define I2S_RMR_RWM(n) ((uint32_t)n & 0xFFFFFFFF) //
  5234. #define I2S0_MCR (*(volatile uint32_t *)0x4002F100) // SAI MCLK Control Register
  5235. #define I2S_MCR_DUF ((uint32_t)1<<31) // Divider Update Flag
  5236. #define I2S_MCR_MOE ((uint32_t)1<<30) // MCLK Output Enable
  5237. #define I2S_MCR_MICS(n) ((uint32_t)(n & 3)<<24) // MCLK Input Clock Select
  5238. #define I2S0_MDR (*(volatile uint32_t *)0x4002F104) // SAI MCLK Divide Register
  5239. #define I2S_MDR_FRACT(n) ((uint32_t)(n & 0xff)<<12) // MCLK Fraction
  5240. #define I2S_MDR_DIVIDE(n) ((uint32_t)(n & 0xfff)) // MCLK Divide
  5241. // General-Purpose Input/Output (GPIO)
  5242. #define GPIOA_PDOR (*(volatile uint32_t *)0x400FF000) // Port Data Output Register
  5243. #define GPIOA_PSOR (*(volatile uint32_t *)0x400FF004) // Port Set Output Register
  5244. #define GPIOA_PCOR (*(volatile uint32_t *)0x400FF008) // Port Clear Output Register
  5245. #define GPIOA_PTOR (*(volatile uint32_t *)0x400FF00C) // Port Toggle Output Register
  5246. #define GPIOA_PDIR (*(volatile uint32_t *)0x400FF010) // Port Data Input Register
  5247. #define GPIOA_PDDR (*(volatile uint32_t *)0x400FF014) // Port Data Direction Register
  5248. #define GPIOB_PDOR (*(volatile uint32_t *)0x400FF040) // Port Data Output Register
  5249. #define GPIOB_PSOR (*(volatile uint32_t *)0x400FF044) // Port Set Output Register
  5250. #define GPIOB_PCOR (*(volatile uint32_t *)0x400FF048) // Port Clear Output Register
  5251. #define GPIOB_PTOR (*(volatile uint32_t *)0x400FF04C) // Port Toggle Output Register
  5252. #define GPIOB_PDIR (*(volatile uint32_t *)0x400FF050) // Port Data Input Register
  5253. #define GPIOB_PDDR (*(volatile uint32_t *)0x400FF054) // Port Data Direction Register
  5254. #define GPIOC_PDOR (*(volatile uint32_t *)0x400FF080) // Port Data Output Register
  5255. #define GPIOC_PSOR (*(volatile uint32_t *)0x400FF084) // Port Set Output Register
  5256. #define GPIOC_PCOR (*(volatile uint32_t *)0x400FF088) // Port Clear Output Register
  5257. #define GPIOC_PTOR (*(volatile uint32_t *)0x400FF08C) // Port Toggle Output Register
  5258. #define GPIOC_PDIR (*(volatile uint32_t *)0x400FF090) // Port Data Input Register
  5259. #define GPIOC_PDDR (*(volatile uint32_t *)0x400FF094) // Port Data Direction Register
  5260. #define GPIOD_PDOR (*(volatile uint32_t *)0x400FF0C0) // Port Data Output Register
  5261. #define GPIOD_PSOR (*(volatile uint32_t *)0x400FF0C4) // Port Set Output Register
  5262. #define GPIOD_PCOR (*(volatile uint32_t *)0x400FF0C8) // Port Clear Output Register
  5263. #define GPIOD_PTOR (*(volatile uint32_t *)0x400FF0CC) // Port Toggle Output Register
  5264. #define GPIOD_PDIR (*(volatile uint32_t *)0x400FF0D0) // Port Data Input Register
  5265. #define GPIOD_PDDR (*(volatile uint32_t *)0x400FF0D4) // Port Data Direction Register
  5266. #define GPIOE_PDOR (*(volatile uint32_t *)0x400FF100) // Port Data Output Register
  5267. #define GPIOE_PSOR (*(volatile uint32_t *)0x400FF104) // Port Set Output Register
  5268. #define GPIOE_PCOR (*(volatile uint32_t *)0x400FF108) // Port Clear Output Register
  5269. #define GPIOE_PTOR (*(volatile uint32_t *)0x400FF10C) // Port Toggle Output Register
  5270. #define GPIOE_PDIR (*(volatile uint32_t *)0x400FF110) // Port Data Input Register
  5271. #define GPIOE_PDDR (*(volatile uint32_t *)0x400FF114) // Port Data Direction Register
  5272. #if defined(KINETISL)
  5273. #define FGPIOA_PDOR (*(volatile uint32_t *)0xF8000000) // Port Data Output Register
  5274. #define FGPIOA_PSOR (*(volatile uint32_t *)0xF8000004) // Port Set Output Register
  5275. #define FGPIOA_PCOR (*(volatile uint32_t *)0xF8000008) // Port Clear Output Register
  5276. #define FGPIOA_PTOR (*(volatile uint32_t *)0xF800000C) // Port Toggle Output Register
  5277. #define FGPIOA_PDIR (*(volatile uint32_t *)0xF8000010) // Port Data Input Register
  5278. #define FGPIOA_PDDR (*(volatile uint32_t *)0xF8000014) // Port Data Direction Register
  5279. #define FGPIOB_PDOR (*(volatile uint32_t *)0xF8000040) // Port Data Output Register
  5280. #define FGPIOB_PSOR (*(volatile uint32_t *)0xF8000044) // Port Set Output Register
  5281. #define FGPIOB_PCOR (*(volatile uint32_t *)0xF8000048) // Port Clear Output Register
  5282. #define FGPIOB_PTOR (*(volatile uint32_t *)0xF800004C) // Port Toggle Output Register
  5283. #define FGPIOB_PDIR (*(volatile uint32_t *)0xF8000050) // Port Data Input Register
  5284. #define FGPIOB_PDDR (*(volatile uint32_t *)0xF8000054) // Port Data Direction Register
  5285. #define FGPIOC_PDOR (*(volatile uint32_t *)0xF8000080) // Port Data Output Register
  5286. #define FGPIOC_PSOR (*(volatile uint32_t *)0xF8000084) // Port Set Output Register
  5287. #define FGPIOC_PCOR (*(volatile uint32_t *)0xF8000088) // Port Clear Output Register
  5288. #define FGPIOC_PTOR (*(volatile uint32_t *)0xF800008C) // Port Toggle Output Register
  5289. #define FGPIOC_PDIR (*(volatile uint32_t *)0xF8000090) // Port Data Input Register
  5290. #define FGPIOC_PDDR (*(volatile uint32_t *)0xF8000094) // Port Data Direction Register
  5291. #define FGPIOD_PDOR (*(volatile uint32_t *)0xF80000C0) // Port Data Output Register
  5292. #define FGPIOD_PSOR (*(volatile uint32_t *)0xF80000C4) // Port Set Output Register
  5293. #define FGPIOD_PCOR (*(volatile uint32_t *)0xF80000C8) // Port Clear Output Register
  5294. #define FGPIOD_PTOR (*(volatile uint32_t *)0xF80000CC) // Port Toggle Output Register
  5295. #define FGPIOD_PDIR (*(volatile uint32_t *)0xF80000D0) // Port Data Input Register
  5296. #define FGPIOD_PDDR (*(volatile uint32_t *)0xF80000D4) // Port Data Direction Register
  5297. #define FGPIOE_PDOR (*(volatile uint32_t *)0xF8000100) // Port Data Output Register
  5298. #define FGPIOE_PSOR (*(volatile uint32_t *)0xF8000104) // Port Set Output Register
  5299. #define FGPIOE_PCOR (*(volatile uint32_t *)0xF8000108) // Port Clear Output Register
  5300. #define FGPIOE_PTOR (*(volatile uint32_t *)0xF800010C) // Port Toggle Output Register
  5301. #define FGPIOE_PDIR (*(volatile uint32_t *)0xF8000110) // Port Data Input Register
  5302. #define FGPIOE_PDDR (*(volatile uint32_t *)0xF8000114) // Port Data Direction Register
  5303. #endif
  5304. // Touch sense input (TSI)
  5305. #if defined(HAS_KINETIS_TSI)
  5306. #define TSI0_GENCS (*(volatile uint32_t *)0x40045000) // General Control and Status Register
  5307. #define TSI_GENCS_LPCLKS ((uint32_t)0x10000000) //
  5308. #define TSI_GENCS_LPSCNITV(n) (((n) & 15) << 24) //
  5309. #define TSI_GENCS_NSCN(n) (((n) & 31) << 19) //
  5310. #define TSI_GENCS_PS(n) (((n) & 7) << 16) //
  5311. #define TSI_GENCS_EOSF ((uint32_t)0x00008000) //
  5312. #define TSI_GENCS_OUTRGF ((uint32_t)0x00004000) //
  5313. #define TSI_GENCS_EXTERF ((uint32_t)0x00002000) //
  5314. #define TSI_GENCS_OVRF ((uint32_t)0x00001000) //
  5315. #define TSI_GENCS_SCNIP ((uint32_t)0x00000200) //
  5316. #define TSI_GENCS_SWTS ((uint32_t)0x00000100) //
  5317. #define TSI_GENCS_TSIEN ((uint32_t)0x00000080) //
  5318. #define TSI_GENCS_TSIIE ((uint32_t)0x00000040) //
  5319. #define TSI_GENCS_ERIE ((uint32_t)0x00000020) //
  5320. #define TSI_GENCS_ESOR ((uint32_t)0x00000010) //
  5321. #define TSI_GENCS_STM ((uint32_t)0x00000002) //
  5322. #define TSI_GENCS_STPE ((uint32_t)0x00000001) //
  5323. #define TSI0_SCANC (*(volatile uint32_t *)0x40045004) // SCAN Control Register
  5324. #define TSI_SCANC_REFCHRG(n) (((n) & 15) << 24) //
  5325. #define TSI_SCANC_EXTCHRG(n) (((n) & 15) << 16) //
  5326. #define TSI_SCANC_SMOD(n) (((n) & 255) << 8) //
  5327. #define TSI_SCANC_AMCLKS(n) (((n) & 3) << 3) //
  5328. #define TSI_SCANC_AMPSC(n) (((n) & 7) << 0) //
  5329. #define TSI0_PEN (*(volatile uint32_t *)0x40045008) // Pin Enable Register
  5330. #define TSI0_WUCNTR (*(volatile uint32_t *)0x4004500C) // Wake-Up Channel Counter Register
  5331. #define TSI0_CNTR1 (*(volatile uint32_t *)0x40045100) // Counter Register
  5332. #define TSI0_CNTR3 (*(volatile uint32_t *)0x40045104) // Counter Register
  5333. #define TSI0_CNTR5 (*(volatile uint32_t *)0x40045108) // Counter Register
  5334. #define TSI0_CNTR7 (*(volatile uint32_t *)0x4004510C) // Counter Register
  5335. #define TSI0_CNTR9 (*(volatile uint32_t *)0x40045110) // Counter Register
  5336. #define TSI0_CNTR11 (*(volatile uint32_t *)0x40045114) // Counter Register
  5337. #define TSI0_CNTR13 (*(volatile uint32_t *)0x40045118) // Counter Register
  5338. #define TSI0_CNTR15 (*(volatile uint32_t *)0x4004511C) // Counter Register
  5339. #define TSI0_THRESHOLD (*(volatile uint32_t *)0x40045120) // Low Power Channel Threshold Register
  5340. #elif defined(HAS_KINETIS_TSI_LITE)
  5341. #define TSI0_GENCS (*(volatile uint32_t *)0x40045000) // General Control and Status
  5342. #define TSI_GENCS_OUTRGF ((uint32_t)0x80000000) // Out of Range Flag
  5343. #define TSI_GENCS_ESOR ((uint32_t)0x10000000) // End-of-scan or Out-of-Range Interrupt Selection
  5344. #define TSI_GENCS_MODE(n) (((n) & 15) << 24) // analog modes & status
  5345. #define TSI_GENCS_REFCHRG(n) (((n) & 7) << 21) // reference charge and discharge current
  5346. #define TSI_GENCS_DVOLT(n) (((n) & 3) << 19) // voltage rails
  5347. #define TSI_GENCS_EXTCHRG(n) (((n) & 7) << 16) // electrode charge and discharge current
  5348. #define TSI_GENCS_PS(n) (((n) & 7) << 13) // prescaler
  5349. #define TSI_GENCS_NSCN(n) (((n) & 31) << 8) // scan number
  5350. #define TSI_GENCS_TSIEN ((uint32_t)0x00000080) // Enable
  5351. #define TSI_GENCS_TSIIEN ((uint32_t)0x00000040) // Interrupt Enable
  5352. #define TSI_GENCS_STPE ((uint32_t)0x00000020) // STOP Enable
  5353. #define TSI_GENCS_STM ((uint32_t)0x00000010) // Trigger Mode
  5354. #define TSI_GENCS_SCNIP ((uint32_t)0x00000008) // Scan In Progress Status
  5355. #define TSI_GENCS_EOSF ((uint32_t)0x00000004) // End of Scan Flag
  5356. #define TSI_GENCS_CURSW ((uint32_t)0x00000002) // current sources swapped
  5357. #define TSI0_DATA (*(volatile uint32_t *)0x40045004) // Data
  5358. #define TSI_DATA_TSICH(n) (((n) & 15) << 28) // channel
  5359. #define TSI_DATA_DMAEN ((uint32_t)0x00800000) // DMA Transfer Enabled
  5360. #define TSI_DATA_SWTS ((uint32_t)0x00400000) // Software Trigger Start
  5361. #define TSI_DATA_TSICNT(n) (((n) & 65535) << 0) // Conversion Counter Value
  5362. #define TSI0_TSHD (*(volatile uint32_t *)0x40045008) // Threshold
  5363. #define TSI_TSHD_THRESH(n) (((n) & 65535) << 16) // High wakeup threshold
  5364. #define TSI_TSHD_THRESL(n) (((n) & 65535) << 0) // Low wakeup threshold
  5365. #endif
  5366. // Nested Vectored Interrupt Controller, Table 3-4 & ARMv7 ref, appendix B3.4 (page 750)
  5367. #define NVIC_STIR (*(volatile uint32_t *)0xE000EF00)
  5368. #define NVIC_ENABLE_IRQ(n) (*((volatile uint32_t *)0xE000E100 + ((n) >> 5)) = (1 << ((n) & 31)))
  5369. #define NVIC_DISABLE_IRQ(n) (*((volatile uint32_t *)0xE000E180 + ((n) >> 5)) = (1 << ((n) & 31)))
  5370. #define NVIC_SET_PENDING(n) (*((volatile uint32_t *)0xE000E200 + ((n) >> 5)) = (1 << ((n) & 31)))
  5371. #define NVIC_CLEAR_PENDING(n) (*((volatile uint32_t *)0xE000E280 + ((n) >> 5)) = (1 << ((n) & 31)))
  5372. #define NVIC_IS_ENABLED(n) (*((volatile uint32_t *)0xE000E100 + ((n) >> 5)) & (1 << ((n) & 31)))
  5373. #define NVIC_IS_PENDING(n) (*((volatile uint32_t *)0xE000E200 + ((n) >> 5)) & (1 << ((n) & 31)))
  5374. #define NVIC_IS_ACTIVE(n) (*((volatile uint32_t *)0xE000E300 + ((n) >> 5)) & (1 << ((n) & 31)))
  5375. #ifdef KINETISK
  5376. #define NVIC_TRIGGER_IRQ(n) NVIC_STIR=(n)
  5377. #else
  5378. #define NVIC_TRIGGER_IRQ(n) NVIC_SET_PENDING(n)
  5379. #endif
  5380. #define NVIC_ISER0 (*(volatile uint32_t *)0xE000E100)
  5381. #define NVIC_ISER1 (*(volatile uint32_t *)0xE000E104)
  5382. #define NVIC_ISER2 (*(volatile uint32_t *)0xE000E108)
  5383. #define NVIC_ISER3 (*(volatile uint32_t *)0xE000E10C)
  5384. #define NVIC_ICER0 (*(volatile uint32_t *)0xE000E180)
  5385. #define NVIC_ICER1 (*(volatile uint32_t *)0xE000E184)
  5386. #define NVIC_ICER2 (*(volatile uint32_t *)0xE000E188)
  5387. #define NVIC_ICER3 (*(volatile uint32_t *)0xE000E18C)
  5388. // 0 = highest priority
  5389. // Cortex-M4: 0,16,32,48,64,80,96,112,128,144,160,176,192,208,224,240
  5390. // Cortex-M0: 0,64,128,192
  5391. #ifdef KINETISK
  5392. #define NVIC_SET_PRIORITY(irqnum, priority) (*((volatile uint8_t *)0xE000E400 + (irqnum)) = (uint8_t)(priority))
  5393. #define NVIC_GET_PRIORITY(irqnum) (*((uint8_t *)0xE000E400 + (irqnum)))
  5394. #else
  5395. #define NVIC_SET_PRIORITY(irqnum, priority) (*((uint32_t *)0xE000E400 + ((irqnum) >> 2)) = (*((uint32_t *)0xE000E400 + ((irqnum) >> 2)) & (~(0xFF << (8 * ((irqnum) & 3))))) | (((priority) & 0xFF) << (8 * ((irqnum) & 3))))
  5396. #define NVIC_GET_PRIORITY(irqnum) (*((uint32_t *)0xE000E400 + ((irqnum) >> 2)) >> (8 * ((irqnum) & 3)) & 255)
  5397. #endif
  5398. #define __disable_irq() __asm__ volatile("CPSID i":::"memory");
  5399. #define __enable_irq() __asm__ volatile("CPSIE i":::"memory");
  5400. // System Control Space (SCS), ARMv7 ref manual, B3.2, page 708
  5401. #define SCB_CPUID (*(const uint32_t *)0xE000ED00) // CPUID Base Register
  5402. #define SCB_ICSR (*(volatile uint32_t *)0xE000ED04) // Interrupt Control and State
  5403. #define SCB_ICSR_PENDSTSET ((uint32_t)0x04000000)
  5404. #define SCB_VTOR (*(volatile uint32_t *)0xE000ED08) // Vector Table Offset
  5405. #define SCB_AIRCR (*(volatile uint32_t *)0xE000ED0C) // Application Interrupt and Reset Control
  5406. #define SCB_SCR (*(volatile uint32_t *)0xE000ED10) // System Control Register
  5407. #define SCB_SCR_SEVONPEND ((uint8_t)0x10) // Send Event on Pending bit
  5408. #define SCB_SCR_SLEEPDEEP ((uint8_t)0x04) // Sleep or Deep Sleep
  5409. #define SCB_SCR_SLEEPONEXIT ((uint8_t)0x02) // Sleep-on-exit
  5410. #define SCB_CCR (*(volatile uint32_t *)0xE000ED14) // Configuration and Control
  5411. #define SCB_SHPR1 (*(volatile uint32_t *)0xE000ED18) // System Handler Priority Register 1
  5412. #define SCB_SHPR2 (*(volatile uint32_t *)0xE000ED1C) // System Handler Priority Register 2
  5413. #define SCB_SHPR3 (*(volatile uint32_t *)0xE000ED20) // System Handler Priority Register 3
  5414. #define SCB_SHCSR (*(volatile uint32_t *)0xE000ED24) // System Handler Control and State
  5415. #define SCB_CFSR (*(volatile uint32_t *)0xE000ED28) // Configurable Fault Status Register
  5416. #define SCB_HFSR (*(volatile uint32_t *)0xE000ED2C) // HardFault Status
  5417. #define SCB_DFSR (*(volatile uint32_t *)0xE000ED30) // Debug Fault Status
  5418. #define SCB_MMFAR (*(volatile uint32_t *)0xE000ED34) // MemManage Fault Address
  5419. #define SCB_BFAR (*(volatile uint32_t *)0xE000ED38) // Bus Fault Address
  5420. #define SCB_AFAR (*(volatile uint32_t *)0xE000ED3C) // Aux Fault Address
  5421. #define SCB_CPACR (*(volatile uint32_t *)0xE000ED88) // Coprocessor Access Control
  5422. #define SCB_FPCCR (*(volatile uint32_t *)0xE000EF34) // FP Context Control
  5423. #define SCB_FPCAR (*(volatile uint32_t *)0xE000EF38) // FP Context Address
  5424. #define SCB_FPDSCR (*(volatile uint32_t *)0xE000EF3C) // FP Default Status Control
  5425. #define SCB_MVFR0 (*(volatile uint32_t *)0xE000EF40) // Media & FP Feature 0
  5426. #define SCB_MVFR1 (*(volatile uint32_t *)0xE000EF44) // Media & FP Feature 1
  5427. #define SCB_MVFR2 (*(volatile uint32_t *)0xE000EF48) // Media & FP Feature 2
  5428. #define SYST_CSR (*(volatile uint32_t *)0xE000E010) // SysTick Control and Status
  5429. #define SYST_CSR_COUNTFLAG ((uint32_t)0x00010000)
  5430. #define SYST_CSR_CLKSOURCE ((uint32_t)0x00000004)
  5431. #define SYST_CSR_TICKINT ((uint32_t)0x00000002)
  5432. #define SYST_CSR_ENABLE ((uint32_t)0x00000001)
  5433. #define SYST_RVR (*(volatile uint32_t *)0xE000E014) // SysTick Reload Value Register
  5434. #define SYST_CVR (*(volatile uint32_t *)0xE000E018) // SysTick Current Value Register
  5435. #define SYST_CALIB (*(const uint32_t *)0xE000E01C) // SysTick Calibration Value
  5436. #define ARM_DEMCR (*(volatile uint32_t *)0xE000EDFC) // Debug Exception and Monitor Control
  5437. #define ARM_DEMCR_TRCENA (1 << 24) // Enable debugging & monitoring blocks
  5438. #define ARM_DWT_CTRL (*(volatile uint32_t *)0xE0001000) // DWT control register
  5439. #define ARM_DWT_CTRL_CYCCNTENA (1 << 0) // Enable cycle count
  5440. #define ARM_DWT_CYCCNT (*(volatile uint32_t *)0xE0001004) // Cycle count register
  5441. #ifdef __cplusplus
  5442. extern "C" {
  5443. #endif
  5444. extern int nvic_execution_priority(void);
  5445. extern void nmi_isr(void);
  5446. extern void hard_fault_isr(void);
  5447. extern void memmanage_fault_isr(void);
  5448. extern void bus_fault_isr(void);
  5449. extern void usage_fault_isr(void);
  5450. extern void svcall_isr(void);
  5451. extern void debugmonitor_isr(void);
  5452. extern void pendablesrvreq_isr(void);
  5453. extern void systick_isr(void);
  5454. extern void dma_ch0_isr(void);
  5455. extern void dma_ch1_isr(void);
  5456. extern void dma_ch2_isr(void);
  5457. extern void dma_ch3_isr(void);
  5458. extern void dma_ch4_isr(void);
  5459. extern void dma_ch5_isr(void);
  5460. extern void dma_ch6_isr(void);
  5461. extern void dma_ch7_isr(void);
  5462. extern void dma_ch8_isr(void);
  5463. extern void dma_ch9_isr(void);
  5464. extern void dma_ch10_isr(void);
  5465. extern void dma_ch11_isr(void);
  5466. extern void dma_ch12_isr(void);
  5467. extern void dma_ch13_isr(void);
  5468. extern void dma_ch14_isr(void);
  5469. extern void dma_ch15_isr(void);
  5470. extern void dma_error_isr(void);
  5471. extern void mcm_isr(void);
  5472. extern void randnum_isr(void);
  5473. extern void flash_cmd_isr(void);
  5474. extern void flash_error_isr(void);
  5475. extern void low_voltage_isr(void);
  5476. extern void wakeup_isr(void);
  5477. extern void watchdog_isr(void);
  5478. extern void i2c0_isr(void);
  5479. extern void i2c1_isr(void);
  5480. extern void i2c2_isr(void);
  5481. extern void i2c3_isr(void);
  5482. extern void spi0_isr(void);
  5483. extern void spi1_isr(void);
  5484. extern void spi2_isr(void);
  5485. extern void sdhc_isr(void);
  5486. extern void enet_timer_isr(void);
  5487. extern void enet_tx_isr(void);
  5488. extern void enet_rx_isr(void);
  5489. extern void enet_error_isr(void);
  5490. extern void can0_message_isr(void);
  5491. extern void can0_bus_off_isr(void);
  5492. extern void can0_error_isr(void);
  5493. extern void can0_tx_warn_isr(void);
  5494. extern void can0_rx_warn_isr(void);
  5495. extern void can0_wakeup_isr(void);
  5496. extern void can1_message_isr(void);
  5497. extern void can1_bus_off_isr(void);
  5498. extern void can1_error_isr(void);
  5499. extern void can1_tx_warn_isr(void);
  5500. extern void can1_rx_warn_isr(void);
  5501. extern void can1_wakeup_isr(void);
  5502. extern void i2s0_tx_isr(void);
  5503. extern void i2s0_rx_isr(void);
  5504. extern void i2s0_isr(void);
  5505. extern void uart0_lon_isr(void);
  5506. extern void uart0_status_isr(void);
  5507. extern void uart0_error_isr(void);
  5508. extern void uart1_status_isr(void);
  5509. extern void uart1_error_isr(void);
  5510. extern void uart2_status_isr(void);
  5511. extern void uart2_error_isr(void);
  5512. extern void uart3_status_isr(void);
  5513. extern void uart3_error_isr(void);
  5514. extern void uart4_status_isr(void);
  5515. extern void uart4_error_isr(void);
  5516. extern void uart5_status_isr(void);
  5517. extern void uart5_error_isr(void);
  5518. extern void lpuart0_status_isr(void);
  5519. extern void adc0_isr(void);
  5520. extern void adc1_isr(void);
  5521. extern void cmp0_isr(void);
  5522. extern void cmp1_isr(void);
  5523. extern void cmp2_isr(void);
  5524. extern void cmp3_isr(void);
  5525. extern void ftm0_isr(void);
  5526. extern void ftm1_isr(void);
  5527. extern void ftm2_isr(void);
  5528. extern void ftm3_isr(void);
  5529. extern void tpm0_isr(void);
  5530. extern void tpm1_isr(void);
  5531. extern void tpm2_isr(void);
  5532. extern void cmt_isr(void);
  5533. extern void rtc_alarm_isr(void);
  5534. extern void rtc_seconds_isr(void);
  5535. extern void pit0_isr(void);
  5536. extern void pit1_isr(void);
  5537. extern void pit2_isr(void);
  5538. extern void pit3_isr(void);
  5539. extern void pit_isr(void);
  5540. extern void pdb_isr(void);
  5541. extern void usb_isr(void);
  5542. extern void usb_charge_isr(void);
  5543. extern void usbhs_isr(void);
  5544. extern void usbhs_phy_isr(void);
  5545. extern void dac0_isr(void);
  5546. extern void dac1_isr(void);
  5547. extern void tsi0_isr(void);
  5548. extern void mcg_isr(void);
  5549. extern void lptmr_isr(void);
  5550. extern void porta_isr(void);
  5551. extern void portb_isr(void);
  5552. extern void portc_isr(void);
  5553. extern void portd_isr(void);
  5554. extern void porte_isr(void);
  5555. extern void portcd_isr(void);
  5556. extern void software_isr(void);
  5557. extern void (* _VectorsRam[NVIC_NUM_INTERRUPTS+16])(void);
  5558. extern void (* const _VectorsFlash[NVIC_NUM_INTERRUPTS+16])(void);
  5559. #ifdef __cplusplus
  5560. }
  5561. #endif
  5562. #undef BEGIN_ENUM
  5563. #undef END_ENUM
  5564. #endif