Kurt Eckhardt
1067caf0ba
Beta Board names Change
8 years ago
Paul Stoffregen
1b6770959b
Merge pull request #162 from KurtE/Ser2/Ser4-fixes
Ser2 ser4 fixes
8 years ago
Kurt Eckhardt
78189d6f15
Serial4.setTX - used wrong SIm_SCGC4 test
Was using UART2, should be UART3
8 years ago
Kurt Eckhardt
da4b27c0db
T3.2 Serial2.end - handle alternate pins
On T3.2 if you do something like:
Serial2.setTX(31);
Serial2.setRX(26);
Serial2.begin(.9600);
...
Serial2.end();
It will on the end call will always reconfigure pins 9 and 10 to be
digital pins MUX = 1
8 years ago
PaulStoffregen
4d925d3a1c
Improve async sample rate feedback, add optional mac limit
8 years ago
Paul Stoffregen
bc6e2a87f3
Merge pull request #160 from KurtE/SerialEvent6
Add serialEvent6 to yield
8 years ago
Kurt Eckhardt
44027e2115
Add serialEvent6 to yield
8 years ago
PaulStoffregen
12421ba5a9
Add new Arduino pin defines
8 years ago
PaulStoffregen
731d9123f6
Keycode for Non-US backslash (thanks parsnip42)
fixes #159
8 years ago
PaulStoffregen
d46a56a811
Fix USB audio feedback endpoint attributes
8 years ago
Paul Stoffregen
7735f1dd8b
Merge pull request #158 from KurtE/T3.5-Beta-Serial6
T3 5 beta serial6
8 years ago
Kurt Eckhardt
89d92016c1
Pass at serial6_format
8 years ago
Paul Stoffregen
f315eb80f5
Merge pull request #155 from sumotoy/master
missed pin 26 in SPIFIFO
8 years ago
Kurt Eckhardt
d2f9acc78c
Try using BITBAND to turn on/off TIE and TCIE
Make update of these flags be hopefully interrupt safe
8 years ago
Kurt Eckhardt
7352ea7791
Add Serial6 - T3.4 Uart5, T3.5 LPUart0
This is a WIP, But I have now been able to create Serial6 on T3.4 beta,
and so far have tested Send/Receive basic stuff at 115200 and have tried
at several CPU speeds in MHZ (192, 216, 180, 120, 96)
8 years ago
Paul Stoffregen
d69a3aa053
Merge pull request #157 from KurtE/SPI2-Support
T T3.4 T3.5 SPI2 support
8 years ago
Kurt Eckhardt
c79a667e31
T T3.4 T3.5 SPI2 support
8 years ago
PaulStoffregen
50c805926f
Improve flash security documentation
8 years ago
sumotoy
892d07181d
missed pin 26
8 years ago
Paul Stoffregen
2a7c289045
Merge pull request #154 from duff2013/master
trigger mode enable cmp register def
8 years ago
duff2013
c5c14007bb
trigger mode enable cmp register def
8 years ago
PaulStoffregen
88dce04d81
Add extra K66 pin defines
8 years ago
Paul Stoffregen
42b873097e
Merge pull request #153 from KurtE/Serial2-SetTx/Rx-error
Serial2.setTx and Serial2.setRX should check Uart1
8 years ago
Kurt Eckhardt
1bb20b3b61
Serial2.setTx and Serial2.setRX should check Uart1
These two functions were checking (SIM_SCGC4 & SIM_SCGC4_UART2)
and should be testing (SIM_SCGC4 & SIM_SCGC4_UART1)
8 years ago
PaulStoffregen
bb95e546fe
Increase startup delay slightly
8 years ago
PaulStoffregen
aeff63583d
Document flash security locking technique
8 years ago
PaulStoffregen
39d9fdc386
Fix compiler warnings with USB audio
8 years ago
Paul Stoffregen
77411348a4
Merge pull request #152 from FrankBoesing/patch-1
fix SDHC_XFERTYP_RSPTYP
8 years ago
Frank
61dce339b0
fix SDHC_XFERTYP_RSPTYP
8 years ago
PaulStoffregen
de0677a6e0
Enable VREF on K66
fixes #145
8 years ago
Paul Stoffregen
6002a8710c
Merge pull request #146 from KurtE/SPI1-defined
Spi1 defined
8 years ago
Paul Stoffregen
3ab443fd1a
Merge pull request #151 from KurtE/PulseIn-LC
PulseIn on LC issue
8 years ago
Kurt Eckhardt
eb97df1ffe
PulseIn on LC issue
PulseIn may fail on LC as it is using *reg to test the value for on or
off, but on LC register is a bitmask associated with several IO pins.
So split off for LC to use the MASK value for the pin to test high and
low.
Warning did not update timings for this, which may be necessary as adds
an & in the loop. However when I tried TLC for 5000us timeout, it timed
out with 5138us, if I decremented the PULSEIN_LOOPS_PER_USEC by one,
then it timed out at 4398... This was at 49mhz.
8 years ago
PaulStoffregen
4b7151d0e0
Fix compiler warning with Keyboard.set_modifier
8 years ago
Kurt Eckhardt
57be6914a5
Serial1 - New pins work with begin
8 years ago
Kurt Eckhardt
94ce960eef
SPCR1 operations now defined
8 years ago
PaulStoffregen
31c9626281
Fix some USBHS register bit names
8 years ago
Paul Stoffregen
2d37d6e087
Merge pull request #148 from duff2013/master
Set FlexBus Clock Divider to correct value for 16, 8, 4 MHz
8 years ago
duff2013
87274341bd
Set FlexBus Clock Divider to correct value for 16, 8, 4 MHz
8 years ago
Paul Stoffregen
d07a9215a4
Merge pull request #147 from duff2013/master
update LLWU reg.
8 years ago
duff2013
484098c794
update LLWU reg.
8 years ago
PaulStoffregen
9f1f15a53e
Add SDHC register bit defs
8 years ago
PaulStoffregen
0e35a31068
Add ethernet register bit defs
8 years ago
PaulStoffregen
8d7b44f384
Merge branch 'master' of github.com:PaulStoffregen/cores
8 years ago
PaulStoffregen
fdf57f66c6
Add USBHS register bit defs
8 years ago
Kurt Eckhardt
1c2f6dca35
Optional: Add SPI2...
Just in case the extra pads are added to bottom of 3.4/3.5 board,
define is in place...
8 years ago
Kurt Eckhardt
305fb4da93
SPI1 on T3.4/3.5 - Add SPCR1
8 years ago
Kurt Eckhardt
91f8f30c04
Add SPI1 to kinetis.h for T3.4 and T3.5
Added define for SPI1 registers
8 years ago
Paul Stoffregen
3ab6f0380f
Merge pull request #144 from FrankBoesing/patch-1
add additonal F_TIMER (FTM_MOD)
8 years ago
Frank
c0921e7b0d
add additonal F_TIMER (FTM_MOD)
...were missing :)
8 years ago